blob: f2dbaca5df2cf6de7afc958dcba50f67894f1ec6 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
142 dev_vdbg(dwc->dev, "link state change request timed out\n");
143
144 return -ETIMEDOUT;
145}
146
Felipe Balbi457e84b2012-01-18 18:04:09 +0200147/**
148 * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
149 * @dwc: pointer to our context structure
150 *
151 * This function will a best effort FIFO allocation in order
152 * to improve FIFO usage and throughput, while still allowing
153 * us to enable as many endpoints as possible.
154 *
155 * Keep in mind that this operation will be highly dependent
156 * on the configured size for RAM1 - which contains TxFifo -,
157 * the amount of endpoints enabled on coreConsultant tool, and
158 * the width of the Master Bus.
159 *
160 * In the ideal world, we would always be able to satisfy the
161 * following equation:
162 *
163 * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
164 * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
165 *
166 * Unfortunately, due to many variables that's not always the case.
167 */
168int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
169{
170 int last_fifo_depth = 0;
171 int ram1_depth;
172 int fifo_size;
173 int mdwidth;
174 int num;
175
176 if (!dwc->needs_fifo_resize)
177 return 0;
178
179 ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
180 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
181
182 /* MDWIDTH is represented in bits, we need it in bytes */
183 mdwidth >>= 3;
184
185 /*
186 * FIXME For now we will only allocate 1 wMaxPacketSize space
187 * for each enabled endpoint, later patches will come to
188 * improve this algorithm so that we better use the internal
189 * FIFO space
190 */
Jack Pham32702e92014-03-26 10:31:44 -0700191 for (num = 0; num < dwc->num_in_eps; num++) {
192 /* bit0 indicates direction; 1 means IN ep */
193 struct dwc3_ep *dep = dwc->eps[(num << 1) | 1];
Felipe Balbi2e81c362012-02-02 13:01:12 +0200194 int mult = 1;
Felipe Balbi457e84b2012-01-18 18:04:09 +0200195 int tmp;
196
Felipe Balbi457e84b2012-01-18 18:04:09 +0200197 if (!(dep->flags & DWC3_EP_ENABLED))
198 continue;
199
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200200 if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
201 || usb_endpoint_xfer_isoc(dep->endpoint.desc))
Felipe Balbi2e81c362012-02-02 13:01:12 +0200202 mult = 3;
203
204 /*
205 * REVISIT: the following assumes we will always have enough
206 * space available on the FIFO RAM for all possible use cases.
207 * Make sure that's true somehow and change FIFO allocation
208 * accordingly.
209 *
210 * If we have Bulk or Isochronous endpoints, we want
211 * them to be able to be very, very fast. So we're giving
212 * those endpoints a fifo_size which is enough for 3 full
213 * packets
214 */
215 tmp = mult * (dep->endpoint.maxpacket + mdwidth);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200216 tmp += mdwidth;
217
218 fifo_size = DIV_ROUND_UP(tmp, mdwidth);
Felipe Balbi2e81c362012-02-02 13:01:12 +0200219
Felipe Balbi457e84b2012-01-18 18:04:09 +0200220 fifo_size |= (last_fifo_depth << 16);
221
222 dev_vdbg(dwc->dev, "%s: Fifo Addr %04x Size %d\n",
223 dep->name, last_fifo_depth, fifo_size & 0xffff);
224
Jack Pham32702e92014-03-26 10:31:44 -0700225 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num), fifo_size);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200226
227 last_fifo_depth += (fifo_size & 0xffff);
228 }
229
230 return 0;
231}
232
Felipe Balbi72246da2011-08-19 18:10:58 +0300233void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
234 int status)
235{
236 struct dwc3 *dwc = dep->dwc;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530237 int i;
Felipe Balbi72246da2011-08-19 18:10:58 +0300238
239 if (req->queued) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530240 i = 0;
241 do {
Felipe Balbieeb720f2011-11-28 12:46:59 +0200242 dep->busy_slot++;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530243 /*
244 * Skip LINK TRB. We can't use req->trb and check for
245 * DWC3_TRBCTL_LINK_TRB because it points the TRB we
246 * just completed (not the LINK TRB).
247 */
248 if (((dep->busy_slot & DWC3_TRB_MASK) ==
249 DWC3_TRB_NUM- 1) &&
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200250 usb_endpoint_xfer_isoc(dep->endpoint.desc))
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530251 dep->busy_slot++;
252 } while(++i < req->request.num_mapped_sgs);
Pratyush Anandc9fda7d2013-01-14 15:59:38 +0530253 req->queued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300254 }
255 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200256 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300257
258 if (req->request.status == -EINPROGRESS)
259 req->request.status = status;
260
Pratyush Anand0416e492012-08-10 13:42:16 +0530261 if (dwc->ep0_bounced && dep->number == 0)
262 dwc->ep0_bounced = false;
263 else
264 usb_gadget_unmap_request(&dwc->gadget, &req->request,
265 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300266
267 dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
268 req, dep->name, req->request.actual,
269 req->request.length, status);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500270 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300271
272 spin_unlock(&dwc->lock);
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200273 req->request.complete(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300274 spin_lock(&dwc->lock);
275}
276
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500277int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300278{
279 u32 timeout = 500;
280 u32 reg;
281
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500282 trace_dwc3_gadget_generic_cmd(cmd, param);
Felipe Balbi427c3df2014-04-25 14:14:14 -0500283
Felipe Balbib09bb642012-04-24 16:19:11 +0300284 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
285 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
286
287 do {
288 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
289 if (!(reg & DWC3_DGCMD_CMDACT)) {
290 dev_vdbg(dwc->dev, "Command Complete --> %d\n",
291 DWC3_DGCMD_STATUS(reg));
292 return 0;
293 }
294
295 /*
296 * We can't sleep here, because it's also called from
297 * interrupt context.
298 */
299 timeout--;
300 if (!timeout)
301 return -ETIMEDOUT;
302 udelay(1);
303 } while (1);
304}
305
Felipe Balbi72246da2011-08-19 18:10:58 +0300306int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
307 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
308{
309 struct dwc3_ep *dep = dwc->eps[ep];
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200310 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300311 u32 reg;
312
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500313 trace_dwc3_gadget_ep_cmd(dep, cmd, params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300314
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300315 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
316 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
317 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300318
319 dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
320 do {
321 reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
322 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi164f6e12011-08-27 20:29:58 +0300323 dev_vdbg(dwc->dev, "Command Complete --> %d\n",
324 DWC3_DEPCMD_STATUS(reg));
Felipe Balbi72246da2011-08-19 18:10:58 +0300325 return 0;
326 }
327
328 /*
Felipe Balbi72246da2011-08-19 18:10:58 +0300329 * We can't sleep here, because it is also called from
330 * interrupt context.
331 */
332 timeout--;
333 if (!timeout)
334 return -ETIMEDOUT;
335
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200336 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300337 } while (1);
338}
339
340static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200341 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300342{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300343 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300344
345 return dep->trb_pool_dma + offset;
346}
347
348static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
349{
350 struct dwc3 *dwc = dep->dwc;
351
352 if (dep->trb_pool)
353 return 0;
354
355 if (dep->number == 0 || dep->number == 1)
356 return 0;
357
358 dep->trb_pool = dma_alloc_coherent(dwc->dev,
359 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
360 &dep->trb_pool_dma, GFP_KERNEL);
361 if (!dep->trb_pool) {
362 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
363 dep->name);
364 return -ENOMEM;
365 }
366
367 return 0;
368}
369
370static void dwc3_free_trb_pool(struct dwc3_ep *dep)
371{
372 struct dwc3 *dwc = dep->dwc;
373
374 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
375 dep->trb_pool, dep->trb_pool_dma);
376
377 dep->trb_pool = NULL;
378 dep->trb_pool_dma = 0;
379}
380
381static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
382{
383 struct dwc3_gadget_ep_cmd_params params;
384 u32 cmd;
385
386 memset(&params, 0x00, sizeof(params));
387
388 if (dep->number != 1) {
389 cmd = DWC3_DEPCMD_DEPSTARTCFG;
390 /* XferRscIdx == 0 for ep0 and 2 for the remaining */
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300391 if (dep->number > 1) {
392 if (dwc->start_config_issued)
393 return 0;
394 dwc->start_config_issued = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300395 cmd |= DWC3_DEPCMD_PARAM(2);
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300396 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300397
398 return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
399 }
400
401 return 0;
402}
403
404static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200405 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300406 const struct usb_ss_ep_comp_descriptor *comp_desc,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600407 bool ignore, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300408{
409 struct dwc3_gadget_ep_cmd_params params;
410
411 memset(&params, 0x00, sizeof(params));
412
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300413 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900414 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
415
416 /* Burst size is only needed in SuperSpeed mode */
417 if (dwc->gadget.speed == USB_SPEED_SUPER) {
418 u32 burst = dep->endpoint.maxburst - 1;
419
420 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
421 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300422
Felipe Balbi4b345c92012-07-16 14:08:16 +0300423 if (ignore)
424 params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
425
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600426 if (restore) {
427 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
428 params.param2 |= dep->saved_state;
429 }
430
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300431 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
432 | DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300433
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200434 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300435 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
436 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300437 dep->stream_capable = true;
438 }
439
Felipe Balbi72246da2011-08-19 18:10:58 +0300440 if (usb_endpoint_xfer_isoc(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300441 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300442
443 /*
444 * We are doing 1:1 mapping for endpoints, meaning
445 * Physical Endpoints 2 maps to Logical Endpoint 2 and
446 * so on. We consider the direction bit as part of the physical
447 * endpoint number. So USB endpoint 0x81 is 0x03.
448 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300449 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300450
451 /*
452 * We must use the lower 16 TX FIFOs even though
453 * HW might have more
454 */
455 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300456 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300457
458 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300459 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300460 dep->interval = 1 << (desc->bInterval - 1);
461 }
462
463 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
464 DWC3_DEPCMD_SETEPCONFIG, &params);
465}
466
467static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
468{
469 struct dwc3_gadget_ep_cmd_params params;
470
471 memset(&params, 0x00, sizeof(params));
472
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300473 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300474
475 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
476 DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
477}
478
479/**
480 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
481 * @dep: endpoint to be initialized
482 * @desc: USB Endpoint Descriptor
483 *
484 * Caller should take care of locking
485 */
486static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200487 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300488 const struct usb_ss_ep_comp_descriptor *comp_desc,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600489 bool ignore, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300490{
491 struct dwc3 *dwc = dep->dwc;
492 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300493 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300494
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300495 dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
496
Felipe Balbi72246da2011-08-19 18:10:58 +0300497 if (!(dep->flags & DWC3_EP_ENABLED)) {
498 ret = dwc3_gadget_start_config(dwc, dep);
499 if (ret)
500 return ret;
501 }
502
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600503 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
504 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300505 if (ret)
506 return ret;
507
508 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200509 struct dwc3_trb *trb_st_hw;
510 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300511
512 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
513 if (ret)
514 return ret;
515
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200516 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200517 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300518 dep->type = usb_endpoint_type(desc);
519 dep->flags |= DWC3_EP_ENABLED;
520
521 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
522 reg |= DWC3_DALEPENA_EP(dep->number);
523 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
524
525 if (!usb_endpoint_xfer_isoc(desc))
526 return 0;
527
528 memset(&trb_link, 0, sizeof(trb_link));
529
Paul Zimmerman1d046792012-02-15 18:56:56 -0800530 /* Link TRB for ISOC. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300531 trb_st_hw = &dep->trb_pool[0];
532
Felipe Balbif6bafc62012-02-06 11:04:53 +0200533 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbi72246da2011-08-19 18:10:58 +0300534
Felipe Balbif6bafc62012-02-06 11:04:53 +0200535 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
536 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
537 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
538 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300539 }
540
541 return 0;
542}
543
Paul Zimmermanb992e682012-04-27 14:17:35 +0300544static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200545static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300546{
547 struct dwc3_request *req;
548
Felipe Balbiea53b882012-02-17 12:10:04 +0200549 if (!list_empty(&dep->req_queued)) {
Paul Zimmermanb992e682012-04-27 14:17:35 +0300550 dwc3_stop_active_transfer(dwc, dep->number, true);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200551
Pratyush Anand57911502012-07-06 15:19:10 +0530552 /* - giveback all requests to gadget driver */
Pratyush Anand15916332012-06-15 11:54:36 +0530553 while (!list_empty(&dep->req_queued)) {
554 req = next_request(&dep->req_queued);
555
556 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
557 }
Felipe Balbiea53b882012-02-17 12:10:04 +0200558 }
559
Felipe Balbi72246da2011-08-19 18:10:58 +0300560 while (!list_empty(&dep->request_list)) {
561 req = next_request(&dep->request_list);
562
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200563 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300564 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300565}
566
567/**
568 * __dwc3_gadget_ep_disable - Disables a HW endpoint
569 * @dep: the endpoint to disable
570 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200571 * This function also removes requests which are currently processed ny the
572 * hardware and those which are not yet scheduled.
573 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300574 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300575static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
576{
577 struct dwc3 *dwc = dep->dwc;
578 u32 reg;
579
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200580 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300581
Felipe Balbi687ef982014-04-16 10:30:33 -0500582 /* make sure HW endpoint isn't stalled */
583 if (dep->flags & DWC3_EP_STALL)
584 __dwc3_gadget_ep_set_halt(dep, 0);
585
Felipe Balbi72246da2011-08-19 18:10:58 +0300586 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
587 reg &= ~DWC3_DALEPENA_EP(dep->number);
588 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
589
Felipe Balbi879631a2011-09-30 10:58:47 +0300590 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200591 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200592 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300593 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300594 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300595
596 return 0;
597}
598
599/* -------------------------------------------------------------------------- */
600
601static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
602 const struct usb_endpoint_descriptor *desc)
603{
604 return -EINVAL;
605}
606
607static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
608{
609 return -EINVAL;
610}
611
612/* -------------------------------------------------------------------------- */
613
614static int dwc3_gadget_ep_enable(struct usb_ep *ep,
615 const struct usb_endpoint_descriptor *desc)
616{
617 struct dwc3_ep *dep;
618 struct dwc3 *dwc;
619 unsigned long flags;
620 int ret;
621
622 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
623 pr_debug("dwc3: invalid parameters\n");
624 return -EINVAL;
625 }
626
627 if (!desc->wMaxPacketSize) {
628 pr_debug("dwc3: missing wMaxPacketSize\n");
629 return -EINVAL;
630 }
631
632 dep = to_dwc3_ep(ep);
633 dwc = dep->dwc;
634
Felipe Balbic6f83f32012-08-15 12:28:29 +0300635 if (dep->flags & DWC3_EP_ENABLED) {
636 dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
637 dep->name);
638 return 0;
639 }
640
Felipe Balbi72246da2011-08-19 18:10:58 +0300641 switch (usb_endpoint_type(desc)) {
642 case USB_ENDPOINT_XFER_CONTROL:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900643 strlcat(dep->name, "-control", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300644 break;
645 case USB_ENDPOINT_XFER_ISOC:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900646 strlcat(dep->name, "-isoc", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300647 break;
648 case USB_ENDPOINT_XFER_BULK:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900649 strlcat(dep->name, "-bulk", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300650 break;
651 case USB_ENDPOINT_XFER_INT:
Anton Tikhomirov27a78d62012-02-23 15:38:46 +0900652 strlcat(dep->name, "-int", sizeof(dep->name));
Felipe Balbi72246da2011-08-19 18:10:58 +0300653 break;
654 default:
655 dev_err(dwc->dev, "invalid endpoint transfer type\n");
656 }
657
Felipe Balbi72246da2011-08-19 18:10:58 +0300658 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600659 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300660 spin_unlock_irqrestore(&dwc->lock, flags);
661
662 return ret;
663}
664
665static int dwc3_gadget_ep_disable(struct usb_ep *ep)
666{
667 struct dwc3_ep *dep;
668 struct dwc3 *dwc;
669 unsigned long flags;
670 int ret;
671
672 if (!ep) {
673 pr_debug("dwc3: invalid parameters\n");
674 return -EINVAL;
675 }
676
677 dep = to_dwc3_ep(ep);
678 dwc = dep->dwc;
679
680 if (!(dep->flags & DWC3_EP_ENABLED)) {
681 dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
682 dep->name);
683 return 0;
684 }
685
686 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
687 dep->number >> 1,
688 (dep->number & 1) ? "in" : "out");
689
690 spin_lock_irqsave(&dwc->lock, flags);
691 ret = __dwc3_gadget_ep_disable(dep);
692 spin_unlock_irqrestore(&dwc->lock, flags);
693
694 return ret;
695}
696
697static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
698 gfp_t gfp_flags)
699{
700 struct dwc3_request *req;
701 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300702
703 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900704 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300705 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300706
707 req->epnum = dep->number;
708 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300709
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500710 trace_dwc3_alloc_request(req);
711
Felipe Balbi72246da2011-08-19 18:10:58 +0300712 return &req->request;
713}
714
715static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
716 struct usb_request *request)
717{
718 struct dwc3_request *req = to_dwc3_request(request);
719
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500720 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300721 kfree(req);
722}
723
Felipe Balbic71fc372011-11-22 11:37:34 +0200724/**
725 * dwc3_prepare_one_trb - setup one TRB from one request
726 * @dep: endpoint for which this request is prepared
727 * @req: dwc3_request pointer
728 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200729static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200730 struct dwc3_request *req, dma_addr_t dma,
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530731 unsigned length, unsigned last, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200732{
Felipe Balbieeb720f2011-11-28 12:46:59 +0200733 struct dwc3 *dwc = dep->dwc;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200734 struct dwc3_trb *trb;
Felipe Balbic71fc372011-11-22 11:37:34 +0200735
Felipe Balbieeb720f2011-11-28 12:46:59 +0200736 dev_vdbg(dwc->dev, "%s: req %p dma %08llx length %d%s%s\n",
737 dep->name, req, (unsigned long long) dma,
738 length, last ? " last" : "",
739 chain ? " chain" : "");
740
Pratyush Anand915e2022013-01-14 15:59:35 +0530741
742 trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
Felipe Balbic71fc372011-11-22 11:37:34 +0200743
Felipe Balbieeb720f2011-11-28 12:46:59 +0200744 if (!req->trb) {
745 dwc3_gadget_move_request_queued(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200746 req->trb = trb;
747 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530748 req->start_slot = dep->free_slot & DWC3_TRB_MASK;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200749 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200750
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530751 dep->free_slot++;
Zhuang Jin Can5cd8c482014-05-16 05:57:57 +0800752 /* Skip the LINK-TRB on ISOC */
753 if (((dep->free_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
754 usb_endpoint_xfer_isoc(dep->endpoint.desc))
755 dep->free_slot++;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530756
Felipe Balbif6bafc62012-02-06 11:04:53 +0200757 trb->size = DWC3_TRB_SIZE_LENGTH(length);
758 trb->bpl = lower_32_bits(dma);
759 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200760
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200761 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200762 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200763 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200764 break;
765
766 case USB_ENDPOINT_XFER_ISOC:
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530767 if (!node)
768 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
769 else
770 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbic71fc372011-11-22 11:37:34 +0200771 break;
772
773 case USB_ENDPOINT_XFER_BULK:
774 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200775 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200776 break;
777 default:
778 /*
779 * This is only possible with faulty memory because we
780 * checked it already :)
781 */
782 BUG();
783 }
784
Felipe Balbif3af3652013-12-13 14:19:33 -0600785 if (!req->request.no_interrupt && !chain)
786 trb->ctrl |= DWC3_TRB_CTRL_IOC;
787
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200788 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200789 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
790 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530791 } else if (last) {
792 trb->ctrl |= DWC3_TRB_CTRL_LST;
Felipe Balbif6bafc62012-02-06 11:04:53 +0200793 }
794
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530795 if (chain)
796 trb->ctrl |= DWC3_TRB_CTRL_CHN;
797
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200798 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200799 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
800
801 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500802
803 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200804}
805
Felipe Balbi72246da2011-08-19 18:10:58 +0300806/*
807 * dwc3_prepare_trbs - setup TRBs from requests
808 * @dep: endpoint for which requests are being prepared
809 * @starting: true if the endpoint is idle and no requests are queued.
810 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800811 * The function goes through the requests list and sets up TRBs for the
812 * transfers. The function returns once there are no more TRBs available or
813 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300814 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200815static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
Felipe Balbi72246da2011-08-19 18:10:58 +0300816{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200817 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300818 u32 trbs_left;
Paul Zimmerman8d62cd62012-02-15 13:35:06 +0200819 u32 max;
Felipe Balbic71fc372011-11-22 11:37:34 +0200820 unsigned int last_one = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300821
822 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
823
824 /* the first request must not be queued */
825 trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
Felipe Balbic71fc372011-11-22 11:37:34 +0200826
Paul Zimmerman8d62cd62012-02-15 13:35:06 +0200827 /* Can't wrap around on a non-isoc EP since there's no link TRB */
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200828 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Paul Zimmerman8d62cd62012-02-15 13:35:06 +0200829 max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
830 if (trbs_left > max)
831 trbs_left = max;
832 }
833
Felipe Balbi72246da2011-08-19 18:10:58 +0300834 /*
Paul Zimmerman1d046792012-02-15 18:56:56 -0800835 * If busy & slot are equal than it is either full or empty. If we are
836 * starting to process requests then we are empty. Otherwise we are
Felipe Balbi72246da2011-08-19 18:10:58 +0300837 * full and don't do anything
838 */
839 if (!trbs_left) {
840 if (!starting)
Felipe Balbi68e823e2011-11-28 12:25:01 +0200841 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300842 trbs_left = DWC3_TRB_NUM;
843 /*
844 * In case we start from scratch, we queue the ISOC requests
845 * starting from slot 1. This is done because we use ring
846 * buffer and have no LST bit to stop us. Instead, we place
Paul Zimmerman1d046792012-02-15 18:56:56 -0800847 * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
Felipe Balbi72246da2011-08-19 18:10:58 +0300848 * after the first request so we start at slot 1 and have
849 * 7 requests proceed before we hit the first IOC.
850 * Other transfer types don't use the ring buffer and are
851 * processed from the first TRB until the last one. Since we
852 * don't wrap around we have to start at the beginning.
853 */
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200854 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +0300855 dep->busy_slot = 1;
856 dep->free_slot = 1;
857 } else {
858 dep->busy_slot = 0;
859 dep->free_slot = 0;
860 }
861 }
862
863 /* The last TRB is a link TRB, not used for xfer */
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200864 if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
Felipe Balbi68e823e2011-11-28 12:25:01 +0200865 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300866
867 list_for_each_entry_safe(req, n, &dep->request_list, list) {
Felipe Balbieeb720f2011-11-28 12:46:59 +0200868 unsigned length;
869 dma_addr_t dma;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530870 last_one = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300871
Felipe Balbieeb720f2011-11-28 12:46:59 +0200872 if (req->request.num_mapped_sgs > 0) {
873 struct usb_request *request = &req->request;
874 struct scatterlist *sg = request->sg;
875 struct scatterlist *s;
876 int i;
Felipe Balbi72246da2011-08-19 18:10:58 +0300877
Felipe Balbieeb720f2011-11-28 12:46:59 +0200878 for_each_sg(sg, s, request->num_mapped_sgs, i) {
879 unsigned chain = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300880
Felipe Balbieeb720f2011-11-28 12:46:59 +0200881 length = sg_dma_len(s);
882 dma = sg_dma_address(s);
Felipe Balbi72246da2011-08-19 18:10:58 +0300883
Paul Zimmerman1d046792012-02-15 18:56:56 -0800884 if (i == (request->num_mapped_sgs - 1) ||
885 sg_is_last(s)) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530886 if (list_is_last(&req->list,
887 &dep->request_list))
888 last_one = true;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200889 chain = false;
890 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300891
Felipe Balbieeb720f2011-11-28 12:46:59 +0200892 trbs_left--;
893 if (!trbs_left)
894 last_one = true;
Felipe Balbi72246da2011-08-19 18:10:58 +0300895
Felipe Balbieeb720f2011-11-28 12:46:59 +0200896 if (last_one)
897 chain = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300898
Felipe Balbieeb720f2011-11-28 12:46:59 +0200899 dwc3_prepare_one_trb(dep, req, dma, length,
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530900 last_one, chain, i);
Felipe Balbi72246da2011-08-19 18:10:58 +0300901
Felipe Balbieeb720f2011-11-28 12:46:59 +0200902 if (last_one)
903 break;
904 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300905 } else {
Felipe Balbieeb720f2011-11-28 12:46:59 +0200906 dma = req->request.dma;
907 length = req->request.length;
908 trbs_left--;
909
910 if (!trbs_left)
911 last_one = 1;
912
913 /* Is this the last request? */
914 if (list_is_last(&req->list, &dep->request_list))
915 last_one = 1;
916
917 dwc3_prepare_one_trb(dep, req, dma, length,
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530918 last_one, false, 0);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200919
920 if (last_one)
921 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300922 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300923 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300924}
925
926static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
927 int start_new)
928{
929 struct dwc3_gadget_ep_cmd_params params;
930 struct dwc3_request *req;
931 struct dwc3 *dwc = dep->dwc;
932 int ret;
933 u32 cmd;
934
935 if (start_new && (dep->flags & DWC3_EP_BUSY)) {
936 dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
937 return -EBUSY;
938 }
939 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
940
941 /*
942 * If we are getting here after a short-out-packet we don't enqueue any
943 * new requests as we try to set the IOC bit only on the last request.
944 */
945 if (start_new) {
946 if (list_empty(&dep->req_queued))
947 dwc3_prepare_trbs(dep, start_new);
948
949 /* req points to the first request which will be sent */
950 req = next_request(&dep->req_queued);
951 } else {
Felipe Balbi68e823e2011-11-28 12:25:01 +0200952 dwc3_prepare_trbs(dep, start_new);
953
Felipe Balbi72246da2011-08-19 18:10:58 +0300954 /*
Paul Zimmerman1d046792012-02-15 18:56:56 -0800955 * req points to the first request where HWO changed from 0 to 1
Felipe Balbi72246da2011-08-19 18:10:58 +0300956 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200957 req = next_request(&dep->req_queued);
Felipe Balbi72246da2011-08-19 18:10:58 +0300958 }
959 if (!req) {
960 dep->flags |= DWC3_EP_PENDING_REQUEST;
961 return 0;
962 }
963
964 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +0300965
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530966 if (start_new) {
967 params.param0 = upper_32_bits(req->trb_dma);
968 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbi72246da2011-08-19 18:10:58 +0300969 cmd = DWC3_DEPCMD_STARTTRANSFER;
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530970 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +0300971 cmd = DWC3_DEPCMD_UPDATETRANSFER;
Pratyush Anand1877d6c2013-01-14 15:59:36 +0530972 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300973
974 cmd |= DWC3_DEPCMD_PARAM(cmd_param);
975 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
976 if (ret < 0) {
977 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
978
979 /*
980 * FIXME we need to iterate over the list of requests
981 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -0800982 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +0300983 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +0200984 usb_gadget_unmap_request(&dwc->gadget, &req->request,
985 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300986 list_del(&req->list);
987 return ret;
988 }
989
990 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200991
Paul Zimmermanf898ae02012-03-29 18:16:54 +0000992 if (start_new) {
Felipe Balbib4996a82012-06-06 12:04:13 +0300993 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
Paul Zimmermanf898ae02012-03-29 18:16:54 +0000994 dep->number);
Felipe Balbib4996a82012-06-06 12:04:13 +0300995 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +0000996 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +0200997
Felipe Balbi72246da2011-08-19 18:10:58 +0300998 return 0;
999}
1000
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301001static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1002 struct dwc3_ep *dep, u32 cur_uf)
1003{
1004 u32 uf;
1005
1006 if (list_empty(&dep->request_list)) {
1007 dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
1008 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301009 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301010 return;
1011 }
1012
1013 /* 4 micro frames in the future */
1014 uf = cur_uf + dep->interval * 4;
1015
1016 __dwc3_gadget_kick_transfer(dep, uf, 1);
1017}
1018
1019static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1020 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1021{
1022 u32 cur_uf, mask;
1023
1024 mask = ~(dep->interval - 1);
1025 cur_uf = event->parameters & mask;
1026
1027 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1028}
1029
Felipe Balbi72246da2011-08-19 18:10:58 +03001030static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1031{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001032 struct dwc3 *dwc = dep->dwc;
1033 int ret;
1034
Felipe Balbi72246da2011-08-19 18:10:58 +03001035 req->request.actual = 0;
1036 req->request.status = -EINPROGRESS;
1037 req->direction = dep->direction;
1038 req->epnum = dep->number;
1039
1040 /*
1041 * We only add to our list of requests now and
1042 * start consuming the list once we get XferNotReady
1043 * IRQ.
1044 *
1045 * That way, we avoid doing anything that we don't need
1046 * to do now and defer it until the point we receive a
1047 * particular token from the Host side.
1048 *
1049 * This will also avoid Host cancelling URBs due to too
Paul Zimmerman1d046792012-02-15 18:56:56 -08001050 * many NAKs.
Felipe Balbi72246da2011-08-19 18:10:58 +03001051 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001052 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1053 dep->direction);
1054 if (ret)
1055 return ret;
1056
Felipe Balbi72246da2011-08-19 18:10:58 +03001057 list_add_tail(&req->list, &dep->request_list);
1058
1059 /*
Felipe Balbib511e5e2012-06-06 12:00:50 +03001060 * There are a few special cases:
Felipe Balbi72246da2011-08-19 18:10:58 +03001061 *
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001062 * 1. XferNotReady with empty list of requests. We need to kick the
1063 * transfer here in that situation, otherwise we will be NAKing
1064 * forever. If we get XferNotReady before gadget driver has a
1065 * chance to queue a request, we will ACK the IRQ but won't be
1066 * able to receive the data until the next request is queued.
1067 * The following code is handling exactly that.
1068 *
Felipe Balbi72246da2011-08-19 18:10:58 +03001069 */
1070 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301071 /*
1072 * If xfernotready is already elapsed and it is a case
1073 * of isoc transfer, then issue END TRANSFER, so that
1074 * you can receive xfernotready again and can have
1075 * notion of current microframe.
1076 */
1077 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301078 if (list_empty(&dep->req_queued)) {
Paul Zimmermanb992e682012-04-27 14:17:35 +03001079 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301080 dep->flags = DWC3_EP_ENABLED;
1081 }
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301082 return 0;
1083 }
1084
Felipe Balbib511e5e2012-06-06 12:00:50 +03001085 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
Moiz Sonasath348e0262012-08-01 14:08:30 -05001086 if (ret && ret != -EBUSY)
Felipe Balbi72246da2011-08-19 18:10:58 +03001087 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1088 dep->name);
Pratyush Anand15f86bd2013-01-14 15:59:33 +05301089 return ret;
Felipe Balbia0925322012-05-22 10:24:11 +03001090 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001091
Felipe Balbib511e5e2012-06-06 12:00:50 +03001092 /*
1093 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1094 * kick the transfer here after queuing a request, otherwise the
1095 * core may not see the modified TRB(s).
1096 */
1097 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Pratyush Anand79c90462012-08-07 16:54:18 +05301098 (dep->flags & DWC3_EP_BUSY) &&
1099 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
Felipe Balbib4996a82012-06-06 12:04:13 +03001100 WARN_ON_ONCE(!dep->resource_index);
1101 ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
Felipe Balbib511e5e2012-06-06 12:00:50 +03001102 false);
Moiz Sonasath348e0262012-08-01 14:08:30 -05001103 if (ret && ret != -EBUSY)
Felipe Balbib511e5e2012-06-06 12:00:50 +03001104 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1105 dep->name);
Pratyush Anand15f86bd2013-01-14 15:59:33 +05301106 return ret;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001107 }
1108
Felipe Balbib997ada2012-07-26 13:26:50 +03001109 /*
1110 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
1111 * right away, otherwise host will not know we have streams to be
1112 * handled.
1113 */
1114 if (dep->stream_capable) {
1115 int ret;
1116
1117 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
1118 if (ret && ret != -EBUSY) {
1119 struct dwc3 *dwc = dep->dwc;
1120
1121 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1122 dep->name);
1123 }
1124 }
1125
Felipe Balbi72246da2011-08-19 18:10:58 +03001126 return 0;
1127}
1128
1129static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1130 gfp_t gfp_flags)
1131{
1132 struct dwc3_request *req = to_dwc3_request(request);
1133 struct dwc3_ep *dep = to_dwc3_ep(ep);
1134 struct dwc3 *dwc = dep->dwc;
1135
1136 unsigned long flags;
1137
1138 int ret;
1139
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001140 if (!dep->endpoint.desc) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001141 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
1142 request, ep->name);
1143 return -ESHUTDOWN;
1144 }
1145
1146 dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
1147 request, ep->name, request->length);
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001148 trace_dwc3_ep_queue(req);
Felipe Balbi72246da2011-08-19 18:10:58 +03001149
1150 spin_lock_irqsave(&dwc->lock, flags);
1151 ret = __dwc3_gadget_ep_queue(dep, req);
1152 spin_unlock_irqrestore(&dwc->lock, flags);
1153
1154 return ret;
1155}
1156
1157static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1158 struct usb_request *request)
1159{
1160 struct dwc3_request *req = to_dwc3_request(request);
1161 struct dwc3_request *r = NULL;
1162
1163 struct dwc3_ep *dep = to_dwc3_ep(ep);
1164 struct dwc3 *dwc = dep->dwc;
1165
1166 unsigned long flags;
1167 int ret = 0;
1168
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001169 trace_dwc3_ep_dequeue(req);
1170
Felipe Balbi72246da2011-08-19 18:10:58 +03001171 spin_lock_irqsave(&dwc->lock, flags);
1172
1173 list_for_each_entry(r, &dep->request_list, list) {
1174 if (r == req)
1175 break;
1176 }
1177
1178 if (r != req) {
1179 list_for_each_entry(r, &dep->req_queued, list) {
1180 if (r == req)
1181 break;
1182 }
1183 if (r == req) {
1184 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001185 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301186 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001187 }
1188 dev_err(dwc->dev, "request %p was not queued to %s\n",
1189 request, ep->name);
1190 ret = -EINVAL;
1191 goto out0;
1192 }
1193
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301194out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001195 /* giveback the request */
1196 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1197
1198out0:
1199 spin_unlock_irqrestore(&dwc->lock, flags);
1200
1201 return ret;
1202}
1203
1204int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
1205{
1206 struct dwc3_gadget_ep_cmd_params params;
1207 struct dwc3 *dwc = dep->dwc;
1208 int ret;
1209
1210 memset(&params, 0x00, sizeof(params));
1211
1212 if (value) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001213 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1214 DWC3_DEPCMD_SETSTALL, &params);
1215 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001216 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001217 dep->name);
1218 else
1219 dep->flags |= DWC3_EP_STALL;
1220 } else {
1221 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1222 DWC3_DEPCMD_CLEARSTALL, &params);
1223 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001224 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001225 dep->name);
1226 else
Alan Sterna535d812013-11-01 12:05:12 -04001227 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001228 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001229
Felipe Balbi72246da2011-08-19 18:10:58 +03001230 return ret;
1231}
1232
1233static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1234{
1235 struct dwc3_ep *dep = to_dwc3_ep(ep);
1236 struct dwc3 *dwc = dep->dwc;
1237
1238 unsigned long flags;
1239
1240 int ret;
1241
1242 spin_lock_irqsave(&dwc->lock, flags);
1243
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001244 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001245 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1246 ret = -EINVAL;
1247 goto out;
1248 }
1249
1250 ret = __dwc3_gadget_ep_set_halt(dep, value);
1251out:
1252 spin_unlock_irqrestore(&dwc->lock, flags);
1253
1254 return ret;
1255}
1256
1257static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1258{
1259 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001260 struct dwc3 *dwc = dep->dwc;
1261 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001262
Paul Zimmerman249a4562012-02-24 17:32:16 -08001263 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001264 dep->flags |= DWC3_EP_WEDGE;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001265 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001266
Pratyush Anand08f0d962012-06-25 22:40:43 +05301267 if (dep->number == 0 || dep->number == 1)
1268 return dwc3_gadget_ep0_set_halt(ep, 1);
1269 else
1270 return dwc3_gadget_ep_set_halt(ep, 1);
Felipe Balbi72246da2011-08-19 18:10:58 +03001271}
1272
1273/* -------------------------------------------------------------------------- */
1274
1275static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1276 .bLength = USB_DT_ENDPOINT_SIZE,
1277 .bDescriptorType = USB_DT_ENDPOINT,
1278 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1279};
1280
1281static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1282 .enable = dwc3_gadget_ep0_enable,
1283 .disable = dwc3_gadget_ep0_disable,
1284 .alloc_request = dwc3_gadget_ep_alloc_request,
1285 .free_request = dwc3_gadget_ep_free_request,
1286 .queue = dwc3_gadget_ep0_queue,
1287 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301288 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001289 .set_wedge = dwc3_gadget_ep_set_wedge,
1290};
1291
1292static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1293 .enable = dwc3_gadget_ep_enable,
1294 .disable = dwc3_gadget_ep_disable,
1295 .alloc_request = dwc3_gadget_ep_alloc_request,
1296 .free_request = dwc3_gadget_ep_free_request,
1297 .queue = dwc3_gadget_ep_queue,
1298 .dequeue = dwc3_gadget_ep_dequeue,
1299 .set_halt = dwc3_gadget_ep_set_halt,
1300 .set_wedge = dwc3_gadget_ep_set_wedge,
1301};
1302
1303/* -------------------------------------------------------------------------- */
1304
1305static int dwc3_gadget_get_frame(struct usb_gadget *g)
1306{
1307 struct dwc3 *dwc = gadget_to_dwc(g);
1308 u32 reg;
1309
1310 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1311 return DWC3_DSTS_SOFFN(reg);
1312}
1313
1314static int dwc3_gadget_wakeup(struct usb_gadget *g)
1315{
1316 struct dwc3 *dwc = gadget_to_dwc(g);
1317
1318 unsigned long timeout;
1319 unsigned long flags;
1320
1321 u32 reg;
1322
1323 int ret = 0;
1324
1325 u8 link_state;
1326 u8 speed;
1327
1328 spin_lock_irqsave(&dwc->lock, flags);
1329
1330 /*
1331 * According to the Databook Remote wakeup request should
1332 * be issued only when the device is in early suspend state.
1333 *
1334 * We can check that via USB Link State bits in DSTS register.
1335 */
1336 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1337
1338 speed = reg & DWC3_DSTS_CONNECTSPD;
1339 if (speed == DWC3_DSTS_SUPERSPEED) {
1340 dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
1341 ret = -EINVAL;
1342 goto out;
1343 }
1344
1345 link_state = DWC3_DSTS_USBLNKST(reg);
1346
1347 switch (link_state) {
1348 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1349 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1350 break;
1351 default:
1352 dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
1353 link_state);
1354 ret = -EINVAL;
1355 goto out;
1356 }
1357
Felipe Balbi8598bde2012-01-02 18:55:57 +02001358 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1359 if (ret < 0) {
1360 dev_err(dwc->dev, "failed to put link in Recovery\n");
1361 goto out;
1362 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001363
Paul Zimmerman802fde92012-04-27 13:10:52 +03001364 /* Recent versions do this automatically */
1365 if (dwc->revision < DWC3_REVISION_194A) {
1366 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001367 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001368 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1369 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1370 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001371
Paul Zimmerman1d046792012-02-15 18:56:56 -08001372 /* poll until Link State changes to ON */
Felipe Balbi72246da2011-08-19 18:10:58 +03001373 timeout = jiffies + msecs_to_jiffies(100);
1374
Paul Zimmerman1d046792012-02-15 18:56:56 -08001375 while (!time_after(jiffies, timeout)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001376 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1377
1378 /* in HS, means ON */
1379 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1380 break;
1381 }
1382
1383 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1384 dev_err(dwc->dev, "failed to send remote wakeup\n");
1385 ret = -EINVAL;
1386 }
1387
1388out:
1389 spin_unlock_irqrestore(&dwc->lock, flags);
1390
1391 return ret;
1392}
1393
1394static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1395 int is_selfpowered)
1396{
1397 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001398 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001399
Paul Zimmerman249a4562012-02-24 17:32:16 -08001400 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001401 dwc->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001402 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001403
1404 return 0;
1405}
1406
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001407static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001408{
1409 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001410 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001411
1412 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001413 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001414 if (dwc->revision <= DWC3_REVISION_187A) {
1415 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1416 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1417 }
1418
1419 if (dwc->revision >= DWC3_REVISION_194A)
1420 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1421 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001422
1423 if (dwc->has_hibernation)
1424 reg |= DWC3_DCTL_KEEP_CONNECT;
1425
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001426 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001427 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001428 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001429
1430 if (dwc->has_hibernation && !suspend)
1431 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1432
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001433 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001434 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001435
1436 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1437
1438 do {
1439 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1440 if (is_on) {
1441 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1442 break;
1443 } else {
1444 if (reg & DWC3_DSTS_DEVCTRLHLT)
1445 break;
1446 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001447 timeout--;
1448 if (!timeout)
Pratyush Anand6f17f742012-07-02 10:21:55 +05301449 return -ETIMEDOUT;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001450 udelay(1);
Felipe Balbi72246da2011-08-19 18:10:58 +03001451 } while (1);
1452
1453 dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
1454 dwc->gadget_driver
1455 ? dwc->gadget_driver->function : "no-function",
1456 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301457
1458 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001459}
1460
1461static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1462{
1463 struct dwc3 *dwc = gadget_to_dwc(g);
1464 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301465 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001466
1467 is_on = !!is_on;
1468
1469 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001470 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001471 spin_unlock_irqrestore(&dwc->lock, flags);
1472
Pratyush Anand6f17f742012-07-02 10:21:55 +05301473 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001474}
1475
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001476static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1477{
1478 u32 reg;
1479
1480 /* Enable all but Start and End of Frame IRQs */
1481 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1482 DWC3_DEVTEN_EVNTOVERFLOWEN |
1483 DWC3_DEVTEN_CMDCMPLTEN |
1484 DWC3_DEVTEN_ERRTICERREN |
1485 DWC3_DEVTEN_WKUPEVTEN |
1486 DWC3_DEVTEN_ULSTCNGEN |
1487 DWC3_DEVTEN_CONNECTDONEEN |
1488 DWC3_DEVTEN_USBRSTEN |
1489 DWC3_DEVTEN_DISCONNEVTEN);
1490
1491 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1492}
1493
1494static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1495{
1496 /* mask all interrupts */
1497 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1498}
1499
1500static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001501static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001502
Felipe Balbi72246da2011-08-19 18:10:58 +03001503static int dwc3_gadget_start(struct usb_gadget *g,
1504 struct usb_gadget_driver *driver)
1505{
1506 struct dwc3 *dwc = gadget_to_dwc(g);
1507 struct dwc3_ep *dep;
1508 unsigned long flags;
1509 int ret = 0;
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001510 int irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03001511 u32 reg;
1512
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001513 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1514 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
Felipe Balbie8adfc32013-06-12 21:11:14 +03001515 IRQF_SHARED, "dwc3", dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001516 if (ret) {
1517 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1518 irq, ret);
1519 goto err0;
1520 }
1521
Felipe Balbi72246da2011-08-19 18:10:58 +03001522 spin_lock_irqsave(&dwc->lock, flags);
1523
1524 if (dwc->gadget_driver) {
1525 dev_err(dwc->dev, "%s is already bound to %s\n",
1526 dwc->gadget.name,
1527 dwc->gadget_driver->driver.name);
1528 ret = -EBUSY;
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001529 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001530 }
1531
1532 dwc->gadget_driver = driver;
Felipe Balbi72246da2011-08-19 18:10:58 +03001533
Felipe Balbi72246da2011-08-19 18:10:58 +03001534 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1535 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001536
1537 /**
1538 * WORKAROUND: DWC3 revision < 2.20a have an issue
1539 * which would cause metastability state on Run/Stop
1540 * bit if we try to force the IP to USB2-only mode.
1541 *
1542 * Because of that, we cannot configure the IP to any
1543 * speed other than the SuperSpeed
1544 *
1545 * Refers to:
1546 *
1547 * STAR#9000525659: Clock Domain Crossing on DCTL in
1548 * USB 2.0 Mode
1549 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001550 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001551 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001552 } else {
1553 switch (dwc->maximum_speed) {
1554 case USB_SPEED_LOW:
1555 reg |= DWC3_DSTS_LOWSPEED;
1556 break;
1557 case USB_SPEED_FULL:
1558 reg |= DWC3_DSTS_FULLSPEED1;
1559 break;
1560 case USB_SPEED_HIGH:
1561 reg |= DWC3_DSTS_HIGHSPEED;
1562 break;
1563 case USB_SPEED_SUPER: /* FALLTHROUGH */
1564 case USB_SPEED_UNKNOWN: /* FALTHROUGH */
1565 default:
1566 reg |= DWC3_DSTS_SUPERSPEED;
1567 }
1568 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001569 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1570
Paul Zimmermanb23c8432011-09-30 10:58:42 +03001571 dwc->start_config_issued = false;
1572
Felipe Balbi72246da2011-08-19 18:10:58 +03001573 /* Start with SuperSpeed Default */
1574 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1575
1576 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001577 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1578 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001579 if (ret) {
1580 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001581 goto err2;
Felipe Balbi72246da2011-08-19 18:10:58 +03001582 }
1583
1584 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001585 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1586 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001587 if (ret) {
1588 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001589 goto err3;
Felipe Balbi72246da2011-08-19 18:10:58 +03001590 }
1591
1592 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001593 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001594 dwc3_ep0_out_start(dwc);
1595
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001596 dwc3_gadget_enable_irq(dwc);
1597
Felipe Balbi72246da2011-08-19 18:10:58 +03001598 spin_unlock_irqrestore(&dwc->lock, flags);
1599
1600 return 0;
1601
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001602err3:
Felipe Balbi72246da2011-08-19 18:10:58 +03001603 __dwc3_gadget_ep_disable(dwc->eps[0]);
1604
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001605err2:
Felipe Balbicdcedd62013-07-15 12:36:35 +03001606 dwc->gadget_driver = NULL;
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001607
1608err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001609 spin_unlock_irqrestore(&dwc->lock, flags);
1610
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001611 free_irq(irq, dwc);
1612
1613err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001614 return ret;
1615}
1616
1617static int dwc3_gadget_stop(struct usb_gadget *g,
1618 struct usb_gadget_driver *driver)
1619{
1620 struct dwc3 *dwc = gadget_to_dwc(g);
1621 unsigned long flags;
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001622 int irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03001623
1624 spin_lock_irqsave(&dwc->lock, flags);
1625
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001626 dwc3_gadget_disable_irq(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001627 __dwc3_gadget_ep_disable(dwc->eps[0]);
1628 __dwc3_gadget_ep_disable(dwc->eps[1]);
1629
1630 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001631
1632 spin_unlock_irqrestore(&dwc->lock, flags);
1633
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001634 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1635 free_irq(irq, dwc);
1636
Felipe Balbi72246da2011-08-19 18:10:58 +03001637 return 0;
1638}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001639
Felipe Balbi72246da2011-08-19 18:10:58 +03001640static const struct usb_gadget_ops dwc3_gadget_ops = {
1641 .get_frame = dwc3_gadget_get_frame,
1642 .wakeup = dwc3_gadget_wakeup,
1643 .set_selfpowered = dwc3_gadget_set_selfpowered,
1644 .pullup = dwc3_gadget_pullup,
1645 .udc_start = dwc3_gadget_start,
1646 .udc_stop = dwc3_gadget_stop,
1647};
1648
1649/* -------------------------------------------------------------------------- */
1650
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001651static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1652 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001653{
1654 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001655 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001656
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001657 for (i = 0; i < num; i++) {
1658 u8 epnum = (i << 1) | (!!direction);
Felipe Balbi72246da2011-08-19 18:10:58 +03001659
Felipe Balbi72246da2011-08-19 18:10:58 +03001660 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001661 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001662 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001663
1664 dep->dwc = dwc;
1665 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001666 dep->direction = !!direction;
Felipe Balbi72246da2011-08-19 18:10:58 +03001667 dwc->eps[epnum] = dep;
1668
1669 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1670 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001671
Felipe Balbi72246da2011-08-19 18:10:58 +03001672 dep->endpoint.name = dep->name;
Felipe Balbi72246da2011-08-19 18:10:58 +03001673
Felipe Balbi653df352013-07-12 19:11:57 +03001674 dev_vdbg(dwc->dev, "initializing %s\n", dep->name);
1675
Felipe Balbi72246da2011-08-19 18:10:58 +03001676 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001677 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301678 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001679 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1680 if (!epnum)
1681 dwc->gadget.ep0 = &dep->endpoint;
1682 } else {
1683 int ret;
1684
Robert Baldygae117e742013-12-13 12:23:38 +01001685 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001686 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001687 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1688 list_add_tail(&dep->endpoint.ep_list,
1689 &dwc->gadget.ep_list);
1690
1691 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001692 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001693 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001694 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001695
Felipe Balbi72246da2011-08-19 18:10:58 +03001696 INIT_LIST_HEAD(&dep->request_list);
1697 INIT_LIST_HEAD(&dep->req_queued);
1698 }
1699
1700 return 0;
1701}
1702
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001703static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1704{
1705 int ret;
1706
1707 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1708
1709 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1710 if (ret < 0) {
1711 dev_vdbg(dwc->dev, "failed to allocate OUT endpoints\n");
1712 return ret;
1713 }
1714
1715 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1716 if (ret < 0) {
1717 dev_vdbg(dwc->dev, "failed to allocate IN endpoints\n");
1718 return ret;
1719 }
1720
1721 return 0;
1722}
1723
Felipe Balbi72246da2011-08-19 18:10:58 +03001724static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1725{
1726 struct dwc3_ep *dep;
1727 u8 epnum;
1728
1729 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1730 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001731 if (!dep)
1732 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301733 /*
1734 * Physical endpoints 0 and 1 are special; they form the
1735 * bi-directional USB endpoint 0.
1736 *
1737 * For those two physical endpoints, we don't allocate a TRB
1738 * pool nor do we add them the endpoints list. Due to that, we
1739 * shouldn't do these two operations otherwise we would end up
1740 * with all sorts of bugs when removing dwc3.ko.
1741 */
1742 if (epnum != 0 && epnum != 1) {
1743 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001744 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301745 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001746
1747 kfree(dep);
1748 }
1749}
1750
Felipe Balbi72246da2011-08-19 18:10:58 +03001751/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001752
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301753static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1754 struct dwc3_request *req, struct dwc3_trb *trb,
1755 const struct dwc3_event_depevt *event, int status)
1756{
1757 unsigned int count;
1758 unsigned int s_pkt = 0;
1759 unsigned int trb_status;
1760
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001761 trace_dwc3_complete_trb(dep, trb);
1762
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301763 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
1764 /*
1765 * We continue despite the error. There is not much we
1766 * can do. If we don't clean it up we loop forever. If
1767 * we skip the TRB then it gets overwritten after a
1768 * while since we use them in a ring buffer. A BUG()
1769 * would help. Lets hope that if this occurs, someone
1770 * fixes the root cause instead of looking away :)
1771 */
1772 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1773 dep->name, trb);
1774 count = trb->size & DWC3_TRB_SIZE_MASK;
1775
1776 if (dep->direction) {
1777 if (count) {
1778 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1779 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
1780 dev_dbg(dwc->dev, "incomplete IN transfer %s\n",
1781 dep->name);
1782 /*
1783 * If missed isoc occurred and there is
1784 * no request queued then issue END
1785 * TRANSFER, so that core generates
1786 * next xfernotready and we will issue
1787 * a fresh START TRANSFER.
1788 * If there are still queued request
1789 * then wait, do not issue either END
1790 * or UPDATE TRANSFER, just attach next
1791 * request in request_list during
1792 * giveback.If any future queued request
1793 * is successfully transferred then we
1794 * will issue UPDATE TRANSFER for all
1795 * request in the request_list.
1796 */
1797 dep->flags |= DWC3_EP_MISSED_ISOC;
1798 } else {
1799 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1800 dep->name);
1801 status = -ECONNRESET;
1802 }
1803 } else {
1804 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1805 }
1806 } else {
1807 if (count && (event->status & DEPEVT_STATUS_SHORT))
1808 s_pkt = 1;
1809 }
1810
1811 /*
1812 * We assume here we will always receive the entire data block
1813 * which we should receive. Meaning, if we program RX to
1814 * receive 4K but we receive only 2K, we assume that's all we
1815 * should receive and we simply bounce the request back to the
1816 * gadget driver for further processing.
1817 */
1818 req->request.actual += req->request.length - count;
1819 if (s_pkt)
1820 return 1;
1821 if ((event->status & DEPEVT_STATUS_LST) &&
1822 (trb->ctrl & (DWC3_TRB_CTRL_LST |
1823 DWC3_TRB_CTRL_HWO)))
1824 return 1;
1825 if ((event->status & DEPEVT_STATUS_IOC) &&
1826 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1827 return 1;
1828 return 0;
1829}
1830
Felipe Balbi72246da2011-08-19 18:10:58 +03001831static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1832 const struct dwc3_event_depevt *event, int status)
1833{
1834 struct dwc3_request *req;
Felipe Balbif6bafc62012-02-06 11:04:53 +02001835 struct dwc3_trb *trb;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301836 unsigned int slot;
1837 unsigned int i;
1838 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001839
1840 do {
1841 req = next_request(&dep->req_queued);
Sebastian Andrzej Siewiord39ee7b2011-11-03 10:32:20 +01001842 if (!req) {
1843 WARN_ON_ONCE(1);
1844 return 1;
1845 }
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301846 i = 0;
1847 do {
1848 slot = req->start_slot + i;
1849 if ((slot == DWC3_TRB_NUM - 1) &&
1850 usb_endpoint_xfer_isoc(dep->endpoint.desc))
1851 slot++;
1852 slot %= DWC3_TRB_NUM;
1853 trb = &dep->trb_pool[slot];
Felipe Balbi72246da2011-08-19 18:10:58 +03001854
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301855 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
1856 event, status);
1857 if (ret)
1858 break;
1859 }while (++i < req->request.num_mapped_sgs);
Felipe Balbi72246da2011-08-19 18:10:58 +03001860
Felipe Balbi72246da2011-08-19 18:10:58 +03001861 dwc3_gadget_giveback(dep, req, status);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301862
1863 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001864 break;
1865 } while (1);
1866
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301867 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1868 list_empty(&dep->req_queued)) {
1869 if (list_empty(&dep->request_list)) {
1870 /*
1871 * If there is no entry in request list then do
1872 * not issue END TRANSFER now. Just set PENDING
1873 * flag, so that END TRANSFER is issued when an
1874 * entry is added into request list.
1875 */
1876 dep->flags = DWC3_EP_PENDING_REQUEST;
1877 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03001878 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05301879 dep->flags = DWC3_EP_ENABLED;
1880 }
Pratyush Anand7efea862013-01-14 15:59:32 +05301881 return 1;
1882 }
1883
Felipe Balbi72246da2011-08-19 18:10:58 +03001884 return 1;
1885}
1886
1887static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09001888 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03001889{
1890 unsigned status = 0;
1891 int clean_busy;
1892
1893 if (event->status & DEPEVT_STATUS_BUSERR)
1894 status = -ECONNRESET;
1895
Paul Zimmerman1d046792012-02-15 18:56:56 -08001896 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08001897 if (clean_busy)
Felipe Balbi72246da2011-08-19 18:10:58 +03001898 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03001899
1900 /*
1901 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
1902 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
1903 */
1904 if (dwc->revision < DWC3_REVISION_183A) {
1905 u32 reg;
1906 int i;
1907
1908 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05001909 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03001910
1911 if (!(dep->flags & DWC3_EP_ENABLED))
1912 continue;
1913
1914 if (!list_empty(&dep->req_queued))
1915 return;
1916 }
1917
1918 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
1919 reg |= dwc->u1u2;
1920 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1921
1922 dwc->u1u2 = 0;
1923 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001924}
1925
Felipe Balbi72246da2011-08-19 18:10:58 +03001926static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
1927 const struct dwc3_event_depevt *event)
1928{
1929 struct dwc3_ep *dep;
1930 u8 epnum = event->endpoint_number;
1931
1932 dep = dwc->eps[epnum];
1933
Felipe Balbi3336abb2012-06-06 09:19:35 +03001934 if (!(dep->flags & DWC3_EP_ENABLED))
1935 return;
1936
Felipe Balbi72246da2011-08-19 18:10:58 +03001937 if (epnum == 0 || epnum == 1) {
1938 dwc3_ep0_interrupt(dwc, event);
1939 return;
1940 }
1941
1942 switch (event->endpoint_event) {
1943 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03001944 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08001945
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001946 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001947 dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
1948 dep->name);
1949 return;
1950 }
1951
Jingoo Han029d97f2014-07-04 15:00:51 +09001952 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03001953 break;
1954 case DWC3_DEPEVT_XFERINPROGRESS:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001955 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001956 dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
1957 dep->name);
1958 return;
1959 }
1960
Jingoo Han029d97f2014-07-04 15:00:51 +09001961 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03001962 break;
1963 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001964 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001965 dwc3_gadget_start_isoc(dwc, dep, event);
1966 } else {
1967 int ret;
1968
1969 dev_vdbg(dwc->dev, "%s: reason %s\n",
Felipe Balbi40aa41fb2012-01-18 17:06:03 +02001970 dep->name, event->status &
1971 DEPEVT_STATUS_TRANSFER_ACTIVE
Felipe Balbi72246da2011-08-19 18:10:58 +03001972 ? "Transfer Active"
1973 : "Transfer Not Active");
1974
1975 ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
1976 if (!ret || ret == -EBUSY)
1977 return;
1978
1979 dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
1980 dep->name);
1981 }
1982
1983 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03001984 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02001985 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03001986 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
1987 dep->name);
1988 return;
1989 }
1990
1991 switch (event->status) {
1992 case DEPEVT_STREAMEVT_FOUND:
1993 dev_vdbg(dwc->dev, "Stream %d found and started\n",
1994 event->parameters);
1995
1996 break;
1997 case DEPEVT_STREAMEVT_NOTFOUND:
1998 /* FALLTHROUGH */
1999 default:
2000 dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
2001 }
2002 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002003 case DWC3_DEPEVT_RXTXFIFOEVT:
2004 dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
2005 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002006 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbiea53b882012-02-17 12:10:04 +02002007 dev_vdbg(dwc->dev, "Endpoint Command Complete\n");
Felipe Balbi72246da2011-08-19 18:10:58 +03002008 break;
2009 }
2010}
2011
2012static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2013{
2014 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2015 spin_unlock(&dwc->lock);
2016 dwc->gadget_driver->disconnect(&dwc->gadget);
2017 spin_lock(&dwc->lock);
2018 }
2019}
2020
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002021static void dwc3_suspend_gadget(struct dwc3 *dwc)
2022{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002023 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002024 spin_unlock(&dwc->lock);
2025 dwc->gadget_driver->suspend(&dwc->gadget);
2026 spin_lock(&dwc->lock);
2027 }
2028}
2029
2030static void dwc3_resume_gadget(struct dwc3 *dwc)
2031{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002032 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002033 spin_unlock(&dwc->lock);
2034 dwc->gadget_driver->resume(&dwc->gadget);
2035 spin_lock(&dwc->lock);
2036 }
2037}
2038
Paul Zimmermanb992e682012-04-27 14:17:35 +03002039static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002040{
2041 struct dwc3_ep *dep;
2042 struct dwc3_gadget_ep_cmd_params params;
2043 u32 cmd;
2044 int ret;
2045
2046 dep = dwc->eps[epnum];
2047
Felipe Balbib4996a82012-06-06 12:04:13 +03002048 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302049 return;
2050
Pratyush Anand57911502012-07-06 15:19:10 +05302051 /*
2052 * NOTICE: We are violating what the Databook says about the
2053 * EndTransfer command. Ideally we would _always_ wait for the
2054 * EndTransfer Command Completion IRQ, but that's causing too
2055 * much trouble synchronizing between us and gadget driver.
2056 *
2057 * We have discussed this with the IP Provider and it was
2058 * suggested to giveback all requests here, but give HW some
2059 * extra time to synchronize with the interconnect. We're using
2060 * an arbitraty 100us delay for that.
2061 *
2062 * Note also that a similar handling was tested by Synopsys
2063 * (thanks a lot Paul) and nothing bad has come out of it.
2064 * In short, what we're doing is:
2065 *
2066 * - Issue EndTransfer WITH CMDIOC bit set
2067 * - Wait 100us
2068 */
2069
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302070 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002071 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2072 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002073 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302074 memset(&params, 0, sizeof(params));
2075 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
2076 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002077 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002078 dep->flags &= ~DWC3_EP_BUSY;
Pratyush Anand57911502012-07-06 15:19:10 +05302079 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002080}
2081
2082static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2083{
2084 u32 epnum;
2085
2086 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2087 struct dwc3_ep *dep;
2088
2089 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002090 if (!dep)
2091 continue;
2092
Felipe Balbi72246da2011-08-19 18:10:58 +03002093 if (!(dep->flags & DWC3_EP_ENABLED))
2094 continue;
2095
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002096 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002097 }
2098}
2099
2100static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2101{
2102 u32 epnum;
2103
2104 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2105 struct dwc3_ep *dep;
2106 struct dwc3_gadget_ep_cmd_params params;
2107 int ret;
2108
2109 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002110 if (!dep)
2111 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002112
2113 if (!(dep->flags & DWC3_EP_STALL))
2114 continue;
2115
2116 dep->flags &= ~DWC3_EP_STALL;
2117
2118 memset(&params, 0, sizeof(params));
2119 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
2120 DWC3_DEPCMD_CLEARSTALL, &params);
2121 WARN_ON_ONCE(ret);
2122 }
2123}
2124
2125static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2126{
Felipe Balbic4430a22012-05-24 10:30:01 +03002127 int reg;
2128
Felipe Balbi72246da2011-08-19 18:10:58 +03002129 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2130 reg &= ~DWC3_DCTL_INITU1ENA;
2131 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2132
2133 reg &= ~DWC3_DCTL_INITU2ENA;
2134 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002135
Felipe Balbi72246da2011-08-19 18:10:58 +03002136 dwc3_disconnect_gadget(dwc);
Paul Zimmermanb23c8432011-09-30 10:58:42 +03002137 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002138
2139 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002140 dwc->setup_packet_pending = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002141}
2142
Felipe Balbi72246da2011-08-19 18:10:58 +03002143static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2144{
2145 u32 reg;
2146
Felipe Balbidf62df52011-10-14 15:11:49 +03002147 /*
2148 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2149 * would cause a missing Disconnect Event if there's a
2150 * pending Setup Packet in the FIFO.
2151 *
2152 * There's no suggested workaround on the official Bug
2153 * report, which states that "unless the driver/application
2154 * is doing any special handling of a disconnect event,
2155 * there is no functional issue".
2156 *
2157 * Unfortunately, it turns out that we _do_ some special
2158 * handling of a disconnect event, namely complete all
2159 * pending transfers, notify gadget driver of the
2160 * disconnection, and so on.
2161 *
2162 * Our suggested workaround is to follow the Disconnect
2163 * Event steps here, instead, based on a setup_packet_pending
2164 * flag. Such flag gets set whenever we have a XferNotReady
2165 * event on EP0 and gets cleared on XferComplete for the
2166 * same endpoint.
2167 *
2168 * Refers to:
2169 *
2170 * STAR#9000466709: RTL: Device : Disconnect event not
2171 * generated if setup packet pending in FIFO
2172 */
2173 if (dwc->revision < DWC3_REVISION_188A) {
2174 if (dwc->setup_packet_pending)
2175 dwc3_gadget_disconnect_interrupt(dwc);
2176 }
2177
Felipe Balbi961906e2011-12-20 15:37:21 +02002178 /* after reset -> Default State */
Felipe Balbi14cd5922011-12-19 13:01:52 +02002179 usb_gadget_set_state(&dwc->gadget, USB_STATE_DEFAULT);
Felipe Balbi961906e2011-12-20 15:37:21 +02002180
Felipe Balbi72246da2011-08-19 18:10:58 +03002181 if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
2182 dwc3_disconnect_gadget(dwc);
2183
2184 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2185 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2186 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002187 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002188
2189 dwc3_stop_active_transfers(dwc);
2190 dwc3_clear_stall_all_ep(dwc);
Paul Zimmermanb23c8432011-09-30 10:58:42 +03002191 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002192
2193 /* Reset device address to zero */
2194 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2195 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2196 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002197}
2198
2199static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2200{
2201 u32 reg;
2202 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2203
2204 /*
2205 * We change the clock only at SS but I dunno why I would want to do
2206 * this. Maybe it becomes part of the power saving plan.
2207 */
2208
2209 if (speed != DWC3_DSTS_SUPERSPEED)
2210 return;
2211
2212 /*
2213 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2214 * each time on Connect Done.
2215 */
2216 if (!usb30_clock)
2217 return;
2218
2219 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2220 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2221 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2222}
2223
Felipe Balbi72246da2011-08-19 18:10:58 +03002224static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2225{
Felipe Balbi72246da2011-08-19 18:10:58 +03002226 struct dwc3_ep *dep;
2227 int ret;
2228 u32 reg;
2229 u8 speed;
2230
Felipe Balbi72246da2011-08-19 18:10:58 +03002231 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2232 speed = reg & DWC3_DSTS_CONNECTSPD;
2233 dwc->speed = speed;
2234
2235 dwc3_update_ram_clk_sel(dwc, speed);
2236
2237 switch (speed) {
2238 case DWC3_DCFG_SUPERSPEED:
Felipe Balbi05870c52011-10-14 14:51:38 +03002239 /*
2240 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2241 * would cause a missing USB3 Reset event.
2242 *
2243 * In such situations, we should force a USB3 Reset
2244 * event by calling our dwc3_gadget_reset_interrupt()
2245 * routine.
2246 *
2247 * Refers to:
2248 *
2249 * STAR#9000483510: RTL: SS : USB3 reset event may
2250 * not be generated always when the link enters poll
2251 */
2252 if (dwc->revision < DWC3_REVISION_190A)
2253 dwc3_gadget_reset_interrupt(dwc);
2254
Felipe Balbi72246da2011-08-19 18:10:58 +03002255 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2256 dwc->gadget.ep0->maxpacket = 512;
2257 dwc->gadget.speed = USB_SPEED_SUPER;
2258 break;
2259 case DWC3_DCFG_HIGHSPEED:
2260 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2261 dwc->gadget.ep0->maxpacket = 64;
2262 dwc->gadget.speed = USB_SPEED_HIGH;
2263 break;
2264 case DWC3_DCFG_FULLSPEED2:
2265 case DWC3_DCFG_FULLSPEED1:
2266 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2267 dwc->gadget.ep0->maxpacket = 64;
2268 dwc->gadget.speed = USB_SPEED_FULL;
2269 break;
2270 case DWC3_DCFG_LOWSPEED:
2271 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2272 dwc->gadget.ep0->maxpacket = 8;
2273 dwc->gadget.speed = USB_SPEED_LOW;
2274 break;
2275 }
2276
Pratyush Anand2b758352013-01-14 15:59:31 +05302277 /* Enable USB2 LPM Capability */
2278
2279 if ((dwc->revision > DWC3_REVISION_194A)
2280 && (speed != DWC3_DCFG_SUPERSPEED)) {
2281 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2282 reg |= DWC3_DCFG_LPM_CAP;
2283 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2284
2285 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2286 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2287
Felipe Balbi1a947742013-01-24 11:56:11 +02002288 /*
2289 * TODO: This should be configurable. For now using
2290 * maximum allowed HIRD threshold value of 0b1100
2291 */
2292 reg |= DWC3_DCTL_HIRD_THRES(12);
Pratyush Anand2b758352013-01-14 15:59:31 +05302293
2294 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002295 } else {
2296 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2297 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2298 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302299 }
2300
Felipe Balbi72246da2011-08-19 18:10:58 +03002301 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002302 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2303 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002304 if (ret) {
2305 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2306 return;
2307 }
2308
2309 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002310 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2311 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002312 if (ret) {
2313 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2314 return;
2315 }
2316
2317 /*
2318 * Configure PHY via GUSB3PIPECTLn if required.
2319 *
2320 * Update GTXFIFOSIZn
2321 *
2322 * In both cases reset values should be sufficient.
2323 */
2324}
2325
2326static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2327{
Felipe Balbi72246da2011-08-19 18:10:58 +03002328 /*
2329 * TODO take core out of low power mode when that's
2330 * implemented.
2331 */
2332
2333 dwc->gadget_driver->resume(&dwc->gadget);
2334}
2335
2336static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2337 unsigned int evtinfo)
2338{
Felipe Balbifae2b902011-10-14 13:00:30 +03002339 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002340 unsigned int pwropt;
2341
2342 /*
2343 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2344 * Hibernation mode enabled which would show up when device detects
2345 * host-initiated U3 exit.
2346 *
2347 * In that case, device will generate a Link State Change Interrupt
2348 * from U3 to RESUME which is only necessary if Hibernation is
2349 * configured in.
2350 *
2351 * There are no functional changes due to such spurious event and we
2352 * just need to ignore it.
2353 *
2354 * Refers to:
2355 *
2356 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2357 * operational mode
2358 */
2359 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2360 if ((dwc->revision < DWC3_REVISION_250A) &&
2361 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2362 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2363 (next == DWC3_LINK_STATE_RESUME)) {
2364 dev_vdbg(dwc->dev, "ignoring transition U3 -> Resume\n");
2365 return;
2366 }
2367 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002368
2369 /*
2370 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2371 * on the link partner, the USB session might do multiple entry/exit
2372 * of low power states before a transfer takes place.
2373 *
2374 * Due to this problem, we might experience lower throughput. The
2375 * suggested workaround is to disable DCTL[12:9] bits if we're
2376 * transitioning from U1/U2 to U0 and enable those bits again
2377 * after a transfer completes and there are no pending transfers
2378 * on any of the enabled endpoints.
2379 *
2380 * This is the first half of that workaround.
2381 *
2382 * Refers to:
2383 *
2384 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2385 * core send LGO_Ux entering U0
2386 */
2387 if (dwc->revision < DWC3_REVISION_183A) {
2388 if (next == DWC3_LINK_STATE_U0) {
2389 u32 u1u2;
2390 u32 reg;
2391
2392 switch (dwc->link_state) {
2393 case DWC3_LINK_STATE_U1:
2394 case DWC3_LINK_STATE_U2:
2395 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2396 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2397 | DWC3_DCTL_ACCEPTU2ENA
2398 | DWC3_DCTL_INITU1ENA
2399 | DWC3_DCTL_ACCEPTU1ENA);
2400
2401 if (!dwc->u1u2)
2402 dwc->u1u2 = reg & u1u2;
2403
2404 reg &= ~u1u2;
2405
2406 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2407 break;
2408 default:
2409 /* do nothing */
2410 break;
2411 }
2412 }
2413 }
2414
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002415 switch (next) {
2416 case DWC3_LINK_STATE_U1:
2417 if (dwc->speed == USB_SPEED_SUPER)
2418 dwc3_suspend_gadget(dwc);
2419 break;
2420 case DWC3_LINK_STATE_U2:
2421 case DWC3_LINK_STATE_U3:
2422 dwc3_suspend_gadget(dwc);
2423 break;
2424 case DWC3_LINK_STATE_RESUME:
2425 dwc3_resume_gadget(dwc);
2426 break;
2427 default:
2428 /* do nothing */
2429 break;
2430 }
2431
Felipe Balbie57ebc12014-04-22 13:20:12 -05002432 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002433}
2434
Felipe Balbie1dadd32014-02-25 14:47:54 -06002435static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2436 unsigned int evtinfo)
2437{
2438 unsigned int is_ss = evtinfo & BIT(4);
2439
2440 /**
2441 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2442 * have a known issue which can cause USB CV TD.9.23 to fail
2443 * randomly.
2444 *
2445 * Because of this issue, core could generate bogus hibernation
2446 * events which SW needs to ignore.
2447 *
2448 * Refers to:
2449 *
2450 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2451 * Device Fallback from SuperSpeed
2452 */
2453 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2454 return;
2455
2456 /* enter hibernation here */
2457}
2458
Felipe Balbi72246da2011-08-19 18:10:58 +03002459static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2460 const struct dwc3_event_devt *event)
2461{
2462 switch (event->type) {
2463 case DWC3_DEVICE_EVENT_DISCONNECT:
2464 dwc3_gadget_disconnect_interrupt(dwc);
2465 break;
2466 case DWC3_DEVICE_EVENT_RESET:
2467 dwc3_gadget_reset_interrupt(dwc);
2468 break;
2469 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2470 dwc3_gadget_conndone_interrupt(dwc);
2471 break;
2472 case DWC3_DEVICE_EVENT_WAKEUP:
2473 dwc3_gadget_wakeup_interrupt(dwc);
2474 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002475 case DWC3_DEVICE_EVENT_HIBER_REQ:
2476 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2477 "unexpected hibernation event\n"))
2478 break;
2479
2480 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2481 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002482 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2483 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2484 break;
2485 case DWC3_DEVICE_EVENT_EOPF:
2486 dev_vdbg(dwc->dev, "End of Periodic Frame\n");
2487 break;
2488 case DWC3_DEVICE_EVENT_SOF:
2489 dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
2490 break;
2491 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
2492 dev_vdbg(dwc->dev, "Erratic Error\n");
2493 break;
2494 case DWC3_DEVICE_EVENT_CMD_CMPL:
2495 dev_vdbg(dwc->dev, "Command Complete\n");
2496 break;
2497 case DWC3_DEVICE_EVENT_OVERFLOW:
2498 dev_vdbg(dwc->dev, "Overflow\n");
2499 break;
2500 default:
2501 dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
2502 }
2503}
2504
2505static void dwc3_process_event_entry(struct dwc3 *dwc,
2506 const union dwc3_event *event)
2507{
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002508 trace_dwc3_event(event->raw);
2509
Felipe Balbi72246da2011-08-19 18:10:58 +03002510 /* Endpoint IRQ, handle it and return early */
2511 if (event->type.is_devspec == 0) {
2512 /* depevt */
2513 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2514 }
2515
2516 switch (event->type.type) {
2517 case DWC3_EVENT_TYPE_DEV:
2518 dwc3_gadget_interrupt(dwc, &event->devt);
2519 break;
2520 /* REVISIT what to do with Carkit and I2C events ? */
2521 default:
2522 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2523 }
2524}
2525
Felipe Balbif42f2442013-06-12 21:25:08 +03002526static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
2527{
2528 struct dwc3_event_buffer *evt;
2529 irqreturn_t ret = IRQ_NONE;
2530 int left;
2531 u32 reg;
2532
2533 evt = dwc->ev_buffs[buf];
2534 left = evt->count;
2535
2536 if (!(evt->flags & DWC3_EVENT_PENDING))
2537 return IRQ_NONE;
2538
2539 while (left > 0) {
2540 union dwc3_event event;
2541
2542 event.raw = *(u32 *) (evt->buf + evt->lpos);
2543
2544 dwc3_process_event_entry(dwc, &event);
2545
2546 /*
2547 * FIXME we wrap around correctly to the next entry as
2548 * almost all entries are 4 bytes in size. There is one
2549 * entry which has 12 bytes which is a regular entry
2550 * followed by 8 bytes data. ATM I don't know how
2551 * things are organized if we get next to the a
2552 * boundary so I worry about that once we try to handle
2553 * that.
2554 */
2555 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2556 left -= 4;
2557
2558 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
2559 }
2560
2561 evt->count = 0;
2562 evt->flags &= ~DWC3_EVENT_PENDING;
2563 ret = IRQ_HANDLED;
2564
2565 /* Unmask interrupt */
2566 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
2567 reg &= ~DWC3_GEVNTSIZ_INTMASK;
2568 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
2569
2570 return ret;
2571}
2572
Felipe Balbib15a7622011-06-30 16:57:15 +03002573static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc)
2574{
2575 struct dwc3 *dwc = _dwc;
2576 unsigned long flags;
2577 irqreturn_t ret = IRQ_NONE;
2578 int i;
2579
2580 spin_lock_irqsave(&dwc->lock, flags);
2581
Felipe Balbif42f2442013-06-12 21:25:08 +03002582 for (i = 0; i < dwc->num_event_buffers; i++)
2583 ret |= dwc3_process_event_buf(dwc, i);
Felipe Balbib15a7622011-06-30 16:57:15 +03002584
2585 spin_unlock_irqrestore(&dwc->lock, flags);
2586
2587 return ret;
2588}
2589
Felipe Balbi7f97aa92013-06-12 21:16:11 +03002590static irqreturn_t dwc3_check_event_buf(struct dwc3 *dwc, u32 buf)
Felipe Balbi72246da2011-08-19 18:10:58 +03002591{
2592 struct dwc3_event_buffer *evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002593 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002594 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002595
Felipe Balbib15a7622011-06-30 16:57:15 +03002596 evt = dwc->ev_buffs[buf];
2597
Felipe Balbi72246da2011-08-19 18:10:58 +03002598 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
2599 count &= DWC3_GEVNTCOUNT_MASK;
2600 if (!count)
2601 return IRQ_NONE;
2602
Felipe Balbib15a7622011-06-30 16:57:15 +03002603 evt->count = count;
2604 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002605
Felipe Balbie8adfc32013-06-12 21:11:14 +03002606 /* Mask interrupt */
2607 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
2608 reg |= DWC3_GEVNTSIZ_INTMASK;
2609 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
2610
Felipe Balbib15a7622011-06-30 16:57:15 +03002611 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002612}
2613
2614static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
2615{
2616 struct dwc3 *dwc = _dwc;
2617 int i;
2618 irqreturn_t ret = IRQ_NONE;
2619
2620 spin_lock(&dwc->lock);
2621
Felipe Balbi9f622b22011-10-12 10:31:04 +03002622 for (i = 0; i < dwc->num_event_buffers; i++) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002623 irqreturn_t status;
2624
Felipe Balbi7f97aa92013-06-12 21:16:11 +03002625 status = dwc3_check_event_buf(dwc, i);
Felipe Balbib15a7622011-06-30 16:57:15 +03002626 if (status == IRQ_WAKE_THREAD)
Felipe Balbi72246da2011-08-19 18:10:58 +03002627 ret = status;
2628 }
2629
2630 spin_unlock(&dwc->lock);
2631
2632 return ret;
2633}
2634
2635/**
2636 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002637 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002638 *
2639 * Returns 0 on success otherwise negative errno.
2640 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002641int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002642{
Felipe Balbi72246da2011-08-19 18:10:58 +03002643 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03002644
2645 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2646 &dwc->ctrl_req_addr, GFP_KERNEL);
2647 if (!dwc->ctrl_req) {
2648 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2649 ret = -ENOMEM;
2650 goto err0;
2651 }
2652
2653 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2654 &dwc->ep0_trb_addr, GFP_KERNEL);
2655 if (!dwc->ep0_trb) {
2656 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2657 ret = -ENOMEM;
2658 goto err1;
2659 }
2660
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002661 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002662 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002663 ret = -ENOMEM;
2664 goto err2;
2665 }
2666
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002667 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002668 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2669 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002670 if (!dwc->ep0_bounce) {
2671 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2672 ret = -ENOMEM;
2673 goto err3;
2674 }
2675
Felipe Balbi72246da2011-08-19 18:10:58 +03002676 dwc->gadget.ops = &dwc3_gadget_ops;
Michal Nazarewiczd327ab52011-11-19 18:27:37 +01002677 dwc->gadget.max_speed = USB_SPEED_SUPER;
Felipe Balbi72246da2011-08-19 18:10:58 +03002678 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002679 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002680 dwc->gadget.name = "dwc3-gadget";
2681
2682 /*
David Cohena4b9d942013-12-09 15:55:38 -08002683 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2684 * on ep out.
2685 */
2686 dwc->gadget.quirk_ep_out_aligned_size = true;
2687
2688 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03002689 * REVISIT: Here we should clear all pending IRQs to be
2690 * sure we're starting from a well known location.
2691 */
2692
2693 ret = dwc3_gadget_init_endpoints(dwc);
2694 if (ret)
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002695 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03002696
Felipe Balbi72246da2011-08-19 18:10:58 +03002697 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2698 if (ret) {
2699 dev_err(dwc->dev, "failed to register udc\n");
David Cohene1f80462013-09-11 17:42:47 -07002700 goto err4;
Felipe Balbi72246da2011-08-19 18:10:58 +03002701 }
2702
2703 return 0;
2704
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002705err4:
David Cohene1f80462013-09-11 17:42:47 -07002706 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002707 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2708 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002709
Felipe Balbi72246da2011-08-19 18:10:58 +03002710err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002711 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002712
2713err2:
2714 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2715 dwc->ep0_trb, dwc->ep0_trb_addr);
2716
2717err1:
2718 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2719 dwc->ctrl_req, dwc->ctrl_req_addr);
2720
2721err0:
2722 return ret;
2723}
2724
Felipe Balbi7415f172012-04-30 14:56:33 +03002725/* -------------------------------------------------------------------------- */
2726
Felipe Balbi72246da2011-08-19 18:10:58 +03002727void dwc3_gadget_exit(struct dwc3 *dwc)
2728{
Felipe Balbi72246da2011-08-19 18:10:58 +03002729 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03002730
Felipe Balbi72246da2011-08-19 18:10:58 +03002731 dwc3_gadget_free_endpoints(dwc);
2732
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002733 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2734 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002735
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02002736 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03002737
2738 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2739 dwc->ep0_trb, dwc->ep0_trb_addr);
2740
2741 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2742 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03002743}
Felipe Balbi7415f172012-04-30 14:56:33 +03002744
2745int dwc3_gadget_prepare(struct dwc3 *dwc)
2746{
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002747 if (dwc->pullups_connected) {
Felipe Balbi7415f172012-04-30 14:56:33 +03002748 dwc3_gadget_disable_irq(dwc);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002749 dwc3_gadget_run_stop(dwc, true, true);
2750 }
Felipe Balbi7415f172012-04-30 14:56:33 +03002751
2752 return 0;
2753}
2754
2755void dwc3_gadget_complete(struct dwc3 *dwc)
2756{
2757 if (dwc->pullups_connected) {
2758 dwc3_gadget_enable_irq(dwc);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06002759 dwc3_gadget_run_stop(dwc, true, false);
Felipe Balbi7415f172012-04-30 14:56:33 +03002760 }
2761}
2762
2763int dwc3_gadget_suspend(struct dwc3 *dwc)
2764{
2765 __dwc3_gadget_ep_disable(dwc->eps[0]);
2766 __dwc3_gadget_ep_disable(dwc->eps[1]);
2767
2768 dwc->dcfg = dwc3_readl(dwc->regs, DWC3_DCFG);
2769
2770 return 0;
2771}
2772
2773int dwc3_gadget_resume(struct dwc3 *dwc)
2774{
2775 struct dwc3_ep *dep;
2776 int ret;
2777
2778 /* Start with SuperSpeed Default */
2779 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2780
2781 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002782 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2783 false);
Felipe Balbi7415f172012-04-30 14:56:33 +03002784 if (ret)
2785 goto err0;
2786
2787 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002788 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2789 false);
Felipe Balbi7415f172012-04-30 14:56:33 +03002790 if (ret)
2791 goto err1;
2792
2793 /* begin to receive SETUP packets */
2794 dwc->ep0state = EP0_SETUP_PHASE;
2795 dwc3_ep0_out_start(dwc);
2796
2797 dwc3_writel(dwc->regs, DWC3_DCFG, dwc->dcfg);
2798
2799 return 0;
2800
2801err1:
2802 __dwc3_gadget_ep_disable(dwc->eps[0]);
2803
2804err0:
2805 return ret;
2806}