blob: 737ea1681d10c756ea4998efaeb0eb459fdffb52 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300114static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300116static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300117static void vlv_steal_power_sequencer(struct drm_device *dev,
118 enum pipe pipe);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700119
Dave Airlie0e32b392014-05-02 14:02:48 +1000120int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100121intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700123 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700124 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700125
126 switch (max_link_bw) {
127 case DP_LINK_BW_1_62:
128 case DP_LINK_BW_2_7:
129 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300130 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300131 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
132 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700133 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
134 max_link_bw = DP_LINK_BW_5_4;
135 else
136 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300137 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300139 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
140 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700141 max_link_bw = DP_LINK_BW_1_62;
142 break;
143 }
144 return max_link_bw;
145}
146
Paulo Zanonieeb63242014-05-06 14:56:50 +0300147static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
148{
149 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
150 struct drm_device *dev = intel_dig_port->base.base.dev;
151 u8 source_max, sink_max;
152
153 source_max = 4;
154 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
155 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
156 source_max = 2;
157
158 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
159
160 return min(source_max, sink_max);
161}
162
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400163/*
164 * The units on the numbers in the next two are... bizarre. Examples will
165 * make it clearer; this one parallels an example in the eDP spec.
166 *
167 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
168 *
169 * 270000 * 1 * 8 / 10 == 216000
170 *
171 * The actual data capacity of that configuration is 2.16Gbit/s, so the
172 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
173 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
174 * 119000. At 18bpp that's 2142000 kilobits per second.
175 *
176 * Thus the strange-looking division by 10 in intel_dp_link_required, to
177 * get the result in decakilobits instead of kilobits.
178 */
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180static int
Keith Packardc8982612012-01-25 08:16:25 -0800181intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700182{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400183 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700184}
185
186static int
Dave Airliefe27d532010-06-30 11:46:17 +1000187intel_dp_max_data_rate(int max_link_clock, int max_lanes)
188{
189 return (max_link_clock * max_lanes * 8) / 10;
190}
191
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000192static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700193intel_dp_mode_valid(struct drm_connector *connector,
194 struct drm_display_mode *mode)
195{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100196 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300197 struct intel_connector *intel_connector = to_intel_connector(connector);
198 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100199 int target_clock = mode->clock;
200 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700201
Jani Nikuladd06f902012-10-19 14:51:50 +0300202 if (is_edp(intel_dp) && fixed_mode) {
203 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
205
Jani Nikuladd06f902012-10-19 14:51:50 +0300206 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200208
209 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100210 }
211
Daniel Vetter36008362013-03-27 00:44:59 +0100212 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300213 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100214
215 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
216 mode_rate = intel_dp_link_required(target_clock, 18);
217
218 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200219 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700220
221 if (mode->clock < 10000)
222 return MODE_CLOCK_LOW;
223
Daniel Vetter0af78a22012-05-23 11:30:55 +0200224 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
225 return MODE_H_ILLEGAL;
226
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700227 return MODE_OK;
228}
229
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800230uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700231{
232 int i;
233 uint32_t v = 0;
234
235 if (src_bytes > 4)
236 src_bytes = 4;
237 for (i = 0; i < src_bytes; i++)
238 v |= ((uint32_t) src[i]) << ((3-i) * 8);
239 return v;
240}
241
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800242void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700243{
244 int i;
245 if (dst_bytes > 4)
246 dst_bytes = 4;
247 for (i = 0; i < dst_bytes; i++)
248 dst[i] = src >> ((3-i) * 8);
249}
250
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700251/* hrawclock is 1/4 the FSB frequency */
252static int
253intel_hrawclk(struct drm_device *dev)
254{
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 uint32_t clkcfg;
257
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530258 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
259 if (IS_VALLEYVIEW(dev))
260 return 200;
261
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700262 clkcfg = I915_READ(CLKCFG);
263 switch (clkcfg & CLKCFG_FSB_MASK) {
264 case CLKCFG_FSB_400:
265 return 100;
266 case CLKCFG_FSB_533:
267 return 133;
268 case CLKCFG_FSB_667:
269 return 166;
270 case CLKCFG_FSB_800:
271 return 200;
272 case CLKCFG_FSB_1067:
273 return 266;
274 case CLKCFG_FSB_1333:
275 return 333;
276 /* these two are just a guess; one of them might be right */
277 case CLKCFG_FSB_1600:
278 case CLKCFG_FSB_1600_ALT:
279 return 400;
280 default:
281 return 133;
282 }
283}
284
Jani Nikulabf13e812013-09-06 07:40:05 +0300285static void
286intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300287 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300290 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300291
Ville Syrjälä773538e82014-09-04 14:54:56 +0300292static void pps_lock(struct intel_dp *intel_dp)
293{
294 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
295 struct intel_encoder *encoder = &intel_dig_port->base;
296 struct drm_device *dev = encoder->base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum intel_display_power_domain power_domain;
299
300 /*
301 * See vlv_power_sequencer_reset() why we need
302 * a power domain reference here.
303 */
304 power_domain = intel_display_port_power_domain(encoder);
305 intel_display_power_get(dev_priv, power_domain);
306
307 mutex_lock(&dev_priv->pps_mutex);
308}
309
310static void pps_unlock(struct intel_dp *intel_dp)
311{
312 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
313 struct intel_encoder *encoder = &intel_dig_port->base;
314 struct drm_device *dev = encoder->base.dev;
315 struct drm_i915_private *dev_priv = dev->dev_private;
316 enum intel_display_power_domain power_domain;
317
318 mutex_unlock(&dev_priv->pps_mutex);
319
320 power_domain = intel_display_port_power_domain(encoder);
321 intel_display_power_put(dev_priv, power_domain);
322}
323
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300324static void
325vlv_power_sequencer_kick(struct intel_dp *intel_dp)
326{
327 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
328 struct drm_device *dev = intel_dig_port->base.base.dev;
329 struct drm_i915_private *dev_priv = dev->dev_private;
330 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjäläd288f652014-10-28 13:20:22 +0200331 bool pll_enabled;
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300332 uint32_t DP;
333
334 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
335 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
336 pipe_name(pipe), port_name(intel_dig_port->port)))
337 return;
338
339 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
340 pipe_name(pipe), port_name(intel_dig_port->port));
341
342 /* Preserve the BIOS-computed detected bit. This is
343 * supposed to be read-only.
344 */
345 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
346 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
347 DP |= DP_PORT_WIDTH(1);
348 DP |= DP_LINK_TRAIN_PAT_1;
349
350 if (IS_CHERRYVIEW(dev))
351 DP |= DP_PIPE_SELECT_CHV(pipe);
352 else if (pipe == PIPE_B)
353 DP |= DP_PIPEB_SELECT;
354
Ville Syrjäläd288f652014-10-28 13:20:22 +0200355 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
356
357 /*
358 * The DPLL for the pipe must be enabled for this to work.
359 * So enable temporarily it if it's not already enabled.
360 */
361 if (!pll_enabled)
362 vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
363 &chv_dpll[0].dpll : &vlv_dpll[0].dpll);
364
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300365 /*
366 * Similar magic as in intel_dp_enable_port().
367 * We _must_ do this port enable + disable trick
368 * to make this power seqeuencer lock onto the port.
369 * Otherwise even VDD force bit won't work.
370 */
371 I915_WRITE(intel_dp->output_reg, DP);
372 POSTING_READ(intel_dp->output_reg);
373
374 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
375 POSTING_READ(intel_dp->output_reg);
376
377 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
378 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200379
380 if (!pll_enabled)
381 vlv_force_pll_off(dev, pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300382}
383
Jani Nikulabf13e812013-09-06 07:40:05 +0300384static enum pipe
385vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
386{
387 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300388 struct drm_device *dev = intel_dig_port->base.base.dev;
389 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300390 struct intel_encoder *encoder;
391 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300392 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300393
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300394 lockdep_assert_held(&dev_priv->pps_mutex);
395
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300396 /* We should never land here with regular DP ports */
397 WARN_ON(!is_edp(intel_dp));
398
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300399 if (intel_dp->pps_pipe != INVALID_PIPE)
400 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300401
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300402 /*
403 * We don't have power sequencer currently.
404 * Pick one that's not used by other ports.
405 */
406 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
407 base.head) {
408 struct intel_dp *tmp;
409
410 if (encoder->type != INTEL_OUTPUT_EDP)
411 continue;
412
413 tmp = enc_to_intel_dp(&encoder->base);
414
415 if (tmp->pps_pipe != INVALID_PIPE)
416 pipes &= ~(1 << tmp->pps_pipe);
417 }
418
419 /*
420 * Didn't find one. This should not happen since there
421 * are two power sequencers and up to two eDP ports.
422 */
423 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300424 pipe = PIPE_A;
425 else
426 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300427
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300428 vlv_steal_power_sequencer(dev, pipe);
429 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300430
431 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
432 pipe_name(intel_dp->pps_pipe),
433 port_name(intel_dig_port->port));
434
435 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300436 intel_dp_init_panel_power_sequencer(dev, intel_dp);
437 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300438
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300439 /*
440 * Even vdd force doesn't work until we've made
441 * the power sequencer lock in on the port.
442 */
443 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300444
445 return intel_dp->pps_pipe;
446}
447
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300448typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
449 enum pipe pipe);
450
451static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
452 enum pipe pipe)
453{
454 return I915_READ(VLV_PIPE_PP_STATUS(pipe)) & PP_ON;
455}
456
457static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
458 enum pipe pipe)
459{
460 return I915_READ(VLV_PIPE_PP_CONTROL(pipe)) & EDP_FORCE_VDD;
461}
462
463static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
464 enum pipe pipe)
465{
466 return true;
467}
468
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300469static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300470vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
471 enum port port,
472 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300473{
Jani Nikulabf13e812013-09-06 07:40:05 +0300474 enum pipe pipe;
475
Jani Nikulabf13e812013-09-06 07:40:05 +0300476 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
477 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
478 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300479
480 if (port_sel != PANEL_PORT_SELECT_VLV(port))
481 continue;
482
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300483 if (!pipe_check(dev_priv, pipe))
484 continue;
485
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300486 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300487 }
488
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300489 return INVALID_PIPE;
490}
491
492static void
493vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
494{
495 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
496 struct drm_device *dev = intel_dig_port->base.base.dev;
497 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300498 enum port port = intel_dig_port->port;
499
500 lockdep_assert_held(&dev_priv->pps_mutex);
501
502 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300503 /* first pick one where the panel is on */
504 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
505 vlv_pipe_has_pp_on);
506 /* didn't find one? pick one where vdd is on */
507 if (intel_dp->pps_pipe == INVALID_PIPE)
508 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
509 vlv_pipe_has_vdd_on);
510 /* didn't find one? pick one with just the correct port */
511 if (intel_dp->pps_pipe == INVALID_PIPE)
512 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
513 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300514
515 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
516 if (intel_dp->pps_pipe == INVALID_PIPE) {
517 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
518 port_name(port));
519 return;
520 }
521
522 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
523 port_name(port), pipe_name(intel_dp->pps_pipe));
524
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300525 intel_dp_init_panel_power_sequencer(dev, intel_dp);
526 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300527}
528
Ville Syrjälä773538e82014-09-04 14:54:56 +0300529void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv)
530{
531 struct drm_device *dev = dev_priv->dev;
532 struct intel_encoder *encoder;
533
534 if (WARN_ON(!IS_VALLEYVIEW(dev)))
535 return;
536
537 /*
538 * We can't grab pps_mutex here due to deadlock with power_domain
539 * mutex when power_domain functions are called while holding pps_mutex.
540 * That also means that in order to use pps_pipe the code needs to
541 * hold both a power domain reference and pps_mutex, and the power domain
542 * reference get/put must be done while _not_ holding pps_mutex.
543 * pps_{lock,unlock}() do these steps in the correct order, so one
544 * should use them always.
545 */
546
547 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
548 struct intel_dp *intel_dp;
549
550 if (encoder->type != INTEL_OUTPUT_EDP)
551 continue;
552
553 intel_dp = enc_to_intel_dp(&encoder->base);
554 intel_dp->pps_pipe = INVALID_PIPE;
555 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300556}
557
558static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
559{
560 struct drm_device *dev = intel_dp_to_dev(intel_dp);
561
562 if (HAS_PCH_SPLIT(dev))
563 return PCH_PP_CONTROL;
564 else
565 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
566}
567
568static u32 _pp_stat_reg(struct intel_dp *intel_dp)
569{
570 struct drm_device *dev = intel_dp_to_dev(intel_dp);
571
572 if (HAS_PCH_SPLIT(dev))
573 return PCH_PP_STATUS;
574 else
575 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
576}
577
Clint Taylor01527b32014-07-07 13:01:46 -0700578/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
579 This function only applicable when panel PM state is not to be tracked */
580static int edp_notify_handler(struct notifier_block *this, unsigned long code,
581 void *unused)
582{
583 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
584 edp_notifier);
585 struct drm_device *dev = intel_dp_to_dev(intel_dp);
586 struct drm_i915_private *dev_priv = dev->dev_private;
587 u32 pp_div;
588 u32 pp_ctrl_reg, pp_div_reg;
Clint Taylor01527b32014-07-07 13:01:46 -0700589
590 if (!is_edp(intel_dp) || code != SYS_RESTART)
591 return 0;
592
Ville Syrjälä773538e82014-09-04 14:54:56 +0300593 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300594
Clint Taylor01527b32014-07-07 13:01:46 -0700595 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300596 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
597
Clint Taylor01527b32014-07-07 13:01:46 -0700598 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
599 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
600 pp_div = I915_READ(pp_div_reg);
601 pp_div &= PP_REFERENCE_DIVIDER_MASK;
602
603 /* 0x1F write to PP_DIV_REG sets max cycle delay */
604 I915_WRITE(pp_div_reg, pp_div | 0x1F);
605 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
606 msleep(intel_dp->panel_power_cycle_delay);
607 }
608
Ville Syrjälä773538e82014-09-04 14:54:56 +0300609 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300610
Clint Taylor01527b32014-07-07 13:01:46 -0700611 return 0;
612}
613
Daniel Vetter4be73782014-01-17 14:39:48 +0100614static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700615{
Paulo Zanoni30add222012-10-26 19:05:45 -0200616 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700617 struct drm_i915_private *dev_priv = dev->dev_private;
618
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300619 lockdep_assert_held(&dev_priv->pps_mutex);
620
Ville Syrjälä9a423562014-10-16 21:29:48 +0300621 if (IS_VALLEYVIEW(dev) &&
622 intel_dp->pps_pipe == INVALID_PIPE)
623 return false;
624
Jani Nikulabf13e812013-09-06 07:40:05 +0300625 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700626}
627
Daniel Vetter4be73782014-01-17 14:39:48 +0100628static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700629{
Paulo Zanoni30add222012-10-26 19:05:45 -0200630 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700631 struct drm_i915_private *dev_priv = dev->dev_private;
632
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300633 lockdep_assert_held(&dev_priv->pps_mutex);
634
Ville Syrjälä9a423562014-10-16 21:29:48 +0300635 if (IS_VALLEYVIEW(dev) &&
636 intel_dp->pps_pipe == INVALID_PIPE)
637 return false;
638
Ville Syrjälä773538e82014-09-04 14:54:56 +0300639 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700640}
641
Keith Packard9b984da2011-09-19 13:54:47 -0700642static void
643intel_dp_check_edp(struct intel_dp *intel_dp)
644{
Paulo Zanoni30add222012-10-26 19:05:45 -0200645 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700646 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700647
Keith Packard9b984da2011-09-19 13:54:47 -0700648 if (!is_edp(intel_dp))
649 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700650
Daniel Vetter4be73782014-01-17 14:39:48 +0100651 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700652 WARN(1, "eDP powered off while attempting aux channel communication.\n");
653 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300654 I915_READ(_pp_stat_reg(intel_dp)),
655 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700656 }
657}
658
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100659static uint32_t
660intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
661{
662 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
663 struct drm_device *dev = intel_dig_port->base.base.dev;
664 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300665 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100666 uint32_t status;
667 bool done;
668
Daniel Vetteref04f002012-12-01 21:03:59 +0100669#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100670 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300671 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300672 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100673 else
674 done = wait_for_atomic(C, 10) == 0;
675 if (!done)
676 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
677 has_aux_irq);
678#undef C
679
680 return status;
681}
682
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000683static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
684{
685 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
686 struct drm_device *dev = intel_dig_port->base.base.dev;
687
688 /*
689 * The clock divider is based off the hrawclk, and would like to run at
690 * 2MHz. So, take the hrawclk value and divide by 2 and use that
691 */
692 return index ? 0 : intel_hrawclk(dev) / 2;
693}
694
695static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
696{
697 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
698 struct drm_device *dev = intel_dig_port->base.base.dev;
699
700 if (index)
701 return 0;
702
703 if (intel_dig_port->port == PORT_A) {
704 if (IS_GEN6(dev) || IS_GEN7(dev))
705 return 200; /* SNB & IVB eDP input clock at 400Mhz */
706 else
707 return 225; /* eDP input clock at 450Mhz */
708 } else {
709 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
710 }
711}
712
713static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300714{
715 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
716 struct drm_device *dev = intel_dig_port->base.base.dev;
717 struct drm_i915_private *dev_priv = dev->dev_private;
718
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000719 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100720 if (index)
721 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000722 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300723 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
724 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100725 switch (index) {
726 case 0: return 63;
727 case 1: return 72;
728 default: return 0;
729 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000730 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100731 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300732 }
733}
734
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000735static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
736{
737 return index ? 0 : 100;
738}
739
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000740static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
741{
742 /*
743 * SKL doesn't need us to program the AUX clock divider (Hardware will
744 * derive the clock from CDCLK automatically). We still implement the
745 * get_aux_clock_divider vfunc to plug-in into the existing code.
746 */
747 return index ? 0 : 1;
748}
749
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000750static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
751 bool has_aux_irq,
752 int send_bytes,
753 uint32_t aux_clock_divider)
754{
755 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
756 struct drm_device *dev = intel_dig_port->base.base.dev;
757 uint32_t precharge, timeout;
758
759 if (IS_GEN6(dev))
760 precharge = 3;
761 else
762 precharge = 5;
763
764 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
765 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
766 else
767 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
768
769 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000770 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000771 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000772 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000773 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000774 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000775 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
776 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000777 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000778}
779
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000780static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
781 bool has_aux_irq,
782 int send_bytes,
783 uint32_t unused)
784{
785 return DP_AUX_CH_CTL_SEND_BUSY |
786 DP_AUX_CH_CTL_DONE |
787 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
788 DP_AUX_CH_CTL_TIME_OUT_ERROR |
789 DP_AUX_CH_CTL_TIME_OUT_1600us |
790 DP_AUX_CH_CTL_RECEIVE_ERROR |
791 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
792 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
793}
794
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700795static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100796intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200797 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700798 uint8_t *recv, int recv_size)
799{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200800 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
801 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700802 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300803 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700804 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100805 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100806 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000808 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100809 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200810 bool vdd;
811
Ville Syrjälä773538e82014-09-04 14:54:56 +0300812 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300813
Ville Syrjälä72c35002014-08-18 22:16:00 +0300814 /*
815 * We will be called with VDD already enabled for dpcd/edid/oui reads.
816 * In such cases we want to leave VDD enabled and it's up to upper layers
817 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
818 * ourselves.
819 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300820 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100821
822 /* dp aux is extremely sensitive to irq latency, hence request the
823 * lowest possible wakeup latency and so prevent the cpu from going into
824 * deep sleep states.
825 */
826 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700827
Keith Packard9b984da2011-09-19 13:54:47 -0700828 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800829
Paulo Zanonic67a4702013-08-19 13:18:09 -0300830 intel_aux_display_runtime_get(dev_priv);
831
Jesse Barnes11bee432011-08-01 15:02:20 -0700832 /* Try to wait for any previous AUX channel activity */
833 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100834 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700835 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
836 break;
837 msleep(1);
838 }
839
840 if (try == 3) {
841 WARN(1, "dp_aux_ch not started status 0x%08x\n",
842 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100843 ret = -EBUSY;
844 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100845 }
846
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300847 /* Only 5 data registers! */
848 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
849 ret = -E2BIG;
850 goto out;
851 }
852
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000853 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000854 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
855 has_aux_irq,
856 send_bytes,
857 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000858
Chris Wilsonbc866252013-07-21 16:00:03 +0100859 /* Must try at least 3 times according to DP spec */
860 for (try = 0; try < 5; try++) {
861 /* Load the send data into the aux channel data registers */
862 for (i = 0; i < send_bytes; i += 4)
863 I915_WRITE(ch_data + i,
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800864 intel_dp_pack_aux(send + i,
865 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400866
Chris Wilsonbc866252013-07-21 16:00:03 +0100867 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000868 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100869
Chris Wilsonbc866252013-07-21 16:00:03 +0100870 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400871
Chris Wilsonbc866252013-07-21 16:00:03 +0100872 /* Clear done status and any errors */
873 I915_WRITE(ch_ctl,
874 status |
875 DP_AUX_CH_CTL_DONE |
876 DP_AUX_CH_CTL_TIME_OUT_ERROR |
877 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400878
Chris Wilsonbc866252013-07-21 16:00:03 +0100879 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
880 DP_AUX_CH_CTL_RECEIVE_ERROR))
881 continue;
882 if (status & DP_AUX_CH_CTL_DONE)
883 break;
884 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100885 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700886 break;
887 }
888
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700889 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700890 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100891 ret = -EBUSY;
892 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700893 }
894
895 /* Check for timeout or receive error.
896 * Timeouts occur when the sink is not connected
897 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700898 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700899 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100900 ret = -EIO;
901 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700902 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700903
904 /* Timeouts occur when the device isn't connected, so they're
905 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700906 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800907 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100908 ret = -ETIMEDOUT;
909 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700910 }
911
912 /* Unload any bytes sent back from the other side */
913 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
914 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700915 if (recv_bytes > recv_size)
916 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400917
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100918 for (i = 0; i < recv_bytes; i += 4)
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800919 intel_dp_unpack_aux(I915_READ(ch_data + i),
920 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700921
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100922 ret = recv_bytes;
923out:
924 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300925 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100926
Jani Nikula884f19e2014-03-14 16:51:14 +0200927 if (vdd)
928 edp_panel_vdd_off(intel_dp, false);
929
Ville Syrjälä773538e82014-09-04 14:54:56 +0300930 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300931
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100932 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700933}
934
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300935#define BARE_ADDRESS_SIZE 3
936#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200937static ssize_t
938intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700939{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200940 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
941 uint8_t txbuf[20], rxbuf[20];
942 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944
Jani Nikula9d1a1032014-03-14 16:51:15 +0200945 txbuf[0] = msg->request << 4;
946 txbuf[1] = msg->address >> 8;
947 txbuf[2] = msg->address & 0xff;
948 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300949
Jani Nikula9d1a1032014-03-14 16:51:15 +0200950 switch (msg->request & ~DP_AUX_I2C_MOT) {
951 case DP_AUX_NATIVE_WRITE:
952 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300953 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200954 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200955
Jani Nikula9d1a1032014-03-14 16:51:15 +0200956 if (WARN_ON(txsize > 20))
957 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700958
Jani Nikula9d1a1032014-03-14 16:51:15 +0200959 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700960
Jani Nikula9d1a1032014-03-14 16:51:15 +0200961 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
962 if (ret > 0) {
963 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700964
Jani Nikula9d1a1032014-03-14 16:51:15 +0200965 /* Return payload size. */
966 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700967 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200968 break;
969
970 case DP_AUX_NATIVE_READ:
971 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300972 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200973 rxsize = msg->size + 1;
974
975 if (WARN_ON(rxsize > 20))
976 return -E2BIG;
977
978 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
979 if (ret > 0) {
980 msg->reply = rxbuf[0] >> 4;
981 /*
982 * Assume happy day, and copy the data. The caller is
983 * expected to check msg->reply before touching it.
984 *
985 * Return payload size.
986 */
987 ret--;
988 memcpy(msg->buffer, rxbuf + 1, ret);
989 }
990 break;
991
992 default:
993 ret = -EINVAL;
994 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700995 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200996
Jani Nikula9d1a1032014-03-14 16:51:15 +0200997 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700998}
999
Jani Nikula9d1a1032014-03-14 16:51:15 +02001000static void
1001intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001002{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001003 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +02001004 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1005 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02001006 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +10001007 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001008
Jani Nikula33ad6622014-03-14 16:51:16 +02001009 switch (port) {
1010 case PORT_A:
1011 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001012 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +10001013 break;
Jani Nikula33ad6622014-03-14 16:51:16 +02001014 case PORT_B:
1015 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001016 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +02001017 break;
1018 case PORT_C:
1019 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001020 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +02001021 break;
1022 case PORT_D:
1023 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +02001024 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +10001025 break;
1026 default:
Jani Nikula33ad6622014-03-14 16:51:16 +02001027 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +10001028 }
1029
Damien Lespiau1b1aad72013-12-03 13:56:29 +00001030 /*
1031 * The AUX_CTL register is usually DP_CTL + 0x10.
1032 *
1033 * On Haswell and Broadwell though:
1034 * - Both port A DDI_BUF_CTL and DDI_AUX_CTL are on the CPU
1035 * - Port B/C/D AUX channels are on the PCH, DDI_BUF_CTL on the CPU
1036 *
1037 * Skylake moves AUX_CTL back next to DDI_BUF_CTL, on the CPU.
1038 */
1039 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Jani Nikula33ad6622014-03-14 16:51:16 +02001040 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +00001041
Jani Nikula0b998362014-03-14 16:51:17 +02001042 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001043 intel_dp->aux.dev = dev->dev;
1044 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +00001045
Jani Nikula0b998362014-03-14 16:51:17 +02001046 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
1047 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001048
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001049 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +02001050 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001051 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +02001052 name, ret);
1053 return;
Dave Airlieab2c0672009-12-04 10:55:24 +10001054 }
David Flynn8316f332010-12-08 16:10:21 +00001055
Jani Nikula0b998362014-03-14 16:51:17 +02001056 ret = sysfs_create_link(&connector->base.kdev->kobj,
1057 &intel_dp->aux.ddc.dev.kobj,
1058 intel_dp->aux.ddc.dev.kobj.name);
1059 if (ret < 0) {
1060 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +10001061 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001062 }
1063}
1064
Imre Deak80f65de2014-02-11 17:12:49 +02001065static void
1066intel_dp_connector_unregister(struct intel_connector *intel_connector)
1067{
1068 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
1069
Dave Airlie0e32b392014-05-02 14:02:48 +10001070 if (!intel_connector->mst_port)
1071 sysfs_remove_link(&intel_connector->base.kdev->kobj,
1072 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +02001073 intel_connector_unregister(intel_connector);
1074}
1075
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001076static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001077skl_edp_set_pll_config(struct intel_crtc_state *pipe_config, int link_bw)
Damien Lespiau5416d872014-11-14 17:24:33 +00001078{
1079 u32 ctrl1;
1080
1081 pipe_config->ddi_pll_sel = SKL_DPLL0;
1082 pipe_config->dpll_hw_state.cfgcr1 = 0;
1083 pipe_config->dpll_hw_state.cfgcr2 = 0;
1084
1085 ctrl1 = DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
1086 switch (link_bw) {
1087 case DP_LINK_BW_1_62:
1088 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_810,
1089 SKL_DPLL0);
1090 break;
1091 case DP_LINK_BW_2_7:
1092 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_1350,
1093 SKL_DPLL0);
1094 break;
1095 case DP_LINK_BW_5_4:
1096 ctrl1 |= DPLL_CRTL1_LINK_RATE(DPLL_CRTL1_LINK_RATE_2700,
1097 SKL_DPLL0);
1098 break;
1099 }
1100 pipe_config->dpll_hw_state.ctrl1 = ctrl1;
1101}
1102
1103static void
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001104hsw_dp_set_ddi_pll_sel(struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetter0e503382014-07-04 11:26:04 -03001105{
1106 switch (link_bw) {
1107 case DP_LINK_BW_1_62:
1108 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
1109 break;
1110 case DP_LINK_BW_2_7:
1111 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
1112 break;
1113 case DP_LINK_BW_5_4:
1114 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
1115 break;
1116 }
1117}
1118
1119static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001120intel_dp_set_clock(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001121 struct intel_crtc_state *pipe_config, int link_bw)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001122{
1123 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001124 const struct dp_link_dpll *divisor = NULL;
1125 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001126
1127 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001128 divisor = gen4_dpll;
1129 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001130 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001131 divisor = pch_dpll;
1132 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001133 } else if (IS_CHERRYVIEW(dev)) {
1134 divisor = chv_dpll;
1135 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001136 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001137 divisor = vlv_dpll;
1138 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001139 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001140
1141 if (divisor && count) {
1142 for (i = 0; i < count; i++) {
1143 if (link_bw == divisor[i].link_bw) {
1144 pipe_config->dpll = divisor[i].dpll;
1145 pipe_config->clock_set = true;
1146 break;
1147 }
1148 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001149 }
1150}
1151
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001152bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001153intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001154 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001155{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001156 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +01001157 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001158 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001159 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001160 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -07001161 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +03001162 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001163 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001164 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001165 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001166 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001167 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -07001168 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +02001169 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -07001170 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +02001171 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001172
Imre Deakbc7d38a2013-05-16 14:40:36 +03001173 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001174 pipe_config->has_pch_encoder = true;
1175
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001176 pipe_config->has_dp_encoder = true;
Vandana Kannanf769cd22014-08-05 07:51:22 -07001177 pipe_config->has_drrs = false;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001178 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001179
Jani Nikuladd06f902012-10-19 14:51:50 +03001180 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1181 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1182 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -07001183 if (!HAS_PCH_SPLIT(dev))
1184 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1185 intel_connector->panel.fitting_mode);
1186 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001187 intel_pch_panel_fitting(intel_crtc, pipe_config,
1188 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001189 }
1190
Daniel Vettercb1793c2012-06-04 18:39:21 +02001191 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001192 return false;
1193
Daniel Vetter083f9562012-04-20 20:23:49 +02001194 DRM_DEBUG_KMS("DP link computation with max lane count %i "
1195 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01001196 max_lane_count, bws[max_clock],
1197 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001198
Daniel Vetter36008362013-03-27 00:44:59 +01001199 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1200 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001201 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001202 if (is_edp(intel_dp)) {
1203 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
1204 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
1205 dev_priv->vbt.edp_bpp);
1206 bpp = dev_priv->vbt.edp_bpp;
1207 }
1208
Jani Nikula344c5bb2014-09-09 11:25:13 +03001209 /*
1210 * Use the maximum clock and number of lanes the eDP panel
1211 * advertizes being capable of. The panels are generally
1212 * designed to support only a single clock and lane
1213 * configuration, and typically these values correspond to the
1214 * native resolution of the panel.
1215 */
1216 min_lane_count = max_lane_count;
1217 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001218 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001219
Daniel Vetter36008362013-03-27 00:44:59 +01001220 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001221 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1222 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001223
Dave Airliec6930992014-07-14 11:04:39 +10001224 for (clock = min_clock; clock <= max_clock; clock++) {
1225 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +01001226 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
1227 link_avail = intel_dp_max_data_rate(link_clock,
1228 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001229
Daniel Vetter36008362013-03-27 00:44:59 +01001230 if (mode_rate <= link_avail) {
1231 goto found;
1232 }
1233 }
1234 }
1235 }
1236
1237 return false;
1238
1239found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001240 if (intel_dp->color_range_auto) {
1241 /*
1242 * See:
1243 * CEA-861-E - 5.1 Default Encoding Parameters
1244 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1245 */
Thierry Reding18316c82012-12-20 15:41:44 +01001246 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001247 intel_dp->color_range = DP_COLOR_RANGE_16_235;
1248 else
1249 intel_dp->color_range = 0;
1250 }
1251
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001252 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001253 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001254
Daniel Vetter36008362013-03-27 00:44:59 +01001255 intel_dp->link_bw = bws[clock];
1256 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +02001257 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001258 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +02001259
Daniel Vetter36008362013-03-27 00:44:59 +01001260 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
1261 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001262 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001263 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1264 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001265
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001266 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001267 adjusted_mode->crtc_clock,
1268 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001269 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001270
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301271 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301272 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001273 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301274 intel_link_compute_m_n(bpp, lane_count,
1275 intel_connector->panel.downclock_mode->clock,
1276 pipe_config->port_clock,
1277 &pipe_config->dp_m2_n2);
1278 }
1279
Damien Lespiau5416d872014-11-14 17:24:33 +00001280 if (IS_SKYLAKE(dev) && is_edp(intel_dp))
1281 skl_edp_set_pll_config(pipe_config, intel_dp->link_bw);
1282 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Daniel Vetter0e503382014-07-04 11:26:04 -03001283 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
1284 else
1285 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001286
Daniel Vetter36008362013-03-27 00:44:59 +01001287 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001288}
1289
Daniel Vetter7c62a162013-06-01 17:16:20 +02001290static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +01001291{
Daniel Vetter7c62a162013-06-01 17:16:20 +02001292 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1293 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1294 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001295 struct drm_i915_private *dev_priv = dev->dev_private;
1296 u32 dpa_ctl;
1297
Daniel Vetterff9a6752013-06-01 17:16:21 +02001298 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +01001299 dpa_ctl = I915_READ(DP_A);
1300 dpa_ctl &= ~DP_PLL_FREQ_MASK;
1301
Daniel Vetterff9a6752013-06-01 17:16:21 +02001302 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001303 /* For a long time we've carried around a ILK-DevA w/a for the
1304 * 160MHz clock. If we're really unlucky, it's still required.
1305 */
1306 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001307 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001308 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001309 } else {
1310 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001311 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001312 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001313
Daniel Vetterea9b6002012-11-29 15:59:31 +01001314 I915_WRITE(DP_A, dpa_ctl);
1315
1316 POSTING_READ(DP_A);
1317 udelay(500);
1318}
1319
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001320static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001321{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001322 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001323 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001324 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001325 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001326 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001327 struct drm_display_mode *adjusted_mode = &crtc->config.base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001328
Keith Packard417e8222011-11-01 19:54:11 -07001329 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001330 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001331 *
1332 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001333 * SNB CPU
1334 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001335 * CPT PCH
1336 *
1337 * IBX PCH and CPU are the same for almost everything,
1338 * except that the CPU DP PLL is configured in this
1339 * register
1340 *
1341 * CPT PCH is quite different, having many bits moved
1342 * to the TRANS_DP_CTL register instead. That
1343 * configuration happens (oddly) in ironlake_pch_enable
1344 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001345
Keith Packard417e8222011-11-01 19:54:11 -07001346 /* Preserve the BIOS-computed detected bit. This is
1347 * supposed to be read-only.
1348 */
1349 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001350
Keith Packard417e8222011-11-01 19:54:11 -07001351 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001352 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001353 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001354
Jani Nikulac1dec792014-10-27 16:26:56 +02001355 if (crtc->config.has_audio)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001356 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001357
Keith Packard417e8222011-11-01 19:54:11 -07001358 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001359
Imre Deakbc7d38a2013-05-16 14:40:36 +03001360 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001361 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1362 intel_dp->DP |= DP_SYNC_HS_HIGH;
1363 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1364 intel_dp->DP |= DP_SYNC_VS_HIGH;
1365 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1366
Jani Nikula6aba5b62013-10-04 15:08:10 +03001367 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001368 intel_dp->DP |= DP_ENHANCED_FRAMING;
1369
Daniel Vetter7c62a162013-06-01 17:16:20 +02001370 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001371 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001372 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001373 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001374
1375 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1376 intel_dp->DP |= DP_SYNC_HS_HIGH;
1377 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1378 intel_dp->DP |= DP_SYNC_VS_HIGH;
1379 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1380
Jani Nikula6aba5b62013-10-04 15:08:10 +03001381 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001382 intel_dp->DP |= DP_ENHANCED_FRAMING;
1383
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001384 if (!IS_CHERRYVIEW(dev)) {
1385 if (crtc->pipe == 1)
1386 intel_dp->DP |= DP_PIPEB_SELECT;
1387 } else {
1388 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1389 }
Keith Packard417e8222011-11-01 19:54:11 -07001390 } else {
1391 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001392 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001393}
1394
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001395#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1396#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001397
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001398#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1399#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001400
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001401#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1402#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001403
Daniel Vetter4be73782014-01-17 14:39:48 +01001404static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001405 u32 mask,
1406 u32 value)
1407{
Paulo Zanoni30add222012-10-26 19:05:45 -02001408 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001409 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001410 u32 pp_stat_reg, pp_ctrl_reg;
1411
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001412 lockdep_assert_held(&dev_priv->pps_mutex);
1413
Jani Nikulabf13e812013-09-06 07:40:05 +03001414 pp_stat_reg = _pp_stat_reg(intel_dp);
1415 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001416
1417 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001418 mask, value,
1419 I915_READ(pp_stat_reg),
1420 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001421
Jesse Barnes453c5422013-03-28 09:55:41 -07001422 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001423 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001424 I915_READ(pp_stat_reg),
1425 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001426 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001427
1428 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001429}
1430
Daniel Vetter4be73782014-01-17 14:39:48 +01001431static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001432{
1433 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001434 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001435}
1436
Daniel Vetter4be73782014-01-17 14:39:48 +01001437static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001438{
Keith Packardbd943152011-09-18 23:09:52 -07001439 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001440 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001441}
Keith Packardbd943152011-09-18 23:09:52 -07001442
Daniel Vetter4be73782014-01-17 14:39:48 +01001443static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001444{
1445 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001446
1447 /* When we disable the VDD override bit last we have to do the manual
1448 * wait. */
1449 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1450 intel_dp->panel_power_cycle_delay);
1451
Daniel Vetter4be73782014-01-17 14:39:48 +01001452 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001453}
Keith Packardbd943152011-09-18 23:09:52 -07001454
Daniel Vetter4be73782014-01-17 14:39:48 +01001455static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001456{
1457 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1458 intel_dp->backlight_on_delay);
1459}
1460
Daniel Vetter4be73782014-01-17 14:39:48 +01001461static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001462{
1463 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1464 intel_dp->backlight_off_delay);
1465}
Keith Packard99ea7122011-11-01 19:57:50 -07001466
Keith Packard832dd3c2011-11-01 19:34:06 -07001467/* Read the current pp_control value, unlocking the register if it
1468 * is locked
1469 */
1470
Jesse Barnes453c5422013-03-28 09:55:41 -07001471static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001472{
Jesse Barnes453c5422013-03-28 09:55:41 -07001473 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1474 struct drm_i915_private *dev_priv = dev->dev_private;
1475 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001476
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001477 lockdep_assert_held(&dev_priv->pps_mutex);
1478
Jani Nikulabf13e812013-09-06 07:40:05 +03001479 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001480 control &= ~PANEL_UNLOCK_MASK;
1481 control |= PANEL_UNLOCK_REGS;
1482 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001483}
1484
Ville Syrjälä951468f2014-09-04 14:55:31 +03001485/*
1486 * Must be paired with edp_panel_vdd_off().
1487 * Must hold pps_mutex around the whole on/off sequence.
1488 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1489 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001490static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001491{
Paulo Zanoni30add222012-10-26 19:05:45 -02001492 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001493 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1494 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001495 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001496 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001497 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001498 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001499 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001500
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001501 lockdep_assert_held(&dev_priv->pps_mutex);
1502
Keith Packard97af61f572011-09-28 16:23:51 -07001503 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001504 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001505
Egbert Eich2c623c12014-11-25 12:54:57 +01001506 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001507 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001508
Daniel Vetter4be73782014-01-17 14:39:48 +01001509 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001510 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001511
Imre Deak4e6e1a52014-03-27 17:45:11 +02001512 power_domain = intel_display_port_power_domain(intel_encoder);
1513 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001514
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001515 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1516 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001517
Daniel Vetter4be73782014-01-17 14:39:48 +01001518 if (!edp_have_panel_power(intel_dp))
1519 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001520
Jesse Barnes453c5422013-03-28 09:55:41 -07001521 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001522 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001523
Jani Nikulabf13e812013-09-06 07:40:05 +03001524 pp_stat_reg = _pp_stat_reg(intel_dp);
1525 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001526
1527 I915_WRITE(pp_ctrl_reg, pp);
1528 POSTING_READ(pp_ctrl_reg);
1529 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1530 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001531 /*
1532 * If the panel wasn't on, delay before accessing aux channel
1533 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001534 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001535 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1536 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001537 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001538 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001539
1540 return need_to_disable;
1541}
1542
Ville Syrjälä951468f2014-09-04 14:55:31 +03001543/*
1544 * Must be paired with intel_edp_panel_vdd_off() or
1545 * intel_edp_panel_off().
1546 * Nested calls to these functions are not allowed since
1547 * we drop the lock. Caller must use some higher level
1548 * locking to prevent nested calls from other threads.
1549 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001550void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001551{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001552 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001553
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001554 if (!is_edp(intel_dp))
1555 return;
1556
Ville Syrjälä773538e82014-09-04 14:54:56 +03001557 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001558 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001559 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001560
Rob Clarke2c719b2014-12-15 13:56:32 -05001561 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001562 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001563}
1564
Daniel Vetter4be73782014-01-17 14:39:48 +01001565static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001566{
Paulo Zanoni30add222012-10-26 19:05:45 -02001567 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001568 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001569 struct intel_digital_port *intel_dig_port =
1570 dp_to_dig_port(intel_dp);
1571 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1572 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001573 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001574 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001575
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001576 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001577
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001578 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001579
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001580 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001581 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001582
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001583 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1584 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001585
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001586 pp = ironlake_get_pp_control(intel_dp);
1587 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001588
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001589 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1590 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001591
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001592 I915_WRITE(pp_ctrl_reg, pp);
1593 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001594
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001595 /* Make sure sequencer is idle before allowing subsequent activity */
1596 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1597 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001598
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001599 if ((pp & POWER_TARGET_ON) == 0)
1600 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001601
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001602 power_domain = intel_display_port_power_domain(intel_encoder);
1603 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001604}
1605
Daniel Vetter4be73782014-01-17 14:39:48 +01001606static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001607{
1608 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1609 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001610
Ville Syrjälä773538e82014-09-04 14:54:56 +03001611 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001612 if (!intel_dp->want_panel_vdd)
1613 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001614 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001615}
1616
Imre Deakaba86892014-07-30 15:57:31 +03001617static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1618{
1619 unsigned long delay;
1620
1621 /*
1622 * Queue the timer to fire a long time from now (relative to the power
1623 * down delay) to keep the panel power up across a sequence of
1624 * operations.
1625 */
1626 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1627 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1628}
1629
Ville Syrjälä951468f2014-09-04 14:55:31 +03001630/*
1631 * Must be paired with edp_panel_vdd_on().
1632 * Must hold pps_mutex around the whole on/off sequence.
1633 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1634 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001635static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001636{
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001637 struct drm_i915_private *dev_priv =
1638 intel_dp_to_dev(intel_dp)->dev_private;
1639
1640 lockdep_assert_held(&dev_priv->pps_mutex);
1641
Keith Packard97af61f572011-09-28 16:23:51 -07001642 if (!is_edp(intel_dp))
1643 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001644
Rob Clarke2c719b2014-12-15 13:56:32 -05001645 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001646 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07001647
Keith Packardbd943152011-09-18 23:09:52 -07001648 intel_dp->want_panel_vdd = false;
1649
Imre Deakaba86892014-07-30 15:57:31 +03001650 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001651 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001652 else
1653 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001654}
1655
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001656static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001657{
Paulo Zanoni30add222012-10-26 19:05:45 -02001658 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001659 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001660 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001661 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001662
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001663 lockdep_assert_held(&dev_priv->pps_mutex);
1664
Keith Packard97af61f572011-09-28 16:23:51 -07001665 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001666 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001667
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001668 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
1669 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07001670
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03001671 if (WARN(edp_have_panel_power(intel_dp),
1672 "eDP port %c panel power already on\n",
1673 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001674 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07001675
Daniel Vetter4be73782014-01-17 14:39:48 +01001676 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001677
Jani Nikulabf13e812013-09-06 07:40:05 +03001678 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001679 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001680 if (IS_GEN5(dev)) {
1681 /* ILK workaround: disable reset around power sequence */
1682 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001683 I915_WRITE(pp_ctrl_reg, pp);
1684 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001685 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001686
Keith Packard1c0ae802011-09-19 13:59:29 -07001687 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001688 if (!IS_GEN5(dev))
1689 pp |= PANEL_POWER_RESET;
1690
Jesse Barnes453c5422013-03-28 09:55:41 -07001691 I915_WRITE(pp_ctrl_reg, pp);
1692 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001693
Daniel Vetter4be73782014-01-17 14:39:48 +01001694 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001695 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001696
Keith Packard05ce1a42011-09-29 16:33:01 -07001697 if (IS_GEN5(dev)) {
1698 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001699 I915_WRITE(pp_ctrl_reg, pp);
1700 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001701 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001702}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001703
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001704void intel_edp_panel_on(struct intel_dp *intel_dp)
1705{
1706 if (!is_edp(intel_dp))
1707 return;
1708
1709 pps_lock(intel_dp);
1710 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001711 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001712}
1713
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001714
1715static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001716{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001717 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1718 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001719 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001720 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001721 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001722 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001723 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001724
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001725 lockdep_assert_held(&dev_priv->pps_mutex);
1726
Keith Packard97af61f572011-09-28 16:23:51 -07001727 if (!is_edp(intel_dp))
1728 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001729
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001730 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
1731 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001732
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001733 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
1734 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02001735
Jesse Barnes453c5422013-03-28 09:55:41 -07001736 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001737 /* We need to switch off panel power _and_ force vdd, for otherwise some
1738 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001739 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1740 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001741
Jani Nikulabf13e812013-09-06 07:40:05 +03001742 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001743
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001744 intel_dp->want_panel_vdd = false;
1745
Jesse Barnes453c5422013-03-28 09:55:41 -07001746 I915_WRITE(pp_ctrl_reg, pp);
1747 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001748
Paulo Zanonidce56b32013-12-19 14:29:40 -02001749 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001750 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001751
1752 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001753 power_domain = intel_display_port_power_domain(intel_encoder);
1754 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001755}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001756
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03001757void intel_edp_panel_off(struct intel_dp *intel_dp)
1758{
1759 if (!is_edp(intel_dp))
1760 return;
1761
1762 pps_lock(intel_dp);
1763 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001764 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001765}
1766
Jani Nikula1250d102014-08-12 17:11:39 +03001767/* Enable backlight in the panel power control. */
1768static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001769{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001770 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1771 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001772 struct drm_i915_private *dev_priv = dev->dev_private;
1773 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001774 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001775
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001776 /*
1777 * If we enable the backlight right away following a panel power
1778 * on, we may see slight flicker as the panel syncs with the eDP
1779 * link. So delay a bit to make sure the image is solid before
1780 * allowing it to appear.
1781 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001782 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001783
Ville Syrjälä773538e82014-09-04 14:54:56 +03001784 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001785
Jesse Barnes453c5422013-03-28 09:55:41 -07001786 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001787 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001788
Jani Nikulabf13e812013-09-06 07:40:05 +03001789 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001790
1791 I915_WRITE(pp_ctrl_reg, pp);
1792 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001793
Ville Syrjälä773538e82014-09-04 14:54:56 +03001794 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001795}
1796
Jani Nikula1250d102014-08-12 17:11:39 +03001797/* Enable backlight PWM and backlight PP control. */
1798void intel_edp_backlight_on(struct intel_dp *intel_dp)
1799{
1800 if (!is_edp(intel_dp))
1801 return;
1802
1803 DRM_DEBUG_KMS("\n");
1804
1805 intel_panel_enable_backlight(intel_dp->attached_connector);
1806 _intel_edp_backlight_on(intel_dp);
1807}
1808
1809/* Disable backlight in the panel power control. */
1810static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001811{
Paulo Zanoni30add222012-10-26 19:05:45 -02001812 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001813 struct drm_i915_private *dev_priv = dev->dev_private;
1814 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001815 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001816
Keith Packardf01eca22011-09-28 16:48:10 -07001817 if (!is_edp(intel_dp))
1818 return;
1819
Ville Syrjälä773538e82014-09-04 14:54:56 +03001820 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001821
Jesse Barnes453c5422013-03-28 09:55:41 -07001822 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001823 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001824
Jani Nikulabf13e812013-09-06 07:40:05 +03001825 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001826
1827 I915_WRITE(pp_ctrl_reg, pp);
1828 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001829
Ville Syrjälä773538e82014-09-04 14:54:56 +03001830 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001831
Paulo Zanonidce56b32013-12-19 14:29:40 -02001832 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001833 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03001834}
Jesse Barnesf7d23232014-03-31 11:13:56 -07001835
Jani Nikula1250d102014-08-12 17:11:39 +03001836/* Disable backlight PP control and backlight PWM. */
1837void intel_edp_backlight_off(struct intel_dp *intel_dp)
1838{
1839 if (!is_edp(intel_dp))
1840 return;
1841
1842 DRM_DEBUG_KMS("\n");
1843
1844 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07001845 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001846}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001847
Jani Nikula73580fb72014-08-12 17:11:41 +03001848/*
1849 * Hook for controlling the panel power control backlight through the bl_power
1850 * sysfs attribute. Take care to handle multiple calls.
1851 */
1852static void intel_edp_backlight_power(struct intel_connector *connector,
1853 bool enable)
1854{
1855 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001856 bool is_enabled;
1857
Ville Syrjälä773538e82014-09-04 14:54:56 +03001858 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001859 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03001860 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03001861
1862 if (is_enabled == enable)
1863 return;
1864
Jani Nikula23ba9372014-08-27 14:08:43 +03001865 DRM_DEBUG_KMS("panel power control backlight %s\n",
1866 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03001867
1868 if (enable)
1869 _intel_edp_backlight_on(intel_dp);
1870 else
1871 _intel_edp_backlight_off(intel_dp);
1872}
1873
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001874static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001875{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001876 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1877 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1878 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001879 struct drm_i915_private *dev_priv = dev->dev_private;
1880 u32 dpa_ctl;
1881
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001882 assert_pipe_disabled(dev_priv,
1883 to_intel_crtc(crtc)->pipe);
1884
Jesse Barnesd240f202010-08-13 15:43:26 -07001885 DRM_DEBUG_KMS("\n");
1886 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001887 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1888 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1889
1890 /* We don't adjust intel_dp->DP while tearing down the link, to
1891 * facilitate link retraining (e.g. after hotplug). Hence clear all
1892 * enable bits here to ensure that we don't enable too much. */
1893 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1894 intel_dp->DP |= DP_PLL_ENABLE;
1895 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001896 POSTING_READ(DP_A);
1897 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001898}
1899
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001900static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001901{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001902 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1903 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1904 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001905 struct drm_i915_private *dev_priv = dev->dev_private;
1906 u32 dpa_ctl;
1907
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001908 assert_pipe_disabled(dev_priv,
1909 to_intel_crtc(crtc)->pipe);
1910
Jesse Barnesd240f202010-08-13 15:43:26 -07001911 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001912 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1913 "dp pll off, should be on\n");
1914 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1915
1916 /* We can't rely on the value tracked for the DP register in
1917 * intel_dp->DP because link_down must not change that (otherwise link
1918 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001919 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001920 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001921 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001922 udelay(200);
1923}
1924
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001925/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001926void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001927{
1928 int ret, i;
1929
1930 /* Should have a valid DPCD by this point */
1931 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1932 return;
1933
1934 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001935 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1936 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001937 } else {
1938 /*
1939 * When turning on, we need to retry for 1ms to give the sink
1940 * time to wake up.
1941 */
1942 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001943 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1944 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001945 if (ret == 1)
1946 break;
1947 msleep(1);
1948 }
1949 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03001950
1951 if (ret != 1)
1952 DRM_DEBUG_KMS("failed to %s sink power state\n",
1953 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001954}
1955
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001956static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1957 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001958{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001959 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001960 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001961 struct drm_device *dev = encoder->base.dev;
1962 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001963 enum intel_display_power_domain power_domain;
1964 u32 tmp;
1965
1966 power_domain = intel_display_port_power_domain(encoder);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001967 if (!intel_display_power_is_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02001968 return false;
1969
1970 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001971
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001972 if (!(tmp & DP_PORT_EN))
1973 return false;
1974
Imre Deakbc7d38a2013-05-16 14:40:36 +03001975 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001976 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001977 } else if (IS_CHERRYVIEW(dev)) {
1978 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001979 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001980 *pipe = PORT_TO_PIPE(tmp);
1981 } else {
1982 u32 trans_sel;
1983 u32 trans_dp;
1984 int i;
1985
1986 switch (intel_dp->output_reg) {
1987 case PCH_DP_B:
1988 trans_sel = TRANS_DP_PORT_SEL_B;
1989 break;
1990 case PCH_DP_C:
1991 trans_sel = TRANS_DP_PORT_SEL_C;
1992 break;
1993 case PCH_DP_D:
1994 trans_sel = TRANS_DP_PORT_SEL_D;
1995 break;
1996 default:
1997 return true;
1998 }
1999
Damien Lespiau055e3932014-08-18 13:49:10 +01002000 for_each_pipe(dev_priv, i) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002001 trans_dp = I915_READ(TRANS_DP_CTL(i));
2002 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
2003 *pipe = i;
2004 return true;
2005 }
2006 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002007
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002008 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
2009 intel_dp->output_reg);
2010 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002011
2012 return true;
2013}
2014
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002015static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002016 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002017{
2018 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002019 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002020 struct drm_device *dev = encoder->base.dev;
2021 struct drm_i915_private *dev_priv = dev->dev_private;
2022 enum port port = dp_to_dig_port(intel_dp)->port;
2023 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03002024 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002025
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002026 tmp = I915_READ(intel_dp->output_reg);
2027 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
2028 pipe_config->has_audio = true;
2029
Xiong Zhang63000ef2013-06-28 12:59:06 +08002030 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08002031 if (tmp & DP_SYNC_HS_HIGH)
2032 flags |= DRM_MODE_FLAG_PHSYNC;
2033 else
2034 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002035
Xiong Zhang63000ef2013-06-28 12:59:06 +08002036 if (tmp & DP_SYNC_VS_HIGH)
2037 flags |= DRM_MODE_FLAG_PVSYNC;
2038 else
2039 flags |= DRM_MODE_FLAG_NVSYNC;
2040 } else {
2041 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2042 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
2043 flags |= DRM_MODE_FLAG_PHSYNC;
2044 else
2045 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002046
Xiong Zhang63000ef2013-06-28 12:59:06 +08002047 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
2048 flags |= DRM_MODE_FLAG_PVSYNC;
2049 else
2050 flags |= DRM_MODE_FLAG_NVSYNC;
2051 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002052
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002053 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002054
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002055 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
2056 tmp & DP_COLOR_RANGE_16_235)
2057 pipe_config->limited_color_range = true;
2058
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002059 pipe_config->has_dp_encoder = true;
2060
2061 intel_dp_get_m_n(crtc, pipe_config);
2062
Ville Syrjälä18442d02013-09-13 16:00:08 +03002063 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002064 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
2065 pipe_config->port_clock = 162000;
2066 else
2067 pipe_config->port_clock = 270000;
2068 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002069
2070 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
2071 &pipe_config->dp_m_n);
2072
2073 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
2074 ironlake_check_encoder_dotclock(pipe_config, dotclock);
2075
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002076 pipe_config->base.adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002077
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002078 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
2079 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
2080 /*
2081 * This is a big fat ugly hack.
2082 *
2083 * Some machines in UEFI boot mode provide us a VBT that has 18
2084 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2085 * unknown we fail to light up. Yet the same BIOS boots up with
2086 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2087 * max, not what it tells us to use.
2088 *
2089 * Note: This will still be broken if the eDP panel is not lit
2090 * up by the BIOS, and thus we can't get the mode at module
2091 * load.
2092 */
2093 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
2094 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
2095 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
2096 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002097}
2098
Daniel Vettere8cb4552012-07-01 13:05:48 +02002099static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002100{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002101 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002102 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002103 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2104
2105 if (crtc->config.has_audio)
2106 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002107
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002108 if (HAS_PSR(dev) && !HAS_DDI(dev))
2109 intel_psr_disable(intel_dp);
2110
Daniel Vetter6cb49832012-05-20 17:14:50 +02002111 /* Make sure the panel is off before trying to change the mode. But also
2112 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002113 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002114 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002115 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002116 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002117
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002118 /* disable the port before the pipe on g4x */
2119 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002120 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002121}
2122
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002123static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002124{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002125 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002126 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002127
Ville Syrjälä49277c32014-03-31 18:21:26 +03002128 intel_dp_link_down(intel_dp);
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002129 if (port == PORT_A)
2130 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002131}
2132
2133static void vlv_post_disable_dp(struct intel_encoder *encoder)
2134{
2135 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2136
2137 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002138}
2139
Ville Syrjälä580d3812014-04-09 13:29:00 +03002140static void chv_post_disable_dp(struct intel_encoder *encoder)
2141{
2142 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2143 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2144 struct drm_device *dev = encoder->base.dev;
2145 struct drm_i915_private *dev_priv = dev->dev_private;
2146 struct intel_crtc *intel_crtc =
2147 to_intel_crtc(encoder->base.crtc);
2148 enum dpio_channel ch = vlv_dport_to_channel(dport);
2149 enum pipe pipe = intel_crtc->pipe;
2150 u32 val;
2151
2152 intel_dp_link_down(intel_dp);
2153
2154 mutex_lock(&dev_priv->dpio_lock);
2155
2156 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002157 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002158 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002159 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002160
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002161 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2162 val |= CHV_PCS_REQ_SOFTRESET_EN;
2163 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2164
2165 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002166 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002167 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2168
2169 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2170 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2171 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002172
2173 mutex_unlock(&dev_priv->dpio_lock);
2174}
2175
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002176static void
2177_intel_dp_set_link_train(struct intel_dp *intel_dp,
2178 uint32_t *DP,
2179 uint8_t dp_train_pat)
2180{
2181 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2182 struct drm_device *dev = intel_dig_port->base.base.dev;
2183 struct drm_i915_private *dev_priv = dev->dev_private;
2184 enum port port = intel_dig_port->port;
2185
2186 if (HAS_DDI(dev)) {
2187 uint32_t temp = I915_READ(DP_TP_CTL(port));
2188
2189 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2190 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2191 else
2192 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2193
2194 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2195 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2196 case DP_TRAINING_PATTERN_DISABLE:
2197 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2198
2199 break;
2200 case DP_TRAINING_PATTERN_1:
2201 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2202 break;
2203 case DP_TRAINING_PATTERN_2:
2204 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2205 break;
2206 case DP_TRAINING_PATTERN_3:
2207 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2208 break;
2209 }
2210 I915_WRITE(DP_TP_CTL(port), temp);
2211
2212 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
2213 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2214
2215 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2216 case DP_TRAINING_PATTERN_DISABLE:
2217 *DP |= DP_LINK_TRAIN_OFF_CPT;
2218 break;
2219 case DP_TRAINING_PATTERN_1:
2220 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2221 break;
2222 case DP_TRAINING_PATTERN_2:
2223 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2224 break;
2225 case DP_TRAINING_PATTERN_3:
2226 DRM_ERROR("DP training pattern 3 not supported\n");
2227 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2228 break;
2229 }
2230
2231 } else {
2232 if (IS_CHERRYVIEW(dev))
2233 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2234 else
2235 *DP &= ~DP_LINK_TRAIN_MASK;
2236
2237 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2238 case DP_TRAINING_PATTERN_DISABLE:
2239 *DP |= DP_LINK_TRAIN_OFF;
2240 break;
2241 case DP_TRAINING_PATTERN_1:
2242 *DP |= DP_LINK_TRAIN_PAT_1;
2243 break;
2244 case DP_TRAINING_PATTERN_2:
2245 *DP |= DP_LINK_TRAIN_PAT_2;
2246 break;
2247 case DP_TRAINING_PATTERN_3:
2248 if (IS_CHERRYVIEW(dev)) {
2249 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2250 } else {
2251 DRM_ERROR("DP training pattern 3 not supported\n");
2252 *DP |= DP_LINK_TRAIN_PAT_2;
2253 }
2254 break;
2255 }
2256 }
2257}
2258
2259static void intel_dp_enable_port(struct intel_dp *intel_dp)
2260{
2261 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2262 struct drm_i915_private *dev_priv = dev->dev_private;
2263
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002264 /* enable with pattern 1 (as per spec) */
2265 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2266 DP_TRAINING_PATTERN_1);
2267
2268 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2269 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002270
2271 /*
2272 * Magic for VLV/CHV. We _must_ first set up the register
2273 * without actually enabling the port, and then do another
2274 * write to enable the port. Otherwise link training will
2275 * fail when the power sequencer is freshly used for this port.
2276 */
2277 intel_dp->DP |= DP_PORT_EN;
2278
2279 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2280 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002281}
2282
Daniel Vettere8cb4552012-07-01 13:05:48 +02002283static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002284{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002285 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2286 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002287 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulac1dec792014-10-27 16:26:56 +02002288 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002289 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002290
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002291 if (WARN_ON(dp_reg & DP_PORT_EN))
2292 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002293
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002294 pps_lock(intel_dp);
2295
2296 if (IS_VALLEYVIEW(dev))
2297 vlv_init_panel_power_sequencer(intel_dp);
2298
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002299 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002300
2301 edp_panel_vdd_on(intel_dp);
2302 edp_panel_on(intel_dp);
2303 edp_panel_vdd_off(intel_dp, true);
2304
2305 pps_unlock(intel_dp);
2306
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002307 if (IS_VALLEYVIEW(dev))
2308 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp));
2309
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002310 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2311 intel_dp_start_link_train(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002312 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002313 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002314
2315 if (crtc->config.has_audio) {
2316 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
2317 pipe_name(crtc->pipe));
2318 intel_audio_codec_enable(encoder);
2319 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002320}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002321
Jani Nikulaecff4f32013-09-06 07:38:29 +03002322static void g4x_enable_dp(struct intel_encoder *encoder)
2323{
Jani Nikula828f5c62013-09-05 16:44:45 +03002324 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2325
Jani Nikulaecff4f32013-09-06 07:38:29 +03002326 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002327 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002328}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002329
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002330static void vlv_enable_dp(struct intel_encoder *encoder)
2331{
Jani Nikula828f5c62013-09-05 16:44:45 +03002332 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2333
Daniel Vetter4be73782014-01-17 14:39:48 +01002334 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002335 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002336}
2337
Jani Nikulaecff4f32013-09-06 07:38:29 +03002338static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002339{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002340 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002341 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002342
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002343 intel_dp_prepare(encoder);
2344
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002345 /* Only ilk+ has port A */
2346 if (dport->port == PORT_A) {
2347 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002348 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002349 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002350}
2351
Ville Syrjälä83b84592014-10-16 21:29:51 +03002352static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2353{
2354 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2355 struct drm_i915_private *dev_priv = intel_dig_port->base.base.dev->dev_private;
2356 enum pipe pipe = intel_dp->pps_pipe;
2357 int pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
2358
2359 edp_panel_vdd_off_sync(intel_dp);
2360
2361 /*
2362 * VLV seems to get confused when multiple power seqeuencers
2363 * have the same port selected (even if only one has power/vdd
2364 * enabled). The failure manifests as vlv_wait_port_ready() failing
2365 * CHV on the other hand doesn't seem to mind having the same port
2366 * selected in multiple power seqeuencers, but let's clear the
2367 * port select always when logically disconnecting a power sequencer
2368 * from a port.
2369 */
2370 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2371 pipe_name(pipe), port_name(intel_dig_port->port));
2372 I915_WRITE(pp_on_reg, 0);
2373 POSTING_READ(pp_on_reg);
2374
2375 intel_dp->pps_pipe = INVALID_PIPE;
2376}
2377
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002378static void vlv_steal_power_sequencer(struct drm_device *dev,
2379 enum pipe pipe)
2380{
2381 struct drm_i915_private *dev_priv = dev->dev_private;
2382 struct intel_encoder *encoder;
2383
2384 lockdep_assert_held(&dev_priv->pps_mutex);
2385
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002386 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2387 return;
2388
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002389 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
2390 base.head) {
2391 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002392 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002393
2394 if (encoder->type != INTEL_OUTPUT_EDP)
2395 continue;
2396
2397 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002398 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002399
2400 if (intel_dp->pps_pipe != pipe)
2401 continue;
2402
2403 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002404 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002405
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002406 WARN(encoder->connectors_active,
2407 "stealing pipe %c power sequencer from active eDP port %c\n",
2408 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002409
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002410 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002411 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002412 }
2413}
2414
2415static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2416{
2417 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2418 struct intel_encoder *encoder = &intel_dig_port->base;
2419 struct drm_device *dev = encoder->base.dev;
2420 struct drm_i915_private *dev_priv = dev->dev_private;
2421 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002422
2423 lockdep_assert_held(&dev_priv->pps_mutex);
2424
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002425 if (!is_edp(intel_dp))
2426 return;
2427
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002428 if (intel_dp->pps_pipe == crtc->pipe)
2429 return;
2430
2431 /*
2432 * If another power sequencer was being used on this
2433 * port previously make sure to turn off vdd there while
2434 * we still have control of it.
2435 */
2436 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002437 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002438
2439 /*
2440 * We may be stealing the power
2441 * sequencer from another port.
2442 */
2443 vlv_steal_power_sequencer(dev, crtc->pipe);
2444
2445 /* now it's all ours */
2446 intel_dp->pps_pipe = crtc->pipe;
2447
2448 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2449 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2450
2451 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002452 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2453 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002454}
2455
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002456static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2457{
2458 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2459 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002460 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002461 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002462 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002463 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002464 int pipe = intel_crtc->pipe;
2465 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002466
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002467 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002468
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002469 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002470 val = 0;
2471 if (pipe)
2472 val |= (1<<21);
2473 else
2474 val &= ~(1<<21);
2475 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002476 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2477 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2478 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002479
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002480 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002481
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002482 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002483}
2484
Jani Nikulaecff4f32013-09-06 07:38:29 +03002485static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002486{
2487 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2488 struct drm_device *dev = encoder->base.dev;
2489 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002490 struct intel_crtc *intel_crtc =
2491 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002492 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002493 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002494
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002495 intel_dp_prepare(encoder);
2496
Jesse Barnes89b667f2013-04-18 14:51:36 -07002497 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002498 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002499 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002500 DPIO_PCS_TX_LANE2_RESET |
2501 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002502 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002503 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2504 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2505 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2506 DPIO_PCS_CLK_SOFT_RESET);
2507
2508 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002509 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2510 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2511 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002512 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002513}
2514
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002515static void chv_pre_enable_dp(struct intel_encoder *encoder)
2516{
2517 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2518 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2519 struct drm_device *dev = encoder->base.dev;
2520 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002521 struct intel_crtc *intel_crtc =
2522 to_intel_crtc(encoder->base.crtc);
2523 enum dpio_channel ch = vlv_dport_to_channel(dport);
2524 int pipe = intel_crtc->pipe;
2525 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002526 u32 val;
2527
2528 mutex_lock(&dev_priv->dpio_lock);
2529
Ville Syrjälä570e2a72014-08-18 14:42:46 +03002530 /* allow hardware to manage TX FIFO reset source */
2531 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW11(ch));
2532 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2533 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW11(ch), val);
2534
2535 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW11(ch));
2536 val &= ~DPIO_LANEDESKEW_STRAP_OVRD;
2537 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW11(ch), val);
2538
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002539 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002540 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002541 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002542 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002543
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002544 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2545 val |= CHV_PCS_REQ_SOFTRESET_EN;
2546 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2547
2548 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002549 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002550 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2551
2552 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2553 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2554 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002555
2556 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002557 for (i = 0; i < 4; i++) {
2558 /* Set the latency optimal bit */
2559 data = (i == 1) ? 0x0 : 0x6;
2560 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2561 data << DPIO_FRC_LATENCY_SHFIT);
2562
2563 /* Set the upar bit */
2564 data = (i == 1) ? 0x0 : 0x1;
2565 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2566 data << DPIO_UPAR_SHIFT);
2567 }
2568
2569 /* Data lane stagger programming */
2570 /* FIXME: Fix up value only after power analysis */
2571
2572 mutex_unlock(&dev_priv->dpio_lock);
2573
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002574 intel_enable_dp(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002575}
2576
Ville Syrjälä9197c882014-04-09 13:29:05 +03002577static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2578{
2579 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2580 struct drm_device *dev = encoder->base.dev;
2581 struct drm_i915_private *dev_priv = dev->dev_private;
2582 struct intel_crtc *intel_crtc =
2583 to_intel_crtc(encoder->base.crtc);
2584 enum dpio_channel ch = vlv_dport_to_channel(dport);
2585 enum pipe pipe = intel_crtc->pipe;
2586 u32 val;
2587
Ville Syrjälä625695f2014-06-28 02:04:02 +03002588 intel_dp_prepare(encoder);
2589
Ville Syrjälä9197c882014-04-09 13:29:05 +03002590 mutex_lock(&dev_priv->dpio_lock);
2591
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002592 /* program left/right clock distribution */
2593 if (pipe != PIPE_B) {
2594 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2595 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2596 if (ch == DPIO_CH0)
2597 val |= CHV_BUFLEFTENA1_FORCE;
2598 if (ch == DPIO_CH1)
2599 val |= CHV_BUFRIGHTENA1_FORCE;
2600 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2601 } else {
2602 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2603 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2604 if (ch == DPIO_CH0)
2605 val |= CHV_BUFLEFTENA2_FORCE;
2606 if (ch == DPIO_CH1)
2607 val |= CHV_BUFRIGHTENA2_FORCE;
2608 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2609 }
2610
Ville Syrjälä9197c882014-04-09 13:29:05 +03002611 /* program clock channel usage */
2612 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2613 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2614 if (pipe != PIPE_B)
2615 val &= ~CHV_PCS_USEDCLKCHANNEL;
2616 else
2617 val |= CHV_PCS_USEDCLKCHANNEL;
2618 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2619
2620 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2621 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2622 if (pipe != PIPE_B)
2623 val &= ~CHV_PCS_USEDCLKCHANNEL;
2624 else
2625 val |= CHV_PCS_USEDCLKCHANNEL;
2626 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2627
2628 /*
2629 * This a a bit weird since generally CL
2630 * matches the pipe, but here we need to
2631 * pick the CL based on the port.
2632 */
2633 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2634 if (pipe != PIPE_B)
2635 val &= ~CHV_CMN_USEDCLKCHANNEL;
2636 else
2637 val |= CHV_CMN_USEDCLKCHANNEL;
2638 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2639
2640 mutex_unlock(&dev_priv->dpio_lock);
2641}
2642
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002643/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002644 * Native read with retry for link status and receiver capability reads for
2645 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002646 *
2647 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2648 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002649 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002650static ssize_t
2651intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2652 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002653{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002654 ssize_t ret;
2655 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002656
Ville Syrjäläf6a19062014-10-16 20:46:09 +03002657 /*
2658 * Sometime we just get the same incorrect byte repeated
2659 * over the entire buffer. Doing just one throw away read
2660 * initially seems to "solve" it.
2661 */
2662 drm_dp_dpcd_read(aux, DP_DPCD_REV, buffer, 1);
2663
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002664 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002665 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2666 if (ret == size)
2667 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002668 msleep(1);
2669 }
2670
Jani Nikula9d1a1032014-03-14 16:51:15 +02002671 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002672}
2673
2674/*
2675 * Fetch AUX CH registers 0x202 - 0x207 which contain
2676 * link status information
2677 */
2678static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002679intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002680{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002681 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2682 DP_LANE0_1_STATUS,
2683 link_status,
2684 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002685}
2686
Paulo Zanoni11002442014-06-13 18:45:41 -03002687/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002688static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002689intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002690{
Paulo Zanoni30add222012-10-26 19:05:45 -02002691 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002692 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002693
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002694 if (INTEL_INFO(dev)->gen >= 9)
2695 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
2696 else if (IS_VALLEYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302697 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002698 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302699 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002700 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302701 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002702 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302703 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002704}
2705
2706static uint8_t
2707intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2708{
Paulo Zanoni30add222012-10-26 19:05:45 -02002709 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002710 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002711
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002712 if (INTEL_INFO(dev)->gen >= 9) {
2713 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2714 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2715 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2716 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2717 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2718 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2719 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2720 default:
2721 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2722 }
2723 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002724 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302725 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2726 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2727 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2728 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2729 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2730 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2731 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002732 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302733 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002734 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002735 } else if (IS_VALLEYVIEW(dev)) {
2736 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302737 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2738 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2739 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2740 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2741 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2742 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2743 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002744 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302745 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002746 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002747 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002748 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302749 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2750 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2751 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2752 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2753 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002754 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302755 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002756 }
2757 } else {
2758 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302759 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2760 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2761 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2762 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2763 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2764 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2765 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002766 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302767 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002768 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002769 }
2770}
2771
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002772static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2773{
2774 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2775 struct drm_i915_private *dev_priv = dev->dev_private;
2776 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002777 struct intel_crtc *intel_crtc =
2778 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002779 unsigned long demph_reg_value, preemph_reg_value,
2780 uniqtranscale_reg_value;
2781 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002782 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002783 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002784
2785 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302786 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002787 preemph_reg_value = 0x0004000;
2788 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302789 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002790 demph_reg_value = 0x2B405555;
2791 uniqtranscale_reg_value = 0x552AB83A;
2792 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302793 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002794 demph_reg_value = 0x2B404040;
2795 uniqtranscale_reg_value = 0x5548B83A;
2796 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302797 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002798 demph_reg_value = 0x2B245555;
2799 uniqtranscale_reg_value = 0x5560B83A;
2800 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302801 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002802 demph_reg_value = 0x2B405555;
2803 uniqtranscale_reg_value = 0x5598DA3A;
2804 break;
2805 default:
2806 return 0;
2807 }
2808 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302809 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002810 preemph_reg_value = 0x0002000;
2811 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302812 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002813 demph_reg_value = 0x2B404040;
2814 uniqtranscale_reg_value = 0x5552B83A;
2815 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302816 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002817 demph_reg_value = 0x2B404848;
2818 uniqtranscale_reg_value = 0x5580B83A;
2819 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302820 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002821 demph_reg_value = 0x2B404040;
2822 uniqtranscale_reg_value = 0x55ADDA3A;
2823 break;
2824 default:
2825 return 0;
2826 }
2827 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302828 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002829 preemph_reg_value = 0x0000000;
2830 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302831 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002832 demph_reg_value = 0x2B305555;
2833 uniqtranscale_reg_value = 0x5570B83A;
2834 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302835 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002836 demph_reg_value = 0x2B2B4040;
2837 uniqtranscale_reg_value = 0x55ADDA3A;
2838 break;
2839 default:
2840 return 0;
2841 }
2842 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302843 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002844 preemph_reg_value = 0x0006000;
2845 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302846 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002847 demph_reg_value = 0x1B405555;
2848 uniqtranscale_reg_value = 0x55ADDA3A;
2849 break;
2850 default:
2851 return 0;
2852 }
2853 break;
2854 default:
2855 return 0;
2856 }
2857
Chris Wilson0980a602013-07-26 19:57:35 +01002858 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002859 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2860 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2861 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002862 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002863 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2864 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2865 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2866 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002867 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002868
2869 return 0;
2870}
2871
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002872static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
2873{
2874 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2875 struct drm_i915_private *dev_priv = dev->dev_private;
2876 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2877 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002878 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002879 uint8_t train_set = intel_dp->train_set[0];
2880 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002881 enum pipe pipe = intel_crtc->pipe;
2882 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002883
2884 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302885 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002886 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302887 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002888 deemph_reg_value = 128;
2889 margin_reg_value = 52;
2890 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302891 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002892 deemph_reg_value = 128;
2893 margin_reg_value = 77;
2894 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302895 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002896 deemph_reg_value = 128;
2897 margin_reg_value = 102;
2898 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302899 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002900 deemph_reg_value = 128;
2901 margin_reg_value = 154;
2902 /* FIXME extra to set for 1200 */
2903 break;
2904 default:
2905 return 0;
2906 }
2907 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302908 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002909 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302910 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002911 deemph_reg_value = 85;
2912 margin_reg_value = 78;
2913 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302914 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002915 deemph_reg_value = 85;
2916 margin_reg_value = 116;
2917 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302918 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002919 deemph_reg_value = 85;
2920 margin_reg_value = 154;
2921 break;
2922 default:
2923 return 0;
2924 }
2925 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302926 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002927 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302928 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002929 deemph_reg_value = 64;
2930 margin_reg_value = 104;
2931 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302932 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002933 deemph_reg_value = 64;
2934 margin_reg_value = 154;
2935 break;
2936 default:
2937 return 0;
2938 }
2939 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302940 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002941 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302942 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002943 deemph_reg_value = 43;
2944 margin_reg_value = 154;
2945 break;
2946 default:
2947 return 0;
2948 }
2949 break;
2950 default:
2951 return 0;
2952 }
2953
2954 mutex_lock(&dev_priv->dpio_lock);
2955
2956 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002957 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2958 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03002959 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
2960 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03002961 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2962
2963 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2964 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03002965 val &= ~(DPIO_PCS_TX1DEEMP_MASK | DPIO_PCS_TX2DEEMP_MASK);
2966 val |= DPIO_PCS_TX1DEEMP_9P5 | DPIO_PCS_TX2DEEMP_9P5;
Ville Syrjälä1966e592014-04-09 13:29:04 +03002967 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002968
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03002969 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW9(ch));
2970 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
2971 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
2972 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW9(ch), val);
2973
2974 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW9(ch));
2975 val &= ~(DPIO_PCS_TX1MARGIN_MASK | DPIO_PCS_TX2MARGIN_MASK);
2976 val |= DPIO_PCS_TX1MARGIN_000 | DPIO_PCS_TX2MARGIN_000;
2977 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW9(ch), val);
2978
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002979 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002980 for (i = 0; i < 4; i++) {
2981 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
2982 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
2983 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
2984 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
2985 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002986
2987 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002988 for (i = 0; i < 4; i++) {
2989 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
Ville Syrjälä1fb44502014-06-28 02:04:03 +03002990 val &= ~DPIO_SWING_MARGIN000_MASK;
2991 val |= margin_reg_value << DPIO_SWING_MARGIN000_SHIFT;
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002992 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2993 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002994
2995 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002996 for (i = 0; i < 4; i++) {
2997 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2998 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
2999 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3000 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003001
3002 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303003 == DP_TRAIN_PRE_EMPH_LEVEL_0) &&
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003004 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
Sonika Jindalbd600182014-08-08 16:23:41 +05303005 == DP_TRAIN_VOLTAGE_SWING_LEVEL_3)) {
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003006
3007 /*
3008 * The document said it needs to set bit 27 for ch0 and bit 26
3009 * for ch1. Might be a typo in the doc.
3010 * For now, for this unique transition scale selection, set bit
3011 * 27 for ch0 and ch1.
3012 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003013 for (i = 0; i < 4; i++) {
3014 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
3015 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
3016 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
3017 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003018
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03003019 for (i = 0; i < 4; i++) {
3020 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
3021 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3022 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
3023 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
3024 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003025 }
3026
3027 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03003028 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
3029 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3030 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
3031
3032 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
3033 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
3034 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003035
3036 /* LRC Bypass */
3037 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
3038 val |= DPIO_LRC_BYPASS;
3039 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
3040
3041 mutex_unlock(&dev_priv->dpio_lock);
3042
3043 return 0;
3044}
3045
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003046static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03003047intel_get_adjust_train(struct intel_dp *intel_dp,
3048 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003049{
3050 uint8_t v = 0;
3051 uint8_t p = 0;
3052 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08003053 uint8_t voltage_max;
3054 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003055
Jesse Barnes33a34e42010-09-08 12:42:02 -07003056 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02003057 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
3058 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003059
3060 if (this_v > v)
3061 v = this_v;
3062 if (this_p > p)
3063 p = this_p;
3064 }
3065
Keith Packard1a2eb462011-11-16 16:26:07 -08003066 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07003067 if (v >= voltage_max)
3068 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003069
Keith Packard1a2eb462011-11-16 16:26:07 -08003070 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
3071 if (p >= preemph_max)
3072 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003073
3074 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07003075 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003076}
3077
3078static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003079intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003080{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003081 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003082
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003083 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303084 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003085 default:
3086 signal_levels |= DP_VOLTAGE_0_4;
3087 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303088 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003089 signal_levels |= DP_VOLTAGE_0_6;
3090 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303091 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003092 signal_levels |= DP_VOLTAGE_0_8;
3093 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303094 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003095 signal_levels |= DP_VOLTAGE_1_2;
3096 break;
3097 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003098 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303099 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003100 default:
3101 signal_levels |= DP_PRE_EMPHASIS_0;
3102 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303103 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003104 signal_levels |= DP_PRE_EMPHASIS_3_5;
3105 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303106 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003107 signal_levels |= DP_PRE_EMPHASIS_6;
3108 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303109 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003110 signal_levels |= DP_PRE_EMPHASIS_9_5;
3111 break;
3112 }
3113 return signal_levels;
3114}
3115
Zhenyu Wange3421a12010-04-08 09:43:27 +08003116/* Gen6's DP voltage swing and pre-emphasis control */
3117static uint32_t
3118intel_gen6_edp_signal_levels(uint8_t train_set)
3119{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003120 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3121 DP_TRAIN_PRE_EMPHASIS_MASK);
3122 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303123 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3124 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003125 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303126 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003127 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303128 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3129 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003130 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303131 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3132 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003133 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303134 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3135 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003136 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003137 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003138 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3139 "0x%x\n", signal_levels);
3140 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003141 }
3142}
3143
Keith Packard1a2eb462011-11-16 16:26:07 -08003144/* Gen7's DP voltage swing and pre-emphasis control */
3145static uint32_t
3146intel_gen7_edp_signal_levels(uint8_t train_set)
3147{
3148 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3149 DP_TRAIN_PRE_EMPHASIS_MASK);
3150 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303151 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003152 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303153 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003154 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303155 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003156 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3157
Sonika Jindalbd600182014-08-08 16:23:41 +05303158 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003159 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303160 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003161 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3162
Sonika Jindalbd600182014-08-08 16:23:41 +05303163 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003164 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303165 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003166 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3167
3168 default:
3169 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3170 "0x%x\n", signal_levels);
3171 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3172 }
3173}
3174
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003175/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
3176static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02003177intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003178{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003179 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3180 DP_TRAIN_PRE_EMPHASIS_MASK);
3181 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303182 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303183 return DDI_BUF_TRANS_SELECT(0);
Sonika Jindalbd600182014-08-08 16:23:41 +05303184 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303185 return DDI_BUF_TRANS_SELECT(1);
Sonika Jindalbd600182014-08-08 16:23:41 +05303186 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303187 return DDI_BUF_TRANS_SELECT(2);
Sonika Jindalbd600182014-08-08 16:23:41 +05303188 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_3:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303189 return DDI_BUF_TRANS_SELECT(3);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003190
Sonika Jindalbd600182014-08-08 16:23:41 +05303191 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303192 return DDI_BUF_TRANS_SELECT(4);
Sonika Jindalbd600182014-08-08 16:23:41 +05303193 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303194 return DDI_BUF_TRANS_SELECT(5);
Sonika Jindalbd600182014-08-08 16:23:41 +05303195 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303196 return DDI_BUF_TRANS_SELECT(6);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003197
Sonika Jindalbd600182014-08-08 16:23:41 +05303198 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303199 return DDI_BUF_TRANS_SELECT(7);
Sonika Jindalbd600182014-08-08 16:23:41 +05303200 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303201 return DDI_BUF_TRANS_SELECT(8);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003202 default:
3203 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3204 "0x%x\n", signal_levels);
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05303205 return DDI_BUF_TRANS_SELECT(0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003206 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003207}
3208
Paulo Zanonif0a34242012-12-06 16:51:50 -02003209/* Properly updates "DP" with the correct signal levels. */
3210static void
3211intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
3212{
3213 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003214 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003215 struct drm_device *dev = intel_dig_port->base.base.dev;
3216 uint32_t signal_levels, mask;
3217 uint8_t train_set = intel_dp->train_set[0];
3218
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00003219 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003220 signal_levels = intel_hsw_signal_levels(train_set);
3221 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003222 } else if (IS_CHERRYVIEW(dev)) {
3223 signal_levels = intel_chv_signal_levels(intel_dp);
3224 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003225 } else if (IS_VALLEYVIEW(dev)) {
3226 signal_levels = intel_vlv_signal_levels(intel_dp);
3227 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003228 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003229 signal_levels = intel_gen7_edp_signal_levels(train_set);
3230 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003231 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02003232 signal_levels = intel_gen6_edp_signal_levels(train_set);
3233 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3234 } else {
3235 signal_levels = intel_gen4_signal_levels(train_set);
3236 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3237 }
3238
3239 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3240
3241 *DP = (*DP & ~mask) | signal_levels;
3242}
3243
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003244static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01003245intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03003246 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01003247 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003248{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003249 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3250 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003251 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003252 uint8_t buf[sizeof(intel_dp->train_set) + 1];
3253 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003254
Ville Syrjälä7b13b582014-08-18 22:16:08 +03003255 _intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003256
Jani Nikula70aff662013-09-27 15:10:44 +03003257 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003258 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003259
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003260 buf[0] = dp_train_pat;
3261 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003262 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003263 /* don't write DP_TRAINING_LANEx_SET on disable */
3264 len = 1;
3265 } else {
3266 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3267 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3268 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003269 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003270
Jani Nikula9d1a1032014-03-14 16:51:15 +02003271 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3272 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003273
3274 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003275}
3276
Jani Nikula70aff662013-09-27 15:10:44 +03003277static bool
3278intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3279 uint8_t dp_train_pat)
3280{
Jani Nikula953d22e2013-10-04 15:08:47 +03003281 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003282 intel_dp_set_signal_levels(intel_dp, DP);
3283 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3284}
3285
3286static bool
3287intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003288 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003289{
3290 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3291 struct drm_device *dev = intel_dig_port->base.base.dev;
3292 struct drm_i915_private *dev_priv = dev->dev_private;
3293 int ret;
3294
3295 intel_get_adjust_train(intel_dp, link_status);
3296 intel_dp_set_signal_levels(intel_dp, DP);
3297
3298 I915_WRITE(intel_dp->output_reg, *DP);
3299 POSTING_READ(intel_dp->output_reg);
3300
Jani Nikula9d1a1032014-03-14 16:51:15 +02003301 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3302 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003303
3304 return ret == intel_dp->lane_count;
3305}
3306
Imre Deak3ab9c632013-05-03 12:57:41 +03003307static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3308{
3309 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3310 struct drm_device *dev = intel_dig_port->base.base.dev;
3311 struct drm_i915_private *dev_priv = dev->dev_private;
3312 enum port port = intel_dig_port->port;
3313 uint32_t val;
3314
3315 if (!HAS_DDI(dev))
3316 return;
3317
3318 val = I915_READ(DP_TP_CTL(port));
3319 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3320 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3321 I915_WRITE(DP_TP_CTL(port), val);
3322
3323 /*
3324 * On PORT_A we can have only eDP in SST mode. There the only reason
3325 * we need to set idle transmission mode is to work around a HW issue
3326 * where we enable the pipe while not in idle link-training mode.
3327 * In this case there is requirement to wait for a minimum number of
3328 * idle patterns to be sent.
3329 */
3330 if (port == PORT_A)
3331 return;
3332
3333 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3334 1))
3335 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3336}
3337
Jesse Barnes33a34e42010-09-08 12:42:02 -07003338/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003339void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003340intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003341{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003342 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003343 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003344 int i;
3345 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003346 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003347 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003348 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003349
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003350 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003351 intel_ddi_prepare_link_retrain(encoder);
3352
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003353 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003354 link_config[0] = intel_dp->link_bw;
3355 link_config[1] = intel_dp->lane_count;
3356 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3357 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003358 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003359
3360 link_config[0] = 0;
3361 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003362 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003363
3364 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003365
Jani Nikula70aff662013-09-27 15:10:44 +03003366 /* clock recovery */
3367 if (!intel_dp_reset_link_train(intel_dp, &DP,
3368 DP_TRAINING_PATTERN_1 |
3369 DP_LINK_SCRAMBLING_DISABLE)) {
3370 DRM_ERROR("failed to enable link training\n");
3371 return;
3372 }
3373
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003374 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003375 voltage_tries = 0;
3376 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003377 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003378 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003379
Daniel Vettera7c96552012-10-18 10:15:30 +02003380 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003381 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3382 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003383 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003384 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003385
Daniel Vetter01916272012-10-18 10:15:25 +02003386 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003387 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003388 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003389 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003390
3391 /* Check to see if we've tried the max voltage */
3392 for (i = 0; i < intel_dp->lane_count; i++)
3393 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3394 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003395 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003396 ++loop_tries;
3397 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003398 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003399 break;
3400 }
Jani Nikula70aff662013-09-27 15:10:44 +03003401 intel_dp_reset_link_train(intel_dp, &DP,
3402 DP_TRAINING_PATTERN_1 |
3403 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003404 voltage_tries = 0;
3405 continue;
3406 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003407
3408 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003409 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003410 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003411 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003412 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003413 break;
3414 }
3415 } else
3416 voltage_tries = 0;
3417 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003418
Jani Nikula70aff662013-09-27 15:10:44 +03003419 /* Update training set as requested by target */
3420 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3421 DRM_ERROR("failed to update link training\n");
3422 break;
3423 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003424 }
3425
Jesse Barnes33a34e42010-09-08 12:42:02 -07003426 intel_dp->DP = DP;
3427}
3428
Paulo Zanonic19b0662012-10-15 15:51:41 -03003429void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003430intel_dp_complete_link_train(struct intel_dp *intel_dp)
3431{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003432 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003433 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003434 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003435 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3436
3437 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3438 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3439 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003440
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003441 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003442 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003443 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003444 DP_LINK_SCRAMBLING_DISABLE)) {
3445 DRM_ERROR("failed to start channel equalization\n");
3446 return;
3447 }
3448
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003449 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003450 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003451 channel_eq = false;
3452 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003453 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003454
Jesse Barnes37f80972011-01-05 14:45:24 -08003455 if (cr_tries > 5) {
3456 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003457 break;
3458 }
3459
Daniel Vettera7c96552012-10-18 10:15:30 +02003460 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003461 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3462 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003463 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003464 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003465
Jesse Barnes37f80972011-01-05 14:45:24 -08003466 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003467 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003468 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003469 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003470 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003471 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003472 cr_tries++;
3473 continue;
3474 }
3475
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003476 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003477 channel_eq = true;
3478 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003479 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003480
Jesse Barnes37f80972011-01-05 14:45:24 -08003481 /* Try 5 times, then try clock recovery if that fails */
3482 if (tries > 5) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003483 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003484 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003485 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003486 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003487 tries = 0;
3488 cr_tries++;
3489 continue;
3490 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003491
Jani Nikula70aff662013-09-27 15:10:44 +03003492 /* Update training set as requested by target */
3493 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3494 DRM_ERROR("failed to update link training\n");
3495 break;
3496 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003497 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003498 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003499
Imre Deak3ab9c632013-05-03 12:57:41 +03003500 intel_dp_set_idle_link_train(intel_dp);
3501
3502 intel_dp->DP = DP;
3503
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003504 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003505 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003506
Imre Deak3ab9c632013-05-03 12:57:41 +03003507}
3508
3509void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3510{
Jani Nikula70aff662013-09-27 15:10:44 +03003511 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003512 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003513}
3514
3515static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003516intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003517{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003518 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003519 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003520 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003521 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003522 struct intel_crtc *intel_crtc =
3523 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003524 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003525
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003526 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003527 return;
3528
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003529 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003530 return;
3531
Zhao Yakui28c97732009-10-09 11:39:41 +08003532 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003533
Imre Deakbc7d38a2013-05-16 14:40:36 +03003534 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003535 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003536 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003537 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003538 if (IS_CHERRYVIEW(dev))
3539 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3540 else
3541 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003542 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003543 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003544 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003545
Daniel Vetter493a7082012-05-30 12:31:56 +02003546 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003547 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003548 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003549
Eric Anholt5bddd172010-11-18 09:32:59 +08003550 /* Hardware workaround: leaving our transcoder select
3551 * set to transcoder B while it's off will prevent the
3552 * corresponding HDMI output on transcoder A.
3553 *
3554 * Combine this with another hardware workaround:
3555 * transcoder select bit can only be cleared while the
3556 * port is enabled.
3557 */
3558 DP &= ~DP_PIPEB_SELECT;
3559 I915_WRITE(intel_dp->output_reg, DP);
3560
3561 /* Changes to enable or select take place the vblank
3562 * after being written.
3563 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003564 if (WARN_ON(crtc == NULL)) {
3565 /* We should never try to disable a port without a crtc
3566 * attached. For paranoia keep the code around for a
3567 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003568 POSTING_READ(intel_dp->output_reg);
3569 msleep(50);
3570 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003571 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003572 }
3573
Wu Fengguang832afda2011-12-09 20:42:21 +08003574 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003575 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3576 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003577 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003578}
3579
Keith Packard26d61aa2011-07-25 20:01:09 -07003580static bool
3581intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003582{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003583 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3584 struct drm_device *dev = dig_port->base.base.dev;
3585 struct drm_i915_private *dev_priv = dev->dev_private;
3586
Jani Nikula9d1a1032014-03-14 16:51:15 +02003587 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3588 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003589 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003590
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003591 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003592
Adam Jacksonedb39242012-09-18 10:58:49 -04003593 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3594 return false; /* DPCD not present */
3595
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003596 /* Check if the panel supports PSR */
3597 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003598 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003599 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3600 intel_dp->psr_dpcd,
3601 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003602 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3603 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003604 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003605 }
Jani Nikula50003932013-09-20 16:42:17 +03003606 }
3607
Jani Nikula7809a612014-10-29 11:03:26 +02003608 /* Training Pattern 3 support, both source and sink */
Todd Previte06ea66b2014-01-20 10:19:39 -07003609 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
Jani Nikula7809a612014-10-29 11:03:26 +02003610 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED &&
3611 (IS_HASWELL(dev_priv) || INTEL_INFO(dev_priv)->gen >= 8)) {
Todd Previte06ea66b2014-01-20 10:19:39 -07003612 intel_dp->use_tps3 = true;
Jani Nikulaf8d8a672014-09-05 16:19:18 +03003613 DRM_DEBUG_KMS("Displayport TPS3 supported\n");
Todd Previte06ea66b2014-01-20 10:19:39 -07003614 } else
3615 intel_dp->use_tps3 = false;
3616
Adam Jacksonedb39242012-09-18 10:58:49 -04003617 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3618 DP_DWN_STRM_PORT_PRESENT))
3619 return true; /* native DP sink */
3620
3621 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3622 return true; /* no per-port downstream info */
3623
Jani Nikula9d1a1032014-03-14 16:51:15 +02003624 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3625 intel_dp->downstream_ports,
3626 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003627 return false; /* downstream port status fetch failed */
3628
3629 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003630}
3631
Adam Jackson0d198322012-05-14 16:05:47 -04003632static void
3633intel_dp_probe_oui(struct intel_dp *intel_dp)
3634{
3635 u8 buf[3];
3636
3637 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3638 return;
3639
Jani Nikula9d1a1032014-03-14 16:51:15 +02003640 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003641 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3642 buf[0], buf[1], buf[2]);
3643
Jani Nikula9d1a1032014-03-14 16:51:15 +02003644 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003645 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3646 buf[0], buf[1], buf[2]);
3647}
3648
Dave Airlie0e32b392014-05-02 14:02:48 +10003649static bool
3650intel_dp_probe_mst(struct intel_dp *intel_dp)
3651{
3652 u8 buf[1];
3653
3654 if (!intel_dp->can_mst)
3655 return false;
3656
3657 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3658 return false;
3659
Dave Airlie0e32b392014-05-02 14:02:48 +10003660 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3661 if (buf[0] & DP_MST_CAP) {
3662 DRM_DEBUG_KMS("Sink is MST capable\n");
3663 intel_dp->is_mst = true;
3664 } else {
3665 DRM_DEBUG_KMS("Sink is not MST capable\n");
3666 intel_dp->is_mst = false;
3667 }
3668 }
Dave Airlie0e32b392014-05-02 14:02:48 +10003669
3670 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3671 return intel_dp->is_mst;
3672}
3673
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003674int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3675{
3676 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3677 struct drm_device *dev = intel_dig_port->base.base.dev;
3678 struct intel_crtc *intel_crtc =
3679 to_intel_crtc(intel_dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003680 u8 buf;
3681 int test_crc_count;
3682 int attempts = 6;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003683
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003684 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003685 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003686
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003687 if (!(buf & DP_TEST_CRC_SUPPORTED))
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003688 return -ENOTTY;
3689
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003690 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003691 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003692
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003693 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003694 buf | DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003695 return -EIO;
3696
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003697 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3698 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003699 test_crc_count = buf & DP_TEST_COUNT_MASK;
3700
3701 do {
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003702 if (drm_dp_dpcd_readb(&intel_dp->aux,
3703 DP_TEST_SINK_MISC, &buf) < 0)
3704 return -EIO;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003705 intel_wait_for_vblank(dev, intel_crtc->pipe);
3706 } while (--attempts && (buf & DP_TEST_COUNT_MASK) == test_crc_count);
3707
3708 if (attempts == 0) {
Daniel Vetter90bd1f42014-11-19 11:18:47 +01003709 DRM_DEBUG_KMS("Panel is unable to calculate CRC after 6 vblanks\n");
3710 return -ETIMEDOUT;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003711 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003712
Jani Nikula9d1a1032014-03-14 16:51:15 +02003713 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivibda03812014-09-15 19:24:03 -04003714 return -EIO;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003715
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003716 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3717 return -EIO;
3718 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3719 buf & ~DP_TEST_SINK_START) < 0)
3720 return -EIO;
Rodrigo Vivice31d9f2014-09-29 18:29:52 -04003721
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003722 return 0;
3723}
3724
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003725static bool
3726intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3727{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003728 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3729 DP_DEVICE_SERVICE_IRQ_VECTOR,
3730 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003731}
3732
Dave Airlie0e32b392014-05-02 14:02:48 +10003733static bool
3734intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3735{
3736 int ret;
3737
3738 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3739 DP_SINK_COUNT_ESI,
3740 sink_irq_vector, 14);
3741 if (ret != 14)
3742 return false;
3743
3744 return true;
3745}
3746
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003747static void
3748intel_dp_handle_test_request(struct intel_dp *intel_dp)
3749{
3750 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003751 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003752}
3753
Dave Airlie0e32b392014-05-02 14:02:48 +10003754static int
3755intel_dp_check_mst_status(struct intel_dp *intel_dp)
3756{
3757 bool bret;
3758
3759 if (intel_dp->is_mst) {
3760 u8 esi[16] = { 0 };
3761 int ret = 0;
3762 int retry;
3763 bool handled;
3764 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3765go_again:
3766 if (bret == true) {
3767
3768 /* check link status - esi[10] = 0x200c */
3769 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3770 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3771 intel_dp_start_link_train(intel_dp);
3772 intel_dp_complete_link_train(intel_dp);
3773 intel_dp_stop_link_train(intel_dp);
3774 }
3775
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003776 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003777 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3778
3779 if (handled) {
3780 for (retry = 0; retry < 3; retry++) {
3781 int wret;
3782 wret = drm_dp_dpcd_write(&intel_dp->aux,
3783 DP_SINK_COUNT_ESI+1,
3784 &esi[1], 3);
3785 if (wret == 3) {
3786 break;
3787 }
3788 }
3789
3790 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3791 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003792 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003793 goto go_again;
3794 }
3795 } else
3796 ret = 0;
3797
3798 return ret;
3799 } else {
3800 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3801 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3802 intel_dp->is_mst = false;
3803 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3804 /* send a hotplug event */
3805 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3806 }
3807 }
3808 return -EINVAL;
3809}
3810
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003811/*
3812 * According to DP spec
3813 * 5.1.2:
3814 * 1. Read DPCD
3815 * 2. Configure link according to Receiver Capabilities
3816 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3817 * 4. Check link status on receipt of hot-plug interrupt
3818 */
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003819void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003820intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003821{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003822 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003823 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003824 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003825 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003826
Dave Airlie5b215bc2014-08-05 10:40:20 +10003827 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3828
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003829 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003830 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003831
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003832 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003833 return;
3834
Imre Deak1a125d82014-08-18 14:42:46 +03003835 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3836 return;
3837
Keith Packard92fd8fd2011-07-25 19:50:10 -07003838 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003839 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003840 return;
3841 }
3842
Keith Packard92fd8fd2011-07-25 19:50:10 -07003843 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003844 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003845 return;
3846 }
3847
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003848 /* Try to read the source of the interrupt */
3849 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3850 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3851 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003852 drm_dp_dpcd_writeb(&intel_dp->aux,
3853 DP_DEVICE_SERVICE_IRQ_VECTOR,
3854 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003855
3856 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3857 intel_dp_handle_test_request(intel_dp);
3858 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3859 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3860 }
3861
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003862 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003863 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03003864 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003865 intel_dp_start_link_train(intel_dp);
3866 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003867 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003868 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003869}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003870
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003871/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003872static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003873intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003874{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003875 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003876 uint8_t type;
3877
3878 if (!intel_dp_get_dpcd(intel_dp))
3879 return connector_status_disconnected;
3880
3881 /* if there's no downstream port, we're done */
3882 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003883 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003884
3885 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003886 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3887 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003888 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003889
3890 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3891 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003892 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003893
Adam Jackson23235172012-09-20 16:42:45 -04003894 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3895 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003896 }
3897
3898 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003899 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003900 return connector_status_connected;
3901
3902 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003903 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3904 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3905 if (type == DP_DS_PORT_TYPE_VGA ||
3906 type == DP_DS_PORT_TYPE_NON_EDID)
3907 return connector_status_unknown;
3908 } else {
3909 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3910 DP_DWN_STRM_PORT_TYPE_MASK;
3911 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3912 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3913 return connector_status_unknown;
3914 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003915
3916 /* Anything else is out of spec, warn and ignore */
3917 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003918 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003919}
3920
3921static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01003922edp_detect(struct intel_dp *intel_dp)
3923{
3924 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3925 enum drm_connector_status status;
3926
3927 status = intel_panel_detect(dev);
3928 if (status == connector_status_unknown)
3929 status = connector_status_connected;
3930
3931 return status;
3932}
3933
3934static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003935ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003936{
Paulo Zanoni30add222012-10-26 19:05:45 -02003937 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003938 struct drm_i915_private *dev_priv = dev->dev_private;
3939 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003940
Damien Lespiau1b469632012-12-13 16:09:01 +00003941 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3942 return connector_status_disconnected;
3943
Keith Packard26d61aa2011-07-25 20:01:09 -07003944 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003945}
3946
Dave Airlie2a592be2014-09-01 16:58:12 +10003947static int g4x_digital_port_connected(struct drm_device *dev,
3948 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003949{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003950 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01003951 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003952
Todd Previte232a6ee2014-01-23 00:13:41 -07003953 if (IS_VALLEYVIEW(dev)) {
3954 switch (intel_dig_port->port) {
3955 case PORT_B:
3956 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3957 break;
3958 case PORT_C:
3959 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3960 break;
3961 case PORT_D:
3962 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3963 break;
3964 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10003965 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07003966 }
3967 } else {
3968 switch (intel_dig_port->port) {
3969 case PORT_B:
3970 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3971 break;
3972 case PORT_C:
3973 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3974 break;
3975 case PORT_D:
3976 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3977 break;
3978 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10003979 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07003980 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003981 }
3982
Chris Wilson10f76a32012-05-11 18:01:32 +01003983 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10003984 return 0;
3985 return 1;
3986}
3987
3988static enum drm_connector_status
3989g4x_dp_detect(struct intel_dp *intel_dp)
3990{
3991 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3992 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3993 int ret;
3994
3995 /* Can't disconnect eDP, but you can close the lid... */
3996 if (is_edp(intel_dp)) {
3997 enum drm_connector_status status;
3998
3999 status = intel_panel_detect(dev);
4000 if (status == connector_status_unknown)
4001 status = connector_status_connected;
4002 return status;
4003 }
4004
4005 ret = g4x_digital_port_connected(dev, intel_dig_port);
4006 if (ret == -EINVAL)
4007 return connector_status_unknown;
4008 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004009 return connector_status_disconnected;
4010
Keith Packard26d61aa2011-07-25 20:01:09 -07004011 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004012}
4013
Keith Packard8c241fe2011-09-28 16:38:44 -07004014static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004015intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004016{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004017 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004018
Jani Nikula9cd300e2012-10-19 14:51:52 +03004019 /* use cached edid if we have one */
4020 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004021 /* invalid edid */
4022 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004023 return NULL;
4024
Jani Nikula55e9ede2013-10-01 10:38:54 +03004025 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004026 } else
4027 return drm_get_edid(&intel_connector->base,
4028 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004029}
4030
Chris Wilsonbeb60602014-09-02 20:04:00 +01004031static void
4032intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004033{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004034 struct intel_connector *intel_connector = intel_dp->attached_connector;
4035 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004036
Chris Wilsonbeb60602014-09-02 20:04:00 +01004037 edid = intel_dp_get_edid(intel_dp);
4038 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004039
Chris Wilsonbeb60602014-09-02 20:04:00 +01004040 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4041 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4042 else
4043 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4044}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004045
Chris Wilsonbeb60602014-09-02 20:04:00 +01004046static void
4047intel_dp_unset_edid(struct intel_dp *intel_dp)
4048{
4049 struct intel_connector *intel_connector = intel_dp->attached_connector;
4050
4051 kfree(intel_connector->detect_edid);
4052 intel_connector->detect_edid = NULL;
4053
4054 intel_dp->has_audio = false;
4055}
4056
4057static enum intel_display_power_domain
4058intel_dp_power_get(struct intel_dp *dp)
4059{
4060 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4061 enum intel_display_power_domain power_domain;
4062
4063 power_domain = intel_display_port_power_domain(encoder);
4064 intel_display_power_get(to_i915(encoder->base.dev), power_domain);
4065
4066 return power_domain;
4067}
4068
4069static void
4070intel_dp_power_put(struct intel_dp *dp,
4071 enum intel_display_power_domain power_domain)
4072{
4073 struct intel_encoder *encoder = &dp_to_dig_port(dp)->base;
4074 intel_display_power_put(to_i915(encoder->base.dev), power_domain);
Keith Packard8c241fe2011-09-28 16:38:44 -07004075}
4076
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004077static enum drm_connector_status
4078intel_dp_detect(struct drm_connector *connector, bool force)
4079{
4080 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004081 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4082 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004083 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004084 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004085 enum intel_display_power_domain power_domain;
Dave Airlie0e32b392014-05-02 14:02:48 +10004086 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004087
Chris Wilson164c8592013-07-20 20:27:08 +01004088 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03004089 connector->base.id, connector->name);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004090 intel_dp_unset_edid(intel_dp);
Chris Wilson164c8592013-07-20 20:27:08 +01004091
Dave Airlie0e32b392014-05-02 14:02:48 +10004092 if (intel_dp->is_mst) {
4093 /* MST devices are disconnected from a monitor POV */
4094 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4095 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004096 return connector_status_disconnected;
Dave Airlie0e32b392014-05-02 14:02:48 +10004097 }
4098
Chris Wilsonbeb60602014-09-02 20:04:00 +01004099 power_domain = intel_dp_power_get(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004100
Chris Wilsond410b562014-09-02 20:03:59 +01004101 /* Can't disconnect eDP, but you can close the lid... */
4102 if (is_edp(intel_dp))
4103 status = edp_detect(intel_dp);
4104 else if (HAS_PCH_SPLIT(dev))
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004105 status = ironlake_dp_detect(intel_dp);
4106 else
4107 status = g4x_dp_detect(intel_dp);
4108 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004109 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004110
Adam Jackson0d198322012-05-14 16:05:47 -04004111 intel_dp_probe_oui(intel_dp);
4112
Dave Airlie0e32b392014-05-02 14:02:48 +10004113 ret = intel_dp_probe_mst(intel_dp);
4114 if (ret) {
4115 /* if we are in MST mode then this connector
4116 won't appear connected or have anything with EDID on it */
4117 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4118 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4119 status = connector_status_disconnected;
4120 goto out;
4121 }
4122
Chris Wilsonbeb60602014-09-02 20:04:00 +01004123 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004124
Paulo Zanonid63885d2012-10-26 19:05:49 -02004125 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4126 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004127 status = connector_status_connected;
4128
4129out:
Chris Wilsonbeb60602014-09-02 20:04:00 +01004130 intel_dp_power_put(intel_dp, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004131 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004132}
4133
Chris Wilsonbeb60602014-09-02 20:04:00 +01004134static void
4135intel_dp_force(struct drm_connector *connector)
4136{
4137 struct intel_dp *intel_dp = intel_attached_dp(connector);
4138 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
4139 enum intel_display_power_domain power_domain;
4140
4141 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4142 connector->base.id, connector->name);
4143 intel_dp_unset_edid(intel_dp);
4144
4145 if (connector->status != connector_status_connected)
4146 return;
4147
4148 power_domain = intel_dp_power_get(intel_dp);
4149
4150 intel_dp_set_edid(intel_dp);
4151
4152 intel_dp_power_put(intel_dp, power_domain);
4153
4154 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4155 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
4156}
4157
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004158static int intel_dp_get_modes(struct drm_connector *connector)
4159{
Jani Nikuladd06f902012-10-19 14:51:50 +03004160 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004161 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004162
Chris Wilsonbeb60602014-09-02 20:04:00 +01004163 edid = intel_connector->detect_edid;
4164 if (edid) {
4165 int ret = intel_connector_update_modes(connector, edid);
4166 if (ret)
4167 return ret;
4168 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004169
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004170 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004171 if (is_edp(intel_attached_dp(connector)) &&
4172 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004173 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004174
4175 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004176 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004177 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004178 drm_mode_probed_add(connector, mode);
4179 return 1;
4180 }
4181 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004182
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004183 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004184}
4185
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004186static bool
4187intel_dp_detect_audio(struct drm_connector *connector)
4188{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004189 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004190 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004191
Chris Wilsonbeb60602014-09-02 20:04:00 +01004192 edid = to_intel_connector(connector)->detect_edid;
4193 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004194 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004195
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004196 return has_audio;
4197}
4198
Chris Wilsonf6849602010-09-19 09:29:33 +01004199static int
4200intel_dp_set_property(struct drm_connector *connector,
4201 struct drm_property *property,
4202 uint64_t val)
4203{
Chris Wilsone953fd72011-02-21 22:23:52 +00004204 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03004205 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004206 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4207 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004208 int ret;
4209
Rob Clark662595d2012-10-11 20:36:04 -05004210 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004211 if (ret)
4212 return ret;
4213
Chris Wilson3f43c482011-05-12 22:17:24 +01004214 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004215 int i = val;
4216 bool has_audio;
4217
4218 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004219 return 0;
4220
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004221 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004222
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004223 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004224 has_audio = intel_dp_detect_audio(connector);
4225 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004226 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004227
4228 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004229 return 0;
4230
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004231 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004232 goto done;
4233 }
4234
Chris Wilsone953fd72011-02-21 22:23:52 +00004235 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004236 bool old_auto = intel_dp->color_range_auto;
4237 uint32_t old_range = intel_dp->color_range;
4238
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004239 switch (val) {
4240 case INTEL_BROADCAST_RGB_AUTO:
4241 intel_dp->color_range_auto = true;
4242 break;
4243 case INTEL_BROADCAST_RGB_FULL:
4244 intel_dp->color_range_auto = false;
4245 intel_dp->color_range = 0;
4246 break;
4247 case INTEL_BROADCAST_RGB_LIMITED:
4248 intel_dp->color_range_auto = false;
4249 intel_dp->color_range = DP_COLOR_RANGE_16_235;
4250 break;
4251 default:
4252 return -EINVAL;
4253 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004254
4255 if (old_auto == intel_dp->color_range_auto &&
4256 old_range == intel_dp->color_range)
4257 return 0;
4258
Chris Wilsone953fd72011-02-21 22:23:52 +00004259 goto done;
4260 }
4261
Yuly Novikov53b41832012-10-26 12:04:00 +03004262 if (is_edp(intel_dp) &&
4263 property == connector->dev->mode_config.scaling_mode_property) {
4264 if (val == DRM_MODE_SCALE_NONE) {
4265 DRM_DEBUG_KMS("no scaling not supported\n");
4266 return -EINVAL;
4267 }
4268
4269 if (intel_connector->panel.fitting_mode == val) {
4270 /* the eDP scaling property is not changed */
4271 return 0;
4272 }
4273 intel_connector->panel.fitting_mode = val;
4274
4275 goto done;
4276 }
4277
Chris Wilsonf6849602010-09-19 09:29:33 +01004278 return -EINVAL;
4279
4280done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004281 if (intel_encoder->base.crtc)
4282 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004283
4284 return 0;
4285}
4286
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004287static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004288intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004289{
Jani Nikula1d508702012-10-19 14:51:49 +03004290 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004291
Chris Wilson10e972d2014-09-04 21:43:45 +01004292 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004293
Jani Nikula9cd300e2012-10-19 14:51:52 +03004294 if (!IS_ERR_OR_NULL(intel_connector->edid))
4295 kfree(intel_connector->edid);
4296
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004297 /* Can't call is_edp() since the encoder may have been destroyed
4298 * already. */
4299 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004300 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004301
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004302 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004303 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004304}
4305
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004306void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004307{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004308 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4309 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004310
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004311 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004312 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004313 if (is_edp(intel_dp)) {
4314 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004315 /*
4316 * vdd might still be enabled do to the delayed vdd off.
4317 * Make sure vdd is actually turned off here.
4318 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004319 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004320 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004321 pps_unlock(intel_dp);
4322
Clint Taylor01527b32014-07-07 13:01:46 -07004323 if (intel_dp->edp_notifier.notifier_call) {
4324 unregister_reboot_notifier(&intel_dp->edp_notifier);
4325 intel_dp->edp_notifier.notifier_call = NULL;
4326 }
Keith Packardbd943152011-09-18 23:09:52 -07004327 }
Imre Deakc8bd0e42014-12-12 17:57:38 +02004328 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004329 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004330}
4331
Imre Deak07f9cd02014-08-18 14:42:45 +03004332static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4333{
4334 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4335
4336 if (!is_edp(intel_dp))
4337 return;
4338
Ville Syrjälä951468f2014-09-04 14:55:31 +03004339 /*
4340 * vdd might still be enabled do to the delayed vdd off.
4341 * Make sure vdd is actually turned off here.
4342 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004343 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004344 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004345 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004346 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004347}
4348
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004349static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4350{
4351 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4352 struct drm_device *dev = intel_dig_port->base.base.dev;
4353 struct drm_i915_private *dev_priv = dev->dev_private;
4354 enum intel_display_power_domain power_domain;
4355
4356 lockdep_assert_held(&dev_priv->pps_mutex);
4357
4358 if (!edp_have_panel_vdd(intel_dp))
4359 return;
4360
4361 /*
4362 * The VDD bit needs a power domain reference, so if the bit is
4363 * already enabled when we boot or resume, grab this reference and
4364 * schedule a vdd off, so we don't hold on to the reference
4365 * indefinitely.
4366 */
4367 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4368 power_domain = intel_display_port_power_domain(&intel_dig_port->base);
4369 intel_display_power_get(dev_priv, power_domain);
4370
4371 edp_panel_vdd_schedule_off(intel_dp);
4372}
4373
Imre Deak6d93c0c2014-07-31 14:03:36 +03004374static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4375{
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004376 struct intel_dp *intel_dp;
4377
4378 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4379 return;
4380
4381 intel_dp = enc_to_intel_dp(encoder);
4382
4383 pps_lock(intel_dp);
4384
4385 /*
4386 * Read out the current power sequencer assignment,
4387 * in case the BIOS did something with it.
4388 */
4389 if (IS_VALLEYVIEW(encoder->dev))
4390 vlv_initial_power_sequencer_setup(intel_dp);
4391
4392 intel_edp_panel_vdd_sanitize(intel_dp);
4393
4394 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004395}
4396
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004397static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004398 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004399 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004400 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004401 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004402 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004403 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004404};
4405
4406static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4407 .get_modes = intel_dp_get_modes,
4408 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004409 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004410};
4411
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004412static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004413 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004414 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004415};
4416
Dave Airlie0e32b392014-05-02 14:02:48 +10004417void
Eric Anholt21d40d32010-03-25 11:11:14 -07004418intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004419{
Dave Airlie0e32b392014-05-02 14:02:48 +10004420 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004421}
4422
Dave Airlie13cf5502014-06-18 11:29:35 +10004423bool
4424intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4425{
4426 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004427 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004428 struct drm_device *dev = intel_dig_port->base.base.dev;
4429 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004430 enum intel_display_power_domain power_domain;
4431 bool ret = true;
4432
Dave Airlie0e32b392014-05-02 14:02:48 +10004433 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4434 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004435
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004436 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4437 /*
4438 * vdd off can generate a long pulse on eDP which
4439 * would require vdd on to handle it, and thus we
4440 * would end up in an endless cycle of
4441 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4442 */
4443 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4444 port_name(intel_dig_port->port));
4445 return false;
4446 }
4447
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004448 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4449 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004450 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004451
Imre Deak1c767b32014-08-18 14:42:42 +03004452 power_domain = intel_display_port_power_domain(intel_encoder);
4453 intel_display_power_get(dev_priv, power_domain);
4454
Dave Airlie0e32b392014-05-02 14:02:48 +10004455 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004456
4457 if (HAS_PCH_SPLIT(dev)) {
4458 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4459 goto mst_fail;
4460 } else {
4461 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4462 goto mst_fail;
4463 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004464
4465 if (!intel_dp_get_dpcd(intel_dp)) {
4466 goto mst_fail;
4467 }
4468
4469 intel_dp_probe_oui(intel_dp);
4470
4471 if (!intel_dp_probe_mst(intel_dp))
4472 goto mst_fail;
4473
4474 } else {
4475 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004476 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004477 goto mst_fail;
4478 }
4479
4480 if (!intel_dp->is_mst) {
4481 /*
4482 * we'll check the link status via the normal hot plug path later -
4483 * but for short hpds we should check it now
4484 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004485 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004486 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004487 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004488 }
4489 }
Imre Deak1c767b32014-08-18 14:42:42 +03004490 ret = false;
4491 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004492mst_fail:
4493 /* if we were in MST mode, and device is not there get out of MST mode */
4494 if (intel_dp->is_mst) {
4495 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4496 intel_dp->is_mst = false;
4497 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4498 }
Imre Deak1c767b32014-08-18 14:42:42 +03004499put_power:
4500 intel_display_power_put(dev_priv, power_domain);
4501
4502 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004503}
4504
Zhenyu Wange3421a12010-04-08 09:43:27 +08004505/* Return which DP Port should be selected for Transcoder DP control */
4506int
Akshay Joshi0206e352011-08-16 15:34:10 -04004507intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004508{
4509 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004510 struct intel_encoder *intel_encoder;
4511 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004512
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004513 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4514 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004515
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004516 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4517 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004518 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004519 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004520
Zhenyu Wange3421a12010-04-08 09:43:27 +08004521 return -1;
4522}
4523
Zhao Yakui36e83a12010-06-12 14:32:21 +08004524/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004525bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004526{
4527 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004528 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004529 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004530 static const short port_mapping[] = {
4531 [PORT_B] = PORT_IDPB,
4532 [PORT_C] = PORT_IDPC,
4533 [PORT_D] = PORT_IDPD,
4534 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004535
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004536 if (port == PORT_A)
4537 return true;
4538
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004539 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004540 return false;
4541
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004542 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4543 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004544
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004545 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004546 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4547 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004548 return true;
4549 }
4550 return false;
4551}
4552
Dave Airlie0e32b392014-05-02 14:02:48 +10004553void
Chris Wilsonf6849602010-09-19 09:29:33 +01004554intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4555{
Yuly Novikov53b41832012-10-26 12:04:00 +03004556 struct intel_connector *intel_connector = to_intel_connector(connector);
4557
Chris Wilson3f43c482011-05-12 22:17:24 +01004558 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004559 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004560 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004561
4562 if (is_edp(intel_dp)) {
4563 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004564 drm_object_attach_property(
4565 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004566 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004567 DRM_MODE_SCALE_ASPECT);
4568 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004569 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004570}
4571
Imre Deakdada1a92014-01-29 13:25:41 +02004572static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4573{
4574 intel_dp->last_power_cycle = jiffies;
4575 intel_dp->last_power_on = jiffies;
4576 intel_dp->last_backlight_off = jiffies;
4577}
4578
Daniel Vetter67a54562012-10-20 20:57:45 +02004579static void
4580intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004581 struct intel_dp *intel_dp)
Daniel Vetter67a54562012-10-20 20:57:45 +02004582{
4583 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004584 struct edp_power_seq cur, vbt, spec,
4585 *final = &intel_dp->pps_delays;
Daniel Vetter67a54562012-10-20 20:57:45 +02004586 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004587 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004588
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004589 lockdep_assert_held(&dev_priv->pps_mutex);
4590
Ville Syrjälä81ddbc62014-10-16 21:27:31 +03004591 /* already initialized? */
4592 if (final->t11_t12 != 0)
4593 return;
4594
Jesse Barnes453c5422013-03-28 09:55:41 -07004595 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004596 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004597 pp_on_reg = PCH_PP_ON_DELAYS;
4598 pp_off_reg = PCH_PP_OFF_DELAYS;
4599 pp_div_reg = PCH_PP_DIVISOR;
4600 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004601 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4602
4603 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4604 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4605 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4606 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004607 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004608
4609 /* Workaround: Need to write PP_CONTROL with the unlock key as
4610 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004611 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004612 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004613
Jesse Barnes453c5422013-03-28 09:55:41 -07004614 pp_on = I915_READ(pp_on_reg);
4615 pp_off = I915_READ(pp_off_reg);
4616 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004617
4618 /* Pull timing values out of registers */
4619 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4620 PANEL_POWER_UP_DELAY_SHIFT;
4621
4622 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4623 PANEL_LIGHT_ON_DELAY_SHIFT;
4624
4625 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4626 PANEL_LIGHT_OFF_DELAY_SHIFT;
4627
4628 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4629 PANEL_POWER_DOWN_DELAY_SHIFT;
4630
4631 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4632 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4633
4634 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4635 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4636
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004637 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004638
4639 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4640 * our hw here, which are all in 100usec. */
4641 spec.t1_t3 = 210 * 10;
4642 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4643 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4644 spec.t10 = 500 * 10;
4645 /* This one is special and actually in units of 100ms, but zero
4646 * based in the hw (so we need to add 100 ms). But the sw vbt
4647 * table multiplies it with 1000 to make it in units of 100usec,
4648 * too. */
4649 spec.t11_t12 = (510 + 100) * 10;
4650
4651 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4652 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4653
4654 /* Use the max of the register settings and vbt. If both are
4655 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004656#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004657 spec.field : \
4658 max(cur.field, vbt.field))
4659 assign_final(t1_t3);
4660 assign_final(t8);
4661 assign_final(t9);
4662 assign_final(t10);
4663 assign_final(t11_t12);
4664#undef assign_final
4665
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004666#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004667 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4668 intel_dp->backlight_on_delay = get_delay(t8);
4669 intel_dp->backlight_off_delay = get_delay(t9);
4670 intel_dp->panel_power_down_delay = get_delay(t10);
4671 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4672#undef get_delay
4673
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004674 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4675 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4676 intel_dp->panel_power_cycle_delay);
4677
4678 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4679 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004680}
4681
4682static void
4683intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004684 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004685{
4686 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004687 u32 pp_on, pp_off, pp_div, port_sel = 0;
4688 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4689 int pp_on_reg, pp_off_reg, pp_div_reg;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004690 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004691 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004692
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004693 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004694
4695 if (HAS_PCH_SPLIT(dev)) {
4696 pp_on_reg = PCH_PP_ON_DELAYS;
4697 pp_off_reg = PCH_PP_OFF_DELAYS;
4698 pp_div_reg = PCH_PP_DIVISOR;
4699 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004700 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4701
4702 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4703 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4704 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004705 }
4706
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004707 /*
4708 * And finally store the new values in the power sequencer. The
4709 * backlight delays are set to 1 because we do manual waits on them. For
4710 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4711 * we'll end up waiting for the backlight off delay twice: once when we
4712 * do the manual sleep, and once when we disable the panel and wait for
4713 * the PP_STATUS bit to become zero.
4714 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004715 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004716 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4717 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004718 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004719 /* Compute the divisor for the pp clock, simply match the Bspec
4720 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004721 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004722 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004723 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4724
4725 /* Haswell doesn't have any port selection bits for the panel
4726 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004727 if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004728 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004729 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004730 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004731 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004732 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004733 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004734 }
4735
Jesse Barnes453c5422013-03-28 09:55:41 -07004736 pp_on |= port_sel;
4737
4738 I915_WRITE(pp_on_reg, pp_on);
4739 I915_WRITE(pp_off_reg, pp_off);
4740 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004741
Daniel Vetter67a54562012-10-20 20:57:45 +02004742 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004743 I915_READ(pp_on_reg),
4744 I915_READ(pp_off_reg),
4745 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004746}
4747
Vandana Kannan96178ee2015-01-10 02:25:56 +05304748static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304749{
4750 struct drm_i915_private *dev_priv = dev->dev_private;
4751 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304752 struct intel_digital_port *dig_port = NULL;
4753 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02004754 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304755 struct intel_crtc *intel_crtc = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304756 u32 reg, val;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304757 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304758
4759 if (refresh_rate <= 0) {
4760 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4761 return;
4762 }
4763
Vandana Kannan96178ee2015-01-10 02:25:56 +05304764 if (intel_dp == NULL) {
4765 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304766 return;
4767 }
4768
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004769 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08004770 * FIXME: This needs proper synchronization with psr state for some
4771 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004772 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304773
Vandana Kannan96178ee2015-01-10 02:25:56 +05304774 dig_port = dp_to_dig_port(intel_dp);
4775 encoder = &dig_port->base;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304776 intel_crtc = encoder->new_crtc;
4777
4778 if (!intel_crtc) {
4779 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4780 return;
4781 }
4782
4783 config = &intel_crtc->config;
4784
Vandana Kannan96178ee2015-01-10 02:25:56 +05304785 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304786 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4787 return;
4788 }
4789
Vandana Kannan96178ee2015-01-10 02:25:56 +05304790 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
4791 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304792 index = DRRS_LOW_RR;
4793
Vandana Kannan96178ee2015-01-10 02:25:56 +05304794 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304795 DRM_DEBUG_KMS(
4796 "DRRS requested for previously set RR...ignoring\n");
4797 return;
4798 }
4799
4800 if (!intel_crtc->active) {
4801 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4802 return;
4803 }
4804
4805 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
4806 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
4807 val = I915_READ(reg);
4808 if (index > DRRS_HIGH_RR) {
4809 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Vandana Kannanf769cd22014-08-05 07:51:22 -07004810 intel_dp_set_m_n(intel_crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304811 } else {
4812 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4813 }
4814 I915_WRITE(reg, val);
4815 }
4816
4817 /*
4818 * mutex taken to ensure that there is no race between differnt
4819 * drrs calls trying to update refresh rate. This scenario may occur
4820 * in future when idleness detection based DRRS in kernel and
4821 * possible calls from user space to set differnt RR are made.
4822 */
4823
Vandana Kannan96178ee2015-01-10 02:25:56 +05304824 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304825
Vandana Kannan96178ee2015-01-10 02:25:56 +05304826 dev_priv->drrs.refresh_rate_type = index;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304827
Vandana Kannan96178ee2015-01-10 02:25:56 +05304828 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304829
4830 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4831}
4832
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304833static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05304834intel_dp_drrs_init(struct intel_connector *intel_connector,
4835 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304836{
4837 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05304838 struct drm_device *dev = connector->dev;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304839 struct drm_i915_private *dev_priv = dev->dev_private;
4840 struct drm_display_mode *downclock_mode = NULL;
4841
4842 if (INTEL_INFO(dev)->gen <= 6) {
4843 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
4844 return NULL;
4845 }
4846
4847 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004848 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304849 return NULL;
4850 }
4851
4852 downclock_mode = intel_find_panel_downclock
4853 (dev, fixed_mode, connector);
4854
4855 if (!downclock_mode) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004856 DRM_DEBUG_KMS("DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304857 return NULL;
4858 }
4859
Vandana Kannan96178ee2015-01-10 02:25:56 +05304860 mutex_init(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304861
Vandana Kannan96178ee2015-01-10 02:25:56 +05304862 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304863
Vandana Kannan96178ee2015-01-10 02:25:56 +05304864 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01004865 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304866 return downclock_mode;
4867}
4868
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004869static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004870 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004871{
4872 struct drm_connector *connector = &intel_connector->base;
4873 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004874 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4875 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004876 struct drm_i915_private *dev_priv = dev->dev_private;
4877 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304878 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004879 bool has_dpcd;
4880 struct drm_display_mode *scan;
4881 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02004882 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004883
Vandana Kannan96178ee2015-01-10 02:25:56 +05304884 dev_priv->drrs.type = DRRS_NOT_SUPPORTED;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304885
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004886 if (!is_edp(intel_dp))
4887 return true;
4888
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004889 pps_lock(intel_dp);
4890 intel_edp_panel_vdd_sanitize(intel_dp);
4891 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004892
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004893 /* Cache DPCD and EDID for edp. */
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004894 has_dpcd = intel_dp_get_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004895
4896 if (has_dpcd) {
4897 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
4898 dev_priv->no_aux_handshake =
4899 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
4900 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
4901 } else {
4902 /* if this fails, presume the device is a ghost */
4903 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004904 return false;
4905 }
4906
4907 /* We now know it's not a ghost, init power sequence regs. */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004908 pps_lock(intel_dp);
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004909 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004910 pps_unlock(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004911
Daniel Vetter060c8772014-03-21 23:22:35 +01004912 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02004913 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004914 if (edid) {
4915 if (drm_add_edid_modes(connector, edid)) {
4916 drm_mode_connector_update_edid_property(connector,
4917 edid);
4918 drm_edid_to_eld(connector, edid);
4919 } else {
4920 kfree(edid);
4921 edid = ERR_PTR(-EINVAL);
4922 }
4923 } else {
4924 edid = ERR_PTR(-ENOENT);
4925 }
4926 intel_connector->edid = edid;
4927
4928 /* prefer fixed mode from EDID if available */
4929 list_for_each_entry(scan, &connector->probed_modes, head) {
4930 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
4931 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304932 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304933 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004934 break;
4935 }
4936 }
4937
4938 /* fallback to VBT if available for eDP */
4939 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
4940 fixed_mode = drm_mode_duplicate(dev,
4941 dev_priv->vbt.lfp_lvds_vbt_mode);
4942 if (fixed_mode)
4943 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
4944 }
Daniel Vetter060c8772014-03-21 23:22:35 +01004945 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004946
Clint Taylor01527b32014-07-07 13:01:46 -07004947 if (IS_VALLEYVIEW(dev)) {
4948 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
4949 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02004950
4951 /*
4952 * Figure out the current pipe for the initial backlight setup.
4953 * If the current pipe isn't valid, try the PPS pipe, and if that
4954 * fails just assume pipe A.
4955 */
4956 if (IS_CHERRYVIEW(dev))
4957 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
4958 else
4959 pipe = PORT_TO_PIPE(intel_dp->DP);
4960
4961 if (pipe != PIPE_A && pipe != PIPE_B)
4962 pipe = intel_dp->pps_pipe;
4963
4964 if (pipe != PIPE_A && pipe != PIPE_B)
4965 pipe = PIPE_A;
4966
4967 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
4968 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07004969 }
4970
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304971 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula73580fb72014-08-12 17:11:41 +03004972 intel_connector->panel.backlight_power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02004973 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004974
4975 return true;
4976}
4977
Paulo Zanoni16c25532013-06-12 17:27:25 -03004978bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004979intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
4980 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004981{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004982 struct drm_connector *connector = &intel_connector->base;
4983 struct intel_dp *intel_dp = &intel_dig_port->dp;
4984 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4985 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004986 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02004987 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +02004988 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004989
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03004990 intel_dp->pps_pipe = INVALID_PIPE;
4991
Damien Lespiauec5b01d2014-01-21 13:35:39 +00004992 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00004993 if (INTEL_INFO(dev)->gen >= 9)
4994 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
4995 else if (IS_VALLEYVIEW(dev))
Damien Lespiauec5b01d2014-01-21 13:35:39 +00004996 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
4997 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4998 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
4999 else if (HAS_PCH_SPLIT(dev))
5000 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5001 else
5002 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
5003
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005004 if (INTEL_INFO(dev)->gen >= 9)
5005 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5006 else
5007 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005008
Daniel Vetter07679352012-09-06 22:15:42 +02005009 /* Preserve the current hw state. */
5010 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005011 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005012
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005013 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305014 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005015 else
5016 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005017
Imre Deakf7d24902013-05-08 13:14:05 +03005018 /*
5019 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5020 * for DP the encoder type can be set by the caller to
5021 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5022 */
5023 if (type == DRM_MODE_CONNECTOR_eDP)
5024 intel_encoder->type = INTEL_OUTPUT_EDP;
5025
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005026 /* eDP only on port B and/or C on vlv/chv */
5027 if (WARN_ON(IS_VALLEYVIEW(dev) && is_edp(intel_dp) &&
5028 port != PORT_B && port != PORT_C))
5029 return false;
5030
Imre Deake7281ea2013-05-08 13:14:08 +03005031 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5032 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5033 port_name(port));
5034
Adam Jacksonb3295302010-07-16 14:46:28 -04005035 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005036 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5037
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005038 connector->interlace_allowed = true;
5039 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005040
Daniel Vetter66a92782012-07-12 20:08:18 +02005041 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005042 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005043
Chris Wilsondf0e9242010-09-09 16:20:55 +01005044 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01005045 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005046
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005047 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005048 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5049 else
5050 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02005051 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005052
Jani Nikula0b998362014-03-14 16:51:17 +02005053 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005054 switch (port) {
5055 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005056 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005057 break;
5058 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005059 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005060 break;
5061 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005062 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005063 break;
5064 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005065 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005066 break;
5067 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005068 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005069 }
5070
Imre Deakdada1a92014-01-29 13:25:41 +02005071 if (is_edp(intel_dp)) {
Ville Syrjälä773538e82014-09-04 14:54:56 +03005072 pps_lock(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005073 intel_dp_init_panel_power_timestamps(intel_dp);
5074 if (IS_VALLEYVIEW(dev))
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005075 vlv_initial_power_sequencer_setup(intel_dp);
Ville Syrjälä1e74a322014-10-28 16:15:51 +02005076 else
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005077 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005078 pps_unlock(intel_dp);
Imre Deakdada1a92014-01-29 13:25:41 +02005079 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02005080
Jani Nikula9d1a1032014-03-14 16:51:15 +02005081 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10005082
Dave Airlie0e32b392014-05-02 14:02:48 +10005083 /* init MST on ports that can support it */
Damien Lespiauc86ea3d2014-12-12 14:26:58 +00005084 if (IS_HASWELL(dev) || IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Dave Airlie0e32b392014-05-02 14:02:48 +10005085 if (port == PORT_B || port == PORT_C || port == PORT_D) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005086 intel_dp_mst_encoder_init(intel_dig_port,
5087 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005088 }
5089 }
5090
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005091 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10005092 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005093 if (is_edp(intel_dp)) {
5094 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03005095 /*
5096 * vdd might still be enabled do to the delayed vdd off.
5097 * Make sure vdd is actually turned off here.
5098 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03005099 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01005100 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03005101 pps_unlock(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005102 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01005103 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005104 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03005105 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005106 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005107
Chris Wilsonf6849602010-09-19 09:29:33 +01005108 intel_dp_add_properties(intel_dp, connector);
5109
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005110 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5111 * 0xd. Failure to do so will result in spurious interrupts being
5112 * generated on the port when a cable is not attached.
5113 */
5114 if (IS_G4X(dev) && !IS_GM45(dev)) {
5115 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5116 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5117 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005118
5119 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005120}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005121
5122void
5123intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
5124{
Dave Airlie13cf5502014-06-18 11:29:35 +10005125 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005126 struct intel_digital_port *intel_dig_port;
5127 struct intel_encoder *intel_encoder;
5128 struct drm_encoder *encoder;
5129 struct intel_connector *intel_connector;
5130
Daniel Vetterb14c5672013-09-19 12:18:32 +02005131 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005132 if (!intel_dig_port)
5133 return;
5134
Daniel Vetterb14c5672013-09-19 12:18:32 +02005135 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005136 if (!intel_connector) {
5137 kfree(intel_dig_port);
5138 return;
5139 }
5140
5141 intel_encoder = &intel_dig_port->base;
5142 encoder = &intel_encoder->base;
5143
5144 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
5145 DRM_MODE_ENCODER_TMDS);
5146
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005147 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005148 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005149 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005150 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005151 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005152 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005153 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005154 intel_encoder->pre_enable = chv_pre_enable_dp;
5155 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005156 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005157 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005158 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005159 intel_encoder->pre_enable = vlv_pre_enable_dp;
5160 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005161 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005162 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005163 intel_encoder->pre_enable = g4x_pre_enable_dp;
5164 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005165 if (INTEL_INFO(dev)->gen >= 5)
5166 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005167 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005168
Paulo Zanoni174edf12012-10-26 19:05:50 -02005169 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005170 intel_dig_port->dp.output_reg = output_reg;
5171
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005172 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005173 if (IS_CHERRYVIEW(dev)) {
5174 if (port == PORT_D)
5175 intel_encoder->crtc_mask = 1 << 2;
5176 else
5177 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5178 } else {
5179 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5180 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005181 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005182 intel_encoder->hot_plug = intel_dp_hot_plug;
5183
Dave Airlie13cf5502014-06-18 11:29:35 +10005184 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
5185 dev_priv->hpd_irq_port[port] = intel_dig_port;
5186
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005187 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
5188 drm_encoder_cleanup(encoder);
5189 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005190 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03005191 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005192}
Dave Airlie0e32b392014-05-02 14:02:48 +10005193
5194void intel_dp_mst_suspend(struct drm_device *dev)
5195{
5196 struct drm_i915_private *dev_priv = dev->dev_private;
5197 int i;
5198
5199 /* disable MST */
5200 for (i = 0; i < I915_MAX_PORTS; i++) {
5201 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5202 if (!intel_dig_port)
5203 continue;
5204
5205 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5206 if (!intel_dig_port->dp.can_mst)
5207 continue;
5208 if (intel_dig_port->dp.is_mst)
5209 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
5210 }
5211 }
5212}
5213
5214void intel_dp_mst_resume(struct drm_device *dev)
5215{
5216 struct drm_i915_private *dev_priv = dev->dev_private;
5217 int i;
5218
5219 for (i = 0; i < I915_MAX_PORTS; i++) {
5220 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
5221 if (!intel_dig_port)
5222 continue;
5223 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
5224 int ret;
5225
5226 if (!intel_dig_port->dp.can_mst)
5227 continue;
5228
5229 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5230 if (ret != 0) {
5231 intel_dp_check_mst_status(&intel_dig_port->dp);
5232 }
5233 }
5234 }
5235}