blob: 4e1254813ee0c215a2bbf44ff8a922b6d3c985fd [file] [log] [blame]
Alan Coxda9091e2005-06-27 15:24:30 -07001
2/*
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +02003 * linux/drivers/ide/pci/it821x.c Version 0.10 Mar 10 2007
Alan Coxda9091e2005-06-27 15:24:30 -07004 *
5 * Copyright (C) 2004 Red Hat <alan@redhat.com>
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +02006 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
Alan Coxda9091e2005-06-27 15:24:30 -07007 *
8 * May be copied or modified under the terms of the GNU General Public License
9 * Based in part on the ITE vendor provided SCSI driver.
10 *
11 * Documentation available from
12 * http://www.ite.com.tw/pc/IT8212F_V04.pdf
13 * Some other documents are NDA.
14 *
15 * The ITE8212 isn't exactly a standard IDE controller. It has two
16 * modes. In pass through mode then it is an IDE controller. In its smart
17 * mode its actually quite a capable hardware raid controller disguised
18 * as an IDE controller. Smart mode only understands DMA read/write and
19 * identify, none of the fancier commands apply. The IT8211 is identical
20 * in other respects but lacks the raid mode.
21 *
22 * Errata:
23 * o Rev 0x10 also requires master/slave hold the same DMA timings and
24 * cannot do ATAPI MWDMA.
25 * o The identify data for raid volumes lacks CHS info (technically ok)
26 * but also fails to set the LBA28 and other bits. We fix these in
27 * the IDE probe quirk code.
28 * o If you write LBA48 sized I/O's (ie > 256 sector) in smart mode
29 * raid then the controller firmware dies
30 * o Smart mode without RAID doesn't clear all the necessary identify
31 * bits to reduce the command set to the one used
32 *
33 * This has a few impacts on the driver
34 * - In pass through mode we do all the work you would expect
35 * - In smart mode the clocking set up is done by the controller generally
36 * but we must watch the other limits and filter.
37 * - There are a few extra vendor commands that actually talk to the
38 * controller but only work PIO with no IRQ.
39 *
40 * Vendor areas of the identify block in smart mode are used for the
41 * timing and policy set up. Each HDD in raid mode also has a serial
42 * block on the disk. The hardware extra commands are get/set chip status,
43 * rebuild, get rebuild status.
44 *
45 * In Linux the driver supports pass through mode as if the device was
46 * just another IDE controller. If the smart mode is running then
47 * volumes are managed by the controller firmware and each IDE "disk"
48 * is a raid volume. Even more cute - the controller can do automated
49 * hotplug and rebuild.
50 *
51 * The pass through controller itself is a little demented. It has a
52 * flaw that it has a single set of PIO/MWDMA timings per channel so
53 * non UDMA devices restrict each others performance. It also has a
54 * single clock source per channel so mixed UDMA100/133 performance
55 * isn't perfect and we have to pick a clock. Thankfully none of this
56 * matters in smart mode. ATAPI DMA is not currently supported.
57 *
58 * It seems the smart mode is a win for RAID1/RAID10 but otherwise not.
59 *
60 * TODO
61 * - ATAPI UDMA is ok but not MWDMA it seems
62 * - RAID configuration ioctls
63 * - Move to libata once it grows up
64 */
65
Alan Coxda9091e2005-06-27 15:24:30 -070066#include <linux/types.h>
67#include <linux/module.h>
68#include <linux/pci.h>
69#include <linux/delay.h>
70#include <linux/hdreg.h>
71#include <linux/ide.h>
72#include <linux/init.h>
73
74#include <asm/io.h>
75
76struct it821x_dev
77{
78 unsigned int smart:1, /* Are we in smart raid mode */
79 timing10:1; /* Rev 0x10 */
80 u8 clock_mode; /* 0, ATA_50 or ATA_66 */
81 u8 want[2][2]; /* Mode/Pri log for master slave */
82 /* We need these for switching the clock when DMA goes on/off
83 The high byte is the 66Mhz timing */
84 u16 pio[2]; /* Cached PIO values */
85 u16 mwdma[2]; /* Cached MWDMA values */
86 u16 udma[2]; /* Cached UDMA values (per drive) */
87};
88
89#define ATA_66 0
90#define ATA_50 1
91#define ATA_ANY 2
92
93#define UDMA_OFF 0
94#define MWDMA_OFF 0
95
96/*
97 * We allow users to force the card into non raid mode without
98 * flashing the alternative BIOS. This is also neccessary right now
99 * for embedded platforms that cannot run a PC BIOS but are using this
100 * device.
101 */
102
103static int it8212_noraid;
104
105/**
106 * it821x_program - program the PIO/MWDMA registers
107 * @drive: drive to tune
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200108 * @timing: timing info
Alan Coxda9091e2005-06-27 15:24:30 -0700109 *
110 * Program the PIO/MWDMA timing for this channel according to the
111 * current clock.
112 */
113
114static void it821x_program(ide_drive_t *drive, u16 timing)
115{
116 ide_hwif_t *hwif = drive->hwif;
117 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
118 int channel = hwif->channel;
119 u8 conf;
120
121 /* Program PIO/MWDMA timing bits */
122 if(itdev->clock_mode == ATA_66)
123 conf = timing >> 8;
124 else
125 conf = timing & 0xFF;
126 pci_write_config_byte(hwif->pci_dev, 0x54 + 4 * channel, conf);
127}
128
129/**
130 * it821x_program_udma - program the UDMA registers
131 * @drive: drive to tune
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200132 * @timing: timing info
Alan Coxda9091e2005-06-27 15:24:30 -0700133 *
134 * Program the UDMA timing for this drive according to the
135 * current clock.
136 */
137
138static void it821x_program_udma(ide_drive_t *drive, u16 timing)
139{
140 ide_hwif_t *hwif = drive->hwif;
141 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
142 int channel = hwif->channel;
143 int unit = drive->select.b.unit;
144 u8 conf;
145
146 /* Program UDMA timing bits */
147 if(itdev->clock_mode == ATA_66)
148 conf = timing >> 8;
149 else
150 conf = timing & 0xFF;
151 if(itdev->timing10 == 0)
152 pci_write_config_byte(hwif->pci_dev, 0x56 + 4 * channel + unit, conf);
153 else {
154 pci_write_config_byte(hwif->pci_dev, 0x56 + 4 * channel, conf);
155 pci_write_config_byte(hwif->pci_dev, 0x56 + 4 * channel + 1, conf);
156 }
157}
158
Alan Coxda9091e2005-06-27 15:24:30 -0700159/**
160 * it821x_clock_strategy
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200161 * @drive: drive to set up
Alan Coxda9091e2005-06-27 15:24:30 -0700162 *
163 * Select between the 50 and 66Mhz base clocks to get the best
164 * results for this interface.
165 */
166
167static void it821x_clock_strategy(ide_drive_t *drive)
168{
169 ide_hwif_t *hwif = drive->hwif;
170 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
171
172 u8 unit = drive->select.b.unit;
173 ide_drive_t *pair = &hwif->drives[1-unit];
174
175 int clock, altclock;
176 u8 v;
177 int sel = 0;
178
179 if(itdev->want[0][0] > itdev->want[1][0]) {
180 clock = itdev->want[0][1];
181 altclock = itdev->want[1][1];
182 } else {
183 clock = itdev->want[1][1];
184 altclock = itdev->want[0][1];
185 }
186
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200187 /*
188 * if both clocks can be used for the mode with the higher priority
189 * use the clock needed by the mode with the lower priority
190 */
191 if (clock == ATA_ANY)
Alan Coxda9091e2005-06-27 15:24:30 -0700192 clock = altclock;
193
194 /* Nobody cares - keep the same clock */
195 if(clock == ATA_ANY)
196 return;
197 /* No change */
198 if(clock == itdev->clock_mode)
199 return;
200
201 /* Load this into the controller ? */
202 if(clock == ATA_66)
203 itdev->clock_mode = ATA_66;
204 else {
205 itdev->clock_mode = ATA_50;
206 sel = 1;
207 }
208 pci_read_config_byte(hwif->pci_dev, 0x50, &v);
209 v &= ~(1 << (1 + hwif->channel));
210 v |= sel << (1 + hwif->channel);
211 pci_write_config_byte(hwif->pci_dev, 0x50, v);
212
213 /*
214 * Reprogram the UDMA/PIO of the pair drive for the switch
215 * MWDMA will be dealt with by the dma switcher
216 */
217 if(pair && itdev->udma[1-unit] != UDMA_OFF) {
218 it821x_program_udma(pair, itdev->udma[1-unit]);
219 it821x_program(pair, itdev->pio[1-unit]);
220 }
221 /*
222 * Reprogram the UDMA/PIO of our drive for the switch.
223 * MWDMA will be dealt with by the dma switcher
224 */
225 if(itdev->udma[unit] != UDMA_OFF) {
226 it821x_program_udma(drive, itdev->udma[unit]);
227 it821x_program(drive, itdev->pio[unit]);
228 }
229}
230
231/**
232 * it821x_ratemask - Compute available modes
233 * @drive: IDE drive
234 *
235 * Compute the available speeds for the devices on the interface. This
236 * is all modes to ATA133 clipped by drive cable setup.
237 */
238
239static u8 it821x_ratemask (ide_drive_t *drive)
240{
241 u8 mode = 4;
242 if (!eighty_ninty_three(drive))
243 mode = min(mode, (u8)1);
244 return mode;
245}
246
247/**
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200248 * it821x_tunepio - tune a drive
Alan Coxda9091e2005-06-27 15:24:30 -0700249 * @drive: drive to tune
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200250 * @pio: the desired PIO mode
Alan Coxda9091e2005-06-27 15:24:30 -0700251 *
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200252 * Try to tune the drive/host to the desired PIO mode taking into
253 * the consideration the maximum PIO mode supported by the other
254 * device on the cable.
Alan Coxda9091e2005-06-27 15:24:30 -0700255 */
256
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200257static int it821x_tunepio(ide_drive_t *drive, u8 set_pio)
Alan Coxda9091e2005-06-27 15:24:30 -0700258{
259 ide_hwif_t *hwif = drive->hwif;
260 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
261 int unit = drive->select.b.unit;
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200262 ide_drive_t *pair = &hwif->drives[1 - unit];
Alan Coxda9091e2005-06-27 15:24:30 -0700263
264 /* Spec says 89 ref driver uses 88 */
265 static u16 pio[] = { 0xAA88, 0xA382, 0xA181, 0x3332, 0x3121 };
266 static u8 pio_want[] = { ATA_66, ATA_66, ATA_66, ATA_66, ATA_ANY };
267
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200268 /*
269 * Compute the best PIO mode we can for a given device. We must
270 * pick a speed that does not cause problems with the other device
271 * on the cable.
272 */
273 if (pair) {
274 u8 pair_pio = ide_get_best_pio_mode(pair, 255, 4, NULL);
275 /* trim PIO to the slowest of the master/slave */
276 if (pair_pio < set_pio)
277 set_pio = pair_pio;
278 }
279
280 if (itdev->smart)
281 goto set_drive_speed;
Alan Coxda9091e2005-06-27 15:24:30 -0700282
283 /* We prefer 66Mhz clock for PIO 0-3, don't care for PIO4 */
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200284 itdev->want[unit][1] = pio_want[set_pio];
Alan Coxda9091e2005-06-27 15:24:30 -0700285 itdev->want[unit][0] = 1; /* PIO is lowest priority */
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200286 itdev->pio[unit] = pio[set_pio];
Alan Coxda9091e2005-06-27 15:24:30 -0700287 it821x_clock_strategy(drive);
288 it821x_program(drive, itdev->pio[unit]);
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200289
290set_drive_speed:
291 return ide_config_drive_speed(drive, XFER_PIO_0 + set_pio);
292}
293
294static void it821x_tuneproc(ide_drive_t *drive, u8 pio)
295{
296 pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
297 (void)it821x_tunepio(drive, pio);
Alan Coxda9091e2005-06-27 15:24:30 -0700298}
299
300/**
301 * it821x_tune_mwdma - tune a channel for MWDMA
302 * @drive: drive to set up
303 * @mode_wanted: the target operating mode
304 *
305 * Load the timing settings for this device mode into the
306 * controller when doing MWDMA in pass through mode. The caller
307 * must manage the whole lack of per device MWDMA/PIO timings and
308 * the shared MWDMA/PIO timing register.
309 */
310
311static void it821x_tune_mwdma (ide_drive_t *drive, byte mode_wanted)
312{
313 ide_hwif_t *hwif = drive->hwif;
314 struct it821x_dev *itdev = (void *)ide_get_hwifdata(hwif);
315 int unit = drive->select.b.unit;
316 int channel = hwif->channel;
317 u8 conf;
318
319 static u16 dma[] = { 0x8866, 0x3222, 0x3121 };
320 static u8 mwdma_want[] = { ATA_ANY, ATA_66, ATA_ANY };
321
322 itdev->want[unit][1] = mwdma_want[mode_wanted];
323 itdev->want[unit][0] = 2; /* MWDMA is low priority */
324 itdev->mwdma[unit] = dma[mode_wanted];
325 itdev->udma[unit] = UDMA_OFF;
326
327 /* UDMA bits off - Revision 0x10 do them in pairs */
328 pci_read_config_byte(hwif->pci_dev, 0x50, &conf);
329 if(itdev->timing10)
330 conf |= channel ? 0x60: 0x18;
331 else
332 conf |= 1 << (3 + 2 * channel + unit);
333 pci_write_config_byte(hwif->pci_dev, 0x50, conf);
334
335 it821x_clock_strategy(drive);
336 /* FIXME: do we need to program this ? */
337 /* it821x_program(drive, itdev->mwdma[unit]); */
338}
339
340/**
341 * it821x_tune_udma - tune a channel for UDMA
342 * @drive: drive to set up
343 * @mode_wanted: the target operating mode
344 *
345 * Load the timing settings for this device mode into the
346 * controller when doing UDMA modes in pass through.
347 */
348
349static void it821x_tune_udma (ide_drive_t *drive, byte mode_wanted)
350{
351 ide_hwif_t *hwif = drive->hwif;
352 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
353 int unit = drive->select.b.unit;
354 int channel = hwif->channel;
355 u8 conf;
356
357 static u16 udma[] = { 0x4433, 0x4231, 0x3121, 0x2121, 0x1111, 0x2211, 0x1111 };
358 static u8 udma_want[] = { ATA_ANY, ATA_50, ATA_ANY, ATA_66, ATA_66, ATA_50, ATA_66 };
359
360 itdev->want[unit][1] = udma_want[mode_wanted];
361 itdev->want[unit][0] = 3; /* UDMA is high priority */
362 itdev->mwdma[unit] = MWDMA_OFF;
363 itdev->udma[unit] = udma[mode_wanted];
364 if(mode_wanted >= 5)
365 itdev->udma[unit] |= 0x8080; /* UDMA 5/6 select on */
366
367 /* UDMA on. Again revision 0x10 must do the pair */
368 pci_read_config_byte(hwif->pci_dev, 0x50, &conf);
369 if(itdev->timing10)
370 conf &= channel ? 0x9F: 0xE7;
371 else
372 conf &= ~ (1 << (3 + 2 * channel + unit));
373 pci_write_config_byte(hwif->pci_dev, 0x50, conf);
374
375 it821x_clock_strategy(drive);
376 it821x_program_udma(drive, itdev->udma[unit]);
377
378}
379
380/**
Alan Coxda9091e2005-06-27 15:24:30 -0700381 * it821x_dma_read - DMA hook
382 * @drive: drive for DMA
383 *
384 * The IT821x has a single timing register for MWDMA and for PIO
385 * operations. As we flip back and forth we have to reload the
386 * clock. In addition the rev 0x10 device only works if the same
387 * timing value is loaded into the master and slave UDMA clock
388 * so we must also reload that.
389 *
390 * FIXME: we could figure out in advance if we need to do reloads
391 */
392
393static void it821x_dma_start(ide_drive_t *drive)
394{
395 ide_hwif_t *hwif = drive->hwif;
396 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
397 int unit = drive->select.b.unit;
398 if(itdev->mwdma[unit] != MWDMA_OFF)
399 it821x_program(drive, itdev->mwdma[unit]);
400 else if(itdev->udma[unit] != UDMA_OFF && itdev->timing10)
401 it821x_program_udma(drive, itdev->udma[unit]);
402 ide_dma_start(drive);
403}
404
405/**
406 * it821x_dma_write - DMA hook
407 * @drive: drive for DMA stop
408 *
409 * The IT821x has a single timing register for MWDMA and for PIO
410 * operations. As we flip back and forth we have to reload the
411 * clock.
412 */
413
414static int it821x_dma_end(ide_drive_t *drive)
415{
416 ide_hwif_t *hwif = drive->hwif;
417 int unit = drive->select.b.unit;
418 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
419 int ret = __ide_dma_end(drive);
420 if(itdev->mwdma[unit] != MWDMA_OFF)
421 it821x_program(drive, itdev->pio[unit]);
422 return ret;
423}
424
425
426/**
427 * it821x_tune_chipset - set controller timings
428 * @drive: Drive to set up
429 * @xferspeed: speed we want to achieve
430 *
431 * Tune the ITE chipset for the desired mode. If we can't achieve
432 * the desired mode then tune for a lower one, but ultimately
433 * make the thing work.
434 */
435
436static int it821x_tune_chipset (ide_drive_t *drive, byte xferspeed)
437{
438
439 ide_hwif_t *hwif = drive->hwif;
440 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
441 u8 speed = ide_rate_filter(it821x_ratemask(drive), xferspeed);
442
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200443 switch (speed) {
444 case XFER_PIO_4:
445 case XFER_PIO_3:
446 case XFER_PIO_2:
447 case XFER_PIO_1:
448 case XFER_PIO_0:
449 return it821x_tunepio(drive, speed - XFER_PIO_0);
450 }
451
452 if (itdev->smart == 0) {
453 switch (speed) {
Alan Coxda9091e2005-06-27 15:24:30 -0700454 /* MWDMA tuning is really hard because our MWDMA and PIO
455 timings are kept in the same place. We can switch in the
456 host dma on/off callbacks */
457 case XFER_MW_DMA_2:
458 case XFER_MW_DMA_1:
459 case XFER_MW_DMA_0:
460 it821x_tune_mwdma(drive, (speed - XFER_MW_DMA_0));
461 break;
462 case XFER_UDMA_6:
463 case XFER_UDMA_5:
464 case XFER_UDMA_4:
465 case XFER_UDMA_3:
466 case XFER_UDMA_2:
467 case XFER_UDMA_1:
468 case XFER_UDMA_0:
469 it821x_tune_udma(drive, (speed - XFER_UDMA_0));
470 break;
471 default:
472 return 1;
473 }
474 }
475 /*
476 * In smart mode the clocking is done by the host controller
477 * snooping the mode we picked. The rest of it is not our problem
478 */
479 return ide_config_drive_speed(drive, speed);
480}
481
482/**
483 * config_chipset_for_dma - configure for DMA
484 * @drive: drive to configure
485 *
486 * Called by the IDE layer when it wants the timings set up.
487 */
488
489static int config_chipset_for_dma (ide_drive_t *drive)
490{
491 u8 speed = ide_dma_speed(drive, it821x_ratemask(drive));
492
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200493 if (speed == 0)
494 return 0;
Jens Axboe71ef51c2006-07-28 09:02:17 +0200495
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200496 it821x_tune_chipset(drive, speed);
Jens Axboe71ef51c2006-07-28 09:02:17 +0200497
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200498 return ide_dma_enable(drive);
Alan Coxda9091e2005-06-27 15:24:30 -0700499}
500
501/**
502 * it821x_configure_drive_for_dma - set up for DMA transfers
503 * @drive: drive we are going to set up
504 *
505 * Set up the drive for DMA, tune the controller and drive as
506 * required. If the drive isn't suitable for DMA or we hit
507 * other problems then we will drop down to PIO and set up
508 * PIO appropriately
509 */
510
511static int it821x_config_drive_for_dma (ide_drive_t *drive)
512{
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100513 if (ide_use_dma(drive) && config_chipset_for_dma(drive))
514 return 0;
Alan Coxda9091e2005-06-27 15:24:30 -0700515
Bartlomiej Zolnierkiewicz0e9b4e52007-05-05 22:03:50 +0200516 it821x_tuneproc(drive, 255);
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100517
518 return -1;
Alan Coxda9091e2005-06-27 15:24:30 -0700519}
520
521/**
522 * ata66_it821x - check for 80 pin cable
523 * @hwif: interface to check
524 *
525 * Check for the presence of an ATA66 capable cable on the
526 * interface. Problematic as it seems some cards don't have
527 * the needed logic onboard.
528 */
529
530static unsigned int __devinit ata66_it821x(ide_hwif_t *hwif)
531{
532 /* The reference driver also only does disk side */
533 return 1;
534}
535
536/**
537 * it821x_fixup - post init callback
538 * @hwif: interface
539 *
540 * This callback is run after the drives have been probed but
541 * before anything gets attached. It allows drivers to do any
542 * final tuning that is needed, or fixups to work around bugs.
543 */
544
545static void __devinit it821x_fixups(ide_hwif_t *hwif)
546{
547 struct it821x_dev *itdev = ide_get_hwifdata(hwif);
548 int i;
549
550 if(!itdev->smart) {
551 /*
552 * If we are in pass through mode then not much
553 * needs to be done, but we do bother to clear the
554 * IRQ mask as we may well be in PIO (eg rev 0x10)
555 * for now and we know unmasking is safe on this chipset.
556 */
557 for (i = 0; i < 2; i++) {
558 ide_drive_t *drive = &hwif->drives[i];
559 if(drive->present)
560 drive->unmask = 1;
561 }
562 return;
563 }
564 /*
565 * Perform fixups on smart mode. We need to "lose" some
566 * capabilities the firmware lacks but does not filter, and
567 * also patch up some capability bits that it forgets to set
568 * in RAID mode.
569 */
570
571 for(i = 0; i < 2; i++) {
572 ide_drive_t *drive = &hwif->drives[i];
573 struct hd_driveid *id;
574 u16 *idbits;
575
576 if(!drive->present)
577 continue;
578 id = drive->id;
579 idbits = (u16 *)drive->id;
580
581 /* Check for RAID v native */
582 if(strstr(id->model, "Integrated Technology Express")) {
583 /* In raid mode the ident block is slightly buggy
584 We need to set the bits so that the IDE layer knows
585 LBA28. LBA48 and DMA ar valid */
586 id->capability |= 3; /* LBA28, DMA */
587 id->command_set_2 |= 0x0400; /* LBA48 valid */
588 id->cfs_enable_2 |= 0x0400; /* LBA48 on */
589 /* Reporting logic */
590 printk(KERN_INFO "%s: IT8212 %sRAID %d volume",
591 drive->name,
592 idbits[147] ? "Bootable ":"",
593 idbits[129]);
594 if(idbits[129] != 1)
595 printk("(%dK stripe)", idbits[146]);
596 printk(".\n");
597 /* Now the core code will have wrongly decided no DMA
598 so we need to fix this */
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +0100599 hwif->dma_off_quietly(drive);
Alan Coxda9091e2005-06-27 15:24:30 -0700600#ifdef CONFIG_IDEDMA_ONLYDISK
601 if (drive->media == ide_disk)
602#endif
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100603 ide_set_dma(drive);
Alan Coxda9091e2005-06-27 15:24:30 -0700604 } else {
605 /* Non RAID volume. Fixups to stop the core code
606 doing unsupported things */
607 id->field_valid &= 1;
608 id->queue_depth = 0;
609 id->command_set_1 = 0;
610 id->command_set_2 &= 0xC400;
611 id->cfsse &= 0xC000;
612 id->cfs_enable_1 = 0;
613 id->cfs_enable_2 &= 0xC400;
614 id->csf_default &= 0xC000;
615 id->word127 = 0;
616 id->dlf = 0;
617 id->csfo = 0;
618 id->cfa_power = 0;
619 printk(KERN_INFO "%s: Performing identify fixups.\n",
620 drive->name);
621 }
622 }
623
624}
625
626/**
627 * init_hwif_it821x - set up hwif structs
628 * @hwif: interface to set up
629 *
630 * We do the basic set up of the interface structure. The IT8212
631 * requires several custom handlers so we override the default
632 * ide DMA handlers appropriately
633 */
634
635static void __devinit init_hwif_it821x(ide_hwif_t *hwif)
636{
Deepak Saxenaf5e3c2f2005-11-07 01:01:25 -0800637 struct it821x_dev *idev = kzalloc(sizeof(struct it821x_dev), GFP_KERNEL);
Alan Coxda9091e2005-06-27 15:24:30 -0700638 u8 conf;
639
640 if(idev == NULL) {
641 printk(KERN_ERR "it821x: out of memory, falling back to legacy behaviour.\n");
642 goto fallback;
643 }
Alan Coxda9091e2005-06-27 15:24:30 -0700644 ide_set_hwifdata(hwif, idev);
645
Alan Coxfaab17b2006-07-01 04:36:34 -0700646 hwif->atapi_dma = 1;
647
Alan Coxda9091e2005-06-27 15:24:30 -0700648 pci_read_config_byte(hwif->pci_dev, 0x50, &conf);
649 if(conf & 1) {
650 idev->smart = 1;
651 hwif->atapi_dma = 0;
652 /* Long I/O's although allowed in LBA48 space cause the
653 onboard firmware to enter the twighlight zone */
654 hwif->rqsize = 256;
655 }
656
657 /* Pull the current clocks from 0x50 also */
658 if (conf & (1 << (1 + hwif->channel)))
659 idev->clock_mode = ATA_50;
660 else
661 idev->clock_mode = ATA_66;
662
663 idev->want[0][1] = ATA_ANY;
664 idev->want[1][1] = ATA_ANY;
665
666 /*
667 * Not in the docs but according to the reference driver
668 * this is neccessary.
669 */
670
671 pci_read_config_byte(hwif->pci_dev, 0x08, &conf);
672 if(conf == 0x10) {
673 idev->timing10 = 1;
674 hwif->atapi_dma = 0;
675 if(!idev->smart)
676 printk(KERN_WARNING "it821x: Revision 0x10, workarounds activated.\n");
677 }
678
679 hwif->speedproc = &it821x_tune_chipset;
680 hwif->tuneproc = &it821x_tuneproc;
681
682 /* MWDMA/PIO clock switching for pass through mode */
683 if(!idev->smart) {
684 hwif->dma_start = &it821x_dma_start;
685 hwif->ide_dma_end = &it821x_dma_end;
686 }
687
688 hwif->drives[0].autotune = 1;
689 hwif->drives[1].autotune = 1;
690
691 if (!hwif->dma_base)
692 goto fallback;
693
694 hwif->ultra_mask = 0x7f;
695 hwif->mwdma_mask = 0x07;
696 hwif->swdma_mask = 0x07;
697
698 hwif->ide_dma_check = &it821x_config_drive_for_dma;
699 if (!(hwif->udma_four))
700 hwif->udma_four = ata66_it821x(hwif);
701
702 /*
703 * The BIOS often doesn't set up DMA on this controller
704 * so we always do it.
705 */
706
707 hwif->autodma = 1;
708 hwif->drives[0].autodma = hwif->autodma;
709 hwif->drives[1].autodma = hwif->autodma;
710 return;
711fallback:
712 hwif->autodma = 0;
713 return;
714}
715
716static void __devinit it8212_disable_raid(struct pci_dev *dev)
717{
718 /* Reset local CPU, and set BIOS not ready */
719 pci_write_config_byte(dev, 0x5E, 0x01);
720
721 /* Set to bypass mode, and reset PCI bus */
722 pci_write_config_byte(dev, 0x50, 0x00);
723 pci_write_config_word(dev, PCI_COMMAND,
724 PCI_COMMAND_PARITY | PCI_COMMAND_IO |
725 PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
726 pci_write_config_word(dev, 0x40, 0xA0F3);
727
728 pci_write_config_dword(dev,0x4C, 0x02040204);
729 pci_write_config_byte(dev, 0x42, 0x36);
Alan Cox0c866b52006-02-03 03:04:58 -0800730 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x20);
Alan Coxda9091e2005-06-27 15:24:30 -0700731}
732
733static unsigned int __devinit init_chipset_it821x(struct pci_dev *dev, const char *name)
734{
735 u8 conf;
736 static char *mode[2] = { "pass through", "smart" };
737
738 /* Force the card into bypass mode if so requested */
739 if (it8212_noraid) {
740 printk(KERN_INFO "it8212: forcing bypass mode.\n");
741 it8212_disable_raid(dev);
742 }
743 pci_read_config_byte(dev, 0x50, &conf);
744 printk(KERN_INFO "it821x: controller in %s mode.\n", mode[conf & 1]);
745 return 0;
746}
747
748
749#define DECLARE_ITE_DEV(name_str) \
750 { \
751 .name = name_str, \
752 .init_chipset = init_chipset_it821x, \
753 .init_hwif = init_hwif_it821x, \
754 .channels = 2, \
755 .autodma = AUTODMA, \
756 .bootable = ON_BOARD, \
757 .fixup = it821x_fixups \
758 }
759
760static ide_pci_device_t it821x_chipsets[] __devinitdata = {
761 /* 0 */ DECLARE_ITE_DEV("IT8212"),
762};
763
764/**
765 * it821x_init_one - pci layer discovery entry
766 * @dev: PCI device
767 * @id: ident table entry
768 *
769 * Called by the PCI code when it finds an ITE821x controller.
770 * We then use the IDE PCI generic helper to do most of the work.
771 */
772
773static int __devinit it821x_init_one(struct pci_dev *dev, const struct pci_device_id *id)
774{
775 ide_setup_pci_device(dev, &it821x_chipsets[id->driver_data]);
776 return 0;
777}
778
779static struct pci_device_id it821x_pci_tbl[] = {
780 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8211, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
781 { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8212, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
782 { 0, },
783};
784
785MODULE_DEVICE_TABLE(pci, it821x_pci_tbl);
786
787static struct pci_driver driver = {
788 .name = "ITE821x IDE",
789 .id_table = it821x_pci_tbl,
790 .probe = it821x_init_one,
791};
792
793static int __init it821x_ide_init(void)
794{
795 return ide_pci_register_driver(&driver);
796}
797
798module_init(it821x_ide_init);
799
800module_param_named(noraid, it8212_noraid, int, S_IRUGO);
801MODULE_PARM_DESC(it8212_noraid, "Force card into bypass mode");
802
803MODULE_AUTHOR("Alan Cox");
804MODULE_DESCRIPTION("PCI driver module for the ITE 821x");
805MODULE_LICENSE("GPL");