blob: fced6acc74ee31c75e44ba2243d377cf19c01db6 [file] [log] [blame]
Paul Fulghum705b6c72006-01-08 01:02:06 -08001/*
Paul Fulghum705b6c72006-01-08 01:02:06 -08002 * Device driver for Microgate SyncLink GT serial adapters.
3 *
4 * written by Paul Fulghum for Microgate Corporation
5 * paulkf@microgate.com
6 *
7 * Microgate and SyncLink are trademarks of Microgate Corporation
8 *
9 * This code is released under the GNU General Public License (GPL)
10 *
11 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
12 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
13 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
14 * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
15 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
16 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
17 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
18 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
19 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
20 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
21 * OF THE POSSIBILITY OF SUCH DAMAGE.
22 */
23
24/*
25 * DEBUG OUTPUT DEFINITIONS
26 *
27 * uncomment lines below to enable specific types of debug output
28 *
29 * DBGINFO information - most verbose output
30 * DBGERR serious errors
31 * DBGBH bottom half service routine debugging
32 * DBGISR interrupt service routine debugging
33 * DBGDATA output receive and transmit data
34 * DBGTBUF output transmit DMA buffers and registers
35 * DBGRBUF output receive DMA buffers and registers
36 */
37
38#define DBGINFO(fmt) if (debug_level >= DEBUG_LEVEL_INFO) printk fmt
39#define DBGERR(fmt) if (debug_level >= DEBUG_LEVEL_ERROR) printk fmt
40#define DBGBH(fmt) if (debug_level >= DEBUG_LEVEL_BH) printk fmt
41#define DBGISR(fmt) if (debug_level >= DEBUG_LEVEL_ISR) printk fmt
42#define DBGDATA(info, buf, size, label) if (debug_level >= DEBUG_LEVEL_DATA) trace_block((info), (buf), (size), (label))
Alan Coxf6025012010-06-01 22:52:46 +020043/*#define DBGTBUF(info) dump_tbufs(info)*/
44/*#define DBGRBUF(info) dump_rbufs(info)*/
Paul Fulghum705b6c72006-01-08 01:02:06 -080045
46
Paul Fulghum705b6c72006-01-08 01:02:06 -080047#include <linux/module.h>
Paul Fulghum705b6c72006-01-08 01:02:06 -080048#include <linux/errno.h>
49#include <linux/signal.h>
50#include <linux/sched.h>
51#include <linux/timer.h>
52#include <linux/interrupt.h>
53#include <linux/pci.h>
54#include <linux/tty.h>
55#include <linux/tty_flip.h>
56#include <linux/serial.h>
57#include <linux/major.h>
58#include <linux/string.h>
59#include <linux/fcntl.h>
60#include <linux/ptrace.h>
61#include <linux/ioport.h>
62#include <linux/mm.h>
Alexey Dobriyana18c56e2009-03-31 15:19:19 -070063#include <linux/seq_file.h>
Paul Fulghum705b6c72006-01-08 01:02:06 -080064#include <linux/slab.h>
65#include <linux/netdevice.h>
66#include <linux/vmalloc.h>
67#include <linux/init.h>
68#include <linux/delay.h>
69#include <linux/ioctl.h>
70#include <linux/termios.h>
71#include <linux/bitops.h>
72#include <linux/workqueue.h>
73#include <linux/hdlc.h>
Robert P. J. Day3dd12472008-02-06 01:37:17 -080074#include <linux/synclink.h>
Paul Fulghum705b6c72006-01-08 01:02:06 -080075
Paul Fulghum705b6c72006-01-08 01:02:06 -080076#include <asm/io.h>
77#include <asm/irq.h>
78#include <asm/dma.h>
79#include <asm/types.h>
80#include <asm/uaccess.h>
81
Paul Fulghumaf69c7f2006-12-06 20:40:24 -080082#if defined(CONFIG_HDLC) || (defined(CONFIG_HDLC_MODULE) && defined(CONFIG_SYNCLINK_GT_MODULE))
83#define SYNCLINK_GENERIC_HDLC 1
84#else
85#define SYNCLINK_GENERIC_HDLC 0
Paul Fulghum705b6c72006-01-08 01:02:06 -080086#endif
87
88/*
89 * module identification
90 */
91static char *driver_name = "SyncLink GT";
Paul Fulghum705b6c72006-01-08 01:02:06 -080092static char *tty_driver_name = "synclink_gt";
93static char *tty_dev_prefix = "ttySLG";
94MODULE_LICENSE("GPL");
95#define MGSL_MAGIC 0x5401
Paul Fulghuma077c1a2006-09-30 23:27:46 -070096#define MAX_DEVICES 32
Paul Fulghum705b6c72006-01-08 01:02:06 -080097
98static struct pci_device_id pci_table[] = {
99 {PCI_VENDOR_ID_MICROGATE, SYNCLINK_GT_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
Paul Fulghum6f84be82006-06-25 05:49:22 -0700100 {PCI_VENDOR_ID_MICROGATE, SYNCLINK_GT2_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
Paul Fulghum705b6c72006-01-08 01:02:06 -0800101 {PCI_VENDOR_ID_MICROGATE, SYNCLINK_GT4_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
102 {PCI_VENDOR_ID_MICROGATE, SYNCLINK_AC_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID,},
103 {0,}, /* terminate list */
104};
105MODULE_DEVICE_TABLE(pci, pci_table);
106
107static int init_one(struct pci_dev *dev,const struct pci_device_id *ent);
108static void remove_one(struct pci_dev *dev);
109static struct pci_driver pci_driver = {
110 .name = "synclink_gt",
111 .id_table = pci_table,
112 .probe = init_one,
Bill Pemberton91116cb2012-11-19 13:21:06 -0500113 .remove = remove_one,
Paul Fulghum705b6c72006-01-08 01:02:06 -0800114};
115
Joe Perches0fab6de2008-04-28 02:14:02 -0700116static bool pci_registered;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800117
118/*
119 * module configuration and status
120 */
121static struct slgt_info *slgt_device_list;
122static int slgt_device_count;
123
124static int ttymajor;
125static int debug_level;
126static int maxframe[MAX_DEVICES];
Paul Fulghum705b6c72006-01-08 01:02:06 -0800127
128module_param(ttymajor, int, 0);
129module_param(debug_level, int, 0);
130module_param_array(maxframe, int, NULL, 0);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800131
132MODULE_PARM_DESC(ttymajor, "TTY major device number override: 0=auto assigned");
133MODULE_PARM_DESC(debug_level, "Debug syslog output: 0=disabled, 1 to 5=increasing detail");
134MODULE_PARM_DESC(maxframe, "Maximum frame size used by device (4096 to 65535)");
Paul Fulghum705b6c72006-01-08 01:02:06 -0800135
136/*
137 * tty support and callbacks
138 */
Paul Fulghum705b6c72006-01-08 01:02:06 -0800139static struct tty_driver *serial_driver;
140
141static int open(struct tty_struct *tty, struct file * filp);
142static void close(struct tty_struct *tty, struct file * filp);
143static void hangup(struct tty_struct *tty);
Alan Cox606d0992006-12-08 02:38:45 -0800144static void set_termios(struct tty_struct *tty, struct ktermios *old_termios);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800145
146static int write(struct tty_struct *tty, const unsigned char *buf, int count);
Alan Cox55da7782008-04-30 00:54:07 -0700147static int put_char(struct tty_struct *tty, unsigned char ch);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800148static void send_xchar(struct tty_struct *tty, char ch);
149static void wait_until_sent(struct tty_struct *tty, int timeout);
150static int write_room(struct tty_struct *tty);
151static void flush_chars(struct tty_struct *tty);
152static void flush_buffer(struct tty_struct *tty);
153static void tx_hold(struct tty_struct *tty);
154static void tx_release(struct tty_struct *tty);
155
Alan Cox6caa76b2011-02-14 16:27:22 +0000156static int ioctl(struct tty_struct *tty, unsigned int cmd, unsigned long arg);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800157static int chars_in_buffer(struct tty_struct *tty);
158static void throttle(struct tty_struct * tty);
159static void unthrottle(struct tty_struct * tty);
Alan Cox9e989662008-07-22 11:18:03 +0100160static int set_break(struct tty_struct *tty, int break_state);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800161
162/*
163 * generic HDLC support and callbacks
164 */
Paul Fulghumaf69c7f2006-12-06 20:40:24 -0800165#if SYNCLINK_GENERIC_HDLC
Paul Fulghum705b6c72006-01-08 01:02:06 -0800166#define dev_to_port(D) (dev_to_hdlc(D)->priv)
167static void hdlcdev_tx_done(struct slgt_info *info);
168static void hdlcdev_rx(struct slgt_info *info, char *buf, int size);
169static int hdlcdev_init(struct slgt_info *info);
170static void hdlcdev_exit(struct slgt_info *info);
171#endif
172
173
174/*
175 * device specific structures, macros and functions
176 */
177
178#define SLGT_MAX_PORTS 4
179#define SLGT_REG_SIZE 256
180
181/*
Paul Fulghum0080b7a2006-03-28 01:56:15 -0800182 * conditional wait facility
183 */
184struct cond_wait {
185 struct cond_wait *next;
186 wait_queue_head_t q;
187 wait_queue_t wait;
188 unsigned int data;
189};
190static void init_cond_wait(struct cond_wait *w, unsigned int data);
191static void add_cond_wait(struct cond_wait **head, struct cond_wait *w);
192static void remove_cond_wait(struct cond_wait **head, struct cond_wait *w);
193static void flush_cond_wait(struct cond_wait **head);
194
195/*
Paul Fulghum705b6c72006-01-08 01:02:06 -0800196 * DMA buffer descriptor and access macros
197 */
198struct slgt_desc
199{
Al Viro51ef9c52007-10-14 19:34:30 +0100200 __le16 count;
201 __le16 status;
202 __le32 pbuf; /* physical address of data buffer */
203 __le32 next; /* physical address of next descriptor */
Paul Fulghum705b6c72006-01-08 01:02:06 -0800204
205 /* driver book keeping */
206 char *buf; /* virtual address of data buffer */
207 unsigned int pdesc; /* physical address of this descriptor */
208 dma_addr_t buf_dma_addr;
Paul Fulghum403214d2008-07-22 11:21:55 +0100209 unsigned short buf_count;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800210};
211
212#define set_desc_buffer(a,b) (a).pbuf = cpu_to_le32((unsigned int)(b))
213#define set_desc_next(a,b) (a).next = cpu_to_le32((unsigned int)(b))
214#define set_desc_count(a,b)(a).count = cpu_to_le16((unsigned short)(b))
215#define set_desc_eof(a,b) (a).status = cpu_to_le16((b) ? (le16_to_cpu((a).status) | BIT0) : (le16_to_cpu((a).status) & ~BIT0))
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +0100216#define set_desc_status(a, b) (a).status = cpu_to_le16((unsigned short)(b))
Paul Fulghum705b6c72006-01-08 01:02:06 -0800217#define desc_count(a) (le16_to_cpu((a).count))
218#define desc_status(a) (le16_to_cpu((a).status))
219#define desc_complete(a) (le16_to_cpu((a).status) & BIT15)
220#define desc_eof(a) (le16_to_cpu((a).status) & BIT2)
221#define desc_crc_error(a) (le16_to_cpu((a).status) & BIT1)
222#define desc_abort(a) (le16_to_cpu((a).status) & BIT0)
223#define desc_residue(a) ((le16_to_cpu((a).status) & 0x38) >> 3)
224
225struct _input_signal_events {
226 int ri_up;
227 int ri_down;
228 int dsr_up;
229 int dsr_down;
230 int dcd_up;
231 int dcd_down;
232 int cts_up;
233 int cts_down;
234};
235
236/*
237 * device instance data structure
238 */
239struct slgt_info {
240 void *if_ptr; /* General purpose pointer (used by SPPP) */
Alan Cox8fb06c72008-07-16 21:56:46 +0100241 struct tty_port port;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800242
243 struct slgt_info *next_device; /* device list link */
244
245 int magic;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800246
247 char device_name[25];
248 struct pci_dev *pdev;
249
250 int port_count; /* count of ports on adapter */
251 int adapter_num; /* adapter instance number */
252 int port_num; /* port instance number */
253
254 /* array of pointers to port contexts on this adapter */
255 struct slgt_info *port_array[SLGT_MAX_PORTS];
256
Paul Fulghum705b6c72006-01-08 01:02:06 -0800257 int line; /* tty line instance number */
Paul Fulghum705b6c72006-01-08 01:02:06 -0800258
259 struct mgsl_icount icount;
260
Paul Fulghum705b6c72006-01-08 01:02:06 -0800261 int timeout;
262 int x_char; /* xon/xoff character */
Paul Fulghum705b6c72006-01-08 01:02:06 -0800263 unsigned int read_status_mask;
264 unsigned int ignore_status_mask;
265
Paul Fulghum705b6c72006-01-08 01:02:06 -0800266 wait_queue_head_t status_event_wait_q;
267 wait_queue_head_t event_wait_q;
268 struct timer_list tx_timer;
269 struct timer_list rx_timer;
270
Paul Fulghum0080b7a2006-03-28 01:56:15 -0800271 unsigned int gpio_present;
272 struct cond_wait *gpio_wait_q;
273
Paul Fulghum705b6c72006-01-08 01:02:06 -0800274 spinlock_t lock; /* spinlock for synchronizing with ISR */
275
276 struct work_struct task;
277 u32 pending_bh;
Joe Perches0fab6de2008-04-28 02:14:02 -0700278 bool bh_requested;
279 bool bh_running;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800280
281 int isr_overflow;
Joe Perches0fab6de2008-04-28 02:14:02 -0700282 bool irq_requested; /* true if IRQ requested */
283 bool irq_occurred; /* for diagnostics use */
Paul Fulghum705b6c72006-01-08 01:02:06 -0800284
285 /* device configuration */
286
287 unsigned int bus_type;
288 unsigned int irq_level;
289 unsigned long irq_flags;
290
291 unsigned char __iomem * reg_addr; /* memory mapped registers address */
292 u32 phys_reg_addr;
Joe Perches0fab6de2008-04-28 02:14:02 -0700293 bool reg_addr_requested;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800294
295 MGSL_PARAMS params; /* communications parameters */
296 u32 idle_mode;
297 u32 max_frame_size; /* as set by device config */
298
Paul Fulghum814dae02008-07-22 11:22:14 +0100299 unsigned int rbuf_fill_level;
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +0100300 unsigned int rx_pio;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800301 unsigned int if_mode;
Paul Fulghum1f807692009-04-02 16:58:30 -0700302 unsigned int base_clock;
Paul Fulghum98072242010-10-27 15:34:22 -0700303 unsigned int xsync;
304 unsigned int xctrl;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800305
306 /* device status */
307
Joe Perches0fab6de2008-04-28 02:14:02 -0700308 bool rx_enabled;
309 bool rx_restart;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800310
Joe Perches0fab6de2008-04-28 02:14:02 -0700311 bool tx_enabled;
312 bool tx_active;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800313
314 unsigned char signals; /* serial signal states */
Darren Jenkins2641dfd2006-02-28 16:59:20 -0800315 int init_error; /* initialization error */
Paul Fulghum705b6c72006-01-08 01:02:06 -0800316
317 unsigned char *tx_buf;
318 int tx_count;
319
Paul Fulghuma6b68a62012-12-03 11:13:24 -0600320 char *flag_buf;
Joe Perches0fab6de2008-04-28 02:14:02 -0700321 bool drop_rts_on_tx_done;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800322 struct _input_signal_events input_signal_events;
323
324 int dcd_chkcount; /* check counts to prevent */
325 int cts_chkcount; /* too many IRQs if a signal */
326 int dsr_chkcount; /* is floating */
327 int ri_chkcount;
328
329 char *bufs; /* virtual address of DMA buffer lists */
330 dma_addr_t bufs_dma_addr; /* physical address of buffer descriptors */
331
332 unsigned int rbuf_count;
333 struct slgt_desc *rbufs;
334 unsigned int rbuf_current;
335 unsigned int rbuf_index;
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +0100336 unsigned int rbuf_fill_index;
337 unsigned short rbuf_fill_count;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800338
339 unsigned int tbuf_count;
340 struct slgt_desc *tbufs;
341 unsigned int tbuf_current;
342 unsigned int tbuf_start;
343
344 unsigned char *tmp_rbuf;
345 unsigned int tmp_rbuf_count;
346
347 /* SPPP/Cisco HDLC device parts */
348
349 int netcount;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800350 spinlock_t netlock;
Paul Fulghumaf69c7f2006-12-06 20:40:24 -0800351#if SYNCLINK_GENERIC_HDLC
Paul Fulghum705b6c72006-01-08 01:02:06 -0800352 struct net_device *netdev;
353#endif
354
355};
356
357static MGSL_PARAMS default_params = {
358 .mode = MGSL_MODE_HDLC,
359 .loopback = 0,
360 .flags = HDLC_FLAG_UNDERRUN_ABORT15,
361 .encoding = HDLC_ENCODING_NRZI_SPACE,
362 .clock_speed = 0,
363 .addr_filter = 0xff,
364 .crc_type = HDLC_CRC_16_CCITT,
365 .preamble_length = HDLC_PREAMBLE_LENGTH_8BITS,
366 .preamble = HDLC_PREAMBLE_PATTERN_NONE,
367 .data_rate = 9600,
368 .data_bits = 8,
369 .stop_bits = 1,
370 .parity = ASYNC_PARITY_NONE
371};
372
373
374#define BH_RECEIVE 1
375#define BH_TRANSMIT 2
376#define BH_STATUS 4
377#define IO_PIN_SHUTDOWN_LIMIT 100
378
379#define DMABUFSIZE 256
380#define DESC_LIST_SIZE 4096
381
382#define MASK_PARITY BIT1
Paul Fulghum202af6d2006-08-31 21:27:36 -0700383#define MASK_FRAMING BIT0
384#define MASK_BREAK BIT14
Paul Fulghum705b6c72006-01-08 01:02:06 -0800385#define MASK_OVERRUN BIT4
386
387#define GSR 0x00 /* global status */
Paul Fulghum0080b7a2006-03-28 01:56:15 -0800388#define JCR 0x04 /* JTAG control */
389#define IODR 0x08 /* GPIO direction */
390#define IOER 0x0c /* GPIO interrupt enable */
391#define IOVR 0x10 /* GPIO value */
392#define IOSR 0x14 /* GPIO interrupt status */
Paul Fulghum705b6c72006-01-08 01:02:06 -0800393#define TDR 0x80 /* tx data */
394#define RDR 0x80 /* rx data */
395#define TCR 0x82 /* tx control */
396#define TIR 0x84 /* tx idle */
397#define TPR 0x85 /* tx preamble */
398#define RCR 0x86 /* rx control */
399#define VCR 0x88 /* V.24 control */
400#define CCR 0x89 /* clock control */
401#define BDR 0x8a /* baud divisor */
402#define SCR 0x8c /* serial control */
403#define SSR 0x8e /* serial status */
404#define RDCSR 0x90 /* rx DMA control/status */
405#define TDCSR 0x94 /* tx DMA control/status */
406#define RDDAR 0x98 /* rx DMA descriptor address */
407#define TDDAR 0x9c /* tx DMA descriptor address */
Paul Fulghum98072242010-10-27 15:34:22 -0700408#define XSR 0x40 /* extended sync pattern */
409#define XCR 0x44 /* extended control */
Paul Fulghum705b6c72006-01-08 01:02:06 -0800410
411#define RXIDLE BIT14
412#define RXBREAK BIT14
413#define IRQ_TXDATA BIT13
414#define IRQ_TXIDLE BIT12
415#define IRQ_TXUNDER BIT11 /* HDLC */
416#define IRQ_RXDATA BIT10
417#define IRQ_RXIDLE BIT9 /* HDLC */
418#define IRQ_RXBREAK BIT9 /* async */
419#define IRQ_RXOVER BIT8
420#define IRQ_DSR BIT7
421#define IRQ_CTS BIT6
422#define IRQ_DCD BIT5
423#define IRQ_RI BIT4
424#define IRQ_ALL 0x3ff0
425#define IRQ_MASTER BIT0
426
427#define slgt_irq_on(info, mask) \
428 wr_reg16((info), SCR, (unsigned short)(rd_reg16((info), SCR) | (mask)))
429#define slgt_irq_off(info, mask) \
430 wr_reg16((info), SCR, (unsigned short)(rd_reg16((info), SCR) & ~(mask)))
431
432static __u8 rd_reg8(struct slgt_info *info, unsigned int addr);
433static void wr_reg8(struct slgt_info *info, unsigned int addr, __u8 value);
434static __u16 rd_reg16(struct slgt_info *info, unsigned int addr);
435static void wr_reg16(struct slgt_info *info, unsigned int addr, __u16 value);
436static __u32 rd_reg32(struct slgt_info *info, unsigned int addr);
437static void wr_reg32(struct slgt_info *info, unsigned int addr, __u32 value);
438
439static void msc_set_vcr(struct slgt_info *info);
440
441static int startup(struct slgt_info *info);
442static int block_til_ready(struct tty_struct *tty, struct file * filp,struct slgt_info *info);
443static void shutdown(struct slgt_info *info);
444static void program_hw(struct slgt_info *info);
445static void change_params(struct slgt_info *info);
446
447static int register_test(struct slgt_info *info);
448static int irq_test(struct slgt_info *info);
449static int loopback_test(struct slgt_info *info);
450static int adapter_test(struct slgt_info *info);
451
452static void reset_adapter(struct slgt_info *info);
453static void reset_port(struct slgt_info *info);
454static void async_mode(struct slgt_info *info);
Paul Fulghumcb10dc92006-09-30 23:27:45 -0700455static void sync_mode(struct slgt_info *info);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800456
457static void rx_stop(struct slgt_info *info);
458static void rx_start(struct slgt_info *info);
459static void reset_rbufs(struct slgt_info *info);
460static void free_rbufs(struct slgt_info *info, unsigned int first, unsigned int last);
461static void rdma_reset(struct slgt_info *info);
Joe Perches0fab6de2008-04-28 02:14:02 -0700462static bool rx_get_frame(struct slgt_info *info);
463static bool rx_get_buf(struct slgt_info *info);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800464
465static void tx_start(struct slgt_info *info);
466static void tx_stop(struct slgt_info *info);
467static void tx_set_idle(struct slgt_info *info);
468static unsigned int free_tbuf_count(struct slgt_info *info);
Paul Fulghum403214d2008-07-22 11:21:55 +0100469static unsigned int tbuf_bytes(struct slgt_info *info);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800470static void reset_tbufs(struct slgt_info *info);
471static void tdma_reset(struct slgt_info *info);
Paul Fulghumde538eb2009-12-09 12:31:39 -0800472static bool tx_load(struct slgt_info *info, const char *buf, unsigned int count);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800473
474static void get_signals(struct slgt_info *info);
475static void set_signals(struct slgt_info *info);
476static void enable_loopback(struct slgt_info *info);
477static void set_rate(struct slgt_info *info, u32 data_rate);
478
479static int bh_action(struct slgt_info *info);
David Howellsc4028952006-11-22 14:57:56 +0000480static void bh_handler(struct work_struct *work);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800481static void bh_transmit(struct slgt_info *info);
482static void isr_serial(struct slgt_info *info);
483static void isr_rdma(struct slgt_info *info);
484static void isr_txeom(struct slgt_info *info, unsigned short status);
485static void isr_tdma(struct slgt_info *info);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800486
487static int alloc_dma_bufs(struct slgt_info *info);
488static void free_dma_bufs(struct slgt_info *info);
489static int alloc_desc(struct slgt_info *info);
490static void free_desc(struct slgt_info *info);
491static int alloc_bufs(struct slgt_info *info, struct slgt_desc *bufs, int count);
492static void free_bufs(struct slgt_info *info, struct slgt_desc *bufs, int count);
493
494static int alloc_tmp_rbuf(struct slgt_info *info);
495static void free_tmp_rbuf(struct slgt_info *info);
496
497static void tx_timeout(unsigned long context);
498static void rx_timeout(unsigned long context);
499
500/*
501 * ioctl handlers
502 */
503static int get_stats(struct slgt_info *info, struct mgsl_icount __user *user_icount);
504static int get_params(struct slgt_info *info, MGSL_PARAMS __user *params);
505static int set_params(struct slgt_info *info, MGSL_PARAMS __user *params);
506static int get_txidle(struct slgt_info *info, int __user *idle_mode);
507static int set_txidle(struct slgt_info *info, int idle_mode);
508static int tx_enable(struct slgt_info *info, int enable);
509static int tx_abort(struct slgt_info *info);
510static int rx_enable(struct slgt_info *info, int enable);
511static int modem_input_wait(struct slgt_info *info,int arg);
512static int wait_mgsl_event(struct slgt_info *info, int __user *mask_ptr);
Alan Cox60b33c12011-02-14 16:26:14 +0000513static int tiocmget(struct tty_struct *tty);
Alan Cox20b9d172011-02-14 16:26:50 +0000514static int tiocmset(struct tty_struct *tty,
515 unsigned int set, unsigned int clear);
Alan Cox9e989662008-07-22 11:18:03 +0100516static int set_break(struct tty_struct *tty, int break_state);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800517static int get_interface(struct slgt_info *info, int __user *if_mode);
518static int set_interface(struct slgt_info *info, int if_mode);
Paul Fulghum0080b7a2006-03-28 01:56:15 -0800519static int set_gpio(struct slgt_info *info, struct gpio_desc __user *gpio);
520static int get_gpio(struct slgt_info *info, struct gpio_desc __user *gpio);
521static int wait_gpio(struct slgt_info *info, struct gpio_desc __user *gpio);
Paul Fulghum98072242010-10-27 15:34:22 -0700522static int get_xsync(struct slgt_info *info, int __user *if_mode);
523static int set_xsync(struct slgt_info *info, int if_mode);
524static int get_xctrl(struct slgt_info *info, int __user *if_mode);
525static int set_xctrl(struct slgt_info *info, int if_mode);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800526
527/*
528 * driver functions
529 */
530static void add_device(struct slgt_info *info);
531static void device_init(int adapter_num, struct pci_dev *pdev);
532static int claim_resources(struct slgt_info *info);
533static void release_resources(struct slgt_info *info);
534
535/*
536 * DEBUG OUTPUT CODE
537 */
538#ifndef DBGINFO
539#define DBGINFO(fmt)
540#endif
541#ifndef DBGERR
542#define DBGERR(fmt)
543#endif
544#ifndef DBGBH
545#define DBGBH(fmt)
546#endif
547#ifndef DBGISR
548#define DBGISR(fmt)
549#endif
550
551#ifdef DBGDATA
552static void trace_block(struct slgt_info *info, const char *data, int count, const char *label)
553{
554 int i;
555 int linecount;
556 printk("%s %s data:\n",info->device_name, label);
557 while(count) {
558 linecount = (count > 16) ? 16 : count;
559 for(i=0; i < linecount; i++)
560 printk("%02X ",(unsigned char)data[i]);
561 for(;i<17;i++)
562 printk(" ");
563 for(i=0;i<linecount;i++) {
564 if (data[i]>=040 && data[i]<=0176)
565 printk("%c",data[i]);
566 else
567 printk(".");
568 }
569 printk("\n");
570 data += linecount;
571 count -= linecount;
572 }
573}
574#else
575#define DBGDATA(info, buf, size, label)
576#endif
577
578#ifdef DBGTBUF
579static void dump_tbufs(struct slgt_info *info)
580{
581 int i;
582 printk("tbuf_current=%d\n", info->tbuf_current);
583 for (i=0 ; i < info->tbuf_count ; i++) {
584 printk("%d: count=%04X status=%04X\n",
585 i, le16_to_cpu(info->tbufs[i].count), le16_to_cpu(info->tbufs[i].status));
586 }
587}
588#else
589#define DBGTBUF(info)
590#endif
591
592#ifdef DBGRBUF
593static void dump_rbufs(struct slgt_info *info)
594{
595 int i;
596 printk("rbuf_current=%d\n", info->rbuf_current);
597 for (i=0 ; i < info->rbuf_count ; i++) {
598 printk("%d: count=%04X status=%04X\n",
599 i, le16_to_cpu(info->rbufs[i].count), le16_to_cpu(info->rbufs[i].status));
600 }
601}
602#else
603#define DBGRBUF(info)
604#endif
605
606static inline int sanity_check(struct slgt_info *info, char *devname, const char *name)
607{
608#ifdef SANITY_CHECK
609 if (!info) {
610 printk("null struct slgt_info for (%s) in %s\n", devname, name);
611 return 1;
612 }
613 if (info->magic != MGSL_MAGIC) {
614 printk("bad magic number struct slgt_info (%s) in %s\n", devname, name);
615 return 1;
616 }
617#else
618 if (!info)
619 return 1;
620#endif
621 return 0;
622}
623
624/**
625 * line discipline callback wrappers
626 *
627 * The wrappers maintain line discipline references
628 * while calling into the line discipline.
629 *
630 * ldisc_receive_buf - pass receive data to line discipline
631 */
632static void ldisc_receive_buf(struct tty_struct *tty,
633 const __u8 *data, char *flags, int count)
634{
635 struct tty_ldisc *ld;
636 if (!tty)
637 return;
638 ld = tty_ldisc_ref(tty);
639 if (ld) {
Alan Coxa352def2008-07-16 21:53:12 +0100640 if (ld->ops->receive_buf)
641 ld->ops->receive_buf(tty, data, flags, count);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800642 tty_ldisc_deref(ld);
643 }
644}
645
646/* tty callbacks */
647
648static int open(struct tty_struct *tty, struct file *filp)
649{
650 struct slgt_info *info;
651 int retval, line;
652 unsigned long flags;
653
654 line = tty->index;
Jiri Slaby410235f2012-03-05 14:52:01 +0100655 if (line >= slgt_device_count) {
Paul Fulghum705b6c72006-01-08 01:02:06 -0800656 DBGERR(("%s: open with invalid line #%d.\n", driver_name, line));
657 return -ENODEV;
658 }
659
660 info = slgt_device_list;
661 while(info && info->line != line)
662 info = info->next_device;
663 if (sanity_check(info, tty->name, "open"))
664 return -ENODEV;
665 if (info->init_error) {
666 DBGERR(("%s init error=%d\n", info->device_name, info->init_error));
667 return -ENODEV;
668 }
669
670 tty->driver_data = info;
Alan Cox8fb06c72008-07-16 21:56:46 +0100671 info->port.tty = tty;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800672
Alan Cox8fb06c72008-07-16 21:56:46 +0100673 DBGINFO(("%s open, old ref count = %d\n", info->device_name, info->port.count));
Paul Fulghum705b6c72006-01-08 01:02:06 -0800674
675 /* If port is closing, signal caller to try again */
Alan Cox8fb06c72008-07-16 21:56:46 +0100676 if (tty_hung_up_p(filp) || info->port.flags & ASYNC_CLOSING){
677 if (info->port.flags & ASYNC_CLOSING)
678 interruptible_sleep_on(&info->port.close_wait);
679 retval = ((info->port.flags & ASYNC_HUP_NOTIFY) ?
Paul Fulghum705b6c72006-01-08 01:02:06 -0800680 -EAGAIN : -ERESTARTSYS);
681 goto cleanup;
682 }
683
Alan Coxa360fae2010-06-01 22:52:50 +0200684 mutex_lock(&info->port.mutex);
Jiri Slabyd6c53c02013-01-03 15:53:05 +0100685 info->port.low_latency = (info->port.flags & ASYNC_LOW_LATENCY) ? 1 : 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800686
687 spin_lock_irqsave(&info->netlock, flags);
688 if (info->netcount) {
689 retval = -EBUSY;
690 spin_unlock_irqrestore(&info->netlock, flags);
Alan Coxa360fae2010-06-01 22:52:50 +0200691 mutex_unlock(&info->port.mutex);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800692 goto cleanup;
693 }
Alan Cox8fb06c72008-07-16 21:56:46 +0100694 info->port.count++;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800695 spin_unlock_irqrestore(&info->netlock, flags);
696
Alan Cox8fb06c72008-07-16 21:56:46 +0100697 if (info->port.count == 1) {
Paul Fulghum705b6c72006-01-08 01:02:06 -0800698 /* 1st open on this device, init hardware */
699 retval = startup(info);
Dan Carpenter80d04f22010-08-11 20:01:46 +0200700 if (retval < 0) {
701 mutex_unlock(&info->port.mutex);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800702 goto cleanup;
Dan Carpenter80d04f22010-08-11 20:01:46 +0200703 }
Paul Fulghum705b6c72006-01-08 01:02:06 -0800704 }
Alan Coxa360fae2010-06-01 22:52:50 +0200705 mutex_unlock(&info->port.mutex);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800706 retval = block_til_ready(tty, filp, info);
707 if (retval) {
708 DBGINFO(("%s block_til_ready rc=%d\n", info->device_name, retval));
709 goto cleanup;
710 }
711
712 retval = 0;
713
714cleanup:
715 if (retval) {
716 if (tty->count == 1)
Alan Cox8fb06c72008-07-16 21:56:46 +0100717 info->port.tty = NULL; /* tty layer will release tty struct */
718 if(info->port.count)
719 info->port.count--;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800720 }
721
722 DBGINFO(("%s open rc=%d\n", info->device_name, retval));
723 return retval;
724}
725
726static void close(struct tty_struct *tty, struct file *filp)
727{
728 struct slgt_info *info = tty->driver_data;
729
730 if (sanity_check(info, tty->name, "close"))
731 return;
Alan Cox8fb06c72008-07-16 21:56:46 +0100732 DBGINFO(("%s close entry, count=%d\n", info->device_name, info->port.count));
Paul Fulghum705b6c72006-01-08 01:02:06 -0800733
Alan Coxa6614992009-01-02 13:46:50 +0000734 if (tty_port_close_start(&info->port, tty, filp) == 0)
Paul Fulghum705b6c72006-01-08 01:02:06 -0800735 goto cleanup;
736
Alan Coxa360fae2010-06-01 22:52:50 +0200737 mutex_lock(&info->port.mutex);
Alan Cox8fb06c72008-07-16 21:56:46 +0100738 if (info->port.flags & ASYNC_INITIALIZED)
Paul Fulghum705b6c72006-01-08 01:02:06 -0800739 wait_until_sent(tty, info->timeout);
Alan Cox978e5952008-04-30 00:53:59 -0700740 flush_buffer(tty);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800741 tty_ldisc_flush(tty);
742
743 shutdown(info);
Alan Coxa360fae2010-06-01 22:52:50 +0200744 mutex_unlock(&info->port.mutex);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800745
Alan Coxa6614992009-01-02 13:46:50 +0000746 tty_port_close_end(&info->port, tty);
Alan Cox8fb06c72008-07-16 21:56:46 +0100747 info->port.tty = NULL;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800748cleanup:
Alan Cox8fb06c72008-07-16 21:56:46 +0100749 DBGINFO(("%s close exit, count=%d\n", tty->driver->name, info->port.count));
Paul Fulghum705b6c72006-01-08 01:02:06 -0800750}
751
752static void hangup(struct tty_struct *tty)
753{
754 struct slgt_info *info = tty->driver_data;
Alan Coxa360fae2010-06-01 22:52:50 +0200755 unsigned long flags;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800756
757 if (sanity_check(info, tty->name, "hangup"))
758 return;
759 DBGINFO(("%s hangup\n", info->device_name));
760
761 flush_buffer(tty);
Alan Coxa360fae2010-06-01 22:52:50 +0200762
763 mutex_lock(&info->port.mutex);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800764 shutdown(info);
765
Alan Coxa360fae2010-06-01 22:52:50 +0200766 spin_lock_irqsave(&info->port.lock, flags);
Alan Cox8fb06c72008-07-16 21:56:46 +0100767 info->port.count = 0;
768 info->port.flags &= ~ASYNC_NORMAL_ACTIVE;
769 info->port.tty = NULL;
Alan Coxa360fae2010-06-01 22:52:50 +0200770 spin_unlock_irqrestore(&info->port.lock, flags);
771 mutex_unlock(&info->port.mutex);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800772
Alan Cox8fb06c72008-07-16 21:56:46 +0100773 wake_up_interruptible(&info->port.open_wait);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800774}
775
Alan Cox606d0992006-12-08 02:38:45 -0800776static void set_termios(struct tty_struct *tty, struct ktermios *old_termios)
Paul Fulghum705b6c72006-01-08 01:02:06 -0800777{
778 struct slgt_info *info = tty->driver_data;
779 unsigned long flags;
780
781 DBGINFO(("%s set_termios\n", tty->driver->name));
782
Paul Fulghum705b6c72006-01-08 01:02:06 -0800783 change_params(info);
784
785 /* Handle transition to B0 status */
786 if (old_termios->c_cflag & CBAUD &&
Alan Coxadc8d742012-07-14 15:31:47 +0100787 !(tty->termios.c_cflag & CBAUD)) {
Paul Fulghum705b6c72006-01-08 01:02:06 -0800788 info->signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
789 spin_lock_irqsave(&info->lock,flags);
790 set_signals(info);
791 spin_unlock_irqrestore(&info->lock,flags);
792 }
793
794 /* Handle transition away from B0 status */
795 if (!(old_termios->c_cflag & CBAUD) &&
Alan Coxadc8d742012-07-14 15:31:47 +0100796 tty->termios.c_cflag & CBAUD) {
Paul Fulghum705b6c72006-01-08 01:02:06 -0800797 info->signals |= SerialSignal_DTR;
Alan Coxadc8d742012-07-14 15:31:47 +0100798 if (!(tty->termios.c_cflag & CRTSCTS) ||
Paul Fulghum705b6c72006-01-08 01:02:06 -0800799 !test_bit(TTY_THROTTLED, &tty->flags)) {
800 info->signals |= SerialSignal_RTS;
801 }
802 spin_lock_irqsave(&info->lock,flags);
803 set_signals(info);
804 spin_unlock_irqrestore(&info->lock,flags);
805 }
806
807 /* Handle turning off CRTSCTS */
808 if (old_termios->c_cflag & CRTSCTS &&
Alan Coxadc8d742012-07-14 15:31:47 +0100809 !(tty->termios.c_cflag & CRTSCTS)) {
Paul Fulghum705b6c72006-01-08 01:02:06 -0800810 tty->hw_stopped = 0;
811 tx_release(tty);
812 }
813}
814
Paul Fulghumce892942009-06-24 18:34:51 +0100815static void update_tx_timer(struct slgt_info *info)
816{
817 /*
818 * use worst case speed of 1200bps to calculate transmit timeout
819 * based on data in buffers (tbuf_bytes) and FIFO (128 bytes)
820 */
821 if (info->params.mode == MGSL_MODE_HDLC) {
822 int timeout = (tbuf_bytes(info) * 7) + 1000;
823 mod_timer(&info->tx_timer, jiffies + msecs_to_jiffies(timeout));
824 }
825}
826
Paul Fulghum705b6c72006-01-08 01:02:06 -0800827static int write(struct tty_struct *tty,
828 const unsigned char *buf, int count)
829{
830 int ret = 0;
831 struct slgt_info *info = tty->driver_data;
832 unsigned long flags;
833
834 if (sanity_check(info, tty->name, "write"))
Paul Fulghumde538eb2009-12-09 12:31:39 -0800835 return -EIO;
836
Paul Fulghum705b6c72006-01-08 01:02:06 -0800837 DBGINFO(("%s write count=%d\n", info->device_name, count));
838
Paul Fulghumde538eb2009-12-09 12:31:39 -0800839 if (!info->tx_buf || (count > info->max_frame_size))
840 return -EIO;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800841
Paul Fulghumde538eb2009-12-09 12:31:39 -0800842 if (!count || tty->stopped || tty->hw_stopped)
843 return 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800844
Paul Fulghumde538eb2009-12-09 12:31:39 -0800845 spin_lock_irqsave(&info->lock, flags);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800846
Paul Fulghumde538eb2009-12-09 12:31:39 -0800847 if (info->tx_count) {
Paul Fulghum8a38c282008-07-22 11:21:28 +0100848 /* send accumulated data from send_char() */
Paul Fulghumde538eb2009-12-09 12:31:39 -0800849 if (!tx_load(info, info->tx_buf, info->tx_count))
850 goto cleanup;
851 info->tx_count = 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800852 }
853
Paul Fulghumde538eb2009-12-09 12:31:39 -0800854 if (tx_load(info, buf, count))
855 ret = count;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800856
857cleanup:
Paul Fulghumde538eb2009-12-09 12:31:39 -0800858 spin_unlock_irqrestore(&info->lock, flags);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800859 DBGINFO(("%s write rc=%d\n", info->device_name, ret));
860 return ret;
861}
862
Alan Cox55da7782008-04-30 00:54:07 -0700863static int put_char(struct tty_struct *tty, unsigned char ch)
Paul Fulghum705b6c72006-01-08 01:02:06 -0800864{
865 struct slgt_info *info = tty->driver_data;
866 unsigned long flags;
Andrew Morton6c82c412008-05-12 14:02:34 -0700867 int ret = 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800868
869 if (sanity_check(info, tty->name, "put_char"))
Alan Cox55da7782008-04-30 00:54:07 -0700870 return 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800871 DBGINFO(("%s put_char(%d)\n", info->device_name, ch));
Eric Sesterhenn326f28e92006-06-25 05:48:48 -0700872 if (!info->tx_buf)
Alan Cox55da7782008-04-30 00:54:07 -0700873 return 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800874 spin_lock_irqsave(&info->lock,flags);
Paul Fulghumde538eb2009-12-09 12:31:39 -0800875 if (info->tx_count < info->max_frame_size) {
Paul Fulghum705b6c72006-01-08 01:02:06 -0800876 info->tx_buf[info->tx_count++] = ch;
Alan Cox55da7782008-04-30 00:54:07 -0700877 ret = 1;
878 }
Paul Fulghum705b6c72006-01-08 01:02:06 -0800879 spin_unlock_irqrestore(&info->lock,flags);
Alan Cox55da7782008-04-30 00:54:07 -0700880 return ret;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800881}
882
883static void send_xchar(struct tty_struct *tty, char ch)
884{
885 struct slgt_info *info = tty->driver_data;
886 unsigned long flags;
887
888 if (sanity_check(info, tty->name, "send_xchar"))
889 return;
890 DBGINFO(("%s send_xchar(%d)\n", info->device_name, ch));
891 info->x_char = ch;
892 if (ch) {
893 spin_lock_irqsave(&info->lock,flags);
894 if (!info->tx_enabled)
895 tx_start(info);
896 spin_unlock_irqrestore(&info->lock,flags);
897 }
898}
899
900static void wait_until_sent(struct tty_struct *tty, int timeout)
901{
902 struct slgt_info *info = tty->driver_data;
903 unsigned long orig_jiffies, char_time;
904
905 if (!info )
906 return;
907 if (sanity_check(info, tty->name, "wait_until_sent"))
908 return;
909 DBGINFO(("%s wait_until_sent entry\n", info->device_name));
Alan Cox8fb06c72008-07-16 21:56:46 +0100910 if (!(info->port.flags & ASYNC_INITIALIZED))
Paul Fulghum705b6c72006-01-08 01:02:06 -0800911 goto exit;
912
913 orig_jiffies = jiffies;
914
915 /* Set check interval to 1/5 of estimated time to
916 * send a character, and make it at least 1. The check
917 * interval should also be less than the timeout.
918 * Note: use tight timings here to satisfy the NIST-PCTS.
919 */
920
921 if (info->params.data_rate) {
922 char_time = info->timeout/(32 * 5);
923 if (!char_time)
924 char_time++;
925 } else
926 char_time = 1;
927
928 if (timeout)
929 char_time = min_t(unsigned long, char_time, timeout);
930
931 while (info->tx_active) {
932 msleep_interruptible(jiffies_to_msecs(char_time));
933 if (signal_pending(current))
934 break;
935 if (timeout && time_after(jiffies, orig_jiffies + timeout))
936 break;
937 }
Paul Fulghum705b6c72006-01-08 01:02:06 -0800938exit:
939 DBGINFO(("%s wait_until_sent exit\n", info->device_name));
940}
941
942static int write_room(struct tty_struct *tty)
943{
944 struct slgt_info *info = tty->driver_data;
945 int ret;
946
947 if (sanity_check(info, tty->name, "write_room"))
948 return 0;
949 ret = (info->tx_active) ? 0 : HDLC_MAX_FRAME_SIZE;
950 DBGINFO(("%s write_room=%d\n", info->device_name, ret));
951 return ret;
952}
953
954static void flush_chars(struct tty_struct *tty)
955{
956 struct slgt_info *info = tty->driver_data;
957 unsigned long flags;
958
959 if (sanity_check(info, tty->name, "flush_chars"))
960 return;
961 DBGINFO(("%s flush_chars entry tx_count=%d\n", info->device_name, info->tx_count));
962
963 if (info->tx_count <= 0 || tty->stopped ||
964 tty->hw_stopped || !info->tx_buf)
965 return;
966
967 DBGINFO(("%s flush_chars start transmit\n", info->device_name));
968
969 spin_lock_irqsave(&info->lock,flags);
Paul Fulghumde538eb2009-12-09 12:31:39 -0800970 if (info->tx_count && tx_load(info, info->tx_buf, info->tx_count))
971 info->tx_count = 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -0800972 spin_unlock_irqrestore(&info->lock,flags);
973}
974
975static void flush_buffer(struct tty_struct *tty)
976{
977 struct slgt_info *info = tty->driver_data;
978 unsigned long flags;
979
980 if (sanity_check(info, tty->name, "flush_buffer"))
981 return;
982 DBGINFO(("%s flush_buffer\n", info->device_name));
983
Paul Fulghumde538eb2009-12-09 12:31:39 -0800984 spin_lock_irqsave(&info->lock, flags);
985 info->tx_count = 0;
986 spin_unlock_irqrestore(&info->lock, flags);
Paul Fulghum705b6c72006-01-08 01:02:06 -0800987
Paul Fulghum705b6c72006-01-08 01:02:06 -0800988 tty_wakeup(tty);
989}
990
991/*
992 * throttle (stop) transmitter
993 */
994static void tx_hold(struct tty_struct *tty)
995{
996 struct slgt_info *info = tty->driver_data;
997 unsigned long flags;
998
999 if (sanity_check(info, tty->name, "tx_hold"))
1000 return;
1001 DBGINFO(("%s tx_hold\n", info->device_name));
1002 spin_lock_irqsave(&info->lock,flags);
1003 if (info->tx_enabled && info->params.mode == MGSL_MODE_ASYNC)
1004 tx_stop(info);
1005 spin_unlock_irqrestore(&info->lock,flags);
1006}
1007
1008/*
1009 * release (start) transmitter
1010 */
1011static void tx_release(struct tty_struct *tty)
1012{
1013 struct slgt_info *info = tty->driver_data;
1014 unsigned long flags;
1015
1016 if (sanity_check(info, tty->name, "tx_release"))
1017 return;
1018 DBGINFO(("%s tx_release\n", info->device_name));
Paul Fulghumde538eb2009-12-09 12:31:39 -08001019 spin_lock_irqsave(&info->lock, flags);
1020 if (info->tx_count && tx_load(info, info->tx_buf, info->tx_count))
1021 info->tx_count = 0;
1022 spin_unlock_irqrestore(&info->lock, flags);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001023}
1024
1025/*
1026 * Service an IOCTL request
1027 *
1028 * Arguments
1029 *
1030 * tty pointer to tty instance data
Paul Fulghum705b6c72006-01-08 01:02:06 -08001031 * cmd IOCTL command code
1032 * arg command argument/context
1033 *
1034 * Return 0 if success, otherwise error code
1035 */
Alan Cox6caa76b2011-02-14 16:27:22 +00001036static int ioctl(struct tty_struct *tty,
Paul Fulghum705b6c72006-01-08 01:02:06 -08001037 unsigned int cmd, unsigned long arg)
1038{
1039 struct slgt_info *info = tty->driver_data;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001040 void __user *argp = (void __user *)arg;
Alan Cox1f8cabb2008-04-30 00:53:24 -07001041 int ret;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001042
1043 if (sanity_check(info, tty->name, "ioctl"))
1044 return -ENODEV;
1045 DBGINFO(("%s ioctl() cmd=%08X\n", info->device_name, cmd));
1046
1047 if ((cmd != TIOCGSERIAL) && (cmd != TIOCSSERIAL) &&
Alan Cox05871022010-09-16 18:21:52 +01001048 (cmd != TIOCMIWAIT)) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08001049 if (tty->flags & (1 << TTY_IO_ERROR))
1050 return -EIO;
1051 }
1052
Alan Coxf6025012010-06-01 22:52:46 +02001053 switch (cmd) {
1054 case MGSL_IOCWAITEVENT:
1055 return wait_mgsl_event(info, argp);
1056 case TIOCMIWAIT:
1057 return modem_input_wait(info,(int)arg);
Alan Coxf6025012010-06-01 22:52:46 +02001058 case MGSL_IOCSGPIO:
1059 return set_gpio(info, argp);
1060 case MGSL_IOCGGPIO:
1061 return get_gpio(info, argp);
1062 case MGSL_IOCWAITGPIO:
1063 return wait_gpio(info, argp);
Paul Fulghum98072242010-10-27 15:34:22 -07001064 case MGSL_IOCGXSYNC:
1065 return get_xsync(info, argp);
1066 case MGSL_IOCSXSYNC:
1067 return set_xsync(info, (int)arg);
1068 case MGSL_IOCGXCTRL:
1069 return get_xctrl(info, argp);
1070 case MGSL_IOCSXCTRL:
1071 return set_xctrl(info, (int)arg);
Alan Coxf6025012010-06-01 22:52:46 +02001072 }
1073 mutex_lock(&info->port.mutex);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001074 switch (cmd) {
1075 case MGSL_IOCGPARAMS:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001076 ret = get_params(info, argp);
1077 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001078 case MGSL_IOCSPARAMS:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001079 ret = set_params(info, argp);
1080 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001081 case MGSL_IOCGTXIDLE:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001082 ret = get_txidle(info, argp);
1083 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001084 case MGSL_IOCSTXIDLE:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001085 ret = set_txidle(info, (int)arg);
1086 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001087 case MGSL_IOCTXENABLE:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001088 ret = tx_enable(info, (int)arg);
1089 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001090 case MGSL_IOCRXENABLE:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001091 ret = rx_enable(info, (int)arg);
1092 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001093 case MGSL_IOCTXABORT:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001094 ret = tx_abort(info);
1095 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001096 case MGSL_IOCGSTATS:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001097 ret = get_stats(info, argp);
1098 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001099 case MGSL_IOCGIF:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001100 ret = get_interface(info, argp);
1101 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001102 case MGSL_IOCSIF:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001103 ret = set_interface(info,(int)arg);
1104 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001105 default:
Alan Cox1f8cabb2008-04-30 00:53:24 -07001106 ret = -ENOIOCTLCMD;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001107 }
Alan Coxf6025012010-06-01 22:52:46 +02001108 mutex_unlock(&info->port.mutex);
Alan Cox1f8cabb2008-04-30 00:53:24 -07001109 return ret;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001110}
1111
Alan Cox05871022010-09-16 18:21:52 +01001112static int get_icount(struct tty_struct *tty,
1113 struct serial_icounter_struct *icount)
1114
1115{
1116 struct slgt_info *info = tty->driver_data;
1117 struct mgsl_icount cnow; /* kernel counter temps */
1118 unsigned long flags;
1119
1120 spin_lock_irqsave(&info->lock,flags);
1121 cnow = info->icount;
1122 spin_unlock_irqrestore(&info->lock,flags);
1123
1124 icount->cts = cnow.cts;
1125 icount->dsr = cnow.dsr;
1126 icount->rng = cnow.rng;
1127 icount->dcd = cnow.dcd;
1128 icount->rx = cnow.rx;
1129 icount->tx = cnow.tx;
1130 icount->frame = cnow.frame;
1131 icount->overrun = cnow.overrun;
1132 icount->parity = cnow.parity;
1133 icount->brk = cnow.brk;
1134 icount->buf_overrun = cnow.buf_overrun;
1135
1136 return 0;
1137}
1138
Paul Fulghum705b6c72006-01-08 01:02:06 -08001139/*
Paul Fulghum2acdb162007-05-10 22:22:43 -07001140 * support for 32 bit ioctl calls on 64 bit systems
1141 */
1142#ifdef CONFIG_COMPAT
1143static long get_params32(struct slgt_info *info, struct MGSL_PARAMS32 __user *user_params)
1144{
1145 struct MGSL_PARAMS32 tmp_params;
1146
1147 DBGINFO(("%s get_params32\n", info->device_name));
Vasiliy Kulikoved77ed62010-10-27 15:34:22 -07001148 memset(&tmp_params, 0, sizeof(tmp_params));
Paul Fulghum2acdb162007-05-10 22:22:43 -07001149 tmp_params.mode = (compat_ulong_t)info->params.mode;
1150 tmp_params.loopback = info->params.loopback;
1151 tmp_params.flags = info->params.flags;
1152 tmp_params.encoding = info->params.encoding;
1153 tmp_params.clock_speed = (compat_ulong_t)info->params.clock_speed;
1154 tmp_params.addr_filter = info->params.addr_filter;
1155 tmp_params.crc_type = info->params.crc_type;
1156 tmp_params.preamble_length = info->params.preamble_length;
1157 tmp_params.preamble = info->params.preamble;
1158 tmp_params.data_rate = (compat_ulong_t)info->params.data_rate;
1159 tmp_params.data_bits = info->params.data_bits;
1160 tmp_params.stop_bits = info->params.stop_bits;
1161 tmp_params.parity = info->params.parity;
1162 if (copy_to_user(user_params, &tmp_params, sizeof(struct MGSL_PARAMS32)))
1163 return -EFAULT;
1164 return 0;
1165}
1166
1167static long set_params32(struct slgt_info *info, struct MGSL_PARAMS32 __user *new_params)
1168{
1169 struct MGSL_PARAMS32 tmp_params;
1170
1171 DBGINFO(("%s set_params32\n", info->device_name));
1172 if (copy_from_user(&tmp_params, new_params, sizeof(struct MGSL_PARAMS32)))
1173 return -EFAULT;
1174
1175 spin_lock(&info->lock);
Paul Fulghum1f807692009-04-02 16:58:30 -07001176 if (tmp_params.mode == MGSL_MODE_BASE_CLOCK) {
1177 info->base_clock = tmp_params.clock_speed;
1178 } else {
1179 info->params.mode = tmp_params.mode;
1180 info->params.loopback = tmp_params.loopback;
1181 info->params.flags = tmp_params.flags;
1182 info->params.encoding = tmp_params.encoding;
1183 info->params.clock_speed = tmp_params.clock_speed;
1184 info->params.addr_filter = tmp_params.addr_filter;
1185 info->params.crc_type = tmp_params.crc_type;
1186 info->params.preamble_length = tmp_params.preamble_length;
1187 info->params.preamble = tmp_params.preamble;
1188 info->params.data_rate = tmp_params.data_rate;
1189 info->params.data_bits = tmp_params.data_bits;
1190 info->params.stop_bits = tmp_params.stop_bits;
1191 info->params.parity = tmp_params.parity;
1192 }
Paul Fulghum2acdb162007-05-10 22:22:43 -07001193 spin_unlock(&info->lock);
1194
Paul Fulghum1f807692009-04-02 16:58:30 -07001195 program_hw(info);
Paul Fulghum2acdb162007-05-10 22:22:43 -07001196
1197 return 0;
1198}
1199
Alan Cox6caa76b2011-02-14 16:27:22 +00001200static long slgt_compat_ioctl(struct tty_struct *tty,
Paul Fulghum2acdb162007-05-10 22:22:43 -07001201 unsigned int cmd, unsigned long arg)
1202{
1203 struct slgt_info *info = tty->driver_data;
1204 int rc = -ENOIOCTLCMD;
1205
1206 if (sanity_check(info, tty->name, "compat_ioctl"))
1207 return -ENODEV;
1208 DBGINFO(("%s compat_ioctl() cmd=%08X\n", info->device_name, cmd));
1209
1210 switch (cmd) {
1211
1212 case MGSL_IOCSPARAMS32:
1213 rc = set_params32(info, compat_ptr(arg));
1214 break;
1215
1216 case MGSL_IOCGPARAMS32:
1217 rc = get_params32(info, compat_ptr(arg));
1218 break;
1219
1220 case MGSL_IOCGPARAMS:
1221 case MGSL_IOCSPARAMS:
1222 case MGSL_IOCGTXIDLE:
1223 case MGSL_IOCGSTATS:
1224 case MGSL_IOCWAITEVENT:
1225 case MGSL_IOCGIF:
1226 case MGSL_IOCSGPIO:
1227 case MGSL_IOCGGPIO:
1228 case MGSL_IOCWAITGPIO:
Paul Fulghum98072242010-10-27 15:34:22 -07001229 case MGSL_IOCGXSYNC:
1230 case MGSL_IOCGXCTRL:
Paul Fulghum2acdb162007-05-10 22:22:43 -07001231 case MGSL_IOCSTXIDLE:
1232 case MGSL_IOCTXENABLE:
1233 case MGSL_IOCRXENABLE:
1234 case MGSL_IOCTXABORT:
1235 case TIOCMIWAIT:
1236 case MGSL_IOCSIF:
Paul Fulghum98072242010-10-27 15:34:22 -07001237 case MGSL_IOCSXSYNC:
1238 case MGSL_IOCSXCTRL:
Alan Cox6caa76b2011-02-14 16:27:22 +00001239 rc = ioctl(tty, cmd, arg);
Paul Fulghum2acdb162007-05-10 22:22:43 -07001240 break;
1241 }
1242
1243 DBGINFO(("%s compat_ioctl() cmd=%08X rc=%d\n", info->device_name, cmd, rc));
1244 return rc;
1245}
1246#else
1247#define slgt_compat_ioctl NULL
1248#endif /* ifdef CONFIG_COMPAT */
1249
1250/*
Paul Fulghum705b6c72006-01-08 01:02:06 -08001251 * proc fs support
1252 */
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001253static inline void line_info(struct seq_file *m, struct slgt_info *info)
Paul Fulghum705b6c72006-01-08 01:02:06 -08001254{
1255 char stat_buf[30];
Paul Fulghum705b6c72006-01-08 01:02:06 -08001256 unsigned long flags;
1257
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001258 seq_printf(m, "%s: IO=%08X IRQ=%d MaxFrameSize=%u\n",
Paul Fulghum705b6c72006-01-08 01:02:06 -08001259 info->device_name, info->phys_reg_addr,
1260 info->irq_level, info->max_frame_size);
1261
1262 /* output current serial signal states */
1263 spin_lock_irqsave(&info->lock,flags);
1264 get_signals(info);
1265 spin_unlock_irqrestore(&info->lock,flags);
1266
1267 stat_buf[0] = 0;
1268 stat_buf[1] = 0;
1269 if (info->signals & SerialSignal_RTS)
1270 strcat(stat_buf, "|RTS");
1271 if (info->signals & SerialSignal_CTS)
1272 strcat(stat_buf, "|CTS");
1273 if (info->signals & SerialSignal_DTR)
1274 strcat(stat_buf, "|DTR");
1275 if (info->signals & SerialSignal_DSR)
1276 strcat(stat_buf, "|DSR");
1277 if (info->signals & SerialSignal_DCD)
1278 strcat(stat_buf, "|CD");
1279 if (info->signals & SerialSignal_RI)
1280 strcat(stat_buf, "|RI");
1281
1282 if (info->params.mode != MGSL_MODE_ASYNC) {
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001283 seq_printf(m, "\tHDLC txok:%d rxok:%d",
Paul Fulghum705b6c72006-01-08 01:02:06 -08001284 info->icount.txok, info->icount.rxok);
1285 if (info->icount.txunder)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001286 seq_printf(m, " txunder:%d", info->icount.txunder);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001287 if (info->icount.txabort)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001288 seq_printf(m, " txabort:%d", info->icount.txabort);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001289 if (info->icount.rxshort)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001290 seq_printf(m, " rxshort:%d", info->icount.rxshort);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001291 if (info->icount.rxlong)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001292 seq_printf(m, " rxlong:%d", info->icount.rxlong);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001293 if (info->icount.rxover)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001294 seq_printf(m, " rxover:%d", info->icount.rxover);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001295 if (info->icount.rxcrc)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001296 seq_printf(m, " rxcrc:%d", info->icount.rxcrc);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001297 } else {
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001298 seq_printf(m, "\tASYNC tx:%d rx:%d",
Paul Fulghum705b6c72006-01-08 01:02:06 -08001299 info->icount.tx, info->icount.rx);
1300 if (info->icount.frame)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001301 seq_printf(m, " fe:%d", info->icount.frame);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001302 if (info->icount.parity)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001303 seq_printf(m, " pe:%d", info->icount.parity);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001304 if (info->icount.brk)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001305 seq_printf(m, " brk:%d", info->icount.brk);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001306 if (info->icount.overrun)
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001307 seq_printf(m, " oe:%d", info->icount.overrun);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001308 }
1309
1310 /* Append serial signal status to end */
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001311 seq_printf(m, " %s\n", stat_buf+1);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001312
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001313 seq_printf(m, "\ttxactive=%d bh_req=%d bh_run=%d pending_bh=%x\n",
Paul Fulghum705b6c72006-01-08 01:02:06 -08001314 info->tx_active,info->bh_requested,info->bh_running,
1315 info->pending_bh);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001316}
1317
1318/* Called to print information about devices
1319 */
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001320static int synclink_gt_proc_show(struct seq_file *m, void *v)
Paul Fulghum705b6c72006-01-08 01:02:06 -08001321{
Paul Fulghum705b6c72006-01-08 01:02:06 -08001322 struct slgt_info *info;
1323
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001324 seq_puts(m, "synclink_gt driver\n");
Paul Fulghum705b6c72006-01-08 01:02:06 -08001325
1326 info = slgt_device_list;
1327 while( info ) {
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001328 line_info(m, info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001329 info = info->next_device;
1330 }
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001331 return 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001332}
1333
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07001334static int synclink_gt_proc_open(struct inode *inode, struct file *file)
1335{
1336 return single_open(file, synclink_gt_proc_show, NULL);
1337}
1338
1339static const struct file_operations synclink_gt_proc_fops = {
1340 .owner = THIS_MODULE,
1341 .open = synclink_gt_proc_open,
1342 .read = seq_read,
1343 .llseek = seq_lseek,
1344 .release = single_release,
1345};
1346
Paul Fulghum705b6c72006-01-08 01:02:06 -08001347/*
1348 * return count of bytes in transmit buffer
1349 */
1350static int chars_in_buffer(struct tty_struct *tty)
1351{
1352 struct slgt_info *info = tty->driver_data;
Paul Fulghum403214d2008-07-22 11:21:55 +01001353 int count;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001354 if (sanity_check(info, tty->name, "chars_in_buffer"))
1355 return 0;
Paul Fulghum403214d2008-07-22 11:21:55 +01001356 count = tbuf_bytes(info);
1357 DBGINFO(("%s chars_in_buffer()=%d\n", info->device_name, count));
1358 return count;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001359}
1360
1361/*
1362 * signal remote device to throttle send data (our receive data)
1363 */
1364static void throttle(struct tty_struct * tty)
1365{
1366 struct slgt_info *info = tty->driver_data;
1367 unsigned long flags;
1368
1369 if (sanity_check(info, tty->name, "throttle"))
1370 return;
1371 DBGINFO(("%s throttle\n", info->device_name));
1372 if (I_IXOFF(tty))
1373 send_xchar(tty, STOP_CHAR(tty));
Alan Coxadc8d742012-07-14 15:31:47 +01001374 if (tty->termios.c_cflag & CRTSCTS) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08001375 spin_lock_irqsave(&info->lock,flags);
1376 info->signals &= ~SerialSignal_RTS;
1377 set_signals(info);
1378 spin_unlock_irqrestore(&info->lock,flags);
1379 }
1380}
1381
1382/*
1383 * signal remote device to stop throttling send data (our receive data)
1384 */
1385static void unthrottle(struct tty_struct * tty)
1386{
1387 struct slgt_info *info = tty->driver_data;
1388 unsigned long flags;
1389
1390 if (sanity_check(info, tty->name, "unthrottle"))
1391 return;
1392 DBGINFO(("%s unthrottle\n", info->device_name));
1393 if (I_IXOFF(tty)) {
1394 if (info->x_char)
1395 info->x_char = 0;
1396 else
1397 send_xchar(tty, START_CHAR(tty));
1398 }
Alan Coxadc8d742012-07-14 15:31:47 +01001399 if (tty->termios.c_cflag & CRTSCTS) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08001400 spin_lock_irqsave(&info->lock,flags);
1401 info->signals |= SerialSignal_RTS;
1402 set_signals(info);
1403 spin_unlock_irqrestore(&info->lock,flags);
1404 }
1405}
1406
1407/*
1408 * set or clear transmit break condition
1409 * break_state -1=set break condition, 0=clear
1410 */
Alan Cox9e989662008-07-22 11:18:03 +01001411static int set_break(struct tty_struct *tty, int break_state)
Paul Fulghum705b6c72006-01-08 01:02:06 -08001412{
1413 struct slgt_info *info = tty->driver_data;
1414 unsigned short value;
1415 unsigned long flags;
1416
1417 if (sanity_check(info, tty->name, "set_break"))
Alan Cox9e989662008-07-22 11:18:03 +01001418 return -EINVAL;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001419 DBGINFO(("%s set_break(%d)\n", info->device_name, break_state));
1420
1421 spin_lock_irqsave(&info->lock,flags);
1422 value = rd_reg16(info, TCR);
1423 if (break_state == -1)
1424 value |= BIT6;
1425 else
1426 value &= ~BIT6;
1427 wr_reg16(info, TCR, value);
1428 spin_unlock_irqrestore(&info->lock,flags);
Alan Cox9e989662008-07-22 11:18:03 +01001429 return 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001430}
1431
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08001432#if SYNCLINK_GENERIC_HDLC
Paul Fulghum705b6c72006-01-08 01:02:06 -08001433
1434/**
1435 * called by generic HDLC layer when protocol selected (PPP, frame relay, etc.)
1436 * set encoding and frame check sequence (FCS) options
1437 *
1438 * dev pointer to network device structure
1439 * encoding serial encoding setting
1440 * parity FCS setting
1441 *
1442 * returns 0 if success, otherwise error code
1443 */
1444static int hdlcdev_attach(struct net_device *dev, unsigned short encoding,
1445 unsigned short parity)
1446{
1447 struct slgt_info *info = dev_to_port(dev);
1448 unsigned char new_encoding;
1449 unsigned short new_crctype;
1450
1451 /* return error if TTY interface open */
Alan Cox8fb06c72008-07-16 21:56:46 +01001452 if (info->port.count)
Paul Fulghum705b6c72006-01-08 01:02:06 -08001453 return -EBUSY;
1454
1455 DBGINFO(("%s hdlcdev_attach\n", info->device_name));
1456
1457 switch (encoding)
1458 {
1459 case ENCODING_NRZ: new_encoding = HDLC_ENCODING_NRZ; break;
1460 case ENCODING_NRZI: new_encoding = HDLC_ENCODING_NRZI_SPACE; break;
1461 case ENCODING_FM_MARK: new_encoding = HDLC_ENCODING_BIPHASE_MARK; break;
1462 case ENCODING_FM_SPACE: new_encoding = HDLC_ENCODING_BIPHASE_SPACE; break;
1463 case ENCODING_MANCHESTER: new_encoding = HDLC_ENCODING_BIPHASE_LEVEL; break;
1464 default: return -EINVAL;
1465 }
1466
1467 switch (parity)
1468 {
1469 case PARITY_NONE: new_crctype = HDLC_CRC_NONE; break;
1470 case PARITY_CRC16_PR1_CCITT: new_crctype = HDLC_CRC_16_CCITT; break;
1471 case PARITY_CRC32_PR1_CCITT: new_crctype = HDLC_CRC_32_CCITT; break;
1472 default: return -EINVAL;
1473 }
1474
1475 info->params.encoding = new_encoding;
Alexey Dobriyan53b35312006-03-24 03:16:13 -08001476 info->params.crc_type = new_crctype;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001477
1478 /* if network interface up, reprogram hardware */
1479 if (info->netcount)
1480 program_hw(info);
1481
1482 return 0;
1483}
1484
1485/**
1486 * called by generic HDLC layer to send frame
1487 *
1488 * skb socket buffer containing HDLC frame
1489 * dev pointer to network device structure
Paul Fulghum705b6c72006-01-08 01:02:06 -08001490 */
Stephen Hemminger4c5d5022009-08-31 19:50:48 +00001491static netdev_tx_t hdlcdev_xmit(struct sk_buff *skb,
1492 struct net_device *dev)
Paul Fulghum705b6c72006-01-08 01:02:06 -08001493{
1494 struct slgt_info *info = dev_to_port(dev);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001495 unsigned long flags;
1496
1497 DBGINFO(("%s hdlc_xmit\n", dev->name));
1498
Paul Fulghumde538eb2009-12-09 12:31:39 -08001499 if (!skb->len)
1500 return NETDEV_TX_OK;
1501
Paul Fulghum705b6c72006-01-08 01:02:06 -08001502 /* stop sending until this frame completes */
1503 netif_stop_queue(dev);
1504
Paul Fulghum705b6c72006-01-08 01:02:06 -08001505 /* update network statistics */
Krzysztof Halasa198191c2008-06-30 23:26:53 +02001506 dev->stats.tx_packets++;
1507 dev->stats.tx_bytes += skb->len;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001508
Paul Fulghum705b6c72006-01-08 01:02:06 -08001509 /* save start time for transmit timeout detection */
1510 dev->trans_start = jiffies;
1511
Paul Fulghumde538eb2009-12-09 12:31:39 -08001512 spin_lock_irqsave(&info->lock, flags);
1513 tx_load(info, skb->data, skb->len);
1514 spin_unlock_irqrestore(&info->lock, flags);
1515
1516 /* done with socket buffer, so free it */
1517 dev_kfree_skb(skb);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001518
Stephen Hemminger4c5d5022009-08-31 19:50:48 +00001519 return NETDEV_TX_OK;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001520}
1521
1522/**
1523 * called by network layer when interface enabled
1524 * claim resources and initialize hardware
1525 *
1526 * dev pointer to network device structure
1527 *
1528 * returns 0 if success, otherwise error code
1529 */
1530static int hdlcdev_open(struct net_device *dev)
1531{
1532 struct slgt_info *info = dev_to_port(dev);
1533 int rc;
1534 unsigned long flags;
1535
Paul Fulghumd4c63b72007-08-22 14:01:50 -07001536 if (!try_module_get(THIS_MODULE))
1537 return -EBUSY;
1538
Paul Fulghum705b6c72006-01-08 01:02:06 -08001539 DBGINFO(("%s hdlcdev_open\n", dev->name));
1540
1541 /* generic HDLC layer open processing */
1542 if ((rc = hdlc_open(dev)))
1543 return rc;
1544
1545 /* arbitrate between network and tty opens */
1546 spin_lock_irqsave(&info->netlock, flags);
Alan Cox8fb06c72008-07-16 21:56:46 +01001547 if (info->port.count != 0 || info->netcount != 0) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08001548 DBGINFO(("%s hdlc_open busy\n", dev->name));
1549 spin_unlock_irqrestore(&info->netlock, flags);
1550 return -EBUSY;
1551 }
1552 info->netcount=1;
1553 spin_unlock_irqrestore(&info->netlock, flags);
1554
1555 /* claim resources and init adapter */
1556 if ((rc = startup(info)) != 0) {
1557 spin_lock_irqsave(&info->netlock, flags);
1558 info->netcount=0;
1559 spin_unlock_irqrestore(&info->netlock, flags);
1560 return rc;
1561 }
1562
1563 /* assert DTR and RTS, apply hardware settings */
1564 info->signals |= SerialSignal_RTS + SerialSignal_DTR;
1565 program_hw(info);
1566
1567 /* enable network layer transmit */
1568 dev->trans_start = jiffies;
1569 netif_start_queue(dev);
1570
1571 /* inform generic HDLC layer of current DCD status */
1572 spin_lock_irqsave(&info->lock, flags);
1573 get_signals(info);
1574 spin_unlock_irqrestore(&info->lock, flags);
Krzysztof Halasafbeff3c2006-07-21 14:44:55 -07001575 if (info->signals & SerialSignal_DCD)
1576 netif_carrier_on(dev);
1577 else
1578 netif_carrier_off(dev);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001579 return 0;
1580}
1581
1582/**
1583 * called by network layer when interface is disabled
1584 * shutdown hardware and release resources
1585 *
1586 * dev pointer to network device structure
1587 *
1588 * returns 0 if success, otherwise error code
1589 */
1590static int hdlcdev_close(struct net_device *dev)
1591{
1592 struct slgt_info *info = dev_to_port(dev);
1593 unsigned long flags;
1594
1595 DBGINFO(("%s hdlcdev_close\n", dev->name));
1596
1597 netif_stop_queue(dev);
1598
1599 /* shutdown adapter and release resources */
1600 shutdown(info);
1601
1602 hdlc_close(dev);
1603
1604 spin_lock_irqsave(&info->netlock, flags);
1605 info->netcount=0;
1606 spin_unlock_irqrestore(&info->netlock, flags);
1607
Paul Fulghumd4c63b72007-08-22 14:01:50 -07001608 module_put(THIS_MODULE);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001609 return 0;
1610}
1611
1612/**
1613 * called by network layer to process IOCTL call to network device
1614 *
1615 * dev pointer to network device structure
1616 * ifr pointer to network interface request structure
1617 * cmd IOCTL command code
1618 *
1619 * returns 0 if success, otherwise error code
1620 */
1621static int hdlcdev_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1622{
1623 const size_t size = sizeof(sync_serial_settings);
1624 sync_serial_settings new_line;
1625 sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
1626 struct slgt_info *info = dev_to_port(dev);
1627 unsigned int flags;
1628
1629 DBGINFO(("%s hdlcdev_ioctl\n", dev->name));
1630
1631 /* return error if TTY interface open */
Alan Cox8fb06c72008-07-16 21:56:46 +01001632 if (info->port.count)
Paul Fulghum705b6c72006-01-08 01:02:06 -08001633 return -EBUSY;
1634
1635 if (cmd != SIOCWANDEV)
1636 return hdlc_ioctl(dev, ifr, cmd);
1637
Vasiliy Kulikoved77ed62010-10-27 15:34:22 -07001638 memset(&new_line, 0, sizeof(new_line));
1639
Paul Fulghum705b6c72006-01-08 01:02:06 -08001640 switch(ifr->ifr_settings.type) {
1641 case IF_GET_IFACE: /* return current sync_serial_settings */
1642
1643 ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
1644 if (ifr->ifr_settings.size < size) {
1645 ifr->ifr_settings.size = size; /* data size wanted */
1646 return -ENOBUFS;
1647 }
1648
1649 flags = info->params.flags & (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
1650 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
1651 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
1652 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
1653
1654 switch (flags){
1655 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN): new_line.clock_type = CLOCK_EXT; break;
1656 case (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_INT; break;
1657 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_TXINT; break;
1658 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN): new_line.clock_type = CLOCK_TXFROMRX; break;
1659 default: new_line.clock_type = CLOCK_DEFAULT;
1660 }
1661
1662 new_line.clock_rate = info->params.clock_speed;
1663 new_line.loopback = info->params.loopback ? 1:0;
1664
1665 if (copy_to_user(line, &new_line, size))
1666 return -EFAULT;
1667 return 0;
1668
1669 case IF_IFACE_SYNC_SERIAL: /* set sync_serial_settings */
1670
1671 if(!capable(CAP_NET_ADMIN))
1672 return -EPERM;
1673 if (copy_from_user(&new_line, line, size))
1674 return -EFAULT;
1675
1676 switch (new_line.clock_type)
1677 {
1678 case CLOCK_EXT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN; break;
1679 case CLOCK_TXFROMRX: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN; break;
1680 case CLOCK_INT: flags = HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG; break;
1681 case CLOCK_TXINT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG; break;
1682 case CLOCK_DEFAULT: flags = info->params.flags &
1683 (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
1684 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
1685 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
1686 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN); break;
1687 default: return -EINVAL;
1688 }
1689
1690 if (new_line.loopback != 0 && new_line.loopback != 1)
1691 return -EINVAL;
1692
1693 info->params.flags &= ~(HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
1694 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
1695 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
1696 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
1697 info->params.flags |= flags;
1698
1699 info->params.loopback = new_line.loopback;
1700
1701 if (flags & (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG))
1702 info->params.clock_speed = new_line.clock_rate;
1703 else
1704 info->params.clock_speed = 0;
1705
1706 /* if network interface up, reprogram hardware */
1707 if (info->netcount)
1708 program_hw(info);
1709 return 0;
1710
1711 default:
1712 return hdlc_ioctl(dev, ifr, cmd);
1713 }
1714}
1715
1716/**
1717 * called by network layer when transmit timeout is detected
1718 *
1719 * dev pointer to network device structure
1720 */
1721static void hdlcdev_tx_timeout(struct net_device *dev)
1722{
1723 struct slgt_info *info = dev_to_port(dev);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001724 unsigned long flags;
1725
1726 DBGINFO(("%s hdlcdev_tx_timeout\n", dev->name));
1727
Krzysztof Halasa198191c2008-06-30 23:26:53 +02001728 dev->stats.tx_errors++;
1729 dev->stats.tx_aborted_errors++;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001730
1731 spin_lock_irqsave(&info->lock,flags);
1732 tx_stop(info);
1733 spin_unlock_irqrestore(&info->lock,flags);
1734
1735 netif_wake_queue(dev);
1736}
1737
1738/**
1739 * called by device driver when transmit completes
1740 * reenable network layer transmit if stopped
1741 *
1742 * info pointer to device instance information
1743 */
1744static void hdlcdev_tx_done(struct slgt_info *info)
1745{
1746 if (netif_queue_stopped(info->netdev))
1747 netif_wake_queue(info->netdev);
1748}
1749
1750/**
1751 * called by device driver when frame received
1752 * pass frame to network layer
1753 *
1754 * info pointer to device instance information
1755 * buf pointer to buffer contianing frame data
1756 * size count of data bytes in buf
1757 */
1758static void hdlcdev_rx(struct slgt_info *info, char *buf, int size)
1759{
1760 struct sk_buff *skb = dev_alloc_skb(size);
1761 struct net_device *dev = info->netdev;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001762
1763 DBGINFO(("%s hdlcdev_rx\n", dev->name));
1764
1765 if (skb == NULL) {
1766 DBGERR(("%s: can't alloc skb, drop packet\n", dev->name));
Krzysztof Halasa198191c2008-06-30 23:26:53 +02001767 dev->stats.rx_dropped++;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001768 return;
1769 }
1770
Krzysztof Halasa198191c2008-06-30 23:26:53 +02001771 memcpy(skb_put(skb, size), buf, size);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001772
Krzysztof Halasa198191c2008-06-30 23:26:53 +02001773 skb->protocol = hdlc_type_trans(skb, dev);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001774
Krzysztof Halasa198191c2008-06-30 23:26:53 +02001775 dev->stats.rx_packets++;
1776 dev->stats.rx_bytes += size;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001777
1778 netif_rx(skb);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001779}
1780
Krzysztof Hałasa991990a2009-01-08 22:52:11 +01001781static const struct net_device_ops hdlcdev_ops = {
1782 .ndo_open = hdlcdev_open,
1783 .ndo_stop = hdlcdev_close,
1784 .ndo_change_mtu = hdlc_change_mtu,
1785 .ndo_start_xmit = hdlc_start_xmit,
1786 .ndo_do_ioctl = hdlcdev_ioctl,
1787 .ndo_tx_timeout = hdlcdev_tx_timeout,
1788};
1789
Paul Fulghum705b6c72006-01-08 01:02:06 -08001790/**
1791 * called by device driver when adding device instance
1792 * do generic HDLC initialization
1793 *
1794 * info pointer to device instance information
1795 *
1796 * returns 0 if success, otherwise error code
1797 */
1798static int hdlcdev_init(struct slgt_info *info)
1799{
1800 int rc;
1801 struct net_device *dev;
1802 hdlc_device *hdlc;
1803
1804 /* allocate and initialize network and HDLC layer objects */
1805
1806 if (!(dev = alloc_hdlcdev(info))) {
1807 printk(KERN_ERR "%s hdlc device alloc failure\n", info->device_name);
1808 return -ENOMEM;
1809 }
1810
1811 /* for network layer reporting purposes only */
1812 dev->mem_start = info->phys_reg_addr;
1813 dev->mem_end = info->phys_reg_addr + SLGT_REG_SIZE - 1;
1814 dev->irq = info->irq_level;
1815
1816 /* network layer callbacks and settings */
Krzysztof Hałasa991990a2009-01-08 22:52:11 +01001817 dev->netdev_ops = &hdlcdev_ops;
1818 dev->watchdog_timeo = 10 * HZ;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001819 dev->tx_queue_len = 50;
1820
1821 /* generic HDLC layer callbacks and settings */
1822 hdlc = dev_to_hdlc(dev);
1823 hdlc->attach = hdlcdev_attach;
1824 hdlc->xmit = hdlcdev_xmit;
1825
1826 /* register objects with HDLC layer */
1827 if ((rc = register_hdlc_device(dev))) {
1828 printk(KERN_WARNING "%s:unable to register hdlc device\n",__FILE__);
1829 free_netdev(dev);
1830 return rc;
1831 }
1832
1833 info->netdev = dev;
1834 return 0;
1835}
1836
1837/**
1838 * called by device driver when removing device instance
1839 * do generic HDLC cleanup
1840 *
1841 * info pointer to device instance information
1842 */
1843static void hdlcdev_exit(struct slgt_info *info)
1844{
1845 unregister_hdlc_device(info->netdev);
1846 free_netdev(info->netdev);
1847 info->netdev = NULL;
1848}
1849
1850#endif /* ifdef CONFIG_HDLC */
1851
1852/*
1853 * get async data from rx DMA buffers
1854 */
1855static void rx_async(struct slgt_info *info)
1856{
Paul Fulghum705b6c72006-01-08 01:02:06 -08001857 struct mgsl_icount *icount = &info->icount;
1858 unsigned int start, end;
1859 unsigned char *p;
1860 unsigned char status;
1861 struct slgt_desc *bufs = info->rbufs;
1862 int i, count;
Alan Cox33f0f882006-01-09 20:54:13 -08001863 int chars = 0;
1864 int stat;
1865 unsigned char ch;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001866
1867 start = end = info->rbuf_current;
1868
1869 while(desc_complete(bufs[end])) {
1870 count = desc_count(bufs[end]) - info->rbuf_index;
1871 p = bufs[end].buf + info->rbuf_index;
1872
1873 DBGISR(("%s rx_async count=%d\n", info->device_name, count));
1874 DBGDATA(info, p, count, "rx");
1875
1876 for(i=0 ; i < count; i+=2, p+=2) {
Alan Cox33f0f882006-01-09 20:54:13 -08001877 ch = *p;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001878 icount->rx++;
1879
Alan Cox33f0f882006-01-09 20:54:13 -08001880 stat = 0;
1881
Paul Fulghum202af6d2006-08-31 21:27:36 -07001882 if ((status = *(p+1) & (BIT1 + BIT0))) {
1883 if (status & BIT1)
Paul Fulghum705b6c72006-01-08 01:02:06 -08001884 icount->parity++;
Paul Fulghum202af6d2006-08-31 21:27:36 -07001885 else if (status & BIT0)
Paul Fulghum705b6c72006-01-08 01:02:06 -08001886 icount->frame++;
1887 /* discard char if tty control flags say so */
1888 if (status & info->ignore_status_mask)
1889 continue;
Paul Fulghum202af6d2006-08-31 21:27:36 -07001890 if (status & BIT1)
Alan Cox33f0f882006-01-09 20:54:13 -08001891 stat = TTY_PARITY;
Paul Fulghum202af6d2006-08-31 21:27:36 -07001892 else if (status & BIT0)
Alan Cox33f0f882006-01-09 20:54:13 -08001893 stat = TTY_FRAME;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001894 }
Jiri Slaby92a19f92013-01-03 15:53:03 +01001895 tty_insert_flip_char(&info->port, ch, stat);
1896 chars++;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001897 }
1898
1899 if (i < count) {
1900 /* receive buffer not completed */
1901 info->rbuf_index += i;
Jiri Slaby40565f12007-02-12 00:52:31 -08001902 mod_timer(&info->rx_timer, jiffies + 1);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001903 break;
1904 }
1905
1906 info->rbuf_index = 0;
1907 free_rbufs(info, end, end);
1908
1909 if (++end == info->rbuf_count)
1910 end = 0;
1911
1912 /* if entire list searched then no frame available */
1913 if (end == start)
1914 break;
1915 }
1916
Jiri Slaby2e124b42013-01-03 15:53:06 +01001917 if (chars)
1918 tty_flip_buffer_push(&info->port);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001919}
1920
1921/*
1922 * return next bottom half action to perform
1923 */
1924static int bh_action(struct slgt_info *info)
1925{
1926 unsigned long flags;
1927 int rc;
1928
1929 spin_lock_irqsave(&info->lock,flags);
1930
1931 if (info->pending_bh & BH_RECEIVE) {
1932 info->pending_bh &= ~BH_RECEIVE;
1933 rc = BH_RECEIVE;
1934 } else if (info->pending_bh & BH_TRANSMIT) {
1935 info->pending_bh &= ~BH_TRANSMIT;
1936 rc = BH_TRANSMIT;
1937 } else if (info->pending_bh & BH_STATUS) {
1938 info->pending_bh &= ~BH_STATUS;
1939 rc = BH_STATUS;
1940 } else {
1941 /* Mark BH routine as complete */
Joe Perches0fab6de2008-04-28 02:14:02 -07001942 info->bh_running = false;
1943 info->bh_requested = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001944 rc = 0;
1945 }
1946
1947 spin_unlock_irqrestore(&info->lock,flags);
1948
1949 return rc;
1950}
1951
1952/*
1953 * perform bottom half processing
1954 */
David Howellsc4028952006-11-22 14:57:56 +00001955static void bh_handler(struct work_struct *work)
Paul Fulghum705b6c72006-01-08 01:02:06 -08001956{
David Howellsc4028952006-11-22 14:57:56 +00001957 struct slgt_info *info = container_of(work, struct slgt_info, task);
Paul Fulghum705b6c72006-01-08 01:02:06 -08001958 int action;
1959
1960 if (!info)
1961 return;
Joe Perches0fab6de2008-04-28 02:14:02 -07001962 info->bh_running = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08001963
1964 while((action = bh_action(info))) {
1965 switch (action) {
1966 case BH_RECEIVE:
1967 DBGBH(("%s bh receive\n", info->device_name));
1968 switch(info->params.mode) {
1969 case MGSL_MODE_ASYNC:
1970 rx_async(info);
1971 break;
1972 case MGSL_MODE_HDLC:
1973 while(rx_get_frame(info));
1974 break;
1975 case MGSL_MODE_RAW:
Paul Fulghumcb10dc92006-09-30 23:27:45 -07001976 case MGSL_MODE_MONOSYNC:
1977 case MGSL_MODE_BISYNC:
Paul Fulghum98072242010-10-27 15:34:22 -07001978 case MGSL_MODE_XSYNC:
Paul Fulghum705b6c72006-01-08 01:02:06 -08001979 while(rx_get_buf(info));
1980 break;
1981 }
1982 /* restart receiver if rx DMA buffers exhausted */
1983 if (info->rx_restart)
1984 rx_start(info);
1985 break;
1986 case BH_TRANSMIT:
1987 bh_transmit(info);
1988 break;
1989 case BH_STATUS:
1990 DBGBH(("%s bh status\n", info->device_name));
1991 info->ri_chkcount = 0;
1992 info->dsr_chkcount = 0;
1993 info->dcd_chkcount = 0;
1994 info->cts_chkcount = 0;
1995 break;
1996 default:
1997 DBGBH(("%s unknown action\n", info->device_name));
1998 break;
1999 }
2000 }
2001 DBGBH(("%s bh_handler exit\n", info->device_name));
2002}
2003
2004static void bh_transmit(struct slgt_info *info)
2005{
Alan Cox8fb06c72008-07-16 21:56:46 +01002006 struct tty_struct *tty = info->port.tty;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002007
2008 DBGBH(("%s bh_transmit\n", info->device_name));
Jiri Slabyb963a842007-02-10 01:44:55 -08002009 if (tty)
Paul Fulghum705b6c72006-01-08 01:02:06 -08002010 tty_wakeup(tty);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002011}
2012
Paul Fulghumed8485f2008-02-06 01:37:18 -08002013static void dsr_change(struct slgt_info *info, unsigned short status)
Paul Fulghum705b6c72006-01-08 01:02:06 -08002014{
Paul Fulghumed8485f2008-02-06 01:37:18 -08002015 if (status & BIT3) {
2016 info->signals |= SerialSignal_DSR;
2017 info->input_signal_events.dsr_up++;
2018 } else {
2019 info->signals &= ~SerialSignal_DSR;
2020 info->input_signal_events.dsr_down++;
2021 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08002022 DBGISR(("dsr_change %s signals=%04X\n", info->device_name, info->signals));
2023 if ((info->dsr_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
2024 slgt_irq_off(info, IRQ_DSR);
2025 return;
2026 }
2027 info->icount.dsr++;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002028 wake_up_interruptible(&info->status_event_wait_q);
2029 wake_up_interruptible(&info->event_wait_q);
2030 info->pending_bh |= BH_STATUS;
2031}
2032
Paul Fulghumed8485f2008-02-06 01:37:18 -08002033static void cts_change(struct slgt_info *info, unsigned short status)
Paul Fulghum705b6c72006-01-08 01:02:06 -08002034{
Paul Fulghumed8485f2008-02-06 01:37:18 -08002035 if (status & BIT2) {
2036 info->signals |= SerialSignal_CTS;
2037 info->input_signal_events.cts_up++;
2038 } else {
2039 info->signals &= ~SerialSignal_CTS;
2040 info->input_signal_events.cts_down++;
2041 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08002042 DBGISR(("cts_change %s signals=%04X\n", info->device_name, info->signals));
2043 if ((info->cts_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
2044 slgt_irq_off(info, IRQ_CTS);
2045 return;
2046 }
2047 info->icount.cts++;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002048 wake_up_interruptible(&info->status_event_wait_q);
2049 wake_up_interruptible(&info->event_wait_q);
2050 info->pending_bh |= BH_STATUS;
2051
Huang Shijief21ec3d2012-08-22 22:13:36 -04002052 if (tty_port_cts_enabled(&info->port)) {
Alan Cox8fb06c72008-07-16 21:56:46 +01002053 if (info->port.tty) {
2054 if (info->port.tty->hw_stopped) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08002055 if (info->signals & SerialSignal_CTS) {
Alan Cox8fb06c72008-07-16 21:56:46 +01002056 info->port.tty->hw_stopped = 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002057 info->pending_bh |= BH_TRANSMIT;
2058 return;
2059 }
2060 } else {
2061 if (!(info->signals & SerialSignal_CTS))
Alan Cox8fb06c72008-07-16 21:56:46 +01002062 info->port.tty->hw_stopped = 1;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002063 }
2064 }
2065 }
2066}
2067
Paul Fulghumed8485f2008-02-06 01:37:18 -08002068static void dcd_change(struct slgt_info *info, unsigned short status)
Paul Fulghum705b6c72006-01-08 01:02:06 -08002069{
Paul Fulghumed8485f2008-02-06 01:37:18 -08002070 if (status & BIT1) {
2071 info->signals |= SerialSignal_DCD;
2072 info->input_signal_events.dcd_up++;
2073 } else {
2074 info->signals &= ~SerialSignal_DCD;
2075 info->input_signal_events.dcd_down++;
2076 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08002077 DBGISR(("dcd_change %s signals=%04X\n", info->device_name, info->signals));
2078 if ((info->dcd_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
2079 slgt_irq_off(info, IRQ_DCD);
2080 return;
2081 }
2082 info->icount.dcd++;
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08002083#if SYNCLINK_GENERIC_HDLC
Krzysztof Halasafbeff3c2006-07-21 14:44:55 -07002084 if (info->netcount) {
2085 if (info->signals & SerialSignal_DCD)
2086 netif_carrier_on(info->netdev);
2087 else
2088 netif_carrier_off(info->netdev);
2089 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08002090#endif
2091 wake_up_interruptible(&info->status_event_wait_q);
2092 wake_up_interruptible(&info->event_wait_q);
2093 info->pending_bh |= BH_STATUS;
2094
Alan Cox8fb06c72008-07-16 21:56:46 +01002095 if (info->port.flags & ASYNC_CHECK_CD) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08002096 if (info->signals & SerialSignal_DCD)
Alan Cox8fb06c72008-07-16 21:56:46 +01002097 wake_up_interruptible(&info->port.open_wait);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002098 else {
Alan Cox8fb06c72008-07-16 21:56:46 +01002099 if (info->port.tty)
2100 tty_hangup(info->port.tty);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002101 }
2102 }
2103}
2104
Paul Fulghumed8485f2008-02-06 01:37:18 -08002105static void ri_change(struct slgt_info *info, unsigned short status)
Paul Fulghum705b6c72006-01-08 01:02:06 -08002106{
Paul Fulghumed8485f2008-02-06 01:37:18 -08002107 if (status & BIT0) {
2108 info->signals |= SerialSignal_RI;
2109 info->input_signal_events.ri_up++;
2110 } else {
2111 info->signals &= ~SerialSignal_RI;
2112 info->input_signal_events.ri_down++;
2113 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08002114 DBGISR(("ri_change %s signals=%04X\n", info->device_name, info->signals));
2115 if ((info->ri_chkcount)++ == IO_PIN_SHUTDOWN_LIMIT) {
2116 slgt_irq_off(info, IRQ_RI);
2117 return;
2118 }
Paul Fulghumed8485f2008-02-06 01:37:18 -08002119 info->icount.rng++;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002120 wake_up_interruptible(&info->status_event_wait_q);
2121 wake_up_interruptible(&info->event_wait_q);
2122 info->pending_bh |= BH_STATUS;
2123}
2124
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +01002125static void isr_rxdata(struct slgt_info *info)
2126{
2127 unsigned int count = info->rbuf_fill_count;
2128 unsigned int i = info->rbuf_fill_index;
2129 unsigned short reg;
2130
2131 while (rd_reg16(info, SSR) & IRQ_RXDATA) {
2132 reg = rd_reg16(info, RDR);
2133 DBGISR(("isr_rxdata %s RDR=%04X\n", info->device_name, reg));
2134 if (desc_complete(info->rbufs[i])) {
2135 /* all buffers full */
2136 rx_stop(info);
2137 info->rx_restart = 1;
2138 continue;
2139 }
2140 info->rbufs[i].buf[count++] = (unsigned char)reg;
2141 /* async mode saves status byte to buffer for each data byte */
2142 if (info->params.mode == MGSL_MODE_ASYNC)
2143 info->rbufs[i].buf[count++] = (unsigned char)(reg >> 8);
2144 if (count == info->rbuf_fill_level || (reg & BIT10)) {
2145 /* buffer full or end of frame */
2146 set_desc_count(info->rbufs[i], count);
2147 set_desc_status(info->rbufs[i], BIT15 | (reg >> 8));
2148 info->rbuf_fill_count = count = 0;
2149 if (++i == info->rbuf_count)
2150 i = 0;
2151 info->pending_bh |= BH_RECEIVE;
2152 }
2153 }
2154
2155 info->rbuf_fill_index = i;
2156 info->rbuf_fill_count = count;
2157}
2158
Paul Fulghum705b6c72006-01-08 01:02:06 -08002159static void isr_serial(struct slgt_info *info)
2160{
2161 unsigned short status = rd_reg16(info, SSR);
2162
2163 DBGISR(("%s isr_serial status=%04X\n", info->device_name, status));
2164
2165 wr_reg16(info, SSR, status); /* clear pending */
2166
Joe Perches0fab6de2008-04-28 02:14:02 -07002167 info->irq_occurred = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002168
2169 if (info->params.mode == MGSL_MODE_ASYNC) {
2170 if (status & IRQ_TXIDLE) {
Paul Fulghumde538eb2009-12-09 12:31:39 -08002171 if (info->tx_active)
Paul Fulghum705b6c72006-01-08 01:02:06 -08002172 isr_txeom(info, status);
2173 }
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +01002174 if (info->rx_pio && (status & IRQ_RXDATA))
2175 isr_rxdata(info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002176 if ((status & IRQ_RXBREAK) && (status & RXBREAK)) {
2177 info->icount.brk++;
2178 /* process break detection if tty control allows */
Alan Cox8fb06c72008-07-16 21:56:46 +01002179 if (info->port.tty) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08002180 if (!(status & info->ignore_status_mask)) {
2181 if (info->read_status_mask & MASK_BREAK) {
Jiri Slaby92a19f92013-01-03 15:53:03 +01002182 tty_insert_flip_char(&info->port, 0, TTY_BREAK);
Alan Cox8fb06c72008-07-16 21:56:46 +01002183 if (info->port.flags & ASYNC_SAK)
2184 do_SAK(info->port.tty);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002185 }
2186 }
2187 }
2188 }
2189 } else {
2190 if (status & (IRQ_TXIDLE + IRQ_TXUNDER))
2191 isr_txeom(info, status);
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +01002192 if (info->rx_pio && (status & IRQ_RXDATA))
2193 isr_rxdata(info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002194 if (status & IRQ_RXIDLE) {
2195 if (status & RXIDLE)
2196 info->icount.rxidle++;
2197 else
2198 info->icount.exithunt++;
2199 wake_up_interruptible(&info->event_wait_q);
2200 }
2201
2202 if (status & IRQ_RXOVER)
2203 rx_start(info);
2204 }
2205
2206 if (status & IRQ_DSR)
Paul Fulghumed8485f2008-02-06 01:37:18 -08002207 dsr_change(info, status);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002208 if (status & IRQ_CTS)
Paul Fulghumed8485f2008-02-06 01:37:18 -08002209 cts_change(info, status);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002210 if (status & IRQ_DCD)
Paul Fulghumed8485f2008-02-06 01:37:18 -08002211 dcd_change(info, status);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002212 if (status & IRQ_RI)
Paul Fulghumed8485f2008-02-06 01:37:18 -08002213 ri_change(info, status);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002214}
2215
2216static void isr_rdma(struct slgt_info *info)
2217{
2218 unsigned int status = rd_reg32(info, RDCSR);
2219
2220 DBGISR(("%s isr_rdma status=%08x\n", info->device_name, status));
2221
2222 /* RDCSR (rx DMA control/status)
2223 *
2224 * 31..07 reserved
2225 * 06 save status byte to DMA buffer
2226 * 05 error
2227 * 04 eol (end of list)
2228 * 03 eob (end of buffer)
2229 * 02 IRQ enable
2230 * 01 reset
2231 * 00 enable
2232 */
2233 wr_reg32(info, RDCSR, status); /* clear pending */
2234
2235 if (status & (BIT5 + BIT4)) {
2236 DBGISR(("%s isr_rdma rx_restart=1\n", info->device_name));
Joe Perches0fab6de2008-04-28 02:14:02 -07002237 info->rx_restart = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002238 }
2239 info->pending_bh |= BH_RECEIVE;
2240}
2241
2242static void isr_tdma(struct slgt_info *info)
2243{
2244 unsigned int status = rd_reg32(info, TDCSR);
2245
2246 DBGISR(("%s isr_tdma status=%08x\n", info->device_name, status));
2247
2248 /* TDCSR (tx DMA control/status)
2249 *
2250 * 31..06 reserved
2251 * 05 error
2252 * 04 eol (end of list)
2253 * 03 eob (end of buffer)
2254 * 02 IRQ enable
2255 * 01 reset
2256 * 00 enable
2257 */
2258 wr_reg32(info, TDCSR, status); /* clear pending */
2259
2260 if (status & (BIT5 + BIT4 + BIT3)) {
2261 // another transmit buffer has completed
2262 // run bottom half to get more send data from user
2263 info->pending_bh |= BH_TRANSMIT;
2264 }
2265}
2266
Paul Fulghumde538eb2009-12-09 12:31:39 -08002267/*
2268 * return true if there are unsent tx DMA buffers, otherwise false
2269 *
2270 * if there are unsent buffers then info->tbuf_start
2271 * is set to index of first unsent buffer
2272 */
2273static bool unsent_tbufs(struct slgt_info *info)
2274{
2275 unsigned int i = info->tbuf_current;
2276 bool rc = false;
2277
2278 /*
2279 * search backwards from last loaded buffer (precedes tbuf_current)
2280 * for first unsent buffer (desc_count > 0)
2281 */
2282
2283 do {
2284 if (i)
2285 i--;
2286 else
2287 i = info->tbuf_count - 1;
2288 if (!desc_count(info->tbufs[i]))
2289 break;
2290 info->tbuf_start = i;
2291 rc = true;
2292 } while (i != info->tbuf_current);
2293
2294 return rc;
2295}
2296
Paul Fulghum705b6c72006-01-08 01:02:06 -08002297static void isr_txeom(struct slgt_info *info, unsigned short status)
2298{
2299 DBGISR(("%s txeom status=%04x\n", info->device_name, status));
2300
2301 slgt_irq_off(info, IRQ_TXDATA + IRQ_TXIDLE + IRQ_TXUNDER);
2302 tdma_reset(info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002303 if (status & IRQ_TXUNDER) {
2304 unsigned short val = rd_reg16(info, TCR);
2305 wr_reg16(info, TCR, (unsigned short)(val | BIT2)); /* set reset bit */
2306 wr_reg16(info, TCR, val); /* clear reset bit */
2307 }
2308
2309 if (info->tx_active) {
2310 if (info->params.mode != MGSL_MODE_ASYNC) {
2311 if (status & IRQ_TXUNDER)
2312 info->icount.txunder++;
2313 else if (status & IRQ_TXIDLE)
2314 info->icount.txok++;
2315 }
2316
Paul Fulghumde538eb2009-12-09 12:31:39 -08002317 if (unsent_tbufs(info)) {
2318 tx_start(info);
2319 update_tx_timer(info);
2320 return;
2321 }
Joe Perches0fab6de2008-04-28 02:14:02 -07002322 info->tx_active = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002323
2324 del_timer(&info->tx_timer);
2325
2326 if (info->params.mode != MGSL_MODE_ASYNC && info->drop_rts_on_tx_done) {
2327 info->signals &= ~SerialSignal_RTS;
Joe Perches0fab6de2008-04-28 02:14:02 -07002328 info->drop_rts_on_tx_done = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002329 set_signals(info);
2330 }
2331
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08002332#if SYNCLINK_GENERIC_HDLC
Paul Fulghum705b6c72006-01-08 01:02:06 -08002333 if (info->netcount)
2334 hdlcdev_tx_done(info);
2335 else
2336#endif
2337 {
Alan Cox8fb06c72008-07-16 21:56:46 +01002338 if (info->port.tty && (info->port.tty->stopped || info->port.tty->hw_stopped)) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08002339 tx_stop(info);
2340 return;
2341 }
2342 info->pending_bh |= BH_TRANSMIT;
2343 }
2344 }
2345}
2346
Paul Fulghum0080b7a2006-03-28 01:56:15 -08002347static void isr_gpio(struct slgt_info *info, unsigned int changed, unsigned int state)
2348{
2349 struct cond_wait *w, *prev;
2350
2351 /* wake processes waiting for specific transitions */
2352 for (w = info->gpio_wait_q, prev = NULL ; w != NULL ; w = w->next) {
2353 if (w->data & changed) {
2354 w->data = state;
2355 wake_up_interruptible(&w->q);
2356 if (prev != NULL)
2357 prev->next = w->next;
2358 else
2359 info->gpio_wait_q = w->next;
2360 } else
2361 prev = w;
2362 }
2363}
2364
Paul Fulghum705b6c72006-01-08 01:02:06 -08002365/* interrupt service routine
2366 *
2367 * irq interrupt number
2368 * dev_id device ID supplied during interrupt registration
Paul Fulghum705b6c72006-01-08 01:02:06 -08002369 */
Jeff Garzika6f97b22007-10-31 05:20:49 -04002370static irqreturn_t slgt_interrupt(int dummy, void *dev_id)
Paul Fulghum705b6c72006-01-08 01:02:06 -08002371{
Jeff Garzika6f97b22007-10-31 05:20:49 -04002372 struct slgt_info *info = dev_id;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002373 unsigned int gsr;
2374 unsigned int i;
2375
Jeff Garzika6f97b22007-10-31 05:20:49 -04002376 DBGISR(("slgt_interrupt irq=%d entry\n", info->irq_level));
Paul Fulghum705b6c72006-01-08 01:02:06 -08002377
Paul Fulghum705b6c72006-01-08 01:02:06 -08002378 while((gsr = rd_reg32(info, GSR) & 0xffffff00)) {
2379 DBGISR(("%s gsr=%08x\n", info->device_name, gsr));
Joe Perches0fab6de2008-04-28 02:14:02 -07002380 info->irq_occurred = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002381 for(i=0; i < info->port_count ; i++) {
2382 if (info->port_array[i] == NULL)
2383 continue;
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07002384 spin_lock(&info->port_array[i]->lock);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002385 if (gsr & (BIT8 << i))
2386 isr_serial(info->port_array[i]);
2387 if (gsr & (BIT16 << (i*2)))
2388 isr_rdma(info->port_array[i]);
2389 if (gsr & (BIT17 << (i*2)))
2390 isr_tdma(info->port_array[i]);
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07002391 spin_unlock(&info->port_array[i]->lock);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002392 }
2393 }
2394
Paul Fulghum0080b7a2006-03-28 01:56:15 -08002395 if (info->gpio_present) {
2396 unsigned int state;
2397 unsigned int changed;
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07002398 spin_lock(&info->lock);
Paul Fulghum0080b7a2006-03-28 01:56:15 -08002399 while ((changed = rd_reg32(info, IOSR)) != 0) {
2400 DBGISR(("%s iosr=%08x\n", info->device_name, changed));
2401 /* read latched state of GPIO signals */
2402 state = rd_reg32(info, IOVR);
2403 /* clear pending GPIO interrupt bits */
2404 wr_reg32(info, IOSR, changed);
2405 for (i=0 ; i < info->port_count ; i++) {
2406 if (info->port_array[i] != NULL)
2407 isr_gpio(info->port_array[i], changed, state);
2408 }
2409 }
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07002410 spin_unlock(&info->lock);
Paul Fulghum0080b7a2006-03-28 01:56:15 -08002411 }
2412
Paul Fulghum705b6c72006-01-08 01:02:06 -08002413 for(i=0; i < info->port_count ; i++) {
2414 struct slgt_info *port = info->port_array[i];
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07002415 if (port == NULL)
2416 continue;
2417 spin_lock(&port->lock);
2418 if ((port->port.count || port->netcount) &&
Paul Fulghum705b6c72006-01-08 01:02:06 -08002419 port->pending_bh && !port->bh_running &&
2420 !port->bh_requested) {
2421 DBGISR(("%s bh queued\n", port->device_name));
2422 schedule_work(&port->task);
Joe Perches0fab6de2008-04-28 02:14:02 -07002423 port->bh_requested = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002424 }
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07002425 spin_unlock(&port->lock);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002426 }
2427
Jeff Garzika6f97b22007-10-31 05:20:49 -04002428 DBGISR(("slgt_interrupt irq=%d exit\n", info->irq_level));
Paul Fulghum705b6c72006-01-08 01:02:06 -08002429 return IRQ_HANDLED;
2430}
2431
2432static int startup(struct slgt_info *info)
2433{
2434 DBGINFO(("%s startup\n", info->device_name));
2435
Alan Cox8fb06c72008-07-16 21:56:46 +01002436 if (info->port.flags & ASYNC_INITIALIZED)
Paul Fulghum705b6c72006-01-08 01:02:06 -08002437 return 0;
2438
2439 if (!info->tx_buf) {
2440 info->tx_buf = kmalloc(info->max_frame_size, GFP_KERNEL);
2441 if (!info->tx_buf) {
2442 DBGERR(("%s can't allocate tx buffer\n", info->device_name));
2443 return -ENOMEM;
2444 }
2445 }
2446
2447 info->pending_bh = 0;
2448
2449 memset(&info->icount, 0, sizeof(info->icount));
2450
2451 /* program hardware for current parameters */
2452 change_params(info);
2453
Alan Cox8fb06c72008-07-16 21:56:46 +01002454 if (info->port.tty)
2455 clear_bit(TTY_IO_ERROR, &info->port.tty->flags);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002456
Alan Cox8fb06c72008-07-16 21:56:46 +01002457 info->port.flags |= ASYNC_INITIALIZED;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002458
2459 return 0;
2460}
2461
2462/*
2463 * called by close() and hangup() to shutdown hardware
2464 */
2465static void shutdown(struct slgt_info *info)
2466{
2467 unsigned long flags;
2468
Alan Cox8fb06c72008-07-16 21:56:46 +01002469 if (!(info->port.flags & ASYNC_INITIALIZED))
Paul Fulghum705b6c72006-01-08 01:02:06 -08002470 return;
2471
2472 DBGINFO(("%s shutdown\n", info->device_name));
2473
2474 /* clear status wait queue because status changes */
2475 /* can't happen after shutting down the hardware */
2476 wake_up_interruptible(&info->status_event_wait_q);
2477 wake_up_interruptible(&info->event_wait_q);
2478
2479 del_timer_sync(&info->tx_timer);
2480 del_timer_sync(&info->rx_timer);
2481
2482 kfree(info->tx_buf);
2483 info->tx_buf = NULL;
2484
2485 spin_lock_irqsave(&info->lock,flags);
2486
2487 tx_stop(info);
2488 rx_stop(info);
2489
2490 slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
2491
Alan Coxadc8d742012-07-14 15:31:47 +01002492 if (!info->port.tty || info->port.tty->termios.c_cflag & HUPCL) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08002493 info->signals &= ~(SerialSignal_DTR + SerialSignal_RTS);
2494 set_signals(info);
2495 }
2496
Paul Fulghum0080b7a2006-03-28 01:56:15 -08002497 flush_cond_wait(&info->gpio_wait_q);
2498
Paul Fulghum705b6c72006-01-08 01:02:06 -08002499 spin_unlock_irqrestore(&info->lock,flags);
2500
Alan Cox8fb06c72008-07-16 21:56:46 +01002501 if (info->port.tty)
2502 set_bit(TTY_IO_ERROR, &info->port.tty->flags);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002503
Alan Cox8fb06c72008-07-16 21:56:46 +01002504 info->port.flags &= ~ASYNC_INITIALIZED;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002505}
2506
2507static void program_hw(struct slgt_info *info)
2508{
2509 unsigned long flags;
2510
2511 spin_lock_irqsave(&info->lock,flags);
2512
2513 rx_stop(info);
2514 tx_stop(info);
2515
Paul Fulghumcb10dc92006-09-30 23:27:45 -07002516 if (info->params.mode != MGSL_MODE_ASYNC ||
Paul Fulghum705b6c72006-01-08 01:02:06 -08002517 info->netcount)
Paul Fulghumcb10dc92006-09-30 23:27:45 -07002518 sync_mode(info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002519 else
2520 async_mode(info);
2521
2522 set_signals(info);
2523
2524 info->dcd_chkcount = 0;
2525 info->cts_chkcount = 0;
2526 info->ri_chkcount = 0;
2527 info->dsr_chkcount = 0;
2528
Paul Fulghuma6b2f872009-01-15 13:50:57 -08002529 slgt_irq_on(info, IRQ_DCD | IRQ_CTS | IRQ_DSR | IRQ_RI);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002530 get_signals(info);
2531
2532 if (info->netcount ||
Alan Coxadc8d742012-07-14 15:31:47 +01002533 (info->port.tty && info->port.tty->termios.c_cflag & CREAD))
Paul Fulghum705b6c72006-01-08 01:02:06 -08002534 rx_start(info);
2535
2536 spin_unlock_irqrestore(&info->lock,flags);
2537}
2538
2539/*
2540 * reconfigure adapter based on new parameters
2541 */
2542static void change_params(struct slgt_info *info)
2543{
2544 unsigned cflag;
2545 int bits_per_char;
2546
Alan Coxadc8d742012-07-14 15:31:47 +01002547 if (!info->port.tty)
Paul Fulghum705b6c72006-01-08 01:02:06 -08002548 return;
2549 DBGINFO(("%s change_params\n", info->device_name));
2550
Alan Coxadc8d742012-07-14 15:31:47 +01002551 cflag = info->port.tty->termios.c_cflag;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002552
2553 /* if B0 rate (hangup) specified then negate DTR and RTS */
2554 /* otherwise assert DTR and RTS */
2555 if (cflag & CBAUD)
2556 info->signals |= SerialSignal_RTS + SerialSignal_DTR;
2557 else
2558 info->signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
2559
2560 /* byte size and parity */
2561
2562 switch (cflag & CSIZE) {
2563 case CS5: info->params.data_bits = 5; break;
2564 case CS6: info->params.data_bits = 6; break;
2565 case CS7: info->params.data_bits = 7; break;
2566 case CS8: info->params.data_bits = 8; break;
2567 default: info->params.data_bits = 7; break;
2568 }
2569
2570 info->params.stop_bits = (cflag & CSTOPB) ? 2 : 1;
2571
2572 if (cflag & PARENB)
2573 info->params.parity = (cflag & PARODD) ? ASYNC_PARITY_ODD : ASYNC_PARITY_EVEN;
2574 else
2575 info->params.parity = ASYNC_PARITY_NONE;
2576
2577 /* calculate number of jiffies to transmit a full
2578 * FIFO (32 bytes) at specified data rate
2579 */
2580 bits_per_char = info->params.data_bits +
2581 info->params.stop_bits + 1;
2582
Alan Cox8fb06c72008-07-16 21:56:46 +01002583 info->params.data_rate = tty_get_baud_rate(info->port.tty);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002584
2585 if (info->params.data_rate) {
2586 info->timeout = (32*HZ*bits_per_char) /
2587 info->params.data_rate;
2588 }
2589 info->timeout += HZ/50; /* Add .02 seconds of slop */
2590
2591 if (cflag & CRTSCTS)
Alan Cox8fb06c72008-07-16 21:56:46 +01002592 info->port.flags |= ASYNC_CTS_FLOW;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002593 else
Alan Cox8fb06c72008-07-16 21:56:46 +01002594 info->port.flags &= ~ASYNC_CTS_FLOW;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002595
2596 if (cflag & CLOCAL)
Alan Cox8fb06c72008-07-16 21:56:46 +01002597 info->port.flags &= ~ASYNC_CHECK_CD;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002598 else
Alan Cox8fb06c72008-07-16 21:56:46 +01002599 info->port.flags |= ASYNC_CHECK_CD;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002600
2601 /* process tty input control flags */
2602
2603 info->read_status_mask = IRQ_RXOVER;
Alan Cox8fb06c72008-07-16 21:56:46 +01002604 if (I_INPCK(info->port.tty))
Paul Fulghum705b6c72006-01-08 01:02:06 -08002605 info->read_status_mask |= MASK_PARITY | MASK_FRAMING;
Alan Cox8fb06c72008-07-16 21:56:46 +01002606 if (I_BRKINT(info->port.tty) || I_PARMRK(info->port.tty))
Paul Fulghum705b6c72006-01-08 01:02:06 -08002607 info->read_status_mask |= MASK_BREAK;
Alan Cox8fb06c72008-07-16 21:56:46 +01002608 if (I_IGNPAR(info->port.tty))
Paul Fulghum705b6c72006-01-08 01:02:06 -08002609 info->ignore_status_mask |= MASK_PARITY | MASK_FRAMING;
Alan Cox8fb06c72008-07-16 21:56:46 +01002610 if (I_IGNBRK(info->port.tty)) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08002611 info->ignore_status_mask |= MASK_BREAK;
2612 /* If ignoring parity and break indicators, ignore
2613 * overruns too. (For real raw support).
2614 */
Alan Cox8fb06c72008-07-16 21:56:46 +01002615 if (I_IGNPAR(info->port.tty))
Paul Fulghum705b6c72006-01-08 01:02:06 -08002616 info->ignore_status_mask |= MASK_OVERRUN;
2617 }
2618
2619 program_hw(info);
2620}
2621
2622static int get_stats(struct slgt_info *info, struct mgsl_icount __user *user_icount)
2623{
2624 DBGINFO(("%s get_stats\n", info->device_name));
2625 if (!user_icount) {
2626 memset(&info->icount, 0, sizeof(info->icount));
2627 } else {
2628 if (copy_to_user(user_icount, &info->icount, sizeof(struct mgsl_icount)))
2629 return -EFAULT;
2630 }
2631 return 0;
2632}
2633
2634static int get_params(struct slgt_info *info, MGSL_PARAMS __user *user_params)
2635{
2636 DBGINFO(("%s get_params\n", info->device_name));
2637 if (copy_to_user(user_params, &info->params, sizeof(MGSL_PARAMS)))
2638 return -EFAULT;
2639 return 0;
2640}
2641
2642static int set_params(struct slgt_info *info, MGSL_PARAMS __user *new_params)
2643{
2644 unsigned long flags;
2645 MGSL_PARAMS tmp_params;
2646
2647 DBGINFO(("%s set_params\n", info->device_name));
2648 if (copy_from_user(&tmp_params, new_params, sizeof(MGSL_PARAMS)))
2649 return -EFAULT;
2650
2651 spin_lock_irqsave(&info->lock, flags);
Paul Fulghum1f807692009-04-02 16:58:30 -07002652 if (tmp_params.mode == MGSL_MODE_BASE_CLOCK)
2653 info->base_clock = tmp_params.clock_speed;
2654 else
2655 memcpy(&info->params, &tmp_params, sizeof(MGSL_PARAMS));
Paul Fulghum705b6c72006-01-08 01:02:06 -08002656 spin_unlock_irqrestore(&info->lock, flags);
2657
Paul Fulghum1f807692009-04-02 16:58:30 -07002658 program_hw(info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002659
2660 return 0;
2661}
2662
2663static int get_txidle(struct slgt_info *info, int __user *idle_mode)
2664{
2665 DBGINFO(("%s get_txidle=%d\n", info->device_name, info->idle_mode));
2666 if (put_user(info->idle_mode, idle_mode))
2667 return -EFAULT;
2668 return 0;
2669}
2670
2671static int set_txidle(struct slgt_info *info, int idle_mode)
2672{
2673 unsigned long flags;
2674 DBGINFO(("%s set_txidle(%d)\n", info->device_name, idle_mode));
2675 spin_lock_irqsave(&info->lock,flags);
2676 info->idle_mode = idle_mode;
Paul Fulghum643f3312006-06-25 05:49:20 -07002677 if (info->params.mode != MGSL_MODE_ASYNC)
2678 tx_set_idle(info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08002679 spin_unlock_irqrestore(&info->lock,flags);
2680 return 0;
2681}
2682
2683static int tx_enable(struct slgt_info *info, int enable)
2684{
2685 unsigned long flags;
2686 DBGINFO(("%s tx_enable(%d)\n", info->device_name, enable));
2687 spin_lock_irqsave(&info->lock,flags);
2688 if (enable) {
2689 if (!info->tx_enabled)
2690 tx_start(info);
2691 } else {
2692 if (info->tx_enabled)
2693 tx_stop(info);
2694 }
2695 spin_unlock_irqrestore(&info->lock,flags);
2696 return 0;
2697}
2698
2699/*
2700 * abort transmit HDLC frame
2701 */
2702static int tx_abort(struct slgt_info *info)
2703{
2704 unsigned long flags;
2705 DBGINFO(("%s tx_abort\n", info->device_name));
2706 spin_lock_irqsave(&info->lock,flags);
2707 tdma_reset(info);
2708 spin_unlock_irqrestore(&info->lock,flags);
2709 return 0;
2710}
2711
2712static int rx_enable(struct slgt_info *info, int enable)
2713{
2714 unsigned long flags;
Paul Fulghum814dae02008-07-22 11:22:14 +01002715 unsigned int rbuf_fill_level;
2716 DBGINFO(("%s rx_enable(%08x)\n", info->device_name, enable));
Paul Fulghum705b6c72006-01-08 01:02:06 -08002717 spin_lock_irqsave(&info->lock,flags);
Paul Fulghum814dae02008-07-22 11:22:14 +01002718 /*
2719 * enable[31..16] = receive DMA buffer fill level
2720 * 0 = noop (leave fill level unchanged)
2721 * fill level must be multiple of 4 and <= buffer size
2722 */
2723 rbuf_fill_level = ((unsigned int)enable) >> 16;
2724 if (rbuf_fill_level) {
Paul Fulghumc68a99c2008-07-22 11:23:24 +01002725 if ((rbuf_fill_level > DMABUFSIZE) || (rbuf_fill_level % 4)) {
2726 spin_unlock_irqrestore(&info->lock, flags);
Paul Fulghum814dae02008-07-22 11:22:14 +01002727 return -EINVAL;
Paul Fulghumc68a99c2008-07-22 11:23:24 +01002728 }
Paul Fulghum814dae02008-07-22 11:22:14 +01002729 info->rbuf_fill_level = rbuf_fill_level;
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +01002730 if (rbuf_fill_level < 128)
2731 info->rx_pio = 1; /* PIO mode */
2732 else
2733 info->rx_pio = 0; /* DMA mode */
Paul Fulghum814dae02008-07-22 11:22:14 +01002734 rx_stop(info); /* restart receiver to use new fill level */
2735 }
2736
2737 /*
2738 * enable[1..0] = receiver enable command
2739 * 0 = disable
2740 * 1 = enable
2741 * 2 = enable or force hunt mode if already enabled
2742 */
2743 enable &= 3;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002744 if (enable) {
2745 if (!info->rx_enabled)
2746 rx_start(info);
Paul Fulghumcb10dc92006-09-30 23:27:45 -07002747 else if (enable == 2) {
2748 /* force hunt mode (write 1 to RCR[3]) */
2749 wr_reg16(info, RCR, rd_reg16(info, RCR) | BIT3);
2750 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08002751 } else {
2752 if (info->rx_enabled)
2753 rx_stop(info);
2754 }
2755 spin_unlock_irqrestore(&info->lock,flags);
2756 return 0;
2757}
2758
2759/*
2760 * wait for specified event to occur
2761 */
2762static int wait_mgsl_event(struct slgt_info *info, int __user *mask_ptr)
2763{
2764 unsigned long flags;
2765 int s;
2766 int rc=0;
2767 struct mgsl_icount cprev, cnow;
2768 int events;
2769 int mask;
2770 struct _input_signal_events oldsigs, newsigs;
2771 DECLARE_WAITQUEUE(wait, current);
2772
2773 if (get_user(mask, mask_ptr))
2774 return -EFAULT;
2775
2776 DBGINFO(("%s wait_mgsl_event(%d)\n", info->device_name, mask));
2777
2778 spin_lock_irqsave(&info->lock,flags);
2779
2780 /* return immediately if state matches requested events */
2781 get_signals(info);
2782 s = info->signals;
2783
2784 events = mask &
2785 ( ((s & SerialSignal_DSR) ? MgslEvent_DsrActive:MgslEvent_DsrInactive) +
2786 ((s & SerialSignal_DCD) ? MgslEvent_DcdActive:MgslEvent_DcdInactive) +
2787 ((s & SerialSignal_CTS) ? MgslEvent_CtsActive:MgslEvent_CtsInactive) +
2788 ((s & SerialSignal_RI) ? MgslEvent_RiActive :MgslEvent_RiInactive) );
2789 if (events) {
2790 spin_unlock_irqrestore(&info->lock,flags);
2791 goto exit;
2792 }
2793
2794 /* save current irq counts */
2795 cprev = info->icount;
2796 oldsigs = info->input_signal_events;
2797
2798 /* enable hunt and idle irqs if needed */
2799 if (mask & (MgslEvent_ExitHuntMode+MgslEvent_IdleReceived)) {
2800 unsigned short val = rd_reg16(info, SCR);
2801 if (!(val & IRQ_RXIDLE))
2802 wr_reg16(info, SCR, (unsigned short)(val | IRQ_RXIDLE));
2803 }
2804
2805 set_current_state(TASK_INTERRUPTIBLE);
2806 add_wait_queue(&info->event_wait_q, &wait);
2807
2808 spin_unlock_irqrestore(&info->lock,flags);
2809
2810 for(;;) {
2811 schedule();
2812 if (signal_pending(current)) {
2813 rc = -ERESTARTSYS;
2814 break;
2815 }
2816
2817 /* get current irq counts */
2818 spin_lock_irqsave(&info->lock,flags);
2819 cnow = info->icount;
2820 newsigs = info->input_signal_events;
2821 set_current_state(TASK_INTERRUPTIBLE);
2822 spin_unlock_irqrestore(&info->lock,flags);
2823
2824 /* if no change, wait aborted for some reason */
2825 if (newsigs.dsr_up == oldsigs.dsr_up &&
2826 newsigs.dsr_down == oldsigs.dsr_down &&
2827 newsigs.dcd_up == oldsigs.dcd_up &&
2828 newsigs.dcd_down == oldsigs.dcd_down &&
2829 newsigs.cts_up == oldsigs.cts_up &&
2830 newsigs.cts_down == oldsigs.cts_down &&
2831 newsigs.ri_up == oldsigs.ri_up &&
2832 newsigs.ri_down == oldsigs.ri_down &&
2833 cnow.exithunt == cprev.exithunt &&
2834 cnow.rxidle == cprev.rxidle) {
2835 rc = -EIO;
2836 break;
2837 }
2838
2839 events = mask &
2840 ( (newsigs.dsr_up != oldsigs.dsr_up ? MgslEvent_DsrActive:0) +
2841 (newsigs.dsr_down != oldsigs.dsr_down ? MgslEvent_DsrInactive:0) +
2842 (newsigs.dcd_up != oldsigs.dcd_up ? MgslEvent_DcdActive:0) +
2843 (newsigs.dcd_down != oldsigs.dcd_down ? MgslEvent_DcdInactive:0) +
2844 (newsigs.cts_up != oldsigs.cts_up ? MgslEvent_CtsActive:0) +
2845 (newsigs.cts_down != oldsigs.cts_down ? MgslEvent_CtsInactive:0) +
2846 (newsigs.ri_up != oldsigs.ri_up ? MgslEvent_RiActive:0) +
2847 (newsigs.ri_down != oldsigs.ri_down ? MgslEvent_RiInactive:0) +
2848 (cnow.exithunt != cprev.exithunt ? MgslEvent_ExitHuntMode:0) +
2849 (cnow.rxidle != cprev.rxidle ? MgslEvent_IdleReceived:0) );
2850 if (events)
2851 break;
2852
2853 cprev = cnow;
2854 oldsigs = newsigs;
2855 }
2856
2857 remove_wait_queue(&info->event_wait_q, &wait);
2858 set_current_state(TASK_RUNNING);
2859
2860
2861 if (mask & (MgslEvent_ExitHuntMode + MgslEvent_IdleReceived)) {
2862 spin_lock_irqsave(&info->lock,flags);
2863 if (!waitqueue_active(&info->event_wait_q)) {
2864 /* disable enable exit hunt mode/idle rcvd IRQs */
2865 wr_reg16(info, SCR,
2866 (unsigned short)(rd_reg16(info, SCR) & ~IRQ_RXIDLE));
2867 }
2868 spin_unlock_irqrestore(&info->lock,flags);
2869 }
2870exit:
2871 if (rc == 0)
2872 rc = put_user(events, mask_ptr);
2873 return rc;
2874}
2875
2876static int get_interface(struct slgt_info *info, int __user *if_mode)
2877{
2878 DBGINFO(("%s get_interface=%x\n", info->device_name, info->if_mode));
2879 if (put_user(info->if_mode, if_mode))
2880 return -EFAULT;
2881 return 0;
2882}
2883
2884static int set_interface(struct slgt_info *info, int if_mode)
2885{
2886 unsigned long flags;
Paul Fulghum35fbd392006-01-18 17:42:24 -08002887 unsigned short val;
Paul Fulghum705b6c72006-01-08 01:02:06 -08002888
2889 DBGINFO(("%s set_interface=%x)\n", info->device_name, if_mode));
2890 spin_lock_irqsave(&info->lock,flags);
2891 info->if_mode = if_mode;
2892
2893 msc_set_vcr(info);
2894
2895 /* TCR (tx control) 07 1=RTS driver control */
2896 val = rd_reg16(info, TCR);
2897 if (info->if_mode & MGSL_INTERFACE_RTS_EN)
2898 val |= BIT7;
2899 else
2900 val &= ~BIT7;
2901 wr_reg16(info, TCR, val);
2902
2903 spin_unlock_irqrestore(&info->lock,flags);
2904 return 0;
2905}
2906
Paul Fulghum98072242010-10-27 15:34:22 -07002907static int get_xsync(struct slgt_info *info, int __user *xsync)
2908{
2909 DBGINFO(("%s get_xsync=%x\n", info->device_name, info->xsync));
2910 if (put_user(info->xsync, xsync))
2911 return -EFAULT;
2912 return 0;
2913}
2914
2915/*
2916 * set extended sync pattern (1 to 4 bytes) for extended sync mode
2917 *
2918 * sync pattern is contained in least significant bytes of value
2919 * most significant byte of sync pattern is oldest (1st sent/detected)
2920 */
2921static int set_xsync(struct slgt_info *info, int xsync)
2922{
2923 unsigned long flags;
2924
2925 DBGINFO(("%s set_xsync=%x)\n", info->device_name, xsync));
2926 spin_lock_irqsave(&info->lock, flags);
2927 info->xsync = xsync;
2928 wr_reg32(info, XSR, xsync);
2929 spin_unlock_irqrestore(&info->lock, flags);
2930 return 0;
2931}
2932
2933static int get_xctrl(struct slgt_info *info, int __user *xctrl)
2934{
2935 DBGINFO(("%s get_xctrl=%x\n", info->device_name, info->xctrl));
2936 if (put_user(info->xctrl, xctrl))
2937 return -EFAULT;
2938 return 0;
2939}
2940
2941/*
2942 * set extended control options
2943 *
2944 * xctrl[31:19] reserved, must be zero
2945 * xctrl[18:17] extended sync pattern length in bytes
2946 * 00 = 1 byte in xsr[7:0]
2947 * 01 = 2 bytes in xsr[15:0]
2948 * 10 = 3 bytes in xsr[23:0]
2949 * 11 = 4 bytes in xsr[31:0]
2950 * xctrl[16] 1 = enable terminal count, 0=disabled
2951 * xctrl[15:0] receive terminal count for fixed length packets
2952 * value is count minus one (0 = 1 byte packet)
2953 * when terminal count is reached, receiver
2954 * automatically returns to hunt mode and receive
2955 * FIFO contents are flushed to DMA buffers with
2956 * end of frame (EOF) status
2957 */
2958static int set_xctrl(struct slgt_info *info, int xctrl)
2959{
2960 unsigned long flags;
2961
2962 DBGINFO(("%s set_xctrl=%x)\n", info->device_name, xctrl));
2963 spin_lock_irqsave(&info->lock, flags);
2964 info->xctrl = xctrl;
2965 wr_reg32(info, XCR, xctrl);
2966 spin_unlock_irqrestore(&info->lock, flags);
2967 return 0;
2968}
2969
Paul Fulghum0080b7a2006-03-28 01:56:15 -08002970/*
2971 * set general purpose IO pin state and direction
2972 *
2973 * user_gpio fields:
2974 * state each bit indicates a pin state
2975 * smask set bit indicates pin state to set
2976 * dir each bit indicates a pin direction (0=input, 1=output)
2977 * dmask set bit indicates pin direction to set
2978 */
2979static int set_gpio(struct slgt_info *info, struct gpio_desc __user *user_gpio)
2980{
2981 unsigned long flags;
2982 struct gpio_desc gpio;
2983 __u32 data;
2984
2985 if (!info->gpio_present)
2986 return -EINVAL;
2987 if (copy_from_user(&gpio, user_gpio, sizeof(gpio)))
2988 return -EFAULT;
2989 DBGINFO(("%s set_gpio state=%08x smask=%08x dir=%08x dmask=%08x\n",
2990 info->device_name, gpio.state, gpio.smask,
2991 gpio.dir, gpio.dmask));
2992
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07002993 spin_lock_irqsave(&info->port_array[0]->lock, flags);
Paul Fulghum0080b7a2006-03-28 01:56:15 -08002994 if (gpio.dmask) {
2995 data = rd_reg32(info, IODR);
2996 data |= gpio.dmask & gpio.dir;
2997 data &= ~(gpio.dmask & ~gpio.dir);
2998 wr_reg32(info, IODR, data);
2999 }
3000 if (gpio.smask) {
3001 data = rd_reg32(info, IOVR);
3002 data |= gpio.smask & gpio.state;
3003 data &= ~(gpio.smask & ~gpio.state);
3004 wr_reg32(info, IOVR, data);
3005 }
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07003006 spin_unlock_irqrestore(&info->port_array[0]->lock, flags);
Paul Fulghum0080b7a2006-03-28 01:56:15 -08003007
3008 return 0;
3009}
3010
3011/*
3012 * get general purpose IO pin state and direction
3013 */
3014static int get_gpio(struct slgt_info *info, struct gpio_desc __user *user_gpio)
3015{
3016 struct gpio_desc gpio;
3017 if (!info->gpio_present)
3018 return -EINVAL;
3019 gpio.state = rd_reg32(info, IOVR);
3020 gpio.smask = 0xffffffff;
3021 gpio.dir = rd_reg32(info, IODR);
3022 gpio.dmask = 0xffffffff;
3023 if (copy_to_user(user_gpio, &gpio, sizeof(gpio)))
3024 return -EFAULT;
3025 DBGINFO(("%s get_gpio state=%08x dir=%08x\n",
3026 info->device_name, gpio.state, gpio.dir));
3027 return 0;
3028}
3029
3030/*
3031 * conditional wait facility
3032 */
3033static void init_cond_wait(struct cond_wait *w, unsigned int data)
3034{
3035 init_waitqueue_head(&w->q);
3036 init_waitqueue_entry(&w->wait, current);
3037 w->data = data;
3038}
3039
3040static void add_cond_wait(struct cond_wait **head, struct cond_wait *w)
3041{
3042 set_current_state(TASK_INTERRUPTIBLE);
3043 add_wait_queue(&w->q, &w->wait);
3044 w->next = *head;
3045 *head = w;
3046}
3047
3048static void remove_cond_wait(struct cond_wait **head, struct cond_wait *cw)
3049{
3050 struct cond_wait *w, *prev;
3051 remove_wait_queue(&cw->q, &cw->wait);
3052 set_current_state(TASK_RUNNING);
3053 for (w = *head, prev = NULL ; w != NULL ; prev = w, w = w->next) {
3054 if (w == cw) {
3055 if (prev != NULL)
3056 prev->next = w->next;
3057 else
3058 *head = w->next;
3059 break;
3060 }
3061 }
3062}
3063
3064static void flush_cond_wait(struct cond_wait **head)
3065{
3066 while (*head != NULL) {
3067 wake_up_interruptible(&(*head)->q);
3068 *head = (*head)->next;
3069 }
3070}
3071
3072/*
3073 * wait for general purpose I/O pin(s) to enter specified state
3074 *
3075 * user_gpio fields:
3076 * state - bit indicates target pin state
3077 * smask - set bit indicates watched pin
3078 *
3079 * The wait ends when at least one watched pin enters the specified
3080 * state. When 0 (no error) is returned, user_gpio->state is set to the
3081 * state of all GPIO pins when the wait ends.
3082 *
3083 * Note: Each pin may be a dedicated input, dedicated output, or
3084 * configurable input/output. The number and configuration of pins
3085 * varies with the specific adapter model. Only input pins (dedicated
3086 * or configured) can be monitored with this function.
3087 */
3088static int wait_gpio(struct slgt_info *info, struct gpio_desc __user *user_gpio)
3089{
3090 unsigned long flags;
3091 int rc = 0;
3092 struct gpio_desc gpio;
3093 struct cond_wait wait;
3094 u32 state;
3095
3096 if (!info->gpio_present)
3097 return -EINVAL;
3098 if (copy_from_user(&gpio, user_gpio, sizeof(gpio)))
3099 return -EFAULT;
3100 DBGINFO(("%s wait_gpio() state=%08x smask=%08x\n",
3101 info->device_name, gpio.state, gpio.smask));
3102 /* ignore output pins identified by set IODR bit */
3103 if ((gpio.smask &= ~rd_reg32(info, IODR)) == 0)
3104 return -EINVAL;
3105 init_cond_wait(&wait, gpio.smask);
3106
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07003107 spin_lock_irqsave(&info->port_array[0]->lock, flags);
Paul Fulghum0080b7a2006-03-28 01:56:15 -08003108 /* enable interrupts for watched pins */
3109 wr_reg32(info, IOER, rd_reg32(info, IOER) | gpio.smask);
3110 /* get current pin states */
3111 state = rd_reg32(info, IOVR);
3112
3113 if (gpio.smask & ~(state ^ gpio.state)) {
3114 /* already in target state */
3115 gpio.state = state;
3116 } else {
3117 /* wait for target state */
3118 add_cond_wait(&info->gpio_wait_q, &wait);
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07003119 spin_unlock_irqrestore(&info->port_array[0]->lock, flags);
Paul Fulghum0080b7a2006-03-28 01:56:15 -08003120 schedule();
3121 if (signal_pending(current))
3122 rc = -ERESTARTSYS;
3123 else
3124 gpio.state = wait.data;
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07003125 spin_lock_irqsave(&info->port_array[0]->lock, flags);
Paul Fulghum0080b7a2006-03-28 01:56:15 -08003126 remove_cond_wait(&info->gpio_wait_q, &wait);
3127 }
3128
3129 /* disable all GPIO interrupts if no waiting processes */
3130 if (info->gpio_wait_q == NULL)
3131 wr_reg32(info, IOER, 0);
Paul Fulghumffd7d6b2010-10-27 15:34:20 -07003132 spin_unlock_irqrestore(&info->port_array[0]->lock, flags);
Paul Fulghum0080b7a2006-03-28 01:56:15 -08003133
3134 if ((rc == 0) && copy_to_user(user_gpio, &gpio, sizeof(gpio)))
3135 rc = -EFAULT;
3136 return rc;
3137}
3138
Paul Fulghum705b6c72006-01-08 01:02:06 -08003139static int modem_input_wait(struct slgt_info *info,int arg)
3140{
3141 unsigned long flags;
3142 int rc;
3143 struct mgsl_icount cprev, cnow;
3144 DECLARE_WAITQUEUE(wait, current);
3145
3146 /* save current irq counts */
3147 spin_lock_irqsave(&info->lock,flags);
3148 cprev = info->icount;
3149 add_wait_queue(&info->status_event_wait_q, &wait);
3150 set_current_state(TASK_INTERRUPTIBLE);
3151 spin_unlock_irqrestore(&info->lock,flags);
3152
3153 for(;;) {
3154 schedule();
3155 if (signal_pending(current)) {
3156 rc = -ERESTARTSYS;
3157 break;
3158 }
3159
3160 /* get new irq counts */
3161 spin_lock_irqsave(&info->lock,flags);
3162 cnow = info->icount;
3163 set_current_state(TASK_INTERRUPTIBLE);
3164 spin_unlock_irqrestore(&info->lock,flags);
3165
3166 /* if no change, wait aborted for some reason */
3167 if (cnow.rng == cprev.rng && cnow.dsr == cprev.dsr &&
3168 cnow.dcd == cprev.dcd && cnow.cts == cprev.cts) {
3169 rc = -EIO;
3170 break;
3171 }
3172
3173 /* check for change in caller specified modem input */
3174 if ((arg & TIOCM_RNG && cnow.rng != cprev.rng) ||
3175 (arg & TIOCM_DSR && cnow.dsr != cprev.dsr) ||
3176 (arg & TIOCM_CD && cnow.dcd != cprev.dcd) ||
3177 (arg & TIOCM_CTS && cnow.cts != cprev.cts)) {
3178 rc = 0;
3179 break;
3180 }
3181
3182 cprev = cnow;
3183 }
3184 remove_wait_queue(&info->status_event_wait_q, &wait);
3185 set_current_state(TASK_RUNNING);
3186 return rc;
3187}
3188
3189/*
3190 * return state of serial control and status signals
3191 */
Alan Cox60b33c12011-02-14 16:26:14 +00003192static int tiocmget(struct tty_struct *tty)
Paul Fulghum705b6c72006-01-08 01:02:06 -08003193{
3194 struct slgt_info *info = tty->driver_data;
3195 unsigned int result;
3196 unsigned long flags;
3197
3198 spin_lock_irqsave(&info->lock,flags);
3199 get_signals(info);
3200 spin_unlock_irqrestore(&info->lock,flags);
3201
3202 result = ((info->signals & SerialSignal_RTS) ? TIOCM_RTS:0) +
3203 ((info->signals & SerialSignal_DTR) ? TIOCM_DTR:0) +
3204 ((info->signals & SerialSignal_DCD) ? TIOCM_CAR:0) +
3205 ((info->signals & SerialSignal_RI) ? TIOCM_RNG:0) +
3206 ((info->signals & SerialSignal_DSR) ? TIOCM_DSR:0) +
3207 ((info->signals & SerialSignal_CTS) ? TIOCM_CTS:0);
3208
3209 DBGINFO(("%s tiocmget value=%08X\n", info->device_name, result));
3210 return result;
3211}
3212
3213/*
3214 * set modem control signals (DTR/RTS)
3215 *
3216 * cmd signal command: TIOCMBIS = set bit TIOCMBIC = clear bit
3217 * TIOCMSET = set/clear signal values
3218 * value bit mask for command
3219 */
Alan Cox20b9d172011-02-14 16:26:50 +00003220static int tiocmset(struct tty_struct *tty,
Paul Fulghum705b6c72006-01-08 01:02:06 -08003221 unsigned int set, unsigned int clear)
3222{
3223 struct slgt_info *info = tty->driver_data;
3224 unsigned long flags;
3225
3226 DBGINFO(("%s tiocmset(%x,%x)\n", info->device_name, set, clear));
3227
3228 if (set & TIOCM_RTS)
3229 info->signals |= SerialSignal_RTS;
3230 if (set & TIOCM_DTR)
3231 info->signals |= SerialSignal_DTR;
3232 if (clear & TIOCM_RTS)
3233 info->signals &= ~SerialSignal_RTS;
3234 if (clear & TIOCM_DTR)
3235 info->signals &= ~SerialSignal_DTR;
3236
3237 spin_lock_irqsave(&info->lock,flags);
3238 set_signals(info);
3239 spin_unlock_irqrestore(&info->lock,flags);
3240 return 0;
3241}
3242
Alan Cox31f35932009-01-02 13:45:05 +00003243static int carrier_raised(struct tty_port *port)
3244{
3245 unsigned long flags;
3246 struct slgt_info *info = container_of(port, struct slgt_info, port);
3247
3248 spin_lock_irqsave(&info->lock,flags);
3249 get_signals(info);
3250 spin_unlock_irqrestore(&info->lock,flags);
3251 return (info->signals & SerialSignal_DCD) ? 1 : 0;
3252}
3253
Alan Coxfcc8ac12009-06-11 12:24:17 +01003254static void dtr_rts(struct tty_port *port, int on)
Alan Cox5d951fb2009-01-02 13:45:19 +00003255{
3256 unsigned long flags;
3257 struct slgt_info *info = container_of(port, struct slgt_info, port);
3258
3259 spin_lock_irqsave(&info->lock,flags);
Alan Coxfcc8ac12009-06-11 12:24:17 +01003260 if (on)
3261 info->signals |= SerialSignal_RTS + SerialSignal_DTR;
3262 else
3263 info->signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
Alan Cox5d951fb2009-01-02 13:45:19 +00003264 set_signals(info);
3265 spin_unlock_irqrestore(&info->lock,flags);
3266}
3267
3268
Paul Fulghum705b6c72006-01-08 01:02:06 -08003269/*
3270 * block current process until the device is ready to open
3271 */
3272static int block_til_ready(struct tty_struct *tty, struct file *filp,
3273 struct slgt_info *info)
3274{
3275 DECLARE_WAITQUEUE(wait, current);
3276 int retval;
Joe Perches0fab6de2008-04-28 02:14:02 -07003277 bool do_clocal = false;
3278 bool extra_count = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003279 unsigned long flags;
Alan Cox31f35932009-01-02 13:45:05 +00003280 int cd;
3281 struct tty_port *port = &info->port;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003282
3283 DBGINFO(("%s block_til_ready\n", tty->driver->name));
3284
3285 if (filp->f_flags & O_NONBLOCK || tty->flags & (1 << TTY_IO_ERROR)){
3286 /* nonblock mode is set or port is not enabled */
Alan Cox31f35932009-01-02 13:45:05 +00003287 port->flags |= ASYNC_NORMAL_ACTIVE;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003288 return 0;
3289 }
3290
Alan Coxadc8d742012-07-14 15:31:47 +01003291 if (tty->termios.c_cflag & CLOCAL)
Joe Perches0fab6de2008-04-28 02:14:02 -07003292 do_clocal = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003293
3294 /* Wait for carrier detect and the line to become
3295 * free (i.e., not in use by the callout). While we are in
Alan Cox31f35932009-01-02 13:45:05 +00003296 * this loop, port->count is dropped by one, so that
Paul Fulghum705b6c72006-01-08 01:02:06 -08003297 * close() knows when to free things. We restore it upon
3298 * exit, either normal or abnormal.
3299 */
3300
3301 retval = 0;
Alan Cox31f35932009-01-02 13:45:05 +00003302 add_wait_queue(&port->open_wait, &wait);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003303
3304 spin_lock_irqsave(&info->lock, flags);
3305 if (!tty_hung_up_p(filp)) {
Joe Perches0fab6de2008-04-28 02:14:02 -07003306 extra_count = true;
Alan Cox31f35932009-01-02 13:45:05 +00003307 port->count--;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003308 }
3309 spin_unlock_irqrestore(&info->lock, flags);
Alan Cox31f35932009-01-02 13:45:05 +00003310 port->blocked_open++;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003311
3312 while (1) {
Alan Coxadc8d742012-07-14 15:31:47 +01003313 if ((tty->termios.c_cflag & CBAUD))
Alan Cox5d951fb2009-01-02 13:45:19 +00003314 tty_port_raise_dtr_rts(port);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003315
3316 set_current_state(TASK_INTERRUPTIBLE);
3317
Alan Cox31f35932009-01-02 13:45:05 +00003318 if (tty_hung_up_p(filp) || !(port->flags & ASYNC_INITIALIZED)){
3319 retval = (port->flags & ASYNC_HUP_NOTIFY) ?
Paul Fulghum705b6c72006-01-08 01:02:06 -08003320 -EAGAIN : -ERESTARTSYS;
3321 break;
3322 }
3323
Alan Cox31f35932009-01-02 13:45:05 +00003324 cd = tty_port_carrier_raised(port);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003325
Alan Cox31f35932009-01-02 13:45:05 +00003326 if (!(port->flags & ASYNC_CLOSING) && (do_clocal || cd ))
Paul Fulghum705b6c72006-01-08 01:02:06 -08003327 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003328
3329 if (signal_pending(current)) {
3330 retval = -ERESTARTSYS;
3331 break;
3332 }
3333
3334 DBGINFO(("%s block_til_ready wait\n", tty->driver->name));
Alan Cox89c8d912012-08-08 16:30:13 +01003335 tty_unlock(tty);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003336 schedule();
Alan Cox89c8d912012-08-08 16:30:13 +01003337 tty_lock(tty);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003338 }
3339
3340 set_current_state(TASK_RUNNING);
Alan Cox31f35932009-01-02 13:45:05 +00003341 remove_wait_queue(&port->open_wait, &wait);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003342
3343 if (extra_count)
Alan Cox31f35932009-01-02 13:45:05 +00003344 port->count++;
3345 port->blocked_open--;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003346
3347 if (!retval)
Alan Cox31f35932009-01-02 13:45:05 +00003348 port->flags |= ASYNC_NORMAL_ACTIVE;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003349
3350 DBGINFO(("%s block_til_ready ready, rc=%d\n", tty->driver->name, retval));
3351 return retval;
3352}
3353
Paul Fulghuma6b68a62012-12-03 11:13:24 -06003354/*
3355 * allocate buffers used for calling line discipline receive_buf
3356 * directly in synchronous mode
3357 * note: add 5 bytes to max frame size to allow appending
3358 * 32-bit CRC and status byte when configured to do so
3359 */
Paul Fulghum705b6c72006-01-08 01:02:06 -08003360static int alloc_tmp_rbuf(struct slgt_info *info)
3361{
Paul Fulghum04b374d2006-06-25 05:49:21 -07003362 info->tmp_rbuf = kmalloc(info->max_frame_size + 5, GFP_KERNEL);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003363 if (info->tmp_rbuf == NULL)
3364 return -ENOMEM;
Paul Fulghuma6b68a62012-12-03 11:13:24 -06003365 /* unused flag buffer to satisfy receive_buf calling interface */
3366 info->flag_buf = kzalloc(info->max_frame_size + 5, GFP_KERNEL);
3367 if (!info->flag_buf) {
3368 kfree(info->tmp_rbuf);
3369 info->tmp_rbuf = NULL;
3370 return -ENOMEM;
3371 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08003372 return 0;
3373}
3374
3375static void free_tmp_rbuf(struct slgt_info *info)
3376{
3377 kfree(info->tmp_rbuf);
3378 info->tmp_rbuf = NULL;
Paul Fulghuma6b68a62012-12-03 11:13:24 -06003379 kfree(info->flag_buf);
3380 info->flag_buf = NULL;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003381}
3382
3383/*
3384 * allocate DMA descriptor lists.
3385 */
3386static int alloc_desc(struct slgt_info *info)
3387{
3388 unsigned int i;
3389 unsigned int pbufs;
3390
3391 /* allocate memory to hold descriptor lists */
3392 info->bufs = pci_alloc_consistent(info->pdev, DESC_LIST_SIZE, &info->bufs_dma_addr);
3393 if (info->bufs == NULL)
3394 return -ENOMEM;
3395
3396 memset(info->bufs, 0, DESC_LIST_SIZE);
3397
3398 info->rbufs = (struct slgt_desc*)info->bufs;
3399 info->tbufs = ((struct slgt_desc*)info->bufs) + info->rbuf_count;
3400
3401 pbufs = (unsigned int)info->bufs_dma_addr;
3402
3403 /*
3404 * Build circular lists of descriptors
3405 */
3406
3407 for (i=0; i < info->rbuf_count; i++) {
3408 /* physical address of this descriptor */
3409 info->rbufs[i].pdesc = pbufs + (i * sizeof(struct slgt_desc));
3410
3411 /* physical address of next descriptor */
3412 if (i == info->rbuf_count - 1)
3413 info->rbufs[i].next = cpu_to_le32(pbufs);
3414 else
3415 info->rbufs[i].next = cpu_to_le32(pbufs + ((i+1) * sizeof(struct slgt_desc)));
3416 set_desc_count(info->rbufs[i], DMABUFSIZE);
3417 }
3418
3419 for (i=0; i < info->tbuf_count; i++) {
3420 /* physical address of this descriptor */
3421 info->tbufs[i].pdesc = pbufs + ((info->rbuf_count + i) * sizeof(struct slgt_desc));
3422
3423 /* physical address of next descriptor */
3424 if (i == info->tbuf_count - 1)
3425 info->tbufs[i].next = cpu_to_le32(pbufs + info->rbuf_count * sizeof(struct slgt_desc));
3426 else
3427 info->tbufs[i].next = cpu_to_le32(pbufs + ((info->rbuf_count + i + 1) * sizeof(struct slgt_desc)));
3428 }
3429
3430 return 0;
3431}
3432
3433static void free_desc(struct slgt_info *info)
3434{
3435 if (info->bufs != NULL) {
3436 pci_free_consistent(info->pdev, DESC_LIST_SIZE, info->bufs, info->bufs_dma_addr);
3437 info->bufs = NULL;
3438 info->rbufs = NULL;
3439 info->tbufs = NULL;
3440 }
3441}
3442
3443static int alloc_bufs(struct slgt_info *info, struct slgt_desc *bufs, int count)
3444{
3445 int i;
3446 for (i=0; i < count; i++) {
3447 if ((bufs[i].buf = pci_alloc_consistent(info->pdev, DMABUFSIZE, &bufs[i].buf_dma_addr)) == NULL)
3448 return -ENOMEM;
3449 bufs[i].pbuf = cpu_to_le32((unsigned int)bufs[i].buf_dma_addr);
3450 }
3451 return 0;
3452}
3453
3454static void free_bufs(struct slgt_info *info, struct slgt_desc *bufs, int count)
3455{
3456 int i;
3457 for (i=0; i < count; i++) {
3458 if (bufs[i].buf == NULL)
3459 continue;
3460 pci_free_consistent(info->pdev, DMABUFSIZE, bufs[i].buf, bufs[i].buf_dma_addr);
3461 bufs[i].buf = NULL;
3462 }
3463}
3464
3465static int alloc_dma_bufs(struct slgt_info *info)
3466{
3467 info->rbuf_count = 32;
3468 info->tbuf_count = 32;
3469
3470 if (alloc_desc(info) < 0 ||
3471 alloc_bufs(info, info->rbufs, info->rbuf_count) < 0 ||
3472 alloc_bufs(info, info->tbufs, info->tbuf_count) < 0 ||
3473 alloc_tmp_rbuf(info) < 0) {
3474 DBGERR(("%s DMA buffer alloc fail\n", info->device_name));
3475 return -ENOMEM;
3476 }
3477 reset_rbufs(info);
3478 return 0;
3479}
3480
3481static void free_dma_bufs(struct slgt_info *info)
3482{
3483 if (info->bufs) {
3484 free_bufs(info, info->rbufs, info->rbuf_count);
3485 free_bufs(info, info->tbufs, info->tbuf_count);
3486 free_desc(info);
3487 }
3488 free_tmp_rbuf(info);
3489}
3490
3491static int claim_resources(struct slgt_info *info)
3492{
3493 if (request_mem_region(info->phys_reg_addr, SLGT_REG_SIZE, "synclink_gt") == NULL) {
3494 DBGERR(("%s reg addr conflict, addr=%08X\n",
3495 info->device_name, info->phys_reg_addr));
3496 info->init_error = DiagStatus_AddressConflict;
3497 goto errout;
3498 }
3499 else
Joe Perches0fab6de2008-04-28 02:14:02 -07003500 info->reg_addr_requested = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003501
Alan Cox24cb2332008-04-30 00:54:19 -07003502 info->reg_addr = ioremap_nocache(info->phys_reg_addr, SLGT_REG_SIZE);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003503 if (!info->reg_addr) {
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003504 DBGERR(("%s can't map device registers, addr=%08X\n",
Paul Fulghum705b6c72006-01-08 01:02:06 -08003505 info->device_name, info->phys_reg_addr));
3506 info->init_error = DiagStatus_CantAssignPciResources;
3507 goto errout;
3508 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08003509 return 0;
3510
3511errout:
3512 release_resources(info);
3513 return -ENODEV;
3514}
3515
3516static void release_resources(struct slgt_info *info)
3517{
3518 if (info->irq_requested) {
3519 free_irq(info->irq_level, info);
Joe Perches0fab6de2008-04-28 02:14:02 -07003520 info->irq_requested = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003521 }
3522
3523 if (info->reg_addr_requested) {
3524 release_mem_region(info->phys_reg_addr, SLGT_REG_SIZE);
Joe Perches0fab6de2008-04-28 02:14:02 -07003525 info->reg_addr_requested = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003526 }
3527
3528 if (info->reg_addr) {
Paul Fulghum0c8365e2006-01-11 12:17:39 -08003529 iounmap(info->reg_addr);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003530 info->reg_addr = NULL;
3531 }
3532}
3533
3534/* Add the specified device instance data structure to the
3535 * global linked list of devices and increment the device count.
3536 */
3537static void add_device(struct slgt_info *info)
3538{
3539 char *devstr;
3540
3541 info->next_device = NULL;
3542 info->line = slgt_device_count;
3543 sprintf(info->device_name, "%s%d", tty_dev_prefix, info->line);
3544
3545 if (info->line < MAX_DEVICES) {
3546 if (maxframe[info->line])
3547 info->max_frame_size = maxframe[info->line];
Paul Fulghum705b6c72006-01-08 01:02:06 -08003548 }
3549
3550 slgt_device_count++;
3551
3552 if (!slgt_device_list)
3553 slgt_device_list = info;
3554 else {
3555 struct slgt_info *current_dev = slgt_device_list;
3556 while(current_dev->next_device)
3557 current_dev = current_dev->next_device;
3558 current_dev->next_device = info;
3559 }
3560
3561 if (info->max_frame_size < 4096)
3562 info->max_frame_size = 4096;
3563 else if (info->max_frame_size > 65535)
3564 info->max_frame_size = 65535;
3565
3566 switch(info->pdev->device) {
3567 case SYNCLINK_GT_DEVICE_ID:
3568 devstr = "GT";
3569 break;
Paul Fulghum6f84be82006-06-25 05:49:22 -07003570 case SYNCLINK_GT2_DEVICE_ID:
3571 devstr = "GT2";
3572 break;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003573 case SYNCLINK_GT4_DEVICE_ID:
3574 devstr = "GT4";
3575 break;
3576 case SYNCLINK_AC_DEVICE_ID:
3577 devstr = "AC";
3578 info->params.mode = MGSL_MODE_ASYNC;
3579 break;
3580 default:
3581 devstr = "(unknown model)";
3582 }
3583 printk("SyncLink %s %s IO=%08x IRQ=%d MaxFrameSize=%u\n",
3584 devstr, info->device_name, info->phys_reg_addr,
3585 info->irq_level, info->max_frame_size);
3586
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08003587#if SYNCLINK_GENERIC_HDLC
Paul Fulghum705b6c72006-01-08 01:02:06 -08003588 hdlcdev_init(info);
3589#endif
3590}
3591
Alan Cox31f35932009-01-02 13:45:05 +00003592static const struct tty_port_operations slgt_port_ops = {
3593 .carrier_raised = carrier_raised,
Alan Coxfcc8ac12009-06-11 12:24:17 +01003594 .dtr_rts = dtr_rts,
Alan Cox31f35932009-01-02 13:45:05 +00003595};
3596
Paul Fulghum705b6c72006-01-08 01:02:06 -08003597/*
3598 * allocate device instance structure, return NULL on failure
3599 */
3600static struct slgt_info *alloc_dev(int adapter_num, int port_num, struct pci_dev *pdev)
3601{
3602 struct slgt_info *info;
3603
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07003604 info = kzalloc(sizeof(struct slgt_info), GFP_KERNEL);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003605
3606 if (!info) {
3607 DBGERR(("%s device alloc failed adapter=%d port=%d\n",
3608 driver_name, adapter_num, port_num));
3609 } else {
Alan Cox44b7d1b2008-07-16 21:57:18 +01003610 tty_port_init(&info->port);
Alan Cox31f35932009-01-02 13:45:05 +00003611 info->port.ops = &slgt_port_ops;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003612 info->magic = MGSL_MAGIC;
David Howellsc4028952006-11-22 14:57:56 +00003613 INIT_WORK(&info->task, bh_handler);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003614 info->max_frame_size = 4096;
Paul Fulghum1f807692009-04-02 16:58:30 -07003615 info->base_clock = 14745600;
Paul Fulghum814dae02008-07-22 11:22:14 +01003616 info->rbuf_fill_level = DMABUFSIZE;
Alan Cox44b7d1b2008-07-16 21:57:18 +01003617 info->port.close_delay = 5*HZ/10;
3618 info->port.closing_wait = 30*HZ;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003619 init_waitqueue_head(&info->status_event_wait_q);
3620 init_waitqueue_head(&info->event_wait_q);
3621 spin_lock_init(&info->netlock);
3622 memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
3623 info->idle_mode = HDLC_TXIDLE_FLAGS;
3624 info->adapter_num = adapter_num;
3625 info->port_num = port_num;
3626
Jiri Slaby40565f12007-02-12 00:52:31 -08003627 setup_timer(&info->tx_timer, tx_timeout, (unsigned long)info);
3628 setup_timer(&info->rx_timer, rx_timeout, (unsigned long)info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003629
3630 /* Copy configuration info to device instance data */
3631 info->pdev = pdev;
3632 info->irq_level = pdev->irq;
3633 info->phys_reg_addr = pci_resource_start(pdev,0);
3634
Paul Fulghum705b6c72006-01-08 01:02:06 -08003635 info->bus_type = MGSL_BUS_TYPE_PCI;
Thomas Gleixner0f2ed4c2006-07-01 19:29:33 -07003636 info->irq_flags = IRQF_SHARED;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003637
3638 info->init_error = -1; /* assume error, set to 0 on successful init */
3639 }
3640
3641 return info;
3642}
3643
3644static void device_init(int adapter_num, struct pci_dev *pdev)
3645{
3646 struct slgt_info *port_array[SLGT_MAX_PORTS];
3647 int i;
3648 int port_count = 1;
3649
Paul Fulghum6f84be82006-06-25 05:49:22 -07003650 if (pdev->device == SYNCLINK_GT2_DEVICE_ID)
3651 port_count = 2;
3652 else if (pdev->device == SYNCLINK_GT4_DEVICE_ID)
Paul Fulghum705b6c72006-01-08 01:02:06 -08003653 port_count = 4;
3654
3655 /* allocate device instances for all ports */
3656 for (i=0; i < port_count; ++i) {
3657 port_array[i] = alloc_dev(adapter_num, i, pdev);
3658 if (port_array[i] == NULL) {
Jiri Slaby191c5f12012-11-15 09:49:56 +01003659 for (--i; i >= 0; --i) {
3660 tty_port_destroy(&port_array[i]->port);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003661 kfree(port_array[i]);
Jiri Slaby191c5f12012-11-15 09:49:56 +01003662 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08003663 return;
3664 }
3665 }
3666
3667 /* give copy of port_array to all ports and add to device list */
3668 for (i=0; i < port_count; ++i) {
3669 memcpy(port_array[i]->port_array, port_array, sizeof(port_array));
3670 add_device(port_array[i]);
3671 port_array[i]->port_count = port_count;
3672 spin_lock_init(&port_array[i]->lock);
3673 }
3674
3675 /* Allocate and claim adapter resources */
3676 if (!claim_resources(port_array[0])) {
3677
3678 alloc_dma_bufs(port_array[0]);
3679
3680 /* copy resource information from first port to others */
3681 for (i = 1; i < port_count; ++i) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08003682 port_array[i]->irq_level = port_array[0]->irq_level;
3683 port_array[i]->reg_addr = port_array[0]->reg_addr;
3684 alloc_dma_bufs(port_array[i]);
3685 }
3686
3687 if (request_irq(port_array[0]->irq_level,
3688 slgt_interrupt,
3689 port_array[0]->irq_flags,
3690 port_array[0]->device_name,
3691 port_array[0]) < 0) {
3692 DBGERR(("%s request_irq failed IRQ=%d\n",
3693 port_array[0]->device_name,
3694 port_array[0]->irq_level));
3695 } else {
Joe Perches0fab6de2008-04-28 02:14:02 -07003696 port_array[0]->irq_requested = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003697 adapter_test(port_array[0]);
Paul Fulghum0080b7a2006-03-28 01:56:15 -08003698 for (i=1 ; i < port_count ; i++) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08003699 port_array[i]->init_error = port_array[0]->init_error;
Paul Fulghum0080b7a2006-03-28 01:56:15 -08003700 port_array[i]->gpio_present = port_array[0]->gpio_present;
3701 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08003702 }
3703 }
Paul Fulghum62eb5b12007-05-08 00:31:48 -07003704
Jiri Slaby734cc172012-08-07 21:47:47 +02003705 for (i = 0; i < port_count; ++i) {
3706 struct slgt_info *info = port_array[i];
3707 tty_port_register_device(&info->port, serial_driver, info->line,
3708 &info->pdev->dev);
3709 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08003710}
3711
Bill Pemberton9671f092012-11-19 13:21:50 -05003712static int init_one(struct pci_dev *dev,
Paul Fulghum705b6c72006-01-08 01:02:06 -08003713 const struct pci_device_id *ent)
3714{
3715 if (pci_enable_device(dev)) {
3716 printk("error enabling pci device %p\n", dev);
3717 return -EIO;
3718 }
3719 pci_set_master(dev);
3720 device_init(slgt_device_count, dev);
3721 return 0;
3722}
3723
Bill Pembertonae8d8a12012-11-19 13:26:18 -05003724static void remove_one(struct pci_dev *dev)
Paul Fulghum705b6c72006-01-08 01:02:06 -08003725{
3726}
3727
Jeff Dikeb68e31d2006-10-02 02:17:18 -07003728static const struct tty_operations ops = {
Paul Fulghum705b6c72006-01-08 01:02:06 -08003729 .open = open,
3730 .close = close,
3731 .write = write,
3732 .put_char = put_char,
3733 .flush_chars = flush_chars,
3734 .write_room = write_room,
3735 .chars_in_buffer = chars_in_buffer,
3736 .flush_buffer = flush_buffer,
3737 .ioctl = ioctl,
Paul Fulghum2acdb162007-05-10 22:22:43 -07003738 .compat_ioctl = slgt_compat_ioctl,
Paul Fulghum705b6c72006-01-08 01:02:06 -08003739 .throttle = throttle,
3740 .unthrottle = unthrottle,
3741 .send_xchar = send_xchar,
3742 .break_ctl = set_break,
3743 .wait_until_sent = wait_until_sent,
Paul Fulghum705b6c72006-01-08 01:02:06 -08003744 .set_termios = set_termios,
3745 .stop = tx_hold,
3746 .start = tx_release,
3747 .hangup = hangup,
3748 .tiocmget = tiocmget,
3749 .tiocmset = tiocmset,
Alan Cox05871022010-09-16 18:21:52 +01003750 .get_icount = get_icount,
Alexey Dobriyana18c56e2009-03-31 15:19:19 -07003751 .proc_fops = &synclink_gt_proc_fops,
Paul Fulghum705b6c72006-01-08 01:02:06 -08003752};
3753
3754static void slgt_cleanup(void)
3755{
3756 int rc;
3757 struct slgt_info *info;
3758 struct slgt_info *tmp;
3759
Paul Fulghuma6b2f872009-01-15 13:50:57 -08003760 printk(KERN_INFO "unload %s\n", driver_name);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003761
3762 if (serial_driver) {
Paul Fulghum62eb5b12007-05-08 00:31:48 -07003763 for (info=slgt_device_list ; info != NULL ; info=info->next_device)
3764 tty_unregister_device(serial_driver, info->line);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003765 if ((rc = tty_unregister_driver(serial_driver)))
3766 DBGERR(("tty_unregister_driver error=%d\n", rc));
3767 put_tty_driver(serial_driver);
3768 }
3769
3770 /* reset devices */
3771 info = slgt_device_list;
3772 while(info) {
3773 reset_port(info);
3774 info = info->next_device;
3775 }
3776
3777 /* release devices */
3778 info = slgt_device_list;
3779 while(info) {
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08003780#if SYNCLINK_GENERIC_HDLC
Paul Fulghum705b6c72006-01-08 01:02:06 -08003781 hdlcdev_exit(info);
3782#endif
3783 free_dma_bufs(info);
3784 free_tmp_rbuf(info);
3785 if (info->port_num == 0)
3786 release_resources(info);
3787 tmp = info;
3788 info = info->next_device;
Jiri Slaby191c5f12012-11-15 09:49:56 +01003789 tty_port_destroy(&tmp->port);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003790 kfree(tmp);
3791 }
3792
3793 if (pci_registered)
3794 pci_unregister_driver(&pci_driver);
3795}
3796
3797/*
3798 * Driver initialization entry point.
3799 */
3800static int __init slgt_init(void)
3801{
3802 int rc;
3803
Paul Fulghuma6b2f872009-01-15 13:50:57 -08003804 printk(KERN_INFO "%s\n", driver_name);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003805
Paul Fulghum705b6c72006-01-08 01:02:06 -08003806 serial_driver = alloc_tty_driver(MAX_DEVICES);
3807 if (!serial_driver) {
Paul Fulghum62eb5b12007-05-08 00:31:48 -07003808 printk("%s can't allocate tty driver\n", driver_name);
3809 return -ENOMEM;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003810 }
3811
3812 /* Initialize the tty_driver structure */
3813
Paul Fulghum705b6c72006-01-08 01:02:06 -08003814 serial_driver->driver_name = tty_driver_name;
3815 serial_driver->name = tty_dev_prefix;
3816 serial_driver->major = ttymajor;
3817 serial_driver->minor_start = 64;
3818 serial_driver->type = TTY_DRIVER_TYPE_SERIAL;
3819 serial_driver->subtype = SERIAL_TYPE_NORMAL;
3820 serial_driver->init_termios = tty_std_termios;
3821 serial_driver->init_termios.c_cflag =
3822 B9600 | CS8 | CREAD | HUPCL | CLOCAL;
Alan Cox606d0992006-12-08 02:38:45 -08003823 serial_driver->init_termios.c_ispeed = 9600;
3824 serial_driver->init_termios.c_ospeed = 9600;
Paul Fulghum62eb5b12007-05-08 00:31:48 -07003825 serial_driver->flags = TTY_DRIVER_REAL_RAW | TTY_DRIVER_DYNAMIC_DEV;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003826 tty_set_operations(serial_driver, &ops);
3827 if ((rc = tty_register_driver(serial_driver)) < 0) {
3828 DBGERR(("%s can't register serial driver\n", driver_name));
3829 put_tty_driver(serial_driver);
3830 serial_driver = NULL;
3831 goto error;
3832 }
3833
Paul Fulghuma6b2f872009-01-15 13:50:57 -08003834 printk(KERN_INFO "%s, tty major#%d\n",
3835 driver_name, serial_driver->major);
Paul Fulghum705b6c72006-01-08 01:02:06 -08003836
Paul Fulghum62eb5b12007-05-08 00:31:48 -07003837 slgt_device_count = 0;
3838 if ((rc = pci_register_driver(&pci_driver)) < 0) {
3839 printk("%s pci_register_driver error=%d\n", driver_name, rc);
3840 goto error;
3841 }
Joe Perches0fab6de2008-04-28 02:14:02 -07003842 pci_registered = true;
Paul Fulghum62eb5b12007-05-08 00:31:48 -07003843
3844 if (!slgt_device_list)
3845 printk("%s no devices found\n",driver_name);
3846
Paul Fulghum705b6c72006-01-08 01:02:06 -08003847 return 0;
3848
3849error:
3850 slgt_cleanup();
3851 return rc;
3852}
3853
3854static void __exit slgt_exit(void)
3855{
3856 slgt_cleanup();
3857}
3858
3859module_init(slgt_init);
3860module_exit(slgt_exit);
3861
3862/*
3863 * register access routines
3864 */
3865
3866#define CALC_REGADDR() \
3867 unsigned long reg_addr = ((unsigned long)info->reg_addr) + addr; \
3868 if (addr >= 0x80) \
Paul Fulghum98072242010-10-27 15:34:22 -07003869 reg_addr += (info->port_num) * 32; \
3870 else if (addr >= 0x40) \
3871 reg_addr += (info->port_num) * 16;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003872
3873static __u8 rd_reg8(struct slgt_info *info, unsigned int addr)
3874{
3875 CALC_REGADDR();
3876 return readb((void __iomem *)reg_addr);
3877}
3878
3879static void wr_reg8(struct slgt_info *info, unsigned int addr, __u8 value)
3880{
3881 CALC_REGADDR();
3882 writeb(value, (void __iomem *)reg_addr);
3883}
3884
3885static __u16 rd_reg16(struct slgt_info *info, unsigned int addr)
3886{
3887 CALC_REGADDR();
3888 return readw((void __iomem *)reg_addr);
3889}
3890
3891static void wr_reg16(struct slgt_info *info, unsigned int addr, __u16 value)
3892{
3893 CALC_REGADDR();
3894 writew(value, (void __iomem *)reg_addr);
3895}
3896
3897static __u32 rd_reg32(struct slgt_info *info, unsigned int addr)
3898{
3899 CALC_REGADDR();
3900 return readl((void __iomem *)reg_addr);
3901}
3902
3903static void wr_reg32(struct slgt_info *info, unsigned int addr, __u32 value)
3904{
3905 CALC_REGADDR();
3906 writel(value, (void __iomem *)reg_addr);
3907}
3908
3909static void rdma_reset(struct slgt_info *info)
3910{
3911 unsigned int i;
3912
3913 /* set reset bit */
3914 wr_reg32(info, RDCSR, BIT1);
3915
3916 /* wait for enable bit cleared */
3917 for(i=0 ; i < 1000 ; i++)
3918 if (!(rd_reg32(info, RDCSR) & BIT0))
3919 break;
3920}
3921
3922static void tdma_reset(struct slgt_info *info)
3923{
3924 unsigned int i;
3925
3926 /* set reset bit */
3927 wr_reg32(info, TDCSR, BIT1);
3928
3929 /* wait for enable bit cleared */
3930 for(i=0 ; i < 1000 ; i++)
3931 if (!(rd_reg32(info, TDCSR) & BIT0))
3932 break;
3933}
3934
3935/*
3936 * enable internal loopback
3937 * TxCLK and RxCLK are generated from BRG
3938 * and TxD is looped back to RxD internally.
3939 */
3940static void enable_loopback(struct slgt_info *info)
3941{
Masanari Iida5980c002012-01-20 02:00:24 +09003942 /* SCR (serial control) BIT2=loopback enable */
Paul Fulghum705b6c72006-01-08 01:02:06 -08003943 wr_reg16(info, SCR, (unsigned short)(rd_reg16(info, SCR) | BIT2));
3944
3945 if (info->params.mode != MGSL_MODE_ASYNC) {
3946 /* CCR (clock control)
3947 * 07..05 tx clock source (010 = BRG)
3948 * 04..02 rx clock source (010 = BRG)
3949 * 01 auxclk enable (0 = disable)
3950 * 00 BRG enable (1 = enable)
3951 *
3952 * 0100 1001
3953 */
3954 wr_reg8(info, CCR, 0x49);
3955
3956 /* set speed if available, otherwise use default */
3957 if (info->params.clock_speed)
3958 set_rate(info, info->params.clock_speed);
3959 else
3960 set_rate(info, 3686400);
3961 }
3962}
3963
3964/*
3965 * set baud rate generator to specified rate
3966 */
3967static void set_rate(struct slgt_info *info, u32 rate)
3968{
3969 unsigned int div;
Paul Fulghum1f807692009-04-02 16:58:30 -07003970 unsigned int osc = info->base_clock;
Paul Fulghum705b6c72006-01-08 01:02:06 -08003971
3972 /* div = osc/rate - 1
3973 *
3974 * Round div up if osc/rate is not integer to
3975 * force to next slowest rate.
3976 */
3977
3978 if (rate) {
3979 div = osc/rate;
3980 if (!(osc % rate) && div)
3981 div--;
3982 wr_reg16(info, BDR, (unsigned short)div);
3983 }
3984}
3985
3986static void rx_stop(struct slgt_info *info)
3987{
3988 unsigned short val;
3989
3990 /* disable and reset receiver */
3991 val = rd_reg16(info, RCR) & ~BIT1; /* clear enable bit */
3992 wr_reg16(info, RCR, (unsigned short)(val | BIT2)); /* set reset bit */
3993 wr_reg16(info, RCR, val); /* clear reset bit */
3994
3995 slgt_irq_off(info, IRQ_RXOVER + IRQ_RXDATA + IRQ_RXIDLE);
3996
3997 /* clear pending rx interrupts */
3998 wr_reg16(info, SSR, IRQ_RXIDLE + IRQ_RXOVER);
3999
4000 rdma_reset(info);
4001
Joe Perches0fab6de2008-04-28 02:14:02 -07004002 info->rx_enabled = false;
4003 info->rx_restart = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004004}
4005
4006static void rx_start(struct slgt_info *info)
4007{
4008 unsigned short val;
4009
4010 slgt_irq_off(info, IRQ_RXOVER + IRQ_RXDATA);
4011
4012 /* clear pending rx overrun IRQ */
4013 wr_reg16(info, SSR, IRQ_RXOVER);
4014
4015 /* reset and disable receiver */
4016 val = rd_reg16(info, RCR) & ~BIT1; /* clear enable bit */
4017 wr_reg16(info, RCR, (unsigned short)(val | BIT2)); /* set reset bit */
4018 wr_reg16(info, RCR, val); /* clear reset bit */
4019
4020 rdma_reset(info);
4021 reset_rbufs(info);
4022
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +01004023 if (info->rx_pio) {
4024 /* rx request when rx FIFO not empty */
4025 wr_reg16(info, SCR, (unsigned short)(rd_reg16(info, SCR) & ~BIT14));
4026 slgt_irq_on(info, IRQ_RXDATA);
4027 if (info->params.mode == MGSL_MODE_ASYNC) {
4028 /* enable saving of rx status */
4029 wr_reg32(info, RDCSR, BIT6);
4030 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08004031 } else {
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +01004032 /* rx request when rx FIFO half full */
4033 wr_reg16(info, SCR, (unsigned short)(rd_reg16(info, SCR) | BIT14));
4034 /* set 1st descriptor address */
4035 wr_reg32(info, RDDAR, info->rbufs[0].pdesc);
4036
4037 if (info->params.mode != MGSL_MODE_ASYNC) {
4038 /* enable rx DMA and DMA interrupt */
4039 wr_reg32(info, RDCSR, (BIT2 + BIT0));
4040 } else {
4041 /* enable saving of rx status, rx DMA and DMA interrupt */
4042 wr_reg32(info, RDCSR, (BIT6 + BIT2 + BIT0));
4043 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08004044 }
4045
4046 slgt_irq_on(info, IRQ_RXOVER);
4047
4048 /* enable receiver */
4049 wr_reg16(info, RCR, (unsigned short)(rd_reg16(info, RCR) | BIT1));
4050
Joe Perches0fab6de2008-04-28 02:14:02 -07004051 info->rx_restart = false;
4052 info->rx_enabled = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004053}
4054
4055static void tx_start(struct slgt_info *info)
4056{
4057 if (!info->tx_enabled) {
4058 wr_reg16(info, TCR,
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004059 (unsigned short)((rd_reg16(info, TCR) | BIT1) & ~BIT2));
Joe Perches0fab6de2008-04-28 02:14:02 -07004060 info->tx_enabled = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004061 }
4062
Paul Fulghumde538eb2009-12-09 12:31:39 -08004063 if (desc_count(info->tbufs[info->tbuf_start])) {
Joe Perches0fab6de2008-04-28 02:14:02 -07004064 info->drop_rts_on_tx_done = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004065
4066 if (info->params.mode != MGSL_MODE_ASYNC) {
4067 if (info->params.flags & HDLC_FLAG_AUTO_RTS) {
4068 get_signals(info);
4069 if (!(info->signals & SerialSignal_RTS)) {
4070 info->signals |= SerialSignal_RTS;
4071 set_signals(info);
Joe Perches0fab6de2008-04-28 02:14:02 -07004072 info->drop_rts_on_tx_done = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004073 }
4074 }
4075
4076 slgt_irq_off(info, IRQ_TXDATA);
4077 slgt_irq_on(info, IRQ_TXUNDER + IRQ_TXIDLE);
4078 /* clear tx idle and underrun status bits */
4079 wr_reg16(info, SSR, (unsigned short)(IRQ_TXIDLE + IRQ_TXUNDER));
Paul Fulghum705b6c72006-01-08 01:02:06 -08004080 } else {
Paul Fulghum705b6c72006-01-08 01:02:06 -08004081 slgt_irq_off(info, IRQ_TXDATA);
4082 slgt_irq_on(info, IRQ_TXIDLE);
4083 /* clear tx idle status bit */
4084 wr_reg16(info, SSR, IRQ_TXIDLE);
Paul Fulghum705b6c72006-01-08 01:02:06 -08004085 }
Paul Fulghumce892942009-06-24 18:34:51 +01004086 /* set 1st descriptor address and start DMA */
4087 wr_reg32(info, TDDAR, info->tbufs[info->tbuf_start].pdesc);
4088 wr_reg32(info, TDCSR, BIT2 + BIT0);
Joe Perches0fab6de2008-04-28 02:14:02 -07004089 info->tx_active = true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004090 }
4091}
4092
4093static void tx_stop(struct slgt_info *info)
4094{
4095 unsigned short val;
4096
4097 del_timer(&info->tx_timer);
4098
4099 tdma_reset(info);
4100
4101 /* reset and disable transmitter */
4102 val = rd_reg16(info, TCR) & ~BIT1; /* clear enable bit */
4103 wr_reg16(info, TCR, (unsigned short)(val | BIT2)); /* set reset bit */
Paul Fulghum705b6c72006-01-08 01:02:06 -08004104
4105 slgt_irq_off(info, IRQ_TXDATA + IRQ_TXIDLE + IRQ_TXUNDER);
4106
4107 /* clear tx idle and underrun status bit */
4108 wr_reg16(info, SSR, (unsigned short)(IRQ_TXIDLE + IRQ_TXUNDER));
4109
4110 reset_tbufs(info);
4111
Joe Perches0fab6de2008-04-28 02:14:02 -07004112 info->tx_enabled = false;
4113 info->tx_active = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004114}
4115
4116static void reset_port(struct slgt_info *info)
4117{
4118 if (!info->reg_addr)
4119 return;
4120
4121 tx_stop(info);
4122 rx_stop(info);
4123
4124 info->signals &= ~(SerialSignal_DTR + SerialSignal_RTS);
4125 set_signals(info);
4126
4127 slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
4128}
4129
4130static void reset_adapter(struct slgt_info *info)
4131{
4132 int i;
4133 for (i=0; i < info->port_count; ++i) {
4134 if (info->port_array[i])
4135 reset_port(info->port_array[i]);
4136 }
4137}
4138
4139static void async_mode(struct slgt_info *info)
4140{
4141 unsigned short val;
4142
4143 slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
4144 tx_stop(info);
4145 rx_stop(info);
4146
4147 /* TCR (tx control)
4148 *
4149 * 15..13 mode, 010=async
4150 * 12..10 encoding, 000=NRZ
4151 * 09 parity enable
4152 * 08 1=odd parity, 0=even parity
4153 * 07 1=RTS driver control
4154 * 06 1=break enable
4155 * 05..04 character length
4156 * 00=5 bits
4157 * 01=6 bits
4158 * 10=7 bits
4159 * 11=8 bits
4160 * 03 0=1 stop bit, 1=2 stop bits
4161 * 02 reset
4162 * 01 enable
4163 * 00 auto-CTS enable
4164 */
4165 val = 0x4000;
4166
4167 if (info->if_mode & MGSL_INTERFACE_RTS_EN)
4168 val |= BIT7;
4169
4170 if (info->params.parity != ASYNC_PARITY_NONE) {
4171 val |= BIT9;
4172 if (info->params.parity == ASYNC_PARITY_ODD)
4173 val |= BIT8;
4174 }
4175
4176 switch (info->params.data_bits)
4177 {
4178 case 6: val |= BIT4; break;
4179 case 7: val |= BIT5; break;
4180 case 8: val |= BIT5 + BIT4; break;
4181 }
4182
4183 if (info->params.stop_bits != 1)
4184 val |= BIT3;
4185
4186 if (info->params.flags & HDLC_FLAG_AUTO_CTS)
4187 val |= BIT0;
4188
4189 wr_reg16(info, TCR, val);
4190
4191 /* RCR (rx control)
4192 *
4193 * 15..13 mode, 010=async
4194 * 12..10 encoding, 000=NRZ
4195 * 09 parity enable
4196 * 08 1=odd parity, 0=even parity
4197 * 07..06 reserved, must be 0
4198 * 05..04 character length
4199 * 00=5 bits
4200 * 01=6 bits
4201 * 10=7 bits
4202 * 11=8 bits
4203 * 03 reserved, must be zero
4204 * 02 reset
4205 * 01 enable
4206 * 00 auto-DCD enable
4207 */
4208 val = 0x4000;
4209
4210 if (info->params.parity != ASYNC_PARITY_NONE) {
4211 val |= BIT9;
4212 if (info->params.parity == ASYNC_PARITY_ODD)
4213 val |= BIT8;
4214 }
4215
4216 switch (info->params.data_bits)
4217 {
4218 case 6: val |= BIT4; break;
4219 case 7: val |= BIT5; break;
4220 case 8: val |= BIT5 + BIT4; break;
4221 }
4222
4223 if (info->params.flags & HDLC_FLAG_AUTO_DCD)
4224 val |= BIT0;
4225
4226 wr_reg16(info, RCR, val);
4227
4228 /* CCR (clock control)
4229 *
4230 * 07..05 011 = tx clock source is BRG/16
4231 * 04..02 010 = rx clock source is BRG
4232 * 01 0 = auxclk disabled
4233 * 00 1 = BRG enabled
4234 *
4235 * 0110 1001
4236 */
4237 wr_reg8(info, CCR, 0x69);
4238
4239 msc_set_vcr(info);
4240
Paul Fulghum705b6c72006-01-08 01:02:06 -08004241 /* SCR (serial control)
4242 *
4243 * 15 1=tx req on FIFO half empty
4244 * 14 1=rx req on FIFO half full
4245 * 13 tx data IRQ enable
4246 * 12 tx idle IRQ enable
4247 * 11 rx break on IRQ enable
4248 * 10 rx data IRQ enable
4249 * 09 rx break off IRQ enable
4250 * 08 overrun IRQ enable
4251 * 07 DSR IRQ enable
4252 * 06 CTS IRQ enable
4253 * 05 DCD IRQ enable
4254 * 04 RI IRQ enable
Paul Fulghum1f807692009-04-02 16:58:30 -07004255 * 03 0=16x sampling, 1=8x sampling
Paul Fulghum705b6c72006-01-08 01:02:06 -08004256 * 02 1=txd->rxd internal loopback enable
4257 * 01 reserved, must be zero
4258 * 00 1=master IRQ enable
4259 */
4260 val = BIT15 + BIT14 + BIT0;
Paul Fulghum1f807692009-04-02 16:58:30 -07004261 /* JCR[8] : 1 = x8 async mode feature available */
4262 if ((rd_reg32(info, JCR) & BIT8) && info->params.data_rate &&
4263 ((info->base_clock < (info->params.data_rate * 16)) ||
4264 (info->base_clock % (info->params.data_rate * 16)))) {
4265 /* use 8x sampling */
4266 val |= BIT3;
4267 set_rate(info, info->params.data_rate * 8);
4268 } else {
4269 /* use 16x sampling */
4270 set_rate(info, info->params.data_rate * 16);
4271 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08004272 wr_reg16(info, SCR, val);
4273
4274 slgt_irq_on(info, IRQ_RXBREAK | IRQ_RXOVER);
4275
Paul Fulghum705b6c72006-01-08 01:02:06 -08004276 if (info->params.loopback)
4277 enable_loopback(info);
4278}
4279
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004280static void sync_mode(struct slgt_info *info)
Paul Fulghum705b6c72006-01-08 01:02:06 -08004281{
4282 unsigned short val;
4283
4284 slgt_irq_off(info, IRQ_ALL | IRQ_MASTER);
4285 tx_stop(info);
4286 rx_stop(info);
4287
4288 /* TCR (tx control)
4289 *
Paul Fulghum98072242010-10-27 15:34:22 -07004290 * 15..13 mode
4291 * 000=HDLC/SDLC
4292 * 001=raw bit synchronous
4293 * 010=asynchronous/isochronous
4294 * 011=monosync byte synchronous
4295 * 100=bisync byte synchronous
4296 * 101=xsync byte synchronous
Paul Fulghum705b6c72006-01-08 01:02:06 -08004297 * 12..10 encoding
4298 * 09 CRC enable
4299 * 08 CRC32
4300 * 07 1=RTS driver control
4301 * 06 preamble enable
4302 * 05..04 preamble length
4303 * 03 share open/close flag
4304 * 02 reset
4305 * 01 enable
4306 * 00 auto-CTS enable
4307 */
Paul Fulghum993456c2008-07-22 11:22:04 +01004308 val = BIT2;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004309
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004310 switch(info->params.mode) {
Paul Fulghum98072242010-10-27 15:34:22 -07004311 case MGSL_MODE_XSYNC:
4312 val |= BIT15 + BIT13;
4313 break;
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004314 case MGSL_MODE_MONOSYNC: val |= BIT14 + BIT13; break;
4315 case MGSL_MODE_BISYNC: val |= BIT15; break;
4316 case MGSL_MODE_RAW: val |= BIT13; break;
4317 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08004318 if (info->if_mode & MGSL_INTERFACE_RTS_EN)
4319 val |= BIT7;
4320
4321 switch(info->params.encoding)
4322 {
4323 case HDLC_ENCODING_NRZB: val |= BIT10; break;
4324 case HDLC_ENCODING_NRZI_MARK: val |= BIT11; break;
4325 case HDLC_ENCODING_NRZI: val |= BIT11 + BIT10; break;
4326 case HDLC_ENCODING_BIPHASE_MARK: val |= BIT12; break;
4327 case HDLC_ENCODING_BIPHASE_SPACE: val |= BIT12 + BIT10; break;
4328 case HDLC_ENCODING_BIPHASE_LEVEL: val |= BIT12 + BIT11; break;
4329 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: val |= BIT12 + BIT11 + BIT10; break;
4330 }
4331
Paul Fulghum04b374d2006-06-25 05:49:21 -07004332 switch (info->params.crc_type & HDLC_CRC_MASK)
Paul Fulghum705b6c72006-01-08 01:02:06 -08004333 {
4334 case HDLC_CRC_16_CCITT: val |= BIT9; break;
4335 case HDLC_CRC_32_CCITT: val |= BIT9 + BIT8; break;
4336 }
4337
4338 if (info->params.preamble != HDLC_PREAMBLE_PATTERN_NONE)
4339 val |= BIT6;
4340
4341 switch (info->params.preamble_length)
4342 {
4343 case HDLC_PREAMBLE_LENGTH_16BITS: val |= BIT5; break;
4344 case HDLC_PREAMBLE_LENGTH_32BITS: val |= BIT4; break;
4345 case HDLC_PREAMBLE_LENGTH_64BITS: val |= BIT5 + BIT4; break;
4346 }
4347
4348 if (info->params.flags & HDLC_FLAG_AUTO_CTS)
4349 val |= BIT0;
4350
4351 wr_reg16(info, TCR, val);
4352
4353 /* TPR (transmit preamble) */
4354
4355 switch (info->params.preamble)
4356 {
4357 case HDLC_PREAMBLE_PATTERN_FLAGS: val = 0x7e; break;
4358 case HDLC_PREAMBLE_PATTERN_ONES: val = 0xff; break;
4359 case HDLC_PREAMBLE_PATTERN_ZEROS: val = 0x00; break;
4360 case HDLC_PREAMBLE_PATTERN_10: val = 0x55; break;
4361 case HDLC_PREAMBLE_PATTERN_01: val = 0xaa; break;
4362 default: val = 0x7e; break;
4363 }
4364 wr_reg8(info, TPR, (unsigned char)val);
4365
4366 /* RCR (rx control)
4367 *
Paul Fulghum98072242010-10-27 15:34:22 -07004368 * 15..13 mode
4369 * 000=HDLC/SDLC
4370 * 001=raw bit synchronous
4371 * 010=asynchronous/isochronous
4372 * 011=monosync byte synchronous
4373 * 100=bisync byte synchronous
4374 * 101=xsync byte synchronous
Paul Fulghum705b6c72006-01-08 01:02:06 -08004375 * 12..10 encoding
4376 * 09 CRC enable
4377 * 08 CRC32
4378 * 07..03 reserved, must be 0
4379 * 02 reset
4380 * 01 enable
4381 * 00 auto-DCD enable
4382 */
4383 val = 0;
4384
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004385 switch(info->params.mode) {
Paul Fulghum98072242010-10-27 15:34:22 -07004386 case MGSL_MODE_XSYNC:
4387 val |= BIT15 + BIT13;
4388 break;
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004389 case MGSL_MODE_MONOSYNC: val |= BIT14 + BIT13; break;
4390 case MGSL_MODE_BISYNC: val |= BIT15; break;
4391 case MGSL_MODE_RAW: val |= BIT13; break;
4392 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08004393
4394 switch(info->params.encoding)
4395 {
4396 case HDLC_ENCODING_NRZB: val |= BIT10; break;
4397 case HDLC_ENCODING_NRZI_MARK: val |= BIT11; break;
4398 case HDLC_ENCODING_NRZI: val |= BIT11 + BIT10; break;
4399 case HDLC_ENCODING_BIPHASE_MARK: val |= BIT12; break;
4400 case HDLC_ENCODING_BIPHASE_SPACE: val |= BIT12 + BIT10; break;
4401 case HDLC_ENCODING_BIPHASE_LEVEL: val |= BIT12 + BIT11; break;
4402 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: val |= BIT12 + BIT11 + BIT10; break;
4403 }
4404
Paul Fulghum04b374d2006-06-25 05:49:21 -07004405 switch (info->params.crc_type & HDLC_CRC_MASK)
Paul Fulghum705b6c72006-01-08 01:02:06 -08004406 {
4407 case HDLC_CRC_16_CCITT: val |= BIT9; break;
4408 case HDLC_CRC_32_CCITT: val |= BIT9 + BIT8; break;
4409 }
4410
4411 if (info->params.flags & HDLC_FLAG_AUTO_DCD)
4412 val |= BIT0;
4413
4414 wr_reg16(info, RCR, val);
4415
4416 /* CCR (clock control)
4417 *
4418 * 07..05 tx clock source
4419 * 04..02 rx clock source
4420 * 01 auxclk enable
4421 * 00 BRG enable
4422 */
4423 val = 0;
4424
4425 if (info->params.flags & HDLC_FLAG_TXC_BRG)
4426 {
4427 // when RxC source is DPLL, BRG generates 16X DPLL
4428 // reference clock, so take TxC from BRG/16 to get
4429 // transmit clock at actual data rate
4430 if (info->params.flags & HDLC_FLAG_RXC_DPLL)
4431 val |= BIT6 + BIT5; /* 011, txclk = BRG/16 */
4432 else
4433 val |= BIT6; /* 010, txclk = BRG */
4434 }
4435 else if (info->params.flags & HDLC_FLAG_TXC_DPLL)
4436 val |= BIT7; /* 100, txclk = DPLL Input */
4437 else if (info->params.flags & HDLC_FLAG_TXC_RXCPIN)
4438 val |= BIT5; /* 001, txclk = RXC Input */
4439
4440 if (info->params.flags & HDLC_FLAG_RXC_BRG)
4441 val |= BIT3; /* 010, rxclk = BRG */
4442 else if (info->params.flags & HDLC_FLAG_RXC_DPLL)
4443 val |= BIT4; /* 100, rxclk = DPLL */
4444 else if (info->params.flags & HDLC_FLAG_RXC_TXCPIN)
4445 val |= BIT2; /* 001, rxclk = TXC Input */
4446
4447 if (info->params.clock_speed)
4448 val |= BIT1 + BIT0;
4449
4450 wr_reg8(info, CCR, (unsigned char)val);
4451
4452 if (info->params.flags & (HDLC_FLAG_TXC_DPLL + HDLC_FLAG_RXC_DPLL))
4453 {
4454 // program DPLL mode
4455 switch(info->params.encoding)
4456 {
4457 case HDLC_ENCODING_BIPHASE_MARK:
4458 case HDLC_ENCODING_BIPHASE_SPACE:
4459 val = BIT7; break;
4460 case HDLC_ENCODING_BIPHASE_LEVEL:
4461 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL:
4462 val = BIT7 + BIT6; break;
4463 default: val = BIT6; // NRZ encodings
4464 }
4465 wr_reg16(info, RCR, (unsigned short)(rd_reg16(info, RCR) | val));
4466
4467 // DPLL requires a 16X reference clock from BRG
4468 set_rate(info, info->params.clock_speed * 16);
4469 }
4470 else
4471 set_rate(info, info->params.clock_speed);
4472
4473 tx_set_idle(info);
4474
4475 msc_set_vcr(info);
4476
4477 /* SCR (serial control)
4478 *
4479 * 15 1=tx req on FIFO half empty
4480 * 14 1=rx req on FIFO half full
4481 * 13 tx data IRQ enable
4482 * 12 tx idle IRQ enable
4483 * 11 underrun IRQ enable
4484 * 10 rx data IRQ enable
4485 * 09 rx idle IRQ enable
4486 * 08 overrun IRQ enable
4487 * 07 DSR IRQ enable
4488 * 06 CTS IRQ enable
4489 * 05 DCD IRQ enable
4490 * 04 RI IRQ enable
4491 * 03 reserved, must be zero
4492 * 02 1=txd->rxd internal loopback enable
4493 * 01 reserved, must be zero
4494 * 00 1=master IRQ enable
4495 */
4496 wr_reg16(info, SCR, BIT15 + BIT14 + BIT0);
4497
4498 if (info->params.loopback)
4499 enable_loopback(info);
4500}
4501
4502/*
4503 * set transmit idle mode
4504 */
4505static void tx_set_idle(struct slgt_info *info)
4506{
Paul Fulghum643f3312006-06-25 05:49:20 -07004507 unsigned char val;
4508 unsigned short tcr;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004509
Paul Fulghum643f3312006-06-25 05:49:20 -07004510 /* if preamble enabled (tcr[6] == 1) then tx idle size = 8 bits
4511 * else tcr[5:4] = tx idle size: 00 = 8 bits, 01 = 16 bits
4512 */
4513 tcr = rd_reg16(info, TCR);
4514 if (info->idle_mode & HDLC_TXIDLE_CUSTOM_16) {
4515 /* disable preamble, set idle size to 16 bits */
4516 tcr = (tcr & ~(BIT6 + BIT5)) | BIT4;
4517 /* MSB of 16 bit idle specified in tx preamble register (TPR) */
4518 wr_reg8(info, TPR, (unsigned char)((info->idle_mode >> 8) & 0xff));
4519 } else if (!(tcr & BIT6)) {
4520 /* preamble is disabled, set idle size to 8 bits */
4521 tcr &= ~(BIT5 + BIT4);
4522 }
4523 wr_reg16(info, TCR, tcr);
4524
4525 if (info->idle_mode & (HDLC_TXIDLE_CUSTOM_8 | HDLC_TXIDLE_CUSTOM_16)) {
4526 /* LSB of custom tx idle specified in tx idle register */
4527 val = (unsigned char)(info->idle_mode & 0xff);
4528 } else {
4529 /* standard 8 bit idle patterns */
4530 switch(info->idle_mode)
4531 {
4532 case HDLC_TXIDLE_FLAGS: val = 0x7e; break;
4533 case HDLC_TXIDLE_ALT_ZEROS_ONES:
4534 case HDLC_TXIDLE_ALT_MARK_SPACE: val = 0xaa; break;
4535 case HDLC_TXIDLE_ZEROS:
4536 case HDLC_TXIDLE_SPACE: val = 0x00; break;
4537 default: val = 0xff;
4538 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08004539 }
4540
4541 wr_reg8(info, TIR, val);
4542}
4543
4544/*
4545 * get state of V24 status (input) signals
4546 */
4547static void get_signals(struct slgt_info *info)
4548{
4549 unsigned short status = rd_reg16(info, SSR);
4550
4551 /* clear all serial signals except DTR and RTS */
4552 info->signals &= SerialSignal_DTR + SerialSignal_RTS;
4553
4554 if (status & BIT3)
4555 info->signals |= SerialSignal_DSR;
4556 if (status & BIT2)
4557 info->signals |= SerialSignal_CTS;
4558 if (status & BIT1)
4559 info->signals |= SerialSignal_DCD;
4560 if (status & BIT0)
4561 info->signals |= SerialSignal_RI;
4562}
4563
4564/*
4565 * set V.24 Control Register based on current configuration
4566 */
4567static void msc_set_vcr(struct slgt_info *info)
4568{
4569 unsigned char val = 0;
4570
4571 /* VCR (V.24 control)
4572 *
4573 * 07..04 serial IF select
4574 * 03 DTR
4575 * 02 RTS
4576 * 01 LL
4577 * 00 RL
4578 */
4579
4580 switch(info->if_mode & MGSL_INTERFACE_MASK)
4581 {
4582 case MGSL_INTERFACE_RS232:
4583 val |= BIT5; /* 0010 */
4584 break;
4585 case MGSL_INTERFACE_V35:
4586 val |= BIT7 + BIT6 + BIT5; /* 1110 */
4587 break;
4588 case MGSL_INTERFACE_RS422:
4589 val |= BIT6; /* 0100 */
4590 break;
4591 }
4592
Paul Fulghume5590712008-07-22 11:21:39 +01004593 if (info->if_mode & MGSL_INTERFACE_MSB_FIRST)
4594 val |= BIT4;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004595 if (info->signals & SerialSignal_DTR)
4596 val |= BIT3;
4597 if (info->signals & SerialSignal_RTS)
4598 val |= BIT2;
4599 if (info->if_mode & MGSL_INTERFACE_LL)
4600 val |= BIT1;
4601 if (info->if_mode & MGSL_INTERFACE_RL)
4602 val |= BIT0;
4603 wr_reg8(info, VCR, val);
4604}
4605
4606/*
4607 * set state of V24 control (output) signals
4608 */
4609static void set_signals(struct slgt_info *info)
4610{
4611 unsigned char val = rd_reg8(info, VCR);
4612 if (info->signals & SerialSignal_DTR)
4613 val |= BIT3;
4614 else
4615 val &= ~BIT3;
4616 if (info->signals & SerialSignal_RTS)
4617 val |= BIT2;
4618 else
4619 val &= ~BIT2;
4620 wr_reg8(info, VCR, val);
4621}
4622
4623/*
4624 * free range of receive DMA buffers (i to last)
4625 */
4626static void free_rbufs(struct slgt_info *info, unsigned int i, unsigned int last)
4627{
4628 int done = 0;
4629
4630 while(!done) {
4631 /* reset current buffer for reuse */
4632 info->rbufs[i].status = 0;
Paul Fulghum814dae02008-07-22 11:22:14 +01004633 set_desc_count(info->rbufs[i], info->rbuf_fill_level);
Paul Fulghum705b6c72006-01-08 01:02:06 -08004634 if (i == last)
4635 done = 1;
4636 if (++i == info->rbuf_count)
4637 i = 0;
4638 }
4639 info->rbuf_current = i;
4640}
4641
4642/*
4643 * mark all receive DMA buffers as free
4644 */
4645static void reset_rbufs(struct slgt_info *info)
4646{
4647 free_rbufs(info, 0, info->rbuf_count - 1);
Paul Fulghum5ba5a5d2009-06-11 12:28:37 +01004648 info->rbuf_fill_index = 0;
4649 info->rbuf_fill_count = 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004650}
4651
4652/*
4653 * pass receive HDLC frame to upper layer
4654 *
Joe Perches0fab6de2008-04-28 02:14:02 -07004655 * return true if frame available, otherwise false
Paul Fulghum705b6c72006-01-08 01:02:06 -08004656 */
Joe Perches0fab6de2008-04-28 02:14:02 -07004657static bool rx_get_frame(struct slgt_info *info)
Paul Fulghum705b6c72006-01-08 01:02:06 -08004658{
4659 unsigned int start, end;
4660 unsigned short status;
4661 unsigned int framesize = 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004662 unsigned long flags;
Alan Cox8fb06c72008-07-16 21:56:46 +01004663 struct tty_struct *tty = info->port.tty;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004664 unsigned char addr_field = 0xff;
Paul Fulghum04b374d2006-06-25 05:49:21 -07004665 unsigned int crc_size = 0;
4666
4667 switch (info->params.crc_type & HDLC_CRC_MASK) {
4668 case HDLC_CRC_16_CCITT: crc_size = 2; break;
4669 case HDLC_CRC_32_CCITT: crc_size = 4; break;
4670 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08004671
4672check_again:
4673
4674 framesize = 0;
4675 addr_field = 0xff;
4676 start = end = info->rbuf_current;
4677
4678 for (;;) {
4679 if (!desc_complete(info->rbufs[end]))
4680 goto cleanup;
4681
4682 if (framesize == 0 && info->params.addr_filter != 0xff)
4683 addr_field = info->rbufs[end].buf[0];
4684
4685 framesize += desc_count(info->rbufs[end]);
4686
4687 if (desc_eof(info->rbufs[end]))
4688 break;
4689
4690 if (++end == info->rbuf_count)
4691 end = 0;
4692
4693 if (end == info->rbuf_current) {
4694 if (info->rx_enabled){
4695 spin_lock_irqsave(&info->lock,flags);
4696 rx_start(info);
4697 spin_unlock_irqrestore(&info->lock,flags);
4698 }
4699 goto cleanup;
4700 }
4701 }
4702
4703 /* status
4704 *
4705 * 15 buffer complete
4706 * 14..06 reserved
4707 * 05..04 residue
4708 * 02 eof (end of frame)
4709 * 01 CRC error
4710 * 00 abort
4711 */
4712 status = desc_status(info->rbufs[end]);
4713
4714 /* ignore CRC bit if not using CRC (bit is undefined) */
Paul Fulghum04b374d2006-06-25 05:49:21 -07004715 if ((info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_NONE)
Paul Fulghum705b6c72006-01-08 01:02:06 -08004716 status &= ~BIT1;
4717
4718 if (framesize == 0 ||
4719 (addr_field != 0xff && addr_field != info->params.addr_filter)) {
4720 free_rbufs(info, start, end);
4721 goto check_again;
4722 }
4723
Paul Fulghum04b374d2006-06-25 05:49:21 -07004724 if (framesize < (2 + crc_size) || status & BIT0) {
4725 info->icount.rxshort++;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004726 framesize = 0;
Paul Fulghum04b374d2006-06-25 05:49:21 -07004727 } else if (status & BIT1) {
4728 info->icount.rxcrc++;
4729 if (!(info->params.crc_type & HDLC_CRC_RETURN_EX))
4730 framesize = 0;
4731 }
Paul Fulghum705b6c72006-01-08 01:02:06 -08004732
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08004733#if SYNCLINK_GENERIC_HDLC
Paul Fulghum04b374d2006-06-25 05:49:21 -07004734 if (framesize == 0) {
Krzysztof Halasa198191c2008-06-30 23:26:53 +02004735 info->netdev->stats.rx_errors++;
4736 info->netdev->stats.rx_frame_errors++;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004737 }
Paul Fulghum04b374d2006-06-25 05:49:21 -07004738#endif
Paul Fulghum705b6c72006-01-08 01:02:06 -08004739
4740 DBGBH(("%s rx frame status=%04X size=%d\n",
4741 info->device_name, status, framesize));
Paul Fulghum814dae02008-07-22 11:22:14 +01004742 DBGDATA(info, info->rbufs[start].buf, min_t(int, framesize, info->rbuf_fill_level), "rx");
Paul Fulghum705b6c72006-01-08 01:02:06 -08004743
4744 if (framesize) {
Paul Fulghum04b374d2006-06-25 05:49:21 -07004745 if (!(info->params.crc_type & HDLC_CRC_RETURN_EX)) {
4746 framesize -= crc_size;
4747 crc_size = 0;
4748 }
4749
4750 if (framesize > info->max_frame_size + crc_size)
Paul Fulghum705b6c72006-01-08 01:02:06 -08004751 info->icount.rxlong++;
4752 else {
4753 /* copy dma buffer(s) to contiguous temp buffer */
4754 int copy_count = framesize;
4755 int i = start;
4756 unsigned char *p = info->tmp_rbuf;
4757 info->tmp_rbuf_count = framesize;
4758
4759 info->icount.rxok++;
4760
4761 while(copy_count) {
Paul Fulghum814dae02008-07-22 11:22:14 +01004762 int partial_count = min_t(int, copy_count, info->rbuf_fill_level);
Paul Fulghum705b6c72006-01-08 01:02:06 -08004763 memcpy(p, info->rbufs[i].buf, partial_count);
4764 p += partial_count;
4765 copy_count -= partial_count;
4766 if (++i == info->rbuf_count)
4767 i = 0;
4768 }
4769
Paul Fulghum04b374d2006-06-25 05:49:21 -07004770 if (info->params.crc_type & HDLC_CRC_RETURN_EX) {
4771 *p = (status & BIT1) ? RX_CRC_ERROR : RX_OK;
4772 framesize++;
4773 }
4774
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08004775#if SYNCLINK_GENERIC_HDLC
Paul Fulghum705b6c72006-01-08 01:02:06 -08004776 if (info->netcount)
4777 hdlcdev_rx(info,info->tmp_rbuf, framesize);
4778 else
4779#endif
4780 ldisc_receive_buf(tty, info->tmp_rbuf, info->flag_buf, framesize);
4781 }
4782 }
4783 free_rbufs(info, start, end);
Joe Perches0fab6de2008-04-28 02:14:02 -07004784 return true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004785
4786cleanup:
Joe Perches0fab6de2008-04-28 02:14:02 -07004787 return false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004788}
4789
4790/*
4791 * pass receive buffer (RAW synchronous mode) to tty layer
Joe Perches0fab6de2008-04-28 02:14:02 -07004792 * return true if buffer available, otherwise false
Paul Fulghum705b6c72006-01-08 01:02:06 -08004793 */
Joe Perches0fab6de2008-04-28 02:14:02 -07004794static bool rx_get_buf(struct slgt_info *info)
Paul Fulghum705b6c72006-01-08 01:02:06 -08004795{
4796 unsigned int i = info->rbuf_current;
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004797 unsigned int count;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004798
4799 if (!desc_complete(info->rbufs[i]))
Joe Perches0fab6de2008-04-28 02:14:02 -07004800 return false;
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004801 count = desc_count(info->rbufs[i]);
4802 switch(info->params.mode) {
4803 case MGSL_MODE_MONOSYNC:
4804 case MGSL_MODE_BISYNC:
Paul Fulghum98072242010-10-27 15:34:22 -07004805 case MGSL_MODE_XSYNC:
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004806 /* ignore residue in byte synchronous modes */
4807 if (desc_residue(info->rbufs[i]))
4808 count--;
4809 break;
4810 }
4811 DBGDATA(info, info->rbufs[i].buf, count, "rx");
4812 DBGINFO(("rx_get_buf size=%d\n", count));
4813 if (count)
Alan Cox8fb06c72008-07-16 21:56:46 +01004814 ldisc_receive_buf(info->port.tty, info->rbufs[i].buf,
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004815 info->flag_buf, count);
Paul Fulghum705b6c72006-01-08 01:02:06 -08004816 free_rbufs(info, i, i);
Joe Perches0fab6de2008-04-28 02:14:02 -07004817 return true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004818}
4819
4820static void reset_tbufs(struct slgt_info *info)
4821{
4822 unsigned int i;
4823 info->tbuf_current = 0;
4824 for (i=0 ; i < info->tbuf_count ; i++) {
4825 info->tbufs[i].status = 0;
4826 info->tbufs[i].count = 0;
4827 }
4828}
4829
4830/*
4831 * return number of free transmit DMA buffers
4832 */
4833static unsigned int free_tbuf_count(struct slgt_info *info)
4834{
4835 unsigned int count = 0;
4836 unsigned int i = info->tbuf_current;
4837
4838 do
4839 {
4840 if (desc_count(info->tbufs[i]))
4841 break; /* buffer in use */
4842 ++count;
4843 if (++i == info->tbuf_count)
4844 i=0;
4845 } while (i != info->tbuf_current);
4846
Paul Fulghumbb029c62007-07-31 00:37:35 -07004847 /* if tx DMA active, last zero count buffer is in use */
4848 if (count && (rd_reg32(info, TDCSR) & BIT0))
Paul Fulghum705b6c72006-01-08 01:02:06 -08004849 --count;
4850
4851 return count;
4852}
4853
4854/*
Paul Fulghum403214d2008-07-22 11:21:55 +01004855 * return number of bytes in unsent transmit DMA buffers
4856 * and the serial controller tx FIFO
4857 */
4858static unsigned int tbuf_bytes(struct slgt_info *info)
4859{
4860 unsigned int total_count = 0;
4861 unsigned int i = info->tbuf_current;
4862 unsigned int reg_value;
4863 unsigned int count;
4864 unsigned int active_buf_count = 0;
4865
4866 /*
4867 * Add descriptor counts for all tx DMA buffers.
4868 * If count is zero (cleared by DMA controller after read),
4869 * the buffer is complete or is actively being read from.
4870 *
4871 * Record buf_count of last buffer with zero count starting
4872 * from current ring position. buf_count is mirror
4873 * copy of count and is not cleared by serial controller.
4874 * If DMA controller is active, that buffer is actively
4875 * being read so add to total.
4876 */
4877 do {
4878 count = desc_count(info->tbufs[i]);
4879 if (count)
4880 total_count += count;
4881 else if (!total_count)
4882 active_buf_count = info->tbufs[i].buf_count;
4883 if (++i == info->tbuf_count)
4884 i = 0;
4885 } while (i != info->tbuf_current);
4886
4887 /* read tx DMA status register */
4888 reg_value = rd_reg32(info, TDCSR);
4889
4890 /* if tx DMA active, last zero count buffer is in use */
4891 if (reg_value & BIT0)
4892 total_count += active_buf_count;
4893
4894 /* add tx FIFO count = reg_value[15..8] */
4895 total_count += (reg_value >> 8) & 0xff;
4896
4897 /* if transmitter active add one byte for shift register */
4898 if (info->tx_active)
4899 total_count++;
4900
4901 return total_count;
4902}
4903
4904/*
Paul Fulghumde538eb2009-12-09 12:31:39 -08004905 * load data into transmit DMA buffer ring and start transmitter if needed
4906 * return true if data accepted, otherwise false (buffers full)
Paul Fulghum705b6c72006-01-08 01:02:06 -08004907 */
Paul Fulghumde538eb2009-12-09 12:31:39 -08004908static bool tx_load(struct slgt_info *info, const char *buf, unsigned int size)
Paul Fulghum705b6c72006-01-08 01:02:06 -08004909{
4910 unsigned short count;
4911 unsigned int i;
4912 struct slgt_desc *d;
4913
Paul Fulghumde538eb2009-12-09 12:31:39 -08004914 /* check required buffer space */
4915 if (DIV_ROUND_UP(size, DMABUFSIZE) > free_tbuf_count(info))
4916 return false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004917
4918 DBGDATA(info, buf, size, "tx");
4919
Paul Fulghumde538eb2009-12-09 12:31:39 -08004920 /*
4921 * copy data to one or more DMA buffers in circular ring
4922 * tbuf_start = first buffer for this data
4923 * tbuf_current = next free buffer
4924 *
4925 * Copy all data before making data visible to DMA controller by
4926 * setting descriptor count of the first buffer.
4927 * This prevents an active DMA controller from reading the first DMA
4928 * buffers of a frame and stopping before the final buffers are filled.
4929 */
4930
Paul Fulghum705b6c72006-01-08 01:02:06 -08004931 info->tbuf_start = i = info->tbuf_current;
4932
4933 while (size) {
4934 d = &info->tbufs[i];
Paul Fulghum705b6c72006-01-08 01:02:06 -08004935
4936 count = (unsigned short)((size > DMABUFSIZE) ? DMABUFSIZE : size);
4937 memcpy(d->buf, buf, count);
4938
4939 size -= count;
4940 buf += count;
4941
Paul Fulghumcb10dc92006-09-30 23:27:45 -07004942 /*
4943 * set EOF bit for last buffer of HDLC frame or
4944 * for every buffer in raw mode
4945 */
4946 if ((!size && info->params.mode == MGSL_MODE_HDLC) ||
4947 info->params.mode == MGSL_MODE_RAW)
4948 set_desc_eof(*d, 1);
Paul Fulghum705b6c72006-01-08 01:02:06 -08004949 else
4950 set_desc_eof(*d, 0);
4951
Paul Fulghumde538eb2009-12-09 12:31:39 -08004952 /* set descriptor count for all but first buffer */
4953 if (i != info->tbuf_start)
4954 set_desc_count(*d, count);
Paul Fulghum403214d2008-07-22 11:21:55 +01004955 d->buf_count = count;
Paul Fulghumde538eb2009-12-09 12:31:39 -08004956
4957 if (++i == info->tbuf_count)
4958 i = 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004959 }
4960
4961 info->tbuf_current = i;
Paul Fulghumde538eb2009-12-09 12:31:39 -08004962
4963 /* set first buffer count to make new data visible to DMA controller */
4964 d = &info->tbufs[info->tbuf_start];
4965 set_desc_count(*d, d->buf_count);
4966
4967 /* start transmitter if needed and update transmit timeout */
4968 if (!info->tx_active)
4969 tx_start(info);
4970 update_tx_timer(info);
4971
4972 return true;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004973}
4974
4975static int register_test(struct slgt_info *info)
4976{
4977 static unsigned short patterns[] =
4978 {0x0000, 0xffff, 0xaaaa, 0x5555, 0x6969, 0x9696};
Kulikov Vasiliy7ea7c6d2010-06-28 15:54:48 +04004979 static unsigned int count = ARRAY_SIZE(patterns);
Paul Fulghum705b6c72006-01-08 01:02:06 -08004980 unsigned int i;
4981 int rc = 0;
4982
4983 for (i=0 ; i < count ; i++) {
4984 wr_reg16(info, TIR, patterns[i]);
4985 wr_reg16(info, BDR, patterns[(i+1)%count]);
4986 if ((rd_reg16(info, TIR) != patterns[i]) ||
4987 (rd_reg16(info, BDR) != patterns[(i+1)%count])) {
4988 rc = -ENODEV;
4989 break;
4990 }
4991 }
Paul Fulghum0080b7a2006-03-28 01:56:15 -08004992 info->gpio_present = (rd_reg32(info, JCR) & BIT5) ? 1 : 0;
Paul Fulghum705b6c72006-01-08 01:02:06 -08004993 info->init_error = rc ? 0 : DiagStatus_AddressFailure;
4994 return rc;
4995}
4996
4997static int irq_test(struct slgt_info *info)
4998{
4999 unsigned long timeout;
5000 unsigned long flags;
Alan Cox8fb06c72008-07-16 21:56:46 +01005001 struct tty_struct *oldtty = info->port.tty;
Paul Fulghum705b6c72006-01-08 01:02:06 -08005002 u32 speed = info->params.data_rate;
5003
5004 info->params.data_rate = 921600;
Alan Cox8fb06c72008-07-16 21:56:46 +01005005 info->port.tty = NULL;
Paul Fulghum705b6c72006-01-08 01:02:06 -08005006
5007 spin_lock_irqsave(&info->lock, flags);
5008 async_mode(info);
5009 slgt_irq_on(info, IRQ_TXIDLE);
5010
5011 /* enable transmitter */
5012 wr_reg16(info, TCR,
5013 (unsigned short)(rd_reg16(info, TCR) | BIT1));
5014
5015 /* write one byte and wait for tx idle */
5016 wr_reg16(info, TDR, 0);
5017
5018 /* assume failure */
5019 info->init_error = DiagStatus_IrqFailure;
Joe Perches0fab6de2008-04-28 02:14:02 -07005020 info->irq_occurred = false;
Paul Fulghum705b6c72006-01-08 01:02:06 -08005021
5022 spin_unlock_irqrestore(&info->lock, flags);
5023
5024 timeout=100;
5025 while(timeout-- && !info->irq_occurred)
5026 msleep_interruptible(10);
5027
5028 spin_lock_irqsave(&info->lock,flags);
5029 reset_port(info);
5030 spin_unlock_irqrestore(&info->lock,flags);
5031
5032 info->params.data_rate = speed;
Alan Cox8fb06c72008-07-16 21:56:46 +01005033 info->port.tty = oldtty;
Paul Fulghum705b6c72006-01-08 01:02:06 -08005034
5035 info->init_error = info->irq_occurred ? 0 : DiagStatus_IrqFailure;
5036 return info->irq_occurred ? 0 : -ENODEV;
5037}
5038
5039static int loopback_test_rx(struct slgt_info *info)
5040{
5041 unsigned char *src, *dest;
5042 int count;
5043
5044 if (desc_complete(info->rbufs[0])) {
5045 count = desc_count(info->rbufs[0]);
5046 src = info->rbufs[0].buf;
5047 dest = info->tmp_rbuf;
5048
5049 for( ; count ; count-=2, src+=2) {
5050 /* src=data byte (src+1)=status byte */
5051 if (!(*(src+1) & (BIT9 + BIT8))) {
5052 *dest = *src;
5053 dest++;
5054 info->tmp_rbuf_count++;
5055 }
5056 }
5057 DBGDATA(info, info->tmp_rbuf, info->tmp_rbuf_count, "rx");
5058 return 1;
5059 }
5060 return 0;
5061}
5062
5063static int loopback_test(struct slgt_info *info)
5064{
5065#define TESTFRAMESIZE 20
5066
5067 unsigned long timeout;
5068 u16 count = TESTFRAMESIZE;
5069 unsigned char buf[TESTFRAMESIZE];
5070 int rc = -ENODEV;
5071 unsigned long flags;
5072
Alan Cox8fb06c72008-07-16 21:56:46 +01005073 struct tty_struct *oldtty = info->port.tty;
Paul Fulghum705b6c72006-01-08 01:02:06 -08005074 MGSL_PARAMS params;
5075
5076 memcpy(&params, &info->params, sizeof(params));
5077
5078 info->params.mode = MGSL_MODE_ASYNC;
5079 info->params.data_rate = 921600;
5080 info->params.loopback = 1;
Alan Cox8fb06c72008-07-16 21:56:46 +01005081 info->port.tty = NULL;
Paul Fulghum705b6c72006-01-08 01:02:06 -08005082
5083 /* build and send transmit frame */
5084 for (count = 0; count < TESTFRAMESIZE; ++count)
5085 buf[count] = (unsigned char)count;
5086
5087 info->tmp_rbuf_count = 0;
5088 memset(info->tmp_rbuf, 0, TESTFRAMESIZE);
5089
5090 /* program hardware for HDLC and enabled receiver */
5091 spin_lock_irqsave(&info->lock,flags);
5092 async_mode(info);
5093 rx_start(info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08005094 tx_load(info, buf, count);
Paul Fulghum705b6c72006-01-08 01:02:06 -08005095 spin_unlock_irqrestore(&info->lock, flags);
5096
5097 /* wait for receive complete */
5098 for (timeout = 100; timeout; --timeout) {
5099 msleep_interruptible(10);
5100 if (loopback_test_rx(info)) {
5101 rc = 0;
5102 break;
5103 }
5104 }
5105
5106 /* verify received frame length and contents */
5107 if (!rc && (info->tmp_rbuf_count != count ||
5108 memcmp(buf, info->tmp_rbuf, count))) {
5109 rc = -ENODEV;
5110 }
5111
5112 spin_lock_irqsave(&info->lock,flags);
5113 reset_adapter(info);
5114 spin_unlock_irqrestore(&info->lock,flags);
5115
5116 memcpy(&info->params, &params, sizeof(info->params));
Alan Cox8fb06c72008-07-16 21:56:46 +01005117 info->port.tty = oldtty;
Paul Fulghum705b6c72006-01-08 01:02:06 -08005118
5119 info->init_error = rc ? DiagStatus_DmaFailure : 0;
5120 return rc;
5121}
5122
5123static int adapter_test(struct slgt_info *info)
5124{
5125 DBGINFO(("testing %s\n", info->device_name));
Paul Fulghum294dad02006-06-25 05:49:21 -07005126 if (register_test(info) < 0) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08005127 printk("register test failure %s addr=%08X\n",
5128 info->device_name, info->phys_reg_addr);
Paul Fulghum294dad02006-06-25 05:49:21 -07005129 } else if (irq_test(info) < 0) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08005130 printk("IRQ test failure %s IRQ=%d\n",
5131 info->device_name, info->irq_level);
Paul Fulghum294dad02006-06-25 05:49:21 -07005132 } else if (loopback_test(info) < 0) {
Paul Fulghum705b6c72006-01-08 01:02:06 -08005133 printk("loopback test failure %s\n", info->device_name);
5134 }
5135 return info->init_error;
5136}
5137
5138/*
5139 * transmit timeout handler
5140 */
5141static void tx_timeout(unsigned long context)
5142{
5143 struct slgt_info *info = (struct slgt_info*)context;
5144 unsigned long flags;
5145
5146 DBGINFO(("%s tx_timeout\n", info->device_name));
5147 if(info->tx_active && info->params.mode == MGSL_MODE_HDLC) {
5148 info->icount.txtimeout++;
5149 }
5150 spin_lock_irqsave(&info->lock,flags);
Paul Fulghumce892942009-06-24 18:34:51 +01005151 tx_stop(info);
Paul Fulghum705b6c72006-01-08 01:02:06 -08005152 spin_unlock_irqrestore(&info->lock,flags);
5153
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08005154#if SYNCLINK_GENERIC_HDLC
Paul Fulghum705b6c72006-01-08 01:02:06 -08005155 if (info->netcount)
5156 hdlcdev_tx_done(info);
5157 else
5158#endif
5159 bh_transmit(info);
5160}
5161
5162/*
5163 * receive buffer polling timer
5164 */
5165static void rx_timeout(unsigned long context)
5166{
5167 struct slgt_info *info = (struct slgt_info*)context;
5168 unsigned long flags;
5169
5170 DBGINFO(("%s rx_timeout\n", info->device_name));
5171 spin_lock_irqsave(&info->lock, flags);
5172 info->pending_bh |= BH_RECEIVE;
5173 spin_unlock_irqrestore(&info->lock, flags);
David Howellsc4028952006-11-22 14:57:56 +00005174 bh_handler(&info->task);
Paul Fulghum705b6c72006-01-08 01:02:06 -08005175}
5176