blob: d7be1f18545bab0596d2448d52208c6ac4a38778 [file] [log] [blame]
Greg Ungerer49aa49b2007-10-23 14:37:54 +10001/****************************************************************************/
2
3/*
4 * mcf.c -- Freescale ColdFire UART driver
5 *
6 * (C) Copyright 2003-2007, Greg Ungerer <gerg@snapgear.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
14/****************************************************************************/
15
16#include <linux/kernel.h>
17#include <linux/init.h>
18#include <linux/interrupt.h>
19#include <linux/module.h>
20#include <linux/console.h>
21#include <linux/tty.h>
22#include <linux/tty_flip.h>
23#include <linux/serial.h>
24#include <linux/serial_core.h>
25#include <linux/io.h>
Quoc-Viet Nguyen496c9072013-01-15 09:32:53 +100026#include <linux/uaccess.h>
Jingoo Han574de552013-07-30 17:06:57 +090027#include <linux/platform_device.h>
Greg Ungerer49aa49b2007-10-23 14:37:54 +100028#include <asm/coldfire.h>
29#include <asm/mcfsim.h>
30#include <asm/mcfuart.h>
31#include <asm/nettel.h>
32
33/****************************************************************************/
34
35/*
36 * Some boards implement the DTR/DCD lines using GPIO lines, most
37 * don't. Dummy out the access macros for those that don't. Those
38 * that do should define these macros somewhere in there board
39 * specific inlude files.
40 */
41#if !defined(mcf_getppdcd)
42#define mcf_getppdcd(p) (1)
43#endif
44#if !defined(mcf_getppdtr)
45#define mcf_getppdtr(p) (1)
46#endif
47#if !defined(mcf_setppdtr)
48#define mcf_setppdtr(p, v) do { } while (0)
49#endif
50
51/****************************************************************************/
52
53/*
54 * Local per-uart structure.
55 */
56struct mcf_uart {
57 struct uart_port port;
58 unsigned int sigs; /* Local copy of line sigs */
59 unsigned char imr; /* Local IMR mirror */
60};
61
62/****************************************************************************/
63
64static unsigned int mcf_tx_empty(struct uart_port *port)
65{
66 return (readb(port->membase + MCFUART_USR) & MCFUART_USR_TXEMPTY) ?
67 TIOCSER_TEMT : 0;
68}
69
70/****************************************************************************/
71
72static unsigned int mcf_get_mctrl(struct uart_port *port)
73{
Greg Ungerer9f69ba82008-02-01 17:38:34 +100074 struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
Greg Ungerer49aa49b2007-10-23 14:37:54 +100075 unsigned int sigs;
76
Greg Ungerer49aa49b2007-10-23 14:37:54 +100077 sigs = (readb(port->membase + MCFUART_UIPR) & MCFUART_UIPR_CTS) ?
78 0 : TIOCM_CTS;
79 sigs |= (pp->sigs & TIOCM_RTS);
80 sigs |= (mcf_getppdcd(port->line) ? TIOCM_CD : 0);
81 sigs |= (mcf_getppdtr(port->line) ? TIOCM_DTR : 0);
Yury Georgievskiy0ac83822010-07-20 15:26:50 -070082
Greg Ungerer49aa49b2007-10-23 14:37:54 +100083 return sigs;
84}
85
86/****************************************************************************/
87
88static void mcf_set_mctrl(struct uart_port *port, unsigned int sigs)
89{
Greg Ungerer9f69ba82008-02-01 17:38:34 +100090 struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
Greg Ungerer49aa49b2007-10-23 14:37:54 +100091
Greg Ungerer49aa49b2007-10-23 14:37:54 +100092 pp->sigs = sigs;
93 mcf_setppdtr(port->line, (sigs & TIOCM_DTR));
94 if (sigs & TIOCM_RTS)
95 writeb(MCFUART_UOP_RTS, port->membase + MCFUART_UOP1);
96 else
97 writeb(MCFUART_UOP_RTS, port->membase + MCFUART_UOP0);
Greg Ungerer49aa49b2007-10-23 14:37:54 +100098}
99
100/****************************************************************************/
101
102static void mcf_start_tx(struct uart_port *port)
103{
Greg Ungerer9f69ba82008-02-01 17:38:34 +1000104 struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000105
Ricardo Ribalda Delgado2fc01842014-11-06 09:22:55 +0100106 if (port->rs485.flags & SER_RS485_ENABLED) {
Quoc-Viet Nguyen496c9072013-01-15 09:32:53 +1000107 /* Enable Transmitter */
108 writeb(MCFUART_UCR_TXENABLE, port->membase + MCFUART_UCR);
109 /* Manually assert RTS */
110 writeb(MCFUART_UOP_RTS, port->membase + MCFUART_UOP1);
111 }
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000112 pp->imr |= MCFUART_UIR_TXREADY;
113 writeb(pp->imr, port->membase + MCFUART_UIMR);
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000114}
115
116/****************************************************************************/
117
118static void mcf_stop_tx(struct uart_port *port)
119{
Greg Ungerer9f69ba82008-02-01 17:38:34 +1000120 struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000121
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000122 pp->imr &= ~MCFUART_UIR_TXREADY;
123 writeb(pp->imr, port->membase + MCFUART_UIMR);
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000124}
125
126/****************************************************************************/
127
128static void mcf_stop_rx(struct uart_port *port)
129{
Greg Ungerer9f69ba82008-02-01 17:38:34 +1000130 struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000131
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000132 pp->imr &= ~MCFUART_UIR_RXREADY;
133 writeb(pp->imr, port->membase + MCFUART_UIMR);
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000134}
135
136/****************************************************************************/
137
138static void mcf_break_ctl(struct uart_port *port, int break_state)
139{
140 unsigned long flags;
141
142 spin_lock_irqsave(&port->lock, flags);
143 if (break_state == -1)
144 writeb(MCFUART_UCR_CMDBREAKSTART, port->membase + MCFUART_UCR);
145 else
146 writeb(MCFUART_UCR_CMDBREAKSTOP, port->membase + MCFUART_UCR);
147 spin_unlock_irqrestore(&port->lock, flags);
148}
149
150/****************************************************************************/
151
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000152static int mcf_startup(struct uart_port *port)
153{
Greg Ungerer9f69ba82008-02-01 17:38:34 +1000154 struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000155 unsigned long flags;
156
157 spin_lock_irqsave(&port->lock, flags);
158
159 /* Reset UART, get it into known state... */
160 writeb(MCFUART_UCR_CMDRESETRX, port->membase + MCFUART_UCR);
161 writeb(MCFUART_UCR_CMDRESETTX, port->membase + MCFUART_UCR);
162
163 /* Enable the UART transmitter and receiver */
164 writeb(MCFUART_UCR_RXENABLE | MCFUART_UCR_TXENABLE,
165 port->membase + MCFUART_UCR);
166
167 /* Enable RX interrupts now */
168 pp->imr = MCFUART_UIR_RXREADY;
169 writeb(pp->imr, port->membase + MCFUART_UIMR);
170
171 spin_unlock_irqrestore(&port->lock, flags);
172
173 return 0;
174}
175
176/****************************************************************************/
177
178static void mcf_shutdown(struct uart_port *port)
179{
Greg Ungerer9f69ba82008-02-01 17:38:34 +1000180 struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000181 unsigned long flags;
182
183 spin_lock_irqsave(&port->lock, flags);
184
185 /* Disable all interrupts now */
186 pp->imr = 0;
187 writeb(pp->imr, port->membase + MCFUART_UIMR);
188
189 /* Disable UART transmitter and receiver */
190 writeb(MCFUART_UCR_CMDRESETRX, port->membase + MCFUART_UCR);
191 writeb(MCFUART_UCR_CMDRESETTX, port->membase + MCFUART_UCR);
192
193 spin_unlock_irqrestore(&port->lock, flags);
194}
195
196/****************************************************************************/
197
198static void mcf_set_termios(struct uart_port *port, struct ktermios *termios,
199 struct ktermios *old)
200{
Quoc-Viet Nguyen496c9072013-01-15 09:32:53 +1000201 struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000202 unsigned long flags;
203 unsigned int baud, baudclk;
John Adamson26a4bc62008-08-22 16:43:49 +1000204#if defined(CONFIG_M5272)
205 unsigned int baudfr;
206#endif
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000207 unsigned char mr1, mr2;
208
209 baud = uart_get_baud_rate(port, termios, old, 0, 230400);
John Adamson26a4bc62008-08-22 16:43:49 +1000210#if defined(CONFIG_M5272)
211 baudclk = (MCF_BUSCLK / baud) / 32;
212 baudfr = (((MCF_BUSCLK / baud) + 1) / 2) % 16;
213#else
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000214 baudclk = ((MCF_BUSCLK / baud) + 16) / 32;
John Adamson26a4bc62008-08-22 16:43:49 +1000215#endif
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000216
217 mr1 = MCFUART_MR1_RXIRQRDY | MCFUART_MR1_RXERRCHAR;
218 mr2 = 0;
219
220 switch (termios->c_cflag & CSIZE) {
221 case CS5: mr1 |= MCFUART_MR1_CS5; break;
222 case CS6: mr1 |= MCFUART_MR1_CS6; break;
223 case CS7: mr1 |= MCFUART_MR1_CS7; break;
224 case CS8:
225 default: mr1 |= MCFUART_MR1_CS8; break;
226 }
227
228 if (termios->c_cflag & PARENB) {
229 if (termios->c_cflag & CMSPAR) {
230 if (termios->c_cflag & PARODD)
231 mr1 |= MCFUART_MR1_PARITYMARK;
232 else
233 mr1 |= MCFUART_MR1_PARITYSPACE;
234 } else {
235 if (termios->c_cflag & PARODD)
236 mr1 |= MCFUART_MR1_PARITYODD;
237 else
238 mr1 |= MCFUART_MR1_PARITYEVEN;
239 }
240 } else {
241 mr1 |= MCFUART_MR1_PARITYNONE;
242 }
243
Peter Hurleyef8b9dd2014-06-16 08:10:41 -0400244 /*
245 * FIXME: port->read_status_mask and port->ignore_status_mask
246 * need to be initialized based on termios settings for
247 * INPCK, IGNBRK, IGNPAR, PARMRK, BRKINT
248 */
249
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000250 if (termios->c_cflag & CSTOPB)
251 mr2 |= MCFUART_MR2_STOP2;
252 else
253 mr2 |= MCFUART_MR2_STOP1;
254
255 if (termios->c_cflag & CRTSCTS) {
256 mr1 |= MCFUART_MR1_RXRTS;
257 mr2 |= MCFUART_MR2_TXCTS;
258 }
259
Ricardo Ribalda Delgado2fc01842014-11-06 09:22:55 +0100260 if (port->rs485.flags & SER_RS485_ENABLED) {
Quoc-Viet Nguyen496c9072013-01-15 09:32:53 +1000261 dev_dbg(port->dev, "Setting UART to RS485\n");
262 mr2 |= MCFUART_MR2_TXRTS;
263 }
264
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000265 spin_lock_irqsave(&port->lock, flags);
Philippe De Muyter3732b68f2010-04-02 17:56:08 +0200266 uart_update_timeout(port, termios->c_cflag, baud);
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000267 writeb(MCFUART_UCR_CMDRESETRX, port->membase + MCFUART_UCR);
268 writeb(MCFUART_UCR_CMDRESETTX, port->membase + MCFUART_UCR);
269 writeb(MCFUART_UCR_CMDRESETMRPTR, port->membase + MCFUART_UCR);
270 writeb(mr1, port->membase + MCFUART_UMR);
271 writeb(mr2, port->membase + MCFUART_UMR);
272 writeb((baudclk & 0xff00) >> 8, port->membase + MCFUART_UBG1);
273 writeb((baudclk & 0xff), port->membase + MCFUART_UBG2);
John Adamson26a4bc62008-08-22 16:43:49 +1000274#if defined(CONFIG_M5272)
275 writeb((baudfr & 0x0f), port->membase + MCFUART_UFPD);
276#endif
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000277 writeb(MCFUART_UCSR_RXCLKTIMER | MCFUART_UCSR_TXCLKTIMER,
278 port->membase + MCFUART_UCSR);
279 writeb(MCFUART_UCR_RXENABLE | MCFUART_UCR_TXENABLE,
280 port->membase + MCFUART_UCR);
281 spin_unlock_irqrestore(&port->lock, flags);
282}
283
284/****************************************************************************/
285
286static void mcf_rx_chars(struct mcf_uart *pp)
287{
Greg Ungerer9f69ba82008-02-01 17:38:34 +1000288 struct uart_port *port = &pp->port;
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000289 unsigned char status, ch, flag;
290
291 while ((status = readb(port->membase + MCFUART_USR)) & MCFUART_USR_RXREADY) {
292 ch = readb(port->membase + MCFUART_URB);
293 flag = TTY_NORMAL;
294 port->icount.rx++;
295
296 if (status & MCFUART_USR_RXERR) {
297 writeb(MCFUART_UCR_CMDRESETERR,
298 port->membase + MCFUART_UCR);
299
300 if (status & MCFUART_USR_RXBREAK) {
301 port->icount.brk++;
302 if (uart_handle_break(port))
303 continue;
304 } else if (status & MCFUART_USR_RXPARITY) {
305 port->icount.parity++;
306 } else if (status & MCFUART_USR_RXOVERRUN) {
307 port->icount.overrun++;
308 } else if (status & MCFUART_USR_RXFRAMING) {
309 port->icount.frame++;
310 }
311
312 status &= port->read_status_mask;
313
314 if (status & MCFUART_USR_RXBREAK)
315 flag = TTY_BREAK;
316 else if (status & MCFUART_USR_RXPARITY)
317 flag = TTY_PARITY;
318 else if (status & MCFUART_USR_RXFRAMING)
319 flag = TTY_FRAME;
320 }
321
322 if (uart_handle_sysrq_char(port, ch))
323 continue;
324 uart_insert_char(port, status, MCFUART_USR_RXOVERRUN, ch, flag);
325 }
326
Viresh Kumar5275ad72013-08-19 20:14:17 +0530327 spin_unlock(&port->lock);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100328 tty_flip_buffer_push(&port->state->port);
Viresh Kumar5275ad72013-08-19 20:14:17 +0530329 spin_lock(&port->lock);
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000330}
331
332/****************************************************************************/
333
334static void mcf_tx_chars(struct mcf_uart *pp)
335{
Greg Ungerer9f69ba82008-02-01 17:38:34 +1000336 struct uart_port *port = &pp->port;
Alan Coxebd2c8f2009-09-19 13:13:28 -0700337 struct circ_buf *xmit = &port->state->xmit;
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000338
339 if (port->x_char) {
340 /* Send special char - probably flow control */
341 writeb(port->x_char, port->membase + MCFUART_UTB);
342 port->x_char = 0;
343 port->icount.tx++;
344 return;
345 }
346
347 while (readb(port->membase + MCFUART_USR) & MCFUART_USR_TXREADY) {
348 if (xmit->head == xmit->tail)
349 break;
350 writeb(xmit->buf[xmit->tail], port->membase + MCFUART_UTB);
351 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE -1);
352 port->icount.tx++;
353 }
354
355 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
356 uart_write_wakeup(port);
357
358 if (xmit->head == xmit->tail) {
359 pp->imr &= ~MCFUART_UIR_TXREADY;
360 writeb(pp->imr, port->membase + MCFUART_UIMR);
Quoc-Viet Nguyen496c9072013-01-15 09:32:53 +1000361 /* Disable TX to negate RTS automatically */
Ricardo Ribalda Delgado2fc01842014-11-06 09:22:55 +0100362 if (port->rs485.flags & SER_RS485_ENABLED)
Quoc-Viet Nguyen496c9072013-01-15 09:32:53 +1000363 writeb(MCFUART_UCR_TXDISABLE,
364 port->membase + MCFUART_UCR);
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000365 }
366}
367
368/****************************************************************************/
369
370static irqreturn_t mcf_interrupt(int irq, void *data)
371{
372 struct uart_port *port = data;
Greg Ungerer9f69ba82008-02-01 17:38:34 +1000373 struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000374 unsigned int isr;
Yury Georgievskiy0ac83822010-07-20 15:26:50 -0700375 irqreturn_t ret = IRQ_NONE;
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000376
377 isr = readb(port->membase + MCFUART_UISR) & pp->imr;
Yury Georgievskiy0ac83822010-07-20 15:26:50 -0700378
379 spin_lock(&port->lock);
380 if (isr & MCFUART_UIR_RXREADY) {
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000381 mcf_rx_chars(pp);
Yury Georgievskiy0ac83822010-07-20 15:26:50 -0700382 ret = IRQ_HANDLED;
383 }
384 if (isr & MCFUART_UIR_TXREADY) {
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000385 mcf_tx_chars(pp);
Yury Georgievskiy0ac83822010-07-20 15:26:50 -0700386 ret = IRQ_HANDLED;
387 }
388 spin_unlock(&port->lock);
389
390 return ret;
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000391}
392
393/****************************************************************************/
394
395static void mcf_config_port(struct uart_port *port, int flags)
396{
397 port->type = PORT_MCF;
Philippe De Muyter3732b68f2010-04-02 17:56:08 +0200398 port->fifosize = MCFUART_TXFIFOSIZE;
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000399
400 /* Clear mask, so no surprise interrupts. */
401 writeb(0, port->membase + MCFUART_UIMR);
402
Yong Zhang9cfb5c02011-09-22 16:59:15 +0800403 if (request_irq(port->irq, mcf_interrupt, 0, "UART", port))
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000404 printk(KERN_ERR "MCF: unable to attach ColdFire UART %d "
405 "interrupt vector=%d\n", port->line, port->irq);
406}
407
408/****************************************************************************/
409
410static const char *mcf_type(struct uart_port *port)
411{
412 return (port->type == PORT_MCF) ? "ColdFire UART" : NULL;
413}
414
415/****************************************************************************/
416
417static int mcf_request_port(struct uart_port *port)
418{
419 /* UARTs always present */
420 return 0;
421}
422
423/****************************************************************************/
424
425static void mcf_release_port(struct uart_port *port)
426{
427 /* Nothing to release... */
428}
429
430/****************************************************************************/
431
432static int mcf_verify_port(struct uart_port *port, struct serial_struct *ser)
433{
434 if ((ser->type != PORT_UNKNOWN) && (ser->type != PORT_MCF))
435 return -EINVAL;
436 return 0;
437}
438
439/****************************************************************************/
440
Quoc-Viet Nguyen496c9072013-01-15 09:32:53 +1000441/* Enable or disable the RS485 support */
Ricardo Ribalda Delgado2fc01842014-11-06 09:22:55 +0100442static int mcf_config_rs485(struct uart_port *port, struct serial_rs485 *rs485)
Quoc-Viet Nguyen496c9072013-01-15 09:32:53 +1000443{
444 struct mcf_uart *pp = container_of(port, struct mcf_uart, port);
445 unsigned long flags;
446 unsigned char mr1, mr2;
447
448 spin_lock_irqsave(&port->lock, flags);
449 /* Get mode registers */
450 mr1 = readb(port->membase + MCFUART_UMR);
451 mr2 = readb(port->membase + MCFUART_UMR);
452 if (rs485->flags & SER_RS485_ENABLED) {
453 dev_dbg(port->dev, "Setting UART to RS485\n");
454 /* Automatically negate RTS after TX completes */
455 mr2 |= MCFUART_MR2_TXRTS;
456 } else {
457 dev_dbg(port->dev, "Setting UART to RS232\n");
458 mr2 &= ~MCFUART_MR2_TXRTS;
459 }
460 writeb(mr1, port->membase + MCFUART_UMR);
461 writeb(mr2, port->membase + MCFUART_UMR);
Ricardo Ribalda Delgado2fc01842014-11-06 09:22:55 +0100462 port->rs485 = *rs485;
Quoc-Viet Nguyen496c9072013-01-15 09:32:53 +1000463 spin_unlock_irqrestore(&port->lock, flags);
Quoc-Viet Nguyen496c9072013-01-15 09:32:53 +1000464
Quoc-Viet Nguyen496c9072013-01-15 09:32:53 +1000465 return 0;
466}
467
468/****************************************************************************/
469
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000470/*
471 * Define the basic serial functions we support.
472 */
Philippe De Muyter3732b68f2010-04-02 17:56:08 +0200473static const struct uart_ops mcf_uart_ops = {
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000474 .tx_empty = mcf_tx_empty,
475 .get_mctrl = mcf_get_mctrl,
476 .set_mctrl = mcf_set_mctrl,
477 .start_tx = mcf_start_tx,
478 .stop_tx = mcf_stop_tx,
479 .stop_rx = mcf_stop_rx,
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000480 .break_ctl = mcf_break_ctl,
481 .startup = mcf_startup,
482 .shutdown = mcf_shutdown,
483 .set_termios = mcf_set_termios,
484 .type = mcf_type,
485 .request_port = mcf_request_port,
486 .release_port = mcf_release_port,
487 .config_port = mcf_config_port,
488 .verify_port = mcf_verify_port,
489};
490
Philippe De Muyter2545cf62010-03-18 11:37:13 +0100491static struct mcf_uart mcf_ports[4];
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000492
Greg Ungerer16791962008-02-04 22:29:56 -0800493#define MCF_MAXPORTS ARRAY_SIZE(mcf_ports)
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000494
495/****************************************************************************/
496#if defined(CONFIG_SERIAL_MCF_CONSOLE)
497/****************************************************************************/
498
499int __init early_mcf_setup(struct mcf_platform_uart *platp)
500{
501 struct uart_port *port;
502 int i;
503
504 for (i = 0; ((i < MCF_MAXPORTS) && (platp[i].mapbase)); i++) {
505 port = &mcf_ports[i].port;
506
507 port->line = i;
508 port->type = PORT_MCF;
509 port->mapbase = platp[i].mapbase;
510 port->membase = (platp[i].membase) ? platp[i].membase :
511 (unsigned char __iomem *) port->mapbase;
512 port->iotype = SERIAL_IO_MEM;
513 port->irq = platp[i].irq;
514 port->uartclk = MCF_BUSCLK;
Peter Hurley5fda7a02014-06-16 09:17:05 -0400515 port->flags = UPF_BOOT_AUTOCONF;
Ricardo Ribalda Delgado2fc01842014-11-06 09:22:55 +0100516 port->rs485_config = mcf_config_rs485;
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000517 port->ops = &mcf_uart_ops;
518 }
519
520 return 0;
521}
522
523/****************************************************************************/
524
525static void mcf_console_putc(struct console *co, const char c)
526{
527 struct uart_port *port = &(mcf_ports + co->index)->port;
528 int i;
529
530 for (i = 0; (i < 0x10000); i++) {
531 if (readb(port->membase + MCFUART_USR) & MCFUART_USR_TXREADY)
532 break;
533 }
534 writeb(c, port->membase + MCFUART_UTB);
535 for (i = 0; (i < 0x10000); i++) {
536 if (readb(port->membase + MCFUART_USR) & MCFUART_USR_TXREADY)
537 break;
538 }
539}
540
541/****************************************************************************/
542
543static void mcf_console_write(struct console *co, const char *s, unsigned int count)
544{
545 for (; (count); count--, s++) {
546 mcf_console_putc(co, *s);
547 if (*s == '\n')
548 mcf_console_putc(co, '\r');
549 }
550}
551
552/****************************************************************************/
553
554static int __init mcf_console_setup(struct console *co, char *options)
555{
556 struct uart_port *port;
557 int baud = CONFIG_SERIAL_MCF_BAUDRATE;
558 int bits = 8;
559 int parity = 'n';
560 int flow = 'n';
561
Len Sorensen4330e172009-02-05 10:11:24 +1000562 if ((co->index < 0) || (co->index >= MCF_MAXPORTS))
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000563 co->index = 0;
564 port = &mcf_ports[co->index].port;
565 if (port->membase == 0)
566 return -ENODEV;
567
568 if (options)
569 uart_parse_options(options, &baud, &parity, &bits, &flow);
570
571 return uart_set_options(port, co, baud, parity, bits, flow);
572}
573
574/****************************************************************************/
575
576static struct uart_driver mcf_driver;
577
578static struct console mcf_console = {
579 .name = "ttyS",
580 .write = mcf_console_write,
581 .device = uart_console_device,
582 .setup = mcf_console_setup,
583 .flags = CON_PRINTBUFFER,
584 .index = -1,
585 .data = &mcf_driver,
586};
587
588static int __init mcf_console_init(void)
589{
590 register_console(&mcf_console);
591 return 0;
592}
593
594console_initcall(mcf_console_init);
595
596#define MCF_CONSOLE &mcf_console
597
598/****************************************************************************/
599#else
600/****************************************************************************/
601
602#define MCF_CONSOLE NULL
603
604/****************************************************************************/
605#endif /* CONFIG_MCF_CONSOLE */
606/****************************************************************************/
607
608/*
609 * Define the mcf UART driver structure.
610 */
611static struct uart_driver mcf_driver = {
612 .owner = THIS_MODULE,
613 .driver_name = "mcf",
614 .dev_name = "ttyS",
615 .major = TTY_MAJOR,
616 .minor = 64,
617 .nr = MCF_MAXPORTS,
618 .cons = MCF_CONSOLE,
619};
620
621/****************************************************************************/
622
Bill Pemberton9671f092012-11-19 13:21:50 -0500623static int mcf_probe(struct platform_device *pdev)
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000624{
Jingoo Han574de552013-07-30 17:06:57 +0900625 struct mcf_platform_uart *platp = dev_get_platdata(&pdev->dev);
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000626 struct uart_port *port;
627 int i;
628
629 for (i = 0; ((i < MCF_MAXPORTS) && (platp[i].mapbase)); i++) {
630 port = &mcf_ports[i].port;
631
632 port->line = i;
633 port->type = PORT_MCF;
634 port->mapbase = platp[i].mapbase;
635 port->membase = (platp[i].membase) ? platp[i].membase :
636 (unsigned char __iomem *) platp[i].mapbase;
637 port->iotype = SERIAL_IO_MEM;
638 port->irq = platp[i].irq;
639 port->uartclk = MCF_BUSCLK;
640 port->ops = &mcf_uart_ops;
Peter Hurley5fda7a02014-06-16 09:17:05 -0400641 port->flags = UPF_BOOT_AUTOCONF;
Ricardo Ribalda Delgado2fc01842014-11-06 09:22:55 +0100642 port->rs485_config = mcf_config_rs485;
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000643
644 uart_add_one_port(&mcf_driver, port);
645 }
646
647 return 0;
648}
649
650/****************************************************************************/
651
Bill Pembertonae8d8a12012-11-19 13:26:18 -0500652static int mcf_remove(struct platform_device *pdev)
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000653{
654 struct uart_port *port;
655 int i;
656
657 for (i = 0; (i < MCF_MAXPORTS); i++) {
658 port = &mcf_ports[i].port;
659 if (port)
660 uart_remove_one_port(&mcf_driver, port);
661 }
662
663 return 0;
664}
665
666/****************************************************************************/
667
668static struct platform_driver mcf_platform_driver = {
669 .probe = mcf_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -0500670 .remove = mcf_remove,
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000671 .driver = {
672 .name = "mcfuart",
673 .owner = THIS_MODULE,
674 },
675};
676
677/****************************************************************************/
678
679static int __init mcf_init(void)
680{
681 int rc;
682
683 printk("ColdFire internal UART serial driver\n");
684
685 rc = uart_register_driver(&mcf_driver);
686 if (rc)
687 return rc;
688 rc = platform_driver_register(&mcf_platform_driver);
Wei Yongjun2b359172013-04-25 09:17:23 +0800689 if (rc) {
690 uart_unregister_driver(&mcf_driver);
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000691 return rc;
Wei Yongjun2b359172013-04-25 09:17:23 +0800692 }
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000693 return 0;
694}
695
696/****************************************************************************/
697
698static void __exit mcf_exit(void)
699{
700 platform_driver_unregister(&mcf_platform_driver);
701 uart_unregister_driver(&mcf_driver);
702}
703
704/****************************************************************************/
705
706module_init(mcf_init);
707module_exit(mcf_exit);
708
709MODULE_AUTHOR("Greg Ungerer <gerg@snapgear.com>");
710MODULE_DESCRIPTION("Freescale ColdFire UART driver");
711MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -0700712MODULE_ALIAS("platform:mcfuart");
Greg Ungerer49aa49b2007-10-23 14:37:54 +1000713
714/****************************************************************************/