blob: 6cc6a5c81dc6f86c3b778e24c667c051ae6d7555 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
50 return intel_dp->base.type == INTEL_OUTPUT_EDP;
51}
52
53/**
54 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
55 * @intel_dp: DP struct
56 *
57 * Returns true if the given DP struct corresponds to a PCH DP port attached
58 * to an eDP panel, false otherwise. Helpful for determining whether we
59 * may need FDI resources for a given DP output or not.
60 */
61static bool is_pch_edp(struct intel_dp *intel_dp)
62{
63 return intel_dp->is_pch_edp;
64}
65
Adam Jackson1c958222011-10-14 17:22:25 -040066/**
67 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
68 * @intel_dp: DP struct
69 *
70 * Returns true if the given DP struct corresponds to a CPU eDP port.
71 */
72static bool is_cpu_edp(struct intel_dp *intel_dp)
73{
74 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
75}
76
Paulo Zanoni30add222012-10-26 19:05:45 -020077static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
78{
79 return intel_dp->base.base.dev;
80}
81
Chris Wilsondf0e9242010-09-09 16:20:55 +010082static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
83{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020084 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010085}
86
Jesse Barnes814948a2010-10-07 16:01:09 -070087/**
88 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
89 * @encoder: DRM encoder
90 *
91 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
92 * by intel_display.c.
93 */
94bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
95{
96 struct intel_dp *intel_dp;
97
98 if (!encoder)
99 return false;
100
101 intel_dp = enc_to_intel_dp(encoder);
102
103 return is_pch_edp(intel_dp);
104}
105
Chris Wilsonea5b2132010-08-04 13:50:23 +0100106static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700107
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800108void
Akshay Joshi0206e352011-08-16 15:34:10 -0400109intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800111{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200112 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800113
Chris Wilsonea5b2132010-08-04 13:50:23 +0100114 *lane_num = intel_dp->lane_count;
Daniel Vetter3b5c6622012-10-18 10:15:31 +0200115 *link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800116}
117
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200118int
119intel_edp_target_clock(struct intel_encoder *intel_encoder,
120 struct drm_display_mode *mode)
121{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200122 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300123 struct intel_connector *intel_connector = intel_dp->attached_connector;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200124
Jani Nikuladd06f902012-10-19 14:51:50 +0300125 if (intel_connector->panel.fixed_mode)
126 return intel_connector->panel.fixed_mode->clock;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200127 else
128 return mode->clock;
129}
130
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700131static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100132intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700134 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135
136 switch (max_link_bw) {
137 case DP_LINK_BW_1_62:
138 case DP_LINK_BW_2_7:
139 break;
140 default:
141 max_link_bw = DP_LINK_BW_1_62;
142 break;
143 }
144 return max_link_bw;
145}
146
147static int
148intel_dp_link_clock(uint8_t link_bw)
149{
150 if (link_bw == DP_LINK_BW_2_7)
151 return 270000;
152 else
153 return 162000;
154}
155
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400156/*
157 * The units on the numbers in the next two are... bizarre. Examples will
158 * make it clearer; this one parallels an example in the eDP spec.
159 *
160 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
161 *
162 * 270000 * 1 * 8 / 10 == 216000
163 *
164 * The actual data capacity of that configuration is 2.16Gbit/s, so the
165 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
166 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
167 * 119000. At 18bpp that's 2142000 kilobits per second.
168 *
169 * Thus the strange-looking division by 10 in intel_dp_link_required, to
170 * get the result in decakilobits instead of kilobits.
171 */
172
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700173static int
Keith Packardc8982612012-01-25 08:16:25 -0800174intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700175{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400176 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700177}
178
179static int
Dave Airliefe27d532010-06-30 11:46:17 +1000180intel_dp_max_data_rate(int max_link_clock, int max_lanes)
181{
182 return (max_link_clock * max_lanes * 8) / 10;
183}
184
Daniel Vetterc4867932012-04-10 10:42:36 +0200185static bool
186intel_dp_adjust_dithering(struct intel_dp *intel_dp,
187 struct drm_display_mode *mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200188 bool adjust_mode)
Daniel Vetterc4867932012-04-10 10:42:36 +0200189{
190 int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
Daniel Vetter397fe152012-10-22 22:56:43 +0200191 int max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
Daniel Vetterc4867932012-04-10 10:42:36 +0200192 int max_rate, mode_rate;
193
194 mode_rate = intel_dp_link_required(mode->clock, 24);
195 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
196
197 if (mode_rate > max_rate) {
198 mode_rate = intel_dp_link_required(mode->clock, 18);
199 if (mode_rate > max_rate)
200 return false;
201
Daniel Vettercb1793c2012-06-04 18:39:21 +0200202 if (adjust_mode)
203 mode->private_flags
Daniel Vetterc4867932012-04-10 10:42:36 +0200204 |= INTEL_MODE_DP_FORCE_6BPC;
205
206 return true;
207 }
208
209 return true;
210}
211
Dave Airliefe27d532010-06-30 11:46:17 +1000212static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700213intel_dp_mode_valid(struct drm_connector *connector,
214 struct drm_display_mode *mode)
215{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100216 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300217 struct intel_connector *intel_connector = to_intel_connector(connector);
218 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700219
Jani Nikuladd06f902012-10-19 14:51:50 +0300220 if (is_edp(intel_dp) && fixed_mode) {
221 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100222 return MODE_PANEL;
223
Jani Nikuladd06f902012-10-19 14:51:50 +0300224 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100225 return MODE_PANEL;
226 }
227
Daniel Vettercb1793c2012-06-04 18:39:21 +0200228 if (!intel_dp_adjust_dithering(intel_dp, mode, false))
Daniel Vetterc4867932012-04-10 10:42:36 +0200229 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700230
231 if (mode->clock < 10000)
232 return MODE_CLOCK_LOW;
233
Daniel Vetter0af78a22012-05-23 11:30:55 +0200234 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
235 return MODE_H_ILLEGAL;
236
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700237 return MODE_OK;
238}
239
240static uint32_t
241pack_aux(uint8_t *src, int src_bytes)
242{
243 int i;
244 uint32_t v = 0;
245
246 if (src_bytes > 4)
247 src_bytes = 4;
248 for (i = 0; i < src_bytes; i++)
249 v |= ((uint32_t) src[i]) << ((3-i) * 8);
250 return v;
251}
252
253static void
254unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
255{
256 int i;
257 if (dst_bytes > 4)
258 dst_bytes = 4;
259 for (i = 0; i < dst_bytes; i++)
260 dst[i] = src >> ((3-i) * 8);
261}
262
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700263/* hrawclock is 1/4 the FSB frequency */
264static int
265intel_hrawclk(struct drm_device *dev)
266{
267 struct drm_i915_private *dev_priv = dev->dev_private;
268 uint32_t clkcfg;
269
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530270 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
271 if (IS_VALLEYVIEW(dev))
272 return 200;
273
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700274 clkcfg = I915_READ(CLKCFG);
275 switch (clkcfg & CLKCFG_FSB_MASK) {
276 case CLKCFG_FSB_400:
277 return 100;
278 case CLKCFG_FSB_533:
279 return 133;
280 case CLKCFG_FSB_667:
281 return 166;
282 case CLKCFG_FSB_800:
283 return 200;
284 case CLKCFG_FSB_1067:
285 return 266;
286 case CLKCFG_FSB_1333:
287 return 333;
288 /* these two are just a guess; one of them might be right */
289 case CLKCFG_FSB_1600:
290 case CLKCFG_FSB_1600_ALT:
291 return 400;
292 default:
293 return 133;
294 }
295}
296
Keith Packardebf33b12011-09-29 15:53:27 -0700297static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
298{
Paulo Zanoni30add222012-10-26 19:05:45 -0200299 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700300 struct drm_i915_private *dev_priv = dev->dev_private;
301
302 return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
303}
304
305static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
306{
Paulo Zanoni30add222012-10-26 19:05:45 -0200307 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700308 struct drm_i915_private *dev_priv = dev->dev_private;
309
310 return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
311}
312
Keith Packard9b984da2011-09-19 13:54:47 -0700313static void
314intel_dp_check_edp(struct intel_dp *intel_dp)
315{
Paulo Zanoni30add222012-10-26 19:05:45 -0200316 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700317 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700318
Keith Packard9b984da2011-09-19 13:54:47 -0700319 if (!is_edp(intel_dp))
320 return;
Keith Packardebf33b12011-09-29 15:53:27 -0700321 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700322 WARN(1, "eDP powered off while attempting aux channel communication.\n");
323 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Keith Packardebf33b12011-09-29 15:53:27 -0700324 I915_READ(PCH_PP_STATUS),
Keith Packard9b984da2011-09-19 13:54:47 -0700325 I915_READ(PCH_PP_CONTROL));
326 }
327}
328
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700329static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100330intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700331 uint8_t *send, int send_bytes,
332 uint8_t *recv, int recv_size)
333{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100334 uint32_t output_reg = intel_dp->output_reg;
Paulo Zanoni30add222012-10-26 19:05:45 -0200335 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700336 struct drm_i915_private *dev_priv = dev->dev_private;
337 uint32_t ch_ctl = output_reg + 0x10;
338 uint32_t ch_data = ch_ctl + 4;
339 int i;
340 int recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700341 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700342 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200343 int try, precharge;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700344
Paulo Zanoni750eb992012-10-18 16:25:08 +0200345 if (IS_HASWELL(dev)) {
346 switch (intel_dp->port) {
347 case PORT_A:
348 ch_ctl = DPA_AUX_CH_CTL;
349 ch_data = DPA_AUX_CH_DATA1;
350 break;
351 case PORT_B:
352 ch_ctl = PCH_DPB_AUX_CH_CTL;
353 ch_data = PCH_DPB_AUX_CH_DATA1;
354 break;
355 case PORT_C:
356 ch_ctl = PCH_DPC_AUX_CH_CTL;
357 ch_data = PCH_DPC_AUX_CH_DATA1;
358 break;
359 case PORT_D:
360 ch_ctl = PCH_DPD_AUX_CH_CTL;
361 ch_data = PCH_DPD_AUX_CH_DATA1;
362 break;
363 default:
364 BUG();
365 }
366 }
367
Keith Packard9b984da2011-09-19 13:54:47 -0700368 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700369 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700370 * and would like to run at 2MHz. So, take the
371 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700372 *
373 * Note that PCH attached eDP panels should use a 125MHz input
374 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700375 */
Adam Jackson1c958222011-10-14 17:22:25 -0400376 if (is_cpu_edp(intel_dp)) {
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200377 if (IS_HASWELL(dev))
378 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
379 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530380 aux_clock_divider = 100;
381 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800382 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800383 else
384 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
385 } else if (HAS_PCH_SPLIT(dev))
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200386 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800387 else
388 aux_clock_divider = intel_hrawclk(dev) / 2;
389
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200390 if (IS_GEN6(dev))
391 precharge = 3;
392 else
393 precharge = 5;
394
Jesse Barnes11bee432011-08-01 15:02:20 -0700395 /* Try to wait for any previous AUX channel activity */
396 for (try = 0; try < 3; try++) {
397 status = I915_READ(ch_ctl);
398 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
399 break;
400 msleep(1);
401 }
402
403 if (try == 3) {
404 WARN(1, "dp_aux_ch not started status 0x%08x\n",
405 I915_READ(ch_ctl));
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100406 return -EBUSY;
407 }
408
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700409 /* Must try at least 3 times according to DP spec */
410 for (try = 0; try < 5; try++) {
411 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100412 for (i = 0; i < send_bytes; i += 4)
413 I915_WRITE(ch_data + i,
414 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400415
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700416 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100417 I915_WRITE(ch_ctl,
418 DP_AUX_CH_CTL_SEND_BUSY |
419 DP_AUX_CH_CTL_TIME_OUT_400us |
420 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
421 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
422 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
423 DP_AUX_CH_CTL_DONE |
424 DP_AUX_CH_CTL_TIME_OUT_ERROR |
425 DP_AUX_CH_CTL_RECEIVE_ERROR);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700426 for (;;) {
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700427 status = I915_READ(ch_ctl);
428 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
429 break;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100430 udelay(100);
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700431 }
Akshay Joshi0206e352011-08-16 15:34:10 -0400432
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700433 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100434 I915_WRITE(ch_ctl,
435 status |
436 DP_AUX_CH_CTL_DONE |
437 DP_AUX_CH_CTL_TIME_OUT_ERROR |
438 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400439
440 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
441 DP_AUX_CH_CTL_RECEIVE_ERROR))
442 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100443 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700444 break;
445 }
446
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700447 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700448 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700449 return -EBUSY;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700450 }
451
452 /* Check for timeout or receive error.
453 * Timeouts occur when the sink is not connected
454 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700455 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700456 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700457 return -EIO;
458 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700459
460 /* Timeouts occur when the device isn't connected, so they're
461 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700462 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800463 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Keith Packarda5b3da52009-06-11 22:30:32 -0700464 return -ETIMEDOUT;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700465 }
466
467 /* Unload any bytes sent back from the other side */
468 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
469 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700470 if (recv_bytes > recv_size)
471 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400472
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100473 for (i = 0; i < recv_bytes; i += 4)
474 unpack_aux(I915_READ(ch_data + i),
475 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700476
477 return recv_bytes;
478}
479
480/* Write data to the aux channel in native mode */
481static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100482intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700483 uint16_t address, uint8_t *send, int send_bytes)
484{
485 int ret;
486 uint8_t msg[20];
487 int msg_bytes;
488 uint8_t ack;
489
Keith Packard9b984da2011-09-19 13:54:47 -0700490 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700491 if (send_bytes > 16)
492 return -1;
493 msg[0] = AUX_NATIVE_WRITE << 4;
494 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800495 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700496 msg[3] = send_bytes - 1;
497 memcpy(&msg[4], send, send_bytes);
498 msg_bytes = send_bytes + 4;
499 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100500 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700501 if (ret < 0)
502 return ret;
503 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
504 break;
505 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
506 udelay(100);
507 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700508 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700509 }
510 return send_bytes;
511}
512
513/* Write a single byte to the aux channel in native mode */
514static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100515intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700516 uint16_t address, uint8_t byte)
517{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100518 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700519}
520
521/* read bytes from a native aux channel */
522static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100523intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700524 uint16_t address, uint8_t *recv, int recv_bytes)
525{
526 uint8_t msg[4];
527 int msg_bytes;
528 uint8_t reply[20];
529 int reply_bytes;
530 uint8_t ack;
531 int ret;
532
Keith Packard9b984da2011-09-19 13:54:47 -0700533 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700534 msg[0] = AUX_NATIVE_READ << 4;
535 msg[1] = address >> 8;
536 msg[2] = address & 0xff;
537 msg[3] = recv_bytes - 1;
538
539 msg_bytes = 4;
540 reply_bytes = recv_bytes + 1;
541
542 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100543 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700544 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700545 if (ret == 0)
546 return -EPROTO;
547 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700548 return ret;
549 ack = reply[0];
550 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
551 memcpy(recv, reply + 1, ret - 1);
552 return ret - 1;
553 }
554 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
555 udelay(100);
556 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700557 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700558 }
559}
560
561static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000562intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
563 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700564{
Dave Airlieab2c0672009-12-04 10:55:24 +1000565 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100566 struct intel_dp *intel_dp = container_of(adapter,
567 struct intel_dp,
568 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000569 uint16_t address = algo_data->address;
570 uint8_t msg[5];
571 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000572 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000573 int msg_bytes;
574 int reply_bytes;
575 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700576
Keith Packard9b984da2011-09-19 13:54:47 -0700577 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000578 /* Set up the command byte */
579 if (mode & MODE_I2C_READ)
580 msg[0] = AUX_I2C_READ << 4;
581 else
582 msg[0] = AUX_I2C_WRITE << 4;
583
584 if (!(mode & MODE_I2C_STOP))
585 msg[0] |= AUX_I2C_MOT << 4;
586
587 msg[1] = address >> 8;
588 msg[2] = address;
589
590 switch (mode) {
591 case MODE_I2C_WRITE:
592 msg[3] = 0;
593 msg[4] = write_byte;
594 msg_bytes = 5;
595 reply_bytes = 1;
596 break;
597 case MODE_I2C_READ:
598 msg[3] = 0;
599 msg_bytes = 4;
600 reply_bytes = 2;
601 break;
602 default:
603 msg_bytes = 3;
604 reply_bytes = 1;
605 break;
606 }
607
David Flynn8316f332010-12-08 16:10:21 +0000608 for (retry = 0; retry < 5; retry++) {
609 ret = intel_dp_aux_ch(intel_dp,
610 msg, msg_bytes,
611 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000612 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000613 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000614 return ret;
615 }
David Flynn8316f332010-12-08 16:10:21 +0000616
617 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
618 case AUX_NATIVE_REPLY_ACK:
619 /* I2C-over-AUX Reply field is only valid
620 * when paired with AUX ACK.
621 */
622 break;
623 case AUX_NATIVE_REPLY_NACK:
624 DRM_DEBUG_KMS("aux_ch native nack\n");
625 return -EREMOTEIO;
626 case AUX_NATIVE_REPLY_DEFER:
627 udelay(100);
628 continue;
629 default:
630 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
631 reply[0]);
632 return -EREMOTEIO;
633 }
634
Dave Airlieab2c0672009-12-04 10:55:24 +1000635 switch (reply[0] & AUX_I2C_REPLY_MASK) {
636 case AUX_I2C_REPLY_ACK:
637 if (mode == MODE_I2C_READ) {
638 *read_byte = reply[1];
639 }
640 return reply_bytes - 1;
641 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000642 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000643 return -EREMOTEIO;
644 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000645 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000646 udelay(100);
647 break;
648 default:
David Flynn8316f332010-12-08 16:10:21 +0000649 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000650 return -EREMOTEIO;
651 }
652 }
David Flynn8316f332010-12-08 16:10:21 +0000653
654 DRM_ERROR("too many retries, giving up\n");
655 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700656}
657
658static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100659intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800660 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700661{
Keith Packard0b5c5412011-09-28 16:41:05 -0700662 int ret;
663
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800664 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100665 intel_dp->algo.running = false;
666 intel_dp->algo.address = 0;
667 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700668
Akshay Joshi0206e352011-08-16 15:34:10 -0400669 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100670 intel_dp->adapter.owner = THIS_MODULE;
671 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400672 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100673 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
674 intel_dp->adapter.algo_data = &intel_dp->algo;
675 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
676
Keith Packard0b5c5412011-09-28 16:41:05 -0700677 ironlake_edp_panel_vdd_on(intel_dp);
678 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700679 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700680 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700681}
682
683static bool
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200684intel_dp_mode_fixup(struct drm_encoder *encoder,
685 const struct drm_display_mode *mode,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700686 struct drm_display_mode *adjusted_mode)
687{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100688 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100689 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikuladd06f902012-10-19 14:51:50 +0300690 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700691 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200692 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100693 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200694 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700695 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
696
Jani Nikuladd06f902012-10-19 14:51:50 +0300697 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
698 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
699 adjusted_mode);
Yuly Novikov53b41832012-10-26 12:04:00 +0300700 intel_pch_panel_fitting(dev,
701 intel_connector->panel.fitting_mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100702 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100703 }
704
Daniel Vettercb1793c2012-06-04 18:39:21 +0200705 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200706 return false;
707
Daniel Vetter083f9562012-04-20 20:23:49 +0200708 DRM_DEBUG_KMS("DP link computation with max lane count %i "
709 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200710 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200711
Daniel Vettercb1793c2012-06-04 18:39:21 +0200712 if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
Daniel Vetterc4867932012-04-10 10:42:36 +0200713 return false;
714
715 bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
Daniel Vetter71244652012-06-04 18:39:20 +0200716 mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200717
Jesse Barnes2514bc52012-06-21 15:13:50 -0700718 for (clock = 0; clock <= max_clock; clock++) {
719 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
Dave Airliefe27d532010-06-30 11:46:17 +1000720 int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700721
Daniel Vetter083f9562012-04-20 20:23:49 +0200722 if (mode_rate <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100723 intel_dp->link_bw = bws[clock];
724 intel_dp->lane_count = lane_count;
725 adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
Daniel Vetter083f9562012-04-20 20:23:49 +0200726 DRM_DEBUG_KMS("DP link bw %02x lane "
727 "count %d clock %d bpp %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100728 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetter083f9562012-04-20 20:23:49 +0200729 adjusted_mode->clock, bpp);
730 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
731 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700732 return true;
733 }
734 }
735 }
Dave Airliefe27d532010-06-30 11:46:17 +1000736
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700737 return false;
738}
739
740struct intel_dp_m_n {
741 uint32_t tu;
742 uint32_t gmch_m;
743 uint32_t gmch_n;
744 uint32_t link_m;
745 uint32_t link_n;
746};
747
748static void
749intel_reduce_ratio(uint32_t *num, uint32_t *den)
750{
751 while (*num > 0xffffff || *den > 0xffffff) {
752 *num >>= 1;
753 *den >>= 1;
754 }
755}
756
757static void
Zhao Yakui36e83a12010-06-12 14:32:21 +0800758intel_dp_compute_m_n(int bpp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700759 int nlanes,
760 int pixel_clock,
761 int link_clock,
762 struct intel_dp_m_n *m_n)
763{
764 m_n->tu = 64;
Zhao Yakui36e83a12010-06-12 14:32:21 +0800765 m_n->gmch_m = (pixel_clock * bpp) >> 3;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700766 m_n->gmch_n = link_clock * nlanes;
767 intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
768 m_n->link_m = pixel_clock;
769 m_n->link_n = link_clock;
770 intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
771}
772
773void
774intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
775 struct drm_display_mode *adjusted_mode)
776{
777 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200778 struct intel_encoder *intel_encoder;
779 struct intel_dp *intel_dp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700780 struct drm_i915_private *dev_priv = dev->dev_private;
781 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700782 int lane_count = 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700783 struct intel_dp_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800784 int pipe = intel_crtc->pipe;
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200785 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700786
787 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700788 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700789 */
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200790 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
791 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700792
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200793 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
794 intel_encoder->type == INTEL_OUTPUT_EDP)
Keith Packard9a10f402011-11-02 13:03:47 -0700795 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100796 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700797 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700798 }
799 }
800
801 /*
802 * Compute the GMCH and Link ratios. The '3' here is
803 * the number of bytes_per_pixel post-LUT, which we always
804 * set up for 8-bits of R/G/B, or 3 bytes total.
805 */
Jesse Barnes858fa0352011-06-24 12:19:24 -0700806 intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700807 mode->clock, adjusted_mode->clock, &m_n);
808
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300809 if (IS_HASWELL(dev)) {
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200810 I915_WRITE(PIPE_DATA_M1(cpu_transcoder),
811 TU_SIZE(m_n.tu) | m_n.gmch_m);
812 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
813 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
814 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300815 } else if (HAS_PCH_SPLIT(dev)) {
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300816 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800817 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
818 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
819 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530820 } else if (IS_VALLEYVIEW(dev)) {
821 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
822 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
823 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
824 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700825 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800826 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300827 TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800828 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
829 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
830 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831 }
832}
833
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300834void intel_dp_init_link_config(struct intel_dp *intel_dp)
835{
836 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
837 intel_dp->link_configuration[0] = intel_dp->link_bw;
838 intel_dp->link_configuration[1] = intel_dp->lane_count;
839 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
840 /*
841 * Check for DPCD version > 1.1 and enhanced framing support
842 */
843 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
844 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
845 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
846 }
847}
848
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700849static void
850intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
851 struct drm_display_mode *adjusted_mode)
852{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800853 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700854 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100855 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200856 struct drm_crtc *crtc = encoder->crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700857 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
858
Keith Packard417e8222011-11-01 19:54:11 -0700859 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800860 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700861 *
862 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800863 * SNB CPU
864 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700865 * CPT PCH
866 *
867 * IBX PCH and CPU are the same for almost everything,
868 * except that the CPU DP PLL is configured in this
869 * register
870 *
871 * CPT PCH is quite different, having many bits moved
872 * to the TRANS_DP_CTL register instead. That
873 * configuration happens (oddly) in ironlake_pch_enable
874 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400875
Keith Packard417e8222011-11-01 19:54:11 -0700876 /* Preserve the BIOS-computed detected bit. This is
877 * supposed to be read-only.
878 */
879 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700880
Keith Packard417e8222011-11-01 19:54:11 -0700881 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700882 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700883
Chris Wilsonea5b2132010-08-04 13:50:23 +0100884 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700885 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100886 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700887 break;
888 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100889 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700890 break;
891 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100892 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700893 break;
894 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800895 if (intel_dp->has_audio) {
896 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
897 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100898 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800899 intel_write_eld(encoder, adjusted_mode);
900 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300901
902 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700903
Keith Packard417e8222011-11-01 19:54:11 -0700904 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800905
Gajanan Bhat19c03922012-09-27 19:13:07 +0530906 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800907 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
908 intel_dp->DP |= DP_SYNC_HS_HIGH;
909 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
910 intel_dp->DP |= DP_SYNC_VS_HIGH;
911 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
912
913 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
914 intel_dp->DP |= DP_ENHANCED_FRAMING;
915
916 intel_dp->DP |= intel_crtc->pipe << 29;
917
918 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800919 if (adjusted_mode->clock < 200000)
920 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
921 else
922 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
923 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Keith Packard417e8222011-11-01 19:54:11 -0700924 intel_dp->DP |= intel_dp->color_range;
925
926 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
927 intel_dp->DP |= DP_SYNC_HS_HIGH;
928 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
929 intel_dp->DP |= DP_SYNC_VS_HIGH;
930 intel_dp->DP |= DP_LINK_TRAIN_OFF;
931
932 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
933 intel_dp->DP |= DP_ENHANCED_FRAMING;
934
935 if (intel_crtc->pipe == 1)
936 intel_dp->DP |= DP_PIPEB_SELECT;
937
938 if (is_cpu_edp(intel_dp)) {
939 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700940 if (adjusted_mode->clock < 200000)
941 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
942 else
943 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
944 }
945 } else {
946 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800947 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700948}
949
Keith Packard99ea7122011-11-01 19:57:50 -0700950#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
951#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
952
953#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
954#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
955
956#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
957#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
958
959static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
960 u32 mask,
961 u32 value)
962{
Paulo Zanoni30add222012-10-26 19:05:45 -0200963 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700964 struct drm_i915_private *dev_priv = dev->dev_private;
965
966 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
967 mask, value,
968 I915_READ(PCH_PP_STATUS),
969 I915_READ(PCH_PP_CONTROL));
970
971 if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
972 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
973 I915_READ(PCH_PP_STATUS),
974 I915_READ(PCH_PP_CONTROL));
975 }
976}
977
978static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
979{
980 DRM_DEBUG_KMS("Wait for panel power on\n");
981 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
982}
983
Keith Packardbd943152011-09-18 23:09:52 -0700984static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
985{
Keith Packardbd943152011-09-18 23:09:52 -0700986 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700987 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -0700988}
Keith Packardbd943152011-09-18 23:09:52 -0700989
Keith Packard99ea7122011-11-01 19:57:50 -0700990static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
991{
992 DRM_DEBUG_KMS("Wait for panel power cycle\n");
993 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
994}
Keith Packardbd943152011-09-18 23:09:52 -0700995
Keith Packard99ea7122011-11-01 19:57:50 -0700996
Keith Packard832dd3c2011-11-01 19:34:06 -0700997/* Read the current pp_control value, unlocking the register if it
998 * is locked
999 */
1000
1001static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
1002{
1003 u32 control = I915_READ(PCH_PP_CONTROL);
1004
1005 control &= ~PANEL_UNLOCK_MASK;
1006 control |= PANEL_UNLOCK_REGS;
1007 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001008}
1009
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001010void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001011{
Paulo Zanoni30add222012-10-26 19:05:45 -02001012 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001013 struct drm_i915_private *dev_priv = dev->dev_private;
1014 u32 pp;
1015
Keith Packard97af61f572011-09-28 16:23:51 -07001016 if (!is_edp(intel_dp))
1017 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001018 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001019
Keith Packardbd943152011-09-18 23:09:52 -07001020 WARN(intel_dp->want_panel_vdd,
1021 "eDP VDD already requested on\n");
1022
1023 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001024
Keith Packardbd943152011-09-18 23:09:52 -07001025 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1026 DRM_DEBUG_KMS("eDP VDD already on\n");
1027 return;
1028 }
1029
Keith Packard99ea7122011-11-01 19:57:50 -07001030 if (!ironlake_edp_have_panel_power(intel_dp))
1031 ironlake_wait_panel_power_cycle(intel_dp);
1032
Keith Packard832dd3c2011-11-01 19:34:06 -07001033 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes5d613502011-01-24 17:10:54 -08001034 pp |= EDP_FORCE_VDD;
1035 I915_WRITE(PCH_PP_CONTROL, pp);
1036 POSTING_READ(PCH_PP_CONTROL);
Keith Packardf01eca22011-09-28 16:48:10 -07001037 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1038 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packardebf33b12011-09-29 15:53:27 -07001039
1040 /*
1041 * If the panel wasn't on, delay before accessing aux channel
1042 */
1043 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001044 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001045 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001046 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001047}
1048
Keith Packardbd943152011-09-18 23:09:52 -07001049static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001050{
Paulo Zanoni30add222012-10-26 19:05:45 -02001051 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001052 struct drm_i915_private *dev_priv = dev->dev_private;
1053 u32 pp;
1054
Keith Packardbd943152011-09-18 23:09:52 -07001055 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard832dd3c2011-11-01 19:34:06 -07001056 pp = ironlake_get_pp_control(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001057 pp &= ~EDP_FORCE_VDD;
1058 I915_WRITE(PCH_PP_CONTROL, pp);
1059 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes5d613502011-01-24 17:10:54 -08001060
Keith Packardbd943152011-09-18 23:09:52 -07001061 /* Make sure sequencer is idle before allowing subsequent activity */
1062 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1063 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packard99ea7122011-11-01 19:57:50 -07001064
1065 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001066 }
1067}
1068
1069static void ironlake_panel_vdd_work(struct work_struct *__work)
1070{
1071 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1072 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001073 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001074
Keith Packard627f7672011-10-31 11:30:10 -07001075 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001076 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001077 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001078}
1079
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001080void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001081{
Keith Packard97af61f572011-09-28 16:23:51 -07001082 if (!is_edp(intel_dp))
1083 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001084
Keith Packardbd943152011-09-18 23:09:52 -07001085 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1086 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001087
Keith Packardbd943152011-09-18 23:09:52 -07001088 intel_dp->want_panel_vdd = false;
1089
1090 if (sync) {
1091 ironlake_panel_vdd_off_sync(intel_dp);
1092 } else {
1093 /*
1094 * Queue the timer to fire a long
1095 * time from now (relative to the power down delay)
1096 * to keep the panel power up across a sequence of operations
1097 */
1098 schedule_delayed_work(&intel_dp->panel_vdd_work,
1099 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1100 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001101}
1102
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001103void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001104{
Paulo Zanoni30add222012-10-26 19:05:45 -02001105 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001106 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001107 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001108
Keith Packard97af61f572011-09-28 16:23:51 -07001109 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001110 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001111
1112 DRM_DEBUG_KMS("Turn eDP power on\n");
1113
1114 if (ironlake_edp_have_panel_power(intel_dp)) {
1115 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001116 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001117 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001118
Keith Packard99ea7122011-11-01 19:57:50 -07001119 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001120
Keith Packard832dd3c2011-11-01 19:34:06 -07001121 pp = ironlake_get_pp_control(dev_priv);
Keith Packard05ce1a42011-09-29 16:33:01 -07001122 if (IS_GEN5(dev)) {
1123 /* ILK workaround: disable reset around power sequence */
1124 pp &= ~PANEL_POWER_RESET;
1125 I915_WRITE(PCH_PP_CONTROL, pp);
1126 POSTING_READ(PCH_PP_CONTROL);
1127 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001128
Keith Packard1c0ae802011-09-19 13:59:29 -07001129 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001130 if (!IS_GEN5(dev))
1131 pp |= PANEL_POWER_RESET;
1132
Jesse Barnes9934c132010-07-22 13:18:19 -07001133 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001134 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001135
Keith Packard99ea7122011-11-01 19:57:50 -07001136 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001137
Keith Packard05ce1a42011-09-29 16:33:01 -07001138 if (IS_GEN5(dev)) {
1139 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1140 I915_WRITE(PCH_PP_CONTROL, pp);
1141 POSTING_READ(PCH_PP_CONTROL);
1142 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001143}
1144
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001145void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001146{
Paulo Zanoni30add222012-10-26 19:05:45 -02001147 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001148 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001149 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001150
Keith Packard97af61f572011-09-28 16:23:51 -07001151 if (!is_edp(intel_dp))
1152 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001153
Keith Packard99ea7122011-11-01 19:57:50 -07001154 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001155
Daniel Vetter6cb49832012-05-20 17:14:50 +02001156 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001157
Keith Packard832dd3c2011-11-01 19:34:06 -07001158 pp = ironlake_get_pp_control(dev_priv);
Daniel Vetter35a38552012-08-12 22:17:14 +02001159 /* We need to switch off panel power _and_ force vdd, for otherwise some
1160 * panels get very unhappy and cease to work. */
1161 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Keith Packard99ea7122011-11-01 19:57:50 -07001162 I915_WRITE(PCH_PP_CONTROL, pp);
1163 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001164
Daniel Vetter35a38552012-08-12 22:17:14 +02001165 intel_dp->want_panel_vdd = false;
1166
Keith Packard99ea7122011-11-01 19:57:50 -07001167 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001168}
1169
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001170void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001171{
Paulo Zanoni30add222012-10-26 19:05:45 -02001172 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001173 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001174 int pipe = to_intel_crtc(intel_dp->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001175 u32 pp;
1176
Keith Packardf01eca22011-09-28 16:48:10 -07001177 if (!is_edp(intel_dp))
1178 return;
1179
Zhao Yakui28c97732009-10-09 11:39:41 +08001180 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001181 /*
1182 * If we enable the backlight right away following a panel power
1183 * on, we may see slight flicker as the panel syncs with the eDP
1184 * link. So delay a bit to make sure the image is solid before
1185 * allowing it to appear.
1186 */
Keith Packardf01eca22011-09-28 16:48:10 -07001187 msleep(intel_dp->backlight_on_delay);
Keith Packard832dd3c2011-11-01 19:34:06 -07001188 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001189 pp |= EDP_BLC_ENABLE;
1190 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001191 POSTING_READ(PCH_PP_CONTROL);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001192
1193 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001194}
1195
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001196void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001197{
Paulo Zanoni30add222012-10-26 19:05:45 -02001198 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001199 struct drm_i915_private *dev_priv = dev->dev_private;
1200 u32 pp;
1201
Keith Packardf01eca22011-09-28 16:48:10 -07001202 if (!is_edp(intel_dp))
1203 return;
1204
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001205 intel_panel_disable_backlight(dev);
1206
Zhao Yakui28c97732009-10-09 11:39:41 +08001207 DRM_DEBUG_KMS("\n");
Keith Packard832dd3c2011-11-01 19:34:06 -07001208 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001209 pp &= ~EDP_BLC_ENABLE;
1210 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001211 POSTING_READ(PCH_PP_CONTROL);
1212 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001213}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001214
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001215static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001216{
Paulo Zanoni30add222012-10-26 19:05:45 -02001217 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001218 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Jesse Barnesd240f202010-08-13 15:43:26 -07001219 struct drm_i915_private *dev_priv = dev->dev_private;
1220 u32 dpa_ctl;
1221
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001222 assert_pipe_disabled(dev_priv,
1223 to_intel_crtc(crtc)->pipe);
1224
Jesse Barnesd240f202010-08-13 15:43:26 -07001225 DRM_DEBUG_KMS("\n");
1226 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001227 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1228 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1229
1230 /* We don't adjust intel_dp->DP while tearing down the link, to
1231 * facilitate link retraining (e.g. after hotplug). Hence clear all
1232 * enable bits here to ensure that we don't enable too much. */
1233 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1234 intel_dp->DP |= DP_PLL_ENABLE;
1235 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001236 POSTING_READ(DP_A);
1237 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001238}
1239
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001240static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001241{
Paulo Zanoni30add222012-10-26 19:05:45 -02001242 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001243 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Jesse Barnesd240f202010-08-13 15:43:26 -07001244 struct drm_i915_private *dev_priv = dev->dev_private;
1245 u32 dpa_ctl;
1246
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001247 assert_pipe_disabled(dev_priv,
1248 to_intel_crtc(crtc)->pipe);
1249
Jesse Barnesd240f202010-08-13 15:43:26 -07001250 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001251 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1252 "dp pll off, should be on\n");
1253 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1254
1255 /* We can't rely on the value tracked for the DP register in
1256 * intel_dp->DP because link_down must not change that (otherwise link
1257 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001258 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001259 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001260 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001261 udelay(200);
1262}
1263
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001264/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001265void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001266{
1267 int ret, i;
1268
1269 /* Should have a valid DPCD by this point */
1270 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1271 return;
1272
1273 if (mode != DRM_MODE_DPMS_ON) {
1274 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1275 DP_SET_POWER_D3);
1276 if (ret != 1)
1277 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1278 } else {
1279 /*
1280 * When turning on, we need to retry for 1ms to give the sink
1281 * time to wake up.
1282 */
1283 for (i = 0; i < 3; i++) {
1284 ret = intel_dp_aux_native_write_1(intel_dp,
1285 DP_SET_POWER,
1286 DP_SET_POWER_D0);
1287 if (ret == 1)
1288 break;
1289 msleep(1);
1290 }
1291 }
1292}
1293
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001294static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1295 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001296{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001297 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1298 struct drm_device *dev = encoder->base.dev;
1299 struct drm_i915_private *dev_priv = dev->dev_private;
1300 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001301
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001302 if (!(tmp & DP_PORT_EN))
1303 return false;
1304
1305 if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
1306 *pipe = PORT_TO_PIPE_CPT(tmp);
1307 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1308 *pipe = PORT_TO_PIPE(tmp);
1309 } else {
1310 u32 trans_sel;
1311 u32 trans_dp;
1312 int i;
1313
1314 switch (intel_dp->output_reg) {
1315 case PCH_DP_B:
1316 trans_sel = TRANS_DP_PORT_SEL_B;
1317 break;
1318 case PCH_DP_C:
1319 trans_sel = TRANS_DP_PORT_SEL_C;
1320 break;
1321 case PCH_DP_D:
1322 trans_sel = TRANS_DP_PORT_SEL_D;
1323 break;
1324 default:
1325 return true;
1326 }
1327
1328 for_each_pipe(i) {
1329 trans_dp = I915_READ(TRANS_DP_CTL(i));
1330 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1331 *pipe = i;
1332 return true;
1333 }
1334 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001335
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001336 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1337 intel_dp->output_reg);
1338 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001339
1340 return true;
1341}
1342
Daniel Vettere8cb4552012-07-01 13:05:48 +02001343static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001344{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001345 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001346
1347 /* Make sure the panel is off before trying to change the mode. But also
1348 * ensure that we have vdd while we switch off the panel. */
1349 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001350 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001351 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001352 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001353
1354 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1355 if (!is_cpu_edp(intel_dp))
1356 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001357}
1358
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001359static void intel_post_disable_dp(struct intel_encoder *encoder)
1360{
1361 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1362
Daniel Vetter37398502012-09-06 22:15:44 +02001363 if (is_cpu_edp(intel_dp)) {
1364 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001365 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001366 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001367}
1368
Daniel Vettere8cb4552012-07-01 13:05:48 +02001369static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001370{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001371 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1372 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001373 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001374 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001375
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001376 if (WARN_ON(dp_reg & DP_PORT_EN))
1377 return;
1378
Daniel Vettere8cb4552012-07-01 13:05:48 +02001379 ironlake_edp_panel_vdd_on(intel_dp);
1380 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001381 intel_dp_start_link_train(intel_dp);
1382 ironlake_edp_panel_on(intel_dp);
1383 ironlake_edp_panel_vdd_off(intel_dp, true);
1384 intel_dp_complete_link_train(intel_dp);
Daniel Vettere8cb4552012-07-01 13:05:48 +02001385 ironlake_edp_backlight_on(intel_dp);
Daniel Vettere8cb4552012-07-01 13:05:48 +02001386}
1387
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001388static void intel_pre_enable_dp(struct intel_encoder *encoder)
Daniel Vettere8cb4552012-07-01 13:05:48 +02001389{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001390 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vettere8cb4552012-07-01 13:05:48 +02001391
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001392 if (is_cpu_edp(intel_dp))
1393 ironlake_edp_pll_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001394}
1395
1396/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001397 * Native read with retry for link status and receiver capability reads for
1398 * cases where the sink may still be asleep.
1399 */
1400static bool
1401intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1402 uint8_t *recv, int recv_bytes)
1403{
1404 int ret, i;
1405
1406 /*
1407 * Sinks are *supposed* to come up within 1ms from an off state,
1408 * but we're also supposed to retry 3 times per the spec.
1409 */
1410 for (i = 0; i < 3; i++) {
1411 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1412 recv_bytes);
1413 if (ret == recv_bytes)
1414 return true;
1415 msleep(1);
1416 }
1417
1418 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001419}
1420
1421/*
1422 * Fetch AUX CH registers 0x202 - 0x207 which contain
1423 * link status information
1424 */
1425static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001426intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001427{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001428 return intel_dp_aux_native_read_retry(intel_dp,
1429 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001430 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001431 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001432}
1433
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001434#if 0
1435static char *voltage_names[] = {
1436 "0.4V", "0.6V", "0.8V", "1.2V"
1437};
1438static char *pre_emph_names[] = {
1439 "0dB", "3.5dB", "6dB", "9.5dB"
1440};
1441static char *link_train_names[] = {
1442 "pattern 1", "pattern 2", "idle", "off"
1443};
1444#endif
1445
1446/*
1447 * These are source-specific values; current Intel hardware supports
1448 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1449 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001450
1451static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001452intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001453{
Paulo Zanoni30add222012-10-26 19:05:45 -02001454 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001455
1456 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1457 return DP_TRAIN_VOLTAGE_SWING_800;
1458 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1459 return DP_TRAIN_VOLTAGE_SWING_1200;
1460 else
1461 return DP_TRAIN_VOLTAGE_SWING_800;
1462}
1463
1464static uint8_t
1465intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1466{
Paulo Zanoni30add222012-10-26 19:05:45 -02001467 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001468
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001469 if (IS_HASWELL(dev)) {
1470 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1471 case DP_TRAIN_VOLTAGE_SWING_400:
1472 return DP_TRAIN_PRE_EMPHASIS_9_5;
1473 case DP_TRAIN_VOLTAGE_SWING_600:
1474 return DP_TRAIN_PRE_EMPHASIS_6;
1475 case DP_TRAIN_VOLTAGE_SWING_800:
1476 return DP_TRAIN_PRE_EMPHASIS_3_5;
1477 case DP_TRAIN_VOLTAGE_SWING_1200:
1478 default:
1479 return DP_TRAIN_PRE_EMPHASIS_0;
1480 }
1481 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001482 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1483 case DP_TRAIN_VOLTAGE_SWING_400:
1484 return DP_TRAIN_PRE_EMPHASIS_6;
1485 case DP_TRAIN_VOLTAGE_SWING_600:
1486 case DP_TRAIN_VOLTAGE_SWING_800:
1487 return DP_TRAIN_PRE_EMPHASIS_3_5;
1488 default:
1489 return DP_TRAIN_PRE_EMPHASIS_0;
1490 }
1491 } else {
1492 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1493 case DP_TRAIN_VOLTAGE_SWING_400:
1494 return DP_TRAIN_PRE_EMPHASIS_6;
1495 case DP_TRAIN_VOLTAGE_SWING_600:
1496 return DP_TRAIN_PRE_EMPHASIS_6;
1497 case DP_TRAIN_VOLTAGE_SWING_800:
1498 return DP_TRAIN_PRE_EMPHASIS_3_5;
1499 case DP_TRAIN_VOLTAGE_SWING_1200:
1500 default:
1501 return DP_TRAIN_PRE_EMPHASIS_0;
1502 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001503 }
1504}
1505
1506static void
Keith Packard93f62da2011-11-01 19:45:03 -07001507intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001508{
1509 uint8_t v = 0;
1510 uint8_t p = 0;
1511 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001512 uint8_t voltage_max;
1513 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001514
Jesse Barnes33a34e42010-09-08 12:42:02 -07001515 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001516 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1517 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001518
1519 if (this_v > v)
1520 v = this_v;
1521 if (this_p > p)
1522 p = this_p;
1523 }
1524
Keith Packard1a2eb462011-11-16 16:26:07 -08001525 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001526 if (v >= voltage_max)
1527 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001528
Keith Packard1a2eb462011-11-16 16:26:07 -08001529 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1530 if (p >= preemph_max)
1531 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001532
1533 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001534 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001535}
1536
1537static uint32_t
Keith Packard93f62da2011-11-01 19:45:03 -07001538intel_dp_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001539{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001540 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001541
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001542 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001543 case DP_TRAIN_VOLTAGE_SWING_400:
1544 default:
1545 signal_levels |= DP_VOLTAGE_0_4;
1546 break;
1547 case DP_TRAIN_VOLTAGE_SWING_600:
1548 signal_levels |= DP_VOLTAGE_0_6;
1549 break;
1550 case DP_TRAIN_VOLTAGE_SWING_800:
1551 signal_levels |= DP_VOLTAGE_0_8;
1552 break;
1553 case DP_TRAIN_VOLTAGE_SWING_1200:
1554 signal_levels |= DP_VOLTAGE_1_2;
1555 break;
1556 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001557 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001558 case DP_TRAIN_PRE_EMPHASIS_0:
1559 default:
1560 signal_levels |= DP_PRE_EMPHASIS_0;
1561 break;
1562 case DP_TRAIN_PRE_EMPHASIS_3_5:
1563 signal_levels |= DP_PRE_EMPHASIS_3_5;
1564 break;
1565 case DP_TRAIN_PRE_EMPHASIS_6:
1566 signal_levels |= DP_PRE_EMPHASIS_6;
1567 break;
1568 case DP_TRAIN_PRE_EMPHASIS_9_5:
1569 signal_levels |= DP_PRE_EMPHASIS_9_5;
1570 break;
1571 }
1572 return signal_levels;
1573}
1574
Zhenyu Wange3421a12010-04-08 09:43:27 +08001575/* Gen6's DP voltage swing and pre-emphasis control */
1576static uint32_t
1577intel_gen6_edp_signal_levels(uint8_t train_set)
1578{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001579 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1580 DP_TRAIN_PRE_EMPHASIS_MASK);
1581 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001582 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001583 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1584 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1585 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1586 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001587 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001588 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1589 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001590 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001591 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1592 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001593 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001594 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1595 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001596 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001597 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1598 "0x%x\n", signal_levels);
1599 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001600 }
1601}
1602
Keith Packard1a2eb462011-11-16 16:26:07 -08001603/* Gen7's DP voltage swing and pre-emphasis control */
1604static uint32_t
1605intel_gen7_edp_signal_levels(uint8_t train_set)
1606{
1607 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1608 DP_TRAIN_PRE_EMPHASIS_MASK);
1609 switch (signal_levels) {
1610 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1611 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1612 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1613 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1614 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1615 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1616
1617 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1618 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1619 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1620 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1621
1622 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1623 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1624 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1625 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1626
1627 default:
1628 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1629 "0x%x\n", signal_levels);
1630 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1631 }
1632}
1633
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001634/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1635static uint32_t
1636intel_dp_signal_levels_hsw(uint8_t train_set)
1637{
1638 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1639 DP_TRAIN_PRE_EMPHASIS_MASK);
1640 switch (signal_levels) {
1641 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1642 return DDI_BUF_EMP_400MV_0DB_HSW;
1643 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1644 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1645 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1646 return DDI_BUF_EMP_400MV_6DB_HSW;
1647 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1648 return DDI_BUF_EMP_400MV_9_5DB_HSW;
1649
1650 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1651 return DDI_BUF_EMP_600MV_0DB_HSW;
1652 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1653 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1654 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1655 return DDI_BUF_EMP_600MV_6DB_HSW;
1656
1657 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1658 return DDI_BUF_EMP_800MV_0DB_HSW;
1659 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1660 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1661 default:
1662 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1663 "0x%x\n", signal_levels);
1664 return DDI_BUF_EMP_400MV_0DB_HSW;
1665 }
1666}
1667
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001668static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001669intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001670 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001671 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001672{
Paulo Zanoni30add222012-10-26 19:05:45 -02001673 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001674 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001675 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001676 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001677
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001678 if (IS_HASWELL(dev)) {
1679 temp = I915_READ(DP_TP_CTL(intel_dp->port));
1680
1681 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1682 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1683 else
1684 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1685
1686 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1687 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1688 case DP_TRAINING_PATTERN_DISABLE:
1689 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
1690 I915_WRITE(DP_TP_CTL(intel_dp->port), temp);
1691
1692 if (wait_for((I915_READ(DP_TP_STATUS(intel_dp->port)) &
1693 DP_TP_STATUS_IDLE_DONE), 1))
1694 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1695
1696 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1697 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1698
1699 break;
1700 case DP_TRAINING_PATTERN_1:
1701 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1702 break;
1703 case DP_TRAINING_PATTERN_2:
1704 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1705 break;
1706 case DP_TRAINING_PATTERN_3:
1707 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1708 break;
1709 }
1710 I915_WRITE(DP_TP_CTL(intel_dp->port), temp);
1711
1712 } else if (HAS_PCH_CPT(dev) &&
1713 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001714 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1715
1716 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1717 case DP_TRAINING_PATTERN_DISABLE:
1718 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1719 break;
1720 case DP_TRAINING_PATTERN_1:
1721 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1722 break;
1723 case DP_TRAINING_PATTERN_2:
1724 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1725 break;
1726 case DP_TRAINING_PATTERN_3:
1727 DRM_ERROR("DP training pattern 3 not supported\n");
1728 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1729 break;
1730 }
1731
1732 } else {
1733 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1734
1735 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1736 case DP_TRAINING_PATTERN_DISABLE:
1737 dp_reg_value |= DP_LINK_TRAIN_OFF;
1738 break;
1739 case DP_TRAINING_PATTERN_1:
1740 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1741 break;
1742 case DP_TRAINING_PATTERN_2:
1743 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1744 break;
1745 case DP_TRAINING_PATTERN_3:
1746 DRM_ERROR("DP training pattern 3 not supported\n");
1747 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1748 break;
1749 }
1750 }
1751
Chris Wilsonea5b2132010-08-04 13:50:23 +01001752 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1753 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001754
Chris Wilsonea5b2132010-08-04 13:50:23 +01001755 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001756 DP_TRAINING_PATTERN_SET,
1757 dp_train_pat);
1758
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001759 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1760 DP_TRAINING_PATTERN_DISABLE) {
1761 ret = intel_dp_aux_native_write(intel_dp,
1762 DP_TRAINING_LANE0_SET,
1763 intel_dp->train_set,
1764 intel_dp->lane_count);
1765 if (ret != intel_dp->lane_count)
1766 return false;
1767 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001768
1769 return true;
1770}
1771
Jesse Barnes33a34e42010-09-08 12:42:02 -07001772/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001773void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001774intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001775{
Paulo Zanonic19b0662012-10-15 15:51:41 -03001776 struct drm_encoder *encoder = &intel_dp->base.base;
1777 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001778 int i;
1779 uint8_t voltage;
1780 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001781 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001782 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001783
Paulo Zanonic19b0662012-10-15 15:51:41 -03001784 if (IS_HASWELL(dev))
1785 intel_ddi_prepare_link_retrain(encoder);
1786
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001787 /* Write the link configuration data */
1788 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1789 intel_dp->link_configuration,
1790 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001791
1792 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001793
Jesse Barnes33a34e42010-09-08 12:42:02 -07001794 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001795 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001796 voltage_tries = 0;
1797 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001798 clock_recovery = false;
1799 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001800 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001801 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001802 uint32_t signal_levels;
Keith Packard417e8222011-11-01 19:54:11 -07001803
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001804 if (IS_HASWELL(dev)) {
1805 signal_levels = intel_dp_signal_levels_hsw(
1806 intel_dp->train_set[0]);
1807 DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
1808 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001809 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1810 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1811 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001812 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001813 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1814 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001815 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001816 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1817 }
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001818 DRM_DEBUG_KMS("training pattern 1 signal levels %08x\n",
1819 signal_levels);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001820
Daniel Vettera7c96552012-10-18 10:15:30 +02001821 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001822 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001823 DP_TRAINING_PATTERN_1 |
1824 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001825 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001826
Daniel Vettera7c96552012-10-18 10:15:30 +02001827 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001828 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1829 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001830 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001831 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001832
Daniel Vetter01916272012-10-18 10:15:25 +02001833 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07001834 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001835 clock_recovery = true;
1836 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001837 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001838
1839 /* Check to see if we've tried the max voltage */
1840 for (i = 0; i < intel_dp->lane_count; i++)
1841 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1842 break;
Paulo Zanoni0d710682012-06-29 16:03:34 -03001843 if (i == intel_dp->lane_count && voltage_tries == 5) {
Chris Wilson24773672012-09-26 16:48:30 +01001844 if (++loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001845 DRM_DEBUG_KMS("too many full retries, give up\n");
1846 break;
1847 }
1848 memset(intel_dp->train_set, 0, 4);
1849 voltage_tries = 0;
1850 continue;
1851 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001852
1853 /* Check to see if we've tried the same voltage 5 times */
Chris Wilson24773672012-09-26 16:48:30 +01001854 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) != voltage) {
1855 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Keith Packardcdb0e952011-11-01 20:00:06 -07001856 voltage_tries = 0;
Chris Wilson24773672012-09-26 16:48:30 +01001857 } else
1858 ++voltage_tries;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001859
1860 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001861 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001862 }
1863
Jesse Barnes33a34e42010-09-08 12:42:02 -07001864 intel_dp->DP = DP;
1865}
1866
Paulo Zanonic19b0662012-10-15 15:51:41 -03001867void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001868intel_dp_complete_link_train(struct intel_dp *intel_dp)
1869{
Paulo Zanoni30add222012-10-26 19:05:45 -02001870 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07001871 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001872 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001873 uint32_t DP = intel_dp->DP;
1874
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001875 /* channel equalization */
1876 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001877 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001878 channel_eq = false;
1879 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001880 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Zhenyu Wange3421a12010-04-08 09:43:27 +08001881 uint32_t signal_levels;
Keith Packard93f62da2011-11-01 19:45:03 -07001882 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001883
Jesse Barnes37f80972011-01-05 14:45:24 -08001884 if (cr_tries > 5) {
1885 DRM_ERROR("failed to train DP, aborting\n");
1886 intel_dp_link_down(intel_dp);
1887 break;
1888 }
1889
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001890 if (IS_HASWELL(dev)) {
1891 signal_levels = intel_dp_signal_levels_hsw(intel_dp->train_set[0]);
1892 DP = (DP & ~DDI_BUF_EMP_MASK) | signal_levels;
1893 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001894 signal_levels = intel_gen7_edp_signal_levels(intel_dp->train_set[0]);
1895 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_IVB) | signal_levels;
1896 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001897 signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001898 DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
1899 } else {
Keith Packard93f62da2011-11-01 19:45:03 -07001900 signal_levels = intel_dp_signal_levels(intel_dp->train_set[0]);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001901 DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
1902 }
1903
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001904 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001905 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001906 DP_TRAINING_PATTERN_2 |
1907 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001908 break;
1909
Daniel Vettera7c96552012-10-18 10:15:30 +02001910 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001911 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001912 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001913
Jesse Barnes37f80972011-01-05 14:45:24 -08001914 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02001915 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001916 intel_dp_start_link_train(intel_dp);
1917 cr_tries++;
1918 continue;
1919 }
1920
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001921 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001922 channel_eq = true;
1923 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001924 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001925
Jesse Barnes37f80972011-01-05 14:45:24 -08001926 /* Try 5 times, then try clock recovery if that fails */
1927 if (tries > 5) {
1928 intel_dp_link_down(intel_dp);
1929 intel_dp_start_link_train(intel_dp);
1930 tries = 0;
1931 cr_tries++;
1932 continue;
1933 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001934
1935 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001936 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001937 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001938 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001939
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001940 if (channel_eq)
1941 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
1942
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001943 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001944}
1945
1946static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001947intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001948{
Paulo Zanoni30add222012-10-26 19:05:45 -02001949 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001950 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001951 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001952
Paulo Zanonic19b0662012-10-15 15:51:41 -03001953 /*
1954 * DDI code has a strict mode set sequence and we should try to respect
1955 * it, otherwise we might hang the machine in many different ways. So we
1956 * really should be disabling the port only on a complete crtc_disable
1957 * sequence. This function is just called under two conditions on DDI
1958 * code:
1959 * - Link train failed while doing crtc_enable, and on this case we
1960 * really should respect the mode set sequence and wait for a
1961 * crtc_disable.
1962 * - Someone turned the monitor off and intel_dp_check_link_status
1963 * called us. We don't need to disable the whole port on this case, so
1964 * when someone turns the monitor on again,
1965 * intel_ddi_prepare_link_retrain will take care of redoing the link
1966 * train.
1967 */
1968 if (IS_HASWELL(dev))
1969 return;
1970
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001971 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001972 return;
1973
Zhao Yakui28c97732009-10-09 11:39:41 +08001974 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001975
Keith Packard1a2eb462011-11-16 16:26:07 -08001976 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001977 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001978 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001979 } else {
1980 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001981 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001982 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01001983 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001984
Chris Wilsonfe255d02010-09-11 21:37:48 +01001985 msleep(17);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08001986
Daniel Vetter493a7082012-05-30 12:31:56 +02001987 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00001988 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Chris Wilson31acbcc2011-04-17 06:38:35 +01001989 struct drm_crtc *crtc = intel_dp->base.base.crtc;
1990
Eric Anholt5bddd172010-11-18 09:32:59 +08001991 /* Hardware workaround: leaving our transcoder select
1992 * set to transcoder B while it's off will prevent the
1993 * corresponding HDMI output on transcoder A.
1994 *
1995 * Combine this with another hardware workaround:
1996 * transcoder select bit can only be cleared while the
1997 * port is enabled.
1998 */
1999 DP &= ~DP_PIPEB_SELECT;
2000 I915_WRITE(intel_dp->output_reg, DP);
2001
2002 /* Changes to enable or select take place the vblank
2003 * after being written.
2004 */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002005 if (crtc == NULL) {
2006 /* We can arrive here never having been attached
2007 * to a CRTC, for instance, due to inheriting
2008 * random state from the BIOS.
2009 *
2010 * If the pipe is not running, play safe and
2011 * wait for the clocks to stabilise before
2012 * continuing.
2013 */
2014 POSTING_READ(intel_dp->output_reg);
2015 msleep(50);
2016 } else
2017 intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002018 }
2019
Wu Fengguang832afda2011-12-09 20:42:21 +08002020 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002021 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2022 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002023 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002024}
2025
Keith Packard26d61aa2011-07-25 20:01:09 -07002026static bool
2027intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002028{
Keith Packard92fd8fd2011-07-25 19:50:10 -07002029 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonb091cd92012-09-18 10:58:49 -04002030 sizeof(intel_dp->dpcd)) == 0)
2031 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002032
Adam Jacksonb091cd92012-09-18 10:58:49 -04002033 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2034 return false; /* DPCD not present */
2035
2036 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2037 DP_DWN_STRM_PORT_PRESENT))
2038 return true; /* native DP sink */
2039
2040 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2041 return true; /* no per-port downstream info */
2042
2043 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2044 intel_dp->downstream_ports,
2045 DP_MAX_DOWNSTREAM_PORTS) == 0)
2046 return false; /* downstream port status fetch failed */
2047
2048 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002049}
2050
Adam Jackson0d198322012-05-14 16:05:47 -04002051static void
2052intel_dp_probe_oui(struct intel_dp *intel_dp)
2053{
2054 u8 buf[3];
2055
2056 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2057 return;
2058
Daniel Vetter351cfc32012-06-12 13:20:47 +02002059 ironlake_edp_panel_vdd_on(intel_dp);
2060
Adam Jackson0d198322012-05-14 16:05:47 -04002061 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2062 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2063 buf[0], buf[1], buf[2]);
2064
2065 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2066 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2067 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002068
2069 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002070}
2071
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002072static bool
2073intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2074{
2075 int ret;
2076
2077 ret = intel_dp_aux_native_read_retry(intel_dp,
2078 DP_DEVICE_SERVICE_IRQ_VECTOR,
2079 sink_irq_vector, 1);
2080 if (!ret)
2081 return false;
2082
2083 return true;
2084}
2085
2086static void
2087intel_dp_handle_test_request(struct intel_dp *intel_dp)
2088{
2089 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002090 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002091}
2092
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002093/*
2094 * According to DP spec
2095 * 5.1.2:
2096 * 1. Read DPCD
2097 * 2. Configure link according to Receiver Capabilities
2098 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2099 * 4. Check link status on receipt of hot-plug interrupt
2100 */
2101
2102static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002103intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002104{
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002105 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002106 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002107
Daniel Vetter24e804b2012-07-26 19:25:46 +02002108 if (!intel_dp->base.connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002109 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002110
Daniel Vetter24e804b2012-07-26 19:25:46 +02002111 if (WARN_ON(!intel_dp->base.base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002112 return;
2113
Keith Packard92fd8fd2011-07-25 19:50:10 -07002114 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002115 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002116 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002117 return;
2118 }
2119
Keith Packard92fd8fd2011-07-25 19:50:10 -07002120 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002121 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002122 intel_dp_link_down(intel_dp);
2123 return;
2124 }
2125
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002126 /* Try to read the source of the interrupt */
2127 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2128 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2129 /* Clear interrupt source */
2130 intel_dp_aux_native_write_1(intel_dp,
2131 DP_DEVICE_SERVICE_IRQ_VECTOR,
2132 sink_irq_vector);
2133
2134 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2135 intel_dp_handle_test_request(intel_dp);
2136 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2137 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2138 }
2139
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002140 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002141 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
2142 drm_get_encoder_name(&intel_dp->base.base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002143 intel_dp_start_link_train(intel_dp);
2144 intel_dp_complete_link_train(intel_dp);
2145 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002146}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002147
Adam Jackson07d3dc12012-09-18 10:58:50 -04002148/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002149static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002150intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002151{
Adam Jackson07d3dc12012-09-18 10:58:50 -04002152 uint8_t *dpcd = intel_dp->dpcd;
2153 bool hpd;
2154 uint8_t type;
2155
2156 if (!intel_dp_get_dpcd(intel_dp))
2157 return connector_status_disconnected;
2158
2159 /* if there's no downstream port, we're done */
2160 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002161 return connector_status_connected;
Adam Jackson07d3dc12012-09-18 10:58:50 -04002162
2163 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2164 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2165 if (hpd) {
Adam Jacksonda131a42012-09-20 16:42:45 -04002166 uint8_t reg;
Adam Jackson07d3dc12012-09-18 10:58:50 -04002167 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jacksonda131a42012-09-20 16:42:45 -04002168 &reg, 1))
Adam Jackson07d3dc12012-09-18 10:58:50 -04002169 return connector_status_unknown;
Adam Jacksonda131a42012-09-20 16:42:45 -04002170 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2171 : connector_status_disconnected;
Adam Jackson07d3dc12012-09-18 10:58:50 -04002172 }
2173
2174 /* If no HPD, poke DDC gently */
2175 if (drm_probe_ddc(&intel_dp->adapter))
2176 return connector_status_connected;
2177
2178 /* Well we tried, say unknown for unreliable port types */
2179 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2180 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2181 return connector_status_unknown;
2182
2183 /* Anything else is out of spec, warn and ignore */
2184 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002185 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002186}
2187
2188static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002189ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002190{
Paulo Zanoni30add222012-10-26 19:05:45 -02002191 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002192 enum drm_connector_status status;
2193
Chris Wilsonfe16d942011-02-12 10:29:38 +00002194 /* Can't disconnect eDP, but you can close the lid... */
2195 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002196 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002197 if (status == connector_status_unknown)
2198 status = connector_status_connected;
2199 return status;
2200 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002201
Keith Packard26d61aa2011-07-25 20:01:09 -07002202 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002203}
2204
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002205static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002206g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002207{
Paulo Zanoni30add222012-10-26 19:05:45 -02002208 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002209 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01002210 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002211
Chris Wilsonea5b2132010-08-04 13:50:23 +01002212 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002213 case DP_B:
Chris Wilson10f76a32012-05-11 18:01:32 +01002214 bit = DPB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002215 break;
2216 case DP_C:
Chris Wilson10f76a32012-05-11 18:01:32 +01002217 bit = DPC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002218 break;
2219 case DP_D:
Chris Wilson10f76a32012-05-11 18:01:32 +01002220 bit = DPD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002221 break;
2222 default:
2223 return connector_status_unknown;
2224 }
2225
Chris Wilson10f76a32012-05-11 18:01:32 +01002226 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002227 return connector_status_disconnected;
2228
Keith Packard26d61aa2011-07-25 20:01:09 -07002229 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002230}
2231
Keith Packard8c241fe2011-09-28 16:38:44 -07002232static struct edid *
2233intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2234{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002235 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002236
Jani Nikula9cd300e2012-10-19 14:51:52 +03002237 /* use cached edid if we have one */
2238 if (intel_connector->edid) {
2239 struct edid *edid;
2240 int size;
2241
2242 /* invalid edid */
2243 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002244 return NULL;
2245
Jani Nikula9cd300e2012-10-19 14:51:52 +03002246 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002247 edid = kmalloc(size, GFP_KERNEL);
2248 if (!edid)
2249 return NULL;
2250
Jani Nikula9cd300e2012-10-19 14:51:52 +03002251 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002252 return edid;
2253 }
2254
Jani Nikula9cd300e2012-10-19 14:51:52 +03002255 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002256}
2257
2258static int
2259intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2260{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002261 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002262
Jani Nikula9cd300e2012-10-19 14:51:52 +03002263 /* use cached edid if we have one */
2264 if (intel_connector->edid) {
2265 /* invalid edid */
2266 if (IS_ERR(intel_connector->edid))
2267 return 0;
2268
2269 return intel_connector_update_modes(connector,
2270 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002271 }
2272
Jani Nikula9cd300e2012-10-19 14:51:52 +03002273 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002274}
2275
2276
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002277/**
2278 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
2279 *
2280 * \return true if DP port is connected.
2281 * \return false if DP port is disconnected.
2282 */
2283static enum drm_connector_status
2284intel_dp_detect(struct drm_connector *connector, bool force)
2285{
2286 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002287 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002288 enum drm_connector_status status;
2289 struct edid *edid = NULL;
Jani Nikula898076e2012-10-25 10:58:10 +03002290 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002291
2292 intel_dp->has_audio = false;
2293
2294 if (HAS_PCH_SPLIT(dev))
2295 status = ironlake_dp_detect(intel_dp);
2296 else
2297 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002298
Jani Nikula898076e2012-10-25 10:58:10 +03002299 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2300 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2301 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002302
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002303 if (status != connector_status_connected)
2304 return status;
2305
Adam Jackson0d198322012-05-14 16:05:47 -04002306 intel_dp_probe_oui(intel_dp);
2307
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002308 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2309 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002310 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002311 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002312 if (edid) {
2313 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002314 kfree(edid);
2315 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002316 }
2317
2318 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002319}
2320
2321static int intel_dp_get_modes(struct drm_connector *connector)
2322{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002323 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002324 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002325 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002326 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002327
2328 /* We should parse the EDID data and find out if it has an audio sink
2329 */
2330
Keith Packard8c241fe2011-09-28 16:38:44 -07002331 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002332 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002333 return ret;
2334
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002335 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002336 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002337 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002338 mode = drm_mode_duplicate(dev,
2339 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002340 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002341 drm_mode_probed_add(connector, mode);
2342 return 1;
2343 }
2344 }
2345 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002346}
2347
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002348static bool
2349intel_dp_detect_audio(struct drm_connector *connector)
2350{
2351 struct intel_dp *intel_dp = intel_attached_dp(connector);
2352 struct edid *edid;
2353 bool has_audio = false;
2354
Keith Packard8c241fe2011-09-28 16:38:44 -07002355 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002356 if (edid) {
2357 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002358 kfree(edid);
2359 }
2360
2361 return has_audio;
2362}
2363
Chris Wilsonf6849602010-09-19 09:29:33 +01002364static int
2365intel_dp_set_property(struct drm_connector *connector,
2366 struct drm_property *property,
2367 uint64_t val)
2368{
Chris Wilsone953fd72011-02-21 22:23:52 +00002369 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03002370 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonf6849602010-09-19 09:29:33 +01002371 struct intel_dp *intel_dp = intel_attached_dp(connector);
2372 int ret;
2373
2374 ret = drm_connector_property_set_value(connector, property, val);
2375 if (ret)
2376 return ret;
2377
Chris Wilson3f43c482011-05-12 22:17:24 +01002378 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002379 int i = val;
2380 bool has_audio;
2381
2382 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002383 return 0;
2384
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002385 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002386
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002387 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002388 has_audio = intel_dp_detect_audio(connector);
2389 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002390 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002391
2392 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002393 return 0;
2394
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002395 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002396 goto done;
2397 }
2398
Chris Wilsone953fd72011-02-21 22:23:52 +00002399 if (property == dev_priv->broadcast_rgb_property) {
2400 if (val == !!intel_dp->color_range)
2401 return 0;
2402
2403 intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
2404 goto done;
2405 }
2406
Yuly Novikov53b41832012-10-26 12:04:00 +03002407 if (is_edp(intel_dp) &&
2408 property == connector->dev->mode_config.scaling_mode_property) {
2409 if (val == DRM_MODE_SCALE_NONE) {
2410 DRM_DEBUG_KMS("no scaling not supported\n");
2411 return -EINVAL;
2412 }
2413
2414 if (intel_connector->panel.fitting_mode == val) {
2415 /* the eDP scaling property is not changed */
2416 return 0;
2417 }
2418 intel_connector->panel.fitting_mode = val;
2419
2420 goto done;
2421 }
2422
Chris Wilsonf6849602010-09-19 09:29:33 +01002423 return -EINVAL;
2424
2425done:
2426 if (intel_dp->base.base.crtc) {
2427 struct drm_crtc *crtc = intel_dp->base.base.crtc;
Daniel Vettera6778b32012-07-02 09:56:42 +02002428 intel_set_mode(crtc, &crtc->mode,
2429 crtc->x, crtc->y, crtc->fb);
Chris Wilsonf6849602010-09-19 09:29:33 +01002430 }
2431
2432 return 0;
2433}
2434
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002435static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002436intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002437{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002438 struct drm_device *dev = connector->dev;
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002439 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002440 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002441
Jani Nikula9cd300e2012-10-19 14:51:52 +03002442 if (!IS_ERR_OR_NULL(intel_connector->edid))
2443 kfree(intel_connector->edid);
2444
Jani Nikula1d508702012-10-19 14:51:49 +03002445 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002446 intel_panel_destroy_backlight(dev);
Jani Nikula1d508702012-10-19 14:51:49 +03002447 intel_panel_fini(&intel_connector->panel);
2448 }
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002449
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002450 drm_sysfs_connector_remove(connector);
2451 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002452 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002453}
2454
Daniel Vetter24d05922010-08-20 18:08:28 +02002455static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
2456{
2457 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
2458
2459 i2c_del_adapter(&intel_dp->adapter);
2460 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002461 if (is_edp(intel_dp)) {
2462 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2463 ironlake_panel_vdd_off_sync(intel_dp);
2464 }
Daniel Vetter24d05922010-08-20 18:08:28 +02002465 kfree(intel_dp);
2466}
2467
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002468static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002469 .mode_fixup = intel_dp_mode_fixup,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002470 .mode_set = intel_dp_mode_set,
Daniel Vetter1f703852012-07-11 16:51:39 +02002471 .disable = intel_encoder_noop,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002472};
2473
Paulo Zanonia7902ac52012-10-15 15:51:42 -03002474static const struct drm_encoder_helper_funcs intel_dp_helper_funcs_hsw = {
2475 .mode_fixup = intel_dp_mode_fixup,
2476 .mode_set = intel_ddi_mode_set,
2477 .disable = intel_encoder_noop,
2478};
2479
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002480static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002481 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002482 .detect = intel_dp_detect,
2483 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002484 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002485 .destroy = intel_dp_destroy,
2486};
2487
2488static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2489 .get_modes = intel_dp_get_modes,
2490 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002491 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002492};
2493
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002494static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002495 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002496};
2497
Chris Wilson995b6762010-08-20 13:23:26 +01002498static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002499intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002500{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002501 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07002502
Jesse Barnes885a5012011-07-07 11:11:01 -07002503 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002504}
2505
Zhenyu Wange3421a12010-04-08 09:43:27 +08002506/* Return which DP Port should be selected for Transcoder DP control */
2507int
Akshay Joshi0206e352011-08-16 15:34:10 -04002508intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002509{
2510 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002511 struct intel_encoder *intel_encoder;
2512 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002513
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002514 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2515 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002516
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002517 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2518 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002519 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002520 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002521
Zhenyu Wange3421a12010-04-08 09:43:27 +08002522 return -1;
2523}
2524
Zhao Yakui36e83a12010-06-12 14:32:21 +08002525/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002526bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002527{
2528 struct drm_i915_private *dev_priv = dev->dev_private;
2529 struct child_device_config *p_child;
2530 int i;
2531
2532 if (!dev_priv->child_dev_num)
2533 return false;
2534
2535 for (i = 0; i < dev_priv->child_dev_num; i++) {
2536 p_child = dev_priv->child_dev + i;
2537
2538 if (p_child->dvo_port == PORT_IDPD &&
2539 p_child->device_type == DEVICE_TYPE_eDP)
2540 return true;
2541 }
2542 return false;
2543}
2544
Chris Wilsonf6849602010-09-19 09:29:33 +01002545static void
2546intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2547{
Yuly Novikov53b41832012-10-26 12:04:00 +03002548 struct intel_connector *intel_connector = to_intel_connector(connector);
2549
Chris Wilson3f43c482011-05-12 22:17:24 +01002550 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002551 intel_attach_broadcast_rgb_property(connector);
Yuly Novikov53b41832012-10-26 12:04:00 +03002552
2553 if (is_edp(intel_dp)) {
2554 drm_mode_create_scaling_mode_property(connector->dev);
2555 drm_connector_attach_property(
2556 connector,
2557 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03002558 DRM_MODE_SCALE_ASPECT);
2559 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03002560 }
Chris Wilsonf6849602010-09-19 09:29:33 +01002561}
2562
Daniel Vetter67a54562012-10-20 20:57:45 +02002563static void
2564intel_dp_init_panel_power_sequencer(struct drm_device *dev,
2565 struct intel_dp *intel_dp)
2566{
2567 struct drm_i915_private *dev_priv = dev->dev_private;
2568 struct edp_power_seq cur, vbt, spec, final;
2569 u32 pp_on, pp_off, pp_div, pp;
2570
2571 /* Workaround: Need to write PP_CONTROL with the unlock key as
2572 * the very first thing. */
2573 pp = ironlake_get_pp_control(dev_priv);
2574 I915_WRITE(PCH_PP_CONTROL, pp);
2575
2576 pp_on = I915_READ(PCH_PP_ON_DELAYS);
2577 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
2578 pp_div = I915_READ(PCH_PP_DIVISOR);
2579
2580 /* Pull timing values out of registers */
2581 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2582 PANEL_POWER_UP_DELAY_SHIFT;
2583
2584 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2585 PANEL_LIGHT_ON_DELAY_SHIFT;
2586
2587 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2588 PANEL_LIGHT_OFF_DELAY_SHIFT;
2589
2590 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2591 PANEL_POWER_DOWN_DELAY_SHIFT;
2592
2593 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2594 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2595
2596 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2597 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2598
2599 vbt = dev_priv->edp.pps;
2600
2601 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2602 * our hw here, which are all in 100usec. */
2603 spec.t1_t3 = 210 * 10;
2604 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2605 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2606 spec.t10 = 500 * 10;
2607 /* This one is special and actually in units of 100ms, but zero
2608 * based in the hw (so we need to add 100 ms). But the sw vbt
2609 * table multiplies it with 1000 to make it in units of 100usec,
2610 * too. */
2611 spec.t11_t12 = (510 + 100) * 10;
2612
2613 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2614 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2615
2616 /* Use the max of the register settings and vbt. If both are
2617 * unset, fall back to the spec limits. */
2618#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2619 spec.field : \
2620 max(cur.field, vbt.field))
2621 assign_final(t1_t3);
2622 assign_final(t8);
2623 assign_final(t9);
2624 assign_final(t10);
2625 assign_final(t11_t12);
2626#undef assign_final
2627
2628#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2629 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2630 intel_dp->backlight_on_delay = get_delay(t8);
2631 intel_dp->backlight_off_delay = get_delay(t9);
2632 intel_dp->panel_power_down_delay = get_delay(t10);
2633 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2634#undef get_delay
2635
2636 /* And finally store the new values in the power sequencer. */
2637 pp_on = (final.t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2638 (final.t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2639 pp_off = (final.t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2640 (final.t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
2641 /* Compute the divisor for the pp clock, simply match the Bspec
2642 * formula. */
2643 pp_div = ((100 * intel_pch_rawclk(dev))/2 - 1)
2644 << PP_REFERENCE_DIVIDER_SHIFT;
2645 pp_div |= (DIV_ROUND_UP(final.t11_t12, 1000)
2646 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2647
2648 /* Haswell doesn't have any port selection bits for the panel
2649 * power sequencer any more. */
2650 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2651 if (is_cpu_edp(intel_dp))
2652 pp_on |= PANEL_POWER_PORT_DP_A;
2653 else
2654 pp_on |= PANEL_POWER_PORT_DP_D;
2655 }
2656
2657 I915_WRITE(PCH_PP_ON_DELAYS, pp_on);
2658 I915_WRITE(PCH_PP_OFF_DELAYS, pp_off);
2659 I915_WRITE(PCH_PP_DIVISOR, pp_div);
2660
2661
2662 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2663 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2664 intel_dp->panel_power_cycle_delay);
2665
2666 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2667 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2668
2669 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
2670 I915_READ(PCH_PP_ON_DELAYS),
2671 I915_READ(PCH_PP_OFF_DELAYS),
2672 I915_READ(PCH_PP_DIVISOR));
2673}
2674
Keith Packardc8110e52009-05-06 11:51:10 -07002675void
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002676intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002677{
2678 struct drm_i915_private *dev_priv = dev->dev_private;
2679 struct drm_connector *connector;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002680 struct intel_dp *intel_dp;
Eric Anholt21d40d32010-03-25 11:11:14 -07002681 struct intel_encoder *intel_encoder;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002682 struct intel_connector *intel_connector;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002683 struct drm_display_mode *fixed_mode = NULL;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002684 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002685 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002686
Chris Wilsonea5b2132010-08-04 13:50:23 +01002687 intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
2688 if (!intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002689 return;
2690
Chris Wilson3d3dc142011-02-12 10:33:12 +00002691 intel_dp->output_reg = output_reg;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002692 intel_dp->port = port;
Daniel Vetter07679352012-09-06 22:15:42 +02002693 /* Preserve the current hw state. */
2694 intel_dp->DP = I915_READ(intel_dp->output_reg);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002695
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002696 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2697 if (!intel_connector) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002698 kfree(intel_dp);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002699 return;
2700 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002701 intel_encoder = &intel_dp->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03002702 intel_dp->attached_connector = intel_connector;
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002703
Chris Wilsonea5b2132010-08-04 13:50:23 +01002704 if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002705 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002706 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002707
Gajanan Bhat19c03922012-09-27 19:13:07 +05302708 /*
2709 * FIXME : We need to initialize built-in panels before external panels.
2710 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2711 */
2712 if (IS_VALLEYVIEW(dev) && output_reg == DP_C) {
2713 type = DRM_MODE_CONNECTOR_eDP;
2714 intel_encoder->type = INTEL_OUTPUT_EDP;
2715 } else if (output_reg == DP_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002716 type = DRM_MODE_CONNECTOR_eDP;
2717 intel_encoder->type = INTEL_OUTPUT_EDP;
2718 } else {
2719 type = DRM_MODE_CONNECTOR_DisplayPort;
2720 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
2721 }
2722
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002723 connector = &intel_connector->base;
Adam Jacksonb3295302010-07-16 14:46:28 -04002724 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002725 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2726
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002727 connector->polled = DRM_CONNECTOR_POLL_HPD;
2728
Daniel Vetter66a92782012-07-12 20:08:18 +02002729 intel_encoder->cloneable = false;
Ma Lingf8aed702009-08-24 13:50:24 +08002730
Daniel Vetter66a92782012-07-12 20:08:18 +02002731 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2732 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002733
Jesse Barnes27f82272011-09-02 12:54:37 -07002734 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002735
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002736 connector->interlace_allowed = true;
2737 connector->doublescan_allowed = 0;
2738
Chris Wilson4ef69c72010-09-09 15:14:28 +01002739 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002740 DRM_MODE_ENCODER_TMDS);
Paulo Zanonia7902ac52012-10-15 15:51:42 -03002741
2742 if (IS_HASWELL(dev))
2743 drm_encoder_helper_add(&intel_encoder->base,
2744 &intel_dp_helper_funcs_hsw);
2745 else
2746 drm_encoder_helper_add(&intel_encoder->base,
2747 &intel_dp_helper_funcs);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002748
Chris Wilsondf0e9242010-09-09 16:20:55 +01002749 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002750 drm_sysfs_connector_add(connector);
2751
Paulo Zanonia7902ac52012-10-15 15:51:42 -03002752 if (IS_HASWELL(dev)) {
2753 intel_encoder->enable = intel_enable_ddi;
2754 intel_encoder->pre_enable = intel_ddi_pre_enable;
2755 intel_encoder->disable = intel_disable_ddi;
2756 intel_encoder->post_disable = intel_ddi_post_disable;
2757 intel_encoder->get_hw_state = intel_ddi_get_hw_state;
2758 } else {
2759 intel_encoder->enable = intel_enable_dp;
2760 intel_encoder->pre_enable = intel_pre_enable_dp;
2761 intel_encoder->disable = intel_disable_dp;
2762 intel_encoder->post_disable = intel_post_disable_dp;
2763 intel_encoder->get_hw_state = intel_dp_get_hw_state;
2764 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002765 intel_connector->get_hw_state = intel_connector_get_hw_state;
Daniel Vettere8cb4552012-07-01 13:05:48 +02002766
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002767 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002768 switch (port) {
2769 case PORT_A:
2770 name = "DPDDC-A";
2771 break;
2772 case PORT_B:
2773 dev_priv->hotplug_supported_mask |= DPB_HOTPLUG_INT_STATUS;
2774 name = "DPDDC-B";
2775 break;
2776 case PORT_C:
2777 dev_priv->hotplug_supported_mask |= DPC_HOTPLUG_INT_STATUS;
2778 name = "DPDDC-C";
2779 break;
2780 case PORT_D:
2781 dev_priv->hotplug_supported_mask |= DPD_HOTPLUG_INT_STATUS;
2782 name = "DPDDC-D";
2783 break;
2784 default:
2785 WARN(1, "Invalid port %c\n", port_name(port));
2786 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002787 }
2788
Daniel Vetter67a54562012-10-20 20:57:45 +02002789 if (is_edp(intel_dp))
2790 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Dave Airliec1f05262012-08-30 11:06:18 +10002791
2792 intel_dp_i2c_init(intel_dp, intel_connector, name);
2793
Daniel Vetter67a54562012-10-20 20:57:45 +02002794 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10002795 if (is_edp(intel_dp)) {
2796 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002797 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10002798 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08002799
2800 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002801 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002802 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002803
Keith Packard59f3e272011-07-25 20:01:56 -07002804 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002805 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2806 dev_priv->no_aux_handshake =
2807 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002808 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2809 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002810 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002811 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002812 intel_dp_encoder_destroy(&intel_encoder->base);
2813 intel_dp_destroy(connector);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002814 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002815 }
Jesse Barnes89667382010-10-07 16:01:21 -07002816
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002817 ironlake_edp_panel_vdd_on(intel_dp);
2818 edid = drm_get_edid(connector, &intel_dp->adapter);
2819 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002820 if (drm_add_edid_modes(connector, edid)) {
2821 drm_mode_connector_update_edid_property(connector, edid);
2822 drm_edid_to_eld(connector, edid);
2823 } else {
2824 kfree(edid);
2825 edid = ERR_PTR(-EINVAL);
2826 }
2827 } else {
2828 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002829 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03002830 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002831
2832 /* prefer fixed mode from EDID if available */
2833 list_for_each_entry(scan, &connector->probed_modes, head) {
2834 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
2835 fixed_mode = drm_mode_duplicate(dev, scan);
2836 break;
2837 }
2838 }
2839
2840 /* fallback to VBT if available for eDP */
2841 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
2842 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
2843 if (fixed_mode)
2844 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
2845 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002846
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002847 ironlake_edp_panel_vdd_off(intel_dp, false);
2848 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002849
Eric Anholt21d40d32010-03-25 11:11:14 -07002850 intel_encoder->hot_plug = intel_dp_hot_plug;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002851
Jani Nikula1d508702012-10-19 14:51:49 +03002852 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03002853 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03002854 intel_panel_setup_backlight(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002855 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002856
Chris Wilsonf6849602010-09-19 09:29:33 +01002857 intel_dp_add_properties(intel_dp, connector);
2858
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002859 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2860 * 0xd. Failure to do so will result in spurious interrupts being
2861 * generated on the port when a cable is not attached.
2862 */
2863 if (IS_G4X(dev) && !IS_GM45(dev)) {
2864 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2865 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2866 }
2867}