blob: 8aa5e7ef2efc927d2e36278e50278996f5fe8ad4 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include "drmP.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020029#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000030#include "radeon_asic.h"
Jerome Glissec93bb852009-07-13 21:04:08 +020031#include "atom.h"
Jerome Glisse3bc68532009-10-01 09:39:24 +020032#include "rs690d.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020033
Jerome Glisse3bc68532009-10-01 09:39:24 +020034static int rs690_mc_wait_for_idle(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035{
36 unsigned i;
37 uint32_t tmp;
38
39 for (i = 0; i < rdev->usec_timeout; i++) {
40 /* read MC_STATUS */
Jerome Glisse3bc68532009-10-01 09:39:24 +020041 tmp = RREG32_MC(R_000090_MC_SYSTEM_STATUS);
42 if (G_000090_MC_SYSTEM_IDLE(tmp))
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043 return 0;
Jerome Glisse3bc68532009-10-01 09:39:24 +020044 udelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020045 }
46 return -1;
47}
48
Jerome Glisse3bc68532009-10-01 09:39:24 +020049static void rs690_gpu_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020050{
Jerome Glisse771fe6b2009-06-05 14:42:42 +020051 /* FIXME: is this correct ? */
52 r420_pipes_init(rdev);
53 if (rs690_mc_wait_for_idle(rdev)) {
54 printk(KERN_WARNING "Failed to wait MC idle while "
55 "programming pipes. Bad things might happen.\n");
56 }
57}
58
Alex Deuchera084e6e2010-03-18 01:04:01 -040059union igp_info {
60 struct _ATOM_INTEGRATED_SYSTEM_INFO info;
61 struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_v2;
62};
63
Jerome Glissec93bb852009-07-13 21:04:08 +020064void rs690_pm_info(struct radeon_device *rdev)
65{
66 int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
Alex Deuchera084e6e2010-03-18 01:04:01 -040067 union igp_info *info;
Jerome Glissec93bb852009-07-13 21:04:08 +020068 uint16_t data_offset;
69 uint8_t frev, crev;
70 fixed20_12 tmp;
71
Alex Deuchera084e6e2010-03-18 01:04:01 -040072 if (atom_parse_data_header(rdev->mode_info.atom_context, index, NULL,
73 &frev, &crev, &data_offset)) {
74 info = (union igp_info *)(rdev->mode_info.atom_context->bios + data_offset);
75
76 /* Get various system informations from bios */
77 switch (crev) {
78 case 1:
Ben Skeggs68adac52010-04-28 11:46:42 +100079 tmp.full = dfixed_const(100);
Alex Deucher265aa6c2011-02-14 16:16:22 -050080 rdev->pm.igp_sideport_mclk.full = dfixed_const(le32_to_cpu(info->info.ulBootUpMemoryClock));
Ben Skeggs68adac52010-04-28 11:46:42 +100081 rdev->pm.igp_sideport_mclk.full = dfixed_div(rdev->pm.igp_sideport_mclk, tmp);
Alex Deucher265aa6c2011-02-14 16:16:22 -050082 if (le16_to_cpu(info->info.usK8MemoryClock))
Alex Deucherf8920342010-06-30 12:02:03 -040083 rdev->pm.igp_system_mclk.full = dfixed_const(le16_to_cpu(info->info.usK8MemoryClock));
84 else if (rdev->clock.default_mclk) {
85 rdev->pm.igp_system_mclk.full = dfixed_const(rdev->clock.default_mclk);
86 rdev->pm.igp_system_mclk.full = dfixed_div(rdev->pm.igp_system_mclk, tmp);
87 } else
88 rdev->pm.igp_system_mclk.full = dfixed_const(400);
Ben Skeggs68adac52010-04-28 11:46:42 +100089 rdev->pm.igp_ht_link_clk.full = dfixed_const(le16_to_cpu(info->info.usFSBClock));
90 rdev->pm.igp_ht_link_width.full = dfixed_const(info->info.ucHTLinkWidth);
Alex Deuchera084e6e2010-03-18 01:04:01 -040091 break;
92 case 2:
Ben Skeggs68adac52010-04-28 11:46:42 +100093 tmp.full = dfixed_const(100);
Alex Deucher265aa6c2011-02-14 16:16:22 -050094 rdev->pm.igp_sideport_mclk.full = dfixed_const(le32_to_cpu(info->info_v2.ulBootUpSidePortClock));
Ben Skeggs68adac52010-04-28 11:46:42 +100095 rdev->pm.igp_sideport_mclk.full = dfixed_div(rdev->pm.igp_sideport_mclk, tmp);
Alex Deucher265aa6c2011-02-14 16:16:22 -050096 if (le32_to_cpu(info->info_v2.ulBootUpUMAClock))
97 rdev->pm.igp_system_mclk.full = dfixed_const(le32_to_cpu(info->info_v2.ulBootUpUMAClock));
Alex Deucherf8920342010-06-30 12:02:03 -040098 else if (rdev->clock.default_mclk)
99 rdev->pm.igp_system_mclk.full = dfixed_const(rdev->clock.default_mclk);
100 else
101 rdev->pm.igp_system_mclk.full = dfixed_const(66700);
Ben Skeggs68adac52010-04-28 11:46:42 +1000102 rdev->pm.igp_system_mclk.full = dfixed_div(rdev->pm.igp_system_mclk, tmp);
Alex Deucher265aa6c2011-02-14 16:16:22 -0500103 rdev->pm.igp_ht_link_clk.full = dfixed_const(le32_to_cpu(info->info_v2.ulHTLinkFreq));
Ben Skeggs68adac52010-04-28 11:46:42 +1000104 rdev->pm.igp_ht_link_clk.full = dfixed_div(rdev->pm.igp_ht_link_clk, tmp);
105 rdev->pm.igp_ht_link_width.full = dfixed_const(le16_to_cpu(info->info_v2.usMinHTLinkWidth));
Alex Deuchera084e6e2010-03-18 01:04:01 -0400106 break;
107 default:
Alex Deuchera084e6e2010-03-18 01:04:01 -0400108 /* We assume the slower possible clock ie worst case */
Alex Deucherf8920342010-06-30 12:02:03 -0400109 rdev->pm.igp_sideport_mclk.full = dfixed_const(200);
110 rdev->pm.igp_system_mclk.full = dfixed_const(200);
111 rdev->pm.igp_ht_link_clk.full = dfixed_const(1000);
Ben Skeggs68adac52010-04-28 11:46:42 +1000112 rdev->pm.igp_ht_link_width.full = dfixed_const(8);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400113 DRM_ERROR("No integrated system info for your GPU, using safe default\n");
114 break;
115 }
116 } else {
Jerome Glissec93bb852009-07-13 21:04:08 +0200117 /* We assume the slower possible clock ie worst case */
Alex Deucherf8920342010-06-30 12:02:03 -0400118 rdev->pm.igp_sideport_mclk.full = dfixed_const(200);
119 rdev->pm.igp_system_mclk.full = dfixed_const(200);
120 rdev->pm.igp_ht_link_clk.full = dfixed_const(1000);
Ben Skeggs68adac52010-04-28 11:46:42 +1000121 rdev->pm.igp_ht_link_width.full = dfixed_const(8);
Jerome Glissec93bb852009-07-13 21:04:08 +0200122 DRM_ERROR("No integrated system info for your GPU, using safe default\n");
Jerome Glissec93bb852009-07-13 21:04:08 +0200123 }
124 /* Compute various bandwidth */
125 /* k8_bandwidth = (memory_clk / 2) * 2 * 8 * 0.5 = memory_clk * 4 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000126 tmp.full = dfixed_const(4);
127 rdev->pm.k8_bandwidth.full = dfixed_mul(rdev->pm.igp_system_mclk, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200128 /* ht_bandwidth = ht_clk * 2 * ht_width / 8 * 0.8
129 * = ht_clk * ht_width / 5
130 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000131 tmp.full = dfixed_const(5);
132 rdev->pm.ht_bandwidth.full = dfixed_mul(rdev->pm.igp_ht_link_clk,
Jerome Glissec93bb852009-07-13 21:04:08 +0200133 rdev->pm.igp_ht_link_width);
Ben Skeggs68adac52010-04-28 11:46:42 +1000134 rdev->pm.ht_bandwidth.full = dfixed_div(rdev->pm.ht_bandwidth, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200135 if (tmp.full < rdev->pm.max_bandwidth.full) {
136 /* HT link is a limiting factor */
137 rdev->pm.max_bandwidth.full = tmp.full;
138 }
139 /* sideport_bandwidth = (sideport_clk / 2) * 2 * 2 * 0.7
140 * = (sideport_clk * 14) / 10
141 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000142 tmp.full = dfixed_const(14);
143 rdev->pm.sideport_bandwidth.full = dfixed_mul(rdev->pm.igp_sideport_mclk, tmp);
144 tmp.full = dfixed_const(10);
145 rdev->pm.sideport_bandwidth.full = dfixed_div(rdev->pm.sideport_bandwidth, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200146}
147
Jerome Glissed594e462010-02-17 21:54:29 +0000148void rs690_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200149{
Jerome Glissed594e462010-02-17 21:54:29 +0000150 u64 base;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200151
152 rs400_gart_adjust_size(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153 rdev->mc.vram_is_ddr = true;
Alex Deucher722f2942009-12-03 16:18:19 -0500154 rdev->mc.vram_width = 128;
Dave Airlie7a50f012009-07-21 20:39:30 +1000155 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
156 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jordan Crouse01d73a62010-05-27 13:40:24 -0600157 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
158 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +0000159 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000160 base = RREG32_MC(R_000100_MCCFG_FB_LOCATION);
161 base = G_000100_MC_FB_START(base) << 16;
Alex Deucher06b64762010-01-05 11:27:29 -0500162 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Alex Deucher4c70b2e2010-08-02 19:39:15 -0400163 rs690_pm_info(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +0000164 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -0400165 rdev->mc.gtt_base_align = rdev->mc.gtt_size - 1;
Jerome Glissed594e462010-02-17 21:54:29 +0000166 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -0400167 radeon_update_bandwidth_info(rdev);
Alex Deucher22dd5012009-12-06 19:45:17 -0500168}
169
Jerome Glissec93bb852009-07-13 21:04:08 +0200170void rs690_line_buffer_adjust(struct radeon_device *rdev,
171 struct drm_display_mode *mode1,
172 struct drm_display_mode *mode2)
173{
174 u32 tmp;
175
176 /*
177 * Line Buffer Setup
178 * There is a single line buffer shared by both display controllers.
Jerome Glisse3bc68532009-10-01 09:39:24 +0200179 * R_006520_DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
Jerome Glissec93bb852009-07-13 21:04:08 +0200180 * the display controllers. The paritioning can either be done
181 * manually or via one of four preset allocations specified in bits 1:0:
182 * 0 - line buffer is divided in half and shared between crtc
183 * 1 - D1 gets 3/4 of the line buffer, D2 gets 1/4
184 * 2 - D1 gets the whole buffer
185 * 3 - D1 gets 1/4 of the line buffer, D2 gets 3/4
Jerome Glisse3bc68532009-10-01 09:39:24 +0200186 * Setting bit 2 of R_006520_DC_LB_MEMORY_SPLIT controls switches to manual
Jerome Glissec93bb852009-07-13 21:04:08 +0200187 * allocation mode. In manual allocation mode, D1 always starts at 0,
188 * D1 end/2 is specified in bits 14:4; D2 allocation follows D1.
189 */
Jerome Glisse3bc68532009-10-01 09:39:24 +0200190 tmp = RREG32(R_006520_DC_LB_MEMORY_SPLIT) & C_006520_DC_LB_MEMORY_SPLIT;
191 tmp &= ~C_006520_DC_LB_MEMORY_SPLIT_MODE;
Jerome Glissec93bb852009-07-13 21:04:08 +0200192 /* auto */
193 if (mode1 && mode2) {
194 if (mode1->hdisplay > mode2->hdisplay) {
195 if (mode1->hdisplay > 2560)
Jerome Glisse3bc68532009-10-01 09:39:24 +0200196 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_3Q_D2_1Q;
Jerome Glissec93bb852009-07-13 21:04:08 +0200197 else
Jerome Glisse3bc68532009-10-01 09:39:24 +0200198 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
Jerome Glissec93bb852009-07-13 21:04:08 +0200199 } else if (mode2->hdisplay > mode1->hdisplay) {
200 if (mode2->hdisplay > 2560)
Jerome Glisse3bc68532009-10-01 09:39:24 +0200201 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q;
Jerome Glissec93bb852009-07-13 21:04:08 +0200202 else
Jerome Glisse3bc68532009-10-01 09:39:24 +0200203 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
Jerome Glissec93bb852009-07-13 21:04:08 +0200204 } else
Jerome Glisse3bc68532009-10-01 09:39:24 +0200205 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
Jerome Glissec93bb852009-07-13 21:04:08 +0200206 } else if (mode1) {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200207 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_ONLY;
Jerome Glissec93bb852009-07-13 21:04:08 +0200208 } else if (mode2) {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200209 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q;
Jerome Glissec93bb852009-07-13 21:04:08 +0200210 }
Jerome Glisse3bc68532009-10-01 09:39:24 +0200211 WREG32(R_006520_DC_LB_MEMORY_SPLIT, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200212}
213
214struct rs690_watermark {
215 u32 lb_request_fifo_depth;
216 fixed20_12 num_line_pair;
217 fixed20_12 estimated_width;
218 fixed20_12 worst_case_latency;
219 fixed20_12 consumption_rate;
220 fixed20_12 active_time;
221 fixed20_12 dbpp;
222 fixed20_12 priority_mark_max;
223 fixed20_12 priority_mark;
224 fixed20_12 sclk;
225};
226
227void rs690_crtc_bandwidth_compute(struct radeon_device *rdev,
228 struct radeon_crtc *crtc,
229 struct rs690_watermark *wm)
230{
231 struct drm_display_mode *mode = &crtc->base.mode;
232 fixed20_12 a, b, c;
233 fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
234 fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
Jerome Glissec93bb852009-07-13 21:04:08 +0200235
236 if (!crtc->base.enabled) {
237 /* FIXME: wouldn't it better to set priority mark to maximum */
238 wm->lb_request_fifo_depth = 4;
239 return;
240 }
241
Ben Skeggs68adac52010-04-28 11:46:42 +1000242 if (crtc->vsc.full > dfixed_const(2))
243 wm->num_line_pair.full = dfixed_const(2);
Jerome Glissec93bb852009-07-13 21:04:08 +0200244 else
Ben Skeggs68adac52010-04-28 11:46:42 +1000245 wm->num_line_pair.full = dfixed_const(1);
Jerome Glissec93bb852009-07-13 21:04:08 +0200246
Ben Skeggs68adac52010-04-28 11:46:42 +1000247 b.full = dfixed_const(mode->crtc_hdisplay);
248 c.full = dfixed_const(256);
249 a.full = dfixed_div(b, c);
250 request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair);
251 request_fifo_depth.full = dfixed_ceil(request_fifo_depth);
252 if (a.full < dfixed_const(4)) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200253 wm->lb_request_fifo_depth = 4;
254 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000255 wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth);
Jerome Glissec93bb852009-07-13 21:04:08 +0200256 }
257
258 /* Determine consumption rate
259 * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
260 * vtaps = number of vertical taps,
261 * vsc = vertical scaling ratio, defined as source/destination
262 * hsc = horizontal scaling ration, defined as source/destination
263 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000264 a.full = dfixed_const(mode->clock);
265 b.full = dfixed_const(1000);
266 a.full = dfixed_div(a, b);
267 pclk.full = dfixed_div(b, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200268 if (crtc->rmx_type != RMX_OFF) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000269 b.full = dfixed_const(2);
Jerome Glissec93bb852009-07-13 21:04:08 +0200270 if (crtc->vsc.full > b.full)
271 b.full = crtc->vsc.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000272 b.full = dfixed_mul(b, crtc->hsc);
273 c.full = dfixed_const(2);
274 b.full = dfixed_div(b, c);
275 consumption_time.full = dfixed_div(pclk, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200276 } else {
277 consumption_time.full = pclk.full;
278 }
Ben Skeggs68adac52010-04-28 11:46:42 +1000279 a.full = dfixed_const(1);
280 wm->consumption_rate.full = dfixed_div(a, consumption_time);
Jerome Glissec93bb852009-07-13 21:04:08 +0200281
282
283 /* Determine line time
284 * LineTime = total time for one line of displayhtotal
285 * LineTime = total number of horizontal pixels
286 * pclk = pixel clock period(ns)
287 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000288 a.full = dfixed_const(crtc->base.mode.crtc_htotal);
289 line_time.full = dfixed_mul(a, pclk);
Jerome Glissec93bb852009-07-13 21:04:08 +0200290
291 /* Determine active time
292 * ActiveTime = time of active region of display within one line,
293 * hactive = total number of horizontal active pixels
294 * htotal = total number of horizontal pixels
295 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000296 a.full = dfixed_const(crtc->base.mode.crtc_htotal);
297 b.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
298 wm->active_time.full = dfixed_mul(line_time, b);
299 wm->active_time.full = dfixed_div(wm->active_time, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200300
301 /* Maximun bandwidth is the minimun bandwidth of all component */
302 rdev->pm.max_bandwidth = rdev->pm.core_bandwidth;
Alex Deucher0888e882010-06-12 11:50:13 -0400303 if (rdev->mc.igp_sideport_enabled) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200304 if (rdev->pm.max_bandwidth.full > rdev->pm.sideport_bandwidth.full &&
305 rdev->pm.sideport_bandwidth.full)
306 rdev->pm.max_bandwidth = rdev->pm.sideport_bandwidth;
Ben Skeggs68adac52010-04-28 11:46:42 +1000307 read_delay_latency.full = dfixed_const(370 * 800 * 1000);
308 read_delay_latency.full = dfixed_div(read_delay_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200309 rdev->pm.igp_sideport_mclk);
310 } else {
311 if (rdev->pm.max_bandwidth.full > rdev->pm.k8_bandwidth.full &&
312 rdev->pm.k8_bandwidth.full)
313 rdev->pm.max_bandwidth = rdev->pm.k8_bandwidth;
314 if (rdev->pm.max_bandwidth.full > rdev->pm.ht_bandwidth.full &&
315 rdev->pm.ht_bandwidth.full)
316 rdev->pm.max_bandwidth = rdev->pm.ht_bandwidth;
Ben Skeggs68adac52010-04-28 11:46:42 +1000317 read_delay_latency.full = dfixed_const(5000);
Jerome Glissec93bb852009-07-13 21:04:08 +0200318 }
319
320 /* sclk = system clocks(ns) = 1000 / max_bandwidth / 16 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000321 a.full = dfixed_const(16);
322 rdev->pm.sclk.full = dfixed_mul(rdev->pm.max_bandwidth, a);
323 a.full = dfixed_const(1000);
324 rdev->pm.sclk.full = dfixed_div(a, rdev->pm.sclk);
Jerome Glissec93bb852009-07-13 21:04:08 +0200325 /* Determine chunk time
326 * ChunkTime = the time it takes the DCP to send one chunk of data
327 * to the LB which consists of pipeline delay and inter chunk gap
328 * sclk = system clock(ns)
329 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000330 a.full = dfixed_const(256 * 13);
331 chunk_time.full = dfixed_mul(rdev->pm.sclk, a);
332 a.full = dfixed_const(10);
333 chunk_time.full = dfixed_div(chunk_time, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200334
335 /* Determine the worst case latency
336 * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
337 * WorstCaseLatency = worst case time from urgent to when the MC starts
338 * to return data
339 * READ_DELAY_IDLE_MAX = constant of 1us
340 * ChunkTime = time it takes the DCP to send one chunk of data to the LB
341 * which consists of pipeline delay and inter chunk gap
342 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000343 if (dfixed_trunc(wm->num_line_pair) > 1) {
344 a.full = dfixed_const(3);
345 wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
Jerome Glissec93bb852009-07-13 21:04:08 +0200346 wm->worst_case_latency.full += read_delay_latency.full;
347 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000348 a.full = dfixed_const(2);
349 wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
Jerome Glissec93bb852009-07-13 21:04:08 +0200350 wm->worst_case_latency.full += read_delay_latency.full;
351 }
352
353 /* Determine the tolerable latency
354 * TolerableLatency = Any given request has only 1 line time
355 * for the data to be returned
356 * LBRequestFifoDepth = Number of chunk requests the LB can
357 * put into the request FIFO for a display
358 * LineTime = total time for one line of display
359 * ChunkTime = the time it takes the DCP to send one chunk
360 * of data to the LB which consists of
361 * pipeline delay and inter chunk gap
362 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000363 if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200364 tolerable_latency.full = line_time.full;
365 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000366 tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2);
Jerome Glissec93bb852009-07-13 21:04:08 +0200367 tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000368 tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time);
Jerome Glissec93bb852009-07-13 21:04:08 +0200369 tolerable_latency.full = line_time.full - tolerable_latency.full;
370 }
371 /* We assume worst case 32bits (4 bytes) */
Ben Skeggs68adac52010-04-28 11:46:42 +1000372 wm->dbpp.full = dfixed_const(4 * 8);
Jerome Glissec93bb852009-07-13 21:04:08 +0200373
374 /* Determine the maximum priority mark
375 * width = viewport width in pixels
376 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000377 a.full = dfixed_const(16);
378 wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
379 wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a);
380 wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max);
Jerome Glissec93bb852009-07-13 21:04:08 +0200381
382 /* Determine estimated width */
383 estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000384 estimated_width.full = dfixed_div(estimated_width, consumption_time);
385 if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
386 wm->priority_mark.full = dfixed_const(10);
Jerome Glissec93bb852009-07-13 21:04:08 +0200387 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000388 a.full = dfixed_const(16);
389 wm->priority_mark.full = dfixed_div(estimated_width, a);
390 wm->priority_mark.full = dfixed_ceil(wm->priority_mark);
Jerome Glissec93bb852009-07-13 21:04:08 +0200391 wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
392 }
393}
394
395void rs690_bandwidth_update(struct radeon_device *rdev)
396{
397 struct drm_display_mode *mode0 = NULL;
398 struct drm_display_mode *mode1 = NULL;
399 struct rs690_watermark wm0;
400 struct rs690_watermark wm1;
Alex Deuchere06b14e2010-08-02 12:13:46 -0400401 u32 tmp;
402 u32 d1mode_priority_a_cnt = S_006548_D1MODE_PRIORITY_A_OFF(1);
403 u32 d2mode_priority_a_cnt = S_006548_D1MODE_PRIORITY_A_OFF(1);
Jerome Glissec93bb852009-07-13 21:04:08 +0200404 fixed20_12 priority_mark02, priority_mark12, fill_rate;
405 fixed20_12 a, b;
406
Alex Deucherf46c0122010-03-31 00:33:27 -0400407 radeon_update_display_priority(rdev);
408
Jerome Glissec93bb852009-07-13 21:04:08 +0200409 if (rdev->mode_info.crtcs[0]->base.enabled)
410 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
411 if (rdev->mode_info.crtcs[1]->base.enabled)
412 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
413 /*
414 * Set display0/1 priority up in the memory controller for
415 * modes if the user specifies HIGH for displaypriority
416 * option.
417 */
Alex Deucherf46c0122010-03-31 00:33:27 -0400418 if ((rdev->disp_priority == 2) &&
419 ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740))) {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200420 tmp = RREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER);
421 tmp &= C_000104_MC_DISP0R_INIT_LAT;
422 tmp &= C_000104_MC_DISP1R_INIT_LAT;
Jerome Glissec93bb852009-07-13 21:04:08 +0200423 if (mode0)
Jerome Glisse3bc68532009-10-01 09:39:24 +0200424 tmp |= S_000104_MC_DISP0R_INIT_LAT(1);
425 if (mode1)
426 tmp |= S_000104_MC_DISP1R_INIT_LAT(1);
427 WREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200428 }
429 rs690_line_buffer_adjust(rdev, mode0, mode1);
430
431 if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740))
Jerome Glisse3bc68532009-10-01 09:39:24 +0200432 WREG32(R_006C9C_DCP_CONTROL, 0);
Jerome Glissec93bb852009-07-13 21:04:08 +0200433 if ((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
Jerome Glisse3bc68532009-10-01 09:39:24 +0200434 WREG32(R_006C9C_DCP_CONTROL, 2);
Jerome Glissec93bb852009-07-13 21:04:08 +0200435
436 rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0);
437 rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1);
438
439 tmp = (wm0.lb_request_fifo_depth - 1);
440 tmp |= (wm1.lb_request_fifo_depth - 1) << 16;
Jerome Glisse3bc68532009-10-01 09:39:24 +0200441 WREG32(R_006D58_LB_MAX_REQ_OUTSTANDING, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200442
443 if (mode0 && mode1) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000444 if (dfixed_trunc(wm0.dbpp) > 64)
445 a.full = dfixed_mul(wm0.dbpp, wm0.num_line_pair);
Jerome Glissec93bb852009-07-13 21:04:08 +0200446 else
447 a.full = wm0.num_line_pair.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000448 if (dfixed_trunc(wm1.dbpp) > 64)
449 b.full = dfixed_mul(wm1.dbpp, wm1.num_line_pair);
Jerome Glissec93bb852009-07-13 21:04:08 +0200450 else
451 b.full = wm1.num_line_pair.full;
452 a.full += b.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000453 fill_rate.full = dfixed_div(wm0.sclk, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200454 if (wm0.consumption_rate.full > fill_rate.full) {
455 b.full = wm0.consumption_rate.full - fill_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000456 b.full = dfixed_mul(b, wm0.active_time);
457 a.full = dfixed_mul(wm0.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200458 wm0.consumption_rate);
459 a.full = a.full + b.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000460 b.full = dfixed_const(16 * 1000);
461 priority_mark02.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200462 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000463 a.full = dfixed_mul(wm0.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200464 wm0.consumption_rate);
Ben Skeggs68adac52010-04-28 11:46:42 +1000465 b.full = dfixed_const(16 * 1000);
466 priority_mark02.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200467 }
468 if (wm1.consumption_rate.full > fill_rate.full) {
469 b.full = wm1.consumption_rate.full - fill_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000470 b.full = dfixed_mul(b, wm1.active_time);
471 a.full = dfixed_mul(wm1.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200472 wm1.consumption_rate);
473 a.full = a.full + b.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000474 b.full = dfixed_const(16 * 1000);
475 priority_mark12.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200476 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000477 a.full = dfixed_mul(wm1.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200478 wm1.consumption_rate);
Ben Skeggs68adac52010-04-28 11:46:42 +1000479 b.full = dfixed_const(16 * 1000);
480 priority_mark12.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200481 }
482 if (wm0.priority_mark.full > priority_mark02.full)
483 priority_mark02.full = wm0.priority_mark.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000484 if (dfixed_trunc(priority_mark02) < 0)
Jerome Glissec93bb852009-07-13 21:04:08 +0200485 priority_mark02.full = 0;
486 if (wm0.priority_mark_max.full > priority_mark02.full)
487 priority_mark02.full = wm0.priority_mark_max.full;
488 if (wm1.priority_mark.full > priority_mark12.full)
489 priority_mark12.full = wm1.priority_mark.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000490 if (dfixed_trunc(priority_mark12) < 0)
Jerome Glissec93bb852009-07-13 21:04:08 +0200491 priority_mark12.full = 0;
492 if (wm1.priority_mark_max.full > priority_mark12.full)
493 priority_mark12.full = wm1.priority_mark_max.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000494 d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
495 d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
Alex Deucherf46c0122010-03-31 00:33:27 -0400496 if (rdev->disp_priority == 2) {
497 d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
498 d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
499 }
Jerome Glissec93bb852009-07-13 21:04:08 +0200500 } else if (mode0) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000501 if (dfixed_trunc(wm0.dbpp) > 64)
502 a.full = dfixed_mul(wm0.dbpp, wm0.num_line_pair);
Jerome Glissec93bb852009-07-13 21:04:08 +0200503 else
504 a.full = wm0.num_line_pair.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000505 fill_rate.full = dfixed_div(wm0.sclk, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200506 if (wm0.consumption_rate.full > fill_rate.full) {
507 b.full = wm0.consumption_rate.full - fill_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000508 b.full = dfixed_mul(b, wm0.active_time);
509 a.full = dfixed_mul(wm0.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200510 wm0.consumption_rate);
511 a.full = a.full + b.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000512 b.full = dfixed_const(16 * 1000);
513 priority_mark02.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200514 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000515 a.full = dfixed_mul(wm0.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200516 wm0.consumption_rate);
Ben Skeggs68adac52010-04-28 11:46:42 +1000517 b.full = dfixed_const(16 * 1000);
518 priority_mark02.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200519 }
520 if (wm0.priority_mark.full > priority_mark02.full)
521 priority_mark02.full = wm0.priority_mark.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000522 if (dfixed_trunc(priority_mark02) < 0)
Jerome Glissec93bb852009-07-13 21:04:08 +0200523 priority_mark02.full = 0;
524 if (wm0.priority_mark_max.full > priority_mark02.full)
525 priority_mark02.full = wm0.priority_mark_max.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000526 d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
Alex Deucherf46c0122010-03-31 00:33:27 -0400527 if (rdev->disp_priority == 2)
528 d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
Alex Deuchere06b14e2010-08-02 12:13:46 -0400529 } else if (mode1) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000530 if (dfixed_trunc(wm1.dbpp) > 64)
531 a.full = dfixed_mul(wm1.dbpp, wm1.num_line_pair);
Jerome Glissec93bb852009-07-13 21:04:08 +0200532 else
533 a.full = wm1.num_line_pair.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000534 fill_rate.full = dfixed_div(wm1.sclk, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200535 if (wm1.consumption_rate.full > fill_rate.full) {
536 b.full = wm1.consumption_rate.full - fill_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000537 b.full = dfixed_mul(b, wm1.active_time);
538 a.full = dfixed_mul(wm1.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200539 wm1.consumption_rate);
540 a.full = a.full + b.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000541 b.full = dfixed_const(16 * 1000);
542 priority_mark12.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200543 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000544 a.full = dfixed_mul(wm1.worst_case_latency,
Jerome Glissec93bb852009-07-13 21:04:08 +0200545 wm1.consumption_rate);
Ben Skeggs68adac52010-04-28 11:46:42 +1000546 b.full = dfixed_const(16 * 1000);
547 priority_mark12.full = dfixed_div(a, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200548 }
549 if (wm1.priority_mark.full > priority_mark12.full)
550 priority_mark12.full = wm1.priority_mark.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000551 if (dfixed_trunc(priority_mark12) < 0)
Jerome Glissec93bb852009-07-13 21:04:08 +0200552 priority_mark12.full = 0;
553 if (wm1.priority_mark_max.full > priority_mark12.full)
554 priority_mark12.full = wm1.priority_mark_max.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000555 d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
Alex Deucherf46c0122010-03-31 00:33:27 -0400556 if (rdev->disp_priority == 2)
557 d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
Jerome Glissec93bb852009-07-13 21:04:08 +0200558 }
Alex Deuchere06b14e2010-08-02 12:13:46 -0400559
560 WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
561 WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
562 WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
563 WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
Jerome Glissec93bb852009-07-13 21:04:08 +0200564}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200565
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200566uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg)
567{
568 uint32_t r;
569
Jerome Glisse3bc68532009-10-01 09:39:24 +0200570 WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg));
571 r = RREG32(R_00007C_MC_DATA);
572 WREG32(R_000078_MC_INDEX, ~C_000078_MC_IND_ADDR);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200573 return r;
574}
575
576void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
577{
Jerome Glisse3bc68532009-10-01 09:39:24 +0200578 WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg) |
579 S_000078_MC_IND_WR_EN(1));
580 WREG32(R_00007C_MC_DATA, v);
581 WREG32(R_000078_MC_INDEX, 0x7F);
582}
583
584void rs690_mc_program(struct radeon_device *rdev)
585{
586 struct rv515_mc_save save;
587
588 /* Stops all mc clients */
589 rv515_mc_stop(rdev, &save);
590
591 /* Wait for mc idle */
592 if (rs690_mc_wait_for_idle(rdev))
593 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
594 /* Program MC, should be a 32bits limited address space */
595 WREG32_MC(R_000100_MCCFG_FB_LOCATION,
596 S_000100_MC_FB_START(rdev->mc.vram_start >> 16) |
597 S_000100_MC_FB_TOP(rdev->mc.vram_end >> 16));
598 WREG32(R_000134_HDP_FB_LOCATION,
599 S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
600
601 rv515_mc_resume(rdev, &save);
602}
603
604static int rs690_startup(struct radeon_device *rdev)
605{
606 int r;
607
608 rs690_mc_program(rdev);
609 /* Resume clock */
610 rv515_clock_startup(rdev);
611 /* Initialize GPU configuration (# pipes, ...) */
612 rs690_gpu_init(rdev);
613 /* Initialize GART (initialize after TTM so we can allocate
614 * memory through TTM but finalize after TTM) */
615 r = rs400_gart_enable(rdev);
616 if (r)
617 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -0400618
619 /* allocate wb buffer */
620 r = radeon_wb_init(rdev);
621 if (r)
622 return r;
623
Jerome Glisse3bc68532009-10-01 09:39:24 +0200624 /* Enable IRQ */
Jerome Glisseac447df2009-09-30 22:18:43 +0200625 rs600_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +0100626 rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200627 /* 1M ring buffer */
628 r = r100_cp_init(rdev, 1024 * 1024);
629 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +0100630 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200631 return r;
632 }
Jerome Glisse3bc68532009-10-01 09:39:24 +0200633 r = r100_ib_init(rdev);
634 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +0100635 dev_err(rdev->dev, "failed initializing IB (%d).\n", r);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200636 return r;
637 }
Rafał Miłeckife50ac72010-06-19 12:24:57 +0200638
639 r = r600_audio_init(rdev);
640 if (r) {
641 dev_err(rdev->dev, "failed initializing audio\n");
642 return r;
643 }
644
Jerome Glisse3bc68532009-10-01 09:39:24 +0200645 return 0;
646}
647
648int rs690_resume(struct radeon_device *rdev)
649{
650 /* Make sur GART are not working */
651 rs400_gart_disable(rdev);
652 /* Resume clock before doing reset */
653 rv515_clock_startup(rdev);
654 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +0000655 if (radeon_asic_reset(rdev)) {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200656 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
657 RREG32(R_000E40_RBBM_STATUS),
658 RREG32(R_0007C0_CP_STAT));
659 }
660 /* post */
661 atom_asic_init(rdev->mode_info.atom_context);
662 /* Resume clock after posting */
663 rv515_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +1000664 /* Initialize surface registers */
665 radeon_surface_init(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200666 return rs690_startup(rdev);
667}
668
669int rs690_suspend(struct radeon_device *rdev)
670{
Rafał Miłeckife50ac72010-06-19 12:24:57 +0200671 r600_audio_fini(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200672 r100_cp_disable(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -0400673 radeon_wb_disable(rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +0200674 rs600_irq_disable(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200675 rs400_gart_disable(rdev);
676 return 0;
677}
678
679void rs690_fini(struct radeon_device *rdev)
680{
Rafał Miłeckife50ac72010-06-19 12:24:57 +0200681 r600_audio_fini(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200682 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -0400683 radeon_wb_fini(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200684 r100_ib_fini(rdev);
685 radeon_gem_fini(rdev);
686 rs400_gart_fini(rdev);
687 radeon_irq_kms_fini(rdev);
688 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +0100689 radeon_bo_fini(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200690 radeon_atombios_fini(rdev);
691 kfree(rdev->bios);
692 rdev->bios = NULL;
693}
694
695int rs690_init(struct radeon_device *rdev)
696{
697 int r;
698
Jerome Glisse3bc68532009-10-01 09:39:24 +0200699 /* Disable VGA */
700 rv515_vga_render_disable(rdev);
701 /* Initialize scratch registers */
702 radeon_scratch_init(rdev);
703 /* Initialize surface registers */
704 radeon_surface_init(rdev);
Dave Airlie4c712e62010-07-15 12:13:50 +1000705 /* restore some register to sane defaults */
706 r100_restore_sanity(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200707 /* TODO: disable VGA need to use VGA request */
708 /* BIOS*/
709 if (!radeon_get_bios(rdev)) {
710 if (ASIC_IS_AVIVO(rdev))
711 return -EINVAL;
712 }
713 if (rdev->is_atom_bios) {
714 r = radeon_atombios_init(rdev);
715 if (r)
716 return r;
717 } else {
718 dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
719 return -EINVAL;
720 }
721 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +0000722 if (radeon_asic_reset(rdev)) {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200723 dev_warn(rdev->dev,
724 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
725 RREG32(R_000E40_RBBM_STATUS),
726 RREG32(R_0007C0_CP_STAT));
727 }
728 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +1000729 if (radeon_boot_test_post_card(rdev) == false)
730 return -EINVAL;
731
Jerome Glisse3bc68532009-10-01 09:39:24 +0200732 /* Initialize clocks */
733 radeon_get_clock_info(rdev->ddev);
Jerome Glissed594e462010-02-17 21:54:29 +0000734 /* initialize memory controller */
735 rs690_mc_init(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200736 rv515_debugfs(rdev);
737 /* Fence driver */
Alex Deucher74652802011-08-25 13:39:48 -0400738 r = radeon_fence_driver_init(rdev, 1);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200739 if (r)
740 return r;
741 r = radeon_irq_kms_init(rdev);
742 if (r)
743 return r;
744 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +0100745 r = radeon_bo_init(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200746 if (r)
747 return r;
748 r = rs400_gart_init(rdev);
749 if (r)
750 return r;
751 rs600_set_safe_registers(rdev);
752 rdev->accel_working = true;
753 r = rs690_startup(rdev);
754 if (r) {
755 /* Somethings want wront with the accel init stop accel */
756 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glisse3bc68532009-10-01 09:39:24 +0200757 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -0400758 radeon_wb_fini(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200759 r100_ib_fini(rdev);
760 rs400_gart_fini(rdev);
761 radeon_irq_kms_fini(rdev);
762 rdev->accel_working = false;
763 }
764 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200765}