blob: 73910daec3177295ef59e7fbef46e972514238ae [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
Joe Perches574e2af2013-08-01 16:17:48 -070036#include <linux/if_ether.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070037#include <linux/pci.h>
38#include <linux/completion.h>
39#include <linux/radix-tree.h>
Amir Vadaid9236c32012-07-18 22:33:51 +000040#include <linux/cpu_rmap.h>
Amir Vadai48ea5262014-08-25 16:06:53 +030041#include <linux/crash_dump.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070042
Arun Sharma600634972011-07-26 16:09:06 -070043#include <linux/atomic.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070044
Amir Vadaiec693d42013-04-23 06:06:49 +000045#include <linux/clocksource.h>
46
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +000047#define MAX_MSIX_P_PORT 17
48#define MAX_MSIX 64
49#define MSIX_LEGACY_SZ 4
50#define MIN_MSIX_P_PORT 5
51
Eugenia Emantayev523ece82014-07-08 11:25:19 +030052#define MLX4_NUM_UP 8
53#define MLX4_NUM_TC 8
54#define MLX4_MAX_100M_UNITS_VAL 255 /*
55 * work around: can't set values
56 * greater then this value when
57 * using 100 Mbps units.
58 */
59#define MLX4_RATELIMIT_100M_UNITS 3 /* 100 Mbps */
60#define MLX4_RATELIMIT_1G_UNITS 4 /* 1 Gbps */
61#define MLX4_RATELIMIT_DEFAULT 0x00ff
62
Jack Morgenstein6ee51a42014-03-12 12:00:37 +020063#define MLX4_ROCE_MAX_GIDS 128
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +020064#define MLX4_ROCE_PF_GIDS 16
Jack Morgenstein6ee51a42014-03-12 12:00:37 +020065
Roland Dreier225c7b12007-05-08 18:00:38 -070066enum {
67 MLX4_FLAG_MSI_X = 1 << 0,
Roland Dreier5ae2a7a2007-06-18 08:15:02 -070068 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
Jack Morgenstein623ed842011-12-13 04:10:33 +000069 MLX4_FLAG_MASTER = 1 << 2,
70 MLX4_FLAG_SLAVE = 1 << 3,
71 MLX4_FLAG_SRIOV = 1 << 4,
Jack Morgensteinacddd5d2013-11-03 10:03:18 +020072 MLX4_FLAG_OLD_REG_MAC = 1 << 6,
Roland Dreier225c7b12007-05-08 18:00:38 -070073};
74
75enum {
Jack Morgensteinefcd2352012-08-03 08:40:52 +000076 MLX4_PORT_CAP_IS_SM = 1 << 1,
77 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
78};
79
80enum {
Jack Morgensteinfc065732012-08-03 08:40:42 +000081 MLX4_MAX_PORTS = 2,
82 MLX4_MAX_PORT_PKEYS = 128
Roland Dreier225c7b12007-05-08 18:00:38 -070083};
84
Jack Morgenstein396f2fe2012-06-19 11:21:42 +030085/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
86 * These qkeys must not be allowed for general use. This is a 64k range,
87 * and to test for violation, we use the mask (protect against future chg).
88 */
89#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
90#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
91
Roland Dreier225c7b12007-05-08 18:00:38 -070092enum {
Jack Morgensteincd9281d2007-09-18 09:14:18 +020093 MLX4_BOARD_ID_LEN = 64
94};
95
96enum {
Jack Morgenstein623ed842011-12-13 04:10:33 +000097 MLX4_MAX_NUM_PF = 16,
98 MLX4_MAX_NUM_VF = 64,
Matan Barak1ab95d372014-03-19 18:11:50 +020099 MLX4_MAX_NUM_VF_P_PORT = 64,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000100 MLX4_MFUNC_MAX = 80,
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000101 MLX4_MAX_EQ_NUM = 1024,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000102 MLX4_MFUNC_EQ_NUM = 4,
103 MLX4_MFUNC_MAX_EQES = 8,
104 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
105};
106
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000107/* Driver supports 3 diffrent device methods to manage traffic steering:
108 * -device managed - High level API for ib and eth flow steering. FW is
109 * managing flow steering tables.
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000110 * - B0 steering mode - Common low level API for ib and (if supported) eth.
111 * - A0 steering mode - Limited low level API for eth. In case of IB,
112 * B0 mode is in use.
113 */
114enum {
115 MLX4_STEERING_MODE_A0,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000116 MLX4_STEERING_MODE_B0,
117 MLX4_STEERING_MODE_DEVICE_MANAGED
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000118};
119
120static inline const char *mlx4_steering_mode_str(int steering_mode)
121{
122 switch (steering_mode) {
123 case MLX4_STEERING_MODE_A0:
124 return "A0 steering";
125
126 case MLX4_STEERING_MODE_B0:
127 return "B0 steering";
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000128
129 case MLX4_STEERING_MODE_DEVICE_MANAGED:
130 return "Device managed flow steering";
131
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000132 default:
133 return "Unrecognize steering mode";
134 }
135}
136
Jack Morgenstein623ed842011-12-13 04:10:33 +0000137enum {
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200138 MLX4_TUNNEL_OFFLOAD_MODE_NONE,
139 MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
140};
141
142enum {
Or Gerlitz52eafc62011-06-15 14:41:42 +0000143 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
144 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
145 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
Sean Hefty012a8ff2011-06-02 09:01:33 -0700146 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
Or Gerlitz52eafc62011-06-15 14:41:42 +0000147 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
148 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
149 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
150 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
151 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
152 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
153 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
154 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
155 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
156 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
157 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
158 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
Or Gerlitzccf86322011-07-07 19:19:29 +0000159 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
160 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
Yevgeny Petrilinf3a9d1f2011-10-18 01:50:42 +0000161 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
Oren Duer559a9f12011-11-26 19:55:15 +0000162 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
163 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
Or Gerlitzccf86322011-07-07 19:19:29 +0000164 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
165 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000166 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000167 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
Or Gerlitz540b3a32013-04-07 03:44:07 +0000168 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300169 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
170 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
Or Gerlitz08ff3232012-10-21 14:59:24 +0000171 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
172 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
Roland Dreier225c7b12007-05-08 18:00:38 -0700173};
174
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300175enum {
176 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
177 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000178 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
Matan Barak955154f2013-01-30 23:07:10 +0000179 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
Or Gerlitz5930e8d2013-10-15 16:55:22 +0200180 MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
Rony Efraim3f7fb022013-04-25 05:22:28 +0000181 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
Rony Efraime6b6a232013-04-25 05:22:29 +0000182 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
Jack Morgensteinb01978c2013-06-27 19:05:21 +0300183 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
Matan Barak4de65802013-11-07 15:25:14 +0200184 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
Linus Torvalds4ba99202014-01-25 11:17:34 -0800185 MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
186 MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
Jack Morgenstein114840c2014-06-01 11:53:50 +0300187 MLX4_DEV_CAP_FLAG2_MAD_DEMUX = 1LL << 11,
Ido Shamay77507aa2014-09-18 11:50:59 +0300188 MLX4_DEV_CAP_FLAG2_CQE_STRIDE = 1LL << 12,
189 MLX4_DEV_CAP_FLAG2_EQE_STRIDE = 1LL << 13
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300190};
191
Or Gerlitz08ff3232012-10-21 14:59:24 +0000192enum {
193 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
Ido Shamay77507aa2014-09-18 11:50:59 +0300194 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1,
195 MLX4_DEV_CAP_CQE_STRIDE_ENABLED = 1LL << 2,
196 MLX4_DEV_CAP_EQE_STRIDE_ENABLED = 1LL << 3
Or Gerlitz08ff3232012-10-21 14:59:24 +0000197};
198
199enum {
Ido Shamay77507aa2014-09-18 11:50:59 +0300200 MLX4_USER_DEV_CAP_LARGE_CQE = 1L << 0
Or Gerlitz08ff3232012-10-21 14:59:24 +0000201};
202
203enum {
Ido Shamay77507aa2014-09-18 11:50:59 +0300204 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0,
205 MLX4_FUNC_CAP_EQE_CQE_STRIDE = 1L << 1
Or Gerlitz08ff3232012-10-21 14:59:24 +0000206};
207
208
Marcel Apfelbaum97285b72011-10-24 11:02:34 +0200209#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
210
211enum {
Shani Michaeli804d6a82013-02-06 16:19:14 +0000212 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
Roland Dreier95d04f02008-07-23 08:12:26 -0700213 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
214 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
215 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
216 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
217 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
Matan Barak09e05c32014-09-10 16:41:56 +0300218 MLX4_BMME_FLAG_VSD_INIT2RTR = 1 << 28,
Roland Dreier95d04f02008-07-23 08:12:26 -0700219};
220
Roland Dreier225c7b12007-05-08 18:00:38 -0700221enum mlx4_event {
222 MLX4_EVENT_TYPE_COMP = 0x00,
223 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
224 MLX4_EVENT_TYPE_COMM_EST = 0x02,
225 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
226 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
227 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
228 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
229 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
230 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
231 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
232 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
233 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
234 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
235 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
236 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
237 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
238 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000239 MLX4_EVENT_TYPE_CMD = 0x0a,
240 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
241 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +0300242 MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
Jack Morgenstein5984be92012-03-06 15:50:49 +0200243 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000244 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300245 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
Jack Morgenstein623ed842011-12-13 04:10:33 +0000246 MLX4_EVENT_TYPE_NONE = 0xff,
Roland Dreier225c7b12007-05-08 18:00:38 -0700247};
248
249enum {
250 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
251 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
252};
253
254enum {
Jack Morgenstein5984be92012-03-06 15:50:49 +0200255 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
256};
257
Jack Morgenstein993c4012012-08-03 08:40:48 +0000258enum slave_port_state {
259 SLAVE_PORT_DOWN = 0,
260 SLAVE_PENDING_UP,
261 SLAVE_PORT_UP,
262};
263
264enum slave_port_gen_event {
265 SLAVE_PORT_GEN_EVENT_DOWN = 0,
266 SLAVE_PORT_GEN_EVENT_UP,
267 SLAVE_PORT_GEN_EVENT_NONE,
268};
269
270enum slave_port_state_event {
271 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
272 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
273 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
274 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
275};
276
Jack Morgenstein5984be92012-03-06 15:50:49 +0200277enum {
Roland Dreier225c7b12007-05-08 18:00:38 -0700278 MLX4_PERM_LOCAL_READ = 1 << 10,
279 MLX4_PERM_LOCAL_WRITE = 1 << 11,
280 MLX4_PERM_REMOTE_READ = 1 << 12,
281 MLX4_PERM_REMOTE_WRITE = 1 << 13,
Shani Michaeli804d6a82013-02-06 16:19:14 +0000282 MLX4_PERM_ATOMIC = 1 << 14,
283 MLX4_PERM_BIND_MW = 1 << 15,
Matan Barake6306642014-07-31 11:01:29 +0300284 MLX4_PERM_MASK = 0xFC00
Roland Dreier225c7b12007-05-08 18:00:38 -0700285};
286
287enum {
288 MLX4_OPCODE_NOP = 0x00,
289 MLX4_OPCODE_SEND_INVAL = 0x01,
290 MLX4_OPCODE_RDMA_WRITE = 0x08,
291 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
292 MLX4_OPCODE_SEND = 0x0a,
293 MLX4_OPCODE_SEND_IMM = 0x0b,
294 MLX4_OPCODE_LSO = 0x0e,
295 MLX4_OPCODE_RDMA_READ = 0x10,
296 MLX4_OPCODE_ATOMIC_CS = 0x11,
297 MLX4_OPCODE_ATOMIC_FA = 0x12,
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +0300298 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
299 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
Roland Dreier225c7b12007-05-08 18:00:38 -0700300 MLX4_OPCODE_BIND_MW = 0x18,
301 MLX4_OPCODE_FMR = 0x19,
302 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
303 MLX4_OPCODE_CONFIG_CMD = 0x1f,
304
305 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
306 MLX4_RECV_OPCODE_SEND = 0x01,
307 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
308 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
309
310 MLX4_CQE_OPCODE_ERROR = 0x1e,
311 MLX4_CQE_OPCODE_RESIZE = 0x16,
312};
313
314enum {
315 MLX4_STAT_RATE_OFFSET = 5
316};
317
Aleksey Seninda995a82010-12-02 11:44:49 +0000318enum mlx4_protocol {
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000319 MLX4_PROT_IB_IPV6 = 0,
320 MLX4_PROT_ETH,
321 MLX4_PROT_IB_IPV4,
322 MLX4_PROT_FCOE
Aleksey Seninda995a82010-12-02 11:44:49 +0000323};
324
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -0700325enum {
326 MLX4_MTT_FLAG_PRESENT = 1
327};
328
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700329enum mlx4_qp_region {
330 MLX4_QP_REGION_FW = 0,
331 MLX4_QP_REGION_ETH_ADDR,
332 MLX4_QP_REGION_FC_ADDR,
333 MLX4_QP_REGION_FC_EXCH,
334 MLX4_NUM_QP_REGION
335};
336
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700337enum mlx4_port_type {
Jack Morgenstein623ed842011-12-13 04:10:33 +0000338 MLX4_PORT_TYPE_NONE = 0,
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700339 MLX4_PORT_TYPE_IB = 1,
340 MLX4_PORT_TYPE_ETH = 2,
341 MLX4_PORT_TYPE_AUTO = 3
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700342};
343
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -0700344enum mlx4_special_vlan_idx {
345 MLX4_NO_VLAN_IDX = 0,
346 MLX4_VLAN_MISS_IDX,
347 MLX4_VLAN_REGULAR
348};
349
Yevgeny Petrilin03455842011-03-22 22:38:17 +0000350enum mlx4_steer_type {
351 MLX4_MC_STEER = 0,
352 MLX4_UC_STEER,
353 MLX4_NUM_STEERS
354};
355
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700356enum {
357 MLX4_NUM_FEXCH = 64 * 1024,
358};
359
Eli Cohen5a0fd092010-10-07 16:24:16 +0200360enum {
361 MLX4_MAX_FAST_REG_PAGES = 511,
362};
363
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300364enum {
365 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
366 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
367 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
368};
369
370/* Port mgmt change event handling */
371enum {
372 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
373 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
374 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
375 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
376 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
377};
378
379#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
380 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
381
Saeed Mahameed32a173c2014-10-27 11:37:35 +0200382enum mlx4_module_id {
383 MLX4_MODULE_ID_SFP = 0x3,
384 MLX4_MODULE_ID_QSFP = 0xC,
385 MLX4_MODULE_ID_QSFP_PLUS = 0xD,
386 MLX4_MODULE_ID_QSFP28 = 0x11,
387};
388
Jack Morgensteinea54b102008-01-28 10:40:59 +0200389static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
390{
391 return (major << 32) | (minor << 16) | subminor;
392}
393
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000394struct mlx4_phys_caps {
Jack Morgenstein66349612012-06-19 11:21:44 +0300395 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
396 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000397 u32 num_phys_eqs;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000398 u32 base_sqpn;
399 u32 base_proxy_sqpn;
400 u32 base_tunnel_sqpn;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000401};
402
Roland Dreier225c7b12007-05-08 18:00:38 -0700403struct mlx4_caps {
404 u64 fw_ver;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000405 u32 function;
Roland Dreier225c7b12007-05-08 18:00:38 -0700406 int num_ports;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700407 int vl_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700408 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
Jack Morgenstein9a5aa622008-11-28 21:29:46 -0800409 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
Yevgeny Petrilinb79acb42008-10-22 10:56:48 -0700410 u64 def_mac[MLX4_MAX_PORTS + 1];
411 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700412 int gid_table_len[MLX4_MAX_PORTS + 1];
413 int pkey_table_len[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin76995172010-08-24 03:46:23 +0000414 int trans_type[MLX4_MAX_PORTS + 1];
415 int vendor_oui[MLX4_MAX_PORTS + 1];
416 int wavelength[MLX4_MAX_PORTS + 1];
417 u64 trans_code[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700418 int local_ca_ack_delay;
419 int num_uars;
Jack Morgensteinf5311ac2011-12-13 04:12:13 +0000420 u32 uar_page_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700421 int bf_reg_size;
422 int bf_regs_per_page;
423 int max_sq_sg;
424 int max_rq_sg;
425 int num_qps;
426 int max_wqes;
427 int max_sq_desc_sz;
428 int max_rq_desc_sz;
429 int max_qp_init_rdma;
430 int max_qp_dest_rdma;
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300431 u32 *qp0_qkey;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000432 u32 *qp0_proxy;
433 u32 *qp1_proxy;
434 u32 *qp0_tunnel;
435 u32 *qp1_tunnel;
Roland Dreier225c7b12007-05-08 18:00:38 -0700436 int num_srqs;
437 int max_srq_wqes;
438 int max_srq_sge;
439 int reserved_srqs;
440 int num_cqs;
441 int max_cqes;
442 int reserved_cqs;
443 int num_eqs;
444 int reserved_eqs;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800445 int num_comp_vectors;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +0000446 int comp_pool;
Roland Dreier225c7b12007-05-08 18:00:38 -0700447 int num_mpts;
Eli Cohena5bbe892012-02-09 18:10:06 +0200448 int max_fmr_maps;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000449 int num_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700450 int fmr_reserved_mtts;
451 int reserved_mtts;
452 int reserved_mrws;
453 int reserved_uars;
454 int num_mgms;
455 int num_amgms;
456 int reserved_mcgs;
457 int num_qp_per_mgm;
Hadar Hen Zionc96d97f2012-07-05 04:03:44 +0000458 int steering_mode;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000459 int fs_log_max_ucast_qp_range_size;
Roland Dreier225c7b12007-05-08 18:00:38 -0700460 int num_pds;
461 int reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700462 int max_xrcds;
463 int reserved_xrcds;
Roland Dreier225c7b12007-05-08 18:00:38 -0700464 int mtt_entry_sz;
Dotan Barak149983af2007-06-26 15:55:28 +0300465 u32 max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700466 u32 page_size_cap;
Or Gerlitz52eafc62011-06-15 14:41:42 +0000467 u64 flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300468 u64 flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700469 u32 bmme_flags;
470 u32 reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700471 u16 stat_rate_support;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700472 u8 port_width_cap[MLX4_MAX_PORTS + 1];
Eli Cohenb832be12008-04-16 21:09:27 -0700473 int max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300474 int max_rss_tbl_sz;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700475 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
476 int reserved_qps;
477 int reserved_qps_base[MLX4_NUM_QP_REGION];
478 int log_num_macs;
479 int log_num_vlans;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700480 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
481 u8 supported_type[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000482 u8 suggested_type[MLX4_MAX_PORTS + 1];
483 u8 default_sense[MLX4_MAX_PORTS + 1];
Jack Morgenstein65dab252011-12-13 04:10:41 +0000484 u32 port_mask[MLX4_MAX_PORTS + 1];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700485 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000486 u32 max_counters;
Or Gerlitz096335b2012-01-11 19:02:17 +0200487 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
Jack Morgenstein1ffeb2e2012-08-03 08:40:40 +0000488 u16 sqp_demux;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000489 u32 eqe_size;
490 u32 cqe_size;
491 u8 eqe_factor;
492 u32 userspace_caps; /* userspace must be aware of these */
493 u32 function_caps; /* VFs must be aware of these */
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000494 u16 hca_core_clock;
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200495 u64 phys_port_id[MLX4_MAX_PORTS + 1];
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200496 int tunnel_offload_mode;
Roland Dreier225c7b12007-05-08 18:00:38 -0700497};
498
499struct mlx4_buf_list {
500 void *buf;
501 dma_addr_t map;
502};
503
504struct mlx4_buf {
Roland Dreierb57aacf2008-02-06 21:17:59 -0800505 struct mlx4_buf_list direct;
506 struct mlx4_buf_list *page_list;
Roland Dreier225c7b12007-05-08 18:00:38 -0700507 int nbufs;
508 int npages;
509 int page_shift;
510};
511
512struct mlx4_mtt {
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000513 u32 offset;
Roland Dreier225c7b12007-05-08 18:00:38 -0700514 int order;
515 int page_shift;
516};
517
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700518enum {
519 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
520};
521
522struct mlx4_db_pgdir {
523 struct list_head list;
524 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
525 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
526 unsigned long *bits[2];
527 __be32 *db_page;
528 dma_addr_t db_dma;
529};
530
531struct mlx4_ib_user_db_page;
532
533struct mlx4_db {
534 __be32 *db;
535 union {
536 struct mlx4_db_pgdir *pgdir;
537 struct mlx4_ib_user_db_page *user_page;
538 } u;
539 dma_addr_t dma;
540 int index;
541 int order;
542};
543
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700544struct mlx4_hwq_resources {
545 struct mlx4_db db;
546 struct mlx4_mtt mtt;
547 struct mlx4_buf buf;
548};
549
Roland Dreier225c7b12007-05-08 18:00:38 -0700550struct mlx4_mr {
551 struct mlx4_mtt mtt;
552 u64 iova;
553 u64 size;
554 u32 key;
555 u32 pd;
556 u32 access;
557 int enabled;
558};
559
Shani Michaeli804d6a82013-02-06 16:19:14 +0000560enum mlx4_mw_type {
561 MLX4_MW_TYPE_1 = 1,
562 MLX4_MW_TYPE_2 = 2,
563};
564
565struct mlx4_mw {
566 u32 key;
567 u32 pd;
568 enum mlx4_mw_type type;
569 int enabled;
570};
571
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +0300572struct mlx4_fmr {
573 struct mlx4_mr mr;
574 struct mlx4_mpt_entry *mpt;
575 __be64 *mtts;
576 dma_addr_t dma_handle;
577 int max_pages;
578 int max_maps;
579 int maps;
580 u8 page_shift;
581};
582
Roland Dreier225c7b12007-05-08 18:00:38 -0700583struct mlx4_uar {
584 unsigned long pfn;
585 int index;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000586 struct list_head bf_list;
587 unsigned free_bf_bmap;
588 void __iomem *map;
589 void __iomem *bf_map;
590};
591
592struct mlx4_bf {
Eric Dumazet7dfa4b42014-10-05 12:35:09 +0300593 unsigned int offset;
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000594 int buf_size;
595 struct mlx4_uar *uar;
596 void __iomem *reg;
Roland Dreier225c7b12007-05-08 18:00:38 -0700597};
598
599struct mlx4_cq {
600 void (*comp) (struct mlx4_cq *);
601 void (*event) (struct mlx4_cq *, enum mlx4_event);
602
603 struct mlx4_uar *uar;
604
605 u32 cons_index;
606
Yuval Atias2eacc232014-05-14 12:15:10 +0300607 u16 irq;
Roland Dreier225c7b12007-05-08 18:00:38 -0700608 __be32 *set_ci_db;
609 __be32 *arm_db;
610 int arm_sn;
611
612 int cqn;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -0800613 unsigned vector;
Roland Dreier225c7b12007-05-08 18:00:38 -0700614
615 atomic_t refcount;
616 struct completion free;
617};
618
619struct mlx4_qp {
620 void (*event) (struct mlx4_qp *, enum mlx4_event);
621
622 int qpn;
623
624 atomic_t refcount;
625 struct completion free;
626};
627
628struct mlx4_srq {
629 void (*event) (struct mlx4_srq *, enum mlx4_event);
630
631 int srqn;
632 int max;
633 int max_gs;
634 int wqe_shift;
635
636 atomic_t refcount;
637 struct completion free;
638};
639
640struct mlx4_av {
641 __be32 port_pd;
642 u8 reserved1;
643 u8 g_slid;
644 __be16 dlid;
645 u8 reserved2;
646 u8 gid_index;
647 u8 stat_rate;
648 u8 hop_limit;
649 __be32 sl_tclass_flowlabel;
650 u8 dgid[16];
651};
652
Eli Cohenfa417f72010-10-24 21:08:52 -0700653struct mlx4_eth_av {
654 __be32 port_pd;
655 u8 reserved1;
656 u8 smac_idx;
657 u16 reserved2;
658 u8 reserved3;
659 u8 gid_index;
660 u8 stat_rate;
661 u8 hop_limit;
662 __be32 sl_tclass_flowlabel;
663 u8 dgid[16];
Jack Morgenstein5ea8bbf2014-03-12 12:00:41 +0200664 u8 s_mac[6];
665 u8 reserved4[2];
Eli Cohenfa417f72010-10-24 21:08:52 -0700666 __be16 vlan;
Joe Perches574e2af2013-08-01 16:17:48 -0700667 u8 mac[ETH_ALEN];
Eli Cohenfa417f72010-10-24 21:08:52 -0700668};
669
670union mlx4_ext_av {
671 struct mlx4_av ib;
672 struct mlx4_eth_av eth;
673};
674
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000675struct mlx4_counter {
676 u8 reserved1[3];
677 u8 counter_mode;
678 __be32 num_ifc;
679 u32 reserved2[2];
680 __be64 rx_frames;
681 __be64 rx_bytes;
682 __be64 tx_frames;
683 __be64 tx_bytes;
684};
685
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200686struct mlx4_quotas {
687 int qp;
688 int cq;
689 int srq;
690 int mpt;
691 int mtt;
692 int counter;
693 int xrcd;
694};
695
Matan Barak1ab95d372014-03-19 18:11:50 +0200696struct mlx4_vf_dev {
697 u8 min_port;
698 u8 n_ports;
699};
700
Roland Dreier225c7b12007-05-08 18:00:38 -0700701struct mlx4_dev {
702 struct pci_dev *pdev;
703 unsigned long flags;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000704 unsigned long num_slaves;
Roland Dreier225c7b12007-05-08 18:00:38 -0700705 struct mlx4_caps caps;
Marcel Apfelbaum3fc929e2012-05-30 09:14:51 +0000706 struct mlx4_phys_caps phys_caps;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200707 struct mlx4_quotas quotas;
Roland Dreier225c7b12007-05-08 18:00:38 -0700708 struct radix_tree_root qp_table_tree;
Yevgeny Petrilin725c8992011-03-22 22:38:07 +0000709 u8 rev_id;
Jack Morgensteincd9281d2007-09-18 09:14:18 +0200710 char board_id[MLX4_BOARD_ID_LEN];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000711 int num_vfs;
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +0200712 int numa_node;
Jack Morgenstein3c439b52012-12-06 17:12:00 +0000713 int oper_log_mgm_entry_size;
Hadar Hen Zion592e49d2012-07-05 04:03:48 +0000714 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
715 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
Matan Barak1ab95d372014-03-19 18:11:50 +0200716 struct mlx4_vf_dev *dev_vfs;
Majd Dibbinye1c00e12014-09-30 12:03:48 +0300717 int nvfs[MLX4_MAX_PORTS + 1];
Roland Dreier225c7b12007-05-08 18:00:38 -0700718};
719
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300720struct mlx4_eqe {
721 u8 reserved1;
722 u8 type;
723 u8 reserved2;
724 u8 subtype;
725 union {
726 u32 raw[6];
727 struct {
728 __be32 cqn;
729 } __packed comp;
730 struct {
731 u16 reserved1;
732 __be16 token;
733 u32 reserved2;
734 u8 reserved3[3];
735 u8 status;
736 __be64 out_param;
737 } __packed cmd;
738 struct {
739 __be32 qpn;
740 } __packed qp;
741 struct {
742 __be32 srqn;
743 } __packed srq;
744 struct {
745 __be32 cqn;
746 u32 reserved1;
747 u8 reserved2[3];
748 u8 syndrome;
749 } __packed cq_err;
750 struct {
751 u32 reserved1[2];
752 __be32 port;
753 } __packed port_change;
754 struct {
755 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
756 u32 reserved;
757 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
758 } __packed comm_channel_arm;
759 struct {
760 u8 port;
761 u8 reserved[3];
762 __be64 mac;
763 } __packed mac_update;
764 struct {
765 __be32 slave_id;
766 } __packed flr_event;
767 struct {
768 __be16 current_temperature;
769 __be16 warning_threshold;
770 } __packed warming;
771 struct {
772 u8 reserved[3];
773 u8 port;
774 union {
775 struct {
776 __be16 mstr_sm_lid;
777 __be16 port_lid;
778 __be32 changed_attr;
779 u8 reserved[3];
780 u8 mstr_sm_sl;
781 __be64 gid_prefix;
782 } __packed port_info;
783 struct {
784 __be32 block_ptr;
785 __be32 tbl_entries_mask;
786 } __packed tbl_change_info;
787 } params;
788 } __packed port_mgmt_change;
789 } event;
790 u8 slave_id;
791 u8 reserved3[2];
792 u8 owner;
793} __packed;
794
Roland Dreier225c7b12007-05-08 18:00:38 -0700795struct mlx4_init_port_param {
796 int set_guid0;
797 int set_node_guid;
798 int set_si_guid;
799 u16 mtu;
800 int port_width_cap;
801 u16 vl_cap;
802 u16 max_gid;
803 u16 max_pkey;
804 u64 guid0;
805 u64 node_guid;
806 u64 si_guid;
807};
808
Saeed Mahameed32a173c2014-10-27 11:37:35 +0200809#define MAD_IFC_DATA_SZ 192
810/* MAD IFC Mailbox */
811struct mlx4_mad_ifc {
812 u8 base_version;
813 u8 mgmt_class;
814 u8 class_version;
815 u8 method;
816 __be16 status;
817 __be16 class_specific;
818 __be64 tid;
819 __be16 attr_id;
820 __be16 resv;
821 __be32 attr_mod;
822 __be64 mkey;
823 __be16 dr_slid;
824 __be16 dr_dlid;
825 u8 reserved[28];
826 u8 data[MAD_IFC_DATA_SZ];
827} __packed;
828
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700829#define mlx4_foreach_port(port, dev, type) \
830 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
Jack Morgenstein65dab252011-12-13 04:10:41 +0000831 if ((type) == (dev)->caps.port_mask[(port)])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700832
Jack Morgenstein026149c2012-08-03 08:40:55 +0000833#define mlx4_foreach_non_ib_transport_port(port, dev) \
834 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
835 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
836
Jack Morgenstein65dab252011-12-13 04:10:41 +0000837#define mlx4_foreach_ib_transport_port(port, dev) \
838 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
839 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
840 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
Eli Cohenfa417f72010-10-24 21:08:52 -0700841
Jack Morgenstein752a50c2012-06-19 11:21:33 +0300842#define MLX4_INVALID_SLAVE_ID 0xFF
843
Jack Morgenstein00f5ce92012-06-19 11:21:40 +0300844void handle_port_mgmt_change_event(struct work_struct *work);
845
Jack Morgenstein2aca1172012-06-19 11:21:41 +0300846static inline int mlx4_master_func_num(struct mlx4_dev *dev)
847{
848 return dev->caps.function;
849}
850
Jack Morgenstein623ed842011-12-13 04:10:33 +0000851static inline int mlx4_is_master(struct mlx4_dev *dev)
852{
853 return dev->flags & MLX4_FLAG_MASTER;
854}
855
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200856static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
857{
858 return dev->phys_caps.base_sqpn + 8 +
859 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
860}
861
Jack Morgenstein623ed842011-12-13 04:10:33 +0000862static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
863{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000864 return (qpn < dev->phys_caps.base_sqpn + 8 +
Jack Morgensteine2c76822012-08-03 08:40:41 +0000865 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
866}
867
868static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
869{
Jack Morgenstein47605df2012-08-03 08:40:57 +0000870 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
Jack Morgensteine2c76822012-08-03 08:40:41 +0000871
Jack Morgenstein47605df2012-08-03 08:40:57 +0000872 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
Jack Morgensteine2c76822012-08-03 08:40:41 +0000873 return 1;
874
875 return 0;
Jack Morgenstein623ed842011-12-13 04:10:33 +0000876}
877
878static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
879{
880 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
881}
882
883static inline int mlx4_is_slave(struct mlx4_dev *dev)
884{
885 return dev->flags & MLX4_FLAG_SLAVE;
886}
Eli Cohenfa417f72010-10-24 21:08:52 -0700887
Roland Dreier225c7b12007-05-08 18:00:38 -0700888int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
Jiri Kosina40f22872014-05-11 15:15:12 +0300889 struct mlx4_buf *buf, gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700890void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
Roland Dreier1c69fc22008-02-06 21:07:54 -0800891static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
892{
Jack Morgenstein313abe52008-01-28 10:40:51 +0200893 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
Roland Dreierb57aacf2008-02-06 21:17:59 -0800894 return buf->direct.buf + offset;
Roland Dreier1c69fc22008-02-06 21:07:54 -0800895 else
Roland Dreierb57aacf2008-02-06 21:17:59 -0800896 return buf->page_list[offset >> PAGE_SHIFT].buf +
Roland Dreier1c69fc22008-02-06 21:07:54 -0800897 (offset & (PAGE_SIZE - 1));
898}
Roland Dreier225c7b12007-05-08 18:00:38 -0700899
900int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
901void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
Sean Hefty012a8ff2011-06-02 09:01:33 -0700902int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
903void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
Roland Dreier225c7b12007-05-08 18:00:38 -0700904
905int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
906void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
Eugenia Emantayev163561a2013-11-07 12:19:54 +0200907int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
Eli Cohenc1b43dc2011-03-22 22:38:41 +0000908void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
Roland Dreier225c7b12007-05-08 18:00:38 -0700909
910int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
911 struct mlx4_mtt *mtt);
912void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
913u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
914
915int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
916 int npages, int page_shift, struct mlx4_mr *mr);
Shani Michaeli61083722013-02-06 16:19:09 +0000917int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
Roland Dreier225c7b12007-05-08 18:00:38 -0700918int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
Shani Michaeli804d6a82013-02-06 16:19:14 +0000919int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
920 struct mlx4_mw *mw);
921void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
922int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
Roland Dreier225c7b12007-05-08 18:00:38 -0700923int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
924 int start_index, int npages, u64 *page_list);
925int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
Jiri Kosina40f22872014-05-11 15:15:12 +0300926 struct mlx4_buf *buf, gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700927
Jiri Kosina40f22872014-05-11 15:15:12 +0300928int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order,
929 gfp_t gfp);
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700930void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
931
Yevgeny Petrilin38ae6a52008-04-25 14:27:08 -0700932int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
933 int size, int max_direct);
934void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
935 int size);
936
Roland Dreier225c7b12007-05-08 18:00:38 -0700937int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
Yevgeny Petriline463c7b2008-04-29 13:46:50 -0700938 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
Amir Vadaiec693d42013-04-23 06:06:49 +0000939 unsigned vector, int collapsed, int timestamp_en);
Roland Dreier225c7b12007-05-08 18:00:38 -0700940void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
941
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700942int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
943void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
944
Jiri Kosina40f22872014-05-11 15:15:12 +0300945int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp,
946 gfp_t gfp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700947void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
948
Sean Hefty18abd5e2011-06-02 10:43:26 -0700949int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
950 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
Roland Dreier225c7b12007-05-08 18:00:38 -0700951void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
952int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
Jack Morgenstein65541cb2007-06-21 13:03:11 +0300953int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
Roland Dreier225c7b12007-05-08 18:00:38 -0700954
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700955int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
Roland Dreier225c7b12007-05-08 18:00:38 -0700956int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
957
Eugenia Emantayevffe455a2011-12-13 04:16:21 +0000958int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
959 int block_mcast_loopback, enum mlx4_protocol prot);
960int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
961 enum mlx4_protocol prot);
Ron Livne521e5752008-07-14 23:48:48 -0700962int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000963 u8 port, int block_mcast_loopback,
964 enum mlx4_protocol protocol, u64 *reg_id);
Aleksey Seninda995a82010-12-02 11:44:49 +0000965int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000966 enum mlx4_protocol protocol, u64 reg_id);
967
968enum {
969 MLX4_DOMAIN_UVERBS = 0x1000,
970 MLX4_DOMAIN_ETHTOOL = 0x2000,
971 MLX4_DOMAIN_RFS = 0x3000,
972 MLX4_DOMAIN_NIC = 0x5000,
973};
974
975enum mlx4_net_trans_rule_id {
976 MLX4_NET_TRANS_RULE_ID_ETH = 0,
977 MLX4_NET_TRANS_RULE_ID_IB,
978 MLX4_NET_TRANS_RULE_ID_IPV6,
979 MLX4_NET_TRANS_RULE_ID_IPV4,
980 MLX4_NET_TRANS_RULE_ID_TCP,
981 MLX4_NET_TRANS_RULE_ID_UDP,
Or Gerlitz7ffdf722013-12-23 16:09:43 +0200982 MLX4_NET_TRANS_RULE_ID_VXLAN,
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000983 MLX4_NET_TRANS_RULE_NUM, /* should be last */
984};
985
Hadar Hen Ziona8edc3b2012-09-05 22:50:48 +0000986extern const u16 __sw_id_hw[];
987
Hadar Hen Zion7fb40f82012-09-05 22:50:49 +0000988static inline int map_hw_to_sw_id(u16 header_id)
989{
990
991 int i;
992 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
993 if (header_id == __sw_id_hw[i])
994 return i;
995 }
996 return -EINVAL;
997}
998
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +0000999enum mlx4_net_trans_promisc_mode {
Hadar Hen Zionf9162532013-04-24 13:58:45 +00001000 MLX4_FS_REGULAR = 1,
1001 MLX4_FS_ALL_DEFAULT,
1002 MLX4_FS_MC_DEFAULT,
1003 MLX4_FS_UC_SNIFFER,
1004 MLX4_FS_MC_SNIFFER,
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001005 MLX4_FS_MODE_NUM, /* should be last */
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001006};
1007
1008struct mlx4_spec_eth {
Joe Perches574e2af2013-08-01 16:17:48 -07001009 u8 dst_mac[ETH_ALEN];
1010 u8 dst_mac_msk[ETH_ALEN];
1011 u8 src_mac[ETH_ALEN];
1012 u8 src_mac_msk[ETH_ALEN];
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001013 u8 ether_type_enable;
1014 __be16 ether_type;
1015 __be16 vlan_id_msk;
1016 __be16 vlan_id;
1017};
1018
1019struct mlx4_spec_tcp_udp {
1020 __be16 dst_port;
1021 __be16 dst_port_msk;
1022 __be16 src_port;
1023 __be16 src_port_msk;
1024};
1025
1026struct mlx4_spec_ipv4 {
1027 __be32 dst_ip;
1028 __be32 dst_ip_msk;
1029 __be32 src_ip;
1030 __be32 src_ip_msk;
1031};
1032
1033struct mlx4_spec_ib {
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001034 __be32 l3_qpn;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001035 __be32 qpn_msk;
1036 u8 dst_gid[16];
1037 u8 dst_gid_msk[16];
1038};
1039
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001040struct mlx4_spec_vxlan {
1041 __be32 vni;
1042 __be32 vni_mask;
1043
1044};
1045
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001046struct mlx4_spec_list {
1047 struct list_head list;
1048 enum mlx4_net_trans_rule_id id;
1049 union {
1050 struct mlx4_spec_eth eth;
1051 struct mlx4_spec_ib ib;
1052 struct mlx4_spec_ipv4 ipv4;
1053 struct mlx4_spec_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001054 struct mlx4_spec_vxlan vxlan;
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001055 };
1056};
1057
1058enum mlx4_net_trans_hw_rule_queue {
1059 MLX4_NET_TRANS_Q_FIFO,
1060 MLX4_NET_TRANS_Q_LIFO,
1061};
1062
1063struct mlx4_net_trans_rule {
1064 struct list_head list;
1065 enum mlx4_net_trans_hw_rule_queue queue_mode;
1066 bool exclusive;
1067 bool allow_loopback;
1068 enum mlx4_net_trans_promisc_mode promisc_mode;
1069 u8 port;
1070 u16 priority;
1071 u32 qpn;
1072};
1073
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001074struct mlx4_net_trans_rule_hw_ctrl {
Hadar Hen Zionbcf37292013-04-24 13:58:47 +00001075 __be16 prio;
1076 u8 type;
1077 u8 flags;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001078 u8 rsvd1;
1079 u8 funcid;
1080 u8 vep;
1081 u8 port;
1082 __be32 qpn;
1083 __be32 rsvd2;
1084};
1085
1086struct mlx4_net_trans_rule_hw_ib {
1087 u8 size;
1088 u8 rsvd1;
1089 __be16 id;
1090 u32 rsvd2;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001091 __be32 l3_qpn;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001092 __be32 qpn_mask;
1093 u8 dst_gid[16];
1094 u8 dst_gid_msk[16];
1095} __packed;
1096
1097struct mlx4_net_trans_rule_hw_eth {
1098 u8 size;
1099 u8 rsvd;
1100 __be16 id;
1101 u8 rsvd1[6];
1102 u8 dst_mac[6];
1103 u16 rsvd2;
1104 u8 dst_mac_msk[6];
1105 u16 rsvd3;
1106 u8 src_mac[6];
1107 u16 rsvd4;
1108 u8 src_mac_msk[6];
1109 u8 rsvd5;
1110 u8 ether_type_enable;
1111 __be16 ether_type;
Hadar Hen Zionba60a352013-04-24 13:58:46 +00001112 __be16 vlan_tag_msk;
1113 __be16 vlan_tag;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001114} __packed;
1115
1116struct mlx4_net_trans_rule_hw_tcp_udp {
1117 u8 size;
1118 u8 rsvd;
1119 __be16 id;
1120 __be16 rsvd1[3];
1121 __be16 dst_port;
1122 __be16 rsvd2;
1123 __be16 dst_port_msk;
1124 __be16 rsvd3;
1125 __be16 src_port;
1126 __be16 rsvd4;
1127 __be16 src_port_msk;
1128} __packed;
1129
1130struct mlx4_net_trans_rule_hw_ipv4 {
1131 u8 size;
1132 u8 rsvd;
1133 __be16 id;
1134 __be32 rsvd1;
1135 __be32 dst_ip;
1136 __be32 dst_ip_msk;
1137 __be32 src_ip;
1138 __be32 src_ip_msk;
1139} __packed;
1140
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001141struct mlx4_net_trans_rule_hw_vxlan {
1142 u8 size;
1143 u8 rsvd;
1144 __be16 id;
1145 __be32 rsvd1;
1146 __be32 vni;
1147 __be32 vni_mask;
1148} __packed;
1149
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001150struct _rule_hw {
1151 union {
1152 struct {
1153 u8 size;
1154 u8 rsvd;
1155 __be16 id;
1156 };
1157 struct mlx4_net_trans_rule_hw_eth eth;
1158 struct mlx4_net_trans_rule_hw_ib ib;
1159 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1160 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001161 struct mlx4_net_trans_rule_hw_vxlan vxlan;
Hadar Hen Zion3cd0e172013-04-24 13:58:44 +00001162 };
1163};
1164
Or Gerlitz7ffdf722013-12-23 16:09:43 +02001165enum {
1166 VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
1167 VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
1168 VXLAN_STEER_BY_VSID_VNI = 1 << 2,
1169 VXLAN_STEER_BY_INNER_MAC = 1 << 3,
1170 VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
1171};
1172
1173
Hadar Hen Zion592e49d2012-07-05 04:03:48 +00001174int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1175 enum mlx4_net_trans_promisc_mode mode);
1176int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1177 enum mlx4_net_trans_promisc_mode mode);
Yevgeny Petrilin16792002011-03-22 22:38:31 +00001178int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1179int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1180int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1181int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1182int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
Roland Dreier225c7b12007-05-08 18:00:38 -07001183
Eugenia Emantayevffe455a2011-12-13 04:16:21 +00001184int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1185void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
Yan Burman16a10ff2013-02-07 02:25:22 +00001186int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1187int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
Eugenia Emantayev93ece0c2012-01-19 09:45:05 +00001188void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
Yevgeny Petrilin9a9a2322012-03-06 04:04:47 +00001189int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1190 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1191int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1192 u8 promisc);
Amir Vadaie5395e92012-04-04 21:33:25 +00001193int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
1194int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
1195 u8 *pg, u16 *ratelimit);
Or Gerlitz1b136de2014-03-27 14:02:04 +02001196int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
Matan Barakdd5f03b2013-12-12 18:03:11 +02001197int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001198int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001199int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
Jack Morgenstein2009d002013-11-03 10:03:19 +02001200void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07001201
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001202int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1203 int npages, u64 iova, u32 *lkey, u32 *rkey);
1204int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1205 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1206int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1207void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1208 u32 *lkey, u32 *rkey);
1209int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1210int mlx4_SYNC_TPT(struct mlx4_dev *dev);
Yevgeny Petriline7c1c2c42010-08-24 03:46:18 +00001211int mlx4_test_interrupts(struct mlx4_dev *dev);
Amir Vadaid9236c32012-07-18 22:33:51 +00001212int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
1213 int *vector);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00001214void mlx4_release_eq(struct mlx4_dev *dev, int vec);
Jack Morgenstein8ad11fb2007-08-01 12:29:05 +03001215
Amir Vadai35f6f452014-06-29 11:54:55 +03001216int mlx4_eq_get_irq(struct mlx4_dev *dev, int vec);
1217
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02001218int mlx4_get_phys_port_id(struct mlx4_dev *dev);
Yevgeny Petrilin14c07b12011-03-22 22:37:59 +00001219int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1220int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1221
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00001222int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1223void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
1224
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001225int mlx4_flow_attach(struct mlx4_dev *dev,
1226 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1227int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
Hadar Hen Zionc2c19dc2013-04-24 13:58:48 +00001228int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1229 enum mlx4_net_trans_promisc_mode flow_type);
1230int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1231 enum mlx4_net_trans_rule_id id);
1232int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001233
Or Gerlitzb95089d2014-08-27 16:47:48 +03001234int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
1235 int port, int qpn, u16 prio, u64 *reg_id);
1236
Jack Morgenstein54679e12012-08-03 08:40:43 +00001237void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1238 int i, int val);
1239
Jack Morgenstein396f2fe2012-06-19 11:21:42 +03001240int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1241
Jack Morgenstein993c4012012-08-03 08:40:48 +00001242int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1243int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1244int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1245int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1246int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1247enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1248int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1249
Jack Morgensteinafa8fd12012-08-03 08:40:56 +00001250void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1251__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
Jack Morgenstein9cd59352014-03-12 12:00:38 +02001252
1253int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
1254 int *slave_id);
1255int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
1256 u8 *gid);
Jack Morgenstein993c4012012-08-03 08:40:48 +00001257
Matan Barak4de65802013-11-07 15:25:14 +02001258int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1259 u32 max_range_qpn);
1260
Amir Vadaiec693d42013-04-23 06:06:49 +00001261cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1262
Matan Barakf74462a2014-03-19 18:11:51 +02001263struct mlx4_active_ports {
1264 DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
1265};
1266/* Returns a bitmap of the physical ports which are assigned to slave */
1267struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
1268
1269/* Returns the physical port that represents the virtual port of the slave, */
1270/* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
1271/* mapping is returned. */
1272int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
1273
1274struct mlx4_slaves_pport {
1275 DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
1276};
1277/* Returns a bitmap of all slaves that are assigned to port. */
1278struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
1279 int port);
1280
1281/* Returns a bitmap of all slaves that are assigned exactly to all the */
1282/* the ports that are set in crit_ports. */
1283struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
1284 struct mlx4_dev *dev,
1285 const struct mlx4_active_ports *crit_ports);
1286
1287/* Returns the slave's virtual port that represents the physical port. */
1288int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
1289
Matan Barak449fc482014-03-19 18:11:52 +02001290int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
Or Gerlitzd18f1412014-03-27 14:02:03 +02001291
1292int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
Jack Morgenstein97982f52014-05-29 16:31:02 +03001293int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
Jack Morgenstein65fed8a2014-05-29 16:31:04 +03001294int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
1295int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
1296 int enable);
Matan Barake6306642014-07-31 11:01:29 +03001297int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1298 struct mlx4_mpt_entry ***mpt_entry);
1299int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1300 struct mlx4_mpt_entry **mpt_entry);
1301int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
1302 u32 pdn);
1303int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
1304 struct mlx4_mpt_entry *mpt_entry,
1305 u32 access);
1306void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
1307 struct mlx4_mpt_entry **mpt_entry);
1308void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr);
1309int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
1310 u64 iova, u64 size, int npages,
1311 int page_shift, struct mlx4_mpt_entry *mpt_entry);
Amir Vadai2599d852014-07-22 15:44:11 +03001312
Saeed Mahameed32a173c2014-10-27 11:37:35 +02001313int mlx4_get_module_info(struct mlx4_dev *dev, u8 port,
1314 u16 offset, u16 size, u8 *data);
1315
Amir Vadai2599d852014-07-22 15:44:11 +03001316/* Returns true if running in low memory profile (kdump kernel) */
1317static inline bool mlx4_low_memory_profile(void)
1318{
Amir Vadai48ea5262014-08-25 16:06:53 +03001319 return is_kdump_kernel();
Amir Vadai2599d852014-07-22 15:44:11 +03001320}
1321
Roland Dreier225c7b12007-05-08 18:00:38 -07001322#endif /* MLX4_DEVICE_H */