blob: 512707c2898ed71d24a32ae1d2b3cd83e10e0f68 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Greg Rosedc641b72013-12-18 13:45:51 +00004 * Copyright(c) 2013 - 2014 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000030#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000031
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000042#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000043#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000044/**
45 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000046 * @fdir_data: Packet data that will be filter parameters
47 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e2015-02-27 09:18:34 +000048 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000049 * @add: True for add/update, False for remove
50 **/
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000051int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000052 struct i40e_pf *pf, bool add)
53{
54 struct i40e_filter_program_desc *fdir_desc;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000055 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000056 struct i40e_tx_desc *tx_desc;
57 struct i40e_ring *tx_ring;
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000058 unsigned int fpt, dcc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000059 struct i40e_vsi *vsi;
60 struct device *dev;
61 dma_addr_t dma;
62 u32 td_cmd = 0;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000063 u16 delay = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000064 u16 i;
65
66 /* find existing FDIR VSI */
67 vsi = NULL;
Mitch Williams505682c2014-05-20 08:01:37 +000068 for (i = 0; i < pf->num_alloc_vsi; i++)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000069 if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
70 vsi = pf->vsi[i];
71 if (!vsi)
72 return -ENOENT;
73
Alexander Duyck9f65e15b2013-09-28 06:00:58 +000074 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000075 dev = tx_ring->dev;
76
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000077 /* we need two descriptors to add/del a filter and we can wait */
78 do {
79 if (I40E_DESC_UNUSED(tx_ring) > 1)
80 break;
81 msleep_interruptible(1);
82 delay++;
83 } while (delay < I40E_FD_CLEAN_DELAY);
84
85 if (!(I40E_DESC_UNUSED(tx_ring) > 1))
86 return -EAGAIN;
87
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000088 dma = dma_map_single(dev, raw_packet,
89 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000090 if (dma_mapping_error(dev, dma))
91 goto dma_fail;
92
93 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +000094 i = tx_ring->next_to_use;
95 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000096 first = &tx_ring->tx_bi[i];
97 memset(first, 0, sizeof(struct i40e_tx_buffer));
Alexander Duyckfc4ac672013-09-28 06:00:22 +000098
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000099 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000100
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000101 fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
102 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000103
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000104 fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
105 I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000106
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000107 fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
108 I40E_TXD_FLTR_QW0_PCTYPE_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000109
110 /* Use LAN VSI Id if not programmed by user */
111 if (fdir_data->dest_vsi == 0)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000112 fpt |= (pf->vsi[pf->lan_vsi]->id) <<
113 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000114 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000115 fpt |= ((u32)fdir_data->dest_vsi <<
116 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
117 I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000118
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000119 dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000120
121 if (add)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000122 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
123 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000124 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000125 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
126 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000127
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000128 dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
129 I40E_TXD_FLTR_QW1_DEST_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000130
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000131 dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
132 I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000133
134 if (fdir_data->cnt_index != 0) {
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000135 dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
136 dcc |= ((u32)fdir_data->cnt_index <<
137 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000138 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000139 }
140
Jesse Brandeburg99753ea2014-06-04 04:22:49 +0000141 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
142 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000143 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000144 fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
145
146 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000147 i = tx_ring->next_to_use;
148 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000149 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000150
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000151 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
152
153 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000154
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000155 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000156 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000157 dma_unmap_addr_set(tx_buf, dma, dma);
158
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000159 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000160 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000161
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000162 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
163 tx_buf->raw_buf = (void *)raw_packet;
164
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000166 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000167
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000168 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000169 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000170 */
171 wmb();
172
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000173 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000174 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000175
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000176 writel(tx_ring->next_to_use, tx_ring->tail);
177 return 0;
178
179dma_fail:
180 return -1;
181}
182
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000183#define IP_HEADER_OFFSET 14
184#define I40E_UDPIP_DUMMY_PACKET_LEN 42
185/**
186 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
187 * @vsi: pointer to the targeted VSI
188 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000189 * @add: true adds a filter, false removes it
190 *
191 * Returns 0 if the filters were successfully added or removed
192 **/
193static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
194 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000195 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000196{
197 struct i40e_pf *pf = vsi->back;
198 struct udphdr *udp;
199 struct iphdr *ip;
200 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000201 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000202 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000203 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
204 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
205 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
206
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000207 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
208 if (!raw_packet)
209 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000210 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
211
212 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
213 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
214 + sizeof(struct iphdr));
215
216 ip->daddr = fd_data->dst_ip[0];
217 udp->dest = fd_data->dst_port;
218 ip->saddr = fd_data->src_ip[0];
219 udp->source = fd_data->src_port;
220
Kevin Scottb2d36c02014-04-09 05:58:59 +0000221 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
222 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
223 if (ret) {
224 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000225 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
226 fd_data->pctype, fd_data->fd_id, ret);
Kevin Scottb2d36c02014-04-09 05:58:59 +0000227 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000228 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000229 if (add)
230 dev_info(&pf->pdev->dev,
231 "Filter OK for PCTYPE %d loc = %d\n",
232 fd_data->pctype, fd_data->fd_id);
233 else
234 dev_info(&pf->pdev->dev,
235 "Filter deleted for PCTYPE %d loc = %d\n",
236 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000237 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000238 return err ? -EOPNOTSUPP : 0;
239}
240
241#define I40E_TCPIP_DUMMY_PACKET_LEN 54
242/**
243 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
244 * @vsi: pointer to the targeted VSI
245 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000246 * @add: true adds a filter, false removes it
247 *
248 * Returns 0 if the filters were successfully added or removed
249 **/
250static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
251 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000252 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000253{
254 struct i40e_pf *pf = vsi->back;
255 struct tcphdr *tcp;
256 struct iphdr *ip;
257 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000258 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000259 int ret;
260 /* Dummy packet */
261 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
262 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
263 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
264 0x0, 0x72, 0, 0, 0, 0};
265
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000266 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
267 if (!raw_packet)
268 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000269 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
270
271 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
272 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
273 + sizeof(struct iphdr));
274
275 ip->daddr = fd_data->dst_ip[0];
276 tcp->dest = fd_data->dst_port;
277 ip->saddr = fd_data->src_ip[0];
278 tcp->source = fd_data->src_port;
279
280 if (add) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000281 pf->fd_tcp_rule++;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000282 if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400283 if (I40E_DEBUG_FD & pf->hw.debug_mask)
284 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000285 pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
286 }
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000287 } else {
288 pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
289 (pf->fd_tcp_rule - 1) : 0;
290 if (pf->fd_tcp_rule == 0) {
291 pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400292 if (I40E_DEBUG_FD & pf->hw.debug_mask)
293 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000294 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000295 }
296
Kevin Scottb2d36c02014-04-09 05:58:59 +0000297 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000298 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
299
300 if (ret) {
301 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000302 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
303 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000304 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000305 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000306 if (add)
307 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
308 fd_data->pctype, fd_data->fd_id);
309 else
310 dev_info(&pf->pdev->dev,
311 "Filter deleted for PCTYPE %d loc = %d\n",
312 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000313 }
314
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000315 return err ? -EOPNOTSUPP : 0;
316}
317
318/**
319 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
320 * a specific flow spec
321 * @vsi: pointer to the targeted VSI
322 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000323 * @add: true adds a filter, false removes it
324 *
Jean Sacren21d3efd2014-03-17 18:14:39 +0000325 * Always returns -EOPNOTSUPP
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000326 **/
327static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
328 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000329 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000330{
331 return -EOPNOTSUPP;
332}
333
334#define I40E_IP_DUMMY_PACKET_LEN 34
335/**
336 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
337 * a specific flow spec
338 * @vsi: pointer to the targeted VSI
339 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000340 * @add: true adds a filter, false removes it
341 *
342 * Returns 0 if the filters were successfully added or removed
343 **/
344static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
345 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000346 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000347{
348 struct i40e_pf *pf = vsi->back;
349 struct iphdr *ip;
350 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000351 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000352 int ret;
353 int i;
354 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
355 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
356 0, 0, 0, 0};
357
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000358 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
359 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000360 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
361 if (!raw_packet)
362 return -ENOMEM;
363 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
364 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
365
366 ip->saddr = fd_data->src_ip[0];
367 ip->daddr = fd_data->dst_ip[0];
368 ip->protocol = 0;
369
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000370 fd_data->pctype = i;
371 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
372
373 if (ret) {
374 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000375 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
376 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000377 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000378 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000379 if (add)
380 dev_info(&pf->pdev->dev,
381 "Filter OK for PCTYPE %d loc = %d\n",
382 fd_data->pctype, fd_data->fd_id);
383 else
384 dev_info(&pf->pdev->dev,
385 "Filter deleted for PCTYPE %d loc = %d\n",
386 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000387 }
388 }
389
390 return err ? -EOPNOTSUPP : 0;
391}
392
393/**
394 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
395 * @vsi: pointer to the targeted VSI
396 * @cmd: command to get or set RX flow classification rules
397 * @add: true adds a filter, false removes it
398 *
399 **/
400int i40e_add_del_fdir(struct i40e_vsi *vsi,
401 struct i40e_fdir_filter *input, bool add)
402{
403 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000404 int ret;
405
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000406 switch (input->flow_type & ~FLOW_EXT) {
407 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000408 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000409 break;
410 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000411 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000412 break;
413 case SCTP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000414 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000415 break;
416 case IPV4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000417 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000418 break;
419 case IP_USER_FLOW:
420 switch (input->ip4_proto) {
421 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000422 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000423 break;
424 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000425 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000426 break;
427 case IPPROTO_SCTP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000428 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000429 break;
430 default:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000431 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000432 break;
433 }
434 break;
435 default:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000436 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000437 input->flow_type);
438 ret = -EINVAL;
439 }
440
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000441 /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000442 return ret;
443}
444
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000445/**
446 * i40e_fd_handle_status - check the Programming Status for FD
447 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000448 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000449 * @prog_id: the id originally used for programming
450 *
451 * This is used to verify if the FD programming or invalidation
452 * requested by SW to the HW is successful or not and take actions accordingly.
453 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000454static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
455 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000456{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000457 struct i40e_pf *pf = rx_ring->vsi->back;
458 struct pci_dev *pdev = pf->pdev;
459 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000460 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000461 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000462
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000463 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000464 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
465 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
466
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400467 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400468 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000469 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
470 (I40E_DEBUG_FD & pf->hw.debug_mask))
471 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400472 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000473
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000474 /* Check if the programming error is for ATR.
475 * If so, auto disable ATR and set a state for
476 * flush in progress. Next time we come here if flush is in
477 * progress do nothing, once flush is complete the state will
478 * be cleared.
479 */
480 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
481 return;
482
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000483 pf->fd_add_err++;
484 /* store the current atr filter count */
485 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
486
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000487 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
488 (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
489 pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
490 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
491 }
492
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000493 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000494 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000495 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000496 /* If ATR is running fcnt_prog can quickly change,
497 * if we are very close to full, it makes sense to disable
498 * FD ATR/SB and then re-enable it when there is room.
499 */
500 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000501 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000502 !(pf->auto_disable_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000503 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400504 if (I40E_DEBUG_FD & pf->hw.debug_mask)
505 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000506 pf->auto_disable_flags |=
507 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000508 }
509 } else {
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000510 dev_info(&pdev->dev,
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000511 "FD filter programming failed due to incorrect filter parameters\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000512 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400513 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000514 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000515 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000516 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000517 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000518}
519
520/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000521 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000522 * @ring: the ring that owns the buffer
523 * @tx_buffer: the buffer to free
524 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000525static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
526 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000527{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000528 if (tx_buffer->skb) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000529 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
530 kfree(tx_buffer->raw_buf);
531 else
532 dev_kfree_skb_any(tx_buffer->skb);
533
Alexander Duycka5e9c572013-09-28 06:00:27 +0000534 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000535 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000536 dma_unmap_addr(tx_buffer, dma),
537 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000538 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000539 } else if (dma_unmap_len(tx_buffer, len)) {
540 dma_unmap_page(ring->dev,
541 dma_unmap_addr(tx_buffer, dma),
542 dma_unmap_len(tx_buffer, len),
543 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000544 }
Alexander Duycka5e9c572013-09-28 06:00:27 +0000545 tx_buffer->next_to_watch = NULL;
546 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000547 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000548 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000549}
550
551/**
552 * i40e_clean_tx_ring - Free any empty Tx buffers
553 * @tx_ring: ring to be cleaned
554 **/
555void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
556{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000557 unsigned long bi_size;
558 u16 i;
559
560 /* ring already cleared, nothing to do */
561 if (!tx_ring->tx_bi)
562 return;
563
564 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000565 for (i = 0; i < tx_ring->count; i++)
566 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000567
568 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
569 memset(tx_ring->tx_bi, 0, bi_size);
570
571 /* Zero out the descriptor ring */
572 memset(tx_ring->desc, 0, tx_ring->size);
573
574 tx_ring->next_to_use = 0;
575 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000576
577 if (!tx_ring->netdev)
578 return;
579
580 /* cleanup Tx queue statistics */
581 netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
582 tx_ring->queue_index));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000583}
584
585/**
586 * i40e_free_tx_resources - Free Tx resources per queue
587 * @tx_ring: Tx descriptor ring for a specific queue
588 *
589 * Free all transmit software resources
590 **/
591void i40e_free_tx_resources(struct i40e_ring *tx_ring)
592{
593 i40e_clean_tx_ring(tx_ring);
594 kfree(tx_ring->tx_bi);
595 tx_ring->tx_bi = NULL;
596
597 if (tx_ring->desc) {
598 dma_free_coherent(tx_ring->dev, tx_ring->size,
599 tx_ring->desc, tx_ring->dma);
600 tx_ring->desc = NULL;
601 }
602}
603
Jesse Brandeburga68de582015-02-24 05:26:03 +0000604/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000605 * i40e_get_tx_pending - how many tx descriptors not processed
606 * @tx_ring: the ring of descriptors
607 *
608 * Since there is no access to the ring head register
609 * in XL710, we need to use our local copies
610 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400611u32 i40e_get_tx_pending(struct i40e_ring *ring)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000612{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000613 u32 head, tail;
614
615 head = i40e_get_head(ring);
616 tail = readl(ring->tail);
617
618 if (head != tail)
619 return (head < tail) ?
620 tail - head : (tail + ring->count - head);
621
622 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000623}
624
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000625#define WB_STRIDE 0x3
626
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000627/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000628 * i40e_clean_tx_irq - Reclaim resources after transmit completes
629 * @tx_ring: tx ring to clean
630 * @budget: how many cleans we're allowed
631 *
632 * Returns true if there's any budget left (e.g. the clean is finished)
633 **/
634static bool i40e_clean_tx_irq(struct i40e_ring *tx_ring, int budget)
635{
636 u16 i = tx_ring->next_to_clean;
637 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000638 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000639 struct i40e_tx_desc *tx_desc;
640 unsigned int total_packets = 0;
641 unsigned int total_bytes = 0;
642
643 tx_buf = &tx_ring->tx_bi[i];
644 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000645 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000646
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000647 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
648
Alexander Duycka5e9c572013-09-28 06:00:27 +0000649 do {
650 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000651
652 /* if next_to_watch is not set then there is no work pending */
653 if (!eop_desc)
654 break;
655
Alexander Duycka5e9c572013-09-28 06:00:27 +0000656 /* prevent any other reads prior to eop_desc */
657 read_barrier_depends();
658
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000659 /* we have caught up to head, no work left to do */
660 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000661 break;
662
Alexander Duyckc304fda2013-09-28 06:00:12 +0000663 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000664 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000665
Alexander Duycka5e9c572013-09-28 06:00:27 +0000666 /* update the statistics for this packet */
667 total_bytes += tx_buf->bytecount;
668 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000669
Alexander Duycka5e9c572013-09-28 06:00:27 +0000670 /* free the skb */
Rick Jonesa81fb042014-09-17 03:56:20 +0000671 dev_consume_skb_any(tx_buf->skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000672
Alexander Duycka5e9c572013-09-28 06:00:27 +0000673 /* unmap skb header data */
674 dma_unmap_single(tx_ring->dev,
675 dma_unmap_addr(tx_buf, dma),
676 dma_unmap_len(tx_buf, len),
677 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000678
Alexander Duycka5e9c572013-09-28 06:00:27 +0000679 /* clear tx_buffer data */
680 tx_buf->skb = NULL;
681 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000682
Alexander Duycka5e9c572013-09-28 06:00:27 +0000683 /* unmap remaining buffers */
684 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000685
686 tx_buf++;
687 tx_desc++;
688 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000689 if (unlikely(!i)) {
690 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000691 tx_buf = tx_ring->tx_bi;
692 tx_desc = I40E_TX_DESC(tx_ring, 0);
693 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000694
Alexander Duycka5e9c572013-09-28 06:00:27 +0000695 /* unmap any remaining paged data */
696 if (dma_unmap_len(tx_buf, len)) {
697 dma_unmap_page(tx_ring->dev,
698 dma_unmap_addr(tx_buf, dma),
699 dma_unmap_len(tx_buf, len),
700 DMA_TO_DEVICE);
701 dma_unmap_len_set(tx_buf, len, 0);
702 }
703 }
704
705 /* move us one more past the eop_desc for start of next pkt */
706 tx_buf++;
707 tx_desc++;
708 i++;
709 if (unlikely(!i)) {
710 i -= tx_ring->count;
711 tx_buf = tx_ring->tx_bi;
712 tx_desc = I40E_TX_DESC(tx_ring, 0);
713 }
714
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000715 prefetch(tx_desc);
716
Alexander Duycka5e9c572013-09-28 06:00:27 +0000717 /* update budget accounting */
718 budget--;
719 } while (likely(budget));
720
721 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000722 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000723 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000724 tx_ring->stats.bytes += total_bytes;
725 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000726 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000727 tx_ring->q_vector->tx.total_bytes += total_bytes;
728 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000729
Anjali Singhai58044742015-09-25 18:26:13 -0700730 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
731 unsigned int j = 0;
732
733 /* check to see if there are < 4 descriptors
734 * waiting to be written back, then kick the hardware to force
735 * them to be written back in case we stay in NAPI.
736 * In this mode on X722 we do not enable Interrupt.
737 */
738 j = i40e_get_tx_pending(tx_ring);
739
740 if (budget &&
741 ((j / (WB_STRIDE + 1)) == 0) && (j != 0) &&
742 !test_bit(__I40E_DOWN, &tx_ring->vsi->state) &&
743 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
744 tx_ring->arm_wb = true;
745 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000746
Alexander Duyck7070ce02013-09-28 06:00:37 +0000747 netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
748 tx_ring->queue_index),
749 total_packets, total_bytes);
750
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000751#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
752 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
753 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
754 /* Make sure that anybody stopping the queue after this
755 * sees the new next_to_clean.
756 */
757 smp_mb();
758 if (__netif_subqueue_stopped(tx_ring->netdev,
759 tx_ring->queue_index) &&
760 !test_bit(__I40E_DOWN, &tx_ring->vsi->state)) {
761 netif_wake_subqueue(tx_ring->netdev,
762 tx_ring->queue_index);
763 ++tx_ring->tx_stats.restart_queue;
764 }
765 }
766
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000767 return !!budget;
768}
769
770/**
771 * i40e_force_wb - Arm hardware to do a wb on noncache aligned descriptors
772 * @vsi: the VSI we care about
773 * @q_vector: the vector on which to force writeback
774 *
775 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400776void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000777{
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400778 u16 flags = q_vector->tx.ring[0].flags;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000779
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400780 if (flags & I40E_TXR_FLAGS_WB_ON_ITR) {
781 u32 val;
782
783 if (q_vector->arm_wb_state)
784 return;
785
786 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK;
787
788 wr32(&vsi->back->hw,
789 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
790 vsi->base_vector - 1),
791 val);
792 q_vector->arm_wb_state = true;
793 } else if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
794 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
795 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
796 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
797 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
798 /* allow 00 to be written to the index */
799
800 wr32(&vsi->back->hw,
801 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
802 vsi->base_vector - 1), val);
803 } else {
804 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
805 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
806 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
807 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
808 /* allow 00 to be written to the index */
809
810 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
811 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000812}
813
814/**
815 * i40e_set_new_dynamic_itr - Find new ITR level
816 * @rc: structure containing ring performance data
817 *
818 * Stores a new ITR value based on packets and byte counts during
819 * the last interrupt. The advantage of per interrupt computation
820 * is faster updates and more accurate ITR for the current traffic
821 * pattern. Constants in this function were computed based on
822 * theoretical maximum wire speed and thresholds were set based on
823 * testing data as well as attempting to minimize response time
824 * while increasing bulk throughput.
825 **/
826static void i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
827{
828 enum i40e_latency_range new_latency_range = rc->latency_range;
829 u32 new_itr = rc->itr;
830 int bytes_per_int;
831
832 if (rc->total_packets == 0 || !rc->itr)
833 return;
834
835 /* simple throttlerate management
836 * 0-10MB/s lowest (100000 ints/s)
837 * 10-20MB/s low (20000 ints/s)
838 * 20-1249MB/s bulk (8000 ints/s)
839 */
840 bytes_per_int = rc->total_bytes / rc->itr;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400841 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000842 case I40E_LOWEST_LATENCY:
843 if (bytes_per_int > 10)
844 new_latency_range = I40E_LOW_LATENCY;
845 break;
846 case I40E_LOW_LATENCY:
847 if (bytes_per_int > 20)
848 new_latency_range = I40E_BULK_LATENCY;
849 else if (bytes_per_int <= 10)
850 new_latency_range = I40E_LOWEST_LATENCY;
851 break;
852 case I40E_BULK_LATENCY:
853 if (bytes_per_int <= 20)
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400854 new_latency_range = I40E_LOW_LATENCY;
855 break;
856 default:
857 if (bytes_per_int <= 20)
858 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000859 break;
860 }
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400861 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000862
863 switch (new_latency_range) {
864 case I40E_LOWEST_LATENCY:
865 new_itr = I40E_ITR_100K;
866 break;
867 case I40E_LOW_LATENCY:
868 new_itr = I40E_ITR_20K;
869 break;
870 case I40E_BULK_LATENCY:
871 new_itr = I40E_ITR_8K;
872 break;
873 default:
874 break;
875 }
876
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400877 if (new_itr != rc->itr)
878 rc->itr = new_itr;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000879
880 rc->total_bytes = 0;
881 rc->total_packets = 0;
882}
883
884/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000885 * i40e_clean_programming_status - clean the programming status descriptor
886 * @rx_ring: the rx ring that has this descriptor
887 * @rx_desc: the rx descriptor written back by HW
888 *
889 * Flow director should handle FD_FILTER_STATUS to check its filter programming
890 * status being successful or not and take actions accordingly. FCoE should
891 * handle its context/filter programming/invalidation status and take actions.
892 *
893 **/
894static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
895 union i40e_rx_desc *rx_desc)
896{
897 u64 qw;
898 u8 id;
899
900 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
901 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
902 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
903
904 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000905 i40e_fd_handle_status(rx_ring, rx_desc, id);
Vasu Dev38e00432014-08-01 13:27:03 -0700906#ifdef I40E_FCOE
907 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
908 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
909 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
910#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000911}
912
913/**
914 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
915 * @tx_ring: the tx ring to set up
916 *
917 * Return 0 on success, negative on error
918 **/
919int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
920{
921 struct device *dev = tx_ring->dev;
922 int bi_size;
923
924 if (!dev)
925 return -ENOMEM;
926
Jesse Brandeburge908f812015-07-23 16:54:42 -0400927 /* warn if we are about to overwrite the pointer */
928 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000929 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
930 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
931 if (!tx_ring->tx_bi)
932 goto err;
933
934 /* round up to nearest 4K */
935 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000936 /* add u32 for head writeback, align after this takes care of
937 * guaranteeing this is at least one cache line in size
938 */
939 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000940 tx_ring->size = ALIGN(tx_ring->size, 4096);
941 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
942 &tx_ring->dma, GFP_KERNEL);
943 if (!tx_ring->desc) {
944 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
945 tx_ring->size);
946 goto err;
947 }
948
949 tx_ring->next_to_use = 0;
950 tx_ring->next_to_clean = 0;
951 return 0;
952
953err:
954 kfree(tx_ring->tx_bi);
955 tx_ring->tx_bi = NULL;
956 return -ENOMEM;
957}
958
959/**
960 * i40e_clean_rx_ring - Free Rx buffers
961 * @rx_ring: ring to be cleaned
962 **/
963void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
964{
965 struct device *dev = rx_ring->dev;
966 struct i40e_rx_buffer *rx_bi;
967 unsigned long bi_size;
968 u16 i;
969
970 /* ring already cleared, nothing to do */
971 if (!rx_ring->rx_bi)
972 return;
973
Mitch Williamsa132af22015-01-24 09:58:35 +0000974 if (ring_is_ps_enabled(rx_ring)) {
975 int bufsz = ALIGN(rx_ring->rx_hdr_len, 256) * rx_ring->count;
976
977 rx_bi = &rx_ring->rx_bi[0];
978 if (rx_bi->hdr_buf) {
979 dma_free_coherent(dev,
980 bufsz,
981 rx_bi->hdr_buf,
982 rx_bi->dma);
983 for (i = 0; i < rx_ring->count; i++) {
984 rx_bi = &rx_ring->rx_bi[i];
985 rx_bi->dma = 0;
Shannon Nelson37a29732015-02-27 09:15:19 +0000986 rx_bi->hdr_buf = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +0000987 }
988 }
989 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000990 /* Free all the Rx ring sk_buffs */
991 for (i = 0; i < rx_ring->count; i++) {
992 rx_bi = &rx_ring->rx_bi[i];
993 if (rx_bi->dma) {
994 dma_unmap_single(dev,
995 rx_bi->dma,
996 rx_ring->rx_buf_len,
997 DMA_FROM_DEVICE);
998 rx_bi->dma = 0;
999 }
1000 if (rx_bi->skb) {
1001 dev_kfree_skb(rx_bi->skb);
1002 rx_bi->skb = NULL;
1003 }
1004 if (rx_bi->page) {
1005 if (rx_bi->page_dma) {
1006 dma_unmap_page(dev,
1007 rx_bi->page_dma,
1008 PAGE_SIZE / 2,
1009 DMA_FROM_DEVICE);
1010 rx_bi->page_dma = 0;
1011 }
1012 __free_page(rx_bi->page);
1013 rx_bi->page = NULL;
1014 rx_bi->page_offset = 0;
1015 }
1016 }
1017
1018 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1019 memset(rx_ring->rx_bi, 0, bi_size);
1020
1021 /* Zero out the descriptor ring */
1022 memset(rx_ring->desc, 0, rx_ring->size);
1023
1024 rx_ring->next_to_clean = 0;
1025 rx_ring->next_to_use = 0;
1026}
1027
1028/**
1029 * i40e_free_rx_resources - Free Rx resources
1030 * @rx_ring: ring to clean the resources from
1031 *
1032 * Free all receive software resources
1033 **/
1034void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1035{
1036 i40e_clean_rx_ring(rx_ring);
1037 kfree(rx_ring->rx_bi);
1038 rx_ring->rx_bi = NULL;
1039
1040 if (rx_ring->desc) {
1041 dma_free_coherent(rx_ring->dev, rx_ring->size,
1042 rx_ring->desc, rx_ring->dma);
1043 rx_ring->desc = NULL;
1044 }
1045}
1046
1047/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001048 * i40e_alloc_rx_headers - allocate rx header buffers
1049 * @rx_ring: ring to alloc buffers
1050 *
1051 * Allocate rx header buffers for the entire ring. As these are static,
1052 * this is only called when setting up a new ring.
1053 **/
1054void i40e_alloc_rx_headers(struct i40e_ring *rx_ring)
1055{
1056 struct device *dev = rx_ring->dev;
1057 struct i40e_rx_buffer *rx_bi;
1058 dma_addr_t dma;
1059 void *buffer;
1060 int buf_size;
1061 int i;
1062
1063 if (rx_ring->rx_bi[0].hdr_buf)
1064 return;
1065 /* Make sure the buffers don't cross cache line boundaries. */
1066 buf_size = ALIGN(rx_ring->rx_hdr_len, 256);
1067 buffer = dma_alloc_coherent(dev, buf_size * rx_ring->count,
1068 &dma, GFP_KERNEL);
1069 if (!buffer)
1070 return;
1071 for (i = 0; i < rx_ring->count; i++) {
1072 rx_bi = &rx_ring->rx_bi[i];
1073 rx_bi->dma = dma + (i * buf_size);
1074 rx_bi->hdr_buf = buffer + (i * buf_size);
1075 }
1076}
1077
1078/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001079 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1080 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1081 *
1082 * Returns 0 on success, negative on failure
1083 **/
1084int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1085{
1086 struct device *dev = rx_ring->dev;
1087 int bi_size;
1088
Jesse Brandeburge908f812015-07-23 16:54:42 -04001089 /* warn if we are about to overwrite the pointer */
1090 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001091 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1092 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1093 if (!rx_ring->rx_bi)
1094 goto err;
1095
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001096 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001097
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001098 /* Round up to nearest 4K */
1099 rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
1100 ? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
1101 : rx_ring->count * sizeof(union i40e_32byte_rx_desc);
1102 rx_ring->size = ALIGN(rx_ring->size, 4096);
1103 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1104 &rx_ring->dma, GFP_KERNEL);
1105
1106 if (!rx_ring->desc) {
1107 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1108 rx_ring->size);
1109 goto err;
1110 }
1111
1112 rx_ring->next_to_clean = 0;
1113 rx_ring->next_to_use = 0;
1114
1115 return 0;
1116err:
1117 kfree(rx_ring->rx_bi);
1118 rx_ring->rx_bi = NULL;
1119 return -ENOMEM;
1120}
1121
1122/**
1123 * i40e_release_rx_desc - Store the new tail and head values
1124 * @rx_ring: ring to bump
1125 * @val: new head index
1126 **/
1127static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1128{
1129 rx_ring->next_to_use = val;
1130 /* Force memory writes to complete before letting h/w
1131 * know there are new descriptors to fetch. (Only
1132 * applicable for weak-ordered memory model archs,
1133 * such as IA-64).
1134 */
1135 wmb();
1136 writel(val, rx_ring->tail);
1137}
1138
1139/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001140 * i40e_alloc_rx_buffers_ps - Replace used receive buffers; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001141 * @rx_ring: ring to place buffers on
1142 * @cleaned_count: number of buffers to replace
1143 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001144void i40e_alloc_rx_buffers_ps(struct i40e_ring *rx_ring, u16 cleaned_count)
1145{
1146 u16 i = rx_ring->next_to_use;
1147 union i40e_rx_desc *rx_desc;
1148 struct i40e_rx_buffer *bi;
1149
1150 /* do nothing if no valid netdev defined */
1151 if (!rx_ring->netdev || !cleaned_count)
1152 return;
1153
1154 while (cleaned_count--) {
1155 rx_desc = I40E_RX_DESC(rx_ring, i);
1156 bi = &rx_ring->rx_bi[i];
1157
1158 if (bi->skb) /* desc is in use */
1159 goto no_buffers;
1160 if (!bi->page) {
1161 bi->page = alloc_page(GFP_ATOMIC);
1162 if (!bi->page) {
1163 rx_ring->rx_stats.alloc_page_failed++;
1164 goto no_buffers;
1165 }
1166 }
1167
1168 if (!bi->page_dma) {
1169 /* use a half page if we're re-using */
1170 bi->page_offset ^= PAGE_SIZE / 2;
1171 bi->page_dma = dma_map_page(rx_ring->dev,
1172 bi->page,
1173 bi->page_offset,
1174 PAGE_SIZE / 2,
1175 DMA_FROM_DEVICE);
1176 if (dma_mapping_error(rx_ring->dev,
1177 bi->page_dma)) {
1178 rx_ring->rx_stats.alloc_page_failed++;
1179 bi->page_dma = 0;
1180 goto no_buffers;
1181 }
1182 }
1183
1184 dma_sync_single_range_for_device(rx_ring->dev,
1185 bi->dma,
1186 0,
1187 rx_ring->rx_hdr_len,
1188 DMA_FROM_DEVICE);
1189 /* Refresh the desc even if buffer_addrs didn't change
1190 * because each write-back erases this info.
1191 */
1192 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1193 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1194 i++;
1195 if (i == rx_ring->count)
1196 i = 0;
1197 }
1198
1199no_buffers:
1200 if (rx_ring->next_to_use != i)
1201 i40e_release_rx_desc(rx_ring, i);
1202}
1203
1204/**
1205 * i40e_alloc_rx_buffers_1buf - Replace used receive buffers; single buffer
1206 * @rx_ring: ring to place buffers on
1207 * @cleaned_count: number of buffers to replace
1208 **/
1209void i40e_alloc_rx_buffers_1buf(struct i40e_ring *rx_ring, u16 cleaned_count)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001210{
1211 u16 i = rx_ring->next_to_use;
1212 union i40e_rx_desc *rx_desc;
1213 struct i40e_rx_buffer *bi;
1214 struct sk_buff *skb;
1215
1216 /* do nothing if no valid netdev defined */
1217 if (!rx_ring->netdev || !cleaned_count)
1218 return;
1219
1220 while (cleaned_count--) {
1221 rx_desc = I40E_RX_DESC(rx_ring, i);
1222 bi = &rx_ring->rx_bi[i];
1223 skb = bi->skb;
1224
1225 if (!skb) {
1226 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1227 rx_ring->rx_buf_len);
1228 if (!skb) {
Mitch Williams420136c2013-12-18 13:45:59 +00001229 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001230 goto no_buffers;
1231 }
1232 /* initialize queue mapping */
1233 skb_record_rx_queue(skb, rx_ring->queue_index);
1234 bi->skb = skb;
1235 }
1236
1237 if (!bi->dma) {
1238 bi->dma = dma_map_single(rx_ring->dev,
1239 skb->data,
1240 rx_ring->rx_buf_len,
1241 DMA_FROM_DEVICE);
1242 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Mitch Williams420136c2013-12-18 13:45:59 +00001243 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001244 bi->dma = 0;
1245 goto no_buffers;
1246 }
1247 }
1248
Mitch Williamsa132af22015-01-24 09:58:35 +00001249 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1250 rx_desc->read.hdr_addr = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001251 i++;
1252 if (i == rx_ring->count)
1253 i = 0;
1254 }
1255
1256no_buffers:
1257 if (rx_ring->next_to_use != i)
1258 i40e_release_rx_desc(rx_ring, i);
1259}
1260
1261/**
1262 * i40e_receive_skb - Send a completed packet up the stack
1263 * @rx_ring: rx ring in play
1264 * @skb: packet to send up
1265 * @vlan_tag: vlan tag for packet
1266 **/
1267static void i40e_receive_skb(struct i40e_ring *rx_ring,
1268 struct sk_buff *skb, u16 vlan_tag)
1269{
1270 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001271
1272 if (vlan_tag & VLAN_VID_MASK)
1273 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1274
Alexander Duyck8b650352015-09-24 09:04:32 -07001275 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001276}
1277
1278/**
1279 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1280 * @vsi: the VSI we care about
1281 * @skb: skb currently being received and modified
1282 * @rx_status: status value of last descriptor in packet
1283 * @rx_error: error value of last descriptor in packet
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001284 * @rx_ptype: ptype value of last descriptor in packet
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001285 **/
1286static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1287 struct sk_buff *skb,
1288 u32 rx_status,
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001289 u32 rx_error,
1290 u16 rx_ptype)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001291{
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001292 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
1293 bool ipv4 = false, ipv6 = false;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001294 bool ipv4_tunnel, ipv6_tunnel;
1295 __wsum rx_udp_csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001296 struct iphdr *iph;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001297 __sum16 csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001298
Anjali Singhai Jainf8faaa42015-02-24 06:58:48 +00001299 ipv4_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT4_MAC_PAY3) &&
1300 (rx_ptype <= I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4);
1301 ipv6_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT6_MAC_PAY3) &&
1302 (rx_ptype <= I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001303
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001304 skb->ip_summed = CHECKSUM_NONE;
1305
1306 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001307 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001308 return;
1309
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001310 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001311 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001312 return;
1313
1314 /* both known and outer_ip must be set for the below code to work */
1315 if (!(decoded.known && decoded.outer_ip))
1316 return;
1317
1318 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1319 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4)
1320 ipv4 = true;
1321 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1322 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6)
1323 ipv6 = true;
1324
1325 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001326 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1327 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001328 goto checksum_fail;
1329
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001330 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001331 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001332 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001333 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001334 return;
1335
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001336 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001337 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001338 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001339
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001340 /* handle packets that were not able to be checksummed due
1341 * to arrival speed, in this case the stack can compute
1342 * the csum.
1343 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001344 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001345 return;
1346
1347 /* If VXLAN traffic has an outer UDPv4 checksum we need to check
1348 * it in the driver, hardware does not do it for us.
1349 * Since L3L4P bit was set we assume a valid IHL value (>=5)
1350 * so the total length of IPv4 header is IHL*4 bytes
1351 * The UDP_0 bit *may* bet set if the *inner* header is UDP
1352 */
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04001353 if (!(vsi->back->flags & I40E_FLAG_OUTER_UDP_CSUM_CAPABLE) &&
1354 (ipv4_tunnel)) {
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001355 skb->transport_header = skb->mac_header +
1356 sizeof(struct ethhdr) +
1357 (ip_hdr(skb)->ihl * 4);
1358
1359 /* Add 4 bytes for VLAN tagged packets */
1360 skb->transport_header += (skb->protocol == htons(ETH_P_8021Q) ||
1361 skb->protocol == htons(ETH_P_8021AD))
1362 ? VLAN_HLEN : 0;
1363
Anjali Singhaif6385972014-12-19 02:58:11 +00001364 if ((ip_hdr(skb)->protocol == IPPROTO_UDP) &&
1365 (udp_hdr(skb)->check != 0)) {
1366 rx_udp_csum = udp_csum(skb);
1367 iph = ip_hdr(skb);
1368 csum = csum_tcpudp_magic(
1369 iph->saddr, iph->daddr,
1370 (skb->len - skb_transport_offset(skb)),
1371 IPPROTO_UDP, rx_udp_csum);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001372
Anjali Singhaif6385972014-12-19 02:58:11 +00001373 if (udp_hdr(skb)->check != csum)
1374 goto checksum_fail;
1375
1376 } /* else its GRE and so no outer UDP header */
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001377 }
1378
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001379 skb->ip_summed = CHECKSUM_UNNECESSARY;
Tom Herbertfa4ba692014-08-27 21:27:32 -07001380 skb->csum_level = ipv4_tunnel || ipv6_tunnel;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001381
1382 return;
1383
1384checksum_fail:
1385 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001386}
1387
1388/**
1389 * i40e_rx_hash - returns the hash value from the Rx descriptor
1390 * @ring: descriptor ring
1391 * @rx_desc: specific descriptor
1392 **/
1393static inline u32 i40e_rx_hash(struct i40e_ring *ring,
1394 union i40e_rx_desc *rx_desc)
1395{
Jesse Brandeburg8a494922013-11-20 10:02:49 +00001396 const __le64 rss_mask =
1397 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1398 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1399
1400 if ((ring->netdev->features & NETIF_F_RXHASH) &&
1401 (rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask)
1402 return le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1403 else
1404 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001405}
1406
1407/**
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001408 * i40e_ptype_to_hash - get a hash type
1409 * @ptype: the ptype value from the descriptor
1410 *
1411 * Returns a hash type to be used by skb_set_hash
1412 **/
1413static inline enum pkt_hash_types i40e_ptype_to_hash(u8 ptype)
1414{
1415 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1416
1417 if (!decoded.known)
1418 return PKT_HASH_TYPE_NONE;
1419
1420 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1421 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1422 return PKT_HASH_TYPE_L4;
1423 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1424 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1425 return PKT_HASH_TYPE_L3;
1426 else
1427 return PKT_HASH_TYPE_L2;
1428}
1429
1430/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001431 * i40e_clean_rx_irq_ps - Reclaim resources after receive; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001432 * @rx_ring: rx ring to clean
1433 * @budget: how many cleans we're allowed
1434 *
1435 * Returns true if there's any budget left (e.g. the clean is finished)
1436 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001437static int i40e_clean_rx_irq_ps(struct i40e_ring *rx_ring, int budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001438{
1439 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1440 u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
1441 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jiang Liu8dc55622015-08-17 11:19:02 +08001442 const int current_node = numa_mem_id();
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001443 struct i40e_vsi *vsi = rx_ring->vsi;
1444 u16 i = rx_ring->next_to_clean;
1445 union i40e_rx_desc *rx_desc;
1446 u32 rx_error, rx_status;
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001447 u8 rx_ptype;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001448 u64 qword;
1449
Eric W. Biederman390f86d2014-03-14 17:59:10 -07001450 if (budget <= 0)
1451 return 0;
1452
Mitch Williamsa132af22015-01-24 09:58:35 +00001453 do {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001454 struct i40e_rx_buffer *rx_bi;
1455 struct sk_buff *skb;
1456 u16 vlan_tag;
Mitch Williamsa132af22015-01-24 09:58:35 +00001457 /* return some buffers to hardware, one at a time is too slow */
1458 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1459 i40e_alloc_rx_buffers_ps(rx_ring, cleaned_count);
1460 cleaned_count = 0;
1461 }
1462
1463 i = rx_ring->next_to_clean;
1464 rx_desc = I40E_RX_DESC(rx_ring, i);
1465 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1466 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1467 I40E_RXD_QW1_STATUS_SHIFT;
1468
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001469 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001470 break;
1471
1472 /* This memory barrier is needed to keep us from reading
1473 * any other fields out of the rx_desc until we know the
1474 * DD bit is set.
1475 */
Alexander Duyck67317162015-04-08 18:49:43 -07001476 dma_rmb();
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001477 if (i40e_rx_is_programming_status(qword)) {
1478 i40e_clean_programming_status(rx_ring, rx_desc);
Mitch Williamsa132af22015-01-24 09:58:35 +00001479 I40E_RX_INCREMENT(rx_ring, i);
1480 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001481 }
1482 rx_bi = &rx_ring->rx_bi[i];
1483 skb = rx_bi->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001484 if (likely(!skb)) {
1485 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1486 rx_ring->rx_hdr_len);
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001487 if (!skb) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001488 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001489 break;
1490 }
1491
Mitch Williamsa132af22015-01-24 09:58:35 +00001492 /* initialize queue mapping */
1493 skb_record_rx_queue(skb, rx_ring->queue_index);
1494 /* we are reusing so sync this buffer for CPU use */
1495 dma_sync_single_range_for_cpu(rx_ring->dev,
1496 rx_bi->dma,
1497 0,
1498 rx_ring->rx_hdr_len,
1499 DMA_FROM_DEVICE);
1500 }
Mitch Williams829af3a2013-12-18 13:46:00 +00001501 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1502 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1503 rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
1504 I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
1505 rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
1506 I40E_RXD_QW1_LENGTH_SPH_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001507
Mitch Williams829af3a2013-12-18 13:46:00 +00001508 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1509 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001510 rx_hbo = rx_error & BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
1511 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001512
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001513 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1514 I40E_RXD_QW1_PTYPE_SHIFT;
Mitch Williamsa132af22015-01-24 09:58:35 +00001515 prefetch(rx_bi->page);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001516 rx_bi->skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001517 cleaned_count++;
1518 if (rx_hbo || rx_sph) {
1519 int len;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04001520
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001521 if (rx_hbo)
1522 len = I40E_RX_HDR_SIZE;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001523 else
Mitch Williamsa132af22015-01-24 09:58:35 +00001524 len = rx_header_len;
1525 memcpy(__skb_put(skb, len), rx_bi->hdr_buf, len);
1526 } else if (skb->len == 0) {
1527 int len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001528
Mitch Williamsa132af22015-01-24 09:58:35 +00001529 len = (rx_packet_len > skb_headlen(skb) ?
1530 skb_headlen(skb) : rx_packet_len);
1531 memcpy(__skb_put(skb, len),
1532 rx_bi->page + rx_bi->page_offset,
1533 len);
1534 rx_bi->page_offset += len;
1535 rx_packet_len -= len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001536 }
1537
1538 /* Get the rest of the data if this was a header split */
Mitch Williamsa132af22015-01-24 09:58:35 +00001539 if (rx_packet_len) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001540 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1541 rx_bi->page,
1542 rx_bi->page_offset,
1543 rx_packet_len);
1544
1545 skb->len += rx_packet_len;
1546 skb->data_len += rx_packet_len;
1547 skb->truesize += rx_packet_len;
1548
1549 if ((page_count(rx_bi->page) == 1) &&
1550 (page_to_nid(rx_bi->page) == current_node))
1551 get_page(rx_bi->page);
1552 else
1553 rx_bi->page = NULL;
1554
1555 dma_unmap_page(rx_ring->dev,
1556 rx_bi->page_dma,
1557 PAGE_SIZE / 2,
1558 DMA_FROM_DEVICE);
1559 rx_bi->page_dma = 0;
1560 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001561 I40E_RX_INCREMENT(rx_ring, i);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001562
1563 if (unlikely(
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001564 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001565 struct i40e_rx_buffer *next_buffer;
1566
1567 next_buffer = &rx_ring->rx_bi[i];
Mitch Williamsa132af22015-01-24 09:58:35 +00001568 next_buffer->skb = skb;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001569 rx_ring->rx_stats.non_eop_descs++;
Mitch Williamsa132af22015-01-24 09:58:35 +00001570 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001571 }
1572
1573 /* ERR_MASK will only have valid bits if EOP set */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001574 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001575 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001576 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001577 }
1578
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001579 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1580 i40e_ptype_to_hash(rx_ptype));
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001581 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1582 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1583 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1584 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1585 rx_ring->last_rx_timestamp = jiffies;
1586 }
1587
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001588 /* probably a little skewed due to removing CRC */
1589 total_rx_bytes += skb->len;
1590 total_rx_packets++;
1591
1592 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001593
1594 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1595
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001596 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001597 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1598 : 0;
Vasu Dev38e00432014-08-01 13:27:03 -07001599#ifdef I40E_FCOE
1600 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1601 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001602 continue;
Vasu Dev38e00432014-08-01 13:27:03 -07001603 }
1604#endif
Mitch Williamsa132af22015-01-24 09:58:35 +00001605 skb_mark_napi_id(skb, &rx_ring->q_vector->napi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001606 i40e_receive_skb(rx_ring, skb, vlan_tag);
1607
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001608 rx_desc->wb.qword1.status_error_len = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001609
Mitch Williamsa132af22015-01-24 09:58:35 +00001610 } while (likely(total_rx_packets < budget));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001611
Alexander Duyck980e9b12013-09-28 06:01:03 +00001612 u64_stats_update_begin(&rx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +00001613 rx_ring->stats.packets += total_rx_packets;
1614 rx_ring->stats.bytes += total_rx_bytes;
Alexander Duyck980e9b12013-09-28 06:01:03 +00001615 u64_stats_update_end(&rx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001616 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1617 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1618
Mitch Williamsa132af22015-01-24 09:58:35 +00001619 return total_rx_packets;
1620}
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001621
Mitch Williamsa132af22015-01-24 09:58:35 +00001622/**
1623 * i40e_clean_rx_irq_1buf - Reclaim resources after receive; single buffer
1624 * @rx_ring: rx ring to clean
1625 * @budget: how many cleans we're allowed
1626 *
1627 * Returns number of packets cleaned
1628 **/
1629static int i40e_clean_rx_irq_1buf(struct i40e_ring *rx_ring, int budget)
1630{
1631 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1632 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1633 struct i40e_vsi *vsi = rx_ring->vsi;
1634 union i40e_rx_desc *rx_desc;
1635 u32 rx_error, rx_status;
1636 u16 rx_packet_len;
1637 u8 rx_ptype;
1638 u64 qword;
1639 u16 i;
1640
1641 do {
1642 struct i40e_rx_buffer *rx_bi;
1643 struct sk_buff *skb;
1644 u16 vlan_tag;
1645 /* return some buffers to hardware, one at a time is too slow */
1646 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1647 i40e_alloc_rx_buffers_1buf(rx_ring, cleaned_count);
1648 cleaned_count = 0;
1649 }
1650
1651 i = rx_ring->next_to_clean;
1652 rx_desc = I40E_RX_DESC(rx_ring, i);
1653 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1654 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1655 I40E_RXD_QW1_STATUS_SHIFT;
1656
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001657 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001658 break;
1659
1660 /* This memory barrier is needed to keep us from reading
1661 * any other fields out of the rx_desc until we know the
1662 * DD bit is set.
1663 */
Alexander Duyck67317162015-04-08 18:49:43 -07001664 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001665
1666 if (i40e_rx_is_programming_status(qword)) {
1667 i40e_clean_programming_status(rx_ring, rx_desc);
1668 I40E_RX_INCREMENT(rx_ring, i);
1669 continue;
1670 }
1671 rx_bi = &rx_ring->rx_bi[i];
1672 skb = rx_bi->skb;
1673 prefetch(skb->data);
1674
1675 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1676 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1677
1678 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1679 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001680 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
Mitch Williamsa132af22015-01-24 09:58:35 +00001681
1682 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1683 I40E_RXD_QW1_PTYPE_SHIFT;
1684 rx_bi->skb = NULL;
1685 cleaned_count++;
1686
1687 /* Get the header and possibly the whole packet
1688 * If this is an skb from previous receive dma will be 0
1689 */
1690 skb_put(skb, rx_packet_len);
1691 dma_unmap_single(rx_ring->dev, rx_bi->dma, rx_ring->rx_buf_len,
1692 DMA_FROM_DEVICE);
1693 rx_bi->dma = 0;
1694
1695 I40E_RX_INCREMENT(rx_ring, i);
1696
1697 if (unlikely(
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001698 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001699 rx_ring->rx_stats.non_eop_descs++;
1700 continue;
1701 }
1702
1703 /* ERR_MASK will only have valid bits if EOP set */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001704 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001705 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001706 continue;
1707 }
1708
1709 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1710 i40e_ptype_to_hash(rx_ptype));
1711 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1712 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1713 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1714 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1715 rx_ring->last_rx_timestamp = jiffies;
1716 }
1717
1718 /* probably a little skewed due to removing CRC */
1719 total_rx_bytes += skb->len;
1720 total_rx_packets++;
1721
1722 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1723
1724 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1725
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001726 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
Mitch Williamsa132af22015-01-24 09:58:35 +00001727 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1728 : 0;
1729#ifdef I40E_FCOE
1730 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1731 dev_kfree_skb_any(skb);
1732 continue;
1733 }
1734#endif
1735 i40e_receive_skb(rx_ring, skb, vlan_tag);
1736
Mitch Williamsa132af22015-01-24 09:58:35 +00001737 rx_desc->wb.qword1.status_error_len = 0;
1738 } while (likely(total_rx_packets < budget));
1739
1740 u64_stats_update_begin(&rx_ring->syncp);
1741 rx_ring->stats.packets += total_rx_packets;
1742 rx_ring->stats.bytes += total_rx_bytes;
1743 u64_stats_update_end(&rx_ring->syncp);
1744 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1745 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1746
1747 return total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001748}
1749
1750/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001751 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1752 * @vsi: the VSI we care about
1753 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1754 *
1755 **/
1756static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1757 struct i40e_q_vector *q_vector)
1758{
1759 struct i40e_hw *hw = &vsi->back->hw;
1760 u16 old_itr;
1761 int vector;
1762 u32 val;
1763
1764 vector = (q_vector->v_idx + vsi->base_vector);
1765 if (ITR_IS_DYNAMIC(vsi->rx_itr_setting)) {
1766 old_itr = q_vector->rx.itr;
1767 i40e_set_new_dynamic_itr(&q_vector->rx);
1768 if (old_itr != q_vector->rx.itr) {
1769 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1770 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
1771 (I40E_RX_ITR <<
1772 I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
1773 (q_vector->rx.itr <<
1774 I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
1775 } else {
1776 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1777 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
1778 (I40E_ITR_NONE <<
1779 I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT);
1780 }
1781 if (!test_bit(__I40E_DOWN, &vsi->state))
1782 wr32(hw, I40E_PFINT_DYN_CTLN(vector - 1), val);
1783 } else {
Jesse Brandeburg78455482015-07-23 16:54:41 -04001784 i40e_irq_dynamic_enable(vsi, q_vector->v_idx);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001785 }
1786 if (ITR_IS_DYNAMIC(vsi->tx_itr_setting)) {
1787 old_itr = q_vector->tx.itr;
1788 i40e_set_new_dynamic_itr(&q_vector->tx);
1789 if (old_itr != q_vector->tx.itr) {
1790 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1791 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
1792 (I40E_TX_ITR <<
1793 I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
1794 (q_vector->tx.itr <<
1795 I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
1796 } else {
1797 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1798 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
1799 (I40E_ITR_NONE <<
1800 I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT);
1801 }
1802 if (!test_bit(__I40E_DOWN, &vsi->state))
1803 wr32(hw, I40E_PFINT_DYN_CTLN(q_vector->v_idx +
1804 vsi->base_vector - 1), val);
1805 } else {
Jesse Brandeburg78455482015-07-23 16:54:41 -04001806 i40e_irq_dynamic_enable(vsi, q_vector->v_idx);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001807 }
1808}
1809
1810/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001811 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1812 * @napi: napi struct with our devices info in it
1813 * @budget: amount of work driver is allowed to do this pass, in packets
1814 *
1815 * This function will clean all queues associated with a q_vector.
1816 *
1817 * Returns the amount of work done
1818 **/
1819int i40e_napi_poll(struct napi_struct *napi, int budget)
1820{
1821 struct i40e_q_vector *q_vector =
1822 container_of(napi, struct i40e_q_vector, napi);
1823 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001824 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001825 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001826 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001827 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001828 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001829
1830 if (test_bit(__I40E_DOWN, &vsi->state)) {
1831 napi_complete(napi);
1832 return 0;
1833 }
1834
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001835 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001836 * budget and be more aggressive about cleaning up the Tx descriptors.
1837 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001838 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001839 clean_complete &= i40e_clean_tx_irq(ring, vsi->work_limit);
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001840 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04001841 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001842 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001843
Alexander Duyckc67cace2015-09-24 09:04:26 -07001844 /* Handle case where we are called by netpoll with a budget of 0 */
1845 if (budget <= 0)
1846 goto tx_only;
1847
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001848 /* We attempt to distribute budget to each Rx queue fairly, but don't
1849 * allow the budget to go below 1 because that would exit polling early.
1850 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001851 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001852
Mitch Williamsa132af22015-01-24 09:58:35 +00001853 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001854 int cleaned;
1855
Mitch Williamsa132af22015-01-24 09:58:35 +00001856 if (ring_is_ps_enabled(ring))
1857 cleaned = i40e_clean_rx_irq_ps(ring, budget_per_ring);
1858 else
1859 cleaned = i40e_clean_rx_irq_1buf(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001860
1861 work_done += cleaned;
Mitch Williamsa132af22015-01-24 09:58:35 +00001862 /* if we didn't clean as many as budgeted, we must be done */
1863 clean_complete &= (budget_per_ring != cleaned);
1864 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001865
1866 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001867 if (!clean_complete) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07001868tx_only:
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001869 if (arm_wb)
1870 i40e_force_wb(vsi, q_vector);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001871 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001872 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001873
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04001874 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
1875 q_vector->arm_wb_state = false;
1876
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001877 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001878 napi_complete_done(napi, work_done);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001879 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
1880 i40e_update_enable_itr(vsi, q_vector);
1881 } else { /* Legacy mode */
1882 struct i40e_hw *hw = &vsi->back->hw;
1883 /* We re-enable the queue 0 cause, but
1884 * don't worry about dynamic_enable
1885 * because we left it on for the other
1886 * possible interrupts during napi
1887 */
1888 u32 qval = rd32(hw, I40E_QINT_RQCTL(0)) |
1889 I40E_QINT_RQCTL_CAUSE_ENA_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001890
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001891 wr32(hw, I40E_QINT_RQCTL(0), qval);
1892 qval = rd32(hw, I40E_QINT_TQCTL(0)) |
1893 I40E_QINT_TQCTL_CAUSE_ENA_MASK;
1894 wr32(hw, I40E_QINT_TQCTL(0), qval);
1895 i40e_irq_dynamic_enable_icr0(vsi->back);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001896 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001897 return 0;
1898}
1899
1900/**
1901 * i40e_atr - Add a Flow Director ATR filter
1902 * @tx_ring: ring to add programming descriptor to
1903 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001904 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001905 * @protocol: wire protocol
1906 **/
1907static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001908 u32 tx_flags, __be16 protocol)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001909{
1910 struct i40e_filter_program_desc *fdir_desc;
1911 struct i40e_pf *pf = tx_ring->vsi->back;
1912 union {
1913 unsigned char *network;
1914 struct iphdr *ipv4;
1915 struct ipv6hdr *ipv6;
1916 } hdr;
1917 struct tcphdr *th;
1918 unsigned int hlen;
1919 u32 flex_ptype, dtype_cmd;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001920 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001921
1922 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08001923 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001924 return;
1925
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00001926 if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
1927 return;
1928
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001929 /* if sampling is disabled do nothing */
1930 if (!tx_ring->atr_sample_rate)
1931 return;
1932
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001933 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001934 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001935
1936 if (!(tx_flags & I40E_TX_FLAGS_VXLAN_TUNNEL)) {
1937 /* snag network header to get L4 type and address */
1938 hdr.network = skb_network_header(skb);
1939
1940 /* Currently only IPv4/IPv6 with TCP is supported
1941 * access ihl as u8 to avoid unaligned access on ia64
1942 */
1943 if (tx_flags & I40E_TX_FLAGS_IPV4)
1944 hlen = (hdr.network[0] & 0x0F) << 2;
1945 else if (protocol == htons(ETH_P_IPV6))
1946 hlen = sizeof(struct ipv6hdr);
1947 else
1948 return;
1949 } else {
1950 hdr.network = skb_inner_network_header(skb);
1951 hlen = skb_inner_network_header_len(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001952 }
1953
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001954 /* Currently only IPv4/IPv6 with TCP is supported
1955 * Note: tx_flags gets modified to reflect inner protocols in
1956 * tx_enable_csum function if encap is enabled.
1957 */
1958 if ((tx_flags & I40E_TX_FLAGS_IPV4) &&
1959 (hdr.ipv4->protocol != IPPROTO_TCP))
1960 return;
1961 else if ((tx_flags & I40E_TX_FLAGS_IPV6) &&
1962 (hdr.ipv6->nexthdr != IPPROTO_TCP))
1963 return;
1964
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001965 th = (struct tcphdr *)(hdr.network + hlen);
1966
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001967 /* Due to lack of space, no more new filters can be programmed */
1968 if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
1969 return;
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04001970 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) {
1971 /* HW ATR eviction will take care of removing filters on FIN
1972 * and RST packets.
1973 */
1974 if (th->fin || th->rst)
1975 return;
1976 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001977
1978 tx_ring->atr_count++;
1979
Anjali Singhai Jaince806782014-03-06 08:59:54 +00001980 /* sample on all syn/fin/rst packets or once every atr sample rate */
1981 if (!th->fin &&
1982 !th->syn &&
1983 !th->rst &&
1984 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001985 return;
1986
1987 tx_ring->atr_count = 0;
1988
1989 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001990 i = tx_ring->next_to_use;
1991 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
1992
1993 i++;
1994 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001995
1996 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
1997 I40E_TXD_FLTR_QW0_QINDEX_MASK;
1998 flex_ptype |= (protocol == htons(ETH_P_IP)) ?
1999 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2000 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2001 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2002 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2003
2004 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2005
2006 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2007
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002008 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002009 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2010 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2011 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2012 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2013
2014 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2015 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2016
2017 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2018 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2019
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002020 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002021 if (!(tx_flags & I40E_TX_FLAGS_VXLAN_TUNNEL))
2022 dtype_cmd |=
2023 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2024 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2025 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2026 else
2027 dtype_cmd |=
2028 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2029 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2030 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002031
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002032 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)
2033 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2034
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002035 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002036 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002037 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002038 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002039}
2040
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002041/**
2042 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2043 * @skb: send buffer
2044 * @tx_ring: ring to send buffer on
2045 * @flags: the tx flags to be set
2046 *
2047 * Checks the skb and set up correspondingly several generic transmit flags
2048 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2049 *
2050 * Returns error code indicate the frame should be dropped upon error and the
2051 * otherwise returns 0 to indicate the flags has been set properly.
2052 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002053#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002054inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002055 struct i40e_ring *tx_ring,
2056 u32 *flags)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002057#else
2058static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2059 struct i40e_ring *tx_ring,
2060 u32 *flags)
Vasu Dev38e00432014-08-01 13:27:03 -07002061#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002062{
2063 __be16 protocol = skb->protocol;
2064 u32 tx_flags = 0;
2065
Greg Rose31eaacc2015-03-31 00:45:03 -07002066 if (protocol == htons(ETH_P_8021Q) &&
2067 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2068 /* When HW VLAN acceleration is turned off by the user the
2069 * stack sets the protocol to 8021q so that the driver
2070 * can take any steps required to support the SW only
2071 * VLAN handling. In our case the driver doesn't need
2072 * to take any further steps so just set the protocol
2073 * to the encapsulated ethertype.
2074 */
2075 skb->protocol = vlan_get_protocol(skb);
2076 goto out;
2077 }
2078
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002079 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002080 if (skb_vlan_tag_present(skb)) {
2081 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002082 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2083 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002084 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002085 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002086
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002087 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2088 if (!vhdr)
2089 return -EINVAL;
2090
2091 protocol = vhdr->h_vlan_encapsulated_proto;
2092 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2093 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2094 }
2095
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002096 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2097 goto out;
2098
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002099 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002100 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2101 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002102 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2103 tx_flags |= (skb->priority & 0x7) <<
2104 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2105 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2106 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002107 int rc;
2108
2109 rc = skb_cow_head(skb, 0);
2110 if (rc < 0)
2111 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002112 vhdr = (struct vlan_ethhdr *)skb->data;
2113 vhdr->h_vlan_TCI = htons(tx_flags >>
2114 I40E_TX_FLAGS_VLAN_SHIFT);
2115 } else {
2116 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2117 }
2118 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002119
2120out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002121 *flags = tx_flags;
2122 return 0;
2123}
2124
2125/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002126 * i40e_tso - set up the tso context descriptor
2127 * @tx_ring: ptr to the ring to send
2128 * @skb: ptr to the skb we're sending
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002129 * @hdr_len: ptr to the size of the packet header
2130 * @cd_tunneling: ptr to context descriptor bits
2131 *
2132 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2133 **/
2134static int i40e_tso(struct i40e_ring *tx_ring, struct sk_buff *skb,
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002135 u8 *hdr_len, u64 *cd_type_cmd_tso_mss,
2136 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002137{
2138 u32 cd_cmd, cd_tso_len, cd_mss;
Francois Romieudd225bc2014-03-30 03:14:48 +00002139 struct ipv6hdr *ipv6h;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002140 struct tcphdr *tcph;
2141 struct iphdr *iph;
2142 u32 l4len;
2143 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002144
2145 if (!skb_is_gso(skb))
2146 return 0;
2147
Francois Romieudd225bc2014-03-30 03:14:48 +00002148 err = skb_cow_head(skb, 0);
2149 if (err < 0)
2150 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002151
Anjali Singhaidf230752014-12-19 02:58:16 +00002152 iph = skb->encapsulation ? inner_ip_hdr(skb) : ip_hdr(skb);
2153 ipv6h = skb->encapsulation ? inner_ipv6_hdr(skb) : ipv6_hdr(skb);
2154
2155 if (iph->version == 4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002156 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2157 iph->tot_len = 0;
2158 iph->check = 0;
2159 tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
2160 0, IPPROTO_TCP, 0);
Anjali Singhaidf230752014-12-19 02:58:16 +00002161 } else if (ipv6h->version == 6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002162 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2163 ipv6h->payload_len = 0;
2164 tcph->check = ~csum_ipv6_magic(&ipv6h->saddr, &ipv6h->daddr,
2165 0, IPPROTO_TCP, 0);
2166 }
2167
2168 l4len = skb->encapsulation ? inner_tcp_hdrlen(skb) : tcp_hdrlen(skb);
2169 *hdr_len = (skb->encapsulation
2170 ? (skb_inner_transport_header(skb) - skb->data)
2171 : skb_transport_offset(skb)) + l4len;
2172
2173 /* find the field values */
2174 cd_cmd = I40E_TX_CTX_DESC_TSO;
2175 cd_tso_len = skb->len - *hdr_len;
2176 cd_mss = skb_shinfo(skb)->gso_size;
Mitch Williams829af3a2013-12-18 13:46:00 +00002177 *cd_type_cmd_tso_mss |= ((u64)cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2178 ((u64)cd_tso_len <<
2179 I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2180 ((u64)cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002181 return 1;
2182}
2183
2184/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002185 * i40e_tsyn - set up the tsyn context descriptor
2186 * @tx_ring: ptr to the ring to send
2187 * @skb: ptr to the skb we're sending
2188 * @tx_flags: the collected send information
2189 *
2190 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2191 **/
2192static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2193 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2194{
2195 struct i40e_pf *pf;
2196
2197 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2198 return 0;
2199
2200 /* Tx timestamps cannot be sampled when doing TSO */
2201 if (tx_flags & I40E_TX_FLAGS_TSO)
2202 return 0;
2203
2204 /* only timestamp the outbound packet if the user has requested it and
2205 * we are not already transmitting a packet to be timestamped
2206 */
2207 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002208 if (!(pf->flags & I40E_FLAG_PTP))
2209 return 0;
2210
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002211 if (pf->ptp_tx &&
2212 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002213 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2214 pf->ptp_tx_skb = skb_get(skb);
2215 } else {
2216 return 0;
2217 }
2218
2219 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2220 I40E_TXD_CTX_QW1_CMD_SHIFT;
2221
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002222 return 1;
2223}
2224
2225/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002226 * i40e_tx_enable_csum - Enable Tx checksum offloads
2227 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002228 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002229 * @td_cmd: Tx descriptor command bits to set
2230 * @td_offset: Tx descriptor header offsets to set
2231 * @cd_tunneling: ptr to context desc bits
2232 **/
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002233static void i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002234 u32 *td_cmd, u32 *td_offset,
2235 struct i40e_ring *tx_ring,
2236 u32 *cd_tunneling)
2237{
2238 struct ipv6hdr *this_ipv6_hdr;
2239 unsigned int this_tcp_hdrlen;
2240 struct iphdr *this_ip_hdr;
2241 u32 network_hdr_len;
2242 u8 l4_hdr = 0;
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04002243 struct udphdr *oudph;
2244 struct iphdr *oiph;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002245 u32 l4_tunnel = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002246
2247 if (skb->encapsulation) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002248 switch (ip_hdr(skb)->protocol) {
2249 case IPPROTO_UDP:
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04002250 oudph = udp_hdr(skb);
2251 oiph = ip_hdr(skb);
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002252 l4_tunnel = I40E_TXD_CTX_UDP_TUNNELING;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002253 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002254 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002255 case IPPROTO_GRE:
2256 l4_tunnel = I40E_TXD_CTX_GRE_TUNNELING;
2257 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002258 default:
2259 return;
2260 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002261 network_hdr_len = skb_inner_network_header_len(skb);
2262 this_ip_hdr = inner_ip_hdr(skb);
2263 this_ipv6_hdr = inner_ipv6_hdr(skb);
2264 this_tcp_hdrlen = inner_tcp_hdrlen(skb);
2265
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002266 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
2267 if (*tx_flags & I40E_TX_FLAGS_TSO) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002268 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV4;
2269 ip_hdr(skb)->check = 0;
2270 } else {
2271 *cd_tunneling |=
2272 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2273 }
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002274 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Anjali Singhaidf230752014-12-19 02:58:16 +00002275 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV6;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002276 if (*tx_flags & I40E_TX_FLAGS_TSO)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002277 ip_hdr(skb)->check = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002278 }
2279
2280 /* Now set the ctx descriptor fields */
2281 *cd_tunneling |= (skb_network_header_len(skb) >> 2) <<
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002282 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT |
2283 l4_tunnel |
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002284 ((skb_inner_network_offset(skb) -
2285 skb_transport_offset(skb)) >> 1) <<
2286 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
Anjali Singhaidf230752014-12-19 02:58:16 +00002287 if (this_ip_hdr->version == 6) {
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002288 *tx_flags &= ~I40E_TX_FLAGS_IPV4;
2289 *tx_flags |= I40E_TX_FLAGS_IPV6;
Anjali Singhaidf230752014-12-19 02:58:16 +00002290 }
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04002291 if ((tx_ring->flags & I40E_TXR_FLAGS_OUTER_UDP_CSUM) &&
2292 (l4_tunnel == I40E_TXD_CTX_UDP_TUNNELING) &&
2293 (*cd_tunneling & I40E_TXD_CTX_QW0_EXT_IP_MASK)) {
2294 oudph->check = ~csum_tcpudp_magic(oiph->saddr,
2295 oiph->daddr,
2296 (skb->len - skb_transport_offset(skb)),
2297 IPPROTO_UDP, 0);
2298 *cd_tunneling |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2299 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002300 } else {
2301 network_hdr_len = skb_network_header_len(skb);
2302 this_ip_hdr = ip_hdr(skb);
2303 this_ipv6_hdr = ipv6_hdr(skb);
2304 this_tcp_hdrlen = tcp_hdrlen(skb);
2305 }
2306
2307 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002308 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002309 l4_hdr = this_ip_hdr->protocol;
2310 /* the stack computes the IP header already, the only time we
2311 * need the hardware to recompute it is in the case of TSO.
2312 */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002313 if (*tx_flags & I40E_TX_FLAGS_TSO) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002314 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4_CSUM;
2315 this_ip_hdr->check = 0;
2316 } else {
2317 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4;
2318 }
2319 /* Now set the td_offset for IP header length */
2320 *td_offset = (network_hdr_len >> 2) <<
2321 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002322 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002323 l4_hdr = this_ipv6_hdr->nexthdr;
2324 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
2325 /* Now set the td_offset for IP header length */
2326 *td_offset = (network_hdr_len >> 2) <<
2327 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
2328 }
2329 /* words in MACLEN + dwords in IPLEN + dwords in L4Len */
2330 *td_offset |= (skb_network_offset(skb) >> 1) <<
2331 I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2332
2333 /* Enable L4 checksum offloads */
2334 switch (l4_hdr) {
2335 case IPPROTO_TCP:
2336 /* enable checksum offloads */
2337 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2338 *td_offset |= (this_tcp_hdrlen >> 2) <<
2339 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2340 break;
2341 case IPPROTO_SCTP:
2342 /* enable SCTP checksum offload */
2343 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2344 *td_offset |= (sizeof(struct sctphdr) >> 2) <<
2345 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2346 break;
2347 case IPPROTO_UDP:
2348 /* enable UDP checksum offload */
2349 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2350 *td_offset |= (sizeof(struct udphdr) >> 2) <<
2351 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2352 break;
2353 default:
2354 break;
2355 }
2356}
2357
2358/**
2359 * i40e_create_tx_ctx Build the Tx context descriptor
2360 * @tx_ring: ring to create the descriptor on
2361 * @cd_type_cmd_tso_mss: Quad Word 1
2362 * @cd_tunneling: Quad Word 0 - bits 0-31
2363 * @cd_l2tag2: Quad Word 0 - bits 32-63
2364 **/
2365static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2366 const u64 cd_type_cmd_tso_mss,
2367 const u32 cd_tunneling, const u32 cd_l2tag2)
2368{
2369 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002370 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002371
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002372 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2373 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002374 return;
2375
2376 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002377 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2378
2379 i++;
2380 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002381
2382 /* cpu_to_le32 and assign to struct fields */
2383 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2384 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002385 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002386 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2387}
2388
2389/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002390 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2391 * @tx_ring: the ring to be checked
2392 * @size: the size buffer we want to assure is available
2393 *
2394 * Returns -EBUSY if a stop is needed, else 0
2395 **/
2396static inline int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2397{
2398 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2399 /* Memory barrier before checking head and tail */
2400 smp_mb();
2401
2402 /* Check again in a case another CPU has just made room available. */
2403 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2404 return -EBUSY;
2405
2406 /* A reprieve! - use start_queue because it doesn't call schedule */
2407 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2408 ++tx_ring->tx_stats.restart_queue;
2409 return 0;
2410}
2411
2412/**
2413 * i40e_maybe_stop_tx - 1st level check for tx stop conditions
2414 * @tx_ring: the ring to be checked
2415 * @size: the size buffer we want to assure is available
2416 *
2417 * Returns 0 if stop is not needed
2418 **/
2419#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002420inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002421#else
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002422static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002423#endif
2424{
2425 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
2426 return 0;
2427 return __i40e_maybe_stop_tx(tx_ring, size);
2428}
2429
2430/**
Anjali Singhai71da6192015-02-21 06:42:35 +00002431 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
2432 * @skb: send buffer
2433 * @tx_flags: collected send information
Anjali Singhai71da6192015-02-21 06:42:35 +00002434 *
2435 * Note: Our HW can't scatter-gather more than 8 fragments to build
2436 * a packet on the wire and so we need to figure out the cases where we
2437 * need to linearize the skb.
2438 **/
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002439static bool i40e_chk_linearize(struct sk_buff *skb, u32 tx_flags)
Anjali Singhai71da6192015-02-21 06:42:35 +00002440{
2441 struct skb_frag_struct *frag;
2442 bool linearize = false;
2443 unsigned int size = 0;
2444 u16 num_frags;
2445 u16 gso_segs;
2446
2447 num_frags = skb_shinfo(skb)->nr_frags;
2448 gso_segs = skb_shinfo(skb)->gso_segs;
2449
2450 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO)) {
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002451 u16 j = 0;
Anjali Singhai71da6192015-02-21 06:42:35 +00002452
2453 if (num_frags < (I40E_MAX_BUFFER_TXD))
2454 goto linearize_chk_done;
2455 /* try the simple math, if we have too many frags per segment */
2456 if (DIV_ROUND_UP((num_frags + gso_segs), gso_segs) >
2457 I40E_MAX_BUFFER_TXD) {
2458 linearize = true;
2459 goto linearize_chk_done;
2460 }
2461 frag = &skb_shinfo(skb)->frags[0];
Anjali Singhai71da6192015-02-21 06:42:35 +00002462 /* we might still have more fragments per segment */
2463 do {
2464 size += skb_frag_size(frag);
2465 frag++; j++;
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002466 if ((size >= skb_shinfo(skb)->gso_size) &&
2467 (j < I40E_MAX_BUFFER_TXD)) {
2468 size = (size % skb_shinfo(skb)->gso_size);
2469 j = (size) ? 1 : 0;
2470 }
Anjali Singhai71da6192015-02-21 06:42:35 +00002471 if (j == I40E_MAX_BUFFER_TXD) {
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002472 linearize = true;
2473 break;
Anjali Singhai71da6192015-02-21 06:42:35 +00002474 }
2475 num_frags--;
2476 } while (num_frags);
2477 } else {
2478 if (num_frags >= I40E_MAX_BUFFER_TXD)
2479 linearize = true;
2480 }
2481
2482linearize_chk_done:
2483 return linearize;
2484}
2485
2486/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002487 * i40e_tx_map - Build the Tx descriptor
2488 * @tx_ring: ring to send buffer on
2489 * @skb: send buffer
2490 * @first: first buffer info buffer to use
2491 * @tx_flags: collected send information
2492 * @hdr_len: size of the packet header
2493 * @td_cmd: the command field in the descriptor
2494 * @td_offset: offset for checksum or crc
2495 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002496#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002497inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002498 struct i40e_tx_buffer *first, u32 tx_flags,
2499 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002500#else
2501static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2502 struct i40e_tx_buffer *first, u32 tx_flags,
2503 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Vasu Dev38e00432014-08-01 13:27:03 -07002504#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002505{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002506 unsigned int data_len = skb->data_len;
2507 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002508 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002509 struct i40e_tx_buffer *tx_bi;
2510 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002511 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002512 u32 td_tag = 0;
2513 dma_addr_t dma;
2514 u16 gso_segs;
Anjali Singhai58044742015-09-25 18:26:13 -07002515 u16 desc_count = 0;
2516 bool tail_bump = true;
2517 bool do_rs = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002518
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002519 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2520 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2521 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2522 I40E_TX_FLAGS_VLAN_SHIFT;
2523 }
2524
Alexander Duycka5e9c572013-09-28 06:00:27 +00002525 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
2526 gso_segs = skb_shinfo(skb)->gso_segs;
2527 else
2528 gso_segs = 1;
2529
2530 /* multiply data chunks by size of headers */
2531 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
2532 first->gso_segs = gso_segs;
2533 first->skb = skb;
2534 first->tx_flags = tx_flags;
2535
2536 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2537
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002538 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002539 tx_bi = first;
2540
2541 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
2542 if (dma_mapping_error(tx_ring->dev, dma))
2543 goto dma_error;
2544
2545 /* record length, and DMA address */
2546 dma_unmap_len_set(tx_bi, len, size);
2547 dma_unmap_addr_set(tx_bi, dma, dma);
2548
2549 tx_desc->buffer_addr = cpu_to_le64(dma);
2550
2551 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002552 tx_desc->cmd_type_offset_bsz =
2553 build_ctob(td_cmd, td_offset,
2554 I40E_MAX_DATA_PER_TXD, td_tag);
2555
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002556 tx_desc++;
2557 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002558 desc_count++;
2559
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002560 if (i == tx_ring->count) {
2561 tx_desc = I40E_TX_DESC(tx_ring, 0);
2562 i = 0;
2563 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002564
2565 dma += I40E_MAX_DATA_PER_TXD;
2566 size -= I40E_MAX_DATA_PER_TXD;
2567
2568 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002569 }
2570
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002571 if (likely(!data_len))
2572 break;
2573
Alexander Duycka5e9c572013-09-28 06:00:27 +00002574 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2575 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002576
2577 tx_desc++;
2578 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002579 desc_count++;
2580
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002581 if (i == tx_ring->count) {
2582 tx_desc = I40E_TX_DESC(tx_ring, 0);
2583 i = 0;
2584 }
2585
Alexander Duycka5e9c572013-09-28 06:00:27 +00002586 size = skb_frag_size(frag);
2587 data_len -= size;
2588
2589 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2590 DMA_TO_DEVICE);
2591
2592 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002593 }
2594
Alexander Duycka5e9c572013-09-28 06:00:27 +00002595 /* set next_to_watch value indicating a packet is present */
2596 first->next_to_watch = tx_desc;
2597
2598 i++;
2599 if (i == tx_ring->count)
2600 i = 0;
2601
2602 tx_ring->next_to_use = i;
2603
Anjali Singhai58044742015-09-25 18:26:13 -07002604 netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
2605 tx_ring->queue_index),
2606 first->bytecount);
Eric Dumazet4567dc12014-10-07 13:30:23 -07002607 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07002608
2609 /* Algorithm to optimize tail and RS bit setting:
2610 * if xmit_more is supported
2611 * if xmit_more is true
2612 * do not update tail and do not mark RS bit.
2613 * if xmit_more is false and last xmit_more was false
2614 * if every packet spanned less than 4 desc
2615 * then set RS bit on 4th packet and update tail
2616 * on every packet
2617 * else
2618 * update tail and set RS bit on every packet.
2619 * if xmit_more is false and last_xmit_more was true
2620 * update tail and set RS bit.
2621 *
2622 * Optimization: wmb to be issued only in case of tail update.
2623 * Also optimize the Descriptor WB path for RS bit with the same
2624 * algorithm.
2625 *
2626 * Note: If there are less than 4 packets
2627 * pending and interrupts were disabled the service task will
2628 * trigger a force WB.
2629 */
2630 if (skb->xmit_more &&
2631 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2632 tx_ring->queue_index))) {
2633 tx_ring->flags |= I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2634 tail_bump = false;
2635 } else if (!skb->xmit_more &&
2636 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2637 tx_ring->queue_index)) &&
2638 (!(tx_ring->flags & I40E_TXR_FLAGS_LAST_XMIT_MORE_SET)) &&
2639 (tx_ring->packet_stride < WB_STRIDE) &&
2640 (desc_count < WB_STRIDE)) {
2641 tx_ring->packet_stride++;
2642 } else {
2643 tx_ring->packet_stride = 0;
2644 tx_ring->flags &= ~I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2645 do_rs = true;
2646 }
2647 if (do_rs)
2648 tx_ring->packet_stride = 0;
2649
2650 tx_desc->cmd_type_offset_bsz =
2651 build_ctob(td_cmd, td_offset, size, td_tag) |
2652 cpu_to_le64((u64)(do_rs ? I40E_TXD_CMD :
2653 I40E_TX_DESC_CMD_EOP) <<
2654 I40E_TXD_QW1_CMD_SHIFT);
2655
Alexander Duycka5e9c572013-09-28 06:00:27 +00002656 /* notify HW of packet */
Anjali Singhai58044742015-09-25 18:26:13 -07002657 if (!tail_bump)
Jesse Brandeburg489ce7a2015-04-27 14:57:08 -04002658 prefetchw(tx_desc + 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002659
Anjali Singhai58044742015-09-25 18:26:13 -07002660 if (tail_bump) {
2661 /* Force memory writes to complete before letting h/w
2662 * know there are new descriptors to fetch. (Only
2663 * applicable for weak-ordered memory model archs,
2664 * such as IA-64).
2665 */
2666 wmb();
2667 writel(i, tx_ring->tail);
2668 }
2669
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002670 return;
2671
2672dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00002673 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002674
2675 /* clear dma mappings for failed tx_bi map */
2676 for (;;) {
2677 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00002678 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002679 if (tx_bi == first)
2680 break;
2681 if (i == 0)
2682 i = tx_ring->count;
2683 i--;
2684 }
2685
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002686 tx_ring->next_to_use = i;
2687}
2688
2689/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002690 * i40e_xmit_descriptor_count - calculate number of tx descriptors needed
2691 * @skb: send buffer
2692 * @tx_ring: ring to send buffer on
2693 *
2694 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
2695 * there is not enough descriptors available in this ring since we need at least
2696 * one descriptor.
2697 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002698#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002699inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002700 struct i40e_ring *tx_ring)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002701#else
2702static inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
2703 struct i40e_ring *tx_ring)
Vasu Dev38e00432014-08-01 13:27:03 -07002704#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002705{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002706 unsigned int f;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002707 int count = 0;
2708
2709 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2710 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002711 * + 4 desc gap to avoid the cache line where head is,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002712 * + 1 desc for context descriptor,
2713 * otherwise try next time
2714 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002715 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
2716 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Jesse Brandeburg980093e2014-05-10 04:49:12 +00002717
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002718 count += TXD_USE_COUNT(skb_headlen(skb));
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002719 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002720 tx_ring->tx_stats.tx_busy++;
2721 return 0;
2722 }
2723 return count;
2724}
2725
2726/**
2727 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2728 * @skb: send buffer
2729 * @tx_ring: ring to send buffer on
2730 *
2731 * Returns NETDEV_TX_OK if sent, else an error code
2732 **/
2733static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2734 struct i40e_ring *tx_ring)
2735{
2736 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2737 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2738 struct i40e_tx_buffer *first;
2739 u32 td_offset = 0;
2740 u32 tx_flags = 0;
2741 __be16 protocol;
2742 u32 td_cmd = 0;
2743 u8 hdr_len = 0;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002744 int tsyn;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002745 int tso;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002746
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002747 if (0 == i40e_xmit_descriptor_count(skb, tx_ring))
2748 return NETDEV_TX_BUSY;
2749
2750 /* prepare the xmit flags */
2751 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2752 goto out_drop;
2753
2754 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04002755 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002756
2757 /* record the location of the first descriptor for this packet */
2758 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2759
2760 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002761 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002762 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002763 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002764 tx_flags |= I40E_TX_FLAGS_IPV6;
2765
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002766 tso = i40e_tso(tx_ring, skb, &hdr_len,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002767 &cd_type_cmd_tso_mss, &cd_tunneling);
2768
2769 if (tso < 0)
2770 goto out_drop;
2771 else if (tso)
2772 tx_flags |= I40E_TX_FLAGS_TSO;
2773
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002774 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2775
2776 if (tsyn)
2777 tx_flags |= I40E_TX_FLAGS_TSYN;
2778
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -04002779 if (i40e_chk_linearize(skb, tx_flags)) {
Anjali Singhai71da6192015-02-21 06:42:35 +00002780 if (skb_linearize(skb))
2781 goto out_drop;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -04002782 tx_ring->tx_stats.tx_linearize++;
2783 }
Jakub Kicinski259afec2014-03-15 14:55:37 +00002784 skb_tx_timestamp(skb);
2785
Alexander Duyckb1941302013-09-28 06:00:32 +00002786 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002787 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2788
Alexander Duyckb1941302013-09-28 06:00:32 +00002789 /* Always offload the checksum, since it's in the data descriptor */
2790 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2791 tx_flags |= I40E_TX_FLAGS_CSUM;
2792
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002793 i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002794 tx_ring, &cd_tunneling);
Alexander Duyckb1941302013-09-28 06:00:32 +00002795 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002796
2797 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2798 cd_tunneling, cd_l2tag2);
2799
2800 /* Add Flow Director ATR if it's enabled.
2801 *
2802 * NOTE: this must always be directly before the data descriptor.
2803 */
2804 i40e_atr(tx_ring, skb, tx_flags, protocol);
2805
2806 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2807 td_cmd, td_offset);
2808
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002809 return NETDEV_TX_OK;
2810
2811out_drop:
2812 dev_kfree_skb_any(skb);
2813 return NETDEV_TX_OK;
2814}
2815
2816/**
2817 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2818 * @skb: send buffer
2819 * @netdev: network interface device structure
2820 *
2821 * Returns NETDEV_TX_OK if sent, else an error code
2822 **/
2823netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2824{
2825 struct i40e_netdev_priv *np = netdev_priv(netdev);
2826 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e15b2013-09-28 06:00:58 +00002827 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002828
2829 /* hardware can't handle really short frames, hardware padding works
2830 * beyond this point
2831 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08002832 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
2833 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002834
2835 return i40e_xmit_frame_ring(skb, tx_ring);
2836}