blob: 2ef7b14cc36e2da3f5cf4cd3c50603d79aa61cc0 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
Matt Roperc6f95f22015-01-22 16:50:32 -080034#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drm_crtc.h>
36#include <drm/drm_crtc_helper.h>
37#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010039#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041
Keith Packarda4fc5ed2009-04-07 16:16:42 -070042#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
43
Todd Previte559be302015-05-04 07:48:20 -070044/* Compliance test status bits */
45#define INTEL_DP_RESOLUTION_SHIFT_MASK 0
46#define INTEL_DP_RESOLUTION_PREFERRED (1 << INTEL_DP_RESOLUTION_SHIFT_MASK)
47#define INTEL_DP_RESOLUTION_STANDARD (2 << INTEL_DP_RESOLUTION_SHIFT_MASK)
48#define INTEL_DP_RESOLUTION_FAILSAFE (3 << INTEL_DP_RESOLUTION_SHIFT_MASK)
49
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080050struct dp_link_dpll {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030051 int clock;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080052 struct dpll dpll;
53};
54
55static const struct dp_link_dpll gen4_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030056 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080057 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030058 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080059 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
60};
61
62static const struct dp_link_dpll pch_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030063 { 162000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080064 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030065 { 270000,
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080066 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
67};
68
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080069static const struct dp_link_dpll vlv_dpll[] = {
Ville Syrjälä840b32b2015-08-11 20:21:46 +030070 { 162000,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080071 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030072 { 270000,
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080073 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
74};
75
Chon Ming Leeef9348c2014-04-09 13:28:18 +030076/*
77 * CHV supports eDP 1.4 that have more link rates.
78 * Below only provides the fixed rate but exclude variable rate.
79 */
80static const struct dp_link_dpll chv_dpll[] = {
81 /*
82 * CHV requires to program fractional division for m2.
83 * m2 is stored in fixed point format using formula below
84 * (m2_int << 22) | m2_fraction
85 */
Ville Syrjälä840b32b2015-08-11 20:21:46 +030086 { 162000, /* m2_int = 32, m2_fraction = 1677722 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030087 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030088 { 270000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030089 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
Ville Syrjälä840b32b2015-08-11 20:21:46 +030090 { 540000, /* m2_int = 27, m2_fraction = 0 */
Chon Ming Leeef9348c2014-04-09 13:28:18 +030091 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
92};
Sonika Jindal637a9c62015-05-07 09:52:08 +053093
Sonika Jindal64987fc2015-05-26 17:50:13 +053094static const int bxt_rates[] = { 162000, 216000, 243000, 270000,
95 324000, 432000, 540000 };
Sonika Jindal637a9c62015-05-07 09:52:08 +053096static const int skl_rates[] = { 162000, 216000, 270000,
Ville Syrjäläf4896f12015-03-12 17:10:27 +020097 324000, 432000, 540000 };
98static const int default_rates[] = { 162000, 270000, 540000 };
Chon Ming Leeef9348c2014-04-09 13:28:18 +030099
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100/**
101 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
102 * @intel_dp: DP struct
103 *
104 * If a CPU or PCH DP output is attached to an eDP panel, this function
105 * will return true, and false otherwise.
106 */
107static bool is_edp(struct intel_dp *intel_dp)
108{
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200109 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
110
111 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700112}
113
Imre Deak68b4d822013-05-08 13:14:06 +0300114static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700115{
Imre Deak68b4d822013-05-08 13:14:06 +0300116 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
117
118 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700119}
120
Chris Wilsondf0e9242010-09-09 16:20:55 +0100121static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
122{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200123 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100124}
125
Chris Wilsonea5b2132010-08-04 13:50:23 +0100126static void intel_dp_link_down(struct intel_dp *intel_dp);
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300127static bool edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100128static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Ville Syrjälä093e3f12014-10-16 21:27:33 +0300129static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300130static void vlv_steal_power_sequencer(struct drm_device *dev,
131 enum pipe pipe);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +0530132static void intel_dp_unset_edid(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133
Ville Syrjäläed4e9c12015-03-12 17:10:36 +0200134static int
135intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700137 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138
139 switch (max_link_bw) {
140 case DP_LINK_BW_1_62:
141 case DP_LINK_BW_2_7:
Ville Syrjälä1db10e22015-03-12 17:10:32 +0200142 case DP_LINK_BW_5_4:
Imre Deakd4eead52013-07-09 17:05:26 +0300143 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300145 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
146 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700147 max_link_bw = DP_LINK_BW_1_62;
148 break;
149 }
150 return max_link_bw;
151}
152
Paulo Zanonieeb63242014-05-06 14:56:50 +0300153static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
154{
155 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300156 u8 source_max, sink_max;
157
Ville Syrjäläccb1a832015-12-08 19:59:38 +0200158 source_max = intel_dig_port->max_lanes;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300159 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
160
161 return min(source_max, sink_max);
162}
163
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400164/*
165 * The units on the numbers in the next two are... bizarre. Examples will
166 * make it clearer; this one parallels an example in the eDP spec.
167 *
168 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
169 *
170 * 270000 * 1 * 8 / 10 == 216000
171 *
172 * The actual data capacity of that configuration is 2.16Gbit/s, so the
173 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
174 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
175 * 119000. At 18bpp that's 2142000 kilobits per second.
176 *
177 * Thus the strange-looking division by 10 in intel_dp_link_required, to
178 * get the result in decakilobits instead of kilobits.
179 */
180
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181static int
Keith Packardc8982612012-01-25 08:16:25 -0800182intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700183{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400184 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700185}
186
187static int
Dave Airliefe27d532010-06-30 11:46:17 +1000188intel_dp_max_data_rate(int max_link_clock, int max_lanes)
189{
190 return (max_link_clock * max_lanes * 8) / 10;
191}
192
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000193static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700194intel_dp_mode_valid(struct drm_connector *connector,
195 struct drm_display_mode *mode)
196{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100197 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300198 struct intel_connector *intel_connector = to_intel_connector(connector);
199 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100200 int target_clock = mode->clock;
201 int max_rate, mode_rate, max_lanes, max_link_clock;
Mika Kahola799487f2016-02-02 15:16:38 +0200202 int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700203
Jani Nikuladd06f902012-10-19 14:51:50 +0300204 if (is_edp(intel_dp) && fixed_mode) {
205 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100206 return MODE_PANEL;
207
Jani Nikuladd06f902012-10-19 14:51:50 +0300208 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100209 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200210
211 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100212 }
213
Ville Syrjälä50fec212015-03-12 17:10:34 +0200214 max_link_clock = intel_dp_max_link_rate(intel_dp);
Paulo Zanonieeb63242014-05-06 14:56:50 +0300215 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100216
217 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
218 mode_rate = intel_dp_link_required(target_clock, 18);
219
Mika Kahola799487f2016-02-02 15:16:38 +0200220 if (mode_rate > max_rate || target_clock > max_dotclk)
Daniel Vetterc4867932012-04-10 10:42:36 +0200221 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700222
223 if (mode->clock < 10000)
224 return MODE_CLOCK_LOW;
225
Daniel Vetter0af78a22012-05-23 11:30:55 +0200226 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
227 return MODE_H_ILLEGAL;
228
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700229 return MODE_OK;
230}
231
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800232uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233{
234 int i;
235 uint32_t v = 0;
236
237 if (src_bytes > 4)
238 src_bytes = 4;
239 for (i = 0; i < src_bytes; i++)
240 v |= ((uint32_t) src[i]) << ((3-i) * 8);
241 return v;
242}
243
Damien Lespiauc2af70e2015-02-10 19:32:23 +0000244static void intel_dp_unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700245{
246 int i;
247 if (dst_bytes > 4)
248 dst_bytes = 4;
249 for (i = 0; i < dst_bytes; i++)
250 dst[i] = src >> ((3-i) * 8);
251}
252
Jani Nikulabf13e812013-09-06 07:40:05 +0300253static void
254intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300255 struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300256static void
257intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300258 struct intel_dp *intel_dp);
Imre Deak335f7522016-08-10 14:07:32 +0300259static void
260intel_dp_pps_init(struct drm_device *dev, struct intel_dp *intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300261
Ville Syrjälä773538e82014-09-04 14:54:56 +0300262static void pps_lock(struct intel_dp *intel_dp)
263{
264 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
265 struct intel_encoder *encoder = &intel_dig_port->base;
266 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100267 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300268 enum intel_display_power_domain power_domain;
269
270 /*
271 * See vlv_power_sequencer_reset() why we need
272 * a power domain reference here.
273 */
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100274 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300275 intel_display_power_get(dev_priv, power_domain);
276
277 mutex_lock(&dev_priv->pps_mutex);
278}
279
280static void pps_unlock(struct intel_dp *intel_dp)
281{
282 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
283 struct intel_encoder *encoder = &intel_dig_port->base;
284 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100285 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300286 enum intel_display_power_domain power_domain;
287
288 mutex_unlock(&dev_priv->pps_mutex);
289
Ville Syrjälä25f78f52015-11-16 15:01:04 +0100290 power_domain = intel_display_port_aux_power_domain(encoder);
Ville Syrjälä773538e82014-09-04 14:54:56 +0300291 intel_display_power_put(dev_priv, power_domain);
292}
293
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300294static void
295vlv_power_sequencer_kick(struct intel_dp *intel_dp)
296{
297 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
298 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100299 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300300 enum pipe pipe = intel_dp->pps_pipe;
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300301 bool pll_enabled, release_cl_override = false;
302 enum dpio_phy phy = DPIO_PHY(pipe);
303 enum dpio_channel ch = vlv_pipe_to_channel(pipe);
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300304 uint32_t DP;
305
306 if (WARN(I915_READ(intel_dp->output_reg) & DP_PORT_EN,
307 "skipping pipe %c power seqeuncer kick due to port %c being active\n",
308 pipe_name(pipe), port_name(intel_dig_port->port)))
309 return;
310
311 DRM_DEBUG_KMS("kicking pipe %c power sequencer for port %c\n",
312 pipe_name(pipe), port_name(intel_dig_port->port));
313
314 /* Preserve the BIOS-computed detected bit. This is
315 * supposed to be read-only.
316 */
317 DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
318 DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
319 DP |= DP_PORT_WIDTH(1);
320 DP |= DP_LINK_TRAIN_PAT_1;
321
322 if (IS_CHERRYVIEW(dev))
323 DP |= DP_PIPE_SELECT_CHV(pipe);
324 else if (pipe == PIPE_B)
325 DP |= DP_PIPEB_SELECT;
326
Ville Syrjäläd288f652014-10-28 13:20:22 +0200327 pll_enabled = I915_READ(DPLL(pipe)) & DPLL_VCO_ENABLE;
328
329 /*
330 * The DPLL for the pipe must be enabled for this to work.
331 * So enable temporarily it if it's not already enabled.
332 */
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300333 if (!pll_enabled) {
334 release_cl_override = IS_CHERRYVIEW(dev) &&
335 !chv_phy_powergate_ch(dev_priv, phy, ch, true);
336
Tvrtko Ursulin3f36b932016-01-19 15:25:17 +0000337 if (vlv_force_pll_on(dev, pipe, IS_CHERRYVIEW(dev) ?
338 &chv_dpll[0].dpll : &vlv_dpll[0].dpll)) {
339 DRM_ERROR("Failed to force on pll for pipe %c!\n",
340 pipe_name(pipe));
341 return;
342 }
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300343 }
Ville Syrjäläd288f652014-10-28 13:20:22 +0200344
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300345 /*
346 * Similar magic as in intel_dp_enable_port().
347 * We _must_ do this port enable + disable trick
348 * to make this power seqeuencer lock onto the port.
349 * Otherwise even VDD force bit won't work.
350 */
351 I915_WRITE(intel_dp->output_reg, DP);
352 POSTING_READ(intel_dp->output_reg);
353
354 I915_WRITE(intel_dp->output_reg, DP | DP_PORT_EN);
355 POSTING_READ(intel_dp->output_reg);
356
357 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
358 POSTING_READ(intel_dp->output_reg);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200359
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300360 if (!pll_enabled) {
Ville Syrjäläd288f652014-10-28 13:20:22 +0200361 vlv_force_pll_off(dev, pipe);
Ville Syrjälä0047eed2015-07-10 10:56:24 +0300362
363 if (release_cl_override)
364 chv_phy_powergate_ch(dev_priv, phy, ch, false);
365 }
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300366}
367
Jani Nikulabf13e812013-09-06 07:40:05 +0300368static enum pipe
369vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
370{
371 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300372 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100373 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300374 struct intel_encoder *encoder;
375 unsigned int pipes = (1 << PIPE_A) | (1 << PIPE_B);
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300376 enum pipe pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300377
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300378 lockdep_assert_held(&dev_priv->pps_mutex);
379
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300380 /* We should never land here with regular DP ports */
381 WARN_ON(!is_edp(intel_dp));
382
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300383 if (intel_dp->pps_pipe != INVALID_PIPE)
384 return intel_dp->pps_pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300385
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300386 /*
387 * We don't have power sequencer currently.
388 * Pick one that's not used by other ports.
389 */
Jani Nikula19c80542015-12-16 12:48:16 +0200390 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300391 struct intel_dp *tmp;
392
393 if (encoder->type != INTEL_OUTPUT_EDP)
394 continue;
395
396 tmp = enc_to_intel_dp(&encoder->base);
397
398 if (tmp->pps_pipe != INVALID_PIPE)
399 pipes &= ~(1 << tmp->pps_pipe);
400 }
401
402 /*
403 * Didn't find one. This should not happen since there
404 * are two power sequencers and up to two eDP ports.
405 */
406 if (WARN_ON(pipes == 0))
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300407 pipe = PIPE_A;
408 else
409 pipe = ffs(pipes) - 1;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300410
Ville Syrjäläa8c33442014-10-16 21:29:59 +0300411 vlv_steal_power_sequencer(dev, pipe);
412 intel_dp->pps_pipe = pipe;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300413
414 DRM_DEBUG_KMS("picked pipe %c power sequencer for port %c\n",
415 pipe_name(intel_dp->pps_pipe),
416 port_name(intel_dig_port->port));
417
418 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300419 intel_dp_init_panel_power_sequencer(dev, intel_dp);
420 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300421
Ville Syrjälä961a0db2014-10-16 21:29:42 +0300422 /*
423 * Even vdd force doesn't work until we've made
424 * the power sequencer lock in on the port.
425 */
426 vlv_power_sequencer_kick(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300427
428 return intel_dp->pps_pipe;
429}
430
Imre Deak78597992016-06-16 16:37:20 +0300431static int
432bxt_power_sequencer_idx(struct intel_dp *intel_dp)
433{
434 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
435 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100436 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak78597992016-06-16 16:37:20 +0300437
438 lockdep_assert_held(&dev_priv->pps_mutex);
439
440 /* We should never land here with regular DP ports */
441 WARN_ON(!is_edp(intel_dp));
442
443 /*
444 * TODO: BXT has 2 PPS instances. The correct port->PPS instance
445 * mapping needs to be retrieved from VBT, for now just hard-code to
446 * use instance #0 always.
447 */
448 if (!intel_dp->pps_reset)
449 return 0;
450
451 intel_dp->pps_reset = false;
452
453 /*
454 * Only the HW needs to be reprogrammed, the SW state is fixed and
455 * has been setup during connector init.
456 */
457 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
458
459 return 0;
460}
461
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300462typedef bool (*vlv_pipe_check)(struct drm_i915_private *dev_priv,
463 enum pipe pipe);
464
465static bool vlv_pipe_has_pp_on(struct drm_i915_private *dev_priv,
466 enum pipe pipe)
467{
Imre Deak44cb7342016-08-10 14:07:29 +0300468 return I915_READ(PP_STATUS(pipe)) & PP_ON;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300469}
470
471static bool vlv_pipe_has_vdd_on(struct drm_i915_private *dev_priv,
472 enum pipe pipe)
473{
Imre Deak44cb7342016-08-10 14:07:29 +0300474 return I915_READ(PP_CONTROL(pipe)) & EDP_FORCE_VDD;
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300475}
476
477static bool vlv_pipe_any(struct drm_i915_private *dev_priv,
478 enum pipe pipe)
479{
480 return true;
481}
482
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300483static enum pipe
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300484vlv_initial_pps_pipe(struct drm_i915_private *dev_priv,
485 enum port port,
486 vlv_pipe_check pipe_check)
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300487{
Jani Nikulabf13e812013-09-06 07:40:05 +0300488 enum pipe pipe;
489
Jani Nikulabf13e812013-09-06 07:40:05 +0300490 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
Imre Deak44cb7342016-08-10 14:07:29 +0300491 u32 port_sel = I915_READ(PP_ON_DELAYS(pipe)) &
Jani Nikulabf13e812013-09-06 07:40:05 +0300492 PANEL_PORT_SELECT_MASK;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300493
494 if (port_sel != PANEL_PORT_SELECT_VLV(port))
495 continue;
496
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300497 if (!pipe_check(dev_priv, pipe))
498 continue;
499
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300500 return pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +0300501 }
502
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300503 return INVALID_PIPE;
504}
505
506static void
507vlv_initial_power_sequencer_setup(struct intel_dp *intel_dp)
508{
509 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
510 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100511 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300512 enum port port = intel_dig_port->port;
513
514 lockdep_assert_held(&dev_priv->pps_mutex);
515
516 /* try to find a pipe with this port selected */
Ville Syrjälä6491ab22014-08-18 22:16:06 +0300517 /* first pick one where the panel is on */
518 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
519 vlv_pipe_has_pp_on);
520 /* didn't find one? pick one where vdd is on */
521 if (intel_dp->pps_pipe == INVALID_PIPE)
522 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
523 vlv_pipe_has_vdd_on);
524 /* didn't find one? pick one with just the correct port */
525 if (intel_dp->pps_pipe == INVALID_PIPE)
526 intel_dp->pps_pipe = vlv_initial_pps_pipe(dev_priv, port,
527 vlv_pipe_any);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +0300528
529 /* didn't find one? just let vlv_power_sequencer_pipe() pick one when needed */
530 if (intel_dp->pps_pipe == INVALID_PIPE) {
531 DRM_DEBUG_KMS("no initial power sequencer for port %c\n",
532 port_name(port));
533 return;
534 }
535
536 DRM_DEBUG_KMS("initial power sequencer for port %c: pipe %c\n",
537 port_name(port), pipe_name(intel_dp->pps_pipe));
538
Ville Syrjälä36b5f422014-10-16 21:27:30 +0300539 intel_dp_init_panel_power_sequencer(dev, intel_dp);
540 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +0300541}
542
Imre Deak78597992016-06-16 16:37:20 +0300543void intel_power_sequencer_reset(struct drm_i915_private *dev_priv)
Ville Syrjälä773538e82014-09-04 14:54:56 +0300544{
Chris Wilson91c8a322016-07-05 10:40:23 +0100545 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300546 struct intel_encoder *encoder;
547
Imre Deak78597992016-06-16 16:37:20 +0300548 if (WARN_ON(!IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) &&
549 !IS_BROXTON(dev)))
Ville Syrjälä773538e82014-09-04 14:54:56 +0300550 return;
551
552 /*
553 * We can't grab pps_mutex here due to deadlock with power_domain
554 * mutex when power_domain functions are called while holding pps_mutex.
555 * That also means that in order to use pps_pipe the code needs to
556 * hold both a power domain reference and pps_mutex, and the power domain
557 * reference get/put must be done while _not_ holding pps_mutex.
558 * pps_{lock,unlock}() do these steps in the correct order, so one
559 * should use them always.
560 */
561
Jani Nikula19c80542015-12-16 12:48:16 +0200562 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä773538e82014-09-04 14:54:56 +0300563 struct intel_dp *intel_dp;
564
565 if (encoder->type != INTEL_OUTPUT_EDP)
566 continue;
567
568 intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak78597992016-06-16 16:37:20 +0300569 if (IS_BROXTON(dev))
570 intel_dp->pps_reset = true;
571 else
572 intel_dp->pps_pipe = INVALID_PIPE;
Ville Syrjälä773538e82014-09-04 14:54:56 +0300573 }
Jani Nikulabf13e812013-09-06 07:40:05 +0300574}
575
Imre Deak8e8232d2016-06-16 16:37:21 +0300576struct pps_registers {
577 i915_reg_t pp_ctrl;
578 i915_reg_t pp_stat;
579 i915_reg_t pp_on;
580 i915_reg_t pp_off;
581 i915_reg_t pp_div;
582};
583
584static void intel_pps_get_registers(struct drm_i915_private *dev_priv,
585 struct intel_dp *intel_dp,
586 struct pps_registers *regs)
587{
Imre Deak44cb7342016-08-10 14:07:29 +0300588 int pps_idx = 0;
589
Imre Deak8e8232d2016-06-16 16:37:21 +0300590 memset(regs, 0, sizeof(*regs));
591
Imre Deak44cb7342016-08-10 14:07:29 +0300592 if (IS_BROXTON(dev_priv))
593 pps_idx = bxt_power_sequencer_idx(intel_dp);
594 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
595 pps_idx = vlv_power_sequencer_pipe(intel_dp);
Imre Deak8e8232d2016-06-16 16:37:21 +0300596
Imre Deak44cb7342016-08-10 14:07:29 +0300597 regs->pp_ctrl = PP_CONTROL(pps_idx);
598 regs->pp_stat = PP_STATUS(pps_idx);
599 regs->pp_on = PP_ON_DELAYS(pps_idx);
600 regs->pp_off = PP_OFF_DELAYS(pps_idx);
601 if (!IS_BROXTON(dev_priv))
602 regs->pp_div = PP_DIVISOR(pps_idx);
Imre Deak8e8232d2016-06-16 16:37:21 +0300603}
604
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200605static i915_reg_t
606_pp_ctrl_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300607{
Imre Deak8e8232d2016-06-16 16:37:21 +0300608 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300609
Imre Deak8e8232d2016-06-16 16:37:21 +0300610 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
611 &regs);
612
613 return regs.pp_ctrl;
Jani Nikulabf13e812013-09-06 07:40:05 +0300614}
615
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200616static i915_reg_t
617_pp_stat_reg(struct intel_dp *intel_dp)
Jani Nikulabf13e812013-09-06 07:40:05 +0300618{
Imre Deak8e8232d2016-06-16 16:37:21 +0300619 struct pps_registers regs;
Jani Nikulabf13e812013-09-06 07:40:05 +0300620
Imre Deak8e8232d2016-06-16 16:37:21 +0300621 intel_pps_get_registers(to_i915(intel_dp_to_dev(intel_dp)), intel_dp,
622 &regs);
623
624 return regs.pp_stat;
Jani Nikulabf13e812013-09-06 07:40:05 +0300625}
626
Clint Taylor01527b32014-07-07 13:01:46 -0700627/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
628 This function only applicable when panel PM state is not to be tracked */
629static int edp_notify_handler(struct notifier_block *this, unsigned long code,
630 void *unused)
631{
632 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
633 edp_notifier);
634 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100635 struct drm_i915_private *dev_priv = to_i915(dev);
Clint Taylor01527b32014-07-07 13:01:46 -0700636
637 if (!is_edp(intel_dp) || code != SYS_RESTART)
638 return 0;
639
Ville Syrjälä773538e82014-09-04 14:54:56 +0300640 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300641
Wayne Boyer666a4532015-12-09 12:29:35 -0800642 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300643 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200644 i915_reg_t pp_ctrl_reg, pp_div_reg;
Ville Syrjälä649636e2015-09-22 19:50:01 +0300645 u32 pp_div;
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300646
Imre Deak44cb7342016-08-10 14:07:29 +0300647 pp_ctrl_reg = PP_CONTROL(pipe);
648 pp_div_reg = PP_DIVISOR(pipe);
Clint Taylor01527b32014-07-07 13:01:46 -0700649 pp_div = I915_READ(pp_div_reg);
650 pp_div &= PP_REFERENCE_DIVIDER_MASK;
651
652 /* 0x1F write to PP_DIV_REG sets max cycle delay */
653 I915_WRITE(pp_div_reg, pp_div | 0x1F);
654 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
655 msleep(intel_dp->panel_power_cycle_delay);
656 }
657
Ville Syrjälä773538e82014-09-04 14:54:56 +0300658 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300659
Clint Taylor01527b32014-07-07 13:01:46 -0700660 return 0;
661}
662
Daniel Vetter4be73782014-01-17 14:39:48 +0100663static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700664{
Paulo Zanoni30add222012-10-26 19:05:45 -0200665 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100666 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700667
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300668 lockdep_assert_held(&dev_priv->pps_mutex);
669
Wayne Boyer666a4532015-12-09 12:29:35 -0800670 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300671 intel_dp->pps_pipe == INVALID_PIPE)
672 return false;
673
Jani Nikulabf13e812013-09-06 07:40:05 +0300674 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700675}
676
Daniel Vetter4be73782014-01-17 14:39:48 +0100677static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700678{
Paulo Zanoni30add222012-10-26 19:05:45 -0200679 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100680 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700681
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300682 lockdep_assert_held(&dev_priv->pps_mutex);
683
Wayne Boyer666a4532015-12-09 12:29:35 -0800684 if ((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
Ville Syrjälä9a423562014-10-16 21:29:48 +0300685 intel_dp->pps_pipe == INVALID_PIPE)
686 return false;
687
Ville Syrjälä773538e82014-09-04 14:54:56 +0300688 return I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -0700689}
690
Keith Packard9b984da2011-09-19 13:54:47 -0700691static void
692intel_dp_check_edp(struct intel_dp *intel_dp)
693{
Paulo Zanoni30add222012-10-26 19:05:45 -0200694 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +0100695 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packardebf33b12011-09-29 15:53:27 -0700696
Keith Packard9b984da2011-09-19 13:54:47 -0700697 if (!is_edp(intel_dp))
698 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700699
Daniel Vetter4be73782014-01-17 14:39:48 +0100700 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700701 WARN(1, "eDP powered off while attempting aux channel communication.\n");
702 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300703 I915_READ(_pp_stat_reg(intel_dp)),
704 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700705 }
706}
707
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100708static uint32_t
709intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
710{
711 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
712 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100713 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200714 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100715 uint32_t status;
716 bool done;
717
Daniel Vetteref04f002012-12-01 21:03:59 +0100718#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100719 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300720 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300721 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100722 else
Imre Deak713a6b62016-06-28 13:37:33 +0300723 done = wait_for(C, 10) == 0;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100724 if (!done)
725 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
726 has_aux_irq);
727#undef C
728
729 return status;
730}
731
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200732static uint32_t g4x_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000733{
734 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200735 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000736
Ville Syrjäläa457f542016-03-02 17:22:17 +0200737 if (index)
738 return 0;
739
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000740 /*
741 * The clock divider is based off the hrawclk, and would like to run at
Ville Syrjäläa457f542016-03-02 17:22:17 +0200742 * 2MHz. So, take the hrawclk value and divide by 2000 and use that
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000743 */
Ville Syrjäläa457f542016-03-02 17:22:17 +0200744 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000745}
746
747static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
748{
749 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200750 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000751
752 if (index)
753 return 0;
754
Ville Syrjäläa457f542016-03-02 17:22:17 +0200755 /*
756 * The clock divider is based off the cdclk or PCH rawclk, and would
757 * like to run at 2MHz. So, take the cdclk or PCH rawclk value and
758 * divide by 2000 and use that
759 */
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200760 if (intel_dig_port->port == PORT_A)
Ville Syrjäläfce18c42015-11-30 16:23:46 +0200761 return DIV_ROUND_CLOSEST(dev_priv->cdclk_freq, 2000);
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +0200762 else
763 return DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 2000);
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000764}
765
766static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300767{
768 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjäläa457f542016-03-02 17:22:17 +0200769 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300770
Ville Syrjäläa457f542016-03-02 17:22:17 +0200771 if (intel_dig_port->port != PORT_A && HAS_PCH_LPT_H(dev_priv)) {
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300772 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100773 switch (index) {
774 case 0: return 63;
775 case 1: return 72;
776 default: return 0;
777 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300778 }
Ville Syrjäläa457f542016-03-02 17:22:17 +0200779
780 return ilk_get_aux_clock_divider(intel_dp, index);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300781}
782
Damien Lespiaub6b5e382014-01-20 16:00:59 +0000783static uint32_t skl_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
784{
785 /*
786 * SKL doesn't need us to program the AUX clock divider (Hardware will
787 * derive the clock from CDCLK automatically). We still implement the
788 * get_aux_clock_divider vfunc to plug-in into the existing code.
789 */
790 return index ? 0 : 1;
791}
792
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +0200793static uint32_t g4x_get_aux_send_ctl(struct intel_dp *intel_dp,
794 bool has_aux_irq,
795 int send_bytes,
796 uint32_t aux_clock_divider)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000797{
798 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
799 struct drm_device *dev = intel_dig_port->base.base.dev;
800 uint32_t precharge, timeout;
801
802 if (IS_GEN6(dev))
803 precharge = 3;
804 else
805 precharge = 5;
806
Ville Syrjäläf3c6a3a2015-11-11 20:34:10 +0200807 if (IS_BROADWELL(dev) && intel_dig_port->port == PORT_A)
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000808 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
809 else
810 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
811
812 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000813 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000814 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000815 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000816 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000817 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000818 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
819 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000820 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000821}
822
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000823static uint32_t skl_get_aux_send_ctl(struct intel_dp *intel_dp,
824 bool has_aux_irq,
825 int send_bytes,
826 uint32_t unused)
827{
828 return DP_AUX_CH_CTL_SEND_BUSY |
829 DP_AUX_CH_CTL_DONE |
830 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
831 DP_AUX_CH_CTL_TIME_OUT_ERROR |
832 DP_AUX_CH_CTL_TIME_OUT_1600us |
833 DP_AUX_CH_CTL_RECEIVE_ERROR |
834 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
Daniel Vetterd4dcbdc2016-05-18 18:47:15 +0200835 DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(32) |
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +0000836 DP_AUX_CH_CTL_SYNC_PULSE_SKL(32);
837}
838
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700839static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100840intel_dp_aux_ch(struct intel_dp *intel_dp,
Daniel Vetterbd9f74a2014-10-02 09:45:35 +0200841 const uint8_t *send, int send_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700842 uint8_t *recv, int recv_size)
843{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200844 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
845 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100846 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200847 i915_reg_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Chris Wilsonbc866252013-07-21 16:00:03 +0100848 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100849 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700850 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000851 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100852 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200853 bool vdd;
854
Ville Syrjälä773538e82014-09-04 14:54:56 +0300855 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +0300856
Ville Syrjälä72c35002014-08-18 22:16:00 +0300857 /*
858 * We will be called with VDD already enabled for dpcd/edid/oui reads.
859 * In such cases we want to leave VDD enabled and it's up to upper layers
860 * to turn it off. But for eg. i2c-dev access we need to turn it on/off
861 * ourselves.
862 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +0300863 vdd = edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100864
865 /* dp aux is extremely sensitive to irq latency, hence request the
866 * lowest possible wakeup latency and so prevent the cpu from going into
867 * deep sleep states.
868 */
869 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700870
Keith Packard9b984da2011-09-19 13:54:47 -0700871 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800872
Jesse Barnes11bee432011-08-01 15:02:20 -0700873 /* Try to wait for any previous AUX channel activity */
874 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100875 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700876 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
877 break;
878 msleep(1);
879 }
880
881 if (try == 3) {
Mika Kuoppala02196c72015-08-06 16:48:58 +0300882 static u32 last_status = -1;
883 const u32 status = I915_READ(ch_ctl);
884
885 if (status != last_status) {
886 WARN(1, "dp_aux_ch not started status 0x%08x\n",
887 status);
888 last_status = status;
889 }
890
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100891 ret = -EBUSY;
892 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100893 }
894
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300895 /* Only 5 data registers! */
896 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
897 ret = -E2BIG;
898 goto out;
899 }
900
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000901 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000902 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
903 has_aux_irq,
904 send_bytes,
905 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000906
Chris Wilsonbc866252013-07-21 16:00:03 +0100907 /* Must try at least 3 times according to DP spec */
908 for (try = 0; try < 5; try++) {
909 /* Load the send data into the aux channel data registers */
910 for (i = 0; i < send_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200911 I915_WRITE(intel_dp->aux_ch_data_reg[i >> 2],
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800912 intel_dp_pack_aux(send + i,
913 send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400914
Chris Wilsonbc866252013-07-21 16:00:03 +0100915 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000916 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100917
Chris Wilsonbc866252013-07-21 16:00:03 +0100918 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400919
Chris Wilsonbc866252013-07-21 16:00:03 +0100920 /* Clear done status and any errors */
921 I915_WRITE(ch_ctl,
922 status |
923 DP_AUX_CH_CTL_DONE |
924 DP_AUX_CH_CTL_TIME_OUT_ERROR |
925 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400926
Todd Previte74ebf292015-04-15 08:38:41 -0700927 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR)
Chris Wilsonbc866252013-07-21 16:00:03 +0100928 continue;
Todd Previte74ebf292015-04-15 08:38:41 -0700929
930 /* DP CTS 1.2 Core Rev 1.1, 4.2.1.1 & 4.2.1.2
931 * 400us delay required for errors and timeouts
932 * Timeout errors from the HW already meet this
933 * requirement so skip to next iteration
934 */
935 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
936 usleep_range(400, 500);
937 continue;
938 }
Chris Wilsonbc866252013-07-21 16:00:03 +0100939 if (status & DP_AUX_CH_CTL_DONE)
Jim Bridee058c942015-05-27 10:21:48 -0700940 goto done;
Chris Wilsonbc866252013-07-21 16:00:03 +0100941 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700942 }
943
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700944 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700945 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100946 ret = -EBUSY;
947 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700948 }
949
Jim Bridee058c942015-05-27 10:21:48 -0700950done:
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951 /* Check for timeout or receive error.
952 * Timeouts occur when the sink is not connected
953 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700954 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700955 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100956 ret = -EIO;
957 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700958 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700959
960 /* Timeouts occur when the device isn't connected, so they're
961 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700962 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800963 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100964 ret = -ETIMEDOUT;
965 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966 }
967
968 /* Unload any bytes sent back from the other side */
969 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
970 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Rodrigo Vivi14e01882015-12-10 11:12:27 -0800971
972 /*
973 * By BSpec: "Message sizes of 0 or >20 are not allowed."
974 * We have no idea of what happened so we return -EBUSY so
975 * drm layer takes care for the necessary retries.
976 */
977 if (recv_bytes == 0 || recv_bytes > 20) {
978 DRM_DEBUG_KMS("Forbidden recv_bytes = %d on aux transaction\n",
979 recv_bytes);
980 /*
981 * FIXME: This patch was created on top of a series that
982 * organize the retries at drm level. There EBUSY should
983 * also take care for 1ms wait before retrying.
984 * That aux retries re-org is still needed and after that is
985 * merged we remove this sleep from here.
986 */
987 usleep_range(1000, 1500);
988 ret = -EBUSY;
989 goto out;
990 }
991
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700992 if (recv_bytes > recv_size)
993 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400994
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100995 for (i = 0; i < recv_bytes; i += 4)
Ville Syrjälä330e20e2015-11-11 20:34:14 +0200996 intel_dp_unpack_aux(I915_READ(intel_dp->aux_ch_data_reg[i >> 2]),
Rodrigo Vivia4f12892014-11-14 08:52:27 -0800997 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700998
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100999 ret = recv_bytes;
1000out:
1001 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
1002
Jani Nikula884f19e2014-03-14 16:51:14 +02001003 if (vdd)
1004 edp_panel_vdd_off(intel_dp, false);
1005
Ville Syrjälä773538e82014-09-04 14:54:56 +03001006 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001007
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001008 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001009}
1010
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001011#define BARE_ADDRESS_SIZE 3
1012#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001013static ssize_t
1014intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001015{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001016 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
1017 uint8_t txbuf[20], rxbuf[20];
1018 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001019 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001020
Ville Syrjäläd2d9cbb2015-03-19 11:44:06 +02001021 txbuf[0] = (msg->request << 4) |
1022 ((msg->address >> 16) & 0xf);
1023 txbuf[1] = (msg->address >> 8) & 0xff;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001024 txbuf[2] = msg->address & 0xff;
1025 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -03001026
Jani Nikula9d1a1032014-03-14 16:51:15 +02001027 switch (msg->request & ~DP_AUX_I2C_MOT) {
1028 case DP_AUX_NATIVE_WRITE:
1029 case DP_AUX_I2C_WRITE:
Ville Syrjäläc1e741222015-08-27 17:23:27 +03001030 case DP_AUX_I2C_WRITE_STATUS_UPDATE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001031 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001032 rxsize = 2; /* 0 or 1 data bytes */
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001033
Jani Nikula9d1a1032014-03-14 16:51:15 +02001034 if (WARN_ON(txsize > 20))
1035 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001036
Ville Syrjälädd7880902016-07-28 17:55:04 +03001037 WARN_ON(!msg->buffer != !msg->size);
1038
Imre Deakd81a67c2016-01-29 14:52:26 +02001039 if (msg->buffer)
1040 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001041
Jani Nikula9d1a1032014-03-14 16:51:15 +02001042 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1043 if (ret > 0) {
1044 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001045
Jani Nikulaa1ddefd2015-03-17 17:18:54 +02001046 if (ret > 1) {
1047 /* Number of bytes written in a short write. */
1048 ret = clamp_t(int, rxbuf[1], 0, msg->size);
1049 } else {
1050 /* Return payload size. */
1051 ret = msg->size;
1052 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001053 }
Jani Nikula9d1a1032014-03-14 16:51:15 +02001054 break;
1055
1056 case DP_AUX_NATIVE_READ:
1057 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +03001058 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +02001059 rxsize = msg->size + 1;
1060
1061 if (WARN_ON(rxsize > 20))
1062 return -E2BIG;
1063
1064 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
1065 if (ret > 0) {
1066 msg->reply = rxbuf[0] >> 4;
1067 /*
1068 * Assume happy day, and copy the data. The caller is
1069 * expected to check msg->reply before touching it.
1070 *
1071 * Return payload size.
1072 */
1073 ret--;
1074 memcpy(msg->buffer, rxbuf + 1, ret);
1075 }
1076 break;
1077
1078 default:
1079 ret = -EINVAL;
1080 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001081 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +02001082
Jani Nikula9d1a1032014-03-14 16:51:15 +02001083 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001084}
1085
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001086static i915_reg_t g4x_aux_ctl_reg(struct drm_i915_private *dev_priv,
1087 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001088{
1089 switch (port) {
1090 case PORT_B:
1091 case PORT_C:
1092 case PORT_D:
1093 return DP_AUX_CH_CTL(port);
1094 default:
1095 MISSING_CASE(port);
1096 return DP_AUX_CH_CTL(PORT_B);
1097 }
1098}
1099
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001100static i915_reg_t g4x_aux_data_reg(struct drm_i915_private *dev_priv,
1101 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001102{
1103 switch (port) {
1104 case PORT_B:
1105 case PORT_C:
1106 case PORT_D:
1107 return DP_AUX_CH_DATA(port, index);
1108 default:
1109 MISSING_CASE(port);
1110 return DP_AUX_CH_DATA(PORT_B, index);
1111 }
1112}
1113
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001114static i915_reg_t ilk_aux_ctl_reg(struct drm_i915_private *dev_priv,
1115 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001116{
1117 switch (port) {
1118 case PORT_A:
1119 return DP_AUX_CH_CTL(port);
1120 case PORT_B:
1121 case PORT_C:
1122 case PORT_D:
1123 return PCH_DP_AUX_CH_CTL(port);
1124 default:
1125 MISSING_CASE(port);
1126 return DP_AUX_CH_CTL(PORT_A);
1127 }
1128}
1129
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001130static i915_reg_t ilk_aux_data_reg(struct drm_i915_private *dev_priv,
1131 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001132{
1133 switch (port) {
1134 case PORT_A:
1135 return DP_AUX_CH_DATA(port, index);
1136 case PORT_B:
1137 case PORT_C:
1138 case PORT_D:
1139 return PCH_DP_AUX_CH_DATA(port, index);
1140 default:
1141 MISSING_CASE(port);
1142 return DP_AUX_CH_DATA(PORT_A, index);
1143 }
1144}
1145
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001146/*
1147 * On SKL we don't have Aux for port E so we rely
1148 * on VBT to set a proper alternate aux channel.
1149 */
1150static enum port skl_porte_aux_port(struct drm_i915_private *dev_priv)
1151{
1152 const struct ddi_vbt_port_info *info =
1153 &dev_priv->vbt.ddi_port_info[PORT_E];
1154
1155 switch (info->alternate_aux_channel) {
1156 case DP_AUX_A:
1157 return PORT_A;
1158 case DP_AUX_B:
1159 return PORT_B;
1160 case DP_AUX_C:
1161 return PORT_C;
1162 case DP_AUX_D:
1163 return PORT_D;
1164 default:
1165 MISSING_CASE(info->alternate_aux_channel);
1166 return PORT_A;
1167 }
1168}
1169
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001170static i915_reg_t skl_aux_ctl_reg(struct drm_i915_private *dev_priv,
1171 enum port port)
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02001172{
1173 if (port == PORT_E)
1174 port = skl_porte_aux_port(dev_priv);
1175
1176 switch (port) {
1177 case PORT_A:
1178 case PORT_B:
1179 case PORT_C:
1180 case PORT_D:
1181 return DP_AUX_CH_CTL(port);
1182 default:
1183 MISSING_CASE(port);
1184 return DP_AUX_CH_CTL(PORT_A);
1185 }
1186}
1187
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001188static i915_reg_t skl_aux_data_reg(struct drm_i915_private *dev_priv,
1189 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001190{
1191 if (port == PORT_E)
1192 port = skl_porte_aux_port(dev_priv);
1193
1194 switch (port) {
1195 case PORT_A:
1196 case PORT_B:
1197 case PORT_C:
1198 case PORT_D:
1199 return DP_AUX_CH_DATA(port, index);
1200 default:
1201 MISSING_CASE(port);
1202 return DP_AUX_CH_DATA(PORT_A, index);
1203 }
1204}
1205
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001206static i915_reg_t intel_aux_ctl_reg(struct drm_i915_private *dev_priv,
1207 enum port port)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001208{
1209 if (INTEL_INFO(dev_priv)->gen >= 9)
1210 return skl_aux_ctl_reg(dev_priv, port);
1211 else if (HAS_PCH_SPLIT(dev_priv))
1212 return ilk_aux_ctl_reg(dev_priv, port);
1213 else
1214 return g4x_aux_ctl_reg(dev_priv, port);
1215}
1216
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001217static i915_reg_t intel_aux_data_reg(struct drm_i915_private *dev_priv,
1218 enum port port, int index)
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001219{
1220 if (INTEL_INFO(dev_priv)->gen >= 9)
1221 return skl_aux_data_reg(dev_priv, port, index);
1222 else if (HAS_PCH_SPLIT(dev_priv))
1223 return ilk_aux_data_reg(dev_priv, port, index);
1224 else
1225 return g4x_aux_data_reg(dev_priv, port, index);
1226}
1227
1228static void intel_aux_reg_init(struct intel_dp *intel_dp)
1229{
1230 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
1231 enum port port = dp_to_dig_port(intel_dp)->port;
1232 int i;
1233
1234 intel_dp->aux_ch_ctl_reg = intel_aux_ctl_reg(dev_priv, port);
1235 for (i = 0; i < ARRAY_SIZE(intel_dp->aux_ch_data_reg); i++)
1236 intel_dp->aux_ch_data_reg[i] = intel_aux_data_reg(dev_priv, port, i);
1237}
1238
Jani Nikula9d1a1032014-03-14 16:51:15 +02001239static void
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001240intel_dp_aux_fini(struct intel_dp *intel_dp)
1241{
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001242 kfree(intel_dp->aux.name);
1243}
1244
Chris Wilson7a418e32016-06-24 14:00:14 +01001245static void
Jani Nikula9d1a1032014-03-14 16:51:15 +02001246intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001247{
Jani Nikula33ad6622014-03-14 16:51:16 +02001248 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1249 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001250
Ville Syrjälä330e20e2015-11-11 20:34:14 +02001251 intel_aux_reg_init(intel_dp);
Chris Wilson7a418e32016-06-24 14:00:14 +01001252 drm_dp_aux_init(&intel_dp->aux);
David Flynn8316f332010-12-08 16:10:21 +00001253
Chris Wilson7a418e32016-06-24 14:00:14 +01001254 /* Failure to allocate our preferred name is not critical */
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02001255 intel_dp->aux.name = kasprintf(GFP_KERNEL, "DPDDC-%c", port_name(port));
Jani Nikula9d1a1032014-03-14 16:51:15 +02001256 intel_dp->aux.transfer = intel_dp_aux_transfer;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001257}
1258
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301259static int
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001260intel_dp_sink_rates(struct intel_dp *intel_dp, const int **sink_rates)
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301261{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001262 if (intel_dp->num_sink_rates) {
1263 *sink_rates = intel_dp->sink_rates;
1264 return intel_dp->num_sink_rates;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301265 }
Ville Syrjälä12f6a2e2015-03-12 17:10:30 +02001266
1267 *sink_rates = default_rates;
1268
1269 return (intel_dp_max_link_bw(intel_dp) >> 3) + 1;
Sonika Jindalfc0f8e22015-03-05 10:03:58 +05301270}
1271
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001272bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp)
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301273{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001274 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1275 struct drm_device *dev = dig_port->base.base.dev;
1276
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301277 /* WaDisableHBR2:skl */
Jani Nikulae87a0052015-10-20 15:22:02 +03001278 if (IS_SKL_REVID(dev, 0, SKL_REVID_B0))
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301279 return false;
1280
1281 if ((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) || IS_BROADWELL(dev) ||
1282 (INTEL_INFO(dev)->gen >= 9))
1283 return true;
1284 else
1285 return false;
1286}
1287
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301288static int
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001289intel_dp_source_rates(struct intel_dp *intel_dp, const int **source_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301290{
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001291 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1292 struct drm_device *dev = dig_port->base.base.dev;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301293 int size;
1294
Sonika Jindal64987fc2015-05-26 17:50:13 +05301295 if (IS_BROXTON(dev)) {
1296 *source_rates = bxt_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301297 size = ARRAY_SIZE(bxt_rates);
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001298 } else if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Sonika Jindal637a9c62015-05-07 09:52:08 +05301299 *source_rates = skl_rates;
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301300 size = ARRAY_SIZE(skl_rates);
1301 } else {
1302 *source_rates = default_rates;
1303 size = ARRAY_SIZE(default_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301304 }
Ville Syrjälä636280b2015-03-12 17:10:29 +02001305
Thulasimani,Sivakumared63baa2015-08-18 15:30:37 +05301306 /* This depends on the fact that 5.4 is last value in the array */
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001307 if (!intel_dp_source_supports_hbr2(intel_dp))
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301308 size--;
Ville Syrjälä636280b2015-03-12 17:10:29 +02001309
Thulasimani,Sivakumaraf7080f2015-08-18 11:07:59 +05301310 return size;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301311}
1312
Daniel Vetter0e503382014-07-04 11:26:04 -03001313static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001314intel_dp_set_clock(struct intel_encoder *encoder,
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001315 struct intel_crtc_state *pipe_config)
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001316{
1317 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001318 const struct dp_link_dpll *divisor = NULL;
1319 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001320
1321 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001322 divisor = gen4_dpll;
1323 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001324 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001325 divisor = pch_dpll;
1326 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +03001327 } else if (IS_CHERRYVIEW(dev)) {
1328 divisor = chv_dpll;
1329 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001330 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +08001331 divisor = vlv_dpll;
1332 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001333 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001334
1335 if (divisor && count) {
1336 for (i = 0; i < count; i++) {
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001337 if (pipe_config->port_clock == divisor[i].clock) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +08001338 pipe_config->dpll = divisor[i].dpll;
1339 pipe_config->clock_set = true;
1340 break;
1341 }
1342 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001343 }
1344}
1345
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001346static int intersect_rates(const int *source_rates, int source_len,
1347 const int *sink_rates, int sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001348 int *common_rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301349{
1350 int i = 0, j = 0, k = 0;
1351
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301352 while (i < source_len && j < sink_len) {
1353 if (source_rates[i] == sink_rates[j]) {
Ville Syrjäläe6bda3e2015-03-12 17:10:37 +02001354 if (WARN_ON(k >= DP_MAX_SUPPORTED_RATES))
1355 return k;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001356 common_rates[k] = source_rates[i];
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301357 ++k;
1358 ++i;
1359 ++j;
1360 } else if (source_rates[i] < sink_rates[j]) {
1361 ++i;
1362 } else {
1363 ++j;
1364 }
1365 }
1366 return k;
1367}
1368
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001369static int intel_dp_common_rates(struct intel_dp *intel_dp,
1370 int *common_rates)
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001371{
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001372 const int *source_rates, *sink_rates;
1373 int source_len, sink_len;
1374
1375 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001376 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001377
1378 return intersect_rates(source_rates, source_len,
1379 sink_rates, sink_len,
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001380 common_rates);
Ville Syrjälä2ecae762015-03-12 17:10:33 +02001381}
1382
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001383static void snprintf_int_array(char *str, size_t len,
1384 const int *array, int nelem)
1385{
1386 int i;
1387
1388 str[0] = '\0';
1389
1390 for (i = 0; i < nelem; i++) {
Jani Nikulab2f505b2015-05-18 16:01:45 +03001391 int r = snprintf(str, len, "%s%d", i ? ", " : "", array[i]);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001392 if (r >= len)
1393 return;
1394 str += r;
1395 len -= r;
1396 }
1397}
1398
1399static void intel_dp_print_rates(struct intel_dp *intel_dp)
1400{
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001401 const int *source_rates, *sink_rates;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001402 int source_len, sink_len, common_len;
1403 int common_rates[DP_MAX_SUPPORTED_RATES];
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001404 char str[128]; /* FIXME: too big for stack? */
1405
1406 if ((drm_debug & DRM_UT_KMS) == 0)
1407 return;
1408
Ander Conselvan de Oliveirae588fa12015-10-23 13:01:50 +03001409 source_len = intel_dp_source_rates(intel_dp, &source_rates);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001410 snprintf_int_array(str, sizeof(str), source_rates, source_len);
1411 DRM_DEBUG_KMS("source rates: %s\n", str);
1412
1413 sink_len = intel_dp_sink_rates(intel_dp, &sink_rates);
1414 snprintf_int_array(str, sizeof(str), sink_rates, sink_len);
1415 DRM_DEBUG_KMS("sink rates: %s\n", str);
1416
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001417 common_len = intel_dp_common_rates(intel_dp, common_rates);
1418 snprintf_int_array(str, sizeof(str), common_rates, common_len);
1419 DRM_DEBUG_KMS("common rates: %s\n", str);
Ville Syrjälä0336400e2015-03-12 17:10:39 +02001420}
1421
Ville Syrjäläf4896f12015-03-12 17:10:27 +02001422static int rate_to_index(int find, const int *rates)
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301423{
1424 int i = 0;
1425
1426 for (i = 0; i < DP_MAX_SUPPORTED_RATES; ++i)
1427 if (find == rates[i])
1428 break;
1429
1430 return i;
1431}
1432
Ville Syrjälä50fec212015-03-12 17:10:34 +02001433int
1434intel_dp_max_link_rate(struct intel_dp *intel_dp)
1435{
1436 int rates[DP_MAX_SUPPORTED_RATES] = {};
1437 int len;
1438
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001439 len = intel_dp_common_rates(intel_dp, rates);
Ville Syrjälä50fec212015-03-12 17:10:34 +02001440 if (WARN_ON(len <= 0))
1441 return 162000;
1442
Ville Syrjälä1354f732016-07-28 17:50:45 +03001443 return rates[len - 1];
Ville Syrjälä50fec212015-03-12 17:10:34 +02001444}
1445
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001446int intel_dp_rate_select(struct intel_dp *intel_dp, int rate)
1447{
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001448 return rate_to_index(rate, intel_dp->sink_rates);
Ville Syrjäläed4e9c12015-03-12 17:10:36 +02001449}
1450
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03001451void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1452 uint8_t *link_bw, uint8_t *rate_select)
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001453{
1454 if (intel_dp->num_sink_rates) {
1455 *link_bw = 0;
1456 *rate_select =
1457 intel_dp_rate_select(intel_dp, port_clock);
1458 } else {
1459 *link_bw = drm_dp_link_rate_to_bw_code(port_clock);
1460 *rate_select = 0;
1461 }
1462}
1463
Paulo Zanoni00c09d72012-10-26 19:05:52 -02001464bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001465intel_dp_compute_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001466 struct intel_crtc_state *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001467{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001468 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001469 struct drm_i915_private *dev_priv = to_i915(dev);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02001470 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001471 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001472 enum port port = dp_to_dig_port(intel_dp)->port;
Ander Conselvan de Oliveira84556d52015-03-20 16:18:10 +02001473 struct intel_crtc *intel_crtc = to_intel_crtc(pipe_config->base.crtc);
Jani Nikuladd06f902012-10-19 14:51:50 +03001474 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001475 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +03001476 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +03001477 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -07001478 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +03001479 int min_clock = 0;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301480 int max_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +02001481 int bpp, mode_rate;
Daniel Vetterff9a6752013-06-01 17:16:21 +02001482 int link_avail, link_clock;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001483 int common_rates[DP_MAX_SUPPORTED_RATES] = {};
1484 int common_len;
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001485 uint8_t link_bw, rate_select;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301486
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001487 common_len = intel_dp_common_rates(intel_dp, common_rates);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301488
1489 /* No common link rates between source and sink */
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001490 WARN_ON(common_len <= 0);
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301491
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001492 max_clock = common_len - 1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001493
Imre Deakbc7d38a2013-05-16 14:40:36 +03001494 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001495 pipe_config->has_pch_encoder = true;
1496
Vandana Kannanf769cd22014-08-05 07:51:22 -07001497 pipe_config->has_drrs = false;
Jani Nikula9fcb1702015-05-05 16:32:12 +03001498 pipe_config->has_audio = intel_dp->has_audio && port != PORT_A;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001499
Jani Nikuladd06f902012-10-19 14:51:50 +03001500 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
1501 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
1502 adjusted_mode);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001503
1504 if (INTEL_INFO(dev)->gen >= 9) {
1505 int ret;
Maarten Lankhorste435d6e2015-07-13 16:30:15 +02001506 ret = skl_update_scaler_crtc(pipe_config);
Chandra Kondurua1b22782015-04-07 15:28:45 -07001507 if (ret)
1508 return ret;
1509 }
1510
Matt Roperb56676272015-11-04 09:05:27 -08001511 if (HAS_GMCH_DISPLAY(dev))
Jesse Barnes2dd24552013-04-25 12:55:01 -07001512 intel_gmch_panel_fitting(intel_crtc, pipe_config,
1513 intel_connector->panel.fitting_mode);
1514 else
Jesse Barnesb074cec2013-04-25 12:55:02 -07001515 intel_pch_panel_fitting(intel_crtc, pipe_config,
1516 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +01001517 }
1518
Daniel Vettercb1793c2012-06-04 18:39:21 +02001519 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +02001520 return false;
1521
Daniel Vetter083f9562012-04-20 20:23:49 +02001522 DRM_DEBUG_KMS("DP link computation with max lane count %i "
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301523 "max bw %d pixel clock %iKHz\n",
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001524 max_lane_count, common_rates[max_clock],
Damien Lespiau241bfc32013-09-25 16:45:37 +01001525 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +02001526
Daniel Vetter36008362013-03-27 00:44:59 +01001527 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
1528 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +02001529 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001530 if (is_edp(intel_dp)) {
Thulasimani,Sivakumar22ce5622015-07-31 11:05:27 +05301531
1532 /* Get bpp from vbt only for panels that dont have bpp in edid */
1533 if (intel_connector->base.display_info.bpc == 0 &&
Jani Nikula6aa23e62016-03-24 17:50:20 +02001534 (dev_priv->vbt.edp.bpp && dev_priv->vbt.edp.bpp < bpp)) {
Jani Nikula56071a22014-05-06 14:56:52 +03001535 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02001536 dev_priv->vbt.edp.bpp);
1537 bpp = dev_priv->vbt.edp.bpp;
Jani Nikula56071a22014-05-06 14:56:52 +03001538 }
1539
Jani Nikula344c5bb2014-09-09 11:25:13 +03001540 /*
1541 * Use the maximum clock and number of lanes the eDP panel
1542 * advertizes being capable of. The panels are generally
1543 * designed to support only a single clock and lane
1544 * configuration, and typically these values correspond to the
1545 * native resolution of the panel.
1546 */
1547 min_lane_count = max_lane_count;
1548 min_clock = max_clock;
Imre Deak79842112013-07-18 17:44:13 +03001549 }
Daniel Vetter657445f2013-05-04 10:09:18 +02001550
Daniel Vetter36008362013-03-27 00:44:59 +01001551 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001552 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
1553 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +02001554
Dave Airliec6930992014-07-14 11:04:39 +10001555 for (clock = min_clock; clock <= max_clock; clock++) {
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301556 for (lane_count = min_lane_count;
1557 lane_count <= max_lane_count;
1558 lane_count <<= 1) {
1559
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001560 link_clock = common_rates[clock];
Daniel Vetter36008362013-03-27 00:44:59 +01001561 link_avail = intel_dp_max_data_rate(link_clock,
1562 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001563
Daniel Vetter36008362013-03-27 00:44:59 +01001564 if (mode_rate <= link_avail) {
1565 goto found;
1566 }
1567 }
1568 }
1569 }
1570
1571 return false;
1572
1573found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001574 if (intel_dp->color_range_auto) {
1575 /*
1576 * See:
1577 * CEA-861-E - 5.1 Default Encoding Parameters
1578 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
1579 */
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001580 pipe_config->limited_color_range =
1581 bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1;
1582 } else {
1583 pipe_config->limited_color_range =
1584 intel_dp->limited_color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001585 }
1586
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001587 pipe_config->lane_count = lane_count;
Sonika Jindala8f3ef62015-03-05 10:02:30 +05301588
Daniel Vetter657445f2013-05-04 10:09:18 +02001589 pipe_config->pipe_bpp = bpp;
Ville Syrjälä94ca7192015-03-13 19:40:31 +02001590 pipe_config->port_clock = common_rates[clock];
Daniel Vetterc4867932012-04-10 10:42:36 +02001591
Ville Syrjälä04a60f92015-07-06 15:10:06 +03001592 intel_dp_compute_rate(intel_dp, pipe_config->port_clock,
1593 &link_bw, &rate_select);
1594
1595 DRM_DEBUG_KMS("DP link bw %02x rate select %02x lane count %d clock %d bpp %d\n",
1596 link_bw, rate_select, pipe_config->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +02001597 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +01001598 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
1599 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001600
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001601 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +01001602 adjusted_mode->crtc_clock,
1603 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +02001604 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001605
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301606 if (intel_connector->panel.downclock_mode != NULL &&
Vandana Kannan96178ee2015-01-10 02:25:56 +05301607 dev_priv->drrs.type == SEAMLESS_DRRS_SUPPORT) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07001608 pipe_config->has_drrs = true;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301609 intel_link_compute_m_n(bpp, lane_count,
1610 intel_connector->panel.downclock_mode->clock,
1611 pipe_config->port_clock,
1612 &pipe_config->dp_m2_n2);
1613 }
1614
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001615 /*
1616 * DPLL0 VCO may need to be adjusted to get the correct
1617 * clock for eDP. This will affect cdclk as well.
1618 */
1619 if (is_edp(intel_dp) &&
1620 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))) {
1621 int vco;
1622
1623 switch (pipe_config->port_clock / 2) {
1624 case 108000:
1625 case 216000:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001626 vco = 8640000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001627 break;
1628 default:
Ville Syrjälä63911d72016-05-13 23:41:32 +03001629 vco = 8100000;
Ville Syrjälä14d41b32016-05-13 23:41:22 +03001630 break;
1631 }
1632
1633 to_intel_atomic_state(pipe_config->base.state)->cdclk_pll_vco = vco;
1634 }
1635
Ander Conselvan de Oliveiraa3c988e2016-03-08 17:46:27 +02001636 if (!HAS_DDI(dev))
Ville Syrjälä840b32b2015-08-11 20:21:46 +03001637 intel_dp_set_clock(encoder, pipe_config);
Daniel Vetterc6bb3532013-04-19 11:14:33 +02001638
Daniel Vetter36008362013-03-27 00:44:59 +01001639 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001640}
1641
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001642void intel_dp_set_link_params(struct intel_dp *intel_dp,
1643 const struct intel_crtc_state *pipe_config)
1644{
1645 intel_dp->link_rate = pipe_config->port_clock;
1646 intel_dp->lane_count = pipe_config->lane_count;
Ville Syrjälä64ee2fd2016-07-28 17:50:39 +03001647 intel_dp->link_mst = intel_crtc_has_type(pipe_config, INTEL_OUTPUT_DP_MST);
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001648}
1649
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001650static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001651{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001652 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001653 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb934223d2013-07-21 21:37:05 +02001654 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001655 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001656 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä7c5f93b2015-09-08 13:40:49 +03001657 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001658
Ville Syrjälä901c2da2015-08-17 18:05:12 +03001659 intel_dp_set_link_params(intel_dp, crtc->config);
1660
Keith Packard417e8222011-11-01 19:54:11 -07001661 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001662 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001663 *
1664 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001665 * SNB CPU
1666 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001667 * CPT PCH
1668 *
1669 * IBX PCH and CPU are the same for almost everything,
1670 * except that the CPU DP PLL is configured in this
1671 * register
1672 *
1673 * CPT PCH is quite different, having many bits moved
1674 * to the TRANS_DP_CTL register instead. That
1675 * configuration happens (oddly) in ironlake_pch_enable
1676 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001677
Keith Packard417e8222011-11-01 19:54:11 -07001678 /* Preserve the BIOS-computed detected bit. This is
1679 * supposed to be read-only.
1680 */
1681 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001682
Keith Packard417e8222011-11-01 19:54:11 -07001683 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001684 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03001685 intel_dp->DP |= DP_PORT_WIDTH(crtc->config->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001686
Keith Packard417e8222011-11-01 19:54:11 -07001687 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001688
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001689 if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001690 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1691 intel_dp->DP |= DP_SYNC_HS_HIGH;
1692 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1693 intel_dp->DP |= DP_SYNC_VS_HIGH;
1694 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1695
Jani Nikula6aba5b62013-10-04 15:08:10 +03001696 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001697 intel_dp->DP |= DP_ENHANCED_FRAMING;
1698
Daniel Vetter7c62a162013-06-01 17:16:20 +02001699 intel_dp->DP |= crtc->pipe << 29;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001700 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001701 u32 trans_dp;
1702
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001703 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Ville Syrjäläe3ef4472015-05-05 17:17:31 +03001704
1705 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1706 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
1707 trans_dp |= TRANS_DP_ENH_FRAMING;
1708 else
1709 trans_dp &= ~TRANS_DP_ENH_FRAMING;
1710 I915_WRITE(TRANS_DP_CTL(crtc->pipe), trans_dp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001711 } else {
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001712 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08001713 !IS_CHERRYVIEW(dev) && crtc->config->limited_color_range)
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03001714 intel_dp->DP |= DP_COLOR_RANGE_16_235;
Keith Packard417e8222011-11-01 19:54:11 -07001715
1716 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1717 intel_dp->DP |= DP_SYNC_HS_HIGH;
1718 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1719 intel_dp->DP |= DP_SYNC_VS_HIGH;
1720 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1721
Jani Nikula6aba5b62013-10-04 15:08:10 +03001722 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001723 intel_dp->DP |= DP_ENHANCED_FRAMING;
1724
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001725 if (IS_CHERRYVIEW(dev))
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001726 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03001727 else if (crtc->pipe == PIPE_B)
1728 intel_dp->DP |= DP_PIPEB_SELECT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001729 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001730}
1731
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001732#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1733#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001734
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001735#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1736#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001737
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001738#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1739#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001740
Imre Deakde9c1b62016-06-16 20:01:46 +03001741static void intel_pps_verify_state(struct drm_i915_private *dev_priv,
1742 struct intel_dp *intel_dp);
1743
Daniel Vetter4be73782014-01-17 14:39:48 +01001744static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001745 u32 mask,
1746 u32 value)
1747{
Paulo Zanoni30add222012-10-26 19:05:45 -02001748 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001749 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001750 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07001751
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001752 lockdep_assert_held(&dev_priv->pps_mutex);
1753
Imre Deakde9c1b62016-06-16 20:01:46 +03001754 intel_pps_verify_state(dev_priv, intel_dp);
1755
Jani Nikulabf13e812013-09-06 07:40:05 +03001756 pp_stat_reg = _pp_stat_reg(intel_dp);
1757 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001758
1759 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001760 mask, value,
1761 I915_READ(pp_stat_reg),
1762 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001763
Chris Wilson9036ff02016-06-30 15:33:09 +01001764 if (intel_wait_for_register(dev_priv,
1765 pp_stat_reg, mask, value,
1766 5000))
Keith Packard99ea7122011-11-01 19:57:50 -07001767 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001768 I915_READ(pp_stat_reg),
1769 I915_READ(pp_ctrl_reg));
Chris Wilson54c136d2013-12-02 09:57:16 +00001770
1771 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001772}
1773
Daniel Vetter4be73782014-01-17 14:39:48 +01001774static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001775{
1776 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001777 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001778}
1779
Daniel Vetter4be73782014-01-17 14:39:48 +01001780static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001781{
Keith Packardbd943152011-09-18 23:09:52 -07001782 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001783 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001784}
Keith Packardbd943152011-09-18 23:09:52 -07001785
Daniel Vetter4be73782014-01-17 14:39:48 +01001786static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001787{
Abhay Kumard28d4732016-01-22 17:39:04 -08001788 ktime_t panel_power_on_time;
1789 s64 panel_power_off_duration;
1790
Keith Packard99ea7122011-11-01 19:57:50 -07001791 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001792
Abhay Kumard28d4732016-01-22 17:39:04 -08001793 /* take the difference of currrent time and panel power off time
1794 * and then make panel wait for t11_t12 if needed. */
1795 panel_power_on_time = ktime_get_boottime();
1796 panel_power_off_duration = ktime_ms_delta(panel_power_on_time, intel_dp->panel_power_off_time);
1797
Paulo Zanonidce56b32013-12-19 14:29:40 -02001798 /* When we disable the VDD override bit last we have to do the manual
1799 * wait. */
Abhay Kumard28d4732016-01-22 17:39:04 -08001800 if (panel_power_off_duration < (s64)intel_dp->panel_power_cycle_delay)
1801 wait_remaining_ms_from_jiffies(jiffies,
1802 intel_dp->panel_power_cycle_delay - panel_power_off_duration);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001803
Daniel Vetter4be73782014-01-17 14:39:48 +01001804 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001805}
Keith Packardbd943152011-09-18 23:09:52 -07001806
Daniel Vetter4be73782014-01-17 14:39:48 +01001807static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001808{
1809 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1810 intel_dp->backlight_on_delay);
1811}
1812
Daniel Vetter4be73782014-01-17 14:39:48 +01001813static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001814{
1815 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1816 intel_dp->backlight_off_delay);
1817}
Keith Packard99ea7122011-11-01 19:57:50 -07001818
Keith Packard832dd3c2011-11-01 19:34:06 -07001819/* Read the current pp_control value, unlocking the register if it
1820 * is locked
1821 */
1822
Jesse Barnes453c5422013-03-28 09:55:41 -07001823static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001824{
Jesse Barnes453c5422013-03-28 09:55:41 -07001825 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001826 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes453c5422013-03-28 09:55:41 -07001827 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001828
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001829 lockdep_assert_held(&dev_priv->pps_mutex);
1830
Jani Nikulabf13e812013-09-06 07:40:05 +03001831 control = I915_READ(_pp_ctrl_reg(intel_dp));
Vandana Kannanb0a08be2015-06-18 11:00:55 +05301832 if (!IS_BROXTON(dev)) {
1833 control &= ~PANEL_UNLOCK_MASK;
1834 control |= PANEL_UNLOCK_REGS;
1835 }
Keith Packard832dd3c2011-11-01 19:34:06 -07001836 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001837}
1838
Ville Syrjälä951468f2014-09-04 14:55:31 +03001839/*
1840 * Must be paired with edp_panel_vdd_off().
1841 * Must hold pps_mutex around the whole on/off sequence.
1842 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1843 */
Ville Syrjälä1e0560e2014-08-19 13:24:25 +03001844static bool edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001845{
Paulo Zanoni30add222012-10-26 19:05:45 -02001846 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001847 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1848 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001849 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001850 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001851 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001852 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001853 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001854
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001855 lockdep_assert_held(&dev_priv->pps_mutex);
1856
Keith Packard97af61f572011-09-28 16:23:51 -07001857 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001858 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001859
Egbert Eich2c623c12014-11-25 12:54:57 +01001860 cancel_delayed_work(&intel_dp->panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001861 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001862
Daniel Vetter4be73782014-01-17 14:39:48 +01001863 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001864 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001865
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001866 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001867 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001868
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001869 DRM_DEBUG_KMS("Turning eDP port %c VDD on\n",
1870 port_name(intel_dig_port->port));
Keith Packardbd943152011-09-18 23:09:52 -07001871
Daniel Vetter4be73782014-01-17 14:39:48 +01001872 if (!edp_have_panel_power(intel_dp))
1873 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001874
Jesse Barnes453c5422013-03-28 09:55:41 -07001875 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001876 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001877
Jani Nikulabf13e812013-09-06 07:40:05 +03001878 pp_stat_reg = _pp_stat_reg(intel_dp);
1879 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001880
1881 I915_WRITE(pp_ctrl_reg, pp);
1882 POSTING_READ(pp_ctrl_reg);
1883 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1884 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001885 /*
1886 * If the panel wasn't on, delay before accessing aux channel
1887 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001888 if (!edp_have_panel_power(intel_dp)) {
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001889 DRM_DEBUG_KMS("eDP port %c panel power wasn't enabled\n",
1890 port_name(intel_dig_port->port));
Keith Packardf01eca22011-09-28 16:48:10 -07001891 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001892 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001893
1894 return need_to_disable;
1895}
1896
Ville Syrjälä951468f2014-09-04 14:55:31 +03001897/*
1898 * Must be paired with intel_edp_panel_vdd_off() or
1899 * intel_edp_panel_off().
1900 * Nested calls to these functions are not allowed since
1901 * we drop the lock. Caller must use some higher level
1902 * locking to prevent nested calls from other threads.
1903 */
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001904void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001905{
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001906 bool vdd;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001907
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001908 if (!is_edp(intel_dp))
1909 return;
1910
Ville Syrjälä773538e82014-09-04 14:54:56 +03001911 pps_lock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001912 vdd = edp_panel_vdd_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001913 pps_unlock(intel_dp);
Ville Syrjäläc695b6b2014-08-18 22:16:03 +03001914
Rob Clarke2c719b2014-12-15 13:56:32 -05001915 I915_STATE_WARN(!vdd, "eDP port %c VDD already requested on\n",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001916 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes5d613502011-01-24 17:10:54 -08001917}
1918
Daniel Vetter4be73782014-01-17 14:39:48 +01001919static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001920{
Paulo Zanoni30add222012-10-26 19:05:45 -02001921 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01001922 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001923 struct intel_digital_port *intel_dig_port =
1924 dp_to_dig_port(intel_dp);
1925 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1926 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001927 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001928 i915_reg_t pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001929
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001930 lockdep_assert_held(&dev_priv->pps_mutex);
Daniel Vettera0e99e62012-12-02 01:05:46 +01001931
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001932 WARN_ON(intel_dp->want_panel_vdd);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001933
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001934 if (!edp_have_panel_vdd(intel_dp))
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001935 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001936
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001937 DRM_DEBUG_KMS("Turning eDP port %c VDD off\n",
1938 port_name(intel_dig_port->port));
Jesse Barnes453c5422013-03-28 09:55:41 -07001939
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001940 pp = ironlake_get_pp_control(intel_dp);
1941 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001942
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001943 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1944 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001945
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001946 I915_WRITE(pp_ctrl_reg, pp);
1947 POSTING_READ(pp_ctrl_reg);
Paulo Zanoni90791a52013-12-06 17:32:42 -02001948
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001949 /* Make sure sequencer is idle before allowing subsequent activity */
1950 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1951 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001952
Imre Deak5a162e22016-08-10 14:07:30 +03001953 if ((pp & PANEL_POWER_ON) == 0)
Abhay Kumard28d4732016-01-22 17:39:04 -08001954 intel_dp->panel_power_off_time = ktime_get_boottime();
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001955
Ville Syrjälä25f78f52015-11-16 15:01:04 +01001956 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Ville Syrjäläbe2c9192014-08-18 22:16:01 +03001957 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001958}
1959
Daniel Vetter4be73782014-01-17 14:39:48 +01001960static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001961{
1962 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1963 struct intel_dp, panel_vdd_work);
Keith Packardbd943152011-09-18 23:09:52 -07001964
Ville Syrjälä773538e82014-09-04 14:54:56 +03001965 pps_lock(intel_dp);
Ville Syrjälä15e899a2014-08-18 22:16:02 +03001966 if (!intel_dp->want_panel_vdd)
1967 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03001968 pps_unlock(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001969}
1970
Imre Deakaba86892014-07-30 15:57:31 +03001971static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1972{
1973 unsigned long delay;
1974
1975 /*
1976 * Queue the timer to fire a long time from now (relative to the power
1977 * down delay) to keep the panel power up across a sequence of
1978 * operations.
1979 */
1980 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1981 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1982}
1983
Ville Syrjälä951468f2014-09-04 14:55:31 +03001984/*
1985 * Must be paired with edp_panel_vdd_on().
1986 * Must hold pps_mutex around the whole on/off sequence.
1987 * Can be nested with intel_edp_panel_vdd_{on,off}() calls.
1988 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001989static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001990{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001991 struct drm_i915_private *dev_priv = to_i915(intel_dp_to_dev(intel_dp));
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001992
1993 lockdep_assert_held(&dev_priv->pps_mutex);
1994
Keith Packard97af61f572011-09-28 16:23:51 -07001995 if (!is_edp(intel_dp))
1996 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001997
Rob Clarke2c719b2014-12-15 13:56:32 -05001998 I915_STATE_WARN(!intel_dp->want_panel_vdd, "eDP port %c VDD not forced on",
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03001999 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packardf2e8b182011-11-01 20:01:35 -07002000
Keith Packardbd943152011-09-18 23:09:52 -07002001 intel_dp->want_panel_vdd = false;
2002
Imre Deakaba86892014-07-30 15:57:31 +03002003 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01002004 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03002005 else
2006 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08002007}
2008
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002009static void edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002010{
Paulo Zanoni30add222012-10-26 19:05:45 -02002011 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002012 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packard99ea7122011-11-01 19:57:50 -07002013 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002014 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002015
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002016 lockdep_assert_held(&dev_priv->pps_mutex);
2017
Keith Packard97af61f572011-09-28 16:23:51 -07002018 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07002019 return;
Keith Packard99ea7122011-11-01 19:57:50 -07002020
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002021 DRM_DEBUG_KMS("Turn eDP port %c panel power on\n",
2022 port_name(dp_to_dig_port(intel_dp)->port));
Keith Packard99ea7122011-11-01 19:57:50 -07002023
Ville Syrjäläe7a89ac2014-10-16 21:30:07 +03002024 if (WARN(edp_have_panel_power(intel_dp),
2025 "eDP port %c panel power already on\n",
2026 port_name(dp_to_dig_port(intel_dp)->port)))
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002027 return;
Jesse Barnes9934c132010-07-22 13:18:19 -07002028
Daniel Vetter4be73782014-01-17 14:39:48 +01002029 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002030
Jani Nikulabf13e812013-09-06 07:40:05 +03002031 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002032 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07002033 if (IS_GEN5(dev)) {
2034 /* ILK workaround: disable reset around power sequence */
2035 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03002036 I915_WRITE(pp_ctrl_reg, pp);
2037 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002038 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002039
Imre Deak5a162e22016-08-10 14:07:30 +03002040 pp |= PANEL_POWER_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07002041 if (!IS_GEN5(dev))
2042 pp |= PANEL_POWER_RESET;
2043
Jesse Barnes453c5422013-03-28 09:55:41 -07002044 I915_WRITE(pp_ctrl_reg, pp);
2045 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002046
Daniel Vetter4be73782014-01-17 14:39:48 +01002047 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02002048 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07002049
Keith Packard05ce1a42011-09-29 16:33:01 -07002050 if (IS_GEN5(dev)) {
2051 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03002052 I915_WRITE(pp_ctrl_reg, pp);
2053 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07002054 }
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002055}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002056
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002057void intel_edp_panel_on(struct intel_dp *intel_dp)
2058{
2059 if (!is_edp(intel_dp))
2060 return;
2061
2062 pps_lock(intel_dp);
2063 edp_panel_on(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002064 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002065}
2066
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002067
2068static void edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07002069{
Imre Deak4e6e1a52014-03-27 17:45:11 +02002070 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2071 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02002072 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002073 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002074 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07002075 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002076 i915_reg_t pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07002077
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002078 lockdep_assert_held(&dev_priv->pps_mutex);
2079
Keith Packard97af61f572011-09-28 16:23:51 -07002080 if (!is_edp(intel_dp))
2081 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002082
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002083 DRM_DEBUG_KMS("Turn eDP port %c panel power off\n",
2084 port_name(dp_to_dig_port(intel_dp)->port));
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07002085
Ville Syrjälä3936fcf2014-10-16 21:30:02 +03002086 WARN(!intel_dp->want_panel_vdd, "Need eDP port %c VDD to turn off panel\n",
2087 port_name(dp_to_dig_port(intel_dp)->port));
Jani Nikula24f3e092014-03-17 16:43:36 +02002088
Jesse Barnes453c5422013-03-28 09:55:41 -07002089 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02002090 /* We need to switch off panel power _and_ force vdd, for otherwise some
2091 * panels get very unhappy and cease to work. */
Imre Deak5a162e22016-08-10 14:07:30 +03002092 pp &= ~(PANEL_POWER_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
Patrik Jakobssonb3064152014-03-04 00:42:44 +01002093 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07002094
Jani Nikulabf13e812013-09-06 07:40:05 +03002095 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002096
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002097 intel_dp->want_panel_vdd = false;
2098
Jesse Barnes453c5422013-03-28 09:55:41 -07002099 I915_WRITE(pp_ctrl_reg, pp);
2100 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07002101
Abhay Kumard28d4732016-01-22 17:39:04 -08002102 intel_dp->panel_power_off_time = ktime_get_boottime();
Daniel Vetter4be73782014-01-17 14:39:48 +01002103 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03002104
2105 /* We got a reference when we enabled the VDD. */
Ville Syrjälä25f78f52015-11-16 15:01:04 +01002106 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak4e6e1a52014-03-27 17:45:11 +02002107 intel_display_power_put(dev_priv, power_domain);
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002108}
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002109
Ville Syrjälä9f0fb5b2014-10-16 21:27:32 +03002110void intel_edp_panel_off(struct intel_dp *intel_dp)
2111{
2112 if (!is_edp(intel_dp))
2113 return;
2114
2115 pps_lock(intel_dp);
2116 edp_panel_off(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002117 pps_unlock(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07002118}
2119
Jani Nikula1250d102014-08-12 17:11:39 +03002120/* Enable backlight in the panel power control. */
2121static void _intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002122{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002123 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2124 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002125 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002126 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002127 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002128
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002129 /*
2130 * If we enable the backlight right away following a panel power
2131 * on, we may see slight flicker as the panel syncs with the eDP
2132 * link. So delay a bit to make sure the image is solid before
2133 * allowing it to appear.
2134 */
Daniel Vetter4be73782014-01-17 14:39:48 +01002135 wait_backlight_on(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002136
Ville Syrjälä773538e82014-09-04 14:54:56 +03002137 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002138
Jesse Barnes453c5422013-03-28 09:55:41 -07002139 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002140 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002141
Jani Nikulabf13e812013-09-06 07:40:05 +03002142 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002143
2144 I915_WRITE(pp_ctrl_reg, pp);
2145 POSTING_READ(pp_ctrl_reg);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002146
Ville Syrjälä773538e82014-09-04 14:54:56 +03002147 pps_unlock(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002148}
2149
Jani Nikula1250d102014-08-12 17:11:39 +03002150/* Enable backlight PWM and backlight PP control. */
2151void intel_edp_backlight_on(struct intel_dp *intel_dp)
2152{
2153 if (!is_edp(intel_dp))
2154 return;
2155
2156 DRM_DEBUG_KMS("\n");
2157
2158 intel_panel_enable_backlight(intel_dp->attached_connector);
2159 _intel_edp_backlight_on(intel_dp);
2160}
2161
2162/* Disable backlight in the panel power control. */
2163static void _intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002164{
Paulo Zanoni30add222012-10-26 19:05:45 -02002165 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002166 struct drm_i915_private *dev_priv = to_i915(dev);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002167 u32 pp;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002168 i915_reg_t pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002169
Keith Packardf01eca22011-09-28 16:48:10 -07002170 if (!is_edp(intel_dp))
2171 return;
2172
Ville Syrjälä773538e82014-09-04 14:54:56 +03002173 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002174
Jesse Barnes453c5422013-03-28 09:55:41 -07002175 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002176 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07002177
Jani Nikulabf13e812013-09-06 07:40:05 +03002178 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07002179
2180 I915_WRITE(pp_ctrl_reg, pp);
2181 POSTING_READ(pp_ctrl_reg);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002182
Ville Syrjälä773538e82014-09-04 14:54:56 +03002183 pps_unlock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002184
Paulo Zanonidce56b32013-12-19 14:29:40 -02002185 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07002186 edp_wait_backlight_off(intel_dp);
Jani Nikula1250d102014-08-12 17:11:39 +03002187}
Jesse Barnesf7d23232014-03-31 11:13:56 -07002188
Jani Nikula1250d102014-08-12 17:11:39 +03002189/* Disable backlight PP control and backlight PWM. */
2190void intel_edp_backlight_off(struct intel_dp *intel_dp)
2191{
2192 if (!is_edp(intel_dp))
2193 return;
2194
2195 DRM_DEBUG_KMS("\n");
2196
2197 _intel_edp_backlight_off(intel_dp);
Jesse Barnesf7d23232014-03-31 11:13:56 -07002198 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002199}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002200
Jani Nikula73580fb72014-08-12 17:11:41 +03002201/*
2202 * Hook for controlling the panel power control backlight through the bl_power
2203 * sysfs attribute. Take care to handle multiple calls.
2204 */
2205static void intel_edp_backlight_power(struct intel_connector *connector,
2206 bool enable)
2207{
2208 struct intel_dp *intel_dp = intel_attached_dp(&connector->base);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002209 bool is_enabled;
2210
Ville Syrjälä773538e82014-09-04 14:54:56 +03002211 pps_lock(intel_dp);
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002212 is_enabled = ironlake_get_pp_control(intel_dp) & EDP_BLC_ENABLE;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002213 pps_unlock(intel_dp);
Jani Nikula73580fb72014-08-12 17:11:41 +03002214
2215 if (is_enabled == enable)
2216 return;
2217
Jani Nikula23ba9372014-08-27 14:08:43 +03002218 DRM_DEBUG_KMS("panel power control backlight %s\n",
2219 enable ? "enable" : "disable");
Jani Nikula73580fb72014-08-12 17:11:41 +03002220
2221 if (enable)
2222 _intel_edp_backlight_on(intel_dp);
2223 else
2224 _intel_edp_backlight_off(intel_dp);
2225}
2226
Ville Syrjälä64e10772015-10-29 21:26:01 +02002227static void assert_dp_port(struct intel_dp *intel_dp, bool state)
2228{
2229 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2230 struct drm_i915_private *dev_priv = to_i915(dig_port->base.base.dev);
2231 bool cur_state = I915_READ(intel_dp->output_reg) & DP_PORT_EN;
2232
2233 I915_STATE_WARN(cur_state != state,
2234 "DP port %c state assertion failure (expected %s, current %s)\n",
2235 port_name(dig_port->port),
Jani Nikula87ad3212016-01-14 12:53:34 +02002236 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002237}
2238#define assert_dp_port_disabled(d) assert_dp_port((d), false)
2239
2240static void assert_edp_pll(struct drm_i915_private *dev_priv, bool state)
2241{
2242 bool cur_state = I915_READ(DP_A) & DP_PLL_ENABLE;
2243
2244 I915_STATE_WARN(cur_state != state,
2245 "eDP PLL state assertion failure (expected %s, current %s)\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002246 onoff(state), onoff(cur_state));
Ville Syrjälä64e10772015-10-29 21:26:01 +02002247}
2248#define assert_edp_pll_enabled(d) assert_edp_pll((d), true)
2249#define assert_edp_pll_disabled(d) assert_edp_pll((d), false)
2250
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002251static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002252{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002253 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002254 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2255 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002256
Ville Syrjälä64e10772015-10-29 21:26:01 +02002257 assert_pipe_disabled(dev_priv, crtc->pipe);
2258 assert_dp_port_disabled(intel_dp);
2259 assert_edp_pll_disabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002260
Ville Syrjäläabfce942015-10-29 21:26:03 +02002261 DRM_DEBUG_KMS("enabling eDP PLL for clock %d\n",
2262 crtc->config->port_clock);
2263
2264 intel_dp->DP &= ~DP_PLL_FREQ_MASK;
2265
2266 if (crtc->config->port_clock == 162000)
2267 intel_dp->DP |= DP_PLL_FREQ_162MHZ;
2268 else
2269 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
2270
2271 I915_WRITE(DP_A, intel_dp->DP);
2272 POSTING_READ(DP_A);
2273 udelay(500);
2274
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002275 /*
2276 * [DevILK] Work around required when enabling DP PLL
2277 * while a pipe is enabled going to FDI:
2278 * 1. Wait for the start of vertical blank on the enabled pipe going to FDI
2279 * 2. Program DP PLL enable
2280 */
2281 if (IS_GEN5(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +01002282 intel_wait_for_vblank_if_active(&dev_priv->drm, !crtc->pipe);
Ville Syrjälä6b23f3e2016-04-01 21:53:19 +03002283
Daniel Vetter07679352012-09-06 22:15:42 +02002284 intel_dp->DP |= DP_PLL_ENABLE;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002285
Daniel Vetter07679352012-09-06 22:15:42 +02002286 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07002287 POSTING_READ(DP_A);
2288 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07002289}
2290
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002291static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07002292{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002293 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä64e10772015-10-29 21:26:01 +02002294 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
2295 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Jesse Barnesd240f202010-08-13 15:43:26 -07002296
Ville Syrjälä64e10772015-10-29 21:26:01 +02002297 assert_pipe_disabled(dev_priv, crtc->pipe);
2298 assert_dp_port_disabled(intel_dp);
2299 assert_edp_pll_enabled(dev_priv);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002300
Ville Syrjäläabfce942015-10-29 21:26:03 +02002301 DRM_DEBUG_KMS("disabling eDP PLL\n");
2302
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002303 intel_dp->DP &= ~DP_PLL_ENABLE;
Daniel Vetter07679352012-09-06 22:15:42 +02002304
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002305 I915_WRITE(DP_A, intel_dp->DP);
Chris Wilson1af5fa12010-09-08 21:07:28 +01002306 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07002307 udelay(200);
2308}
2309
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002310/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002311void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002312{
2313 int ret, i;
2314
2315 /* Should have a valid DPCD by this point */
2316 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
2317 return;
2318
2319 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002320 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2321 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002322 } else {
2323 /*
2324 * When turning on, we need to retry for 1ms to give the sink
2325 * time to wake up.
2326 */
2327 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002328 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
2329 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002330 if (ret == 1)
2331 break;
2332 msleep(1);
2333 }
2334 }
Jani Nikulaf9cac722014-09-02 16:33:52 +03002335
2336 if (ret != 1)
2337 DRM_DEBUG_KMS("failed to %s sink power state\n",
2338 mode == DRM_MODE_DPMS_ON ? "enable" : "disable");
Jesse Barnesc7ad3812011-07-07 11:11:03 -07002339}
2340
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002341static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
2342 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07002343{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002344 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002345 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002346 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002347 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak6d129be2014-03-05 16:20:54 +02002348 enum intel_display_power_domain power_domain;
2349 u32 tmp;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002350 bool ret;
Imre Deak6d129be2014-03-05 16:20:54 +02002351
2352 power_domain = intel_display_port_power_domain(encoder);
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002353 if (!intel_display_power_get_if_enabled(dev_priv, power_domain))
Imre Deak6d129be2014-03-05 16:20:54 +02002354 return false;
2355
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002356 ret = false;
2357
Imre Deak6d129be2014-03-05 16:20:54 +02002358 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07002359
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002360 if (!(tmp & DP_PORT_EN))
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002361 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002362
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002363 if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002364 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002365 } else if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002366 enum pipe p;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002367
Ville Syrjäläadc289d2015-05-05 17:17:30 +03002368 for_each_pipe(dev_priv, p) {
2369 u32 trans_dp = I915_READ(TRANS_DP_CTL(p));
2370 if (TRANS_DP_PIPE_TO_PORT(trans_dp) == port) {
2371 *pipe = p;
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002372 ret = true;
2373
2374 goto out;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002375 }
2376 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002377
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002378 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002379 i915_mmio_reg_offset(intel_dp->output_reg));
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002380 } else if (IS_CHERRYVIEW(dev)) {
2381 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
2382 } else {
2383 *pipe = PORT_TO_PIPE(tmp);
Daniel Vetter4a0833e2012-10-26 10:58:11 +02002384 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002385
Imre Deak6fa9a5e2016-02-12 18:55:18 +02002386 ret = true;
2387
2388out:
2389 intel_display_power_put(dev_priv, power_domain);
2390
2391 return ret;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02002392}
2393
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002394static void intel_dp_get_config(struct intel_encoder *encoder,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02002395 struct intel_crtc_state *pipe_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002396{
2397 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002398 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002399 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002400 struct drm_i915_private *dev_priv = to_i915(dev);
Xiong Zhang63000ef2013-06-28 12:59:06 +08002401 enum port port = dp_to_dig_port(intel_dp)->port;
2402 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002403
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002404 tmp = I915_READ(intel_dp->output_reg);
Jani Nikula9fcb1702015-05-05 16:32:12 +03002405
2406 pipe_config->has_audio = tmp & DP_AUDIO_OUTPUT_ENABLE && port != PORT_A;
Daniel Vetter9ed109a2014-04-24 23:54:52 +02002407
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002408 if (HAS_PCH_CPT(dev) && port != PORT_A) {
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002409 u32 trans_dp = I915_READ(TRANS_DP_CTL(crtc->pipe));
2410
2411 if (trans_dp & TRANS_DP_HSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002412 flags |= DRM_MODE_FLAG_PHSYNC;
2413 else
2414 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002415
Ville Syrjäläb81e34c2015-07-06 15:10:03 +03002416 if (trans_dp & TRANS_DP_VSYNC_ACTIVE_HIGH)
Xiong Zhang63000ef2013-06-28 12:59:06 +08002417 flags |= DRM_MODE_FLAG_PVSYNC;
2418 else
2419 flags |= DRM_MODE_FLAG_NVSYNC;
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002420 } else {
2421 if (tmp & DP_SYNC_HS_HIGH)
2422 flags |= DRM_MODE_FLAG_PHSYNC;
2423 else
2424 flags |= DRM_MODE_FLAG_NHSYNC;
2425
2426 if (tmp & DP_SYNC_VS_HIGH)
2427 flags |= DRM_MODE_FLAG_PVSYNC;
2428 else
2429 flags |= DRM_MODE_FLAG_NVSYNC;
Xiong Zhang63000ef2013-06-28 12:59:06 +08002430 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002431
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02002432 pipe_config->base.adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002433
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002434 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
Wayne Boyer666a4532015-12-09 12:29:35 -08002435 !IS_CHERRYVIEW(dev) && tmp & DP_COLOR_RANGE_16_235)
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03002436 pipe_config->limited_color_range = true;
2437
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03002438 pipe_config->lane_count =
2439 ((tmp & DP_PORT_WIDTH_MASK) >> DP_PORT_WIDTH_SHIFT) + 1;
2440
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03002441 intel_dp_get_m_n(crtc, pipe_config);
2442
Ville Syrjälä18442d02013-09-13 16:00:08 +03002443 if (port == PORT_A) {
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02002444 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_162MHZ)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03002445 pipe_config->port_clock = 162000;
2446 else
2447 pipe_config->port_clock = 270000;
2448 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03002449
Ville Syrjäläe3b247d2016-02-17 21:41:09 +02002450 pipe_config->base.adjusted_mode.crtc_clock =
2451 intel_dotclock_calculate(pipe_config->port_clock,
2452 &pipe_config->dp_m_n);
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01002453
Jani Nikula6aa23e62016-03-24 17:50:20 +02002454 if (is_edp(intel_dp) && dev_priv->vbt.edp.bpp &&
2455 pipe_config->pipe_bpp > dev_priv->vbt.edp.bpp) {
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002456 /*
2457 * This is a big fat ugly hack.
2458 *
2459 * Some machines in UEFI boot mode provide us a VBT that has 18
2460 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
2461 * unknown we fail to light up. Yet the same BIOS boots up with
2462 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
2463 * max, not what it tells us to use.
2464 *
2465 * Note: This will still be broken if the eDP panel is not lit
2466 * up by the BIOS, and thus we can't get the mode at module
2467 * load.
2468 */
2469 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
Jani Nikula6aa23e62016-03-24 17:50:20 +02002470 pipe_config->pipe_bpp, dev_priv->vbt.edp.bpp);
2471 dev_priv->vbt.edp.bpp = pipe_config->pipe_bpp;
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03002472 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002473}
2474
Daniel Vettere8cb4552012-07-01 13:05:48 +02002475static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002476{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002477 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002478 struct drm_device *dev = encoder->base.dev;
Jani Nikula495a5bb2014-10-27 16:26:55 +02002479 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
2480
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002481 if (crtc->config->has_audio)
Jani Nikula495a5bb2014-10-27 16:26:55 +02002482 intel_audio_codec_disable(encoder);
Daniel Vetter6cb49832012-05-20 17:14:50 +02002483
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002484 if (HAS_PSR(dev) && !HAS_DDI(dev))
2485 intel_psr_disable(intel_dp);
2486
Daniel Vetter6cb49832012-05-20 17:14:50 +02002487 /* Make sure the panel is off before trying to change the mode. But also
2488 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002489 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002490 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002491 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002492 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002493
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002494 /* disable the port before the pipe on g4x */
2495 if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter37398502012-09-06 22:15:44 +02002496 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002497}
2498
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002499static void ilk_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002500{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002501 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002502 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002503
Ville Syrjälä49277c32014-03-31 18:21:26 +03002504 intel_dp_link_down(intel_dp);
Ville Syrjäläabfce942015-10-29 21:26:03 +02002505
2506 /* Only ilk+ has port A */
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03002507 if (port == PORT_A)
2508 ironlake_edp_pll_off(intel_dp);
Ville Syrjälä49277c32014-03-31 18:21:26 +03002509}
2510
2511static void vlv_post_disable_dp(struct intel_encoder *encoder)
2512{
2513 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2514
2515 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002516}
2517
Ville Syrjälä580d3812014-04-09 13:29:00 +03002518static void chv_post_disable_dp(struct intel_encoder *encoder)
2519{
2520 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002521 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002522 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002523
2524 intel_dp_link_down(intel_dp);
2525
Ville Syrjäläa5805162015-05-26 20:42:30 +03002526 mutex_lock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002527
Ville Syrjäläa8f327f2015-07-09 20:14:11 +03002528 /* Assert data lane reset */
2529 chv_data_lane_soft_reset(encoder, true);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002530
Ville Syrjäläa5805162015-05-26 20:42:30 +03002531 mutex_unlock(&dev_priv->sb_lock);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002532}
2533
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002534static void
2535_intel_dp_set_link_train(struct intel_dp *intel_dp,
2536 uint32_t *DP,
2537 uint8_t dp_train_pat)
2538{
2539 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2540 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002541 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002542 enum port port = intel_dig_port->port;
2543
2544 if (HAS_DDI(dev)) {
2545 uint32_t temp = I915_READ(DP_TP_CTL(port));
2546
2547 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2548 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2549 else
2550 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2551
2552 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2553 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2554 case DP_TRAINING_PATTERN_DISABLE:
2555 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2556
2557 break;
2558 case DP_TRAINING_PATTERN_1:
2559 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2560 break;
2561 case DP_TRAINING_PATTERN_2:
2562 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2563 break;
2564 case DP_TRAINING_PATTERN_3:
2565 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2566 break;
2567 }
2568 I915_WRITE(DP_TP_CTL(port), temp);
2569
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03002570 } else if ((IS_GEN7(dev) && port == PORT_A) ||
2571 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002572 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
2573
2574 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2575 case DP_TRAINING_PATTERN_DISABLE:
2576 *DP |= DP_LINK_TRAIN_OFF_CPT;
2577 break;
2578 case DP_TRAINING_PATTERN_1:
2579 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
2580 break;
2581 case DP_TRAINING_PATTERN_2:
2582 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2583 break;
2584 case DP_TRAINING_PATTERN_3:
2585 DRM_ERROR("DP training pattern 3 not supported\n");
2586 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
2587 break;
2588 }
2589
2590 } else {
2591 if (IS_CHERRYVIEW(dev))
2592 *DP &= ~DP_LINK_TRAIN_MASK_CHV;
2593 else
2594 *DP &= ~DP_LINK_TRAIN_MASK;
2595
2596 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2597 case DP_TRAINING_PATTERN_DISABLE:
2598 *DP |= DP_LINK_TRAIN_OFF;
2599 break;
2600 case DP_TRAINING_PATTERN_1:
2601 *DP |= DP_LINK_TRAIN_PAT_1;
2602 break;
2603 case DP_TRAINING_PATTERN_2:
2604 *DP |= DP_LINK_TRAIN_PAT_2;
2605 break;
2606 case DP_TRAINING_PATTERN_3:
2607 if (IS_CHERRYVIEW(dev)) {
2608 *DP |= DP_LINK_TRAIN_PAT_3_CHV;
2609 } else {
2610 DRM_ERROR("DP training pattern 3 not supported\n");
2611 *DP |= DP_LINK_TRAIN_PAT_2;
2612 }
2613 break;
2614 }
2615 }
2616}
2617
2618static void intel_dp_enable_port(struct intel_dp *intel_dp)
2619{
2620 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002621 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002622 struct intel_crtc *crtc =
2623 to_intel_crtc(dp_to_dig_port(intel_dp)->base.base.crtc);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002624
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002625 /* enable with pattern 1 (as per spec) */
2626 _intel_dp_set_link_train(intel_dp, &intel_dp->DP,
2627 DP_TRAINING_PATTERN_1);
2628
2629 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2630 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002631
2632 /*
2633 * Magic for VLV/CHV. We _must_ first set up the register
2634 * without actually enabling the port, and then do another
2635 * write to enable the port. Otherwise link training will
2636 * fail when the power sequencer is freshly used for this port.
2637 */
2638 intel_dp->DP |= DP_PORT_EN;
Ville Syrjälä6fec7662015-11-10 16:16:17 +02002639 if (crtc->config->has_audio)
2640 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Ville Syrjälä7b713f52014-10-16 21:27:35 +03002641
2642 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
2643 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002644}
2645
Daniel Vettere8cb4552012-07-01 13:05:48 +02002646static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002647{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002648 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2649 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002650 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulac1dec792014-10-27 16:26:56 +02002651 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002652 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002653 enum pipe pipe = crtc->pipe;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002654
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002655 if (WARN_ON(dp_reg & DP_PORT_EN))
2656 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002657
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002658 pps_lock(intel_dp);
2659
Wayne Boyer666a4532015-12-09 12:29:35 -08002660 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002661 vlv_init_panel_power_sequencer(intel_dp);
2662
Ville Syrjälä7b13b582014-08-18 22:16:08 +03002663 intel_dp_enable_port(intel_dp);
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002664
2665 edp_panel_vdd_on(intel_dp);
2666 edp_panel_on(intel_dp);
2667 edp_panel_vdd_off(intel_dp, true);
2668
2669 pps_unlock(intel_dp);
2670
Wayne Boyer666a4532015-12-09 12:29:35 -08002671 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002672 unsigned int lane_mask = 0x0;
2673
2674 if (IS_CHERRYVIEW(dev))
2675 lane_mask = intel_dp_unused_lane_mask(crtc->config->lane_count);
2676
Ville Syrjälä9b6de0a2015-04-10 18:21:31 +03002677 vlv_wait_port_ready(dev_priv, dp_to_dig_port(intel_dp),
2678 lane_mask);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002679 }
Ville Syrjälä61234fa2014-10-16 21:27:34 +03002680
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002681 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2682 intel_dp_start_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002683 intel_dp_stop_link_train(intel_dp);
Jani Nikulac1dec792014-10-27 16:26:56 +02002684
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002685 if (crtc->config->has_audio) {
Jani Nikulac1dec792014-10-27 16:26:56 +02002686 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002687 pipe_name(pipe));
Jani Nikulac1dec792014-10-27 16:26:56 +02002688 intel_audio_codec_enable(encoder);
2689 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002690}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002691
Jani Nikulaecff4f32013-09-06 07:38:29 +03002692static void g4x_enable_dp(struct intel_encoder *encoder)
2693{
Jani Nikula828f5c62013-09-05 16:44:45 +03002694 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2695
Jani Nikulaecff4f32013-09-06 07:38:29 +03002696 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002697 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002698}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002699
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002700static void vlv_enable_dp(struct intel_encoder *encoder)
2701{
Jani Nikula828f5c62013-09-05 16:44:45 +03002702 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2703
Daniel Vetter4be73782014-01-17 14:39:48 +01002704 intel_edp_backlight_on(intel_dp);
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002705 intel_psr_enable(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002706}
2707
Jani Nikulaecff4f32013-09-06 07:38:29 +03002708static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002709{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002710 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjäläd6fbdd12015-10-29 21:25:58 +02002711 enum port port = dp_to_dig_port(intel_dp)->port;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002712
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002713 intel_dp_prepare(encoder);
2714
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002715 /* Only ilk+ has port A */
Ville Syrjäläabfce942015-10-29 21:26:03 +02002716 if (port == PORT_A)
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002717 ironlake_edp_pll_on(intel_dp);
2718}
2719
Ville Syrjälä83b84592014-10-16 21:29:51 +03002720static void vlv_detach_power_sequencer(struct intel_dp *intel_dp)
2721{
2722 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002723 struct drm_i915_private *dev_priv = to_i915(intel_dig_port->base.base.dev);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002724 enum pipe pipe = intel_dp->pps_pipe;
Imre Deak44cb7342016-08-10 14:07:29 +03002725 i915_reg_t pp_on_reg = PP_ON_DELAYS(pipe);
Ville Syrjälä83b84592014-10-16 21:29:51 +03002726
2727 edp_panel_vdd_off_sync(intel_dp);
2728
2729 /*
2730 * VLV seems to get confused when multiple power seqeuencers
2731 * have the same port selected (even if only one has power/vdd
2732 * enabled). The failure manifests as vlv_wait_port_ready() failing
2733 * CHV on the other hand doesn't seem to mind having the same port
2734 * selected in multiple power seqeuencers, but let's clear the
2735 * port select always when logically disconnecting a power sequencer
2736 * from a port.
2737 */
2738 DRM_DEBUG_KMS("detaching pipe %c power sequencer from port %c\n",
2739 pipe_name(pipe), port_name(intel_dig_port->port));
2740 I915_WRITE(pp_on_reg, 0);
2741 POSTING_READ(pp_on_reg);
2742
2743 intel_dp->pps_pipe = INVALID_PIPE;
2744}
2745
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002746static void vlv_steal_power_sequencer(struct drm_device *dev,
2747 enum pipe pipe)
2748{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002749 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002750 struct intel_encoder *encoder;
2751
2752 lockdep_assert_held(&dev_priv->pps_mutex);
2753
Ville Syrjäläac3c12e2014-10-16 21:29:56 +03002754 if (WARN_ON(pipe != PIPE_A && pipe != PIPE_B))
2755 return;
2756
Jani Nikula19c80542015-12-16 12:48:16 +02002757 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002758 struct intel_dp *intel_dp;
Ville Syrjälä773538e82014-09-04 14:54:56 +03002759 enum port port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002760
2761 if (encoder->type != INTEL_OUTPUT_EDP)
2762 continue;
2763
2764 intel_dp = enc_to_intel_dp(&encoder->base);
Ville Syrjälä773538e82014-09-04 14:54:56 +03002765 port = dp_to_dig_port(intel_dp)->port;
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002766
2767 if (intel_dp->pps_pipe != pipe)
2768 continue;
2769
2770 DRM_DEBUG_KMS("stealing pipe %c power sequencer from port %c\n",
Ville Syrjälä773538e82014-09-04 14:54:56 +03002771 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002772
Maarten Lankhorste02f9a02015-08-05 12:37:08 +02002773 WARN(encoder->base.crtc,
Ville Syrjälä034e43c2014-10-16 21:27:28 +03002774 "stealing pipe %c power sequencer from active eDP port %c\n",
2775 pipe_name(pipe), port_name(port));
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002776
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002777 /* make sure vdd is off before we steal it */
Ville Syrjälä83b84592014-10-16 21:29:51 +03002778 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002779 }
2780}
2781
2782static void vlv_init_panel_power_sequencer(struct intel_dp *intel_dp)
2783{
2784 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2785 struct intel_encoder *encoder = &intel_dig_port->base;
2786 struct drm_device *dev = encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002787 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002788 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002789
2790 lockdep_assert_held(&dev_priv->pps_mutex);
2791
Ville Syrjälä093e3f12014-10-16 21:27:33 +03002792 if (!is_edp(intel_dp))
2793 return;
2794
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002795 if (intel_dp->pps_pipe == crtc->pipe)
2796 return;
2797
2798 /*
2799 * If another power sequencer was being used on this
2800 * port previously make sure to turn off vdd there while
2801 * we still have control of it.
2802 */
2803 if (intel_dp->pps_pipe != INVALID_PIPE)
Ville Syrjälä83b84592014-10-16 21:29:51 +03002804 vlv_detach_power_sequencer(intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002805
2806 /*
2807 * We may be stealing the power
2808 * sequencer from another port.
2809 */
2810 vlv_steal_power_sequencer(dev, crtc->pipe);
2811
2812 /* now it's all ours */
2813 intel_dp->pps_pipe = crtc->pipe;
2814
2815 DRM_DEBUG_KMS("initializing pipe %c power sequencer for port %c\n",
2816 pipe_name(intel_dp->pps_pipe), port_name(intel_dig_port->port));
2817
2818 /* init power sequencer on this pipe and port */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03002819 intel_dp_init_panel_power_sequencer(dev, intel_dp);
2820 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03002821}
2822
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002823static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2824{
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03002825 vlv_phy_pre_encoder_enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002826
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002827 intel_enable_dp(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002828}
2829
Jani Nikulaecff4f32013-09-06 07:38:29 +03002830static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002831{
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002832 intel_dp_prepare(encoder);
2833
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03002834 vlv_phy_pre_pll_enable(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002835}
2836
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002837static void chv_pre_enable_dp(struct intel_encoder *encoder)
2838{
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002839 chv_phy_pre_encoder_enable(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002840
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002841 intel_enable_dp(encoder);
Ville Syrjäläb0b33842015-07-08 23:45:55 +03002842
2843 /* Second common lane will stay alive on its own now */
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03002844 chv_phy_release_cl2_override(encoder);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002845}
2846
Ville Syrjälä9197c882014-04-09 13:29:05 +03002847static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2848{
Ville Syrjälä625695f2014-06-28 02:04:02 +03002849 intel_dp_prepare(encoder);
2850
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03002851 chv_phy_pre_pll_enable(encoder);
Ville Syrjälä9197c882014-04-09 13:29:05 +03002852}
2853
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002854static void chv_dp_post_pll_disable(struct intel_encoder *encoder)
2855{
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03002856 chv_phy_post_pll_disable(encoder);
Ville Syrjäläd6db9952015-07-08 23:45:49 +03002857}
2858
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002859/*
2860 * Fetch AUX CH registers 0x202 - 0x207 which contain
2861 * link status information
2862 */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002863bool
Keith Packard93f62da2011-11-01 19:45:03 -07002864intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002865{
Lyude9f085eb2016-04-13 10:58:33 -04002866 return drm_dp_dpcd_read(&intel_dp->aux, DP_LANE0_1_STATUS, link_status,
2867 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002868}
2869
Paulo Zanoni11002442014-06-13 18:45:41 -03002870/* These are source-specific values. */
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002871uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002872intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002873{
Paulo Zanoni30add222012-10-26 19:05:45 -02002874 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002875 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002876 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002877
Vandana Kannan93147262014-11-18 15:45:29 +05302878 if (IS_BROXTON(dev))
2879 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
2880 else if (INTEL_INFO(dev)->gen >= 9) {
Jani Nikula06411f02016-03-24 17:50:21 +02002881 if (dev_priv->vbt.edp.low_vswing && port == PORT_A)
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302882 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002883 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Wayne Boyer666a4532015-12-09 12:29:35 -08002884 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindalbd600182014-08-08 16:23:41 +05302885 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002886 else if (IS_GEN7(dev) && port == PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302887 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002888 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Sonika Jindalbd600182014-08-08 16:23:41 +05302889 return DP_TRAIN_VOLTAGE_SWING_LEVEL_3;
Keith Packard1a2eb462011-11-16 16:26:07 -08002890 else
Sonika Jindalbd600182014-08-08 16:23:41 +05302891 return DP_TRAIN_VOLTAGE_SWING_LEVEL_2;
Keith Packard1a2eb462011-11-16 16:26:07 -08002892}
2893
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03002894uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002895intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2896{
Paulo Zanoni30add222012-10-26 19:05:45 -02002897 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002898 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002899
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002900 if (INTEL_INFO(dev)->gen >= 9) {
2901 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2902 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2903 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2904 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2905 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2906 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2907 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Sonika Jindal7ad14a22015-02-25 10:29:12 +05302908 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
2909 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Damien Lespiau5a9d1f12013-12-03 13:56:26 +00002910 default:
2911 return DP_TRAIN_PRE_EMPH_LEVEL_0;
2912 }
2913 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002914 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302915 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2916 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2917 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2918 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2919 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2920 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2921 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002922 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302923 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002924 }
Wayne Boyer666a4532015-12-09 12:29:35 -08002925 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002926 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302927 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2928 return DP_TRAIN_PRE_EMPH_LEVEL_3;
2929 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2930 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2931 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2932 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2933 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002934 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302935 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002936 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002937 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002938 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302939 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2940 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2941 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2942 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2943 return DP_TRAIN_PRE_EMPH_LEVEL_1;
Keith Packard1a2eb462011-11-16 16:26:07 -08002944 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302945 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002946 }
2947 } else {
2948 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302949 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
2950 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2951 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
2952 return DP_TRAIN_PRE_EMPH_LEVEL_2;
2953 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
2954 return DP_TRAIN_PRE_EMPH_LEVEL_1;
2955 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packard1a2eb462011-11-16 16:26:07 -08002956 default:
Sonika Jindalbd600182014-08-08 16:23:41 +05302957 return DP_TRAIN_PRE_EMPH_LEVEL_0;
Keith Packard1a2eb462011-11-16 16:26:07 -08002958 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002959 }
2960}
2961
Daniel Vetter5829975c2015-04-16 11:36:52 +02002962static uint32_t vlv_signal_levels(struct intel_dp *intel_dp)
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002963{
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03002964 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002965 unsigned long demph_reg_value, preemph_reg_value,
2966 uniqtranscale_reg_value;
2967 uint8_t train_set = intel_dp->train_set[0];
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002968
2969 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302970 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002971 preemph_reg_value = 0x0004000;
2972 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302973 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002974 demph_reg_value = 0x2B405555;
2975 uniqtranscale_reg_value = 0x552AB83A;
2976 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302977 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002978 demph_reg_value = 0x2B404040;
2979 uniqtranscale_reg_value = 0x5548B83A;
2980 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302981 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002982 demph_reg_value = 0x2B245555;
2983 uniqtranscale_reg_value = 0x5560B83A;
2984 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302985 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002986 demph_reg_value = 0x2B405555;
2987 uniqtranscale_reg_value = 0x5598DA3A;
2988 break;
2989 default:
2990 return 0;
2991 }
2992 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05302993 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002994 preemph_reg_value = 0x0002000;
2995 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05302996 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002997 demph_reg_value = 0x2B404040;
2998 uniqtranscale_reg_value = 0x5552B83A;
2999 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303000 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003001 demph_reg_value = 0x2B404848;
3002 uniqtranscale_reg_value = 0x5580B83A;
3003 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303004 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003005 demph_reg_value = 0x2B404040;
3006 uniqtranscale_reg_value = 0x55ADDA3A;
3007 break;
3008 default:
3009 return 0;
3010 }
3011 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303012 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003013 preemph_reg_value = 0x0000000;
3014 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303015 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003016 demph_reg_value = 0x2B305555;
3017 uniqtranscale_reg_value = 0x5570B83A;
3018 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303019 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003020 demph_reg_value = 0x2B2B4040;
3021 uniqtranscale_reg_value = 0x55ADDA3A;
3022 break;
3023 default:
3024 return 0;
3025 }
3026 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303027 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003028 preemph_reg_value = 0x0006000;
3029 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303030 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003031 demph_reg_value = 0x1B405555;
3032 uniqtranscale_reg_value = 0x55ADDA3A;
3033 break;
3034 default:
3035 return 0;
3036 }
3037 break;
3038 default:
3039 return 0;
3040 }
3041
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003042 vlv_set_phy_signal_level(encoder, demph_reg_value, preemph_reg_value,
3043 uniqtranscale_reg_value, 0);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003044
3045 return 0;
3046}
3047
Daniel Vetter5829975c2015-04-16 11:36:52 +02003048static uint32_t chv_signal_levels(struct intel_dp *intel_dp)
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003049{
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003050 struct intel_encoder *encoder = &dp_to_dig_port(intel_dp)->base;
3051 u32 deemph_reg_value, margin_reg_value;
3052 bool uniq_trans_scale = false;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003053 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003054
3055 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303056 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003057 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303058 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003059 deemph_reg_value = 128;
3060 margin_reg_value = 52;
3061 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303062 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003063 deemph_reg_value = 128;
3064 margin_reg_value = 77;
3065 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303066 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003067 deemph_reg_value = 128;
3068 margin_reg_value = 102;
3069 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303070 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003071 deemph_reg_value = 128;
3072 margin_reg_value = 154;
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003073 uniq_trans_scale = true;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003074 break;
3075 default:
3076 return 0;
3077 }
3078 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303079 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003080 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303081 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003082 deemph_reg_value = 85;
3083 margin_reg_value = 78;
3084 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303085 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003086 deemph_reg_value = 85;
3087 margin_reg_value = 116;
3088 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303089 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003090 deemph_reg_value = 85;
3091 margin_reg_value = 154;
3092 break;
3093 default:
3094 return 0;
3095 }
3096 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303097 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003098 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303099 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003100 deemph_reg_value = 64;
3101 margin_reg_value = 104;
3102 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303103 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003104 deemph_reg_value = 64;
3105 margin_reg_value = 154;
3106 break;
3107 default:
3108 return 0;
3109 }
3110 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303111 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003112 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303113 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003114 deemph_reg_value = 43;
3115 margin_reg_value = 154;
3116 break;
3117 default:
3118 return 0;
3119 }
3120 break;
3121 default:
3122 return 0;
3123 }
3124
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003125 chv_set_phy_signal_level(encoder, deemph_reg_value,
3126 margin_reg_value, uniq_trans_scale);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003127
3128 return 0;
3129}
3130
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003131static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003132gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003133{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003134 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003135
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003136 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303137 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003138 default:
3139 signal_levels |= DP_VOLTAGE_0_4;
3140 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303141 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003142 signal_levels |= DP_VOLTAGE_0_6;
3143 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303144 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003145 signal_levels |= DP_VOLTAGE_0_8;
3146 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303147 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003148 signal_levels |= DP_VOLTAGE_1_2;
3149 break;
3150 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003151 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303152 case DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003153 default:
3154 signal_levels |= DP_PRE_EMPHASIS_0;
3155 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303156 case DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003157 signal_levels |= DP_PRE_EMPHASIS_3_5;
3158 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303159 case DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003160 signal_levels |= DP_PRE_EMPHASIS_6;
3161 break;
Sonika Jindalbd600182014-08-08 16:23:41 +05303162 case DP_TRAIN_PRE_EMPH_LEVEL_3:
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003163 signal_levels |= DP_PRE_EMPHASIS_9_5;
3164 break;
3165 }
3166 return signal_levels;
3167}
3168
Zhenyu Wange3421a12010-04-08 09:43:27 +08003169/* Gen6's DP voltage swing and pre-emphasis control */
3170static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003171gen6_edp_signal_levels(uint8_t train_set)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003172{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003173 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3174 DP_TRAIN_PRE_EMPHASIS_MASK);
3175 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303176 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3177 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003178 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303179 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003180 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303181 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
3182 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003183 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303184 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
3185 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003186 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Sonika Jindalbd600182014-08-08 16:23:41 +05303187 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
3188 case DP_TRAIN_VOLTAGE_SWING_LEVEL_3 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003189 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003190 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08003191 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3192 "0x%x\n", signal_levels);
3193 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003194 }
3195}
3196
Keith Packard1a2eb462011-11-16 16:26:07 -08003197/* Gen7's DP voltage swing and pre-emphasis control */
3198static uint32_t
Daniel Vetter5829975c2015-04-16 11:36:52 +02003199gen7_edp_signal_levels(uint8_t train_set)
Keith Packard1a2eb462011-11-16 16:26:07 -08003200{
3201 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
3202 DP_TRAIN_PRE_EMPHASIS_MASK);
3203 switch (signal_levels) {
Sonika Jindalbd600182014-08-08 16:23:41 +05303204 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003205 return EDP_LINK_TRAIN_400MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303206 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003207 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303208 case DP_TRAIN_VOLTAGE_SWING_LEVEL_0 | DP_TRAIN_PRE_EMPH_LEVEL_2:
Keith Packard1a2eb462011-11-16 16:26:07 -08003209 return EDP_LINK_TRAIN_400MV_6DB_IVB;
3210
Sonika Jindalbd600182014-08-08 16:23:41 +05303211 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003212 return EDP_LINK_TRAIN_600MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303213 case DP_TRAIN_VOLTAGE_SWING_LEVEL_1 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003214 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
3215
Sonika Jindalbd600182014-08-08 16:23:41 +05303216 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_0:
Keith Packard1a2eb462011-11-16 16:26:07 -08003217 return EDP_LINK_TRAIN_800MV_0DB_IVB;
Sonika Jindalbd600182014-08-08 16:23:41 +05303218 case DP_TRAIN_VOLTAGE_SWING_LEVEL_2 | DP_TRAIN_PRE_EMPH_LEVEL_1:
Keith Packard1a2eb462011-11-16 16:26:07 -08003219 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
3220
3221 default:
3222 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
3223 "0x%x\n", signal_levels);
3224 return EDP_LINK_TRAIN_500MV_0DB_IVB;
3225 }
3226}
3227
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003228void
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003229intel_dp_set_signal_levels(struct intel_dp *intel_dp)
Paulo Zanonif0a34242012-12-06 16:51:50 -02003230{
3231 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003232 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003233 struct drm_device *dev = intel_dig_port->base.base.dev;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003234 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehallf8896f52015-06-25 11:11:03 +03003235 uint32_t signal_levels, mask = 0;
Paulo Zanonif0a34242012-12-06 16:51:50 -02003236 uint8_t train_set = intel_dp->train_set[0];
3237
David Weinehallf8896f52015-06-25 11:11:03 +03003238 if (HAS_DDI(dev)) {
3239 signal_levels = ddi_signal_levels(intel_dp);
3240
3241 if (IS_BROXTON(dev))
3242 signal_levels = 0;
3243 else
3244 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03003245 } else if (IS_CHERRYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003246 signal_levels = chv_signal_levels(intel_dp);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07003247 } else if (IS_VALLEYVIEW(dev)) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003248 signal_levels = vlv_signal_levels(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003249 } else if (IS_GEN7(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003250 signal_levels = gen7_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003251 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003252 } else if (IS_GEN6(dev) && port == PORT_A) {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003253 signal_levels = gen6_edp_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003254 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
3255 } else {
Daniel Vetter5829975c2015-04-16 11:36:52 +02003256 signal_levels = gen4_signal_levels(train_set);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003257 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
3258 }
3259
Vandana Kannan96fb9f92014-11-18 15:45:27 +05303260 if (mask)
3261 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
3262
3263 DRM_DEBUG_KMS("Using vswing level %d\n",
3264 train_set & DP_TRAIN_VOLTAGE_SWING_MASK);
3265 DRM_DEBUG_KMS("Using pre-emphasis level %d\n",
3266 (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) >>
3267 DP_TRAIN_PRE_EMPHASIS_SHIFT);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003268
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003269 intel_dp->DP = (intel_dp->DP & ~mask) | signal_levels;
Ander Conselvan de Oliveirab905a912015-10-23 13:01:47 +03003270
3271 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
3272 POSTING_READ(intel_dp->output_reg);
Paulo Zanonif0a34242012-12-06 16:51:50 -02003273}
3274
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003275void
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003276intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
3277 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003278{
Paulo Zanoni174edf12012-10-26 19:05:50 -02003279 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03003280 struct drm_i915_private *dev_priv =
3281 to_i915(intel_dig_port->base.base.dev);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003282
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003283 _intel_dp_set_link_train(intel_dp, &intel_dp->DP, dp_train_pat);
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003284
Ander Conselvan de Oliveiraf4eb6922015-10-23 13:01:44 +03003285 I915_WRITE(intel_dp->output_reg, intel_dp->DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003286 POSTING_READ(intel_dp->output_reg);
Ander Conselvan de Oliveirae9c176d2015-10-23 13:01:45 +03003287}
3288
Ander Conselvan de Oliveira94223d02015-10-23 13:01:48 +03003289void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
Imre Deak3ab9c632013-05-03 12:57:41 +03003290{
3291 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3292 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003293 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak3ab9c632013-05-03 12:57:41 +03003294 enum port port = intel_dig_port->port;
3295 uint32_t val;
3296
3297 if (!HAS_DDI(dev))
3298 return;
3299
3300 val = I915_READ(DP_TP_CTL(port));
3301 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3302 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3303 I915_WRITE(DP_TP_CTL(port), val);
3304
3305 /*
3306 * On PORT_A we can have only eDP in SST mode. There the only reason
3307 * we need to set idle transmission mode is to work around a HW issue
3308 * where we enable the pipe while not in idle link-training mode.
3309 * In this case there is requirement to wait for a minimum number of
3310 * idle patterns to be sent.
3311 */
3312 if (port == PORT_A)
3313 return;
3314
Chris Wilsona7670172016-06-30 15:33:10 +01003315 if (intel_wait_for_register(dev_priv,DP_TP_STATUS(port),
3316 DP_TP_STATUS_IDLE_DONE,
3317 DP_TP_STATUS_IDLE_DONE,
3318 1))
Imre Deak3ab9c632013-05-03 12:57:41 +03003319 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3320}
3321
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003322static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003323intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003324{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003325 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003326 struct intel_crtc *crtc = to_intel_crtc(intel_dig_port->base.base.crtc);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003327 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003328 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003329 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003330 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003331
Daniel Vetterbc76e3202014-05-20 22:46:50 +02003332 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003333 return;
3334
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003335 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003336 return;
3337
Zhao Yakui28c97732009-10-09 11:39:41 +08003338 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003339
Ville Syrjälä39e5fa82015-05-05 17:17:29 +03003340 if ((IS_GEN7(dev) && port == PORT_A) ||
3341 (HAS_PCH_CPT(dev) && port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003342 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003343 DP |= DP_LINK_TRAIN_PAT_IDLE_CPT;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003344 } else {
Ville Syrjäläaad3d142014-06-28 02:04:25 +03003345 if (IS_CHERRYVIEW(dev))
3346 DP &= ~DP_LINK_TRAIN_MASK_CHV;
3347 else
3348 DP &= ~DP_LINK_TRAIN_MASK;
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003349 DP |= DP_LINK_TRAIN_PAT_IDLE;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003350 }
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003351 I915_WRITE(intel_dp->output_reg, DP);
Chris Wilsonfe255d02010-09-11 21:37:48 +01003352 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003353
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003354 DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
3355 I915_WRITE(intel_dp->output_reg, DP);
3356 POSTING_READ(intel_dp->output_reg);
3357
3358 /*
3359 * HW workaround for IBX, we need to move the port
3360 * to transcoder A after disabling it to allow the
3361 * matching HDMI port to be enabled on transcoder A.
3362 */
3363 if (HAS_PCH_IBX(dev) && crtc->pipe == PIPE_B && port != PORT_A) {
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003364 /*
3365 * We get CPU/PCH FIFO underruns on the other pipe when
3366 * doing the workaround. Sweep them under the rug.
3367 */
3368 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3369 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
3370
Ville Syrjälä1612c8b2015-05-05 17:17:34 +03003371 /* always enable with pattern 1 (as per spec) */
3372 DP &= ~(DP_PIPEB_SELECT | DP_LINK_TRAIN_MASK);
3373 DP |= DP_PORT_EN | DP_LINK_TRAIN_PAT_1;
3374 I915_WRITE(intel_dp->output_reg, DP);
3375 POSTING_READ(intel_dp->output_reg);
3376
3377 DP &= ~DP_PORT_EN;
Eric Anholt5bddd172010-11-18 09:32:59 +08003378 I915_WRITE(intel_dp->output_reg, DP);
Daniel Vetter0ca09682014-11-24 16:54:11 +01003379 POSTING_READ(intel_dp->output_reg);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003380
Chris Wilson91c8a322016-07-05 10:40:23 +01003381 intel_wait_for_vblank_if_active(&dev_priv->drm, PIPE_A);
Ville Syrjälä0c241d52015-10-30 19:23:22 +02003382 intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
3383 intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
Eric Anholt5bddd172010-11-18 09:32:59 +08003384 }
3385
Keith Packardf01eca22011-09-28 16:48:10 -07003386 msleep(intel_dp->panel_power_down_delay);
Ville Syrjälä6fec7662015-11-10 16:16:17 +02003387
3388 intel_dp->DP = DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003389}
3390
Keith Packard26d61aa2011-07-25 20:01:09 -07003391static bool
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003392intel_dp_read_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003393{
Lyude9f085eb2016-04-13 10:58:33 -04003394 if (drm_dp_dpcd_read(&intel_dp->aux, 0x000, intel_dp->dpcd,
3395 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003396 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003397
Andy Shevchenkoa8e98152014-09-01 14:12:01 +03003398 DRM_DEBUG_KMS("DPCD: %*ph\n", (int) sizeof(intel_dp->dpcd), intel_dp->dpcd);
Damien Lespiau577c7a52012-12-13 16:09:02 +00003399
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03003400 return intel_dp->dpcd[DP_DPCD_REV] != 0;
3401}
3402
3403static bool
3404intel_edp_init_dpcd(struct intel_dp *intel_dp)
3405{
3406 struct drm_i915_private *dev_priv =
3407 to_i915(dp_to_dig_port(intel_dp)->base.base.dev);
3408
3409 /* this function is meant to be called only once */
3410 WARN_ON(intel_dp->dpcd[DP_DPCD_REV] != 0);
3411
3412 if (!intel_dp_read_dpcd(intel_dp))
3413 return false;
3414
3415 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3416 dev_priv->no_aux_handshake = intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3417 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3418
3419 /* Check if the panel supports PSR */
3420 drm_dp_dpcd_read(&intel_dp->aux, DP_PSR_SUPPORT,
3421 intel_dp->psr_dpcd,
3422 sizeof(intel_dp->psr_dpcd));
3423 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3424 dev_priv->psr.sink_support = true;
3425 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
3426 }
3427
3428 if (INTEL_GEN(dev_priv) >= 9 &&
3429 (intel_dp->psr_dpcd[0] & DP_PSR2_IS_SUPPORTED)) {
3430 uint8_t frame_sync_cap;
3431
3432 dev_priv->psr.sink_support = true;
3433 drm_dp_dpcd_read(&intel_dp->aux,
3434 DP_SINK_DEVICE_AUX_FRAME_SYNC_CAP,
3435 &frame_sync_cap, 1);
3436 dev_priv->psr.aux_frame_sync = frame_sync_cap ? true : false;
3437 /* PSR2 needs frame sync as well */
3438 dev_priv->psr.psr2_support = dev_priv->psr.aux_frame_sync;
3439 DRM_DEBUG_KMS("PSR2 %s on sink",
3440 dev_priv->psr.psr2_support ? "supported" : "not supported");
3441 }
3442
3443 /* Read the eDP Display control capabilities registers */
3444 if ((intel_dp->dpcd[DP_EDP_CONFIGURATION_CAP] & DP_DPCD_DISPLAY_CONTROL_CAPABLE) &&
3445 drm_dp_dpcd_read(&intel_dp->aux, DP_EDP_DPCD_REV,
3446 intel_dp->edp_dpcd, sizeof(intel_dp->edp_dpcd) ==
3447 sizeof(intel_dp->edp_dpcd)))
3448 DRM_DEBUG_KMS("EDP DPCD : %*ph\n", (int) sizeof(intel_dp->edp_dpcd),
3449 intel_dp->edp_dpcd);
3450
3451 /* Intermediate frequency support */
3452 if (intel_dp->edp_dpcd[0] >= 0x03) { /* eDp v1.4 or higher */
3453 __le16 sink_rates[DP_MAX_SUPPORTED_RATES];
3454 int i;
3455
3456 drm_dp_dpcd_read(&intel_dp->aux, DP_SUPPORTED_LINK_RATES,
3457 sink_rates, sizeof(sink_rates));
3458
3459 for (i = 0; i < ARRAY_SIZE(sink_rates); i++) {
3460 int val = le16_to_cpu(sink_rates[i]);
3461
3462 if (val == 0)
3463 break;
3464
3465 /* Value read is in kHz while drm clock is saved in deca-kHz */
3466 intel_dp->sink_rates[i] = (val * 200) / 10;
3467 }
3468 intel_dp->num_sink_rates = i;
3469 }
3470
3471 return true;
3472}
3473
3474
3475static bool
3476intel_dp_get_dpcd(struct intel_dp *intel_dp)
3477{
3478 if (!intel_dp_read_dpcd(intel_dp))
3479 return false;
Adam Jacksonedb39242012-09-18 10:58:49 -04003480
Lyude9f085eb2016-04-13 10:58:33 -04003481 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_COUNT,
3482 &intel_dp->sink_count, 1) < 0)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303483 return false;
3484
3485 /*
3486 * Sink count can change between short pulse hpd hence
3487 * a member variable in intel_dp will track any changes
3488 * between short pulse interrupts.
3489 */
3490 intel_dp->sink_count = DP_GET_SINK_COUNT(intel_dp->sink_count);
3491
3492 /*
3493 * SINK_COUNT == 0 and DOWNSTREAM_PORT_PRESENT == 1 implies that
3494 * a dongle is present but no display. Unless we require to know
3495 * if a dongle is present or not, we don't need to update
3496 * downstream port information. So, an early return here saves
3497 * time from performing other operations which are not required.
3498 */
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303499 if (!is_edp(intel_dp) && !intel_dp->sink_count)
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303500 return false;
3501
Adam Jacksonedb39242012-09-18 10:58:49 -04003502 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3503 DP_DWN_STRM_PORT_PRESENT))
3504 return true; /* native DP sink */
3505
3506 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3507 return true; /* no per-port downstream info */
3508
Lyude9f085eb2016-04-13 10:58:33 -04003509 if (drm_dp_dpcd_read(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3510 intel_dp->downstream_ports,
3511 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003512 return false; /* downstream port status fetch failed */
3513
3514 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003515}
3516
Adam Jackson0d198322012-05-14 16:05:47 -04003517static void
3518intel_dp_probe_oui(struct intel_dp *intel_dp)
3519{
3520 u8 buf[3];
3521
3522 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3523 return;
3524
Lyude9f085eb2016-04-13 10:58:33 -04003525 if (drm_dp_dpcd_read(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003526 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3527 buf[0], buf[1], buf[2]);
3528
Lyude9f085eb2016-04-13 10:58:33 -04003529 if (drm_dp_dpcd_read(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003530 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3531 buf[0], buf[1], buf[2]);
3532}
3533
Dave Airlie0e32b392014-05-02 14:02:48 +10003534static bool
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003535intel_dp_can_mst(struct intel_dp *intel_dp)
Dave Airlie0e32b392014-05-02 14:02:48 +10003536{
3537 u8 buf[1];
3538
Nathan Schulte7cc96132016-03-15 10:14:05 -05003539 if (!i915.enable_dp_mst)
3540 return false;
3541
Dave Airlie0e32b392014-05-02 14:02:48 +10003542 if (!intel_dp->can_mst)
3543 return false;
3544
3545 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3546 return false;
3547
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003548 if (drm_dp_dpcd_read(&intel_dp->aux, DP_MSTM_CAP, buf, 1) != 1)
3549 return false;
Dave Airlie0e32b392014-05-02 14:02:48 +10003550
Ville Syrjäläc4e31702016-07-29 16:51:16 +03003551 return buf[0] & DP_MST_CAP;
3552}
3553
3554static void
3555intel_dp_configure_mst(struct intel_dp *intel_dp)
3556{
3557 if (!i915.enable_dp_mst)
3558 return;
3559
3560 if (!intel_dp->can_mst)
3561 return;
3562
3563 intel_dp->is_mst = intel_dp_can_mst(intel_dp);
3564
3565 if (intel_dp->is_mst)
3566 DRM_DEBUG_KMS("Sink is MST capable\n");
3567 else
3568 DRM_DEBUG_KMS("Sink is not MST capable\n");
3569
3570 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
3571 intel_dp->is_mst);
Dave Airlie0e32b392014-05-02 14:02:48 +10003572}
3573
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003574static int intel_dp_sink_crc_stop(struct intel_dp *intel_dp)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003575{
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003576 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003577 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003578 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003579 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003580 int ret = 0;
Rodrigo Vivic6297842015-11-05 10:50:20 -08003581 int count = 0;
3582 int attempts = 10;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003583
3584 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003585 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003586 ret = -EIO;
3587 goto out;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003588 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003589
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003590 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003591 buf & ~DP_TEST_SINK_START) < 0) {
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003592 DRM_DEBUG_KMS("Sink CRC couldn't be stopped properly\n");
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003593 ret = -EIO;
3594 goto out;
3595 }
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003596
Rodrigo Vivic6297842015-11-05 10:50:20 -08003597 do {
3598 intel_wait_for_vblank(dev, intel_crtc->pipe);
3599
3600 if (drm_dp_dpcd_readb(&intel_dp->aux,
3601 DP_TEST_SINK_MISC, &buf) < 0) {
3602 ret = -EIO;
3603 goto out;
3604 }
3605 count = buf & DP_TEST_COUNT_MASK;
3606 } while (--attempts && count);
3607
3608 if (attempts == 0) {
Rodrigo Vividc5a9032016-01-29 14:44:59 -08003609 DRM_DEBUG_KMS("TIMEOUT: Sink CRC counter is not zeroed after calculation is stopped\n");
Rodrigo Vivic6297842015-11-05 10:50:20 -08003610 ret = -ETIMEDOUT;
3611 }
3612
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003613 out:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003614 hsw_enable_ips(intel_crtc);
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003615 return ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003616}
3617
3618static int intel_dp_sink_crc_start(struct intel_dp *intel_dp)
3619{
3620 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003621 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003622 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3623 u8 buf;
Rodrigo Vivie5a1cab2015-07-23 16:35:48 -07003624 int ret;
3625
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003626 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, &buf) < 0)
3627 return -EIO;
3628
3629 if (!(buf & DP_TEST_CRC_SUPPORTED))
3630 return -ENOTTY;
3631
3632 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK, &buf) < 0)
3633 return -EIO;
3634
Rodrigo Vivi6d8175d2015-11-05 10:50:22 -08003635 if (buf & DP_TEST_SINK_START) {
3636 ret = intel_dp_sink_crc_stop(intel_dp);
3637 if (ret)
3638 return ret;
3639 }
3640
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003641 hsw_disable_ips(intel_crtc);
3642
3643 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3644 buf | DP_TEST_SINK_START) < 0) {
3645 hsw_enable_ips(intel_crtc);
3646 return -EIO;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003647 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003648
Rodrigo Vivid72f9d92015-11-05 10:50:19 -08003649 intel_wait_for_vblank(dev, intel_crtc->pipe);
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003650 return 0;
3651}
3652
3653int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3654{
3655 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3656 struct drm_device *dev = dig_port->base.base.dev;
3657 struct intel_crtc *intel_crtc = to_intel_crtc(dig_port->base.base.crtc);
3658 u8 buf;
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003659 int count, ret;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003660 int attempts = 6;
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003661
3662 ret = intel_dp_sink_crc_start(intel_dp);
3663 if (ret)
3664 return ret;
3665
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003666 do {
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003667 intel_wait_for_vblank(dev, intel_crtc->pipe);
3668
Rodrigo Vivi1dda5f92014-10-01 07:32:37 -07003669 if (drm_dp_dpcd_readb(&intel_dp->aux,
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003670 DP_TEST_SINK_MISC, &buf) < 0) {
3671 ret = -EIO;
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003672 goto stop;
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003673 }
Rodrigo Vivi621d4c72015-07-23 16:35:49 -07003674 count = buf & DP_TEST_COUNT_MASK;
Rodrigo Viviaabc95d2015-07-23 16:35:50 -07003675
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003676 } while (--attempts && count == 0);
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003677
3678 if (attempts == 0) {
Rodrigo Vivi7e38eef2015-11-05 10:50:21 -08003679 DRM_ERROR("Panel is unable to calculate any CRC after 6 vblanks\n");
3680 ret = -ETIMEDOUT;
3681 goto stop;
3682 }
3683
3684 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0) {
3685 ret = -EIO;
3686 goto stop;
Rodrigo Viviad9dc912014-09-16 19:18:12 -04003687 }
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003688
Rodrigo Viviafe0d672015-07-23 16:35:45 -07003689stop:
Rodrigo Vivi082dcc72015-07-30 16:26:39 -07003690 intel_dp_sink_crc_stop(intel_dp);
Paulo Zanoni4373f0f2015-05-25 18:52:29 -03003691 return ret;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003692}
3693
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003694static bool
3695intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3696{
Lyude9f085eb2016-04-13 10:58:33 -04003697 return drm_dp_dpcd_read(&intel_dp->aux,
Jani Nikula9d1a1032014-03-14 16:51:15 +02003698 DP_DEVICE_SERVICE_IRQ_VECTOR,
3699 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003700}
3701
Dave Airlie0e32b392014-05-02 14:02:48 +10003702static bool
3703intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3704{
3705 int ret;
3706
Lyude9f085eb2016-04-13 10:58:33 -04003707 ret = drm_dp_dpcd_read(&intel_dp->aux,
Dave Airlie0e32b392014-05-02 14:02:48 +10003708 DP_SINK_COUNT_ESI,
3709 sink_irq_vector, 14);
3710 if (ret != 14)
3711 return false;
3712
3713 return true;
3714}
3715
Todd Previtec5d5ab72015-04-15 08:38:38 -07003716static uint8_t intel_dp_autotest_link_training(struct intel_dp *intel_dp)
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003717{
Todd Previtec5d5ab72015-04-15 08:38:38 -07003718 uint8_t test_result = DP_TEST_ACK;
3719 return test_result;
3720}
3721
3722static uint8_t intel_dp_autotest_video_pattern(struct intel_dp *intel_dp)
3723{
3724 uint8_t test_result = DP_TEST_NAK;
3725 return test_result;
3726}
3727
3728static uint8_t intel_dp_autotest_edid(struct intel_dp *intel_dp)
3729{
3730 uint8_t test_result = DP_TEST_NAK;
Todd Previte559be302015-05-04 07:48:20 -07003731 struct intel_connector *intel_connector = intel_dp->attached_connector;
3732 struct drm_connector *connector = &intel_connector->base;
3733
3734 if (intel_connector->detect_edid == NULL ||
Daniel Vetterac6f2e22015-05-08 16:15:41 +02003735 connector->edid_corrupt ||
Todd Previte559be302015-05-04 07:48:20 -07003736 intel_dp->aux.i2c_defer_count > 6) {
3737 /* Check EDID read for NACKs, DEFERs and corruption
3738 * (DP CTS 1.2 Core r1.1)
3739 * 4.2.2.4 : Failed EDID read, I2C_NAK
3740 * 4.2.2.5 : Failed EDID read, I2C_DEFER
3741 * 4.2.2.6 : EDID corruption detected
3742 * Use failsafe mode for all cases
3743 */
3744 if (intel_dp->aux.i2c_nack_count > 0 ||
3745 intel_dp->aux.i2c_defer_count > 0)
3746 DRM_DEBUG_KMS("EDID read had %d NACKs, %d DEFERs\n",
3747 intel_dp->aux.i2c_nack_count,
3748 intel_dp->aux.i2c_defer_count);
3749 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_FAILSAFE;
3750 } else {
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303751 struct edid *block = intel_connector->detect_edid;
3752
3753 /* We have to write the checksum
3754 * of the last block read
3755 */
3756 block += intel_connector->detect_edid->extensions;
3757
Todd Previte559be302015-05-04 07:48:20 -07003758 if (!drm_dp_dpcd_write(&intel_dp->aux,
3759 DP_TEST_EDID_CHECKSUM,
Thulasimani,Sivakumarf79b468e2015-08-07 15:14:30 +05303760 &block->checksum,
Dan Carpenter5a1cc652015-05-12 21:07:37 +03003761 1))
Todd Previte559be302015-05-04 07:48:20 -07003762 DRM_DEBUG_KMS("Failed to write EDID checksum\n");
3763
3764 test_result = DP_TEST_ACK | DP_TEST_EDID_CHECKSUM_WRITE;
3765 intel_dp->compliance_test_data = INTEL_DP_RESOLUTION_STANDARD;
3766 }
3767
3768 /* Set test active flag here so userspace doesn't interrupt things */
3769 intel_dp->compliance_test_active = 1;
3770
Todd Previtec5d5ab72015-04-15 08:38:38 -07003771 return test_result;
3772}
3773
3774static uint8_t intel_dp_autotest_phy_pattern(struct intel_dp *intel_dp)
3775{
3776 uint8_t test_result = DP_TEST_NAK;
3777 return test_result;
3778}
3779
3780static void intel_dp_handle_test_request(struct intel_dp *intel_dp)
3781{
3782 uint8_t response = DP_TEST_NAK;
3783 uint8_t rxdata = 0;
3784 int status = 0;
3785
Todd Previtec5d5ab72015-04-15 08:38:38 -07003786 status = drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_REQUEST, &rxdata, 1);
3787 if (status <= 0) {
3788 DRM_DEBUG_KMS("Could not read test request from sink\n");
3789 goto update_status;
3790 }
3791
3792 switch (rxdata) {
3793 case DP_TEST_LINK_TRAINING:
3794 DRM_DEBUG_KMS("LINK_TRAINING test requested\n");
3795 intel_dp->compliance_test_type = DP_TEST_LINK_TRAINING;
3796 response = intel_dp_autotest_link_training(intel_dp);
3797 break;
3798 case DP_TEST_LINK_VIDEO_PATTERN:
3799 DRM_DEBUG_KMS("TEST_PATTERN test requested\n");
3800 intel_dp->compliance_test_type = DP_TEST_LINK_VIDEO_PATTERN;
3801 response = intel_dp_autotest_video_pattern(intel_dp);
3802 break;
3803 case DP_TEST_LINK_EDID_READ:
3804 DRM_DEBUG_KMS("EDID test requested\n");
3805 intel_dp->compliance_test_type = DP_TEST_LINK_EDID_READ;
3806 response = intel_dp_autotest_edid(intel_dp);
3807 break;
3808 case DP_TEST_LINK_PHY_TEST_PATTERN:
3809 DRM_DEBUG_KMS("PHY_PATTERN test requested\n");
3810 intel_dp->compliance_test_type = DP_TEST_LINK_PHY_TEST_PATTERN;
3811 response = intel_dp_autotest_phy_pattern(intel_dp);
3812 break;
3813 default:
3814 DRM_DEBUG_KMS("Invalid test request '%02x'\n", rxdata);
3815 break;
3816 }
3817
3818update_status:
3819 status = drm_dp_dpcd_write(&intel_dp->aux,
3820 DP_TEST_RESPONSE,
3821 &response, 1);
3822 if (status <= 0)
3823 DRM_DEBUG_KMS("Could not write test response to sink\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003824}
3825
Dave Airlie0e32b392014-05-02 14:02:48 +10003826static int
3827intel_dp_check_mst_status(struct intel_dp *intel_dp)
3828{
3829 bool bret;
3830
3831 if (intel_dp->is_mst) {
3832 u8 esi[16] = { 0 };
3833 int ret = 0;
3834 int retry;
3835 bool handled;
3836 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3837go_again:
3838 if (bret == true) {
3839
3840 /* check link status - esi[10] = 0x200c */
Ville Syrjälä19e0b4c2016-08-05 19:05:42 +03003841 if (intel_dp->active_mst_links &&
Ville Syrjälä901c2da2015-08-17 18:05:12 +03003842 !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
Dave Airlie0e32b392014-05-02 14:02:48 +10003843 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3844 intel_dp_start_link_train(intel_dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10003845 intel_dp_stop_link_train(intel_dp);
3846 }
3847
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003848 DRM_DEBUG_KMS("got esi %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003849 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3850
3851 if (handled) {
3852 for (retry = 0; retry < 3; retry++) {
3853 int wret;
3854 wret = drm_dp_dpcd_write(&intel_dp->aux,
3855 DP_SINK_COUNT_ESI+1,
3856 &esi[1], 3);
3857 if (wret == 3) {
3858 break;
3859 }
3860 }
3861
3862 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3863 if (bret == true) {
Andy Shevchenko6f34cc32015-01-15 13:45:09 +02003864 DRM_DEBUG_KMS("got esi2 %3ph\n", esi);
Dave Airlie0e32b392014-05-02 14:02:48 +10003865 goto go_again;
3866 }
3867 } else
3868 ret = 0;
3869
3870 return ret;
3871 } else {
3872 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3873 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3874 intel_dp->is_mst = false;
3875 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3876 /* send a hotplug event */
3877 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3878 }
3879 }
3880 return -EINVAL;
3881}
3882
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303883static void
3884intel_dp_check_link_status(struct intel_dp *intel_dp)
3885{
3886 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
3887 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3888 u8 link_status[DP_LINK_STATUS_SIZE];
3889
3890 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3891
3892 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3893 DRM_ERROR("Failed to get link status\n");
3894 return;
3895 }
3896
3897 if (!intel_encoder->base.crtc)
3898 return;
3899
3900 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3901 return;
3902
3903 /* if link training is requested we should perform it always */
3904 if ((intel_dp->compliance_test_type == DP_TEST_LINK_TRAINING) ||
3905 (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count))) {
3906 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
3907 intel_encoder->base.name);
3908 intel_dp_start_link_train(intel_dp);
3909 intel_dp_stop_link_train(intel_dp);
3910 }
3911}
3912
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003913/*
3914 * According to DP spec
3915 * 5.1.2:
3916 * 1. Read DPCD
3917 * 2. Configure link according to Receiver Capabilities
3918 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3919 * 4. Check link status on receipt of hot-plug interrupt
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303920 *
3921 * intel_dp_short_pulse - handles short pulse interrupts
3922 * when full detection is not required.
3923 * Returns %true if short pulse is handled and full detection
3924 * is NOT required and %false otherwise.
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003925 */
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303926static bool
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303927intel_dp_short_pulse(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003928{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003929 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03003930 u8 sink_irq_vector = 0;
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303931 u8 old_sink_count = intel_dp->sink_count;
3932 bool ret;
Dave Airlie5b215bc2014-08-05 10:40:20 +10003933
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05303934 /*
3935 * Clearing compliance test variables to allow capturing
3936 * of values for next automated test request.
3937 */
3938 intel_dp->compliance_test_active = 0;
3939 intel_dp->compliance_test_type = 0;
3940 intel_dp->compliance_test_data = 0;
3941
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303942 /*
3943 * Now read the DPCD to see if it's actually running
3944 * If the current value of sink count doesn't match with
3945 * the value that was stored earlier or dpcd read failed
3946 * we need to do full detection
3947 */
3948 ret = intel_dp_get_dpcd(intel_dp);
3949
3950 if ((old_sink_count != intel_dp->sink_count) || !ret) {
3951 /* No need to proceed if we are going to do full detect */
3952 return false;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003953 }
3954
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003955 /* Try to read the source of the interrupt */
3956 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03003957 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
3958 sink_irq_vector != 0) {
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003959 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003960 drm_dp_dpcd_writeb(&intel_dp->aux,
3961 DP_DEVICE_SERVICE_IRQ_VECTOR,
3962 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003963
3964 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
Todd Previte09b1eb12015-04-20 15:27:34 -07003965 DRM_DEBUG_DRIVER("Test request in short pulse not handled\n");
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003966 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3967 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3968 }
3969
Shubhangi Shrivastava5c9114d2016-03-30 18:05:24 +05303970 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
3971 intel_dp_check_link_status(intel_dp);
3972 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05303973
3974 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003975}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003976
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003977/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003978static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003979intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003980{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003981 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003982 uint8_t type;
3983
3984 if (!intel_dp_get_dpcd(intel_dp))
3985 return connector_status_disconnected;
3986
Shubhangi Shrivastava1034ce72016-04-12 12:23:54 +05303987 if (is_edp(intel_dp))
3988 return connector_status_connected;
3989
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003990 /* if there's no downstream port, we're done */
3991 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003992 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003993
3994 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003995 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3996 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003997
Shubhangi Shrivastava30d9aa42016-03-30 18:05:25 +05303998 return intel_dp->sink_count ?
3999 connector_status_connected : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004000 }
4001
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004002 if (intel_dp_can_mst(intel_dp))
4003 return connector_status_connected;
4004
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004005 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02004006 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004007 return connector_status_connected;
4008
4009 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03004010 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
4011 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
4012 if (type == DP_DS_PORT_TYPE_VGA ||
4013 type == DP_DS_PORT_TYPE_NON_EDID)
4014 return connector_status_unknown;
4015 } else {
4016 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
4017 DP_DWN_STRM_PORT_TYPE_MASK;
4018 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
4019 type == DP_DWN_STRM_PORT_TYPE_OTHER)
4020 return connector_status_unknown;
4021 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04004022
4023 /* Anything else is out of spec, warn and ignore */
4024 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07004025 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04004026}
4027
4028static enum drm_connector_status
Chris Wilsond410b562014-09-02 20:03:59 +01004029edp_detect(struct intel_dp *intel_dp)
4030{
4031 struct drm_device *dev = intel_dp_to_dev(intel_dp);
4032 enum drm_connector_status status;
4033
4034 status = intel_panel_detect(dev);
4035 if (status == connector_status_unknown)
4036 status = connector_status_connected;
4037
4038 return status;
4039}
4040
Jani Nikulab93433c2015-08-20 10:47:36 +03004041static bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
4042 struct intel_digital_port *port)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004043{
Jani Nikulab93433c2015-08-20 10:47:36 +03004044 u32 bit;
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07004045
Jani Nikula0df53b72015-08-20 10:47:40 +03004046 switch (port->port) {
4047 case PORT_A:
4048 return true;
4049 case PORT_B:
4050 bit = SDE_PORTB_HOTPLUG;
4051 break;
4052 case PORT_C:
4053 bit = SDE_PORTC_HOTPLUG;
4054 break;
4055 case PORT_D:
4056 bit = SDE_PORTD_HOTPLUG;
4057 break;
4058 default:
4059 MISSING_CASE(port->port);
4060 return false;
4061 }
4062
4063 return I915_READ(SDEISR) & bit;
4064}
4065
4066static bool cpt_digital_port_connected(struct drm_i915_private *dev_priv,
4067 struct intel_digital_port *port)
4068{
4069 u32 bit;
4070
4071 switch (port->port) {
4072 case PORT_A:
4073 return true;
4074 case PORT_B:
4075 bit = SDE_PORTB_HOTPLUG_CPT;
4076 break;
4077 case PORT_C:
4078 bit = SDE_PORTC_HOTPLUG_CPT;
4079 break;
4080 case PORT_D:
4081 bit = SDE_PORTD_HOTPLUG_CPT;
4082 break;
Jani Nikulaa78695d2015-09-18 15:54:50 +03004083 case PORT_E:
4084 bit = SDE_PORTE_HOTPLUG_SPT;
4085 break;
Jani Nikula0df53b72015-08-20 10:47:40 +03004086 default:
4087 MISSING_CASE(port->port);
4088 return false;
Jani Nikulab93433c2015-08-20 10:47:36 +03004089 }
Damien Lespiau1b469632012-12-13 16:09:01 +00004090
Jani Nikulab93433c2015-08-20 10:47:36 +03004091 return I915_READ(SDEISR) & bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004092}
4093
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004094static bool g4x_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula1d245982015-08-20 10:47:37 +03004095 struct intel_digital_port *port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004096{
Jani Nikula9642c812015-08-20 10:47:41 +03004097 u32 bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004098
Jani Nikula9642c812015-08-20 10:47:41 +03004099 switch (port->port) {
4100 case PORT_B:
4101 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
4102 break;
4103 case PORT_C:
4104 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
4105 break;
4106 case PORT_D:
4107 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
4108 break;
4109 default:
4110 MISSING_CASE(port->port);
4111 return false;
4112 }
4113
4114 return I915_READ(PORT_HOTPLUG_STAT) & bit;
4115}
4116
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004117static bool gm45_digital_port_connected(struct drm_i915_private *dev_priv,
4118 struct intel_digital_port *port)
Jani Nikula9642c812015-08-20 10:47:41 +03004119{
4120 u32 bit;
4121
4122 switch (port->port) {
4123 case PORT_B:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004124 bit = PORTB_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004125 break;
4126 case PORT_C:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004127 bit = PORTC_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004128 break;
4129 case PORT_D:
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004130 bit = PORTD_HOTPLUG_LIVE_STATUS_GM45;
Jani Nikula9642c812015-08-20 10:47:41 +03004131 break;
4132 default:
4133 MISSING_CASE(port->port);
4134 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004135 }
4136
Jani Nikula1d245982015-08-20 10:47:37 +03004137 return I915_READ(PORT_HOTPLUG_STAT) & bit;
Dave Airlie2a592be2014-09-01 16:58:12 +10004138}
4139
Jani Nikulae464bfd2015-08-20 10:47:42 +03004140static bool bxt_digital_port_connected(struct drm_i915_private *dev_priv,
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304141 struct intel_digital_port *intel_dig_port)
Jani Nikulae464bfd2015-08-20 10:47:42 +03004142{
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304143 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4144 enum port port;
Jani Nikulae464bfd2015-08-20 10:47:42 +03004145 u32 bit;
4146
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304147 intel_hpd_pin_to_port(intel_encoder->hpd_pin, &port);
4148 switch (port) {
Jani Nikulae464bfd2015-08-20 10:47:42 +03004149 case PORT_A:
4150 bit = BXT_DE_PORT_HP_DDIA;
4151 break;
4152 case PORT_B:
4153 bit = BXT_DE_PORT_HP_DDIB;
4154 break;
4155 case PORT_C:
4156 bit = BXT_DE_PORT_HP_DDIC;
4157 break;
4158 default:
Sonika Jindale2ec35a2015-09-11 16:58:32 +05304159 MISSING_CASE(port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004160 return false;
4161 }
4162
4163 return I915_READ(GEN8_DE_PORT_ISR) & bit;
4164}
4165
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004166/*
4167 * intel_digital_port_connected - is the specified port connected?
4168 * @dev_priv: i915 private structure
4169 * @port: the port to test
4170 *
4171 * Return %true if @port is connected, %false otherwise.
4172 */
Sonika Jindal237ed862015-09-15 09:44:20 +05304173bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004174 struct intel_digital_port *port)
4175{
Jani Nikula0df53b72015-08-20 10:47:40 +03004176 if (HAS_PCH_IBX(dev_priv))
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004177 return ibx_digital_port_connected(dev_priv, port);
Ville Syrjälä22824fa2016-02-11 16:44:28 +02004178 else if (HAS_PCH_SPLIT(dev_priv))
Jani Nikula0df53b72015-08-20 10:47:40 +03004179 return cpt_digital_port_connected(dev_priv, port);
Jani Nikulae464bfd2015-08-20 10:47:42 +03004180 else if (IS_BROXTON(dev_priv))
4181 return bxt_digital_port_connected(dev_priv, port);
Ville Syrjälä0780cd32016-02-10 19:59:05 +02004182 else if (IS_GM45(dev_priv))
4183 return gm45_digital_port_connected(dev_priv, port);
Jani Nikula7e66bcf2015-08-20 10:47:39 +03004184 else
4185 return g4x_digital_port_connected(dev_priv, port);
4186}
4187
Keith Packard8c241fe2011-09-28 16:38:44 -07004188static struct edid *
Chris Wilsonbeb60602014-09-02 20:04:00 +01004189intel_dp_get_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004190{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004191 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packard8c241fe2011-09-28 16:38:44 -07004192
Jani Nikula9cd300e2012-10-19 14:51:52 +03004193 /* use cached edid if we have one */
4194 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03004195 /* invalid edid */
4196 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004197 return NULL;
4198
Jani Nikula55e9ede2013-10-01 10:38:54 +03004199 return drm_edid_duplicate(intel_connector->edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004200 } else
4201 return drm_get_edid(&intel_connector->base,
4202 &intel_dp->aux.ddc);
Keith Packard8c241fe2011-09-28 16:38:44 -07004203}
4204
Chris Wilsonbeb60602014-09-02 20:04:00 +01004205static void
4206intel_dp_set_edid(struct intel_dp *intel_dp)
Keith Packard8c241fe2011-09-28 16:38:44 -07004207{
Chris Wilsonbeb60602014-09-02 20:04:00 +01004208 struct intel_connector *intel_connector = intel_dp->attached_connector;
4209 struct edid *edid;
Keith Packard8c241fe2011-09-28 16:38:44 -07004210
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304211 intel_dp_unset_edid(intel_dp);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004212 edid = intel_dp_get_edid(intel_dp);
4213 intel_connector->detect_edid = edid;
Jani Nikula9cd300e2012-10-19 14:51:52 +03004214
Chris Wilsonbeb60602014-09-02 20:04:00 +01004215 if (intel_dp->force_audio != HDMI_AUDIO_AUTO)
4216 intel_dp->has_audio = intel_dp->force_audio == HDMI_AUDIO_ON;
4217 else
4218 intel_dp->has_audio = drm_detect_monitor_audio(edid);
4219}
Jesse Barnesd6f24d02012-06-14 15:28:33 -04004220
Chris Wilsonbeb60602014-09-02 20:04:00 +01004221static void
4222intel_dp_unset_edid(struct intel_dp *intel_dp)
4223{
4224 struct intel_connector *intel_connector = intel_dp->attached_connector;
4225
4226 kfree(intel_connector->detect_edid);
4227 intel_connector->detect_edid = NULL;
4228
4229 intel_dp->has_audio = false;
4230}
4231
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304232static void
4233intel_dp_long_pulse(struct intel_connector *intel_connector)
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004234{
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304235 struct drm_connector *connector = &intel_connector->base;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004236 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02004237 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4238 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004239 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004240 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02004241 enum intel_display_power_domain power_domain;
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004242 u8 sink_irq_vector = 0;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004243
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004244 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4245 intel_display_power_get(to_i915(dev), power_domain);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004246
Chris Wilsond410b562014-09-02 20:03:59 +01004247 /* Can't disconnect eDP, but you can close the lid... */
4248 if (is_edp(intel_dp))
4249 status = edp_detect(intel_dp);
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004250 else if (intel_digital_port_connected(to_i915(dev),
4251 dp_to_dig_port(intel_dp)))
4252 status = intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004253 else
Ander Conselvan de Oliveirac555a812015-11-18 17:19:30 +02004254 status = connector_status_disconnected;
4255
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304256 if (status != connector_status_connected) {
4257 intel_dp->compliance_test_active = 0;
4258 intel_dp->compliance_test_type = 0;
4259 intel_dp->compliance_test_data = 0;
4260
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004261 if (intel_dp->is_mst) {
4262 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4263 intel_dp->is_mst,
4264 intel_dp->mst_mgr.mst_state);
4265 intel_dp->is_mst = false;
4266 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4267 intel_dp->is_mst);
4268 }
4269
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004270 goto out;
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304271 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004272
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304273 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004274 intel_encoder->type = INTEL_OUTPUT_DP;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304275
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03004276 DRM_DEBUG_KMS("Display Port TPS3 support: source %s, sink %s\n",
4277 yesno(intel_dp_source_supports_hbr2(intel_dp)),
4278 yesno(drm_dp_tps3_supported(intel_dp->dpcd)));
4279
4280 intel_dp_print_rates(intel_dp);
4281
Adam Jackson0d198322012-05-14 16:05:47 -04004282 intel_dp_probe_oui(intel_dp);
4283
Ville Syrjäläc4e31702016-07-29 16:51:16 +03004284 intel_dp_configure_mst(intel_dp);
4285
4286 if (intel_dp->is_mst) {
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304287 /*
4288 * If we are in MST mode then this connector
4289 * won't appear connected or have anything
4290 * with EDID on it
4291 */
Dave Airlie0e32b392014-05-02 14:02:48 +10004292 status = connector_status_disconnected;
4293 goto out;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304294 } else if (connector->status == connector_status_connected) {
4295 /*
4296 * If display was connected already and is still connected
4297 * check links status, there has been known issues of
4298 * link loss triggerring long pulse!!!!
4299 */
4300 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
4301 intel_dp_check_link_status(intel_dp);
4302 drm_modeset_unlock(&dev->mode_config.connection_mutex);
4303 goto out;
Dave Airlie0e32b392014-05-02 14:02:48 +10004304 }
4305
Shubhangi Shrivastava4df69602015-10-28 15:30:36 +05304306 /*
4307 * Clearing NACK and defer counts to get their exact values
4308 * while reading EDID which are required by Compliance tests
4309 * 4.2.2.4 and 4.2.2.5
4310 */
4311 intel_dp->aux.i2c_nack_count = 0;
4312 intel_dp->aux.i2c_defer_count = 0;
4313
Chris Wilsonbeb60602014-09-02 20:04:00 +01004314 intel_dp_set_edid(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08004315
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004316 status = connector_status_connected;
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304317 intel_dp->detect_done = true;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004318
Todd Previte09b1eb12015-04-20 15:27:34 -07004319 /* Try to read the source of the interrupt */
4320 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
Ville Syrjälä65fbb4e2016-07-28 17:50:47 +03004321 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector) &&
4322 sink_irq_vector != 0) {
Todd Previte09b1eb12015-04-20 15:27:34 -07004323 /* Clear interrupt source */
4324 drm_dp_dpcd_writeb(&intel_dp->aux,
4325 DP_DEVICE_SERVICE_IRQ_VECTOR,
4326 sink_irq_vector);
4327
4328 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
4329 intel_dp_handle_test_request(intel_dp);
4330 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
4331 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
4332 }
4333
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004334out:
jim.bride@linux.intel.com0e505a02016-04-11 10:11:24 -07004335 if ((status != connector_status_connected) &&
4336 (intel_dp->is_mst == false))
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304337 intel_dp_unset_edid(intel_dp);
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304338
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004339 intel_display_power_put(to_i915(dev), power_domain);
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304340 return;
4341}
4342
4343static enum drm_connector_status
4344intel_dp_detect(struct drm_connector *connector, bool force)
4345{
4346 struct intel_dp *intel_dp = intel_attached_dp(connector);
4347 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4348 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4349 struct intel_connector *intel_connector = to_intel_connector(connector);
4350
4351 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4352 connector->base.id, connector->name);
4353
4354 if (intel_dp->is_mst) {
4355 /* MST devices are disconnected from a monitor POV */
4356 intel_dp_unset_edid(intel_dp);
4357 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004358 intel_encoder->type = INTEL_OUTPUT_DP;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304359 return connector_status_disconnected;
4360 }
4361
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304362 /* If full detect is not performed yet, do a full detect */
4363 if (!intel_dp->detect_done)
4364 intel_dp_long_pulse(intel_dp->attached_connector);
4365
4366 intel_dp->detect_done = false;
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304367
Ville Syrjälä1b7f2c82016-07-18 13:15:14 +03004368 if (is_edp(intel_dp) || intel_connector->detect_edid)
Shubhangi Shrivastavaf21a2192016-03-30 18:05:22 +05304369 return connector_status_connected;
4370 else
4371 return connector_status_disconnected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004372}
4373
Chris Wilsonbeb60602014-09-02 20:04:00 +01004374static void
4375intel_dp_force(struct drm_connector *connector)
4376{
4377 struct intel_dp *intel_dp = intel_attached_dp(connector);
4378 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004379 struct drm_i915_private *dev_priv = to_i915(intel_encoder->base.dev);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004380 enum intel_display_power_domain power_domain;
4381
4382 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4383 connector->base.id, connector->name);
4384 intel_dp_unset_edid(intel_dp);
4385
4386 if (connector->status != connector_status_connected)
4387 return;
4388
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004389 power_domain = intel_display_port_aux_power_domain(intel_encoder);
4390 intel_display_power_get(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004391
4392 intel_dp_set_edid(intel_dp);
4393
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004394 intel_display_power_put(dev_priv, power_domain);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004395
4396 if (intel_encoder->type != INTEL_OUTPUT_EDP)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004397 intel_encoder->type = INTEL_OUTPUT_DP;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004398}
4399
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004400static int intel_dp_get_modes(struct drm_connector *connector)
4401{
Jani Nikuladd06f902012-10-19 14:51:50 +03004402 struct intel_connector *intel_connector = to_intel_connector(connector);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004403 struct edid *edid;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004404
Chris Wilsonbeb60602014-09-02 20:04:00 +01004405 edid = intel_connector->detect_edid;
4406 if (edid) {
4407 int ret = intel_connector_update_modes(connector, edid);
4408 if (ret)
4409 return ret;
4410 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004411
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004412 /* if eDP has no EDID, fall back to fixed mode */
Chris Wilsonbeb60602014-09-02 20:04:00 +01004413 if (is_edp(intel_attached_dp(connector)) &&
4414 intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004415 struct drm_display_mode *mode;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004416
4417 mode = drm_mode_duplicate(connector->dev,
Jani Nikuladd06f902012-10-19 14:51:50 +03004418 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03004419 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004420 drm_mode_probed_add(connector, mode);
4421 return 1;
4422 }
4423 }
Chris Wilsonbeb60602014-09-02 20:04:00 +01004424
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004425 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004426}
4427
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004428static bool
4429intel_dp_detect_audio(struct drm_connector *connector)
4430{
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004431 bool has_audio = false;
Chris Wilsonbeb60602014-09-02 20:04:00 +01004432 struct edid *edid;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004433
Chris Wilsonbeb60602014-09-02 20:04:00 +01004434 edid = to_intel_connector(connector)->detect_edid;
4435 if (edid)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004436 has_audio = drm_detect_monitor_audio(edid);
Imre Deak671dedd2014-03-05 16:20:53 +02004437
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004438 return has_audio;
4439}
4440
Chris Wilsonf6849602010-09-19 09:29:33 +01004441static int
4442intel_dp_set_property(struct drm_connector *connector,
4443 struct drm_property *property,
4444 uint64_t val)
4445{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004446 struct drm_i915_private *dev_priv = to_i915(connector->dev);
Yuly Novikov53b41832012-10-26 12:04:00 +03004447 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004448 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
4449 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01004450 int ret;
4451
Rob Clark662595d2012-10-11 20:36:04 -05004452 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01004453 if (ret)
4454 return ret;
4455
Chris Wilson3f43c482011-05-12 22:17:24 +01004456 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004457 int i = val;
4458 bool has_audio;
4459
4460 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004461 return 0;
4462
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004463 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01004464
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004465 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004466 has_audio = intel_dp_detect_audio(connector);
4467 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01004468 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004469
4470 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01004471 return 0;
4472
Chris Wilson1aad7ac2011-02-09 18:46:58 +00004473 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01004474 goto done;
4475 }
4476
Chris Wilsone953fd72011-02-21 22:23:52 +00004477 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02004478 bool old_auto = intel_dp->color_range_auto;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004479 bool old_range = intel_dp->limited_color_range;
Daniel Vetterae4edb82013-04-22 17:07:23 +02004480
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004481 switch (val) {
4482 case INTEL_BROADCAST_RGB_AUTO:
4483 intel_dp->color_range_auto = true;
4484 break;
4485 case INTEL_BROADCAST_RGB_FULL:
4486 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004487 intel_dp->limited_color_range = false;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004488 break;
4489 case INTEL_BROADCAST_RGB_LIMITED:
4490 intel_dp->color_range_auto = false;
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004491 intel_dp->limited_color_range = true;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004492 break;
4493 default:
4494 return -EINVAL;
4495 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02004496
4497 if (old_auto == intel_dp->color_range_auto &&
Ville Syrjälä0f2a2a72015-07-06 15:10:00 +03004498 old_range == intel_dp->limited_color_range)
Daniel Vetterae4edb82013-04-22 17:07:23 +02004499 return 0;
4500
Chris Wilsone953fd72011-02-21 22:23:52 +00004501 goto done;
4502 }
4503
Yuly Novikov53b41832012-10-26 12:04:00 +03004504 if (is_edp(intel_dp) &&
4505 property == connector->dev->mode_config.scaling_mode_property) {
4506 if (val == DRM_MODE_SCALE_NONE) {
4507 DRM_DEBUG_KMS("no scaling not supported\n");
4508 return -EINVAL;
4509 }
Ville Syrjälä234126c2016-04-12 22:14:38 +03004510 if (HAS_GMCH_DISPLAY(dev_priv) &&
4511 val == DRM_MODE_SCALE_CENTER) {
4512 DRM_DEBUG_KMS("centering not supported\n");
4513 return -EINVAL;
4514 }
Yuly Novikov53b41832012-10-26 12:04:00 +03004515
4516 if (intel_connector->panel.fitting_mode == val) {
4517 /* the eDP scaling property is not changed */
4518 return 0;
4519 }
4520 intel_connector->panel.fitting_mode = val;
4521
4522 goto done;
4523 }
4524
Chris Wilsonf6849602010-09-19 09:29:33 +01004525 return -EINVAL;
4526
4527done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00004528 if (intel_encoder->base.crtc)
4529 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01004530
4531 return 0;
4532}
4533
Chris Wilson7a418e32016-06-24 14:00:14 +01004534static int
4535intel_dp_connector_register(struct drm_connector *connector)
4536{
4537 struct intel_dp *intel_dp = intel_attached_dp(connector);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01004538 int ret;
4539
4540 ret = intel_connector_register(connector);
4541 if (ret)
4542 return ret;
Chris Wilson7a418e32016-06-24 14:00:14 +01004543
4544 i915_debugfs_connector_add(connector);
4545
4546 DRM_DEBUG_KMS("registering %s bus for %s\n",
4547 intel_dp->aux.name, connector->kdev->kobj.name);
4548
4549 intel_dp->aux.dev = connector->kdev;
4550 return drm_dp_aux_register(&intel_dp->aux);
4551}
4552
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004553static void
Chris Wilsonc191eca2016-06-17 11:40:33 +01004554intel_dp_connector_unregister(struct drm_connector *connector)
4555{
4556 drm_dp_aux_unregister(&intel_attached_dp(connector)->aux);
4557 intel_connector_unregister(connector);
4558}
4559
4560static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004561intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004562{
Jani Nikula1d508702012-10-19 14:51:49 +03004563 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004564
Chris Wilson10e972d2014-09-04 21:43:45 +01004565 kfree(intel_connector->detect_edid);
Chris Wilsonbeb60602014-09-02 20:04:00 +01004566
Jani Nikula9cd300e2012-10-19 14:51:52 +03004567 if (!IS_ERR_OR_NULL(intel_connector->edid))
4568 kfree(intel_connector->edid);
4569
Paulo Zanoniacd8db102013-06-12 17:27:23 -03004570 /* Can't call is_edp() since the encoder may have been destroyed
4571 * already. */
4572 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03004573 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02004574
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004575 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004576 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004577}
4578
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004579void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004580{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004581 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4582 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02004583
Dave Airlie0e32b392014-05-02 14:02:48 +10004584 intel_dp_mst_encoder_cleanup(intel_dig_port);
Keith Packardbd943152011-09-18 23:09:52 -07004585 if (is_edp(intel_dp)) {
4586 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä951468f2014-09-04 14:55:31 +03004587 /*
4588 * vdd might still be enabled do to the delayed vdd off.
4589 * Make sure vdd is actually turned off here.
4590 */
Ville Syrjälä773538e82014-09-04 14:54:56 +03004591 pps_lock(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004592 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004593 pps_unlock(intel_dp);
4594
Clint Taylor01527b32014-07-07 13:01:46 -07004595 if (intel_dp->edp_notifier.notifier_call) {
4596 unregister_reboot_notifier(&intel_dp->edp_notifier);
4597 intel_dp->edp_notifier.notifier_call = NULL;
4598 }
Keith Packardbd943152011-09-18 23:09:52 -07004599 }
Chris Wilson99681882016-06-20 09:29:17 +01004600
4601 intel_dp_aux_fini(intel_dp);
4602
Imre Deakc8bd0e42014-12-12 17:57:38 +02004603 drm_encoder_cleanup(encoder);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004604 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004605}
4606
Imre Deakbf93ba62016-04-18 10:04:21 +03004607void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
Imre Deak07f9cd02014-08-18 14:42:45 +03004608{
4609 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4610
4611 if (!is_edp(intel_dp))
4612 return;
4613
Ville Syrjälä951468f2014-09-04 14:55:31 +03004614 /*
4615 * vdd might still be enabled do to the delayed vdd off.
4616 * Make sure vdd is actually turned off here.
4617 */
Ville Syrjäläafa4e532014-11-25 15:43:48 +02004618 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004619 pps_lock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004620 edp_panel_vdd_off_sync(intel_dp);
Ville Syrjälä773538e82014-09-04 14:54:56 +03004621 pps_unlock(intel_dp);
Imre Deak07f9cd02014-08-18 14:42:45 +03004622}
4623
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004624static void intel_edp_panel_vdd_sanitize(struct intel_dp *intel_dp)
4625{
4626 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
4627 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004628 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004629 enum intel_display_power_domain power_domain;
4630
4631 lockdep_assert_held(&dev_priv->pps_mutex);
4632
4633 if (!edp_have_panel_vdd(intel_dp))
4634 return;
4635
4636 /*
4637 * The VDD bit needs a power domain reference, so if the bit is
4638 * already enabled when we boot or resume, grab this reference and
4639 * schedule a vdd off, so we don't hold on to the reference
4640 * indefinitely.
4641 */
4642 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004643 power_domain = intel_display_port_aux_power_domain(&intel_dig_port->base);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004644 intel_display_power_get(dev_priv, power_domain);
4645
4646 edp_panel_vdd_schedule_off(intel_dp);
4647}
4648
Imre Deakbf93ba62016-04-18 10:04:21 +03004649void intel_dp_encoder_reset(struct drm_encoder *encoder)
Imre Deak6d93c0c2014-07-31 14:03:36 +03004650{
Ville Syrjälä64989ca42016-05-13 20:53:56 +03004651 struct drm_i915_private *dev_priv = to_i915(encoder->dev);
4652 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
4653
4654 if (!HAS_DDI(dev_priv))
4655 intel_dp->DP = I915_READ(intel_dp->output_reg);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004656
4657 if (to_intel_encoder(encoder)->type != INTEL_OUTPUT_EDP)
4658 return;
4659
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004660 pps_lock(intel_dp);
4661
Imre Deak335f7522016-08-10 14:07:32 +03004662 /* Reinit the power sequencer, in case BIOS did something with it. */
4663 intel_dp_pps_init(encoder->dev, intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02004664 intel_edp_panel_vdd_sanitize(intel_dp);
4665
4666 pps_unlock(intel_dp);
Imre Deak6d93c0c2014-07-31 14:03:36 +03004667}
4668
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004669static const struct drm_connector_funcs intel_dp_connector_funcs = {
Maarten Lankhorst4d688a22015-08-05 12:37:06 +02004670 .dpms = drm_atomic_helper_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004671 .detect = intel_dp_detect,
Chris Wilsonbeb60602014-09-02 20:04:00 +01004672 .force = intel_dp_force,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004673 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004674 .set_property = intel_dp_set_property,
Matt Roper2545e4a2015-01-22 16:51:27 -08004675 .atomic_get_property = intel_connector_atomic_get_property,
Chris Wilson7a418e32016-06-24 14:00:14 +01004676 .late_register = intel_dp_connector_register,
Chris Wilsonc191eca2016-06-17 11:40:33 +01004677 .early_unregister = intel_dp_connector_unregister,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004678 .destroy = intel_dp_connector_destroy,
Matt Roperc6f95f22015-01-22 16:50:32 -08004679 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Ander Conselvan de Oliveira98969722015-03-20 16:18:06 +02004680 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004681};
4682
4683static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4684 .get_modes = intel_dp_get_modes,
4685 .mode_valid = intel_dp_mode_valid,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004686};
4687
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004688static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004689 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004690 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004691};
4692
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004693enum irqreturn
Dave Airlie13cf5502014-06-18 11:29:35 +10004694intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4695{
4696 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004697 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004698 struct drm_device *dev = intel_dig_port->base.base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004699 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak1c767b32014-08-18 14:42:42 +03004700 enum intel_display_power_domain power_domain;
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004701 enum irqreturn ret = IRQ_NONE;
Imre Deak1c767b32014-08-18 14:42:42 +03004702
Takashi Iwai25400582015-11-19 12:09:56 +01004703 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP &&
4704 intel_dig_port->base.type != INTEL_OUTPUT_HDMI)
Ville Syrjäläcca05022016-06-22 21:57:06 +03004705 intel_dig_port->base.type = INTEL_OUTPUT_DP;
Dave Airlie13cf5502014-06-18 11:29:35 +10004706
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004707 if (long_hpd && intel_dig_port->base.type == INTEL_OUTPUT_EDP) {
4708 /*
4709 * vdd off can generate a long pulse on eDP which
4710 * would require vdd on to handle it, and thus we
4711 * would end up in an endless cycle of
4712 * "vdd off -> long hpd -> vdd on -> detect -> vdd off -> ..."
4713 */
4714 DRM_DEBUG_KMS("ignoring long hpd on eDP port %c\n",
4715 port_name(intel_dig_port->port));
Ville Syrjäläa8b3d522015-02-10 14:11:46 +02004716 return IRQ_HANDLED;
Ville Syrjälä7a7f84c2014-10-16 20:46:10 +03004717 }
4718
Ville Syrjälä26fbb772014-08-11 18:37:37 +03004719 DRM_DEBUG_KMS("got hpd irq on port %c - %s\n",
4720 port_name(intel_dig_port->port),
Dave Airlie0e32b392014-05-02 14:02:48 +10004721 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004722
Ville Syrjälä25f78f52015-11-16 15:01:04 +01004723 power_domain = intel_display_port_aux_power_domain(intel_encoder);
Imre Deak1c767b32014-08-18 14:42:42 +03004724 intel_display_power_get(dev_priv, power_domain);
4725
Dave Airlie0e32b392014-05-02 14:02:48 +10004726 if (long_hpd) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304727 intel_dp_long_pulse(intel_dp->attached_connector);
4728 if (intel_dp->is_mst)
4729 ret = IRQ_HANDLED;
4730 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004731
Dave Airlie0e32b392014-05-02 14:02:48 +10004732 } else {
4733 if (intel_dp->is_mst) {
Shubhangi Shrivastava7d23e3c2016-03-30 18:05:23 +05304734 if (intel_dp_check_mst_status(intel_dp) == -EINVAL) {
4735 /*
4736 * If we were in MST mode, and device is not
4737 * there, get out of MST mode
4738 */
4739 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n",
4740 intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4741 intel_dp->is_mst = false;
4742 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr,
4743 intel_dp->is_mst);
4744 goto put_power;
4745 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004746 }
4747
Shubhangi Shrivastava39ff7472016-03-30 18:05:26 +05304748 if (!intel_dp->is_mst) {
4749 if (!intel_dp_short_pulse(intel_dp)) {
4750 intel_dp_long_pulse(intel_dp->attached_connector);
4751 goto put_power;
4752 }
4753 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004754 }
Daniel Vetterb2c5c182015-01-23 06:00:31 +01004755
4756 ret = IRQ_HANDLED;
4757
Imre Deak1c767b32014-08-18 14:42:42 +03004758put_power:
4759 intel_display_power_put(dev_priv, power_domain);
4760
4761 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004762}
4763
Rodrigo Vivi477ec322015-08-06 15:51:39 +08004764/* check the VBT to see whether the eDP is on another port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004765bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004766{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004767 struct drm_i915_private *dev_priv = to_i915(dev);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004768
Ville Syrjälä53ce81a2015-09-11 21:04:38 +03004769 /*
4770 * eDP not supported on g4x. so bail out early just
4771 * for a bit extra safety in case the VBT is bonkers.
4772 */
4773 if (INTEL_INFO(dev)->gen < 5)
4774 return false;
4775
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004776 if (port == PORT_A)
4777 return true;
4778
Jani Nikula951d9ef2016-03-16 12:43:31 +02004779 return intel_bios_is_port_edp(dev_priv, port);
Zhao Yakui36e83a12010-06-12 14:32:21 +08004780}
4781
Dave Airlie0e32b392014-05-02 14:02:48 +10004782void
Chris Wilsonf6849602010-09-19 09:29:33 +01004783intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4784{
Yuly Novikov53b41832012-10-26 12:04:00 +03004785 struct intel_connector *intel_connector = to_intel_connector(connector);
4786
Chris Wilson3f43c482011-05-12 22:17:24 +01004787 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004788 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004789 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004790
4791 if (is_edp(intel_dp)) {
4792 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004793 drm_object_attach_property(
4794 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004795 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004796 DRM_MODE_SCALE_ASPECT);
4797 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004798 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004799}
4800
Imre Deakdada1a92014-01-29 13:25:41 +02004801static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4802{
Abhay Kumard28d4732016-01-22 17:39:04 -08004803 intel_dp->panel_power_off_time = ktime_get_boottime();
Imre Deakdada1a92014-01-29 13:25:41 +02004804 intel_dp->last_power_on = jiffies;
4805 intel_dp->last_backlight_off = jiffies;
4806}
4807
Daniel Vetter67a54562012-10-20 20:57:45 +02004808static void
Imre Deak54648612016-06-16 16:37:22 +03004809intel_pps_readout_hw_state(struct drm_i915_private *dev_priv,
4810 struct intel_dp *intel_dp, struct edp_power_seq *seq)
Daniel Vetter67a54562012-10-20 20:57:45 +02004811{
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304812 u32 pp_on, pp_off, pp_div = 0, pp_ctl = 0;
Imre Deak8e8232d2016-06-16 16:37:21 +03004813 struct pps_registers regs;
Jesse Barnes453c5422013-03-28 09:55:41 -07004814
Imre Deak8e8232d2016-06-16 16:37:21 +03004815 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Daniel Vetter67a54562012-10-20 20:57:45 +02004816
4817 /* Workaround: Need to write PP_CONTROL with the unlock key as
4818 * the very first thing. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304819 pp_ctl = ironlake_get_pp_control(intel_dp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004820
Imre Deak8e8232d2016-06-16 16:37:21 +03004821 pp_on = I915_READ(regs.pp_on);
4822 pp_off = I915_READ(regs.pp_off);
Imre Deak54648612016-06-16 16:37:22 +03004823 if (!IS_BROXTON(dev_priv)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03004824 I915_WRITE(regs.pp_ctrl, pp_ctl);
4825 pp_div = I915_READ(regs.pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304826 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004827
4828 /* Pull timing values out of registers */
Imre Deak54648612016-06-16 16:37:22 +03004829 seq->t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4830 PANEL_POWER_UP_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004831
Imre Deak54648612016-06-16 16:37:22 +03004832 seq->t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4833 PANEL_LIGHT_ON_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004834
Imre Deak54648612016-06-16 16:37:22 +03004835 seq->t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4836 PANEL_LIGHT_OFF_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004837
Imre Deak54648612016-06-16 16:37:22 +03004838 seq->t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4839 PANEL_POWER_DOWN_DELAY_SHIFT;
Daniel Vetter67a54562012-10-20 20:57:45 +02004840
Imre Deak54648612016-06-16 16:37:22 +03004841 if (IS_BROXTON(dev_priv)) {
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304842 u16 tmp = (pp_ctl & BXT_POWER_CYCLE_DELAY_MASK) >>
4843 BXT_POWER_CYCLE_DELAY_SHIFT;
4844 if (tmp > 0)
Imre Deak54648612016-06-16 16:37:22 +03004845 seq->t11_t12 = (tmp - 1) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304846 else
Imre Deak54648612016-06-16 16:37:22 +03004847 seq->t11_t12 = 0;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304848 } else {
Imre Deak54648612016-06-16 16:37:22 +03004849 seq->t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
Daniel Vetter67a54562012-10-20 20:57:45 +02004850 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304851 }
Imre Deak54648612016-06-16 16:37:22 +03004852}
4853
4854static void
Imre Deakde9c1b62016-06-16 20:01:46 +03004855intel_pps_dump_state(const char *state_name, const struct edp_power_seq *seq)
4856{
4857 DRM_DEBUG_KMS("%s t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4858 state_name,
4859 seq->t1_t3, seq->t8, seq->t9, seq->t10, seq->t11_t12);
4860}
4861
4862static void
4863intel_pps_verify_state(struct drm_i915_private *dev_priv,
4864 struct intel_dp *intel_dp)
4865{
4866 struct edp_power_seq hw;
4867 struct edp_power_seq *sw = &intel_dp->pps_delays;
4868
4869 intel_pps_readout_hw_state(dev_priv, intel_dp, &hw);
4870
4871 if (hw.t1_t3 != sw->t1_t3 || hw.t8 != sw->t8 || hw.t9 != sw->t9 ||
4872 hw.t10 != sw->t10 || hw.t11_t12 != sw->t11_t12) {
4873 DRM_ERROR("PPS state mismatch\n");
4874 intel_pps_dump_state("sw", sw);
4875 intel_pps_dump_state("hw", &hw);
4876 }
4877}
4878
4879static void
Imre Deak54648612016-06-16 16:37:22 +03004880intel_dp_init_panel_power_sequencer(struct drm_device *dev,
4881 struct intel_dp *intel_dp)
4882{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004883 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak54648612016-06-16 16:37:22 +03004884 struct edp_power_seq cur, vbt, spec,
4885 *final = &intel_dp->pps_delays;
4886
4887 lockdep_assert_held(&dev_priv->pps_mutex);
4888
4889 /* already initialized? */
4890 if (final->t11_t12 != 0)
4891 return;
4892
4893 intel_pps_readout_hw_state(dev_priv, intel_dp, &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02004894
Imre Deakde9c1b62016-06-16 20:01:46 +03004895 intel_pps_dump_state("cur", &cur);
Daniel Vetter67a54562012-10-20 20:57:45 +02004896
Jani Nikula6aa23e62016-03-24 17:50:20 +02004897 vbt = dev_priv->vbt.edp.pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004898
4899 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4900 * our hw here, which are all in 100usec. */
4901 spec.t1_t3 = 210 * 10;
4902 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4903 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4904 spec.t10 = 500 * 10;
4905 /* This one is special and actually in units of 100ms, but zero
4906 * based in the hw (so we need to add 100 ms). But the sw vbt
4907 * table multiplies it with 1000 to make it in units of 100usec,
4908 * too. */
4909 spec.t11_t12 = (510 + 100) * 10;
4910
Imre Deakde9c1b62016-06-16 20:01:46 +03004911 intel_pps_dump_state("vbt", &vbt);
Daniel Vetter67a54562012-10-20 20:57:45 +02004912
4913 /* Use the max of the register settings and vbt. If both are
4914 * unset, fall back to the spec limits. */
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004915#define assign_final(field) final->field = (max(cur.field, vbt.field) == 0 ? \
Daniel Vetter67a54562012-10-20 20:57:45 +02004916 spec.field : \
4917 max(cur.field, vbt.field))
4918 assign_final(t1_t3);
4919 assign_final(t8);
4920 assign_final(t9);
4921 assign_final(t10);
4922 assign_final(t11_t12);
4923#undef assign_final
4924
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004925#define get_delay(field) (DIV_ROUND_UP(final->field, 10))
Daniel Vetter67a54562012-10-20 20:57:45 +02004926 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4927 intel_dp->backlight_on_delay = get_delay(t8);
4928 intel_dp->backlight_off_delay = get_delay(t9);
4929 intel_dp->panel_power_down_delay = get_delay(t10);
4930 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4931#undef get_delay
4932
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004933 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4934 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4935 intel_dp->panel_power_cycle_delay);
4936
4937 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4938 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
Imre Deakde9c1b62016-06-16 20:01:46 +03004939
4940 /*
4941 * We override the HW backlight delays to 1 because we do manual waits
4942 * on them. For T8, even BSpec recommends doing it. For T9, if we
4943 * don't do this, we'll end up waiting for the backlight off delay
4944 * twice: once when we do the manual sleep, and once when we disable
4945 * the panel and wait for the PP_STATUS bit to become zero.
4946 */
4947 final->t8 = 1;
4948 final->t9 = 1;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004949}
4950
4951static void
4952intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004953 struct intel_dp *intel_dp)
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004954{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004955 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes453c5422013-03-28 09:55:41 -07004956 u32 pp_on, pp_off, pp_div, port_sel = 0;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02004957 int div = dev_priv->rawclk_freq / 1000;
Imre Deak8e8232d2016-06-16 16:37:21 +03004958 struct pps_registers regs;
Ville Syrjäläad933b52014-08-18 22:15:56 +03004959 enum port port = dp_to_dig_port(intel_dp)->port;
Ville Syrjälä36b5f422014-10-16 21:27:30 +03004960 const struct edp_power_seq *seq = &intel_dp->pps_delays;
Jesse Barnes453c5422013-03-28 09:55:41 -07004961
Ville Syrjäläe39b9992014-09-04 14:53:14 +03004962 lockdep_assert_held(&dev_priv->pps_mutex);
Jesse Barnes453c5422013-03-28 09:55:41 -07004963
Imre Deak8e8232d2016-06-16 16:37:21 +03004964 intel_pps_get_registers(dev_priv, intel_dp, &regs);
Jesse Barnes453c5422013-03-28 09:55:41 -07004965
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004966 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Imre Deakde9c1b62016-06-16 20:01:46 +03004967 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
4968 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004969 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004970 /* Compute the divisor for the pp clock, simply match the Bspec
4971 * formula. */
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304972 if (IS_BROXTON(dev)) {
Imre Deak8e8232d2016-06-16 16:37:21 +03004973 pp_div = I915_READ(regs.pp_ctrl);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304974 pp_div &= ~BXT_POWER_CYCLE_DELAY_MASK;
4975 pp_div |= (DIV_ROUND_UP((seq->t11_t12 + 1), 1000)
4976 << BXT_POWER_CYCLE_DELAY_SHIFT);
4977 } else {
4978 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
4979 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
4980 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4981 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004982
4983 /* Haswell doesn't have any port selection bits for the panel
4984 * power sequencer any more. */
Wayne Boyer666a4532015-12-09 12:29:35 -08004985 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004986 port_sel = PANEL_PORT_SELECT_VLV(port);
Imre Deakbc7d38a2013-05-16 14:40:36 +03004987 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
Ville Syrjäläad933b52014-08-18 22:15:56 +03004988 if (port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004989 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004990 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004991 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004992 }
4993
Jesse Barnes453c5422013-03-28 09:55:41 -07004994 pp_on |= port_sel;
4995
Imre Deak8e8232d2016-06-16 16:37:21 +03004996 I915_WRITE(regs.pp_on, pp_on);
4997 I915_WRITE(regs.pp_off, pp_off);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05304998 if (IS_BROXTON(dev))
Imre Deak8e8232d2016-06-16 16:37:21 +03004999 I915_WRITE(regs.pp_ctrl, pp_div);
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305000 else
Imre Deak8e8232d2016-06-16 16:37:21 +03005001 I915_WRITE(regs.pp_div, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02005002
Daniel Vetter67a54562012-10-20 20:57:45 +02005003 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Imre Deak8e8232d2016-06-16 16:37:21 +03005004 I915_READ(regs.pp_on),
5005 I915_READ(regs.pp_off),
Vandana Kannanb0a08be2015-06-18 11:00:55 +05305006 IS_BROXTON(dev) ?
Imre Deak8e8232d2016-06-16 16:37:21 +03005007 (I915_READ(regs.pp_ctrl) & BXT_POWER_CYCLE_DELAY_MASK) :
5008 I915_READ(regs.pp_div));
Zhenyu Wange3421a12010-04-08 09:43:27 +08005009}
5010
Imre Deak335f7522016-08-10 14:07:32 +03005011static void intel_dp_pps_init(struct drm_device *dev,
5012 struct intel_dp *intel_dp)
5013{
5014 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
5015 vlv_initial_power_sequencer_setup(intel_dp);
5016 } else {
5017 intel_dp_init_panel_power_sequencer(dev, intel_dp);
5018 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp);
5019 }
5020}
5021
Vandana Kannanb33a2812015-02-13 15:33:03 +05305022/**
5023 * intel_dp_set_drrs_state - program registers for RR switch to take effect
5024 * @dev: DRM device
5025 * @refresh_rate: RR to be programmed
5026 *
5027 * This function gets called when refresh rate (RR) has to be changed from
5028 * one frequency to another. Switches can be between high and low RR
5029 * supported by the panel or to any other RR based on media playback (in
5030 * this case, RR value needs to be passed from user space).
5031 *
5032 * The caller of this function needs to take a lock on dev_priv->drrs.
5033 */
Vandana Kannan96178ee2015-01-10 02:25:56 +05305034static void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305035{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005036 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305037 struct intel_encoder *encoder;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305038 struct intel_digital_port *dig_port = NULL;
5039 struct intel_dp *intel_dp = dev_priv->drrs.dp;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005040 struct intel_crtc_state *config = NULL;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305041 struct intel_crtc *intel_crtc = NULL;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305042 enum drrs_refresh_rate_type index = DRRS_HIGH_RR;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305043
5044 if (refresh_rate <= 0) {
5045 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
5046 return;
5047 }
5048
Vandana Kannan96178ee2015-01-10 02:25:56 +05305049 if (intel_dp == NULL) {
5050 DRM_DEBUG_KMS("DRRS not supported.\n");
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305051 return;
5052 }
5053
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005054 /*
Rodrigo Vivie4d59f62014-11-20 02:22:08 -08005055 * FIXME: This needs proper synchronization with psr state for some
5056 * platforms that cannot have PSR and DRRS enabled at the same time.
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07005057 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305058
Vandana Kannan96178ee2015-01-10 02:25:56 +05305059 dig_port = dp_to_dig_port(intel_dp);
5060 encoder = &dig_port->base;
Ander Conselvan de Oliveira723f9aa2015-03-20 16:18:18 +02005061 intel_crtc = to_intel_crtc(encoder->base.crtc);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305062
5063 if (!intel_crtc) {
5064 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
5065 return;
5066 }
5067
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005068 config = intel_crtc->config;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305069
Vandana Kannan96178ee2015-01-10 02:25:56 +05305070 if (dev_priv->drrs.type < SEAMLESS_DRRS_SUPPORT) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305071 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
5072 return;
5073 }
5074
Vandana Kannan96178ee2015-01-10 02:25:56 +05305075 if (intel_dp->attached_connector->panel.downclock_mode->vrefresh ==
5076 refresh_rate)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305077 index = DRRS_LOW_RR;
5078
Vandana Kannan96178ee2015-01-10 02:25:56 +05305079 if (index == dev_priv->drrs.refresh_rate_type) {
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305080 DRM_DEBUG_KMS(
5081 "DRRS requested for previously set RR...ignoring\n");
5082 return;
5083 }
5084
5085 if (!intel_crtc->active) {
5086 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
5087 return;
5088 }
5089
Durgadoss R44395bf2015-02-13 15:33:02 +05305090 if (INTEL_INFO(dev)->gen >= 8 && !IS_CHERRYVIEW(dev)) {
Vandana Kannana4c30b12015-02-13 15:33:00 +05305091 switch (index) {
5092 case DRRS_HIGH_RR:
5093 intel_dp_set_m_n(intel_crtc, M1_N1);
5094 break;
5095 case DRRS_LOW_RR:
5096 intel_dp_set_m_n(intel_crtc, M2_N2);
5097 break;
5098 case DRRS_MAX_RR:
5099 default:
5100 DRM_ERROR("Unsupported refreshrate type\n");
5101 }
5102 } else if (INTEL_INFO(dev)->gen > 6) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005103 i915_reg_t reg = PIPECONF(intel_crtc->config->cpu_transcoder);
Ville Syrjälä649636e2015-09-22 19:50:01 +03005104 u32 val;
Vandana Kannana4c30b12015-02-13 15:33:00 +05305105
Ville Syrjälä649636e2015-09-22 19:50:01 +03005106 val = I915_READ(reg);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305107 if (index > DRRS_HIGH_RR) {
Wayne Boyer666a4532015-12-09 12:29:35 -08005108 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305109 val |= PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5110 else
5111 val |= PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305112 } else {
Wayne Boyer666a4532015-12-09 12:29:35 -08005113 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05305114 val &= ~PIPECONF_EDP_RR_MODE_SWITCH_VLV;
5115 else
5116 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305117 }
5118 I915_WRITE(reg, val);
5119 }
5120
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305121 dev_priv->drrs.refresh_rate_type = index;
5122
5123 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
5124}
5125
Vandana Kannanb33a2812015-02-13 15:33:03 +05305126/**
5127 * intel_edp_drrs_enable - init drrs struct if supported
5128 * @intel_dp: DP struct
5129 *
5130 * Initializes frontbuffer_bits and drrs.dp
5131 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305132void intel_edp_drrs_enable(struct intel_dp *intel_dp)
5133{
5134 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005135 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannanc3955782015-01-22 15:17:40 +05305136 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5137 struct drm_crtc *crtc = dig_port->base.base.crtc;
5138 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5139
5140 if (!intel_crtc->config->has_drrs) {
5141 DRM_DEBUG_KMS("Panel doesn't support DRRS\n");
5142 return;
5143 }
5144
5145 mutex_lock(&dev_priv->drrs.mutex);
5146 if (WARN_ON(dev_priv->drrs.dp)) {
5147 DRM_ERROR("DRRS already enabled\n");
5148 goto unlock;
5149 }
5150
5151 dev_priv->drrs.busy_frontbuffer_bits = 0;
5152
5153 dev_priv->drrs.dp = intel_dp;
5154
5155unlock:
5156 mutex_unlock(&dev_priv->drrs.mutex);
5157}
5158
Vandana Kannanb33a2812015-02-13 15:33:03 +05305159/**
5160 * intel_edp_drrs_disable - Disable DRRS
5161 * @intel_dp: DP struct
5162 *
5163 */
Vandana Kannanc3955782015-01-22 15:17:40 +05305164void intel_edp_drrs_disable(struct intel_dp *intel_dp)
5165{
5166 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Chris Wilsonfac5e232016-07-04 11:34:36 +01005167 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannanc3955782015-01-22 15:17:40 +05305168 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
5169 struct drm_crtc *crtc = dig_port->base.base.crtc;
5170 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5171
5172 if (!intel_crtc->config->has_drrs)
5173 return;
5174
5175 mutex_lock(&dev_priv->drrs.mutex);
5176 if (!dev_priv->drrs.dp) {
5177 mutex_unlock(&dev_priv->drrs.mutex);
5178 return;
5179 }
5180
5181 if (dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Chris Wilson91c8a322016-07-05 10:40:23 +01005182 intel_dp_set_drrs_state(&dev_priv->drm,
5183 intel_dp->attached_connector->panel.
5184 fixed_mode->vrefresh);
Vandana Kannanc3955782015-01-22 15:17:40 +05305185
5186 dev_priv->drrs.dp = NULL;
5187 mutex_unlock(&dev_priv->drrs.mutex);
5188
5189 cancel_delayed_work_sync(&dev_priv->drrs.work);
5190}
5191
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305192static void intel_edp_drrs_downclock_work(struct work_struct *work)
5193{
5194 struct drm_i915_private *dev_priv =
5195 container_of(work, typeof(*dev_priv), drrs.work.work);
5196 struct intel_dp *intel_dp;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305197
Vandana Kannan96178ee2015-01-10 02:25:56 +05305198 mutex_lock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305199
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305200 intel_dp = dev_priv->drrs.dp;
5201
5202 if (!intel_dp)
5203 goto unlock;
5204
5205 /*
5206 * The delayed work can race with an invalidate hence we need to
5207 * recheck.
5208 */
5209
5210 if (dev_priv->drrs.busy_frontbuffer_bits)
5211 goto unlock;
5212
5213 if (dev_priv->drrs.refresh_rate_type != DRRS_LOW_RR)
Chris Wilson91c8a322016-07-05 10:40:23 +01005214 intel_dp_set_drrs_state(&dev_priv->drm,
5215 intel_dp->attached_connector->panel.
5216 downclock_mode->vrefresh);
Vandana Kannan4e9ac942015-01-22 15:14:45 +05305217
5218unlock:
Vandana Kannan96178ee2015-01-10 02:25:56 +05305219 mutex_unlock(&dev_priv->drrs.mutex);
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305220}
5221
Vandana Kannanb33a2812015-02-13 15:33:03 +05305222/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305223 * intel_edp_drrs_invalidate - Disable Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005224 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305225 * @frontbuffer_bits: frontbuffer plane tracking bits
5226 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305227 * This function gets called everytime rendering on the given planes start.
5228 * Hence DRRS needs to be Upclocked, i.e. (LOW_RR -> HIGH_RR).
Vandana Kannanb33a2812015-02-13 15:33:03 +05305229 *
5230 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5231 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005232void intel_edp_drrs_invalidate(struct drm_i915_private *dev_priv,
5233 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305234{
Vandana Kannana93fad02015-01-10 02:25:59 +05305235 struct drm_crtc *crtc;
5236 enum pipe pipe;
5237
Daniel Vetter9da7d692015-04-09 16:44:15 +02005238 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305239 return;
5240
Daniel Vetter88f933a2015-04-09 16:44:16 +02005241 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305242
Vandana Kannana93fad02015-01-10 02:25:59 +05305243 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005244 if (!dev_priv->drrs.dp) {
5245 mutex_unlock(&dev_priv->drrs.mutex);
5246 return;
5247 }
5248
Vandana Kannana93fad02015-01-10 02:25:59 +05305249 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5250 pipe = to_intel_crtc(crtc)->pipe;
5251
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005252 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
5253 dev_priv->drrs.busy_frontbuffer_bits |= frontbuffer_bits;
5254
Ramalingam C0ddfd202015-06-15 20:50:05 +05305255 /* invalidate means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005256 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Chris Wilson91c8a322016-07-05 10:40:23 +01005257 intel_dp_set_drrs_state(&dev_priv->drm,
5258 dev_priv->drrs.dp->attached_connector->panel.
5259 fixed_mode->vrefresh);
Vandana Kannana93fad02015-01-10 02:25:59 +05305260
Vandana Kannana93fad02015-01-10 02:25:59 +05305261 mutex_unlock(&dev_priv->drrs.mutex);
5262}
5263
Vandana Kannanb33a2812015-02-13 15:33:03 +05305264/**
Ramalingam C0ddfd202015-06-15 20:50:05 +05305265 * intel_edp_drrs_flush - Restart Idleness DRRS
Chris Wilson5748b6a2016-08-04 16:32:38 +01005266 * @dev_priv: i915 device
Vandana Kannanb33a2812015-02-13 15:33:03 +05305267 * @frontbuffer_bits: frontbuffer plane tracking bits
5268 *
Ramalingam C0ddfd202015-06-15 20:50:05 +05305269 * This function gets called every time rendering on the given planes has
5270 * completed or flip on a crtc is completed. So DRRS should be upclocked
5271 * (LOW_RR -> HIGH_RR). And also Idleness detection should be started again,
5272 * if no other planes are dirty.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305273 *
5274 * Dirty frontbuffers relevant to DRRS are tracked in busy_frontbuffer_bits.
5275 */
Chris Wilson5748b6a2016-08-04 16:32:38 +01005276void intel_edp_drrs_flush(struct drm_i915_private *dev_priv,
5277 unsigned int frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305278{
Vandana Kannana93fad02015-01-10 02:25:59 +05305279 struct drm_crtc *crtc;
5280 enum pipe pipe;
5281
Daniel Vetter9da7d692015-04-09 16:44:15 +02005282 if (dev_priv->drrs.type == DRRS_NOT_SUPPORTED)
Vandana Kannana93fad02015-01-10 02:25:59 +05305283 return;
5284
Daniel Vetter88f933a2015-04-09 16:44:16 +02005285 cancel_delayed_work(&dev_priv->drrs.work);
Ramalingam C3954e732015-03-03 12:11:46 +05305286
Vandana Kannana93fad02015-01-10 02:25:59 +05305287 mutex_lock(&dev_priv->drrs.mutex);
Daniel Vetter9da7d692015-04-09 16:44:15 +02005288 if (!dev_priv->drrs.dp) {
5289 mutex_unlock(&dev_priv->drrs.mutex);
5290 return;
5291 }
5292
Vandana Kannana93fad02015-01-10 02:25:59 +05305293 crtc = dp_to_dig_port(dev_priv->drrs.dp)->base.base.crtc;
5294 pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005295
5296 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
Vandana Kannana93fad02015-01-10 02:25:59 +05305297 dev_priv->drrs.busy_frontbuffer_bits &= ~frontbuffer_bits;
5298
Ramalingam C0ddfd202015-06-15 20:50:05 +05305299 /* flush means busy screen hence upclock */
Daniel Vetterc1d038c2015-06-18 10:30:25 +02005300 if (frontbuffer_bits && dev_priv->drrs.refresh_rate_type == DRRS_LOW_RR)
Chris Wilson91c8a322016-07-05 10:40:23 +01005301 intel_dp_set_drrs_state(&dev_priv->drm,
5302 dev_priv->drrs.dp->attached_connector->panel.
5303 fixed_mode->vrefresh);
Ramalingam C0ddfd202015-06-15 20:50:05 +05305304
5305 /*
5306 * flush also means no more activity hence schedule downclock, if all
5307 * other fbs are quiescent too
5308 */
5309 if (!dev_priv->drrs.busy_frontbuffer_bits)
Vandana Kannana93fad02015-01-10 02:25:59 +05305310 schedule_delayed_work(&dev_priv->drrs.work,
5311 msecs_to_jiffies(1000));
5312 mutex_unlock(&dev_priv->drrs.mutex);
5313}
5314
Vandana Kannanb33a2812015-02-13 15:33:03 +05305315/**
5316 * DOC: Display Refresh Rate Switching (DRRS)
5317 *
5318 * Display Refresh Rate Switching (DRRS) is a power conservation feature
5319 * which enables swtching between low and high refresh rates,
5320 * dynamically, based on the usage scenario. This feature is applicable
5321 * for internal panels.
5322 *
5323 * Indication that the panel supports DRRS is given by the panel EDID, which
5324 * would list multiple refresh rates for one resolution.
5325 *
5326 * DRRS is of 2 types - static and seamless.
5327 * Static DRRS involves changing refresh rate (RR) by doing a full modeset
5328 * (may appear as a blink on screen) and is used in dock-undock scenario.
5329 * Seamless DRRS involves changing RR without any visual effect to the user
5330 * and can be used during normal system usage. This is done by programming
5331 * certain registers.
5332 *
5333 * Support for static/seamless DRRS may be indicated in the VBT based on
5334 * inputs from the panel spec.
5335 *
5336 * DRRS saves power by switching to low RR based on usage scenarios.
5337 *
Daniel Vetter2e7a5702016-06-01 23:40:36 +02005338 * The implementation is based on frontbuffer tracking implementation. When
5339 * there is a disturbance on the screen triggered by user activity or a periodic
5340 * system activity, DRRS is disabled (RR is changed to high RR). When there is
5341 * no movement on screen, after a timeout of 1 second, a switch to low RR is
5342 * made.
5343 *
5344 * For integration with frontbuffer tracking code, intel_edp_drrs_invalidate()
5345 * and intel_edp_drrs_flush() are called.
Vandana Kannanb33a2812015-02-13 15:33:03 +05305346 *
5347 * DRRS can be further extended to support other internal panels and also
5348 * the scenario of video playback wherein RR is set based on the rate
5349 * requested by userspace.
5350 */
5351
5352/**
5353 * intel_dp_drrs_init - Init basic DRRS work and mutex.
5354 * @intel_connector: eDP connector
5355 * @fixed_mode: preferred mode of panel
5356 *
5357 * This function is called only once at driver load to initialize basic
5358 * DRRS stuff.
5359 *
5360 * Returns:
5361 * Downclock mode if panel supports it, else return NULL.
5362 * DRRS support is determined by the presence of downclock mode (apart
5363 * from VBT setting).
5364 */
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305365static struct drm_display_mode *
Vandana Kannan96178ee2015-01-10 02:25:56 +05305366intel_dp_drrs_init(struct intel_connector *intel_connector,
5367 struct drm_display_mode *fixed_mode)
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305368{
5369 struct drm_connector *connector = &intel_connector->base;
Vandana Kannan96178ee2015-01-10 02:25:56 +05305370 struct drm_device *dev = connector->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005371 struct drm_i915_private *dev_priv = to_i915(dev);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305372 struct drm_display_mode *downclock_mode = NULL;
5373
Daniel Vetter9da7d692015-04-09 16:44:15 +02005374 INIT_DELAYED_WORK(&dev_priv->drrs.work, intel_edp_drrs_downclock_work);
5375 mutex_init(&dev_priv->drrs.mutex);
5376
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305377 if (INTEL_INFO(dev)->gen <= 6) {
5378 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
5379 return NULL;
5380 }
5381
5382 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005383 DRM_DEBUG_KMS("VBT doesn't support DRRS\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305384 return NULL;
5385 }
5386
5387 downclock_mode = intel_find_panel_downclock
5388 (dev, fixed_mode, connector);
5389
5390 if (!downclock_mode) {
Ramalingam Ca1d26342015-02-23 17:38:33 +05305391 DRM_DEBUG_KMS("Downclock mode is not found. DRRS not supported\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305392 return NULL;
5393 }
5394
Vandana Kannan96178ee2015-01-10 02:25:56 +05305395 dev_priv->drrs.type = dev_priv->vbt.drrs_type;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05305396
Vandana Kannan96178ee2015-01-10 02:25:56 +05305397 dev_priv->drrs.refresh_rate_type = DRRS_HIGH_RR;
Damien Lespiau4079b8d2014-08-05 10:39:42 +01005398 DRM_DEBUG_KMS("seamless DRRS supported for eDP panel.\n");
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305399 return downclock_mode;
5400}
5401
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005402static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005403 struct intel_connector *intel_connector)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005404{
5405 struct drm_connector *connector = &intel_connector->base;
5406 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005407 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5408 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005409 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005410 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305411 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005412 bool has_dpcd;
5413 struct drm_display_mode *scan;
5414 struct edid *edid;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005415 enum pipe pipe = INVALID_PIPE;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005416
5417 if (!is_edp(intel_dp))
5418 return true;
5419
Imre Deak97a824e12016-06-21 11:51:47 +03005420 /*
5421 * On IBX/CPT we may get here with LVDS already registered. Since the
5422 * driver uses the only internal power sequencer available for both
5423 * eDP and LVDS bail out early in this case to prevent interfering
5424 * with an already powered-on LVDS power sequencer.
5425 */
5426 if (intel_get_lvds_encoder(dev)) {
5427 WARN_ON(!(HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv)));
5428 DRM_INFO("LVDS was detected, not registering eDP\n");
5429
5430 return false;
5431 }
5432
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005433 pps_lock(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005434
5435 intel_dp_init_panel_power_timestamps(intel_dp);
Imre Deak335f7522016-08-10 14:07:32 +03005436 intel_dp_pps_init(dev, intel_dp);
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005437 intel_edp_panel_vdd_sanitize(intel_dp);
Imre Deakb4d06ed2016-06-21 11:51:49 +03005438
Ville Syrjälä49e6bc52014-10-28 16:15:52 +02005439 pps_unlock(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03005440
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005441 /* Cache DPCD and EDID for edp. */
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005442 has_dpcd = intel_edp_init_dpcd(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005443
Ville Syrjäläfe5a66f2016-07-29 16:52:39 +03005444 if (!has_dpcd) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005445 /* if this fails, presume the device is a ghost */
5446 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Imre Deakb4d06ed2016-06-21 11:51:49 +03005447 goto out_vdd_off;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005448 }
5449
Daniel Vetter060c8772014-03-21 23:22:35 +01005450 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02005451 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005452 if (edid) {
5453 if (drm_add_edid_modes(connector, edid)) {
5454 drm_mode_connector_update_edid_property(connector,
5455 edid);
5456 drm_edid_to_eld(connector, edid);
5457 } else {
5458 kfree(edid);
5459 edid = ERR_PTR(-EINVAL);
5460 }
5461 } else {
5462 edid = ERR_PTR(-ENOENT);
5463 }
5464 intel_connector->edid = edid;
5465
5466 /* prefer fixed mode from EDID if available */
5467 list_for_each_entry(scan, &connector->probed_modes, head) {
5468 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
5469 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305470 downclock_mode = intel_dp_drrs_init(
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305471 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005472 break;
5473 }
5474 }
5475
5476 /* fallback to VBT if available for eDP */
5477 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
5478 fixed_mode = drm_mode_duplicate(dev,
5479 dev_priv->vbt.lfp_lvds_vbt_mode);
Ville Syrjälädf457242016-05-31 12:08:34 +03005480 if (fixed_mode) {
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005481 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjälädf457242016-05-31 12:08:34 +03005482 connector->display_info.width_mm = fixed_mode->width_mm;
5483 connector->display_info.height_mm = fixed_mode->height_mm;
5484 }
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005485 }
Daniel Vetter060c8772014-03-21 23:22:35 +01005486 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005487
Wayne Boyer666a4532015-12-09 12:29:35 -08005488 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Clint Taylor01527b32014-07-07 13:01:46 -07005489 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
5490 register_reboot_notifier(&intel_dp->edp_notifier);
Ville Syrjälä6517d272014-11-07 11:16:02 +02005491
5492 /*
5493 * Figure out the current pipe for the initial backlight setup.
5494 * If the current pipe isn't valid, try the PPS pipe, and if that
5495 * fails just assume pipe A.
5496 */
5497 if (IS_CHERRYVIEW(dev))
5498 pipe = DP_PORT_TO_PIPE_CHV(intel_dp->DP);
5499 else
5500 pipe = PORT_TO_PIPE(intel_dp->DP);
5501
5502 if (pipe != PIPE_A && pipe != PIPE_B)
5503 pipe = intel_dp->pps_pipe;
5504
5505 if (pipe != PIPE_A && pipe != PIPE_B)
5506 pipe = PIPE_A;
5507
5508 DRM_DEBUG_KMS("using pipe %c for initial backlight setup\n",
5509 pipe_name(pipe));
Clint Taylor01527b32014-07-07 13:01:46 -07005510 }
5511
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05305512 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Jani Nikula5507fae2015-09-14 14:03:48 +03005513 intel_connector->panel.backlight.power = intel_edp_backlight_power;
Ville Syrjälä6517d272014-11-07 11:16:02 +02005514 intel_panel_setup_backlight(connector, pipe);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005515
5516 return true;
Imre Deakb4d06ed2016-06-21 11:51:49 +03005517
5518out_vdd_off:
5519 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
5520 /*
5521 * vdd might still be enabled do to the delayed vdd off.
5522 * Make sure vdd is actually turned off here.
5523 */
5524 pps_lock(intel_dp);
5525 edp_panel_vdd_off_sync(intel_dp);
5526 pps_unlock(intel_dp);
5527
5528 return false;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03005529}
5530
Paulo Zanoni16c25532013-06-12 17:27:25 -03005531bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005532intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
5533 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005534{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005535 struct drm_connector *connector = &intel_connector->base;
5536 struct intel_dp *intel_dp = &intel_dig_port->dp;
5537 struct intel_encoder *intel_encoder = &intel_dig_port->base;
5538 struct drm_device *dev = intel_encoder->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005539 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni174edf12012-10-26 19:05:50 -02005540 enum port port = intel_dig_port->port;
Chris Wilson7a418e32016-06-24 14:00:14 +01005541 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005542
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005543 if (WARN(intel_dig_port->max_lanes < 1,
5544 "Not enough lanes (%d) for DP on port %c\n",
5545 intel_dig_port->max_lanes, port_name(port)))
5546 return false;
5547
Ville Syrjäläa4a5d2f2014-09-04 14:54:20 +03005548 intel_dp->pps_pipe = INVALID_PIPE;
5549
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005550 /* intel_dp vfuncs */
Damien Lespiaub6b5e382014-01-20 16:00:59 +00005551 if (INTEL_INFO(dev)->gen >= 9)
5552 intel_dp->get_aux_clock_divider = skl_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005553 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
5554 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
5555 else if (HAS_PCH_SPLIT(dev))
5556 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
5557 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005558 intel_dp->get_aux_clock_divider = g4x_get_aux_clock_divider;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00005559
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00005560 if (INTEL_INFO(dev)->gen >= 9)
5561 intel_dp->get_aux_send_ctl = skl_get_aux_send_ctl;
5562 else
Ville Syrjälä6ffb1be2016-03-02 17:22:14 +02005563 intel_dp->get_aux_send_ctl = g4x_get_aux_send_ctl;
Damien Lespiau153b1102014-01-21 13:37:15 +00005564
Ander Conselvan de Oliveiraad642172015-10-23 13:01:49 +03005565 if (HAS_DDI(dev))
5566 intel_dp->prepare_link_retrain = intel_ddi_prepare_link_retrain;
5567
Daniel Vetter07679352012-09-06 22:15:42 +02005568 /* Preserve the current hw state. */
5569 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03005570 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00005571
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005572 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05305573 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02005574 else
5575 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04005576
Imre Deakf7d24902013-05-08 13:14:05 +03005577 /*
5578 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
5579 * for DP the encoder type can be set by the caller to
5580 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
5581 */
5582 if (type == DRM_MODE_CONNECTOR_eDP)
5583 intel_encoder->type = INTEL_OUTPUT_EDP;
5584
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005585 /* eDP only on port B and/or C on vlv/chv */
Wayne Boyer666a4532015-12-09 12:29:35 -08005586 if (WARN_ON((IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) &&
5587 is_edp(intel_dp) && port != PORT_B && port != PORT_C))
Ville Syrjäläc17ed5b2014-10-16 21:27:27 +03005588 return false;
5589
Imre Deake7281ea2013-05-08 13:14:08 +03005590 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
5591 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
5592 port_name(port));
5593
Adam Jacksonb3295302010-07-16 14:46:28 -04005594 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005595 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
5596
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005597 connector->interlace_allowed = true;
5598 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08005599
Chris Wilson7a418e32016-06-24 14:00:14 +01005600 intel_dp_aux_init(intel_dp, intel_connector);
5601
Daniel Vetter66a92782012-07-12 20:08:18 +02005602 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01005603 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08005604
Chris Wilsondf0e9242010-09-09 16:20:55 +01005605 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005606
Paulo Zanoniaffa9352012-11-23 15:30:39 -02005607 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02005608 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
5609 else
5610 intel_connector->get_hw_state = intel_connector_get_hw_state;
5611
Jani Nikula0b998362014-03-14 16:51:17 +02005612 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005613 switch (port) {
5614 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05005615 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005616 break;
5617 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05005618 intel_encoder->hpd_pin = HPD_PORT_B;
Jani Nikulae87a0052015-10-20 15:22:02 +03005619 if (IS_BXT_REVID(dev, 0, BXT_REVID_A1))
Sonika Jindalcf1d5882015-08-10 10:35:36 +05305620 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005621 break;
5622 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05005623 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005624 break;
5625 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05005626 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005627 break;
Xiong Zhang26951ca2015-08-17 15:55:50 +08005628 case PORT_E:
5629 intel_encoder->hpd_pin = HPD_PORT_E;
5630 break;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03005631 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00005632 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005633 }
5634
Dave Airlie0e32b392014-05-02 14:02:48 +10005635 /* init MST on ports that can support it */
Ville Syrjäläf8e58dd2016-06-22 21:56:59 +03005636 if (HAS_DP_MST(dev) && !is_edp(intel_dp) &&
Jani Nikula0c9b3712015-05-18 17:10:01 +03005637 (port == PORT_B || port == PORT_C || port == PORT_D))
5638 intel_dp_mst_encoder_init(intel_dig_port,
5639 intel_connector->base.base.id);
Dave Airlie0e32b392014-05-02 14:02:48 +10005640
Ville Syrjälä36b5f422014-10-16 21:27:30 +03005641 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005642 intel_dp_aux_fini(intel_dp);
5643 intel_dp_mst_encoder_cleanup(intel_dig_port);
5644 goto fail;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03005645 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005646
Chris Wilsonf6849602010-09-19 09:29:33 +01005647 intel_dp_add_properties(intel_dp, connector);
5648
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005649 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
5650 * 0xd. Failure to do so will result in spurious interrupts being
5651 * generated on the port when a cable is not attached.
5652 */
5653 if (IS_G4X(dev) && !IS_GM45(dev)) {
5654 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
5655 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
5656 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03005657
5658 return true;
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005659
5660fail:
Ville Syrjäläa121f4e2015-11-11 20:34:11 +02005661 drm_connector_cleanup(connector);
5662
5663 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005664}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005665
Chris Wilson457c52d2016-06-01 08:27:50 +01005666bool intel_dp_init(struct drm_device *dev,
5667 i915_reg_t output_reg,
5668 enum port port)
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005669{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005670 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005671 struct intel_digital_port *intel_dig_port;
5672 struct intel_encoder *intel_encoder;
5673 struct drm_encoder *encoder;
5674 struct intel_connector *intel_connector;
5675
Daniel Vetterb14c5672013-09-19 12:18:32 +02005676 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005677 if (!intel_dig_port)
Chris Wilson457c52d2016-06-01 08:27:50 +01005678 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005679
Ander Conselvan de Oliveira08d9bc92015-04-10 10:59:10 +03005680 intel_connector = intel_connector_alloc();
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305681 if (!intel_connector)
5682 goto err_connector_alloc;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005683
5684 intel_encoder = &intel_dig_port->base;
5685 encoder = &intel_encoder->base;
5686
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305687 if (drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
Ville Syrjälä580d8ed2016-05-27 20:59:24 +03005688 DRM_MODE_ENCODER_TMDS, "DP %c", port_name(port)))
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305689 goto err_encoder_init;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005690
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01005691 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005692 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02005693 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07005694 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03005695 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005696 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03005697 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005698 intel_encoder->pre_enable = chv_pre_enable_dp;
5699 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03005700 intel_encoder->post_disable = chv_post_disable_dp;
Ville Syrjäläd6db9952015-07-08 23:45:49 +03005701 intel_encoder->post_pll_disable = chv_dp_post_pll_disable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03005702 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005703 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005704 intel_encoder->pre_enable = vlv_pre_enable_dp;
5705 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03005706 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005707 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03005708 intel_encoder->pre_enable = g4x_pre_enable_dp;
5709 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä08aff3f2014-08-18 22:16:09 +03005710 if (INTEL_INFO(dev)->gen >= 5)
5711 intel_encoder->post_disable = ilk_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03005712 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005713
Paulo Zanoni174edf12012-10-26 19:05:50 -02005714 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005715 intel_dig_port->dp.output_reg = output_reg;
Ville Syrjäläccb1a832015-12-08 19:59:38 +02005716 intel_dig_port->max_lanes = 4;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005717
Ville Syrjäläcca05022016-06-22 21:57:06 +03005718 intel_encoder->type = INTEL_OUTPUT_DP;
Ville Syrjälä882ec382014-04-28 14:07:43 +03005719 if (IS_CHERRYVIEW(dev)) {
5720 if (port == PORT_D)
5721 intel_encoder->crtc_mask = 1 << 2;
5722 else
5723 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
5724 } else {
5725 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
5726 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02005727 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005728
Dave Airlie13cf5502014-06-18 11:29:35 +10005729 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
Jani Nikula5fcece82015-05-27 15:03:42 +03005730 dev_priv->hotplug.irq_port[port] = intel_dig_port;
Dave Airlie13cf5502014-06-18 11:29:35 +10005731
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305732 if (!intel_dp_init_connector(intel_dig_port, intel_connector))
5733 goto err_init_connector;
5734
Chris Wilson457c52d2016-06-01 08:27:50 +01005735 return true;
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305736
5737err_init_connector:
5738 drm_encoder_cleanup(encoder);
Sudip Mukherjee893da0c2015-10-08 19:28:00 +05305739err_encoder_init:
Sudip Mukherjee11aee0f2015-10-08 19:27:59 +05305740 kfree(intel_connector);
5741err_connector_alloc:
5742 kfree(intel_dig_port);
Chris Wilson457c52d2016-06-01 08:27:50 +01005743 return false;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02005744}
Dave Airlie0e32b392014-05-02 14:02:48 +10005745
5746void intel_dp_mst_suspend(struct drm_device *dev)
5747{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005748 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10005749 int i;
5750
5751 /* disable MST */
5752 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005753 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005754
5755 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005756 continue;
5757
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005758 if (intel_dig_port->dp.is_mst)
5759 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
Dave Airlie0e32b392014-05-02 14:02:48 +10005760 }
5761}
5762
5763void intel_dp_mst_resume(struct drm_device *dev)
5764{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005765 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Airlie0e32b392014-05-02 14:02:48 +10005766 int i;
5767
5768 for (i = 0; i < I915_MAX_PORTS; i++) {
Jani Nikula5fcece82015-05-27 15:03:42 +03005769 struct intel_digital_port *intel_dig_port = dev_priv->hotplug.irq_port[i];
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005770 int ret;
5771
5772 if (!intel_dig_port || !intel_dig_port->dp.can_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10005773 continue;
Dave Airlie0e32b392014-05-02 14:02:48 +10005774
Ville Syrjälä5aa56962016-06-22 21:57:00 +03005775 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
5776 if (ret)
5777 intel_dp_check_mst_status(&intel_dig_port->dp);
Dave Airlie0e32b392014-05-02 14:02:48 +10005778 }
5779}