blob: 8ab7ab1623f2fb3f7c8ff32c7e88a7c83ee8f71e [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Greg Rosedc641b72013-12-18 13:45:51 +00004 * Copyright(c) 2013 - 2014 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000030#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000031
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000042#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000043#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000044/**
45 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000046 * @fdir_data: Packet data that will be filter parameters
47 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e2015-02-27 09:18:34 +000048 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000049 * @add: True for add/update, False for remove
50 **/
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000051int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000052 struct i40e_pf *pf, bool add)
53{
54 struct i40e_filter_program_desc *fdir_desc;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000055 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000056 struct i40e_tx_desc *tx_desc;
57 struct i40e_ring *tx_ring;
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000058 unsigned int fpt, dcc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000059 struct i40e_vsi *vsi;
60 struct device *dev;
61 dma_addr_t dma;
62 u32 td_cmd = 0;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000063 u16 delay = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000064 u16 i;
65
66 /* find existing FDIR VSI */
67 vsi = NULL;
Mitch Williams505682c2014-05-20 08:01:37 +000068 for (i = 0; i < pf->num_alloc_vsi; i++)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000069 if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
70 vsi = pf->vsi[i];
71 if (!vsi)
72 return -ENOENT;
73
Alexander Duyck9f65e15b2013-09-28 06:00:58 +000074 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000075 dev = tx_ring->dev;
76
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000077 /* we need two descriptors to add/del a filter and we can wait */
78 do {
79 if (I40E_DESC_UNUSED(tx_ring) > 1)
80 break;
81 msleep_interruptible(1);
82 delay++;
83 } while (delay < I40E_FD_CLEAN_DELAY);
84
85 if (!(I40E_DESC_UNUSED(tx_ring) > 1))
86 return -EAGAIN;
87
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000088 dma = dma_map_single(dev, raw_packet,
89 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000090 if (dma_mapping_error(dev, dma))
91 goto dma_fail;
92
93 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +000094 i = tx_ring->next_to_use;
95 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000096 first = &tx_ring->tx_bi[i];
97 memset(first, 0, sizeof(struct i40e_tx_buffer));
Alexander Duyckfc4ac672013-09-28 06:00:22 +000098
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000099 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000100
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000101 fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
102 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000103
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000104 fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
105 I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000106
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000107 fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
108 I40E_TXD_FLTR_QW0_PCTYPE_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000109
110 /* Use LAN VSI Id if not programmed by user */
111 if (fdir_data->dest_vsi == 0)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000112 fpt |= (pf->vsi[pf->lan_vsi]->id) <<
113 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000114 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000115 fpt |= ((u32)fdir_data->dest_vsi <<
116 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
117 I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000118
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000119 dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000120
121 if (add)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000122 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
123 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000124 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000125 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
126 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000127
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000128 dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
129 I40E_TXD_FLTR_QW1_DEST_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000130
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000131 dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
132 I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000133
134 if (fdir_data->cnt_index != 0) {
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000135 dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
136 dcc |= ((u32)fdir_data->cnt_index <<
137 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000138 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000139 }
140
Jesse Brandeburg99753ea2014-06-04 04:22:49 +0000141 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
142 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000143 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000144 fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
145
146 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000147 i = tx_ring->next_to_use;
148 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000149 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000150
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000151 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
152
153 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000154
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000155 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000156 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000157 dma_unmap_addr_set(tx_buf, dma, dma);
158
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000159 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000160 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000161
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000162 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
163 tx_buf->raw_buf = (void *)raw_packet;
164
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000166 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000167
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000168 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000169 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000170 */
171 wmb();
172
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000173 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000174 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000175
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000176 writel(tx_ring->next_to_use, tx_ring->tail);
177 return 0;
178
179dma_fail:
180 return -1;
181}
182
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000183#define IP_HEADER_OFFSET 14
184#define I40E_UDPIP_DUMMY_PACKET_LEN 42
185/**
186 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
187 * @vsi: pointer to the targeted VSI
188 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000189 * @add: true adds a filter, false removes it
190 *
191 * Returns 0 if the filters were successfully added or removed
192 **/
193static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
194 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000195 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000196{
197 struct i40e_pf *pf = vsi->back;
198 struct udphdr *udp;
199 struct iphdr *ip;
200 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000201 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000202 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000203 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
204 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
205 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
206
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000207 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
208 if (!raw_packet)
209 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000210 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
211
212 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
213 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
214 + sizeof(struct iphdr));
215
216 ip->daddr = fd_data->dst_ip[0];
217 udp->dest = fd_data->dst_port;
218 ip->saddr = fd_data->src_ip[0];
219 udp->source = fd_data->src_port;
220
Kevin Scottb2d36c02014-04-09 05:58:59 +0000221 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
222 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
223 if (ret) {
224 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000225 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
226 fd_data->pctype, fd_data->fd_id, ret);
Kevin Scottb2d36c02014-04-09 05:58:59 +0000227 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000228 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000229 if (add)
230 dev_info(&pf->pdev->dev,
231 "Filter OK for PCTYPE %d loc = %d\n",
232 fd_data->pctype, fd_data->fd_id);
233 else
234 dev_info(&pf->pdev->dev,
235 "Filter deleted for PCTYPE %d loc = %d\n",
236 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000237 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000238 return err ? -EOPNOTSUPP : 0;
239}
240
241#define I40E_TCPIP_DUMMY_PACKET_LEN 54
242/**
243 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
244 * @vsi: pointer to the targeted VSI
245 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000246 * @add: true adds a filter, false removes it
247 *
248 * Returns 0 if the filters were successfully added or removed
249 **/
250static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
251 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000252 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000253{
254 struct i40e_pf *pf = vsi->back;
255 struct tcphdr *tcp;
256 struct iphdr *ip;
257 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000258 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000259 int ret;
260 /* Dummy packet */
261 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
262 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
263 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
264 0x0, 0x72, 0, 0, 0, 0};
265
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000266 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
267 if (!raw_packet)
268 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000269 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
270
271 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
272 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
273 + sizeof(struct iphdr));
274
275 ip->daddr = fd_data->dst_ip[0];
276 tcp->dest = fd_data->dst_port;
277 ip->saddr = fd_data->src_ip[0];
278 tcp->source = fd_data->src_port;
279
280 if (add) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000281 pf->fd_tcp_rule++;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000282 if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400283 if (I40E_DEBUG_FD & pf->hw.debug_mask)
284 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000285 pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
286 }
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000287 } else {
288 pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
289 (pf->fd_tcp_rule - 1) : 0;
290 if (pf->fd_tcp_rule == 0) {
291 pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400292 if (I40E_DEBUG_FD & pf->hw.debug_mask)
293 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000294 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000295 }
296
Kevin Scottb2d36c02014-04-09 05:58:59 +0000297 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000298 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
299
300 if (ret) {
301 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000302 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
303 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000304 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000305 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000306 if (add)
307 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
308 fd_data->pctype, fd_data->fd_id);
309 else
310 dev_info(&pf->pdev->dev,
311 "Filter deleted for PCTYPE %d loc = %d\n",
312 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000313 }
314
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000315 return err ? -EOPNOTSUPP : 0;
316}
317
318/**
319 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
320 * a specific flow spec
321 * @vsi: pointer to the targeted VSI
322 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000323 * @add: true adds a filter, false removes it
324 *
Jean Sacren21d3efd2014-03-17 18:14:39 +0000325 * Always returns -EOPNOTSUPP
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000326 **/
327static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
328 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000329 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000330{
331 return -EOPNOTSUPP;
332}
333
334#define I40E_IP_DUMMY_PACKET_LEN 34
335/**
336 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
337 * a specific flow spec
338 * @vsi: pointer to the targeted VSI
339 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000340 * @add: true adds a filter, false removes it
341 *
342 * Returns 0 if the filters were successfully added or removed
343 **/
344static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
345 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000346 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000347{
348 struct i40e_pf *pf = vsi->back;
349 struct iphdr *ip;
350 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000351 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000352 int ret;
353 int i;
354 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
355 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
356 0, 0, 0, 0};
357
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000358 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
359 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000360 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
361 if (!raw_packet)
362 return -ENOMEM;
363 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
364 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
365
366 ip->saddr = fd_data->src_ip[0];
367 ip->daddr = fd_data->dst_ip[0];
368 ip->protocol = 0;
369
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000370 fd_data->pctype = i;
371 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
372
373 if (ret) {
374 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000375 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
376 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000377 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000378 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000379 if (add)
380 dev_info(&pf->pdev->dev,
381 "Filter OK for PCTYPE %d loc = %d\n",
382 fd_data->pctype, fd_data->fd_id);
383 else
384 dev_info(&pf->pdev->dev,
385 "Filter deleted for PCTYPE %d loc = %d\n",
386 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000387 }
388 }
389
390 return err ? -EOPNOTSUPP : 0;
391}
392
393/**
394 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
395 * @vsi: pointer to the targeted VSI
396 * @cmd: command to get or set RX flow classification rules
397 * @add: true adds a filter, false removes it
398 *
399 **/
400int i40e_add_del_fdir(struct i40e_vsi *vsi,
401 struct i40e_fdir_filter *input, bool add)
402{
403 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000404 int ret;
405
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000406 switch (input->flow_type & ~FLOW_EXT) {
407 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000408 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000409 break;
410 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000411 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000412 break;
413 case SCTP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000414 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000415 break;
416 case IPV4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000417 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000418 break;
419 case IP_USER_FLOW:
420 switch (input->ip4_proto) {
421 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000422 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000423 break;
424 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000425 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000426 break;
427 case IPPROTO_SCTP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000428 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000429 break;
430 default:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000431 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000432 break;
433 }
434 break;
435 default:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000436 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000437 input->flow_type);
438 ret = -EINVAL;
439 }
440
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000441 /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000442 return ret;
443}
444
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000445/**
446 * i40e_fd_handle_status - check the Programming Status for FD
447 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000448 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000449 * @prog_id: the id originally used for programming
450 *
451 * This is used to verify if the FD programming or invalidation
452 * requested by SW to the HW is successful or not and take actions accordingly.
453 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000454static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
455 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000456{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000457 struct i40e_pf *pf = rx_ring->vsi->back;
458 struct pci_dev *pdev = pf->pdev;
459 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000460 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000461 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000462
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000463 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000464 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
465 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
466
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400467 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400468 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000469 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
470 (I40E_DEBUG_FD & pf->hw.debug_mask))
471 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400472 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000473
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000474 /* Check if the programming error is for ATR.
475 * If so, auto disable ATR and set a state for
476 * flush in progress. Next time we come here if flush is in
477 * progress do nothing, once flush is complete the state will
478 * be cleared.
479 */
480 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
481 return;
482
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000483 pf->fd_add_err++;
484 /* store the current atr filter count */
485 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
486
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000487 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
488 (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
489 pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
490 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
491 }
492
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000493 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000494 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000495 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000496 /* If ATR is running fcnt_prog can quickly change,
497 * if we are very close to full, it makes sense to disable
498 * FD ATR/SB and then re-enable it when there is room.
499 */
500 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000501 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000502 !(pf->auto_disable_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000503 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400504 if (I40E_DEBUG_FD & pf->hw.debug_mask)
505 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000506 pf->auto_disable_flags |=
507 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000508 }
509 } else {
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000510 dev_info(&pdev->dev,
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000511 "FD filter programming failed due to incorrect filter parameters\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000512 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400513 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000514 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000515 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000516 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000517 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000518}
519
520/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000521 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000522 * @ring: the ring that owns the buffer
523 * @tx_buffer: the buffer to free
524 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000525static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
526 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000527{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000528 if (tx_buffer->skb) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000529 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
530 kfree(tx_buffer->raw_buf);
531 else
532 dev_kfree_skb_any(tx_buffer->skb);
533
Alexander Duycka5e9c572013-09-28 06:00:27 +0000534 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000535 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000536 dma_unmap_addr(tx_buffer, dma),
537 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000538 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000539 } else if (dma_unmap_len(tx_buffer, len)) {
540 dma_unmap_page(ring->dev,
541 dma_unmap_addr(tx_buffer, dma),
542 dma_unmap_len(tx_buffer, len),
543 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000544 }
Alexander Duycka5e9c572013-09-28 06:00:27 +0000545 tx_buffer->next_to_watch = NULL;
546 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000547 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000548 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000549}
550
551/**
552 * i40e_clean_tx_ring - Free any empty Tx buffers
553 * @tx_ring: ring to be cleaned
554 **/
555void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
556{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000557 unsigned long bi_size;
558 u16 i;
559
560 /* ring already cleared, nothing to do */
561 if (!tx_ring->tx_bi)
562 return;
563
564 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000565 for (i = 0; i < tx_ring->count; i++)
566 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000567
568 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
569 memset(tx_ring->tx_bi, 0, bi_size);
570
571 /* Zero out the descriptor ring */
572 memset(tx_ring->desc, 0, tx_ring->size);
573
574 tx_ring->next_to_use = 0;
575 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000576
577 if (!tx_ring->netdev)
578 return;
579
580 /* cleanup Tx queue statistics */
581 netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
582 tx_ring->queue_index));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000583}
584
585/**
586 * i40e_free_tx_resources - Free Tx resources per queue
587 * @tx_ring: Tx descriptor ring for a specific queue
588 *
589 * Free all transmit software resources
590 **/
591void i40e_free_tx_resources(struct i40e_ring *tx_ring)
592{
593 i40e_clean_tx_ring(tx_ring);
594 kfree(tx_ring->tx_bi);
595 tx_ring->tx_bi = NULL;
596
597 if (tx_ring->desc) {
598 dma_free_coherent(tx_ring->dev, tx_ring->size,
599 tx_ring->desc, tx_ring->dma);
600 tx_ring->desc = NULL;
601 }
602}
603
Jesse Brandeburga68de582015-02-24 05:26:03 +0000604/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000605 * i40e_get_tx_pending - how many tx descriptors not processed
606 * @tx_ring: the ring of descriptors
607 *
608 * Since there is no access to the ring head register
609 * in XL710, we need to use our local copies
610 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400611u32 i40e_get_tx_pending(struct i40e_ring *ring)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000612{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000613 u32 head, tail;
614
615 head = i40e_get_head(ring);
616 tail = readl(ring->tail);
617
618 if (head != tail)
619 return (head < tail) ?
620 tail - head : (tail + ring->count - head);
621
622 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000623}
624
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000625#define WB_STRIDE 0x3
626
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000627/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000628 * i40e_clean_tx_irq - Reclaim resources after transmit completes
629 * @tx_ring: tx ring to clean
630 * @budget: how many cleans we're allowed
631 *
632 * Returns true if there's any budget left (e.g. the clean is finished)
633 **/
634static bool i40e_clean_tx_irq(struct i40e_ring *tx_ring, int budget)
635{
636 u16 i = tx_ring->next_to_clean;
637 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000638 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000639 struct i40e_tx_desc *tx_desc;
640 unsigned int total_packets = 0;
641 unsigned int total_bytes = 0;
642
643 tx_buf = &tx_ring->tx_bi[i];
644 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000645 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000646
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000647 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
648
Alexander Duycka5e9c572013-09-28 06:00:27 +0000649 do {
650 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000651
652 /* if next_to_watch is not set then there is no work pending */
653 if (!eop_desc)
654 break;
655
Alexander Duycka5e9c572013-09-28 06:00:27 +0000656 /* prevent any other reads prior to eop_desc */
657 read_barrier_depends();
658
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000659 /* we have caught up to head, no work left to do */
660 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000661 break;
662
Alexander Duyckc304fda2013-09-28 06:00:12 +0000663 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000664 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000665
Alexander Duycka5e9c572013-09-28 06:00:27 +0000666 /* update the statistics for this packet */
667 total_bytes += tx_buf->bytecount;
668 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000669
Alexander Duycka5e9c572013-09-28 06:00:27 +0000670 /* free the skb */
Rick Jonesa81fb042014-09-17 03:56:20 +0000671 dev_consume_skb_any(tx_buf->skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000672
Alexander Duycka5e9c572013-09-28 06:00:27 +0000673 /* unmap skb header data */
674 dma_unmap_single(tx_ring->dev,
675 dma_unmap_addr(tx_buf, dma),
676 dma_unmap_len(tx_buf, len),
677 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000678
Alexander Duycka5e9c572013-09-28 06:00:27 +0000679 /* clear tx_buffer data */
680 tx_buf->skb = NULL;
681 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000682
Alexander Duycka5e9c572013-09-28 06:00:27 +0000683 /* unmap remaining buffers */
684 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000685
686 tx_buf++;
687 tx_desc++;
688 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000689 if (unlikely(!i)) {
690 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000691 tx_buf = tx_ring->tx_bi;
692 tx_desc = I40E_TX_DESC(tx_ring, 0);
693 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000694
Alexander Duycka5e9c572013-09-28 06:00:27 +0000695 /* unmap any remaining paged data */
696 if (dma_unmap_len(tx_buf, len)) {
697 dma_unmap_page(tx_ring->dev,
698 dma_unmap_addr(tx_buf, dma),
699 dma_unmap_len(tx_buf, len),
700 DMA_TO_DEVICE);
701 dma_unmap_len_set(tx_buf, len, 0);
702 }
703 }
704
705 /* move us one more past the eop_desc for start of next pkt */
706 tx_buf++;
707 tx_desc++;
708 i++;
709 if (unlikely(!i)) {
710 i -= tx_ring->count;
711 tx_buf = tx_ring->tx_bi;
712 tx_desc = I40E_TX_DESC(tx_ring, 0);
713 }
714
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000715 prefetch(tx_desc);
716
Alexander Duycka5e9c572013-09-28 06:00:27 +0000717 /* update budget accounting */
718 budget--;
719 } while (likely(budget));
720
721 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000722 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000723 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000724 tx_ring->stats.bytes += total_bytes;
725 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000726 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000727 tx_ring->q_vector->tx.total_bytes += total_bytes;
728 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000729
Anjali Singhai58044742015-09-25 18:26:13 -0700730 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
731 unsigned int j = 0;
732
733 /* check to see if there are < 4 descriptors
734 * waiting to be written back, then kick the hardware to force
735 * them to be written back in case we stay in NAPI.
736 * In this mode on X722 we do not enable Interrupt.
737 */
738 j = i40e_get_tx_pending(tx_ring);
739
740 if (budget &&
741 ((j / (WB_STRIDE + 1)) == 0) && (j != 0) &&
742 !test_bit(__I40E_DOWN, &tx_ring->vsi->state) &&
743 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
744 tx_ring->arm_wb = true;
745 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000746
Alexander Duyck7070ce02013-09-28 06:00:37 +0000747 netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
748 tx_ring->queue_index),
749 total_packets, total_bytes);
750
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000751#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
752 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
753 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
754 /* Make sure that anybody stopping the queue after this
755 * sees the new next_to_clean.
756 */
757 smp_mb();
758 if (__netif_subqueue_stopped(tx_ring->netdev,
759 tx_ring->queue_index) &&
760 !test_bit(__I40E_DOWN, &tx_ring->vsi->state)) {
761 netif_wake_subqueue(tx_ring->netdev,
762 tx_ring->queue_index);
763 ++tx_ring->tx_stats.restart_queue;
764 }
765 }
766
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000767 return !!budget;
768}
769
770/**
771 * i40e_force_wb - Arm hardware to do a wb on noncache aligned descriptors
772 * @vsi: the VSI we care about
773 * @q_vector: the vector on which to force writeback
774 *
775 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400776void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000777{
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400778 u16 flags = q_vector->tx.ring[0].flags;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000779
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400780 if (flags & I40E_TXR_FLAGS_WB_ON_ITR) {
781 u32 val;
782
783 if (q_vector->arm_wb_state)
784 return;
785
786 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK;
787
788 wr32(&vsi->back->hw,
789 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
790 vsi->base_vector - 1),
791 val);
792 q_vector->arm_wb_state = true;
793 } else if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
794 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
795 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
796 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
797 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
798 /* allow 00 to be written to the index */
799
800 wr32(&vsi->back->hw,
801 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
802 vsi->base_vector - 1), val);
803 } else {
804 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
805 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
806 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
807 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
808 /* allow 00 to be written to the index */
809
810 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
811 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000812}
813
814/**
815 * i40e_set_new_dynamic_itr - Find new ITR level
816 * @rc: structure containing ring performance data
817 *
818 * Stores a new ITR value based on packets and byte counts during
819 * the last interrupt. The advantage of per interrupt computation
820 * is faster updates and more accurate ITR for the current traffic
821 * pattern. Constants in this function were computed based on
822 * theoretical maximum wire speed and thresholds were set based on
823 * testing data as well as attempting to minimize response time
824 * while increasing bulk throughput.
825 **/
826static void i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
827{
828 enum i40e_latency_range new_latency_range = rc->latency_range;
829 u32 new_itr = rc->itr;
830 int bytes_per_int;
831
832 if (rc->total_packets == 0 || !rc->itr)
833 return;
834
835 /* simple throttlerate management
836 * 0-10MB/s lowest (100000 ints/s)
837 * 10-20MB/s low (20000 ints/s)
838 * 20-1249MB/s bulk (8000 ints/s)
839 */
840 bytes_per_int = rc->total_bytes / rc->itr;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400841 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000842 case I40E_LOWEST_LATENCY:
843 if (bytes_per_int > 10)
844 new_latency_range = I40E_LOW_LATENCY;
845 break;
846 case I40E_LOW_LATENCY:
847 if (bytes_per_int > 20)
848 new_latency_range = I40E_BULK_LATENCY;
849 else if (bytes_per_int <= 10)
850 new_latency_range = I40E_LOWEST_LATENCY;
851 break;
852 case I40E_BULK_LATENCY:
853 if (bytes_per_int <= 20)
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400854 new_latency_range = I40E_LOW_LATENCY;
855 break;
856 default:
857 if (bytes_per_int <= 20)
858 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000859 break;
860 }
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400861 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000862
863 switch (new_latency_range) {
864 case I40E_LOWEST_LATENCY:
865 new_itr = I40E_ITR_100K;
866 break;
867 case I40E_LOW_LATENCY:
868 new_itr = I40E_ITR_20K;
869 break;
870 case I40E_BULK_LATENCY:
871 new_itr = I40E_ITR_8K;
872 break;
873 default:
874 break;
875 }
876
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400877 if (new_itr != rc->itr)
878 rc->itr = new_itr;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000879
880 rc->total_bytes = 0;
881 rc->total_packets = 0;
882}
883
884/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000885 * i40e_clean_programming_status - clean the programming status descriptor
886 * @rx_ring: the rx ring that has this descriptor
887 * @rx_desc: the rx descriptor written back by HW
888 *
889 * Flow director should handle FD_FILTER_STATUS to check its filter programming
890 * status being successful or not and take actions accordingly. FCoE should
891 * handle its context/filter programming/invalidation status and take actions.
892 *
893 **/
894static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
895 union i40e_rx_desc *rx_desc)
896{
897 u64 qw;
898 u8 id;
899
900 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
901 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
902 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
903
904 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000905 i40e_fd_handle_status(rx_ring, rx_desc, id);
Vasu Dev38e00432014-08-01 13:27:03 -0700906#ifdef I40E_FCOE
907 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
908 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
909 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
910#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000911}
912
913/**
914 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
915 * @tx_ring: the tx ring to set up
916 *
917 * Return 0 on success, negative on error
918 **/
919int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
920{
921 struct device *dev = tx_ring->dev;
922 int bi_size;
923
924 if (!dev)
925 return -ENOMEM;
926
Jesse Brandeburge908f812015-07-23 16:54:42 -0400927 /* warn if we are about to overwrite the pointer */
928 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000929 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
930 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
931 if (!tx_ring->tx_bi)
932 goto err;
933
934 /* round up to nearest 4K */
935 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000936 /* add u32 for head writeback, align after this takes care of
937 * guaranteeing this is at least one cache line in size
938 */
939 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000940 tx_ring->size = ALIGN(tx_ring->size, 4096);
941 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
942 &tx_ring->dma, GFP_KERNEL);
943 if (!tx_ring->desc) {
944 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
945 tx_ring->size);
946 goto err;
947 }
948
949 tx_ring->next_to_use = 0;
950 tx_ring->next_to_clean = 0;
951 return 0;
952
953err:
954 kfree(tx_ring->tx_bi);
955 tx_ring->tx_bi = NULL;
956 return -ENOMEM;
957}
958
959/**
960 * i40e_clean_rx_ring - Free Rx buffers
961 * @rx_ring: ring to be cleaned
962 **/
963void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
964{
965 struct device *dev = rx_ring->dev;
966 struct i40e_rx_buffer *rx_bi;
967 unsigned long bi_size;
968 u16 i;
969
970 /* ring already cleared, nothing to do */
971 if (!rx_ring->rx_bi)
972 return;
973
Mitch Williamsa132af22015-01-24 09:58:35 +0000974 if (ring_is_ps_enabled(rx_ring)) {
975 int bufsz = ALIGN(rx_ring->rx_hdr_len, 256) * rx_ring->count;
976
977 rx_bi = &rx_ring->rx_bi[0];
978 if (rx_bi->hdr_buf) {
979 dma_free_coherent(dev,
980 bufsz,
981 rx_bi->hdr_buf,
982 rx_bi->dma);
983 for (i = 0; i < rx_ring->count; i++) {
984 rx_bi = &rx_ring->rx_bi[i];
985 rx_bi->dma = 0;
Shannon Nelson37a29732015-02-27 09:15:19 +0000986 rx_bi->hdr_buf = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +0000987 }
988 }
989 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000990 /* Free all the Rx ring sk_buffs */
991 for (i = 0; i < rx_ring->count; i++) {
992 rx_bi = &rx_ring->rx_bi[i];
993 if (rx_bi->dma) {
994 dma_unmap_single(dev,
995 rx_bi->dma,
996 rx_ring->rx_buf_len,
997 DMA_FROM_DEVICE);
998 rx_bi->dma = 0;
999 }
1000 if (rx_bi->skb) {
1001 dev_kfree_skb(rx_bi->skb);
1002 rx_bi->skb = NULL;
1003 }
1004 if (rx_bi->page) {
1005 if (rx_bi->page_dma) {
1006 dma_unmap_page(dev,
1007 rx_bi->page_dma,
1008 PAGE_SIZE / 2,
1009 DMA_FROM_DEVICE);
1010 rx_bi->page_dma = 0;
1011 }
1012 __free_page(rx_bi->page);
1013 rx_bi->page = NULL;
1014 rx_bi->page_offset = 0;
1015 }
1016 }
1017
1018 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1019 memset(rx_ring->rx_bi, 0, bi_size);
1020
1021 /* Zero out the descriptor ring */
1022 memset(rx_ring->desc, 0, rx_ring->size);
1023
1024 rx_ring->next_to_clean = 0;
1025 rx_ring->next_to_use = 0;
1026}
1027
1028/**
1029 * i40e_free_rx_resources - Free Rx resources
1030 * @rx_ring: ring to clean the resources from
1031 *
1032 * Free all receive software resources
1033 **/
1034void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1035{
1036 i40e_clean_rx_ring(rx_ring);
1037 kfree(rx_ring->rx_bi);
1038 rx_ring->rx_bi = NULL;
1039
1040 if (rx_ring->desc) {
1041 dma_free_coherent(rx_ring->dev, rx_ring->size,
1042 rx_ring->desc, rx_ring->dma);
1043 rx_ring->desc = NULL;
1044 }
1045}
1046
1047/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001048 * i40e_alloc_rx_headers - allocate rx header buffers
1049 * @rx_ring: ring to alloc buffers
1050 *
1051 * Allocate rx header buffers for the entire ring. As these are static,
1052 * this is only called when setting up a new ring.
1053 **/
1054void i40e_alloc_rx_headers(struct i40e_ring *rx_ring)
1055{
1056 struct device *dev = rx_ring->dev;
1057 struct i40e_rx_buffer *rx_bi;
1058 dma_addr_t dma;
1059 void *buffer;
1060 int buf_size;
1061 int i;
1062
1063 if (rx_ring->rx_bi[0].hdr_buf)
1064 return;
1065 /* Make sure the buffers don't cross cache line boundaries. */
1066 buf_size = ALIGN(rx_ring->rx_hdr_len, 256);
1067 buffer = dma_alloc_coherent(dev, buf_size * rx_ring->count,
1068 &dma, GFP_KERNEL);
1069 if (!buffer)
1070 return;
1071 for (i = 0; i < rx_ring->count; i++) {
1072 rx_bi = &rx_ring->rx_bi[i];
1073 rx_bi->dma = dma + (i * buf_size);
1074 rx_bi->hdr_buf = buffer + (i * buf_size);
1075 }
1076}
1077
1078/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001079 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1080 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1081 *
1082 * Returns 0 on success, negative on failure
1083 **/
1084int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1085{
1086 struct device *dev = rx_ring->dev;
1087 int bi_size;
1088
Jesse Brandeburge908f812015-07-23 16:54:42 -04001089 /* warn if we are about to overwrite the pointer */
1090 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001091 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1092 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1093 if (!rx_ring->rx_bi)
1094 goto err;
1095
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001096 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001097
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001098 /* Round up to nearest 4K */
1099 rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
1100 ? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
1101 : rx_ring->count * sizeof(union i40e_32byte_rx_desc);
1102 rx_ring->size = ALIGN(rx_ring->size, 4096);
1103 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1104 &rx_ring->dma, GFP_KERNEL);
1105
1106 if (!rx_ring->desc) {
1107 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1108 rx_ring->size);
1109 goto err;
1110 }
1111
1112 rx_ring->next_to_clean = 0;
1113 rx_ring->next_to_use = 0;
1114
1115 return 0;
1116err:
1117 kfree(rx_ring->rx_bi);
1118 rx_ring->rx_bi = NULL;
1119 return -ENOMEM;
1120}
1121
1122/**
1123 * i40e_release_rx_desc - Store the new tail and head values
1124 * @rx_ring: ring to bump
1125 * @val: new head index
1126 **/
1127static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1128{
1129 rx_ring->next_to_use = val;
1130 /* Force memory writes to complete before letting h/w
1131 * know there are new descriptors to fetch. (Only
1132 * applicable for weak-ordered memory model archs,
1133 * such as IA-64).
1134 */
1135 wmb();
1136 writel(val, rx_ring->tail);
1137}
1138
1139/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001140 * i40e_alloc_rx_buffers_ps - Replace used receive buffers; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001141 * @rx_ring: ring to place buffers on
1142 * @cleaned_count: number of buffers to replace
1143 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001144void i40e_alloc_rx_buffers_ps(struct i40e_ring *rx_ring, u16 cleaned_count)
1145{
1146 u16 i = rx_ring->next_to_use;
1147 union i40e_rx_desc *rx_desc;
1148 struct i40e_rx_buffer *bi;
1149
1150 /* do nothing if no valid netdev defined */
1151 if (!rx_ring->netdev || !cleaned_count)
1152 return;
1153
1154 while (cleaned_count--) {
1155 rx_desc = I40E_RX_DESC(rx_ring, i);
1156 bi = &rx_ring->rx_bi[i];
1157
1158 if (bi->skb) /* desc is in use */
1159 goto no_buffers;
1160 if (!bi->page) {
1161 bi->page = alloc_page(GFP_ATOMIC);
1162 if (!bi->page) {
1163 rx_ring->rx_stats.alloc_page_failed++;
1164 goto no_buffers;
1165 }
1166 }
1167
1168 if (!bi->page_dma) {
1169 /* use a half page if we're re-using */
1170 bi->page_offset ^= PAGE_SIZE / 2;
1171 bi->page_dma = dma_map_page(rx_ring->dev,
1172 bi->page,
1173 bi->page_offset,
1174 PAGE_SIZE / 2,
1175 DMA_FROM_DEVICE);
1176 if (dma_mapping_error(rx_ring->dev,
1177 bi->page_dma)) {
1178 rx_ring->rx_stats.alloc_page_failed++;
1179 bi->page_dma = 0;
1180 goto no_buffers;
1181 }
1182 }
1183
1184 dma_sync_single_range_for_device(rx_ring->dev,
1185 bi->dma,
1186 0,
1187 rx_ring->rx_hdr_len,
1188 DMA_FROM_DEVICE);
1189 /* Refresh the desc even if buffer_addrs didn't change
1190 * because each write-back erases this info.
1191 */
1192 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1193 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1194 i++;
1195 if (i == rx_ring->count)
1196 i = 0;
1197 }
1198
1199no_buffers:
1200 if (rx_ring->next_to_use != i)
1201 i40e_release_rx_desc(rx_ring, i);
1202}
1203
1204/**
1205 * i40e_alloc_rx_buffers_1buf - Replace used receive buffers; single buffer
1206 * @rx_ring: ring to place buffers on
1207 * @cleaned_count: number of buffers to replace
1208 **/
1209void i40e_alloc_rx_buffers_1buf(struct i40e_ring *rx_ring, u16 cleaned_count)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001210{
1211 u16 i = rx_ring->next_to_use;
1212 union i40e_rx_desc *rx_desc;
1213 struct i40e_rx_buffer *bi;
1214 struct sk_buff *skb;
1215
1216 /* do nothing if no valid netdev defined */
1217 if (!rx_ring->netdev || !cleaned_count)
1218 return;
1219
1220 while (cleaned_count--) {
1221 rx_desc = I40E_RX_DESC(rx_ring, i);
1222 bi = &rx_ring->rx_bi[i];
1223 skb = bi->skb;
1224
1225 if (!skb) {
1226 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1227 rx_ring->rx_buf_len);
1228 if (!skb) {
Mitch Williams420136c2013-12-18 13:45:59 +00001229 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001230 goto no_buffers;
1231 }
1232 /* initialize queue mapping */
1233 skb_record_rx_queue(skb, rx_ring->queue_index);
1234 bi->skb = skb;
1235 }
1236
1237 if (!bi->dma) {
1238 bi->dma = dma_map_single(rx_ring->dev,
1239 skb->data,
1240 rx_ring->rx_buf_len,
1241 DMA_FROM_DEVICE);
1242 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Mitch Williams420136c2013-12-18 13:45:59 +00001243 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001244 bi->dma = 0;
1245 goto no_buffers;
1246 }
1247 }
1248
Mitch Williamsa132af22015-01-24 09:58:35 +00001249 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1250 rx_desc->read.hdr_addr = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001251 i++;
1252 if (i == rx_ring->count)
1253 i = 0;
1254 }
1255
1256no_buffers:
1257 if (rx_ring->next_to_use != i)
1258 i40e_release_rx_desc(rx_ring, i);
1259}
1260
1261/**
1262 * i40e_receive_skb - Send a completed packet up the stack
1263 * @rx_ring: rx ring in play
1264 * @skb: packet to send up
1265 * @vlan_tag: vlan tag for packet
1266 **/
1267static void i40e_receive_skb(struct i40e_ring *rx_ring,
1268 struct sk_buff *skb, u16 vlan_tag)
1269{
1270 struct i40e_q_vector *q_vector = rx_ring->q_vector;
1271 struct i40e_vsi *vsi = rx_ring->vsi;
1272 u64 flags = vsi->back->flags;
1273
1274 if (vlan_tag & VLAN_VID_MASK)
1275 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1276
1277 if (flags & I40E_FLAG_IN_NETPOLL)
1278 netif_rx(skb);
1279 else
1280 napi_gro_receive(&q_vector->napi, skb);
1281}
1282
1283/**
1284 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1285 * @vsi: the VSI we care about
1286 * @skb: skb currently being received and modified
1287 * @rx_status: status value of last descriptor in packet
1288 * @rx_error: error value of last descriptor in packet
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001289 * @rx_ptype: ptype value of last descriptor in packet
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001290 **/
1291static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1292 struct sk_buff *skb,
1293 u32 rx_status,
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001294 u32 rx_error,
1295 u16 rx_ptype)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001296{
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001297 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
1298 bool ipv4 = false, ipv6 = false;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001299 bool ipv4_tunnel, ipv6_tunnel;
1300 __wsum rx_udp_csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001301 struct iphdr *iph;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001302 __sum16 csum;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001303
Anjali Singhai Jainf8faaa42015-02-24 06:58:48 +00001304 ipv4_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT4_MAC_PAY3) &&
1305 (rx_ptype <= I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4);
1306 ipv6_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT6_MAC_PAY3) &&
1307 (rx_ptype <= I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001308
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001309 skb->ip_summed = CHECKSUM_NONE;
1310
1311 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001312 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001313 return;
1314
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001315 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001316 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001317 return;
1318
1319 /* both known and outer_ip must be set for the below code to work */
1320 if (!(decoded.known && decoded.outer_ip))
1321 return;
1322
1323 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1324 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4)
1325 ipv4 = true;
1326 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1327 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6)
1328 ipv6 = true;
1329
1330 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001331 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1332 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001333 goto checksum_fail;
1334
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001335 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001336 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001337 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001338 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001339 return;
1340
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001341 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001342 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001343 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001344
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001345 /* handle packets that were not able to be checksummed due
1346 * to arrival speed, in this case the stack can compute
1347 * the csum.
1348 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001349 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001350 return;
1351
1352 /* If VXLAN traffic has an outer UDPv4 checksum we need to check
1353 * it in the driver, hardware does not do it for us.
1354 * Since L3L4P bit was set we assume a valid IHL value (>=5)
1355 * so the total length of IPv4 header is IHL*4 bytes
1356 * The UDP_0 bit *may* bet set if the *inner* header is UDP
1357 */
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04001358 if (!(vsi->back->flags & I40E_FLAG_OUTER_UDP_CSUM_CAPABLE) &&
1359 (ipv4_tunnel)) {
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001360 skb->transport_header = skb->mac_header +
1361 sizeof(struct ethhdr) +
1362 (ip_hdr(skb)->ihl * 4);
1363
1364 /* Add 4 bytes for VLAN tagged packets */
1365 skb->transport_header += (skb->protocol == htons(ETH_P_8021Q) ||
1366 skb->protocol == htons(ETH_P_8021AD))
1367 ? VLAN_HLEN : 0;
1368
Anjali Singhaif6385972014-12-19 02:58:11 +00001369 if ((ip_hdr(skb)->protocol == IPPROTO_UDP) &&
1370 (udp_hdr(skb)->check != 0)) {
1371 rx_udp_csum = udp_csum(skb);
1372 iph = ip_hdr(skb);
1373 csum = csum_tcpudp_magic(
1374 iph->saddr, iph->daddr,
1375 (skb->len - skb_transport_offset(skb)),
1376 IPPROTO_UDP, rx_udp_csum);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001377
Anjali Singhaif6385972014-12-19 02:58:11 +00001378 if (udp_hdr(skb)->check != csum)
1379 goto checksum_fail;
1380
1381 } /* else its GRE and so no outer UDP header */
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001382 }
1383
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001384 skb->ip_summed = CHECKSUM_UNNECESSARY;
Tom Herbertfa4ba692014-08-27 21:27:32 -07001385 skb->csum_level = ipv4_tunnel || ipv6_tunnel;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001386
1387 return;
1388
1389checksum_fail:
1390 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001391}
1392
1393/**
1394 * i40e_rx_hash - returns the hash value from the Rx descriptor
1395 * @ring: descriptor ring
1396 * @rx_desc: specific descriptor
1397 **/
1398static inline u32 i40e_rx_hash(struct i40e_ring *ring,
1399 union i40e_rx_desc *rx_desc)
1400{
Jesse Brandeburg8a494922013-11-20 10:02:49 +00001401 const __le64 rss_mask =
1402 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1403 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1404
1405 if ((ring->netdev->features & NETIF_F_RXHASH) &&
1406 (rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask)
1407 return le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1408 else
1409 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001410}
1411
1412/**
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001413 * i40e_ptype_to_hash - get a hash type
1414 * @ptype: the ptype value from the descriptor
1415 *
1416 * Returns a hash type to be used by skb_set_hash
1417 **/
1418static inline enum pkt_hash_types i40e_ptype_to_hash(u8 ptype)
1419{
1420 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1421
1422 if (!decoded.known)
1423 return PKT_HASH_TYPE_NONE;
1424
1425 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1426 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1427 return PKT_HASH_TYPE_L4;
1428 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1429 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1430 return PKT_HASH_TYPE_L3;
1431 else
1432 return PKT_HASH_TYPE_L2;
1433}
1434
1435/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001436 * i40e_clean_rx_irq_ps - Reclaim resources after receive; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001437 * @rx_ring: rx ring to clean
1438 * @budget: how many cleans we're allowed
1439 *
1440 * Returns true if there's any budget left (e.g. the clean is finished)
1441 **/
Mitch Williamsa132af22015-01-24 09:58:35 +00001442static int i40e_clean_rx_irq_ps(struct i40e_ring *rx_ring, int budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001443{
1444 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1445 u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
1446 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jiang Liu8dc55622015-08-17 11:19:02 +08001447 const int current_node = numa_mem_id();
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001448 struct i40e_vsi *vsi = rx_ring->vsi;
1449 u16 i = rx_ring->next_to_clean;
1450 union i40e_rx_desc *rx_desc;
1451 u32 rx_error, rx_status;
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001452 u8 rx_ptype;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001453 u64 qword;
1454
Eric W. Biederman390f86d2014-03-14 17:59:10 -07001455 if (budget <= 0)
1456 return 0;
1457
Mitch Williamsa132af22015-01-24 09:58:35 +00001458 do {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001459 struct i40e_rx_buffer *rx_bi;
1460 struct sk_buff *skb;
1461 u16 vlan_tag;
Mitch Williamsa132af22015-01-24 09:58:35 +00001462 /* return some buffers to hardware, one at a time is too slow */
1463 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1464 i40e_alloc_rx_buffers_ps(rx_ring, cleaned_count);
1465 cleaned_count = 0;
1466 }
1467
1468 i = rx_ring->next_to_clean;
1469 rx_desc = I40E_RX_DESC(rx_ring, i);
1470 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1471 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1472 I40E_RXD_QW1_STATUS_SHIFT;
1473
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001474 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001475 break;
1476
1477 /* This memory barrier is needed to keep us from reading
1478 * any other fields out of the rx_desc until we know the
1479 * DD bit is set.
1480 */
Alexander Duyck67317162015-04-08 18:49:43 -07001481 dma_rmb();
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001482 if (i40e_rx_is_programming_status(qword)) {
1483 i40e_clean_programming_status(rx_ring, rx_desc);
Mitch Williamsa132af22015-01-24 09:58:35 +00001484 I40E_RX_INCREMENT(rx_ring, i);
1485 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001486 }
1487 rx_bi = &rx_ring->rx_bi[i];
1488 skb = rx_bi->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001489 if (likely(!skb)) {
1490 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1491 rx_ring->rx_hdr_len);
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001492 if (!skb) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001493 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001494 break;
1495 }
1496
Mitch Williamsa132af22015-01-24 09:58:35 +00001497 /* initialize queue mapping */
1498 skb_record_rx_queue(skb, rx_ring->queue_index);
1499 /* we are reusing so sync this buffer for CPU use */
1500 dma_sync_single_range_for_cpu(rx_ring->dev,
1501 rx_bi->dma,
1502 0,
1503 rx_ring->rx_hdr_len,
1504 DMA_FROM_DEVICE);
1505 }
Mitch Williams829af3a2013-12-18 13:46:00 +00001506 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1507 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1508 rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
1509 I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
1510 rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
1511 I40E_RXD_QW1_LENGTH_SPH_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001512
Mitch Williams829af3a2013-12-18 13:46:00 +00001513 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1514 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001515 rx_hbo = rx_error & BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
1516 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001517
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001518 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1519 I40E_RXD_QW1_PTYPE_SHIFT;
Mitch Williamsa132af22015-01-24 09:58:35 +00001520 prefetch(rx_bi->page);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001521 rx_bi->skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001522 cleaned_count++;
1523 if (rx_hbo || rx_sph) {
1524 int len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001525 if (rx_hbo)
1526 len = I40E_RX_HDR_SIZE;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001527 else
Mitch Williamsa132af22015-01-24 09:58:35 +00001528 len = rx_header_len;
1529 memcpy(__skb_put(skb, len), rx_bi->hdr_buf, len);
1530 } else if (skb->len == 0) {
1531 int len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001532
Mitch Williamsa132af22015-01-24 09:58:35 +00001533 len = (rx_packet_len > skb_headlen(skb) ?
1534 skb_headlen(skb) : rx_packet_len);
1535 memcpy(__skb_put(skb, len),
1536 rx_bi->page + rx_bi->page_offset,
1537 len);
1538 rx_bi->page_offset += len;
1539 rx_packet_len -= len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001540 }
1541
1542 /* Get the rest of the data if this was a header split */
Mitch Williamsa132af22015-01-24 09:58:35 +00001543 if (rx_packet_len) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001544 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
1545 rx_bi->page,
1546 rx_bi->page_offset,
1547 rx_packet_len);
1548
1549 skb->len += rx_packet_len;
1550 skb->data_len += rx_packet_len;
1551 skb->truesize += rx_packet_len;
1552
1553 if ((page_count(rx_bi->page) == 1) &&
1554 (page_to_nid(rx_bi->page) == current_node))
1555 get_page(rx_bi->page);
1556 else
1557 rx_bi->page = NULL;
1558
1559 dma_unmap_page(rx_ring->dev,
1560 rx_bi->page_dma,
1561 PAGE_SIZE / 2,
1562 DMA_FROM_DEVICE);
1563 rx_bi->page_dma = 0;
1564 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001565 I40E_RX_INCREMENT(rx_ring, i);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001566
1567 if (unlikely(
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001568 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001569 struct i40e_rx_buffer *next_buffer;
1570
1571 next_buffer = &rx_ring->rx_bi[i];
Mitch Williamsa132af22015-01-24 09:58:35 +00001572 next_buffer->skb = skb;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001573 rx_ring->rx_stats.non_eop_descs++;
Mitch Williamsa132af22015-01-24 09:58:35 +00001574 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001575 }
1576
1577 /* ERR_MASK will only have valid bits if EOP set */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001578 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001579 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001580 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001581 }
1582
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001583 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1584 i40e_ptype_to_hash(rx_ptype));
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001585 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1586 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1587 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1588 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1589 rx_ring->last_rx_timestamp = jiffies;
1590 }
1591
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001592 /* probably a little skewed due to removing CRC */
1593 total_rx_bytes += skb->len;
1594 total_rx_packets++;
1595
1596 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001597
1598 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1599
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001600 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001601 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1602 : 0;
Vasu Dev38e00432014-08-01 13:27:03 -07001603#ifdef I40E_FCOE
1604 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1605 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001606 continue;
Vasu Dev38e00432014-08-01 13:27:03 -07001607 }
1608#endif
Mitch Williamsa132af22015-01-24 09:58:35 +00001609 skb_mark_napi_id(skb, &rx_ring->q_vector->napi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001610 i40e_receive_skb(rx_ring, skb, vlan_tag);
1611
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001612 rx_desc->wb.qword1.status_error_len = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001613
Mitch Williamsa132af22015-01-24 09:58:35 +00001614 } while (likely(total_rx_packets < budget));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001615
Alexander Duyck980e9b12013-09-28 06:01:03 +00001616 u64_stats_update_begin(&rx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +00001617 rx_ring->stats.packets += total_rx_packets;
1618 rx_ring->stats.bytes += total_rx_bytes;
Alexander Duyck980e9b12013-09-28 06:01:03 +00001619 u64_stats_update_end(&rx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001620 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1621 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1622
Mitch Williamsa132af22015-01-24 09:58:35 +00001623 return total_rx_packets;
1624}
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001625
Mitch Williamsa132af22015-01-24 09:58:35 +00001626/**
1627 * i40e_clean_rx_irq_1buf - Reclaim resources after receive; single buffer
1628 * @rx_ring: rx ring to clean
1629 * @budget: how many cleans we're allowed
1630 *
1631 * Returns number of packets cleaned
1632 **/
1633static int i40e_clean_rx_irq_1buf(struct i40e_ring *rx_ring, int budget)
1634{
1635 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1636 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1637 struct i40e_vsi *vsi = rx_ring->vsi;
1638 union i40e_rx_desc *rx_desc;
1639 u32 rx_error, rx_status;
1640 u16 rx_packet_len;
1641 u8 rx_ptype;
1642 u64 qword;
1643 u16 i;
1644
1645 do {
1646 struct i40e_rx_buffer *rx_bi;
1647 struct sk_buff *skb;
1648 u16 vlan_tag;
1649 /* return some buffers to hardware, one at a time is too slow */
1650 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
1651 i40e_alloc_rx_buffers_1buf(rx_ring, cleaned_count);
1652 cleaned_count = 0;
1653 }
1654
1655 i = rx_ring->next_to_clean;
1656 rx_desc = I40E_RX_DESC(rx_ring, i);
1657 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1658 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1659 I40E_RXD_QW1_STATUS_SHIFT;
1660
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001661 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001662 break;
1663
1664 /* This memory barrier is needed to keep us from reading
1665 * any other fields out of the rx_desc until we know the
1666 * DD bit is set.
1667 */
Alexander Duyck67317162015-04-08 18:49:43 -07001668 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001669
1670 if (i40e_rx_is_programming_status(qword)) {
1671 i40e_clean_programming_status(rx_ring, rx_desc);
1672 I40E_RX_INCREMENT(rx_ring, i);
1673 continue;
1674 }
1675 rx_bi = &rx_ring->rx_bi[i];
1676 skb = rx_bi->skb;
1677 prefetch(skb->data);
1678
1679 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1680 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1681
1682 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1683 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001684 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
Mitch Williamsa132af22015-01-24 09:58:35 +00001685
1686 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1687 I40E_RXD_QW1_PTYPE_SHIFT;
1688 rx_bi->skb = NULL;
1689 cleaned_count++;
1690
1691 /* Get the header and possibly the whole packet
1692 * If this is an skb from previous receive dma will be 0
1693 */
1694 skb_put(skb, rx_packet_len);
1695 dma_unmap_single(rx_ring->dev, rx_bi->dma, rx_ring->rx_buf_len,
1696 DMA_FROM_DEVICE);
1697 rx_bi->dma = 0;
1698
1699 I40E_RX_INCREMENT(rx_ring, i);
1700
1701 if (unlikely(
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001702 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001703 rx_ring->rx_stats.non_eop_descs++;
1704 continue;
1705 }
1706
1707 /* ERR_MASK will only have valid bits if EOP set */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001708 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001709 dev_kfree_skb_any(skb);
1710 /* TODO: shouldn't we increment a counter indicating the
1711 * drop?
1712 */
1713 continue;
1714 }
1715
1716 skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
1717 i40e_ptype_to_hash(rx_ptype));
1718 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1719 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1720 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1721 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1722 rx_ring->last_rx_timestamp = jiffies;
1723 }
1724
1725 /* probably a little skewed due to removing CRC */
1726 total_rx_bytes += skb->len;
1727 total_rx_packets++;
1728
1729 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1730
1731 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1732
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001733 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
Mitch Williamsa132af22015-01-24 09:58:35 +00001734 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1735 : 0;
1736#ifdef I40E_FCOE
1737 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1738 dev_kfree_skb_any(skb);
1739 continue;
1740 }
1741#endif
1742 i40e_receive_skb(rx_ring, skb, vlan_tag);
1743
Mitch Williamsa132af22015-01-24 09:58:35 +00001744 rx_desc->wb.qword1.status_error_len = 0;
1745 } while (likely(total_rx_packets < budget));
1746
1747 u64_stats_update_begin(&rx_ring->syncp);
1748 rx_ring->stats.packets += total_rx_packets;
1749 rx_ring->stats.bytes += total_rx_bytes;
1750 u64_stats_update_end(&rx_ring->syncp);
1751 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1752 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1753
1754 return total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001755}
1756
1757/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001758 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1759 * @vsi: the VSI we care about
1760 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1761 *
1762 **/
1763static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1764 struct i40e_q_vector *q_vector)
1765{
1766 struct i40e_hw *hw = &vsi->back->hw;
1767 u16 old_itr;
1768 int vector;
1769 u32 val;
1770
1771 vector = (q_vector->v_idx + vsi->base_vector);
1772 if (ITR_IS_DYNAMIC(vsi->rx_itr_setting)) {
1773 old_itr = q_vector->rx.itr;
1774 i40e_set_new_dynamic_itr(&q_vector->rx);
1775 if (old_itr != q_vector->rx.itr) {
1776 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1777 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
1778 (I40E_RX_ITR <<
1779 I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
1780 (q_vector->rx.itr <<
1781 I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
1782 } else {
1783 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1784 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
1785 (I40E_ITR_NONE <<
1786 I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT);
1787 }
1788 if (!test_bit(__I40E_DOWN, &vsi->state))
1789 wr32(hw, I40E_PFINT_DYN_CTLN(vector - 1), val);
1790 } else {
Jesse Brandeburg78455482015-07-23 16:54:41 -04001791 i40e_irq_dynamic_enable(vsi, q_vector->v_idx);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001792 }
1793 if (ITR_IS_DYNAMIC(vsi->tx_itr_setting)) {
1794 old_itr = q_vector->tx.itr;
1795 i40e_set_new_dynamic_itr(&q_vector->tx);
1796 if (old_itr != q_vector->tx.itr) {
1797 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1798 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
1799 (I40E_TX_ITR <<
1800 I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
1801 (q_vector->tx.itr <<
1802 I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
1803 } else {
1804 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
1805 I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
1806 (I40E_ITR_NONE <<
1807 I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT);
1808 }
1809 if (!test_bit(__I40E_DOWN, &vsi->state))
1810 wr32(hw, I40E_PFINT_DYN_CTLN(q_vector->v_idx +
1811 vsi->base_vector - 1), val);
1812 } else {
Jesse Brandeburg78455482015-07-23 16:54:41 -04001813 i40e_irq_dynamic_enable(vsi, q_vector->v_idx);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001814 }
1815}
1816
1817/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001818 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1819 * @napi: napi struct with our devices info in it
1820 * @budget: amount of work driver is allowed to do this pass, in packets
1821 *
1822 * This function will clean all queues associated with a q_vector.
1823 *
1824 * Returns the amount of work done
1825 **/
1826int i40e_napi_poll(struct napi_struct *napi, int budget)
1827{
1828 struct i40e_q_vector *q_vector =
1829 container_of(napi, struct i40e_q_vector, napi);
1830 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001831 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001832 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001833 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001834 int budget_per_ring;
Mitch Williamsa132af22015-01-24 09:58:35 +00001835 int cleaned;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001836
1837 if (test_bit(__I40E_DOWN, &vsi->state)) {
1838 napi_complete(napi);
1839 return 0;
1840 }
1841
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001842 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001843 * budget and be more aggressive about cleaning up the Tx descriptors.
1844 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001845 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001846 clean_complete &= i40e_clean_tx_irq(ring, vsi->work_limit);
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001847 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04001848 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001849 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001850
1851 /* We attempt to distribute budget to each Rx queue fairly, but don't
1852 * allow the budget to go below 1 because that would exit polling early.
1853 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001854 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001855
Mitch Williamsa132af22015-01-24 09:58:35 +00001856 i40e_for_each_ring(ring, q_vector->rx) {
1857 if (ring_is_ps_enabled(ring))
1858 cleaned = i40e_clean_rx_irq_ps(ring, budget_per_ring);
1859 else
1860 cleaned = i40e_clean_rx_irq_1buf(ring, budget_per_ring);
1861 /* if we didn't clean as many as budgeted, we must be done */
1862 clean_complete &= (budget_per_ring != cleaned);
1863 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001864
1865 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001866 if (!clean_complete) {
1867 if (arm_wb)
1868 i40e_force_wb(vsi, q_vector);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001869 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001870 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001871
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04001872 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
1873 q_vector->arm_wb_state = false;
1874
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001875 /* Work is done so exit the polling mode and re-enable the interrupt */
1876 napi_complete(napi);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001877 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
1878 i40e_update_enable_itr(vsi, q_vector);
1879 } else { /* Legacy mode */
1880 struct i40e_hw *hw = &vsi->back->hw;
1881 /* We re-enable the queue 0 cause, but
1882 * don't worry about dynamic_enable
1883 * because we left it on for the other
1884 * possible interrupts during napi
1885 */
1886 u32 qval = rd32(hw, I40E_QINT_RQCTL(0)) |
1887 I40E_QINT_RQCTL_CAUSE_ENA_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001888
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001889 wr32(hw, I40E_QINT_RQCTL(0), qval);
1890 qval = rd32(hw, I40E_QINT_TQCTL(0)) |
1891 I40E_QINT_TQCTL_CAUSE_ENA_MASK;
1892 wr32(hw, I40E_QINT_TQCTL(0), qval);
1893 i40e_irq_dynamic_enable_icr0(vsi->back);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001894 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001895 return 0;
1896}
1897
1898/**
1899 * i40e_atr - Add a Flow Director ATR filter
1900 * @tx_ring: ring to add programming descriptor to
1901 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001902 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001903 * @protocol: wire protocol
1904 **/
1905static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001906 u32 tx_flags, __be16 protocol)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001907{
1908 struct i40e_filter_program_desc *fdir_desc;
1909 struct i40e_pf *pf = tx_ring->vsi->back;
1910 union {
1911 unsigned char *network;
1912 struct iphdr *ipv4;
1913 struct ipv6hdr *ipv6;
1914 } hdr;
1915 struct tcphdr *th;
1916 unsigned int hlen;
1917 u32 flex_ptype, dtype_cmd;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001918 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001919
1920 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08001921 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001922 return;
1923
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00001924 if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
1925 return;
1926
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001927 /* if sampling is disabled do nothing */
1928 if (!tx_ring->atr_sample_rate)
1929 return;
1930
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001931 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001932 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001933
1934 if (!(tx_flags & I40E_TX_FLAGS_VXLAN_TUNNEL)) {
1935 /* snag network header to get L4 type and address */
1936 hdr.network = skb_network_header(skb);
1937
1938 /* Currently only IPv4/IPv6 with TCP is supported
1939 * access ihl as u8 to avoid unaligned access on ia64
1940 */
1941 if (tx_flags & I40E_TX_FLAGS_IPV4)
1942 hlen = (hdr.network[0] & 0x0F) << 2;
1943 else if (protocol == htons(ETH_P_IPV6))
1944 hlen = sizeof(struct ipv6hdr);
1945 else
1946 return;
1947 } else {
1948 hdr.network = skb_inner_network_header(skb);
1949 hlen = skb_inner_network_header_len(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001950 }
1951
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04001952 /* Currently only IPv4/IPv6 with TCP is supported
1953 * Note: tx_flags gets modified to reflect inner protocols in
1954 * tx_enable_csum function if encap is enabled.
1955 */
1956 if ((tx_flags & I40E_TX_FLAGS_IPV4) &&
1957 (hdr.ipv4->protocol != IPPROTO_TCP))
1958 return;
1959 else if ((tx_flags & I40E_TX_FLAGS_IPV6) &&
1960 (hdr.ipv6->nexthdr != IPPROTO_TCP))
1961 return;
1962
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001963 th = (struct tcphdr *)(hdr.network + hlen);
1964
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001965 /* Due to lack of space, no more new filters can be programmed */
1966 if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
1967 return;
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04001968 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) {
1969 /* HW ATR eviction will take care of removing filters on FIN
1970 * and RST packets.
1971 */
1972 if (th->fin || th->rst)
1973 return;
1974 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001975
1976 tx_ring->atr_count++;
1977
Anjali Singhai Jaince806782014-03-06 08:59:54 +00001978 /* sample on all syn/fin/rst packets or once every atr sample rate */
1979 if (!th->fin &&
1980 !th->syn &&
1981 !th->rst &&
1982 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001983 return;
1984
1985 tx_ring->atr_count = 0;
1986
1987 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00001988 i = tx_ring->next_to_use;
1989 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
1990
1991 i++;
1992 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001993
1994 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
1995 I40E_TXD_FLTR_QW0_QINDEX_MASK;
1996 flex_ptype |= (protocol == htons(ETH_P_IP)) ?
1997 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
1998 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
1999 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2000 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2001
2002 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2003
2004 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2005
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002006 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002007 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2008 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2009 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2010 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2011
2012 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2013 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2014
2015 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2016 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2017
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002018 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002019 if (!(tx_flags & I40E_TX_FLAGS_VXLAN_TUNNEL))
2020 dtype_cmd |=
2021 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2022 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2023 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2024 else
2025 dtype_cmd |=
2026 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2027 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2028 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002029
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002030 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)
2031 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2032
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002033 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002034 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002035 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002036 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002037}
2038
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002039/**
2040 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2041 * @skb: send buffer
2042 * @tx_ring: ring to send buffer on
2043 * @flags: the tx flags to be set
2044 *
2045 * Checks the skb and set up correspondingly several generic transmit flags
2046 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2047 *
2048 * Returns error code indicate the frame should be dropped upon error and the
2049 * otherwise returns 0 to indicate the flags has been set properly.
2050 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002051#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002052inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002053 struct i40e_ring *tx_ring,
2054 u32 *flags)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002055#else
2056static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2057 struct i40e_ring *tx_ring,
2058 u32 *flags)
Vasu Dev38e00432014-08-01 13:27:03 -07002059#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002060{
2061 __be16 protocol = skb->protocol;
2062 u32 tx_flags = 0;
2063
Greg Rose31eaacc2015-03-31 00:45:03 -07002064 if (protocol == htons(ETH_P_8021Q) &&
2065 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2066 /* When HW VLAN acceleration is turned off by the user the
2067 * stack sets the protocol to 8021q so that the driver
2068 * can take any steps required to support the SW only
2069 * VLAN handling. In our case the driver doesn't need
2070 * to take any further steps so just set the protocol
2071 * to the encapsulated ethertype.
2072 */
2073 skb->protocol = vlan_get_protocol(skb);
2074 goto out;
2075 }
2076
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002077 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002078 if (skb_vlan_tag_present(skb)) {
2079 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002080 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2081 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002082 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002083 struct vlan_hdr *vhdr, _vhdr;
2084 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2085 if (!vhdr)
2086 return -EINVAL;
2087
2088 protocol = vhdr->h_vlan_encapsulated_proto;
2089 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2090 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2091 }
2092
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002093 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2094 goto out;
2095
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002096 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002097 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2098 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002099 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2100 tx_flags |= (skb->priority & 0x7) <<
2101 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2102 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2103 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002104 int rc;
2105
2106 rc = skb_cow_head(skb, 0);
2107 if (rc < 0)
2108 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002109 vhdr = (struct vlan_ethhdr *)skb->data;
2110 vhdr->h_vlan_TCI = htons(tx_flags >>
2111 I40E_TX_FLAGS_VLAN_SHIFT);
2112 } else {
2113 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2114 }
2115 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002116
2117out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002118 *flags = tx_flags;
2119 return 0;
2120}
2121
2122/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002123 * i40e_tso - set up the tso context descriptor
2124 * @tx_ring: ptr to the ring to send
2125 * @skb: ptr to the skb we're sending
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002126 * @hdr_len: ptr to the size of the packet header
2127 * @cd_tunneling: ptr to context descriptor bits
2128 *
2129 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2130 **/
2131static int i40e_tso(struct i40e_ring *tx_ring, struct sk_buff *skb,
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002132 u8 *hdr_len, u64 *cd_type_cmd_tso_mss,
2133 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002134{
2135 u32 cd_cmd, cd_tso_len, cd_mss;
Francois Romieudd225bc2014-03-30 03:14:48 +00002136 struct ipv6hdr *ipv6h;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002137 struct tcphdr *tcph;
2138 struct iphdr *iph;
2139 u32 l4len;
2140 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002141
2142 if (!skb_is_gso(skb))
2143 return 0;
2144
Francois Romieudd225bc2014-03-30 03:14:48 +00002145 err = skb_cow_head(skb, 0);
2146 if (err < 0)
2147 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002148
Anjali Singhaidf230752014-12-19 02:58:16 +00002149 iph = skb->encapsulation ? inner_ip_hdr(skb) : ip_hdr(skb);
2150 ipv6h = skb->encapsulation ? inner_ipv6_hdr(skb) : ipv6_hdr(skb);
2151
2152 if (iph->version == 4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002153 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2154 iph->tot_len = 0;
2155 iph->check = 0;
2156 tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
2157 0, IPPROTO_TCP, 0);
Anjali Singhaidf230752014-12-19 02:58:16 +00002158 } else if (ipv6h->version == 6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002159 tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
2160 ipv6h->payload_len = 0;
2161 tcph->check = ~csum_ipv6_magic(&ipv6h->saddr, &ipv6h->daddr,
2162 0, IPPROTO_TCP, 0);
2163 }
2164
2165 l4len = skb->encapsulation ? inner_tcp_hdrlen(skb) : tcp_hdrlen(skb);
2166 *hdr_len = (skb->encapsulation
2167 ? (skb_inner_transport_header(skb) - skb->data)
2168 : skb_transport_offset(skb)) + l4len;
2169
2170 /* find the field values */
2171 cd_cmd = I40E_TX_CTX_DESC_TSO;
2172 cd_tso_len = skb->len - *hdr_len;
2173 cd_mss = skb_shinfo(skb)->gso_size;
Mitch Williams829af3a2013-12-18 13:46:00 +00002174 *cd_type_cmd_tso_mss |= ((u64)cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2175 ((u64)cd_tso_len <<
2176 I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2177 ((u64)cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002178 return 1;
2179}
2180
2181/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002182 * i40e_tsyn - set up the tsyn context descriptor
2183 * @tx_ring: ptr to the ring to send
2184 * @skb: ptr to the skb we're sending
2185 * @tx_flags: the collected send information
2186 *
2187 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2188 **/
2189static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2190 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2191{
2192 struct i40e_pf *pf;
2193
2194 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2195 return 0;
2196
2197 /* Tx timestamps cannot be sampled when doing TSO */
2198 if (tx_flags & I40E_TX_FLAGS_TSO)
2199 return 0;
2200
2201 /* only timestamp the outbound packet if the user has requested it and
2202 * we are not already transmitting a packet to be timestamped
2203 */
2204 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002205 if (!(pf->flags & I40E_FLAG_PTP))
2206 return 0;
2207
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002208 if (pf->ptp_tx &&
2209 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002210 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2211 pf->ptp_tx_skb = skb_get(skb);
2212 } else {
2213 return 0;
2214 }
2215
2216 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2217 I40E_TXD_CTX_QW1_CMD_SHIFT;
2218
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002219 return 1;
2220}
2221
2222/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002223 * i40e_tx_enable_csum - Enable Tx checksum offloads
2224 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002225 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002226 * @td_cmd: Tx descriptor command bits to set
2227 * @td_offset: Tx descriptor header offsets to set
2228 * @cd_tunneling: ptr to context desc bits
2229 **/
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002230static void i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002231 u32 *td_cmd, u32 *td_offset,
2232 struct i40e_ring *tx_ring,
2233 u32 *cd_tunneling)
2234{
2235 struct ipv6hdr *this_ipv6_hdr;
2236 unsigned int this_tcp_hdrlen;
2237 struct iphdr *this_ip_hdr;
2238 u32 network_hdr_len;
2239 u8 l4_hdr = 0;
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04002240 struct udphdr *oudph;
2241 struct iphdr *oiph;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002242 u32 l4_tunnel = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002243
2244 if (skb->encapsulation) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002245 switch (ip_hdr(skb)->protocol) {
2246 case IPPROTO_UDP:
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04002247 oudph = udp_hdr(skb);
2248 oiph = ip_hdr(skb);
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002249 l4_tunnel = I40E_TXD_CTX_UDP_TUNNELING;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002250 *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002251 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002252 case IPPROTO_GRE:
2253 l4_tunnel = I40E_TXD_CTX_GRE_TUNNELING;
2254 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002255 default:
2256 return;
2257 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002258 network_hdr_len = skb_inner_network_header_len(skb);
2259 this_ip_hdr = inner_ip_hdr(skb);
2260 this_ipv6_hdr = inner_ipv6_hdr(skb);
2261 this_tcp_hdrlen = inner_tcp_hdrlen(skb);
2262
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002263 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
2264 if (*tx_flags & I40E_TX_FLAGS_TSO) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002265 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV4;
2266 ip_hdr(skb)->check = 0;
2267 } else {
2268 *cd_tunneling |=
2269 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2270 }
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002271 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Anjali Singhaidf230752014-12-19 02:58:16 +00002272 *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV6;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002273 if (*tx_flags & I40E_TX_FLAGS_TSO)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002274 ip_hdr(skb)->check = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002275 }
2276
2277 /* Now set the ctx descriptor fields */
2278 *cd_tunneling |= (skb_network_header_len(skb) >> 2) <<
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002279 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT |
2280 l4_tunnel |
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002281 ((skb_inner_network_offset(skb) -
2282 skb_transport_offset(skb)) >> 1) <<
2283 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
Anjali Singhaidf230752014-12-19 02:58:16 +00002284 if (this_ip_hdr->version == 6) {
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002285 *tx_flags &= ~I40E_TX_FLAGS_IPV4;
2286 *tx_flags |= I40E_TX_FLAGS_IPV6;
Anjali Singhaidf230752014-12-19 02:58:16 +00002287 }
Anjali Singhai Jain527274c2015-06-05 12:20:31 -04002288 if ((tx_ring->flags & I40E_TXR_FLAGS_OUTER_UDP_CSUM) &&
2289 (l4_tunnel == I40E_TXD_CTX_UDP_TUNNELING) &&
2290 (*cd_tunneling & I40E_TXD_CTX_QW0_EXT_IP_MASK)) {
2291 oudph->check = ~csum_tcpudp_magic(oiph->saddr,
2292 oiph->daddr,
2293 (skb->len - skb_transport_offset(skb)),
2294 IPPROTO_UDP, 0);
2295 *cd_tunneling |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2296 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002297 } else {
2298 network_hdr_len = skb_network_header_len(skb);
2299 this_ip_hdr = ip_hdr(skb);
2300 this_ipv6_hdr = ipv6_hdr(skb);
2301 this_tcp_hdrlen = tcp_hdrlen(skb);
2302 }
2303
2304 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002305 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002306 l4_hdr = this_ip_hdr->protocol;
2307 /* the stack computes the IP header already, the only time we
2308 * need the hardware to recompute it is in the case of TSO.
2309 */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002310 if (*tx_flags & I40E_TX_FLAGS_TSO) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002311 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4_CSUM;
2312 this_ip_hdr->check = 0;
2313 } else {
2314 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4;
2315 }
2316 /* Now set the td_offset for IP header length */
2317 *td_offset = (network_hdr_len >> 2) <<
2318 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002319 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002320 l4_hdr = this_ipv6_hdr->nexthdr;
2321 *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
2322 /* Now set the td_offset for IP header length */
2323 *td_offset = (network_hdr_len >> 2) <<
2324 I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
2325 }
2326 /* words in MACLEN + dwords in IPLEN + dwords in L4Len */
2327 *td_offset |= (skb_network_offset(skb) >> 1) <<
2328 I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2329
2330 /* Enable L4 checksum offloads */
2331 switch (l4_hdr) {
2332 case IPPROTO_TCP:
2333 /* enable checksum offloads */
2334 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2335 *td_offset |= (this_tcp_hdrlen >> 2) <<
2336 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2337 break;
2338 case IPPROTO_SCTP:
2339 /* enable SCTP checksum offload */
2340 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2341 *td_offset |= (sizeof(struct sctphdr) >> 2) <<
2342 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2343 break;
2344 case IPPROTO_UDP:
2345 /* enable UDP checksum offload */
2346 *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2347 *td_offset |= (sizeof(struct udphdr) >> 2) <<
2348 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
2349 break;
2350 default:
2351 break;
2352 }
2353}
2354
2355/**
2356 * i40e_create_tx_ctx Build the Tx context descriptor
2357 * @tx_ring: ring to create the descriptor on
2358 * @cd_type_cmd_tso_mss: Quad Word 1
2359 * @cd_tunneling: Quad Word 0 - bits 0-31
2360 * @cd_l2tag2: Quad Word 0 - bits 32-63
2361 **/
2362static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2363 const u64 cd_type_cmd_tso_mss,
2364 const u32 cd_tunneling, const u32 cd_l2tag2)
2365{
2366 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002367 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002368
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002369 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2370 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002371 return;
2372
2373 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002374 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2375
2376 i++;
2377 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002378
2379 /* cpu_to_le32 and assign to struct fields */
2380 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2381 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002382 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002383 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2384}
2385
2386/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002387 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2388 * @tx_ring: the ring to be checked
2389 * @size: the size buffer we want to assure is available
2390 *
2391 * Returns -EBUSY if a stop is needed, else 0
2392 **/
2393static inline int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2394{
2395 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2396 /* Memory barrier before checking head and tail */
2397 smp_mb();
2398
2399 /* Check again in a case another CPU has just made room available. */
2400 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2401 return -EBUSY;
2402
2403 /* A reprieve! - use start_queue because it doesn't call schedule */
2404 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2405 ++tx_ring->tx_stats.restart_queue;
2406 return 0;
2407}
2408
2409/**
2410 * i40e_maybe_stop_tx - 1st level check for tx stop conditions
2411 * @tx_ring: the ring to be checked
2412 * @size: the size buffer we want to assure is available
2413 *
2414 * Returns 0 if stop is not needed
2415 **/
2416#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002417inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002418#else
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002419static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002420#endif
2421{
2422 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
2423 return 0;
2424 return __i40e_maybe_stop_tx(tx_ring, size);
2425}
2426
2427/**
Anjali Singhai71da6192015-02-21 06:42:35 +00002428 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
2429 * @skb: send buffer
2430 * @tx_flags: collected send information
Anjali Singhai71da6192015-02-21 06:42:35 +00002431 *
2432 * Note: Our HW can't scatter-gather more than 8 fragments to build
2433 * a packet on the wire and so we need to figure out the cases where we
2434 * need to linearize the skb.
2435 **/
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002436static bool i40e_chk_linearize(struct sk_buff *skb, u32 tx_flags)
Anjali Singhai71da6192015-02-21 06:42:35 +00002437{
2438 struct skb_frag_struct *frag;
2439 bool linearize = false;
2440 unsigned int size = 0;
2441 u16 num_frags;
2442 u16 gso_segs;
2443
2444 num_frags = skb_shinfo(skb)->nr_frags;
2445 gso_segs = skb_shinfo(skb)->gso_segs;
2446
2447 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO)) {
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002448 u16 j = 0;
Anjali Singhai71da6192015-02-21 06:42:35 +00002449
2450 if (num_frags < (I40E_MAX_BUFFER_TXD))
2451 goto linearize_chk_done;
2452 /* try the simple math, if we have too many frags per segment */
2453 if (DIV_ROUND_UP((num_frags + gso_segs), gso_segs) >
2454 I40E_MAX_BUFFER_TXD) {
2455 linearize = true;
2456 goto linearize_chk_done;
2457 }
2458 frag = &skb_shinfo(skb)->frags[0];
Anjali Singhai71da6192015-02-21 06:42:35 +00002459 /* we might still have more fragments per segment */
2460 do {
2461 size += skb_frag_size(frag);
2462 frag++; j++;
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002463 if ((size >= skb_shinfo(skb)->gso_size) &&
2464 (j < I40E_MAX_BUFFER_TXD)) {
2465 size = (size % skb_shinfo(skb)->gso_size);
2466 j = (size) ? 1 : 0;
2467 }
Anjali Singhai71da6192015-02-21 06:42:35 +00002468 if (j == I40E_MAX_BUFFER_TXD) {
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002469 linearize = true;
2470 break;
Anjali Singhai71da6192015-02-21 06:42:35 +00002471 }
2472 num_frags--;
2473 } while (num_frags);
2474 } else {
2475 if (num_frags >= I40E_MAX_BUFFER_TXD)
2476 linearize = true;
2477 }
2478
2479linearize_chk_done:
2480 return linearize;
2481}
2482
2483/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002484 * i40e_tx_map - Build the Tx descriptor
2485 * @tx_ring: ring to send buffer on
2486 * @skb: send buffer
2487 * @first: first buffer info buffer to use
2488 * @tx_flags: collected send information
2489 * @hdr_len: size of the packet header
2490 * @td_cmd: the command field in the descriptor
2491 * @td_offset: offset for checksum or crc
2492 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002493#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002494inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002495 struct i40e_tx_buffer *first, u32 tx_flags,
2496 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002497#else
2498static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2499 struct i40e_tx_buffer *first, u32 tx_flags,
2500 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Vasu Dev38e00432014-08-01 13:27:03 -07002501#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002502{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002503 unsigned int data_len = skb->data_len;
2504 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002505 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002506 struct i40e_tx_buffer *tx_bi;
2507 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002508 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002509 u32 td_tag = 0;
2510 dma_addr_t dma;
2511 u16 gso_segs;
Anjali Singhai58044742015-09-25 18:26:13 -07002512 u16 desc_count = 0;
2513 bool tail_bump = true;
2514 bool do_rs = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002515
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002516 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2517 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2518 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2519 I40E_TX_FLAGS_VLAN_SHIFT;
2520 }
2521
Alexander Duycka5e9c572013-09-28 06:00:27 +00002522 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
2523 gso_segs = skb_shinfo(skb)->gso_segs;
2524 else
2525 gso_segs = 1;
2526
2527 /* multiply data chunks by size of headers */
2528 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
2529 first->gso_segs = gso_segs;
2530 first->skb = skb;
2531 first->tx_flags = tx_flags;
2532
2533 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2534
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002535 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002536 tx_bi = first;
2537
2538 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
2539 if (dma_mapping_error(tx_ring->dev, dma))
2540 goto dma_error;
2541
2542 /* record length, and DMA address */
2543 dma_unmap_len_set(tx_bi, len, size);
2544 dma_unmap_addr_set(tx_bi, dma, dma);
2545
2546 tx_desc->buffer_addr = cpu_to_le64(dma);
2547
2548 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002549 tx_desc->cmd_type_offset_bsz =
2550 build_ctob(td_cmd, td_offset,
2551 I40E_MAX_DATA_PER_TXD, td_tag);
2552
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002553 tx_desc++;
2554 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002555 desc_count++;
2556
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002557 if (i == tx_ring->count) {
2558 tx_desc = I40E_TX_DESC(tx_ring, 0);
2559 i = 0;
2560 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002561
2562 dma += I40E_MAX_DATA_PER_TXD;
2563 size -= I40E_MAX_DATA_PER_TXD;
2564
2565 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002566 }
2567
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002568 if (likely(!data_len))
2569 break;
2570
Alexander Duycka5e9c572013-09-28 06:00:27 +00002571 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2572 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002573
2574 tx_desc++;
2575 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002576 desc_count++;
2577
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002578 if (i == tx_ring->count) {
2579 tx_desc = I40E_TX_DESC(tx_ring, 0);
2580 i = 0;
2581 }
2582
Alexander Duycka5e9c572013-09-28 06:00:27 +00002583 size = skb_frag_size(frag);
2584 data_len -= size;
2585
2586 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2587 DMA_TO_DEVICE);
2588
2589 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002590 }
2591
Alexander Duycka5e9c572013-09-28 06:00:27 +00002592 /* set next_to_watch value indicating a packet is present */
2593 first->next_to_watch = tx_desc;
2594
2595 i++;
2596 if (i == tx_ring->count)
2597 i = 0;
2598
2599 tx_ring->next_to_use = i;
2600
Anjali Singhai58044742015-09-25 18:26:13 -07002601 netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
2602 tx_ring->queue_index),
2603 first->bytecount);
Eric Dumazet4567dc12014-10-07 13:30:23 -07002604 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07002605
2606 /* Algorithm to optimize tail and RS bit setting:
2607 * if xmit_more is supported
2608 * if xmit_more is true
2609 * do not update tail and do not mark RS bit.
2610 * if xmit_more is false and last xmit_more was false
2611 * if every packet spanned less than 4 desc
2612 * then set RS bit on 4th packet and update tail
2613 * on every packet
2614 * else
2615 * update tail and set RS bit on every packet.
2616 * if xmit_more is false and last_xmit_more was true
2617 * update tail and set RS bit.
2618 *
2619 * Optimization: wmb to be issued only in case of tail update.
2620 * Also optimize the Descriptor WB path for RS bit with the same
2621 * algorithm.
2622 *
2623 * Note: If there are less than 4 packets
2624 * pending and interrupts were disabled the service task will
2625 * trigger a force WB.
2626 */
2627 if (skb->xmit_more &&
2628 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2629 tx_ring->queue_index))) {
2630 tx_ring->flags |= I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2631 tail_bump = false;
2632 } else if (!skb->xmit_more &&
2633 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2634 tx_ring->queue_index)) &&
2635 (!(tx_ring->flags & I40E_TXR_FLAGS_LAST_XMIT_MORE_SET)) &&
2636 (tx_ring->packet_stride < WB_STRIDE) &&
2637 (desc_count < WB_STRIDE)) {
2638 tx_ring->packet_stride++;
2639 } else {
2640 tx_ring->packet_stride = 0;
2641 tx_ring->flags &= ~I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2642 do_rs = true;
2643 }
2644 if (do_rs)
2645 tx_ring->packet_stride = 0;
2646
2647 tx_desc->cmd_type_offset_bsz =
2648 build_ctob(td_cmd, td_offset, size, td_tag) |
2649 cpu_to_le64((u64)(do_rs ? I40E_TXD_CMD :
2650 I40E_TX_DESC_CMD_EOP) <<
2651 I40E_TXD_QW1_CMD_SHIFT);
2652
Alexander Duycka5e9c572013-09-28 06:00:27 +00002653 /* notify HW of packet */
Anjali Singhai58044742015-09-25 18:26:13 -07002654 if (!tail_bump)
Jesse Brandeburg489ce7a2015-04-27 14:57:08 -04002655 prefetchw(tx_desc + 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002656
Anjali Singhai58044742015-09-25 18:26:13 -07002657 if (tail_bump) {
2658 /* Force memory writes to complete before letting h/w
2659 * know there are new descriptors to fetch. (Only
2660 * applicable for weak-ordered memory model archs,
2661 * such as IA-64).
2662 */
2663 wmb();
2664 writel(i, tx_ring->tail);
2665 }
2666
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002667 return;
2668
2669dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00002670 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002671
2672 /* clear dma mappings for failed tx_bi map */
2673 for (;;) {
2674 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00002675 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002676 if (tx_bi == first)
2677 break;
2678 if (i == 0)
2679 i = tx_ring->count;
2680 i--;
2681 }
2682
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002683 tx_ring->next_to_use = i;
2684}
2685
2686/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002687 * i40e_xmit_descriptor_count - calculate number of tx descriptors needed
2688 * @skb: send buffer
2689 * @tx_ring: ring to send buffer on
2690 *
2691 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
2692 * there is not enough descriptors available in this ring since we need at least
2693 * one descriptor.
2694 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002695#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002696inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002697 struct i40e_ring *tx_ring)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002698#else
2699static inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
2700 struct i40e_ring *tx_ring)
Vasu Dev38e00432014-08-01 13:27:03 -07002701#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002702{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002703 unsigned int f;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002704 int count = 0;
2705
2706 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2707 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002708 * + 4 desc gap to avoid the cache line where head is,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002709 * + 1 desc for context descriptor,
2710 * otherwise try next time
2711 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002712 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
2713 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Jesse Brandeburg980093e2014-05-10 04:49:12 +00002714
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002715 count += TXD_USE_COUNT(skb_headlen(skb));
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002716 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002717 tx_ring->tx_stats.tx_busy++;
2718 return 0;
2719 }
2720 return count;
2721}
2722
2723/**
2724 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2725 * @skb: send buffer
2726 * @tx_ring: ring to send buffer on
2727 *
2728 * Returns NETDEV_TX_OK if sent, else an error code
2729 **/
2730static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2731 struct i40e_ring *tx_ring)
2732{
2733 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2734 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2735 struct i40e_tx_buffer *first;
2736 u32 td_offset = 0;
2737 u32 tx_flags = 0;
2738 __be16 protocol;
2739 u32 td_cmd = 0;
2740 u8 hdr_len = 0;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002741 int tsyn;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002742 int tso;
2743 if (0 == i40e_xmit_descriptor_count(skb, tx_ring))
2744 return NETDEV_TX_BUSY;
2745
2746 /* prepare the xmit flags */
2747 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2748 goto out_drop;
2749
2750 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04002751 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002752
2753 /* record the location of the first descriptor for this packet */
2754 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2755
2756 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002757 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002758 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002759 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002760 tx_flags |= I40E_TX_FLAGS_IPV6;
2761
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002762 tso = i40e_tso(tx_ring, skb, &hdr_len,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002763 &cd_type_cmd_tso_mss, &cd_tunneling);
2764
2765 if (tso < 0)
2766 goto out_drop;
2767 else if (tso)
2768 tx_flags |= I40E_TX_FLAGS_TSO;
2769
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002770 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2771
2772 if (tsyn)
2773 tx_flags |= I40E_TX_FLAGS_TSYN;
2774
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -04002775 if (i40e_chk_linearize(skb, tx_flags)) {
Anjali Singhai71da6192015-02-21 06:42:35 +00002776 if (skb_linearize(skb))
2777 goto out_drop;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -04002778 tx_ring->tx_stats.tx_linearize++;
2779 }
Jakub Kicinski259afec2014-03-15 14:55:37 +00002780 skb_tx_timestamp(skb);
2781
Alexander Duyckb1941302013-09-28 06:00:32 +00002782 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002783 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2784
Alexander Duyckb1941302013-09-28 06:00:32 +00002785 /* Always offload the checksum, since it's in the data descriptor */
2786 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2787 tx_flags |= I40E_TX_FLAGS_CSUM;
2788
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002789 i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002790 tx_ring, &cd_tunneling);
Alexander Duyckb1941302013-09-28 06:00:32 +00002791 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002792
2793 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2794 cd_tunneling, cd_l2tag2);
2795
2796 /* Add Flow Director ATR if it's enabled.
2797 *
2798 * NOTE: this must always be directly before the data descriptor.
2799 */
2800 i40e_atr(tx_ring, skb, tx_flags, protocol);
2801
2802 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2803 td_cmd, td_offset);
2804
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002805 return NETDEV_TX_OK;
2806
2807out_drop:
2808 dev_kfree_skb_any(skb);
2809 return NETDEV_TX_OK;
2810}
2811
2812/**
2813 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2814 * @skb: send buffer
2815 * @netdev: network interface device structure
2816 *
2817 * Returns NETDEV_TX_OK if sent, else an error code
2818 **/
2819netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
2820{
2821 struct i40e_netdev_priv *np = netdev_priv(netdev);
2822 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e15b2013-09-28 06:00:58 +00002823 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002824
2825 /* hardware can't handle really short frames, hardware padding works
2826 * beyond this point
2827 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08002828 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
2829 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002830
2831 return i40e_xmit_frame_ring(skb, tx_ring);
2832}