blob: b5f228e7eae6144565e34c74bf6f86e5d973a760 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Synthesize TLB refill handlers at runtime.
7 *
Ralf Baechle70342282013-01-22 12:59:30 +01008 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
9 * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki
Ralf Baechle41c594a2006-04-05 09:45:45 +010010 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
David Daneyfd062c82009-05-27 17:47:44 -070011 * Copyright (C) 2008, 2009 Cavium Networks, Inc.
Steven J. Hill113c62d2012-07-06 23:56:00 +020012 * Copyright (C) 2011 MIPS Technologies, Inc.
Ralf Baechle41c594a2006-04-05 09:45:45 +010013 *
14 * ... and the days got worse and worse and now you see
15 * I've gone completly out of my mind.
16 *
17 * They're coming to take me a away haha
18 * they're coming to take me a away hoho hihi haha
19 * to the funny farm where code is beautiful all the time ...
20 *
21 * (Condolences to Napoleon XIV)
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 */
23
David Daney95affdd2009-05-20 11:40:59 -070024#include <linux/bug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/kernel.h>
26#include <linux/types.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010027#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/string.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080029#include <linux/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
David Daney3d8bfdd2010-12-21 14:19:11 -080031#include <asm/cacheflush.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020032#include <asm/cpu-type.h>
David Daney3d8bfdd2010-12-21 14:19:11 -080033#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/war.h>
Florian Fainelli3482d712010-01-28 15:21:24 +010035#include <asm/uasm.h>
David Howellsb81947c2012-03-28 18:30:02 +010036#include <asm/setup.h>
Thiemo Seufere30ec452008-01-28 20:05:38 +000037
David Daney1ec56322010-04-28 12:16:18 -070038/*
39 * TLB load/store/modify handlers.
40 *
41 * Only the fastpath gets synthesized at runtime, the slowpath for
42 * do_page_fault remains normal asm.
43 */
44extern void tlb_do_page_fault_0(void);
45extern void tlb_do_page_fault_1(void);
46
David Daneybf286072011-07-05 16:34:46 -070047struct work_registers {
48 int r1;
49 int r2;
50 int r3;
51};
52
53struct tlb_reg_save {
54 unsigned long a;
55 unsigned long b;
56} ____cacheline_aligned_in_smp;
57
58static struct tlb_reg_save handler_reg_save[NR_CPUS];
David Daney1ec56322010-04-28 12:16:18 -070059
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010060static inline int r45k_bvahwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070061{
62 /* XXX: We should probe for the presence of this bug, but we don't. */
63 return 0;
64}
65
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010066static inline int r4k_250MHZhwbug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070067{
68 /* XXX: We should probe for the presence of this bug, but we don't. */
69 return 0;
70}
71
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010072static inline int __maybe_unused bcm1250_m3_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070073{
74 return BCM1250_M3_WAR;
75}
76
Ralf Baechleaeffdbb2007-10-11 23:46:14 +010077static inline int __maybe_unused r10000_llsc_war(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070078{
79 return R10000_LLSC_WAR;
80}
81
David Daneycc33ae42010-12-20 15:54:50 -080082static int use_bbit_insns(void)
83{
84 switch (current_cpu_type()) {
85 case CPU_CAVIUM_OCTEON:
86 case CPU_CAVIUM_OCTEON_PLUS:
87 case CPU_CAVIUM_OCTEON2:
David Daney4723b202013-07-29 15:07:03 -070088 case CPU_CAVIUM_OCTEON3:
David Daneycc33ae42010-12-20 15:54:50 -080089 return 1;
90 default:
91 return 0;
92 }
93}
94
David Daney2c8c53e2010-12-27 18:07:57 -080095static int use_lwx_insns(void)
96{
97 switch (current_cpu_type()) {
98 case CPU_CAVIUM_OCTEON2:
David Daney4723b202013-07-29 15:07:03 -070099 case CPU_CAVIUM_OCTEON3:
David Daney2c8c53e2010-12-27 18:07:57 -0800100 return 1;
101 default:
102 return 0;
103 }
104}
105#if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \
106 CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
107static bool scratchpad_available(void)
108{
109 return true;
110}
111static int scratchpad_offset(int i)
112{
113 /*
114 * CVMSEG starts at address -32768 and extends for
115 * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines.
116 */
117 i += 1; /* Kernel use starts at the top and works down. */
118 return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768;
119}
120#else
121static bool scratchpad_available(void)
122{
123 return false;
124}
125static int scratchpad_offset(int i)
126{
127 BUG();
David Daneye1c87d22011-01-19 15:24:42 -0800128 /* Really unreachable, but evidently some GCC want this. */
129 return 0;
David Daney2c8c53e2010-12-27 18:07:57 -0800130}
131#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132/*
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100133 * Found by experiment: At least some revisions of the 4kc throw under
134 * some circumstances a machine check exception, triggered by invalid
135 * values in the index register. Delaying the tlbp instruction until
136 * after the next branch, plus adding an additional nop in front of
137 * tlbwi/tlbwr avoids the invalid index register values. Nobody knows
138 * why; it's not an issue caused by the core RTL.
139 *
140 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000141static int m4kc_tlbp_war(void)
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100142{
143 return (current_cpu_data.processor_id & 0xffff00) ==
144 (PRID_COMP_MIPS | PRID_IMP_4KC);
145}
146
Thiemo Seufere30ec452008-01-28 20:05:38 +0000147/* Handle labels (which must be positive integers). */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148enum label_id {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000149 label_second_part = 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 label_leave,
151 label_vmalloc,
152 label_vmalloc_done,
Ralf Baechle02a54172012-10-13 22:46:26 +0200153 label_tlbw_hazard_0,
154 label_split = label_tlbw_hazard_0 + 8,
David Daney6dd93442010-02-10 15:12:47 -0800155 label_tlbl_goaround1,
156 label_tlbl_goaround2,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 label_nopage_tlbl,
158 label_nopage_tlbs,
159 label_nopage_tlbm,
160 label_smp_pgtable_change,
161 label_r3000_write_probe_fail,
David Daney1ec56322010-04-28 12:16:18 -0700162 label_large_segbits_fault,
David Daneyaa1762f2012-10-17 00:48:10 +0200163#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700164 label_tlb_huge_update,
165#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166};
167
Thiemo Seufere30ec452008-01-28 20:05:38 +0000168UASM_L_LA(_second_part)
169UASM_L_LA(_leave)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000170UASM_L_LA(_vmalloc)
171UASM_L_LA(_vmalloc_done)
Ralf Baechle02a54172012-10-13 22:46:26 +0200172/* _tlbw_hazard_x is handled differently. */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000173UASM_L_LA(_split)
David Daney6dd93442010-02-10 15:12:47 -0800174UASM_L_LA(_tlbl_goaround1)
175UASM_L_LA(_tlbl_goaround2)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000176UASM_L_LA(_nopage_tlbl)
177UASM_L_LA(_nopage_tlbs)
178UASM_L_LA(_nopage_tlbm)
179UASM_L_LA(_smp_pgtable_change)
180UASM_L_LA(_r3000_write_probe_fail)
David Daney1ec56322010-04-28 12:16:18 -0700181UASM_L_LA(_large_segbits_fault)
David Daneyaa1762f2012-10-17 00:48:10 +0200182#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -0700183UASM_L_LA(_tlb_huge_update)
184#endif
Atsushi Nemoto656be922006-10-26 00:08:31 +0900185
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000186static int hazard_instance;
Ralf Baechle02a54172012-10-13 22:46:26 +0200187
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000188static void uasm_bgezl_hazard(u32 **p, struct uasm_reloc **r, int instance)
Ralf Baechle02a54172012-10-13 22:46:26 +0200189{
190 switch (instance) {
191 case 0 ... 7:
192 uasm_il_bgezl(p, r, 0, label_tlbw_hazard_0 + instance);
193 return;
194 default:
195 BUG();
196 }
197}
198
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000199static void uasm_bgezl_label(struct uasm_label **l, u32 **p, int instance)
Ralf Baechle02a54172012-10-13 22:46:26 +0200200{
201 switch (instance) {
202 case 0 ... 7:
203 uasm_build_label(l, *p, label_tlbw_hazard_0 + instance);
204 break;
205 default:
206 BUG();
207 }
208}
209
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200210/*
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200211 * pgtable bits are assigned dynamically depending on processor feature
212 * and statically based on kernel configuration. This spits out the actual
Ralf Baechle70342282013-01-22 12:59:30 +0100213 * values the kernel is using. Required to make sense from disassembled
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200214 * TLB exception handlers.
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200215 */
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200216static void output_pgtable_bits_defines(void)
217{
218#define pr_define(fmt, ...) \
219 pr_debug("#define " fmt, ##__VA_ARGS__)
220
221 pr_debug("#include <asm/asm.h>\n");
222 pr_debug("#include <asm/regdef.h>\n");
223 pr_debug("\n");
224
225 pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT);
226 pr_define("_PAGE_READ_SHIFT %d\n", _PAGE_READ_SHIFT);
227 pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT);
228 pr_define("_PAGE_ACCESSED_SHIFT %d\n", _PAGE_ACCESSED_SHIFT);
229 pr_define("_PAGE_MODIFIED_SHIFT %d\n", _PAGE_MODIFIED_SHIFT);
Ralf Baechle970d0322012-10-18 13:54:15 +0200230#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200231 pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT);
Ralf Baechle970d0322012-10-18 13:54:15 +0200232 pr_define("_PAGE_SPLITTING_SHIFT %d\n", _PAGE_SPLITTING_SHIFT);
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200233#endif
234 if (cpu_has_rixi) {
235#ifdef _PAGE_NO_EXEC_SHIFT
236 pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT);
237#endif
238#ifdef _PAGE_NO_READ_SHIFT
239 pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT);
240#endif
241 }
242 pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT);
243 pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT);
244 pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT);
245 pr_define("_PFN_SHIFT %d\n", _PFN_SHIFT);
246 pr_debug("\n");
247}
248
249static inline void dump_handler(const char *symbol, const u32 *handler, int count)
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200250{
251 int i;
252
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200253 pr_debug("LEAF(%s)\n", symbol);
254
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200255 pr_debug("\t.set push\n");
256 pr_debug("\t.set noreorder\n");
257
258 for (i = 0; i < count; i++)
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200259 pr_debug("\t.word\t0x%08x\t\t# %p\n", handler[i], &handler[i]);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200260
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200261 pr_debug("\t.set\tpop\n");
262
263 pr_debug("\tEND(%s)\n", symbol);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200264}
265
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266/* The only general purpose registers allowed in TLB handlers. */
267#define K0 26
268#define K1 27
269
270/* Some CP0 registers */
Ralf Baechle41c594a2006-04-05 09:45:45 +0100271#define C0_INDEX 0, 0
272#define C0_ENTRYLO0 2, 0
273#define C0_TCBIND 2, 2
274#define C0_ENTRYLO1 3, 0
275#define C0_CONTEXT 4, 0
David Daneyfd062c82009-05-27 17:47:44 -0700276#define C0_PAGEMASK 5, 0
Ralf Baechle41c594a2006-04-05 09:45:45 +0100277#define C0_BADVADDR 8, 0
278#define C0_ENTRYHI 10, 0
279#define C0_EPC 14, 0
280#define C0_XCONTEXT 20, 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
Ralf Baechle875d43e2005-09-03 15:56:16 -0700282#ifdef CONFIG_64BIT
Thiemo Seufere30ec452008-01-28 20:05:38 +0000283# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284#else
Thiemo Seufere30ec452008-01-28 20:05:38 +0000285# define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286#endif
287
288/* The worst case length of the handler is around 18 instructions for
289 * R3000-style TLBs and up to 63 instructions for R4000-style TLBs.
290 * Maximum space available is 32 instructions for R3000 and 64
291 * instructions for R4000.
292 *
293 * We deliberately chose a buffer size of 128, so we won't scribble
294 * over anything important on overflow before we panic.
295 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000296static u32 tlb_handler[128];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298/* simply assume worst case size for labels and relocs */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000299static struct uasm_label labels[128];
300static struct uasm_reloc relocs[128];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000302static int check_for_high_segbits;
David Daney3d8bfdd2010-12-21 14:19:11 -0800303
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000304static unsigned int kscratch_used_mask;
David Daney3d8bfdd2010-12-21 14:19:11 -0800305
Jayachandran C7777b932013-06-11 14:41:35 +0000306static inline int __maybe_unused c0_kscratch(void)
307{
308 switch (current_cpu_type()) {
309 case CPU_XLP:
310 case CPU_XLR:
311 return 22;
312 default:
313 return 31;
314 }
315}
316
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000317static int allocate_kscratch(void)
David Daney3d8bfdd2010-12-21 14:19:11 -0800318{
319 int r;
320 unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask;
321
322 r = ffs(a);
323
324 if (r == 0)
325 return -1;
326
327 r--; /* make it zero based */
328
329 kscratch_used_mask |= (1 << r);
330
331 return r;
332}
333
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000334static int scratch_reg;
335static int pgd_reg;
David Daney2c8c53e2010-12-27 18:07:57 -0800336enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch};
David Daney3d8bfdd2010-12-21 14:19:11 -0800337
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000338static struct work_registers build_get_work_registers(u32 **p)
David Daneybf286072011-07-05 16:34:46 -0700339{
340 struct work_registers r;
341
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000342 if (scratch_reg >= 0) {
David Daneybf286072011-07-05 16:34:46 -0700343 /* Save in CPU local C0_KScratch? */
Jayachandran C7777b932013-06-11 14:41:35 +0000344 UASM_i_MTC0(p, 1, c0_kscratch(), scratch_reg);
David Daneybf286072011-07-05 16:34:46 -0700345 r.r1 = K0;
346 r.r2 = K1;
347 r.r3 = 1;
348 return r;
349 }
350
351 if (num_possible_cpus() > 1) {
David Daneybf286072011-07-05 16:34:46 -0700352 /* Get smp_processor_id */
Jayachandran Cc2377a42013-08-11 17:10:16 +0530353 UASM_i_CPUID_MFC0(p, K0, SMP_CPUID_REG);
354 UASM_i_SRL_SAFE(p, K0, K0, SMP_CPUID_REGSHIFT);
David Daneybf286072011-07-05 16:34:46 -0700355
356 /* handler_reg_save index in K0 */
357 UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save)));
358
359 UASM_i_LA(p, K1, (long)&handler_reg_save);
360 UASM_i_ADDU(p, K0, K0, K1);
361 } else {
362 UASM_i_LA(p, K0, (long)&handler_reg_save);
363 }
364 /* K0 now points to save area, save $1 and $2 */
365 UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0);
366 UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0);
367
368 r.r1 = K1;
369 r.r2 = 1;
370 r.r3 = 2;
371 return r;
372}
373
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000374static void build_restore_work_registers(u32 **p)
David Daneybf286072011-07-05 16:34:46 -0700375{
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000376 if (scratch_reg >= 0) {
Jayachandran C7777b932013-06-11 14:41:35 +0000377 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daneybf286072011-07-05 16:34:46 -0700378 return;
379 }
380 /* K0 already points to save area, restore $1 and $2 */
381 UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0);
382 UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0);
383}
384
David Daney2c8c53e2010-12-27 18:07:57 -0800385#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
386
David Daney826222842009-10-14 12:16:56 -0700387/*
388 * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current,
389 * we cannot do r3000 under these circumstances.
David Daney3d8bfdd2010-12-21 14:19:11 -0800390 *
391 * Declare pgd_current here instead of including mmu_context.h to avoid type
392 * conflicts for tlbmiss_handler_setup_pgd
David Daney826222842009-10-14 12:16:56 -0700393 */
David Daney3d8bfdd2010-12-21 14:19:11 -0800394extern unsigned long pgd_current[];
David Daney826222842009-10-14 12:16:56 -0700395
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396/*
397 * The R3000 TLB handler is simple.
398 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000399static void build_r3000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400{
401 long pgdc = (long)pgd_current;
402 u32 *p;
403
404 memset(tlb_handler, 0, sizeof(tlb_handler));
405 p = tlb_handler;
406
Thiemo Seufere30ec452008-01-28 20:05:38 +0000407 uasm_i_mfc0(&p, K0, C0_BADVADDR);
408 uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */
409 uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1);
410 uasm_i_srl(&p, K0, K0, 22); /* load delay */
411 uasm_i_sll(&p, K0, K0, 2);
412 uasm_i_addu(&p, K1, K1, K0);
413 uasm_i_mfc0(&p, K0, C0_CONTEXT);
414 uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */
415 uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */
416 uasm_i_addu(&p, K1, K1, K0);
417 uasm_i_lw(&p, K0, 0, K1);
418 uasm_i_nop(&p); /* load delay */
419 uasm_i_mtc0(&p, K0, C0_ENTRYLO0);
420 uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */
421 uasm_i_tlbwr(&p); /* cp0 delay */
422 uasm_i_jr(&p, K1);
423 uasm_i_rfe(&p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
425 if (p > tlb_handler + 32)
426 panic("TLB refill handler space exceeded");
427
Thiemo Seufere30ec452008-01-28 20:05:38 +0000428 pr_debug("Wrote TLB refill handler (%u instructions).\n",
429 (unsigned int)(p - tlb_handler));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430
Ralf Baechle91b05e62006-03-29 18:53:00 +0100431 memcpy((void *)ebase, tlb_handler, 0x80);
Leonid Yegoshin10620802014-07-11 15:18:05 -0700432 local_flush_icache_range(ebase, ebase + 0x80);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +0200433
Ralf Baechlea2c763e2012-10-16 22:20:26 +0200434 dump_handler("r3000_tlb_refill", (u32 *)ebase, 32);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435}
David Daney826222842009-10-14 12:16:56 -0700436#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
438/*
439 * The R4000 TLB handler is much more complicated. We have two
440 * consecutive handler areas with 32 instructions space each.
441 * Since they aren't used at the same time, we can overflow in the
442 * other one.To keep things simple, we first assume linear space,
443 * then we relocate it to the final handler layout as needed.
444 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000445static u32 final_handler[64];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
447/*
448 * Hazards
449 *
450 * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0:
451 * 2. A timing hazard exists for the TLBP instruction.
452 *
Ralf Baechle70342282013-01-22 12:59:30 +0100453 * stalling_instruction
454 * TLBP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455 *
456 * The JTLB is being read for the TLBP throughout the stall generated by the
457 * previous instruction. This is not really correct as the stalling instruction
458 * can modify the address used to access the JTLB. The failure symptom is that
459 * the TLBP instruction will use an address created for the stalling instruction
460 * and not the address held in C0_ENHI and thus report the wrong results.
461 *
462 * The software work-around is to not allow the instruction preceding the TLBP
463 * to stall - make it an NOP or some other instruction guaranteed not to stall.
464 *
Ralf Baechle70342282013-01-22 12:59:30 +0100465 * Errata 2 will not be fixed. This errata is also on the R5000.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 *
467 * As if we MIPS hackers wouldn't know how to nop pipelines happy ...
468 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000469static void __maybe_unused build_tlb_probe_entry(u32 **p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100471 switch (current_cpu_type()) {
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200472 /* Found by experiment: R4600 v2.0/R4700 needs this, too. */
Thiemo Seuferf5b4d952005-09-09 17:11:50 +0000473 case CPU_R4600:
Thomas Bogendoerfer326e2e12008-05-12 13:55:42 +0200474 case CPU_R4700:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 case CPU_R5000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000477 uasm_i_nop(p);
478 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 break;
480
481 default:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000482 uasm_i_tlbp(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 break;
484 }
485}
486
487/*
488 * Write random or indexed TLB entry, and care about the hazards from
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300489 * the preceding mtc0 and for the following eret.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 */
491enum tlb_write_entry { tlb_random, tlb_indexed };
492
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000493static void build_tlb_write_entry(u32 **p, struct uasm_label **l,
494 struct uasm_reloc **r,
495 enum tlb_write_entry wmode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496{
497 void(*tlbw)(u32 **) = NULL;
498
499 switch (wmode) {
Thiemo Seufere30ec452008-01-28 20:05:38 +0000500 case tlb_random: tlbw = uasm_i_tlbwr; break;
501 case tlb_indexed: tlbw = uasm_i_tlbwi; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 }
503
Ralf Baechle161548b2008-01-29 10:14:54 +0000504 if (cpu_has_mips_r2) {
Steven J. Hill625c0a22012-08-28 23:20:08 -0500505 /*
506 * The architecture spec says an ehb is required here,
507 * but a number of cores do not have the hazard and
508 * using an ehb causes an expensive pipeline stall.
509 */
510 switch (current_cpu_type()) {
511 case CPU_M14KC:
512 case CPU_74K:
Steven J. Hill442e14a2014-01-17 15:03:50 -0600513 case CPU_1074K:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +0000514 case CPU_PROAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +0000515 case CPU_P5600:
Leonid Yegoshinf36c4722014-03-04 13:34:43 +0000516 case CPU_M5150:
Steven J. Hill625c0a22012-08-28 23:20:08 -0500517 break;
518
519 default:
David Daney41f0e4d2009-05-12 12:41:53 -0700520 uasm_i_ehb(p);
Steven J. Hill625c0a22012-08-28 23:20:08 -0500521 break;
522 }
Ralf Baechle161548b2008-01-29 10:14:54 +0000523 tlbw(p);
524 return;
525 }
526
Ralf Baechle10cc3522007-10-11 23:46:15 +0100527 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 case CPU_R4000PC:
529 case CPU_R4000SC:
530 case CPU_R4000MC:
531 case CPU_R4400PC:
532 case CPU_R4400SC:
533 case CPU_R4400MC:
534 /*
535 * This branch uses up a mtc0 hazard nop slot and saves
536 * two nops after the tlbw instruction.
537 */
Ralf Baechle02a54172012-10-13 22:46:26 +0200538 uasm_bgezl_hazard(p, r, hazard_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 tlbw(p);
Ralf Baechle02a54172012-10-13 22:46:26 +0200540 uasm_bgezl_label(l, p, hazard_instance);
541 hazard_instance++;
Thiemo Seufere30ec452008-01-28 20:05:38 +0000542 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 break;
544
545 case CPU_R4600:
546 case CPU_R4700:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000547 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000548 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000549 uasm_i_nop(p);
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000550 break;
551
Ralf Baechle359187d2012-10-16 22:13:06 +0200552 case CPU_R5000:
Ralf Baechle359187d2012-10-16 22:13:06 +0200553 case CPU_NEVADA:
554 uasm_i_nop(p); /* QED specifies 2 nops hazard */
555 uasm_i_nop(p); /* QED specifies 2 nops hazard */
556 tlbw(p);
557 break;
558
Maciej W. Rozycki2c93e122005-06-30 10:51:01 +0000559 case CPU_R4300:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 case CPU_5KC:
561 case CPU_TX49XX:
Pete Popovbdf21b12005-07-14 17:47:57 +0000562 case CPU_PR4450:
Jayachandran Cefa0f812011-05-07 01:36:21 +0530563 case CPU_XLR:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000564 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565 tlbw(p);
566 break;
567
568 case CPU_R10000:
569 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400570 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 case CPU_4KC:
Thomas Bogendoerferb1ec4c82008-03-26 16:42:54 +0100572 case CPU_4KEC:
Steven J. Hill113c62d2012-07-06 23:56:00 +0200573 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +0000574 case CPU_M14KEC:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575 case CPU_SB1:
Andrew Isaacson93ce2f522005-10-19 23:56:20 -0700576 case CPU_SB1A:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 case CPU_4KSC:
578 case CPU_20KC:
579 case CPU_25KF:
Kevin Cernekee602977b2010-10-16 14:22:30 -0700580 case CPU_BMIPS32:
581 case CPU_BMIPS3300:
582 case CPU_BMIPS4350:
583 case CPU_BMIPS4380:
584 case CPU_BMIPS5000:
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800585 case CPU_LOONGSON2:
Huacai Chenc579d312014-03-21 18:44:00 +0800586 case CPU_LOONGSON3:
Shinya Kuribayashia644b272009-03-03 18:05:51 +0900587 case CPU_R5500:
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +0100588 if (m4kc_tlbp_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +0000589 uasm_i_nop(p);
Manuel Lauss2f794d02009-03-25 17:49:30 +0100590 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 tlbw(p);
592 break;
593
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 case CPU_RM7000:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000595 uasm_i_nop(p);
596 uasm_i_nop(p);
597 uasm_i_nop(p);
598 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 tlbw(p);
600 break;
601
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 case CPU_VR4111:
603 case CPU_VR4121:
604 case CPU_VR4122:
605 case CPU_VR4181:
606 case CPU_VR4181A:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000607 uasm_i_nop(p);
608 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 tlbw(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000610 uasm_i_nop(p);
611 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 break;
613
614 case CPU_VR4131:
615 case CPU_VR4133:
Ralf Baechle7623deb2005-08-29 16:49:55 +0000616 case CPU_R5432:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000617 uasm_i_nop(p);
618 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 tlbw(p);
620 break;
621
Lars-Peter Clausen83ccf692010-07-17 11:07:51 +0000622 case CPU_JZRISC:
623 tlbw(p);
624 uasm_i_nop(p);
625 break;
626
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 default:
628 panic("No TLB refill handler yet (CPU type: %d)",
Wu Zhangjind7b12052010-12-26 04:42:37 +0800629 current_cpu_type());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 break;
631 }
632}
633
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000634static __maybe_unused void build_convert_pte_to_entrylo(u32 **p,
635 unsigned int reg)
David Daney6dd93442010-02-10 15:12:47 -0800636{
Steven J. Hill05857c62012-09-13 16:51:46 -0500637 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -0700638 UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -0800639 } else {
640#ifdef CONFIG_64BIT_PHYS_ADDR
David Daney3be60222010-04-28 12:16:17 -0700641 uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -0800642#else
643 UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL));
644#endif
645 }
646}
647
David Daneyaa1762f2012-10-17 00:48:10 +0200648#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney6dd93442010-02-10 15:12:47 -0800649
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000650static void build_restore_pagemask(u32 **p, struct uasm_reloc **r,
651 unsigned int tmp, enum label_id lid,
652 int restore_scratch)
David Daney6dd93442010-02-10 15:12:47 -0800653{
David Daney2c8c53e2010-12-27 18:07:57 -0800654 if (restore_scratch) {
655 /* Reset default page size */
656 if (PM_DEFAULT_MASK >> 16) {
657 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
658 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
659 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
660 uasm_il_b(p, r, lid);
661 } else if (PM_DEFAULT_MASK) {
662 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
663 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
664 uasm_il_b(p, r, lid);
665 } else {
666 uasm_i_mtc0(p, 0, C0_PAGEMASK);
667 uasm_il_b(p, r, lid);
668 }
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000669 if (scratch_reg >= 0)
Jayachandran C7777b932013-06-11 14:41:35 +0000670 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -0800671 else
672 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
David Daney6dd93442010-02-10 15:12:47 -0800673 } else {
David Daney2c8c53e2010-12-27 18:07:57 -0800674 /* Reset default page size */
675 if (PM_DEFAULT_MASK >> 16) {
676 uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16);
677 uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff);
678 uasm_il_b(p, r, lid);
679 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
680 } else if (PM_DEFAULT_MASK) {
681 uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK);
682 uasm_il_b(p, r, lid);
683 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
684 } else {
685 uasm_il_b(p, r, lid);
686 uasm_i_mtc0(p, 0, C0_PAGEMASK);
687 }
David Daney6dd93442010-02-10 15:12:47 -0800688 }
689}
690
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000691static void build_huge_tlb_write_entry(u32 **p, struct uasm_label **l,
692 struct uasm_reloc **r,
693 unsigned int tmp,
694 enum tlb_write_entry wmode,
695 int restore_scratch)
David Daneyfd062c82009-05-27 17:47:44 -0700696{
697 /* Set huge page tlb entry size */
698 uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16);
699 uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff);
700 uasm_i_mtc0(p, tmp, C0_PAGEMASK);
701
702 build_tlb_write_entry(p, l, r, wmode);
703
David Daney2c8c53e2010-12-27 18:07:57 -0800704 build_restore_pagemask(p, r, tmp, label_leave, restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -0700705}
706
707/*
708 * Check if Huge PTE is present, if so then jump to LABEL.
709 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000710static void
David Daneyfd062c82009-05-27 17:47:44 -0700711build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp,
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000712 unsigned int pmd, int lid)
David Daneyfd062c82009-05-27 17:47:44 -0700713{
714 UASM_i_LW(p, tmp, 0, pmd);
David Daneycc33ae42010-12-20 15:54:50 -0800715 if (use_bbit_insns()) {
716 uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid);
717 } else {
718 uasm_i_andi(p, tmp, tmp, _PAGE_HUGE);
719 uasm_il_bnez(p, r, tmp, lid);
720 }
David Daneyfd062c82009-05-27 17:47:44 -0700721}
722
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000723static void build_huge_update_entries(u32 **p, unsigned int pte,
724 unsigned int tmp)
David Daneyfd062c82009-05-27 17:47:44 -0700725{
726 int small_sequence;
727
728 /*
729 * A huge PTE describes an area the size of the
730 * configured huge page size. This is twice the
731 * of the large TLB entry size we intend to use.
732 * A TLB entry half the size of the configured
733 * huge page size is configured into entrylo0
734 * and entrylo1 to cover the contiguous huge PTE
735 * address space.
736 */
737 small_sequence = (HPAGE_SIZE >> 7) < 0x10000;
738
Ralf Baechle70342282013-01-22 12:59:30 +0100739 /* We can clobber tmp. It isn't used after this.*/
David Daneyfd062c82009-05-27 17:47:44 -0700740 if (!small_sequence)
741 uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16));
742
David Daney6dd93442010-02-10 15:12:47 -0800743 build_convert_pte_to_entrylo(p, pte);
David Daney9b8c3892010-02-10 15:12:44 -0800744 UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700745 /* convert to entrylo1 */
746 if (small_sequence)
747 UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7);
748 else
749 UASM_i_ADDU(p, pte, pte, tmp);
750
David Daney9b8c3892010-02-10 15:12:44 -0800751 UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */
David Daneyfd062c82009-05-27 17:47:44 -0700752}
753
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000754static void build_huge_handler_tail(u32 **p, struct uasm_reloc **r,
755 struct uasm_label **l,
756 unsigned int pte,
757 unsigned int ptr)
David Daneyfd062c82009-05-27 17:47:44 -0700758{
759#ifdef CONFIG_SMP
760 UASM_i_SC(p, pte, 0, ptr);
761 uasm_il_beqz(p, r, pte, label_tlb_huge_update);
762 UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */
763#else
764 UASM_i_SW(p, pte, 0, ptr);
765#endif
766 build_huge_update_entries(p, pte, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800767 build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0);
David Daneyfd062c82009-05-27 17:47:44 -0700768}
David Daneyaa1762f2012-10-17 00:48:10 +0200769#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
David Daneyfd062c82009-05-27 17:47:44 -0700770
Ralf Baechle875d43e2005-09-03 15:56:16 -0700771#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772/*
773 * TMP and PTR are scratch.
774 * TMP will be clobbered, PTR will hold the pmd entry.
775 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000776static void
Thiemo Seufere30ec452008-01-28 20:05:38 +0000777build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778 unsigned int tmp, unsigned int ptr)
779{
David Daney826222842009-10-14 12:16:56 -0700780#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 long pgdc = (long)pgd_current;
David Daney826222842009-10-14 12:16:56 -0700782#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700783 /*
784 * The vmalloc handling is not in the hotpath.
785 */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000786 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
David Daney1ec56322010-04-28 12:16:18 -0700787
788 if (check_for_high_segbits) {
789 /*
790 * The kernel currently implicitely assumes that the
791 * MIPS SEGBITS parameter for the processor is
792 * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never
793 * allocate virtual addresses outside the maximum
794 * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But
795 * that doesn't prevent user code from accessing the
796 * higher xuseg addresses. Here, we make sure that
797 * everything but the lower xuseg addresses goes down
798 * the module_alloc/vmalloc path.
799 */
800 uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
801 uasm_il_bnez(p, r, ptr, label_vmalloc);
802 } else {
803 uasm_il_bltz(p, r, tmp, label_vmalloc);
804 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000805 /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806
David Daney3d8bfdd2010-12-21 14:19:11 -0800807 if (pgd_reg != -1) {
808 /* pgd is in pgd_reg */
Jayachandran C7777b932013-06-11 14:41:35 +0000809 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney3d8bfdd2010-12-21 14:19:11 -0800810 } else {
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530811#if defined(CONFIG_MIPS_PGD_C0_CONTEXT)
David Daney3d8bfdd2010-12-21 14:19:11 -0800812 /*
813 * &pgd << 11 stored in CONTEXT [23..63].
814 */
815 UASM_i_MFC0(p, ptr, C0_CONTEXT);
816
817 /* Clear lower 23 bits of context. */
818 uasm_i_dins(p, ptr, 0, 0, 23);
819
Ralf Baechle70342282013-01-22 12:59:30 +0100820 /* 1 0 1 0 1 << 6 xkphys cached */
David Daney3d8bfdd2010-12-21 14:19:11 -0800821 uasm_i_ori(p, ptr, ptr, 0x540);
822 uasm_i_drotr(p, ptr, ptr, 11);
David Daney826222842009-10-14 12:16:56 -0700823#elif defined(CONFIG_SMP)
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530824 UASM_i_CPUID_MFC0(p, ptr, SMP_CPUID_REG);
825 uasm_i_dsrl_safe(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
826 UASM_i_LA_mostly(p, tmp, pgdc);
827 uasm_i_daddu(p, ptr, ptr, tmp);
828 uasm_i_dmfc0(p, tmp, C0_BADVADDR);
829 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830#else
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530831 UASM_i_LA_mostly(p, ptr, pgdc);
832 uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833#endif
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530834 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835
Thiemo Seufere30ec452008-01-28 20:05:38 +0000836 uasm_l_vmalloc_done(l, *p);
Ralf Baechle242954b2006-10-24 02:29:01 +0100837
David Daney3be60222010-04-28 12:16:17 -0700838 /* get pgd offset in bytes */
839 uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3);
Ralf Baechle242954b2006-10-24 02:29:01 +0100840
Thiemo Seufere30ec452008-01-28 20:05:38 +0000841 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3);
842 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */
David Daney325f8a02009-12-04 13:52:36 -0800843#ifndef __PAGETABLE_PMD_FOLDED
Thiemo Seufere30ec452008-01-28 20:05:38 +0000844 uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */
845 uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */
David Daney3be60222010-04-28 12:16:17 -0700846 uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000847 uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3);
848 uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */
David Daney325f8a02009-12-04 13:52:36 -0800849#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850}
851
852/*
853 * BVADDR is the faulting address, PTR is scratch.
854 * PTR will hold the pgd for vmalloc.
855 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000856static void
Thiemo Seufere30ec452008-01-28 20:05:38 +0000857build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r,
David Daney1ec56322010-04-28 12:16:18 -0700858 unsigned int bvaddr, unsigned int ptr,
859 enum vmalloc64_mode mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860{
861 long swpd = (long)swapper_pg_dir;
David Daney1ec56322010-04-28 12:16:18 -0700862 int single_insn_swpd;
863 int did_vmalloc_branch = 0;
864
865 single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866
Thiemo Seufere30ec452008-01-28 20:05:38 +0000867 uasm_l_vmalloc(l, *p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868
David Daney2c8c53e2010-12-27 18:07:57 -0800869 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700870 if (single_insn_swpd) {
871 uasm_il_bltz(p, r, bvaddr, label_vmalloc_done);
872 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
873 did_vmalloc_branch = 1;
874 /* fall through */
875 } else {
876 uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault);
877 }
878 }
879 if (!did_vmalloc_branch) {
880 if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) {
881 uasm_il_b(p, r, label_vmalloc_done);
882 uasm_i_lui(p, ptr, uasm_rel_hi(swpd));
883 } else {
884 UASM_i_LA_mostly(p, ptr, swpd);
885 uasm_il_b(p, r, label_vmalloc_done);
886 if (uasm_in_compat_space_p(swpd))
887 uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd));
888 else
889 uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd));
890 }
891 }
David Daney2c8c53e2010-12-27 18:07:57 -0800892 if (mode != not_refill && check_for_high_segbits) {
David Daney1ec56322010-04-28 12:16:18 -0700893 uasm_l_large_segbits_fault(l, *p);
894 /*
895 * We get here if we are an xsseg address, or if we are
896 * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary.
897 *
898 * Ignoring xsseg (assume disabled so would generate
899 * (address errors?), the only remaining possibility
900 * is the upper xuseg addresses. On processors with
901 * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these
902 * addresses would have taken an address error. We try
903 * to mimic that here by taking a load/istream page
904 * fault.
905 */
906 UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0);
907 uasm_i_jr(p, ptr);
David Daney2c8c53e2010-12-27 18:07:57 -0800908
909 if (mode == refill_scratch) {
Jayachandran C0e6ecc12013-06-11 14:41:36 +0000910 if (scratch_reg >= 0)
Jayachandran C7777b932013-06-11 14:41:35 +0000911 UASM_i_MFC0(p, 1, c0_kscratch(), scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -0800912 else
913 UASM_i_LW(p, 1, scratchpad_offset(0), 0);
914 } else {
915 uasm_i_nop(p);
916 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 }
918}
919
Ralf Baechle875d43e2005-09-03 15:56:16 -0700920#else /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921
922/*
923 * TMP and PTR are scratch.
924 * TMP will be clobbered, PTR will hold the pgd entry.
925 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000926static void __maybe_unused
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr)
928{
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530929 if (pgd_reg != -1) {
930 /* pgd is in pgd_reg */
931 uasm_i_mfc0(p, ptr, c0_kscratch(), pgd_reg);
932 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
933 } else {
934 long pgdc = (long)pgd_current;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530936 /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937#ifdef CONFIG_SMP
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530938 uasm_i_mfc0(p, ptr, SMP_CPUID_REG);
939 UASM_i_LA_mostly(p, tmp, pgdc);
940 uasm_i_srl(p, ptr, ptr, SMP_CPUID_PTRSHIFT);
941 uasm_i_addu(p, ptr, tmp, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942#else
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530943 UASM_i_LA_mostly(p, ptr, pgdc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944#endif
Jayachandran Cf4ae17a2013-09-25 16:28:04 +0530945 uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */
946 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
947 }
Thiemo Seufere30ec452008-01-28 20:05:38 +0000948 uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */
949 uasm_i_sll(p, tmp, tmp, PGD_T_LOG2);
950 uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951}
952
Ralf Baechle875d43e2005-09-03 15:56:16 -0700953#endif /* !CONFIG_64BIT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000955static void build_adjust_context(u32 **p, unsigned int ctx)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956{
Ralf Baechle242954b2006-10-24 02:29:01 +0100957 unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1);
959
Ralf Baechle10cc3522007-10-11 23:46:15 +0100960 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 case CPU_VR41XX:
962 case CPU_VR4111:
963 case CPU_VR4121:
964 case CPU_VR4122:
965 case CPU_VR4131:
966 case CPU_VR4181:
967 case CPU_VR4181A:
968 case CPU_VR4133:
969 shift += 2;
970 break;
971
972 default:
973 break;
974 }
975
976 if (shift)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000977 UASM_i_SRL(p, ctx, ctx, shift);
978 uasm_i_andi(p, ctx, ctx, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979}
980
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000981static void build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700982{
983 /*
984 * Bug workaround for the Nevada. It seems as if under certain
985 * circumstances the move from cp0_context might produce a
986 * bogus result when the mfc0 instruction and its consumer are
987 * in a different cacheline or a load instruction, probably any
988 * memory reference, is between them.
989 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100990 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 case CPU_NEVADA:
Thiemo Seufere30ec452008-01-28 20:05:38 +0000992 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 GET_CONTEXT(p, tmp); /* get context reg */
994 break;
995
996 default:
997 GET_CONTEXT(p, tmp); /* get context reg */
Thiemo Seufere30ec452008-01-28 20:05:38 +0000998 UASM_i_LW(p, ptr, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 break;
1000 }
1001
1002 build_adjust_context(p, tmp);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001003 UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004}
1005
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001006static void build_update_entries(u32 **p, unsigned int tmp, unsigned int ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007{
1008 /*
1009 * 64bit address support (36bit on a 32bit CPU) in a 32bit
1010 * Kernel is a special case. Only a few CPUs use it.
1011 */
1012#ifdef CONFIG_64BIT_PHYS_ADDR
1013 if (cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001014 uasm_i_ld(p, tmp, 0, ptep); /* get even pte */
1015 uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
Steven J. Hill05857c62012-09-13 16:51:46 -05001016 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -07001017 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -08001018 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
David Daney748e7872012-08-23 10:02:03 -07001019 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -08001020 } else {
David Daney3be60222010-04-28 12:16:17 -07001021 uasm_i_dsrl_safe(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
David Daney6dd93442010-02-10 15:12:47 -08001022 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
David Daney3be60222010-04-28 12:16:17 -07001023 uasm_i_dsrl_safe(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
David Daney6dd93442010-02-10 15:12:47 -08001024 }
David Daney9b8c3892010-02-10 15:12:44 -08001025 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 } else {
1027 int pte_off_even = sizeof(pte_t) / 2;
1028 int pte_off_odd = pte_off_even + sizeof(pte_t);
1029
1030 /* The pte entries are pre-shifted */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001031 uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */
David Daney9b8c3892010-02-10 15:12:44 -08001032 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
Thiemo Seufere30ec452008-01-28 20:05:38 +00001033 uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */
David Daney9b8c3892010-02-10 15:12:44 -08001034 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035 }
1036#else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001037 UASM_i_LW(p, tmp, 0, ptep); /* get even pte */
1038 UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 if (r45k_bvahwbug())
1040 build_tlb_probe_entry(p);
Steven J. Hill05857c62012-09-13 16:51:46 -05001041 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -07001042 UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -08001043 if (r4k_250MHZhwbug())
1044 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
1045 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
David Daney748e7872012-08-23 10:02:03 -07001046 UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL));
David Daney6dd93442010-02-10 15:12:47 -08001047 } else {
1048 UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */
1049 if (r4k_250MHZhwbug())
1050 UASM_i_MTC0(p, 0, C0_ENTRYLO0);
1051 UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */
1052 UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */
1053 if (r45k_bvahwbug())
1054 uasm_i_mfc0(p, tmp, C0_INDEX);
1055 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 if (r4k_250MHZhwbug())
David Daney9b8c3892010-02-10 15:12:44 -08001057 UASM_i_MTC0(p, 0, C0_ENTRYLO1);
1058 UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059#endif
1060}
1061
David Daney2c8c53e2010-12-27 18:07:57 -08001062struct mips_huge_tlb_info {
1063 int huge_pte;
1064 int restore_scratch;
David Daney9e0f1622014-10-20 15:34:23 -07001065 bool need_reload_pte;
David Daney2c8c53e2010-12-27 18:07:57 -08001066};
1067
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001068static struct mips_huge_tlb_info
David Daney2c8c53e2010-12-27 18:07:57 -08001069build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l,
1070 struct uasm_reloc **r, unsigned int tmp,
Jayachandran C7777b932013-06-11 14:41:35 +00001071 unsigned int ptr, int c0_scratch_reg)
David Daney2c8c53e2010-12-27 18:07:57 -08001072{
1073 struct mips_huge_tlb_info rv;
1074 unsigned int even, odd;
1075 int vmalloc_branch_delay_filled = 0;
1076 const int scratch = 1; /* Our extra working register */
1077
1078 rv.huge_pte = scratch;
1079 rv.restore_scratch = 0;
David Daney9e0f1622014-10-20 15:34:23 -07001080 rv.need_reload_pte = false;
David Daney2c8c53e2010-12-27 18:07:57 -08001081
1082 if (check_for_high_segbits) {
1083 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1084
1085 if (pgd_reg != -1)
Jayachandran C7777b932013-06-11 14:41:35 +00001086 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001087 else
1088 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1089
Jayachandran C7777b932013-06-11 14:41:35 +00001090 if (c0_scratch_reg >= 0)
1091 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001092 else
1093 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1094
1095 uasm_i_dsrl_safe(p, scratch, tmp,
1096 PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
1097 uasm_il_bnez(p, r, scratch, label_vmalloc);
1098
1099 if (pgd_reg == -1) {
1100 vmalloc_branch_delay_filled = 1;
1101 /* Clear lower 23 bits of context. */
1102 uasm_i_dins(p, ptr, 0, 0, 23);
1103 }
1104 } else {
1105 if (pgd_reg != -1)
Jayachandran C7777b932013-06-11 14:41:35 +00001106 UASM_i_MFC0(p, ptr, c0_kscratch(), pgd_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001107 else
1108 UASM_i_MFC0(p, ptr, C0_CONTEXT);
1109
1110 UASM_i_MFC0(p, tmp, C0_BADVADDR);
1111
Jayachandran C7777b932013-06-11 14:41:35 +00001112 if (c0_scratch_reg >= 0)
1113 UASM_i_MTC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001114 else
1115 UASM_i_SW(p, scratch, scratchpad_offset(0), 0);
1116
1117 if (pgd_reg == -1)
1118 /* Clear lower 23 bits of context. */
1119 uasm_i_dins(p, ptr, 0, 0, 23);
1120
1121 uasm_il_bltz(p, r, tmp, label_vmalloc);
1122 }
1123
1124 if (pgd_reg == -1) {
1125 vmalloc_branch_delay_filled = 1;
Ralf Baechle70342282013-01-22 12:59:30 +01001126 /* 1 0 1 0 1 << 6 xkphys cached */
David Daney2c8c53e2010-12-27 18:07:57 -08001127 uasm_i_ori(p, ptr, ptr, 0x540);
1128 uasm_i_drotr(p, ptr, ptr, 11);
1129 }
1130
1131#ifdef __PAGETABLE_PMD_FOLDED
1132#define LOC_PTEP scratch
1133#else
1134#define LOC_PTEP ptr
1135#endif
1136
1137 if (!vmalloc_branch_delay_filled)
1138 /* get pgd offset in bytes */
1139 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1140
1141 uasm_l_vmalloc_done(l, *p);
1142
1143 /*
Ralf Baechle70342282013-01-22 12:59:30 +01001144 * tmp ptr
1145 * fall-through case = badvaddr *pgd_current
1146 * vmalloc case = badvaddr swapper_pg_dir
David Daney2c8c53e2010-12-27 18:07:57 -08001147 */
1148
1149 if (vmalloc_branch_delay_filled)
1150 /* get pgd offset in bytes */
1151 uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3);
1152
1153#ifdef __PAGETABLE_PMD_FOLDED
1154 GET_CONTEXT(p, tmp); /* get context reg */
1155#endif
1156 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3);
1157
1158 if (use_lwx_insns()) {
1159 UASM_i_LWX(p, LOC_PTEP, scratch, ptr);
1160 } else {
1161 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */
1162 uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */
1163 }
1164
1165#ifndef __PAGETABLE_PMD_FOLDED
1166 /* get pmd offset in bytes */
1167 uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3);
1168 uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3);
1169 GET_CONTEXT(p, tmp); /* get context reg */
1170
1171 if (use_lwx_insns()) {
1172 UASM_i_LWX(p, scratch, scratch, ptr);
1173 } else {
1174 uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */
1175 UASM_i_LW(p, scratch, 0, ptr);
1176 }
1177#endif
1178 /* Adjust the context during the load latency. */
1179 build_adjust_context(p, tmp);
1180
David Daneyaa1762f2012-10-17 00:48:10 +02001181#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney2c8c53e2010-12-27 18:07:57 -08001182 uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update);
1183 /*
1184 * The in the LWX case we don't want to do the load in the
Ralf Baechle70342282013-01-22 12:59:30 +01001185 * delay slot. It cannot issue in the same cycle and may be
David Daney2c8c53e2010-12-27 18:07:57 -08001186 * speculative and unneeded.
1187 */
1188 if (use_lwx_insns())
1189 uasm_i_nop(p);
David Daneyaa1762f2012-10-17 00:48:10 +02001190#endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */
David Daney2c8c53e2010-12-27 18:07:57 -08001191
1192
1193 /* build_update_entries */
1194 if (use_lwx_insns()) {
1195 even = ptr;
1196 odd = tmp;
1197 UASM_i_LWX(p, even, scratch, tmp);
1198 UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t));
1199 UASM_i_LWX(p, odd, scratch, tmp);
1200 } else {
1201 UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */
1202 even = tmp;
1203 odd = ptr;
1204 UASM_i_LW(p, even, 0, ptr); /* get even pte */
1205 UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */
1206 }
Steven J. Hill05857c62012-09-13 16:51:46 -05001207 if (cpu_has_rixi) {
David Daney748e7872012-08-23 10:02:03 -07001208 uasm_i_drotr(p, even, even, ilog2(_PAGE_GLOBAL));
David Daney2c8c53e2010-12-27 18:07:57 -08001209 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
David Daney748e7872012-08-23 10:02:03 -07001210 uasm_i_drotr(p, odd, odd, ilog2(_PAGE_GLOBAL));
David Daney2c8c53e2010-12-27 18:07:57 -08001211 } else {
1212 uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL));
1213 UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */
1214 uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL));
1215 }
1216 UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */
1217
Jayachandran C7777b932013-06-11 14:41:35 +00001218 if (c0_scratch_reg >= 0) {
1219 UASM_i_MFC0(p, scratch, c0_kscratch(), c0_scratch_reg);
David Daney2c8c53e2010-12-27 18:07:57 -08001220 build_tlb_write_entry(p, l, r, tlb_random);
1221 uasm_l_leave(l, *p);
1222 rv.restore_scratch = 1;
1223 } else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13) {
1224 build_tlb_write_entry(p, l, r, tlb_random);
1225 uasm_l_leave(l, *p);
1226 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1227 } else {
1228 UASM_i_LW(p, scratch, scratchpad_offset(0), 0);
1229 build_tlb_write_entry(p, l, r, tlb_random);
1230 uasm_l_leave(l, *p);
1231 rv.restore_scratch = 1;
1232 }
1233
1234 uasm_i_eret(p); /* return from trap */
1235
1236 return rv;
1237}
1238
David Daneye6f72d32009-05-20 11:40:58 -07001239/*
1240 * For a 64-bit kernel, we are using the 64-bit XTLB refill exception
1241 * because EXL == 0. If we wrap, we can also use the 32 instruction
1242 * slots before the XTLB refill exception handler which belong to the
1243 * unused TLB refill exception.
1244 */
1245#define MIPS64_REFILL_INSNS 32
1246
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001247static void build_r4000_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248{
1249 u32 *p = tlb_handler;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001250 struct uasm_label *l = labels;
1251 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 u32 *f;
1253 unsigned int final_len;
Ralf Baechle4a9040f2011-03-29 10:54:54 +02001254 struct mips_huge_tlb_info htlb_info __maybe_unused;
1255 enum vmalloc64_mode vmalloc_mode __maybe_unused;
David Daney18280ed2014-05-28 23:52:13 +02001256
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 memset(tlb_handler, 0, sizeof(tlb_handler));
1258 memset(labels, 0, sizeof(labels));
1259 memset(relocs, 0, sizeof(relocs));
1260 memset(final_handler, 0, sizeof(final_handler));
1261
David Daney18280ed2014-05-28 23:52:13 +02001262 if (IS_ENABLED(CONFIG_64BIT) && (scratch_reg >= 0 || scratchpad_available()) && use_bbit_insns()) {
David Daney2c8c53e2010-12-27 18:07:57 -08001263 htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1,
1264 scratch_reg);
1265 vmalloc_mode = refill_scratch;
1266 } else {
1267 htlb_info.huge_pte = K0;
1268 htlb_info.restore_scratch = 0;
David Daney9e0f1622014-10-20 15:34:23 -07001269 htlb_info.need_reload_pte = true;
David Daney2c8c53e2010-12-27 18:07:57 -08001270 vmalloc_mode = refill_noscratch;
1271 /*
1272 * create the plain linear handler
1273 */
1274 if (bcm1250_m3_war()) {
1275 unsigned int segbits = 44;
1276
1277 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1278 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
1279 uasm_i_xor(&p, K0, K0, K1);
1280 uasm_i_dsrl_safe(&p, K1, K0, 62);
1281 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1282 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
1283 uasm_i_or(&p, K0, K0, K1);
1284 uasm_il_bnez(&p, &r, K0, label_leave);
1285 /* No need for uasm_i_nop */
1286 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001287
Ralf Baechle875d43e2005-09-03 15:56:16 -07001288#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001289 build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290#else
David Daney2c8c53e2010-12-27 18:07:57 -08001291 build_get_pgde32(&p, K0, K1); /* get pgd in K1 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292#endif
1293
David Daneyaa1762f2012-10-17 00:48:10 +02001294#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daney2c8c53e2010-12-27 18:07:57 -08001295 build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07001296#endif
1297
David Daney2c8c53e2010-12-27 18:07:57 -08001298 build_get_ptep(&p, K0, K1);
1299 build_update_entries(&p, K0, K1);
1300 build_tlb_write_entry(&p, &l, &r, tlb_random);
1301 uasm_l_leave(&l, p);
1302 uasm_i_eret(&p); /* return from trap */
1303 }
David Daneyaa1762f2012-10-17 00:48:10 +02001304#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001305 uasm_l_tlb_huge_update(&l, p);
David Daney9e0f1622014-10-20 15:34:23 -07001306 if (htlb_info.need_reload_pte)
1307 UASM_i_LW(&p, htlb_info.huge_pte, 0, K1);
David Daney2c8c53e2010-12-27 18:07:57 -08001308 build_huge_update_entries(&p, htlb_info.huge_pte, K1);
1309 build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random,
1310 htlb_info.restore_scratch);
David Daneyfd062c82009-05-27 17:47:44 -07001311#endif
1312
Ralf Baechle875d43e2005-09-03 15:56:16 -07001313#ifdef CONFIG_64BIT
David Daney2c8c53e2010-12-27 18:07:57 -08001314 build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315#endif
1316
1317 /*
1318 * Overflow check: For the 64bit handler, we need at least one
1319 * free instruction slot for the wrap-around branch. In worst
1320 * case, if the intended insertion point is a delay slot, we
Matt LaPlante4b3f6862006-10-03 22:21:02 +02001321 * need three, with the second nop'ed and the third being
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 * unused.
1323 */
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001324 switch (boot_cpu_type()) {
1325 default:
1326 if (sizeof(long) == 4) {
1327 case CPU_LOONGSON2:
1328 /* Loongson2 ebase is different than r4k, we have more space */
1329 if ((p - tlb_handler) > 64)
1330 panic("TLB refill handler space exceeded");
1331 /*
1332 * Now fold the handler in the TLB refill handler space.
1333 */
1334 f = final_handler;
1335 /* Simplest case, just copy the handler. */
1336 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1337 final_len = p - tlb_handler;
1338 break;
1339 } else {
1340 if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1)
1341 || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3)
1342 && uasm_insn_has_bdelay(relocs,
1343 tlb_handler + MIPS64_REFILL_INSNS - 3)))
1344 panic("TLB refill handler space exceeded");
1345 /*
1346 * Now fold the handler in the TLB refill handler space.
1347 */
1348 f = final_handler + MIPS64_REFILL_INSNS;
1349 if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) {
1350 /* Just copy the handler. */
1351 uasm_copy_handler(relocs, labels, tlb_handler, p, f);
1352 final_len = p - tlb_handler;
1353 } else {
David Daneyaa1762f2012-10-17 00:48:10 +02001354#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001355 const enum label_id ls = label_tlb_huge_update;
David Daney95affdd2009-05-20 11:40:59 -07001356#else
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001357 const enum label_id ls = label_vmalloc;
David Daney95affdd2009-05-20 11:40:59 -07001358#endif
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001359 u32 *split;
1360 int ov = 0;
1361 int i;
David Daney95affdd2009-05-20 11:40:59 -07001362
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001363 for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++)
1364 ;
1365 BUG_ON(i == ARRAY_SIZE(labels));
1366 split = labels[i].addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001368 /*
1369 * See if we have overflown one way or the other.
1370 */
1371 if (split > tlb_handler + MIPS64_REFILL_INSNS ||
1372 split < p - MIPS64_REFILL_INSNS)
1373 ov = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001374
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001375 if (ov) {
1376 /*
1377 * Split two instructions before the end. One
1378 * for the branch and one for the instruction
1379 * in the delay slot.
1380 */
1381 split = tlb_handler + MIPS64_REFILL_INSNS - 2;
David Daney95affdd2009-05-20 11:40:59 -07001382
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001383 /*
1384 * If the branch would fall in a delay slot,
1385 * we must back up an additional instruction
1386 * so that it is no longer in a delay slot.
1387 */
1388 if (uasm_insn_has_bdelay(relocs, split - 1))
1389 split--;
1390 }
1391 /* Copy first part of the handler. */
1392 uasm_copy_handler(relocs, labels, tlb_handler, split, f);
1393 f += split - tlb_handler;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001395 if (ov) {
1396 /* Insert branch. */
1397 uasm_l_split(&l, final_handler);
1398 uasm_il_b(&f, &r, label_split);
1399 if (uasm_insn_has_bdelay(relocs, split))
1400 uasm_i_nop(&f);
1401 else {
1402 uasm_copy_handler(relocs, labels,
1403 split, split + 1, f);
1404 uasm_move_labels(labels, f, f + 1, -1);
1405 f++;
1406 split++;
1407 }
1408 }
1409
1410 /* Copy the rest of the handler. */
1411 uasm_copy_handler(relocs, labels, split, p, final_handler);
1412 final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) +
1413 (p - split);
David Daney95affdd2009-05-20 11:40:59 -07001414 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 }
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001416 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001417 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418
Thiemo Seufere30ec452008-01-28 20:05:38 +00001419 uasm_resolve_relocs(relocs, labels);
1420 pr_debug("Wrote TLB refill handler (%u instructions).\n",
1421 final_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422
Ralf Baechle91b05e62006-03-29 18:53:00 +01001423 memcpy((void *)ebase, final_handler, 0x100);
Leonid Yegoshin10620802014-07-11 15:18:05 -07001424 local_flush_icache_range(ebase, ebase + 0x100);
Franck Bui-Huu92b1e6a2007-10-18 09:11:17 +02001425
Ralf Baechlea2c763e2012-10-16 22:20:26 +02001426 dump_handler("r4000_tlb_refill", (u32 *)ebase, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427}
1428
Jayachandran C6ba045f2013-06-23 17:16:19 +00001429extern u32 handle_tlbl[], handle_tlbl_end[];
1430extern u32 handle_tlbs[], handle_tlbs_end[];
1431extern u32 handle_tlbm[], handle_tlbm_end[];
Steven J. Hill7bb39402014-04-10 14:06:17 -05001432extern u32 tlbmiss_handler_setup_pgd_start[], tlbmiss_handler_setup_pgd[];
1433extern u32 tlbmiss_handler_setup_pgd_end[];
David Daney3d8bfdd2010-12-21 14:19:11 -08001434
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301435static void build_setup_pgd(void)
David Daney3d8bfdd2010-12-21 14:19:11 -08001436{
1437 const int a0 = 4;
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301438 const int __maybe_unused a1 = 5;
1439 const int __maybe_unused a2 = 6;
Steven J. Hill7bb39402014-04-10 14:06:17 -05001440 u32 *p = tlbmiss_handler_setup_pgd_start;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001441 const int tlbmiss_handler_setup_pgd_size =
Steven J. Hill7bb39402014-04-10 14:06:17 -05001442 tlbmiss_handler_setup_pgd_end - tlbmiss_handler_setup_pgd_start;
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301443#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
1444 long pgdc = (long)pgd_current;
1445#endif
David Daney3d8bfdd2010-12-21 14:19:11 -08001446
Jayachandran C6ba045f2013-06-23 17:16:19 +00001447 memset(tlbmiss_handler_setup_pgd, 0, tlbmiss_handler_setup_pgd_size *
1448 sizeof(tlbmiss_handler_setup_pgd[0]));
David Daney3d8bfdd2010-12-21 14:19:11 -08001449 memset(labels, 0, sizeof(labels));
1450 memset(relocs, 0, sizeof(relocs));
David Daney3d8bfdd2010-12-21 14:19:11 -08001451 pgd_reg = allocate_kscratch();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301452#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001453 if (pgd_reg == -1) {
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301454 struct uasm_label *l = labels;
1455 struct uasm_reloc *r = relocs;
1456
David Daney3d8bfdd2010-12-21 14:19:11 -08001457 /* PGD << 11 in c0_Context */
1458 /*
1459 * If it is a ckseg0 address, convert to a physical
1460 * address. Shifting right by 29 and adding 4 will
1461 * result in zero for these addresses.
1462 *
1463 */
1464 UASM_i_SRA(&p, a1, a0, 29);
1465 UASM_i_ADDIU(&p, a1, a1, 4);
1466 uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1);
1467 uasm_i_nop(&p);
1468 uasm_i_dinsm(&p, a0, 0, 29, 64 - 29);
1469 uasm_l_tlbl_goaround1(&l, p);
1470 UASM_i_SLL(&p, a0, a0, 11);
1471 uasm_i_jr(&p, 31);
1472 UASM_i_MTC0(&p, a0, C0_CONTEXT);
1473 } else {
1474 /* PGD in c0_KScratch */
1475 uasm_i_jr(&p, 31);
Jayachandran C7777b932013-06-11 14:41:35 +00001476 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
David Daney3d8bfdd2010-12-21 14:19:11 -08001477 }
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05301478#else
1479#ifdef CONFIG_SMP
1480 /* Save PGD to pgd_current[smp_processor_id()] */
1481 UASM_i_CPUID_MFC0(&p, a1, SMP_CPUID_REG);
1482 UASM_i_SRL_SAFE(&p, a1, a1, SMP_CPUID_PTRSHIFT);
1483 UASM_i_LA_mostly(&p, a2, pgdc);
1484 UASM_i_ADDU(&p, a2, a2, a1);
1485 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1486#else
1487 UASM_i_LA_mostly(&p, a2, pgdc);
1488 UASM_i_SW(&p, a0, uasm_rel_lo(pgdc), a2);
1489#endif /* SMP */
1490 uasm_i_jr(&p, 31);
1491
1492 /* if pgd_reg is allocated, save PGD also to scratch register */
1493 if (pgd_reg != -1)
1494 UASM_i_MTC0(&p, a0, c0_kscratch(), pgd_reg);
1495 else
1496 uasm_i_nop(&p);
1497#endif
Jayachandran C6ba045f2013-06-23 17:16:19 +00001498 if (p >= tlbmiss_handler_setup_pgd_end)
1499 panic("tlbmiss_handler_setup_pgd space exceeded");
David Daney3d8bfdd2010-12-21 14:19:11 -08001500
Jayachandran C6ba045f2013-06-23 17:16:19 +00001501 uasm_resolve_relocs(relocs, labels);
1502 pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n",
1503 (unsigned int)(p - tlbmiss_handler_setup_pgd));
1504
1505 dump_handler("tlbmiss_handler", tlbmiss_handler_setup_pgd,
1506 tlbmiss_handler_setup_pgd_size);
David Daney3d8bfdd2010-12-21 14:19:11 -08001507}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001509static void
David Daneybd1437e2009-05-08 15:10:50 -07001510iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511{
1512#ifdef CONFIG_SMP
1513# ifdef CONFIG_64BIT_PHYS_ADDR
1514 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001515 uasm_i_lld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516 else
1517# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001518 UASM_i_LL(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519#else
1520# ifdef CONFIG_64BIT_PHYS_ADDR
1521 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001522 uasm_i_ld(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 else
1524# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001525 UASM_i_LW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526#endif
1527}
1528
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001529static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001530iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr,
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001531 unsigned int mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001533#ifdef CONFIG_64BIT_PHYS_ADDR
1534 unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY);
1535#endif
1536
Thiemo Seufere30ec452008-01-28 20:05:38 +00001537 uasm_i_ori(p, pte, pte, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538#ifdef CONFIG_SMP
1539# ifdef CONFIG_64BIT_PHYS_ADDR
1540 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001541 uasm_i_scd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542 else
1543# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001544 UASM_i_SC(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545
1546 if (r10000_llsc_war())
Thiemo Seufere30ec452008-01-28 20:05:38 +00001547 uasm_il_beqzl(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548 else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001549 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550
1551# ifdef CONFIG_64BIT_PHYS_ADDR
1552 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001553 /* no uasm_i_nop needed */
1554 uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr);
1555 uasm_i_ori(p, pte, pte, hwmode);
1556 uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr);
1557 uasm_il_beqz(p, r, pte, label_smp_pgtable_change);
1558 /* no uasm_i_nop needed */
1559 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 } else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001561 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562# else
Thiemo Seufere30ec452008-01-28 20:05:38 +00001563 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564# endif
1565#else
1566# ifdef CONFIG_64BIT_PHYS_ADDR
1567 if (cpu_has_64bits)
Thiemo Seufere30ec452008-01-28 20:05:38 +00001568 uasm_i_sd(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569 else
1570# endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00001571 UASM_i_SW(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572
1573# ifdef CONFIG_64BIT_PHYS_ADDR
1574 if (!cpu_has_64bits) {
Thiemo Seufere30ec452008-01-28 20:05:38 +00001575 uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr);
1576 uasm_i_ori(p, pte, pte, hwmode);
1577 uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr);
1578 uasm_i_lw(p, pte, 0, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579 }
1580# endif
1581#endif
1582}
1583
1584/*
1585 * Check if PTE is present, if not then jump to LABEL. PTR points to
1586 * the page table where this PTE is located, PTE will be re-loaded
1587 * with it's original value.
1588 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001589static void
David Daneybd1437e2009-05-08 15:10:50 -07001590build_pte_present(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001591 int pte, int ptr, int scratch, enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592{
David Daneybf286072011-07-05 16:34:46 -07001593 int t = scratch >= 0 ? scratch : pte;
1594
Steven J. Hill05857c62012-09-13 16:51:46 -05001595 if (cpu_has_rixi) {
David Daneycc33ae42010-12-20 15:54:50 -08001596 if (use_bbit_insns()) {
1597 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid);
1598 uasm_i_nop(p);
1599 } else {
David Daneybf286072011-07-05 16:34:46 -07001600 uasm_i_andi(p, t, pte, _PAGE_PRESENT);
1601 uasm_il_beqz(p, r, t, lid);
1602 if (pte == t)
1603 /* You lose the SMP race :-(*/
1604 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001605 }
David Daney6dd93442010-02-10 15:12:47 -08001606 } else {
David Daneybf286072011-07-05 16:34:46 -07001607 uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_READ);
1608 uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_READ);
1609 uasm_il_bnez(p, r, t, lid);
1610 if (pte == t)
1611 /* You lose the SMP race :-(*/
1612 iPTE_LW(p, pte, ptr);
David Daney6dd93442010-02-10 15:12:47 -08001613 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614}
1615
1616/* Make PTE valid, store result in PTR. */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001617static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001618build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619 unsigned int ptr)
1620{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001621 unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED;
1622
1623 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624}
1625
1626/*
1627 * Check if PTE can be written to, if not branch to LABEL. Regardless
1628 * restore PTE with value from PTR when done.
1629 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001630static void
David Daneybd1437e2009-05-08 15:10:50 -07001631build_pte_writable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001632 unsigned int pte, unsigned int ptr, int scratch,
1633 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634{
David Daneybf286072011-07-05 16:34:46 -07001635 int t = scratch >= 0 ? scratch : pte;
1636
1637 uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_WRITE);
1638 uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_WRITE);
1639 uasm_il_bnez(p, r, t, lid);
1640 if (pte == t)
1641 /* You lose the SMP race :-(*/
David Daneycc33ae42010-12-20 15:54:50 -08001642 iPTE_LW(p, pte, ptr);
David Daneybf286072011-07-05 16:34:46 -07001643 else
1644 uasm_i_nop(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645}
1646
1647/* Make PTE writable, update software status bits as well, then store
1648 * at PTR.
1649 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001650static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001651build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652 unsigned int ptr)
1653{
Thiemo Seufer63b2d2f2005-04-28 08:52:57 +00001654 unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID
1655 | _PAGE_DIRTY);
1656
1657 iPTE_SW(p, r, pte, ptr, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658}
1659
1660/*
1661 * Check if PTE can be modified, if not branch to LABEL. Regardless
1662 * restore PTE with value from PTR when done.
1663 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001664static void
David Daneybd1437e2009-05-08 15:10:50 -07001665build_pte_modifiable(u32 **p, struct uasm_reloc **r,
David Daneybf286072011-07-05 16:34:46 -07001666 unsigned int pte, unsigned int ptr, int scratch,
1667 enum label_id lid)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668{
David Daneycc33ae42010-12-20 15:54:50 -08001669 if (use_bbit_insns()) {
1670 uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid);
1671 uasm_i_nop(p);
1672 } else {
David Daneybf286072011-07-05 16:34:46 -07001673 int t = scratch >= 0 ? scratch : pte;
1674 uasm_i_andi(p, t, pte, _PAGE_WRITE);
1675 uasm_il_beqz(p, r, t, lid);
1676 if (pte == t)
1677 /* You lose the SMP race :-(*/
1678 iPTE_LW(p, pte, ptr);
David Daneycc33ae42010-12-20 15:54:50 -08001679 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680}
1681
David Daney826222842009-10-14 12:16:56 -07001682#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
David Daney3d8bfdd2010-12-21 14:19:11 -08001683
1684
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685/*
1686 * R3000 style TLB load/store/modify handlers.
1687 */
1688
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001689/*
1690 * This places the pte into ENTRYLO0 and writes it with tlbwi.
1691 * Then it returns.
1692 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001693static void
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001694build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001696 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1697 uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */
1698 uasm_i_tlbwi(p);
1699 uasm_i_jr(p, tmp);
1700 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701}
1702
1703/*
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001704 * This places the pte into ENTRYLO0 and writes it with tlbwi
1705 * or tlbwr as appropriate. This is because the index register
1706 * may have the probe fail bit set as a result of a trap on a
1707 * kseg2 access, i.e. without refill. Then it returns.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001709static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001710build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l,
1711 struct uasm_reloc **r, unsigned int pte,
1712 unsigned int tmp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001714 uasm_i_mfc0(p, tmp, C0_INDEX);
1715 uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */
1716 uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */
1717 uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */
1718 uasm_i_tlbwi(p); /* cp0 delay */
1719 uasm_i_jr(p, tmp);
1720 uasm_i_rfe(p); /* branch delay */
1721 uasm_l_r3000_write_probe_fail(l, *p);
1722 uasm_i_tlbwr(p); /* cp0 delay */
1723 uasm_i_jr(p, tmp);
1724 uasm_i_rfe(p); /* branch delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725}
1726
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001727static void
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte,
1729 unsigned int ptr)
1730{
1731 long pgdc = (long)pgd_current;
1732
Thiemo Seufere30ec452008-01-28 20:05:38 +00001733 uasm_i_mfc0(p, pte, C0_BADVADDR);
1734 uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */
1735 uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr);
1736 uasm_i_srl(p, pte, pte, 22); /* load delay */
1737 uasm_i_sll(p, pte, pte, 2);
1738 uasm_i_addu(p, ptr, ptr, pte);
1739 uasm_i_mfc0(p, pte, C0_CONTEXT);
1740 uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */
1741 uasm_i_andi(p, pte, pte, 0xffc); /* load delay */
1742 uasm_i_addu(p, ptr, ptr, pte);
1743 uasm_i_lw(p, pte, 0, ptr);
1744 uasm_i_tlbp(p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001745}
1746
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001747static void build_r3000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748{
1749 u32 *p = handle_tlbl;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001750 const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001751 struct uasm_label *l = labels;
1752 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753
Jayachandran C6ba045f2013-06-23 17:16:19 +00001754 memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001755 memset(labels, 0, sizeof(labels));
1756 memset(relocs, 0, sizeof(relocs));
1757
1758 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001759 build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001760 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761 build_make_valid(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001762 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763
Thiemo Seufere30ec452008-01-28 20:05:38 +00001764 uasm_l_nopage_tlbl(&l, p);
1765 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
1766 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001767
Jayachandran C6ba045f2013-06-23 17:16:19 +00001768 if (p >= handle_tlbl_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769 panic("TLB load handler fastpath space exceeded");
1770
Thiemo Seufere30ec452008-01-28 20:05:38 +00001771 uasm_resolve_relocs(relocs, labels);
1772 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
1773 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001774
Jayachandran C6ba045f2013-06-23 17:16:19 +00001775 dump_handler("r3000_tlb_load", handle_tlbl, handle_tlbl_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776}
1777
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001778static void build_r3000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001779{
1780 u32 *p = handle_tlbs;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001781 const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001782 struct uasm_label *l = labels;
1783 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784
Jayachandran C6ba045f2013-06-23 17:16:19 +00001785 memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786 memset(labels, 0, sizeof(labels));
1787 memset(relocs, 0, sizeof(relocs));
1788
1789 build_r3000_tlbchange_handler_head(&p, K0, K1);
David Daneybf286072011-07-05 16:34:46 -07001790 build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001791 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001793 build_r3000_tlb_reload_write(&p, &l, &r, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794
Thiemo Seufere30ec452008-01-28 20:05:38 +00001795 uasm_l_nopage_tlbs(&l, p);
1796 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1797 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798
Tony Wuafc813a2013-07-18 09:45:47 +00001799 if (p >= handle_tlbs_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800 panic("TLB store handler fastpath space exceeded");
1801
Thiemo Seufere30ec452008-01-28 20:05:38 +00001802 uasm_resolve_relocs(relocs, labels);
1803 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
1804 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805
Jayachandran C6ba045f2013-06-23 17:16:19 +00001806 dump_handler("r3000_tlb_store", handle_tlbs, handle_tlbs_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807}
1808
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001809static void build_r3000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001810{
1811 u32 *p = handle_tlbm;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001812 const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001813 struct uasm_label *l = labels;
1814 struct uasm_reloc *r = relocs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815
Jayachandran C6ba045f2013-06-23 17:16:19 +00001816 memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001817 memset(labels, 0, sizeof(labels));
1818 memset(relocs, 0, sizeof(relocs));
1819
1820 build_r3000_tlbchange_handler_head(&p, K0, K1);
Ralf Baechled954ffe2011-08-02 22:52:48 +01001821 build_pte_modifiable(&p, &r, K0, K1, -1, label_nopage_tlbm);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001822 uasm_i_nop(&p); /* load delay */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823 build_make_write(&p, &r, K0, K1);
Maciej W. Rozyckifded2e52005-06-13 20:24:00 +00001824 build_r3000_pte_reload_tlbwi(&p, K0, K1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825
Thiemo Seufere30ec452008-01-28 20:05:38 +00001826 uasm_l_nopage_tlbm(&l, p);
1827 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
1828 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829
Jayachandran C6ba045f2013-06-23 17:16:19 +00001830 if (p >= handle_tlbm_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831 panic("TLB modify handler fastpath space exceeded");
1832
Thiemo Seufere30ec452008-01-28 20:05:38 +00001833 uasm_resolve_relocs(relocs, labels);
1834 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
1835 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836
Jayachandran C6ba045f2013-06-23 17:16:19 +00001837 dump_handler("r3000_tlb_modify", handle_tlbm, handle_tlbm_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838}
David Daney826222842009-10-14 12:16:56 -07001839#endif /* CONFIG_MIPS_PGD_C0_CONTEXT */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001840
1841/*
1842 * R4000 style TLB load/store/modify handlers.
1843 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001844static struct work_registers
Thiemo Seufere30ec452008-01-28 20:05:38 +00001845build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l,
David Daneybf286072011-07-05 16:34:46 -07001846 struct uasm_reloc **r)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001847{
David Daneybf286072011-07-05 16:34:46 -07001848 struct work_registers wr = build_get_work_registers(p);
1849
Ralf Baechle875d43e2005-09-03 15:56:16 -07001850#ifdef CONFIG_64BIT
David Daneybf286072011-07-05 16:34:46 -07001851 build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852#else
David Daneybf286072011-07-05 16:34:46 -07001853 build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854#endif
1855
David Daneyaa1762f2012-10-17 00:48:10 +02001856#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001857 /*
1858 * For huge tlb entries, pmd doesn't contain an address but
1859 * instead contains the tlb pte. Check the PAGE_HUGE bit and
1860 * see if we need to jump to huge tlb processing.
1861 */
David Daneybf286072011-07-05 16:34:46 -07001862 build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update);
David Daneyfd062c82009-05-27 17:47:44 -07001863#endif
1864
David Daneybf286072011-07-05 16:34:46 -07001865 UASM_i_MFC0(p, wr.r1, C0_BADVADDR);
1866 UASM_i_LW(p, wr.r2, 0, wr.r2);
1867 UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2);
1868 uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2);
1869 UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870
1871#ifdef CONFIG_SMP
Thiemo Seufere30ec452008-01-28 20:05:38 +00001872 uasm_l_smp_pgtable_change(l, *p);
1873#endif
David Daneybf286072011-07-05 16:34:46 -07001874 iPTE_LW(p, wr.r1, wr.r2); /* get even pte */
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001875 if (!m4kc_tlbp_war())
1876 build_tlb_probe_entry(p);
David Daneybf286072011-07-05 16:34:46 -07001877 return wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878}
1879
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001880static void
Thiemo Seufere30ec452008-01-28 20:05:38 +00001881build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l,
1882 struct uasm_reloc **r, unsigned int tmp,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883 unsigned int ptr)
1884{
Thiemo Seufere30ec452008-01-28 20:05:38 +00001885 uasm_i_ori(p, ptr, ptr, sizeof(pte_t));
1886 uasm_i_xori(p, ptr, ptr, sizeof(pte_t));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887 build_update_entries(p, tmp, ptr);
1888 build_tlb_write_entry(p, l, r, tlb_indexed);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001889 uasm_l_leave(l, *p);
David Daneybf286072011-07-05 16:34:46 -07001890 build_restore_work_registers(p);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001891 uasm_i_eret(p); /* return from trap */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892
Ralf Baechle875d43e2005-09-03 15:56:16 -07001893#ifdef CONFIG_64BIT
David Daney1ec56322010-04-28 12:16:18 -07001894 build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895#endif
1896}
1897
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001898static void build_r4000_tlb_load_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899{
1900 u32 *p = handle_tlbl;
Jayachandran C6ba045f2013-06-23 17:16:19 +00001901 const int handle_tlbl_size = handle_tlbl_end - handle_tlbl;
Thiemo Seufere30ec452008-01-28 20:05:38 +00001902 struct uasm_label *l = labels;
1903 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07001904 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905
Jayachandran C6ba045f2013-06-23 17:16:19 +00001906 memset(handle_tlbl, 0, handle_tlbl_size * sizeof(handle_tlbl[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907 memset(labels, 0, sizeof(labels));
1908 memset(relocs, 0, sizeof(relocs));
1909
1910 if (bcm1250_m3_war()) {
Ralf Baechle3d452852010-03-23 17:56:38 +01001911 unsigned int segbits = 44;
1912
1913 uasm_i_dmfc0(&p, K0, C0_BADVADDR);
1914 uasm_i_dmfc0(&p, K1, C0_ENTRYHI);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001915 uasm_i_xor(&p, K0, K0, K1);
David Daney3be60222010-04-28 12:16:17 -07001916 uasm_i_dsrl_safe(&p, K1, K0, 62);
1917 uasm_i_dsrl_safe(&p, K0, K0, 12 + 1);
1918 uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits);
Ralf Baechle3d452852010-03-23 17:56:38 +01001919 uasm_i_or(&p, K0, K0, K1);
Thiemo Seufere30ec452008-01-28 20:05:38 +00001920 uasm_il_bnez(&p, &r, K0, label_leave);
1921 /* No need for uasm_i_nop */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922 }
1923
David Daneybf286072011-07-05 16:34:46 -07001924 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
1925 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01001926 if (m4kc_tlbp_war())
1927 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08001928
Leonid Yegoshin5890f702014-07-15 14:09:56 +01001929 if (cpu_has_rixi && !cpu_has_rixiex) {
David Daney6dd93442010-02-10 15:12:47 -08001930 /*
1931 * If the page is not _PAGE_VALID, RI or XI could not
1932 * have triggered it. Skip the expensive test..
1933 */
David Daneycc33ae42010-12-20 15:54:50 -08001934 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001935 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08001936 label_tlbl_goaround1);
1937 } else {
David Daneybf286072011-07-05 16:34:46 -07001938 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
1939 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1);
David Daneycc33ae42010-12-20 15:54:50 -08001940 }
David Daney6dd93442010-02-10 15:12:47 -08001941 uasm_i_nop(&p);
1942
1943 uasm_i_tlbr(&p);
Ralf Baechle73acc7d2013-06-20 14:56:17 +02001944
1945 switch (current_cpu_type()) {
1946 default:
1947 if (cpu_has_mips_r2) {
1948 uasm_i_ehb(&p);
1949
1950 case CPU_CAVIUM_OCTEON:
1951 case CPU_CAVIUM_OCTEON_PLUS:
1952 case CPU_CAVIUM_OCTEON2:
1953 break;
1954 }
1955 }
1956
David Daney6dd93442010-02-10 15:12:47 -08001957 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08001958 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001959 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08001960 } else {
David Daneybf286072011-07-05 16:34:46 -07001961 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
1962 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08001963 }
David Daneybf286072011-07-05 16:34:46 -07001964 /* load it in the delay slot*/
1965 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
1966 /* load it if ptr is odd */
1967 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08001968 /*
David Daneybf286072011-07-05 16:34:46 -07001969 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08001970 * XI must have triggered it.
1971 */
David Daneycc33ae42010-12-20 15:54:50 -08001972 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07001973 uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl);
1974 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08001975 uasm_l_tlbl_goaround1(&l, p);
1976 } else {
David Daneybf286072011-07-05 16:34:46 -07001977 uasm_i_andi(&p, wr.r3, wr.r3, 2);
1978 uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl);
1979 uasm_i_nop(&p);
David Daneycc33ae42010-12-20 15:54:50 -08001980 }
David Daneybf286072011-07-05 16:34:46 -07001981 uasm_l_tlbl_goaround1(&l, p);
David Daney6dd93442010-02-10 15:12:47 -08001982 }
David Daneybf286072011-07-05 16:34:46 -07001983 build_make_valid(&p, &r, wr.r1, wr.r2);
1984 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985
David Daneyaa1762f2012-10-17 00:48:10 +02001986#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07001987 /*
1988 * This is the entry point when build_r4000_tlbchange_handler_head
1989 * spots a huge page.
1990 */
1991 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07001992 iPTE_LW(&p, wr.r1, wr.r2);
1993 build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl);
David Daneyfd062c82009-05-27 17:47:44 -07001994 build_tlb_probe_entry(&p);
David Daney6dd93442010-02-10 15:12:47 -08001995
Leonid Yegoshin5890f702014-07-15 14:09:56 +01001996 if (cpu_has_rixi && !cpu_has_rixiex) {
David Daney6dd93442010-02-10 15:12:47 -08001997 /*
1998 * If the page is not _PAGE_VALID, RI or XI could not
1999 * have triggered it. Skip the expensive test..
2000 */
David Daneycc33ae42010-12-20 15:54:50 -08002001 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002002 uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID),
David Daneycc33ae42010-12-20 15:54:50 -08002003 label_tlbl_goaround2);
2004 } else {
David Daneybf286072011-07-05 16:34:46 -07002005 uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID);
2006 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002007 }
David Daney6dd93442010-02-10 15:12:47 -08002008 uasm_i_nop(&p);
2009
2010 uasm_i_tlbr(&p);
Ralf Baechle73acc7d2013-06-20 14:56:17 +02002011
2012 switch (current_cpu_type()) {
2013 default:
2014 if (cpu_has_mips_r2) {
2015 uasm_i_ehb(&p);
2016
2017 case CPU_CAVIUM_OCTEON:
2018 case CPU_CAVIUM_OCTEON_PLUS:
2019 case CPU_CAVIUM_OCTEON2:
2020 break;
2021 }
2022 }
2023
David Daney6dd93442010-02-10 15:12:47 -08002024 /* Examine entrylo 0 or 1 based on ptr. */
David Daneycc33ae42010-12-20 15:54:50 -08002025 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002026 uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8);
David Daneycc33ae42010-12-20 15:54:50 -08002027 } else {
David Daneybf286072011-07-05 16:34:46 -07002028 uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t));
2029 uasm_i_beqz(&p, wr.r3, 8);
David Daneycc33ae42010-12-20 15:54:50 -08002030 }
David Daneybf286072011-07-05 16:34:46 -07002031 /* load it in the delay slot*/
2032 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0);
2033 /* load it if ptr is odd */
2034 UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1);
David Daney6dd93442010-02-10 15:12:47 -08002035 /*
David Daneybf286072011-07-05 16:34:46 -07002036 * If the entryLo (now in wr.r3) is valid (bit 1), RI or
David Daney6dd93442010-02-10 15:12:47 -08002037 * XI must have triggered it.
2038 */
David Daneycc33ae42010-12-20 15:54:50 -08002039 if (use_bbit_insns()) {
David Daneybf286072011-07-05 16:34:46 -07002040 uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002041 } else {
David Daneybf286072011-07-05 16:34:46 -07002042 uasm_i_andi(&p, wr.r3, wr.r3, 2);
2043 uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2);
David Daneycc33ae42010-12-20 15:54:50 -08002044 }
David Daney0f4ccbc2011-09-16 18:06:02 -07002045 if (PM_DEFAULT_MASK == 0)
2046 uasm_i_nop(&p);
David Daney6dd93442010-02-10 15:12:47 -08002047 /*
2048 * We clobbered C0_PAGEMASK, restore it. On the other branch
2049 * it is restored in build_huge_tlb_write_entry.
2050 */
David Daneybf286072011-07-05 16:34:46 -07002051 build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0);
David Daney6dd93442010-02-10 15:12:47 -08002052
2053 uasm_l_tlbl_goaround2(&l, p);
2054 }
David Daneybf286072011-07-05 16:34:46 -07002055 uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID));
2056 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002057#endif
2058
Thiemo Seufere30ec452008-01-28 20:05:38 +00002059 uasm_l_nopage_tlbl(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002060 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002061#ifdef CONFIG_CPU_MICROMIPS
2062 if ((unsigned long)tlb_do_page_fault_0 & 1) {
2063 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_0));
2064 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_0));
2065 uasm_i_jr(&p, K0);
2066 } else
2067#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002068 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff);
2069 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070
Jayachandran C6ba045f2013-06-23 17:16:19 +00002071 if (p >= handle_tlbl_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072 panic("TLB load handler fastpath space exceeded");
2073
Thiemo Seufere30ec452008-01-28 20:05:38 +00002074 uasm_resolve_relocs(relocs, labels);
2075 pr_debug("Wrote TLB load handler fastpath (%u instructions).\n",
2076 (unsigned int)(p - handle_tlbl));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002077
Jayachandran C6ba045f2013-06-23 17:16:19 +00002078 dump_handler("r4000_tlb_load", handle_tlbl, handle_tlbl_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079}
2080
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002081static void build_r4000_tlb_store_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082{
2083 u32 *p = handle_tlbs;
Jayachandran C6ba045f2013-06-23 17:16:19 +00002084 const int handle_tlbs_size = handle_tlbs_end - handle_tlbs;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002085 struct uasm_label *l = labels;
2086 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002087 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088
Jayachandran C6ba045f2013-06-23 17:16:19 +00002089 memset(handle_tlbs, 0, handle_tlbs_size * sizeof(handle_tlbs[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002090 memset(labels, 0, sizeof(labels));
2091 memset(relocs, 0, sizeof(relocs));
2092
David Daneybf286072011-07-05 16:34:46 -07002093 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2094 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002095 if (m4kc_tlbp_war())
2096 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002097 build_make_write(&p, &r, wr.r1, wr.r2);
2098 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099
David Daneyaa1762f2012-10-17 00:48:10 +02002100#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002101 /*
2102 * This is the entry point when
2103 * build_r4000_tlbchange_handler_head spots a huge page.
2104 */
2105 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002106 iPTE_LW(&p, wr.r1, wr.r2);
2107 build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs);
David Daneyfd062c82009-05-27 17:47:44 -07002108 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002109 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002110 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
David Daneybf286072011-07-05 16:34:46 -07002111 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002112#endif
2113
Thiemo Seufere30ec452008-01-28 20:05:38 +00002114 uasm_l_nopage_tlbs(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002115 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002116#ifdef CONFIG_CPU_MICROMIPS
2117 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2118 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2119 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2120 uasm_i_jr(&p, K0);
2121 } else
2122#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002123 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2124 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125
Jayachandran C6ba045f2013-06-23 17:16:19 +00002126 if (p >= handle_tlbs_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127 panic("TLB store handler fastpath space exceeded");
2128
Thiemo Seufere30ec452008-01-28 20:05:38 +00002129 uasm_resolve_relocs(relocs, labels);
2130 pr_debug("Wrote TLB store handler fastpath (%u instructions).\n",
2131 (unsigned int)(p - handle_tlbs));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132
Jayachandran C6ba045f2013-06-23 17:16:19 +00002133 dump_handler("r4000_tlb_store", handle_tlbs, handle_tlbs_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134}
2135
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002136static void build_r4000_tlb_modify_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137{
2138 u32 *p = handle_tlbm;
Jayachandran C6ba045f2013-06-23 17:16:19 +00002139 const int handle_tlbm_size = handle_tlbm_end - handle_tlbm;
Thiemo Seufere30ec452008-01-28 20:05:38 +00002140 struct uasm_label *l = labels;
2141 struct uasm_reloc *r = relocs;
David Daneybf286072011-07-05 16:34:46 -07002142 struct work_registers wr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143
Jayachandran C6ba045f2013-06-23 17:16:19 +00002144 memset(handle_tlbm, 0, handle_tlbm_size * sizeof(handle_tlbm[0]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002145 memset(labels, 0, sizeof(labels));
2146 memset(relocs, 0, sizeof(relocs));
2147
David Daneybf286072011-07-05 16:34:46 -07002148 wr = build_r4000_tlbchange_handler_head(&p, &l, &r);
2149 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
Maciej W. Rozycki8df5bea2006-08-23 14:26:50 +01002150 if (m4kc_tlbp_war())
2151 build_tlb_probe_entry(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002152 /* Present and writable bits set, set accessed and dirty bits. */
David Daneybf286072011-07-05 16:34:46 -07002153 build_make_write(&p, &r, wr.r1, wr.r2);
2154 build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155
David Daneyaa1762f2012-10-17 00:48:10 +02002156#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
David Daneyfd062c82009-05-27 17:47:44 -07002157 /*
2158 * This is the entry point when
2159 * build_r4000_tlbchange_handler_head spots a huge page.
2160 */
2161 uasm_l_tlb_huge_update(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002162 iPTE_LW(&p, wr.r1, wr.r2);
2163 build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm);
David Daneyfd062c82009-05-27 17:47:44 -07002164 build_tlb_probe_entry(&p);
David Daneybf286072011-07-05 16:34:46 -07002165 uasm_i_ori(&p, wr.r1, wr.r1,
David Daneyfd062c82009-05-27 17:47:44 -07002166 _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY);
David Daneybf286072011-07-05 16:34:46 -07002167 build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2);
David Daneyfd062c82009-05-27 17:47:44 -07002168#endif
2169
Thiemo Seufere30ec452008-01-28 20:05:38 +00002170 uasm_l_nopage_tlbm(&l, p);
David Daneybf286072011-07-05 16:34:46 -07002171 build_restore_work_registers(&p);
Steven J. Hill2a0b24f2013-03-25 12:15:55 -05002172#ifdef CONFIG_CPU_MICROMIPS
2173 if ((unsigned long)tlb_do_page_fault_1 & 1) {
2174 uasm_i_lui(&p, K0, uasm_rel_hi((long)tlb_do_page_fault_1));
2175 uasm_i_addiu(&p, K0, K0, uasm_rel_lo((long)tlb_do_page_fault_1));
2176 uasm_i_jr(&p, K0);
2177 } else
2178#endif
Thiemo Seufere30ec452008-01-28 20:05:38 +00002179 uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff);
2180 uasm_i_nop(&p);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181
Jayachandran C6ba045f2013-06-23 17:16:19 +00002182 if (p >= handle_tlbm_end)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002183 panic("TLB modify handler fastpath space exceeded");
2184
Thiemo Seufere30ec452008-01-28 20:05:38 +00002185 uasm_resolve_relocs(relocs, labels);
2186 pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n",
2187 (unsigned int)(p - handle_tlbm));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002188
Jayachandran C6ba045f2013-06-23 17:16:19 +00002189 dump_handler("r4000_tlb_modify", handle_tlbm, handle_tlbm_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190}
2191
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002192static void flush_tlb_handlers(void)
Jonas Gorskia3d90862013-06-21 17:48:48 +00002193{
2194 local_flush_icache_range((unsigned long)handle_tlbl,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002195 (unsigned long)handle_tlbl_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002196 local_flush_icache_range((unsigned long)handle_tlbs,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002197 (unsigned long)handle_tlbs_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002198 local_flush_icache_range((unsigned long)handle_tlbm,
Ralf Baechle6ac53102013-07-02 17:19:04 +02002199 (unsigned long)handle_tlbm_end);
Ralf Baechle6ac53102013-07-02 17:19:04 +02002200 local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd,
2201 (unsigned long)tlbmiss_handler_setup_pgd_end);
Jonas Gorskia3d90862013-06-21 17:48:48 +00002202}
2203
Markos Chandrasf1014d12014-07-14 12:47:09 +01002204static void print_htw_config(void)
2205{
2206 unsigned long config;
2207 unsigned int pwctl;
2208 const int field = 2 * sizeof(unsigned long);
2209
2210 config = read_c0_pwfield();
2211 pr_debug("PWField (0x%0*lx): GDI: 0x%02lx UDI: 0x%02lx MDI: 0x%02lx PTI: 0x%02lx PTEI: 0x%02lx\n",
2212 field, config,
2213 (config & MIPS_PWFIELD_GDI_MASK) >> MIPS_PWFIELD_GDI_SHIFT,
2214 (config & MIPS_PWFIELD_UDI_MASK) >> MIPS_PWFIELD_UDI_SHIFT,
2215 (config & MIPS_PWFIELD_MDI_MASK) >> MIPS_PWFIELD_MDI_SHIFT,
2216 (config & MIPS_PWFIELD_PTI_MASK) >> MIPS_PWFIELD_PTI_SHIFT,
2217 (config & MIPS_PWFIELD_PTEI_MASK) >> MIPS_PWFIELD_PTEI_SHIFT);
2218
2219 config = read_c0_pwsize();
2220 pr_debug("PWSize (0x%0*lx): GDW: 0x%02lx UDW: 0x%02lx MDW: 0x%02lx PTW: 0x%02lx PTEW: 0x%02lx\n",
2221 field, config,
2222 (config & MIPS_PWSIZE_GDW_MASK) >> MIPS_PWSIZE_GDW_SHIFT,
2223 (config & MIPS_PWSIZE_UDW_MASK) >> MIPS_PWSIZE_UDW_SHIFT,
2224 (config & MIPS_PWSIZE_MDW_MASK) >> MIPS_PWSIZE_MDW_SHIFT,
2225 (config & MIPS_PWSIZE_PTW_MASK) >> MIPS_PWSIZE_PTW_SHIFT,
2226 (config & MIPS_PWSIZE_PTEW_MASK) >> MIPS_PWSIZE_PTEW_SHIFT);
2227
2228 pwctl = read_c0_pwctl();
2229 pr_debug("PWCtl (0x%x): PWEn: 0x%x DPH: 0x%x HugePg: 0x%x Psn: 0x%x\n",
2230 pwctl,
2231 (pwctl & MIPS_PWCTL_PWEN_MASK) >> MIPS_PWCTL_PWEN_SHIFT,
2232 (pwctl & MIPS_PWCTL_DPH_MASK) >> MIPS_PWCTL_DPH_SHIFT,
2233 (pwctl & MIPS_PWCTL_HUGEPG_MASK) >> MIPS_PWCTL_HUGEPG_SHIFT,
2234 (pwctl & MIPS_PWCTL_PSN_MASK) >> MIPS_PWCTL_PSN_SHIFT);
2235}
2236
2237static void config_htw_params(void)
2238{
2239 unsigned long pwfield, pwsize, ptei;
2240 unsigned int config;
2241
2242 /*
2243 * We are using 2-level page tables, so we only need to
2244 * setup GDW and PTW appropriately. UDW and MDW will remain 0.
2245 * The default value of GDI/UDI/MDI/PTI is 0xc. It is illegal to
2246 * write values less than 0xc in these fields because the entire
2247 * write will be dropped. As a result of which, we must preserve
2248 * the original reset values and overwrite only what we really want.
2249 */
2250
2251 pwfield = read_c0_pwfield();
2252 /* re-initialize the GDI field */
2253 pwfield &= ~MIPS_PWFIELD_GDI_MASK;
2254 pwfield |= PGDIR_SHIFT << MIPS_PWFIELD_GDI_SHIFT;
2255 /* re-initialize the PTI field including the even/odd bit */
2256 pwfield &= ~MIPS_PWFIELD_PTI_MASK;
2257 pwfield |= PAGE_SHIFT << MIPS_PWFIELD_PTI_SHIFT;
2258 /* Set the PTEI right shift */
2259 ptei = _PAGE_GLOBAL_SHIFT << MIPS_PWFIELD_PTEI_SHIFT;
2260 pwfield |= ptei;
2261 write_c0_pwfield(pwfield);
2262 /* Check whether the PTEI value is supported */
2263 back_to_back_c0_hazard();
2264 pwfield = read_c0_pwfield();
2265 if (((pwfield & MIPS_PWFIELD_PTEI_MASK) << MIPS_PWFIELD_PTEI_SHIFT)
2266 != ptei) {
2267 pr_warn("Unsupported PTEI field value: 0x%lx. HTW will not be enabled",
2268 ptei);
2269 /*
2270 * Drop option to avoid HTW being enabled via another path
2271 * (eg htw_reset())
2272 */
2273 current_cpu_data.options &= ~MIPS_CPU_HTW;
2274 return;
2275 }
2276
2277 pwsize = ilog2(PTRS_PER_PGD) << MIPS_PWSIZE_GDW_SHIFT;
2278 pwsize |= ilog2(PTRS_PER_PTE) << MIPS_PWSIZE_PTW_SHIFT;
2279 write_c0_pwsize(pwsize);
2280
2281 /* Make sure everything is set before we enable the HTW */
2282 back_to_back_c0_hazard();
2283
2284 /* Enable HTW and disable the rest of the pwctl fields */
2285 config = 1 << MIPS_PWCTL_PWEN_SHIFT;
2286 write_c0_pwctl(config);
2287 pr_info("Hardware Page Table Walker enabled\n");
2288
2289 print_htw_config();
2290}
2291
Paul Gortmaker078a55f2013-06-18 13:38:59 +00002292void build_tlb_refill_handler(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293{
2294 /*
2295 * The refill handler is generated per-CPU, multi-node systems
2296 * may have local storage for it. The other handlers are only
2297 * needed once.
2298 */
2299 static int run_once = 0;
2300
Ralf Baechlea2c763e2012-10-16 22:20:26 +02002301 output_pgtable_bits_defines();
2302
David Daney1ec56322010-04-28 12:16:18 -07002303#ifdef CONFIG_64BIT
2304 check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3);
2305#endif
2306
Ralf Baechle10cc3522007-10-11 23:46:15 +01002307 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002308 case CPU_R2000:
2309 case CPU_R3000:
2310 case CPU_R3000A:
2311 case CPU_R3081E:
2312 case CPU_TX3912:
2313 case CPU_TX3922:
2314 case CPU_TX3927:
David Daney826222842009-10-14 12:16:56 -07002315#ifndef CONFIG_MIPS_PGD_C0_CONTEXT
Huacai Chen87599342013-03-17 11:49:38 +00002316 if (cpu_has_local_ebase)
2317 build_r3000_tlb_refill_handler();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318 if (!run_once) {
Huacai Chen87599342013-03-17 11:49:38 +00002319 if (!cpu_has_local_ebase)
2320 build_r3000_tlb_refill_handler();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05302321 build_setup_pgd();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002322 build_r3000_tlb_load_handler();
2323 build_r3000_tlb_store_handler();
2324 build_r3000_tlb_modify_handler();
Jonas Gorskia3d90862013-06-21 17:48:48 +00002325 flush_tlb_handlers();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002326 run_once++;
2327 }
David Daney826222842009-10-14 12:16:56 -07002328#else
2329 panic("No R3000 TLB refill handler");
2330#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331 break;
2332
2333 case CPU_R6000:
2334 case CPU_R6000A:
2335 panic("No R6000 TLB refill handler yet");
2336 break;
2337
2338 case CPU_R8000:
2339 panic("No R8000 TLB refill handler yet");
2340 break;
2341
2342 default:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343 if (!run_once) {
David Daneybf286072011-07-05 16:34:46 -07002344 scratch_reg = allocate_kscratch();
Jayachandran Cf4ae17a2013-09-25 16:28:04 +05302345 build_setup_pgd();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346 build_r4000_tlb_load_handler();
2347 build_r4000_tlb_store_handler();
2348 build_r4000_tlb_modify_handler();
Huacai Chen87599342013-03-17 11:49:38 +00002349 if (!cpu_has_local_ebase)
2350 build_r4000_tlb_refill_handler();
Jonas Gorskia3d90862013-06-21 17:48:48 +00002351 flush_tlb_handlers();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352 run_once++;
2353 }
Huacai Chen87599342013-03-17 11:49:38 +00002354 if (cpu_has_local_ebase)
2355 build_r4000_tlb_refill_handler();
Markos Chandrasf1014d12014-07-14 12:47:09 +01002356 if (cpu_has_htw)
2357 config_htw_params();
2358
Linus Torvalds1da177e2005-04-16 15:20:36 -07002359 }
2360}