blob: e43d2bbfd122dd2cc24ac7221aa492ae59241fbb [file] [log] [blame]
Linus Walleij8d318a52010-03-30 15:33:42 +02001/*
Per Forlind49278e2010-12-20 18:31:38 +01002 * Copyright (C) Ericsson AB 2007-2008
3 * Copyright (C) ST-Ericsson SA 2008-2010
Per Forlin661385f2010-10-06 09:05:28 +00004 * Author: Per Forlin <per.forlin@stericsson.com> for ST-Ericsson
Jonas Aaberg767a9672010-08-09 12:08:34 +00005 * Author: Jonas Aaberg <jonas.aberg@stericsson.com> for ST-Ericsson
Linus Walleij8d318a52010-03-30 15:33:42 +02006 * License terms: GNU General Public License (GPL) version 2
Linus Walleij8d318a52010-03-30 15:33:42 +02007 */
8
Alexey Dobriyanb7f080c2011-06-16 11:01:34 +00009#include <linux/dma-mapping.h>
Linus Walleij8d318a52010-03-30 15:33:42 +020010#include <linux/kernel.h>
11#include <linux/slab.h>
Paul Gortmakerf492b212011-07-31 16:17:36 -040012#include <linux/export.h>
Linus Walleij8d318a52010-03-30 15:33:42 +020013#include <linux/dmaengine.h>
14#include <linux/platform_device.h>
15#include <linux/clk.h>
16#include <linux/delay.h>
Guennadi Liakhovetskic95905a2013-09-18 09:33:08 +020017#include <linux/log2.h>
Narayanan G7fb3e752011-11-17 17:26:41 +053018#include <linux/pm.h>
19#include <linux/pm_runtime.h>
Jonas Aaberg698e4732010-08-09 12:08:56 +000020#include <linux/err.h>
Lee Jones1814a172013-05-03 15:32:11 +010021#include <linux/of.h>
Lee Jonesfa332de2013-05-03 15:32:12 +010022#include <linux/of_dma.h>
Linus Walleijf4b89762011-06-27 11:33:46 +020023#include <linux/amba/bus.h>
Linus Walleij15e4b782012-04-12 18:12:43 +020024#include <linux/regulator/consumer.h>
Linus Walleij865fab62012-10-18 14:20:16 +020025#include <linux/platform_data/dma-ste-dma40.h>
Linus Walleij8d318a52010-03-30 15:33:42 +020026
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000027#include "dmaengine.h"
Linus Walleij8d318a52010-03-30 15:33:42 +020028#include "ste_dma40_ll.h"
29
30#define D40_NAME "dma40"
31
32#define D40_PHY_CHAN -1
33
34/* For masking out/in 2 bit channel positions */
35#define D40_CHAN_POS(chan) (2 * (chan / 2))
36#define D40_CHAN_POS_MASK(chan) (0x3 << D40_CHAN_POS(chan))
37
38/* Maximum iterations taken before giving up suspending a channel */
39#define D40_SUSPEND_MAX_IT 500
40
Narayanan G7fb3e752011-11-17 17:26:41 +053041/* Milliseconds */
42#define DMA40_AUTOSUSPEND_DELAY 100
43
Linus Walleij508849a2010-06-20 21:26:07 +000044/* Hardware requirement on LCLA alignment */
45#define LCLA_ALIGNMENT 0x40000
Jonas Aaberg698e4732010-08-09 12:08:56 +000046
47/* Max number of links per event group */
48#define D40_LCLA_LINK_PER_EVENT_GRP 128
49#define D40_LCLA_END D40_LCLA_LINK_PER_EVENT_GRP
50
Lee Jonesdb72da92013-05-03 15:32:03 +010051/* Max number of logical channels per physical channel */
52#define D40_MAX_LOG_CHAN_PER_PHY 32
53
Linus Walleij508849a2010-06-20 21:26:07 +000054/* Attempts before giving up to trying to get pages that are aligned */
55#define MAX_LCLA_ALLOC_ATTEMPTS 256
56
57/* Bit markings for allocation map */
Lee Jones8a3b6e12013-05-15 10:51:52 +010058#define D40_ALLOC_FREE BIT(31)
59#define D40_ALLOC_PHY BIT(30)
Linus Walleij8d318a52010-03-30 15:33:42 +020060#define D40_ALLOC_LOG_FREE 0
61
Lee Jonesa7dacb62013-05-15 10:51:59 +010062#define D40_MEMCPY_MAX_CHANS 8
63
Lee Jones664a57e2013-05-03 15:31:53 +010064/* Reserved event lines for memcpy only. */
Linus Walleija2acaa22013-05-03 21:46:09 +020065#define DB8500_DMA_MEMCPY_EV_0 51
66#define DB8500_DMA_MEMCPY_EV_1 56
67#define DB8500_DMA_MEMCPY_EV_2 57
68#define DB8500_DMA_MEMCPY_EV_3 58
69#define DB8500_DMA_MEMCPY_EV_4 59
70#define DB8500_DMA_MEMCPY_EV_5 60
71
72static int dma40_memcpy_channels[] = {
73 DB8500_DMA_MEMCPY_EV_0,
74 DB8500_DMA_MEMCPY_EV_1,
75 DB8500_DMA_MEMCPY_EV_2,
76 DB8500_DMA_MEMCPY_EV_3,
77 DB8500_DMA_MEMCPY_EV_4,
78 DB8500_DMA_MEMCPY_EV_5,
79};
Lee Jones664a57e2013-05-03 15:31:53 +010080
Lee Jones29027a12013-05-03 15:31:54 +010081/* Default configuration for physcial memcpy */
Fabio Baltierib4a1ccd2013-06-20 11:17:39 +020082static struct stedma40_chan_cfg dma40_memcpy_conf_phy = {
Lee Jones29027a12013-05-03 15:31:54 +010083 .mode = STEDMA40_MODE_PHYSICAL,
Lee Jones2c2b62d2013-05-15 10:51:54 +010084 .dir = DMA_MEM_TO_MEM,
Lee Jones29027a12013-05-03 15:31:54 +010085
Lee Jones43f2e1a2013-05-15 11:51:57 +020086 .src_info.data_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Lee Jones29027a12013-05-03 15:31:54 +010087 .src_info.psize = STEDMA40_PSIZE_PHY_1,
88 .src_info.flow_ctrl = STEDMA40_NO_FLOW_CTRL,
89
Lee Jones43f2e1a2013-05-15 11:51:57 +020090 .dst_info.data_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Lee Jones29027a12013-05-03 15:31:54 +010091 .dst_info.psize = STEDMA40_PSIZE_PHY_1,
92 .dst_info.flow_ctrl = STEDMA40_NO_FLOW_CTRL,
93};
94
95/* Default configuration for logical memcpy */
Fabio Baltierib4a1ccd2013-06-20 11:17:39 +020096static struct stedma40_chan_cfg dma40_memcpy_conf_log = {
Lee Jones29027a12013-05-03 15:31:54 +010097 .mode = STEDMA40_MODE_LOGICAL,
Lee Jones2c2b62d2013-05-15 10:51:54 +010098 .dir = DMA_MEM_TO_MEM,
Lee Jones29027a12013-05-03 15:31:54 +010099
Lee Jones43f2e1a2013-05-15 11:51:57 +0200100 .src_info.data_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Lee Jones29027a12013-05-03 15:31:54 +0100101 .src_info.psize = STEDMA40_PSIZE_LOG_1,
102 .src_info.flow_ctrl = STEDMA40_NO_FLOW_CTRL,
103
Lee Jones43f2e1a2013-05-15 11:51:57 +0200104 .dst_info.data_width = DMA_SLAVE_BUSWIDTH_1_BYTE,
Lee Jones29027a12013-05-03 15:31:54 +0100105 .dst_info.psize = STEDMA40_PSIZE_LOG_1,
106 .dst_info.flow_ctrl = STEDMA40_NO_FLOW_CTRL,
107};
108
Linus Walleij8d318a52010-03-30 15:33:42 +0200109/**
110 * enum 40_command - The different commands and/or statuses.
111 *
112 * @D40_DMA_STOP: DMA channel command STOP or status STOPPED,
113 * @D40_DMA_RUN: The DMA channel is RUNNING of the command RUN.
114 * @D40_DMA_SUSPEND_REQ: Request the DMA to SUSPEND as soon as possible.
115 * @D40_DMA_SUSPENDED: The DMA channel is SUSPENDED.
116 */
117enum d40_command {
118 D40_DMA_STOP = 0,
119 D40_DMA_RUN = 1,
120 D40_DMA_SUSPEND_REQ = 2,
121 D40_DMA_SUSPENDED = 3
122};
123
Narayanan G7fb3e752011-11-17 17:26:41 +0530124/*
Narayanan G1bdae6f2012-02-09 12:41:37 +0530125 * enum d40_events - The different Event Enables for the event lines.
126 *
127 * @D40_DEACTIVATE_EVENTLINE: De-activate Event line, stopping the logical chan.
128 * @D40_ACTIVATE_EVENTLINE: Activate the Event line, to start a logical chan.
129 * @D40_SUSPEND_REQ_EVENTLINE: Requesting for suspending a event line.
130 * @D40_ROUND_EVENTLINE: Status check for event line.
131 */
132
133enum d40_events {
134 D40_DEACTIVATE_EVENTLINE = 0,
135 D40_ACTIVATE_EVENTLINE = 1,
136 D40_SUSPEND_REQ_EVENTLINE = 2,
137 D40_ROUND_EVENTLINE = 3
138};
139
140/*
Narayanan G7fb3e752011-11-17 17:26:41 +0530141 * These are the registers that has to be saved and later restored
142 * when the DMA hw is powered off.
143 * TODO: Add save/restore of D40_DREG_GCC on dma40 v3 or later, if that works.
144 */
145static u32 d40_backup_regs[] = {
146 D40_DREG_LCPA,
147 D40_DREG_LCLA,
148 D40_DREG_PRMSE,
149 D40_DREG_PRMSO,
150 D40_DREG_PRMOE,
151 D40_DREG_PRMOO,
152};
153
154#define BACKUP_REGS_SZ ARRAY_SIZE(d40_backup_regs)
155
Tong Liu3cb645d2012-09-26 10:07:30 +0000156/*
157 * since 9540 and 8540 has the same HW revision
158 * use v4a for 9540 or ealier
159 * use v4b for 8540 or later
160 * HW revision:
161 * DB8500ed has revision 0
162 * DB8500v1 has revision 2
163 * DB8500v2 has revision 3
164 * AP9540v1 has revision 4
165 * DB8540v1 has revision 4
166 * TODO: Check if all these registers have to be saved/restored on dma40 v4a
167 */
168static u32 d40_backup_regs_v4a[] = {
Narayanan G7fb3e752011-11-17 17:26:41 +0530169 D40_DREG_PSEG1,
170 D40_DREG_PSEG2,
171 D40_DREG_PSEG3,
172 D40_DREG_PSEG4,
173 D40_DREG_PCEG1,
174 D40_DREG_PCEG2,
175 D40_DREG_PCEG3,
176 D40_DREG_PCEG4,
177 D40_DREG_RSEG1,
178 D40_DREG_RSEG2,
179 D40_DREG_RSEG3,
180 D40_DREG_RSEG4,
181 D40_DREG_RCEG1,
182 D40_DREG_RCEG2,
183 D40_DREG_RCEG3,
184 D40_DREG_RCEG4,
185};
186
Tong Liu3cb645d2012-09-26 10:07:30 +0000187#define BACKUP_REGS_SZ_V4A ARRAY_SIZE(d40_backup_regs_v4a)
188
189static u32 d40_backup_regs_v4b[] = {
190 D40_DREG_CPSEG1,
191 D40_DREG_CPSEG2,
192 D40_DREG_CPSEG3,
193 D40_DREG_CPSEG4,
194 D40_DREG_CPSEG5,
195 D40_DREG_CPCEG1,
196 D40_DREG_CPCEG2,
197 D40_DREG_CPCEG3,
198 D40_DREG_CPCEG4,
199 D40_DREG_CPCEG5,
200 D40_DREG_CRSEG1,
201 D40_DREG_CRSEG2,
202 D40_DREG_CRSEG3,
203 D40_DREG_CRSEG4,
204 D40_DREG_CRSEG5,
205 D40_DREG_CRCEG1,
206 D40_DREG_CRCEG2,
207 D40_DREG_CRCEG3,
208 D40_DREG_CRCEG4,
209 D40_DREG_CRCEG5,
210};
211
212#define BACKUP_REGS_SZ_V4B ARRAY_SIZE(d40_backup_regs_v4b)
Narayanan G7fb3e752011-11-17 17:26:41 +0530213
214static u32 d40_backup_regs_chan[] = {
215 D40_CHAN_REG_SSCFG,
216 D40_CHAN_REG_SSELT,
217 D40_CHAN_REG_SSPTR,
218 D40_CHAN_REG_SSLNK,
219 D40_CHAN_REG_SDCFG,
220 D40_CHAN_REG_SDELT,
221 D40_CHAN_REG_SDPTR,
222 D40_CHAN_REG_SDLNK,
223};
224
Lee Jones84b3da12013-05-03 15:31:58 +0100225#define BACKUP_REGS_SZ_MAX ((BACKUP_REGS_SZ_V4A > BACKUP_REGS_SZ_V4B) ? \
226 BACKUP_REGS_SZ_V4A : BACKUP_REGS_SZ_V4B)
227
Linus Walleij8d318a52010-03-30 15:33:42 +0200228/**
Tong Liu3cb645d2012-09-26 10:07:30 +0000229 * struct d40_interrupt_lookup - lookup table for interrupt handler
230 *
231 * @src: Interrupt mask register.
232 * @clr: Interrupt clear register.
233 * @is_error: true if this is an error interrupt.
234 * @offset: start delta in the lookup_log_chans in d40_base. If equals to
235 * D40_PHY_CHAN, the lookup_phy_chans shall be used instead.
236 */
237struct d40_interrupt_lookup {
238 u32 src;
239 u32 clr;
240 bool is_error;
241 int offset;
242};
243
244
245static struct d40_interrupt_lookup il_v4a[] = {
246 {D40_DREG_LCTIS0, D40_DREG_LCICR0, false, 0},
247 {D40_DREG_LCTIS1, D40_DREG_LCICR1, false, 32},
248 {D40_DREG_LCTIS2, D40_DREG_LCICR2, false, 64},
249 {D40_DREG_LCTIS3, D40_DREG_LCICR3, false, 96},
250 {D40_DREG_LCEIS0, D40_DREG_LCICR0, true, 0},
251 {D40_DREG_LCEIS1, D40_DREG_LCICR1, true, 32},
252 {D40_DREG_LCEIS2, D40_DREG_LCICR2, true, 64},
253 {D40_DREG_LCEIS3, D40_DREG_LCICR3, true, 96},
254 {D40_DREG_PCTIS, D40_DREG_PCICR, false, D40_PHY_CHAN},
255 {D40_DREG_PCEIS, D40_DREG_PCICR, true, D40_PHY_CHAN},
256};
257
258static struct d40_interrupt_lookup il_v4b[] = {
259 {D40_DREG_CLCTIS1, D40_DREG_CLCICR1, false, 0},
260 {D40_DREG_CLCTIS2, D40_DREG_CLCICR2, false, 32},
261 {D40_DREG_CLCTIS3, D40_DREG_CLCICR3, false, 64},
262 {D40_DREG_CLCTIS4, D40_DREG_CLCICR4, false, 96},
263 {D40_DREG_CLCTIS5, D40_DREG_CLCICR5, false, 128},
264 {D40_DREG_CLCEIS1, D40_DREG_CLCICR1, true, 0},
265 {D40_DREG_CLCEIS2, D40_DREG_CLCICR2, true, 32},
266 {D40_DREG_CLCEIS3, D40_DREG_CLCICR3, true, 64},
267 {D40_DREG_CLCEIS4, D40_DREG_CLCICR4, true, 96},
268 {D40_DREG_CLCEIS5, D40_DREG_CLCICR5, true, 128},
269 {D40_DREG_CPCTIS, D40_DREG_CPCICR, false, D40_PHY_CHAN},
270 {D40_DREG_CPCEIS, D40_DREG_CPCICR, true, D40_PHY_CHAN},
271};
272
273/**
274 * struct d40_reg_val - simple lookup struct
275 *
276 * @reg: The register.
277 * @val: The value that belongs to the register in reg.
278 */
279struct d40_reg_val {
280 unsigned int reg;
281 unsigned int val;
282};
283
284static __initdata struct d40_reg_val dma_init_reg_v4a[] = {
285 /* Clock every part of the DMA block from start */
286 { .reg = D40_DREG_GCC, .val = D40_DREG_GCC_ENABLE_ALL},
287
288 /* Interrupts on all logical channels */
289 { .reg = D40_DREG_LCMIS0, .val = 0xFFFFFFFF},
290 { .reg = D40_DREG_LCMIS1, .val = 0xFFFFFFFF},
291 { .reg = D40_DREG_LCMIS2, .val = 0xFFFFFFFF},
292 { .reg = D40_DREG_LCMIS3, .val = 0xFFFFFFFF},
293 { .reg = D40_DREG_LCICR0, .val = 0xFFFFFFFF},
294 { .reg = D40_DREG_LCICR1, .val = 0xFFFFFFFF},
295 { .reg = D40_DREG_LCICR2, .val = 0xFFFFFFFF},
296 { .reg = D40_DREG_LCICR3, .val = 0xFFFFFFFF},
297 { .reg = D40_DREG_LCTIS0, .val = 0xFFFFFFFF},
298 { .reg = D40_DREG_LCTIS1, .val = 0xFFFFFFFF},
299 { .reg = D40_DREG_LCTIS2, .val = 0xFFFFFFFF},
300 { .reg = D40_DREG_LCTIS3, .val = 0xFFFFFFFF}
301};
302static __initdata struct d40_reg_val dma_init_reg_v4b[] = {
303 /* Clock every part of the DMA block from start */
304 { .reg = D40_DREG_GCC, .val = D40_DREG_GCC_ENABLE_ALL},
305
306 /* Interrupts on all logical channels */
307 { .reg = D40_DREG_CLCMIS1, .val = 0xFFFFFFFF},
308 { .reg = D40_DREG_CLCMIS2, .val = 0xFFFFFFFF},
309 { .reg = D40_DREG_CLCMIS3, .val = 0xFFFFFFFF},
310 { .reg = D40_DREG_CLCMIS4, .val = 0xFFFFFFFF},
311 { .reg = D40_DREG_CLCMIS5, .val = 0xFFFFFFFF},
312 { .reg = D40_DREG_CLCICR1, .val = 0xFFFFFFFF},
313 { .reg = D40_DREG_CLCICR2, .val = 0xFFFFFFFF},
314 { .reg = D40_DREG_CLCICR3, .val = 0xFFFFFFFF},
315 { .reg = D40_DREG_CLCICR4, .val = 0xFFFFFFFF},
316 { .reg = D40_DREG_CLCICR5, .val = 0xFFFFFFFF},
317 { .reg = D40_DREG_CLCTIS1, .val = 0xFFFFFFFF},
318 { .reg = D40_DREG_CLCTIS2, .val = 0xFFFFFFFF},
319 { .reg = D40_DREG_CLCTIS3, .val = 0xFFFFFFFF},
320 { .reg = D40_DREG_CLCTIS4, .val = 0xFFFFFFFF},
321 { .reg = D40_DREG_CLCTIS5, .val = 0xFFFFFFFF}
322};
323
324/**
Linus Walleij8d318a52010-03-30 15:33:42 +0200325 * struct d40_lli_pool - Structure for keeping LLIs in memory
326 *
327 * @base: Pointer to memory area when the pre_alloc_lli's are not large
328 * enough, IE bigger than the most common case, 1 dst and 1 src. NULL if
329 * pre_alloc_lli is used.
Rabin Vincentb00f9382011-01-25 11:18:15 +0100330 * @dma_addr: DMA address, if mapped
Linus Walleij8d318a52010-03-30 15:33:42 +0200331 * @size: The size in bytes of the memory at base or the size of pre_alloc_lli.
332 * @pre_alloc_lli: Pre allocated area for the most common case of transfers,
333 * one buffer to one buffer.
334 */
335struct d40_lli_pool {
336 void *base;
Linus Walleij508849a2010-06-20 21:26:07 +0000337 int size;
Rabin Vincentb00f9382011-01-25 11:18:15 +0100338 dma_addr_t dma_addr;
Linus Walleij8d318a52010-03-30 15:33:42 +0200339 /* Space for dst and src, plus an extra for padding */
Linus Walleij508849a2010-06-20 21:26:07 +0000340 u8 pre_alloc_lli[3 * sizeof(struct d40_phy_lli)];
Linus Walleij8d318a52010-03-30 15:33:42 +0200341};
342
343/**
344 * struct d40_desc - A descriptor is one DMA job.
345 *
346 * @lli_phy: LLI settings for physical channel. Both src and dst=
347 * points into the lli_pool, to base if lli_len > 1 or to pre_alloc_lli if
348 * lli_len equals one.
349 * @lli_log: Same as above but for logical channels.
350 * @lli_pool: The pool with two entries pre-allocated.
Per Friden941b77a2010-06-20 21:24:45 +0000351 * @lli_len: Number of llis of current descriptor.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300352 * @lli_current: Number of transferred llis.
Jonas Aaberg698e4732010-08-09 12:08:56 +0000353 * @lcla_alloc: Number of LCLA entries allocated.
Linus Walleij8d318a52010-03-30 15:33:42 +0200354 * @txd: DMA engine struct. Used for among other things for communication
355 * during a transfer.
356 * @node: List entry.
Linus Walleij8d318a52010-03-30 15:33:42 +0200357 * @is_in_client_list: true if the client owns this descriptor.
Narayanan G7fb3e752011-11-17 17:26:41 +0530358 * @cyclic: true if this is a cyclic job
Linus Walleij8d318a52010-03-30 15:33:42 +0200359 *
360 * This descriptor is used for both logical and physical transfers.
361 */
Linus Walleij8d318a52010-03-30 15:33:42 +0200362struct d40_desc {
363 /* LLI physical */
364 struct d40_phy_lli_bidir lli_phy;
365 /* LLI logical */
366 struct d40_log_lli_bidir lli_log;
367
368 struct d40_lli_pool lli_pool;
Per Friden941b77a2010-06-20 21:24:45 +0000369 int lli_len;
Jonas Aaberg698e4732010-08-09 12:08:56 +0000370 int lli_current;
371 int lcla_alloc;
Linus Walleij8d318a52010-03-30 15:33:42 +0200372
373 struct dma_async_tx_descriptor txd;
374 struct list_head node;
375
Linus Walleij8d318a52010-03-30 15:33:42 +0200376 bool is_in_client_list;
Rabin Vincent0c842b52011-01-25 11:18:35 +0100377 bool cyclic;
Linus Walleij8d318a52010-03-30 15:33:42 +0200378};
379
380/**
381 * struct d40_lcla_pool - LCLA pool settings and data.
382 *
Linus Walleij508849a2010-06-20 21:26:07 +0000383 * @base: The virtual address of LCLA. 18 bit aligned.
384 * @base_unaligned: The orignal kmalloc pointer, if kmalloc is used.
385 * This pointer is only there for clean-up on error.
386 * @pages: The number of pages needed for all physical channels.
387 * Only used later for clean-up on error
Linus Walleij8d318a52010-03-30 15:33:42 +0200388 * @lock: Lock to protect the content in this struct.
Jonas Aaberg698e4732010-08-09 12:08:56 +0000389 * @alloc_map: big map over which LCLA entry is own by which job.
Linus Walleij8d318a52010-03-30 15:33:42 +0200390 */
391struct d40_lcla_pool {
392 void *base;
Rabin Vincent026cbc42011-01-25 11:18:14 +0100393 dma_addr_t dma_addr;
Linus Walleij508849a2010-06-20 21:26:07 +0000394 void *base_unaligned;
395 int pages;
Linus Walleij8d318a52010-03-30 15:33:42 +0200396 spinlock_t lock;
Jonas Aaberg698e4732010-08-09 12:08:56 +0000397 struct d40_desc **alloc_map;
Linus Walleij8d318a52010-03-30 15:33:42 +0200398};
399
400/**
401 * struct d40_phy_res - struct for handling eventlines mapped to physical
402 * channels.
403 *
404 * @lock: A lock protection this entity.
Narayanan G7fb3e752011-11-17 17:26:41 +0530405 * @reserved: True if used by secure world or otherwise.
Linus Walleij8d318a52010-03-30 15:33:42 +0200406 * @num: The physical channel number of this entity.
407 * @allocated_src: Bit mapped to show which src event line's are mapped to
408 * this physical channel. Can also be free or physically allocated.
409 * @allocated_dst: Same as for src but is dst.
410 * allocated_dst and allocated_src uses the D40_ALLOC* defines as well as
Jonas Aaberg767a9672010-08-09 12:08:34 +0000411 * event line number.
Fabio Baltieri74070482012-12-18 12:25:14 +0100412 * @use_soft_lli: To mark if the linked lists of channel are managed by SW.
Linus Walleij8d318a52010-03-30 15:33:42 +0200413 */
414struct d40_phy_res {
415 spinlock_t lock;
Narayanan G7fb3e752011-11-17 17:26:41 +0530416 bool reserved;
Linus Walleij8d318a52010-03-30 15:33:42 +0200417 int num;
418 u32 allocated_src;
419 u32 allocated_dst;
Fabio Baltieri74070482012-12-18 12:25:14 +0100420 bool use_soft_lli;
Linus Walleij8d318a52010-03-30 15:33:42 +0200421};
422
423struct d40_base;
424
425/**
426 * struct d40_chan - Struct that describes a channel.
427 *
428 * @lock: A spinlock to protect this struct.
429 * @log_num: The logical number, if any of this channel.
Linus Walleij8d318a52010-03-30 15:33:42 +0200430 * @pending_tx: The number of pending transfers. Used between interrupt handler
431 * and tasklet.
432 * @busy: Set to true when transfer is ongoing on this channel.
Jonas Aaberg2a614342010-06-20 21:25:24 +0000433 * @phy_chan: Pointer to physical channel which this instance runs on. If this
434 * point is NULL, then the channel is not allocated.
Linus Walleij8d318a52010-03-30 15:33:42 +0200435 * @chan: DMA engine handle.
436 * @tasklet: Tasklet that gets scheduled from interrupt context to complete a
437 * transfer and call client callback.
438 * @client: Cliented owned descriptor list.
Per Forlinda063d22011-08-29 13:33:32 +0200439 * @pending_queue: Submitted jobs, to be issued by issue_pending()
Linus Walleij8d318a52010-03-30 15:33:42 +0200440 * @active: Active descriptor.
Fabio Baltieri4226dd82012-12-13 13:46:16 +0100441 * @done: Completed jobs
Linus Walleij8d318a52010-03-30 15:33:42 +0200442 * @queue: Queued jobs.
Per Forlin82babbb362011-08-29 13:33:35 +0200443 * @prepare_queue: Prepared jobs.
Linus Walleij8d318a52010-03-30 15:33:42 +0200444 * @dma_cfg: The client configuration of this dma channel.
Rabin Vincentce2ca122010-10-12 13:00:49 +0000445 * @configured: whether the dma_cfg configuration is valid
Linus Walleij8d318a52010-03-30 15:33:42 +0200446 * @base: Pointer to the device instance struct.
447 * @src_def_cfg: Default cfg register setting for src.
448 * @dst_def_cfg: Default cfg register setting for dst.
449 * @log_def: Default logical channel settings.
Linus Walleij8d318a52010-03-30 15:33:42 +0200450 * @lcpa: Pointer to dst and src lcpa settings.
om prakashae752bf2011-06-27 11:33:31 +0200451 * @runtime_addr: runtime configured address.
452 * @runtime_direction: runtime configured direction.
Linus Walleij8d318a52010-03-30 15:33:42 +0200453 *
454 * This struct can either "be" a logical or a physical channel.
455 */
456struct d40_chan {
457 spinlock_t lock;
458 int log_num;
Linus Walleij8d318a52010-03-30 15:33:42 +0200459 int pending_tx;
460 bool busy;
461 struct d40_phy_res *phy_chan;
462 struct dma_chan chan;
463 struct tasklet_struct tasklet;
464 struct list_head client;
Per Forlina8f30672011-06-26 23:29:52 +0200465 struct list_head pending_queue;
Linus Walleij8d318a52010-03-30 15:33:42 +0200466 struct list_head active;
Fabio Baltieri4226dd82012-12-13 13:46:16 +0100467 struct list_head done;
Linus Walleij8d318a52010-03-30 15:33:42 +0200468 struct list_head queue;
Per Forlin82babbb362011-08-29 13:33:35 +0200469 struct list_head prepare_queue;
Linus Walleij8d318a52010-03-30 15:33:42 +0200470 struct stedma40_chan_cfg dma_cfg;
Rabin Vincentce2ca122010-10-12 13:00:49 +0000471 bool configured;
Linus Walleij8d318a52010-03-30 15:33:42 +0200472 struct d40_base *base;
473 /* Default register configurations */
474 u32 src_def_cfg;
475 u32 dst_def_cfg;
476 struct d40_def_lcsp log_def;
Linus Walleij8d318a52010-03-30 15:33:42 +0200477 struct d40_log_lli_full *lcpa;
Linus Walleij95e14002010-08-04 13:37:45 +0200478 /* Runtime reconfiguration */
479 dma_addr_t runtime_addr;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530480 enum dma_transfer_direction runtime_direction;
Linus Walleij8d318a52010-03-30 15:33:42 +0200481};
482
483/**
Tong Liu3cb645d2012-09-26 10:07:30 +0000484 * struct d40_gen_dmac - generic values to represent u8500/u8540 DMA
485 * controller
486 *
487 * @backup: the pointer to the registers address array for backup
488 * @backup_size: the size of the registers address array for backup
489 * @realtime_en: the realtime enable register
490 * @realtime_clear: the realtime clear register
491 * @high_prio_en: the high priority enable register
492 * @high_prio_clear: the high priority clear register
493 * @interrupt_en: the interrupt enable register
494 * @interrupt_clear: the interrupt clear register
495 * @il: the pointer to struct d40_interrupt_lookup
496 * @il_size: the size of d40_interrupt_lookup array
497 * @init_reg: the pointer to the struct d40_reg_val
498 * @init_reg_size: the size of d40_reg_val array
499 */
500struct d40_gen_dmac {
501 u32 *backup;
502 u32 backup_size;
503 u32 realtime_en;
504 u32 realtime_clear;
505 u32 high_prio_en;
506 u32 high_prio_clear;
507 u32 interrupt_en;
508 u32 interrupt_clear;
509 struct d40_interrupt_lookup *il;
510 u32 il_size;
511 struct d40_reg_val *init_reg;
512 u32 init_reg_size;
513};
514
515/**
Linus Walleij8d318a52010-03-30 15:33:42 +0200516 * struct d40_base - The big global struct, one for each probe'd instance.
517 *
518 * @interrupt_lock: Lock used to make sure one interrupt is handle a time.
519 * @execmd_lock: Lock for execute command usage since several channels share
520 * the same physical register.
521 * @dev: The device structure.
522 * @virtbase: The virtual base address of the DMA's register.
Linus Walleijf4185592010-06-22 18:06:42 -0700523 * @rev: silicon revision detected.
Linus Walleij8d318a52010-03-30 15:33:42 +0200524 * @clk: Pointer to the DMA clock structure.
525 * @phy_start: Physical memory start of the DMA registers.
526 * @phy_size: Size of the DMA register map.
527 * @irq: The IRQ number.
Lee Jonesa7dacb62013-05-15 10:51:59 +0100528 * @num_memcpy_chans: The number of channels used for memcpy (mem-to-mem
529 * transfers).
Linus Walleij8d318a52010-03-30 15:33:42 +0200530 * @num_phy_chans: The number of physical channels. Read from HW. This
531 * is the number of available channels for this driver, not counting "Secure
532 * mode" allocated physical channels.
533 * @num_log_chans: The number of logical channels. Calculated from
534 * num_phy_chans.
535 * @dma_both: dma_device channels that can do both memcpy and slave transfers.
536 * @dma_slave: dma_device channels that can do only do slave transfers.
537 * @dma_memcpy: dma_device channels that can do only do memcpy transfers.
Narayanan G7fb3e752011-11-17 17:26:41 +0530538 * @phy_chans: Room for all possible physical channels in system.
Linus Walleij8d318a52010-03-30 15:33:42 +0200539 * @log_chans: Room for all possible logical channels in system.
540 * @lookup_log_chans: Used to map interrupt number to logical channel. Points
541 * to log_chans entries.
542 * @lookup_phy_chans: Used to map interrupt number to physical channel. Points
543 * to phy_chans entries.
544 * @plat_data: Pointer to provided platform_data which is the driver
545 * configuration.
Narayanan G28c7a192011-11-22 13:56:55 +0530546 * @lcpa_regulator: Pointer to hold the regulator for the esram bank for lcla.
Linus Walleij8d318a52010-03-30 15:33:42 +0200547 * @phy_res: Vector containing all physical channels.
548 * @lcla_pool: lcla pool settings and data.
549 * @lcpa_base: The virtual mapped address of LCPA.
550 * @phy_lcpa: The physical address of the LCPA.
551 * @lcpa_size: The size of the LCPA area.
Jonas Aabergc675b1b2010-06-20 21:25:08 +0000552 * @desc_slab: cache for descriptors.
Narayanan G7fb3e752011-11-17 17:26:41 +0530553 * @reg_val_backup: Here the values of some hardware registers are stored
554 * before the DMA is powered off. They are restored when the power is back on.
Tong Liu3cb645d2012-09-26 10:07:30 +0000555 * @reg_val_backup_v4: Backup of registers that only exits on dma40 v3 and
556 * later
Narayanan G7fb3e752011-11-17 17:26:41 +0530557 * @reg_val_backup_chan: Backup data for standard channel parameter registers.
558 * @gcc_pwr_off_mask: Mask to maintain the channels that can be turned off.
Tong Liu3cb645d2012-09-26 10:07:30 +0000559 * @gen_dmac: the struct for generic registers values to represent u8500/8540
560 * DMA controller
Linus Walleij8d318a52010-03-30 15:33:42 +0200561 */
562struct d40_base {
563 spinlock_t interrupt_lock;
564 spinlock_t execmd_lock;
565 struct device *dev;
566 void __iomem *virtbase;
Linus Walleijf4185592010-06-22 18:06:42 -0700567 u8 rev:4;
Linus Walleij8d318a52010-03-30 15:33:42 +0200568 struct clk *clk;
569 phys_addr_t phy_start;
570 resource_size_t phy_size;
571 int irq;
Lee Jonesa7dacb62013-05-15 10:51:59 +0100572 int num_memcpy_chans;
Linus Walleij8d318a52010-03-30 15:33:42 +0200573 int num_phy_chans;
574 int num_log_chans;
Per Forlinb96710e2011-10-18 18:39:47 +0200575 struct device_dma_parameters dma_parms;
Linus Walleij8d318a52010-03-30 15:33:42 +0200576 struct dma_device dma_both;
577 struct dma_device dma_slave;
578 struct dma_device dma_memcpy;
579 struct d40_chan *phy_chans;
580 struct d40_chan *log_chans;
581 struct d40_chan **lookup_log_chans;
582 struct d40_chan **lookup_phy_chans;
583 struct stedma40_platform_data *plat_data;
Narayanan G28c7a192011-11-22 13:56:55 +0530584 struct regulator *lcpa_regulator;
Linus Walleij8d318a52010-03-30 15:33:42 +0200585 /* Physical half channels */
586 struct d40_phy_res *phy_res;
587 struct d40_lcla_pool lcla_pool;
588 void *lcpa_base;
589 dma_addr_t phy_lcpa;
590 resource_size_t lcpa_size;
Jonas Aabergc675b1b2010-06-20 21:25:08 +0000591 struct kmem_cache *desc_slab;
Narayanan G7fb3e752011-11-17 17:26:41 +0530592 u32 reg_val_backup[BACKUP_REGS_SZ];
Lee Jones84b3da12013-05-03 15:31:58 +0100593 u32 reg_val_backup_v4[BACKUP_REGS_SZ_MAX];
Narayanan G7fb3e752011-11-17 17:26:41 +0530594 u32 *reg_val_backup_chan;
595 u16 gcc_pwr_off_mask;
Tong Liu3cb645d2012-09-26 10:07:30 +0000596 struct d40_gen_dmac gen_dmac;
Linus Walleij8d318a52010-03-30 15:33:42 +0200597};
598
Rabin Vincent262d2912011-01-25 11:18:05 +0100599static struct device *chan2dev(struct d40_chan *d40c)
600{
601 return &d40c->chan.dev->device;
602}
603
Rabin Vincent724a8572011-01-25 11:18:08 +0100604static bool chan_is_physical(struct d40_chan *chan)
605{
606 return chan->log_num == D40_PHY_CHAN;
607}
608
609static bool chan_is_logical(struct d40_chan *chan)
610{
611 return !chan_is_physical(chan);
612}
613
Rabin Vincent8ca84682011-01-25 11:18:07 +0100614static void __iomem *chan_base(struct d40_chan *chan)
615{
616 return chan->base->virtbase + D40_DREG_PCBASE +
617 chan->phy_chan->num * D40_DREG_PCDELTA;
618}
619
Rabin Vincent6db5a8b2011-01-25 11:18:09 +0100620#define d40_err(dev, format, arg...) \
621 dev_err(dev, "[%s] " format, __func__, ## arg)
622
623#define chan_err(d40c, format, arg...) \
624 d40_err(chan2dev(d40c), format, ## arg)
625
Rabin Vincentb00f9382011-01-25 11:18:15 +0100626static int d40_pool_lli_alloc(struct d40_chan *d40c, struct d40_desc *d40d,
Rabin Vincentdbd88782011-01-25 11:18:19 +0100627 int lli_len)
Linus Walleij8d318a52010-03-30 15:33:42 +0200628{
Rabin Vincentdbd88782011-01-25 11:18:19 +0100629 bool is_log = chan_is_logical(d40c);
Linus Walleij8d318a52010-03-30 15:33:42 +0200630 u32 align;
631 void *base;
632
633 if (is_log)
634 align = sizeof(struct d40_log_lli);
635 else
636 align = sizeof(struct d40_phy_lli);
637
638 if (lli_len == 1) {
639 base = d40d->lli_pool.pre_alloc_lli;
640 d40d->lli_pool.size = sizeof(d40d->lli_pool.pre_alloc_lli);
641 d40d->lli_pool.base = NULL;
642 } else {
Rabin Vincent594ece42011-01-25 11:18:12 +0100643 d40d->lli_pool.size = lli_len * 2 * align;
Linus Walleij8d318a52010-03-30 15:33:42 +0200644
645 base = kmalloc(d40d->lli_pool.size + align, GFP_NOWAIT);
646 d40d->lli_pool.base = base;
647
648 if (d40d->lli_pool.base == NULL)
649 return -ENOMEM;
650 }
651
652 if (is_log) {
Rabin Vincentd924aba2011-01-25 11:18:16 +0100653 d40d->lli_log.src = PTR_ALIGN(base, align);
Rabin Vincent594ece42011-01-25 11:18:12 +0100654 d40d->lli_log.dst = d40d->lli_log.src + lli_len;
Rabin Vincentb00f9382011-01-25 11:18:15 +0100655
656 d40d->lli_pool.dma_addr = 0;
Linus Walleij8d318a52010-03-30 15:33:42 +0200657 } else {
Rabin Vincentd924aba2011-01-25 11:18:16 +0100658 d40d->lli_phy.src = PTR_ALIGN(base, align);
Rabin Vincent594ece42011-01-25 11:18:12 +0100659 d40d->lli_phy.dst = d40d->lli_phy.src + lli_len;
Rabin Vincentb00f9382011-01-25 11:18:15 +0100660
661 d40d->lli_pool.dma_addr = dma_map_single(d40c->base->dev,
662 d40d->lli_phy.src,
663 d40d->lli_pool.size,
664 DMA_TO_DEVICE);
665
666 if (dma_mapping_error(d40c->base->dev,
667 d40d->lli_pool.dma_addr)) {
668 kfree(d40d->lli_pool.base);
669 d40d->lli_pool.base = NULL;
670 d40d->lli_pool.dma_addr = 0;
671 return -ENOMEM;
672 }
Linus Walleij8d318a52010-03-30 15:33:42 +0200673 }
674
675 return 0;
676}
677
Rabin Vincentb00f9382011-01-25 11:18:15 +0100678static void d40_pool_lli_free(struct d40_chan *d40c, struct d40_desc *d40d)
Linus Walleij8d318a52010-03-30 15:33:42 +0200679{
Rabin Vincentb00f9382011-01-25 11:18:15 +0100680 if (d40d->lli_pool.dma_addr)
681 dma_unmap_single(d40c->base->dev, d40d->lli_pool.dma_addr,
682 d40d->lli_pool.size, DMA_TO_DEVICE);
683
Linus Walleij8d318a52010-03-30 15:33:42 +0200684 kfree(d40d->lli_pool.base);
685 d40d->lli_pool.base = NULL;
686 d40d->lli_pool.size = 0;
687 d40d->lli_log.src = NULL;
688 d40d->lli_log.dst = NULL;
689 d40d->lli_phy.src = NULL;
690 d40d->lli_phy.dst = NULL;
Linus Walleij8d318a52010-03-30 15:33:42 +0200691}
692
Jonas Aaberg698e4732010-08-09 12:08:56 +0000693static int d40_lcla_alloc_one(struct d40_chan *d40c,
694 struct d40_desc *d40d)
695{
696 unsigned long flags;
697 int i;
698 int ret = -EINVAL;
Jonas Aaberg698e4732010-08-09 12:08:56 +0000699
700 spin_lock_irqsave(&d40c->base->lcla_pool.lock, flags);
701
Jonas Aaberg698e4732010-08-09 12:08:56 +0000702 /*
703 * Allocate both src and dst at the same time, therefore the half
704 * start on 1 since 0 can't be used since zero is used as end marker.
705 */
706 for (i = 1 ; i < D40_LCLA_LINK_PER_EVENT_GRP / 2; i++) {
Fabio Baltieri7ce529e2012-12-18 16:59:09 +0100707 int idx = d40c->phy_chan->num * D40_LCLA_LINK_PER_EVENT_GRP + i;
708
709 if (!d40c->base->lcla_pool.alloc_map[idx]) {
710 d40c->base->lcla_pool.alloc_map[idx] = d40d;
Jonas Aaberg698e4732010-08-09 12:08:56 +0000711 d40d->lcla_alloc++;
712 ret = i;
713 break;
714 }
715 }
716
717 spin_unlock_irqrestore(&d40c->base->lcla_pool.lock, flags);
718
719 return ret;
720}
721
722static int d40_lcla_free_all(struct d40_chan *d40c,
723 struct d40_desc *d40d)
724{
725 unsigned long flags;
726 int i;
727 int ret = -EINVAL;
728
Rabin Vincent724a8572011-01-25 11:18:08 +0100729 if (chan_is_physical(d40c))
Jonas Aaberg698e4732010-08-09 12:08:56 +0000730 return 0;
731
732 spin_lock_irqsave(&d40c->base->lcla_pool.lock, flags);
733
734 for (i = 1 ; i < D40_LCLA_LINK_PER_EVENT_GRP / 2; i++) {
Fabio Baltieri7ce529e2012-12-18 16:59:09 +0100735 int idx = d40c->phy_chan->num * D40_LCLA_LINK_PER_EVENT_GRP + i;
736
737 if (d40c->base->lcla_pool.alloc_map[idx] == d40d) {
738 d40c->base->lcla_pool.alloc_map[idx] = NULL;
Jonas Aaberg698e4732010-08-09 12:08:56 +0000739 d40d->lcla_alloc--;
740 if (d40d->lcla_alloc == 0) {
741 ret = 0;
742 break;
743 }
744 }
745 }
746
747 spin_unlock_irqrestore(&d40c->base->lcla_pool.lock, flags);
748
749 return ret;
750
751}
752
Linus Walleij8d318a52010-03-30 15:33:42 +0200753static void d40_desc_remove(struct d40_desc *d40d)
754{
755 list_del(&d40d->node);
756}
757
758static struct d40_desc *d40_desc_get(struct d40_chan *d40c)
759{
Rabin Vincenta2c15fa2010-10-06 08:20:37 +0000760 struct d40_desc *desc = NULL;
Linus Walleij8d318a52010-03-30 15:33:42 +0200761
762 if (!list_empty(&d40c->client)) {
Rabin Vincenta2c15fa2010-10-06 08:20:37 +0000763 struct d40_desc *d;
764 struct d40_desc *_d;
765
Narayanan G7fb3e752011-11-17 17:26:41 +0530766 list_for_each_entry_safe(d, _d, &d40c->client, node) {
Linus Walleij8d318a52010-03-30 15:33:42 +0200767 if (async_tx_test_ack(&d->txd)) {
Linus Walleij8d318a52010-03-30 15:33:42 +0200768 d40_desc_remove(d);
Rabin Vincenta2c15fa2010-10-06 08:20:37 +0000769 desc = d;
770 memset(desc, 0, sizeof(*desc));
Jonas Aabergc675b1b2010-06-20 21:25:08 +0000771 break;
Linus Walleij8d318a52010-03-30 15:33:42 +0200772 }
Narayanan G7fb3e752011-11-17 17:26:41 +0530773 }
Linus Walleij8d318a52010-03-30 15:33:42 +0200774 }
Rabin Vincenta2c15fa2010-10-06 08:20:37 +0000775
776 if (!desc)
777 desc = kmem_cache_zalloc(d40c->base->desc_slab, GFP_NOWAIT);
778
779 if (desc)
780 INIT_LIST_HEAD(&desc->node);
781
782 return desc;
Linus Walleij8d318a52010-03-30 15:33:42 +0200783}
784
785static void d40_desc_free(struct d40_chan *d40c, struct d40_desc *d40d)
786{
Jonas Aaberg698e4732010-08-09 12:08:56 +0000787
Rabin Vincentb00f9382011-01-25 11:18:15 +0100788 d40_pool_lli_free(d40c, d40d);
Jonas Aaberg698e4732010-08-09 12:08:56 +0000789 d40_lcla_free_all(d40c, d40d);
Jonas Aabergc675b1b2010-06-20 21:25:08 +0000790 kmem_cache_free(d40c->base->desc_slab, d40d);
Linus Walleij8d318a52010-03-30 15:33:42 +0200791}
792
793static void d40_desc_submit(struct d40_chan *d40c, struct d40_desc *desc)
794{
795 list_add_tail(&desc->node, &d40c->active);
796}
797
Rabin Vincent1c4b0922011-01-25 11:18:24 +0100798static void d40_phy_lli_load(struct d40_chan *chan, struct d40_desc *desc)
799{
800 struct d40_phy_lli *lli_dst = desc->lli_phy.dst;
801 struct d40_phy_lli *lli_src = desc->lli_phy.src;
802 void __iomem *base = chan_base(chan);
803
804 writel(lli_src->reg_cfg, base + D40_CHAN_REG_SSCFG);
805 writel(lli_src->reg_elt, base + D40_CHAN_REG_SSELT);
806 writel(lli_src->reg_ptr, base + D40_CHAN_REG_SSPTR);
807 writel(lli_src->reg_lnk, base + D40_CHAN_REG_SSLNK);
808
809 writel(lli_dst->reg_cfg, base + D40_CHAN_REG_SDCFG);
810 writel(lli_dst->reg_elt, base + D40_CHAN_REG_SDELT);
811 writel(lli_dst->reg_ptr, base + D40_CHAN_REG_SDPTR);
812 writel(lli_dst->reg_lnk, base + D40_CHAN_REG_SDLNK);
813}
814
Fabio Baltieri4226dd82012-12-13 13:46:16 +0100815static void d40_desc_done(struct d40_chan *d40c, struct d40_desc *desc)
816{
817 list_add_tail(&desc->node, &d40c->done);
818}
819
Rabin Vincente65889c2011-01-25 11:18:31 +0100820static void d40_log_lli_to_lcxa(struct d40_chan *chan, struct d40_desc *desc)
821{
822 struct d40_lcla_pool *pool = &chan->base->lcla_pool;
823 struct d40_log_lli_bidir *lli = &desc->lli_log;
824 int lli_current = desc->lli_current;
825 int lli_len = desc->lli_len;
Rabin Vincent0c842b52011-01-25 11:18:35 +0100826 bool cyclic = desc->cyclic;
Rabin Vincente65889c2011-01-25 11:18:31 +0100827 int curr_lcla = -EINVAL;
Rabin Vincent0c842b52011-01-25 11:18:35 +0100828 int first_lcla = 0;
Narayanan G28c7a192011-11-22 13:56:55 +0530829 bool use_esram_lcla = chan->base->plat_data->use_esram_lcla;
Rabin Vincent0c842b52011-01-25 11:18:35 +0100830 bool linkback;
Rabin Vincente65889c2011-01-25 11:18:31 +0100831
Rabin Vincent0c842b52011-01-25 11:18:35 +0100832 /*
833 * We may have partially running cyclic transfers, in case we did't get
834 * enough LCLA entries.
835 */
836 linkback = cyclic && lli_current == 0;
837
838 /*
839 * For linkback, we need one LCLA even with only one link, because we
840 * can't link back to the one in LCPA space
841 */
842 if (linkback || (lli_len - lli_current > 1)) {
Fabio Baltieri74070482012-12-18 12:25:14 +0100843 /*
844 * If the channel is expected to use only soft_lli don't
845 * allocate a lcla. This is to avoid a HW issue that exists
846 * in some controller during a peripheral to memory transfer
847 * that uses linked lists.
848 */
849 if (!(chan->phy_chan->use_soft_lli &&
Lee Jones2c2b62d2013-05-15 10:51:54 +0100850 chan->dma_cfg.dir == DMA_DEV_TO_MEM))
Fabio Baltieri74070482012-12-18 12:25:14 +0100851 curr_lcla = d40_lcla_alloc_one(chan, desc);
852
Rabin Vincent0c842b52011-01-25 11:18:35 +0100853 first_lcla = curr_lcla;
854 }
Rabin Vincente65889c2011-01-25 11:18:31 +0100855
Rabin Vincent0c842b52011-01-25 11:18:35 +0100856 /*
857 * For linkback, we normally load the LCPA in the loop since we need to
858 * link it to the second LCLA and not the first. However, if we
859 * couldn't even get a first LCLA, then we have to run in LCPA and
860 * reload manually.
861 */
862 if (!linkback || curr_lcla == -EINVAL) {
863 unsigned int flags = 0;
Rabin Vincente65889c2011-01-25 11:18:31 +0100864
Rabin Vincent0c842b52011-01-25 11:18:35 +0100865 if (curr_lcla == -EINVAL)
866 flags |= LLI_TERM_INT;
867
868 d40_log_lli_lcpa_write(chan->lcpa,
869 &lli->dst[lli_current],
870 &lli->src[lli_current],
871 curr_lcla,
872 flags);
873 lli_current++;
874 }
Rabin Vincent6045f0b2011-01-25 11:18:32 +0100875
876 if (curr_lcla < 0)
877 goto out;
878
Rabin Vincente65889c2011-01-25 11:18:31 +0100879 for (; lli_current < lli_len; lli_current++) {
880 unsigned int lcla_offset = chan->phy_chan->num * 1024 +
881 8 * curr_lcla * 2;
882 struct d40_log_lli *lcla = pool->base + lcla_offset;
Rabin Vincent0c842b52011-01-25 11:18:35 +0100883 unsigned int flags = 0;
Rabin Vincente65889c2011-01-25 11:18:31 +0100884 int next_lcla;
885
886 if (lli_current + 1 < lli_len)
887 next_lcla = d40_lcla_alloc_one(chan, desc);
888 else
Rabin Vincent0c842b52011-01-25 11:18:35 +0100889 next_lcla = linkback ? first_lcla : -EINVAL;
Rabin Vincente65889c2011-01-25 11:18:31 +0100890
Rabin Vincent0c842b52011-01-25 11:18:35 +0100891 if (cyclic || next_lcla == -EINVAL)
892 flags |= LLI_TERM_INT;
893
894 if (linkback && curr_lcla == first_lcla) {
895 /* First link goes in both LCPA and LCLA */
896 d40_log_lli_lcpa_write(chan->lcpa,
897 &lli->dst[lli_current],
898 &lli->src[lli_current],
899 next_lcla, flags);
900 }
901
902 /*
903 * One unused LCLA in the cyclic case if the very first
904 * next_lcla fails...
905 */
Rabin Vincente65889c2011-01-25 11:18:31 +0100906 d40_log_lli_lcla_write(lcla,
907 &lli->dst[lli_current],
908 &lli->src[lli_current],
Rabin Vincent0c842b52011-01-25 11:18:35 +0100909 next_lcla, flags);
Rabin Vincente65889c2011-01-25 11:18:31 +0100910
Narayanan G28c7a192011-11-22 13:56:55 +0530911 /*
912 * Cache maintenance is not needed if lcla is
913 * mapped in esram
914 */
915 if (!use_esram_lcla) {
916 dma_sync_single_range_for_device(chan->base->dev,
917 pool->dma_addr, lcla_offset,
918 2 * sizeof(struct d40_log_lli),
919 DMA_TO_DEVICE);
920 }
Rabin Vincente65889c2011-01-25 11:18:31 +0100921 curr_lcla = next_lcla;
922
Rabin Vincent0c842b52011-01-25 11:18:35 +0100923 if (curr_lcla == -EINVAL || curr_lcla == first_lcla) {
Rabin Vincente65889c2011-01-25 11:18:31 +0100924 lli_current++;
925 break;
926 }
927 }
928
Rabin Vincent6045f0b2011-01-25 11:18:32 +0100929out:
Rabin Vincente65889c2011-01-25 11:18:31 +0100930 desc->lli_current = lli_current;
931}
932
Jonas Aaberg698e4732010-08-09 12:08:56 +0000933static void d40_desc_load(struct d40_chan *d40c, struct d40_desc *d40d)
934{
Rabin Vincent724a8572011-01-25 11:18:08 +0100935 if (chan_is_physical(d40c)) {
Rabin Vincent1c4b0922011-01-25 11:18:24 +0100936 d40_phy_lli_load(d40c, d40d);
Jonas Aaberg698e4732010-08-09 12:08:56 +0000937 d40d->lli_current = d40d->lli_len;
Rabin Vincente65889c2011-01-25 11:18:31 +0100938 } else
939 d40_log_lli_to_lcxa(d40c, d40d);
Jonas Aaberg698e4732010-08-09 12:08:56 +0000940}
941
Linus Walleij8d318a52010-03-30 15:33:42 +0200942static struct d40_desc *d40_first_active_get(struct d40_chan *d40c)
943{
Masahiro Yamada360af352016-09-13 03:08:17 +0900944 return list_first_entry_or_null(&d40c->active, struct d40_desc, node);
Linus Walleij8d318a52010-03-30 15:33:42 +0200945}
946
Per Forlin74043682011-08-29 13:33:34 +0200947/* remove desc from current queue and add it to the pending_queue */
Linus Walleij8d318a52010-03-30 15:33:42 +0200948static void d40_desc_queue(struct d40_chan *d40c, struct d40_desc *desc)
949{
Per Forlin74043682011-08-29 13:33:34 +0200950 d40_desc_remove(desc);
951 desc->is_in_client_list = false;
Per Forlina8f30672011-06-26 23:29:52 +0200952 list_add_tail(&desc->node, &d40c->pending_queue);
953}
954
955static struct d40_desc *d40_first_pending(struct d40_chan *d40c)
956{
Masahiro Yamada360af352016-09-13 03:08:17 +0900957 return list_first_entry_or_null(&d40c->pending_queue, struct d40_desc,
958 node);
Linus Walleij8d318a52010-03-30 15:33:42 +0200959}
960
961static struct d40_desc *d40_first_queued(struct d40_chan *d40c)
962{
Masahiro Yamada360af352016-09-13 03:08:17 +0900963 return list_first_entry_or_null(&d40c->queue, struct d40_desc, node);
Linus Walleij8d318a52010-03-30 15:33:42 +0200964}
965
Fabio Baltieri4226dd82012-12-13 13:46:16 +0100966static struct d40_desc *d40_first_done(struct d40_chan *d40c)
967{
Masahiro Yamada360af352016-09-13 03:08:17 +0900968 return list_first_entry_or_null(&d40c->done, struct d40_desc, node);
Fabio Baltieri4226dd82012-12-13 13:46:16 +0100969}
970
Per Forlind49278e2010-12-20 18:31:38 +0100971static int d40_psize_2_burst_size(bool is_log, int psize)
972{
973 if (is_log) {
974 if (psize == STEDMA40_PSIZE_LOG_1)
975 return 1;
976 } else {
977 if (psize == STEDMA40_PSIZE_PHY_1)
978 return 1;
979 }
Linus Walleij8d318a52010-03-30 15:33:42 +0200980
Per Forlind49278e2010-12-20 18:31:38 +0100981 return 2 << psize;
982}
983
984/*
985 * The dma only supports transmitting packages up to
Lee Jones43f2e1a2013-05-15 11:51:57 +0200986 * STEDMA40_MAX_SEG_SIZE * data_width, where data_width is stored in Bytes.
987 *
988 * Calculate the total number of dma elements required to send the entire sg list.
Per Forlind49278e2010-12-20 18:31:38 +0100989 */
990static int d40_size_2_dmalen(int size, u32 data_width1, u32 data_width2)
991{
992 int dmalen;
993 u32 max_w = max(data_width1, data_width2);
994 u32 min_w = min(data_width1, data_width2);
Lee Jones43f2e1a2013-05-15 11:51:57 +0200995 u32 seg_max = ALIGN(STEDMA40_MAX_SEG_SIZE * min_w, max_w);
Per Forlind49278e2010-12-20 18:31:38 +0100996
997 if (seg_max > STEDMA40_MAX_SEG_SIZE)
Lee Jones43f2e1a2013-05-15 11:51:57 +0200998 seg_max -= max_w;
Per Forlind49278e2010-12-20 18:31:38 +0100999
Lee Jones43f2e1a2013-05-15 11:51:57 +02001000 if (!IS_ALIGNED(size, max_w))
Per Forlind49278e2010-12-20 18:31:38 +01001001 return -EINVAL;
1002
1003 if (size <= seg_max)
1004 dmalen = 1;
1005 else {
1006 dmalen = size / seg_max;
1007 if (dmalen * seg_max < size)
1008 dmalen++;
1009 }
1010 return dmalen;
1011}
1012
1013static int d40_sg_2_dmalen(struct scatterlist *sgl, int sg_len,
1014 u32 data_width1, u32 data_width2)
1015{
1016 struct scatterlist *sg;
1017 int i;
1018 int len = 0;
1019 int ret;
1020
1021 for_each_sg(sgl, sg, sg_len, i) {
1022 ret = d40_size_2_dmalen(sg_dma_len(sg),
1023 data_width1, data_width2);
1024 if (ret < 0)
1025 return ret;
1026 len += ret;
1027 }
1028 return len;
1029}
1030
Narayanan G1bdae6f2012-02-09 12:41:37 +05301031static int __d40_execute_command_phy(struct d40_chan *d40c,
1032 enum d40_command command)
Linus Walleij8d318a52010-03-30 15:33:42 +02001033{
Jonas Aaberg767a9672010-08-09 12:08:34 +00001034 u32 status;
1035 int i;
Linus Walleij8d318a52010-03-30 15:33:42 +02001036 void __iomem *active_reg;
1037 int ret = 0;
1038 unsigned long flags;
Jonas Aaberg1d392a72010-06-20 21:26:01 +00001039 u32 wmask;
Linus Walleij8d318a52010-03-30 15:33:42 +02001040
Narayanan G1bdae6f2012-02-09 12:41:37 +05301041 if (command == D40_DMA_STOP) {
1042 ret = __d40_execute_command_phy(d40c, D40_DMA_SUSPEND_REQ);
1043 if (ret)
1044 return ret;
1045 }
1046
Linus Walleij8d318a52010-03-30 15:33:42 +02001047 spin_lock_irqsave(&d40c->base->execmd_lock, flags);
1048
1049 if (d40c->phy_chan->num % 2 == 0)
1050 active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
1051 else
1052 active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
1053
1054 if (command == D40_DMA_SUSPEND_REQ) {
1055 status = (readl(active_reg) &
1056 D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
1057 D40_CHAN_POS(d40c->phy_chan->num);
1058
1059 if (status == D40_DMA_SUSPENDED || status == D40_DMA_STOP)
1060 goto done;
1061 }
1062
Jonas Aaberg1d392a72010-06-20 21:26:01 +00001063 wmask = 0xffffffff & ~(D40_CHAN_POS_MASK(d40c->phy_chan->num));
1064 writel(wmask | (command << D40_CHAN_POS(d40c->phy_chan->num)),
1065 active_reg);
Linus Walleij8d318a52010-03-30 15:33:42 +02001066
1067 if (command == D40_DMA_SUSPEND_REQ) {
1068
1069 for (i = 0 ; i < D40_SUSPEND_MAX_IT; i++) {
1070 status = (readl(active_reg) &
1071 D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
1072 D40_CHAN_POS(d40c->phy_chan->num);
1073
1074 cpu_relax();
1075 /*
1076 * Reduce the number of bus accesses while
1077 * waiting for the DMA to suspend.
1078 */
1079 udelay(3);
1080
1081 if (status == D40_DMA_STOP ||
1082 status == D40_DMA_SUSPENDED)
1083 break;
1084 }
1085
1086 if (i == D40_SUSPEND_MAX_IT) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01001087 chan_err(d40c,
1088 "unable to suspend the chl %d (log: %d) status %x\n",
1089 d40c->phy_chan->num, d40c->log_num,
Linus Walleij8d318a52010-03-30 15:33:42 +02001090 status);
1091 dump_stack();
1092 ret = -EBUSY;
1093 }
1094
1095 }
1096done:
1097 spin_unlock_irqrestore(&d40c->base->execmd_lock, flags);
1098 return ret;
1099}
1100
1101static void d40_term_all(struct d40_chan *d40c)
1102{
1103 struct d40_desc *d40d;
Per Forlin74043682011-08-29 13:33:34 +02001104 struct d40_desc *_d;
Linus Walleij8d318a52010-03-30 15:33:42 +02001105
Fabio Baltieri4226dd82012-12-13 13:46:16 +01001106 /* Release completed descriptors */
1107 while ((d40d = d40_first_done(d40c))) {
1108 d40_desc_remove(d40d);
1109 d40_desc_free(d40c, d40d);
1110 }
1111
Linus Walleij8d318a52010-03-30 15:33:42 +02001112 /* Release active descriptors */
1113 while ((d40d = d40_first_active_get(d40c))) {
1114 d40_desc_remove(d40d);
Linus Walleij8d318a52010-03-30 15:33:42 +02001115 d40_desc_free(d40c, d40d);
1116 }
1117
1118 /* Release queued descriptors waiting for transfer */
1119 while ((d40d = d40_first_queued(d40c))) {
1120 d40_desc_remove(d40d);
Linus Walleij8d318a52010-03-30 15:33:42 +02001121 d40_desc_free(d40c, d40d);
1122 }
1123
Per Forlina8f30672011-06-26 23:29:52 +02001124 /* Release pending descriptors */
1125 while ((d40d = d40_first_pending(d40c))) {
1126 d40_desc_remove(d40d);
1127 d40_desc_free(d40c, d40d);
1128 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001129
Per Forlin74043682011-08-29 13:33:34 +02001130 /* Release client owned descriptors */
1131 if (!list_empty(&d40c->client))
1132 list_for_each_entry_safe(d40d, _d, &d40c->client, node) {
1133 d40_desc_remove(d40d);
1134 d40_desc_free(d40c, d40d);
1135 }
1136
Per Forlin82babbb362011-08-29 13:33:35 +02001137 /* Release descriptors in prepare queue */
1138 if (!list_empty(&d40c->prepare_queue))
1139 list_for_each_entry_safe(d40d, _d,
1140 &d40c->prepare_queue, node) {
1141 d40_desc_remove(d40d);
1142 d40_desc_free(d40c, d40d);
1143 }
Per Forlin74043682011-08-29 13:33:34 +02001144
Linus Walleij8d318a52010-03-30 15:33:42 +02001145 d40c->pending_tx = 0;
Linus Walleij8d318a52010-03-30 15:33:42 +02001146}
1147
Narayanan G1bdae6f2012-02-09 12:41:37 +05301148static void __d40_config_set_event(struct d40_chan *d40c,
1149 enum d40_events event_type, u32 event,
1150 int reg)
Rabin Vincent262d2912011-01-25 11:18:05 +01001151{
Rabin Vincent8ca84682011-01-25 11:18:07 +01001152 void __iomem *addr = chan_base(d40c) + reg;
Rabin Vincent262d2912011-01-25 11:18:05 +01001153 int tries;
Narayanan G1bdae6f2012-02-09 12:41:37 +05301154 u32 status;
Rabin Vincent262d2912011-01-25 11:18:05 +01001155
Narayanan G1bdae6f2012-02-09 12:41:37 +05301156 switch (event_type) {
1157
1158 case D40_DEACTIVATE_EVENTLINE:
1159
Rabin Vincent262d2912011-01-25 11:18:05 +01001160 writel((D40_DEACTIVATE_EVENTLINE << D40_EVENTLINE_POS(event))
1161 | ~D40_EVENTLINE_MASK(event), addr);
Narayanan G1bdae6f2012-02-09 12:41:37 +05301162 break;
Rabin Vincent262d2912011-01-25 11:18:05 +01001163
Narayanan G1bdae6f2012-02-09 12:41:37 +05301164 case D40_SUSPEND_REQ_EVENTLINE:
1165 status = (readl(addr) & D40_EVENTLINE_MASK(event)) >>
1166 D40_EVENTLINE_POS(event);
1167
1168 if (status == D40_DEACTIVATE_EVENTLINE ||
1169 status == D40_SUSPEND_REQ_EVENTLINE)
1170 break;
1171
1172 writel((D40_SUSPEND_REQ_EVENTLINE << D40_EVENTLINE_POS(event))
1173 | ~D40_EVENTLINE_MASK(event), addr);
1174
1175 for (tries = 0 ; tries < D40_SUSPEND_MAX_IT; tries++) {
1176
1177 status = (readl(addr) & D40_EVENTLINE_MASK(event)) >>
1178 D40_EVENTLINE_POS(event);
1179
1180 cpu_relax();
1181 /*
1182 * Reduce the number of bus accesses while
1183 * waiting for the DMA to suspend.
1184 */
1185 udelay(3);
1186
1187 if (status == D40_DEACTIVATE_EVENTLINE)
1188 break;
1189 }
1190
1191 if (tries == D40_SUSPEND_MAX_IT) {
1192 chan_err(d40c,
1193 "unable to stop the event_line chl %d (log: %d)"
1194 "status %x\n", d40c->phy_chan->num,
1195 d40c->log_num, status);
1196 }
1197 break;
1198
1199 case D40_ACTIVATE_EVENTLINE:
Rabin Vincent262d2912011-01-25 11:18:05 +01001200 /*
1201 * The hardware sometimes doesn't register the enable when src and dst
1202 * event lines are active on the same logical channel. Retry to ensure
1203 * it does. Usually only one retry is sufficient.
1204 */
Narayanan G1bdae6f2012-02-09 12:41:37 +05301205 tries = 100;
1206 while (--tries) {
1207 writel((D40_ACTIVATE_EVENTLINE <<
1208 D40_EVENTLINE_POS(event)) |
1209 ~D40_EVENTLINE_MASK(event), addr);
Rabin Vincent262d2912011-01-25 11:18:05 +01001210
Narayanan G1bdae6f2012-02-09 12:41:37 +05301211 if (readl(addr) & D40_EVENTLINE_MASK(event))
1212 break;
1213 }
1214
1215 if (tries != 99)
1216 dev_dbg(chan2dev(d40c),
1217 "[%s] workaround enable S%cLNK (%d tries)\n",
1218 __func__, reg == D40_CHAN_REG_SSLNK ? 'S' : 'D',
1219 100 - tries);
1220
1221 WARN_ON(!tries);
1222 break;
1223
1224 case D40_ROUND_EVENTLINE:
1225 BUG();
1226 break;
1227
Rabin Vincent262d2912011-01-25 11:18:05 +01001228 }
Rabin Vincent262d2912011-01-25 11:18:05 +01001229}
1230
Narayanan G1bdae6f2012-02-09 12:41:37 +05301231static void d40_config_set_event(struct d40_chan *d40c,
1232 enum d40_events event_type)
Linus Walleij8d318a52010-03-30 15:33:42 +02001233{
Lee Jones26955c07d2013-05-03 15:31:56 +01001234 u32 event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dev_type);
1235
Linus Walleij8d318a52010-03-30 15:33:42 +02001236 /* Enable event line connected to device (or memcpy) */
Lee Jones2c2b62d2013-05-15 10:51:54 +01001237 if ((d40c->dma_cfg.dir == DMA_DEV_TO_MEM) ||
1238 (d40c->dma_cfg.dir == DMA_DEV_TO_DEV))
Narayanan G1bdae6f2012-02-09 12:41:37 +05301239 __d40_config_set_event(d40c, event_type, event,
Rabin Vincent262d2912011-01-25 11:18:05 +01001240 D40_CHAN_REG_SSLNK);
Rabin Vincent262d2912011-01-25 11:18:05 +01001241
Lee Jones2c2b62d2013-05-15 10:51:54 +01001242 if (d40c->dma_cfg.dir != DMA_DEV_TO_MEM)
Narayanan G1bdae6f2012-02-09 12:41:37 +05301243 __d40_config_set_event(d40c, event_type, event,
Rabin Vincent262d2912011-01-25 11:18:05 +01001244 D40_CHAN_REG_SDLNK);
Linus Walleij8d318a52010-03-30 15:33:42 +02001245}
1246
Jonas Aaberga5ebca42010-05-18 00:41:09 +02001247static u32 d40_chan_has_events(struct d40_chan *d40c)
Linus Walleij8d318a52010-03-30 15:33:42 +02001248{
Rabin Vincent8ca84682011-01-25 11:18:07 +01001249 void __iomem *chanbase = chan_base(d40c);
Jonas Aabergbe8cb7d2010-08-09 12:07:44 +00001250 u32 val;
Linus Walleij8d318a52010-03-30 15:33:42 +02001251
Rabin Vincent8ca84682011-01-25 11:18:07 +01001252 val = readl(chanbase + D40_CHAN_REG_SSLNK);
1253 val |= readl(chanbase + D40_CHAN_REG_SDLNK);
Linus Walleij8d318a52010-03-30 15:33:42 +02001254
Jonas Aaberga5ebca42010-05-18 00:41:09 +02001255 return val;
Linus Walleij8d318a52010-03-30 15:33:42 +02001256}
1257
Narayanan G1bdae6f2012-02-09 12:41:37 +05301258static int
1259__d40_execute_command_log(struct d40_chan *d40c, enum d40_command command)
1260{
1261 unsigned long flags;
1262 int ret = 0;
1263 u32 active_status;
1264 void __iomem *active_reg;
1265
1266 if (d40c->phy_chan->num % 2 == 0)
1267 active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
1268 else
1269 active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
1270
1271
1272 spin_lock_irqsave(&d40c->phy_chan->lock, flags);
1273
1274 switch (command) {
1275 case D40_DMA_STOP:
1276 case D40_DMA_SUSPEND_REQ:
1277
1278 active_status = (readl(active_reg) &
1279 D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
1280 D40_CHAN_POS(d40c->phy_chan->num);
1281
1282 if (active_status == D40_DMA_RUN)
1283 d40_config_set_event(d40c, D40_SUSPEND_REQ_EVENTLINE);
1284 else
1285 d40_config_set_event(d40c, D40_DEACTIVATE_EVENTLINE);
1286
1287 if (!d40_chan_has_events(d40c) && (command == D40_DMA_STOP))
1288 ret = __d40_execute_command_phy(d40c, command);
1289
1290 break;
1291
1292 case D40_DMA_RUN:
1293
1294 d40_config_set_event(d40c, D40_ACTIVATE_EVENTLINE);
1295 ret = __d40_execute_command_phy(d40c, command);
1296 break;
1297
1298 case D40_DMA_SUSPENDED:
1299 BUG();
1300 break;
1301 }
1302
1303 spin_unlock_irqrestore(&d40c->phy_chan->lock, flags);
1304 return ret;
1305}
1306
1307static int d40_channel_execute_command(struct d40_chan *d40c,
1308 enum d40_command command)
1309{
1310 if (chan_is_logical(d40c))
1311 return __d40_execute_command_log(d40c, command);
1312 else
1313 return __d40_execute_command_phy(d40c, command);
1314}
1315
Rabin Vincent20a5b6d2010-10-12 13:00:52 +00001316static u32 d40_get_prmo(struct d40_chan *d40c)
1317{
1318 static const unsigned int phy_map[] = {
1319 [STEDMA40_PCHAN_BASIC_MODE]
1320 = D40_DREG_PRMO_PCHAN_BASIC,
1321 [STEDMA40_PCHAN_MODULO_MODE]
1322 = D40_DREG_PRMO_PCHAN_MODULO,
1323 [STEDMA40_PCHAN_DOUBLE_DST_MODE]
1324 = D40_DREG_PRMO_PCHAN_DOUBLE_DST,
1325 };
1326 static const unsigned int log_map[] = {
1327 [STEDMA40_LCHAN_SRC_PHY_DST_LOG]
1328 = D40_DREG_PRMO_LCHAN_SRC_PHY_DST_LOG,
1329 [STEDMA40_LCHAN_SRC_LOG_DST_PHY]
1330 = D40_DREG_PRMO_LCHAN_SRC_LOG_DST_PHY,
1331 [STEDMA40_LCHAN_SRC_LOG_DST_LOG]
1332 = D40_DREG_PRMO_LCHAN_SRC_LOG_DST_LOG,
1333 };
1334
Rabin Vincent724a8572011-01-25 11:18:08 +01001335 if (chan_is_physical(d40c))
Rabin Vincent20a5b6d2010-10-12 13:00:52 +00001336 return phy_map[d40c->dma_cfg.mode_opt];
1337 else
1338 return log_map[d40c->dma_cfg.mode_opt];
1339}
1340
Jonas Aabergb55912c2010-08-09 12:08:02 +00001341static void d40_config_write(struct d40_chan *d40c)
Linus Walleij8d318a52010-03-30 15:33:42 +02001342{
1343 u32 addr_base;
1344 u32 var;
Linus Walleij8d318a52010-03-30 15:33:42 +02001345
1346 /* Odd addresses are even addresses + 4 */
1347 addr_base = (d40c->phy_chan->num % 2) * 4;
1348 /* Setup channel mode to logical or physical */
Rabin Vincent724a8572011-01-25 11:18:08 +01001349 var = ((u32)(chan_is_logical(d40c)) + 1) <<
Linus Walleij8d318a52010-03-30 15:33:42 +02001350 D40_CHAN_POS(d40c->phy_chan->num);
1351 writel(var, d40c->base->virtbase + D40_DREG_PRMSE + addr_base);
1352
1353 /* Setup operational mode option register */
Rabin Vincent20a5b6d2010-10-12 13:00:52 +00001354 var = d40_get_prmo(d40c) << D40_CHAN_POS(d40c->phy_chan->num);
Linus Walleij8d318a52010-03-30 15:33:42 +02001355
1356 writel(var, d40c->base->virtbase + D40_DREG_PRMOE + addr_base);
1357
Rabin Vincent724a8572011-01-25 11:18:08 +01001358 if (chan_is_logical(d40c)) {
Rabin Vincent8ca84682011-01-25 11:18:07 +01001359 int lidx = (d40c->phy_chan->num << D40_SREG_ELEM_LOG_LIDX_POS)
1360 & D40_SREG_ELEM_LOG_LIDX_MASK;
1361 void __iomem *chanbase = chan_base(d40c);
1362
Linus Walleij8d318a52010-03-30 15:33:42 +02001363 /* Set default config for CFG reg */
Rabin Vincent8ca84682011-01-25 11:18:07 +01001364 writel(d40c->src_def_cfg, chanbase + D40_CHAN_REG_SSCFG);
1365 writel(d40c->dst_def_cfg, chanbase + D40_CHAN_REG_SDCFG);
Linus Walleij8d318a52010-03-30 15:33:42 +02001366
Jonas Aabergb55912c2010-08-09 12:08:02 +00001367 /* Set LIDX for lcla */
Rabin Vincent8ca84682011-01-25 11:18:07 +01001368 writel(lidx, chanbase + D40_CHAN_REG_SSELT);
1369 writel(lidx, chanbase + D40_CHAN_REG_SDELT);
Rabin Vincente9f3a492011-12-28 11:27:40 +05301370
1371 /* Clear LNK which will be used by d40_chan_has_events() */
1372 writel(0, chanbase + D40_CHAN_REG_SSLNK);
1373 writel(0, chanbase + D40_CHAN_REG_SDLNK);
Linus Walleij8d318a52010-03-30 15:33:42 +02001374 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001375}
1376
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001377static u32 d40_residue(struct d40_chan *d40c)
1378{
1379 u32 num_elt;
1380
Rabin Vincent724a8572011-01-25 11:18:08 +01001381 if (chan_is_logical(d40c))
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001382 num_elt = (readl(&d40c->lcpa->lcsp2) & D40_MEM_LCSP2_ECNT_MASK)
1383 >> D40_MEM_LCSP2_ECNT_POS;
Rabin Vincent8ca84682011-01-25 11:18:07 +01001384 else {
1385 u32 val = readl(chan_base(d40c) + D40_CHAN_REG_SDELT);
1386 num_elt = (val & D40_SREG_ELEM_PHY_ECNT_MASK)
1387 >> D40_SREG_ELEM_PHY_ECNT_POS;
1388 }
1389
Lee Jones43f2e1a2013-05-15 11:51:57 +02001390 return num_elt * d40c->dma_cfg.dst_info.data_width;
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001391}
1392
1393static bool d40_tx_is_linked(struct d40_chan *d40c)
1394{
1395 bool is_link;
1396
Rabin Vincent724a8572011-01-25 11:18:08 +01001397 if (chan_is_logical(d40c))
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001398 is_link = readl(&d40c->lcpa->lcsp3) & D40_MEM_LCSP3_DLOS_MASK;
1399 else
Rabin Vincent8ca84682011-01-25 11:18:07 +01001400 is_link = readl(chan_base(d40c) + D40_CHAN_REG_SDLNK)
1401 & D40_SREG_LNK_PHYS_LNK_MASK;
1402
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001403 return is_link;
1404}
1405
Maxime Ripard6f5bad02014-11-17 14:42:36 +01001406static int d40_pause(struct dma_chan *chan)
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001407{
Maxime Ripard6f5bad02014-11-17 14:42:36 +01001408 struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001409 int res = 0;
1410 unsigned long flags;
1411
Maxime Ripard6f5bad02014-11-17 14:42:36 +01001412 if (d40c->phy_chan == NULL) {
1413 chan_err(d40c, "Channel is not allocated!\n");
1414 return -EINVAL;
1415 }
1416
Jonas Aaberg3ac012a2010-08-09 12:09:12 +00001417 if (!d40c->busy)
1418 return 0;
1419
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001420 spin_lock_irqsave(&d40c->lock, flags);
Ulf Hansson80245212014-04-23 21:52:01 +02001421 pm_runtime_get_sync(d40c->base->dev);
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001422
1423 res = d40_channel_execute_command(d40c, D40_DMA_SUSPEND_REQ);
Narayanan G1bdae6f2012-02-09 12:41:37 +05301424
Narayanan G7fb3e752011-11-17 17:26:41 +05301425 pm_runtime_mark_last_busy(d40c->base->dev);
1426 pm_runtime_put_autosuspend(d40c->base->dev);
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001427 spin_unlock_irqrestore(&d40c->lock, flags);
1428 return res;
1429}
1430
Maxime Ripard6f5bad02014-11-17 14:42:36 +01001431static int d40_resume(struct dma_chan *chan)
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001432{
Maxime Ripard6f5bad02014-11-17 14:42:36 +01001433 struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001434 int res = 0;
1435 unsigned long flags;
1436
Maxime Ripard6f5bad02014-11-17 14:42:36 +01001437 if (d40c->phy_chan == NULL) {
1438 chan_err(d40c, "Channel is not allocated!\n");
1439 return -EINVAL;
1440 }
1441
Jonas Aaberg3ac012a2010-08-09 12:09:12 +00001442 if (!d40c->busy)
1443 return 0;
1444
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001445 spin_lock_irqsave(&d40c->lock, flags);
Narayanan G7fb3e752011-11-17 17:26:41 +05301446 pm_runtime_get_sync(d40c->base->dev);
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001447
1448 /* If bytes left to transfer or linked tx resume job */
Narayanan G1bdae6f2012-02-09 12:41:37 +05301449 if (d40_residue(d40c) || d40_tx_is_linked(d40c))
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001450 res = d40_channel_execute_command(d40c, D40_DMA_RUN);
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001451
Narayanan G7fb3e752011-11-17 17:26:41 +05301452 pm_runtime_mark_last_busy(d40c->base->dev);
1453 pm_runtime_put_autosuspend(d40c->base->dev);
Jonas Aabergaa182ae2010-08-09 12:08:26 +00001454 spin_unlock_irqrestore(&d40c->lock, flags);
1455 return res;
1456}
1457
Linus Walleij8d318a52010-03-30 15:33:42 +02001458static dma_cookie_t d40_tx_submit(struct dma_async_tx_descriptor *tx)
1459{
1460 struct d40_chan *d40c = container_of(tx->chan,
1461 struct d40_chan,
1462 chan);
1463 struct d40_desc *d40d = container_of(tx, struct d40_desc, txd);
1464 unsigned long flags;
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00001465 dma_cookie_t cookie;
Linus Walleij8d318a52010-03-30 15:33:42 +02001466
1467 spin_lock_irqsave(&d40c->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00001468 cookie = dma_cookie_assign(tx);
Linus Walleij8d318a52010-03-30 15:33:42 +02001469 d40_desc_queue(d40c, d40d);
Linus Walleij8d318a52010-03-30 15:33:42 +02001470 spin_unlock_irqrestore(&d40c->lock, flags);
1471
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00001472 return cookie;
Linus Walleij8d318a52010-03-30 15:33:42 +02001473}
1474
1475static int d40_start(struct d40_chan *d40c)
1476{
Jonas Aaberg0c322692010-06-20 21:25:46 +00001477 return d40_channel_execute_command(d40c, D40_DMA_RUN);
Linus Walleij8d318a52010-03-30 15:33:42 +02001478}
1479
1480static struct d40_desc *d40_queue_start(struct d40_chan *d40c)
1481{
1482 struct d40_desc *d40d;
1483 int err;
1484
1485 /* Start queued jobs, if any */
1486 d40d = d40_first_queued(d40c);
1487
1488 if (d40d != NULL) {
Narayanan G1bdae6f2012-02-09 12:41:37 +05301489 if (!d40c->busy) {
Narayanan G7fb3e752011-11-17 17:26:41 +05301490 d40c->busy = true;
Narayanan G1bdae6f2012-02-09 12:41:37 +05301491 pm_runtime_get_sync(d40c->base->dev);
1492 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001493
1494 /* Remove from queue */
1495 d40_desc_remove(d40d);
1496
1497 /* Add to active queue */
1498 d40_desc_submit(d40c, d40d);
1499
Rabin Vincent7d83a852011-01-25 11:18:06 +01001500 /* Initiate DMA job */
1501 d40_desc_load(d40c, d40d);
Jonas Aaberg698e4732010-08-09 12:08:56 +00001502
Rabin Vincent7d83a852011-01-25 11:18:06 +01001503 /* Start dma job */
1504 err = d40_start(d40c);
Linus Walleij8d318a52010-03-30 15:33:42 +02001505
Rabin Vincent7d83a852011-01-25 11:18:06 +01001506 if (err)
1507 return NULL;
Linus Walleij8d318a52010-03-30 15:33:42 +02001508 }
1509
1510 return d40d;
1511}
1512
1513/* called from interrupt context */
1514static void dma_tc_handle(struct d40_chan *d40c)
1515{
1516 struct d40_desc *d40d;
1517
Linus Walleij8d318a52010-03-30 15:33:42 +02001518 /* Get first active entry from list */
1519 d40d = d40_first_active_get(d40c);
1520
1521 if (d40d == NULL)
1522 return;
1523
Rabin Vincent0c842b52011-01-25 11:18:35 +01001524 if (d40d->cyclic) {
1525 /*
1526 * If this was a paritially loaded list, we need to reloaded
1527 * it, and only when the list is completed. We need to check
1528 * for done because the interrupt will hit for every link, and
1529 * not just the last one.
1530 */
1531 if (d40d->lli_current < d40d->lli_len
1532 && !d40_tx_is_linked(d40c)
1533 && !d40_residue(d40c)) {
1534 d40_lcla_free_all(d40c, d40d);
1535 d40_desc_load(d40c, d40d);
1536 (void) d40_start(d40c);
Linus Walleij8d318a52010-03-30 15:33:42 +02001537
Rabin Vincent0c842b52011-01-25 11:18:35 +01001538 if (d40d->lli_current == d40d->lli_len)
1539 d40d->lli_current = 0;
1540 }
1541 } else {
1542 d40_lcla_free_all(d40c, d40d);
1543
1544 if (d40d->lli_current < d40d->lli_len) {
1545 d40_desc_load(d40c, d40d);
1546 /* Start dma job */
1547 (void) d40_start(d40c);
1548 return;
1549 }
1550
Rabin Vincent9ecb41b2013-05-27 16:03:40 +02001551 if (d40_queue_start(d40c) == NULL) {
Rabin Vincent0c842b52011-01-25 11:18:35 +01001552 d40c->busy = false;
Rabin Vincent9ecb41b2013-05-27 16:03:40 +02001553
1554 pm_runtime_mark_last_busy(d40c->base->dev);
1555 pm_runtime_put_autosuspend(d40c->base->dev);
1556 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001557
Fabio Baltieri7dd14522013-02-14 10:03:10 +01001558 d40_desc_remove(d40d);
1559 d40_desc_done(d40c, d40d);
1560 }
Fabio Baltieri4226dd82012-12-13 13:46:16 +01001561
Linus Walleij8d318a52010-03-30 15:33:42 +02001562 d40c->pending_tx++;
1563 tasklet_schedule(&d40c->tasklet);
1564
1565}
1566
1567static void dma_tasklet(unsigned long data)
1568{
1569 struct d40_chan *d40c = (struct d40_chan *) data;
Jonas Aaberg767a9672010-08-09 12:08:34 +00001570 struct d40_desc *d40d;
Linus Walleij8d318a52010-03-30 15:33:42 +02001571 unsigned long flags;
Linus Walleije9baa9d2014-02-13 10:39:01 +01001572 bool callback_active;
Linus Walleij8d318a52010-03-30 15:33:42 +02001573 dma_async_tx_callback callback;
1574 void *callback_param;
1575
1576 spin_lock_irqsave(&d40c->lock, flags);
1577
Fabio Baltieri4226dd82012-12-13 13:46:16 +01001578 /* Get first entry from the done list */
1579 d40d = d40_first_done(d40c);
1580 if (d40d == NULL) {
1581 /* Check if we have reached here for cyclic job */
1582 d40d = d40_first_active_get(d40c);
1583 if (d40d == NULL || !d40d->cyclic)
1584 goto err;
1585 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001586
Rabin Vincent0c842b52011-01-25 11:18:35 +01001587 if (!d40d->cyclic)
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +00001588 dma_cookie_complete(&d40d->txd);
Linus Walleij8d318a52010-03-30 15:33:42 +02001589
1590 /*
1591 * If terminating a channel pending_tx is set to zero.
1592 * This prevents any finished active jobs to return to the client.
1593 */
1594 if (d40c->pending_tx == 0) {
1595 spin_unlock_irqrestore(&d40c->lock, flags);
1596 return;
1597 }
1598
1599 /* Callback to client */
Linus Walleije9baa9d2014-02-13 10:39:01 +01001600 callback_active = !!(d40d->txd.flags & DMA_PREP_INTERRUPT);
Jonas Aaberg767a9672010-08-09 12:08:34 +00001601 callback = d40d->txd.callback;
1602 callback_param = d40d->txd.callback_param;
Linus Walleij8d318a52010-03-30 15:33:42 +02001603
Rabin Vincent0c842b52011-01-25 11:18:35 +01001604 if (!d40d->cyclic) {
1605 if (async_tx_test_ack(&d40d->txd)) {
Jonas Aaberg767a9672010-08-09 12:08:34 +00001606 d40_desc_remove(d40d);
Rabin Vincent0c842b52011-01-25 11:18:35 +01001607 d40_desc_free(d40c, d40d);
Fabio Baltierif26e03a2012-12-13 17:12:37 +01001608 } else if (!d40d->is_in_client_list) {
1609 d40_desc_remove(d40d);
1610 d40_lcla_free_all(d40c, d40d);
1611 list_add_tail(&d40d->node, &d40c->client);
1612 d40d->is_in_client_list = true;
Linus Walleij8d318a52010-03-30 15:33:42 +02001613 }
1614 }
1615
1616 d40c->pending_tx--;
1617
1618 if (d40c->pending_tx)
1619 tasklet_schedule(&d40c->tasklet);
1620
1621 spin_unlock_irqrestore(&d40c->lock, flags);
1622
Linus Walleije9baa9d2014-02-13 10:39:01 +01001623 if (callback_active && callback)
Linus Walleij8d318a52010-03-30 15:33:42 +02001624 callback(callback_param);
1625
1626 return;
1627
Narayanan G1bdae6f2012-02-09 12:41:37 +05301628err:
1629 /* Rescue manouver if receiving double interrupts */
Linus Walleij8d318a52010-03-30 15:33:42 +02001630 if (d40c->pending_tx > 0)
1631 d40c->pending_tx--;
1632 spin_unlock_irqrestore(&d40c->lock, flags);
1633}
1634
1635static irqreturn_t d40_handle_interrupt(int irq, void *data)
1636{
Linus Walleij8d318a52010-03-30 15:33:42 +02001637 int i;
Linus Walleij8d318a52010-03-30 15:33:42 +02001638 u32 idx;
1639 u32 row;
1640 long chan = -1;
1641 struct d40_chan *d40c;
1642 unsigned long flags;
1643 struct d40_base *base = data;
Tong Liu3cb645d2012-09-26 10:07:30 +00001644 u32 regs[base->gen_dmac.il_size];
1645 struct d40_interrupt_lookup *il = base->gen_dmac.il;
1646 u32 il_size = base->gen_dmac.il_size;
Linus Walleij8d318a52010-03-30 15:33:42 +02001647
1648 spin_lock_irqsave(&base->interrupt_lock, flags);
1649
1650 /* Read interrupt status of both logical and physical channels */
Tong Liu3cb645d2012-09-26 10:07:30 +00001651 for (i = 0; i < il_size; i++)
Linus Walleij8d318a52010-03-30 15:33:42 +02001652 regs[i] = readl(base->virtbase + il[i].src);
1653
1654 for (;;) {
1655
1656 chan = find_next_bit((unsigned long *)regs,
Tong Liu3cb645d2012-09-26 10:07:30 +00001657 BITS_PER_LONG * il_size, chan + 1);
Linus Walleij8d318a52010-03-30 15:33:42 +02001658
1659 /* No more set bits found? */
Tong Liu3cb645d2012-09-26 10:07:30 +00001660 if (chan == BITS_PER_LONG * il_size)
Linus Walleij8d318a52010-03-30 15:33:42 +02001661 break;
1662
1663 row = chan / BITS_PER_LONG;
1664 idx = chan & (BITS_PER_LONG - 1);
1665
Linus Walleij8d318a52010-03-30 15:33:42 +02001666 if (il[row].offset == D40_PHY_CHAN)
1667 d40c = base->lookup_phy_chans[idx];
1668 else
1669 d40c = base->lookup_log_chans[il[row].offset + idx];
Fabio Baltieri53d6d682012-12-19 14:41:56 +01001670
1671 if (!d40c) {
1672 /*
1673 * No error because this can happen if something else
1674 * in the system is using the channel.
1675 */
1676 continue;
1677 }
1678
1679 /* ACK interrupt */
Lee Jones8a3b6e12013-05-15 10:51:52 +01001680 writel(BIT(idx), base->virtbase + il[row].clr);
Fabio Baltieri53d6d682012-12-19 14:41:56 +01001681
Linus Walleij8d318a52010-03-30 15:33:42 +02001682 spin_lock(&d40c->lock);
1683
1684 if (!il[row].is_error)
1685 dma_tc_handle(d40c);
1686 else
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01001687 d40_err(base->dev, "IRQ chan: %ld offset %d idx %d\n",
1688 chan, il[row].offset, idx);
Linus Walleij8d318a52010-03-30 15:33:42 +02001689
1690 spin_unlock(&d40c->lock);
1691 }
1692
1693 spin_unlock_irqrestore(&base->interrupt_lock, flags);
1694
1695 return IRQ_HANDLED;
1696}
1697
Linus Walleij8d318a52010-03-30 15:33:42 +02001698static int d40_validate_conf(struct d40_chan *d40c,
1699 struct stedma40_chan_cfg *conf)
1700{
1701 int res = 0;
Rabin Vincent38bdbf02010-10-12 13:00:51 +00001702 bool is_log = conf->mode == STEDMA40_MODE_LOGICAL;
Linus Walleij8d318a52010-03-30 15:33:42 +02001703
Linus Walleij0747c7ba2010-08-09 12:07:36 +00001704 if (!conf->dir) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01001705 chan_err(d40c, "Invalid direction.\n");
Linus Walleij0747c7ba2010-08-09 12:07:36 +00001706 res = -EINVAL;
1707 }
1708
Lee Jones26955c07d2013-05-03 15:31:56 +01001709 if ((is_log && conf->dev_type > d40c->base->num_log_chans) ||
1710 (!is_log && conf->dev_type > d40c->base->num_phy_chans) ||
1711 (conf->dev_type < 0)) {
1712 chan_err(d40c, "Invalid device type (%d)\n", conf->dev_type);
Linus Walleij0747c7ba2010-08-09 12:07:36 +00001713 res = -EINVAL;
1714 }
1715
Lee Jones2c2b62d2013-05-15 10:51:54 +01001716 if (conf->dir == DMA_DEV_TO_DEV) {
Linus Walleij8d318a52010-03-30 15:33:42 +02001717 /*
1718 * DMAC HW supports it. Will be added to this driver,
1719 * in case any dma client requires it.
1720 */
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01001721 chan_err(d40c, "periph to periph not supported\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02001722 res = -EINVAL;
1723 }
1724
Per Forlind49278e2010-12-20 18:31:38 +01001725 if (d40_psize_2_burst_size(is_log, conf->src_info.psize) *
Lee Jones43f2e1a2013-05-15 11:51:57 +02001726 conf->src_info.data_width !=
Per Forlind49278e2010-12-20 18:31:38 +01001727 d40_psize_2_burst_size(is_log, conf->dst_info.psize) *
Lee Jones43f2e1a2013-05-15 11:51:57 +02001728 conf->dst_info.data_width) {
Per Forlind49278e2010-12-20 18:31:38 +01001729 /*
1730 * The DMAC hardware only supports
1731 * src (burst x width) == dst (burst x width)
1732 */
1733
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01001734 chan_err(d40c, "src (burst x width) != dst (burst x width)\n");
Per Forlind49278e2010-12-20 18:31:38 +01001735 res = -EINVAL;
1736 }
1737
Linus Walleij8d318a52010-03-30 15:33:42 +02001738 return res;
1739}
1740
Narayanan G5cd326f2011-11-30 19:20:42 +05301741static bool d40_alloc_mask_set(struct d40_phy_res *phy,
1742 bool is_src, int log_event_line, bool is_log,
1743 bool *first_user)
Linus Walleij8d318a52010-03-30 15:33:42 +02001744{
1745 unsigned long flags;
1746 spin_lock_irqsave(&phy->lock, flags);
Narayanan G5cd326f2011-11-30 19:20:42 +05301747
1748 *first_user = ((phy->allocated_src | phy->allocated_dst)
1749 == D40_ALLOC_FREE);
1750
Marcin Mielczarczyk4aed79b2010-05-18 00:41:21 +02001751 if (!is_log) {
Linus Walleij8d318a52010-03-30 15:33:42 +02001752 /* Physical interrupts are masked per physical full channel */
1753 if (phy->allocated_src == D40_ALLOC_FREE &&
1754 phy->allocated_dst == D40_ALLOC_FREE) {
1755 phy->allocated_dst = D40_ALLOC_PHY;
1756 phy->allocated_src = D40_ALLOC_PHY;
1757 goto found;
1758 } else
1759 goto not_found;
1760 }
1761
1762 /* Logical channel */
1763 if (is_src) {
1764 if (phy->allocated_src == D40_ALLOC_PHY)
1765 goto not_found;
1766
1767 if (phy->allocated_src == D40_ALLOC_FREE)
1768 phy->allocated_src = D40_ALLOC_LOG_FREE;
1769
Lee Jones8a3b6e12013-05-15 10:51:52 +01001770 if (!(phy->allocated_src & BIT(log_event_line))) {
1771 phy->allocated_src |= BIT(log_event_line);
Linus Walleij8d318a52010-03-30 15:33:42 +02001772 goto found;
1773 } else
1774 goto not_found;
1775 } else {
1776 if (phy->allocated_dst == D40_ALLOC_PHY)
1777 goto not_found;
1778
1779 if (phy->allocated_dst == D40_ALLOC_FREE)
1780 phy->allocated_dst = D40_ALLOC_LOG_FREE;
1781
Lee Jones8a3b6e12013-05-15 10:51:52 +01001782 if (!(phy->allocated_dst & BIT(log_event_line))) {
1783 phy->allocated_dst |= BIT(log_event_line);
Linus Walleij8d318a52010-03-30 15:33:42 +02001784 goto found;
1785 } else
1786 goto not_found;
1787 }
1788
1789not_found:
1790 spin_unlock_irqrestore(&phy->lock, flags);
1791 return false;
1792found:
1793 spin_unlock_irqrestore(&phy->lock, flags);
1794 return true;
1795}
1796
1797static bool d40_alloc_mask_free(struct d40_phy_res *phy, bool is_src,
1798 int log_event_line)
1799{
1800 unsigned long flags;
1801 bool is_free = false;
1802
1803 spin_lock_irqsave(&phy->lock, flags);
1804 if (!log_event_line) {
Linus Walleij8d318a52010-03-30 15:33:42 +02001805 phy->allocated_dst = D40_ALLOC_FREE;
1806 phy->allocated_src = D40_ALLOC_FREE;
1807 is_free = true;
1808 goto out;
1809 }
1810
1811 /* Logical channel */
1812 if (is_src) {
Lee Jones8a3b6e12013-05-15 10:51:52 +01001813 phy->allocated_src &= ~BIT(log_event_line);
Linus Walleij8d318a52010-03-30 15:33:42 +02001814 if (phy->allocated_src == D40_ALLOC_LOG_FREE)
1815 phy->allocated_src = D40_ALLOC_FREE;
1816 } else {
Lee Jones8a3b6e12013-05-15 10:51:52 +01001817 phy->allocated_dst &= ~BIT(log_event_line);
Linus Walleij8d318a52010-03-30 15:33:42 +02001818 if (phy->allocated_dst == D40_ALLOC_LOG_FREE)
1819 phy->allocated_dst = D40_ALLOC_FREE;
1820 }
1821
1822 is_free = ((phy->allocated_src | phy->allocated_dst) ==
1823 D40_ALLOC_FREE);
1824
1825out:
1826 spin_unlock_irqrestore(&phy->lock, flags);
1827
1828 return is_free;
1829}
1830
Narayanan G5cd326f2011-11-30 19:20:42 +05301831static int d40_allocate_channel(struct d40_chan *d40c, bool *first_phy_user)
Linus Walleij8d318a52010-03-30 15:33:42 +02001832{
Lee Jones26955c07d2013-05-03 15:31:56 +01001833 int dev_type = d40c->dma_cfg.dev_type;
Linus Walleij8d318a52010-03-30 15:33:42 +02001834 int event_group;
1835 int event_line;
1836 struct d40_phy_res *phys;
1837 int i;
1838 int j;
1839 int log_num;
Gerald Baezaf000df82012-11-08 14:39:07 +01001840 int num_phy_chans;
Linus Walleij8d318a52010-03-30 15:33:42 +02001841 bool is_src;
Rabin Vincent38bdbf02010-10-12 13:00:51 +00001842 bool is_log = d40c->dma_cfg.mode == STEDMA40_MODE_LOGICAL;
Linus Walleij8d318a52010-03-30 15:33:42 +02001843
1844 phys = d40c->base->phy_res;
Gerald Baezaf000df82012-11-08 14:39:07 +01001845 num_phy_chans = d40c->base->num_phy_chans;
Linus Walleij8d318a52010-03-30 15:33:42 +02001846
Lee Jones2c2b62d2013-05-15 10:51:54 +01001847 if (d40c->dma_cfg.dir == DMA_DEV_TO_MEM) {
Linus Walleij8d318a52010-03-30 15:33:42 +02001848 log_num = 2 * dev_type;
1849 is_src = true;
Lee Jones2c2b62d2013-05-15 10:51:54 +01001850 } else if (d40c->dma_cfg.dir == DMA_MEM_TO_DEV ||
1851 d40c->dma_cfg.dir == DMA_MEM_TO_MEM) {
Linus Walleij8d318a52010-03-30 15:33:42 +02001852 /* dst event lines are used for logical memcpy */
Linus Walleij8d318a52010-03-30 15:33:42 +02001853 log_num = 2 * dev_type + 1;
1854 is_src = false;
1855 } else
1856 return -EINVAL;
1857
1858 event_group = D40_TYPE_TO_GROUP(dev_type);
1859 event_line = D40_TYPE_TO_EVENT(dev_type);
1860
1861 if (!is_log) {
Lee Jones2c2b62d2013-05-15 10:51:54 +01001862 if (d40c->dma_cfg.dir == DMA_MEM_TO_MEM) {
Linus Walleij8d318a52010-03-30 15:33:42 +02001863 /* Find physical half channel */
Gerald Baezaf000df82012-11-08 14:39:07 +01001864 if (d40c->dma_cfg.use_fixed_channel) {
1865 i = d40c->dma_cfg.phy_channel;
Marcin Mielczarczyk4aed79b2010-05-18 00:41:21 +02001866 if (d40_alloc_mask_set(&phys[i], is_src,
Narayanan G5cd326f2011-11-30 19:20:42 +05301867 0, is_log,
1868 first_phy_user))
Linus Walleij8d318a52010-03-30 15:33:42 +02001869 goto found_phy;
Gerald Baezaf000df82012-11-08 14:39:07 +01001870 } else {
1871 for (i = 0; i < num_phy_chans; i++) {
1872 if (d40_alloc_mask_set(&phys[i], is_src,
1873 0, is_log,
1874 first_phy_user))
1875 goto found_phy;
1876 }
Linus Walleij8d318a52010-03-30 15:33:42 +02001877 }
1878 } else
1879 for (j = 0; j < d40c->base->num_phy_chans; j += 8) {
1880 int phy_num = j + event_group * 2;
1881 for (i = phy_num; i < phy_num + 2; i++) {
Linus Walleij508849a2010-06-20 21:26:07 +00001882 if (d40_alloc_mask_set(&phys[i],
1883 is_src,
1884 0,
Narayanan G5cd326f2011-11-30 19:20:42 +05301885 is_log,
1886 first_phy_user))
Linus Walleij8d318a52010-03-30 15:33:42 +02001887 goto found_phy;
1888 }
1889 }
1890 return -EINVAL;
1891found_phy:
1892 d40c->phy_chan = &phys[i];
1893 d40c->log_num = D40_PHY_CHAN;
1894 goto out;
1895 }
1896 if (dev_type == -1)
1897 return -EINVAL;
1898
1899 /* Find logical channel */
1900 for (j = 0; j < d40c->base->num_phy_chans; j += 8) {
1901 int phy_num = j + event_group * 2;
Narayanan G5cd326f2011-11-30 19:20:42 +05301902
1903 if (d40c->dma_cfg.use_fixed_channel) {
1904 i = d40c->dma_cfg.phy_channel;
1905
1906 if ((i != phy_num) && (i != phy_num + 1)) {
1907 dev_err(chan2dev(d40c),
1908 "invalid fixed phy channel %d\n", i);
1909 return -EINVAL;
1910 }
1911
1912 if (d40_alloc_mask_set(&phys[i], is_src, event_line,
1913 is_log, first_phy_user))
1914 goto found_log;
1915
1916 dev_err(chan2dev(d40c),
1917 "could not allocate fixed phy channel %d\n", i);
1918 return -EINVAL;
1919 }
1920
Linus Walleij8d318a52010-03-30 15:33:42 +02001921 /*
1922 * Spread logical channels across all available physical rather
1923 * than pack every logical channel at the first available phy
1924 * channels.
1925 */
1926 if (is_src) {
1927 for (i = phy_num; i < phy_num + 2; i++) {
1928 if (d40_alloc_mask_set(&phys[i], is_src,
Narayanan G5cd326f2011-11-30 19:20:42 +05301929 event_line, is_log,
1930 first_phy_user))
Linus Walleij8d318a52010-03-30 15:33:42 +02001931 goto found_log;
1932 }
1933 } else {
1934 for (i = phy_num + 1; i >= phy_num; i--) {
1935 if (d40_alloc_mask_set(&phys[i], is_src,
Narayanan G5cd326f2011-11-30 19:20:42 +05301936 event_line, is_log,
1937 first_phy_user))
Linus Walleij8d318a52010-03-30 15:33:42 +02001938 goto found_log;
1939 }
1940 }
1941 }
1942 return -EINVAL;
1943
1944found_log:
1945 d40c->phy_chan = &phys[i];
1946 d40c->log_num = log_num;
1947out:
1948
1949 if (is_log)
1950 d40c->base->lookup_log_chans[d40c->log_num] = d40c;
1951 else
1952 d40c->base->lookup_phy_chans[d40c->phy_chan->num] = d40c;
1953
1954 return 0;
1955
1956}
1957
Linus Walleij8d318a52010-03-30 15:33:42 +02001958static int d40_config_memcpy(struct d40_chan *d40c)
1959{
1960 dma_cap_mask_t cap = d40c->chan.device->cap_mask;
1961
1962 if (dma_has_cap(DMA_MEMCPY, cap) && !dma_has_cap(DMA_SLAVE, cap)) {
Lee Jones29027a12013-05-03 15:31:54 +01001963 d40c->dma_cfg = dma40_memcpy_conf_log;
Lee Jones26955c07d2013-05-03 15:31:56 +01001964 d40c->dma_cfg.dev_type = dma40_memcpy_channels[d40c->chan.chan_id];
Linus Walleij8d318a52010-03-30 15:33:42 +02001965
Lee Jones9b233f92013-05-15 10:51:26 +01001966 d40_log_cfg(&d40c->dma_cfg,
1967 &d40c->log_def.lcsp1, &d40c->log_def.lcsp3);
1968
Linus Walleij8d318a52010-03-30 15:33:42 +02001969 } else if (dma_has_cap(DMA_MEMCPY, cap) &&
1970 dma_has_cap(DMA_SLAVE, cap)) {
Lee Jones29027a12013-05-03 15:31:54 +01001971 d40c->dma_cfg = dma40_memcpy_conf_phy;
Lee Jones57e65ad2013-05-15 10:51:25 +01001972
1973 /* Generate interrrupt at end of transfer or relink. */
1974 d40c->dst_def_cfg |= BIT(D40_SREG_CFG_TIM_POS);
1975
1976 /* Generate interrupt on error. */
1977 d40c->src_def_cfg |= BIT(D40_SREG_CFG_EIM_POS);
1978 d40c->dst_def_cfg |= BIT(D40_SREG_CFG_EIM_POS);
1979
Linus Walleij8d318a52010-03-30 15:33:42 +02001980 } else {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01001981 chan_err(d40c, "No memcpy\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02001982 return -EINVAL;
1983 }
1984
1985 return 0;
1986}
1987
Linus Walleij8d318a52010-03-30 15:33:42 +02001988static int d40_free_dma(struct d40_chan *d40c)
1989{
1990
1991 int res = 0;
Lee Jones26955c07d2013-05-03 15:31:56 +01001992 u32 event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dev_type);
Linus Walleij8d318a52010-03-30 15:33:42 +02001993 struct d40_phy_res *phy = d40c->phy_chan;
1994 bool is_src;
1995
1996 /* Terminate all queued and active transfers */
1997 d40_term_all(d40c);
1998
1999 if (phy == NULL) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002000 chan_err(d40c, "phy == null\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002001 return -EINVAL;
2002 }
2003
2004 if (phy->allocated_src == D40_ALLOC_FREE &&
2005 phy->allocated_dst == D40_ALLOC_FREE) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002006 chan_err(d40c, "channel already free\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002007 return -EINVAL;
2008 }
2009
Lee Jones2c2b62d2013-05-15 10:51:54 +01002010 if (d40c->dma_cfg.dir == DMA_MEM_TO_DEV ||
2011 d40c->dma_cfg.dir == DMA_MEM_TO_MEM)
Linus Walleij8d318a52010-03-30 15:33:42 +02002012 is_src = false;
Lee Jones2c2b62d2013-05-15 10:51:54 +01002013 else if (d40c->dma_cfg.dir == DMA_DEV_TO_MEM)
Linus Walleij8d318a52010-03-30 15:33:42 +02002014 is_src = true;
Lee Jones26955c07d2013-05-03 15:31:56 +01002015 else {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002016 chan_err(d40c, "Unknown direction\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002017 return -EINVAL;
2018 }
2019
Narayanan G7fb3e752011-11-17 17:26:41 +05302020 pm_runtime_get_sync(d40c->base->dev);
Linus Walleij8d318a52010-03-30 15:33:42 +02002021 res = d40_channel_execute_command(d40c, D40_DMA_STOP);
2022 if (res) {
Narayanan G1bdae6f2012-02-09 12:41:37 +05302023 chan_err(d40c, "stop failed\n");
Narayanan G7fb3e752011-11-17 17:26:41 +05302024 goto out;
Linus Walleij8d318a52010-03-30 15:33:42 +02002025 }
Narayanan G7fb3e752011-11-17 17:26:41 +05302026
Narayanan G1bdae6f2012-02-09 12:41:37 +05302027 d40_alloc_mask_free(phy, is_src, chan_is_logical(d40c) ? event : 0);
2028
2029 if (chan_is_logical(d40c))
2030 d40c->base->lookup_log_chans[d40c->log_num] = NULL;
2031 else
2032 d40c->base->lookup_phy_chans[phy->num] = NULL;
2033
Narayanan G7fb3e752011-11-17 17:26:41 +05302034 if (d40c->busy) {
2035 pm_runtime_mark_last_busy(d40c->base->dev);
2036 pm_runtime_put_autosuspend(d40c->base->dev);
2037 }
2038
2039 d40c->busy = false;
Linus Walleij8d318a52010-03-30 15:33:42 +02002040 d40c->phy_chan = NULL;
Rabin Vincentce2ca122010-10-12 13:00:49 +00002041 d40c->configured = false;
Narayanan G7fb3e752011-11-17 17:26:41 +05302042out:
Linus Walleij8d318a52010-03-30 15:33:42 +02002043
Narayanan G7fb3e752011-11-17 17:26:41 +05302044 pm_runtime_mark_last_busy(d40c->base->dev);
2045 pm_runtime_put_autosuspend(d40c->base->dev);
2046 return res;
Linus Walleij8d318a52010-03-30 15:33:42 +02002047}
2048
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002049static bool d40_is_paused(struct d40_chan *d40c)
2050{
Rabin Vincent8ca84682011-01-25 11:18:07 +01002051 void __iomem *chanbase = chan_base(d40c);
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002052 bool is_paused = false;
2053 unsigned long flags;
2054 void __iomem *active_reg;
2055 u32 status;
Lee Jones26955c07d2013-05-03 15:31:56 +01002056 u32 event = D40_TYPE_TO_EVENT(d40c->dma_cfg.dev_type);
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002057
2058 spin_lock_irqsave(&d40c->lock, flags);
2059
Rabin Vincent724a8572011-01-25 11:18:08 +01002060 if (chan_is_physical(d40c)) {
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002061 if (d40c->phy_chan->num % 2 == 0)
2062 active_reg = d40c->base->virtbase + D40_DREG_ACTIVE;
2063 else
2064 active_reg = d40c->base->virtbase + D40_DREG_ACTIVO;
2065
2066 status = (readl(active_reg) &
2067 D40_CHAN_POS_MASK(d40c->phy_chan->num)) >>
2068 D40_CHAN_POS(d40c->phy_chan->num);
2069 if (status == D40_DMA_SUSPENDED || status == D40_DMA_STOP)
2070 is_paused = true;
2071
2072 goto _exit;
2073 }
2074
Lee Jones2c2b62d2013-05-15 10:51:54 +01002075 if (d40c->dma_cfg.dir == DMA_MEM_TO_DEV ||
2076 d40c->dma_cfg.dir == DMA_MEM_TO_MEM) {
Rabin Vincent8ca84682011-01-25 11:18:07 +01002077 status = readl(chanbase + D40_CHAN_REG_SDLNK);
Lee Jones2c2b62d2013-05-15 10:51:54 +01002078 } else if (d40c->dma_cfg.dir == DMA_DEV_TO_MEM) {
Rabin Vincent8ca84682011-01-25 11:18:07 +01002079 status = readl(chanbase + D40_CHAN_REG_SSLNK);
Jonas Aaberg9dbfbd35c2010-08-09 12:08:41 +00002080 } else {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002081 chan_err(d40c, "Unknown direction\n");
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002082 goto _exit;
2083 }
Jonas Aaberg9dbfbd35c2010-08-09 12:08:41 +00002084
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002085 status = (status & D40_EVENTLINE_MASK(event)) >>
2086 D40_EVENTLINE_POS(event);
2087
2088 if (status != D40_DMA_RUN)
2089 is_paused = true;
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002090_exit:
2091 spin_unlock_irqrestore(&d40c->lock, flags);
2092 return is_paused;
2093
2094}
2095
Linus Walleij8d318a52010-03-30 15:33:42 +02002096static u32 stedma40_residue(struct dma_chan *chan)
2097{
2098 struct d40_chan *d40c =
2099 container_of(chan, struct d40_chan, chan);
2100 u32 bytes_left;
2101 unsigned long flags;
2102
2103 spin_lock_irqsave(&d40c->lock, flags);
2104 bytes_left = d40_residue(d40c);
2105 spin_unlock_irqrestore(&d40c->lock, flags);
2106
2107 return bytes_left;
2108}
2109
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002110static int
2111d40_prep_sg_log(struct d40_chan *chan, struct d40_desc *desc,
2112 struct scatterlist *sg_src, struct scatterlist *sg_dst,
Rabin Vincent822c5672011-01-25 11:18:28 +01002113 unsigned int sg_len, dma_addr_t src_dev_addr,
2114 dma_addr_t dst_dev_addr)
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002115{
2116 struct stedma40_chan_cfg *cfg = &chan->dma_cfg;
2117 struct stedma40_half_channel_info *src_info = &cfg->src_info;
2118 struct stedma40_half_channel_info *dst_info = &cfg->dst_info;
Rabin Vincent5ed04b82011-01-25 11:18:26 +01002119 int ret;
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002120
Rabin Vincent5ed04b82011-01-25 11:18:26 +01002121 ret = d40_log_sg_to_lli(sg_src, sg_len,
2122 src_dev_addr,
2123 desc->lli_log.src,
2124 chan->log_def.lcsp1,
2125 src_info->data_width,
2126 dst_info->data_width);
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002127
Rabin Vincent5ed04b82011-01-25 11:18:26 +01002128 ret = d40_log_sg_to_lli(sg_dst, sg_len,
2129 dst_dev_addr,
2130 desc->lli_log.dst,
2131 chan->log_def.lcsp3,
2132 dst_info->data_width,
2133 src_info->data_width);
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002134
Rabin Vincent5ed04b82011-01-25 11:18:26 +01002135 return ret < 0 ? ret : 0;
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002136}
2137
2138static int
2139d40_prep_sg_phy(struct d40_chan *chan, struct d40_desc *desc,
2140 struct scatterlist *sg_src, struct scatterlist *sg_dst,
Rabin Vincent822c5672011-01-25 11:18:28 +01002141 unsigned int sg_len, dma_addr_t src_dev_addr,
2142 dma_addr_t dst_dev_addr)
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002143{
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002144 struct stedma40_chan_cfg *cfg = &chan->dma_cfg;
2145 struct stedma40_half_channel_info *src_info = &cfg->src_info;
2146 struct stedma40_half_channel_info *dst_info = &cfg->dst_info;
Rabin Vincent0c842b52011-01-25 11:18:35 +01002147 unsigned long flags = 0;
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002148 int ret;
2149
Rabin Vincent0c842b52011-01-25 11:18:35 +01002150 if (desc->cyclic)
2151 flags |= LLI_CYCLIC | LLI_TERM_INT;
2152
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002153 ret = d40_phy_sg_to_lli(sg_src, sg_len, src_dev_addr,
2154 desc->lli_phy.src,
2155 virt_to_phys(desc->lli_phy.src),
2156 chan->src_def_cfg,
Rabin Vincent0c842b52011-01-25 11:18:35 +01002157 src_info, dst_info, flags);
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002158
2159 ret = d40_phy_sg_to_lli(sg_dst, sg_len, dst_dev_addr,
2160 desc->lli_phy.dst,
2161 virt_to_phys(desc->lli_phy.dst),
2162 chan->dst_def_cfg,
Rabin Vincent0c842b52011-01-25 11:18:35 +01002163 dst_info, src_info, flags);
Rabin Vincent3e3a0762011-01-25 11:18:21 +01002164
2165 dma_sync_single_for_device(chan->base->dev, desc->lli_pool.dma_addr,
2166 desc->lli_pool.size, DMA_TO_DEVICE);
2167
2168 return ret < 0 ? ret : 0;
2169}
2170
Rabin Vincent5f811582011-01-25 11:18:18 +01002171static struct d40_desc *
2172d40_prep_desc(struct d40_chan *chan, struct scatterlist *sg,
2173 unsigned int sg_len, unsigned long dma_flags)
2174{
2175 struct stedma40_chan_cfg *cfg = &chan->dma_cfg;
2176 struct d40_desc *desc;
Rabin Vincentdbd88782011-01-25 11:18:19 +01002177 int ret;
Rabin Vincent5f811582011-01-25 11:18:18 +01002178
2179 desc = d40_desc_get(chan);
2180 if (!desc)
2181 return NULL;
2182
2183 desc->lli_len = d40_sg_2_dmalen(sg, sg_len, cfg->src_info.data_width,
2184 cfg->dst_info.data_width);
2185 if (desc->lli_len < 0) {
2186 chan_err(chan, "Unaligned size\n");
Rabin Vincentdbd88782011-01-25 11:18:19 +01002187 goto err;
Rabin Vincent5f811582011-01-25 11:18:18 +01002188 }
2189
Rabin Vincentdbd88782011-01-25 11:18:19 +01002190 ret = d40_pool_lli_alloc(chan, desc, desc->lli_len);
2191 if (ret < 0) {
2192 chan_err(chan, "Could not allocate lli\n");
2193 goto err;
2194 }
2195
Rabin Vincent5f811582011-01-25 11:18:18 +01002196 desc->lli_current = 0;
2197 desc->txd.flags = dma_flags;
2198 desc->txd.tx_submit = d40_tx_submit;
2199
2200 dma_async_tx_descriptor_init(&desc->txd, &chan->chan);
2201
2202 return desc;
Rabin Vincentdbd88782011-01-25 11:18:19 +01002203
2204err:
2205 d40_desc_free(chan, desc);
2206 return NULL;
Rabin Vincent5f811582011-01-25 11:18:18 +01002207}
2208
Rabin Vincentcade1d32011-01-25 11:18:23 +01002209static struct dma_async_tx_descriptor *
2210d40_prep_sg(struct dma_chan *dchan, struct scatterlist *sg_src,
2211 struct scatterlist *sg_dst, unsigned int sg_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05302212 enum dma_transfer_direction direction, unsigned long dma_flags)
Rabin Vincentcade1d32011-01-25 11:18:23 +01002213{
2214 struct d40_chan *chan = container_of(dchan, struct d40_chan, chan);
Rabin Vincent822c5672011-01-25 11:18:28 +01002215 dma_addr_t src_dev_addr = 0;
2216 dma_addr_t dst_dev_addr = 0;
Rabin Vincentcade1d32011-01-25 11:18:23 +01002217 struct d40_desc *desc;
2218 unsigned long flags;
2219 int ret;
2220
2221 if (!chan->phy_chan) {
2222 chan_err(chan, "Cannot prepare unallocated channel\n");
2223 return NULL;
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002224 }
2225
Rabin Vincentcade1d32011-01-25 11:18:23 +01002226 spin_lock_irqsave(&chan->lock, flags);
Linus Walleij8d318a52010-03-30 15:33:42 +02002227
Rabin Vincentcade1d32011-01-25 11:18:23 +01002228 desc = d40_prep_desc(chan, sg_src, sg_len, dma_flags);
2229 if (desc == NULL)
Linus Walleij8d318a52010-03-30 15:33:42 +02002230 goto err;
2231
Rabin Vincent0c842b52011-01-25 11:18:35 +01002232 if (sg_next(&sg_src[sg_len - 1]) == sg_src)
2233 desc->cyclic = true;
2234
Lee Jonesef9c89b32013-05-15 10:51:30 +01002235 if (direction == DMA_DEV_TO_MEM)
2236 src_dev_addr = chan->runtime_addr;
2237 else if (direction == DMA_MEM_TO_DEV)
2238 dst_dev_addr = chan->runtime_addr;
Rabin Vincentcade1d32011-01-25 11:18:23 +01002239
2240 if (chan_is_logical(chan))
2241 ret = d40_prep_sg_log(chan, desc, sg_src, sg_dst,
Rabin Vincent822c5672011-01-25 11:18:28 +01002242 sg_len, src_dev_addr, dst_dev_addr);
Rabin Vincentcade1d32011-01-25 11:18:23 +01002243 else
2244 ret = d40_prep_sg_phy(chan, desc, sg_src, sg_dst,
Rabin Vincent822c5672011-01-25 11:18:28 +01002245 sg_len, src_dev_addr, dst_dev_addr);
Rabin Vincentcade1d32011-01-25 11:18:23 +01002246
2247 if (ret) {
2248 chan_err(chan, "Failed to prepare %s sg job: %d\n",
2249 chan_is_logical(chan) ? "log" : "phy", ret);
2250 goto err;
Linus Walleij8d318a52010-03-30 15:33:42 +02002251 }
2252
Per Forlin82babbb362011-08-29 13:33:35 +02002253 /*
2254 * add descriptor to the prepare queue in order to be able
2255 * to free them later in terminate_all
2256 */
2257 list_add_tail(&desc->node, &chan->prepare_queue);
2258
Rabin Vincentcade1d32011-01-25 11:18:23 +01002259 spin_unlock_irqrestore(&chan->lock, flags);
Linus Walleij8d318a52010-03-30 15:33:42 +02002260
Rabin Vincentcade1d32011-01-25 11:18:23 +01002261 return &desc->txd;
2262
Linus Walleij8d318a52010-03-30 15:33:42 +02002263err:
Rabin Vincentcade1d32011-01-25 11:18:23 +01002264 if (desc)
2265 d40_desc_free(chan, desc);
2266 spin_unlock_irqrestore(&chan->lock, flags);
Linus Walleij8d318a52010-03-30 15:33:42 +02002267 return NULL;
2268}
Linus Walleij8d318a52010-03-30 15:33:42 +02002269
2270bool stedma40_filter(struct dma_chan *chan, void *data)
2271{
2272 struct stedma40_chan_cfg *info = data;
2273 struct d40_chan *d40c =
2274 container_of(chan, struct d40_chan, chan);
2275 int err;
2276
2277 if (data) {
2278 err = d40_validate_conf(d40c, info);
2279 if (!err)
2280 d40c->dma_cfg = *info;
2281 } else
2282 err = d40_config_memcpy(d40c);
2283
Rabin Vincentce2ca122010-10-12 13:00:49 +00002284 if (!err)
2285 d40c->configured = true;
2286
Linus Walleij8d318a52010-03-30 15:33:42 +02002287 return err == 0;
2288}
2289EXPORT_SYMBOL(stedma40_filter);
2290
Rabin Vincentac2c0a32011-01-25 11:18:11 +01002291static void __d40_set_prio_rt(struct d40_chan *d40c, int dev_type, bool src)
2292{
2293 bool realtime = d40c->dma_cfg.realtime;
2294 bool highprio = d40c->dma_cfg.high_priority;
Tong Liu3cb645d2012-09-26 10:07:30 +00002295 u32 rtreg;
Rabin Vincentac2c0a32011-01-25 11:18:11 +01002296 u32 event = D40_TYPE_TO_EVENT(dev_type);
2297 u32 group = D40_TYPE_TO_GROUP(dev_type);
Lee Jones8a3b6e12013-05-15 10:51:52 +01002298 u32 bit = BIT(event);
Rabin Vincentccc3d692012-05-17 13:47:38 +05302299 u32 prioreg;
Tong Liu3cb645d2012-09-26 10:07:30 +00002300 struct d40_gen_dmac *dmac = &d40c->base->gen_dmac;
Rabin Vincentccc3d692012-05-17 13:47:38 +05302301
Tong Liu3cb645d2012-09-26 10:07:30 +00002302 rtreg = realtime ? dmac->realtime_en : dmac->realtime_clear;
Rabin Vincentccc3d692012-05-17 13:47:38 +05302303 /*
2304 * Due to a hardware bug, in some cases a logical channel triggered by
2305 * a high priority destination event line can generate extra packet
2306 * transactions.
2307 *
2308 * The workaround is to not set the high priority level for the
2309 * destination event lines that trigger logical channels.
2310 */
2311 if (!src && chan_is_logical(d40c))
2312 highprio = false;
2313
Tong Liu3cb645d2012-09-26 10:07:30 +00002314 prioreg = highprio ? dmac->high_prio_en : dmac->high_prio_clear;
Rabin Vincentac2c0a32011-01-25 11:18:11 +01002315
2316 /* Destination event lines are stored in the upper halfword */
2317 if (!src)
2318 bit <<= 16;
2319
2320 writel(bit, d40c->base->virtbase + prioreg + group * 4);
2321 writel(bit, d40c->base->virtbase + rtreg + group * 4);
2322}
2323
2324static void d40_set_prio_realtime(struct d40_chan *d40c)
2325{
2326 if (d40c->base->rev < 3)
2327 return;
2328
Lee Jones2c2b62d2013-05-15 10:51:54 +01002329 if ((d40c->dma_cfg.dir == DMA_DEV_TO_MEM) ||
2330 (d40c->dma_cfg.dir == DMA_DEV_TO_DEV))
Lee Jones26955c07d2013-05-03 15:31:56 +01002331 __d40_set_prio_rt(d40c, d40c->dma_cfg.dev_type, true);
Rabin Vincentac2c0a32011-01-25 11:18:11 +01002332
Lee Jones2c2b62d2013-05-15 10:51:54 +01002333 if ((d40c->dma_cfg.dir == DMA_MEM_TO_DEV) ||
2334 (d40c->dma_cfg.dir == DMA_DEV_TO_DEV))
Lee Jones26955c07d2013-05-03 15:31:56 +01002335 __d40_set_prio_rt(d40c, d40c->dma_cfg.dev_type, false);
Rabin Vincentac2c0a32011-01-25 11:18:11 +01002336}
2337
Lee Jonesfa332de2013-05-03 15:32:12 +01002338#define D40_DT_FLAGS_MODE(flags) ((flags >> 0) & 0x1)
2339#define D40_DT_FLAGS_DIR(flags) ((flags >> 1) & 0x1)
2340#define D40_DT_FLAGS_BIG_ENDIAN(flags) ((flags >> 2) & 0x1)
2341#define D40_DT_FLAGS_FIXED_CHAN(flags) ((flags >> 3) & 0x1)
Lee Jonesbddd5a22013-11-19 11:07:41 +00002342#define D40_DT_FLAGS_HIGH_PRIO(flags) ((flags >> 4) & 0x1)
Lee Jonesfa332de2013-05-03 15:32:12 +01002343
2344static struct dma_chan *d40_xlate(struct of_phandle_args *dma_spec,
2345 struct of_dma *ofdma)
2346{
2347 struct stedma40_chan_cfg cfg;
2348 dma_cap_mask_t cap;
2349 u32 flags;
2350
2351 memset(&cfg, 0, sizeof(struct stedma40_chan_cfg));
2352
2353 dma_cap_zero(cap);
2354 dma_cap_set(DMA_SLAVE, cap);
2355
2356 cfg.dev_type = dma_spec->args[0];
2357 flags = dma_spec->args[2];
2358
2359 switch (D40_DT_FLAGS_MODE(flags)) {
2360 case 0: cfg.mode = STEDMA40_MODE_LOGICAL; break;
2361 case 1: cfg.mode = STEDMA40_MODE_PHYSICAL; break;
2362 }
2363
2364 switch (D40_DT_FLAGS_DIR(flags)) {
2365 case 0:
Lee Jones2c2b62d2013-05-15 10:51:54 +01002366 cfg.dir = DMA_MEM_TO_DEV;
Lee Jonesfa332de2013-05-03 15:32:12 +01002367 cfg.dst_info.big_endian = D40_DT_FLAGS_BIG_ENDIAN(flags);
2368 break;
2369 case 1:
Lee Jones2c2b62d2013-05-15 10:51:54 +01002370 cfg.dir = DMA_DEV_TO_MEM;
Lee Jonesfa332de2013-05-03 15:32:12 +01002371 cfg.src_info.big_endian = D40_DT_FLAGS_BIG_ENDIAN(flags);
2372 break;
2373 }
2374
2375 if (D40_DT_FLAGS_FIXED_CHAN(flags)) {
2376 cfg.phy_channel = dma_spec->args[1];
2377 cfg.use_fixed_channel = true;
2378 }
2379
Lee Jonesbddd5a22013-11-19 11:07:41 +00002380 if (D40_DT_FLAGS_HIGH_PRIO(flags))
2381 cfg.high_priority = true;
2382
Lee Jonesfa332de2013-05-03 15:32:12 +01002383 return dma_request_channel(cap, stedma40_filter, &cfg);
2384}
2385
Linus Walleij8d318a52010-03-30 15:33:42 +02002386/* DMA ENGINE functions */
2387static int d40_alloc_chan_resources(struct dma_chan *chan)
2388{
2389 int err;
2390 unsigned long flags;
2391 struct d40_chan *d40c =
2392 container_of(chan, struct d40_chan, chan);
Linus Walleijef1872e2010-06-20 21:24:52 +00002393 bool is_free_phy;
Linus Walleij8d318a52010-03-30 15:33:42 +02002394 spin_lock_irqsave(&d40c->lock, flags);
2395
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00002396 dma_cookie_init(chan);
Linus Walleij8d318a52010-03-30 15:33:42 +02002397
Rabin Vincentce2ca122010-10-12 13:00:49 +00002398 /* If no dma configuration is set use default configuration (memcpy) */
2399 if (!d40c->configured) {
Linus Walleij8d318a52010-03-30 15:33:42 +02002400 err = d40_config_memcpy(d40c);
Jonas Aabergff0b12b2010-06-20 21:25:15 +00002401 if (err) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002402 chan_err(d40c, "Failed to configure memcpy channel\n");
Jonas Aabergff0b12b2010-06-20 21:25:15 +00002403 goto fail;
2404 }
Linus Walleij8d318a52010-03-30 15:33:42 +02002405 }
2406
Narayanan G5cd326f2011-11-30 19:20:42 +05302407 err = d40_allocate_channel(d40c, &is_free_phy);
Linus Walleij8d318a52010-03-30 15:33:42 +02002408 if (err) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002409 chan_err(d40c, "Failed to allocate channel\n");
Narayanan G7fb3e752011-11-17 17:26:41 +05302410 d40c->configured = false;
Jonas Aabergff0b12b2010-06-20 21:25:15 +00002411 goto fail;
Linus Walleij8d318a52010-03-30 15:33:42 +02002412 }
2413
Narayanan G7fb3e752011-11-17 17:26:41 +05302414 pm_runtime_get_sync(d40c->base->dev);
Linus Walleijef1872e2010-06-20 21:24:52 +00002415
Rabin Vincentac2c0a32011-01-25 11:18:11 +01002416 d40_set_prio_realtime(d40c);
2417
Rabin Vincent724a8572011-01-25 11:18:08 +01002418 if (chan_is_logical(d40c)) {
Lee Jones2c2b62d2013-05-15 10:51:54 +01002419 if (d40c->dma_cfg.dir == DMA_DEV_TO_MEM)
Linus Walleijef1872e2010-06-20 21:24:52 +00002420 d40c->lcpa = d40c->base->lcpa_base +
Lee Jones26955c07d2013-05-03 15:31:56 +01002421 d40c->dma_cfg.dev_type * D40_LCPA_CHAN_SIZE;
Linus Walleijef1872e2010-06-20 21:24:52 +00002422 else
2423 d40c->lcpa = d40c->base->lcpa_base +
Lee Jones26955c07d2013-05-03 15:31:56 +01002424 d40c->dma_cfg.dev_type *
Fabio Baltierif26e03a2012-12-13 17:12:37 +01002425 D40_LCPA_CHAN_SIZE + D40_LCPA_CHAN_DST_DELTA;
Lee Jones97782562013-05-15 10:51:24 +01002426
2427 /* Unmask the Global Interrupt Mask. */
2428 d40c->src_def_cfg |= BIT(D40_SREG_CFG_LOG_GIM_POS);
2429 d40c->dst_def_cfg |= BIT(D40_SREG_CFG_LOG_GIM_POS);
Linus Walleijef1872e2010-06-20 21:24:52 +00002430 }
2431
Narayanan G5cd326f2011-11-30 19:20:42 +05302432 dev_dbg(chan2dev(d40c), "allocated %s channel (phy %d%s)\n",
2433 chan_is_logical(d40c) ? "logical" : "physical",
2434 d40c->phy_chan->num,
2435 d40c->dma_cfg.use_fixed_channel ? ", fixed" : "");
2436
2437
Linus Walleijef1872e2010-06-20 21:24:52 +00002438 /*
2439 * Only write channel configuration to the DMA if the physical
2440 * resource is free. In case of multiple logical channels
2441 * on the same physical resource, only the first write is necessary.
2442 */
Jonas Aabergb55912c2010-08-09 12:08:02 +00002443 if (is_free_phy)
2444 d40_config_write(d40c);
Jonas Aabergff0b12b2010-06-20 21:25:15 +00002445fail:
Narayanan G7fb3e752011-11-17 17:26:41 +05302446 pm_runtime_mark_last_busy(d40c->base->dev);
2447 pm_runtime_put_autosuspend(d40c->base->dev);
Linus Walleij8d318a52010-03-30 15:33:42 +02002448 spin_unlock_irqrestore(&d40c->lock, flags);
Jonas Aabergff0b12b2010-06-20 21:25:15 +00002449 return err;
Linus Walleij8d318a52010-03-30 15:33:42 +02002450}
2451
2452static void d40_free_chan_resources(struct dma_chan *chan)
2453{
2454 struct d40_chan *d40c =
2455 container_of(chan, struct d40_chan, chan);
2456 int err;
2457 unsigned long flags;
2458
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002459 if (d40c->phy_chan == NULL) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002460 chan_err(d40c, "Cannot free unallocated channel\n");
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002461 return;
2462 }
2463
Linus Walleij8d318a52010-03-30 15:33:42 +02002464 spin_lock_irqsave(&d40c->lock, flags);
2465
2466 err = d40_free_dma(d40c);
2467
2468 if (err)
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002469 chan_err(d40c, "Failed to free channel\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002470 spin_unlock_irqrestore(&d40c->lock, flags);
2471}
2472
2473static struct dma_async_tx_descriptor *d40_prep_memcpy(struct dma_chan *chan,
2474 dma_addr_t dst,
2475 dma_addr_t src,
2476 size_t size,
Jonas Aaberg2a614342010-06-20 21:25:24 +00002477 unsigned long dma_flags)
Linus Walleij8d318a52010-03-30 15:33:42 +02002478{
Rabin Vincent95944c62011-01-25 11:18:17 +01002479 struct scatterlist dst_sg;
2480 struct scatterlist src_sg;
Linus Walleij8d318a52010-03-30 15:33:42 +02002481
Rabin Vincent95944c62011-01-25 11:18:17 +01002482 sg_init_table(&dst_sg, 1);
2483 sg_init_table(&src_sg, 1);
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002484
Rabin Vincent95944c62011-01-25 11:18:17 +01002485 sg_dma_address(&dst_sg) = dst;
2486 sg_dma_address(&src_sg) = src;
Linus Walleij8d318a52010-03-30 15:33:42 +02002487
Rabin Vincent95944c62011-01-25 11:18:17 +01002488 sg_dma_len(&dst_sg) = size;
2489 sg_dma_len(&src_sg) = size;
Linus Walleij8d318a52010-03-30 15:33:42 +02002490
Stefan Agnerde6b6412015-03-22 00:51:08 +01002491 return d40_prep_sg(chan, &src_sg, &dst_sg, 1,
2492 DMA_MEM_TO_MEM, dma_flags);
Linus Walleij8d318a52010-03-30 15:33:42 +02002493}
2494
Ira Snyder0d688662010-09-30 11:46:47 +00002495static struct dma_async_tx_descriptor *
Rabin Vincentcade1d32011-01-25 11:18:23 +01002496d40_prep_memcpy_sg(struct dma_chan *chan,
2497 struct scatterlist *dst_sg, unsigned int dst_nents,
2498 struct scatterlist *src_sg, unsigned int src_nents,
2499 unsigned long dma_flags)
Ira Snyder0d688662010-09-30 11:46:47 +00002500{
2501 if (dst_nents != src_nents)
2502 return NULL;
2503
Stefan Agnerde6b6412015-03-22 00:51:08 +01002504 return d40_prep_sg(chan, src_sg, dst_sg, src_nents,
2505 DMA_MEM_TO_MEM, dma_flags);
Rabin Vincent00ac0342011-01-25 11:18:20 +01002506}
2507
Fabio Baltierif26e03a2012-12-13 17:12:37 +01002508static struct dma_async_tx_descriptor *
2509d40_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
2510 unsigned int sg_len, enum dma_transfer_direction direction,
2511 unsigned long dma_flags, void *context)
Linus Walleij8d318a52010-03-30 15:33:42 +02002512{
Andy Shevchenkoa725dcc2013-01-10 10:53:01 +02002513 if (!is_slave_direction(direction))
Rabin Vincent00ac0342011-01-25 11:18:20 +01002514 return NULL;
2515
Rabin Vincentcade1d32011-01-25 11:18:23 +01002516 return d40_prep_sg(chan, sgl, sgl, sg_len, direction, dma_flags);
Linus Walleij8d318a52010-03-30 15:33:42 +02002517}
2518
Rabin Vincent0c842b52011-01-25 11:18:35 +01002519static struct dma_async_tx_descriptor *
2520dma40_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t dma_addr,
2521 size_t buf_len, size_t period_len,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +02002522 enum dma_transfer_direction direction, unsigned long flags)
Rabin Vincent0c842b52011-01-25 11:18:35 +01002523{
2524 unsigned int periods = buf_len / period_len;
2525 struct dma_async_tx_descriptor *txd;
2526 struct scatterlist *sg;
2527 int i;
2528
Robert Marklund79ca7ec2011-06-27 11:33:24 +02002529 sg = kcalloc(periods + 1, sizeof(struct scatterlist), GFP_NOWAIT);
Sachin Kamat2ec7e2e2013-09-02 13:44:59 +05302530 if (!sg)
2531 return NULL;
2532
Rabin Vincent0c842b52011-01-25 11:18:35 +01002533 for (i = 0; i < periods; i++) {
2534 sg_dma_address(&sg[i]) = dma_addr;
2535 sg_dma_len(&sg[i]) = period_len;
2536 dma_addr += period_len;
2537 }
2538
2539 sg[periods].offset = 0;
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +02002540 sg_dma_len(&sg[periods]) = 0;
Rabin Vincent0c842b52011-01-25 11:18:35 +01002541 sg[periods].page_link =
2542 ((unsigned long)sg | 0x01) & ~0x02;
2543
2544 txd = d40_prep_sg(chan, sg, sg, periods, direction,
2545 DMA_PREP_INTERRUPT);
2546
2547 kfree(sg);
2548
2549 return txd;
2550}
2551
Linus Walleij8d318a52010-03-30 15:33:42 +02002552static enum dma_status d40_tx_status(struct dma_chan *chan,
2553 dma_cookie_t cookie,
2554 struct dma_tx_state *txstate)
2555{
2556 struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00002557 enum dma_status ret;
Linus Walleij8d318a52010-03-30 15:33:42 +02002558
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002559 if (d40c->phy_chan == NULL) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002560 chan_err(d40c, "Cannot read status of unallocated channel\n");
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002561 return -EINVAL;
2562 }
2563
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00002564 ret = dma_cookie_status(chan, cookie, txstate);
Peter Griffina90e56e2016-06-07 18:38:38 +01002565 if (ret != DMA_COMPLETE && txstate)
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00002566 dma_set_residue(txstate, stedma40_residue(chan));
Linus Walleij8d318a52010-03-30 15:33:42 +02002567
Jonas Aaberga5ebca42010-05-18 00:41:09 +02002568 if (d40_is_paused(d40c))
2569 ret = DMA_PAUSED;
Linus Walleij8d318a52010-03-30 15:33:42 +02002570
2571 return ret;
2572}
2573
2574static void d40_issue_pending(struct dma_chan *chan)
2575{
2576 struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
2577 unsigned long flags;
2578
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002579 if (d40c->phy_chan == NULL) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002580 chan_err(d40c, "Channel is not allocated!\n");
Jonas Aaberg0d0f6b82010-06-20 21:25:31 +00002581 return;
2582 }
2583
Linus Walleij8d318a52010-03-30 15:33:42 +02002584 spin_lock_irqsave(&d40c->lock, flags);
2585
Per Forlina8f30672011-06-26 23:29:52 +02002586 list_splice_tail_init(&d40c->pending_queue, &d40c->queue);
2587
2588 /* Busy means that queued jobs are already being processed */
Linus Walleij8d318a52010-03-30 15:33:42 +02002589 if (!d40c->busy)
2590 (void) d40_queue_start(d40c);
2591
2592 spin_unlock_irqrestore(&d40c->lock, flags);
2593}
2594
Vinod Koul35e639d2014-12-08 11:27:08 +05302595static int d40_terminate_all(struct dma_chan *chan)
Narayanan G1bdae6f2012-02-09 12:41:37 +05302596{
2597 unsigned long flags;
2598 struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
2599 int ret;
2600
Maxime Ripard6f5bad02014-11-17 14:42:36 +01002601 if (d40c->phy_chan == NULL) {
2602 chan_err(d40c, "Channel is not allocated!\n");
2603 return -EINVAL;
2604 }
2605
Narayanan G1bdae6f2012-02-09 12:41:37 +05302606 spin_lock_irqsave(&d40c->lock, flags);
2607
2608 pm_runtime_get_sync(d40c->base->dev);
2609 ret = d40_channel_execute_command(d40c, D40_DMA_STOP);
2610 if (ret)
2611 chan_err(d40c, "Failed to stop channel\n");
2612
2613 d40_term_all(d40c);
2614 pm_runtime_mark_last_busy(d40c->base->dev);
2615 pm_runtime_put_autosuspend(d40c->base->dev);
2616 if (d40c->busy) {
2617 pm_runtime_mark_last_busy(d40c->base->dev);
2618 pm_runtime_put_autosuspend(d40c->base->dev);
2619 }
2620 d40c->busy = false;
2621
2622 spin_unlock_irqrestore(&d40c->lock, flags);
Vinod Koul35e639d2014-12-08 11:27:08 +05302623 return 0;
Narayanan G1bdae6f2012-02-09 12:41:37 +05302624}
2625
Rabin Vincent98ca5282011-06-27 11:33:38 +02002626static int
2627dma40_config_to_halfchannel(struct d40_chan *d40c,
2628 struct stedma40_half_channel_info *info,
Rabin Vincent98ca5282011-06-27 11:33:38 +02002629 u32 maxburst)
2630{
Rabin Vincent98ca5282011-06-27 11:33:38 +02002631 int psize;
2632
Rabin Vincent98ca5282011-06-27 11:33:38 +02002633 if (chan_is_logical(d40c)) {
2634 if (maxburst >= 16)
2635 psize = STEDMA40_PSIZE_LOG_16;
2636 else if (maxburst >= 8)
2637 psize = STEDMA40_PSIZE_LOG_8;
2638 else if (maxburst >= 4)
2639 psize = STEDMA40_PSIZE_LOG_4;
2640 else
2641 psize = STEDMA40_PSIZE_LOG_1;
2642 } else {
2643 if (maxburst >= 16)
2644 psize = STEDMA40_PSIZE_PHY_16;
2645 else if (maxburst >= 8)
2646 psize = STEDMA40_PSIZE_PHY_8;
2647 else if (maxburst >= 4)
2648 psize = STEDMA40_PSIZE_PHY_4;
2649 else
2650 psize = STEDMA40_PSIZE_PHY_1;
2651 }
2652
Rabin Vincent98ca5282011-06-27 11:33:38 +02002653 info->psize = psize;
2654 info->flow_ctrl = STEDMA40_NO_FLOW_CTRL;
2655
2656 return 0;
2657}
2658
Linus Walleij95e14002010-08-04 13:37:45 +02002659/* Runtime reconfiguration extension */
Rabin Vincent98ca5282011-06-27 11:33:38 +02002660static int d40_set_runtime_config(struct dma_chan *chan,
2661 struct dma_slave_config *config)
Linus Walleij95e14002010-08-04 13:37:45 +02002662{
2663 struct d40_chan *d40c = container_of(chan, struct d40_chan, chan);
2664 struct stedma40_chan_cfg *cfg = &d40c->dma_cfg;
Rabin Vincent98ca5282011-06-27 11:33:38 +02002665 enum dma_slave_buswidth src_addr_width, dst_addr_width;
Linus Walleij95e14002010-08-04 13:37:45 +02002666 dma_addr_t config_addr;
Rabin Vincent98ca5282011-06-27 11:33:38 +02002667 u32 src_maxburst, dst_maxburst;
2668 int ret;
2669
Maxime Ripard6f5bad02014-11-17 14:42:36 +01002670 if (d40c->phy_chan == NULL) {
2671 chan_err(d40c, "Channel is not allocated!\n");
2672 return -EINVAL;
2673 }
2674
Rabin Vincent98ca5282011-06-27 11:33:38 +02002675 src_addr_width = config->src_addr_width;
2676 src_maxburst = config->src_maxburst;
2677 dst_addr_width = config->dst_addr_width;
2678 dst_maxburst = config->dst_maxburst;
Linus Walleij95e14002010-08-04 13:37:45 +02002679
Vinod Kouldb8196d2011-10-13 22:34:23 +05302680 if (config->direction == DMA_DEV_TO_MEM) {
Linus Walleij95e14002010-08-04 13:37:45 +02002681 config_addr = config->src_addr;
Lee Jonesef9c89b32013-05-15 10:51:30 +01002682
Lee Jones2c2b62d2013-05-15 10:51:54 +01002683 if (cfg->dir != DMA_DEV_TO_MEM)
Linus Walleij95e14002010-08-04 13:37:45 +02002684 dev_dbg(d40c->base->dev,
2685 "channel was not configured for peripheral "
2686 "to memory transfer (%d) overriding\n",
2687 cfg->dir);
Lee Jones2c2b62d2013-05-15 10:51:54 +01002688 cfg->dir = DMA_DEV_TO_MEM;
Linus Walleij95e14002010-08-04 13:37:45 +02002689
Rabin Vincent98ca5282011-06-27 11:33:38 +02002690 /* Configure the memory side */
2691 if (dst_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED)
2692 dst_addr_width = src_addr_width;
2693 if (dst_maxburst == 0)
2694 dst_maxburst = src_maxburst;
Linus Walleij95e14002010-08-04 13:37:45 +02002695
Vinod Kouldb8196d2011-10-13 22:34:23 +05302696 } else if (config->direction == DMA_MEM_TO_DEV) {
Linus Walleij95e14002010-08-04 13:37:45 +02002697 config_addr = config->dst_addr;
Lee Jonesef9c89b32013-05-15 10:51:30 +01002698
Lee Jones2c2b62d2013-05-15 10:51:54 +01002699 if (cfg->dir != DMA_MEM_TO_DEV)
Linus Walleij95e14002010-08-04 13:37:45 +02002700 dev_dbg(d40c->base->dev,
2701 "channel was not configured for memory "
2702 "to peripheral transfer (%d) overriding\n",
2703 cfg->dir);
Lee Jones2c2b62d2013-05-15 10:51:54 +01002704 cfg->dir = DMA_MEM_TO_DEV;
Linus Walleij95e14002010-08-04 13:37:45 +02002705
Rabin Vincent98ca5282011-06-27 11:33:38 +02002706 /* Configure the memory side */
2707 if (src_addr_width == DMA_SLAVE_BUSWIDTH_UNDEFINED)
2708 src_addr_width = dst_addr_width;
2709 if (src_maxburst == 0)
2710 src_maxburst = dst_maxburst;
Linus Walleij95e14002010-08-04 13:37:45 +02002711 } else {
2712 dev_err(d40c->base->dev,
2713 "unrecognized channel direction %d\n",
2714 config->direction);
Rabin Vincent98ca5282011-06-27 11:33:38 +02002715 return -EINVAL;
Linus Walleij95e14002010-08-04 13:37:45 +02002716 }
2717
Lee Jonesef9c89b32013-05-15 10:51:30 +01002718 if (config_addr <= 0) {
2719 dev_err(d40c->base->dev, "no address supplied\n");
2720 return -EINVAL;
2721 }
2722
Rabin Vincent98ca5282011-06-27 11:33:38 +02002723 if (src_maxburst * src_addr_width != dst_maxburst * dst_addr_width) {
Linus Walleij95e14002010-08-04 13:37:45 +02002724 dev_err(d40c->base->dev,
Rabin Vincent98ca5282011-06-27 11:33:38 +02002725 "src/dst width/maxburst mismatch: %d*%d != %d*%d\n",
2726 src_maxburst,
2727 src_addr_width,
2728 dst_maxburst,
2729 dst_addr_width);
2730 return -EINVAL;
Linus Walleij95e14002010-08-04 13:37:45 +02002731 }
2732
Per Forlin92bb6cd2011-10-13 12:11:36 +02002733 if (src_maxburst > 16) {
2734 src_maxburst = 16;
2735 dst_maxburst = src_maxburst * src_addr_width / dst_addr_width;
2736 } else if (dst_maxburst > 16) {
2737 dst_maxburst = 16;
2738 src_maxburst = dst_maxburst * dst_addr_width / src_addr_width;
2739 }
2740
Lee Jones43f2e1a2013-05-15 11:51:57 +02002741 /* Only valid widths are; 1, 2, 4 and 8. */
2742 if (src_addr_width <= DMA_SLAVE_BUSWIDTH_UNDEFINED ||
2743 src_addr_width > DMA_SLAVE_BUSWIDTH_8_BYTES ||
2744 dst_addr_width <= DMA_SLAVE_BUSWIDTH_UNDEFINED ||
2745 dst_addr_width > DMA_SLAVE_BUSWIDTH_8_BYTES ||
Guennadi Liakhovetskic95905a2013-09-18 09:33:08 +02002746 !is_power_of_2(src_addr_width) ||
2747 !is_power_of_2(dst_addr_width))
Lee Jones43f2e1a2013-05-15 11:51:57 +02002748 return -EINVAL;
2749
2750 cfg->src_info.data_width = src_addr_width;
2751 cfg->dst_info.data_width = dst_addr_width;
2752
Rabin Vincent98ca5282011-06-27 11:33:38 +02002753 ret = dma40_config_to_halfchannel(d40c, &cfg->src_info,
Rabin Vincent98ca5282011-06-27 11:33:38 +02002754 src_maxburst);
2755 if (ret)
2756 return ret;
Linus Walleij95e14002010-08-04 13:37:45 +02002757
Rabin Vincent98ca5282011-06-27 11:33:38 +02002758 ret = dma40_config_to_halfchannel(d40c, &cfg->dst_info,
Rabin Vincent98ca5282011-06-27 11:33:38 +02002759 dst_maxburst);
2760 if (ret)
2761 return ret;
Linus Walleij95e14002010-08-04 13:37:45 +02002762
Per Forlina59670a2010-10-06 09:05:27 +00002763 /* Fill in register values */
Rabin Vincent724a8572011-01-25 11:18:08 +01002764 if (chan_is_logical(d40c))
Per Forlina59670a2010-10-06 09:05:27 +00002765 d40_log_cfg(cfg, &d40c->log_def.lcsp1, &d40c->log_def.lcsp3);
2766 else
Lee Jones57e65ad2013-05-15 10:51:25 +01002767 d40_phy_cfg(cfg, &d40c->src_def_cfg, &d40c->dst_def_cfg);
Per Forlina59670a2010-10-06 09:05:27 +00002768
Linus Walleij95e14002010-08-04 13:37:45 +02002769 /* These settings will take precedence later */
2770 d40c->runtime_addr = config_addr;
2771 d40c->runtime_direction = config->direction;
2772 dev_dbg(d40c->base->dev,
Rabin Vincent98ca5282011-06-27 11:33:38 +02002773 "configured channel %s for %s, data width %d/%d, "
2774 "maxburst %d/%d elements, LE, no flow control\n",
Linus Walleij95e14002010-08-04 13:37:45 +02002775 dma_chan_name(chan),
Vinod Kouldb8196d2011-10-13 22:34:23 +05302776 (config->direction == DMA_DEV_TO_MEM) ? "RX" : "TX",
Rabin Vincent98ca5282011-06-27 11:33:38 +02002777 src_addr_width, dst_addr_width,
2778 src_maxburst, dst_maxburst);
2779
2780 return 0;
Linus Walleij95e14002010-08-04 13:37:45 +02002781}
2782
Linus Walleij8d318a52010-03-30 15:33:42 +02002783/* Initialization functions */
2784
2785static void __init d40_chan_init(struct d40_base *base, struct dma_device *dma,
2786 struct d40_chan *chans, int offset,
2787 int num_chans)
2788{
2789 int i = 0;
2790 struct d40_chan *d40c;
2791
2792 INIT_LIST_HEAD(&dma->channels);
2793
2794 for (i = offset; i < offset + num_chans; i++) {
2795 d40c = &chans[i];
2796 d40c->base = base;
2797 d40c->chan.device = dma;
2798
Linus Walleij8d318a52010-03-30 15:33:42 +02002799 spin_lock_init(&d40c->lock);
2800
2801 d40c->log_num = D40_PHY_CHAN;
2802
Fabio Baltieri4226dd82012-12-13 13:46:16 +01002803 INIT_LIST_HEAD(&d40c->done);
Linus Walleij8d318a52010-03-30 15:33:42 +02002804 INIT_LIST_HEAD(&d40c->active);
2805 INIT_LIST_HEAD(&d40c->queue);
Per Forlina8f30672011-06-26 23:29:52 +02002806 INIT_LIST_HEAD(&d40c->pending_queue);
Linus Walleij8d318a52010-03-30 15:33:42 +02002807 INIT_LIST_HEAD(&d40c->client);
Per Forlin82babbb362011-08-29 13:33:35 +02002808 INIT_LIST_HEAD(&d40c->prepare_queue);
Linus Walleij8d318a52010-03-30 15:33:42 +02002809
Linus Walleij8d318a52010-03-30 15:33:42 +02002810 tasklet_init(&d40c->tasklet, dma_tasklet,
2811 (unsigned long) d40c);
2812
2813 list_add_tail(&d40c->chan.device_node,
2814 &dma->channels);
2815 }
2816}
2817
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002818static void d40_ops_init(struct d40_base *base, struct dma_device *dev)
2819{
2820 if (dma_has_cap(DMA_SLAVE, dev->cap_mask))
2821 dev->device_prep_slave_sg = d40_prep_slave_sg;
2822
2823 if (dma_has_cap(DMA_MEMCPY, dev->cap_mask)) {
2824 dev->device_prep_dma_memcpy = d40_prep_memcpy;
2825
2826 /*
2827 * This controller can only access address at even
2828 * 32bit boundaries, i.e. 2^2
2829 */
Maxime Ripard77a68e52015-07-20 10:41:32 +02002830 dev->copy_align = DMAENGINE_ALIGN_4_BYTES;
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002831 }
2832
2833 if (dma_has_cap(DMA_SG, dev->cap_mask))
2834 dev->device_prep_dma_sg = d40_prep_memcpy_sg;
2835
Rabin Vincent0c842b52011-01-25 11:18:35 +01002836 if (dma_has_cap(DMA_CYCLIC, dev->cap_mask))
2837 dev->device_prep_dma_cyclic = dma40_prep_dma_cyclic;
2838
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002839 dev->device_alloc_chan_resources = d40_alloc_chan_resources;
2840 dev->device_free_chan_resources = d40_free_chan_resources;
2841 dev->device_issue_pending = d40_issue_pending;
2842 dev->device_tx_status = d40_tx_status;
Maxime Ripard6f5bad02014-11-17 14:42:36 +01002843 dev->device_config = d40_set_runtime_config;
2844 dev->device_pause = d40_pause;
2845 dev->device_resume = d40_resume;
2846 dev->device_terminate_all = d40_terminate_all;
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002847 dev->dev = base->dev;
2848}
2849
Linus Walleij8d318a52010-03-30 15:33:42 +02002850static int __init d40_dmaengine_init(struct d40_base *base,
2851 int num_reserved_chans)
2852{
2853 int err ;
2854
2855 d40_chan_init(base, &base->dma_slave, base->log_chans,
2856 0, base->num_log_chans);
2857
2858 dma_cap_zero(base->dma_slave.cap_mask);
2859 dma_cap_set(DMA_SLAVE, base->dma_slave.cap_mask);
Rabin Vincent0c842b52011-01-25 11:18:35 +01002860 dma_cap_set(DMA_CYCLIC, base->dma_slave.cap_mask);
Linus Walleij8d318a52010-03-30 15:33:42 +02002861
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002862 d40_ops_init(base, &base->dma_slave);
Linus Walleij8d318a52010-03-30 15:33:42 +02002863
2864 err = dma_async_device_register(&base->dma_slave);
2865
2866 if (err) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002867 d40_err(base->dev, "Failed to register slave channels\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002868 goto failure1;
2869 }
2870
2871 d40_chan_init(base, &base->dma_memcpy, base->log_chans,
Lee Jonesa7dacb62013-05-15 10:51:59 +01002872 base->num_log_chans, base->num_memcpy_chans);
Linus Walleij8d318a52010-03-30 15:33:42 +02002873
2874 dma_cap_zero(base->dma_memcpy.cap_mask);
2875 dma_cap_set(DMA_MEMCPY, base->dma_memcpy.cap_mask);
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002876 dma_cap_set(DMA_SG, base->dma_memcpy.cap_mask);
Linus Walleij8d318a52010-03-30 15:33:42 +02002877
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002878 d40_ops_init(base, &base->dma_memcpy);
Linus Walleij8d318a52010-03-30 15:33:42 +02002879
2880 err = dma_async_device_register(&base->dma_memcpy);
2881
2882 if (err) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002883 d40_err(base->dev,
Geliang Tang52984aa2015-10-18 23:31:10 +08002884 "Failed to register memcpy only channels\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002885 goto failure2;
2886 }
2887
2888 d40_chan_init(base, &base->dma_both, base->phy_chans,
2889 0, num_reserved_chans);
2890
2891 dma_cap_zero(base->dma_both.cap_mask);
2892 dma_cap_set(DMA_SLAVE, base->dma_both.cap_mask);
2893 dma_cap_set(DMA_MEMCPY, base->dma_both.cap_mask);
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002894 dma_cap_set(DMA_SG, base->dma_both.cap_mask);
Rabin Vincent0c842b52011-01-25 11:18:35 +01002895 dma_cap_set(DMA_CYCLIC, base->dma_slave.cap_mask);
Linus Walleij8d318a52010-03-30 15:33:42 +02002896
Rabin Vincent7ad74a72011-01-25 11:18:33 +01002897 d40_ops_init(base, &base->dma_both);
Linus Walleij8d318a52010-03-30 15:33:42 +02002898 err = dma_async_device_register(&base->dma_both);
2899
2900 if (err) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01002901 d40_err(base->dev,
2902 "Failed to register logical and physical capable channels\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02002903 goto failure3;
2904 }
2905 return 0;
2906failure3:
2907 dma_async_device_unregister(&base->dma_memcpy);
2908failure2:
2909 dma_async_device_unregister(&base->dma_slave);
2910failure1:
2911 return err;
2912}
2913
Narayanan G7fb3e752011-11-17 17:26:41 +05302914/* Suspend resume functionality */
Ulf Hansson123e4ca2014-04-23 21:52:03 +02002915#ifdef CONFIG_PM_SLEEP
2916static int dma40_suspend(struct device *dev)
Narayanan G7fb3e752011-11-17 17:26:41 +05302917{
Narayanan G28c7a192011-11-22 13:56:55 +05302918 struct platform_device *pdev = to_platform_device(dev);
2919 struct d40_base *base = platform_get_drvdata(pdev);
Ulf Hanssonc906a3e2014-04-23 21:52:04 +02002920 int ret;
2921
2922 ret = pm_runtime_force_suspend(dev);
2923 if (ret)
2924 return ret;
Narayanan G7fb3e752011-11-17 17:26:41 +05302925
Narayanan G28c7a192011-11-22 13:56:55 +05302926 if (base->lcpa_regulator)
2927 ret = regulator_disable(base->lcpa_regulator);
2928 return ret;
Narayanan G7fb3e752011-11-17 17:26:41 +05302929}
2930
Ulf Hansson123e4ca2014-04-23 21:52:03 +02002931static int dma40_resume(struct device *dev)
2932{
2933 struct platform_device *pdev = to_platform_device(dev);
2934 struct d40_base *base = platform_get_drvdata(pdev);
2935 int ret = 0;
2936
Ulf Hanssonc906a3e2014-04-23 21:52:04 +02002937 if (base->lcpa_regulator) {
Ulf Hansson123e4ca2014-04-23 21:52:03 +02002938 ret = regulator_enable(base->lcpa_regulator);
Ulf Hanssonc906a3e2014-04-23 21:52:04 +02002939 if (ret)
2940 return ret;
2941 }
Ulf Hansson123e4ca2014-04-23 21:52:03 +02002942
Ulf Hanssonc906a3e2014-04-23 21:52:04 +02002943 return pm_runtime_force_resume(dev);
Ulf Hansson123e4ca2014-04-23 21:52:03 +02002944}
2945#endif
2946
2947#ifdef CONFIG_PM
2948static void dma40_backup(void __iomem *baseaddr, u32 *backup,
2949 u32 *regaddr, int num, bool save)
2950{
2951 int i;
2952
2953 for (i = 0; i < num; i++) {
2954 void __iomem *addr = baseaddr + regaddr[i];
2955
2956 if (save)
2957 backup[i] = readl_relaxed(addr);
2958 else
2959 writel_relaxed(backup[i], addr);
2960 }
2961}
2962
2963static void d40_save_restore_registers(struct d40_base *base, bool save)
2964{
2965 int i;
2966
2967 /* Save/Restore channel specific registers */
2968 for (i = 0; i < base->num_phy_chans; i++) {
2969 void __iomem *addr;
2970 int idx;
2971
2972 if (base->phy_res[i].reserved)
2973 continue;
2974
2975 addr = base->virtbase + D40_DREG_PCBASE + i * D40_DREG_PCDELTA;
2976 idx = i * ARRAY_SIZE(d40_backup_regs_chan);
2977
2978 dma40_backup(addr, &base->reg_val_backup_chan[idx],
2979 d40_backup_regs_chan,
2980 ARRAY_SIZE(d40_backup_regs_chan),
2981 save);
2982 }
2983
2984 /* Save/Restore global registers */
2985 dma40_backup(base->virtbase, base->reg_val_backup,
2986 d40_backup_regs, ARRAY_SIZE(d40_backup_regs),
2987 save);
2988
2989 /* Save/Restore registers only existing on dma40 v3 and later */
2990 if (base->gen_dmac.backup)
2991 dma40_backup(base->virtbase, base->reg_val_backup_v4,
2992 base->gen_dmac.backup,
2993 base->gen_dmac.backup_size,
2994 save);
2995}
2996
Narayanan G7fb3e752011-11-17 17:26:41 +05302997static int dma40_runtime_suspend(struct device *dev)
2998{
2999 struct platform_device *pdev = to_platform_device(dev);
3000 struct d40_base *base = platform_get_drvdata(pdev);
3001
3002 d40_save_restore_registers(base, true);
3003
3004 /* Don't disable/enable clocks for v1 due to HW bugs */
3005 if (base->rev != 1)
3006 writel_relaxed(base->gcc_pwr_off_mask,
3007 base->virtbase + D40_DREG_GCC);
3008
3009 return 0;
3010}
3011
3012static int dma40_runtime_resume(struct device *dev)
3013{
3014 struct platform_device *pdev = to_platform_device(dev);
3015 struct d40_base *base = platform_get_drvdata(pdev);
3016
Ulf Hansson2dafca12014-04-23 21:52:02 +02003017 d40_save_restore_registers(base, false);
Narayanan G7fb3e752011-11-17 17:26:41 +05303018
3019 writel_relaxed(D40_DREG_GCC_ENABLE_ALL,
3020 base->virtbase + D40_DREG_GCC);
3021 return 0;
3022}
Ulf Hansson123e4ca2014-04-23 21:52:03 +02003023#endif
Narayanan G7fb3e752011-11-17 17:26:41 +05303024
3025static const struct dev_pm_ops dma40_pm_ops = {
Ulf Hansson673d3772014-05-07 11:03:57 +02003026 SET_LATE_SYSTEM_SLEEP_PM_OPS(dma40_suspend, dma40_resume)
Rafael J. Wysocki6ed23b82014-12-04 00:34:11 +01003027 SET_RUNTIME_PM_OPS(dma40_runtime_suspend,
Ulf Hansson123e4ca2014-04-23 21:52:03 +02003028 dma40_runtime_resume,
3029 NULL)
Narayanan G7fb3e752011-11-17 17:26:41 +05303030};
Narayanan G7fb3e752011-11-17 17:26:41 +05303031
Linus Walleij8d318a52010-03-30 15:33:42 +02003032/* Initialization functions. */
3033
3034static int __init d40_phy_res_init(struct d40_base *base)
3035{
3036 int i;
3037 int num_phy_chans_avail = 0;
3038 u32 val[2];
3039 int odd_even_bit = -2;
Narayanan G7fb3e752011-11-17 17:26:41 +05303040 int gcc = D40_DREG_GCC_ENA;
Linus Walleij8d318a52010-03-30 15:33:42 +02003041
3042 val[0] = readl(base->virtbase + D40_DREG_PRSME);
3043 val[1] = readl(base->virtbase + D40_DREG_PRSMO);
3044
3045 for (i = 0; i < base->num_phy_chans; i++) {
3046 base->phy_res[i].num = i;
3047 odd_even_bit += 2 * ((i % 2) == 0);
3048 if (((val[i % 2] >> odd_even_bit) & 3) == 1) {
3049 /* Mark security only channels as occupied */
3050 base->phy_res[i].allocated_src = D40_ALLOC_PHY;
3051 base->phy_res[i].allocated_dst = D40_ALLOC_PHY;
Narayanan G7fb3e752011-11-17 17:26:41 +05303052 base->phy_res[i].reserved = true;
3053 gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(i),
3054 D40_DREG_GCC_SRC);
3055 gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(i),
3056 D40_DREG_GCC_DST);
3057
3058
Linus Walleij8d318a52010-03-30 15:33:42 +02003059 } else {
3060 base->phy_res[i].allocated_src = D40_ALLOC_FREE;
3061 base->phy_res[i].allocated_dst = D40_ALLOC_FREE;
Narayanan G7fb3e752011-11-17 17:26:41 +05303062 base->phy_res[i].reserved = false;
Linus Walleij8d318a52010-03-30 15:33:42 +02003063 num_phy_chans_avail++;
3064 }
3065 spin_lock_init(&base->phy_res[i].lock);
3066 }
Jonas Aaberg6b7acd82010-06-20 21:26:59 +00003067
3068 /* Mark disabled channels as occupied */
3069 for (i = 0; base->plat_data->disabled_channels[i] != -1; i++) {
Rabin Vincentf57b4072010-10-06 08:20:35 +00003070 int chan = base->plat_data->disabled_channels[i];
3071
3072 base->phy_res[chan].allocated_src = D40_ALLOC_PHY;
3073 base->phy_res[chan].allocated_dst = D40_ALLOC_PHY;
Narayanan G7fb3e752011-11-17 17:26:41 +05303074 base->phy_res[chan].reserved = true;
3075 gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(chan),
3076 D40_DREG_GCC_SRC);
3077 gcc |= D40_DREG_GCC_EVTGRP_ENA(D40_PHYS_TO_GROUP(chan),
3078 D40_DREG_GCC_DST);
Rabin Vincentf57b4072010-10-06 08:20:35 +00003079 num_phy_chans_avail--;
Jonas Aaberg6b7acd82010-06-20 21:26:59 +00003080 }
3081
Fabio Baltieri74070482012-12-18 12:25:14 +01003082 /* Mark soft_lli channels */
3083 for (i = 0; i < base->plat_data->num_of_soft_lli_chans; i++) {
3084 int chan = base->plat_data->soft_lli_chans[i];
3085
3086 base->phy_res[chan].use_soft_lli = true;
3087 }
3088
Linus Walleij8d318a52010-03-30 15:33:42 +02003089 dev_info(base->dev, "%d of %d physical DMA channels available\n",
3090 num_phy_chans_avail, base->num_phy_chans);
3091
3092 /* Verify settings extended vs standard */
3093 val[0] = readl(base->virtbase + D40_DREG_PRTYP);
3094
3095 for (i = 0; i < base->num_phy_chans; i++) {
3096
3097 if (base->phy_res[i].allocated_src == D40_ALLOC_FREE &&
3098 (val[0] & 0x3) != 1)
3099 dev_info(base->dev,
3100 "[%s] INFO: channel %d is misconfigured (%d)\n",
3101 __func__, i, val[0] & 0x3);
3102
3103 val[0] = val[0] >> 2;
3104 }
3105
Narayanan G7fb3e752011-11-17 17:26:41 +05303106 /*
3107 * To keep things simple, Enable all clocks initially.
3108 * The clocks will get managed later post channel allocation.
3109 * The clocks for the event lines on which reserved channels exists
3110 * are not managed here.
3111 */
3112 writel(D40_DREG_GCC_ENABLE_ALL, base->virtbase + D40_DREG_GCC);
3113 base->gcc_pwr_off_mask = gcc;
3114
Linus Walleij8d318a52010-03-30 15:33:42 +02003115 return num_phy_chans_avail;
3116}
3117
3118static struct d40_base * __init d40_hw_detect_init(struct platform_device *pdev)
3119{
Jingoo Hand4adcc02013-07-30 17:09:11 +09003120 struct stedma40_platform_data *plat_data = dev_get_platdata(&pdev->dev);
Linus Walleij8d318a52010-03-30 15:33:42 +02003121 struct clk *clk = NULL;
3122 void __iomem *virtbase = NULL;
3123 struct resource *res = NULL;
3124 struct d40_base *base = NULL;
3125 int num_log_chans = 0;
3126 int num_phy_chans;
Lee Jonesa7dacb62013-05-15 10:51:59 +01003127 int num_memcpy_chans;
Ulf Hanssonb707c6582012-08-23 13:41:58 +02003128 int clk_ret = -EINVAL;
Linus Walleij8d318a52010-03-30 15:33:42 +02003129 int i;
Linus Walleijf4b89762011-06-27 11:33:46 +02003130 u32 pid;
3131 u32 cid;
3132 u8 rev;
Linus Walleij8d318a52010-03-30 15:33:42 +02003133
3134 clk = clk_get(&pdev->dev, NULL);
Linus Walleij8d318a52010-03-30 15:33:42 +02003135 if (IS_ERR(clk)) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01003136 d40_err(&pdev->dev, "No matching clock found\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02003137 goto failure;
3138 }
3139
Ulf Hanssonb707c6582012-08-23 13:41:58 +02003140 clk_ret = clk_prepare_enable(clk);
3141 if (clk_ret) {
3142 d40_err(&pdev->dev, "Failed to prepare/enable clock\n");
3143 goto failure;
3144 }
Linus Walleij8d318a52010-03-30 15:33:42 +02003145
3146 /* Get IO for DMAC base address */
3147 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "base");
3148 if (!res)
3149 goto failure;
3150
3151 if (request_mem_region(res->start, resource_size(res),
3152 D40_NAME " I/O base") == NULL)
3153 goto failure;
3154
3155 virtbase = ioremap(res->start, resource_size(res));
3156 if (!virtbase)
3157 goto failure;
3158
Linus Walleijf4b89762011-06-27 11:33:46 +02003159 /* This is just a regular AMBA PrimeCell ID actually */
3160 for (pid = 0, i = 0; i < 4; i++)
3161 pid |= (readl(virtbase + resource_size(res) - 0x20 + 4 * i)
3162 & 255) << (i * 8);
3163 for (cid = 0, i = 0; i < 4; i++)
3164 cid |= (readl(virtbase + resource_size(res) - 0x10 + 4 * i)
3165 & 255) << (i * 8);
Linus Walleij8d318a52010-03-30 15:33:42 +02003166
Linus Walleijf4b89762011-06-27 11:33:46 +02003167 if (cid != AMBA_CID) {
3168 d40_err(&pdev->dev, "Unknown hardware! No PrimeCell ID\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02003169 goto failure;
3170 }
Linus Walleijf4b89762011-06-27 11:33:46 +02003171 if (AMBA_MANF_BITS(pid) != AMBA_VENDOR_ST) {
3172 d40_err(&pdev->dev, "Unknown designer! Got %x wanted %x\n",
3173 AMBA_MANF_BITS(pid),
3174 AMBA_VENDOR_ST);
3175 goto failure;
3176 }
3177 /*
3178 * HW revision:
3179 * DB8500ed has revision 0
3180 * ? has revision 1
3181 * DB8500v1 has revision 2
3182 * DB8500v2 has revision 3
Gerald Baeza47db92f2012-09-21 21:21:37 +02003183 * AP9540v1 has revision 4
3184 * DB8540v1 has revision 4
Linus Walleijf4b89762011-06-27 11:33:46 +02003185 */
3186 rev = AMBA_REV_BITS(pid);
Lee Jones8b2fe9b2013-05-03 15:32:08 +01003187 if (rev < 2) {
3188 d40_err(&pdev->dev, "hardware revision: %d is not supported", rev);
3189 goto failure;
3190 }
Jonas Aaberg3ae02672010-08-09 12:08:18 +00003191
Gerald Baeza47db92f2012-09-21 21:21:37 +02003192 /* The number of physical channels on this HW */
3193 if (plat_data->num_of_phy_chans)
3194 num_phy_chans = plat_data->num_of_phy_chans;
3195 else
3196 num_phy_chans = 4 * (readl(virtbase + D40_DREG_ICFG) & 0x7) + 4;
3197
Lee Jonesa7dacb62013-05-15 10:51:59 +01003198 /* The number of channels used for memcpy */
3199 if (plat_data->num_of_memcpy_chans)
3200 num_memcpy_chans = plat_data->num_of_memcpy_chans;
3201 else
3202 num_memcpy_chans = ARRAY_SIZE(dma40_memcpy_channels);
3203
Lee Jonesdb72da92013-05-03 15:32:03 +01003204 num_log_chans = num_phy_chans * D40_MAX_LOG_CHAN_PER_PHY;
3205
Lee Jonesb2abb242013-05-03 15:32:09 +01003206 dev_info(&pdev->dev,
Fabio Estevam3a919d52013-08-21 21:34:02 -03003207 "hardware rev: %d @ %pa with %d physical and %d logical channels\n",
3208 rev, &res->start, num_phy_chans, num_log_chans);
Linus Walleij8d318a52010-03-30 15:33:42 +02003209
Linus Walleij8d318a52010-03-30 15:33:42 +02003210 base = kzalloc(ALIGN(sizeof(struct d40_base), 4) +
Lee Jonesa7dacb62013-05-15 10:51:59 +01003211 (num_phy_chans + num_log_chans + num_memcpy_chans) *
Linus Walleij8d318a52010-03-30 15:33:42 +02003212 sizeof(struct d40_chan), GFP_KERNEL);
3213
Peter Griffinaef94fe2016-06-07 18:38:41 +01003214 if (base == NULL)
Linus Walleij8d318a52010-03-30 15:33:42 +02003215 goto failure;
Linus Walleij8d318a52010-03-30 15:33:42 +02003216
Jonas Aaberg3ae02672010-08-09 12:08:18 +00003217 base->rev = rev;
Linus Walleij8d318a52010-03-30 15:33:42 +02003218 base->clk = clk;
Lee Jonesa7dacb62013-05-15 10:51:59 +01003219 base->num_memcpy_chans = num_memcpy_chans;
Linus Walleij8d318a52010-03-30 15:33:42 +02003220 base->num_phy_chans = num_phy_chans;
3221 base->num_log_chans = num_log_chans;
3222 base->phy_start = res->start;
3223 base->phy_size = resource_size(res);
3224 base->virtbase = virtbase;
3225 base->plat_data = plat_data;
3226 base->dev = &pdev->dev;
3227 base->phy_chans = ((void *)base) + ALIGN(sizeof(struct d40_base), 4);
3228 base->log_chans = &base->phy_chans[num_phy_chans];
3229
Tong Liu3cb645d2012-09-26 10:07:30 +00003230 if (base->plat_data->num_of_phy_chans == 14) {
3231 base->gen_dmac.backup = d40_backup_regs_v4b;
3232 base->gen_dmac.backup_size = BACKUP_REGS_SZ_V4B;
3233 base->gen_dmac.interrupt_en = D40_DREG_CPCMIS;
3234 base->gen_dmac.interrupt_clear = D40_DREG_CPCICR;
3235 base->gen_dmac.realtime_en = D40_DREG_CRSEG1;
3236 base->gen_dmac.realtime_clear = D40_DREG_CRCEG1;
3237 base->gen_dmac.high_prio_en = D40_DREG_CPSEG1;
3238 base->gen_dmac.high_prio_clear = D40_DREG_CPCEG1;
3239 base->gen_dmac.il = il_v4b;
3240 base->gen_dmac.il_size = ARRAY_SIZE(il_v4b);
3241 base->gen_dmac.init_reg = dma_init_reg_v4b;
3242 base->gen_dmac.init_reg_size = ARRAY_SIZE(dma_init_reg_v4b);
3243 } else {
3244 if (base->rev >= 3) {
3245 base->gen_dmac.backup = d40_backup_regs_v4a;
3246 base->gen_dmac.backup_size = BACKUP_REGS_SZ_V4A;
3247 }
3248 base->gen_dmac.interrupt_en = D40_DREG_PCMIS;
3249 base->gen_dmac.interrupt_clear = D40_DREG_PCICR;
3250 base->gen_dmac.realtime_en = D40_DREG_RSEG1;
3251 base->gen_dmac.realtime_clear = D40_DREG_RCEG1;
3252 base->gen_dmac.high_prio_en = D40_DREG_PSEG1;
3253 base->gen_dmac.high_prio_clear = D40_DREG_PCEG1;
3254 base->gen_dmac.il = il_v4a;
3255 base->gen_dmac.il_size = ARRAY_SIZE(il_v4a);
3256 base->gen_dmac.init_reg = dma_init_reg_v4a;
3257 base->gen_dmac.init_reg_size = ARRAY_SIZE(dma_init_reg_v4a);
3258 }
3259
Linus Walleij8d318a52010-03-30 15:33:42 +02003260 base->phy_res = kzalloc(num_phy_chans * sizeof(struct d40_phy_res),
3261 GFP_KERNEL);
3262 if (!base->phy_res)
3263 goto failure;
3264
3265 base->lookup_phy_chans = kzalloc(num_phy_chans *
3266 sizeof(struct d40_chan *),
3267 GFP_KERNEL);
3268 if (!base->lookup_phy_chans)
3269 goto failure;
3270
Lee Jones8a59fed2013-05-03 15:32:04 +01003271 base->lookup_log_chans = kzalloc(num_log_chans *
3272 sizeof(struct d40_chan *),
3273 GFP_KERNEL);
3274 if (!base->lookup_log_chans)
3275 goto failure;
Jonas Aaberg698e4732010-08-09 12:08:56 +00003276
Narayanan G7fb3e752011-11-17 17:26:41 +05303277 base->reg_val_backup_chan = kmalloc(base->num_phy_chans *
3278 sizeof(d40_backup_regs_chan),
Linus Walleij8d318a52010-03-30 15:33:42 +02003279 GFP_KERNEL);
Narayanan G7fb3e752011-11-17 17:26:41 +05303280 if (!base->reg_val_backup_chan)
3281 goto failure;
3282
3283 base->lcla_pool.alloc_map =
3284 kzalloc(num_phy_chans * sizeof(struct d40_desc *)
3285 * D40_LCLA_LINK_PER_EVENT_GRP, GFP_KERNEL);
Linus Walleij8d318a52010-03-30 15:33:42 +02003286 if (!base->lcla_pool.alloc_map)
3287 goto failure;
3288
Jonas Aabergc675b1b2010-06-20 21:25:08 +00003289 base->desc_slab = kmem_cache_create(D40_NAME, sizeof(struct d40_desc),
3290 0, SLAB_HWCACHE_ALIGN,
3291 NULL);
3292 if (base->desc_slab == NULL)
3293 goto failure;
3294
Linus Walleij8d318a52010-03-30 15:33:42 +02003295 return base;
3296
3297failure:
Ulf Hanssonb707c6582012-08-23 13:41:58 +02003298 if (!clk_ret)
3299 clk_disable_unprepare(clk);
3300 if (!IS_ERR(clk))
Linus Walleij8d318a52010-03-30 15:33:42 +02003301 clk_put(clk);
Linus Walleij8d318a52010-03-30 15:33:42 +02003302 if (virtbase)
3303 iounmap(virtbase);
3304 if (res)
3305 release_mem_region(res->start,
3306 resource_size(res));
3307 if (virtbase)
3308 iounmap(virtbase);
3309
3310 if (base) {
3311 kfree(base->lcla_pool.alloc_map);
Narayanan G1bdae6f2012-02-09 12:41:37 +05303312 kfree(base->reg_val_backup_chan);
Linus Walleij8d318a52010-03-30 15:33:42 +02003313 kfree(base->lookup_log_chans);
3314 kfree(base->lookup_phy_chans);
3315 kfree(base->phy_res);
3316 kfree(base);
3317 }
3318
3319 return NULL;
3320}
3321
3322static void __init d40_hw_init(struct d40_base *base)
3323{
3324
Linus Walleij8d318a52010-03-30 15:33:42 +02003325 int i;
3326 u32 prmseo[2] = {0, 0};
3327 u32 activeo[2] = {0xFFFFFFFF, 0xFFFFFFFF};
3328 u32 pcmis = 0;
3329 u32 pcicr = 0;
Tong Liu3cb645d2012-09-26 10:07:30 +00003330 struct d40_reg_val *dma_init_reg = base->gen_dmac.init_reg;
3331 u32 reg_size = base->gen_dmac.init_reg_size;
Linus Walleij8d318a52010-03-30 15:33:42 +02003332
Tong Liu3cb645d2012-09-26 10:07:30 +00003333 for (i = 0; i < reg_size; i++)
Linus Walleij8d318a52010-03-30 15:33:42 +02003334 writel(dma_init_reg[i].val,
3335 base->virtbase + dma_init_reg[i].reg);
3336
3337 /* Configure all our dma channels to default settings */
3338 for (i = 0; i < base->num_phy_chans; i++) {
3339
3340 activeo[i % 2] = activeo[i % 2] << 2;
3341
3342 if (base->phy_res[base->num_phy_chans - i - 1].allocated_src
3343 == D40_ALLOC_PHY) {
3344 activeo[i % 2] |= 3;
3345 continue;
3346 }
3347
3348 /* Enable interrupt # */
3349 pcmis = (pcmis << 1) | 1;
3350
3351 /* Clear interrupt # */
3352 pcicr = (pcicr << 1) | 1;
3353
3354 /* Set channel to physical mode */
3355 prmseo[i % 2] = prmseo[i % 2] << 2;
3356 prmseo[i % 2] |= 1;
3357
3358 }
3359
3360 writel(prmseo[1], base->virtbase + D40_DREG_PRMSE);
3361 writel(prmseo[0], base->virtbase + D40_DREG_PRMSO);
3362 writel(activeo[1], base->virtbase + D40_DREG_ACTIVE);
3363 writel(activeo[0], base->virtbase + D40_DREG_ACTIVO);
3364
3365 /* Write which interrupt to enable */
Tong Liu3cb645d2012-09-26 10:07:30 +00003366 writel(pcmis, base->virtbase + base->gen_dmac.interrupt_en);
Linus Walleij8d318a52010-03-30 15:33:42 +02003367
3368 /* Write which interrupt to clear */
Tong Liu3cb645d2012-09-26 10:07:30 +00003369 writel(pcicr, base->virtbase + base->gen_dmac.interrupt_clear);
Linus Walleij8d318a52010-03-30 15:33:42 +02003370
Tong Liu3cb645d2012-09-26 10:07:30 +00003371 /* These are __initdata and cannot be accessed after init */
3372 base->gen_dmac.init_reg = NULL;
3373 base->gen_dmac.init_reg_size = 0;
Linus Walleij8d318a52010-03-30 15:33:42 +02003374}
3375
Linus Walleij508849a2010-06-20 21:26:07 +00003376static int __init d40_lcla_allocate(struct d40_base *base)
3377{
Rabin Vincent026cbc42011-01-25 11:18:14 +01003378 struct d40_lcla_pool *pool = &base->lcla_pool;
Linus Walleij508849a2010-06-20 21:26:07 +00003379 unsigned long *page_list;
3380 int i, j;
3381 int ret = 0;
3382
3383 /*
3384 * This is somewhat ugly. We need 8192 bytes that are 18 bit aligned,
3385 * To full fill this hardware requirement without wasting 256 kb
3386 * we allocate pages until we get an aligned one.
3387 */
3388 page_list = kmalloc(sizeof(unsigned long) * MAX_LCLA_ALLOC_ATTEMPTS,
3389 GFP_KERNEL);
3390
3391 if (!page_list) {
3392 ret = -ENOMEM;
3393 goto failure;
3394 }
3395
3396 /* Calculating how many pages that are required */
3397 base->lcla_pool.pages = SZ_1K * base->num_phy_chans / PAGE_SIZE;
3398
3399 for (i = 0; i < MAX_LCLA_ALLOC_ATTEMPTS; i++) {
3400 page_list[i] = __get_free_pages(GFP_KERNEL,
3401 base->lcla_pool.pages);
3402 if (!page_list[i]) {
3403
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01003404 d40_err(base->dev, "Failed to allocate %d pages.\n",
3405 base->lcla_pool.pages);
Julia Lawall39375332014-11-22 15:39:19 +01003406 ret = -ENOMEM;
Linus Walleij508849a2010-06-20 21:26:07 +00003407
3408 for (j = 0; j < i; j++)
3409 free_pages(page_list[j], base->lcla_pool.pages);
3410 goto failure;
3411 }
3412
3413 if ((virt_to_phys((void *)page_list[i]) &
3414 (LCLA_ALIGNMENT - 1)) == 0)
3415 break;
3416 }
3417
3418 for (j = 0; j < i; j++)
3419 free_pages(page_list[j], base->lcla_pool.pages);
3420
3421 if (i < MAX_LCLA_ALLOC_ATTEMPTS) {
3422 base->lcla_pool.base = (void *)page_list[i];
3423 } else {
Jonas Aaberg767a9672010-08-09 12:08:34 +00003424 /*
3425 * After many attempts and no succees with finding the correct
3426 * alignment, try with allocating a big buffer.
3427 */
Linus Walleij508849a2010-06-20 21:26:07 +00003428 dev_warn(base->dev,
3429 "[%s] Failed to get %d pages @ 18 bit align.\n",
3430 __func__, base->lcla_pool.pages);
3431 base->lcla_pool.base_unaligned = kmalloc(SZ_1K *
3432 base->num_phy_chans +
3433 LCLA_ALIGNMENT,
3434 GFP_KERNEL);
3435 if (!base->lcla_pool.base_unaligned) {
3436 ret = -ENOMEM;
3437 goto failure;
3438 }
3439
3440 base->lcla_pool.base = PTR_ALIGN(base->lcla_pool.base_unaligned,
3441 LCLA_ALIGNMENT);
3442 }
3443
Rabin Vincent026cbc42011-01-25 11:18:14 +01003444 pool->dma_addr = dma_map_single(base->dev, pool->base,
3445 SZ_1K * base->num_phy_chans,
3446 DMA_TO_DEVICE);
3447 if (dma_mapping_error(base->dev, pool->dma_addr)) {
3448 pool->dma_addr = 0;
3449 ret = -ENOMEM;
3450 goto failure;
3451 }
3452
Linus Walleij508849a2010-06-20 21:26:07 +00003453 writel(virt_to_phys(base->lcla_pool.base),
3454 base->virtbase + D40_DREG_LCLA);
3455failure:
3456 kfree(page_list);
3457 return ret;
3458}
3459
Lee Jones1814a172013-05-03 15:32:11 +01003460static int __init d40_of_probe(struct platform_device *pdev,
3461 struct device_node *np)
3462{
3463 struct stedma40_platform_data *pdata;
Lee Jones499c2bc2013-05-15 10:52:02 +01003464 int num_phy = 0, num_memcpy = 0, num_disabled = 0;
Sachin Kamatcbbe13e2013-09-02 13:44:58 +05303465 const __be32 *list;
Lee Jones1814a172013-05-03 15:32:11 +01003466
3467 pdata = devm_kzalloc(&pdev->dev,
3468 sizeof(struct stedma40_platform_data),
3469 GFP_KERNEL);
3470 if (!pdata)
3471 return -ENOMEM;
3472
Lee Jonesfd59f9e2013-05-15 10:52:01 +01003473 /* If absent this value will be obtained from h/w. */
3474 of_property_read_u32(np, "dma-channels", &num_phy);
3475 if (num_phy > 0)
3476 pdata->num_of_phy_chans = num_phy;
3477
Lee Jonesa7dacb62013-05-15 10:51:59 +01003478 list = of_get_property(np, "memcpy-channels", &num_memcpy);
3479 num_memcpy /= sizeof(*list);
3480
3481 if (num_memcpy > D40_MEMCPY_MAX_CHANS || num_memcpy <= 0) {
3482 d40_err(&pdev->dev,
3483 "Invalid number of memcpy channels specified (%d)\n",
3484 num_memcpy);
3485 return -EINVAL;
3486 }
3487 pdata->num_of_memcpy_chans = num_memcpy;
3488
3489 of_property_read_u32_array(np, "memcpy-channels",
3490 dma40_memcpy_channels,
3491 num_memcpy);
3492
Lee Jones499c2bc2013-05-15 10:52:02 +01003493 list = of_get_property(np, "disabled-channels", &num_disabled);
3494 num_disabled /= sizeof(*list);
3495
Dan Carpenter5be21902013-08-23 12:23:43 +03003496 if (num_disabled >= STEDMA40_MAX_PHYS || num_disabled < 0) {
Lee Jones499c2bc2013-05-15 10:52:02 +01003497 d40_err(&pdev->dev,
3498 "Invalid number of disabled channels specified (%d)\n",
3499 num_disabled);
3500 return -EINVAL;
3501 }
3502
3503 of_property_read_u32_array(np, "disabled-channels",
3504 pdata->disabled_channels,
3505 num_disabled);
3506 pdata->disabled_channels[num_disabled] = -1;
3507
Lee Jones1814a172013-05-03 15:32:11 +01003508 pdev->dev.platform_data = pdata;
3509
3510 return 0;
3511}
3512
Linus Walleij8d318a52010-03-30 15:33:42 +02003513static int __init d40_probe(struct platform_device *pdev)
3514{
Jingoo Hand4adcc02013-07-30 17:09:11 +09003515 struct stedma40_platform_data *plat_data = dev_get_platdata(&pdev->dev);
Lee Jones1814a172013-05-03 15:32:11 +01003516 struct device_node *np = pdev->dev.of_node;
Linus Walleij8d318a52010-03-30 15:33:42 +02003517 int ret = -ENOENT;
Markus Elfringa9bae062015-11-16 21:56:07 +01003518 struct d40_base *base;
Markus Elfringaeb89742015-11-16 22:00:28 +01003519 struct resource *res;
Linus Walleij8d318a52010-03-30 15:33:42 +02003520 int num_reserved_chans;
3521 u32 val;
3522
Lee Jones1814a172013-05-03 15:32:11 +01003523 if (!plat_data) {
3524 if (np) {
Dilek Uzulmezfe146472015-02-21 20:48:02 +02003525 if (d40_of_probe(pdev, np)) {
Lee Jones1814a172013-05-03 15:32:11 +01003526 ret = -ENOMEM;
Markus Elfringa9bae062015-11-16 21:56:07 +01003527 goto report_failure;
Lee Jones1814a172013-05-03 15:32:11 +01003528 }
3529 } else {
3530 d40_err(&pdev->dev, "No pdata or Device Tree provided\n");
Markus Elfringa9bae062015-11-16 21:56:07 +01003531 goto report_failure;
Lee Jones1814a172013-05-03 15:32:11 +01003532 }
3533 }
Linus Walleij8d318a52010-03-30 15:33:42 +02003534
Lee Jones1814a172013-05-03 15:32:11 +01003535 base = d40_hw_detect_init(pdev);
Linus Walleij8d318a52010-03-30 15:33:42 +02003536 if (!base)
Markus Elfringa9bae062015-11-16 21:56:07 +01003537 goto report_failure;
Linus Walleij8d318a52010-03-30 15:33:42 +02003538
3539 num_reserved_chans = d40_phy_res_init(base);
3540
3541 platform_set_drvdata(pdev, base);
3542
3543 spin_lock_init(&base->interrupt_lock);
3544 spin_lock_init(&base->execmd_lock);
3545
3546 /* Get IO for logical channel parameter address */
3547 res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "lcpa");
3548 if (!res) {
3549 ret = -ENOENT;
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01003550 d40_err(&pdev->dev, "No \"lcpa\" memory resource\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02003551 goto failure;
3552 }
3553 base->lcpa_size = resource_size(res);
3554 base->phy_lcpa = res->start;
3555
3556 if (request_mem_region(res->start, resource_size(res),
3557 D40_NAME " I/O lcpa") == NULL) {
3558 ret = -EBUSY;
Fabio Estevam3a919d52013-08-21 21:34:02 -03003559 d40_err(&pdev->dev, "Failed to request LCPA region %pR\n", res);
Linus Walleij8d318a52010-03-30 15:33:42 +02003560 goto failure;
3561 }
3562
3563 /* We make use of ESRAM memory for this. */
3564 val = readl(base->virtbase + D40_DREG_LCPA);
3565 if (res->start != val && val != 0) {
3566 dev_warn(&pdev->dev,
Fabio Estevam3a919d52013-08-21 21:34:02 -03003567 "[%s] Mismatch LCPA dma 0x%x, def %pa\n",
3568 __func__, val, &res->start);
Linus Walleij8d318a52010-03-30 15:33:42 +02003569 } else
3570 writel(res->start, base->virtbase + D40_DREG_LCPA);
3571
3572 base->lcpa_base = ioremap(res->start, resource_size(res));
3573 if (!base->lcpa_base) {
3574 ret = -ENOMEM;
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01003575 d40_err(&pdev->dev, "Failed to ioremap LCPA region\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02003576 goto failure;
3577 }
Narayanan G28c7a192011-11-22 13:56:55 +05303578 /* If lcla has to be located in ESRAM we don't need to allocate */
3579 if (base->plat_data->use_esram_lcla) {
3580 res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
3581 "lcla_esram");
3582 if (!res) {
3583 ret = -ENOENT;
3584 d40_err(&pdev->dev,
3585 "No \"lcla_esram\" memory resource\n");
3586 goto failure;
3587 }
3588 base->lcla_pool.base = ioremap(res->start,
3589 resource_size(res));
3590 if (!base->lcla_pool.base) {
3591 ret = -ENOMEM;
3592 d40_err(&pdev->dev, "Failed to ioremap LCLA region\n");
3593 goto failure;
3594 }
3595 writel(res->start, base->virtbase + D40_DREG_LCLA);
Linus Walleij508849a2010-06-20 21:26:07 +00003596
Narayanan G28c7a192011-11-22 13:56:55 +05303597 } else {
3598 ret = d40_lcla_allocate(base);
3599 if (ret) {
3600 d40_err(&pdev->dev, "Failed to allocate LCLA area\n");
3601 goto failure;
3602 }
Linus Walleij8d318a52010-03-30 15:33:42 +02003603 }
3604
Linus Walleij8d318a52010-03-30 15:33:42 +02003605 spin_lock_init(&base->lcla_pool.lock);
3606
Linus Walleij8d318a52010-03-30 15:33:42 +02003607 base->irq = platform_get_irq(pdev, 0);
3608
3609 ret = request_irq(base->irq, d40_handle_interrupt, 0, D40_NAME, base);
Linus Walleij8d318a52010-03-30 15:33:42 +02003610 if (ret) {
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01003611 d40_err(&pdev->dev, "No IRQ defined\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02003612 goto failure;
3613 }
3614
Narayanan G28c7a192011-11-22 13:56:55 +05303615 if (base->plat_data->use_esram_lcla) {
3616
3617 base->lcpa_regulator = regulator_get(base->dev, "lcla_esram");
3618 if (IS_ERR(base->lcpa_regulator)) {
3619 d40_err(&pdev->dev, "Failed to get lcpa_regulator\n");
Wei Yongjun8581bbc2013-05-31 09:50:07 +08003620 ret = PTR_ERR(base->lcpa_regulator);
Narayanan G28c7a192011-11-22 13:56:55 +05303621 base->lcpa_regulator = NULL;
3622 goto failure;
3623 }
3624
3625 ret = regulator_enable(base->lcpa_regulator);
3626 if (ret) {
3627 d40_err(&pdev->dev,
3628 "Failed to enable lcpa_regulator\n");
3629 regulator_put(base->lcpa_regulator);
3630 base->lcpa_regulator = NULL;
3631 goto failure;
3632 }
3633 }
3634
Ulf Hansson2dafca12014-04-23 21:52:02 +02003635 writel_relaxed(D40_DREG_GCC_ENABLE_ALL, base->virtbase + D40_DREG_GCC);
3636
3637 pm_runtime_irq_safe(base->dev);
3638 pm_runtime_set_autosuspend_delay(base->dev, DMA40_AUTOSUSPEND_DELAY);
3639 pm_runtime_use_autosuspend(base->dev);
3640 pm_runtime_mark_last_busy(base->dev);
3641 pm_runtime_set_active(base->dev);
3642 pm_runtime_enable(base->dev);
3643
Wei Yongjun8581bbc2013-05-31 09:50:07 +08003644 ret = d40_dmaengine_init(base, num_reserved_chans);
3645 if (ret)
Linus Walleij8d318a52010-03-30 15:33:42 +02003646 goto failure;
3647
Per Forlinb96710e2011-10-18 18:39:47 +02003648 base->dev->dma_parms = &base->dma_parms;
Wei Yongjun8581bbc2013-05-31 09:50:07 +08003649 ret = dma_set_max_seg_size(base->dev, STEDMA40_MAX_SEG_SIZE);
3650 if (ret) {
Per Forlinb96710e2011-10-18 18:39:47 +02003651 d40_err(&pdev->dev, "Failed to set dma max seg size\n");
3652 goto failure;
3653 }
3654
Linus Walleij8d318a52010-03-30 15:33:42 +02003655 d40_hw_init(base);
3656
Lee Jonesfa332de2013-05-03 15:32:12 +01003657 if (np) {
Wei Yongjun8581bbc2013-05-31 09:50:07 +08003658 ret = of_dma_controller_register(np, d40_xlate, NULL);
3659 if (ret)
Lee Jonesfa332de2013-05-03 15:32:12 +01003660 dev_err(&pdev->dev,
3661 "could not register of_dma_controller\n");
3662 }
3663
Linus Walleij8d318a52010-03-30 15:33:42 +02003664 dev_info(base->dev, "initialized\n");
3665 return 0;
3666
3667failure:
Markus Elfringa9bae062015-11-16 21:56:07 +01003668 kmem_cache_destroy(base->desc_slab);
3669 if (base->virtbase)
3670 iounmap(base->virtbase);
Rabin Vincent026cbc42011-01-25 11:18:14 +01003671
Markus Elfringa9bae062015-11-16 21:56:07 +01003672 if (base->lcla_pool.base && base->plat_data->use_esram_lcla) {
3673 iounmap(base->lcla_pool.base);
3674 base->lcla_pool.base = NULL;
Linus Walleij8d318a52010-03-30 15:33:42 +02003675 }
3676
Markus Elfringa9bae062015-11-16 21:56:07 +01003677 if (base->lcla_pool.dma_addr)
3678 dma_unmap_single(base->dev, base->lcla_pool.dma_addr,
3679 SZ_1K * base->num_phy_chans,
3680 DMA_TO_DEVICE);
3681
3682 if (!base->lcla_pool.base_unaligned && base->lcla_pool.base)
3683 free_pages((unsigned long)base->lcla_pool.base,
3684 base->lcla_pool.pages);
3685
3686 kfree(base->lcla_pool.base_unaligned);
3687
3688 if (base->phy_lcpa)
3689 release_mem_region(base->phy_lcpa,
3690 base->lcpa_size);
3691 if (base->phy_start)
3692 release_mem_region(base->phy_start,
3693 base->phy_size);
3694 if (base->clk) {
3695 clk_disable_unprepare(base->clk);
3696 clk_put(base->clk);
3697 }
3698
3699 if (base->lcpa_regulator) {
3700 regulator_disable(base->lcpa_regulator);
3701 regulator_put(base->lcpa_regulator);
3702 }
3703
3704 kfree(base->lcla_pool.alloc_map);
3705 kfree(base->lookup_log_chans);
3706 kfree(base->lookup_phy_chans);
3707 kfree(base->phy_res);
3708 kfree(base);
3709report_failure:
Rabin Vincent6db5a8b2011-01-25 11:18:09 +01003710 d40_err(&pdev->dev, "probe failed\n");
Linus Walleij8d318a52010-03-30 15:33:42 +02003711 return ret;
3712}
3713
Lee Jones1814a172013-05-03 15:32:11 +01003714static const struct of_device_id d40_match[] = {
3715 { .compatible = "stericsson,dma40", },
3716 {}
3717};
3718
Linus Walleij8d318a52010-03-30 15:33:42 +02003719static struct platform_driver d40_driver = {
3720 .driver = {
Linus Walleij8d318a52010-03-30 15:33:42 +02003721 .name = D40_NAME,
Ulf Hansson123e4ca2014-04-23 21:52:03 +02003722 .pm = &dma40_pm_ops,
Lee Jones1814a172013-05-03 15:32:11 +01003723 .of_match_table = d40_match,
Linus Walleij8d318a52010-03-30 15:33:42 +02003724 },
3725};
3726
Rabin Vincentcb9ab2d2011-01-25 11:18:04 +01003727static int __init stedma40_init(void)
Linus Walleij8d318a52010-03-30 15:33:42 +02003728{
3729 return platform_driver_probe(&d40_driver, d40_probe);
3730}
Linus Walleija0eb2212011-05-18 14:18:57 +02003731subsys_initcall(stedma40_init);