blob: d9956278a56eabe0127c5f918e10eedd0e6a7982 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
51
52 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070053}
54
55/**
56 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
57 * @intel_dp: DP struct
58 *
59 * Returns true if the given DP struct corresponds to a PCH DP port attached
60 * to an eDP panel, false otherwise. Helpful for determining whether we
61 * may need FDI resources for a given DP output or not.
62 */
63static bool is_pch_edp(struct intel_dp *intel_dp)
64{
65 return intel_dp->is_pch_edp;
66}
67
Adam Jackson1c958222011-10-14 17:22:25 -040068/**
69 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
70 * @intel_dp: DP struct
71 *
72 * Returns true if the given DP struct corresponds to a CPU eDP port.
73 */
74static bool is_cpu_edp(struct intel_dp *intel_dp)
75{
76 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
77}
78
Paulo Zanoni30add222012-10-26 19:05:45 -020079static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Chris Wilsonea5b2132010-08-04 13:50:23 +010080{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020081 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
82
83 return intel_dig_port->base.base.dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +010084}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070085
Chris Wilsondf0e9242010-09-09 16:20:55 +010086static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
87{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020088 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010089}
90
Jesse Barnes814948a2010-10-07 16:01:09 -070091/**
92 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
93 * @encoder: DRM encoder
94 *
95 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
96 * by intel_display.c.
97 */
98bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
99{
100 struct intel_dp *intel_dp;
101
102 if (!encoder)
103 return false;
104
105 intel_dp = enc_to_intel_dp(encoder);
106
107 return is_pch_edp(intel_dp);
108}
109
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700111
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800112void
Akshay Joshi0206e352011-08-16 15:34:10 -0400113intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100114 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800115{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200116 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800117
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118 *lane_num = intel_dp->lane_count;
Daniel Vetter3b5c6622012-10-18 10:15:31 +0200119 *link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800120}
121
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200122int
123intel_edp_target_clock(struct intel_encoder *intel_encoder,
124 struct drm_display_mode *mode)
125{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200126 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300127 struct intel_connector *intel_connector = intel_dp->attached_connector;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200128
Jani Nikuladd06f902012-10-19 14:51:50 +0300129 if (intel_connector->panel.fixed_mode)
130 return intel_connector->panel.fixed_mode->clock;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200131 else
132 return mode->clock;
133}
134
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100136intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700138 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700139
140 switch (max_link_bw) {
141 case DP_LINK_BW_1_62:
142 case DP_LINK_BW_2_7:
143 break;
144 default:
145 max_link_bw = DP_LINK_BW_1_62;
146 break;
147 }
148 return max_link_bw;
149}
150
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400151/*
152 * The units on the numbers in the next two are... bizarre. Examples will
153 * make it clearer; this one parallels an example in the eDP spec.
154 *
155 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
156 *
157 * 270000 * 1 * 8 / 10 == 216000
158 *
159 * The actual data capacity of that configuration is 2.16Gbit/s, so the
160 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
161 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
162 * 119000. At 18bpp that's 2142000 kilobits per second.
163 *
164 * Thus the strange-looking division by 10 in intel_dp_link_required, to
165 * get the result in decakilobits instead of kilobits.
166 */
167
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700168static int
Keith Packardc8982612012-01-25 08:16:25 -0800169intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700170{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400171 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700172}
173
174static int
Dave Airliefe27d532010-06-30 11:46:17 +1000175intel_dp_max_data_rate(int max_link_clock, int max_lanes)
176{
177 return (max_link_clock * max_lanes * 8) / 10;
178}
179
Daniel Vetterc4867932012-04-10 10:42:36 +0200180static bool
181intel_dp_adjust_dithering(struct intel_dp *intel_dp,
182 struct drm_display_mode *mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200183 bool adjust_mode)
Daniel Vetterc4867932012-04-10 10:42:36 +0200184{
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200185 int max_link_clock =
186 drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Daniel Vetter397fe152012-10-22 22:56:43 +0200187 int max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
Daniel Vetterc4867932012-04-10 10:42:36 +0200188 int max_rate, mode_rate;
189
190 mode_rate = intel_dp_link_required(mode->clock, 24);
191 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
192
193 if (mode_rate > max_rate) {
194 mode_rate = intel_dp_link_required(mode->clock, 18);
195 if (mode_rate > max_rate)
196 return false;
197
Daniel Vettercb1793c2012-06-04 18:39:21 +0200198 if (adjust_mode)
199 mode->private_flags
Daniel Vetterc4867932012-04-10 10:42:36 +0200200 |= INTEL_MODE_DP_FORCE_6BPC;
201
202 return true;
203 }
204
205 return true;
206}
207
Dave Airliefe27d532010-06-30 11:46:17 +1000208static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209intel_dp_mode_valid(struct drm_connector *connector,
210 struct drm_display_mode *mode)
211{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100212 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300213 struct intel_connector *intel_connector = to_intel_connector(connector);
214 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700215
Jani Nikuladd06f902012-10-19 14:51:50 +0300216 if (is_edp(intel_dp) && fixed_mode) {
217 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100218 return MODE_PANEL;
219
Jani Nikuladd06f902012-10-19 14:51:50 +0300220 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100221 return MODE_PANEL;
222 }
223
Daniel Vettercb1793c2012-06-04 18:39:21 +0200224 if (!intel_dp_adjust_dithering(intel_dp, mode, false))
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
236static uint32_t
237pack_aux(uint8_t *src, int src_bytes)
238{
239 int i;
240 uint32_t v = 0;
241
242 if (src_bytes > 4)
243 src_bytes = 4;
244 for (i = 0; i < src_bytes; i++)
245 v |= ((uint32_t) src[i]) << ((3-i) * 8);
246 return v;
247}
248
249static void
250unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
Keith Packardebf33b12011-09-29 15:53:27 -0700293static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
294{
Paulo Zanoni30add222012-10-26 19:05:45 -0200295 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700296 struct drm_i915_private *dev_priv = dev->dev_private;
297
298 return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
299}
300
301static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
302{
Paulo Zanoni30add222012-10-26 19:05:45 -0200303 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700304 struct drm_i915_private *dev_priv = dev->dev_private;
305
306 return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
307}
308
Keith Packard9b984da2011-09-19 13:54:47 -0700309static void
310intel_dp_check_edp(struct intel_dp *intel_dp)
311{
Paulo Zanoni30add222012-10-26 19:05:45 -0200312 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700313 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700314
Keith Packard9b984da2011-09-19 13:54:47 -0700315 if (!is_edp(intel_dp))
316 return;
Keith Packardebf33b12011-09-29 15:53:27 -0700317 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700318 WARN(1, "eDP powered off while attempting aux channel communication.\n");
319 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Keith Packardebf33b12011-09-29 15:53:27 -0700320 I915_READ(PCH_PP_STATUS),
Keith Packard9b984da2011-09-19 13:54:47 -0700321 I915_READ(PCH_PP_CONTROL));
322 }
323}
324
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100325static uint32_t
326intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
327{
328 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
329 struct drm_device *dev = intel_dig_port->base.base.dev;
330 struct drm_i915_private *dev_priv = dev->dev_private;
331 uint32_t ch_ctl = intel_dp->output_reg + 0x10;
332 uint32_t status;
333 bool done;
334
335 if (IS_HASWELL(dev)) {
336 switch (intel_dig_port->port) {
337 case PORT_A:
338 ch_ctl = DPA_AUX_CH_CTL;
339 break;
340 case PORT_B:
341 ch_ctl = PCH_DPB_AUX_CH_CTL;
342 break;
343 case PORT_C:
344 ch_ctl = PCH_DPC_AUX_CH_CTL;
345 break;
346 case PORT_D:
347 ch_ctl = PCH_DPD_AUX_CH_CTL;
348 break;
349 default:
350 BUG();
351 }
352 }
353
Daniel Vetteref04f002012-12-01 21:03:59 +0100354#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100355 if (has_aux_irq)
356 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C, 10);
357 else
358 done = wait_for_atomic(C, 10) == 0;
359 if (!done)
360 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
361 has_aux_irq);
362#undef C
363
364 return status;
365}
366
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700367static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100368intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700369 uint8_t *send, int send_bytes,
370 uint8_t *recv, int recv_size)
371{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100372 uint32_t output_reg = intel_dp->output_reg;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200373 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
374 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700375 struct drm_i915_private *dev_priv = dev->dev_private;
376 uint32_t ch_ctl = output_reg + 0x10;
377 uint32_t ch_data = ch_ctl + 4;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100378 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700379 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700380 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200381 int try, precharge;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100382 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
383
384 /* dp aux is extremely sensitive to irq latency, hence request the
385 * lowest possible wakeup latency and so prevent the cpu from going into
386 * deep sleep states.
387 */
388 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700389
Paulo Zanoni750eb992012-10-18 16:25:08 +0200390 if (IS_HASWELL(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -0200391 switch (intel_dig_port->port) {
Paulo Zanoni750eb992012-10-18 16:25:08 +0200392 case PORT_A:
393 ch_ctl = DPA_AUX_CH_CTL;
394 ch_data = DPA_AUX_CH_DATA1;
395 break;
396 case PORT_B:
397 ch_ctl = PCH_DPB_AUX_CH_CTL;
398 ch_data = PCH_DPB_AUX_CH_DATA1;
399 break;
400 case PORT_C:
401 ch_ctl = PCH_DPC_AUX_CH_CTL;
402 ch_data = PCH_DPC_AUX_CH_DATA1;
403 break;
404 case PORT_D:
405 ch_ctl = PCH_DPD_AUX_CH_CTL;
406 ch_data = PCH_DPD_AUX_CH_DATA1;
407 break;
408 default:
409 BUG();
410 }
411 }
412
Keith Packard9b984da2011-09-19 13:54:47 -0700413 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700414 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700415 * and would like to run at 2MHz. So, take the
416 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700417 *
418 * Note that PCH attached eDP panels should use a 125MHz input
419 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700420 */
Adam Jackson1c958222011-10-14 17:22:25 -0400421 if (is_cpu_edp(intel_dp)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200422 if (HAS_DDI(dev))
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200423 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
424 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530425 aux_clock_divider = 100;
426 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800427 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800428 else
429 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
430 } else if (HAS_PCH_SPLIT(dev))
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200431 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800432 else
433 aux_clock_divider = intel_hrawclk(dev) / 2;
434
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200435 if (IS_GEN6(dev))
436 precharge = 3;
437 else
438 precharge = 5;
439
Jesse Barnes11bee432011-08-01 15:02:20 -0700440 /* Try to wait for any previous AUX channel activity */
441 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100442 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700443 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
444 break;
445 msleep(1);
446 }
447
448 if (try == 3) {
449 WARN(1, "dp_aux_ch not started status 0x%08x\n",
450 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100451 ret = -EBUSY;
452 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100453 }
454
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700455 /* Must try at least 3 times according to DP spec */
456 for (try = 0; try < 5; try++) {
457 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100458 for (i = 0; i < send_bytes; i += 4)
459 I915_WRITE(ch_data + i,
460 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400461
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700462 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100463 I915_WRITE(ch_ctl,
464 DP_AUX_CH_CTL_SEND_BUSY |
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100465 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100466 DP_AUX_CH_CTL_TIME_OUT_400us |
467 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
468 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
469 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
470 DP_AUX_CH_CTL_DONE |
471 DP_AUX_CH_CTL_TIME_OUT_ERROR |
472 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100473
474 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400475
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700476 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100477 I915_WRITE(ch_ctl,
478 status |
479 DP_AUX_CH_CTL_DONE |
480 DP_AUX_CH_CTL_TIME_OUT_ERROR |
481 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400482
483 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
484 DP_AUX_CH_CTL_RECEIVE_ERROR))
485 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100486 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700487 break;
488 }
489
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700490 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700491 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100492 ret = -EBUSY;
493 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700494 }
495
496 /* Check for timeout or receive error.
497 * Timeouts occur when the sink is not connected
498 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700499 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700500 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100501 ret = -EIO;
502 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700503 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700504
505 /* Timeouts occur when the device isn't connected, so they're
506 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700507 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800508 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100509 ret = -ETIMEDOUT;
510 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700511 }
512
513 /* Unload any bytes sent back from the other side */
514 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
515 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700516 if (recv_bytes > recv_size)
517 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400518
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100519 for (i = 0; i < recv_bytes; i += 4)
520 unpack_aux(I915_READ(ch_data + i),
521 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700522
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100523 ret = recv_bytes;
524out:
525 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
526
527 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528}
529
530/* Write data to the aux channel in native mode */
531static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100532intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700533 uint16_t address, uint8_t *send, int send_bytes)
534{
535 int ret;
536 uint8_t msg[20];
537 int msg_bytes;
538 uint8_t ack;
539
Keith Packard9b984da2011-09-19 13:54:47 -0700540 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700541 if (send_bytes > 16)
542 return -1;
543 msg[0] = AUX_NATIVE_WRITE << 4;
544 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800545 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700546 msg[3] = send_bytes - 1;
547 memcpy(&msg[4], send, send_bytes);
548 msg_bytes = send_bytes + 4;
549 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100550 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700551 if (ret < 0)
552 return ret;
553 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
554 break;
555 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
556 udelay(100);
557 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700558 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700559 }
560 return send_bytes;
561}
562
563/* Write a single byte to the aux channel in native mode */
564static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100565intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700566 uint16_t address, uint8_t byte)
567{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100568 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700569}
570
571/* read bytes from a native aux channel */
572static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100573intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700574 uint16_t address, uint8_t *recv, int recv_bytes)
575{
576 uint8_t msg[4];
577 int msg_bytes;
578 uint8_t reply[20];
579 int reply_bytes;
580 uint8_t ack;
581 int ret;
582
Keith Packard9b984da2011-09-19 13:54:47 -0700583 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700584 msg[0] = AUX_NATIVE_READ << 4;
585 msg[1] = address >> 8;
586 msg[2] = address & 0xff;
587 msg[3] = recv_bytes - 1;
588
589 msg_bytes = 4;
590 reply_bytes = recv_bytes + 1;
591
592 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100593 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700594 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700595 if (ret == 0)
596 return -EPROTO;
597 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700598 return ret;
599 ack = reply[0];
600 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
601 memcpy(recv, reply + 1, ret - 1);
602 return ret - 1;
603 }
604 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
605 udelay(100);
606 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700607 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700608 }
609}
610
611static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000612intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
613 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700614{
Dave Airlieab2c0672009-12-04 10:55:24 +1000615 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100616 struct intel_dp *intel_dp = container_of(adapter,
617 struct intel_dp,
618 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000619 uint16_t address = algo_data->address;
620 uint8_t msg[5];
621 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000622 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000623 int msg_bytes;
624 int reply_bytes;
625 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700626
Keith Packard9b984da2011-09-19 13:54:47 -0700627 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000628 /* Set up the command byte */
629 if (mode & MODE_I2C_READ)
630 msg[0] = AUX_I2C_READ << 4;
631 else
632 msg[0] = AUX_I2C_WRITE << 4;
633
634 if (!(mode & MODE_I2C_STOP))
635 msg[0] |= AUX_I2C_MOT << 4;
636
637 msg[1] = address >> 8;
638 msg[2] = address;
639
640 switch (mode) {
641 case MODE_I2C_WRITE:
642 msg[3] = 0;
643 msg[4] = write_byte;
644 msg_bytes = 5;
645 reply_bytes = 1;
646 break;
647 case MODE_I2C_READ:
648 msg[3] = 0;
649 msg_bytes = 4;
650 reply_bytes = 2;
651 break;
652 default:
653 msg_bytes = 3;
654 reply_bytes = 1;
655 break;
656 }
657
David Flynn8316f332010-12-08 16:10:21 +0000658 for (retry = 0; retry < 5; retry++) {
659 ret = intel_dp_aux_ch(intel_dp,
660 msg, msg_bytes,
661 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000662 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000663 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000664 return ret;
665 }
David Flynn8316f332010-12-08 16:10:21 +0000666
667 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
668 case AUX_NATIVE_REPLY_ACK:
669 /* I2C-over-AUX Reply field is only valid
670 * when paired with AUX ACK.
671 */
672 break;
673 case AUX_NATIVE_REPLY_NACK:
674 DRM_DEBUG_KMS("aux_ch native nack\n");
675 return -EREMOTEIO;
676 case AUX_NATIVE_REPLY_DEFER:
677 udelay(100);
678 continue;
679 default:
680 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
681 reply[0]);
682 return -EREMOTEIO;
683 }
684
Dave Airlieab2c0672009-12-04 10:55:24 +1000685 switch (reply[0] & AUX_I2C_REPLY_MASK) {
686 case AUX_I2C_REPLY_ACK:
687 if (mode == MODE_I2C_READ) {
688 *read_byte = reply[1];
689 }
690 return reply_bytes - 1;
691 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000692 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000693 return -EREMOTEIO;
694 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000695 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000696 udelay(100);
697 break;
698 default:
David Flynn8316f332010-12-08 16:10:21 +0000699 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000700 return -EREMOTEIO;
701 }
702 }
David Flynn8316f332010-12-08 16:10:21 +0000703
704 DRM_ERROR("too many retries, giving up\n");
705 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700706}
707
708static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100709intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800710 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700711{
Keith Packard0b5c5412011-09-28 16:41:05 -0700712 int ret;
713
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800714 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100715 intel_dp->algo.running = false;
716 intel_dp->algo.address = 0;
717 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700718
Akshay Joshi0206e352011-08-16 15:34:10 -0400719 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100720 intel_dp->adapter.owner = THIS_MODULE;
721 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400722 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100723 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
724 intel_dp->adapter.algo_data = &intel_dp->algo;
725 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
726
Keith Packard0b5c5412011-09-28 16:41:05 -0700727 ironlake_edp_panel_vdd_on(intel_dp);
728 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700729 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700730 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700731}
732
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200733bool
Laurent Pincharte811f5a2012-07-17 17:56:50 +0200734intel_dp_mode_fixup(struct drm_encoder *encoder,
735 const struct drm_display_mode *mode,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700736 struct drm_display_mode *adjusted_mode)
737{
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100738 struct drm_device *dev = encoder->dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100739 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Jani Nikuladd06f902012-10-19 14:51:50 +0300740 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700741 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200742 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100743 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200744 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700745 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
746
Jani Nikuladd06f902012-10-19 14:51:50 +0300747 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
748 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
749 adjusted_mode);
Yuly Novikov53b41832012-10-26 12:04:00 +0300750 intel_pch_panel_fitting(dev,
751 intel_connector->panel.fitting_mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100752 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100753 }
754
Daniel Vettercb1793c2012-06-04 18:39:21 +0200755 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200756 return false;
757
Daniel Vetter083f9562012-04-20 20:23:49 +0200758 DRM_DEBUG_KMS("DP link computation with max lane count %i "
759 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200760 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200761
Daniel Vettercb1793c2012-06-04 18:39:21 +0200762 if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
Daniel Vetterc4867932012-04-10 10:42:36 +0200763 return false;
764
765 bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200766
767 if (intel_dp->color_range)
768 adjusted_mode->private_flags |= INTEL_MODE_LIMITED_COLOR_RANGE;
769
Daniel Vetter71244652012-06-04 18:39:20 +0200770 mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200771
Jesse Barnes2514bc52012-06-21 15:13:50 -0700772 for (clock = 0; clock <= max_clock; clock++) {
773 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200774 int link_bw_clock =
775 drm_dp_bw_code_to_link_rate(bws[clock]);
776 int link_avail = intel_dp_max_data_rate(link_bw_clock,
777 lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700778
Daniel Vetter083f9562012-04-20 20:23:49 +0200779 if (mode_rate <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100780 intel_dp->link_bw = bws[clock];
781 intel_dp->lane_count = lane_count;
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200782 adjusted_mode->clock = link_bw_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +0200783 DRM_DEBUG_KMS("DP link bw %02x lane "
784 "count %d clock %d bpp %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100785 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetter083f9562012-04-20 20:23:49 +0200786 adjusted_mode->clock, bpp);
787 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
788 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700789 return true;
790 }
791 }
792 }
Dave Airliefe27d532010-06-30 11:46:17 +1000793
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700794 return false;
795}
796
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700797void
798intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
799 struct drm_display_mode *adjusted_mode)
800{
801 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200802 struct intel_encoder *intel_encoder;
803 struct intel_dp *intel_dp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700804 struct drm_i915_private *dev_priv = dev->dev_private;
805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700806 int lane_count = 4;
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100807 struct intel_link_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800808 int pipe = intel_crtc->pipe;
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200809 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700810
811 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700812 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700813 */
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200814 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
815 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200817 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
818 intel_encoder->type == INTEL_OUTPUT_EDP)
Keith Packard9a10f402011-11-02 13:03:47 -0700819 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100820 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700821 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700822 }
823 }
824
825 /*
826 * Compute the GMCH and Link ratios. The '3' here is
827 * the number of bytes_per_pixel post-LUT, which we always
828 * set up for 8-bits of R/G/B, or 3 bytes total.
829 */
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100830 intel_link_compute_m_n(intel_crtc->bpp, lane_count,
831 mode->clock, adjusted_mode->clock, &m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700832
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300833 if (IS_HASWELL(dev)) {
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200834 I915_WRITE(PIPE_DATA_M1(cpu_transcoder),
835 TU_SIZE(m_n.tu) | m_n.gmch_m);
836 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
837 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
838 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300839 } else if (HAS_PCH_SPLIT(dev)) {
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300840 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800841 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
842 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
843 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530844 } else if (IS_VALLEYVIEW(dev)) {
845 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
846 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
847 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
848 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700849 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800850 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300851 TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800852 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
853 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
854 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700855 }
856}
857
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300858void intel_dp_init_link_config(struct intel_dp *intel_dp)
859{
860 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
861 intel_dp->link_configuration[0] = intel_dp->link_bw;
862 intel_dp->link_configuration[1] = intel_dp->lane_count;
863 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
864 /*
865 * Check for DPCD version > 1.1 and enhanced framing support
866 */
867 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
868 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
869 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
870 }
871}
872
Daniel Vetterea9b6002012-11-29 15:59:31 +0100873static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
874{
875 struct drm_device *dev = crtc->dev;
876 struct drm_i915_private *dev_priv = dev->dev_private;
877 u32 dpa_ctl;
878
879 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
880 dpa_ctl = I915_READ(DP_A);
881 dpa_ctl &= ~DP_PLL_FREQ_MASK;
882
883 if (clock < 200000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100884 /* For a long time we've carried around a ILK-DevA w/a for the
885 * 160MHz clock. If we're really unlucky, it's still required.
886 */
887 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100888 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100889 } else {
890 dpa_ctl |= DP_PLL_FREQ_270MHZ;
891 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100892
Daniel Vetterea9b6002012-11-29 15:59:31 +0100893 I915_WRITE(DP_A, dpa_ctl);
894
895 POSTING_READ(DP_A);
896 udelay(500);
897}
898
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700899static void
900intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
901 struct drm_display_mode *adjusted_mode)
902{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800903 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700904 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100905 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200906 struct drm_crtc *crtc = encoder->crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700907 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
908
Keith Packard417e8222011-11-01 19:54:11 -0700909 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800910 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700911 *
912 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800913 * SNB CPU
914 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700915 * CPT PCH
916 *
917 * IBX PCH and CPU are the same for almost everything,
918 * except that the CPU DP PLL is configured in this
919 * register
920 *
921 * CPT PCH is quite different, having many bits moved
922 * to the TRANS_DP_CTL register instead. That
923 * configuration happens (oddly) in ironlake_pch_enable
924 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400925
Keith Packard417e8222011-11-01 19:54:11 -0700926 /* Preserve the BIOS-computed detected bit. This is
927 * supposed to be read-only.
928 */
929 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700930
Keith Packard417e8222011-11-01 19:54:11 -0700931 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700932 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700933
Chris Wilsonea5b2132010-08-04 13:50:23 +0100934 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700935 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100936 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700937 break;
938 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100939 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700940 break;
941 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100942 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700943 break;
944 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800945 if (intel_dp->has_audio) {
946 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
947 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100948 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800949 intel_write_eld(encoder, adjusted_mode);
950 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300951
952 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700953
Keith Packard417e8222011-11-01 19:54:11 -0700954 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800955
Gajanan Bhat19c03922012-09-27 19:13:07 +0530956 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800957 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
958 intel_dp->DP |= DP_SYNC_HS_HIGH;
959 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
960 intel_dp->DP |= DP_SYNC_VS_HIGH;
961 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
962
963 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
964 intel_dp->DP |= DP_ENHANCED_FRAMING;
965
966 intel_dp->DP |= intel_crtc->pipe << 29;
967
968 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800969 if (adjusted_mode->clock < 200000)
970 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
971 else
972 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
973 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200974 if (!HAS_PCH_SPLIT(dev))
975 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700976
977 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
978 intel_dp->DP |= DP_SYNC_HS_HIGH;
979 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
980 intel_dp->DP |= DP_SYNC_VS_HIGH;
981 intel_dp->DP |= DP_LINK_TRAIN_OFF;
982
983 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
984 intel_dp->DP |= DP_ENHANCED_FRAMING;
985
986 if (intel_crtc->pipe == 1)
987 intel_dp->DP |= DP_PIPEB_SELECT;
988
989 if (is_cpu_edp(intel_dp)) {
990 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700991 if (adjusted_mode->clock < 200000)
992 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
993 else
994 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
995 }
996 } else {
997 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800998 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100999
1000 if (is_cpu_edp(intel_dp))
1001 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001002}
1003
Keith Packard99ea7122011-11-01 19:57:50 -07001004#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1005#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
1006
1007#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1008#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1009
1010#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1011#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1012
1013static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
1014 u32 mask,
1015 u32 value)
1016{
Paulo Zanoni30add222012-10-26 19:05:45 -02001017 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001018 struct drm_i915_private *dev_priv = dev->dev_private;
1019
1020 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
1021 mask, value,
1022 I915_READ(PCH_PP_STATUS),
1023 I915_READ(PCH_PP_CONTROL));
1024
1025 if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
1026 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1027 I915_READ(PCH_PP_STATUS),
1028 I915_READ(PCH_PP_CONTROL));
1029 }
1030}
1031
1032static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
1033{
1034 DRM_DEBUG_KMS("Wait for panel power on\n");
1035 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1036}
1037
Keith Packardbd943152011-09-18 23:09:52 -07001038static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1039{
Keith Packardbd943152011-09-18 23:09:52 -07001040 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001041 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001042}
Keith Packardbd943152011-09-18 23:09:52 -07001043
Keith Packard99ea7122011-11-01 19:57:50 -07001044static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1045{
1046 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1047 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1048}
Keith Packardbd943152011-09-18 23:09:52 -07001049
Keith Packard99ea7122011-11-01 19:57:50 -07001050
Keith Packard832dd3c2011-11-01 19:34:06 -07001051/* Read the current pp_control value, unlocking the register if it
1052 * is locked
1053 */
1054
1055static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
1056{
1057 u32 control = I915_READ(PCH_PP_CONTROL);
1058
1059 control &= ~PANEL_UNLOCK_MASK;
1060 control |= PANEL_UNLOCK_REGS;
1061 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001062}
1063
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001064void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001065{
Paulo Zanoni30add222012-10-26 19:05:45 -02001066 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001067 struct drm_i915_private *dev_priv = dev->dev_private;
1068 u32 pp;
1069
Keith Packard97af61f572011-09-28 16:23:51 -07001070 if (!is_edp(intel_dp))
1071 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001072 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001073
Keith Packardbd943152011-09-18 23:09:52 -07001074 WARN(intel_dp->want_panel_vdd,
1075 "eDP VDD already requested on\n");
1076
1077 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001078
Keith Packardbd943152011-09-18 23:09:52 -07001079 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1080 DRM_DEBUG_KMS("eDP VDD already on\n");
1081 return;
1082 }
1083
Keith Packard99ea7122011-11-01 19:57:50 -07001084 if (!ironlake_edp_have_panel_power(intel_dp))
1085 ironlake_wait_panel_power_cycle(intel_dp);
1086
Keith Packard832dd3c2011-11-01 19:34:06 -07001087 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes5d613502011-01-24 17:10:54 -08001088 pp |= EDP_FORCE_VDD;
1089 I915_WRITE(PCH_PP_CONTROL, pp);
1090 POSTING_READ(PCH_PP_CONTROL);
Keith Packardf01eca22011-09-28 16:48:10 -07001091 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1092 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packardebf33b12011-09-29 15:53:27 -07001093
1094 /*
1095 * If the panel wasn't on, delay before accessing aux channel
1096 */
1097 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001098 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001099 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001100 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001101}
1102
Keith Packardbd943152011-09-18 23:09:52 -07001103static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001104{
Paulo Zanoni30add222012-10-26 19:05:45 -02001105 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001106 struct drm_i915_private *dev_priv = dev->dev_private;
1107 u32 pp;
1108
Keith Packardbd943152011-09-18 23:09:52 -07001109 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard832dd3c2011-11-01 19:34:06 -07001110 pp = ironlake_get_pp_control(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001111 pp &= ~EDP_FORCE_VDD;
1112 I915_WRITE(PCH_PP_CONTROL, pp);
1113 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes5d613502011-01-24 17:10:54 -08001114
Keith Packardbd943152011-09-18 23:09:52 -07001115 /* Make sure sequencer is idle before allowing subsequent activity */
1116 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1117 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packard99ea7122011-11-01 19:57:50 -07001118
1119 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001120 }
1121}
1122
1123static void ironlake_panel_vdd_work(struct work_struct *__work)
1124{
1125 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1126 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001127 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001128
Keith Packard627f7672011-10-31 11:30:10 -07001129 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001130 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001131 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001132}
1133
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001134void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001135{
Keith Packard97af61f572011-09-28 16:23:51 -07001136 if (!is_edp(intel_dp))
1137 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001138
Keith Packardbd943152011-09-18 23:09:52 -07001139 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1140 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001141
Keith Packardbd943152011-09-18 23:09:52 -07001142 intel_dp->want_panel_vdd = false;
1143
1144 if (sync) {
1145 ironlake_panel_vdd_off_sync(intel_dp);
1146 } else {
1147 /*
1148 * Queue the timer to fire a long
1149 * time from now (relative to the power down delay)
1150 * to keep the panel power up across a sequence of operations
1151 */
1152 schedule_delayed_work(&intel_dp->panel_vdd_work,
1153 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1154 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001155}
1156
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001157void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001158{
Paulo Zanoni30add222012-10-26 19:05:45 -02001159 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001160 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001161 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001162
Keith Packard97af61f572011-09-28 16:23:51 -07001163 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001164 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001165
1166 DRM_DEBUG_KMS("Turn eDP power on\n");
1167
1168 if (ironlake_edp_have_panel_power(intel_dp)) {
1169 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001170 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001171 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001172
Keith Packard99ea7122011-11-01 19:57:50 -07001173 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001174
Keith Packard832dd3c2011-11-01 19:34:06 -07001175 pp = ironlake_get_pp_control(dev_priv);
Keith Packard05ce1a42011-09-29 16:33:01 -07001176 if (IS_GEN5(dev)) {
1177 /* ILK workaround: disable reset around power sequence */
1178 pp &= ~PANEL_POWER_RESET;
1179 I915_WRITE(PCH_PP_CONTROL, pp);
1180 POSTING_READ(PCH_PP_CONTROL);
1181 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001182
Keith Packard1c0ae802011-09-19 13:59:29 -07001183 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001184 if (!IS_GEN5(dev))
1185 pp |= PANEL_POWER_RESET;
1186
Jesse Barnes9934c132010-07-22 13:18:19 -07001187 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001188 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001189
Keith Packard99ea7122011-11-01 19:57:50 -07001190 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001191
Keith Packard05ce1a42011-09-29 16:33:01 -07001192 if (IS_GEN5(dev)) {
1193 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1194 I915_WRITE(PCH_PP_CONTROL, pp);
1195 POSTING_READ(PCH_PP_CONTROL);
1196 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001197}
1198
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001199void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001200{
Paulo Zanoni30add222012-10-26 19:05:45 -02001201 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001202 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001203 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001204
Keith Packard97af61f572011-09-28 16:23:51 -07001205 if (!is_edp(intel_dp))
1206 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001207
Keith Packard99ea7122011-11-01 19:57:50 -07001208 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001209
Daniel Vetter6cb49832012-05-20 17:14:50 +02001210 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001211
Keith Packard832dd3c2011-11-01 19:34:06 -07001212 pp = ironlake_get_pp_control(dev_priv);
Daniel Vetter35a38552012-08-12 22:17:14 +02001213 /* We need to switch off panel power _and_ force vdd, for otherwise some
1214 * panels get very unhappy and cease to work. */
1215 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Keith Packard99ea7122011-11-01 19:57:50 -07001216 I915_WRITE(PCH_PP_CONTROL, pp);
1217 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001218
Daniel Vetter35a38552012-08-12 22:17:14 +02001219 intel_dp->want_panel_vdd = false;
1220
Keith Packard99ea7122011-11-01 19:57:50 -07001221 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001222}
1223
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001224void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001225{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001226 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1227 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001228 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001229 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001230 u32 pp;
1231
Keith Packardf01eca22011-09-28 16:48:10 -07001232 if (!is_edp(intel_dp))
1233 return;
1234
Zhao Yakui28c97732009-10-09 11:39:41 +08001235 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001236 /*
1237 * If we enable the backlight right away following a panel power
1238 * on, we may see slight flicker as the panel syncs with the eDP
1239 * link. So delay a bit to make sure the image is solid before
1240 * allowing it to appear.
1241 */
Keith Packardf01eca22011-09-28 16:48:10 -07001242 msleep(intel_dp->backlight_on_delay);
Keith Packard832dd3c2011-11-01 19:34:06 -07001243 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001244 pp |= EDP_BLC_ENABLE;
1245 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001246 POSTING_READ(PCH_PP_CONTROL);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001247
1248 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001249}
1250
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001251void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001252{
Paulo Zanoni30add222012-10-26 19:05:45 -02001253 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001254 struct drm_i915_private *dev_priv = dev->dev_private;
1255 u32 pp;
1256
Keith Packardf01eca22011-09-28 16:48:10 -07001257 if (!is_edp(intel_dp))
1258 return;
1259
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001260 intel_panel_disable_backlight(dev);
1261
Zhao Yakui28c97732009-10-09 11:39:41 +08001262 DRM_DEBUG_KMS("\n");
Keith Packard832dd3c2011-11-01 19:34:06 -07001263 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001264 pp &= ~EDP_BLC_ENABLE;
1265 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001266 POSTING_READ(PCH_PP_CONTROL);
1267 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001268}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001269
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001270static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001271{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001272 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1273 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1274 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001275 struct drm_i915_private *dev_priv = dev->dev_private;
1276 u32 dpa_ctl;
1277
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001278 assert_pipe_disabled(dev_priv,
1279 to_intel_crtc(crtc)->pipe);
1280
Jesse Barnesd240f202010-08-13 15:43:26 -07001281 DRM_DEBUG_KMS("\n");
1282 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001283 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1284 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1285
1286 /* We don't adjust intel_dp->DP while tearing down the link, to
1287 * facilitate link retraining (e.g. after hotplug). Hence clear all
1288 * enable bits here to ensure that we don't enable too much. */
1289 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1290 intel_dp->DP |= DP_PLL_ENABLE;
1291 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001292 POSTING_READ(DP_A);
1293 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001294}
1295
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001296static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001297{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001298 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1299 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1300 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001301 struct drm_i915_private *dev_priv = dev->dev_private;
1302 u32 dpa_ctl;
1303
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001304 assert_pipe_disabled(dev_priv,
1305 to_intel_crtc(crtc)->pipe);
1306
Jesse Barnesd240f202010-08-13 15:43:26 -07001307 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001308 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1309 "dp pll off, should be on\n");
1310 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1311
1312 /* We can't rely on the value tracked for the DP register in
1313 * intel_dp->DP because link_down must not change that (otherwise link
1314 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001315 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001316 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001317 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001318 udelay(200);
1319}
1320
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001321/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001322void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001323{
1324 int ret, i;
1325
1326 /* Should have a valid DPCD by this point */
1327 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1328 return;
1329
1330 if (mode != DRM_MODE_DPMS_ON) {
1331 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1332 DP_SET_POWER_D3);
1333 if (ret != 1)
1334 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1335 } else {
1336 /*
1337 * When turning on, we need to retry for 1ms to give the sink
1338 * time to wake up.
1339 */
1340 for (i = 0; i < 3; i++) {
1341 ret = intel_dp_aux_native_write_1(intel_dp,
1342 DP_SET_POWER,
1343 DP_SET_POWER_D0);
1344 if (ret == 1)
1345 break;
1346 msleep(1);
1347 }
1348 }
1349}
1350
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001351static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1352 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001353{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001354 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1355 struct drm_device *dev = encoder->base.dev;
1356 struct drm_i915_private *dev_priv = dev->dev_private;
1357 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001358
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001359 if (!(tmp & DP_PORT_EN))
1360 return false;
1361
1362 if (is_cpu_edp(intel_dp) && IS_GEN7(dev)) {
1363 *pipe = PORT_TO_PIPE_CPT(tmp);
1364 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1365 *pipe = PORT_TO_PIPE(tmp);
1366 } else {
1367 u32 trans_sel;
1368 u32 trans_dp;
1369 int i;
1370
1371 switch (intel_dp->output_reg) {
1372 case PCH_DP_B:
1373 trans_sel = TRANS_DP_PORT_SEL_B;
1374 break;
1375 case PCH_DP_C:
1376 trans_sel = TRANS_DP_PORT_SEL_C;
1377 break;
1378 case PCH_DP_D:
1379 trans_sel = TRANS_DP_PORT_SEL_D;
1380 break;
1381 default:
1382 return true;
1383 }
1384
1385 for_each_pipe(i) {
1386 trans_dp = I915_READ(TRANS_DP_CTL(i));
1387 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1388 *pipe = i;
1389 return true;
1390 }
1391 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001392
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001393 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1394 intel_dp->output_reg);
1395 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001396
1397 return true;
1398}
1399
Daniel Vettere8cb4552012-07-01 13:05:48 +02001400static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001401{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001402 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001403
1404 /* Make sure the panel is off before trying to change the mode. But also
1405 * ensure that we have vdd while we switch off the panel. */
1406 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001407 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001408 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001409 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001410
1411 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1412 if (!is_cpu_edp(intel_dp))
1413 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001414}
1415
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001416static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001417{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001418 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1419
Daniel Vetter37398502012-09-06 22:15:44 +02001420 if (is_cpu_edp(intel_dp)) {
1421 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001422 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001423 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001424}
1425
Daniel Vettere8cb4552012-07-01 13:05:48 +02001426static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001427{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001428 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1429 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001430 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001431 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001432
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001433 if (WARN_ON(dp_reg & DP_PORT_EN))
1434 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001435
1436 ironlake_edp_panel_vdd_on(intel_dp);
1437 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1438 intel_dp_start_link_train(intel_dp);
1439 ironlake_edp_panel_on(intel_dp);
1440 ironlake_edp_panel_vdd_off(intel_dp, true);
1441 intel_dp_complete_link_train(intel_dp);
1442 ironlake_edp_backlight_on(intel_dp);
1443}
1444
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001445static void intel_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001446{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001447 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001448
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001449 if (is_cpu_edp(intel_dp))
1450 ironlake_edp_pll_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001451}
1452
1453/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001454 * Native read with retry for link status and receiver capability reads for
1455 * cases where the sink may still be asleep.
1456 */
1457static bool
1458intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1459 uint8_t *recv, int recv_bytes)
1460{
1461 int ret, i;
1462
1463 /*
1464 * Sinks are *supposed* to come up within 1ms from an off state,
1465 * but we're also supposed to retry 3 times per the spec.
1466 */
1467 for (i = 0; i < 3; i++) {
1468 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1469 recv_bytes);
1470 if (ret == recv_bytes)
1471 return true;
1472 msleep(1);
1473 }
1474
1475 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001476}
1477
1478/*
1479 * Fetch AUX CH registers 0x202 - 0x207 which contain
1480 * link status information
1481 */
1482static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001483intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001484{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001485 return intel_dp_aux_native_read_retry(intel_dp,
1486 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001487 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001488 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001489}
1490
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001491#if 0
1492static char *voltage_names[] = {
1493 "0.4V", "0.6V", "0.8V", "1.2V"
1494};
1495static char *pre_emph_names[] = {
1496 "0dB", "3.5dB", "6dB", "9.5dB"
1497};
1498static char *link_train_names[] = {
1499 "pattern 1", "pattern 2", "idle", "off"
1500};
1501#endif
1502
1503/*
1504 * These are source-specific values; current Intel hardware supports
1505 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1506 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001507
1508static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001509intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001510{
Paulo Zanoni30add222012-10-26 19:05:45 -02001511 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001512
1513 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1514 return DP_TRAIN_VOLTAGE_SWING_800;
1515 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1516 return DP_TRAIN_VOLTAGE_SWING_1200;
1517 else
1518 return DP_TRAIN_VOLTAGE_SWING_800;
1519}
1520
1521static uint8_t
1522intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1523{
Paulo Zanoni30add222012-10-26 19:05:45 -02001524 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001525
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001526 if (IS_HASWELL(dev)) {
1527 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1528 case DP_TRAIN_VOLTAGE_SWING_400:
1529 return DP_TRAIN_PRE_EMPHASIS_9_5;
1530 case DP_TRAIN_VOLTAGE_SWING_600:
1531 return DP_TRAIN_PRE_EMPHASIS_6;
1532 case DP_TRAIN_VOLTAGE_SWING_800:
1533 return DP_TRAIN_PRE_EMPHASIS_3_5;
1534 case DP_TRAIN_VOLTAGE_SWING_1200:
1535 default:
1536 return DP_TRAIN_PRE_EMPHASIS_0;
1537 }
1538 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001539 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1540 case DP_TRAIN_VOLTAGE_SWING_400:
1541 return DP_TRAIN_PRE_EMPHASIS_6;
1542 case DP_TRAIN_VOLTAGE_SWING_600:
1543 case DP_TRAIN_VOLTAGE_SWING_800:
1544 return DP_TRAIN_PRE_EMPHASIS_3_5;
1545 default:
1546 return DP_TRAIN_PRE_EMPHASIS_0;
1547 }
1548 } else {
1549 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1550 case DP_TRAIN_VOLTAGE_SWING_400:
1551 return DP_TRAIN_PRE_EMPHASIS_6;
1552 case DP_TRAIN_VOLTAGE_SWING_600:
1553 return DP_TRAIN_PRE_EMPHASIS_6;
1554 case DP_TRAIN_VOLTAGE_SWING_800:
1555 return DP_TRAIN_PRE_EMPHASIS_3_5;
1556 case DP_TRAIN_VOLTAGE_SWING_1200:
1557 default:
1558 return DP_TRAIN_PRE_EMPHASIS_0;
1559 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001560 }
1561}
1562
1563static void
Keith Packard93f62da2011-11-01 19:45:03 -07001564intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001565{
1566 uint8_t v = 0;
1567 uint8_t p = 0;
1568 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001569 uint8_t voltage_max;
1570 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001571
Jesse Barnes33a34e42010-09-08 12:42:02 -07001572 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001573 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1574 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001575
1576 if (this_v > v)
1577 v = this_v;
1578 if (this_p > p)
1579 p = this_p;
1580 }
1581
Keith Packard1a2eb462011-11-16 16:26:07 -08001582 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001583 if (v >= voltage_max)
1584 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001585
Keith Packard1a2eb462011-11-16 16:26:07 -08001586 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1587 if (p >= preemph_max)
1588 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001589
1590 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001591 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001592}
1593
1594static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001595intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001596{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001597 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001598
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001599 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001600 case DP_TRAIN_VOLTAGE_SWING_400:
1601 default:
1602 signal_levels |= DP_VOLTAGE_0_4;
1603 break;
1604 case DP_TRAIN_VOLTAGE_SWING_600:
1605 signal_levels |= DP_VOLTAGE_0_6;
1606 break;
1607 case DP_TRAIN_VOLTAGE_SWING_800:
1608 signal_levels |= DP_VOLTAGE_0_8;
1609 break;
1610 case DP_TRAIN_VOLTAGE_SWING_1200:
1611 signal_levels |= DP_VOLTAGE_1_2;
1612 break;
1613 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001614 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001615 case DP_TRAIN_PRE_EMPHASIS_0:
1616 default:
1617 signal_levels |= DP_PRE_EMPHASIS_0;
1618 break;
1619 case DP_TRAIN_PRE_EMPHASIS_3_5:
1620 signal_levels |= DP_PRE_EMPHASIS_3_5;
1621 break;
1622 case DP_TRAIN_PRE_EMPHASIS_6:
1623 signal_levels |= DP_PRE_EMPHASIS_6;
1624 break;
1625 case DP_TRAIN_PRE_EMPHASIS_9_5:
1626 signal_levels |= DP_PRE_EMPHASIS_9_5;
1627 break;
1628 }
1629 return signal_levels;
1630}
1631
Zhenyu Wange3421a12010-04-08 09:43:27 +08001632/* Gen6's DP voltage swing and pre-emphasis control */
1633static uint32_t
1634intel_gen6_edp_signal_levels(uint8_t train_set)
1635{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001636 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1637 DP_TRAIN_PRE_EMPHASIS_MASK);
1638 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001639 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001640 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1641 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1642 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1643 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001644 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001645 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1646 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001647 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001648 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1649 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001650 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001651 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1652 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001653 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001654 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1655 "0x%x\n", signal_levels);
1656 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001657 }
1658}
1659
Keith Packard1a2eb462011-11-16 16:26:07 -08001660/* Gen7's DP voltage swing and pre-emphasis control */
1661static uint32_t
1662intel_gen7_edp_signal_levels(uint8_t train_set)
1663{
1664 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1665 DP_TRAIN_PRE_EMPHASIS_MASK);
1666 switch (signal_levels) {
1667 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1668 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1669 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1670 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1671 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1672 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1673
1674 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1675 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1676 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1677 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1678
1679 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1680 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1681 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1682 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1683
1684 default:
1685 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1686 "0x%x\n", signal_levels);
1687 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1688 }
1689}
1690
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001691/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1692static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001693intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001694{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001695 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1696 DP_TRAIN_PRE_EMPHASIS_MASK);
1697 switch (signal_levels) {
1698 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1699 return DDI_BUF_EMP_400MV_0DB_HSW;
1700 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1701 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1702 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1703 return DDI_BUF_EMP_400MV_6DB_HSW;
1704 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1705 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001706
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001707 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1708 return DDI_BUF_EMP_600MV_0DB_HSW;
1709 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1710 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1711 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1712 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001713
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001714 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1715 return DDI_BUF_EMP_800MV_0DB_HSW;
1716 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1717 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1718 default:
1719 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1720 "0x%x\n", signal_levels);
1721 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001722 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001723}
1724
Paulo Zanonif0a34242012-12-06 16:51:50 -02001725/* Properly updates "DP" with the correct signal levels. */
1726static void
1727intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
1728{
1729 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1730 struct drm_device *dev = intel_dig_port->base.base.dev;
1731 uint32_t signal_levels, mask;
1732 uint8_t train_set = intel_dp->train_set[0];
1733
1734 if (IS_HASWELL(dev)) {
1735 signal_levels = intel_hsw_signal_levels(train_set);
1736 mask = DDI_BUF_EMP_MASK;
1737 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
1738 signal_levels = intel_gen7_edp_signal_levels(train_set);
1739 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
1740 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
1741 signal_levels = intel_gen6_edp_signal_levels(train_set);
1742 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
1743 } else {
1744 signal_levels = intel_gen4_signal_levels(train_set);
1745 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
1746 }
1747
1748 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
1749
1750 *DP = (*DP & ~mask) | signal_levels;
1751}
1752
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001753static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001754intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001755 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001756 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001757{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001758 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1759 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001760 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001761 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001762 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001763 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001764
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001765 if (IS_HASWELL(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -02001766 temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001767
1768 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1769 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1770 else
1771 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1772
1773 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1774 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1775 case DP_TRAINING_PATTERN_DISABLE:
1776 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001777 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001778
Paulo Zanoni174edf12012-10-26 19:05:50 -02001779 if (wait_for((I915_READ(DP_TP_STATUS(port)) &
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001780 DP_TP_STATUS_IDLE_DONE), 1))
1781 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1782
1783 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1784 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1785
1786 break;
1787 case DP_TRAINING_PATTERN_1:
1788 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1789 break;
1790 case DP_TRAINING_PATTERN_2:
1791 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1792 break;
1793 case DP_TRAINING_PATTERN_3:
1794 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1795 break;
1796 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02001797 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001798
1799 } else if (HAS_PCH_CPT(dev) &&
1800 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001801 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1802
1803 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1804 case DP_TRAINING_PATTERN_DISABLE:
1805 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1806 break;
1807 case DP_TRAINING_PATTERN_1:
1808 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1809 break;
1810 case DP_TRAINING_PATTERN_2:
1811 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1812 break;
1813 case DP_TRAINING_PATTERN_3:
1814 DRM_ERROR("DP training pattern 3 not supported\n");
1815 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1816 break;
1817 }
1818
1819 } else {
1820 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1821
1822 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1823 case DP_TRAINING_PATTERN_DISABLE:
1824 dp_reg_value |= DP_LINK_TRAIN_OFF;
1825 break;
1826 case DP_TRAINING_PATTERN_1:
1827 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1828 break;
1829 case DP_TRAINING_PATTERN_2:
1830 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1831 break;
1832 case DP_TRAINING_PATTERN_3:
1833 DRM_ERROR("DP training pattern 3 not supported\n");
1834 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1835 break;
1836 }
1837 }
1838
Chris Wilsonea5b2132010-08-04 13:50:23 +01001839 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1840 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001841
Chris Wilsonea5b2132010-08-04 13:50:23 +01001842 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001843 DP_TRAINING_PATTERN_SET,
1844 dp_train_pat);
1845
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001846 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1847 DP_TRAINING_PATTERN_DISABLE) {
1848 ret = intel_dp_aux_native_write(intel_dp,
1849 DP_TRAINING_LANE0_SET,
1850 intel_dp->train_set,
1851 intel_dp->lane_count);
1852 if (ret != intel_dp->lane_count)
1853 return false;
1854 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001855
1856 return true;
1857}
1858
Jesse Barnes33a34e42010-09-08 12:42:02 -07001859/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001860void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001861intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001862{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001863 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001864 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001865 int i;
1866 uint8_t voltage;
1867 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001868 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001869 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001870
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001871 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001872 intel_ddi_prepare_link_retrain(encoder);
1873
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001874 /* Write the link configuration data */
1875 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1876 intel_dp->link_configuration,
1877 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001878
1879 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001880
Jesse Barnes33a34e42010-09-08 12:42:02 -07001881 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001882 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001883 voltage_tries = 0;
1884 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001885 clock_recovery = false;
1886 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001887 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001888 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packard417e8222011-11-01 19:54:11 -07001889
Paulo Zanonif0a34242012-12-06 16:51:50 -02001890 intel_dp_set_signal_levels(intel_dp, &DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001891
Daniel Vettera7c96552012-10-18 10:15:30 +02001892 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001893 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001894 DP_TRAINING_PATTERN_1 |
1895 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001896 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001897
Daniel Vettera7c96552012-10-18 10:15:30 +02001898 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001899 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1900 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001901 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001902 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001903
Daniel Vetter01916272012-10-18 10:15:25 +02001904 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07001905 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001906 clock_recovery = true;
1907 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001908 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001909
1910 /* Check to see if we've tried the max voltage */
1911 for (i = 0; i < intel_dp->lane_count; i++)
1912 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1913 break;
Paulo Zanoni0d710682012-06-29 16:03:34 -03001914 if (i == intel_dp->lane_count && voltage_tries == 5) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001915 ++loop_tries;
1916 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001917 DRM_DEBUG_KMS("too many full retries, give up\n");
1918 break;
1919 }
1920 memset(intel_dp->train_set, 0, 4);
1921 voltage_tries = 0;
1922 continue;
1923 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001924
1925 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001926 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01001927 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001928 if (voltage_tries == 5) {
1929 DRM_DEBUG_KMS("too many voltage retries, give up\n");
1930 break;
1931 }
1932 } else
1933 voltage_tries = 0;
1934 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001935
1936 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001937 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001938 }
1939
Jesse Barnes33a34e42010-09-08 12:42:02 -07001940 intel_dp->DP = DP;
1941}
1942
Paulo Zanonic19b0662012-10-15 15:51:41 -03001943void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001944intel_dp_complete_link_train(struct intel_dp *intel_dp)
1945{
Jesse Barnes33a34e42010-09-08 12:42:02 -07001946 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001947 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001948 uint32_t DP = intel_dp->DP;
1949
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001950 /* channel equalization */
1951 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001952 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001953 channel_eq = false;
1954 for (;;) {
Keith Packard93f62da2011-11-01 19:45:03 -07001955 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001956
Jesse Barnes37f80972011-01-05 14:45:24 -08001957 if (cr_tries > 5) {
1958 DRM_ERROR("failed to train DP, aborting\n");
1959 intel_dp_link_down(intel_dp);
1960 break;
1961 }
1962
Paulo Zanonif0a34242012-12-06 16:51:50 -02001963 intel_dp_set_signal_levels(intel_dp, &DP);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001964
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001965 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001966 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001967 DP_TRAINING_PATTERN_2 |
1968 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001969 break;
1970
Daniel Vettera7c96552012-10-18 10:15:30 +02001971 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001972 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001973 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001974
Jesse Barnes37f80972011-01-05 14:45:24 -08001975 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02001976 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001977 intel_dp_start_link_train(intel_dp);
1978 cr_tries++;
1979 continue;
1980 }
1981
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001982 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001983 channel_eq = true;
1984 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001985 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001986
Jesse Barnes37f80972011-01-05 14:45:24 -08001987 /* Try 5 times, then try clock recovery if that fails */
1988 if (tries > 5) {
1989 intel_dp_link_down(intel_dp);
1990 intel_dp_start_link_train(intel_dp);
1991 tries = 0;
1992 cr_tries++;
1993 continue;
1994 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001995
1996 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001997 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001998 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001999 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002000
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002001 if (channel_eq)
2002 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
2003
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002004 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002005}
2006
2007static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002008intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002009{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002010 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2011 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002012 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002013 struct intel_crtc *intel_crtc =
2014 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002015 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002016
Paulo Zanonic19b0662012-10-15 15:51:41 -03002017 /*
2018 * DDI code has a strict mode set sequence and we should try to respect
2019 * it, otherwise we might hang the machine in many different ways. So we
2020 * really should be disabling the port only on a complete crtc_disable
2021 * sequence. This function is just called under two conditions on DDI
2022 * code:
2023 * - Link train failed while doing crtc_enable, and on this case we
2024 * really should respect the mode set sequence and wait for a
2025 * crtc_disable.
2026 * - Someone turned the monitor off and intel_dp_check_link_status
2027 * called us. We don't need to disable the whole port on this case, so
2028 * when someone turns the monitor on again,
2029 * intel_ddi_prepare_link_retrain will take care of redoing the link
2030 * train.
2031 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002032 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002033 return;
2034
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002035 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002036 return;
2037
Zhao Yakui28c97732009-10-09 11:39:41 +08002038 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002039
Keith Packard1a2eb462011-11-16 16:26:07 -08002040 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002041 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002042 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002043 } else {
2044 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002045 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002046 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002047 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002048
Daniel Vetterab527ef2012-11-29 15:59:33 +01002049 /* We don't really know why we're doing this */
2050 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002051
Daniel Vetter493a7082012-05-30 12:31:56 +02002052 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002053 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002054 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002055
Eric Anholt5bddd172010-11-18 09:32:59 +08002056 /* Hardware workaround: leaving our transcoder select
2057 * set to transcoder B while it's off will prevent the
2058 * corresponding HDMI output on transcoder A.
2059 *
2060 * Combine this with another hardware workaround:
2061 * transcoder select bit can only be cleared while the
2062 * port is enabled.
2063 */
2064 DP &= ~DP_PIPEB_SELECT;
2065 I915_WRITE(intel_dp->output_reg, DP);
2066
2067 /* Changes to enable or select take place the vblank
2068 * after being written.
2069 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002070 if (WARN_ON(crtc == NULL)) {
2071 /* We should never try to disable a port without a crtc
2072 * attached. For paranoia keep the code around for a
2073 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002074 POSTING_READ(intel_dp->output_reg);
2075 msleep(50);
2076 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002077 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002078 }
2079
Wu Fengguang832afda2011-12-09 20:42:21 +08002080 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002081 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2082 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002083 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002084}
2085
Keith Packard26d61aa2011-07-25 20:01:09 -07002086static bool
2087intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002088{
Damien Lespiau577c7a52012-12-13 16:09:02 +00002089 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2090
Keith Packard92fd8fd2011-07-25 19:50:10 -07002091 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002092 sizeof(intel_dp->dpcd)) == 0)
2093 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002094
Damien Lespiau577c7a52012-12-13 16:09:02 +00002095 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2096 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2097 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2098
Adam Jacksonedb39242012-09-18 10:58:49 -04002099 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2100 return false; /* DPCD not present */
2101
2102 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2103 DP_DWN_STRM_PORT_PRESENT))
2104 return true; /* native DP sink */
2105
2106 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2107 return true; /* no per-port downstream info */
2108
2109 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2110 intel_dp->downstream_ports,
2111 DP_MAX_DOWNSTREAM_PORTS) == 0)
2112 return false; /* downstream port status fetch failed */
2113
2114 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002115}
2116
Adam Jackson0d198322012-05-14 16:05:47 -04002117static void
2118intel_dp_probe_oui(struct intel_dp *intel_dp)
2119{
2120 u8 buf[3];
2121
2122 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2123 return;
2124
Daniel Vetter351cfc32012-06-12 13:20:47 +02002125 ironlake_edp_panel_vdd_on(intel_dp);
2126
Adam Jackson0d198322012-05-14 16:05:47 -04002127 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2128 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2129 buf[0], buf[1], buf[2]);
2130
2131 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2132 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2133 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002134
2135 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002136}
2137
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002138static bool
2139intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2140{
2141 int ret;
2142
2143 ret = intel_dp_aux_native_read_retry(intel_dp,
2144 DP_DEVICE_SERVICE_IRQ_VECTOR,
2145 sink_irq_vector, 1);
2146 if (!ret)
2147 return false;
2148
2149 return true;
2150}
2151
2152static void
2153intel_dp_handle_test_request(struct intel_dp *intel_dp)
2154{
2155 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002156 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002157}
2158
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002159/*
2160 * According to DP spec
2161 * 5.1.2:
2162 * 1. Read DPCD
2163 * 2. Configure link according to Receiver Capabilities
2164 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2165 * 4. Check link status on receipt of hot-plug interrupt
2166 */
2167
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002168void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002169intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002170{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002171 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002172 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002173 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002174
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002175 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002176 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002177
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002178 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002179 return;
2180
Keith Packard92fd8fd2011-07-25 19:50:10 -07002181 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002182 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002183 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002184 return;
2185 }
2186
Keith Packard92fd8fd2011-07-25 19:50:10 -07002187 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002188 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002189 intel_dp_link_down(intel_dp);
2190 return;
2191 }
2192
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002193 /* Try to read the source of the interrupt */
2194 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2195 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2196 /* Clear interrupt source */
2197 intel_dp_aux_native_write_1(intel_dp,
2198 DP_DEVICE_SERVICE_IRQ_VECTOR,
2199 sink_irq_vector);
2200
2201 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2202 intel_dp_handle_test_request(intel_dp);
2203 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2204 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2205 }
2206
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002207 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002208 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002209 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002210 intel_dp_start_link_train(intel_dp);
2211 intel_dp_complete_link_train(intel_dp);
2212 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002213}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002214
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002215/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002216static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002217intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002218{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002219 uint8_t *dpcd = intel_dp->dpcd;
2220 bool hpd;
2221 uint8_t type;
2222
2223 if (!intel_dp_get_dpcd(intel_dp))
2224 return connector_status_disconnected;
2225
2226 /* if there's no downstream port, we're done */
2227 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002228 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002229
2230 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2231 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2232 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002233 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002234 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002235 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002236 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002237 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2238 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002239 }
2240
2241 /* If no HPD, poke DDC gently */
2242 if (drm_probe_ddc(&intel_dp->adapter))
2243 return connector_status_connected;
2244
2245 /* Well we tried, say unknown for unreliable port types */
2246 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2247 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2248 return connector_status_unknown;
2249
2250 /* Anything else is out of spec, warn and ignore */
2251 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002252 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002253}
2254
2255static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002256ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002257{
Paulo Zanoni30add222012-10-26 19:05:45 -02002258 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002259 struct drm_i915_private *dev_priv = dev->dev_private;
2260 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002261 enum drm_connector_status status;
2262
Chris Wilsonfe16d942011-02-12 10:29:38 +00002263 /* Can't disconnect eDP, but you can close the lid... */
2264 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002265 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002266 if (status == connector_status_unknown)
2267 status = connector_status_connected;
2268 return status;
2269 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002270
Damien Lespiau1b469632012-12-13 16:09:01 +00002271 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2272 return connector_status_disconnected;
2273
Keith Packard26d61aa2011-07-25 20:01:09 -07002274 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002275}
2276
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002277static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002278g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002279{
Paulo Zanoni30add222012-10-26 19:05:45 -02002280 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002281 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01002282 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002283
Chris Wilsonea5b2132010-08-04 13:50:23 +01002284 switch (intel_dp->output_reg) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002285 case DP_B:
Chris Wilson10f76a32012-05-11 18:01:32 +01002286 bit = DPB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002287 break;
2288 case DP_C:
Chris Wilson10f76a32012-05-11 18:01:32 +01002289 bit = DPC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002290 break;
2291 case DP_D:
Chris Wilson10f76a32012-05-11 18:01:32 +01002292 bit = DPD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002293 break;
2294 default:
2295 return connector_status_unknown;
2296 }
2297
Chris Wilson10f76a32012-05-11 18:01:32 +01002298 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002299 return connector_status_disconnected;
2300
Keith Packard26d61aa2011-07-25 20:01:09 -07002301 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002302}
2303
Keith Packard8c241fe2011-09-28 16:38:44 -07002304static struct edid *
2305intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2306{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002307 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002308
Jani Nikula9cd300e2012-10-19 14:51:52 +03002309 /* use cached edid if we have one */
2310 if (intel_connector->edid) {
2311 struct edid *edid;
2312 int size;
2313
2314 /* invalid edid */
2315 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002316 return NULL;
2317
Jani Nikula9cd300e2012-10-19 14:51:52 +03002318 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002319 edid = kmalloc(size, GFP_KERNEL);
2320 if (!edid)
2321 return NULL;
2322
Jani Nikula9cd300e2012-10-19 14:51:52 +03002323 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002324 return edid;
2325 }
2326
Jani Nikula9cd300e2012-10-19 14:51:52 +03002327 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002328}
2329
2330static int
2331intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2332{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002333 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002334
Jani Nikula9cd300e2012-10-19 14:51:52 +03002335 /* use cached edid if we have one */
2336 if (intel_connector->edid) {
2337 /* invalid edid */
2338 if (IS_ERR(intel_connector->edid))
2339 return 0;
2340
2341 return intel_connector_update_modes(connector,
2342 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002343 }
2344
Jani Nikula9cd300e2012-10-19 14:51:52 +03002345 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002346}
2347
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002348static enum drm_connector_status
2349intel_dp_detect(struct drm_connector *connector, bool force)
2350{
2351 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002352 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2353 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002354 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002355 enum drm_connector_status status;
2356 struct edid *edid = NULL;
2357
2358 intel_dp->has_audio = false;
2359
2360 if (HAS_PCH_SPLIT(dev))
2361 status = ironlake_dp_detect(intel_dp);
2362 else
2363 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002364
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002365 if (status != connector_status_connected)
2366 return status;
2367
Adam Jackson0d198322012-05-14 16:05:47 -04002368 intel_dp_probe_oui(intel_dp);
2369
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002370 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2371 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002372 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002373 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002374 if (edid) {
2375 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002376 kfree(edid);
2377 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002378 }
2379
Paulo Zanonid63885d2012-10-26 19:05:49 -02002380 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2381 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002382 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002383}
2384
2385static int intel_dp_get_modes(struct drm_connector *connector)
2386{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002387 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002388 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002389 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002390 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002391
2392 /* We should parse the EDID data and find out if it has an audio sink
2393 */
2394
Keith Packard8c241fe2011-09-28 16:38:44 -07002395 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002396 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002397 return ret;
2398
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002399 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002400 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002401 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002402 mode = drm_mode_duplicate(dev,
2403 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002404 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002405 drm_mode_probed_add(connector, mode);
2406 return 1;
2407 }
2408 }
2409 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002410}
2411
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002412static bool
2413intel_dp_detect_audio(struct drm_connector *connector)
2414{
2415 struct intel_dp *intel_dp = intel_attached_dp(connector);
2416 struct edid *edid;
2417 bool has_audio = false;
2418
Keith Packard8c241fe2011-09-28 16:38:44 -07002419 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002420 if (edid) {
2421 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002422 kfree(edid);
2423 }
2424
2425 return has_audio;
2426}
2427
Chris Wilsonf6849602010-09-19 09:29:33 +01002428static int
2429intel_dp_set_property(struct drm_connector *connector,
2430 struct drm_property *property,
2431 uint64_t val)
2432{
Chris Wilsone953fd72011-02-21 22:23:52 +00002433 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03002434 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002435 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
2436 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01002437 int ret;
2438
Rob Clark662595d2012-10-11 20:36:04 -05002439 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01002440 if (ret)
2441 return ret;
2442
Chris Wilson3f43c482011-05-12 22:17:24 +01002443 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002444 int i = val;
2445 bool has_audio;
2446
2447 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002448 return 0;
2449
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002450 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002451
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002452 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002453 has_audio = intel_dp_detect_audio(connector);
2454 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002455 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002456
2457 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002458 return 0;
2459
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002460 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002461 goto done;
2462 }
2463
Chris Wilsone953fd72011-02-21 22:23:52 +00002464 if (property == dev_priv->broadcast_rgb_property) {
2465 if (val == !!intel_dp->color_range)
2466 return 0;
2467
2468 intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
2469 goto done;
2470 }
2471
Yuly Novikov53b41832012-10-26 12:04:00 +03002472 if (is_edp(intel_dp) &&
2473 property == connector->dev->mode_config.scaling_mode_property) {
2474 if (val == DRM_MODE_SCALE_NONE) {
2475 DRM_DEBUG_KMS("no scaling not supported\n");
2476 return -EINVAL;
2477 }
2478
2479 if (intel_connector->panel.fitting_mode == val) {
2480 /* the eDP scaling property is not changed */
2481 return 0;
2482 }
2483 intel_connector->panel.fitting_mode = val;
2484
2485 goto done;
2486 }
2487
Chris Wilsonf6849602010-09-19 09:29:33 +01002488 return -EINVAL;
2489
2490done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002491 if (intel_encoder->base.crtc)
2492 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01002493
2494 return 0;
2495}
2496
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002497static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002498intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002499{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002500 struct drm_device *dev = connector->dev;
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002501 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002502 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002503
Jani Nikula9cd300e2012-10-19 14:51:52 +03002504 if (!IS_ERR_OR_NULL(intel_connector->edid))
2505 kfree(intel_connector->edid);
2506
Jani Nikula1d508702012-10-19 14:51:49 +03002507 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002508 intel_panel_destroy_backlight(dev);
Jani Nikula1d508702012-10-19 14:51:49 +03002509 intel_panel_fini(&intel_connector->panel);
2510 }
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002511
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002512 drm_sysfs_connector_remove(connector);
2513 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002514 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002515}
2516
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002517void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02002518{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002519 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2520 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02002521
2522 i2c_del_adapter(&intel_dp->adapter);
2523 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002524 if (is_edp(intel_dp)) {
2525 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2526 ironlake_panel_vdd_off_sync(intel_dp);
2527 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002528 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02002529}
2530
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002531static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002532 .mode_fixup = intel_dp_mode_fixup,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002533 .mode_set = intel_dp_mode_set,
Daniel Vetter1f703852012-07-11 16:51:39 +02002534 .disable = intel_encoder_noop,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002535};
2536
2537static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002538 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002539 .detect = intel_dp_detect,
2540 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002541 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002542 .destroy = intel_dp_destroy,
2543};
2544
2545static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2546 .get_modes = intel_dp_get_modes,
2547 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002548 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002549};
2550
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002551static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002552 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002553};
2554
Chris Wilson995b6762010-08-20 13:23:26 +01002555static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002556intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002557{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002558 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07002559
Jesse Barnes885a5012011-07-07 11:11:01 -07002560 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002561}
2562
Zhenyu Wange3421a12010-04-08 09:43:27 +08002563/* Return which DP Port should be selected for Transcoder DP control */
2564int
Akshay Joshi0206e352011-08-16 15:34:10 -04002565intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002566{
2567 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002568 struct intel_encoder *intel_encoder;
2569 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002570
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002571 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2572 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002573
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002574 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2575 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002576 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002577 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002578
Zhenyu Wange3421a12010-04-08 09:43:27 +08002579 return -1;
2580}
2581
Zhao Yakui36e83a12010-06-12 14:32:21 +08002582/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002583bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002584{
2585 struct drm_i915_private *dev_priv = dev->dev_private;
2586 struct child_device_config *p_child;
2587 int i;
2588
2589 if (!dev_priv->child_dev_num)
2590 return false;
2591
2592 for (i = 0; i < dev_priv->child_dev_num; i++) {
2593 p_child = dev_priv->child_dev + i;
2594
2595 if (p_child->dvo_port == PORT_IDPD &&
2596 p_child->device_type == DEVICE_TYPE_eDP)
2597 return true;
2598 }
2599 return false;
2600}
2601
Chris Wilsonf6849602010-09-19 09:29:33 +01002602static void
2603intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2604{
Yuly Novikov53b41832012-10-26 12:04:00 +03002605 struct intel_connector *intel_connector = to_intel_connector(connector);
2606
Chris Wilson3f43c482011-05-12 22:17:24 +01002607 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002608 intel_attach_broadcast_rgb_property(connector);
Yuly Novikov53b41832012-10-26 12:04:00 +03002609
2610 if (is_edp(intel_dp)) {
2611 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05002612 drm_object_attach_property(
2613 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03002614 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03002615 DRM_MODE_SCALE_ASPECT);
2616 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03002617 }
Chris Wilsonf6849602010-09-19 09:29:33 +01002618}
2619
Daniel Vetter67a54562012-10-20 20:57:45 +02002620static void
2621intel_dp_init_panel_power_sequencer(struct drm_device *dev,
2622 struct intel_dp *intel_dp)
2623{
2624 struct drm_i915_private *dev_priv = dev->dev_private;
2625 struct edp_power_seq cur, vbt, spec, final;
2626 u32 pp_on, pp_off, pp_div, pp;
2627
2628 /* Workaround: Need to write PP_CONTROL with the unlock key as
2629 * the very first thing. */
2630 pp = ironlake_get_pp_control(dev_priv);
2631 I915_WRITE(PCH_PP_CONTROL, pp);
2632
2633 pp_on = I915_READ(PCH_PP_ON_DELAYS);
2634 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
2635 pp_div = I915_READ(PCH_PP_DIVISOR);
2636
2637 /* Pull timing values out of registers */
2638 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2639 PANEL_POWER_UP_DELAY_SHIFT;
2640
2641 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2642 PANEL_LIGHT_ON_DELAY_SHIFT;
2643
2644 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2645 PANEL_LIGHT_OFF_DELAY_SHIFT;
2646
2647 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2648 PANEL_POWER_DOWN_DELAY_SHIFT;
2649
2650 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2651 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2652
2653 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2654 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2655
2656 vbt = dev_priv->edp.pps;
2657
2658 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2659 * our hw here, which are all in 100usec. */
2660 spec.t1_t3 = 210 * 10;
2661 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2662 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2663 spec.t10 = 500 * 10;
2664 /* This one is special and actually in units of 100ms, but zero
2665 * based in the hw (so we need to add 100 ms). But the sw vbt
2666 * table multiplies it with 1000 to make it in units of 100usec,
2667 * too. */
2668 spec.t11_t12 = (510 + 100) * 10;
2669
2670 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2671 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2672
2673 /* Use the max of the register settings and vbt. If both are
2674 * unset, fall back to the spec limits. */
2675#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2676 spec.field : \
2677 max(cur.field, vbt.field))
2678 assign_final(t1_t3);
2679 assign_final(t8);
2680 assign_final(t9);
2681 assign_final(t10);
2682 assign_final(t11_t12);
2683#undef assign_final
2684
2685#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2686 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2687 intel_dp->backlight_on_delay = get_delay(t8);
2688 intel_dp->backlight_off_delay = get_delay(t9);
2689 intel_dp->panel_power_down_delay = get_delay(t10);
2690 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2691#undef get_delay
2692
2693 /* And finally store the new values in the power sequencer. */
2694 pp_on = (final.t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2695 (final.t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2696 pp_off = (final.t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2697 (final.t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
2698 /* Compute the divisor for the pp clock, simply match the Bspec
2699 * formula. */
2700 pp_div = ((100 * intel_pch_rawclk(dev))/2 - 1)
2701 << PP_REFERENCE_DIVIDER_SHIFT;
2702 pp_div |= (DIV_ROUND_UP(final.t11_t12, 1000)
2703 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2704
2705 /* Haswell doesn't have any port selection bits for the panel
2706 * power sequencer any more. */
2707 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2708 if (is_cpu_edp(intel_dp))
2709 pp_on |= PANEL_POWER_PORT_DP_A;
2710 else
2711 pp_on |= PANEL_POWER_PORT_DP_D;
2712 }
2713
2714 I915_WRITE(PCH_PP_ON_DELAYS, pp_on);
2715 I915_WRITE(PCH_PP_OFF_DELAYS, pp_off);
2716 I915_WRITE(PCH_PP_DIVISOR, pp_div);
2717
2718
2719 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2720 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2721 intel_dp->panel_power_cycle_delay);
2722
2723 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2724 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2725
2726 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
2727 I915_READ(PCH_PP_ON_DELAYS),
2728 I915_READ(PCH_PP_OFF_DELAYS),
2729 I915_READ(PCH_PP_DIVISOR));
Keith Packardc8110e52009-05-06 11:51:10 -07002730}
2731
2732void
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002733intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
2734 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002735{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002736 struct drm_connector *connector = &intel_connector->base;
2737 struct intel_dp *intel_dp = &intel_dig_port->dp;
2738 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2739 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002740 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002741 struct drm_display_mode *fixed_mode = NULL;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002742 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002743 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002744 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002745
Daniel Vetter07679352012-09-06 22:15:42 +02002746 /* Preserve the current hw state. */
2747 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03002748 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002749
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002750 if (HAS_PCH_SPLIT(dev) && port == PORT_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002751 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002752 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002753
Gajanan Bhat19c03922012-09-27 19:13:07 +05302754 /*
2755 * FIXME : We need to initialize built-in panels before external panels.
2756 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2757 */
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002758 if (IS_VALLEYVIEW(dev) && port == PORT_C) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05302759 type = DRM_MODE_CONNECTOR_eDP;
2760 intel_encoder->type = INTEL_OUTPUT_EDP;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002761 } else if (port == PORT_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002762 type = DRM_MODE_CONNECTOR_eDP;
2763 intel_encoder->type = INTEL_OUTPUT_EDP;
2764 } else {
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002765 /* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for
2766 * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't
2767 * rewrite it.
2768 */
Adam Jacksonb3295302010-07-16 14:46:28 -04002769 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04002770 }
2771
Adam Jacksonb3295302010-07-16 14:46:28 -04002772 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002773 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2774
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002775 connector->polled = DRM_CONNECTOR_POLL_HPD;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002776 connector->interlace_allowed = true;
2777 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08002778
Daniel Vetter66a92782012-07-12 20:08:18 +02002779 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2780 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002781
Chris Wilsondf0e9242010-09-09 16:20:55 +01002782 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002783 drm_sysfs_connector_add(connector);
2784
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002785 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02002786 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2787 else
2788 intel_connector->get_hw_state = intel_connector_get_hw_state;
2789
Daniel Vettere8cb4552012-07-01 13:05:48 +02002790
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002791 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002792 switch (port) {
2793 case PORT_A:
2794 name = "DPDDC-A";
2795 break;
2796 case PORT_B:
2797 dev_priv->hotplug_supported_mask |= DPB_HOTPLUG_INT_STATUS;
2798 name = "DPDDC-B";
2799 break;
2800 case PORT_C:
2801 dev_priv->hotplug_supported_mask |= DPC_HOTPLUG_INT_STATUS;
2802 name = "DPDDC-C";
2803 break;
2804 case PORT_D:
2805 dev_priv->hotplug_supported_mask |= DPD_HOTPLUG_INT_STATUS;
2806 name = "DPDDC-D";
2807 break;
2808 default:
2809 WARN(1, "Invalid port %c\n", port_name(port));
2810 break;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002811 }
2812
Daniel Vetter67a54562012-10-20 20:57:45 +02002813 if (is_edp(intel_dp))
2814 intel_dp_init_panel_power_sequencer(dev, intel_dp);
Dave Airliec1f05262012-08-30 11:06:18 +10002815
2816 intel_dp_i2c_init(intel_dp, intel_connector, name);
2817
Daniel Vetter67a54562012-10-20 20:57:45 +02002818 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10002819 if (is_edp(intel_dp)) {
2820 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002821 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10002822 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08002823
2824 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002825 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002826 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002827
Keith Packard59f3e272011-07-25 20:01:56 -07002828 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002829 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2830 dev_priv->no_aux_handshake =
2831 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002832 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2833 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002834 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002835 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002836 intel_dp_encoder_destroy(&intel_encoder->base);
2837 intel_dp_destroy(connector);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002838 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002839 }
Jesse Barnes89667382010-10-07 16:01:21 -07002840
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002841 ironlake_edp_panel_vdd_on(intel_dp);
2842 edid = drm_get_edid(connector, &intel_dp->adapter);
2843 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002844 if (drm_add_edid_modes(connector, edid)) {
2845 drm_mode_connector_update_edid_property(connector, edid);
2846 drm_edid_to_eld(connector, edid);
2847 } else {
2848 kfree(edid);
2849 edid = ERR_PTR(-EINVAL);
2850 }
2851 } else {
2852 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002853 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03002854 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002855
2856 /* prefer fixed mode from EDID if available */
2857 list_for_each_entry(scan, &connector->probed_modes, head) {
2858 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
2859 fixed_mode = drm_mode_duplicate(dev, scan);
2860 break;
2861 }
2862 }
2863
2864 /* fallback to VBT if available for eDP */
2865 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
2866 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
2867 if (fixed_mode)
2868 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
2869 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002870
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002871 ironlake_edp_panel_vdd_off(intel_dp, false);
2872 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002873
Jesse Barnes4d926462010-10-07 16:01:07 -07002874 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03002875 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03002876 intel_panel_setup_backlight(connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002877 }
2878
Chris Wilsonf6849602010-09-19 09:29:33 +01002879 intel_dp_add_properties(intel_dp, connector);
2880
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002881 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2882 * 0xd. Failure to do so will result in spurious interrupts being
2883 * generated on the port when a cable is not attached.
2884 */
2885 if (IS_G4X(dev) && !IS_GM45(dev)) {
2886 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2887 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2888 }
2889}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002890
2891void
2892intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
2893{
2894 struct intel_digital_port *intel_dig_port;
2895 struct intel_encoder *intel_encoder;
2896 struct drm_encoder *encoder;
2897 struct intel_connector *intel_connector;
2898
2899 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
2900 if (!intel_dig_port)
2901 return;
2902
2903 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2904 if (!intel_connector) {
2905 kfree(intel_dig_port);
2906 return;
2907 }
2908
2909 intel_encoder = &intel_dig_port->base;
2910 encoder = &intel_encoder->base;
2911
2912 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
2913 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002914 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002915
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002916 intel_encoder->enable = intel_enable_dp;
2917 intel_encoder->pre_enable = intel_pre_enable_dp;
2918 intel_encoder->disable = intel_disable_dp;
2919 intel_encoder->post_disable = intel_post_disable_dp;
2920 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002921
Paulo Zanoni174edf12012-10-26 19:05:50 -02002922 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002923 intel_dig_port->dp.output_reg = output_reg;
2924
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002925 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002926 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2927 intel_encoder->cloneable = false;
2928 intel_encoder->hot_plug = intel_dp_hot_plug;
2929
2930 intel_dp_init_connector(intel_dig_port, intel_connector);
2931}