blob: e5c344d336ea68639b733d8a4913c0c5f4a5ccd5 [file] [log] [blame]
Jason Jin34e36c12008-05-23 16:32:46 +08001/*
Scott Wood6820fea2011-01-17 14:25:28 -06002 * Copyright (C) 2007-2011 Freescale Semiconductor, Inc.
Jason Jin34e36c12008-05-23 16:32:46 +08003 *
4 * Author: Tony Li <tony.li@freescale.com>
5 * Jason Jin <Jason.jin@freescale.com>
6 *
7 * The hwirq alloc and free code reuse from sysdev/mpic_msi.c
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; version 2 of the
12 * License.
13 *
14 */
15#include <linux/irq.h>
16#include <linux/bootmem.h>
Jason Jin34e36c12008-05-23 16:32:46 +080017#include <linux/msi.h>
18#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Jason Jin34e36c12008-05-23 16:32:46 +080020#include <linux/of_platform.h>
21#include <sysdev/fsl_soc.h>
22#include <asm/prom.h>
23#include <asm/hw_irq.h>
24#include <asm/ppc-pci.h>
Li Yang02adac62010-04-22 16:31:35 +080025#include <asm/mpic.h>
Jason Jin34e36c12008-05-23 16:32:46 +080026#include "fsl_msi.h"
Kumar Galab8f44ec2010-08-05 02:45:08 -050027#include "fsl_pci.h"
Jason Jin34e36c12008-05-23 16:32:46 +080028
Li Yang694a7a32010-04-22 16:31:36 +080029LIST_HEAD(msi_head);
30
Jason Jin34e36c12008-05-23 16:32:46 +080031struct fsl_msi_feature {
32 u32 fsl_pic_ip;
Timur Tabi2bcd1c02011-09-23 12:41:35 -050033 u32 msiir_offset; /* Offset of MSIIR, relative to start of MSIR bank */
Jason Jin34e36c12008-05-23 16:32:46 +080034};
35
Li Yang02adac62010-04-22 16:31:35 +080036struct fsl_msi_cascade_data {
37 struct fsl_msi *msi_data;
38 int index;
39};
Jason Jin34e36c12008-05-23 16:32:46 +080040
41static inline u32 fsl_msi_read(u32 __iomem *base, unsigned int reg)
42{
43 return in_be32(base + (reg >> 2));
44}
45
Jason Jin34e36c12008-05-23 16:32:46 +080046/*
47 * We do not need this actually. The MSIR register has been read once
48 * in the cascade interrupt. So, this MSI interrupt has been acked
49*/
Lennert Buytenhek37e16612011-03-07 13:59:54 +000050static void fsl_msi_end_irq(struct irq_data *d)
Jason Jin34e36c12008-05-23 16:32:46 +080051{
52}
53
54static struct irq_chip fsl_msi_chip = {
Thomas Gleixner1c9db522010-09-28 16:46:51 +020055 .irq_mask = mask_msi_irq,
56 .irq_unmask = unmask_msi_irq,
Lennert Buytenhek37e16612011-03-07 13:59:54 +000057 .irq_ack = fsl_msi_end_irq,
Anton Blanchardfc380c02010-01-31 20:33:41 +000058 .name = "FSL-MSI",
Jason Jin34e36c12008-05-23 16:32:46 +080059};
60
61static int fsl_msi_host_map(struct irq_host *h, unsigned int virq,
62 irq_hw_number_t hw)
63{
Lan Chunhe-B2580680818812010-03-15 06:38:33 +000064 struct fsl_msi *msi_data = h->host_data;
Jason Jin34e36c12008-05-23 16:32:46 +080065 struct irq_chip *chip = &fsl_msi_chip;
66
Thomas Gleixner98488db2011-03-25 15:43:57 +010067 irq_set_status_flags(virq, IRQ_TYPE_EDGE_FALLING);
Jason Jin34e36c12008-05-23 16:32:46 +080068
Thomas Gleixnerec775d02011-03-25 16:45:20 +010069 irq_set_chip_data(virq, msi_data);
70 irq_set_chip_and_handler(virq, chip, handle_edge_irq);
Jason Jin34e36c12008-05-23 16:32:46 +080071
72 return 0;
73}
74
75static struct irq_host_ops fsl_msi_host_ops = {
76 .map = fsl_msi_host_map,
77};
78
Jason Jin34e36c12008-05-23 16:32:46 +080079static int fsl_msi_init_allocator(struct fsl_msi *msi_data)
80{
Anton Vorontsov692d1032008-05-23 17:41:02 +040081 int rc;
Jason Jin34e36c12008-05-23 16:32:46 +080082
Michael Ellerman7e7ab362008-08-06 09:10:02 +100083 rc = msi_bitmap_alloc(&msi_data->bitmap, NR_MSI_IRQS,
84 msi_data->irqhost->of_node);
85 if (rc)
86 return rc;
Jason Jin34e36c12008-05-23 16:32:46 +080087
Michael Ellerman7e7ab362008-08-06 09:10:02 +100088 rc = msi_bitmap_reserve_dt_hwirqs(&msi_data->bitmap);
89 if (rc < 0) {
90 msi_bitmap_free(&msi_data->bitmap);
91 return rc;
Jason Jin34e36c12008-05-23 16:32:46 +080092 }
93
Jason Jin34e36c12008-05-23 16:32:46 +080094 return 0;
Jason Jin34e36c12008-05-23 16:32:46 +080095}
96
97static int fsl_msi_check_device(struct pci_dev *pdev, int nvec, int type)
98{
99 if (type == PCI_CAP_ID_MSIX)
100 pr_debug("fslmsi: MSI-X untested, trying anyway.\n");
101
102 return 0;
103}
104
105static void fsl_teardown_msi_irqs(struct pci_dev *pdev)
106{
107 struct msi_desc *entry;
Lan Chunhe-B2580680818812010-03-15 06:38:33 +0000108 struct fsl_msi *msi_data;
Jason Jin34e36c12008-05-23 16:32:46 +0800109
110 list_for_each_entry(entry, &pdev->msi_list, list) {
111 if (entry->irq == NO_IRQ)
112 continue;
Milton Millerd1921bc2011-05-10 19:30:11 +0000113 msi_data = irq_get_chip_data(entry->irq);
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100114 irq_set_msi_desc(entry->irq, NULL);
Michael Ellerman7e7ab362008-08-06 09:10:02 +1000115 msi_bitmap_free_hwirqs(&msi_data->bitmap,
116 virq_to_hw(entry->irq), 1);
Jason Jin34e36c12008-05-23 16:32:46 +0800117 irq_dispose_mapping(entry->irq);
118 }
119
120 return;
121}
122
123static void fsl_compose_msi_msg(struct pci_dev *pdev, int hwirq,
Lan Chunhe-B2580680818812010-03-15 06:38:33 +0000124 struct msi_msg *msg,
125 struct fsl_msi *fsl_msi_data)
Jason Jin34e36c12008-05-23 16:32:46 +0800126{
Lan Chunhe-B2580680818812010-03-15 06:38:33 +0000127 struct fsl_msi *msi_data = fsl_msi_data;
Kumar Gala3da34aa2009-05-12 15:51:56 -0500128 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
Timur Tabi2bcd1c02011-09-23 12:41:35 -0500129 u64 address; /* Physical address of the MSIIR */
130 int len;
131 const u64 *reg;
Jason Jin34e36c12008-05-23 16:32:46 +0800132
Timur Tabi2bcd1c02011-09-23 12:41:35 -0500133 /* If the msi-address-64 property exists, then use it */
134 reg = of_get_property(hose->dn, "msi-address-64", &len);
135 if (reg && (len == sizeof(u64)))
136 address = be64_to_cpup(reg);
137 else
138 address = fsl_pci_immrbar_base(hose) + msi_data->msiir_offset;
139
140 msg->address_lo = lower_32_bits(address);
141 msg->address_hi = upper_32_bits(address);
Kumar Gala3da34aa2009-05-12 15:51:56 -0500142
Jason Jin34e36c12008-05-23 16:32:46 +0800143 msg->data = hwirq;
144
145 pr_debug("%s: allocated srs: %d, ibs: %d\n",
146 __func__, hwirq / IRQS_PER_MSI_REG, hwirq % IRQS_PER_MSI_REG);
147}
148
149static int fsl_setup_msi_irqs(struct pci_dev *pdev, int nvec, int type)
150{
Li Yang694a7a32010-04-22 16:31:36 +0800151 int rc, hwirq = -ENOMEM;
Jason Jin34e36c12008-05-23 16:32:46 +0800152 unsigned int virq;
153 struct msi_desc *entry;
154 struct msi_msg msg;
Lan Chunhe-B2580680818812010-03-15 06:38:33 +0000155 struct fsl_msi *msi_data;
Jason Jin34e36c12008-05-23 16:32:46 +0800156
157 list_for_each_entry(entry, &pdev->msi_list, list) {
Li Yang694a7a32010-04-22 16:31:36 +0800158 list_for_each_entry(msi_data, &msi_head, list) {
159 hwirq = msi_bitmap_alloc_hwirqs(&msi_data->bitmap, 1);
160 if (hwirq >= 0)
161 break;
162 }
Lan Chunhe-B2580680818812010-03-15 06:38:33 +0000163
Jason Jin34e36c12008-05-23 16:32:46 +0800164 if (hwirq < 0) {
165 rc = hwirq;
166 pr_debug("%s: fail allocating msi interrupt\n",
167 __func__);
168 goto out_free;
169 }
170
171 virq = irq_create_mapping(msi_data->irqhost, hwirq);
172
173 if (virq == NO_IRQ) {
Michael Ellerman7e7ab362008-08-06 09:10:02 +1000174 pr_debug("%s: fail mapping hwirq 0x%x\n",
Jason Jin34e36c12008-05-23 16:32:46 +0800175 __func__, hwirq);
Michael Ellerman7e7ab362008-08-06 09:10:02 +1000176 msi_bitmap_free_hwirqs(&msi_data->bitmap, hwirq, 1);
Jason Jin34e36c12008-05-23 16:32:46 +0800177 rc = -ENOSPC;
178 goto out_free;
179 }
Milton Millerd1921bc2011-05-10 19:30:11 +0000180 /* chip_data is msi_data via host->hostdata in host->map() */
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100181 irq_set_msi_desc(virq, entry);
Jason Jin34e36c12008-05-23 16:32:46 +0800182
Lan Chunhe-B2580680818812010-03-15 06:38:33 +0000183 fsl_compose_msi_msg(pdev, hwirq, &msg, msi_data);
Jason Jin34e36c12008-05-23 16:32:46 +0800184 write_msi_msg(virq, &msg);
185 }
186 return 0;
187
188out_free:
Li Yang694a7a32010-04-22 16:31:36 +0800189 /* free by the caller of this function */
Jason Jin34e36c12008-05-23 16:32:46 +0800190 return rc;
191}
192
Anton Vorontsov692d1032008-05-23 17:41:02 +0400193static void fsl_msi_cascade(unsigned int irq, struct irq_desc *desc)
Jason Jin34e36c12008-05-23 16:32:46 +0800194{
Thomas Gleixnerddaedd12011-03-28 16:46:02 +0200195 struct irq_chip *chip = irq_desc_get_chip(desc);
196 struct irq_data *idata = irq_desc_get_irq_data(desc);
Jason Jin34e36c12008-05-23 16:32:46 +0800197 unsigned int cascade_irq;
Li Yang02adac62010-04-22 16:31:35 +0800198 struct fsl_msi *msi_data;
Jason Jin34e36c12008-05-23 16:32:46 +0800199 int msir_index = -1;
200 u32 msir_value = 0;
201 u32 intr_index;
202 u32 have_shift = 0;
Li Yang02adac62010-04-22 16:31:35 +0800203 struct fsl_msi_cascade_data *cascade_data;
204
Milton Millerd1921bc2011-05-10 19:30:11 +0000205 cascade_data = irq_get_handler_data(irq);
Li Yang02adac62010-04-22 16:31:35 +0800206 msi_data = cascade_data->msi_data;
Jason Jin34e36c12008-05-23 16:32:46 +0800207
Thomas Gleixner239007b2009-11-17 16:46:45 +0100208 raw_spin_lock(&desc->lock);
Jason Jin34e36c12008-05-23 16:32:46 +0800209 if ((msi_data->feature & FSL_PIC_IP_MASK) == FSL_PIC_IP_IPIC) {
Lennert Buytenhek37e16612011-03-07 13:59:54 +0000210 if (chip->irq_mask_ack)
Thomas Gleixnerddaedd12011-03-28 16:46:02 +0200211 chip->irq_mask_ack(idata);
Jason Jin34e36c12008-05-23 16:32:46 +0800212 else {
Thomas Gleixnerddaedd12011-03-28 16:46:02 +0200213 chip->irq_mask(idata);
214 chip->irq_ack(idata);
Jason Jin34e36c12008-05-23 16:32:46 +0800215 }
216 }
217
Thomas Gleixnerddaedd12011-03-28 16:46:02 +0200218 if (unlikely(irqd_irq_inprogress(idata)))
Jason Jin34e36c12008-05-23 16:32:46 +0800219 goto unlock;
220
Li Yang02adac62010-04-22 16:31:35 +0800221 msir_index = cascade_data->index;
Jason Jin34e36c12008-05-23 16:32:46 +0800222
223 if (msir_index >= NR_MSI_REG)
224 cascade_irq = NO_IRQ;
225
Thomas Gleixnerddaedd12011-03-28 16:46:02 +0200226 irqd_set_chained_irq_inprogress(idata);
Lan Chunhe-B2580680818812010-03-15 06:38:33 +0000227 switch (msi_data->feature & FSL_PIC_IP_MASK) {
Jason Jin34e36c12008-05-23 16:32:46 +0800228 case FSL_PIC_IP_MPIC:
229 msir_value = fsl_msi_read(msi_data->msi_regs,
230 msir_index * 0x10);
231 break;
232 case FSL_PIC_IP_IPIC:
233 msir_value = fsl_msi_read(msi_data->msi_regs, msir_index * 0x4);
234 break;
235 }
236
237 while (msir_value) {
238 intr_index = ffs(msir_value) - 1;
239
240 cascade_irq = irq_linear_revmap(msi_data->irqhost,
Anton Vorontsov692d1032008-05-23 17:41:02 +0400241 msir_index * IRQS_PER_MSI_REG +
242 intr_index + have_shift);
Jason Jin34e36c12008-05-23 16:32:46 +0800243 if (cascade_irq != NO_IRQ)
244 generic_handle_irq(cascade_irq);
Anton Vorontsov692d1032008-05-23 17:41:02 +0400245 have_shift += intr_index + 1;
246 msir_value = msir_value >> (intr_index + 1);
Jason Jin34e36c12008-05-23 16:32:46 +0800247 }
Thomas Gleixnerddaedd12011-03-28 16:46:02 +0200248 irqd_clr_chained_irq_inprogress(idata);
Jason Jin34e36c12008-05-23 16:32:46 +0800249
250 switch (msi_data->feature & FSL_PIC_IP_MASK) {
251 case FSL_PIC_IP_MPIC:
Thomas Gleixnerddaedd12011-03-28 16:46:02 +0200252 chip->irq_eoi(idata);
Jason Jin34e36c12008-05-23 16:32:46 +0800253 break;
254 case FSL_PIC_IP_IPIC:
Thomas Gleixnerddaedd12011-03-28 16:46:02 +0200255 if (!irqd_irq_disabled(idata) && chip->irq_unmask)
256 chip->irq_unmask(idata);
Jason Jin34e36c12008-05-23 16:32:46 +0800257 break;
258 }
259unlock:
Thomas Gleixner239007b2009-11-17 16:46:45 +0100260 raw_spin_unlock(&desc->lock);
Jason Jin34e36c12008-05-23 16:32:46 +0800261}
262
Grant Likelya454dc52010-07-22 15:52:34 -0600263static int fsl_of_msi_remove(struct platform_device *ofdev)
Li Yang48059992010-04-22 16:31:39 +0800264{
Milton Miller6c4c82e2011-05-10 19:30:07 +0000265 struct fsl_msi *msi = platform_get_drvdata(ofdev);
Li Yang48059992010-04-22 16:31:39 +0800266 int virq, i;
267 struct fsl_msi_cascade_data *cascade_data;
268
269 if (msi->list.prev != NULL)
270 list_del(&msi->list);
271 for (i = 0; i < NR_MSI_REG; i++) {
272 virq = msi->msi_virqs[i];
273 if (virq != NO_IRQ) {
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100274 cascade_data = irq_get_handler_data(virq);
Li Yang48059992010-04-22 16:31:39 +0800275 kfree(cascade_data);
276 irq_dispose_mapping(virq);
277 }
278 }
279 if (msi->bitmap.bitmap)
280 msi_bitmap_free(&msi->bitmap);
281 iounmap(msi->msi_regs);
282 kfree(msi);
283
284 return 0;
285}
286
Scott Wood6820fea2011-01-17 14:25:28 -0600287static int __devinit fsl_msi_setup_hwirq(struct fsl_msi *msi,
288 struct platform_device *dev,
289 int offset, int irq_index)
290{
291 struct fsl_msi_cascade_data *cascade_data = NULL;
292 int virt_msir;
293
294 virt_msir = irq_of_parse_and_map(dev->dev.of_node, irq_index);
295 if (virt_msir == NO_IRQ) {
296 dev_err(&dev->dev, "%s: Cannot translate IRQ index %d\n",
297 __func__, irq_index);
298 return 0;
299 }
300
301 cascade_data = kzalloc(sizeof(struct fsl_msi_cascade_data), GFP_KERNEL);
302 if (!cascade_data) {
303 dev_err(&dev->dev, "No memory for MSI cascade data\n");
304 return -ENOMEM;
305 }
306
307 msi->msi_virqs[irq_index] = virt_msir;
Timur Tabi22285112011-09-13 16:17:00 -0500308 cascade_data->index = offset;
Scott Wood6820fea2011-01-17 14:25:28 -0600309 cascade_data->msi_data = msi;
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100310 irq_set_handler_data(virt_msir, cascade_data);
311 irq_set_chained_handler(virt_msir, fsl_msi_cascade);
Scott Wood6820fea2011-01-17 14:25:28 -0600312
313 return 0;
314}
315
Grant Likelyb1608d62011-05-18 11:19:24 -0600316static const struct of_device_id fsl_of_msi_ids[];
Grant Likely00006122011-02-22 19:59:54 -0700317static int __devinit fsl_of_msi_probe(struct platform_device *dev)
Jason Jin34e36c12008-05-23 16:32:46 +0800318{
Grant Likelyb1608d62011-05-18 11:19:24 -0600319 const struct of_device_id *match;
Jason Jin34e36c12008-05-23 16:32:46 +0800320 struct fsl_msi *msi;
321 struct resource res;
Scott Wood6820fea2011-01-17 14:25:28 -0600322 int err, i, j, irq_index, count;
Jason Jin34e36c12008-05-23 16:32:46 +0800323 int rc;
Jason Jin34e36c12008-05-23 16:32:46 +0800324 const u32 *p;
Grant Likely00006122011-02-22 19:59:54 -0700325 struct fsl_msi_feature *features;
Li Yang061ca4a2010-04-22 16:31:37 +0800326 int len;
327 u32 offset;
Scott Wood6820fea2011-01-17 14:25:28 -0600328 static const u32 all_avail[] = { 0, NR_MSI_IRQS };
Jason Jin34e36c12008-05-23 16:32:46 +0800329
Grant Likelyb1608d62011-05-18 11:19:24 -0600330 match = of_match_device(fsl_of_msi_ids, &dev->dev);
331 if (!match)
Grant Likely00006122011-02-22 19:59:54 -0700332 return -EINVAL;
Grant Likelyb1608d62011-05-18 11:19:24 -0600333 features = match->data;
Grant Likely00006122011-02-22 19:59:54 -0700334
Jason Jin34e36c12008-05-23 16:32:46 +0800335 printk(KERN_DEBUG "Setting up Freescale MSI support\n");
336
337 msi = kzalloc(sizeof(struct fsl_msi), GFP_KERNEL);
338 if (!msi) {
339 dev_err(&dev->dev, "No memory for MSI structure\n");
Li Yang48059992010-04-22 16:31:39 +0800340 return -ENOMEM;
Jason Jin34e36c12008-05-23 16:32:46 +0800341 }
Milton Miller6c4c82e2011-05-10 19:30:07 +0000342 platform_set_drvdata(dev, msi);
Jason Jin34e36c12008-05-23 16:32:46 +0800343
Grant Likely61c7a082010-04-13 16:12:29 -0700344 msi->irqhost = irq_alloc_host(dev->dev.of_node, IRQ_HOST_MAP_LINEAR,
Michael Ellerman611cd902008-08-06 09:10:00 +1000345 NR_MSI_IRQS, &fsl_msi_host_ops, 0);
Jason Jin34e36c12008-05-23 16:32:46 +0800346
Jason Jin34e36c12008-05-23 16:32:46 +0800347 if (msi->irqhost == NULL) {
348 dev_err(&dev->dev, "No memory for MSI irqhost\n");
Jason Jin34e36c12008-05-23 16:32:46 +0800349 err = -ENOMEM;
350 goto error_out;
351 }
352
353 /* Get the MSI reg base */
Grant Likely61c7a082010-04-13 16:12:29 -0700354 err = of_address_to_resource(dev->dev.of_node, 0, &res);
Jason Jin34e36c12008-05-23 16:32:46 +0800355 if (err) {
356 dev_err(&dev->dev, "%s resource error!\n",
Grant Likely61c7a082010-04-13 16:12:29 -0700357 dev->dev.of_node->full_name);
Jason Jin34e36c12008-05-23 16:32:46 +0800358 goto error_out;
359 }
360
Joe Perches28f65c112011-06-09 09:13:32 -0700361 msi->msi_regs = ioremap(res.start, resource_size(&res));
Jason Jin34e36c12008-05-23 16:32:46 +0800362 if (!msi->msi_regs) {
363 dev_err(&dev->dev, "ioremap problem failed\n");
364 goto error_out;
365 }
366
Anton Vorontsov692d1032008-05-23 17:41:02 +0400367 msi->feature = features->fsl_pic_ip;
Jason Jin34e36c12008-05-23 16:32:46 +0800368
369 msi->irqhost->host_data = msi;
370
Timur Tabi2bcd1c02011-09-23 12:41:35 -0500371 msi->msiir_offset = features->msiir_offset + (res.start & 0xfffff);
Jason Jin34e36c12008-05-23 16:32:46 +0800372
373 rc = fsl_msi_init_allocator(msi);
374 if (rc) {
375 dev_err(&dev->dev, "Error allocating MSI bitmap\n");
376 goto error_out;
377 }
378
Scott Wood6820fea2011-01-17 14:25:28 -0600379 p = of_get_property(dev->dev.of_node, "msi-available-ranges", &len);
380 if (p && len % (2 * sizeof(u32)) != 0) {
381 dev_err(&dev->dev, "%s: Malformed msi-available-ranges property\n",
382 __func__);
Jason Jin34e36c12008-05-23 16:32:46 +0800383 err = -EINVAL;
384 goto error_out;
385 }
386
Timur Tabi22285112011-09-13 16:17:00 -0500387 if (!p) {
Scott Wood6820fea2011-01-17 14:25:28 -0600388 p = all_avail;
Timur Tabi22285112011-09-13 16:17:00 -0500389 len = sizeof(all_avail);
390 }
Scott Wood6820fea2011-01-17 14:25:28 -0600391
392 for (irq_index = 0, i = 0; i < len / (2 * sizeof(u32)); i++) {
393 if (p[i * 2] % IRQS_PER_MSI_REG ||
394 p[i * 2 + 1] % IRQS_PER_MSI_REG) {
395 printk(KERN_WARNING "%s: %s: msi available range of %u at %u is not IRQ-aligned\n",
396 __func__, dev->dev.of_node->full_name,
397 p[i * 2 + 1], p[i * 2]);
398 err = -EINVAL;
399 goto error_out;
400 }
401
402 offset = p[i * 2] / IRQS_PER_MSI_REG;
403 count = p[i * 2 + 1] / IRQS_PER_MSI_REG;
404
405 for (j = 0; j < count; j++, irq_index++) {
Timur Tabi22285112011-09-13 16:17:00 -0500406 err = fsl_msi_setup_hwirq(msi, dev, offset + j, irq_index);
Scott Wood6820fea2011-01-17 14:25:28 -0600407 if (err)
Li Yang02adac62010-04-22 16:31:35 +0800408 goto error_out;
Jason Jin34e36c12008-05-23 16:32:46 +0800409 }
410 }
411
Li Yang694a7a32010-04-22 16:31:36 +0800412 list_add_tail(&msi->list, &msi_head);
Jason Jin34e36c12008-05-23 16:32:46 +0800413
Lan Chunhe-B2580680818812010-03-15 06:38:33 +0000414 /* The multiple setting ppc_md.setup_msi_irqs will not harm things */
415 if (!ppc_md.setup_msi_irqs) {
416 ppc_md.setup_msi_irqs = fsl_setup_msi_irqs;
417 ppc_md.teardown_msi_irqs = fsl_teardown_msi_irqs;
418 ppc_md.msi_check_device = fsl_msi_check_device;
419 } else if (ppc_md.setup_msi_irqs != fsl_setup_msi_irqs) {
420 dev_err(&dev->dev, "Different MSI driver already installed!\n");
421 err = -ENODEV;
422 goto error_out;
423 }
Jason Jin34e36c12008-05-23 16:32:46 +0800424 return 0;
425error_out:
Li Yang48059992010-04-22 16:31:39 +0800426 fsl_of_msi_remove(dev);
Jason Jin34e36c12008-05-23 16:32:46 +0800427 return err;
428}
429
430static const struct fsl_msi_feature mpic_msi_feature = {
431 .fsl_pic_ip = FSL_PIC_IP_MPIC,
432 .msiir_offset = 0x140,
433};
434
435static const struct fsl_msi_feature ipic_msi_feature = {
436 .fsl_pic_ip = FSL_PIC_IP_IPIC,
437 .msiir_offset = 0x38,
438};
439
440static const struct of_device_id fsl_of_msi_ids[] = {
441 {
442 .compatible = "fsl,mpic-msi",
443 .data = (void *)&mpic_msi_feature,
444 },
445 {
446 .compatible = "fsl,ipic-msi",
447 .data = (void *)&ipic_msi_feature,
448 },
449 {}
450};
451
Grant Likely00006122011-02-22 19:59:54 -0700452static struct platform_driver fsl_of_msi_driver = {
Grant Likely40182942010-04-13 16:13:02 -0700453 .driver = {
454 .name = "fsl-msi",
455 .owner = THIS_MODULE,
456 .of_match_table = fsl_of_msi_ids,
457 },
Jason Jin34e36c12008-05-23 16:32:46 +0800458 .probe = fsl_of_msi_probe,
Li Yang48059992010-04-22 16:31:39 +0800459 .remove = fsl_of_msi_remove,
Jason Jin34e36c12008-05-23 16:32:46 +0800460};
461
462static __init int fsl_of_msi_init(void)
463{
Grant Likely00006122011-02-22 19:59:54 -0700464 return platform_driver_register(&fsl_of_msi_driver);
Jason Jin34e36c12008-05-23 16:32:46 +0800465}
466
467subsys_initcall(fsl_of_msi_init);