blob: 59c5ef36d97059a4f988f083a64f084da02093cd [file] [log] [blame]
Florian Meier96286b52014-01-06 20:18:24 +01001/*
2 * BCM2835 DMA engine support
3 *
4 * This driver only supports cyclic DMA transfers
5 * as needed for the I2S module.
6 *
7 * Author: Florian Meier <florian.meier@koalo.de>
8 * Copyright 2013
9 *
10 * Based on
11 * OMAP DMAengine support by Russell King
12 *
13 * BCM2708 DMA Driver
14 * Copyright (C) 2010 Broadcom
15 *
16 * Raspberry Pi PCM I2S ALSA Driver
17 * Copyright (c) by Phil Poole 2013
18 *
19 * MARVELL MMP Peripheral DMA Driver
20 * Copyright 2012 Marvell International Ltd.
21 *
22 * This program is free software; you can redistribute it and/or modify
23 * it under the terms of the GNU General Public License as published by
24 * the Free Software Foundation; either version 2 of the License, or
25 * (at your option) any later version.
26 *
27 * This program is distributed in the hope that it will be useful,
28 * but WITHOUT ANY WARRANTY; without even the implied warranty of
29 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
30 * GNU General Public License for more details.
31 */
32#include <linux/dmaengine.h>
33#include <linux/dma-mapping.h>
Peter Ujfalusi27bc9442015-11-16 13:09:03 +020034#include <linux/dmapool.h>
Florian Meier96286b52014-01-06 20:18:24 +010035#include <linux/err.h>
36#include <linux/init.h>
37#include <linux/interrupt.h>
38#include <linux/list.h>
39#include <linux/module.h>
40#include <linux/platform_device.h>
41#include <linux/slab.h>
42#include <linux/io.h>
43#include <linux/spinlock.h>
44#include <linux/of.h>
45#include <linux/of_dma.h>
46
47#include "virt-dma.h"
48
49struct bcm2835_dmadev {
50 struct dma_device ddev;
51 spinlock_t lock;
52 void __iomem *base;
53 struct device_dma_parameters dma_parms;
54};
55
56struct bcm2835_dma_cb {
57 uint32_t info;
58 uint32_t src;
59 uint32_t dst;
60 uint32_t length;
61 uint32_t stride;
62 uint32_t next;
63 uint32_t pad[2];
64};
65
Peter Ujfalusi27bc9442015-11-16 13:09:03 +020066struct bcm2835_cb_entry {
67 struct bcm2835_dma_cb *cb;
68 dma_addr_t paddr;
69};
70
Florian Meier96286b52014-01-06 20:18:24 +010071struct bcm2835_chan {
72 struct virt_dma_chan vc;
73 struct list_head node;
74
75 struct dma_slave_config cfg;
Florian Meier96286b52014-01-06 20:18:24 +010076 unsigned int dreq;
77
78 int ch;
79 struct bcm2835_desc *desc;
Peter Ujfalusi27bc9442015-11-16 13:09:03 +020080 struct dma_pool *cb_pool;
Florian Meier96286b52014-01-06 20:18:24 +010081
82 void __iomem *chan_base;
83 int irq_number;
Martin Sperl40874122016-03-16 12:25:00 -070084
85 bool is_lite_channel;
Florian Meier96286b52014-01-06 20:18:24 +010086};
87
88struct bcm2835_desc {
Peter Ujfalusi27bc9442015-11-16 13:09:03 +020089 struct bcm2835_chan *c;
Florian Meier96286b52014-01-06 20:18:24 +010090 struct virt_dma_desc vd;
91 enum dma_transfer_direction dir;
92
Florian Meier96286b52014-01-06 20:18:24 +010093 unsigned int frames;
94 size_t size;
Martin Sperla4dcdd82016-03-16 12:24:58 -070095
96 bool cyclic;
Martin Sperl92153bb2016-03-16 12:24:59 -070097
98 struct bcm2835_cb_entry cb_list[];
Florian Meier96286b52014-01-06 20:18:24 +010099};
100
101#define BCM2835_DMA_CS 0x00
102#define BCM2835_DMA_ADDR 0x04
Martin Sperle42685d2016-03-16 12:24:57 -0700103#define BCM2835_DMA_TI 0x08
Florian Meier96286b52014-01-06 20:18:24 +0100104#define BCM2835_DMA_SOURCE_AD 0x0c
105#define BCM2835_DMA_DEST_AD 0x10
Martin Sperle42685d2016-03-16 12:24:57 -0700106#define BCM2835_DMA_LEN 0x14
107#define BCM2835_DMA_STRIDE 0x18
108#define BCM2835_DMA_NEXTCB 0x1c
109#define BCM2835_DMA_DEBUG 0x20
Florian Meier96286b52014-01-06 20:18:24 +0100110
111/* DMA CS Control and Status bits */
Martin Sperle42685d2016-03-16 12:24:57 -0700112#define BCM2835_DMA_ACTIVE BIT(0) /* activate the DMA */
113#define BCM2835_DMA_END BIT(1) /* current CB has ended */
114#define BCM2835_DMA_INT BIT(2) /* interrupt status */
115#define BCM2835_DMA_DREQ BIT(3) /* DREQ state */
Florian Meier96286b52014-01-06 20:18:24 +0100116#define BCM2835_DMA_ISPAUSED BIT(4) /* Pause requested or not active */
117#define BCM2835_DMA_ISHELD BIT(5) /* Is held by DREQ flow control */
Martin Sperle42685d2016-03-16 12:24:57 -0700118#define BCM2835_DMA_WAITING_FOR_WRITES BIT(6) /* waiting for last
119 * AXI-write to ack
120 */
121#define BCM2835_DMA_ERR BIT(8)
122#define BCM2835_DMA_PRIORITY(x) ((x & 15) << 16) /* AXI priority */
123#define BCM2835_DMA_PANIC_PRIORITY(x) ((x & 15) << 20) /* panic priority */
124/* current value of TI.BCM2835_DMA_WAIT_RESP */
125#define BCM2835_DMA_WAIT_FOR_WRITES BIT(28)
126#define BCM2835_DMA_DIS_DEBUG BIT(29) /* disable debug pause signal */
Florian Meier96286b52014-01-06 20:18:24 +0100127#define BCM2835_DMA_ABORT BIT(30) /* Stop current CB, go to next, WO */
128#define BCM2835_DMA_RESET BIT(31) /* WO, self clearing */
129
Martin Sperle42685d2016-03-16 12:24:57 -0700130/* Transfer information bits - also bcm2835_cb.info field */
Florian Meier96286b52014-01-06 20:18:24 +0100131#define BCM2835_DMA_INT_EN BIT(0)
Martin Sperle42685d2016-03-16 12:24:57 -0700132#define BCM2835_DMA_TDMODE BIT(1) /* 2D-Mode */
133#define BCM2835_DMA_WAIT_RESP BIT(3) /* wait for AXI-write to be acked */
Florian Meier96286b52014-01-06 20:18:24 +0100134#define BCM2835_DMA_D_INC BIT(4)
Martin Sperle42685d2016-03-16 12:24:57 -0700135#define BCM2835_DMA_D_WIDTH BIT(5) /* 128bit writes if set */
136#define BCM2835_DMA_D_DREQ BIT(6) /* enable DREQ for destination */
137#define BCM2835_DMA_D_IGNORE BIT(7) /* ignore destination writes */
Florian Meier96286b52014-01-06 20:18:24 +0100138#define BCM2835_DMA_S_INC BIT(8)
Martin Sperle42685d2016-03-16 12:24:57 -0700139#define BCM2835_DMA_S_WIDTH BIT(9) /* 128bit writes if set */
140#define BCM2835_DMA_S_DREQ BIT(10) /* enable SREQ for source */
141#define BCM2835_DMA_S_IGNORE BIT(11) /* ignore source reads - read 0 */
142#define BCM2835_DMA_BURST_LENGTH(x) ((x & 15) << 12)
143#define BCM2835_DMA_PER_MAP(x) ((x & 31) << 16) /* REQ source */
144#define BCM2835_DMA_WAIT(x) ((x & 31) << 21) /* add DMA-wait cycles */
145#define BCM2835_DMA_NO_WIDE_BURSTS BIT(26) /* no 2 beat write bursts */
Florian Meier96286b52014-01-06 20:18:24 +0100146
Martin Sperle42685d2016-03-16 12:24:57 -0700147/* debug register bits */
148#define BCM2835_DMA_DEBUG_LAST_NOT_SET_ERR BIT(0)
149#define BCM2835_DMA_DEBUG_FIFO_ERR BIT(1)
150#define BCM2835_DMA_DEBUG_READ_ERR BIT(2)
151#define BCM2835_DMA_DEBUG_OUTSTANDING_WRITES_SHIFT 4
152#define BCM2835_DMA_DEBUG_OUTSTANDING_WRITES_BITS 4
153#define BCM2835_DMA_DEBUG_ID_SHIFT 16
154#define BCM2835_DMA_DEBUG_ID_BITS 9
155#define BCM2835_DMA_DEBUG_STATE_SHIFT 16
156#define BCM2835_DMA_DEBUG_STATE_BITS 9
157#define BCM2835_DMA_DEBUG_VERSION_SHIFT 25
158#define BCM2835_DMA_DEBUG_VERSION_BITS 3
159#define BCM2835_DMA_DEBUG_LITE BIT(28)
160
161/* shared registers for all dma channels */
162#define BCM2835_DMA_INT_STATUS 0xfe0
163#define BCM2835_DMA_ENABLE 0xff0
Florian Meier96286b52014-01-06 20:18:24 +0100164
165#define BCM2835_DMA_DATA_TYPE_S8 1
166#define BCM2835_DMA_DATA_TYPE_S16 2
167#define BCM2835_DMA_DATA_TYPE_S32 4
168#define BCM2835_DMA_DATA_TYPE_S128 16
169
Florian Meier96286b52014-01-06 20:18:24 +0100170/* Valid only for channels 0 - 14, 15 has its own base address */
171#define BCM2835_DMA_CHAN(n) ((n) << 8) /* Base address */
172#define BCM2835_DMA_CHANIO(base, n) ((base) + BCM2835_DMA_CHAN(n))
173
Martin Sperl40874122016-03-16 12:25:00 -0700174/* the max dma length for different channels */
175#define MAX_DMA_LEN SZ_1G
176#define MAX_LITE_DMA_LEN (SZ_64K - 4)
177
178static inline size_t bcm2835_dma_max_frame_length(struct bcm2835_chan *c)
179{
180 /* lite and normal channels have different max frame length */
181 return c->is_lite_channel ? MAX_LITE_DMA_LEN : MAX_DMA_LEN;
182}
183
Martin Sperl92153bb2016-03-16 12:24:59 -0700184/* how many frames of max_len size do we need to transfer len bytes */
185static inline size_t bcm2835_dma_frames_for_length(size_t len,
186 size_t max_len)
187{
188 return DIV_ROUND_UP(len, max_len);
189}
190
Florian Meier96286b52014-01-06 20:18:24 +0100191static inline struct bcm2835_dmadev *to_bcm2835_dma_dev(struct dma_device *d)
192{
193 return container_of(d, struct bcm2835_dmadev, ddev);
194}
195
196static inline struct bcm2835_chan *to_bcm2835_dma_chan(struct dma_chan *c)
197{
198 return container_of(c, struct bcm2835_chan, vc.chan);
199}
200
201static inline struct bcm2835_desc *to_bcm2835_dma_desc(
202 struct dma_async_tx_descriptor *t)
203{
204 return container_of(t, struct bcm2835_desc, vd.tx);
205}
206
Martin Sperl92153bb2016-03-16 12:24:59 -0700207static void bcm2835_dma_free_cb_chain(struct bcm2835_desc *desc)
Florian Meier96286b52014-01-06 20:18:24 +0100208{
Martin Sperl92153bb2016-03-16 12:24:59 -0700209 size_t i;
Peter Ujfalusi27bc9442015-11-16 13:09:03 +0200210
211 for (i = 0; i < desc->frames; i++)
212 dma_pool_free(desc->c->cb_pool, desc->cb_list[i].cb,
213 desc->cb_list[i].paddr);
214
Florian Meier96286b52014-01-06 20:18:24 +0100215 kfree(desc);
216}
217
Martin Sperl92153bb2016-03-16 12:24:59 -0700218static void bcm2835_dma_desc_free(struct virt_dma_desc *vd)
219{
220 bcm2835_dma_free_cb_chain(
221 container_of(vd, struct bcm2835_desc, vd));
222}
223
224static void bcm2835_dma_create_cb_set_length(
225 struct bcm2835_chan *chan,
226 struct bcm2835_dma_cb *control_block,
227 size_t len,
228 size_t period_len,
229 size_t *total_len,
230 u32 finalextrainfo)
231{
Martin Sperl40874122016-03-16 12:25:00 -0700232 size_t max_len = bcm2835_dma_max_frame_length(chan);
233
234 /* set the length taking lite-channel limitations into account */
235 control_block->length = min_t(u32, len, max_len);
Martin Sperl92153bb2016-03-16 12:24:59 -0700236
237 /* finished if we have no period_length */
238 if (!period_len)
239 return;
240
241 /*
242 * period_len means: that we need to generate
243 * transfers that are terminating at every
244 * multiple of period_len - this is typically
245 * used to set the interrupt flag in info
246 * which is required during cyclic transfers
247 */
248
249 /* have we filled in period_length yet? */
250 if (*total_len + control_block->length < period_len)
251 return;
252
253 /* calculate the length that remains to reach period_length */
254 control_block->length = period_len - *total_len;
255
256 /* reset total_length for next period */
257 *total_len = 0;
258
259 /* add extrainfo bits in info */
260 control_block->info |= finalextrainfo;
261}
262
263/**
264 * bcm2835_dma_create_cb_chain - create a control block and fills data in
265 *
266 * @chan: the @dma_chan for which we run this
267 * @direction: the direction in which we transfer
268 * @cyclic: it is a cyclic transfer
269 * @info: the default info bits to apply per controlblock
270 * @frames: number of controlblocks to allocate
271 * @src: the src address to assign (if the S_INC bit is set
272 * in @info, then it gets incremented)
273 * @dst: the dst address to assign (if the D_INC bit is set
274 * in @info, then it gets incremented)
275 * @buf_len: the full buffer length (may also be 0)
276 * @period_len: the period length when to apply @finalextrainfo
277 * in addition to the last transfer
278 * this will also break some control-blocks early
279 * @finalextrainfo: additional bits in last controlblock
280 * (or when period_len is reached in case of cyclic)
281 * @gfp: the GFP flag to use for allocation
282 */
283static struct bcm2835_desc *bcm2835_dma_create_cb_chain(
284 struct dma_chan *chan, enum dma_transfer_direction direction,
285 bool cyclic, u32 info, u32 finalextrainfo, size_t frames,
286 dma_addr_t src, dma_addr_t dst, size_t buf_len,
287 size_t period_len, gfp_t gfp)
288{
289 struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
290 size_t len = buf_len, total_len;
291 size_t frame;
292 struct bcm2835_desc *d;
293 struct bcm2835_cb_entry *cb_entry;
294 struct bcm2835_dma_cb *control_block;
295
296 /* allocate and setup the descriptor. */
297 d = kzalloc(sizeof(*d) + frames * sizeof(struct bcm2835_cb_entry),
298 gfp);
299 if (!d)
300 return NULL;
301
302 d->c = c;
303 d->dir = direction;
304 d->cyclic = cyclic;
305
306 /*
307 * Iterate over all frames, create a control block
308 * for each frame and link them together.
309 */
310 for (frame = 0, total_len = 0; frame < frames; d->frames++, frame++) {
311 cb_entry = &d->cb_list[frame];
312 cb_entry->cb = dma_pool_alloc(c->cb_pool, gfp,
313 &cb_entry->paddr);
314 if (!cb_entry->cb)
315 goto error_cb;
316
317 /* fill in the control block */
318 control_block = cb_entry->cb;
319 control_block->info = info;
320 control_block->src = src;
321 control_block->dst = dst;
322 control_block->stride = 0;
323 control_block->next = 0;
324 /* set up length in control_block if requested */
325 if (buf_len) {
326 /* calculate length honoring period_length */
327 bcm2835_dma_create_cb_set_length(
328 c, control_block,
329 len, period_len, &total_len,
330 cyclic ? finalextrainfo : 0);
331
332 /* calculate new remaining length */
333 len -= control_block->length;
334 }
335
336 /* link this the last controlblock */
337 if (frame)
338 d->cb_list[frame - 1].cb->next = cb_entry->paddr;
339
340 /* update src and dst and length */
341 if (src && (info & BCM2835_DMA_S_INC))
342 src += control_block->length;
343 if (dst && (info & BCM2835_DMA_D_INC))
344 dst += control_block->length;
345
346 /* Length of total transfer */
347 d->size += control_block->length;
348 }
349
350 /* the last frame requires extra flags */
351 d->cb_list[d->frames - 1].cb->info |= finalextrainfo;
352
353 /* detect a size missmatch */
354 if (buf_len && (d->size != buf_len))
355 goto error_cb;
356
357 return d;
358error_cb:
359 bcm2835_dma_free_cb_chain(d);
360
361 return NULL;
362}
363
Florian Meier96286b52014-01-06 20:18:24 +0100364static int bcm2835_dma_abort(void __iomem *chan_base)
365{
366 unsigned long cs;
367 long int timeout = 10000;
368
369 cs = readl(chan_base + BCM2835_DMA_CS);
370 if (!(cs & BCM2835_DMA_ACTIVE))
371 return 0;
372
373 /* Write 0 to the active bit - Pause the DMA */
374 writel(0, chan_base + BCM2835_DMA_CS);
375
376 /* Wait for any current AXI transfer to complete */
377 while ((cs & BCM2835_DMA_ISPAUSED) && --timeout) {
378 cpu_relax();
379 cs = readl(chan_base + BCM2835_DMA_CS);
380 }
381
382 /* We'll un-pause when we set of our next DMA */
383 if (!timeout)
384 return -ETIMEDOUT;
385
386 if (!(cs & BCM2835_DMA_ACTIVE))
387 return 0;
388
389 /* Terminate the control block chain */
390 writel(0, chan_base + BCM2835_DMA_NEXTCB);
391
392 /* Abort the whole DMA */
393 writel(BCM2835_DMA_ABORT | BCM2835_DMA_ACTIVE,
394 chan_base + BCM2835_DMA_CS);
395
396 return 0;
397}
398
399static void bcm2835_dma_start_desc(struct bcm2835_chan *c)
400{
401 struct virt_dma_desc *vd = vchan_next_desc(&c->vc);
402 struct bcm2835_desc *d;
403
404 if (!vd) {
405 c->desc = NULL;
406 return;
407 }
408
409 list_del(&vd->node);
410
411 c->desc = d = to_bcm2835_dma_desc(&vd->tx);
412
Peter Ujfalusi27bc9442015-11-16 13:09:03 +0200413 writel(d->cb_list[0].paddr, c->chan_base + BCM2835_DMA_ADDR);
Florian Meier96286b52014-01-06 20:18:24 +0100414 writel(BCM2835_DMA_ACTIVE, c->chan_base + BCM2835_DMA_CS);
415}
416
417static irqreturn_t bcm2835_dma_callback(int irq, void *data)
418{
419 struct bcm2835_chan *c = data;
420 struct bcm2835_desc *d;
421 unsigned long flags;
422
423 spin_lock_irqsave(&c->vc.lock, flags);
424
425 /* Acknowledge interrupt */
426 writel(BCM2835_DMA_INT, c->chan_base + BCM2835_DMA_CS);
427
428 d = c->desc;
429
430 if (d) {
431 /* TODO Only works for cyclic DMA */
432 vchan_cyclic_callback(&d->vd);
433 }
434
435 /* Keep the DMA engine running */
436 writel(BCM2835_DMA_ACTIVE, c->chan_base + BCM2835_DMA_CS);
437
438 spin_unlock_irqrestore(&c->vc.lock, flags);
439
440 return IRQ_HANDLED;
441}
442
443static int bcm2835_dma_alloc_chan_resources(struct dma_chan *chan)
444{
445 struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
Peter Ujfalusi27bc9442015-11-16 13:09:03 +0200446 struct device *dev = c->vc.chan.device->dev;
Florian Meier96286b52014-01-06 20:18:24 +0100447
Peter Ujfalusi27bc9442015-11-16 13:09:03 +0200448 dev_dbg(dev, "Allocating DMA channel %d\n", c->ch);
449
450 c->cb_pool = dma_pool_create(dev_name(dev), dev,
451 sizeof(struct bcm2835_dma_cb), 0, 0);
452 if (!c->cb_pool) {
453 dev_err(dev, "unable to allocate descriptor pool\n");
454 return -ENOMEM;
455 }
Florian Meier96286b52014-01-06 20:18:24 +0100456
457 return request_irq(c->irq_number,
458 bcm2835_dma_callback, 0, "DMA IRQ", c);
459}
460
461static void bcm2835_dma_free_chan_resources(struct dma_chan *chan)
462{
463 struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
464
465 vchan_free_chan_resources(&c->vc);
466 free_irq(c->irq_number, c);
Peter Ujfalusi27bc9442015-11-16 13:09:03 +0200467 dma_pool_destroy(c->cb_pool);
Florian Meier96286b52014-01-06 20:18:24 +0100468
469 dev_dbg(c->vc.chan.device->dev, "Freeing DMA channel %u\n", c->ch);
470}
471
472static size_t bcm2835_dma_desc_size(struct bcm2835_desc *d)
473{
474 return d->size;
475}
476
477static size_t bcm2835_dma_desc_size_pos(struct bcm2835_desc *d, dma_addr_t addr)
478{
479 unsigned int i;
480 size_t size;
481
482 for (size = i = 0; i < d->frames; i++) {
Peter Ujfalusi27bc9442015-11-16 13:09:03 +0200483 struct bcm2835_dma_cb *control_block = d->cb_list[i].cb;
Florian Meier96286b52014-01-06 20:18:24 +0100484 size_t this_size = control_block->length;
485 dma_addr_t dma;
486
487 if (d->dir == DMA_DEV_TO_MEM)
488 dma = control_block->dst;
489 else
490 dma = control_block->src;
491
492 if (size)
493 size += this_size;
494 else if (addr >= dma && addr < dma + this_size)
495 size += dma + this_size - addr;
496 }
497
498 return size;
499}
500
501static enum dma_status bcm2835_dma_tx_status(struct dma_chan *chan,
502 dma_cookie_t cookie, struct dma_tx_state *txstate)
503{
504 struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
505 struct virt_dma_desc *vd;
506 enum dma_status ret;
507 unsigned long flags;
508
509 ret = dma_cookie_status(chan, cookie, txstate);
510 if (ret == DMA_COMPLETE || !txstate)
511 return ret;
512
513 spin_lock_irqsave(&c->vc.lock, flags);
514 vd = vchan_find_desc(&c->vc, cookie);
515 if (vd) {
516 txstate->residue =
517 bcm2835_dma_desc_size(to_bcm2835_dma_desc(&vd->tx));
518 } else if (c->desc && c->desc->vd.tx.cookie == cookie) {
519 struct bcm2835_desc *d = c->desc;
520 dma_addr_t pos;
521
522 if (d->dir == DMA_MEM_TO_DEV)
523 pos = readl(c->chan_base + BCM2835_DMA_SOURCE_AD);
524 else if (d->dir == DMA_DEV_TO_MEM)
525 pos = readl(c->chan_base + BCM2835_DMA_DEST_AD);
526 else
527 pos = 0;
528
529 txstate->residue = bcm2835_dma_desc_size_pos(d, pos);
530 } else {
531 txstate->residue = 0;
532 }
533
534 spin_unlock_irqrestore(&c->vc.lock, flags);
535
536 return ret;
537}
538
539static void bcm2835_dma_issue_pending(struct dma_chan *chan)
540{
541 struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
542 unsigned long flags;
543
Florian Meier96286b52014-01-06 20:18:24 +0100544 spin_lock_irqsave(&c->vc.lock, flags);
545 if (vchan_issue_pending(&c->vc) && !c->desc)
546 bcm2835_dma_start_desc(c);
547
548 spin_unlock_irqrestore(&c->vc.lock, flags);
549}
550
551static struct dma_async_tx_descriptor *bcm2835_dma_prep_dma_cyclic(
552 struct dma_chan *chan, dma_addr_t buf_addr, size_t buf_len,
553 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +0200554 unsigned long flags)
Florian Meier96286b52014-01-06 20:18:24 +0100555{
556 struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
Florian Meier96286b52014-01-06 20:18:24 +0100557 struct bcm2835_desc *d;
Martin Sperl92153bb2016-03-16 12:24:59 -0700558 dma_addr_t src, dst;
559 u32 info = BCM2835_DMA_WAIT_RESP;
560 u32 extra = BCM2835_DMA_INT_EN;
Martin Sperl40874122016-03-16 12:25:00 -0700561 size_t max_len = bcm2835_dma_max_frame_length(c);
Martin Sperl92153bb2016-03-16 12:24:59 -0700562 size_t frames;
Florian Meier96286b52014-01-06 20:18:24 +0100563
564 /* Grab configuration */
565 if (!is_slave_direction(direction)) {
566 dev_err(chan->device->dev, "%s: bad direction?\n", __func__);
567 return NULL;
568 }
569
Martin Sperl92153bb2016-03-16 12:24:59 -0700570 if (!buf_len) {
571 dev_err(chan->device->dev,
572 "%s: bad buffer length (= 0)\n", __func__);
Florian Meier96286b52014-01-06 20:18:24 +0100573 return NULL;
574 }
575
Florian Meier96286b52014-01-06 20:18:24 +0100576 /*
Martin Sperl92153bb2016-03-16 12:24:59 -0700577 * warn if buf_len is not a multiple of period_len - this may leed
578 * to unexpected latencies for interrupts and thus audiable clicks
Florian Meier96286b52014-01-06 20:18:24 +0100579 */
Martin Sperl92153bb2016-03-16 12:24:59 -0700580 if (buf_len % period_len)
581 dev_warn_once(chan->device->dev,
582 "%s: buffer_length (%zd) is not a multiple of period_len (%zd)\n",
583 __func__, buf_len, period_len);
Florian Meier96286b52014-01-06 20:18:24 +0100584
Martin Sperl92153bb2016-03-16 12:24:59 -0700585 /* Setup DREQ channel */
586 if (c->dreq != 0)
587 info |= BCM2835_DMA_PER_MAP(c->dreq);
Florian Meier96286b52014-01-06 20:18:24 +0100588
Martin Sperl92153bb2016-03-16 12:24:59 -0700589 if (direction == DMA_DEV_TO_MEM) {
590 if (c->cfg.src_addr_width != DMA_SLAVE_BUSWIDTH_4_BYTES)
591 return NULL;
592 src = c->cfg.src_addr;
593 dst = buf_addr;
594 info |= BCM2835_DMA_S_DREQ | BCM2835_DMA_D_INC;
595 } else {
596 if (c->cfg.dst_addr_width != DMA_SLAVE_BUSWIDTH_4_BYTES)
597 return NULL;
598 dst = c->cfg.dst_addr;
599 src = buf_addr;
600 info |= BCM2835_DMA_D_DREQ | BCM2835_DMA_S_INC;
Florian Meier96286b52014-01-06 20:18:24 +0100601 }
602
Martin Sperl92153bb2016-03-16 12:24:59 -0700603 /* calculate number of frames */
Martin Sperl40874122016-03-16 12:25:00 -0700604 frames = /* number of periods */
605 DIV_ROUND_UP(buf_len, period_len) *
606 /* number of frames per period */
607 bcm2835_dma_frames_for_length(period_len, max_len);
Martin Sperl92153bb2016-03-16 12:24:59 -0700608
609 /*
610 * allocate the CB chain
611 * note that we need to use GFP_NOWAIT, as the ALSA i2s dmaengine
612 * implementation calls prep_dma_cyclic with interrupts disabled.
613 */
614 d = bcm2835_dma_create_cb_chain(chan, direction, true,
615 info, extra,
616 frames, src, dst, buf_len,
617 period_len, GFP_NOWAIT);
618 if (!d)
619 return NULL;
620
621 /* wrap around into a loop */
622 d->cb_list[d->frames - 1].cb->next = d->cb_list[0].paddr;
623
Florian Meier96286b52014-01-06 20:18:24 +0100624 return vchan_tx_prep(&c->vc, &d->vd, flags);
625}
626
Maxime Ripard39159be2014-11-17 14:42:08 +0100627static int bcm2835_dma_slave_config(struct dma_chan *chan,
628 struct dma_slave_config *cfg)
Florian Meier96286b52014-01-06 20:18:24 +0100629{
Maxime Ripard39159be2014-11-17 14:42:08 +0100630 struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
631
Florian Meier96286b52014-01-06 20:18:24 +0100632 if ((cfg->direction == DMA_DEV_TO_MEM &&
633 cfg->src_addr_width != DMA_SLAVE_BUSWIDTH_4_BYTES) ||
634 (cfg->direction == DMA_MEM_TO_DEV &&
635 cfg->dst_addr_width != DMA_SLAVE_BUSWIDTH_4_BYTES) ||
636 !is_slave_direction(cfg->direction)) {
637 return -EINVAL;
638 }
639
640 c->cfg = *cfg;
641
642 return 0;
643}
644
Maxime Ripard39159be2014-11-17 14:42:08 +0100645static int bcm2835_dma_terminate_all(struct dma_chan *chan)
Florian Meier96286b52014-01-06 20:18:24 +0100646{
Maxime Ripard39159be2014-11-17 14:42:08 +0100647 struct bcm2835_chan *c = to_bcm2835_dma_chan(chan);
Florian Meier96286b52014-01-06 20:18:24 +0100648 struct bcm2835_dmadev *d = to_bcm2835_dma_dev(c->vc.chan.device);
649 unsigned long flags;
650 int timeout = 10000;
651 LIST_HEAD(head);
652
653 spin_lock_irqsave(&c->vc.lock, flags);
654
655 /* Prevent this channel being scheduled */
656 spin_lock(&d->lock);
657 list_del_init(&c->node);
658 spin_unlock(&d->lock);
659
660 /*
661 * Stop DMA activity: we assume the callback will not be called
662 * after bcm_dma_abort() returns (even if it does, it will see
663 * c->desc is NULL and exit.)
664 */
665 if (c->desc) {
Peter Ujfalusif9317822015-03-27 13:35:53 +0200666 bcm2835_dma_desc_free(&c->desc->vd);
Florian Meier96286b52014-01-06 20:18:24 +0100667 c->desc = NULL;
668 bcm2835_dma_abort(c->chan_base);
669
670 /* Wait for stopping */
671 while (--timeout) {
672 if (!(readl(c->chan_base + BCM2835_DMA_CS) &
673 BCM2835_DMA_ACTIVE))
674 break;
675
676 cpu_relax();
677 }
678
679 if (!timeout)
680 dev_err(d->ddev.dev, "DMA transfer could not be terminated\n");
681 }
682
683 vchan_get_all_descriptors(&c->vc, &head);
684 spin_unlock_irqrestore(&c->vc.lock, flags);
685 vchan_dma_desc_free_list(&c->vc, &head);
686
687 return 0;
688}
689
Florian Meier96286b52014-01-06 20:18:24 +0100690static int bcm2835_dma_chan_init(struct bcm2835_dmadev *d, int chan_id, int irq)
691{
692 struct bcm2835_chan *c;
693
694 c = devm_kzalloc(d->ddev.dev, sizeof(*c), GFP_KERNEL);
695 if (!c)
696 return -ENOMEM;
697
698 c->vc.desc_free = bcm2835_dma_desc_free;
699 vchan_init(&c->vc, &d->ddev);
700 INIT_LIST_HEAD(&c->node);
701
Florian Meier96286b52014-01-06 20:18:24 +0100702 c->chan_base = BCM2835_DMA_CHANIO(d->base, chan_id);
703 c->ch = chan_id;
704 c->irq_number = irq;
705
Martin Sperl40874122016-03-16 12:25:00 -0700706 /* check in DEBUG register if this is a LITE channel */
707 if (readl(c->chan_base + BCM2835_DMA_DEBUG) &
708 BCM2835_DMA_DEBUG_LITE)
709 c->is_lite_channel = true;
710
Florian Meier96286b52014-01-06 20:18:24 +0100711 return 0;
712}
713
714static void bcm2835_dma_free(struct bcm2835_dmadev *od)
715{
716 struct bcm2835_chan *c, *next;
717
718 list_for_each_entry_safe(c, next, &od->ddev.channels,
719 vc.chan.device_node) {
720 list_del(&c->vc.chan.device_node);
721 tasklet_kill(&c->vc.task);
722 }
723}
724
725static const struct of_device_id bcm2835_dma_of_match[] = {
726 { .compatible = "brcm,bcm2835-dma", },
727 {},
728};
729MODULE_DEVICE_TABLE(of, bcm2835_dma_of_match);
730
731static struct dma_chan *bcm2835_dma_xlate(struct of_phandle_args *spec,
732 struct of_dma *ofdma)
733{
734 struct bcm2835_dmadev *d = ofdma->of_dma_data;
735 struct dma_chan *chan;
736
737 chan = dma_get_any_slave_channel(&d->ddev);
738 if (!chan)
739 return NULL;
740
741 /* Set DREQ from param */
742 to_bcm2835_dma_chan(chan)->dreq = spec->args[0];
743
744 return chan;
745}
746
Florian Meier96286b52014-01-06 20:18:24 +0100747static int bcm2835_dma_probe(struct platform_device *pdev)
748{
749 struct bcm2835_dmadev *od;
750 struct resource *res;
751 void __iomem *base;
752 int rc;
753 int i;
754 int irq;
755 uint32_t chans_available;
756
757 if (!pdev->dev.dma_mask)
758 pdev->dev.dma_mask = &pdev->dev.coherent_dma_mask;
759
760 rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
761 if (rc)
762 return rc;
763
764 od = devm_kzalloc(&pdev->dev, sizeof(*od), GFP_KERNEL);
765 if (!od)
766 return -ENOMEM;
767
768 pdev->dev.dma_parms = &od->dma_parms;
769 dma_set_max_seg_size(&pdev->dev, 0x3FFFFFFF);
770
771 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
772 base = devm_ioremap_resource(&pdev->dev, res);
773 if (IS_ERR(base))
774 return PTR_ERR(base);
775
776 od->base = base;
777
778 dma_cap_set(DMA_SLAVE, od->ddev.cap_mask);
Florian Meier7f5ae352014-01-17 18:06:29 +0100779 dma_cap_set(DMA_PRIVATE, od->ddev.cap_mask);
Florian Meier96286b52014-01-06 20:18:24 +0100780 dma_cap_set(DMA_CYCLIC, od->ddev.cap_mask);
781 od->ddev.device_alloc_chan_resources = bcm2835_dma_alloc_chan_resources;
782 od->ddev.device_free_chan_resources = bcm2835_dma_free_chan_resources;
783 od->ddev.device_tx_status = bcm2835_dma_tx_status;
784 od->ddev.device_issue_pending = bcm2835_dma_issue_pending;
Florian Meier96286b52014-01-06 20:18:24 +0100785 od->ddev.device_prep_dma_cyclic = bcm2835_dma_prep_dma_cyclic;
Maxime Ripard39159be2014-11-17 14:42:08 +0100786 od->ddev.device_config = bcm2835_dma_slave_config;
787 od->ddev.device_terminate_all = bcm2835_dma_terminate_all;
Maxime Ripardb5743682014-11-17 14:42:45 +0100788 od->ddev.src_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
789 od->ddev.dst_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
790 od->ddev.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
Martin Sperl0fa58672016-03-16 12:24:55 -0700791 od->ddev.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
Florian Meier96286b52014-01-06 20:18:24 +0100792 od->ddev.dev = &pdev->dev;
793 INIT_LIST_HEAD(&od->ddev.channels);
794 spin_lock_init(&od->lock);
795
796 platform_set_drvdata(pdev, od);
797
798 /* Request DMA channel mask from device tree */
799 if (of_property_read_u32(pdev->dev.of_node,
800 "brcm,dma-channel-mask",
801 &chans_available)) {
802 dev_err(&pdev->dev, "Failed to get channel mask\n");
803 rc = -EINVAL;
804 goto err_no_dma;
805 }
806
Florian Meier96286b52014-01-06 20:18:24 +0100807 for (i = 0; i < pdev->num_resources; i++) {
808 irq = platform_get_irq(pdev, i);
809 if (irq < 0)
810 break;
811
812 if (chans_available & (1 << i)) {
813 rc = bcm2835_dma_chan_init(od, i, irq);
814 if (rc)
815 goto err_no_dma;
816 }
817 }
818
819 dev_dbg(&pdev->dev, "Initialized %i DMA channels\n", i);
820
821 /* Device-tree DMA controller registration */
822 rc = of_dma_controller_register(pdev->dev.of_node,
823 bcm2835_dma_xlate, od);
824 if (rc) {
825 dev_err(&pdev->dev, "Failed to register DMA controller\n");
826 goto err_no_dma;
827 }
828
829 rc = dma_async_device_register(&od->ddev);
830 if (rc) {
831 dev_err(&pdev->dev,
832 "Failed to register slave DMA engine device: %d\n", rc);
833 goto err_no_dma;
834 }
835
836 dev_dbg(&pdev->dev, "Load BCM2835 DMA engine driver\n");
837
838 return 0;
839
840err_no_dma:
841 bcm2835_dma_free(od);
842 return rc;
843}
844
845static int bcm2835_dma_remove(struct platform_device *pdev)
846{
847 struct bcm2835_dmadev *od = platform_get_drvdata(pdev);
848
849 dma_async_device_unregister(&od->ddev);
850 bcm2835_dma_free(od);
851
852 return 0;
853}
854
855static struct platform_driver bcm2835_dma_driver = {
856 .probe = bcm2835_dma_probe,
857 .remove = bcm2835_dma_remove,
858 .driver = {
859 .name = "bcm2835-dma",
Florian Meier96286b52014-01-06 20:18:24 +0100860 .of_match_table = of_match_ptr(bcm2835_dma_of_match),
861 },
862};
863
864module_platform_driver(bcm2835_dma_driver);
865
866MODULE_ALIAS("platform:bcm2835-dma");
867MODULE_DESCRIPTION("BCM2835 DMA engine driver");
868MODULE_AUTHOR("Florian Meier <florian.meier@koalo.de>");
869MODULE_LICENSE("GPL v2");