blob: 228c861848cfbf4158f0d7251cb14569124c4c1f [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
8 * Copyright(c) 2007 - 2011 Intel Corporation. All rights reserved.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
33 * Copyright(c) 2005 - 2011 Intel Corporation. All rights reserved.
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070063#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070064#include <linux/debugfs.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070065#include <linux/bitops.h>
66#include <linux/gfp.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070067
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030068#include "iwl-trans.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070069#include "iwl-trans-int-pcie.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070070#include "iwl-csr.h"
71#include "iwl-prph.h"
Emmanuel Grumbach48f20d32011-08-25 23:10:36 -070072#include "iwl-shared.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070073#include "iwl-eeprom.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070074#include "iwl-agn-hw.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030075
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070076static int iwl_trans_rx_alloc(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030077{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070078 struct iwl_trans_pcie *trans_pcie =
79 IWL_TRANS_GET_PCIE_TRANS(trans);
80 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
81 struct device *dev = bus(trans)->dev;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030082
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -070083 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030084
85 spin_lock_init(&rxq->lock);
86 INIT_LIST_HEAD(&rxq->rx_free);
87 INIT_LIST_HEAD(&rxq->rx_used);
88
89 if (WARN_ON(rxq->bd || rxq->rb_stts))
90 return -EINVAL;
91
92 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +030093 rxq->bd = dma_alloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
94 &rxq->bd_dma, GFP_KERNEL);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030095 if (!rxq->bd)
96 goto err_bd;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +030097 memset(rxq->bd, 0, sizeof(__le32) * RX_QUEUE_SIZE);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030098
99 /*Allocate the driver's pointer to receive buffer status */
100 rxq->rb_stts = dma_alloc_coherent(dev, sizeof(*rxq->rb_stts),
101 &rxq->rb_stts_dma, GFP_KERNEL);
102 if (!rxq->rb_stts)
103 goto err_rb_stts;
104 memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts));
105
106 return 0;
107
108err_rb_stts:
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300109 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
110 rxq->bd, rxq->bd_dma);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300111 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
112 rxq->bd = NULL;
113err_bd:
114 return -ENOMEM;
115}
116
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700117static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300118{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700119 struct iwl_trans_pcie *trans_pcie =
120 IWL_TRANS_GET_PCIE_TRANS(trans);
121 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300122 int i;
123
124 /* Fill the rx_used queue with _all_ of the Rx buffers */
125 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
126 /* In the reset function, these buffers may have been allocated
127 * to an SKB, so we need to unmap and free potential storage */
128 if (rxq->pool[i].page != NULL) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700129 dma_unmap_page(bus(trans)->dev, rxq->pool[i].page_dma,
130 PAGE_SIZE << hw_params(trans).rx_page_order,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300131 DMA_FROM_DEVICE);
Emmanuel Grumbach790428b2011-08-25 23:11:05 -0700132 __free_pages(rxq->pool[i].page,
133 hw_params(trans).rx_page_order);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300134 rxq->pool[i].page = NULL;
135 }
136 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
137 }
138}
139
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700140static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700141 struct iwl_rx_queue *rxq)
142{
143 u32 rb_size;
144 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
145 u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */
146
147 rb_timeout = RX_RB_TIMEOUT;
148
149 if (iwlagn_mod_params.amsdu_size_8K)
150 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
151 else
152 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
153
154 /* Stop Rx DMA */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700155 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700156
157 /* Reset driver's Rx queue write index */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700158 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700159
160 /* Tell device where to find RBD circular buffer in DRAM */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700161 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_RBDCB_BASE_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700162 (u32)(rxq->bd_dma >> 8));
163
164 /* Tell device where in DRAM to update its Rx status */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700165 iwl_write_direct32(bus(trans), FH_RSCSR_CHNL0_STTS_WPTR_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700166 rxq->rb_stts_dma >> 4);
167
168 /* Enable Rx DMA
169 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
170 * the credit mechanism in 5000 HW RX FIFO
171 * Direct rx interrupts to hosts
172 * Rx buffer size 4 or 8k
173 * RB timeout 0x10
174 * 256 RBDs
175 */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700176 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700177 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
178 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
179 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
180 FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
181 rb_size|
182 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
183 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
184
185 /* Set interrupt coalescing timer to default (2048 usecs) */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700186 iwl_write8(bus(trans), CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700187}
188
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700189static int iwl_rx_init(struct iwl_trans *trans)
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300190{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700191 struct iwl_trans_pcie *trans_pcie =
192 IWL_TRANS_GET_PCIE_TRANS(trans);
193 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
194
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300195 int i, err;
196 unsigned long flags;
197
198 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700199 err = iwl_trans_rx_alloc(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300200 if (err)
201 return err;
202 }
203
204 spin_lock_irqsave(&rxq->lock, flags);
205 INIT_LIST_HEAD(&rxq->rx_free);
206 INIT_LIST_HEAD(&rxq->rx_used);
207
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700208 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300209
210 for (i = 0; i < RX_QUEUE_SIZE; i++)
211 rxq->queue[i] = NULL;
212
213 /* Set us so that we have processed and used all buffers, but have
214 * not restocked the Rx queue with fresh buffers */
215 rxq->read = rxq->write = 0;
216 rxq->write_actual = 0;
217 rxq->free_count = 0;
218 spin_unlock_irqrestore(&rxq->lock, flags);
219
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700220 iwlagn_rx_replenish(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700221
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700222 iwl_trans_rx_hw_init(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700223
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700224 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700225 rxq->need_update = 1;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700226 iwl_rx_queue_update_write_ptr(trans, rxq);
227 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700228
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +0300229 return 0;
230}
231
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700232static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300233{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700234 struct iwl_trans_pcie *trans_pcie =
235 IWL_TRANS_GET_PCIE_TRANS(trans);
236 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
237
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300238 unsigned long flags;
239
240 /*if rxq->bd is NULL, it means that nothing has been allocated,
241 * exit now */
242 if (!rxq->bd) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700243 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300244 return;
245 }
246
247 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700248 iwl_trans_rxq_free_rx_bufs(trans);
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300249 spin_unlock_irqrestore(&rxq->lock, flags);
250
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700251 dma_free_coherent(bus(trans)->dev, sizeof(__le32) * RX_QUEUE_SIZE,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300252 rxq->bd, rxq->bd_dma);
253 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
254 rxq->bd = NULL;
255
256 if (rxq->rb_stts)
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700257 dma_free_coherent(bus(trans)->dev,
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300258 sizeof(struct iwl_rb_status),
259 rxq->rb_stts, rxq->rb_stts_dma);
260 else
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700261 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Emmanuel Grumbacha0f6b0a2011-06-21 14:25:45 +0300262 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
263 rxq->rb_stts = NULL;
264}
265
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700266static int iwl_trans_rx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700267{
268
269 /* stop Rx DMA */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700270 iwl_write_direct32(bus(trans), FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
271 return iwl_poll_direct_bit(bus(trans), FH_MEM_RSSR_RX_STATUS_REG,
Emmanuel Grumbachc2c52e82011-07-08 08:46:11 -0700272 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
273}
274
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700275static inline int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700276 struct iwl_dma_ptr *ptr, size_t size)
277{
278 if (WARN_ON(ptr->addr))
279 return -EINVAL;
280
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700281 ptr->addr = dma_alloc_coherent(bus(trans)->dev, size,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700282 &ptr->dma, GFP_KERNEL);
283 if (!ptr->addr)
284 return -ENOMEM;
285 ptr->size = size;
286 return 0;
287}
288
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700289static inline void iwlagn_free_dma_ptr(struct iwl_trans *trans,
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700290 struct iwl_dma_ptr *ptr)
291{
292 if (unlikely(!ptr->addr))
293 return;
294
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700295 dma_free_coherent(bus(trans)->dev, ptr->size, ptr->addr, ptr->dma);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700296 memset(ptr, 0, sizeof(*ptr));
297}
298
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700299static int iwl_trans_txq_alloc(struct iwl_trans *trans,
300 struct iwl_tx_queue *txq, int slots_num,
301 u32 txq_id)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700302{
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700303 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700304 int i;
305
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700306 if (WARN_ON(txq->meta || txq->cmd || txq->skbs || txq->tfds))
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700307 return -EINVAL;
308
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700309 txq->q.n_window = slots_num;
310
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700311 txq->meta = kzalloc(sizeof(txq->meta[0]) * slots_num,
312 GFP_KERNEL);
313 txq->cmd = kzalloc(sizeof(txq->cmd[0]) * slots_num,
314 GFP_KERNEL);
315
316 if (!txq->meta || !txq->cmd)
317 goto error;
318
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700319 if (txq_id == trans->shrd->cmd_queue)
320 for (i = 0; i < slots_num; i++) {
321 txq->cmd[i] = kmalloc(sizeof(struct iwl_device_cmd),
322 GFP_KERNEL);
323 if (!txq->cmd[i])
324 goto error;
325 }
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700326
327 /* Alloc driver data array and TFD circular buffer */
328 /* Driver private data, only for Tx (not command) queues,
329 * not shared with device. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700330 if (txq_id != trans->shrd->cmd_queue) {
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700331 txq->skbs = kzalloc(sizeof(txq->skbs[0]) *
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700332 TFD_QUEUE_SIZE_MAX, GFP_KERNEL);
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700333 if (!txq->skbs) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700334 IWL_ERR(trans, "kmalloc for auxiliary BD "
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700335 "structures failed\n");
336 goto error;
337 }
338 } else {
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700339 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700340 }
341
342 /* Circular buffer of transmit frame descriptors (TFDs),
343 * shared with device */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700344 txq->tfds = dma_alloc_coherent(bus(trans)->dev, tfd_sz,
345 &txq->q.dma_addr, GFP_KERNEL);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700346 if (!txq->tfds) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700347 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700348 goto error;
349 }
350 txq->q.id = txq_id;
351
352 return 0;
353error:
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700354 kfree(txq->skbs);
355 txq->skbs = NULL;
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700356 /* since txq->cmd has been zeroed,
357 * all non allocated cmd[i] will be NULL */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700358 if (txq->cmd && txq_id == trans->shrd->cmd_queue)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700359 for (i = 0; i < slots_num; i++)
360 kfree(txq->cmd[i]);
361 kfree(txq->meta);
362 kfree(txq->cmd);
363 txq->meta = NULL;
364 txq->cmd = NULL;
365
366 return -ENOMEM;
367
368}
369
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700370static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700371 int slots_num, u32 txq_id)
372{
373 int ret;
374
375 txq->need_update = 0;
376 memset(txq->meta, 0, sizeof(txq->meta[0]) * slots_num);
377
378 /*
379 * For the default queues 0-3, set up the swq_id
380 * already -- all others need to get one later
381 * (if they need one at all).
382 */
383 if (txq_id < 4)
384 iwl_set_swq_id(txq, txq_id, txq_id);
385
386 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
387 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
388 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
389
390 /* Initialize queue's high/low-water marks, and head/tail indexes */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700391 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700392 txq_id);
393 if (ret)
394 return ret;
395
396 /*
397 * Tell nic where to find circular buffer of Tx Frame Descriptors for
398 * given Tx queue, and enable the DMA channel used for that queue.
399 * Circular buffer (TFD queue in DRAM) physical base address */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700400 iwl_write_direct32(bus(trans), FH_MEM_CBBC_QUEUE(txq_id),
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700401 txq->q.dma_addr >> 8);
402
403 return 0;
404}
405
406/**
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700407 * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
408 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700409static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700410{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700411 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
412 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700413 struct iwl_queue *q = &txq->q;
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700414 enum dma_data_direction dma_dir;
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700415
416 if (!q->n_bd)
417 return;
418
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700419 /* In the command queue, all the TBs are mapped as BIDI
420 * so unmap them as such.
421 */
422 if (txq_id == trans->shrd->cmd_queue)
423 dma_dir = DMA_BIDIRECTIONAL;
424 else
425 dma_dir = DMA_TO_DEVICE;
426
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700427 while (q->write_ptr != q->read_ptr) {
428 /* The read_ptr needs to bound by q->n_window */
Emmanuel Grumbach39644e92011-09-15 11:46:29 -0700429 iwlagn_txq_free_tfd(trans, txq, get_cmd_index(q, q->read_ptr),
430 dma_dir);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700431 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
432 }
433}
434
435/**
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700436 * iwl_tx_queue_free - Deallocate DMA queue.
437 * @txq: Transmit queue to deallocate.
438 *
439 * Empty queue by removing and destroying all BD's.
440 * Free all buffers.
441 * 0-fill, but do not free "txq" descriptor structure.
442 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700443static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700444{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700445 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
446 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700447 struct device *dev = bus(trans)->dev;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700448 int i;
449 if (WARN_ON(!txq))
450 return;
451
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700452 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700453
454 /* De-alloc array of command/tx buffers */
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -0700455
456 if (txq_id == trans->shrd->cmd_queue)
457 for (i = 0; i < txq->q.n_window; i++)
458 kfree(txq->cmd[i]);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700459
460 /* De-alloc circular buffer of TFDs */
461 if (txq->q.n_bd) {
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700462 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700463 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
464 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
465 }
466
467 /* De-alloc array of per-TFD driver data */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -0700468 kfree(txq->skbs);
469 txq->skbs = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700470
471 /* deallocate arrays */
472 kfree(txq->cmd);
473 kfree(txq->meta);
474 txq->cmd = NULL;
475 txq->meta = NULL;
476
477 /* 0-fill queue descriptor structure */
478 memset(txq, 0, sizeof(*txq));
479}
480
481/**
482 * iwl_trans_tx_free - Free TXQ Context
483 *
484 * Destroy all TX DMA queues and structures
485 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700486static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700487{
488 int txq_id;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700489 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700490
491 /* Tx queues */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700492 if (trans_pcie->txq) {
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700493 for (txq_id = 0;
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700494 txq_id < hw_params(trans).max_txq_num; txq_id++)
495 iwl_tx_queue_free(trans, txq_id);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700496 }
497
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700498 kfree(trans_pcie->txq);
499 trans_pcie->txq = NULL;
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700500
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700501 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700502
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700503 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700504}
505
506/**
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700507 * iwl_trans_tx_alloc - allocate TX context
508 * Allocate all Tx DMA structures and initialize them
509 *
510 * @param priv
511 * @return error code
512 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700513static int iwl_trans_tx_alloc(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700514{
515 int ret;
516 int txq_id, slots_num;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700517 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700518
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700519 u16 scd_bc_tbls_size = hw_params(trans).max_txq_num *
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700520 sizeof(struct iwlagn_scd_bc_tbl);
521
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700522 /*It is not allowed to alloc twice, so warn when this happens.
523 * We cannot rely on the previous allocation, so free and fail */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700524 if (WARN_ON(trans_pcie->txq)) {
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700525 ret = -EINVAL;
526 goto error;
527 }
528
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700529 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
Emmanuel Grumbachab9e2122011-08-25 23:11:10 -0700530 scd_bc_tbls_size);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700531 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700532 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700533 goto error;
534 }
535
536 /* Alloc keep-warm buffer */
Emmanuel Grumbach9d6b2cb2011-08-25 23:11:12 -0700537 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700538 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700539 IWL_ERR(trans, "Keep Warm allocation failed\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700540 goto error;
541 }
542
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700543 trans_pcie->txq = kzalloc(sizeof(struct iwl_tx_queue) *
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700544 hw_params(trans).max_txq_num, GFP_KERNEL);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700545 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700546 IWL_ERR(trans, "Not enough memory for txq\n");
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700547 ret = ENOMEM;
548 goto error;
549 }
550
551 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700552 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
553 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700554 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700555 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
556 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700557 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700558 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700559 goto error;
560 }
561 }
562
563 return 0;
564
565error:
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700566 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700567
568 return ret;
569}
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700570static int iwl_tx_init(struct iwl_trans *trans)
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700571{
572 int ret;
573 int txq_id, slots_num;
574 unsigned long flags;
575 bool alloc = false;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700576 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700577
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700578 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700579 ret = iwl_trans_tx_alloc(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700580 if (ret)
581 goto error;
582 alloc = true;
583 }
584
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700585 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700586
587 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700588 iwl_write_prph(bus(trans), SCD_TXFACT, 0);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700589
590 /* Tell NIC where to find the "keep warm" buffer */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700591 iwl_write_direct32(bus(trans), FH_KW_MEM_ADDR_REG,
592 trans_pcie->kw.dma >> 4);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700593
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700594 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700595
596 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700597 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++) {
598 slots_num = (txq_id == trans->shrd->cmd_queue) ?
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700599 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700600 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
601 slots_num, txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700602 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700603 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700604 goto error;
605 }
606 }
607
608 return 0;
609error:
610 /*Upon error, free only if we allocated something */
611 if (alloc)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700612 iwl_trans_pcie_tx_free(trans);
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700613 return ret;
614}
615
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700616static void iwl_set_pwr_vmain(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300617{
618/*
619 * (for documentation purposes)
620 * to set power to V_AUX, do:
621
622 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700623 iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300624 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
625 ~APMG_PS_CTRL_MSK_PWR_SRC);
626 */
627
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700628 iwl_set_bits_mask_prph(bus(trans), APMG_PS_CTRL_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300629 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
630 ~APMG_PS_CTRL_MSK_PWR_SRC);
631}
632
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700633static int iwl_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300634{
635 unsigned long flags;
636
637 /* nic_init */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700638 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700639 iwl_apm_init(priv(trans));
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300640
641 /* Set interrupt coalescing calibration timer to default (512 usecs) */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700642 iwl_write8(bus(trans), CSR_INT_COALESCING,
643 IWL_HOST_INT_CALIB_TIMEOUT_DEF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300644
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700645 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300646
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700647 iwl_set_pwr_vmain(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300648
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -0700649 iwl_nic_config(priv(trans));
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300650
651 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700652 iwl_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300653
654 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700655 if (iwl_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300656 return -ENOMEM;
657
Emmanuel Grumbachfd656932011-08-25 23:11:19 -0700658 if (hw_params(trans).shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300659 /* enable shadow regs in HW */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700660 iwl_set_bit(bus(trans), CSR_MAC_SHADOW_REG_CTRL,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300661 0x800FFFFF);
662 }
663
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700664 set_bit(STATUS_INIT, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300665
666 return 0;
667}
668
669#define HW_READY_TIMEOUT (50)
670
671/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700672static int iwl_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300673{
674 int ret;
675
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700676 iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300677 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
678
679 /* See if we got it */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700680 ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300681 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
682 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
683 HW_READY_TIMEOUT);
684
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700685 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300686 return ret;
687}
688
689/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700690static int iwl_trans_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300691{
692 int ret;
693
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700694 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300695
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700696 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300697 if (ret >= 0)
698 return 0;
699
700 /* If HW is not ready, prepare the conditions to check again */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700701 iwl_set_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300702 CSR_HW_IF_CONFIG_REG_PREPARE);
703
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700704 ret = iwl_poll_bit(bus(trans), CSR_HW_IF_CONFIG_REG,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300705 ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
706 CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
707
708 if (ret < 0)
709 return ret;
710
711 /* HW should be ready by now, check again. */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700712 ret = iwl_set_hw_ready(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300713 if (ret >= 0)
714 return 0;
715 return ret;
716}
717
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700718#define IWL_AC_UNSET -1
719
720struct queue_to_fifo_ac {
721 s8 fifo, ac;
722};
723
724static const struct queue_to_fifo_ac iwlagn_default_queue_to_tx_fifo[] = {
725 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
726 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
727 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
728 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
729 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
730 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
731 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
732 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
733 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
734 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
735 { IWL_TX_FIFO_UNUSED, IWL_AC_UNSET, },
736};
737
738static const struct queue_to_fifo_ac iwlagn_ipan_queue_to_tx_fifo[] = {
739 { IWL_TX_FIFO_VO, IEEE80211_AC_VO, },
740 { IWL_TX_FIFO_VI, IEEE80211_AC_VI, },
741 { IWL_TX_FIFO_BE, IEEE80211_AC_BE, },
742 { IWL_TX_FIFO_BK, IEEE80211_AC_BK, },
743 { IWL_TX_FIFO_BK_IPAN, IEEE80211_AC_BK, },
744 { IWL_TX_FIFO_BE_IPAN, IEEE80211_AC_BE, },
745 { IWL_TX_FIFO_VI_IPAN, IEEE80211_AC_VI, },
746 { IWL_TX_FIFO_VO_IPAN, IEEE80211_AC_VO, },
747 { IWL_TX_FIFO_BE_IPAN, 2, },
748 { IWLAGN_CMD_FIFO_NUM, IWL_AC_UNSET, },
749 { IWL_TX_FIFO_AUX, IWL_AC_UNSET, },
750};
751
752static const u8 iwlagn_bss_ac_to_fifo[] = {
753 IWL_TX_FIFO_VO,
754 IWL_TX_FIFO_VI,
755 IWL_TX_FIFO_BE,
756 IWL_TX_FIFO_BK,
757};
758static const u8 iwlagn_bss_ac_to_queue[] = {
759 0, 1, 2, 3,
760};
761static const u8 iwlagn_pan_ac_to_fifo[] = {
762 IWL_TX_FIFO_VO_IPAN,
763 IWL_TX_FIFO_VI_IPAN,
764 IWL_TX_FIFO_BE_IPAN,
765 IWL_TX_FIFO_BK_IPAN,
766};
767static const u8 iwlagn_pan_ac_to_queue[] = {
768 7, 6, 5, 4,
769};
770
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700771static int iwl_trans_pcie_start_device(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300772{
773 int ret;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700774 struct iwl_trans_pcie *trans_pcie =
775 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300776
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700777 trans->shrd->ucode_owner = IWL_OWNERSHIP_DRIVER;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -0700778 trans_pcie->ac_to_queue[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_queue;
779 trans_pcie->ac_to_queue[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_queue;
780
781 trans_pcie->ac_to_fifo[IWL_RXON_CTX_BSS] = iwlagn_bss_ac_to_fifo;
782 trans_pcie->ac_to_fifo[IWL_RXON_CTX_PAN] = iwlagn_pan_ac_to_fifo;
783
784 trans_pcie->mcast_queue[IWL_RXON_CTX_BSS] = 0;
785 trans_pcie->mcast_queue[IWL_RXON_CTX_PAN] = IWL_IPAN_MCAST_QUEUE;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300786
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700787 if ((hw_params(trans).sku & EEPROM_SKU_CAP_AMT_ENABLE) &&
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700788 iwl_trans_pcie_prepare_card_hw(trans)) {
789 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300790 return -EIO;
791 }
792
793 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700794 if (iwl_read32(bus(trans), CSR_GP_CNTRL) &
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300795 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700796 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300797 else
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700798 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300799
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700800 if (iwl_is_rfkill(trans->shrd)) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -0700801 iwl_set_hw_rfkill_state(priv(trans), true);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700802 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300803 return -ERFKILL;
804 }
805
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700806 iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300807
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700808 ret = iwl_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300809 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700810 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300811 return ret;
812 }
813
814 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700815 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
816 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300817 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
818
819 /* clear (again), then enable host interrupts */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700820 iwl_write32(bus(trans), CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700821 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300822
823 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700824 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
825 iwl_write32(bus(trans), CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300826
827 return 0;
828}
829
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300830/*
831 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Emmanuel Grumbach10b15e62011-08-25 23:10:43 -0700832 * must be called under priv->shrd->lock and mac access
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300833 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700834static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300835{
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700836 iwl_write_prph(bus(trans), SCD_TXFACT, mask);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300837}
838
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700839static void iwl_trans_pcie_tx_start(struct iwl_trans *trans)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300840{
841 const struct queue_to_fifo_ac *queue_to_fifo;
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700842 struct iwl_trans_pcie *trans_pcie =
843 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300844 u32 a;
845 unsigned long flags;
846 int i, chan;
847 u32 reg_val;
848
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700849 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300850
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700851 trans_pcie->scd_base_addr =
852 iwl_read_prph(bus(trans), SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700853 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300854 /* reset conext data memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700855 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300856 a += 4)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700857 iwl_write_targ_mem(bus(trans), a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300858 /* reset tx status memory */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700859 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300860 a += 4)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700861 iwl_write_targ_mem(bus(trans), a, 0);
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700862 for (; a < trans_pcie->scd_base_addr +
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700863 SCD_TRANS_TBL_OFFSET_QUEUE(hw_params(trans).max_txq_num);
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700864 a += 4)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700865 iwl_write_targ_mem(bus(trans), a, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300866
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700867 iwl_write_prph(bus(trans), SCD_DRAM_BASE_ADDR,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700868 trans_pcie->scd_bc_tbls.dma >> 10);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300869
870 /* Enable DMA channel */
871 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700872 iwl_write_direct32(bus(trans), FH_TCSR_CHNL_TX_CONFIG_REG(chan),
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300873 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
874 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
875
876 /* Update FH chicken bits */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700877 reg_val = iwl_read_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG);
878 iwl_write_direct32(bus(trans), FH_TX_CHICKEN_BITS_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300879 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
880
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700881 iwl_write_prph(bus(trans), SCD_QUEUECHAIN_SEL,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700882 SCD_QUEUECHAIN_SEL_ALL(trans));
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700883 iwl_write_prph(bus(trans), SCD_AGGR_SEL, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300884
885 /* initiate the queues */
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -0700886 for (i = 0; i < hw_params(trans).max_txq_num; i++) {
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700887 iwl_write_prph(bus(trans), SCD_QUEUE_RDPTR(i), 0);
888 iwl_write_direct32(bus(trans), HBUS_TARG_WRPTR, 0 | (i << 8));
889 iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300890 SCD_CONTEXT_QUEUE_OFFSET(i), 0);
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700891 iwl_write_targ_mem(bus(trans), trans_pcie->scd_base_addr +
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300892 SCD_CONTEXT_QUEUE_OFFSET(i) +
893 sizeof(u32),
894 ((SCD_WIN_SIZE <<
895 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
896 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
897 ((SCD_FRAME_LIMIT <<
898 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
899 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
900 }
901
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700902 iwl_write_prph(bus(trans), SCD_INTERRUPT_MASK,
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700903 IWL_MASK(0, hw_params(trans).max_txq_num));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300904
905 /* Activate all Tx DMA/FIFO channels */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700906 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300907
908 /* map queues to FIFOs */
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -0700909 if (trans->shrd->valid_contexts != BIT(IWL_RXON_CTX_BSS))
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300910 queue_to_fifo = iwlagn_ipan_queue_to_tx_fifo;
911 else
912 queue_to_fifo = iwlagn_default_queue_to_tx_fifo;
913
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700914 iwl_trans_set_wr_ptrs(trans, trans->shrd->cmd_queue, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300915
916 /* make sure all queue are not stopped */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700917 memset(&trans_pcie->queue_stopped[0], 0,
918 sizeof(trans_pcie->queue_stopped));
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300919 for (i = 0; i < 4; i++)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700920 atomic_set(&trans_pcie->queue_stop_count[i], 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300921
922 /* reset to 0 to enable all the queue first */
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700923 trans_pcie->txq_ctx_active_msk = 0;
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300924
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -0700925 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_default_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -0700926 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbacheffcea12011-08-25 23:11:03 -0700927 BUILD_BUG_ON(ARRAY_SIZE(iwlagn_ipan_queue_to_tx_fifo) <
Johannes Berg72c04ce2011-07-23 10:24:40 -0700928 IWLAGN_FIRST_AMPDU_QUEUE);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300929
Johannes Berg72c04ce2011-07-23 10:24:40 -0700930 for (i = 0; i < IWLAGN_FIRST_AMPDU_QUEUE; i++) {
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300931 int fifo = queue_to_fifo[i].fifo;
932 int ac = queue_to_fifo[i].ac;
933
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700934 iwl_txq_ctx_activate(trans_pcie, i);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300935
936 if (fifo == IWL_TX_FIFO_UNUSED)
937 continue;
938
939 if (ac != IWL_AC_UNSET)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700940 iwl_set_swq_id(&trans_pcie->txq[i], ac, i);
941 iwl_trans_tx_queue_set_status(trans, &trans_pcie->txq[i],
942 fifo, 0);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300943 }
944
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700945 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300946
947 /* Enable L1-Active */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700948 iwl_clear_bits_prph(bus(trans), APMG_PCIDEV_STT_REG,
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300949 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
950}
951
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700952/**
953 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
954 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700955static int iwl_trans_tx_stop(struct iwl_trans *trans)
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700956{
957 int ch, txq_id;
958 unsigned long flags;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700959 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700960
961 /* Turn off all Tx DMA fifos */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700962 spin_lock_irqsave(&trans->shrd->lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700963
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700964 iwl_trans_txq_set_sched(trans, 0);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700965
966 /* Stop each Tx DMA channel, and wait for it to be idle */
Wey-Yi Guy02f6f652011-07-08 08:46:15 -0700967 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700968 iwl_write_direct32(bus(trans),
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700969 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700970 if (iwl_poll_direct_bit(bus(trans), FH_TSSR_TX_STATUS_REG,
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700971 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch),
972 1000))
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700973 IWL_ERR(trans, "Failing on timeout while stopping"
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700974 " DMA channel %d [0x%08x]", ch,
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -0700975 iwl_read_direct32(bus(trans),
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700976 FH_TSSR_TX_STATUS_REG));
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700977 }
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700978 spin_unlock_irqrestore(&trans->shrd->lock, flags);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700979
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -0700980 if (!trans_pcie->txq) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700981 IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700982 return 0;
983 }
984
985 /* Unmap DMA from host system and free skb's */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700986 for (txq_id = 0; txq_id < hw_params(trans).max_txq_num; txq_id++)
987 iwl_tx_queue_unmap(trans, txq_id);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -0700988
989 return 0;
990}
991
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -0700992static void iwl_trans_pcie_disable_sync_irq(struct iwl_trans *trans)
993{
994 unsigned long flags;
995 struct iwl_trans_pcie *trans_pcie =
996 IWL_TRANS_GET_PCIE_TRANS(trans);
997
998 spin_lock_irqsave(&trans->shrd->lock, flags);
999 iwl_disable_interrupts(trans);
1000 spin_unlock_irqrestore(&trans->shrd->lock, flags);
1001
1002 /* wait to make sure we flush pending tasklet*/
1003 synchronize_irq(bus(trans)->irq);
1004 tasklet_kill(&trans_pcie->irq_tasklet);
1005}
1006
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001007static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001008{
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001009 /* stop and reset the on-board processor */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001010 iwl_write32(bus(trans), CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001011
1012 /* tell the device to stop sending interrupts */
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001013 iwl_trans_pcie_disable_sync_irq(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001014
1015 /* device going down, Stop using ICT table */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001016 iwl_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001017
1018 /*
1019 * If a HW restart happens during firmware loading,
1020 * then the firmware loading might call this function
1021 * and later it might be called again due to the
1022 * restart. So don't process again if the device is
1023 * already dead.
1024 */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001025 if (test_bit(STATUS_DEVICE_ENABLED, &trans->shrd->status)) {
1026 iwl_trans_tx_stop(trans);
1027 iwl_trans_rx_stop(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001028
1029 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001030 iwl_write_prph(bus(trans), APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001031 APMG_CLK_VAL_DMA_CLK_RQT);
1032 udelay(5);
1033 }
1034
1035 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001036 iwl_clear_bit(bus(trans), CSR_GP_CNTRL,
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001037 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001038
1039 /* Stop the device, and put it in low power state */
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001040 iwl_apm_stop(priv(trans));
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001041}
1042
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001043static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
1044 struct iwl_device_cmd *dev_cmd, u8 ctx, u8 sta_id)
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001045{
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001046 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1047 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1048 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001049 struct iwl_tx_cmd *tx_cmd = &dev_cmd->cmd.tx;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001050 struct iwl_cmd_meta *out_meta;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001051 struct iwl_tx_queue *txq;
1052 struct iwl_queue *q;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001053
1054 dma_addr_t phys_addr = 0;
1055 dma_addr_t txcmd_phys;
1056 dma_addr_t scratch_phys;
1057 u16 len, firstlen, secondlen;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001058 u16 seq_number = 0;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001059 u8 wait_write_ptr = 0;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001060 u8 txq_id;
1061 u8 tid = 0;
1062 bool is_agg = false;
1063 __le16 fc = hdr->frame_control;
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001064 u8 hdr_len = ieee80211_hdrlen(fc);
1065
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001066 /*
1067 * Send this frame after DTIM -- there's a special queue
1068 * reserved for this for contexts that support AP mode.
1069 */
1070 if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
1071 txq_id = trans_pcie->mcast_queue[ctx];
1072
1073 /*
1074 * The microcode will clear the more data
1075 * bit in the last frame it transmits.
1076 */
1077 hdr->frame_control |=
1078 cpu_to_le16(IEEE80211_FCTL_MOREDATA);
1079 } else if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN)
1080 txq_id = IWL_AUX_QUEUE;
1081 else
1082 txq_id =
1083 trans_pcie->ac_to_queue[ctx][skb_get_queue_mapping(skb)];
1084
1085 if (ieee80211_is_data_qos(fc)) {
1086 u8 *qc = NULL;
1087 struct iwl_tid_data *tid_data;
1088 qc = ieee80211_get_qos_ctl(hdr);
1089 tid = qc[0] & IEEE80211_QOS_CTL_TID_MASK;
1090 tid_data = &trans->shrd->tid_data[sta_id][tid];
1091
1092 if (WARN_ON_ONCE(tid >= IWL_MAX_TID_COUNT))
1093 return -1;
1094
1095 seq_number = tid_data->seq_number;
1096 seq_number &= IEEE80211_SCTL_SEQ;
1097 hdr->seq_ctrl = hdr->seq_ctrl &
1098 cpu_to_le16(IEEE80211_SCTL_FRAG);
1099 hdr->seq_ctrl |= cpu_to_le16(seq_number);
1100 seq_number += 0x10;
1101 /* aggregation is on for this <sta,tid> */
1102 if (info->flags & IEEE80211_TX_CTL_AMPDU &&
1103 tid_data->agg.state == IWL_AGG_ON) {
1104 txq_id = tid_data->agg.txq_id;
1105 is_agg = true;
1106 }
1107 }
1108
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001109 txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001110 q = &txq->q;
1111
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001112 /* Set up driver data for this TFD */
Emmanuel Grumbach2c452292011-08-25 23:11:21 -07001113 txq->skbs[q->write_ptr] = skb;
Emmanuel Grumbachdfa2bdb2011-08-25 23:11:23 -07001114 txq->cmd[q->write_ptr] = dev_cmd;
1115
1116 dev_cmd->hdr.cmd = REPLY_TX;
1117 dev_cmd->hdr.sequence = cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1118 INDEX_TO_SEQ(q->write_ptr)));
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001119
1120 /* Set up first empty entry in queue's array of Tx/cmd buffers */
1121 out_meta = &txq->meta[q->write_ptr];
1122
1123 /*
1124 * Use the first empty entry in this queue's command buffer array
1125 * to contain the Tx command and MAC header concatenated together
1126 * (payload data will be in another buffer).
1127 * Size of this varies, due to varying MAC header length.
1128 * If end is not dword aligned, we'll have 2 extra bytes at the end
1129 * of the MAC header (device reads on dword boundaries).
1130 * We'll tell device about this padding later.
1131 */
1132 len = sizeof(struct iwl_tx_cmd) +
1133 sizeof(struct iwl_cmd_header) + hdr_len;
1134 firstlen = (len + 3) & ~3;
1135
1136 /* Tell NIC about any 2-byte padding after MAC header */
1137 if (firstlen != len)
1138 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1139
1140 /* Physical address of this Tx command's header (not MAC header!),
1141 * within command buffer array. */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001142 txcmd_phys = dma_map_single(bus(trans)->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001143 &dev_cmd->hdr, firstlen,
1144 DMA_BIDIRECTIONAL);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001145 if (unlikely(dma_mapping_error(bus(trans)->dev, txcmd_phys)))
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001146 return -1;
1147 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1148 dma_unmap_len_set(out_meta, len, firstlen);
1149
1150 if (!ieee80211_has_morefrags(fc)) {
1151 txq->need_update = 1;
1152 } else {
1153 wait_write_ptr = 1;
1154 txq->need_update = 0;
1155 }
1156
1157 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1158 * if any (802.11 null frames have no payload). */
1159 secondlen = skb->len - hdr_len;
1160 if (secondlen > 0) {
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001161 phys_addr = dma_map_single(bus(trans)->dev, skb->data + hdr_len,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001162 secondlen, DMA_TO_DEVICE);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001163 if (unlikely(dma_mapping_error(bus(trans)->dev, phys_addr))) {
1164 dma_unmap_single(bus(trans)->dev,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001165 dma_unmap_addr(out_meta, mapping),
1166 dma_unmap_len(out_meta, len),
1167 DMA_BIDIRECTIONAL);
1168 return -1;
1169 }
1170 }
1171
1172 /* Attach buffers to TFD */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001173 iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001174 if (secondlen > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001175 iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001176 secondlen, 0);
1177
1178 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1179 offsetof(struct iwl_tx_cmd, scratch);
1180
1181 /* take back ownership of DMA buffer to enable update */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001182 dma_sync_single_for_cpu(bus(trans)->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001183 DMA_BIDIRECTIONAL);
1184 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1185 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1186
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001187 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001188 le16_to_cpu(dev_cmd->hdr.sequence));
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001189 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
1190 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd, sizeof(*tx_cmd));
1191 iwl_print_hex_dump(trans, IWL_DL_TX, (u8 *)tx_cmd->hdr, hdr_len);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001192
1193 /* Set up entry for this TFD in Tx byte-count array */
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001194 if (is_agg)
1195 iwl_trans_txq_update_byte_cnt_tbl(trans, txq,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001196 le16_to_cpu(tx_cmd->len));
1197
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001198 dma_sync_single_for_device(bus(trans)->dev, txcmd_phys, firstlen,
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001199 DMA_BIDIRECTIONAL);
1200
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001201 trace_iwlwifi_dev_tx(priv(trans),
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001202 &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
1203 sizeof(struct iwl_tfd),
1204 &dev_cmd->hdr, firstlen,
1205 skb->data + hdr_len, secondlen);
1206
1207 /* Tell device the write index *just past* this latest filled TFD */
1208 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001209 iwl_txq_update_write_ptr(trans, txq);
1210
1211 if (ieee80211_is_data_qos(fc)) {
1212 trans->shrd->tid_data[sta_id][tid].tfds_in_queue++;
1213 if (!ieee80211_has_morefrags(fc))
1214 trans->shrd->tid_data[sta_id][tid].seq_number =
1215 seq_number;
1216 }
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001217
1218 /*
1219 * At this point the frame is "transmitted" successfully
1220 * and we will get a TX status notification eventually,
1221 * regardless of the value of ret. "ret" only indicates
1222 * whether or not we should update the write pointer.
1223 */
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001224 if (iwl_queue_space(q) < q->high_mark) {
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001225 if (wait_write_ptr) {
1226 txq->need_update = 1;
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001227 iwl_txq_update_write_ptr(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001228 } else {
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001229 iwl_stop_queue(trans, txq);
Emmanuel Grumbach47c1b492011-07-03 11:22:15 +03001230 }
1231 }
1232 return 0;
1233}
1234
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001235static void iwl_trans_pcie_kick_nic(struct iwl_trans *trans)
Emmanuel Grumbach56d90f42011-07-07 18:20:01 +03001236{
1237 /* Remove all resets to allow NIC to operate */
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001238 iwl_write32(bus(trans), CSR_RESET, 0);
Emmanuel Grumbach56d90f42011-07-07 18:20:01 +03001239}
1240
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001241static int iwl_trans_pcie_request_irq(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001242{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001243 struct iwl_trans_pcie *trans_pcie =
1244 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001245 int err;
1246
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001247 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Emmanuel Grumbach1e89cbac2011-07-20 17:51:22 -07001248
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001249 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1250 iwl_irq_tasklet, (unsigned long)trans);
1251
1252 iwl_alloc_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001253
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001254 err = request_irq(bus(trans)->irq, iwl_isr_ict, IRQF_SHARED,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001255 DRV_NAME, trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001256 if (err) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001257 IWL_ERR(trans, "Error allocating IRQ %d\n", bus(trans)->irq);
1258 iwl_free_isr_ict(trans);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001259 return err;
1260 }
1261
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001262 INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001263 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001264}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001265
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001266static int iwlagn_txq_check_empty(struct iwl_trans *trans,
1267 int sta_id, u8 tid, int txq_id)
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001268{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001269 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1270 struct iwl_queue *q = &trans_pcie->txq[txq_id].q;
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001271 struct iwl_tid_data *tid_data = &trans->shrd->tid_data[sta_id][tid];
1272
1273 lockdep_assert_held(&trans->shrd->sta_lock);
1274
1275 switch (trans->shrd->tid_data[sta_id][tid].agg.state) {
1276 case IWL_EMPTYING_HW_QUEUE_DELBA:
1277 /* We are reclaiming the last packet of the */
1278 /* aggregated HW queue */
1279 if ((txq_id == tid_data->agg.txq_id) &&
1280 (q->read_ptr == q->write_ptr)) {
1281 IWL_DEBUG_HT(trans,
1282 "HW queue empty: continue DELBA flow\n");
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -07001283 iwl_trans_pcie_txq_agg_disable(trans, txq_id);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001284 tid_data->agg.state = IWL_AGG_OFF;
1285 iwl_stop_tx_ba_trans_ready(priv(trans),
1286 NUM_IWL_RXON_CTX,
1287 sta_id, tid);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001288 iwl_wake_queue(trans, &trans_pcie->txq[txq_id]);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001289 }
1290 break;
1291 case IWL_EMPTYING_HW_QUEUE_ADDBA:
1292 /* We are reclaiming the last packet of the queue */
1293 if (tid_data->tfds_in_queue == 0) {
1294 IWL_DEBUG_HT(trans,
1295 "HW queue empty: continue ADDBA flow\n");
1296 tid_data->agg.state = IWL_AGG_ON;
1297 iwl_start_tx_ba_trans_ready(priv(trans),
1298 NUM_IWL_RXON_CTX,
1299 sta_id, tid);
1300 }
1301 break;
1302 }
1303
1304 return 0;
1305}
1306
1307static void iwl_free_tfds_in_queue(struct iwl_trans *trans,
1308 int sta_id, int tid, int freed)
1309{
1310 lockdep_assert_held(&trans->shrd->sta_lock);
1311
1312 if (trans->shrd->tid_data[sta_id][tid].tfds_in_queue >= freed)
1313 trans->shrd->tid_data[sta_id][tid].tfds_in_queue -= freed;
1314 else {
1315 IWL_DEBUG_TX(trans, "free more than tfds_in_queue (%u:%d)\n",
1316 trans->shrd->tid_data[sta_id][tid].tfds_in_queue,
1317 freed);
1318 trans->shrd->tid_data[sta_id][tid].tfds_in_queue = 0;
1319 }
1320}
1321
1322static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int sta_id, int tid,
1323 int txq_id, int ssn, u32 status,
1324 struct sk_buff_head *skbs)
1325{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001326 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1327 struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001328 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1329 int tfd_num = ssn & (txq->q.n_bd - 1);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001330 int freed = 0;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001331 u8 agg_state;
1332 bool cond;
1333
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001334 txq->time_stamp = jiffies;
1335
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001336 if (txq->sched_retry) {
1337 agg_state =
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001338 trans->shrd->tid_data[txq->sta_id][txq->tid].agg.state;
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001339 cond = (agg_state != IWL_EMPTYING_HW_QUEUE_DELBA);
1340 } else {
1341 cond = (status != TX_STATUS_FAIL_PASSIVE_NO_RX);
1342 }
1343
1344 if (txq->q.read_ptr != tfd_num) {
1345 IWL_DEBUG_TX_REPLY(trans, "Retry scheduler reclaim "
1346 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
1347 ssn , tfd_num, txq_id, txq->swq_id);
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001348 freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001349 if (iwl_queue_space(&txq->q) > txq->q.low_mark && cond)
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001350 iwl_wake_queue(trans, txq);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001351 }
Emmanuel Grumbach464021f2011-08-25 23:11:26 -07001352
1353 iwl_free_tfds_in_queue(trans, sta_id, tid, freed);
1354 iwlagn_txq_check_empty(trans, sta_id, tid, txq_id);
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001355}
1356
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001357static void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001358{
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001359 iwl_trans_pcie_tx_free(trans);
1360 iwl_trans_pcie_rx_free(trans);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001361 free_irq(bus(trans)->irq, trans);
1362 iwl_free_isr_ict(trans);
1363 trans->shrd->trans = NULL;
1364 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001365}
1366
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001367#ifdef CONFIG_PM
1368
1369static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1370{
1371 /*
1372 * This function is called when system goes into suspend state
1373 * mac80211 will call iwl_mac_stop() from the mac80211 suspend function
1374 * first but since iwl_mac_stop() has no knowledge of who the caller is,
1375 * it will not call apm_ops.stop() to stop the DMA operation.
1376 * Calling apm_ops.stop here to make sure we stop the DMA.
1377 *
1378 * But of course ... if we have configured WoWLAN then we did other
1379 * things already :-)
1380 */
1381 if (!trans->shrd->wowlan)
1382 iwl_apm_stop(priv(trans));
1383
1384 return 0;
1385}
1386
1387static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1388{
1389 bool hw_rfkill = false;
1390
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001391 iwl_enable_interrupts(trans);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001392
Emmanuel Grumbach83ed9012011-08-25 23:11:14 -07001393 if (!(iwl_read32(bus(trans), CSR_GP_CNTRL) &
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001394 CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
1395 hw_rfkill = true;
1396
1397 if (hw_rfkill)
1398 set_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1399 else
1400 clear_bit(STATUS_RF_KILL_HW, &trans->shrd->status);
1401
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001402 iwl_set_hw_rfkill_state(priv(trans), hw_rfkill);
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001403
1404 return 0;
1405}
1406#else /* CONFIG_PM */
1407static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1408{ return 0; }
1409
1410static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1411{ return 0; }
1412
1413#endif /* CONFIG_PM */
1414
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001415static void iwl_trans_pcie_wake_any_queue(struct iwl_trans *trans,
1416 u8 ctx)
1417{
1418 u8 ac, txq_id;
1419 struct iwl_trans_pcie *trans_pcie =
1420 IWL_TRANS_GET_PCIE_TRANS(trans);
1421
1422 for (ac = 0; ac < AC_NUM; ac++) {
1423 txq_id = trans_pcie->ac_to_queue[ctx][ac];
1424 IWL_DEBUG_INFO(trans, "Queue Status: Q[%d] %s\n",
1425 ac,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001426 (atomic_read(&trans_pcie->queue_stop_count[ac]) > 0)
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001427 ? "stopped" : "awake");
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001428 iwl_wake_queue(trans, &trans_pcie->txq[txq_id]);
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001429 }
1430}
1431
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001432const struct iwl_trans_ops trans_ops_pcie;
1433
1434static struct iwl_trans *iwl_trans_pcie_alloc(struct iwl_shared *shrd)
1435{
1436 struct iwl_trans *iwl_trans = kzalloc(sizeof(struct iwl_trans) +
1437 sizeof(struct iwl_trans_pcie),
1438 GFP_KERNEL);
1439 if (iwl_trans) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001440 struct iwl_trans_pcie *trans_pcie =
1441 IWL_TRANS_GET_PCIE_TRANS(iwl_trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001442 iwl_trans->ops = &trans_ops_pcie;
1443 iwl_trans->shrd = shrd;
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001444 trans_pcie->trans = iwl_trans;
Emmanuel Grumbach72012472011-08-25 23:11:07 -07001445 spin_lock_init(&iwl_trans->hcmd_lock);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001446 }
1447
1448 return iwl_trans;
1449}
1450
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001451static void iwl_trans_pcie_stop_queue(struct iwl_trans *trans, int txq_id)
1452{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001453 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1454
1455 iwl_stop_queue(trans, &trans_pcie->txq[txq_id]);
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001456}
1457
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001458#define IWL_FLUSH_WAIT_MS 2000
1459
1460static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
1461{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001462 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001463 struct iwl_tx_queue *txq;
1464 struct iwl_queue *q;
1465 int cnt;
1466 unsigned long now = jiffies;
1467 int ret = 0;
1468
1469 /* waiting for all the tx frames complete might take a while */
1470 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
1471 if (cnt == trans->shrd->cmd_queue)
1472 continue;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001473 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001474 q = &txq->q;
1475 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1476 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1477 msleep(1);
1478
1479 if (q->read_ptr != q->write_ptr) {
1480 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1481 ret = -ETIMEDOUT;
1482 break;
1483 }
1484 }
1485 return ret;
1486}
1487
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001488/*
1489 * On every watchdog tick we check (latest) time stamp. If it does not
1490 * change during timeout period and queue is not empty we reset firmware.
1491 */
1492static int iwl_trans_pcie_check_stuck_queue(struct iwl_trans *trans, int cnt)
1493{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001494 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1495 struct iwl_tx_queue *txq = &trans_pcie->txq[cnt];
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001496 struct iwl_queue *q = &txq->q;
1497 unsigned long timeout;
1498
1499 if (q->read_ptr == q->write_ptr) {
1500 txq->time_stamp = jiffies;
1501 return 0;
1502 }
1503
1504 timeout = txq->time_stamp +
1505 msecs_to_jiffies(hw_params(trans).wd_timeout);
1506
1507 if (time_after(jiffies, timeout)) {
1508 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", q->id,
1509 hw_params(trans).wd_timeout);
Wey-Yi Guy05f8a092011-09-06 09:31:22 -07001510 IWL_ERR(trans, "Current read_ptr %d write_ptr %d\n",
1511 q->read_ptr, q->write_ptr);
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001512 return 1;
1513 }
1514
1515 return 0;
1516}
1517
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001518static const char *get_fh_string(int cmd)
1519{
1520 switch (cmd) {
1521 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1522 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1523 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1524 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1525 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1526 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1527 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1528 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1529 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1530 default:
1531 return "UNKNOWN";
1532 }
1533}
1534
1535int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
1536{
1537 int i;
1538#ifdef CONFIG_IWLWIFI_DEBUG
1539 int pos = 0;
1540 size_t bufsz = 0;
1541#endif
1542 static const u32 fh_tbl[] = {
1543 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1544 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1545 FH_RSCSR_CHNL0_WPTR,
1546 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1547 FH_MEM_RSSR_SHARED_CTRL_REG,
1548 FH_MEM_RSSR_RX_STATUS_REG,
1549 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1550 FH_TSSR_TX_STATUS_REG,
1551 FH_TSSR_TX_ERROR_REG
1552 };
1553#ifdef CONFIG_IWLWIFI_DEBUG
1554 if (display) {
1555 bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1556 *buf = kmalloc(bufsz, GFP_KERNEL);
1557 if (!*buf)
1558 return -ENOMEM;
1559 pos += scnprintf(*buf + pos, bufsz - pos,
1560 "FH register values:\n");
1561 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1562 pos += scnprintf(*buf + pos, bufsz - pos,
1563 " %34s: 0X%08x\n",
1564 get_fh_string(fh_tbl[i]),
1565 iwl_read_direct32(bus(trans), fh_tbl[i]));
1566 }
1567 return pos;
1568 }
1569#endif
1570 IWL_ERR(trans, "FH register values:\n");
1571 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
1572 IWL_ERR(trans, " %34s: 0X%08x\n",
1573 get_fh_string(fh_tbl[i]),
1574 iwl_read_direct32(bus(trans), fh_tbl[i]));
1575 }
1576 return 0;
1577}
1578
1579static const char *get_csr_string(int cmd)
1580{
1581 switch (cmd) {
1582 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1583 IWL_CMD(CSR_INT_COALESCING);
1584 IWL_CMD(CSR_INT);
1585 IWL_CMD(CSR_INT_MASK);
1586 IWL_CMD(CSR_FH_INT_STATUS);
1587 IWL_CMD(CSR_GPIO_IN);
1588 IWL_CMD(CSR_RESET);
1589 IWL_CMD(CSR_GP_CNTRL);
1590 IWL_CMD(CSR_HW_REV);
1591 IWL_CMD(CSR_EEPROM_REG);
1592 IWL_CMD(CSR_EEPROM_GP);
1593 IWL_CMD(CSR_OTP_GP_REG);
1594 IWL_CMD(CSR_GIO_REG);
1595 IWL_CMD(CSR_GP_UCODE_REG);
1596 IWL_CMD(CSR_GP_DRIVER_REG);
1597 IWL_CMD(CSR_UCODE_DRV_GP1);
1598 IWL_CMD(CSR_UCODE_DRV_GP2);
1599 IWL_CMD(CSR_LED_REG);
1600 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1601 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1602 IWL_CMD(CSR_ANA_PLL_CFG);
1603 IWL_CMD(CSR_HW_REV_WA_REG);
1604 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1605 default:
1606 return "UNKNOWN";
1607 }
1608}
1609
1610void iwl_dump_csr(struct iwl_trans *trans)
1611{
1612 int i;
1613 static const u32 csr_tbl[] = {
1614 CSR_HW_IF_CONFIG_REG,
1615 CSR_INT_COALESCING,
1616 CSR_INT,
1617 CSR_INT_MASK,
1618 CSR_FH_INT_STATUS,
1619 CSR_GPIO_IN,
1620 CSR_RESET,
1621 CSR_GP_CNTRL,
1622 CSR_HW_REV,
1623 CSR_EEPROM_REG,
1624 CSR_EEPROM_GP,
1625 CSR_OTP_GP_REG,
1626 CSR_GIO_REG,
1627 CSR_GP_UCODE_REG,
1628 CSR_GP_DRIVER_REG,
1629 CSR_UCODE_DRV_GP1,
1630 CSR_UCODE_DRV_GP2,
1631 CSR_LED_REG,
1632 CSR_DRAM_INT_TBL_REG,
1633 CSR_GIO_CHICKEN_BITS,
1634 CSR_ANA_PLL_CFG,
1635 CSR_HW_REV_WA_REG,
1636 CSR_DBG_HPET_MEM_REG
1637 };
1638 IWL_ERR(trans, "CSR values:\n");
1639 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1640 "CSR_INT_PERIODIC_REG)\n");
1641 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1642 IWL_ERR(trans, " %25s: 0X%08x\n",
1643 get_csr_string(csr_tbl[i]),
1644 iwl_read32(bus(trans), csr_tbl[i]));
1645 }
1646}
1647
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001648#ifdef CONFIG_IWLWIFI_DEBUGFS
1649/* create and remove of files */
1650#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001651 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001652 &iwl_dbgfs_##name##_ops)) \
1653 return -ENOMEM; \
1654} while (0)
1655
1656/* file operation */
1657#define DEBUGFS_READ_FUNC(name) \
1658static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1659 char __user *user_buf, \
1660 size_t count, loff_t *ppos);
1661
1662#define DEBUGFS_WRITE_FUNC(name) \
1663static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1664 const char __user *user_buf, \
1665 size_t count, loff_t *ppos);
1666
1667
1668static int iwl_dbgfs_open_file_generic(struct inode *inode, struct file *file)
1669{
1670 file->private_data = inode->i_private;
1671 return 0;
1672}
1673
1674#define DEBUGFS_READ_FILE_OPS(name) \
1675 DEBUGFS_READ_FUNC(name); \
1676static const struct file_operations iwl_dbgfs_##name##_ops = { \
1677 .read = iwl_dbgfs_##name##_read, \
1678 .open = iwl_dbgfs_open_file_generic, \
1679 .llseek = generic_file_llseek, \
1680};
1681
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001682#define DEBUGFS_WRITE_FILE_OPS(name) \
1683 DEBUGFS_WRITE_FUNC(name); \
1684static const struct file_operations iwl_dbgfs_##name##_ops = { \
1685 .write = iwl_dbgfs_##name##_write, \
1686 .open = iwl_dbgfs_open_file_generic, \
1687 .llseek = generic_file_llseek, \
1688};
1689
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001690#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1691 DEBUGFS_READ_FUNC(name); \
1692 DEBUGFS_WRITE_FUNC(name); \
1693static const struct file_operations iwl_dbgfs_##name##_ops = { \
1694 .write = iwl_dbgfs_##name##_write, \
1695 .read = iwl_dbgfs_##name##_read, \
1696 .open = iwl_dbgfs_open_file_generic, \
1697 .llseek = generic_file_llseek, \
1698};
1699
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001700static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
1701 char __user *user_buf,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001702 size_t count, loff_t *ppos)
1703{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001704 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001705 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001706 struct iwl_tx_queue *txq;
1707 struct iwl_queue *q;
1708 char *buf;
1709 int pos = 0;
1710 int cnt;
1711 int ret;
Emmanuel Grumbachfd656932011-08-25 23:11:19 -07001712 const size_t bufsz = sizeof(char) * 64 * hw_params(trans).max_txq_num;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001713
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001714 if (!trans_pcie->txq) {
Emmanuel Grumbach3e10cae2011-09-06 09:31:18 -07001715 IWL_ERR(trans, "txq not ready\n");
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001716 return -EAGAIN;
1717 }
1718 buf = kzalloc(bufsz, GFP_KERNEL);
1719 if (!buf)
1720 return -ENOMEM;
1721
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001722 for (cnt = 0; cnt < hw_params(trans).max_txq_num; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001723 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001724 q = &txq->q;
1725 pos += scnprintf(buf + pos, bufsz - pos,
1726 "hwq %.2d: read=%u write=%u stop=%d"
1727 " swq_id=%#.2x (ac %d/hwq %d)\n",
1728 cnt, q->read_ptr, q->write_ptr,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001729 !!test_bit(cnt, trans_pcie->queue_stopped),
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001730 txq->swq_id, txq->swq_id & 3,
1731 (txq->swq_id >> 2) & 0x1f);
1732 if (cnt >= 4)
1733 continue;
1734 /* for the ACs, display the stop count too */
1735 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001736 " stop-count: %d\n",
1737 atomic_read(&trans_pcie->queue_stop_count[cnt]));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001738 }
1739 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1740 kfree(buf);
1741 return ret;
1742}
1743
1744static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
1745 char __user *user_buf,
1746 size_t count, loff_t *ppos) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001747 struct iwl_trans *trans = file->private_data;
1748 struct iwl_trans_pcie *trans_pcie =
1749 IWL_TRANS_GET_PCIE_TRANS(trans);
1750 struct iwl_rx_queue *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001751 char buf[256];
1752 int pos = 0;
1753 const size_t bufsz = sizeof(buf);
1754
1755 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1756 rxq->read);
1757 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1758 rxq->write);
1759 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1760 rxq->free_count);
1761 if (rxq->rb_stts) {
1762 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1763 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1764 } else {
1765 pos += scnprintf(buf + pos, bufsz - pos,
1766 "closed_rb_num: Not Allocated\n");
1767 }
1768 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1769}
1770
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001771static ssize_t iwl_dbgfs_log_event_read(struct file *file,
1772 char __user *user_buf,
1773 size_t count, loff_t *ppos)
1774{
1775 struct iwl_trans *trans = file->private_data;
1776 char *buf;
1777 int pos = 0;
1778 ssize_t ret = -ENOMEM;
1779
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07001780 ret = pos = iwl_dump_nic_event_log(trans, true, &buf, true);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001781 if (buf) {
1782 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1783 kfree(buf);
1784 }
1785 return ret;
1786}
1787
1788static ssize_t iwl_dbgfs_log_event_write(struct file *file,
1789 const char __user *user_buf,
1790 size_t count, loff_t *ppos)
1791{
1792 struct iwl_trans *trans = file->private_data;
1793 u32 event_log_flag;
1794 char buf[8];
1795 int buf_size;
1796
1797 memset(buf, 0, sizeof(buf));
1798 buf_size = min(count, sizeof(buf) - 1);
1799 if (copy_from_user(buf, user_buf, buf_size))
1800 return -EFAULT;
1801 if (sscanf(buf, "%d", &event_log_flag) != 1)
1802 return -EFAULT;
1803 if (event_log_flag == 1)
Emmanuel Grumbach6bb78842011-08-25 23:11:09 -07001804 iwl_dump_nic_event_log(trans, true, NULL, false);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001805
1806 return count;
1807}
1808
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001809static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1810 char __user *user_buf,
1811 size_t count, loff_t *ppos) {
1812
1813 struct iwl_trans *trans = file->private_data;
1814 struct iwl_trans_pcie *trans_pcie =
1815 IWL_TRANS_GET_PCIE_TRANS(trans);
1816 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1817
1818 int pos = 0;
1819 char *buf;
1820 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1821 ssize_t ret;
1822
1823 buf = kzalloc(bufsz, GFP_KERNEL);
1824 if (!buf) {
1825 IWL_ERR(trans, "Can not allocate Buffer\n");
1826 return -ENOMEM;
1827 }
1828
1829 pos += scnprintf(buf + pos, bufsz - pos,
1830 "Interrupt Statistics Report:\n");
1831
1832 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1833 isr_stats->hw);
1834 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1835 isr_stats->sw);
1836 if (isr_stats->sw || isr_stats->hw) {
1837 pos += scnprintf(buf + pos, bufsz - pos,
1838 "\tLast Restarting Code: 0x%X\n",
1839 isr_stats->err_code);
1840 }
1841#ifdef CONFIG_IWLWIFI_DEBUG
1842 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1843 isr_stats->sch);
1844 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1845 isr_stats->alive);
1846#endif
1847 pos += scnprintf(buf + pos, bufsz - pos,
1848 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1849
1850 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1851 isr_stats->ctkill);
1852
1853 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1854 isr_stats->wakeup);
1855
1856 pos += scnprintf(buf + pos, bufsz - pos,
1857 "Rx command responses:\t\t %u\n", isr_stats->rx);
1858
1859 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1860 isr_stats->tx);
1861
1862 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1863 isr_stats->unhandled);
1864
1865 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1866 kfree(buf);
1867 return ret;
1868}
1869
1870static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1871 const char __user *user_buf,
1872 size_t count, loff_t *ppos)
1873{
1874 struct iwl_trans *trans = file->private_data;
1875 struct iwl_trans_pcie *trans_pcie =
1876 IWL_TRANS_GET_PCIE_TRANS(trans);
1877 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1878
1879 char buf[8];
1880 int buf_size;
1881 u32 reset_flag;
1882
1883 memset(buf, 0, sizeof(buf));
1884 buf_size = min(count, sizeof(buf) - 1);
1885 if (copy_from_user(buf, user_buf, buf_size))
1886 return -EFAULT;
1887 if (sscanf(buf, "%x", &reset_flag) != 1)
1888 return -EFAULT;
1889 if (reset_flag == 0)
1890 memset(isr_stats, 0, sizeof(*isr_stats));
1891
1892 return count;
1893}
1894
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001895static ssize_t iwl_dbgfs_csr_write(struct file *file,
1896 const char __user *user_buf,
1897 size_t count, loff_t *ppos)
1898{
1899 struct iwl_trans *trans = file->private_data;
1900 char buf[8];
1901 int buf_size;
1902 int csr;
1903
1904 memset(buf, 0, sizeof(buf));
1905 buf_size = min(count, sizeof(buf) - 1);
1906 if (copy_from_user(buf, user_buf, buf_size))
1907 return -EFAULT;
1908 if (sscanf(buf, "%d", &csr) != 1)
1909 return -EFAULT;
1910
1911 iwl_dump_csr(trans);
1912
1913 return count;
1914}
1915
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001916static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
1917 char __user *user_buf,
1918 size_t count, loff_t *ppos)
1919{
1920 struct iwl_trans *trans = file->private_data;
1921 char *buf;
1922 int pos = 0;
1923 ssize_t ret = -EFAULT;
1924
1925 ret = pos = iwl_dump_fh(trans, &buf, true);
1926 if (buf) {
1927 ret = simple_read_from_buffer(user_buf,
1928 count, ppos, buf, pos);
1929 kfree(buf);
1930 }
1931
1932 return ret;
1933}
1934
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001935DEBUGFS_READ_WRITE_FILE_OPS(log_event);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001936DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001937DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001938DEBUGFS_READ_FILE_OPS(rx_queue);
1939DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001940DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001941
1942/*
1943 * Create the debugfs files and directories
1944 *
1945 */
1946static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1947 struct dentry *dir)
1948{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001949 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1950 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -07001951 DEBUGFS_ADD_FILE(log_event, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001952 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001953 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1954 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001955 return 0;
1956}
1957#else
1958static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1959 struct dentry *dir)
1960{ return 0; }
1961
1962#endif /*CONFIG_IWLWIFI_DEBUGFS */
1963
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001964const struct iwl_trans_ops trans_ops_pcie = {
1965 .alloc = iwl_trans_pcie_alloc,
1966 .request_irq = iwl_trans_pcie_request_irq,
1967 .start_device = iwl_trans_pcie_start_device,
1968 .prepare_card_hw = iwl_trans_pcie_prepare_card_hw,
1969 .stop_device = iwl_trans_pcie_stop_device,
1970
1971 .tx_start = iwl_trans_pcie_tx_start,
Emmanuel Grumbache13c0c52011-08-25 23:11:24 -07001972 .wake_any_queue = iwl_trans_pcie_wake_any_queue,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001973
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001974 .send_cmd = iwl_trans_pcie_send_cmd,
1975 .send_cmd_pdu = iwl_trans_pcie_send_cmd_pdu,
1976
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001977 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001978 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001979
Emmanuel Grumbach7f01d562011-08-25 23:11:27 -07001980 .tx_agg_disable = iwl_trans_pcie_tx_agg_disable,
Emmanuel Grumbach288712a2011-08-25 23:11:25 -07001981 .tx_agg_alloc = iwl_trans_pcie_tx_agg_alloc,
Emmanuel Grumbachc91bd122011-08-25 23:11:28 -07001982 .tx_agg_setup = iwl_trans_pcie_tx_agg_setup,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001983
1984 .kick_nic = iwl_trans_pcie_kick_nic,
1985
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001986 .free = iwl_trans_pcie_free,
Emmanuel Grumbache20d43412011-08-25 23:11:31 -07001987 .stop_queue = iwl_trans_pcie_stop_queue,
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001988
1989 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001990
1991 .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
Emmanuel Grumbachf22be622011-08-25 23:11:30 -07001992 .check_stuck_queue = iwl_trans_pcie_check_stuck_queue,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001993
Emmanuel Grumbach57210f72011-08-25 23:10:52 -07001994 .suspend = iwl_trans_pcie_suspend,
1995 .resume = iwl_trans_pcie_resume,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001996};
1997