blob: 7dd6524d2aac9becefa0103c69b60bb241a94bdf [file] [log] [blame]
Miguel Aguilarca263082010-03-11 09:32:21 -06001/*
2 * DaVinci Voice Codec Core Interface for TI platforms
3 *
4 * Copyright (C) 2010 Texas Instruments, Inc
5 *
6 * Author: Miguel Aguilar <miguel.aguilar@ridgerun.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 */
22
23#ifndef __LINUX_MFD_DAVINCI_VOICECODEC_H_
24#define __LINUX_MFD_DAVINIC_VOICECODEC_H_
25
26#include <linux/kernel.h>
27#include <linux/platform_device.h>
28#include <linux/mfd/core.h>
Matt Porter3ad7a422013-03-06 11:15:31 -050029#include <linux/platform_data/edma.h>
Miguel Aguilarca263082010-03-11 09:32:21 -060030
31/*
32 * Register values.
33 */
34#define DAVINCI_VC_PID 0x00
35#define DAVINCI_VC_CTRL 0x04
36#define DAVINCI_VC_INTEN 0x08
37#define DAVINCI_VC_INTSTATUS 0x0c
38#define DAVINCI_VC_INTCLR 0x10
39#define DAVINCI_VC_EMUL_CTRL 0x14
40#define DAVINCI_VC_RFIFO 0x20
41#define DAVINCI_VC_WFIFO 0x24
42#define DAVINCI_VC_FIFOSTAT 0x28
43#define DAVINCI_VC_TST_CTRL 0x2C
44#define DAVINCI_VC_REG05 0x94
45#define DAVINCI_VC_REG09 0xA4
46#define DAVINCI_VC_REG12 0xB0
47
48/* DAVINCI_VC_CTRL bit fields */
49#define DAVINCI_VC_CTRL_MASK 0x5500
50#define DAVINCI_VC_CTRL_RSTADC BIT(0)
51#define DAVINCI_VC_CTRL_RSTDAC BIT(1)
52#define DAVINCI_VC_CTRL_RD_BITS_8 BIT(4)
53#define DAVINCI_VC_CTRL_RD_UNSIGNED BIT(5)
54#define DAVINCI_VC_CTRL_WD_BITS_8 BIT(6)
55#define DAVINCI_VC_CTRL_WD_UNSIGNED BIT(7)
56#define DAVINCI_VC_CTRL_RFIFOEN BIT(8)
57#define DAVINCI_VC_CTRL_RFIFOCL BIT(9)
58#define DAVINCI_VC_CTRL_RFIFOMD_WORD_1 BIT(10)
59#define DAVINCI_VC_CTRL_WFIFOEN BIT(12)
60#define DAVINCI_VC_CTRL_WFIFOCL BIT(13)
61#define DAVINCI_VC_CTRL_WFIFOMD_WORD_1 BIT(14)
62
63/* DAVINCI_VC_INT bit fields */
64#define DAVINCI_VC_INT_MASK 0x3F
65#define DAVINCI_VC_INT_RDRDY_MASK BIT(0)
66#define DAVINCI_VC_INT_RERROVF_MASK BIT(1)
67#define DAVINCI_VC_INT_RERRUDR_MASK BIT(2)
68#define DAVINCI_VC_INT_WDREQ_MASK BIT(3)
69#define DAVINCI_VC_INT_WERROVF_MASKBIT BIT(4)
70#define DAVINCI_VC_INT_WERRUDR_MASK BIT(5)
71
72/* DAVINCI_VC_REG05 bit fields */
73#define DAVINCI_VC_REG05_PGA_GAIN 0x07
74
75/* DAVINCI_VC_REG09 bit fields */
76#define DAVINCI_VC_REG09_MUTE 0x40
77#define DAVINCI_VC_REG09_DIG_ATTEN 0x3F
78
79/* DAVINCI_VC_REG12 bit fields */
80#define DAVINCI_VC_REG12_POWER_ALL_ON 0xFD
81#define DAVINCI_VC_REG12_POWER_ALL_OFF 0x00
82
83#define DAVINCI_VC_CELLS 2
84
85enum davinci_vc_cells {
86 DAVINCI_VC_VCIF_CELL,
87 DAVINCI_VC_CQ93VC_CELL,
88};
89
90struct davinci_vcif {
91 struct platform_device *pdev;
92 u32 dma_tx_channel;
93 u32 dma_rx_channel;
94 dma_addr_t dma_tx_addr;
95 dma_addr_t dma_rx_addr;
96};
97
98struct cq93vc {
99 struct platform_device *pdev;
100 struct snd_soc_codec *codec;
101 u32 sysclk;
102};
103
104struct davinci_vc;
105
106struct davinci_vc {
107 /* Device data */
108 struct device *dev;
109 struct platform_device *pdev;
110 struct clk *clk;
111
112 /* Memory resources */
113 void __iomem *base;
114 resource_size_t pbase;
115 size_t base_size;
116
117 /* MFD cells */
118 struct mfd_cell cells[DAVINCI_VC_CELLS];
119
120 /* Client devices */
121 struct davinci_vcif davinci_vcif;
122 struct cq93vc cq93vc;
123};
124
125#endif