blob: 4bfe0a2f7d50cc218bce24040154286a582aaf94 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
2 * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
3 * AVR32 systems.)
4 *
5 * Copyright (C) 2007 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05306 * Copyright (C) 2010-2011 ST Microelectronics
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12#ifndef DW_DMAC_H
13#define DW_DMAC_H
14
15#include <linux/dmaengine.h>
16
17/**
18 * struct dw_dma_platform_data - Controller configuration parameters
19 * @nr_channels: Number of channels supported by hardware (max 8)
Jamie Iles95ea7592011-01-21 14:11:54 +000020 * @is_private: The device channels should be marked as private and not for
21 * by the general purpose DMA channel allocator.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070022 */
23struct dw_dma_platform_data {
24 unsigned int nr_channels;
Jamie Iles95ea7592011-01-21 14:11:54 +000025 bool is_private;
Viresh Kumarb0c31302011-03-03 15:47:21 +053026#define CHAN_ALLOCATION_ASCENDING 0 /* zero to seven */
27#define CHAN_ALLOCATION_DESCENDING 1 /* seven to zero */
28 unsigned char chan_allocation_order;
Viresh Kumar93317e82011-03-03 15:47:22 +053029#define CHAN_PRIORITY_ASCENDING 0 /* chan0 highest */
30#define CHAN_PRIORITY_DESCENDING 1 /* chan7 highest */
31 unsigned char chan_priority;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070032};
33
34/**
Dan Williams74465b42009-01-06 11:38:16 -070035 * enum dw_dma_slave_width - DMA slave register access width.
36 * @DMA_SLAVE_WIDTH_8BIT: Do 8-bit slave register accesses
37 * @DMA_SLAVE_WIDTH_16BIT: Do 16-bit slave register accesses
38 * @DMA_SLAVE_WIDTH_32BIT: Do 32-bit slave register accesses
39 */
40enum dw_dma_slave_width {
41 DW_DMA_SLAVE_WIDTH_8BIT,
42 DW_DMA_SLAVE_WIDTH_16BIT,
43 DW_DMA_SLAVE_WIDTH_32BIT,
44};
45
Viresh KUMARee665092011-03-04 15:42:51 +053046/* bursts size */
47enum dw_dma_msize {
48 DW_DMA_MSIZE_1,
49 DW_DMA_MSIZE_4,
50 DW_DMA_MSIZE_8,
51 DW_DMA_MSIZE_16,
52 DW_DMA_MSIZE_32,
53 DW_DMA_MSIZE_64,
54 DW_DMA_MSIZE_128,
55 DW_DMA_MSIZE_256,
56};
57
58/* flow controller */
59enum dw_dma_fc {
60 DW_DMA_FC_D_M2M,
61 DW_DMA_FC_D_M2P,
62 DW_DMA_FC_D_P2M,
63 DW_DMA_FC_D_P2P,
64 DW_DMA_FC_P_P2M,
65 DW_DMA_FC_SP_P2P,
66 DW_DMA_FC_P_M2P,
67 DW_DMA_FC_DP_P2P,
68};
69
Dan Williams74465b42009-01-06 11:38:16 -070070/**
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070071 * struct dw_dma_slave - Controller-specific information about a slave
Dan Williams74465b42009-01-06 11:38:16 -070072 *
73 * @dma_dev: required DMA master device
74 * @tx_reg: physical address of data register used for
75 * memory-to-peripheral transfers
76 * @rx_reg: physical address of data register used for
77 * peripheral-to-memory transfers
78 * @reg_width: peripheral register width
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070079 * @cfg_hi: Platform-specific initializer for the CFG_HI register
80 * @cfg_lo: Platform-specific initializer for the CFG_LO register
Viresh Kumar59c22fc2011-03-03 15:47:23 +053081 * @src_master: src master for transfers on allocated channel.
82 * @dst_master: dest master for transfers on allocated channel.
Viresh KUMARee665092011-03-04 15:42:51 +053083 * @src_msize: src burst size.
84 * @dst_msize: dest burst size.
85 * @fc: flow controller for DMA transfer
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070086 */
87struct dw_dma_slave {
Dan Williams74465b42009-01-06 11:38:16 -070088 struct device *dma_dev;
89 dma_addr_t tx_reg;
90 dma_addr_t rx_reg;
91 enum dw_dma_slave_width reg_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070092 u32 cfg_hi;
93 u32 cfg_lo;
Viresh Kumar59c22fc2011-03-03 15:47:23 +053094 u8 src_master;
95 u8 dst_master;
Viresh KUMARee665092011-03-04 15:42:51 +053096 u8 src_msize;
97 u8 dst_msize;
98 u8 fc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070099};
100
101/* Platform-configurable bits in CFG_HI */
102#define DWC_CFGH_FCMODE (1 << 0)
103#define DWC_CFGH_FIFO_MODE (1 << 1)
104#define DWC_CFGH_PROTCTL(x) ((x) << 2)
105#define DWC_CFGH_SRC_PER(x) ((x) << 7)
106#define DWC_CFGH_DST_PER(x) ((x) << 11)
107
108/* Platform-configurable bits in CFG_LO */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700109#define DWC_CFGL_LOCK_CH_XFER (0 << 12) /* scope of LOCK_CH */
110#define DWC_CFGL_LOCK_CH_BLOCK (1 << 12)
111#define DWC_CFGL_LOCK_CH_XACT (2 << 12)
112#define DWC_CFGL_LOCK_BUS_XFER (0 << 14) /* scope of LOCK_BUS */
113#define DWC_CFGL_LOCK_BUS_BLOCK (1 << 14)
114#define DWC_CFGL_LOCK_BUS_XACT (2 << 14)
115#define DWC_CFGL_LOCK_CH (1 << 15) /* channel lockout */
116#define DWC_CFGL_LOCK_BUS (1 << 16) /* busmaster lockout */
117#define DWC_CFGL_HS_DST_POL (1 << 18) /* dst handshake active low */
118#define DWC_CFGL_HS_SRC_POL (1 << 19) /* src handshake active low */
119
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200120/* DMA API extensions */
121struct dw_cyclic_desc {
122 struct dw_desc **desc;
123 unsigned long periods;
124 void (*period_callback)(void *param);
125 void *period_callback_param;
126};
127
128struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
129 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
130 enum dma_data_direction direction);
131void dw_dma_cyclic_free(struct dma_chan *chan);
132int dw_dma_cyclic_start(struct dma_chan *chan);
133void dw_dma_cyclic_stop(struct dma_chan *chan);
134
135dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan);
136
137dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan);
138
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700139#endif /* DW_DMAC_H */