blob: 2f2433845d0487dd703301664cbc33ecfc77bc11 [file] [log] [blame]
Wu Fengguang079d88c2010-03-08 10:44:23 +08001/*
2 *
3 * patch_hdmi.c - routines for HDMI/DisplayPort codecs
4 *
5 * Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
Takashi Iwai84eb01b2010-09-07 12:27:25 +02006 * Copyright (c) 2006 ATI Technologies Inc.
7 * Copyright (c) 2008 NVIDIA Corp. All rights reserved.
8 * Copyright (c) 2008 Wei Ni <wni@nvidia.com>
Anssi Hannula5a6135842013-10-24 21:10:35 +03009 * Copyright (c) 2013 Anssi Hannula <anssi.hannula@iki.fi>
Wu Fengguang079d88c2010-03-08 10:44:23 +080010 *
11 * Authors:
12 * Wu Fengguang <wfg@linux.intel.com>
13 *
14 * Maintained by:
15 * Wu Fengguang <wfg@linux.intel.com>
16 *
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the Free
19 * Software Foundation; either version 2 of the License, or (at your option)
20 * any later version.
21 *
22 * This program is distributed in the hope that it will be useful, but
23 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
24 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
25 * for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software Foundation,
29 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
Takashi Iwai84eb01b2010-09-07 12:27:25 +020032#include <linux/init.h>
33#include <linux/delay.h>
34#include <linux/slab.h>
Paul Gortmaker65a77212011-07-15 13:13:37 -040035#include <linux/module.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020036#include <sound/core.h>
David Henningsson07acecc2011-05-19 11:46:03 +020037#include <sound/jack.h>
Wang Xingchao433968d2012-09-06 10:02:37 +080038#include <sound/asoundef.h>
Takashi Iwaid45e6882012-07-31 11:36:00 +020039#include <sound/tlv.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020040#include "hda_codec.h"
41#include "hda_local.h"
Takashi Iwai1835a0f2011-10-27 22:12:46 +020042#include "hda_jack.h"
Takashi Iwai84eb01b2010-09-07 12:27:25 +020043
Takashi Iwai0ebaa242011-01-11 18:11:04 +010044static bool static_hdmi_pcm;
45module_param(static_hdmi_pcm, bool, 0644);
46MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");
47
Takashi Iwai7639a062015-03-03 10:07:24 +010048#define is_haswell(codec) ((codec)->core.vendor_id == 0x80862807)
49#define is_broadwell(codec) ((codec)->core.vendor_id == 0x80862808)
50#define is_skylake(codec) ((codec)->core.vendor_id == 0x80862809)
Libin Yang432ac1a2014-12-16 13:17:34 +080051#define is_haswell_plus(codec) (is_haswell(codec) || is_broadwell(codec) \
52 || is_skylake(codec))
Mengdong Lin75dcbe42014-01-08 15:55:32 -050053
Takashi Iwai7639a062015-03-03 10:07:24 +010054#define is_valleyview(codec) ((codec)->core.vendor_id == 0x80862882)
55#define is_cherryview(codec) ((codec)->core.vendor_id == 0x80862883)
Libin Yangca2e7222014-08-19 16:20:12 +080056#define is_valleyview_plus(codec) (is_valleyview(codec) || is_cherryview(codec))
Mengdong Linfb87fa32013-09-04 16:36:57 -040057
Stephen Warren384a48d2011-06-01 11:14:21 -060058struct hdmi_spec_per_cvt {
59 hda_nid_t cvt_nid;
60 int assigned;
61 unsigned int channels_min;
62 unsigned int channels_max;
63 u32 rates;
64 u64 formats;
65 unsigned int maxbps;
66};
67
Takashi Iwai4eea3092013-02-07 18:18:19 +010068/* max. connections to a widget */
69#define HDA_MAX_CONNECTIONS 32
70
Stephen Warren384a48d2011-06-01 11:14:21 -060071struct hdmi_spec_per_pin {
72 hda_nid_t pin_nid;
73 int num_mux_nids;
74 hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
Mengdong Lin2df67422014-03-20 13:01:06 +080075 int mux_idx;
Anssi Hannula1df5a062013-10-05 02:25:40 +030076 hda_nid_t cvt_nid;
Wu Fengguang744626d2011-11-16 16:29:47 +080077
78 struct hda_codec *codec;
Stephen Warren384a48d2011-06-01 11:14:21 -060079 struct hdmi_eld sink_eld;
Takashi Iwaia4e9a382013-10-17 18:21:12 +020080 struct mutex lock;
Wu Fengguang744626d2011-11-16 16:29:47 +080081 struct delayed_work work;
David Henningsson92c69e72013-02-19 16:11:26 +010082 struct snd_kcontrol *eld_ctl;
Wu Fengguangc6e84532011-11-18 16:59:32 -060083 int repoll_count;
Takashi Iwaib0540872013-09-02 12:33:02 +020084 bool setup; /* the stream has been set up by prepare callback */
85 int channels; /* current number of channels */
Takashi Iwai1a6003b2012-09-06 17:42:08 +020086 bool non_pcm;
Takashi Iwaid45e6882012-07-31 11:36:00 +020087 bool chmap_set; /* channel-map override by ALSA API? */
88 unsigned char chmap[8]; /* ALSA API channel-map */
Jie Yangcd6a6502015-05-27 19:45:45 +080089#ifdef CONFIG_SND_PROC_FS
Takashi Iwaia4e9a382013-10-17 18:21:12 +020090 struct snd_info_entry *proc_entry;
91#endif
Stephen Warren384a48d2011-06-01 11:14:21 -060092};
93
Anssi Hannula307229d2013-10-24 21:10:34 +030094struct cea_channel_speaker_allocation;
95
96/* operations used by generic code that can be overridden by patches */
97struct hdmi_ops {
98 int (*pin_get_eld)(struct hda_codec *codec, hda_nid_t pin_nid,
99 unsigned char *buf, int *eld_size);
100
101 /* get and set channel assigned to each HDMI ASP (audio sample packet) slot */
102 int (*pin_get_slot_channel)(struct hda_codec *codec, hda_nid_t pin_nid,
103 int asp_slot);
104 int (*pin_set_slot_channel)(struct hda_codec *codec, hda_nid_t pin_nid,
105 int asp_slot, int channel);
106
107 void (*pin_setup_infoframe)(struct hda_codec *codec, hda_nid_t pin_nid,
108 int ca, int active_channels, int conn_type);
109
110 /* enable/disable HBR (HD passthrough) */
111 int (*pin_hbr_setup)(struct hda_codec *codec, hda_nid_t pin_nid, bool hbr);
112
113 int (*setup_stream)(struct hda_codec *codec, hda_nid_t cvt_nid,
114 hda_nid_t pin_nid, u32 stream_tag, int format);
115
116 /* Helpers for producing the channel map TLVs. These can be overridden
117 * for devices that have non-standard mapping requirements. */
118 int (*chmap_cea_alloc_validate_get_type)(struct cea_channel_speaker_allocation *cap,
119 int channels);
120 void (*cea_alloc_to_tlv_chmap)(struct cea_channel_speaker_allocation *cap,
121 unsigned int *chmap, int channels);
122
123 /* check that the user-given chmap is supported */
124 int (*chmap_validate)(int ca, int channels, unsigned char *chmap);
125};
126
Wu Fengguang079d88c2010-03-08 10:44:23 +0800127struct hdmi_spec {
128 int num_cvts;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100129 struct snd_array cvts; /* struct hdmi_spec_per_cvt */
130 hda_nid_t cvt_nids[4]; /* only for haswell fix */
Stephen Warren384a48d2011-06-01 11:14:21 -0600131
Wu Fengguang079d88c2010-03-08 10:44:23 +0800132 int num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100133 struct snd_array pins; /* struct hdmi_spec_per_pin */
Takashi Iwaibbbc7e82015-02-27 17:43:19 +0100134 struct hda_pcm *pcm_rec[16];
Takashi Iwaid45e6882012-07-31 11:36:00 +0200135 unsigned int channels_max; /* max over all cvts */
Wu Fengguang079d88c2010-03-08 10:44:23 +0800136
David Henningsson4bd038f2013-02-19 16:11:25 +0100137 struct hdmi_eld temp_eld;
Anssi Hannula307229d2013-10-24 21:10:34 +0300138 struct hdmi_ops ops;
Stephen Warren75fae112014-01-30 11:52:16 -0700139
140 bool dyn_pin_out;
141
Wu Fengguang079d88c2010-03-08 10:44:23 +0800142 /*
Anssi Hannula5a6135842013-10-24 21:10:35 +0300143 * Non-generic VIA/NVIDIA specific
Wu Fengguang079d88c2010-03-08 10:44:23 +0800144 */
145 struct hda_multi_out multiout;
Takashi Iwaid0b12522012-06-15 14:34:42 +0200146 struct hda_pcm_stream pcm_playback;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800147};
148
149
150struct hdmi_audio_infoframe {
151 u8 type; /* 0x84 */
152 u8 ver; /* 0x01 */
153 u8 len; /* 0x0a */
154
Wu Fengguang53d7d692010-09-21 14:25:49 +0800155 u8 checksum;
156
Wu Fengguang079d88c2010-03-08 10:44:23 +0800157 u8 CC02_CT47; /* CC in bits 0:2, CT in 4:7 */
158 u8 SS01_SF24;
159 u8 CXT04;
160 u8 CA;
161 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800162};
163
164struct dp_audio_infoframe {
165 u8 type; /* 0x84 */
166 u8 len; /* 0x1b */
167 u8 ver; /* 0x11 << 2 */
168
169 u8 CC02_CT47; /* match with HDMI infoframe from this on */
170 u8 SS01_SF24;
171 u8 CXT04;
172 u8 CA;
173 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800174};
175
Takashi Iwai2b203db2011-02-11 12:17:30 +0100176union audio_infoframe {
177 struct hdmi_audio_infoframe hdmi;
178 struct dp_audio_infoframe dp;
179 u8 bytes[0];
180};
181
Wu Fengguang079d88c2010-03-08 10:44:23 +0800182/*
183 * CEA speaker placement:
184 *
185 * FLH FCH FRH
186 * FLW FL FLC FC FRC FR FRW
187 *
188 * LFE
189 * TC
190 *
191 * RL RLC RC RRC RR
192 *
193 * The Left/Right Surround channel _notions_ LS/RS in SMPTE 320M corresponds to
194 * CEA RL/RR; The SMPTE channel _assignment_ C/LFE is swapped to CEA LFE/FC.
195 */
196enum cea_speaker_placement {
197 FL = (1 << 0), /* Front Left */
198 FC = (1 << 1), /* Front Center */
199 FR = (1 << 2), /* Front Right */
200 FLC = (1 << 3), /* Front Left Center */
201 FRC = (1 << 4), /* Front Right Center */
202 RL = (1 << 5), /* Rear Left */
203 RC = (1 << 6), /* Rear Center */
204 RR = (1 << 7), /* Rear Right */
205 RLC = (1 << 8), /* Rear Left Center */
206 RRC = (1 << 9), /* Rear Right Center */
207 LFE = (1 << 10), /* Low Frequency Effect */
208 FLW = (1 << 11), /* Front Left Wide */
209 FRW = (1 << 12), /* Front Right Wide */
210 FLH = (1 << 13), /* Front Left High */
211 FCH = (1 << 14), /* Front Center High */
212 FRH = (1 << 15), /* Front Right High */
213 TC = (1 << 16), /* Top Center */
214};
215
216/*
217 * ELD SA bits in the CEA Speaker Allocation data block
218 */
219static int eld_speaker_allocation_bits[] = {
220 [0] = FL | FR,
221 [1] = LFE,
222 [2] = FC,
223 [3] = RL | RR,
224 [4] = RC,
225 [5] = FLC | FRC,
226 [6] = RLC | RRC,
227 /* the following are not defined in ELD yet */
228 [7] = FLW | FRW,
229 [8] = FLH | FRH,
230 [9] = TC,
231 [10] = FCH,
232};
233
234struct cea_channel_speaker_allocation {
235 int ca_index;
236 int speakers[8];
237
238 /* derived values, just for convenience */
239 int channels;
240 int spk_mask;
241};
242
243/*
244 * ALSA sequence is:
245 *
246 * surround40 surround41 surround50 surround51 surround71
247 * ch0 front left = = = =
248 * ch1 front right = = = =
249 * ch2 rear left = = = =
250 * ch3 rear right = = = =
251 * ch4 LFE center center center
252 * ch5 LFE LFE
253 * ch6 side left
254 * ch7 side right
255 *
256 * surround71 = {FL, FR, RLC, RRC, FC, LFE, RL, RR}
257 */
258static int hdmi_channel_mapping[0x32][8] = {
259 /* stereo */
260 [0x00] = { 0x00, 0x11, 0xf2, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
261 /* 2.1 */
262 [0x01] = { 0x00, 0x11, 0x22, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
263 /* Dolby Surround */
264 [0x02] = { 0x00, 0x11, 0x23, 0xf2, 0xf4, 0xf5, 0xf6, 0xf7 },
265 /* surround40 */
266 [0x08] = { 0x00, 0x11, 0x24, 0x35, 0xf3, 0xf2, 0xf6, 0xf7 },
267 /* 4ch */
268 [0x03] = { 0x00, 0x11, 0x23, 0x32, 0x44, 0xf5, 0xf6, 0xf7 },
269 /* surround41 */
Jerry Zhou9396d312010-09-21 14:44:51 +0800270 [0x09] = { 0x00, 0x11, 0x24, 0x35, 0x42, 0xf3, 0xf6, 0xf7 },
Wu Fengguang079d88c2010-03-08 10:44:23 +0800271 /* surround50 */
272 [0x0a] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0xf2, 0xf6, 0xf7 },
273 /* surround51 */
274 [0x0b] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0x52, 0xf6, 0xf7 },
275 /* 7.1 */
276 [0x13] = { 0x00, 0x11, 0x26, 0x37, 0x43, 0x52, 0x64, 0x75 },
277};
278
279/*
280 * This is an ordered list!
281 *
282 * The preceding ones have better chances to be selected by
Wu Fengguang53d7d692010-09-21 14:25:49 +0800283 * hdmi_channel_allocation().
Wu Fengguang079d88c2010-03-08 10:44:23 +0800284 */
285static struct cea_channel_speaker_allocation channel_allocations[] = {
286/* channel: 7 6 5 4 3 2 1 0 */
287{ .ca_index = 0x00, .speakers = { 0, 0, 0, 0, 0, 0, FR, FL } },
288 /* 2.1 */
289{ .ca_index = 0x01, .speakers = { 0, 0, 0, 0, 0, LFE, FR, FL } },
290 /* Dolby Surround */
291{ .ca_index = 0x02, .speakers = { 0, 0, 0, 0, FC, 0, FR, FL } },
292 /* surround40 */
293{ .ca_index = 0x08, .speakers = { 0, 0, RR, RL, 0, 0, FR, FL } },
294 /* surround41 */
295{ .ca_index = 0x09, .speakers = { 0, 0, RR, RL, 0, LFE, FR, FL } },
296 /* surround50 */
297{ .ca_index = 0x0a, .speakers = { 0, 0, RR, RL, FC, 0, FR, FL } },
298 /* surround51 */
299{ .ca_index = 0x0b, .speakers = { 0, 0, RR, RL, FC, LFE, FR, FL } },
300 /* 6.1 */
301{ .ca_index = 0x0f, .speakers = { 0, RC, RR, RL, FC, LFE, FR, FL } },
302 /* surround71 */
303{ .ca_index = 0x13, .speakers = { RRC, RLC, RR, RL, FC, LFE, FR, FL } },
304
305{ .ca_index = 0x03, .speakers = { 0, 0, 0, 0, FC, LFE, FR, FL } },
306{ .ca_index = 0x04, .speakers = { 0, 0, 0, RC, 0, 0, FR, FL } },
307{ .ca_index = 0x05, .speakers = { 0, 0, 0, RC, 0, LFE, FR, FL } },
308{ .ca_index = 0x06, .speakers = { 0, 0, 0, RC, FC, 0, FR, FL } },
309{ .ca_index = 0x07, .speakers = { 0, 0, 0, RC, FC, LFE, FR, FL } },
310{ .ca_index = 0x0c, .speakers = { 0, RC, RR, RL, 0, 0, FR, FL } },
311{ .ca_index = 0x0d, .speakers = { 0, RC, RR, RL, 0, LFE, FR, FL } },
312{ .ca_index = 0x0e, .speakers = { 0, RC, RR, RL, FC, 0, FR, FL } },
313{ .ca_index = 0x10, .speakers = { RRC, RLC, RR, RL, 0, 0, FR, FL } },
314{ .ca_index = 0x11, .speakers = { RRC, RLC, RR, RL, 0, LFE, FR, FL } },
315{ .ca_index = 0x12, .speakers = { RRC, RLC, RR, RL, FC, 0, FR, FL } },
316{ .ca_index = 0x14, .speakers = { FRC, FLC, 0, 0, 0, 0, FR, FL } },
317{ .ca_index = 0x15, .speakers = { FRC, FLC, 0, 0, 0, LFE, FR, FL } },
318{ .ca_index = 0x16, .speakers = { FRC, FLC, 0, 0, FC, 0, FR, FL } },
319{ .ca_index = 0x17, .speakers = { FRC, FLC, 0, 0, FC, LFE, FR, FL } },
320{ .ca_index = 0x18, .speakers = { FRC, FLC, 0, RC, 0, 0, FR, FL } },
321{ .ca_index = 0x19, .speakers = { FRC, FLC, 0, RC, 0, LFE, FR, FL } },
322{ .ca_index = 0x1a, .speakers = { FRC, FLC, 0, RC, FC, 0, FR, FL } },
323{ .ca_index = 0x1b, .speakers = { FRC, FLC, 0, RC, FC, LFE, FR, FL } },
324{ .ca_index = 0x1c, .speakers = { FRC, FLC, RR, RL, 0, 0, FR, FL } },
325{ .ca_index = 0x1d, .speakers = { FRC, FLC, RR, RL, 0, LFE, FR, FL } },
326{ .ca_index = 0x1e, .speakers = { FRC, FLC, RR, RL, FC, 0, FR, FL } },
327{ .ca_index = 0x1f, .speakers = { FRC, FLC, RR, RL, FC, LFE, FR, FL } },
328{ .ca_index = 0x20, .speakers = { 0, FCH, RR, RL, FC, 0, FR, FL } },
329{ .ca_index = 0x21, .speakers = { 0, FCH, RR, RL, FC, LFE, FR, FL } },
330{ .ca_index = 0x22, .speakers = { TC, 0, RR, RL, FC, 0, FR, FL } },
331{ .ca_index = 0x23, .speakers = { TC, 0, RR, RL, FC, LFE, FR, FL } },
332{ .ca_index = 0x24, .speakers = { FRH, FLH, RR, RL, 0, 0, FR, FL } },
333{ .ca_index = 0x25, .speakers = { FRH, FLH, RR, RL, 0, LFE, FR, FL } },
334{ .ca_index = 0x26, .speakers = { FRW, FLW, RR, RL, 0, 0, FR, FL } },
335{ .ca_index = 0x27, .speakers = { FRW, FLW, RR, RL, 0, LFE, FR, FL } },
336{ .ca_index = 0x28, .speakers = { TC, RC, RR, RL, FC, 0, FR, FL } },
337{ .ca_index = 0x29, .speakers = { TC, RC, RR, RL, FC, LFE, FR, FL } },
338{ .ca_index = 0x2a, .speakers = { FCH, RC, RR, RL, FC, 0, FR, FL } },
339{ .ca_index = 0x2b, .speakers = { FCH, RC, RR, RL, FC, LFE, FR, FL } },
340{ .ca_index = 0x2c, .speakers = { TC, FCH, RR, RL, FC, 0, FR, FL } },
341{ .ca_index = 0x2d, .speakers = { TC, FCH, RR, RL, FC, LFE, FR, FL } },
342{ .ca_index = 0x2e, .speakers = { FRH, FLH, RR, RL, FC, 0, FR, FL } },
343{ .ca_index = 0x2f, .speakers = { FRH, FLH, RR, RL, FC, LFE, FR, FL } },
344{ .ca_index = 0x30, .speakers = { FRW, FLW, RR, RL, FC, 0, FR, FL } },
345{ .ca_index = 0x31, .speakers = { FRW, FLW, RR, RL, FC, LFE, FR, FL } },
346};
347
348
349/*
350 * HDMI routines
351 */
352
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100353#define get_pin(spec, idx) \
354 ((struct hdmi_spec_per_pin *)snd_array_elem(&spec->pins, idx))
355#define get_cvt(spec, idx) \
356 ((struct hdmi_spec_per_cvt *)snd_array_elem(&spec->cvts, idx))
Takashi Iwaibbbc7e82015-02-27 17:43:19 +0100357#define get_pcm_rec(spec, idx) ((spec)->pcm_rec[idx])
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100358
Takashi Iwai4e76a882014-02-25 12:21:03 +0100359static int pin_nid_to_pin_index(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800360{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100361 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600362 int pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800363
Stephen Warren384a48d2011-06-01 11:14:21 -0600364 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100365 if (get_pin(spec, pin_idx)->pin_nid == pin_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600366 return pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800367
Takashi Iwai4e76a882014-02-25 12:21:03 +0100368 codec_warn(codec, "HDMI: pin nid %d not registered\n", pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -0600369 return -EINVAL;
370}
371
Takashi Iwai4e76a882014-02-25 12:21:03 +0100372static int hinfo_to_pin_index(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600373 struct hda_pcm_stream *hinfo)
374{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100375 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600376 int pin_idx;
377
378 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100379 if (get_pcm_rec(spec, pin_idx)->stream == hinfo)
Stephen Warren384a48d2011-06-01 11:14:21 -0600380 return pin_idx;
381
Takashi Iwai4e76a882014-02-25 12:21:03 +0100382 codec_warn(codec, "HDMI: hinfo %p not registered\n", hinfo);
Stephen Warren384a48d2011-06-01 11:14:21 -0600383 return -EINVAL;
384}
385
Takashi Iwai4e76a882014-02-25 12:21:03 +0100386static int cvt_nid_to_cvt_index(struct hda_codec *codec, hda_nid_t cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600387{
Takashi Iwai4e76a882014-02-25 12:21:03 +0100388 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -0600389 int cvt_idx;
390
391 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100392 if (get_cvt(spec, cvt_idx)->cvt_nid == cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600393 return cvt_idx;
394
Takashi Iwai4e76a882014-02-25 12:21:03 +0100395 codec_warn(codec, "HDMI: cvt nid %d not registered\n", cvt_nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800396 return -EINVAL;
397}
398
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500399static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
400 struct snd_ctl_elem_info *uinfo)
401{
402 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100403 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200404 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100405 struct hdmi_eld *eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500406 int pin_idx;
407
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500408 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
409
410 pin_idx = kcontrol->private_value;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200411 per_pin = get_pin(spec, pin_idx);
412 eld = &per_pin->sink_eld;
David Henningsson68e03de2013-02-19 16:11:23 +0100413
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200414 mutex_lock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100415 uinfo->count = eld->eld_valid ? eld->eld_size : 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200416 mutex_unlock(&per_pin->lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500417
418 return 0;
419}
420
421static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
422 struct snd_ctl_elem_value *ucontrol)
423{
424 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100425 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200426 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100427 struct hdmi_eld *eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500428 int pin_idx;
429
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500430 pin_idx = kcontrol->private_value;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200431 per_pin = get_pin(spec, pin_idx);
432 eld = &per_pin->sink_eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500433
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200434 mutex_lock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100435 if (eld->eld_size > ARRAY_SIZE(ucontrol->value.bytes.data)) {
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200436 mutex_unlock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100437 snd_BUG();
438 return -EINVAL;
439 }
440
441 memset(ucontrol->value.bytes.data, 0,
442 ARRAY_SIZE(ucontrol->value.bytes.data));
443 if (eld->eld_valid)
444 memcpy(ucontrol->value.bytes.data, eld->eld_buffer,
445 eld->eld_size);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200446 mutex_unlock(&per_pin->lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500447
448 return 0;
449}
450
451static struct snd_kcontrol_new eld_bytes_ctl = {
452 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
453 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
454 .name = "ELD",
455 .info = hdmi_eld_ctl_info,
456 .get = hdmi_eld_ctl_get,
457};
458
459static int hdmi_create_eld_ctl(struct hda_codec *codec, int pin_idx,
460 int device)
461{
462 struct snd_kcontrol *kctl;
463 struct hdmi_spec *spec = codec->spec;
464 int err;
465
466 kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
467 if (!kctl)
468 return -ENOMEM;
469 kctl->private_value = pin_idx;
470 kctl->id.device = device;
471
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100472 err = snd_hda_ctl_add(codec, get_pin(spec, pin_idx)->pin_nid, kctl);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500473 if (err < 0)
474 return err;
475
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100476 get_pin(spec, pin_idx)->eld_ctl = kctl;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500477 return 0;
478}
479
Wu Fengguang079d88c2010-03-08 10:44:23 +0800480#ifdef BE_PARANOID
481static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
482 int *packet_index, int *byte_index)
483{
484 int val;
485
486 val = snd_hda_codec_read(codec, pin_nid, 0,
487 AC_VERB_GET_HDMI_DIP_INDEX, 0);
488
489 *packet_index = val >> 5;
490 *byte_index = val & 0x1f;
491}
492#endif
493
494static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
495 int packet_index, int byte_index)
496{
497 int val;
498
499 val = (packet_index << 5) | (byte_index & 0x1f);
500
501 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
502}
503
504static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
505 unsigned char val)
506{
507 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
508}
509
Stephen Warren384a48d2011-06-01 11:14:21 -0600510static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800511{
Stephen Warren75fae112014-01-30 11:52:16 -0700512 struct hdmi_spec *spec = codec->spec;
513 int pin_out;
514
Wu Fengguang079d88c2010-03-08 10:44:23 +0800515 /* Unmute */
516 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
517 snd_hda_codec_write(codec, pin_nid, 0,
518 AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
Stephen Warren75fae112014-01-30 11:52:16 -0700519
520 if (spec->dyn_pin_out)
521 /* Disable pin out until stream is active */
522 pin_out = 0;
523 else
524 /* Enable pin out: some machines with GM965 gets broken output
525 * when the pin is disabled or changed while using with HDMI
526 */
527 pin_out = PIN_OUT;
528
Wu Fengguang079d88c2010-03-08 10:44:23 +0800529 snd_hda_codec_write(codec, pin_nid, 0,
Stephen Warren75fae112014-01-30 11:52:16 -0700530 AC_VERB_SET_PIN_WIDGET_CONTROL, pin_out);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800531}
532
Stephen Warren384a48d2011-06-01 11:14:21 -0600533static int hdmi_get_channel_count(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800534{
Stephen Warren384a48d2011-06-01 11:14:21 -0600535 return 1 + snd_hda_codec_read(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800536 AC_VERB_GET_CVT_CHAN_COUNT, 0);
537}
538
539static void hdmi_set_channel_count(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600540 hda_nid_t cvt_nid, int chs)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800541{
Stephen Warren384a48d2011-06-01 11:14:21 -0600542 if (chs != hdmi_get_channel_count(codec, cvt_nid))
543 snd_hda_codec_write(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800544 AC_VERB_SET_CVT_CHAN_COUNT, chs - 1);
545}
546
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200547/*
548 * ELD proc files
549 */
550
Jie Yangcd6a6502015-05-27 19:45:45 +0800551#ifdef CONFIG_SND_PROC_FS
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200552static void print_eld_info(struct snd_info_entry *entry,
553 struct snd_info_buffer *buffer)
554{
555 struct hdmi_spec_per_pin *per_pin = entry->private_data;
556
557 mutex_lock(&per_pin->lock);
558 snd_hdmi_print_eld_info(&per_pin->sink_eld, buffer);
559 mutex_unlock(&per_pin->lock);
560}
561
562static void write_eld_info(struct snd_info_entry *entry,
563 struct snd_info_buffer *buffer)
564{
565 struct hdmi_spec_per_pin *per_pin = entry->private_data;
566
567 mutex_lock(&per_pin->lock);
568 snd_hdmi_write_eld_info(&per_pin->sink_eld, buffer);
569 mutex_unlock(&per_pin->lock);
570}
571
572static int eld_proc_new(struct hdmi_spec_per_pin *per_pin, int index)
573{
574 char name[32];
575 struct hda_codec *codec = per_pin->codec;
576 struct snd_info_entry *entry;
577 int err;
578
579 snprintf(name, sizeof(name), "eld#%d.%d", codec->addr, index);
Takashi Iwai6efdd852015-02-27 16:09:22 +0100580 err = snd_card_proc_new(codec->card, name, &entry);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200581 if (err < 0)
582 return err;
583
584 snd_info_set_text_ops(entry, per_pin, print_eld_info);
585 entry->c.text.write = write_eld_info;
586 entry->mode |= S_IWUSR;
587 per_pin->proc_entry = entry;
588
589 return 0;
590}
591
592static void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
593{
Markus Elfring1947a112015-06-28 11:15:28 +0200594 if (!per_pin->codec->bus->shutdown) {
Takashi Iwaic560a672015-04-22 18:26:38 +0200595 snd_info_free_entry(per_pin->proc_entry);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200596 per_pin->proc_entry = NULL;
597 }
598}
599#else
Takashi Iwaib55447a2013-10-21 16:31:45 +0200600static inline int eld_proc_new(struct hdmi_spec_per_pin *per_pin,
601 int index)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200602{
603 return 0;
604}
Takashi Iwaib55447a2013-10-21 16:31:45 +0200605static inline void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200606{
607}
608#endif
Wu Fengguang079d88c2010-03-08 10:44:23 +0800609
610/*
611 * Channel mapping routines
612 */
613
614/*
615 * Compute derived values in channel_allocations[].
616 */
617static void init_channel_allocations(void)
618{
619 int i, j;
620 struct cea_channel_speaker_allocation *p;
621
622 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
623 p = channel_allocations + i;
624 p->channels = 0;
625 p->spk_mask = 0;
626 for (j = 0; j < ARRAY_SIZE(p->speakers); j++)
627 if (p->speakers[j]) {
628 p->channels++;
629 p->spk_mask |= p->speakers[j];
630 }
631 }
632}
633
Wang Xingchao72357c72012-09-06 10:02:36 +0800634static int get_channel_allocation_order(int ca)
635{
636 int i;
637
638 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
639 if (channel_allocations[i].ca_index == ca)
640 break;
641 }
642 return i;
643}
644
Wu Fengguang079d88c2010-03-08 10:44:23 +0800645/*
646 * The transformation takes two steps:
647 *
648 * eld->spk_alloc => (eld_speaker_allocation_bits[]) => spk_mask
649 * spk_mask => (channel_allocations[]) => ai->CA
650 *
651 * TODO: it could select the wrong CA from multiple candidates.
652*/
Takashi Iwai79514d42014-06-06 18:04:34 +0200653static int hdmi_channel_allocation(struct hda_codec *codec,
654 struct hdmi_eld *eld, int channels)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800655{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800656 int i;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800657 int ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800658 int spk_mask = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800659 char buf[SND_PRINT_CHANNEL_ALLOCATION_ADVISED_BUFSIZE];
660
661 /*
662 * CA defaults to 0 for basic stereo audio
663 */
664 if (channels <= 2)
665 return 0;
666
Wu Fengguang079d88c2010-03-08 10:44:23 +0800667 /*
668 * expand ELD's speaker allocation mask
669 *
670 * ELD tells the speaker mask in a compact(paired) form,
671 * expand ELD's notions to match the ones used by Audio InfoFrame.
672 */
673 for (i = 0; i < ARRAY_SIZE(eld_speaker_allocation_bits); i++) {
David Henningsson1613d6b2013-02-19 16:11:24 +0100674 if (eld->info.spk_alloc & (1 << i))
Wu Fengguang079d88c2010-03-08 10:44:23 +0800675 spk_mask |= eld_speaker_allocation_bits[i];
676 }
677
678 /* search for the first working match in the CA table */
679 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
680 if (channels == channel_allocations[i].channels &&
681 (spk_mask & channel_allocations[i].spk_mask) ==
682 channel_allocations[i].spk_mask) {
Wu Fengguang53d7d692010-09-21 14:25:49 +0800683 ca = channel_allocations[i].ca_index;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800684 break;
685 }
686 }
687
Anssi Hannula18e39182013-09-01 14:36:47 +0300688 if (!ca) {
689 /* if there was no match, select the regular ALSA channel
690 * allocation with the matching number of channels */
691 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
692 if (channels == channel_allocations[i].channels) {
693 ca = channel_allocations[i].ca_index;
694 break;
695 }
696 }
697 }
698
David Henningsson1613d6b2013-02-19 16:11:24 +0100699 snd_print_channel_allocation(eld->info.spk_alloc, buf, sizeof(buf));
Takashi Iwai79514d42014-06-06 18:04:34 +0200700 codec_dbg(codec, "HDMI: select CA 0x%x for %d-channel allocation: %s\n",
Wu Fengguang53d7d692010-09-21 14:25:49 +0800701 ca, channels, buf);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800702
Wu Fengguang53d7d692010-09-21 14:25:49 +0800703 return ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800704}
705
706static void hdmi_debug_channel_mapping(struct hda_codec *codec,
707 hda_nid_t pin_nid)
708{
709#ifdef CONFIG_SND_DEBUG_VERBOSE
Anssi Hannula307229d2013-10-24 21:10:34 +0300710 struct hdmi_spec *spec = codec->spec;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800711 int i;
Anssi Hannula307229d2013-10-24 21:10:34 +0300712 int channel;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800713
714 for (i = 0; i < 8; i++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300715 channel = spec->ops.pin_get_slot_channel(codec, pin_nid, i);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100716 codec_dbg(codec, "HDMI: ASP channel %d => slot %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +0300717 channel, i);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800718 }
719#endif
720}
721
Takashi Iwaid45e6882012-07-31 11:36:00 +0200722static void hdmi_std_setup_channel_mapping(struct hda_codec *codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800723 hda_nid_t pin_nid,
Wang Xingchao433968d2012-09-06 10:02:37 +0800724 bool non_pcm,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800725 int ca)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800726{
Anssi Hannula307229d2013-10-24 21:10:34 +0300727 struct hdmi_spec *spec = codec->spec;
Anssi Hannula90f28002013-10-05 02:25:39 +0300728 struct cea_channel_speaker_allocation *ch_alloc;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800729 int i;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800730 int err;
Wang Xingchao72357c72012-09-06 10:02:36 +0800731 int order;
Wang Xingchao433968d2012-09-06 10:02:37 +0800732 int non_pcm_mapping[8];
Wu Fengguang079d88c2010-03-08 10:44:23 +0800733
Wang Xingchao72357c72012-09-06 10:02:36 +0800734 order = get_channel_allocation_order(ca);
Anssi Hannula90f28002013-10-05 02:25:39 +0300735 ch_alloc = &channel_allocations[order];
Wang Xingchao433968d2012-09-06 10:02:37 +0800736
Wu Fengguang079d88c2010-03-08 10:44:23 +0800737 if (hdmi_channel_mapping[ca][1] == 0) {
Anssi Hannula90f28002013-10-05 02:25:39 +0300738 int hdmi_slot = 0;
739 /* fill actual channel mappings in ALSA channel (i) order */
740 for (i = 0; i < ch_alloc->channels; i++) {
741 while (!ch_alloc->speakers[7 - hdmi_slot] && !WARN_ON(hdmi_slot >= 8))
742 hdmi_slot++; /* skip zero slots */
743
744 hdmi_channel_mapping[ca][i] = (i << 4) | hdmi_slot++;
745 }
746 /* fill the rest of the slots with ALSA channel 0xf */
747 for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++)
748 if (!ch_alloc->speakers[7 - hdmi_slot])
749 hdmi_channel_mapping[ca][i++] = (0xf << 4) | hdmi_slot;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800750 }
751
Wang Xingchao433968d2012-09-06 10:02:37 +0800752 if (non_pcm) {
Anssi Hannula90f28002013-10-05 02:25:39 +0300753 for (i = 0; i < ch_alloc->channels; i++)
Anssi Hannula11f7c522013-10-05 02:25:41 +0300754 non_pcm_mapping[i] = (i << 4) | i;
Wang Xingchao433968d2012-09-06 10:02:37 +0800755 for (; i < 8; i++)
Anssi Hannula11f7c522013-10-05 02:25:41 +0300756 non_pcm_mapping[i] = (0xf << 4) | i;
Wang Xingchao433968d2012-09-06 10:02:37 +0800757 }
758
Wu Fengguang079d88c2010-03-08 10:44:23 +0800759 for (i = 0; i < 8; i++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300760 int slotsetup = non_pcm ? non_pcm_mapping[i] : hdmi_channel_mapping[ca][i];
761 int hdmi_slot = slotsetup & 0x0f;
762 int channel = (slotsetup & 0xf0) >> 4;
763 err = spec->ops.pin_set_slot_channel(codec, pin_nid, hdmi_slot, channel);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800764 if (err) {
Takashi Iwai4e76a882014-02-25 12:21:03 +0100765 codec_dbg(codec, "HDMI: channel mapping failed\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +0800766 break;
767 }
768 }
Wu Fengguang079d88c2010-03-08 10:44:23 +0800769}
770
Takashi Iwaid45e6882012-07-31 11:36:00 +0200771struct channel_map_table {
772 unsigned char map; /* ALSA API channel map position */
Takashi Iwaid45e6882012-07-31 11:36:00 +0200773 int spk_mask; /* speaker position bit mask */
774};
775
776static struct channel_map_table map_tables[] = {
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300777 { SNDRV_CHMAP_FL, FL },
778 { SNDRV_CHMAP_FR, FR },
779 { SNDRV_CHMAP_RL, RL },
780 { SNDRV_CHMAP_RR, RR },
781 { SNDRV_CHMAP_LFE, LFE },
782 { SNDRV_CHMAP_FC, FC },
783 { SNDRV_CHMAP_RLC, RLC },
784 { SNDRV_CHMAP_RRC, RRC },
785 { SNDRV_CHMAP_RC, RC },
786 { SNDRV_CHMAP_FLC, FLC },
787 { SNDRV_CHMAP_FRC, FRC },
Anssi Hannula94908a32013-11-10 21:24:04 +0200788 { SNDRV_CHMAP_TFL, FLH },
789 { SNDRV_CHMAP_TFR, FRH },
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300790 { SNDRV_CHMAP_FLW, FLW },
791 { SNDRV_CHMAP_FRW, FRW },
792 { SNDRV_CHMAP_TC, TC },
Anssi Hannula94908a32013-11-10 21:24:04 +0200793 { SNDRV_CHMAP_TFC, FCH },
Takashi Iwaid45e6882012-07-31 11:36:00 +0200794 {} /* terminator */
795};
796
797/* from ALSA API channel position to speaker bit mask */
798static int to_spk_mask(unsigned char c)
799{
800 struct channel_map_table *t = map_tables;
801 for (; t->map; t++) {
802 if (t->map == c)
803 return t->spk_mask;
804 }
805 return 0;
806}
807
808/* from ALSA API channel position to CEA slot */
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300809static int to_cea_slot(int ordered_ca, unsigned char pos)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200810{
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300811 int mask = to_spk_mask(pos);
812 int i;
Takashi Iwaid45e6882012-07-31 11:36:00 +0200813
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300814 if (mask) {
815 for (i = 0; i < 8; i++) {
816 if (channel_allocations[ordered_ca].speakers[7 - i] == mask)
817 return i;
818 }
Takashi Iwaid45e6882012-07-31 11:36:00 +0200819 }
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300820
821 return -1;
Takashi Iwaid45e6882012-07-31 11:36:00 +0200822}
823
824/* from speaker bit mask to ALSA API channel position */
825static int spk_to_chmap(int spk)
826{
827 struct channel_map_table *t = map_tables;
828 for (; t->map; t++) {
829 if (t->spk_mask == spk)
830 return t->map;
831 }
832 return 0;
833}
834
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300835/* from CEA slot to ALSA API channel position */
836static int from_cea_slot(int ordered_ca, unsigned char slot)
837{
838 int mask = channel_allocations[ordered_ca].speakers[7 - slot];
839
840 return spk_to_chmap(mask);
841}
842
Takashi Iwaid45e6882012-07-31 11:36:00 +0200843/* get the CA index corresponding to the given ALSA API channel map */
844static int hdmi_manual_channel_allocation(int chs, unsigned char *map)
845{
846 int i, spks = 0, spk_mask = 0;
847
848 for (i = 0; i < chs; i++) {
849 int mask = to_spk_mask(map[i]);
850 if (mask) {
851 spk_mask |= mask;
852 spks++;
853 }
854 }
855
856 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
857 if ((chs == channel_allocations[i].channels ||
858 spks == channel_allocations[i].channels) &&
859 (spk_mask & channel_allocations[i].spk_mask) ==
860 channel_allocations[i].spk_mask)
861 return channel_allocations[i].ca_index;
862 }
863 return -1;
864}
865
866/* set up the channel slots for the given ALSA API channel map */
867static int hdmi_manual_setup_channel_mapping(struct hda_codec *codec,
868 hda_nid_t pin_nid,
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300869 int chs, unsigned char *map,
870 int ca)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200871{
Anssi Hannula307229d2013-10-24 21:10:34 +0300872 struct hdmi_spec *spec = codec->spec;
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300873 int ordered_ca = get_channel_allocation_order(ca);
Anssi Hannula11f7c522013-10-05 02:25:41 +0300874 int alsa_pos, hdmi_slot;
875 int assignments[8] = {[0 ... 7] = 0xf};
876
877 for (alsa_pos = 0; alsa_pos < chs; alsa_pos++) {
878
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300879 hdmi_slot = to_cea_slot(ordered_ca, map[alsa_pos]);
Anssi Hannula11f7c522013-10-05 02:25:41 +0300880
881 if (hdmi_slot < 0)
882 continue; /* unassigned channel */
883
884 assignments[hdmi_slot] = alsa_pos;
885 }
886
887 for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300888 int err;
Anssi Hannula11f7c522013-10-05 02:25:41 +0300889
Anssi Hannula307229d2013-10-24 21:10:34 +0300890 err = spec->ops.pin_set_slot_channel(codec, pin_nid, hdmi_slot,
891 assignments[hdmi_slot]);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200892 if (err)
893 return -EINVAL;
894 }
895 return 0;
896}
897
898/* store ALSA API channel map from the current default map */
899static void hdmi_setup_fake_chmap(unsigned char *map, int ca)
900{
901 int i;
Anssi Hannula56cac412013-10-05 02:25:38 +0300902 int ordered_ca = get_channel_allocation_order(ca);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200903 for (i = 0; i < 8; i++) {
Anssi Hannula56cac412013-10-05 02:25:38 +0300904 if (i < channel_allocations[ordered_ca].channels)
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300905 map[i] = from_cea_slot(ordered_ca, hdmi_channel_mapping[ca][i] & 0x0f);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200906 else
907 map[i] = 0;
908 }
909}
910
911static void hdmi_setup_channel_mapping(struct hda_codec *codec,
912 hda_nid_t pin_nid, bool non_pcm, int ca,
Anssi Hannula20608732013-02-03 17:55:45 +0200913 int channels, unsigned char *map,
914 bool chmap_set)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200915{
Anssi Hannula20608732013-02-03 17:55:45 +0200916 if (!non_pcm && chmap_set) {
Takashi Iwaid45e6882012-07-31 11:36:00 +0200917 hdmi_manual_setup_channel_mapping(codec, pin_nid,
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300918 channels, map, ca);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200919 } else {
920 hdmi_std_setup_channel_mapping(codec, pin_nid, non_pcm, ca);
921 hdmi_setup_fake_chmap(map, ca);
922 }
Anssi Hannula980b2492013-10-05 02:25:44 +0300923
924 hdmi_debug_channel_mapping(codec, pin_nid);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200925}
Wu Fengguang079d88c2010-03-08 10:44:23 +0800926
Anssi Hannula307229d2013-10-24 21:10:34 +0300927static int hdmi_pin_set_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
928 int asp_slot, int channel)
929{
930 return snd_hda_codec_write(codec, pin_nid, 0,
931 AC_VERB_SET_HDMI_CHAN_SLOT,
932 (channel << 4) | asp_slot);
933}
934
935static int hdmi_pin_get_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
936 int asp_slot)
937{
938 return (snd_hda_codec_read(codec, pin_nid, 0,
939 AC_VERB_GET_HDMI_CHAN_SLOT,
940 asp_slot) & 0xf0) >> 4;
941}
942
Wu Fengguang079d88c2010-03-08 10:44:23 +0800943/*
944 * Audio InfoFrame routines
945 */
946
947/*
948 * Enable Audio InfoFrame Transmission
949 */
950static void hdmi_start_infoframe_trans(struct hda_codec *codec,
951 hda_nid_t pin_nid)
952{
953 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
954 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
955 AC_DIPXMIT_BEST);
956}
957
958/*
959 * Disable Audio InfoFrame Transmission
960 */
961static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
962 hda_nid_t pin_nid)
963{
964 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
965 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
966 AC_DIPXMIT_DISABLE);
967}
968
969static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
970{
971#ifdef CONFIG_SND_DEBUG_VERBOSE
972 int i;
973 int size;
974
975 size = snd_hdmi_get_eld_size(codec, pin_nid);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100976 codec_dbg(codec, "HDMI: ELD buf size is %d\n", size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800977
978 for (i = 0; i < 8; i++) {
979 size = snd_hda_codec_read(codec, pin_nid, 0,
980 AC_VERB_GET_HDMI_DIP_SIZE, i);
Takashi Iwai4e76a882014-02-25 12:21:03 +0100981 codec_dbg(codec, "HDMI: DIP GP[%d] buf size is %d\n", i, size);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800982 }
983#endif
984}
985
986static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
987{
988#ifdef BE_PARANOID
989 int i, j;
990 int size;
991 int pi, bi;
992 for (i = 0; i < 8; i++) {
993 size = snd_hda_codec_read(codec, pin_nid, 0,
994 AC_VERB_GET_HDMI_DIP_SIZE, i);
995 if (size == 0)
996 continue;
997
998 hdmi_set_dip_index(codec, pin_nid, i, 0x0);
999 for (j = 1; j < 1000; j++) {
1000 hdmi_write_dip_byte(codec, pin_nid, 0x0);
1001 hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
1002 if (pi != i)
Takashi Iwai4e76a882014-02-25 12:21:03 +01001003 codec_dbg(codec, "dip index %d: %d != %d\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +08001004 bi, pi, i);
1005 if (bi == 0) /* byte index wrapped around */
1006 break;
1007 }
Takashi Iwai4e76a882014-02-25 12:21:03 +01001008 codec_dbg(codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +08001009 "HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
1010 i, size, j);
1011 }
1012#endif
1013}
1014
Wu Fengguang53d7d692010-09-21 14:25:49 +08001015static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001016{
Wu Fengguang53d7d692010-09-21 14:25:49 +08001017 u8 *bytes = (u8 *)hdmi_ai;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001018 u8 sum = 0;
1019 int i;
1020
Wu Fengguang53d7d692010-09-21 14:25:49 +08001021 hdmi_ai->checksum = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001022
Wu Fengguang53d7d692010-09-21 14:25:49 +08001023 for (i = 0; i < sizeof(*hdmi_ai); i++)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001024 sum += bytes[i];
1025
Wu Fengguang53d7d692010-09-21 14:25:49 +08001026 hdmi_ai->checksum = -sum;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001027}
1028
1029static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
1030 hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +08001031 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001032{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001033 int i;
1034
1035 hdmi_debug_dip_size(codec, pin_nid);
1036 hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */
1037
Wu Fengguang079d88c2010-03-08 10:44:23 +08001038 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001039 for (i = 0; i < size; i++)
1040 hdmi_write_dip_byte(codec, pin_nid, dip[i]);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001041}
1042
1043static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +08001044 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001045{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001046 u8 val;
1047 int i;
1048
1049 if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
1050 != AC_DIPXMIT_BEST)
1051 return false;
1052
1053 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001054 for (i = 0; i < size; i++) {
Wu Fengguang079d88c2010-03-08 10:44:23 +08001055 val = snd_hda_codec_read(codec, pin_nid, 0,
1056 AC_VERB_GET_HDMI_DIP_DATA, 0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001057 if (val != dip[i])
Wu Fengguang079d88c2010-03-08 10:44:23 +08001058 return false;
1059 }
1060
1061 return true;
1062}
1063
Anssi Hannula307229d2013-10-24 21:10:34 +03001064static void hdmi_pin_setup_infoframe(struct hda_codec *codec,
1065 hda_nid_t pin_nid,
1066 int ca, int active_channels,
1067 int conn_type)
1068{
1069 union audio_infoframe ai;
1070
Mengdong Lincaaf5ef2014-03-11 17:12:52 -04001071 memset(&ai, 0, sizeof(ai));
Anssi Hannula307229d2013-10-24 21:10:34 +03001072 if (conn_type == 0) { /* HDMI */
1073 struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;
1074
1075 hdmi_ai->type = 0x84;
1076 hdmi_ai->ver = 0x01;
1077 hdmi_ai->len = 0x0a;
1078 hdmi_ai->CC02_CT47 = active_channels - 1;
1079 hdmi_ai->CA = ca;
1080 hdmi_checksum_audio_infoframe(hdmi_ai);
1081 } else if (conn_type == 1) { /* DisplayPort */
1082 struct dp_audio_infoframe *dp_ai = &ai.dp;
1083
1084 dp_ai->type = 0x84;
1085 dp_ai->len = 0x1b;
1086 dp_ai->ver = 0x11 << 2;
1087 dp_ai->CC02_CT47 = active_channels - 1;
1088 dp_ai->CA = ca;
1089 } else {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001090 codec_dbg(codec, "HDMI: unknown connection type at pin %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +03001091 pin_nid);
1092 return;
1093 }
1094
1095 /*
1096 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
1097 * sizeof(*dp_ai) to avoid partial match/update problems when
1098 * the user switches between HDMI/DP monitors.
1099 */
1100 if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
1101 sizeof(ai))) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001102 codec_dbg(codec,
1103 "hdmi_pin_setup_infoframe: pin=%d channels=%d ca=0x%02x\n",
Anssi Hannula307229d2013-10-24 21:10:34 +03001104 pin_nid,
1105 active_channels, ca);
1106 hdmi_stop_infoframe_trans(codec, pin_nid);
1107 hdmi_fill_audio_infoframe(codec, pin_nid,
1108 ai.bytes, sizeof(ai));
1109 hdmi_start_infoframe_trans(codec, pin_nid);
1110 }
1111}
1112
Takashi Iwaib0540872013-09-02 12:33:02 +02001113static void hdmi_setup_audio_infoframe(struct hda_codec *codec,
1114 struct hdmi_spec_per_pin *per_pin,
1115 bool non_pcm)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001116{
Anssi Hannula307229d2013-10-24 21:10:34 +03001117 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001118 hda_nid_t pin_nid = per_pin->pin_nid;
Takashi Iwaib0540872013-09-02 12:33:02 +02001119 int channels = per_pin->channels;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001120 int active_channels;
Stephen Warren384a48d2011-06-01 11:14:21 -06001121 struct hdmi_eld *eld;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001122 int ca, ordered_ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001123
Takashi Iwaib0540872013-09-02 12:33:02 +02001124 if (!channels)
1125 return;
1126
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001127 if (is_haswell_plus(codec))
Mengdong Lin58f7d282013-09-04 16:37:12 -04001128 snd_hda_codec_write(codec, pin_nid, 0,
1129 AC_VERB_SET_AMP_GAIN_MUTE,
1130 AMP_OUT_UNMUTE);
1131
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001132 eld = &per_pin->sink_eld;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001133
Takashi Iwaid45e6882012-07-31 11:36:00 +02001134 if (!non_pcm && per_pin->chmap_set)
1135 ca = hdmi_manual_channel_allocation(channels, per_pin->chmap);
1136 else
Takashi Iwai79514d42014-06-06 18:04:34 +02001137 ca = hdmi_channel_allocation(codec, eld, channels);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001138 if (ca < 0)
1139 ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001140
Anssi Hannula1df5a062013-10-05 02:25:40 +03001141 ordered_ca = get_channel_allocation_order(ca);
1142 active_channels = channel_allocations[ordered_ca].channels;
1143
1144 hdmi_set_channel_count(codec, per_pin->cvt_nid, active_channels);
1145
Stephen Warren384a48d2011-06-01 11:14:21 -06001146 /*
Anssi Hannula39edac72013-10-07 19:24:52 +03001147 * always configure channel mapping, it may have been changed by the
1148 * user in the meantime
1149 */
1150 hdmi_setup_channel_mapping(codec, pin_nid, non_pcm, ca,
1151 channels, per_pin->chmap,
1152 per_pin->chmap_set);
1153
Anssi Hannula307229d2013-10-24 21:10:34 +03001154 spec->ops.pin_setup_infoframe(codec, pin_nid, ca, active_channels,
1155 eld->info.conn_type);
Wang Xingchao433968d2012-09-06 10:02:37 +08001156
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001157 per_pin->non_pcm = non_pcm;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001158}
1159
Wu Fengguang079d88c2010-03-08 10:44:23 +08001160/*
1161 * Unsolicited events
1162 */
1163
Takashi Iwaiefe47102013-11-07 13:38:23 +01001164static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
Takashi Iwai38faddb2010-07-28 14:21:55 +02001165
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001166static void check_presence_and_report(struct hda_codec *codec, hda_nid_t nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001167{
1168 struct hdmi_spec *spec = codec->spec;
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001169 int pin_idx = pin_nid_to_pin_index(codec, nid);
1170
David Henningsson20ce9022013-12-04 10:19:41 +08001171 if (pin_idx < 0)
1172 return;
David Henningsson20ce9022013-12-04 10:19:41 +08001173 if (hdmi_present_sense(get_pin(spec, pin_idx), 1))
1174 snd_hda_jack_report_sync(codec);
1175}
1176
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001177static void jack_callback(struct hda_codec *codec,
1178 struct hda_jack_callback *jack)
1179{
1180 check_presence_and_report(codec, jack->tbl->nid);
1181}
1182
David Henningsson20ce9022013-12-04 10:19:41 +08001183static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res)
1184{
Takashi Iwai3a938972011-10-28 01:16:55 +02001185 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +02001186 struct hda_jack_tbl *jack;
Mengdong Lin2e59e5a2013-08-26 21:35:49 -04001187 int dev_entry = (res & AC_UNSOL_RES_DE) >> AC_UNSOL_RES_DE_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +02001188
1189 jack = snd_hda_jack_tbl_get_from_tag(codec, tag);
1190 if (!jack)
1191 return;
Takashi Iwai3a938972011-10-28 01:16:55 +02001192 jack->jack_dirty = 1;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001193
Takashi Iwai4e76a882014-02-25 12:21:03 +01001194 codec_dbg(codec,
Mengdong Lin2e59e5a2013-08-26 21:35:49 -04001195 "HDMI hot plug event: Codec=%d Pin=%d Device=%d Inactive=%d Presence_Detect=%d ELD_Valid=%d\n",
David Henningsson20ce9022013-12-04 10:19:41 +08001196 codec->addr, jack->nid, dev_entry, !!(res & AC_UNSOL_RES_IA),
Fengguang Wufae3d882012-04-10 17:00:35 +08001197 !!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
Wu Fengguang079d88c2010-03-08 10:44:23 +08001198
Takashi Iwai1a4f69d2014-09-11 15:22:46 +02001199 check_presence_and_report(codec, jack->nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001200}
1201
1202static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
1203{
1204 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
1205 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
1206 int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
1207 int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);
1208
Takashi Iwai4e76a882014-02-25 12:21:03 +01001209 codec_info(codec,
Takashi Iwaie9ea8e82012-06-21 11:41:05 +02001210 "HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
Stephen Warren384a48d2011-06-01 11:14:21 -06001211 codec->addr,
Wu Fengguang079d88c2010-03-08 10:44:23 +08001212 tag,
1213 subtag,
1214 cp_state,
1215 cp_ready);
1216
1217 /* TODO */
1218 if (cp_state)
1219 ;
1220 if (cp_ready)
1221 ;
1222}
1223
1224
1225static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
1226{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001227 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
1228 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
1229
Takashi Iwai3a938972011-10-28 01:16:55 +02001230 if (!snd_hda_jack_tbl_get_from_tag(codec, tag)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001231 codec_dbg(codec, "Unexpected HDMI event tag 0x%x\n", tag);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001232 return;
1233 }
1234
1235 if (subtag == 0)
1236 hdmi_intrinsic_event(codec, res);
1237 else
1238 hdmi_non_intrinsic_event(codec, res);
1239}
1240
Mengdong Lin58f7d282013-09-04 16:37:12 -04001241static void haswell_verify_D0(struct hda_codec *codec,
Wang Xingchao53b434f2013-06-18 10:41:53 +08001242 hda_nid_t cvt_nid, hda_nid_t nid)
David Henningsson83f26ad2013-04-10 12:26:07 +02001243{
Mengdong Lin58f7d282013-09-04 16:37:12 -04001244 int pwr;
David Henningsson83f26ad2013-04-10 12:26:07 +02001245
Wang Xingchao53b434f2013-06-18 10:41:53 +08001246 /* For Haswell, the converter 1/2 may keep in D3 state after bootup,
1247 * thus pins could only choose converter 0 for use. Make sure the
1248 * converters are in correct power state */
Takashi Iwaifd678ca2013-06-18 16:28:36 +02001249 if (!snd_hda_check_power_state(codec, cvt_nid, AC_PWRST_D0))
Wang Xingchao53b434f2013-06-18 10:41:53 +08001250 snd_hda_codec_write(codec, cvt_nid, 0, AC_VERB_SET_POWER_STATE, AC_PWRST_D0);
1251
Takashi Iwaifd678ca2013-06-18 16:28:36 +02001252 if (!snd_hda_check_power_state(codec, nid, AC_PWRST_D0)) {
David Henningsson83f26ad2013-04-10 12:26:07 +02001253 snd_hda_codec_write(codec, nid, 0, AC_VERB_SET_POWER_STATE,
1254 AC_PWRST_D0);
1255 msleep(40);
1256 pwr = snd_hda_codec_read(codec, nid, 0, AC_VERB_GET_POWER_STATE, 0);
1257 pwr = (pwr & AC_PWRST_ACTUAL) >> AC_PWRST_ACTUAL_SHIFT;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001258 codec_dbg(codec, "Haswell HDMI audio: Power for pin 0x%x is now D%d\n", nid, pwr);
David Henningsson83f26ad2013-04-10 12:26:07 +02001259 }
David Henningsson83f26ad2013-04-10 12:26:07 +02001260}
1261
Wu Fengguang079d88c2010-03-08 10:44:23 +08001262/*
1263 * Callbacks
1264 */
1265
Takashi Iwai92f10b32010-08-03 14:21:00 +02001266/* HBR should be Non-PCM, 8 channels */
1267#define is_hbr_format(format) \
1268 ((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)
1269
Anssi Hannula307229d2013-10-24 21:10:34 +03001270static int hdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
1271 bool hbr)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001272{
Anssi Hannula307229d2013-10-24 21:10:34 +03001273 int pinctl, new_pinctl;
David Henningsson83f26ad2013-04-10 12:26:07 +02001274
Stephen Warren384a48d2011-06-01 11:14:21 -06001275 if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
1276 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001277 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1278
Anssi Hannula13122e62013-11-10 20:56:10 +02001279 if (pinctl < 0)
1280 return hbr ? -EINVAL : 0;
1281
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001282 new_pinctl = pinctl & ~AC_PINCTL_EPT;
Anssi Hannula307229d2013-10-24 21:10:34 +03001283 if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001284 new_pinctl |= AC_PINCTL_EPT_HBR;
1285 else
1286 new_pinctl |= AC_PINCTL_EPT_NATIVE;
1287
Takashi Iwai4e76a882014-02-25 12:21:03 +01001288 codec_dbg(codec,
1289 "hdmi_pin_hbr_setup: NID=0x%x, %spinctl=0x%x\n",
Stephen Warren384a48d2011-06-01 11:14:21 -06001290 pin_nid,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001291 pinctl == new_pinctl ? "" : "new-",
1292 new_pinctl);
1293
1294 if (pinctl != new_pinctl)
Stephen Warren384a48d2011-06-01 11:14:21 -06001295 snd_hda_codec_write(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001296 AC_VERB_SET_PIN_WIDGET_CONTROL,
1297 new_pinctl);
Anssi Hannula307229d2013-10-24 21:10:34 +03001298 } else if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001299 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +03001300
1301 return 0;
1302}
1303
1304static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
1305 hda_nid_t pin_nid, u32 stream_tag, int format)
1306{
1307 struct hdmi_spec *spec = codec->spec;
1308 int err;
1309
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001310 if (is_haswell_plus(codec))
Anssi Hannula307229d2013-10-24 21:10:34 +03001311 haswell_verify_D0(codec, cvt_nid, pin_nid);
1312
1313 err = spec->ops.pin_hbr_setup(codec, pin_nid, is_hbr_format(format));
1314
1315 if (err) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001316 codec_dbg(codec, "hdmi_setup_stream: HBR is not supported\n");
Anssi Hannula307229d2013-10-24 21:10:34 +03001317 return err;
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001318 }
Wu Fengguang079d88c2010-03-08 10:44:23 +08001319
Stephen Warren384a48d2011-06-01 11:14:21 -06001320 snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001321 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001322}
1323
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001324static int hdmi_choose_cvt(struct hda_codec *codec,
1325 int pin_idx, int *cvt_id, int *mux_id)
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001326{
1327 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001328 struct hdmi_spec_per_pin *per_pin;
Stephen Warren384a48d2011-06-01 11:14:21 -06001329 struct hdmi_spec_per_cvt *per_cvt = NULL;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001330 int cvt_idx, mux_idx = 0;
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001331
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001332 per_pin = get_pin(spec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001333
Stephen Warren384a48d2011-06-01 11:14:21 -06001334 /* Dynamically assign converter to stream */
1335 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001336 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001337
1338 /* Must not already be assigned */
1339 if (per_cvt->assigned)
1340 continue;
1341 /* Must be in pin's mux's list of converters */
1342 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
1343 if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
1344 break;
1345 /* Not in mux list */
1346 if (mux_idx == per_pin->num_mux_nids)
1347 continue;
1348 break;
1349 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001350
Stephen Warren384a48d2011-06-01 11:14:21 -06001351 /* No free converters */
1352 if (cvt_idx == spec->num_cvts)
1353 return -ENODEV;
1354
Mengdong Lin2df67422014-03-20 13:01:06 +08001355 per_pin->mux_idx = mux_idx;
1356
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001357 if (cvt_id)
1358 *cvt_id = cvt_idx;
1359 if (mux_id)
1360 *mux_id = mux_idx;
1361
1362 return 0;
1363}
1364
Mengdong Lin2df67422014-03-20 13:01:06 +08001365/* Assure the pin select the right convetor */
1366static void intel_verify_pin_cvt_connect(struct hda_codec *codec,
1367 struct hdmi_spec_per_pin *per_pin)
1368{
1369 hda_nid_t pin_nid = per_pin->pin_nid;
1370 int mux_idx, curr;
1371
1372 mux_idx = per_pin->mux_idx;
1373 curr = snd_hda_codec_read(codec, pin_nid, 0,
1374 AC_VERB_GET_CONNECT_SEL, 0);
1375 if (curr != mux_idx)
1376 snd_hda_codec_write_cache(codec, pin_nid, 0,
1377 AC_VERB_SET_CONNECT_SEL,
1378 mux_idx);
1379}
1380
Mengdong Lin300016b2013-11-04 01:13:13 -05001381/* Intel HDMI workaround to fix audio routing issue:
1382 * For some Intel display codecs, pins share the same connection list.
1383 * So a conveter can be selected by multiple pins and playback on any of these
1384 * pins will generate sound on the external display, because audio flows from
1385 * the same converter to the display pipeline. Also muting one pin may make
1386 * other pins have no sound output.
1387 * So this function assures that an assigned converter for a pin is not selected
1388 * by any other pins.
1389 */
1390static void intel_not_share_assigned_cvt(struct hda_codec *codec,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001391 hda_nid_t pin_nid, int mux_idx)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001392{
1393 struct hdmi_spec *spec = codec->spec;
Takashi Iwai7639a062015-03-03 10:07:24 +01001394 hda_nid_t nid;
Mengdong Linf82d7d12013-09-21 20:34:45 -04001395 int cvt_idx, curr;
1396 struct hdmi_spec_per_cvt *per_cvt;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001397
Mengdong Linf82d7d12013-09-21 20:34:45 -04001398 /* configure all pins, including "no physical connection" ones */
Takashi Iwai7639a062015-03-03 10:07:24 +01001399 for_each_hda_codec_node(nid, codec) {
Mengdong Linf82d7d12013-09-21 20:34:45 -04001400 unsigned int wid_caps = get_wcaps(codec, nid);
1401 unsigned int wid_type = get_wcaps_type(wid_caps);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001402
Mengdong Linf82d7d12013-09-21 20:34:45 -04001403 if (wid_type != AC_WID_PIN)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001404 continue;
1405
Mengdong Linf82d7d12013-09-21 20:34:45 -04001406 if (nid == pin_nid)
1407 continue;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001408
Mengdong Linf82d7d12013-09-21 20:34:45 -04001409 curr = snd_hda_codec_read(codec, nid, 0,
1410 AC_VERB_GET_CONNECT_SEL, 0);
1411 if (curr != mux_idx)
1412 continue;
1413
1414 /* choose an unassigned converter. The conveters in the
1415 * connection list are in the same order as in the codec.
1416 */
1417 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
1418 per_cvt = get_cvt(spec, cvt_idx);
1419 if (!per_cvt->assigned) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001420 codec_dbg(codec,
1421 "choose cvt %d for pin nid %d\n",
Mengdong Linf82d7d12013-09-21 20:34:45 -04001422 cvt_idx, nid);
1423 snd_hda_codec_write_cache(codec, nid, 0,
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001424 AC_VERB_SET_CONNECT_SEL,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001425 cvt_idx);
1426 break;
1427 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001428 }
1429 }
1430}
1431
1432/*
1433 * HDA PCM callbacks
1434 */
1435static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
1436 struct hda_codec *codec,
1437 struct snd_pcm_substream *substream)
1438{
1439 struct hdmi_spec *spec = codec->spec;
1440 struct snd_pcm_runtime *runtime = substream->runtime;
1441 int pin_idx, cvt_idx, mux_idx = 0;
1442 struct hdmi_spec_per_pin *per_pin;
1443 struct hdmi_eld *eld;
1444 struct hdmi_spec_per_cvt *per_cvt = NULL;
1445 int err;
1446
1447 /* Validate hinfo */
Takashi Iwai4e76a882014-02-25 12:21:03 +01001448 pin_idx = hinfo_to_pin_index(codec, hinfo);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001449 if (snd_BUG_ON(pin_idx < 0))
1450 return -EINVAL;
1451 per_pin = get_pin(spec, pin_idx);
1452 eld = &per_pin->sink_eld;
1453
1454 err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx, &mux_idx);
1455 if (err < 0)
1456 return err;
1457
1458 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001459 /* Claim converter */
1460 per_cvt->assigned = 1;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001461 per_pin->cvt_nid = per_cvt->cvt_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06001462 hinfo->nid = per_cvt->cvt_nid;
1463
Takashi Iwaibddee962013-06-18 16:14:22 +02001464 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
Stephen Warren384a48d2011-06-01 11:14:21 -06001465 AC_VERB_SET_CONNECT_SEL,
1466 mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001467
1468 /* configure unused pins to choose other converters */
Libin Yangca2e7222014-08-19 16:20:12 +08001469 if (is_haswell_plus(codec) || is_valleyview_plus(codec))
Mengdong Lin300016b2013-11-04 01:13:13 -05001470 intel_not_share_assigned_cvt(codec, per_pin->pin_nid, mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001471
Stephen Warren384a48d2011-06-01 11:14:21 -06001472 snd_hda_spdif_ctls_assign(codec, pin_idx, per_cvt->cvt_nid);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001473
Stephen Warren2def8172011-06-01 11:14:20 -06001474 /* Initially set the converter's capabilities */
Stephen Warren384a48d2011-06-01 11:14:21 -06001475 hinfo->channels_min = per_cvt->channels_min;
1476 hinfo->channels_max = per_cvt->channels_max;
1477 hinfo->rates = per_cvt->rates;
1478 hinfo->formats = per_cvt->formats;
1479 hinfo->maxbps = per_cvt->maxbps;
Stephen Warren2def8172011-06-01 11:14:20 -06001480
Stephen Warren384a48d2011-06-01 11:14:21 -06001481 /* Restrict capabilities by ELD if this isn't disabled */
Stephen Warrenc3d52102011-06-01 11:14:16 -06001482 if (!static_hdmi_pcm && eld->eld_valid) {
David Henningsson1613d6b2013-02-19 16:11:24 +01001483 snd_hdmi_eld_update_pcm_info(&eld->info, hinfo);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001484 if (hinfo->channels_min > hinfo->channels_max ||
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001485 !hinfo->rates || !hinfo->formats) {
1486 per_cvt->assigned = 0;
1487 hinfo->nid = 0;
1488 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001489 return -ENODEV;
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001490 }
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001491 }
Stephen Warren2def8172011-06-01 11:14:20 -06001492
1493 /* Store the updated parameters */
Takashi Iwai639cef02011-01-14 10:30:46 +01001494 runtime->hw.channels_min = hinfo->channels_min;
1495 runtime->hw.channels_max = hinfo->channels_max;
1496 runtime->hw.formats = hinfo->formats;
1497 runtime->hw.rates = hinfo->rates;
Takashi Iwai4fe2ca12011-01-14 10:33:26 +01001498
1499 snd_pcm_hw_constraint_step(substream->runtime, 0,
1500 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001501 return 0;
1502}
1503
1504/*
Wu Fengguang079d88c2010-03-08 10:44:23 +08001505 * HDA/HDMI auto parsing
1506 */
Stephen Warren384a48d2011-06-01 11:14:21 -06001507static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001508{
1509 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001510 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001511 hda_nid_t pin_nid = per_pin->pin_nid;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001512
1513 if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001514 codec_warn(codec,
1515 "HDMI: pin %d wcaps %#x does not support connection list\n",
Wu Fengguang079d88c2010-03-08 10:44:23 +08001516 pin_nid, get_wcaps(codec, pin_nid));
1517 return -EINVAL;
1518 }
1519
Stephen Warren384a48d2011-06-01 11:14:21 -06001520 per_pin->num_mux_nids = snd_hda_get_connections(codec, pin_nid,
1521 per_pin->mux_nids,
1522 HDA_MAX_CONNECTIONS);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001523
1524 return 0;
1525}
1526
Takashi Iwaiefe47102013-11-07 13:38:23 +01001527static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001528{
David Henningsson464837a2013-11-07 13:38:25 +01001529 struct hda_jack_tbl *jack;
Wu Fengguang744626d2011-11-16 16:29:47 +08001530 struct hda_codec *codec = per_pin->codec;
David Henningsson4bd038f2013-02-19 16:11:25 +01001531 struct hdmi_spec *spec = codec->spec;
1532 struct hdmi_eld *eld = &spec->temp_eld;
1533 struct hdmi_eld *pin_eld = &per_pin->sink_eld;
Wu Fengguang744626d2011-11-16 16:29:47 +08001534 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren5d44f922011-05-24 17:11:17 -06001535 /*
1536 * Always execute a GetPinSense verb here, even when called from
1537 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
1538 * response's PD bit is not the real PD value, but indicates that
1539 * the real PD value changed. An older version of the HD-audio
1540 * specification worked this way. Hence, we just ignore the data in
1541 * the unsolicited response to avoid custom WARs.
1542 */
David Henningssonda4a7a32013-12-18 10:46:04 +01001543 int present;
David Henningsson4bd038f2013-02-19 16:11:25 +01001544 bool update_eld = false;
1545 bool eld_changed = false;
Takashi Iwaiefe47102013-11-07 13:38:23 +01001546 bool ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001547
Takashi Iwai664c7152015-04-08 11:43:14 +02001548 snd_hda_power_up_pm(codec);
David Henningssonda4a7a32013-12-18 10:46:04 +01001549 present = snd_hda_pin_sense(codec, pin_nid);
1550
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001551 mutex_lock(&per_pin->lock);
David Henningsson4bd038f2013-02-19 16:11:25 +01001552 pin_eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
1553 if (pin_eld->monitor_present)
1554 eld->eld_valid = !!(present & AC_PINSENSE_ELDV);
1555 else
1556 eld->eld_valid = false;
Stephen Warren5d44f922011-05-24 17:11:17 -06001557
Takashi Iwai4e76a882014-02-25 12:21:03 +01001558 codec_dbg(codec,
Stephen Warren384a48d2011-06-01 11:14:21 -06001559 "HDMI status: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
Mengdong Lin10250912013-03-28 05:21:28 -04001560 codec->addr, pin_nid, pin_eld->monitor_present, eld->eld_valid);
Stephen Warren5d44f922011-05-24 17:11:17 -06001561
David Henningsson4bd038f2013-02-19 16:11:25 +01001562 if (eld->eld_valid) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001563 if (spec->ops.pin_get_eld(codec, pin_nid, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001564 &eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001565 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001566 else {
1567 memset(&eld->info, 0, sizeof(struct parsed_hdmi_eld));
Takashi Iwai79514d42014-06-06 18:04:34 +02001568 if (snd_hdmi_parse_eld(codec, &eld->info, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001569 eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001570 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001571 }
1572
David Henningsson4bd038f2013-02-19 16:11:25 +01001573 if (eld->eld_valid) {
Takashi Iwai79514d42014-06-06 18:04:34 +02001574 snd_hdmi_show_eld(codec, &eld->info);
David Henningsson4bd038f2013-02-19 16:11:25 +01001575 update_eld = true;
David Henningsson1613d6b2013-02-19 16:11:24 +01001576 }
Wu Fengguangc6e84532011-11-18 16:59:32 -06001577 else if (repoll) {
Takashi Iwai2f35c632015-02-27 22:43:26 +01001578 schedule_delayed_work(&per_pin->work,
1579 msecs_to_jiffies(300));
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001580 goto unlock;
Wu Fengguang744626d2011-11-16 16:29:47 +08001581 }
1582 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001583
Anssi Hannula6acce402014-10-19 19:25:19 +03001584 if (pin_eld->eld_valid != eld->eld_valid)
David Henningsson92c69e72013-02-19 16:11:26 +01001585 eld_changed = true;
Anssi Hannula6acce402014-10-19 19:25:19 +03001586
1587 if (pin_eld->eld_valid && !eld->eld_valid)
1588 update_eld = true;
1589
David Henningsson4bd038f2013-02-19 16:11:25 +01001590 if (update_eld) {
Takashi Iwaib0540872013-09-02 12:33:02 +02001591 bool old_eld_valid = pin_eld->eld_valid;
David Henningsson4bd038f2013-02-19 16:11:25 +01001592 pin_eld->eld_valid = eld->eld_valid;
Anssi Hannula6acce402014-10-19 19:25:19 +03001593 if (pin_eld->eld_size != eld->eld_size ||
David Henningsson92c69e72013-02-19 16:11:26 +01001594 memcmp(pin_eld->eld_buffer, eld->eld_buffer,
Anssi Hannula6acce402014-10-19 19:25:19 +03001595 eld->eld_size) != 0) {
David Henningsson4bd038f2013-02-19 16:11:25 +01001596 memcpy(pin_eld->eld_buffer, eld->eld_buffer,
1597 eld->eld_size);
Anssi Hannula6acce402014-10-19 19:25:19 +03001598 eld_changed = true;
1599 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001600 pin_eld->eld_size = eld->eld_size;
1601 pin_eld->info = eld->info;
Takashi Iwaib0540872013-09-02 12:33:02 +02001602
Anssi Hannula73420172013-10-25 01:45:18 +03001603 /*
1604 * Re-setup pin and infoframe. This is needed e.g. when
1605 * - sink is first plugged-in (infoframe is not set up if !monitor_present)
1606 * - transcoder can change during stream playback on Haswell
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001607 * and this can make HW reset converter selection on a pin.
Takashi Iwaib0540872013-09-02 12:33:02 +02001608 */
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001609 if (eld->eld_valid && !old_eld_valid && per_pin->setup) {
Libin Yangca2e7222014-08-19 16:20:12 +08001610 if (is_haswell_plus(codec) ||
1611 is_valleyview_plus(codec)) {
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001612 intel_verify_pin_cvt_connect(codec, per_pin);
1613 intel_not_share_assigned_cvt(codec, pin_nid,
1614 per_pin->mux_idx);
1615 }
1616
Takashi Iwaib0540872013-09-02 12:33:02 +02001617 hdmi_setup_audio_infoframe(codec, per_pin,
1618 per_pin->non_pcm);
Mengdong Linb4f75ae2014-06-12 14:42:25 +08001619 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001620 }
David Henningsson92c69e72013-02-19 16:11:26 +01001621
1622 if (eld_changed)
Takashi Iwai6efdd852015-02-27 16:09:22 +01001623 snd_ctl_notify(codec->card,
David Henningsson92c69e72013-02-19 16:11:26 +01001624 SNDRV_CTL_EVENT_MASK_VALUE | SNDRV_CTL_EVENT_MASK_INFO,
1625 &per_pin->eld_ctl->id);
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001626 unlock:
Takashi Iwaiaff747e2013-11-07 16:39:37 +01001627 ret = !repoll || !pin_eld->monitor_present || pin_eld->eld_valid;
David Henningsson464837a2013-11-07 13:38:25 +01001628
1629 jack = snd_hda_jack_tbl_get(codec, pin_nid);
1630 if (jack)
1631 jack->block_report = !ret;
1632
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001633 mutex_unlock(&per_pin->lock);
Takashi Iwai664c7152015-04-08 11:43:14 +02001634 snd_hda_power_down_pm(codec);
Takashi Iwaiefe47102013-11-07 13:38:23 +01001635 return ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001636}
1637
Wu Fengguang744626d2011-11-16 16:29:47 +08001638static void hdmi_repoll_eld(struct work_struct *work)
1639{
1640 struct hdmi_spec_per_pin *per_pin =
1641 container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);
1642
Wu Fengguangc6e84532011-11-18 16:59:32 -06001643 if (per_pin->repoll_count++ > 6)
1644 per_pin->repoll_count = 0;
1645
Takashi Iwaiefe47102013-11-07 13:38:23 +01001646 if (hdmi_present_sense(per_pin, per_pin->repoll_count))
1647 snd_hda_jack_report_sync(per_pin->codec);
Wu Fengguang744626d2011-11-16 16:29:47 +08001648}
1649
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001650static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
1651 hda_nid_t nid);
1652
Wu Fengguang079d88c2010-03-08 10:44:23 +08001653static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
1654{
1655 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001656 unsigned int caps, config;
1657 int pin_idx;
1658 struct hdmi_spec_per_pin *per_pin;
David Henningsson07acecc2011-05-19 11:46:03 +02001659 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001660
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001661 caps = snd_hda_query_pin_caps(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001662 if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
1663 return 0;
1664
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001665 config = snd_hda_codec_get_pincfg(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001666 if (get_defcfg_connect(config) == AC_JACK_PORT_NONE)
1667 return 0;
1668
Mengdong Lin75dcbe42014-01-08 15:55:32 -05001669 if (is_haswell_plus(codec))
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001670 intel_haswell_fixup_connect_list(codec, pin_nid);
1671
Stephen Warren384a48d2011-06-01 11:14:21 -06001672 pin_idx = spec->num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001673 per_pin = snd_array_new(&spec->pins);
1674 if (!per_pin)
1675 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001676
1677 per_pin->pin_nid = pin_nid;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001678 per_pin->non_pcm = false;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001679
Stephen Warren384a48d2011-06-01 11:14:21 -06001680 err = hdmi_read_pin_conn(codec, pin_idx);
1681 if (err < 0)
1682 return err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001683
Wu Fengguang079d88c2010-03-08 10:44:23 +08001684 spec->num_pins++;
1685
Stephen Warren384a48d2011-06-01 11:14:21 -06001686 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001687}
1688
Stephen Warren384a48d2011-06-01 11:14:21 -06001689static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001690{
1691 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001692 struct hdmi_spec_per_cvt *per_cvt;
1693 unsigned int chans;
1694 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001695
Stephen Warren384a48d2011-06-01 11:14:21 -06001696 chans = get_wcaps(codec, cvt_nid);
1697 chans = get_wcaps_channels(chans);
1698
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001699 per_cvt = snd_array_new(&spec->cvts);
1700 if (!per_cvt)
1701 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001702
1703 per_cvt->cvt_nid = cvt_nid;
1704 per_cvt->channels_min = 2;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001705 if (chans <= 16) {
Stephen Warren384a48d2011-06-01 11:14:21 -06001706 per_cvt->channels_max = chans;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001707 if (chans > spec->channels_max)
1708 spec->channels_max = chans;
1709 }
Stephen Warren384a48d2011-06-01 11:14:21 -06001710
1711 err = snd_hda_query_supported_pcm(codec, cvt_nid,
1712 &per_cvt->rates,
1713 &per_cvt->formats,
1714 &per_cvt->maxbps);
1715 if (err < 0)
1716 return err;
1717
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001718 if (spec->num_cvts < ARRAY_SIZE(spec->cvt_nids))
1719 spec->cvt_nids[spec->num_cvts] = cvt_nid;
1720 spec->num_cvts++;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001721
1722 return 0;
1723}
1724
1725static int hdmi_parse_codec(struct hda_codec *codec)
1726{
1727 hda_nid_t nid;
1728 int i, nodes;
1729
Takashi Iwai7639a062015-03-03 10:07:24 +01001730 nodes = snd_hda_get_sub_nodes(codec, codec->core.afg, &nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001731 if (!nid || nodes < 0) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001732 codec_warn(codec, "HDMI: failed to get afg sub nodes\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +08001733 return -EINVAL;
1734 }
1735
1736 for (i = 0; i < nodes; i++, nid++) {
1737 unsigned int caps;
1738 unsigned int type;
1739
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001740 caps = get_wcaps(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001741 type = get_wcaps_type(caps);
1742
1743 if (!(caps & AC_WCAP_DIGITAL))
1744 continue;
1745
1746 switch (type) {
1747 case AC_WID_AUD_OUT:
Stephen Warren384a48d2011-06-01 11:14:21 -06001748 hdmi_add_cvt(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001749 break;
1750 case AC_WID_PIN:
Wu Fengguang3eaead52010-05-14 16:36:15 +08001751 hdmi_add_pin(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001752 break;
1753 }
1754 }
1755
Wu Fengguang079d88c2010-03-08 10:44:23 +08001756 return 0;
1757}
1758
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001759/*
1760 */
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001761static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
1762{
1763 struct hda_spdif_out *spdif;
1764 bool non_pcm;
1765
1766 mutex_lock(&codec->spdif_mutex);
1767 spdif = snd_hda_spdif_out_of_nid(codec, cvt_nid);
1768 non_pcm = !!(spdif->status & IEC958_AES0_NONAUDIO);
1769 mutex_unlock(&codec->spdif_mutex);
1770 return non_pcm;
1771}
1772
1773
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001774/*
1775 * HDMI callbacks
1776 */
1777
1778static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
1779 struct hda_codec *codec,
1780 unsigned int stream_tag,
1781 unsigned int format,
1782 struct snd_pcm_substream *substream)
1783{
Stephen Warren384a48d2011-06-01 11:14:21 -06001784 hda_nid_t cvt_nid = hinfo->nid;
1785 struct hdmi_spec *spec = codec->spec;
Takashi Iwai4e76a882014-02-25 12:21:03 +01001786 int pin_idx = hinfo_to_pin_index(codec, hinfo);
Takashi Iwaib0540872013-09-02 12:33:02 +02001787 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
1788 hda_nid_t pin_nid = per_pin->pin_nid;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001789 bool non_pcm;
Stephen Warren75fae112014-01-30 11:52:16 -07001790 int pinctl;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001791
Libin Yangca2e7222014-08-19 16:20:12 +08001792 if (is_haswell_plus(codec) || is_valleyview_plus(codec)) {
Mengdong Lin2df67422014-03-20 13:01:06 +08001793 /* Verify pin:cvt selections to avoid silent audio after S3.
1794 * After S3, the audio driver restores pin:cvt selections
1795 * but this can happen before gfx is ready and such selection
1796 * is overlooked by HW. Thus multiple pins can share a same
1797 * default convertor and mute control will affect each other,
1798 * which can cause a resumed audio playback become silent
1799 * after S3.
1800 */
1801 intel_verify_pin_cvt_connect(codec, per_pin);
1802 intel_not_share_assigned_cvt(codec, pin_nid, per_pin->mux_idx);
1803 }
1804
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001805 non_pcm = check_non_pcm_per_cvt(codec, cvt_nid);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001806 mutex_lock(&per_pin->lock);
Takashi Iwaib0540872013-09-02 12:33:02 +02001807 per_pin->channels = substream->runtime->channels;
1808 per_pin->setup = true;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001809
Takashi Iwaib0540872013-09-02 12:33:02 +02001810 hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001811 mutex_unlock(&per_pin->lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001812
Stephen Warren75fae112014-01-30 11:52:16 -07001813 if (spec->dyn_pin_out) {
1814 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
1815 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1816 snd_hda_codec_write(codec, pin_nid, 0,
1817 AC_VERB_SET_PIN_WIDGET_CONTROL,
1818 pinctl | PIN_OUT);
1819 }
1820
Anssi Hannula307229d2013-10-24 21:10:34 +03001821 return spec->ops.setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001822}
1823
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001824static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
1825 struct hda_codec *codec,
1826 struct snd_pcm_substream *substream)
1827{
1828 snd_hda_codec_cleanup_stream(codec, hinfo->nid);
1829 return 0;
1830}
1831
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001832static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
1833 struct hda_codec *codec,
1834 struct snd_pcm_substream *substream)
Stephen Warren384a48d2011-06-01 11:14:21 -06001835{
1836 struct hdmi_spec *spec = codec->spec;
1837 int cvt_idx, pin_idx;
1838 struct hdmi_spec_per_cvt *per_cvt;
1839 struct hdmi_spec_per_pin *per_pin;
Stephen Warren75fae112014-01-30 11:52:16 -07001840 int pinctl;
Stephen Warren384a48d2011-06-01 11:14:21 -06001841
Stephen Warren384a48d2011-06-01 11:14:21 -06001842 if (hinfo->nid) {
Takashi Iwai4e76a882014-02-25 12:21:03 +01001843 cvt_idx = cvt_nid_to_cvt_index(codec, hinfo->nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001844 if (snd_BUG_ON(cvt_idx < 0))
1845 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001846 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001847
1848 snd_BUG_ON(!per_cvt->assigned);
1849 per_cvt->assigned = 0;
1850 hinfo->nid = 0;
1851
Takashi Iwai4e76a882014-02-25 12:21:03 +01001852 pin_idx = hinfo_to_pin_index(codec, hinfo);
Stephen Warren384a48d2011-06-01 11:14:21 -06001853 if (snd_BUG_ON(pin_idx < 0))
1854 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001855 per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001856
Stephen Warren75fae112014-01-30 11:52:16 -07001857 if (spec->dyn_pin_out) {
1858 pinctl = snd_hda_codec_read(codec, per_pin->pin_nid, 0,
1859 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1860 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
1861 AC_VERB_SET_PIN_WIDGET_CONTROL,
1862 pinctl & ~PIN_OUT);
1863 }
1864
Stephen Warren384a48d2011-06-01 11:14:21 -06001865 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001866
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001867 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001868 per_pin->chmap_set = false;
1869 memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
Takashi Iwaib0540872013-09-02 12:33:02 +02001870
1871 per_pin->setup = false;
1872 per_pin->channels = 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001873 mutex_unlock(&per_pin->lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001874 }
Takashi Iwaid45e6882012-07-31 11:36:00 +02001875
Stephen Warren384a48d2011-06-01 11:14:21 -06001876 return 0;
1877}
1878
1879static const struct hda_pcm_ops generic_ops = {
1880 .open = hdmi_pcm_open,
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001881 .close = hdmi_pcm_close,
Stephen Warren384a48d2011-06-01 11:14:21 -06001882 .prepare = generic_hdmi_playback_pcm_prepare,
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001883 .cleanup = generic_hdmi_playback_pcm_cleanup,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001884};
1885
Takashi Iwaid45e6882012-07-31 11:36:00 +02001886/*
1887 * ALSA API channel-map control callbacks
1888 */
1889static int hdmi_chmap_ctl_info(struct snd_kcontrol *kcontrol,
1890 struct snd_ctl_elem_info *uinfo)
1891{
1892 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1893 struct hda_codec *codec = info->private_data;
1894 struct hdmi_spec *spec = codec->spec;
1895 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
1896 uinfo->count = spec->channels_max;
1897 uinfo->value.integer.min = 0;
1898 uinfo->value.integer.max = SNDRV_CHMAP_LAST;
1899 return 0;
1900}
1901
Anssi Hannula307229d2013-10-24 21:10:34 +03001902static int hdmi_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
1903 int channels)
1904{
1905 /* If the speaker allocation matches the channel count, it is OK.*/
1906 if (cap->channels != channels)
1907 return -1;
1908
1909 /* all channels are remappable freely */
1910 return SNDRV_CTL_TLVT_CHMAP_VAR;
1911}
1912
1913static void hdmi_cea_alloc_to_tlv_chmap(struct cea_channel_speaker_allocation *cap,
1914 unsigned int *chmap, int channels)
1915{
1916 int count = 0;
1917 int c;
1918
1919 for (c = 7; c >= 0; c--) {
1920 int spk = cap->speakers[c];
1921 if (!spk)
1922 continue;
1923
1924 chmap[count++] = spk_to_chmap(spk);
1925 }
1926
1927 WARN_ON(count != channels);
1928}
1929
Takashi Iwaid45e6882012-07-31 11:36:00 +02001930static int hdmi_chmap_ctl_tlv(struct snd_kcontrol *kcontrol, int op_flag,
1931 unsigned int size, unsigned int __user *tlv)
1932{
1933 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1934 struct hda_codec *codec = info->private_data;
1935 struct hdmi_spec *spec = codec->spec;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001936 unsigned int __user *dst;
1937 int chs, count = 0;
1938
1939 if (size < 8)
1940 return -ENOMEM;
1941 if (put_user(SNDRV_CTL_TLVT_CONTAINER, tlv))
1942 return -EFAULT;
1943 size -= 8;
1944 dst = tlv + 2;
Takashi Iwai498dab32012-09-10 16:08:40 +02001945 for (chs = 2; chs <= spec->channels_max; chs++) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001946 int i;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001947 struct cea_channel_speaker_allocation *cap;
1948 cap = channel_allocations;
1949 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++, cap++) {
1950 int chs_bytes = chs * 4;
Anssi Hannula307229d2013-10-24 21:10:34 +03001951 int type = spec->ops.chmap_cea_alloc_validate_get_type(cap, chs);
1952 unsigned int tlv_chmap[8];
1953
1954 if (type < 0)
Takashi Iwaid45e6882012-07-31 11:36:00 +02001955 continue;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001956 if (size < 8)
1957 return -ENOMEM;
Anssi Hannula307229d2013-10-24 21:10:34 +03001958 if (put_user(type, dst) ||
Takashi Iwaid45e6882012-07-31 11:36:00 +02001959 put_user(chs_bytes, dst + 1))
1960 return -EFAULT;
1961 dst += 2;
1962 size -= 8;
1963 count += 8;
1964 if (size < chs_bytes)
1965 return -ENOMEM;
1966 size -= chs_bytes;
1967 count += chs_bytes;
Anssi Hannula307229d2013-10-24 21:10:34 +03001968 spec->ops.cea_alloc_to_tlv_chmap(cap, tlv_chmap, chs);
1969 if (copy_to_user(dst, tlv_chmap, chs_bytes))
1970 return -EFAULT;
1971 dst += chs;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001972 }
1973 }
1974 if (put_user(count, tlv + 1))
1975 return -EFAULT;
1976 return 0;
1977}
1978
1979static int hdmi_chmap_ctl_get(struct snd_kcontrol *kcontrol,
1980 struct snd_ctl_elem_value *ucontrol)
1981{
1982 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1983 struct hda_codec *codec = info->private_data;
1984 struct hdmi_spec *spec = codec->spec;
1985 int pin_idx = kcontrol->private_value;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001986 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001987 int i;
1988
1989 for (i = 0; i < ARRAY_SIZE(per_pin->chmap); i++)
1990 ucontrol->value.integer.value[i] = per_pin->chmap[i];
1991 return 0;
1992}
1993
1994static int hdmi_chmap_ctl_put(struct snd_kcontrol *kcontrol,
1995 struct snd_ctl_elem_value *ucontrol)
1996{
1997 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1998 struct hda_codec *codec = info->private_data;
1999 struct hdmi_spec *spec = codec->spec;
2000 int pin_idx = kcontrol->private_value;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002001 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002002 unsigned int ctl_idx;
2003 struct snd_pcm_substream *substream;
2004 unsigned char chmap[8];
Anssi Hannula307229d2013-10-24 21:10:34 +03002005 int i, err, ca, prepared = 0;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002006
2007 ctl_idx = snd_ctl_get_ioffidx(kcontrol, &ucontrol->id);
2008 substream = snd_pcm_chmap_substream(info, ctl_idx);
2009 if (!substream || !substream->runtime)
Takashi Iwai6f54c362013-01-15 14:44:41 +01002010 return 0; /* just for avoiding error from alsactl restore */
Takashi Iwaid45e6882012-07-31 11:36:00 +02002011 switch (substream->runtime->status->state) {
2012 case SNDRV_PCM_STATE_OPEN:
2013 case SNDRV_PCM_STATE_SETUP:
2014 break;
2015 case SNDRV_PCM_STATE_PREPARED:
2016 prepared = 1;
2017 break;
2018 default:
2019 return -EBUSY;
2020 }
2021 memset(chmap, 0, sizeof(chmap));
2022 for (i = 0; i < ARRAY_SIZE(chmap); i++)
2023 chmap[i] = ucontrol->value.integer.value[i];
2024 if (!memcmp(chmap, per_pin->chmap, sizeof(chmap)))
2025 return 0;
2026 ca = hdmi_manual_channel_allocation(ARRAY_SIZE(chmap), chmap);
2027 if (ca < 0)
2028 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +03002029 if (spec->ops.chmap_validate) {
2030 err = spec->ops.chmap_validate(ca, ARRAY_SIZE(chmap), chmap);
2031 if (err)
2032 return err;
2033 }
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002034 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002035 per_pin->chmap_set = true;
2036 memcpy(per_pin->chmap, chmap, sizeof(chmap));
2037 if (prepared)
Takashi Iwaib0540872013-09-02 12:33:02 +02002038 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002039 mutex_unlock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02002040
2041 return 0;
2042}
2043
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002044static int generic_hdmi_build_pcms(struct hda_codec *codec)
2045{
2046 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002047 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002048
Stephen Warren384a48d2011-06-01 11:14:21 -06002049 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2050 struct hda_pcm *info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002051 struct hda_pcm_stream *pstr;
2052
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002053 info = snd_hda_codec_pcm_new(codec, "HDMI %d", pin_idx);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002054 if (!info)
2055 return -ENOMEM;
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002056 spec->pcm_rec[pin_idx] = info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002057 info->pcm_type = HDA_PCM_TYPE_HDMI;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002058 info->own_chmap = true;
Stephen Warren384a48d2011-06-01 11:14:21 -06002059
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002060 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
Stephen Warren384a48d2011-06-01 11:14:21 -06002061 pstr->substreams = 1;
2062 pstr->ops = generic_ops;
2063 /* other pstr fields are set in open */
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002064 }
2065
2066 return 0;
2067}
2068
David Henningsson0b6c49b2011-08-23 16:56:03 +02002069static int generic_hdmi_build_jack(struct hda_codec *codec, int pin_idx)
2070{
Takashi Iwai31ef2252011-12-01 17:41:36 +01002071 char hdmi_str[32] = "HDMI/DP";
David Henningsson0b6c49b2011-08-23 16:56:03 +02002072 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002073 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2074 int pcmdev = get_pcm_rec(spec, pin_idx)->device;
David Henningsson0b6c49b2011-08-23 16:56:03 +02002075
Takashi Iwai31ef2252011-12-01 17:41:36 +01002076 if (pcmdev > 0)
2077 sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
David Henningsson30efd8d2013-02-22 10:16:28 +01002078 if (!is_jack_detectable(codec, per_pin->pin_nid))
2079 strncat(hdmi_str, " Phantom",
2080 sizeof(hdmi_str) - strlen(hdmi_str) - 1);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002081
Jie Yang2ba2dfa2015-04-27 21:20:59 +08002082 return snd_hda_jack_add_kctl(codec, per_pin->pin_nid, hdmi_str);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002083}
2084
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002085static int generic_hdmi_build_controls(struct hda_codec *codec)
2086{
2087 struct hdmi_spec *spec = codec->spec;
2088 int err;
Stephen Warren384a48d2011-06-01 11:14:21 -06002089 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002090
Stephen Warren384a48d2011-06-01 11:14:21 -06002091 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002092 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002093
2094 err = generic_hdmi_build_jack(codec, pin_idx);
2095 if (err < 0)
2096 return err;
2097
Takashi Iwaidcda5802012-10-12 17:24:51 +02002098 err = snd_hda_create_dig_out_ctls(codec,
2099 per_pin->pin_nid,
2100 per_pin->mux_nids[0],
2101 HDA_PCM_TYPE_HDMI);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002102 if (err < 0)
2103 return err;
Stephen Warren384a48d2011-06-01 11:14:21 -06002104 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05002105
2106 /* add control for ELD Bytes */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002107 err = hdmi_create_eld_ctl(codec, pin_idx,
2108 get_pcm_rec(spec, pin_idx)->device);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05002109
2110 if (err < 0)
2111 return err;
Takashi Iwai31ef2252011-12-01 17:41:36 +01002112
Takashi Iwai82b1d732011-12-20 15:53:07 +01002113 hdmi_present_sense(per_pin, 0);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002114 }
2115
Takashi Iwaid45e6882012-07-31 11:36:00 +02002116 /* add channel maps */
2117 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002118 struct hda_pcm *pcm;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002119 struct snd_pcm_chmap *chmap;
2120 struct snd_kcontrol *kctl;
2121 int i;
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002122
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002123 pcm = spec->pcm_rec[pin_idx];
2124 if (!pcm || !pcm->pcm)
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002125 break;
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002126 err = snd_pcm_add_chmap_ctls(pcm->pcm,
Takashi Iwaid45e6882012-07-31 11:36:00 +02002127 SNDRV_PCM_STREAM_PLAYBACK,
2128 NULL, 0, pin_idx, &chmap);
2129 if (err < 0)
2130 return err;
2131 /* override handlers */
2132 chmap->private_data = codec;
2133 kctl = chmap->kctl;
2134 for (i = 0; i < kctl->count; i++)
2135 kctl->vd[i].access |= SNDRV_CTL_ELEM_ACCESS_WRITE;
2136 kctl->info = hdmi_chmap_ctl_info;
2137 kctl->get = hdmi_chmap_ctl_get;
2138 kctl->put = hdmi_chmap_ctl_put;
2139 kctl->tlv.c = hdmi_chmap_ctl_tlv;
2140 }
2141
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002142 return 0;
2143}
2144
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002145static int generic_hdmi_init_per_pins(struct hda_codec *codec)
2146{
2147 struct hdmi_spec *spec = codec->spec;
2148 int pin_idx;
2149
2150 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002151 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002152
2153 per_pin->codec = codec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002154 mutex_init(&per_pin->lock);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002155 INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002156 eld_proc_new(per_pin, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002157 }
2158 return 0;
2159}
2160
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002161static int generic_hdmi_init(struct hda_codec *codec)
2162{
2163 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002164 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002165
Stephen Warren384a48d2011-06-01 11:14:21 -06002166 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002167 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002168 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06002169
2170 hdmi_init_pin(codec, pin_nid);
Takashi Iwai62f949b2014-09-11 14:06:53 +02002171 snd_hda_jack_detect_enable_callback(codec, pin_nid,
David Henningsson20ce9022013-12-04 10:19:41 +08002172 codec->jackpoll_interval > 0 ? jack_callback : NULL);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002173 }
2174 return 0;
2175}
2176
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002177static void hdmi_array_init(struct hdmi_spec *spec, int nums)
2178{
2179 snd_array_init(&spec->pins, sizeof(struct hdmi_spec_per_pin), nums);
2180 snd_array_init(&spec->cvts, sizeof(struct hdmi_spec_per_cvt), nums);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002181}
2182
2183static void hdmi_array_free(struct hdmi_spec *spec)
2184{
2185 snd_array_free(&spec->pins);
2186 snd_array_free(&spec->cvts);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002187}
2188
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002189static void generic_hdmi_free(struct hda_codec *codec)
2190{
2191 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002192 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002193
Stephen Warren384a48d2011-06-01 11:14:21 -06002194 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002195 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002196
Takashi Iwai2f35c632015-02-27 22:43:26 +01002197 cancel_delayed_work_sync(&per_pin->work);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002198 eld_proc_free(per_pin);
Stephen Warren384a48d2011-06-01 11:14:21 -06002199 }
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002200
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002201 hdmi_array_free(spec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002202 kfree(spec);
2203}
2204
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002205#ifdef CONFIG_PM
2206static int generic_hdmi_resume(struct hda_codec *codec)
2207{
2208 struct hdmi_spec *spec = codec->spec;
2209 int pin_idx;
2210
Pierre Ossmana2833682014-06-18 21:48:09 +02002211 codec->patch_ops.init(codec);
Takashi Iwaieeecd9d2015-02-25 15:18:50 +01002212 regcache_sync(codec->core.regmap);
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002213
2214 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2215 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2216 hdmi_present_sense(per_pin, 1);
2217 }
2218 return 0;
2219}
2220#endif
2221
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002222static const struct hda_codec_ops generic_hdmi_patch_ops = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002223 .init = generic_hdmi_init,
2224 .free = generic_hdmi_free,
2225 .build_pcms = generic_hdmi_build_pcms,
2226 .build_controls = generic_hdmi_build_controls,
2227 .unsol_event = hdmi_unsol_event,
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002228#ifdef CONFIG_PM
2229 .resume = generic_hdmi_resume,
2230#endif
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002231};
2232
Anssi Hannula307229d2013-10-24 21:10:34 +03002233static const struct hdmi_ops generic_standard_hdmi_ops = {
2234 .pin_get_eld = snd_hdmi_get_eld,
2235 .pin_get_slot_channel = hdmi_pin_get_slot_channel,
2236 .pin_set_slot_channel = hdmi_pin_set_slot_channel,
2237 .pin_setup_infoframe = hdmi_pin_setup_infoframe,
2238 .pin_hbr_setup = hdmi_pin_hbr_setup,
2239 .setup_stream = hdmi_setup_stream,
2240 .chmap_cea_alloc_validate_get_type = hdmi_chmap_cea_alloc_validate_get_type,
2241 .cea_alloc_to_tlv_chmap = hdmi_cea_alloc_to_tlv_chmap,
2242};
2243
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002244
2245static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
2246 hda_nid_t nid)
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002247{
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002248 struct hdmi_spec *spec = codec->spec;
2249 hda_nid_t conns[4];
2250 int nconns;
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002251
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002252 nconns = snd_hda_get_connections(codec, nid, conns, ARRAY_SIZE(conns));
2253 if (nconns == spec->num_cvts &&
2254 !memcmp(conns, spec->cvt_nids, spec->num_cvts * sizeof(hda_nid_t)))
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002255 return;
2256
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002257 /* override pins connection list */
Takashi Iwai4e76a882014-02-25 12:21:03 +01002258 codec_dbg(codec, "hdmi: haswell: override pin connection 0x%x\n", nid);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002259 snd_hda_override_conn_list(codec, nid, spec->num_cvts, spec->cvt_nids);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002260}
2261
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002262#define INTEL_VENDOR_NID 0x08
2263#define INTEL_GET_VENDOR_VERB 0xf81
2264#define INTEL_SET_VENDOR_VERB 0x781
2265#define INTEL_EN_DP12 0x02 /* enable DP 1.2 features */
2266#define INTEL_EN_ALL_PIN_CVTS 0x01 /* enable 2nd & 3rd pins and convertors */
2267
2268static void intel_haswell_enable_all_pins(struct hda_codec *codec,
Takashi Iwai17df3f52013-05-08 08:09:34 +02002269 bool update_tree)
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002270{
2271 unsigned int vendor_param;
2272
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002273 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2274 INTEL_GET_VENDOR_VERB, 0);
2275 if (vendor_param == -1 || vendor_param & INTEL_EN_ALL_PIN_CVTS)
2276 return;
2277
2278 vendor_param |= INTEL_EN_ALL_PIN_CVTS;
2279 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2280 INTEL_SET_VENDOR_VERB, vendor_param);
2281 if (vendor_param == -1)
2282 return;
2283
Takashi Iwai17df3f52013-05-08 08:09:34 +02002284 if (update_tree)
2285 snd_hda_codec_update_widgets(codec);
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002286}
2287
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002288static void intel_haswell_fixup_enable_dp12(struct hda_codec *codec)
2289{
2290 unsigned int vendor_param;
2291
2292 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2293 INTEL_GET_VENDOR_VERB, 0);
2294 if (vendor_param == -1 || vendor_param & INTEL_EN_DP12)
2295 return;
2296
2297 /* enable DP1.2 mode */
2298 vendor_param |= INTEL_EN_DP12;
Takashi Iwaia551d912015-02-26 12:34:49 +01002299 snd_hdac_regmap_add_vendor_verb(&codec->core, INTEL_SET_VENDOR_VERB);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002300 snd_hda_codec_write_cache(codec, INTEL_VENDOR_NID, 0,
2301 INTEL_SET_VENDOR_VERB, vendor_param);
2302}
2303
Takashi Iwai17df3f52013-05-08 08:09:34 +02002304/* Haswell needs to re-issue the vendor-specific verbs before turning to D0.
2305 * Otherwise you may get severe h/w communication errors.
2306 */
2307static void haswell_set_power_state(struct hda_codec *codec, hda_nid_t fg,
2308 unsigned int power_state)
2309{
2310 if (power_state == AC_PWRST_D0) {
2311 intel_haswell_enable_all_pins(codec, false);
2312 intel_haswell_fixup_enable_dp12(codec);
2313 }
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002314
Takashi Iwai17df3f52013-05-08 08:09:34 +02002315 snd_hda_codec_read(codec, fg, 0, AC_VERB_SET_POWER_STATE, power_state);
2316 snd_hda_codec_set_power_to_all(codec, fg, power_state);
2317}
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002318
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002319static int patch_generic_hdmi(struct hda_codec *codec)
2320{
2321 struct hdmi_spec *spec;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002322
2323 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2324 if (spec == NULL)
2325 return -ENOMEM;
2326
Anssi Hannula307229d2013-10-24 21:10:34 +03002327 spec->ops = generic_standard_hdmi_ops;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002328 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002329 hdmi_array_init(spec, 4);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002330
Mengdong Lin75dcbe42014-01-08 15:55:32 -05002331 if (is_haswell_plus(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002332 intel_haswell_enable_all_pins(codec, true);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002333 intel_haswell_fixup_enable_dp12(codec);
Takashi Iwai17df3f52013-05-08 08:09:34 +02002334 }
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002335
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002336 /* For Valleyview/Cherryview, only the display codec is in the display
2337 * power well and can use link_power ops to request/release the power.
2338 * For Haswell/Broadwell, the controller is also in the power well and
2339 * can cover the codec power request, and so need not set this flag.
2340 * For previous platforms, there is no such power well feature.
2341 */
Libin Yang03b135c2015-06-03 09:30:15 +08002342 if (is_valleyview_plus(codec) || is_skylake(codec))
Mengdong Lin2bd1f73f2015-04-29 17:43:43 +08002343 codec->core.link_power_control = 1;
2344
Libin Yangca2e7222014-08-19 16:20:12 +08002345 if (is_haswell_plus(codec) || is_valleyview_plus(codec))
Mengdong Lin5b8620b2013-12-05 18:35:48 -05002346 codec->depop_delay = 0;
Mengdong Lin5b8620b2013-12-05 18:35:48 -05002347
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002348 if (hdmi_parse_codec(codec) < 0) {
2349 codec->spec = NULL;
2350 kfree(spec);
2351 return -EINVAL;
2352 }
2353 codec->patch_ops = generic_hdmi_patch_ops;
Mengdong Lin75dcbe42014-01-08 15:55:32 -05002354 if (is_haswell_plus(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002355 codec->patch_ops.set_power_state = haswell_set_power_state;
Mengdong Lin5dc989b2013-08-26 21:35:41 -04002356 codec->dp_mst = true;
2357 }
Takashi Iwai17df3f52013-05-08 08:09:34 +02002358
Lu, Han2377c3c2015-06-09 16:50:38 +08002359 /* Enable runtime pm for HDMI audio codec of HSW/BDW/SKL/BYT/BSW */
2360 if (is_haswell_plus(codec) || is_valleyview_plus(codec))
2361 codec->auto_runtime_pm = 1;
2362
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002363 generic_hdmi_init_per_pins(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002364
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002365 init_channel_allocations();
2366
2367 return 0;
2368}
2369
2370/*
Stephen Warren3aaf8982011-06-01 11:14:19 -06002371 * Shared non-generic implementations
2372 */
2373
2374static int simple_playback_build_pcms(struct hda_codec *codec)
2375{
2376 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002377 struct hda_pcm *info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002378 unsigned int chans;
2379 struct hda_pcm_stream *pstr;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002380 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002381
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002382 per_cvt = get_cvt(spec, 0);
2383 chans = get_wcaps(codec, per_cvt->cvt_nid);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002384 chans = get_wcaps_channels(chans);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002385
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002386 info = snd_hda_codec_pcm_new(codec, "HDMI 0");
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002387 if (!info)
2388 return -ENOMEM;
Takashi Iwaibbbc7e82015-02-27 17:43:19 +01002389 spec->pcm_rec[0] = info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002390 info->pcm_type = HDA_PCM_TYPE_HDMI;
2391 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
2392 *pstr = spec->pcm_playback;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002393 pstr->nid = per_cvt->cvt_nid;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002394 if (pstr->channels_max <= 2 && chans && chans <= 16)
2395 pstr->channels_max = chans;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002396
2397 return 0;
2398}
2399
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002400/* unsolicited event for jack sensing */
2401static void simple_hdmi_unsol_event(struct hda_codec *codec,
2402 unsigned int res)
2403{
Takashi Iwai9dd8cf12012-06-21 10:43:15 +02002404 snd_hda_jack_set_dirty_all(codec);
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002405 snd_hda_jack_report_sync(codec);
2406}
2407
2408/* generic_hdmi_build_jack can be used for simple_hdmi, too,
2409 * as long as spec->pins[] is set correctly
2410 */
2411#define simple_hdmi_build_jack generic_hdmi_build_jack
2412
Stephen Warren3aaf8982011-06-01 11:14:19 -06002413static int simple_playback_build_controls(struct hda_codec *codec)
2414{
2415 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002416 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002417 int err;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002418
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002419 per_cvt = get_cvt(spec, 0);
Anssi Hannulac9a63382013-12-10 22:46:34 +02002420 err = snd_hda_create_dig_out_ctls(codec, per_cvt->cvt_nid,
2421 per_cvt->cvt_nid,
2422 HDA_PCM_TYPE_HDMI);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002423 if (err < 0)
2424 return err;
2425 return simple_hdmi_build_jack(codec, 0);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002426}
2427
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002428static int simple_playback_init(struct hda_codec *codec)
2429{
2430 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002431 struct hdmi_spec_per_pin *per_pin = get_pin(spec, 0);
2432 hda_nid_t pin = per_pin->pin_nid;
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002433
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002434 snd_hda_codec_write(codec, pin, 0,
2435 AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
2436 /* some codecs require to unmute the pin */
2437 if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
2438 snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
2439 AMP_OUT_UNMUTE);
Takashi Iwai62f949b2014-09-11 14:06:53 +02002440 snd_hda_jack_detect_enable(codec, pin);
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002441 return 0;
2442}
2443
Stephen Warren3aaf8982011-06-01 11:14:19 -06002444static void simple_playback_free(struct hda_codec *codec)
2445{
2446 struct hdmi_spec *spec = codec->spec;
2447
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002448 hdmi_array_free(spec);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002449 kfree(spec);
2450}
2451
2452/*
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002453 * Nvidia specific implementations
2454 */
2455
2456#define Nv_VERB_SET_Channel_Allocation 0xF79
2457#define Nv_VERB_SET_Info_Frame_Checksum 0xF7A
2458#define Nv_VERB_SET_Audio_Protection_On 0xF98
2459#define Nv_VERB_SET_Audio_Protection_Off 0xF99
2460
2461#define nvhdmi_master_con_nid_7x 0x04
2462#define nvhdmi_master_pin_nid_7x 0x05
2463
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002464static const hda_nid_t nvhdmi_con_nids_7x[4] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002465 /*front, rear, clfe, rear_surr */
2466 0x6, 0x8, 0xa, 0xc,
2467};
2468
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002469static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
2470 /* set audio protect on */
2471 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2472 /* enable digital output on pin widget */
2473 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2474 {} /* terminator */
2475};
2476
2477static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002478 /* set audio protect on */
2479 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2480 /* enable digital output on pin widget */
2481 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2482 { 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2483 { 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2484 { 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2485 { 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2486 {} /* terminator */
2487};
2488
2489#ifdef LIMITED_RATE_FMT_SUPPORT
2490/* support only the safe format and rate */
2491#define SUPPORTED_RATES SNDRV_PCM_RATE_48000
2492#define SUPPORTED_MAXBPS 16
2493#define SUPPORTED_FORMATS SNDRV_PCM_FMTBIT_S16_LE
2494#else
2495/* support all rates and formats */
2496#define SUPPORTED_RATES \
2497 (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
2498 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
2499 SNDRV_PCM_RATE_192000)
2500#define SUPPORTED_MAXBPS 24
2501#define SUPPORTED_FORMATS \
2502 (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
2503#endif
2504
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002505static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002506{
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002507 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
2508 return 0;
2509}
2510
2511static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
2512{
2513 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002514 return 0;
2515}
2516
Nitin Daga393004b2011-01-10 21:49:31 +05302517static unsigned int channels_2_6_8[] = {
2518 2, 6, 8
2519};
2520
2521static unsigned int channels_2_8[] = {
2522 2, 8
2523};
2524
2525static struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
2526 .count = ARRAY_SIZE(channels_2_6_8),
2527 .list = channels_2_6_8,
2528 .mask = 0,
2529};
2530
2531static struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
2532 .count = ARRAY_SIZE(channels_2_8),
2533 .list = channels_2_8,
2534 .mask = 0,
2535};
2536
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002537static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
2538 struct hda_codec *codec,
2539 struct snd_pcm_substream *substream)
2540{
2541 struct hdmi_spec *spec = codec->spec;
Nitin Daga393004b2011-01-10 21:49:31 +05302542 struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;
2543
2544 switch (codec->preset->id) {
2545 case 0x10de0002:
2546 case 0x10de0003:
2547 case 0x10de0005:
2548 case 0x10de0006:
2549 hw_constraints_channels = &hw_constraints_2_8_channels;
2550 break;
2551 case 0x10de0007:
2552 hw_constraints_channels = &hw_constraints_2_6_8_channels;
2553 break;
2554 default:
2555 break;
2556 }
2557
2558 if (hw_constraints_channels != NULL) {
2559 snd_pcm_hw_constraint_list(substream->runtime, 0,
2560 SNDRV_PCM_HW_PARAM_CHANNELS,
2561 hw_constraints_channels);
Takashi Iwaiad09fc92011-01-14 09:42:27 +01002562 } else {
2563 snd_pcm_hw_constraint_step(substream->runtime, 0,
2564 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Nitin Daga393004b2011-01-10 21:49:31 +05302565 }
2566
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002567 return snd_hda_multi_out_dig_open(codec, &spec->multiout);
2568}
2569
2570static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
2571 struct hda_codec *codec,
2572 struct snd_pcm_substream *substream)
2573{
2574 struct hdmi_spec *spec = codec->spec;
2575 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2576}
2577
2578static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
2579 struct hda_codec *codec,
2580 unsigned int stream_tag,
2581 unsigned int format,
2582 struct snd_pcm_substream *substream)
2583{
2584 struct hdmi_spec *spec = codec->spec;
2585 return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
2586 stream_tag, format, substream);
2587}
2588
Takashi Iwaid0b12522012-06-15 14:34:42 +02002589static const struct hda_pcm_stream simple_pcm_playback = {
2590 .substreams = 1,
2591 .channels_min = 2,
2592 .channels_max = 2,
2593 .ops = {
2594 .open = simple_playback_pcm_open,
2595 .close = simple_playback_pcm_close,
2596 .prepare = simple_playback_pcm_prepare
2597 },
2598};
2599
2600static const struct hda_codec_ops simple_hdmi_patch_ops = {
2601 .build_controls = simple_playback_build_controls,
2602 .build_pcms = simple_playback_build_pcms,
2603 .init = simple_playback_init,
2604 .free = simple_playback_free,
Takashi Iwai250e41a2012-06-15 14:40:21 +02002605 .unsol_event = simple_hdmi_unsol_event,
Takashi Iwaid0b12522012-06-15 14:34:42 +02002606};
2607
2608static int patch_simple_hdmi(struct hda_codec *codec,
2609 hda_nid_t cvt_nid, hda_nid_t pin_nid)
2610{
2611 struct hdmi_spec *spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002612 struct hdmi_spec_per_cvt *per_cvt;
2613 struct hdmi_spec_per_pin *per_pin;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002614
2615 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2616 if (!spec)
2617 return -ENOMEM;
2618
2619 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002620 hdmi_array_init(spec, 1);
Takashi Iwaid0b12522012-06-15 14:34:42 +02002621
2622 spec->multiout.num_dacs = 0; /* no analog */
2623 spec->multiout.max_channels = 2;
2624 spec->multiout.dig_out_nid = cvt_nid;
2625 spec->num_cvts = 1;
2626 spec->num_pins = 1;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002627 per_pin = snd_array_new(&spec->pins);
2628 per_cvt = snd_array_new(&spec->cvts);
2629 if (!per_pin || !per_cvt) {
2630 simple_playback_free(codec);
2631 return -ENOMEM;
2632 }
2633 per_cvt->cvt_nid = cvt_nid;
2634 per_pin->pin_nid = pin_nid;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002635 spec->pcm_playback = simple_pcm_playback;
2636
2637 codec->patch_ops = simple_hdmi_patch_ops;
2638
2639 return 0;
2640}
2641
Aaron Plattner1f348522011-04-06 17:19:04 -07002642static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
2643 int channels)
2644{
2645 unsigned int chanmask;
2646 int chan = channels ? (channels - 1) : 1;
2647
2648 switch (channels) {
2649 default:
2650 case 0:
2651 case 2:
2652 chanmask = 0x00;
2653 break;
2654 case 4:
2655 chanmask = 0x08;
2656 break;
2657 case 6:
2658 chanmask = 0x0b;
2659 break;
2660 case 8:
2661 chanmask = 0x13;
2662 break;
2663 }
2664
2665 /* Set the audio infoframe channel allocation and checksum fields. The
2666 * channel count is computed implicitly by the hardware. */
2667 snd_hda_codec_write(codec, 0x1, 0,
2668 Nv_VERB_SET_Channel_Allocation, chanmask);
2669
2670 snd_hda_codec_write(codec, 0x1, 0,
2671 Nv_VERB_SET_Info_Frame_Checksum,
2672 (0x71 - chan - chanmask));
2673}
2674
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002675static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
2676 struct hda_codec *codec,
2677 struct snd_pcm_substream *substream)
2678{
2679 struct hdmi_spec *spec = codec->spec;
2680 int i;
2681
2682 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
2683 0, AC_VERB_SET_CHANNEL_STREAMID, 0);
2684 for (i = 0; i < 4; i++) {
2685 /* set the stream id */
2686 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2687 AC_VERB_SET_CHANNEL_STREAMID, 0);
2688 /* set the stream format */
2689 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2690 AC_VERB_SET_STREAM_FORMAT, 0);
2691 }
2692
Aaron Plattner1f348522011-04-06 17:19:04 -07002693 /* The audio hardware sends a channel count of 0x7 (8ch) when all the
2694 * streams are disabled. */
2695 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2696
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002697 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2698}
2699
2700static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
2701 struct hda_codec *codec,
2702 unsigned int stream_tag,
2703 unsigned int format,
2704 struct snd_pcm_substream *substream)
2705{
2706 int chs;
Takashi Iwai112daa72011-11-02 21:40:06 +01002707 unsigned int dataDCC2, channel_id;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002708 int i;
Stephen Warren7c9359762011-06-01 11:14:17 -06002709 struct hdmi_spec *spec = codec->spec;
Takashi Iwaie3245cd2012-05-10 10:21:29 +02002710 struct hda_spdif_out *spdif;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002711 struct hdmi_spec_per_cvt *per_cvt;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002712
2713 mutex_lock(&codec->spdif_mutex);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002714 per_cvt = get_cvt(spec, 0);
2715 spdif = snd_hda_spdif_out_of_nid(codec, per_cvt->cvt_nid);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002716
2717 chs = substream->runtime->channels;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002718
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002719 dataDCC2 = 0x2;
2720
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002721 /* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
Stephen Warren7c9359762011-06-01 11:14:17 -06002722 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002723 snd_hda_codec_write(codec,
2724 nvhdmi_master_con_nid_7x,
2725 0,
2726 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c9359762011-06-01 11:14:17 -06002727 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002728
2729 /* set the stream id */
2730 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2731 AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);
2732
2733 /* set the stream format */
2734 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2735 AC_VERB_SET_STREAM_FORMAT, format);
2736
2737 /* turn on again (if needed) */
2738 /* enable and set the channel status audio/data flag */
Stephen Warren7c9359762011-06-01 11:14:17 -06002739 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002740 snd_hda_codec_write(codec,
2741 nvhdmi_master_con_nid_7x,
2742 0,
2743 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c9359762011-06-01 11:14:17 -06002744 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002745 snd_hda_codec_write(codec,
2746 nvhdmi_master_con_nid_7x,
2747 0,
2748 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2749 }
2750
2751 for (i = 0; i < 4; i++) {
2752 if (chs == 2)
2753 channel_id = 0;
2754 else
2755 channel_id = i * 2;
2756
2757 /* turn off SPDIF once;
2758 *otherwise the IEC958 bits won't be updated
2759 */
2760 if (codec->spdif_status_reset &&
Stephen Warren7c9359762011-06-01 11:14:17 -06002761 (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002762 snd_hda_codec_write(codec,
2763 nvhdmi_con_nids_7x[i],
2764 0,
2765 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c9359762011-06-01 11:14:17 -06002766 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002767 /* set the stream id */
2768 snd_hda_codec_write(codec,
2769 nvhdmi_con_nids_7x[i],
2770 0,
2771 AC_VERB_SET_CHANNEL_STREAMID,
2772 (stream_tag << 4) | channel_id);
2773 /* set the stream format */
2774 snd_hda_codec_write(codec,
2775 nvhdmi_con_nids_7x[i],
2776 0,
2777 AC_VERB_SET_STREAM_FORMAT,
2778 format);
2779 /* turn on again (if needed) */
2780 /* enable and set the channel status audio/data flag */
2781 if (codec->spdif_status_reset &&
Stephen Warren7c9359762011-06-01 11:14:17 -06002782 (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002783 snd_hda_codec_write(codec,
2784 nvhdmi_con_nids_7x[i],
2785 0,
2786 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c9359762011-06-01 11:14:17 -06002787 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002788 snd_hda_codec_write(codec,
2789 nvhdmi_con_nids_7x[i],
2790 0,
2791 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2792 }
2793 }
2794
Aaron Plattner1f348522011-04-06 17:19:04 -07002795 nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002796
2797 mutex_unlock(&codec->spdif_mutex);
2798 return 0;
2799}
2800
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002801static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002802 .substreams = 1,
2803 .channels_min = 2,
2804 .channels_max = 8,
2805 .nid = nvhdmi_master_con_nid_7x,
2806 .rates = SUPPORTED_RATES,
2807 .maxbps = SUPPORTED_MAXBPS,
2808 .formats = SUPPORTED_FORMATS,
2809 .ops = {
2810 .open = simple_playback_pcm_open,
2811 .close = nvhdmi_8ch_7x_pcm_close,
2812 .prepare = nvhdmi_8ch_7x_pcm_prepare
2813 },
2814};
2815
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002816static int patch_nvhdmi_2ch(struct hda_codec *codec)
2817{
2818 struct hdmi_spec *spec;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002819 int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
2820 nvhdmi_master_pin_nid_7x);
2821 if (err < 0)
2822 return err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002823
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002824 codec->patch_ops.init = nvhdmi_7x_init_2ch;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002825 /* override the PCM rates, etc, as the codec doesn't give full list */
2826 spec = codec->spec;
2827 spec->pcm_playback.rates = SUPPORTED_RATES;
2828 spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
2829 spec->pcm_playback.formats = SUPPORTED_FORMATS;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002830 return 0;
2831}
2832
Takashi Iwai53775b02012-08-01 12:17:41 +02002833static int nvhdmi_7x_8ch_build_pcms(struct hda_codec *codec)
2834{
2835 struct hdmi_spec *spec = codec->spec;
2836 int err = simple_playback_build_pcms(codec);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002837 if (!err) {
2838 struct hda_pcm *info = get_pcm_rec(spec, 0);
2839 info->own_chmap = true;
2840 }
Takashi Iwai53775b02012-08-01 12:17:41 +02002841 return err;
2842}
2843
2844static int nvhdmi_7x_8ch_build_controls(struct hda_codec *codec)
2845{
2846 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002847 struct hda_pcm *info;
Takashi Iwai53775b02012-08-01 12:17:41 +02002848 struct snd_pcm_chmap *chmap;
2849 int err;
2850
2851 err = simple_playback_build_controls(codec);
2852 if (err < 0)
2853 return err;
2854
2855 /* add channel maps */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002856 info = get_pcm_rec(spec, 0);
2857 err = snd_pcm_add_chmap_ctls(info->pcm,
Takashi Iwai53775b02012-08-01 12:17:41 +02002858 SNDRV_PCM_STREAM_PLAYBACK,
2859 snd_pcm_alt_chmaps, 8, 0, &chmap);
2860 if (err < 0)
2861 return err;
2862 switch (codec->preset->id) {
2863 case 0x10de0002:
2864 case 0x10de0003:
2865 case 0x10de0005:
2866 case 0x10de0006:
2867 chmap->channel_mask = (1U << 2) | (1U << 8);
2868 break;
2869 case 0x10de0007:
2870 chmap->channel_mask = (1U << 2) | (1U << 6) | (1U << 8);
2871 }
2872 return 0;
2873}
2874
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002875static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
2876{
2877 struct hdmi_spec *spec;
2878 int err = patch_nvhdmi_2ch(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002879 if (err < 0)
2880 return err;
2881 spec = codec->spec;
2882 spec->multiout.max_channels = 8;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002883 spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002884 codec->patch_ops.init = nvhdmi_7x_init_8ch;
Takashi Iwai53775b02012-08-01 12:17:41 +02002885 codec->patch_ops.build_pcms = nvhdmi_7x_8ch_build_pcms;
2886 codec->patch_ops.build_controls = nvhdmi_7x_8ch_build_controls;
Aaron Plattner1f348522011-04-06 17:19:04 -07002887
2888 /* Initialize the audio infoframe channel mask and checksum to something
2889 * valid */
2890 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2891
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002892 return 0;
2893}
2894
2895/*
Anssi Hannula611885b2013-11-03 17:15:00 +02002896 * NVIDIA codecs ignore ASP mapping for 2ch - confirmed on:
2897 * - 0x10de0015
2898 * - 0x10de0040
2899 */
2900static int nvhdmi_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
2901 int channels)
2902{
2903 if (cap->ca_index == 0x00 && channels == 2)
2904 return SNDRV_CTL_TLVT_CHMAP_FIXED;
2905
2906 return hdmi_chmap_cea_alloc_validate_get_type(cap, channels);
2907}
2908
2909static int nvhdmi_chmap_validate(int ca, int chs, unsigned char *map)
2910{
2911 if (ca == 0x00 && (map[0] != SNDRV_CHMAP_FL || map[1] != SNDRV_CHMAP_FR))
2912 return -EINVAL;
2913
2914 return 0;
2915}
2916
2917static int patch_nvhdmi(struct hda_codec *codec)
2918{
2919 struct hdmi_spec *spec;
2920 int err;
2921
2922 err = patch_generic_hdmi(codec);
2923 if (err)
2924 return err;
2925
2926 spec = codec->spec;
Stephen Warren75fae112014-01-30 11:52:16 -07002927 spec->dyn_pin_out = true;
Anssi Hannula611885b2013-11-03 17:15:00 +02002928
2929 spec->ops.chmap_cea_alloc_validate_get_type =
2930 nvhdmi_chmap_cea_alloc_validate_get_type;
2931 spec->ops.chmap_validate = nvhdmi_chmap_validate;
2932
2933 return 0;
2934}
2935
2936/*
Thierry Reding26e9a962015-05-05 14:56:20 +02002937 * The HDA codec on NVIDIA Tegra contains two scratch registers that are
2938 * accessed using vendor-defined verbs. These registers can be used for
2939 * interoperability between the HDA and HDMI drivers.
2940 */
2941
2942/* Audio Function Group node */
2943#define NVIDIA_AFG_NID 0x01
2944
2945/*
2946 * The SCRATCH0 register is used to notify the HDMI codec of changes in audio
2947 * format. On Tegra, bit 31 is used as a trigger that causes an interrupt to
2948 * be raised in the HDMI codec. The remainder of the bits is arbitrary. This
2949 * implementation stores the HDA format (see AC_FMT_*) in bits [15:0] and an
2950 * additional bit (at position 30) to signal the validity of the format.
2951 *
2952 * | 31 | 30 | 29 16 | 15 0 |
2953 * +---------+-------+--------+--------+
2954 * | TRIGGER | VALID | UNUSED | FORMAT |
2955 * +-----------------------------------|
2956 *
2957 * Note that for the trigger bit to take effect it needs to change value
2958 * (i.e. it needs to be toggled).
2959 */
2960#define NVIDIA_GET_SCRATCH0 0xfa6
2961#define NVIDIA_SET_SCRATCH0_BYTE0 0xfa7
2962#define NVIDIA_SET_SCRATCH0_BYTE1 0xfa8
2963#define NVIDIA_SET_SCRATCH0_BYTE2 0xfa9
2964#define NVIDIA_SET_SCRATCH0_BYTE3 0xfaa
2965#define NVIDIA_SCRATCH_TRIGGER (1 << 7)
2966#define NVIDIA_SCRATCH_VALID (1 << 6)
2967
2968#define NVIDIA_GET_SCRATCH1 0xfab
2969#define NVIDIA_SET_SCRATCH1_BYTE0 0xfac
2970#define NVIDIA_SET_SCRATCH1_BYTE1 0xfad
2971#define NVIDIA_SET_SCRATCH1_BYTE2 0xfae
2972#define NVIDIA_SET_SCRATCH1_BYTE3 0xfaf
2973
2974/*
2975 * The format parameter is the HDA audio format (see AC_FMT_*). If set to 0,
2976 * the format is invalidated so that the HDMI codec can be disabled.
2977 */
2978static void tegra_hdmi_set_format(struct hda_codec *codec, unsigned int format)
2979{
2980 unsigned int value;
2981
2982 /* bits [31:30] contain the trigger and valid bits */
2983 value = snd_hda_codec_read(codec, NVIDIA_AFG_NID, 0,
2984 NVIDIA_GET_SCRATCH0, 0);
2985 value = (value >> 24) & 0xff;
2986
2987 /* bits [15:0] are used to store the HDA format */
2988 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
2989 NVIDIA_SET_SCRATCH0_BYTE0,
2990 (format >> 0) & 0xff);
2991 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
2992 NVIDIA_SET_SCRATCH0_BYTE1,
2993 (format >> 8) & 0xff);
2994
2995 /* bits [16:24] are unused */
2996 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
2997 NVIDIA_SET_SCRATCH0_BYTE2, 0);
2998
2999 /*
3000 * Bit 30 signals that the data is valid and hence that HDMI audio can
3001 * be enabled.
3002 */
3003 if (format == 0)
3004 value &= ~NVIDIA_SCRATCH_VALID;
3005 else
3006 value |= NVIDIA_SCRATCH_VALID;
3007
3008 /*
3009 * Whenever the trigger bit is toggled, an interrupt is raised in the
3010 * HDMI codec. The HDMI driver will use that as trigger to update its
3011 * configuration.
3012 */
3013 value ^= NVIDIA_SCRATCH_TRIGGER;
3014
3015 snd_hda_codec_write(codec, NVIDIA_AFG_NID, 0,
3016 NVIDIA_SET_SCRATCH0_BYTE3, value);
3017}
3018
3019static int tegra_hdmi_pcm_prepare(struct hda_pcm_stream *hinfo,
3020 struct hda_codec *codec,
3021 unsigned int stream_tag,
3022 unsigned int format,
3023 struct snd_pcm_substream *substream)
3024{
3025 int err;
3026
3027 err = generic_hdmi_playback_pcm_prepare(hinfo, codec, stream_tag,
3028 format, substream);
3029 if (err < 0)
3030 return err;
3031
3032 /* notify the HDMI codec of the format change */
3033 tegra_hdmi_set_format(codec, format);
3034
3035 return 0;
3036}
3037
3038static int tegra_hdmi_pcm_cleanup(struct hda_pcm_stream *hinfo,
3039 struct hda_codec *codec,
3040 struct snd_pcm_substream *substream)
3041{
3042 /* invalidate the format in the HDMI codec */
3043 tegra_hdmi_set_format(codec, 0);
3044
3045 return generic_hdmi_playback_pcm_cleanup(hinfo, codec, substream);
3046}
3047
3048static struct hda_pcm *hda_find_pcm_by_type(struct hda_codec *codec, int type)
3049{
3050 struct hdmi_spec *spec = codec->spec;
3051 unsigned int i;
3052
3053 for (i = 0; i < spec->num_pins; i++) {
3054 struct hda_pcm *pcm = get_pcm_rec(spec, i);
3055
3056 if (pcm->pcm_type == type)
3057 return pcm;
3058 }
3059
3060 return NULL;
3061}
3062
3063static int tegra_hdmi_build_pcms(struct hda_codec *codec)
3064{
3065 struct hda_pcm_stream *stream;
3066 struct hda_pcm *pcm;
3067 int err;
3068
3069 err = generic_hdmi_build_pcms(codec);
3070 if (err < 0)
3071 return err;
3072
3073 pcm = hda_find_pcm_by_type(codec, HDA_PCM_TYPE_HDMI);
3074 if (!pcm)
3075 return -ENODEV;
3076
3077 /*
3078 * Override ->prepare() and ->cleanup() operations to notify the HDMI
3079 * codec about format changes.
3080 */
3081 stream = &pcm->stream[SNDRV_PCM_STREAM_PLAYBACK];
3082 stream->ops.prepare = tegra_hdmi_pcm_prepare;
3083 stream->ops.cleanup = tegra_hdmi_pcm_cleanup;
3084
3085 return 0;
3086}
3087
3088static int patch_tegra_hdmi(struct hda_codec *codec)
3089{
3090 int err;
3091
3092 err = patch_generic_hdmi(codec);
3093 if (err)
3094 return err;
3095
3096 codec->patch_ops.build_pcms = tegra_hdmi_build_pcms;
3097
3098 return 0;
3099}
3100
3101/*
Anssi Hannula5a6135842013-10-24 21:10:35 +03003102 * ATI/AMD-specific implementations
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003103 */
3104
Anssi Hannula5a6135842013-10-24 21:10:35 +03003105#define is_amdhdmi_rev3_or_later(codec) \
Takashi Iwai7639a062015-03-03 10:07:24 +01003106 ((codec)->core.vendor_id == 0x1002aa01 && \
3107 ((codec)->core.revision_id & 0xff00) >= 0x0300)
Anssi Hannula5a6135842013-10-24 21:10:35 +03003108#define has_amd_full_remap_support(codec) is_amdhdmi_rev3_or_later(codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003109
Anssi Hannula5a6135842013-10-24 21:10:35 +03003110/* ATI/AMD specific HDA pin verbs, see the AMD HDA Verbs specification */
3111#define ATI_VERB_SET_CHANNEL_ALLOCATION 0x771
3112#define ATI_VERB_SET_DOWNMIX_INFO 0x772
3113#define ATI_VERB_SET_MULTICHANNEL_01 0x777
3114#define ATI_VERB_SET_MULTICHANNEL_23 0x778
3115#define ATI_VERB_SET_MULTICHANNEL_45 0x779
3116#define ATI_VERB_SET_MULTICHANNEL_67 0x77a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003117#define ATI_VERB_SET_HBR_CONTROL 0x77c
Anssi Hannula5a6135842013-10-24 21:10:35 +03003118#define ATI_VERB_SET_MULTICHANNEL_1 0x785
3119#define ATI_VERB_SET_MULTICHANNEL_3 0x786
3120#define ATI_VERB_SET_MULTICHANNEL_5 0x787
3121#define ATI_VERB_SET_MULTICHANNEL_7 0x788
3122#define ATI_VERB_SET_MULTICHANNEL_MODE 0x789
3123#define ATI_VERB_GET_CHANNEL_ALLOCATION 0xf71
3124#define ATI_VERB_GET_DOWNMIX_INFO 0xf72
3125#define ATI_VERB_GET_MULTICHANNEL_01 0xf77
3126#define ATI_VERB_GET_MULTICHANNEL_23 0xf78
3127#define ATI_VERB_GET_MULTICHANNEL_45 0xf79
3128#define ATI_VERB_GET_MULTICHANNEL_67 0xf7a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003129#define ATI_VERB_GET_HBR_CONTROL 0xf7c
Anssi Hannula5a6135842013-10-24 21:10:35 +03003130#define ATI_VERB_GET_MULTICHANNEL_1 0xf85
3131#define ATI_VERB_GET_MULTICHANNEL_3 0xf86
3132#define ATI_VERB_GET_MULTICHANNEL_5 0xf87
3133#define ATI_VERB_GET_MULTICHANNEL_7 0xf88
3134#define ATI_VERB_GET_MULTICHANNEL_MODE 0xf89
3135
Anssi Hannula84d69e72013-10-24 21:10:38 +03003136/* AMD specific HDA cvt verbs */
3137#define ATI_VERB_SET_RAMP_RATE 0x770
3138#define ATI_VERB_GET_RAMP_RATE 0xf70
3139
Anssi Hannula5a6135842013-10-24 21:10:35 +03003140#define ATI_OUT_ENABLE 0x1
3141
3142#define ATI_MULTICHANNEL_MODE_PAIRED 0
3143#define ATI_MULTICHANNEL_MODE_SINGLE 1
3144
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003145#define ATI_HBR_CAPABLE 0x01
3146#define ATI_HBR_ENABLE 0x10
3147
Anssi Hannula89250f82013-10-24 21:10:36 +03003148static int atihdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
3149 unsigned char *buf, int *eld_size)
3150{
3151 /* call hda_eld.c ATI/AMD-specific function */
3152 return snd_hdmi_get_eld_ati(codec, nid, buf, eld_size,
3153 is_amdhdmi_rev3_or_later(codec));
3154}
3155
Anssi Hannula5a6135842013-10-24 21:10:35 +03003156static void atihdmi_pin_setup_infoframe(struct hda_codec *codec, hda_nid_t pin_nid, int ca,
3157 int active_channels, int conn_type)
3158{
3159 snd_hda_codec_write(codec, pin_nid, 0, ATI_VERB_SET_CHANNEL_ALLOCATION, ca);
3160}
3161
3162static int atihdmi_paired_swap_fc_lfe(int pos)
3163{
3164 /*
3165 * ATI/AMD have automatic FC/LFE swap built-in
3166 * when in pairwise mapping mode.
3167 */
3168
3169 switch (pos) {
3170 /* see channel_allocations[].speakers[] */
3171 case 2: return 3;
3172 case 3: return 2;
3173 default: break;
3174 }
3175
3176 return pos;
3177}
3178
3179static int atihdmi_paired_chmap_validate(int ca, int chs, unsigned char *map)
3180{
3181 struct cea_channel_speaker_allocation *cap;
3182 int i, j;
3183
3184 /* check that only channel pairs need to be remapped on old pre-rev3 ATI/AMD */
3185
3186 cap = &channel_allocations[get_channel_allocation_order(ca)];
3187 for (i = 0; i < chs; ++i) {
3188 int mask = to_spk_mask(map[i]);
3189 bool ok = false;
3190 bool companion_ok = false;
3191
3192 if (!mask)
3193 continue;
3194
3195 for (j = 0 + i % 2; j < 8; j += 2) {
3196 int chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j);
3197 if (cap->speakers[chan_idx] == mask) {
3198 /* channel is in a supported position */
3199 ok = true;
3200
3201 if (i % 2 == 0 && i + 1 < chs) {
3202 /* even channel, check the odd companion */
3203 int comp_chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j + 1);
3204 int comp_mask_req = to_spk_mask(map[i+1]);
3205 int comp_mask_act = cap->speakers[comp_chan_idx];
3206
3207 if (comp_mask_req == comp_mask_act)
3208 companion_ok = true;
3209 else
3210 return -EINVAL;
3211 }
3212 break;
3213 }
3214 }
3215
3216 if (!ok)
3217 return -EINVAL;
3218
3219 if (companion_ok)
3220 i++; /* companion channel already checked */
3221 }
3222
3223 return 0;
3224}
3225
3226static int atihdmi_pin_set_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
3227 int hdmi_slot, int stream_channel)
3228{
3229 int verb;
3230 int ati_channel_setup = 0;
3231
3232 if (hdmi_slot > 7)
3233 return -EINVAL;
3234
3235 if (!has_amd_full_remap_support(codec)) {
3236 hdmi_slot = atihdmi_paired_swap_fc_lfe(hdmi_slot);
3237
3238 /* In case this is an odd slot but without stream channel, do not
3239 * disable the slot since the corresponding even slot could have a
3240 * channel. In case neither have a channel, the slot pair will be
3241 * disabled when this function is called for the even slot. */
3242 if (hdmi_slot % 2 != 0 && stream_channel == 0xf)
3243 return 0;
3244
3245 hdmi_slot -= hdmi_slot % 2;
3246
3247 if (stream_channel != 0xf)
3248 stream_channel -= stream_channel % 2;
3249 }
3250
3251 verb = ATI_VERB_SET_MULTICHANNEL_01 + hdmi_slot/2 + (hdmi_slot % 2) * 0x00e;
3252
3253 /* ati_channel_setup format: [7..4] = stream_channel_id, [1] = mute, [0] = enable */
3254
3255 if (stream_channel != 0xf)
3256 ati_channel_setup = (stream_channel << 4) | ATI_OUT_ENABLE;
3257
3258 return snd_hda_codec_write(codec, pin_nid, 0, verb, ati_channel_setup);
3259}
3260
3261static int atihdmi_pin_get_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
3262 int asp_slot)
3263{
3264 bool was_odd = false;
3265 int ati_asp_slot = asp_slot;
3266 int verb;
3267 int ati_channel_setup;
3268
3269 if (asp_slot > 7)
3270 return -EINVAL;
3271
3272 if (!has_amd_full_remap_support(codec)) {
3273 ati_asp_slot = atihdmi_paired_swap_fc_lfe(asp_slot);
3274 if (ati_asp_slot % 2 != 0) {
3275 ati_asp_slot -= 1;
3276 was_odd = true;
3277 }
3278 }
3279
3280 verb = ATI_VERB_GET_MULTICHANNEL_01 + ati_asp_slot/2 + (ati_asp_slot % 2) * 0x00e;
3281
3282 ati_channel_setup = snd_hda_codec_read(codec, pin_nid, 0, verb, 0);
3283
3284 if (!(ati_channel_setup & ATI_OUT_ENABLE))
3285 return 0xf;
3286
3287 return ((ati_channel_setup & 0xf0) >> 4) + !!was_odd;
3288}
3289
3290static int atihdmi_paired_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
3291 int channels)
3292{
3293 int c;
3294
3295 /*
3296 * Pre-rev3 ATI/AMD codecs operate in a paired channel mode, so
3297 * we need to take that into account (a single channel may take 2
3298 * channel slots if we need to carry a silent channel next to it).
3299 * On Rev3+ AMD codecs this function is not used.
3300 */
3301 int chanpairs = 0;
3302
3303 /* We only produce even-numbered channel count TLVs */
3304 if ((channels % 2) != 0)
3305 return -1;
3306
3307 for (c = 0; c < 7; c += 2) {
3308 if (cap->speakers[c] || cap->speakers[c+1])
3309 chanpairs++;
3310 }
3311
3312 if (chanpairs * 2 != channels)
3313 return -1;
3314
3315 return SNDRV_CTL_TLVT_CHMAP_PAIRED;
3316}
3317
3318static void atihdmi_paired_cea_alloc_to_tlv_chmap(struct cea_channel_speaker_allocation *cap,
3319 unsigned int *chmap, int channels)
3320{
3321 /* produce paired maps for pre-rev3 ATI/AMD codecs */
3322 int count = 0;
3323 int c;
3324
3325 for (c = 7; c >= 0; c--) {
3326 int chan = 7 - atihdmi_paired_swap_fc_lfe(7 - c);
3327 int spk = cap->speakers[chan];
3328 if (!spk) {
3329 /* add N/A channel if the companion channel is occupied */
3330 if (cap->speakers[chan + (chan % 2 ? -1 : 1)])
3331 chmap[count++] = SNDRV_CHMAP_NA;
3332
3333 continue;
3334 }
3335
3336 chmap[count++] = spk_to_chmap(spk);
3337 }
3338
3339 WARN_ON(count != channels);
3340}
3341
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003342static int atihdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
3343 bool hbr)
3344{
3345 int hbr_ctl, hbr_ctl_new;
3346
3347 hbr_ctl = snd_hda_codec_read(codec, pin_nid, 0, ATI_VERB_GET_HBR_CONTROL, 0);
Anssi Hannula13122e62013-11-10 20:56:10 +02003348 if (hbr_ctl >= 0 && (hbr_ctl & ATI_HBR_CAPABLE)) {
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003349 if (hbr)
3350 hbr_ctl_new = hbr_ctl | ATI_HBR_ENABLE;
3351 else
3352 hbr_ctl_new = hbr_ctl & ~ATI_HBR_ENABLE;
3353
Takashi Iwai4e76a882014-02-25 12:21:03 +01003354 codec_dbg(codec,
3355 "atihdmi_pin_hbr_setup: NID=0x%x, %shbr-ctl=0x%x\n",
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003356 pin_nid,
3357 hbr_ctl == hbr_ctl_new ? "" : "new-",
3358 hbr_ctl_new);
3359
3360 if (hbr_ctl != hbr_ctl_new)
3361 snd_hda_codec_write(codec, pin_nid, 0,
3362 ATI_VERB_SET_HBR_CONTROL,
3363 hbr_ctl_new);
3364
3365 } else if (hbr)
3366 return -EINVAL;
3367
3368 return 0;
3369}
3370
Anssi Hannula84d69e72013-10-24 21:10:38 +03003371static int atihdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
3372 hda_nid_t pin_nid, u32 stream_tag, int format)
3373{
3374
3375 if (is_amdhdmi_rev3_or_later(codec)) {
3376 int ramp_rate = 180; /* default as per AMD spec */
3377 /* disable ramp-up/down for non-pcm as per AMD spec */
3378 if (format & AC_FMT_TYPE_NON_PCM)
3379 ramp_rate = 0;
3380
3381 snd_hda_codec_write(codec, cvt_nid, 0, ATI_VERB_SET_RAMP_RATE, ramp_rate);
3382 }
3383
3384 return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
3385}
3386
3387
Anssi Hannula5a6135842013-10-24 21:10:35 +03003388static int atihdmi_init(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003389{
3390 struct hdmi_spec *spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003391 int pin_idx, err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003392
Anssi Hannula5a6135842013-10-24 21:10:35 +03003393 err = generic_hdmi_init(codec);
3394
3395 if (err)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003396 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003397
3398 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
3399 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
3400
3401 /* make sure downmix information in infoframe is zero */
3402 snd_hda_codec_write(codec, per_pin->pin_nid, 0, ATI_VERB_SET_DOWNMIX_INFO, 0);
3403
3404 /* enable channel-wise remap mode if supported */
3405 if (has_amd_full_remap_support(codec))
3406 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
3407 ATI_VERB_SET_MULTICHANNEL_MODE,
3408 ATI_MULTICHANNEL_MODE_SINGLE);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003409 }
Anssi Hannula5a6135842013-10-24 21:10:35 +03003410
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003411 return 0;
3412}
3413
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003414static int patch_atihdmi(struct hda_codec *codec)
3415{
3416 struct hdmi_spec *spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003417 struct hdmi_spec_per_cvt *per_cvt;
3418 int err, cvt_idx;
3419
3420 err = patch_generic_hdmi(codec);
3421
3422 if (err)
Takashi Iwaid0b12522012-06-15 14:34:42 +02003423 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003424
3425 codec->patch_ops.init = atihdmi_init;
3426
Takashi Iwaid0b12522012-06-15 14:34:42 +02003427 spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003428
Anssi Hannula89250f82013-10-24 21:10:36 +03003429 spec->ops.pin_get_eld = atihdmi_pin_get_eld;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003430 spec->ops.pin_get_slot_channel = atihdmi_pin_get_slot_channel;
3431 spec->ops.pin_set_slot_channel = atihdmi_pin_set_slot_channel;
3432 spec->ops.pin_setup_infoframe = atihdmi_pin_setup_infoframe;
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003433 spec->ops.pin_hbr_setup = atihdmi_pin_hbr_setup;
Anssi Hannula84d69e72013-10-24 21:10:38 +03003434 spec->ops.setup_stream = atihdmi_setup_stream;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003435
3436 if (!has_amd_full_remap_support(codec)) {
3437 /* override to ATI/AMD-specific versions with pairwise mapping */
3438 spec->ops.chmap_cea_alloc_validate_get_type =
3439 atihdmi_paired_chmap_cea_alloc_validate_get_type;
3440 spec->ops.cea_alloc_to_tlv_chmap = atihdmi_paired_cea_alloc_to_tlv_chmap;
3441 spec->ops.chmap_validate = atihdmi_paired_chmap_validate;
3442 }
3443
3444 /* ATI/AMD converters do not advertise all of their capabilities */
3445 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
3446 per_cvt = get_cvt(spec, cvt_idx);
3447 per_cvt->channels_max = max(per_cvt->channels_max, 8u);
3448 per_cvt->rates |= SUPPORTED_RATES;
3449 per_cvt->formats |= SUPPORTED_FORMATS;
3450 per_cvt->maxbps = max(per_cvt->maxbps, 24u);
3451 }
3452
3453 spec->channels_max = max(spec->channels_max, 8u);
3454
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003455 return 0;
3456}
3457
Annie Liu3de5ff82012-06-08 19:18:42 +08003458/* VIA HDMI Implementation */
3459#define VIAHDMI_CVT_NID 0x02 /* audio converter1 */
3460#define VIAHDMI_PIN_NID 0x03 /* HDMI output pin1 */
3461
Annie Liu3de5ff82012-06-08 19:18:42 +08003462static int patch_via_hdmi(struct hda_codec *codec)
3463{
Takashi Iwai250e41a2012-06-15 14:40:21 +02003464 return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
Annie Liu3de5ff82012-06-08 19:18:42 +08003465}
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003466
3467/*
3468 * patch entries
3469 */
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02003470static const struct hda_codec_preset snd_hda_preset_hdmi[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003471{ .id = 0x1002793c, .name = "RS600 HDMI", .patch = patch_atihdmi },
3472{ .id = 0x10027919, .name = "RS600 HDMI", .patch = patch_atihdmi },
3473{ .id = 0x1002791a, .name = "RS690/780 HDMI", .patch = patch_atihdmi },
Anssi Hannula5a6135842013-10-24 21:10:35 +03003474{ .id = 0x1002aa01, .name = "R6xx HDMI", .patch = patch_atihdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003475{ .id = 0x10951390, .name = "SiI1390 HDMI", .patch = patch_generic_hdmi },
3476{ .id = 0x10951392, .name = "SiI1392 HDMI", .patch = patch_generic_hdmi },
3477{ .id = 0x17e80047, .name = "Chrontel HDMI", .patch = patch_generic_hdmi },
3478{ .id = 0x10de0002, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3479{ .id = 0x10de0003, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3480{ .id = 0x10de0005, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3481{ .id = 0x10de0006, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3482{ .id = 0x10de0007, .name = "MCP79/7A HDMI", .patch = patch_nvhdmi_8ch_7x },
Anssi Hannula611885b2013-11-03 17:15:00 +02003483{ .id = 0x10de000a, .name = "GPU 0a HDMI/DP", .patch = patch_nvhdmi },
3484{ .id = 0x10de000b, .name = "GPU 0b HDMI/DP", .patch = patch_nvhdmi },
3485{ .id = 0x10de000c, .name = "MCP89 HDMI", .patch = patch_nvhdmi },
3486{ .id = 0x10de000d, .name = "GPU 0d HDMI/DP", .patch = patch_nvhdmi },
3487{ .id = 0x10de0010, .name = "GPU 10 HDMI/DP", .patch = patch_nvhdmi },
3488{ .id = 0x10de0011, .name = "GPU 11 HDMI/DP", .patch = patch_nvhdmi },
3489{ .id = 0x10de0012, .name = "GPU 12 HDMI/DP", .patch = patch_nvhdmi },
3490{ .id = 0x10de0013, .name = "GPU 13 HDMI/DP", .patch = patch_nvhdmi },
3491{ .id = 0x10de0014, .name = "GPU 14 HDMI/DP", .patch = patch_nvhdmi },
3492{ .id = 0x10de0015, .name = "GPU 15 HDMI/DP", .patch = patch_nvhdmi },
3493{ .id = 0x10de0016, .name = "GPU 16 HDMI/DP", .patch = patch_nvhdmi },
Richard Samsonc8900a02011-03-03 12:46:13 +01003494/* 17 is known to be absent */
Anssi Hannula611885b2013-11-03 17:15:00 +02003495{ .id = 0x10de0018, .name = "GPU 18 HDMI/DP", .patch = patch_nvhdmi },
3496{ .id = 0x10de0019, .name = "GPU 19 HDMI/DP", .patch = patch_nvhdmi },
3497{ .id = 0x10de001a, .name = "GPU 1a HDMI/DP", .patch = patch_nvhdmi },
3498{ .id = 0x10de001b, .name = "GPU 1b HDMI/DP", .patch = patch_nvhdmi },
3499{ .id = 0x10de001c, .name = "GPU 1c HDMI/DP", .patch = patch_nvhdmi },
Thierry Reding1387f422015-05-05 14:56:22 +02003500{ .id = 0x10de0020, .name = "Tegra30 HDMI", .patch = patch_tegra_hdmi },
Thierry Redinge40bd372015-05-05 14:56:23 +02003501{ .id = 0x10de0022, .name = "Tegra114 HDMI", .patch = patch_tegra_hdmi },
Thierry Reding26e9a962015-05-05 14:56:20 +02003502{ .id = 0x10de0028, .name = "Tegra124 HDMI", .patch = patch_tegra_hdmi },
Thierry Reding5c03be02015-05-05 14:56:24 +02003503{ .id = 0x10de0029, .name = "Tegra210 HDMI/DP", .patch = patch_tegra_hdmi },
Anssi Hannula611885b2013-11-03 17:15:00 +02003504{ .id = 0x10de0040, .name = "GPU 40 HDMI/DP", .patch = patch_nvhdmi },
3505{ .id = 0x10de0041, .name = "GPU 41 HDMI/DP", .patch = patch_nvhdmi },
3506{ .id = 0x10de0042, .name = "GPU 42 HDMI/DP", .patch = patch_nvhdmi },
3507{ .id = 0x10de0043, .name = "GPU 43 HDMI/DP", .patch = patch_nvhdmi },
3508{ .id = 0x10de0044, .name = "GPU 44 HDMI/DP", .patch = patch_nvhdmi },
3509{ .id = 0x10de0051, .name = "GPU 51 HDMI/DP", .patch = patch_nvhdmi },
3510{ .id = 0x10de0060, .name = "GPU 60 HDMI/DP", .patch = patch_nvhdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003511{ .id = 0x10de0067, .name = "MCP67 HDMI", .patch = patch_nvhdmi_2ch },
Aaron Plattner91947d82014-07-08 00:21:38 -07003512{ .id = 0x10de0070, .name = "GPU 70 HDMI/DP", .patch = patch_nvhdmi },
Aaron Plattnerec5fe982014-05-12 20:05:02 -07003513{ .id = 0x10de0071, .name = "GPU 71 HDMI/DP", .patch = patch_nvhdmi },
Aaron Plattner60834b72015-01-06 13:40:14 -08003514{ .id = 0x10de0072, .name = "GPU 72 HDMI/DP", .patch = patch_nvhdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003515{ .id = 0x10de8001, .name = "MCP73 HDMI", .patch = patch_nvhdmi_2ch },
Annie Liu3de5ff82012-06-08 19:18:42 +08003516{ .id = 0x11069f80, .name = "VX900 HDMI/DP", .patch = patch_via_hdmi },
3517{ .id = 0x11069f81, .name = "VX900 HDMI/DP", .patch = patch_via_hdmi },
3518{ .id = 0x11069f84, .name = "VX11 HDMI/DP", .patch = patch_generic_hdmi },
3519{ .id = 0x11069f85, .name = "VX11 HDMI/DP", .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003520{ .id = 0x80860054, .name = "IbexPeak HDMI", .patch = patch_generic_hdmi },
3521{ .id = 0x80862801, .name = "Bearlake HDMI", .patch = patch_generic_hdmi },
3522{ .id = 0x80862802, .name = "Cantiga HDMI", .patch = patch_generic_hdmi },
3523{ .id = 0x80862803, .name = "Eaglelake HDMI", .patch = patch_generic_hdmi },
3524{ .id = 0x80862804, .name = "IbexPeak HDMI", .patch = patch_generic_hdmi },
3525{ .id = 0x80862805, .name = "CougarPoint HDMI", .patch = patch_generic_hdmi },
Wu Fengguang591e6102011-05-20 15:35:43 +08003526{ .id = 0x80862806, .name = "PantherPoint HDMI", .patch = patch_generic_hdmi },
Wang Xingchao1c766842012-06-13 10:23:52 +08003527{ .id = 0x80862807, .name = "Haswell HDMI", .patch = patch_generic_hdmi },
Mengdong Lin3adadd22014-01-08 15:55:24 -05003528{ .id = 0x80862808, .name = "Broadwell HDMI", .patch = patch_generic_hdmi },
Libin Yang99fcb372014-12-15 12:49:42 +08003529{ .id = 0x80862809, .name = "Skylake HDMI", .patch = patch_generic_hdmi },
Wu Fengguang6edc59e2012-02-23 15:07:44 +08003530{ .id = 0x80862880, .name = "CedarTrail HDMI", .patch = patch_generic_hdmi },
Mengdong Lincc1a95d2013-10-20 23:03:31 -04003531{ .id = 0x80862882, .name = "Valleyview2 HDMI", .patch = patch_generic_hdmi },
Libin Yangd1585c82014-08-04 09:22:45 +08003532{ .id = 0x80862883, .name = "Braswell HDMI", .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003533{ .id = 0x808629fb, .name = "Crestline HDMI", .patch = patch_generic_hdmi },
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003534/* special ID for generic HDMI */
3535{ .id = HDA_CODEC_ID_GENERIC_HDMI, .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003536{} /* terminator */
3537};
3538
3539MODULE_ALIAS("snd-hda-codec-id:1002793c");
3540MODULE_ALIAS("snd-hda-codec-id:10027919");
3541MODULE_ALIAS("snd-hda-codec-id:1002791a");
3542MODULE_ALIAS("snd-hda-codec-id:1002aa01");
3543MODULE_ALIAS("snd-hda-codec-id:10951390");
3544MODULE_ALIAS("snd-hda-codec-id:10951392");
3545MODULE_ALIAS("snd-hda-codec-id:10de0002");
3546MODULE_ALIAS("snd-hda-codec-id:10de0003");
3547MODULE_ALIAS("snd-hda-codec-id:10de0005");
3548MODULE_ALIAS("snd-hda-codec-id:10de0006");
3549MODULE_ALIAS("snd-hda-codec-id:10de0007");
3550MODULE_ALIAS("snd-hda-codec-id:10de000a");
3551MODULE_ALIAS("snd-hda-codec-id:10de000b");
3552MODULE_ALIAS("snd-hda-codec-id:10de000c");
3553MODULE_ALIAS("snd-hda-codec-id:10de000d");
3554MODULE_ALIAS("snd-hda-codec-id:10de0010");
3555MODULE_ALIAS("snd-hda-codec-id:10de0011");
3556MODULE_ALIAS("snd-hda-codec-id:10de0012");
3557MODULE_ALIAS("snd-hda-codec-id:10de0013");
3558MODULE_ALIAS("snd-hda-codec-id:10de0014");
Richard Samsonc8900a02011-03-03 12:46:13 +01003559MODULE_ALIAS("snd-hda-codec-id:10de0015");
3560MODULE_ALIAS("snd-hda-codec-id:10de0016");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003561MODULE_ALIAS("snd-hda-codec-id:10de0018");
3562MODULE_ALIAS("snd-hda-codec-id:10de0019");
3563MODULE_ALIAS("snd-hda-codec-id:10de001a");
3564MODULE_ALIAS("snd-hda-codec-id:10de001b");
3565MODULE_ALIAS("snd-hda-codec-id:10de001c");
Sumit Bhattacharya96746782014-05-19 19:17:39 -07003566MODULE_ALIAS("snd-hda-codec-id:10de0028");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003567MODULE_ALIAS("snd-hda-codec-id:10de0040");
3568MODULE_ALIAS("snd-hda-codec-id:10de0041");
3569MODULE_ALIAS("snd-hda-codec-id:10de0042");
3570MODULE_ALIAS("snd-hda-codec-id:10de0043");
3571MODULE_ALIAS("snd-hda-codec-id:10de0044");
Aaron Plattner7ae48b52012-07-16 17:10:04 -07003572MODULE_ALIAS("snd-hda-codec-id:10de0051");
Aaron Plattnerd52392b2013-07-12 11:01:37 -07003573MODULE_ALIAS("snd-hda-codec-id:10de0060");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003574MODULE_ALIAS("snd-hda-codec-id:10de0067");
Aaron Plattner91947d82014-07-08 00:21:38 -07003575MODULE_ALIAS("snd-hda-codec-id:10de0070");
Aaron Plattnerec5fe982014-05-12 20:05:02 -07003576MODULE_ALIAS("snd-hda-codec-id:10de0071");
Aaron Plattner60834b72015-01-06 13:40:14 -08003577MODULE_ALIAS("snd-hda-codec-id:10de0072");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003578MODULE_ALIAS("snd-hda-codec-id:10de8001");
Annie Liu3de5ff82012-06-08 19:18:42 +08003579MODULE_ALIAS("snd-hda-codec-id:11069f80");
3580MODULE_ALIAS("snd-hda-codec-id:11069f81");
3581MODULE_ALIAS("snd-hda-codec-id:11069f84");
3582MODULE_ALIAS("snd-hda-codec-id:11069f85");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003583MODULE_ALIAS("snd-hda-codec-id:17e80047");
3584MODULE_ALIAS("snd-hda-codec-id:80860054");
3585MODULE_ALIAS("snd-hda-codec-id:80862801");
3586MODULE_ALIAS("snd-hda-codec-id:80862802");
3587MODULE_ALIAS("snd-hda-codec-id:80862803");
3588MODULE_ALIAS("snd-hda-codec-id:80862804");
3589MODULE_ALIAS("snd-hda-codec-id:80862805");
Wu Fengguang591e6102011-05-20 15:35:43 +08003590MODULE_ALIAS("snd-hda-codec-id:80862806");
Wang Xingchao1c766842012-06-13 10:23:52 +08003591MODULE_ALIAS("snd-hda-codec-id:80862807");
Mengdong Lin3adadd22014-01-08 15:55:24 -05003592MODULE_ALIAS("snd-hda-codec-id:80862808");
Libin Yang99fcb372014-12-15 12:49:42 +08003593MODULE_ALIAS("snd-hda-codec-id:80862809");
Wu Fengguang6edc59e2012-02-23 15:07:44 +08003594MODULE_ALIAS("snd-hda-codec-id:80862880");
Mengdong Lincc1a95d2013-10-20 23:03:31 -04003595MODULE_ALIAS("snd-hda-codec-id:80862882");
Libin Yangd1585c82014-08-04 09:22:45 +08003596MODULE_ALIAS("snd-hda-codec-id:80862883");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003597MODULE_ALIAS("snd-hda-codec-id:808629fb");
3598
3599MODULE_LICENSE("GPL");
3600MODULE_DESCRIPTION("HDMI HD-audio codec");
3601MODULE_ALIAS("snd-hda-codec-intelhdmi");
3602MODULE_ALIAS("snd-hda-codec-nvhdmi");
3603MODULE_ALIAS("snd-hda-codec-atihdmi");
3604
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003605static struct hda_codec_driver hdmi_driver = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003606 .preset = snd_hda_preset_hdmi,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003607};
3608
Takashi Iwaid8a766a2015-02-17 15:25:37 +01003609module_hda_codec_driver(hdmi_driver);