blob: 5eb4754096575a3ed730d3d73d8af8985d5949f2 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chris Wilson6b383a72010-09-13 13:54:26 +010076static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnesf1f644d2013-06-27 00:39:25 +030078static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
79 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030080static void ironlake_pch_clock_get(struct intel_crtc *crtc,
81 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030082
Damien Lespiaue7457a92013-08-08 22:28:59 +010083static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080085static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020089static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020091static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070092 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020095static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020097static void vlv_prepare_pll(struct intel_crtc *crtc,
98 const struct intel_crtc_config *pipe_config);
99static void chv_prepare_pll(struct intel_crtc *crtc,
100 const struct intel_crtc_config *pipe_config);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100101
Dave Airlie0e32b392014-05-02 14:02:48 +1000102static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
103{
104 if (!connector->mst_port)
105 return connector->encoder;
106 else
107 return &connector->mst_port->mst_encoders[pipe]->base;
108}
109
Jesse Barnes79e53942008-11-07 14:24:08 -0800110typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400111 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800112} intel_range_t;
113
114typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 int dot_limit;
116 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800117} intel_p2_t;
118
Ma Lingd4906092009-03-18 20:13:27 +0800119typedef struct intel_limit intel_limit_t;
120struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 intel_range_t dot, vco, n, m, m1, m2, p, p1;
122 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800123};
Jesse Barnes79e53942008-11-07 14:24:08 -0800124
Daniel Vetterd2acd212012-10-20 20:57:43 +0200125int
126intel_pch_rawclk(struct drm_device *dev)
127{
128 struct drm_i915_private *dev_priv = dev->dev_private;
129
130 WARN_ON(!HAS_PCH_SPLIT(dev));
131
132 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
133}
134
Chris Wilson021357a2010-09-07 20:54:59 +0100135static inline u32 /* units of 100MHz */
136intel_fdi_link_freq(struct drm_device *dev)
137{
Chris Wilson8b99e682010-10-13 09:59:17 +0100138 if (IS_GEN5(dev)) {
139 struct drm_i915_private *dev_priv = dev->dev_private;
140 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
141 } else
142 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100143}
144
Daniel Vetter5d536e22013-07-06 12:52:06 +0200145static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400146 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200147 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200148 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .m = { .min = 96, .max = 140 },
150 .m1 = { .min = 18, .max = 26 },
151 .m2 = { .min = 6, .max = 16 },
152 .p = { .min = 4, .max = 128 },
153 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700154 .p2 = { .dot_limit = 165000,
155 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700156};
157
Daniel Vetter5d536e22013-07-06 12:52:06 +0200158static const intel_limit_t intel_limits_i8xx_dvo = {
159 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200160 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200161 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200162 .m = { .min = 96, .max = 140 },
163 .m1 = { .min = 18, .max = 26 },
164 .m2 = { .min = 6, .max = 16 },
165 .p = { .min = 4, .max = 128 },
166 .p1 = { .min = 2, .max = 33 },
167 .p2 = { .dot_limit = 165000,
168 .p2_slow = 4, .p2_fast = 4 },
169};
170
Keith Packarde4b36692009-06-05 19:22:17 -0700171static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400172 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200173 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200174 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .m = { .min = 96, .max = 140 },
176 .m1 = { .min = 18, .max = 26 },
177 .m2 = { .min = 6, .max = 16 },
178 .p = { .min = 4, .max = 128 },
179 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700180 .p2 = { .dot_limit = 165000,
181 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700182};
Eric Anholt273e27c2011-03-30 13:01:10 -0700183
Keith Packarde4b36692009-06-05 19:22:17 -0700184static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .dot = { .min = 20000, .max = 400000 },
186 .vco = { .min = 1400000, .max = 2800000 },
187 .n = { .min = 1, .max = 6 },
188 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100189 .m1 = { .min = 8, .max = 18 },
190 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400191 .p = { .min = 5, .max = 80 },
192 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .p2 = { .dot_limit = 200000,
194 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700195};
196
197static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .dot = { .min = 20000, .max = 400000 },
199 .vco = { .min = 1400000, .max = 2800000 },
200 .n = { .min = 1, .max = 6 },
201 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100202 .m1 = { .min = 8, .max = 18 },
203 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .p = { .min = 7, .max = 98 },
205 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .p2 = { .dot_limit = 112000,
207 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700208};
209
Eric Anholt273e27c2011-03-30 13:01:10 -0700210
Keith Packarde4b36692009-06-05 19:22:17 -0700211static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .dot = { .min = 25000, .max = 270000 },
213 .vco = { .min = 1750000, .max = 3500000},
214 .n = { .min = 1, .max = 4 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 10, .max = 30 },
219 .p1 = { .min = 1, .max = 3},
220 .p2 = { .dot_limit = 270000,
221 .p2_slow = 10,
222 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800223 },
Keith Packarde4b36692009-06-05 19:22:17 -0700224};
225
226static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .dot = { .min = 22000, .max = 400000 },
228 .vco = { .min = 1750000, .max = 3500000},
229 .n = { .min = 1, .max = 4 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 16, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 5, .max = 80 },
234 .p1 = { .min = 1, .max = 8},
235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
239static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .dot = { .min = 20000, .max = 115000 },
241 .vco = { .min = 1750000, .max = 3500000 },
242 .n = { .min = 1, .max = 3 },
243 .m = { .min = 104, .max = 138 },
244 .m1 = { .min = 17, .max = 23 },
245 .m2 = { .min = 5, .max = 11 },
246 .p = { .min = 28, .max = 112 },
247 .p1 = { .min = 2, .max = 8 },
248 .p2 = { .dot_limit = 0,
249 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800250 },
Keith Packarde4b36692009-06-05 19:22:17 -0700251};
252
253static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .dot = { .min = 80000, .max = 224000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 14, .max = 42 },
261 .p1 = { .min = 2, .max = 6 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800264 },
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
266
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500267static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .dot = { .min = 20000, .max = 400000},
269 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .n = { .min = 3, .max = 6 },
272 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .m1 = { .min = 0, .max = 0 },
275 .m2 = { .min = 0, .max = 254 },
276 .p = { .min = 5, .max = 80 },
277 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 200000,
279 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700280};
281
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500282static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400283 .dot = { .min = 20000, .max = 400000 },
284 .vco = { .min = 1700000, .max = 3500000 },
285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
287 .m1 = { .min = 0, .max = 0 },
288 .m2 = { .min = 0, .max = 254 },
289 .p = { .min = 7, .max = 112 },
290 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 112000,
292 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700293};
294
Eric Anholt273e27c2011-03-30 13:01:10 -0700295/* Ironlake / Sandybridge
296 *
297 * We calculate clock using (register_value + 2) for N/M1/M2, so here
298 * the range value for them is (actual_value - 2).
299 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 5 },
304 .m = { .min = 79, .max = 127 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 5, .max = 80 },
308 .p1 = { .min = 1, .max = 8 },
309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700311};
312
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800313static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700314 .dot = { .min = 25000, .max = 350000 },
315 .vco = { .min = 1760000, .max = 3510000 },
316 .n = { .min = 1, .max = 3 },
317 .m = { .min = 79, .max = 118 },
318 .m1 = { .min = 12, .max = 22 },
319 .m2 = { .min = 5, .max = 9 },
320 .p = { .min = 28, .max = 112 },
321 .p1 = { .min = 2, .max = 8 },
322 .p2 = { .dot_limit = 225000,
323 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800324};
325
326static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700327 .dot = { .min = 25000, .max = 350000 },
328 .vco = { .min = 1760000, .max = 3510000 },
329 .n = { .min = 1, .max = 3 },
330 .m = { .min = 79, .max = 127 },
331 .m1 = { .min = 12, .max = 22 },
332 .m2 = { .min = 5, .max = 9 },
333 .p = { .min = 14, .max = 56 },
334 .p1 = { .min = 2, .max = 8 },
335 .p2 = { .dot_limit = 225000,
336 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337};
338
Eric Anholt273e27c2011-03-30 13:01:10 -0700339/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 2 },
344 .m = { .min = 79, .max = 126 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400348 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351};
352
353static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000 },
356 .n = { .min = 1, .max = 3 },
357 .m = { .min = 79, .max = 126 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700362 .p2 = { .dot_limit = 225000,
363 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800364};
365
Ville Syrjälädc730512013-09-24 21:26:30 +0300366static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300367 /*
368 * These are the data rate limits (measured in fast clocks)
369 * since those are the strictest limits we have. The fast
370 * clock and actual rate limits are more relaxed, so checking
371 * them would make no difference.
372 */
373 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200374 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700375 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700376 .m1 = { .min = 2, .max = 3 },
377 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300378 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300379 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700380};
381
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300382static const intel_limit_t intel_limits_chv = {
383 /*
384 * These are the data rate limits (measured in fast clocks)
385 * since those are the strictest limits we have. The fast
386 * clock and actual rate limits are more relaxed, so checking
387 * them would make no difference.
388 */
389 .dot = { .min = 25000 * 5, .max = 540000 * 5},
390 .vco = { .min = 4860000, .max = 6700000 },
391 .n = { .min = 1, .max = 1 },
392 .m1 = { .min = 2, .max = 2 },
393 .m2 = { .min = 24 << 22, .max = 175 << 22 },
394 .p1 = { .min = 2, .max = 4 },
395 .p2 = { .p2_slow = 1, .p2_fast = 14 },
396};
397
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300398static void vlv_clock(int refclk, intel_clock_t *clock)
399{
400 clock->m = clock->m1 * clock->m2;
401 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200402 if (WARN_ON(clock->n == 0 || clock->p == 0))
403 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300404 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
405 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300406}
407
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300408/**
409 * Returns whether any output on the specified pipe is of the specified type
410 */
Jani Nikula7c10a2b2014-10-27 16:26:43 +0200411bool intel_pipe_has_type(struct intel_crtc *crtc, int type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300412{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300413 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300414 struct intel_encoder *encoder;
415
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300416 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300417 if (encoder->type == type)
418 return true;
419
420 return false;
421}
422
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200423/**
424 * Returns whether any output on the specified pipe will have the specified
425 * type after a staged modeset is complete, i.e., the same as
426 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
427 * encoder->crtc.
428 */
429static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
430{
431 struct drm_device *dev = crtc->base.dev;
432 struct intel_encoder *encoder;
433
434 for_each_intel_encoder(dev, encoder)
435 if (encoder->new_crtc == crtc && encoder->type == type)
436 return true;
437
438 return false;
439}
440
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300441static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000442 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800443{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800445 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800446
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200447 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100448 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000449 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800450 limit = &intel_limits_ironlake_dual_lvds_100m;
451 else
452 limit = &intel_limits_ironlake_dual_lvds;
453 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000454 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455 limit = &intel_limits_ironlake_single_lvds_100m;
456 else
457 limit = &intel_limits_ironlake_single_lvds;
458 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200459 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800460 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800461
462 return limit;
463}
464
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300465static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800466{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300467 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800468 const intel_limit_t *limit;
469
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200470 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100471 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700472 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800473 else
Keith Packarde4b36692009-06-05 19:22:17 -0700474 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200475 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
476 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700477 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700479 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800480 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700481 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800482
483 return limit;
484}
485
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300486static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800487{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300488 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 const intel_limit_t *limit;
490
Eric Anholtbad720f2009-10-22 16:11:14 -0700491 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000492 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800493 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800494 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500495 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200496 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500497 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800498 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300500 } else if (IS_CHERRYVIEW(dev)) {
501 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700502 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300503 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100504 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200505 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100506 limit = &intel_limits_i9xx_lvds;
507 else
508 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800509 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200510 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700511 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200512 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700513 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200514 else
515 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 }
517 return limit;
518}
519
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500520/* m1 is reserved as 0 in Pineview, n is a ring counter */
521static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800522{
Shaohua Li21778322009-02-23 15:19:16 +0800523 clock->m = clock->m2 + 2;
524 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200525 if (WARN_ON(clock->n == 0 || clock->p == 0))
526 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300527 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
528 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800529}
530
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200531static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
532{
533 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
534}
535
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200536static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800537{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200538 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800539 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200540 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
541 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300542 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
543 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800544}
545
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300546static void chv_clock(int refclk, intel_clock_t *clock)
547{
548 clock->m = clock->m1 * clock->m2;
549 clock->p = clock->p1 * clock->p2;
550 if (WARN_ON(clock->n == 0 || clock->p == 0))
551 return;
552 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
553 clock->n << 22);
554 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
555}
556
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800557#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800558/**
559 * Returns whether the given set of divisors are valid for a given refclk with
560 * the given connectors.
561 */
562
Chris Wilson1b894b52010-12-14 20:04:54 +0000563static bool intel_PLL_is_valid(struct drm_device *dev,
564 const intel_limit_t *limit,
565 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800566{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300567 if (clock->n < limit->n.min || limit->n.max < clock->n)
568 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300575
576 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
577 if (clock->m1 <= clock->m2)
578 INTELPllInvalid("m1 <= m2\n");
579
580 if (!IS_VALLEYVIEW(dev)) {
581 if (clock->p < limit->p.min || limit->p.max < clock->p)
582 INTELPllInvalid("p out of range\n");
583 if (clock->m < limit->m.min || limit->m.max < clock->m)
584 INTELPllInvalid("m out of range\n");
585 }
586
Jesse Barnes79e53942008-11-07 14:24:08 -0800587 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400588 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
590 * connector, etc., rather than just a single range.
591 */
592 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400593 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800594
595 return true;
596}
597
Ma Lingd4906092009-03-18 20:13:27 +0800598static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300599i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800600 int target, int refclk, intel_clock_t *match_clock,
601 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800602{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300603 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800605 int err = target;
606
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200607 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100609 * For LVDS just rely on its current settings for dual-channel.
610 * We haven't figured out how to reliably set up different
611 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100613 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 clock.p2 = limit->p2.p2_fast;
615 else
616 clock.p2 = limit->p2.p2_slow;
617 } else {
618 if (target < limit->p2.dot_limit)
619 clock.p2 = limit->p2.p2_slow;
620 else
621 clock.p2 = limit->p2.p2_fast;
622 }
623
Akshay Joshi0206e352011-08-16 15:34:10 -0400624 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800625
Zhao Yakui42158662009-11-20 11:24:18 +0800626 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
627 clock.m1++) {
628 for (clock.m2 = limit->m2.min;
629 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200630 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800631 break;
632 for (clock.n = limit->n.min;
633 clock.n <= limit->n.max; clock.n++) {
634 for (clock.p1 = limit->p1.min;
635 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800636 int this_err;
637
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200638 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000639 if (!intel_PLL_is_valid(dev, limit,
640 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800642 if (match_clock &&
643 clock.p != match_clock->p)
644 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645
646 this_err = abs(clock.dot - target);
647 if (this_err < err) {
648 *best_clock = clock;
649 err = this_err;
650 }
651 }
652 }
653 }
654 }
655
656 return (err != target);
657}
658
Ma Lingd4906092009-03-18 20:13:27 +0800659static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300660pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200661 int target, int refclk, intel_clock_t *match_clock,
662 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200663{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300664 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200665 intel_clock_t clock;
666 int err = target;
667
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200668 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200669 /*
670 * For LVDS just rely on its current settings for dual-channel.
671 * We haven't figured out how to reliably set up different
672 * single/dual channel state, if we even can.
673 */
674 if (intel_is_dual_link_lvds(dev))
675 clock.p2 = limit->p2.p2_fast;
676 else
677 clock.p2 = limit->p2.p2_slow;
678 } else {
679 if (target < limit->p2.dot_limit)
680 clock.p2 = limit->p2.p2_slow;
681 else
682 clock.p2 = limit->p2.p2_fast;
683 }
684
685 memset(best_clock, 0, sizeof(*best_clock));
686
687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
695 int this_err;
696
697 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800698 if (!intel_PLL_is_valid(dev, limit,
699 &clock))
700 continue;
701 if (match_clock &&
702 clock.p != match_clock->p)
703 continue;
704
705 this_err = abs(clock.dot - target);
706 if (this_err < err) {
707 *best_clock = clock;
708 err = this_err;
709 }
710 }
711 }
712 }
713 }
714
715 return (err != target);
716}
717
Ma Lingd4906092009-03-18 20:13:27 +0800718static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300719g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800722{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300723 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800724 intel_clock_t clock;
725 int max_n;
726 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400727 /* approximately equals target * 0.00585 */
728 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800729 found = false;
730
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200731 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100732 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800733 clock.p2 = limit->p2.p2_fast;
734 else
735 clock.p2 = limit->p2.p2_slow;
736 } else {
737 if (target < limit->p2.dot_limit)
738 clock.p2 = limit->p2.p2_slow;
739 else
740 clock.p2 = limit->p2.p2_fast;
741 }
742
743 memset(best_clock, 0, sizeof(*best_clock));
744 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200745 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800746 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.m1 = limit->m1.max;
749 clock.m1 >= limit->m1.min; clock.m1--) {
750 for (clock.m2 = limit->m2.max;
751 clock.m2 >= limit->m2.min; clock.m2--) {
752 for (clock.p1 = limit->p1.max;
753 clock.p1 >= limit->p1.min; clock.p1--) {
754 int this_err;
755
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200756 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000757 if (!intel_PLL_is_valid(dev, limit,
758 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800759 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000760
761 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800762 if (this_err < err_most) {
763 *best_clock = clock;
764 err_most = this_err;
765 max_n = clock.n;
766 found = true;
767 }
768 }
769 }
770 }
771 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800772 return found;
773}
Ma Lingd4906092009-03-18 20:13:27 +0800774
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300776vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200777 int target, int refclk, intel_clock_t *match_clock,
778 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700779{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300780 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300781 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300782 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300783 /* min update 19.2 MHz */
784 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300785 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700786
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300787 target *= 5; /* fast clock */
788
789 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700790
791 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300792 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300793 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300794 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300795 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300796 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700797 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300798 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300799 unsigned int ppm, diff;
800
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
802 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300803
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300804 vlv_clock(refclk, &clock);
805
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300808 continue;
809
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300810 diff = abs(clock.dot - target);
811 ppm = div_u64(1000000ULL * diff, target);
812
813 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300814 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300815 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300816 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300817 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300818
Ville Syrjäläc6861222013-09-24 21:26:21 +0300819 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300820 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300821 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300822 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700823 }
824 }
825 }
826 }
827 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700828
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300829 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700830}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300832static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300833chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300834 int target, int refclk, intel_clock_t *match_clock,
835 intel_clock_t *best_clock)
836{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300837 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300838 intel_clock_t clock;
839 uint64_t m2;
840 int found = false;
841
842 memset(best_clock, 0, sizeof(*best_clock));
843
844 /*
845 * Based on hardware doc, the n always set to 1, and m1 always
846 * set to 2. If requires to support 200Mhz refclk, we need to
847 * revisit this because n may not 1 anymore.
848 */
849 clock.n = 1, clock.m1 = 2;
850 target *= 5; /* fast clock */
851
852 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
853 for (clock.p2 = limit->p2.p2_fast;
854 clock.p2 >= limit->p2.p2_slow;
855 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
856
857 clock.p = clock.p1 * clock.p2;
858
859 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
860 clock.n) << 22, refclk * clock.m1);
861
862 if (m2 > INT_MAX/clock.m1)
863 continue;
864
865 clock.m2 = m2;
866
867 chv_clock(refclk, &clock);
868
869 if (!intel_PLL_is_valid(dev, limit, &clock))
870 continue;
871
872 /* based on hardware requirement, prefer bigger p
873 */
874 if (clock.p > best_clock->p) {
875 *best_clock = clock;
876 found = true;
877 }
878 }
879 }
880
881 return found;
882}
883
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300884bool intel_crtc_active(struct drm_crtc *crtc)
885{
886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
887
888 /* Be paranoid as we can arrive here with only partial
889 * state retrieved from the hardware during setup.
890 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100891 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300892 * as Haswell has gained clock readout/fastboot support.
893 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000894 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300895 * properly reconstruct framebuffers.
896 */
Matt Roperf4510a22014-04-01 15:22:40 -0700897 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100898 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300899}
900
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200901enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
902 enum pipe pipe)
903{
904 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
906
Daniel Vetter3b117c82013-04-17 20:15:07 +0200907 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200908}
909
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300910static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
911{
912 struct drm_i915_private *dev_priv = dev->dev_private;
913 u32 reg = PIPEDSL(pipe);
914 u32 line1, line2;
915 u32 line_mask;
916
917 if (IS_GEN2(dev))
918 line_mask = DSL_LINEMASK_GEN2;
919 else
920 line_mask = DSL_LINEMASK_GEN3;
921
922 line1 = I915_READ(reg) & line_mask;
923 mdelay(5);
924 line2 = I915_READ(reg) & line_mask;
925
926 return line1 == line2;
927}
928
Keith Packardab7ad7f2010-10-03 00:33:06 -0700929/*
930 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300931 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700932 *
933 * After disabling a pipe, we can't wait for vblank in the usual way,
934 * spinning on the vblank interrupt status bit, since we won't actually
935 * see an interrupt when the pipe is disabled.
936 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700937 * On Gen4 and above:
938 * wait for the pipe register state bit to turn off
939 *
940 * Otherwise:
941 * wait for the display line value to settle (it usually
942 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100943 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700944 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300945static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700946{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300947 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700948 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300949 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
950 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951
Keith Packardab7ad7f2010-10-03 00:33:06 -0700952 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200953 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700954
Keith Packardab7ad7f2010-10-03 00:33:06 -0700955 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100956 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
957 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200958 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700959 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700960 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300961 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200962 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700963 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800964}
965
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000966/*
967 * ibx_digital_port_connected - is the specified port connected?
968 * @dev_priv: i915 private structure
969 * @port: the port to test
970 *
971 * Returns true if @port is connected, false otherwise.
972 */
973bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
974 struct intel_digital_port *port)
975{
976 u32 bit;
977
Damien Lespiauc36346e2012-12-13 16:09:03 +0000978 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200979 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG;
988 break;
989 default:
990 return true;
991 }
992 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200993 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000994 case PORT_B:
995 bit = SDE_PORTB_HOTPLUG_CPT;
996 break;
997 case PORT_C:
998 bit = SDE_PORTC_HOTPLUG_CPT;
999 break;
1000 case PORT_D:
1001 bit = SDE_PORTD_HOTPLUG_CPT;
1002 break;
1003 default:
1004 return true;
1005 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001006 }
1007
1008 return I915_READ(SDEISR) & bit;
1009}
1010
Jesse Barnesb24e7172011-01-04 15:09:30 -08001011static const char *state_string(bool enabled)
1012{
1013 return enabled ? "on" : "off";
1014}
1015
1016/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001017void assert_pll(struct drm_i915_private *dev_priv,
1018 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001019{
1020 int reg;
1021 u32 val;
1022 bool cur_state;
1023
1024 reg = DPLL(pipe);
1025 val = I915_READ(reg);
1026 cur_state = !!(val & DPLL_VCO_ENABLE);
1027 WARN(cur_state != state,
1028 "PLL state assertion failure (expected %s, current %s)\n",
1029 state_string(state), state_string(cur_state));
1030}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031
Jani Nikula23538ef2013-08-27 15:12:22 +03001032/* XXX: the dsi pll is shared between MIPI DSI ports */
1033static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1034{
1035 u32 val;
1036 bool cur_state;
1037
1038 mutex_lock(&dev_priv->dpio_lock);
1039 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1040 mutex_unlock(&dev_priv->dpio_lock);
1041
1042 cur_state = val & DSI_PLL_VCO_EN;
1043 WARN(cur_state != state,
1044 "DSI PLL state assertion failure (expected %s, current %s)\n",
1045 state_string(state), state_string(cur_state));
1046}
1047#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1048#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1049
Daniel Vetter55607e82013-06-16 21:42:39 +02001050struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001051intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001052{
Daniel Vettere2b78262013-06-07 23:10:03 +02001053 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1054
Daniel Vettera43f6e02013-06-07 23:10:32 +02001055 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001056 return NULL;
1057
Daniel Vettera43f6e02013-06-07 23:10:32 +02001058 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001062void assert_shared_dpll(struct drm_i915_private *dev_priv,
1063 struct intel_shared_dpll *pll,
1064 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001065{
Jesse Barnes040484a2011-01-03 12:14:26 -08001066 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001067 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001068
Chris Wilson92b27b02012-05-20 18:10:50 +01001069 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001070 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001071 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001072
Daniel Vetter53589012013-06-05 13:34:16 +02001073 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001074 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001075 "%s assertion failure (expected %s, current %s)\n",
1076 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001077}
Jesse Barnes040484a2011-01-03 12:14:26 -08001078
1079static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1080 enum pipe pipe, bool state)
1081{
1082 int reg;
1083 u32 val;
1084 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001085 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1086 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001087
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001088 if (HAS_DDI(dev_priv->dev)) {
1089 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001090 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001091 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001093 } else {
1094 reg = FDI_TX_CTL(pipe);
1095 val = I915_READ(reg);
1096 cur_state = !!(val & FDI_TX_ENABLE);
1097 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001098 WARN(cur_state != state,
1099 "FDI TX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1103#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1104
1105static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
1107{
1108 int reg;
1109 u32 val;
1110 bool cur_state;
1111
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001112 reg = FDI_RX_CTL(pipe);
1113 val = I915_READ(reg);
1114 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001115 WARN(cur_state != state,
1116 "FDI RX state assertion failure (expected %s, current %s)\n",
1117 state_string(state), state_string(cur_state));
1118}
1119#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1120#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1121
1122static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001129 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001130 return;
1131
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001133 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 return;
1135
Jesse Barnes040484a2011-01-03 12:14:26 -08001136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1139}
1140
Daniel Vetter55607e82013-06-16 21:42:39 +02001141void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001143{
1144 int reg;
1145 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001146 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001147
1148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001150 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1151 WARN(cur_state != state,
1152 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001154}
1155
Daniel Vetterb680c372014-09-19 18:27:27 +02001156void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1157 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001159 struct drm_device *dev = dev_priv->dev;
1160 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161 u32 val;
1162 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001163 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164
Jani Nikulabedd4db2014-08-22 15:04:13 +03001165 if (WARN_ON(HAS_DDI(dev)))
1166 return;
1167
1168 if (HAS_PCH_SPLIT(dev)) {
1169 u32 port_sel;
1170
Jesse Barnesea0760c2011-01-04 15:09:32 -08001171 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001172 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1173
1174 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1175 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1176 panel_pipe = PIPE_B;
1177 /* XXX: else fix for eDP */
1178 } else if (IS_VALLEYVIEW(dev)) {
1179 /* presumably write lock depends on pipe, not port select */
1180 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1181 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001182 } else {
1183 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001184 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1185 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001186 }
1187
1188 val = I915_READ(pp_reg);
1189 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001190 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191 locked = false;
1192
Jesse Barnesea0760c2011-01-04 15:09:32 -08001193 WARN(panel_pipe == pipe && locked,
1194 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001195 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196}
1197
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001198static void assert_cursor(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
1200{
1201 struct drm_device *dev = dev_priv->dev;
1202 bool cur_state;
1203
Paulo Zanonid9d82082014-02-27 16:30:56 -03001204 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001205 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001206 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001207 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001208
1209 WARN(cur_state != state,
1210 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1211 pipe_name(pipe), state_string(state), state_string(cur_state));
1212}
1213#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1214#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1215
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001216void assert_pipe(struct drm_i915_private *dev_priv,
1217 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218{
1219 int reg;
1220 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001221 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001222 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1223 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001224
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001225 /* if we need the pipe quirk it must be always on */
1226 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1227 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001228 state = true;
1229
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001230 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001231 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001232 cur_state = false;
1233 } else {
1234 reg = PIPECONF(cpu_transcoder);
1235 val = I915_READ(reg);
1236 cur_state = !!(val & PIPECONF_ENABLE);
1237 }
1238
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001239 WARN(cur_state != state,
1240 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001241 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242}
1243
Chris Wilson931872f2012-01-16 23:01:13 +00001244static void assert_plane(struct drm_i915_private *dev_priv,
1245 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246{
1247 int reg;
1248 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001249 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001250
1251 reg = DSPCNTR(plane);
1252 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001253 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1254 WARN(cur_state != state,
1255 "plane %c assertion failure (expected %s, current %s)\n",
1256 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257}
1258
Chris Wilson931872f2012-01-16 23:01:13 +00001259#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1260#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1261
Jesse Barnesb24e7172011-01-04 15:09:30 -08001262static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
1264{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001265 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001266 int reg, i;
1267 u32 val;
1268 int cur_pipe;
1269
Ville Syrjälä653e1022013-06-04 13:49:05 +03001270 /* Primary planes are fixed to pipes on gen4+ */
1271 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001272 reg = DSPCNTR(pipe);
1273 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001274 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001275 "plane %c assertion failure, should be disabled but not\n",
1276 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001277 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001278 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001279
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001281 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001282 reg = DSPCNTR(i);
1283 val = I915_READ(reg);
1284 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1285 DISPPLANE_SEL_PIPE_SHIFT;
1286 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001287 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1288 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289 }
1290}
1291
Jesse Barnes19332d72013-03-28 09:55:38 -07001292static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe)
1294{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001295 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001296 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001297 u32 val;
1298
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001299 if (INTEL_INFO(dev)->gen >= 9) {
1300 for_each_sprite(pipe, sprite) {
1301 val = I915_READ(PLANE_CTL(pipe, sprite));
1302 WARN(val & PLANE_CTL_ENABLE,
1303 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1304 sprite, pipe_name(pipe));
1305 }
1306 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001307 for_each_sprite(pipe, sprite) {
1308 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001309 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001310 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001311 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001312 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001313 }
1314 } else if (INTEL_INFO(dev)->gen >= 7) {
1315 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001316 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001317 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001318 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001319 plane_name(pipe), pipe_name(pipe));
1320 } else if (INTEL_INFO(dev)->gen >= 5) {
1321 reg = DVSCNTR(pipe);
1322 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001323 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001324 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1325 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001326 }
1327}
1328
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001329static void assert_vblank_disabled(struct drm_crtc *crtc)
1330{
1331 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1332 drm_crtc_vblank_put(crtc);
1333}
1334
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001335static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001336{
1337 u32 val;
1338 bool enabled;
1339
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001340 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001341
Jesse Barnes92f25842011-01-04 15:09:34 -08001342 val = I915_READ(PCH_DREF_CONTROL);
1343 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1344 DREF_SUPERSPREAD_SOURCE_MASK));
1345 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1346}
1347
Daniel Vetterab9412b2013-05-03 11:49:46 +02001348static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1349 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001350{
1351 int reg;
1352 u32 val;
1353 bool enabled;
1354
Daniel Vetterab9412b2013-05-03 11:49:46 +02001355 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001356 val = I915_READ(reg);
1357 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001358 WARN(enabled,
1359 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1360 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001361}
1362
Keith Packard4e634382011-08-06 10:39:45 -07001363static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001365{
1366 if ((val & DP_PORT_EN) == 0)
1367 return false;
1368
1369 if (HAS_PCH_CPT(dev_priv->dev)) {
1370 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1371 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1372 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1373 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001374 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1375 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1376 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001377 } else {
1378 if ((val & DP_PIPE_MASK) != (pipe << 30))
1379 return false;
1380 }
1381 return true;
1382}
1383
Keith Packard1519b992011-08-06 10:35:34 -07001384static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe, u32 val)
1386{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001387 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001388 return false;
1389
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001391 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001392 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001393 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1394 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1395 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001396 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
1399 }
1400 return true;
1401}
1402
1403static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1404 enum pipe pipe, u32 val)
1405{
1406 if ((val & LVDS_PORT_EN) == 0)
1407 return false;
1408
1409 if (HAS_PCH_CPT(dev_priv->dev)) {
1410 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1411 return false;
1412 } else {
1413 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1414 return false;
1415 }
1416 return true;
1417}
1418
1419static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1420 enum pipe pipe, u32 val)
1421{
1422 if ((val & ADPA_DAC_ENABLE) == 0)
1423 return false;
1424 if (HAS_PCH_CPT(dev_priv->dev)) {
1425 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1426 return false;
1427 } else {
1428 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1429 return false;
1430 }
1431 return true;
1432}
1433
Jesse Barnes291906f2011-02-02 12:28:03 -08001434static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001435 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001436{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001437 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001438 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001439 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001440 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001441
Daniel Vetter75c5da22012-09-10 21:58:29 +02001442 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1443 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001444 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001445}
1446
1447static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1448 enum pipe pipe, int reg)
1449{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001450 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001451 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001452 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001453 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001454
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001455 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001456 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001457 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001458}
1459
1460static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1461 enum pipe pipe)
1462{
1463 int reg;
1464 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001465
Keith Packardf0575e92011-07-25 22:12:43 -07001466 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1467 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001469
1470 reg = PCH_ADPA;
1471 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001472 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001473 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001474 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
1476 reg = PCH_LVDS;
1477 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001478 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001479 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001480 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001481
Paulo Zanonie2debe92013-02-18 19:00:27 -03001482 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001485}
1486
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001487static void intel_init_dpio(struct drm_device *dev)
1488{
1489 struct drm_i915_private *dev_priv = dev->dev_private;
1490
1491 if (!IS_VALLEYVIEW(dev))
1492 return;
1493
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001494 /*
1495 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1496 * CHV x1 PHY (DP/HDMI D)
1497 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1498 */
1499 if (IS_CHERRYVIEW(dev)) {
1500 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1501 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1502 } else {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1504 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001505}
1506
Ville Syrjäläd288f652014-10-28 13:20:22 +02001507static void vlv_enable_pll(struct intel_crtc *crtc,
1508 const struct intel_crtc_config *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001509{
Daniel Vetter426115c2013-07-11 22:13:42 +02001510 struct drm_device *dev = crtc->base.dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
1512 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001513 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001514
Daniel Vetter426115c2013-07-11 22:13:42 +02001515 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001516
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001518 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1519
1520 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001521 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001522 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001523
Daniel Vetter426115c2013-07-11 22:13:42 +02001524 I915_WRITE(reg, dpll);
1525 POSTING_READ(reg);
1526 udelay(150);
1527
1528 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1529 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1530
Ville Syrjäläd288f652014-10-28 13:20:22 +02001531 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001532 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001533
1534 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001535 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001536 POSTING_READ(reg);
1537 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001538 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001541 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
1544}
1545
Ville Syrjäläd288f652014-10-28 13:20:22 +02001546static void chv_enable_pll(struct intel_crtc *crtc,
1547 const struct intel_crtc_config *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001548{
1549 struct drm_device *dev = crtc->base.dev;
1550 struct drm_i915_private *dev_priv = dev->dev_private;
1551 int pipe = crtc->pipe;
1552 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001553 u32 tmp;
1554
1555 assert_pipe_disabled(dev_priv, crtc->pipe);
1556
1557 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1558
1559 mutex_lock(&dev_priv->dpio_lock);
1560
1561 /* Enable back the 10bit clock to display controller */
1562 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1563 tmp |= DPIO_DCLKP_EN;
1564 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1565
1566 /*
1567 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1568 */
1569 udelay(1);
1570
1571 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001572 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001573
1574 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001575 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001576 DRM_ERROR("PLL %d failed to lock\n", pipe);
1577
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001578 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001579 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001580 POSTING_READ(DPLL_MD(pipe));
1581
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001582 mutex_unlock(&dev_priv->dpio_lock);
1583}
1584
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001585static int intel_num_dvo_pipes(struct drm_device *dev)
1586{
1587 struct intel_crtc *crtc;
1588 int count = 0;
1589
1590 for_each_intel_crtc(dev, crtc)
1591 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001592 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001593
1594 return count;
1595}
1596
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001597static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001598{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001599 struct drm_device *dev = crtc->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
1601 int reg = DPLL(crtc->pipe);
1602 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001603
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001605
1606 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001607 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001608
1609 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001610 if (IS_MOBILE(dev) && !IS_I830(dev))
1611 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001612
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001613 /* Enable DVO 2x clock on both PLLs if necessary */
1614 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1615 /*
1616 * It appears to be important that we don't enable this
1617 * for the current pipe before otherwise configuring the
1618 * PLL. No idea how this should be handled if multiple
1619 * DVO outputs are enabled simultaneosly.
1620 */
1621 dpll |= DPLL_DVO_2X_MODE;
1622 I915_WRITE(DPLL(!crtc->pipe),
1623 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1624 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001625
1626 /* Wait for the clocks to stabilize. */
1627 POSTING_READ(reg);
1628 udelay(150);
1629
1630 if (INTEL_INFO(dev)->gen >= 4) {
1631 I915_WRITE(DPLL_MD(crtc->pipe),
1632 crtc->config.dpll_hw_state.dpll_md);
1633 } else {
1634 /* The pixel multiplier can only be updated once the
1635 * DPLL is enabled and the clocks are stable.
1636 *
1637 * So write it again.
1638 */
1639 I915_WRITE(reg, dpll);
1640 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001641
1642 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001643 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
1652}
1653
1654/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001655 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656 * @dev_priv: i915 private structure
1657 * @pipe: pipe PLL to disable
1658 *
1659 * Disable the PLL for @pipe, making sure the pipe is off first.
1660 *
1661 * Note! This is for pre-ILK only.
1662 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001663static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001664{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001665 struct drm_device *dev = crtc->base.dev;
1666 struct drm_i915_private *dev_priv = dev->dev_private;
1667 enum pipe pipe = crtc->pipe;
1668
1669 /* Disable DVO 2x clock on both PLLs if necessary */
1670 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001671 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001672 intel_num_dvo_pipes(dev) == 1) {
1673 I915_WRITE(DPLL(PIPE_B),
1674 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1675 I915_WRITE(DPLL(PIPE_A),
1676 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1677 }
1678
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001679 /* Don't disable pipe or pipe PLLs if needed */
1680 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1681 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001682 return;
1683
1684 /* Make sure the pipe isn't still relying on us */
1685 assert_pipe_disabled(dev_priv, pipe);
1686
Daniel Vetter50b44a42013-06-05 13:34:33 +02001687 I915_WRITE(DPLL(pipe), 0);
1688 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001689}
1690
Jesse Barnesf6071162013-10-01 10:41:38 -07001691static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1692{
1693 u32 val = 0;
1694
1695 /* Make sure the pipe isn't still relying on us */
1696 assert_pipe_disabled(dev_priv, pipe);
1697
Imre Deake5cbfbf2014-01-09 17:08:16 +02001698 /*
1699 * Leave integrated clock source and reference clock enabled for pipe B.
1700 * The latter is needed for VGA hotplug / manual detection.
1701 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001702 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001703 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001704 I915_WRITE(DPLL(pipe), val);
1705 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001706
1707}
1708
1709static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1710{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001711 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001712 u32 val;
1713
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001714 /* Make sure the pipe isn't still relying on us */
1715 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001716
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001717 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001718 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001719 if (pipe != PIPE_A)
1720 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1721 I915_WRITE(DPLL(pipe), val);
1722 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001723
1724 mutex_lock(&dev_priv->dpio_lock);
1725
1726 /* Disable 10bit clock to display controller */
1727 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1728 val &= ~DPIO_DCLKP_EN;
1729 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1730
Ville Syrjälä61407f62014-05-27 16:32:55 +03001731 /* disable left/right clock distribution */
1732 if (pipe != PIPE_B) {
1733 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1734 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1735 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1736 } else {
1737 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1738 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1739 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1740 }
1741
Ville Syrjäläd7520482014-04-09 13:28:59 +03001742 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001743}
1744
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001745void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1746 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001747{
1748 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001749 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001751 switch (dport->port) {
1752 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001754 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001755 break;
1756 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001757 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001758 dpll_reg = DPLL(0);
1759 break;
1760 case PORT_D:
1761 port_mask = DPLL_PORTD_READY_MASK;
1762 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001763 break;
1764 default:
1765 BUG();
1766 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001767
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001768 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001769 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001770 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001771}
1772
Daniel Vetterb14b1052014-04-24 23:55:13 +02001773static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1774{
1775 struct drm_device *dev = crtc->base.dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1778
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001779 if (WARN_ON(pll == NULL))
1780 return;
1781
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001782 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001783 if (pll->active == 0) {
1784 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1785 WARN_ON(pll->on);
1786 assert_shared_dpll_disabled(dev_priv, pll);
1787
1788 pll->mode_set(dev_priv, pll);
1789 }
1790}
1791
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001792/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001793 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001794 * @dev_priv: i915 private structure
1795 * @pipe: pipe PLL to enable
1796 *
1797 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1798 * drives the transcoder clock.
1799 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001800static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001801{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001802 struct drm_device *dev = crtc->base.dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001804 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001805
Daniel Vetter87a875b2013-06-05 13:34:19 +02001806 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001807 return;
1808
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001809 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001810 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001811
Damien Lespiau74dd6922014-07-29 18:06:17 +01001812 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001813 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001814 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001815
Daniel Vettercdbd2312013-06-05 13:34:03 +02001816 if (pll->active++) {
1817 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001818 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001819 return;
1820 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001821 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001822
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001823 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1824
Daniel Vetter46edb022013-06-05 13:34:12 +02001825 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001826 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001827 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001828}
1829
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001830static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001831{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001832 struct drm_device *dev = crtc->base.dev;
1833 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001834 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001835
Jesse Barnes92f25842011-01-04 15:09:34 -08001836 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001837 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001838 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001839 return;
1840
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001841 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001842 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001843
Daniel Vetter46edb022013-06-05 13:34:12 +02001844 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1845 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001846 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001847
Chris Wilson48da64a2012-05-13 20:16:12 +01001848 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001849 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001850 return;
1851 }
1852
Daniel Vettere9d69442013-06-05 13:34:15 +02001853 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001854 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001855 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001856 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001857
Daniel Vetter46edb022013-06-05 13:34:12 +02001858 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001859 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001860 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001861
1862 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001863}
1864
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001865static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1866 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001867{
Daniel Vetter23670b322012-11-01 09:15:30 +01001868 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001869 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001871 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001872
1873 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001874 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001875
1876 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001877 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001878 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001879
1880 /* FDI must be feeding us bits for PCH ports */
1881 assert_fdi_tx_enabled(dev_priv, pipe);
1882 assert_fdi_rx_enabled(dev_priv, pipe);
1883
Daniel Vetter23670b322012-11-01 09:15:30 +01001884 if (HAS_PCH_CPT(dev)) {
1885 /* Workaround: Set the timing override bit before enabling the
1886 * pch transcoder. */
1887 reg = TRANS_CHICKEN2(pipe);
1888 val = I915_READ(reg);
1889 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1890 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001891 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001892
Daniel Vetterab9412b2013-05-03 11:49:46 +02001893 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001894 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001895 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001896
1897 if (HAS_PCH_IBX(dev_priv->dev)) {
1898 /*
1899 * make the BPC in transcoder be consistent with
1900 * that in pipeconf reg.
1901 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001902 val &= ~PIPECONF_BPC_MASK;
1903 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001904 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001905
1906 val &= ~TRANS_INTERLACE_MASK;
1907 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001908 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001909 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001910 val |= TRANS_LEGACY_INTERLACED_ILK;
1911 else
1912 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001913 else
1914 val |= TRANS_PROGRESSIVE;
1915
Jesse Barnes040484a2011-01-03 12:14:26 -08001916 I915_WRITE(reg, val | TRANS_ENABLE);
1917 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001918 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001919}
1920
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001921static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001922 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001923{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001924 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001925
1926 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001927 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001929 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001930 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001931 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001932
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001933 /* Workaround: set timing override bit. */
1934 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001935 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001936 I915_WRITE(_TRANSA_CHICKEN2, val);
1937
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001938 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001939 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001940
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001941 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1942 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001943 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001944 else
1945 val |= TRANS_PROGRESSIVE;
1946
Daniel Vetterab9412b2013-05-03 11:49:46 +02001947 I915_WRITE(LPT_TRANSCONF, val);
1948 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001949 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001950}
1951
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001952static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1953 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001954{
Daniel Vetter23670b322012-11-01 09:15:30 +01001955 struct drm_device *dev = dev_priv->dev;
1956 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001957
1958 /* FDI relies on the transcoder */
1959 assert_fdi_tx_disabled(dev_priv, pipe);
1960 assert_fdi_rx_disabled(dev_priv, pipe);
1961
Jesse Barnes291906f2011-02-02 12:28:03 -08001962 /* Ports must be off as well */
1963 assert_pch_ports_disabled(dev_priv, pipe);
1964
Daniel Vetterab9412b2013-05-03 11:49:46 +02001965 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001966 val = I915_READ(reg);
1967 val &= ~TRANS_ENABLE;
1968 I915_WRITE(reg, val);
1969 /* wait for PCH transcoder off, transcoder state */
1970 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001971 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001972
1973 if (!HAS_PCH_IBX(dev)) {
1974 /* Workaround: Clear the timing override chicken bit again. */
1975 reg = TRANS_CHICKEN2(pipe);
1976 val = I915_READ(reg);
1977 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1978 I915_WRITE(reg, val);
1979 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001980}
1981
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001982static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001983{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001984 u32 val;
1985
Daniel Vetterab9412b2013-05-03 11:49:46 +02001986 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001987 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001988 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001989 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001990 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001991 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001992
1993 /* Workaround: clear timing override bit. */
1994 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001995 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001996 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001997}
1998
1999/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002000 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002001 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002002 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002003 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002006static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007{
Paulo Zanoni03722642014-01-17 13:51:09 -02002008 struct drm_device *dev = crtc->base.dev;
2009 struct drm_i915_private *dev_priv = dev->dev_private;
2010 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002011 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2012 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002013 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014 int reg;
2015 u32 val;
2016
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002017 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002018 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002019 assert_sprites_disabled(dev_priv, pipe);
2020
Paulo Zanoni681e5812012-12-06 11:12:38 -02002021 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002022 pch_transcoder = TRANSCODER_A;
2023 else
2024 pch_transcoder = pipe;
2025
Jesse Barnesb24e7172011-01-04 15:09:30 -08002026 /*
2027 * A pipe without a PLL won't actually be able to drive bits from
2028 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2029 * need the check.
2030 */
2031 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002032 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002033 assert_dsi_pll_enabled(dev_priv);
2034 else
2035 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002036 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002037 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002038 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002039 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002040 assert_fdi_tx_pll_enabled(dev_priv,
2041 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002042 }
2043 /* FIXME: assert CPU port conditions for SNB+ */
2044 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002045
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002046 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002048 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002049 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2050 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002051 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002052 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002053
2054 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002055 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002056}
2057
2058/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002059 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002060 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002061 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002062 * Disable the pipe of @crtc, making sure that various hardware
2063 * specific requirements are met, if applicable, e.g. plane
2064 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002065 *
2066 * Will wait until the pipe has shut down before returning.
2067 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002068static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002069{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002070 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2071 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2072 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073 int reg;
2074 u32 val;
2075
2076 /*
2077 * Make sure planes won't keep trying to pump pixels to us,
2078 * or we might hang the display.
2079 */
2080 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002081 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002082 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002083
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002084 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002086 if ((val & PIPECONF_ENABLE) == 0)
2087 return;
2088
Ville Syrjälä67adc642014-08-15 01:21:57 +03002089 /*
2090 * Double wide has implications for planes
2091 * so best keep it disabled when not needed.
2092 */
2093 if (crtc->config.double_wide)
2094 val &= ~PIPECONF_DOUBLE_WIDE;
2095
2096 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002097 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2098 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002099 val &= ~PIPECONF_ENABLE;
2100
2101 I915_WRITE(reg, val);
2102 if ((val & PIPECONF_ENABLE) == 0)
2103 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104}
2105
Keith Packardd74362c2011-07-28 14:47:14 -07002106/*
2107 * Plane regs are double buffered, going from enabled->disabled needs a
2108 * trigger in order to latch. The display address reg provides this.
2109 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002110void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2111 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002112{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002113 struct drm_device *dev = dev_priv->dev;
2114 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002115
2116 I915_WRITE(reg, I915_READ(reg));
2117 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002118}
2119
Jesse Barnesb24e7172011-01-04 15:09:30 -08002120/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002121 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002122 * @plane: plane to be enabled
2123 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002124 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002125 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002127static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2128 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002130 struct drm_device *dev = plane->dev;
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002133
2134 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002135 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002137 if (intel_crtc->primary_enabled)
2138 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002139
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002140 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002141
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002142 dev_priv->display.update_primary_plane(crtc, plane->fb,
2143 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002144
2145 /*
2146 * BDW signals flip done immediately if the plane
2147 * is disabled, even if the plane enable is already
2148 * armed to occur at the next vblank :(
2149 */
2150 if (IS_BROADWELL(dev))
2151 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152}
2153
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002155 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002156 * @plane: plane to be disabled
2157 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002158 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002159 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002161static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2162 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002164 struct drm_device *dev = plane->dev;
2165 struct drm_i915_private *dev_priv = dev->dev_private;
2166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2167
2168 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002170 if (!intel_crtc->primary_enabled)
2171 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002172
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002173 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002174
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002175 dev_priv->display.update_primary_plane(crtc, plane->fb,
2176 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002177}
2178
Chris Wilson693db182013-03-05 14:52:39 +00002179static bool need_vtd_wa(struct drm_device *dev)
2180{
2181#ifdef CONFIG_INTEL_IOMMU
2182 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2183 return true;
2184#endif
2185 return false;
2186}
2187
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002188static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2189{
2190 int tile_height;
2191
2192 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2193 return ALIGN(height, tile_height);
2194}
2195
Chris Wilson127bd2a2010-07-23 23:32:05 +01002196int
Chris Wilson48b956c2010-09-14 12:50:34 +01002197intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002198 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002199 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002200{
Chris Wilsonce453d82011-02-21 14:43:56 +00002201 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002202 u32 alignment;
2203 int ret;
2204
Matt Roperebcdd392014-07-09 16:22:11 -07002205 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2206
Chris Wilson05394f32010-11-08 19:18:58 +00002207 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002208 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002209 if (INTEL_INFO(dev)->gen >= 9)
2210 alignment = 256 * 1024;
2211 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002212 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002213 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002214 alignment = 4 * 1024;
2215 else
2216 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002217 break;
2218 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002219 if (INTEL_INFO(dev)->gen >= 9)
2220 alignment = 256 * 1024;
2221 else {
2222 /* pin() will align the object as required by fence */
2223 alignment = 0;
2224 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002225 break;
2226 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002227 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002228 return -EINVAL;
2229 default:
2230 BUG();
2231 }
2232
Chris Wilson693db182013-03-05 14:52:39 +00002233 /* Note that the w/a also requires 64 PTE of padding following the
2234 * bo. We currently fill all unused PTE with the shadow page and so
2235 * we should always have valid PTE following the scanout preventing
2236 * the VT-d warning.
2237 */
2238 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2239 alignment = 256 * 1024;
2240
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002241 /*
2242 * Global gtt pte registers are special registers which actually forward
2243 * writes to a chunk of system memory. Which means that there is no risk
2244 * that the register values disappear as soon as we call
2245 * intel_runtime_pm_put(), so it is correct to wrap only the
2246 * pin/unpin/fence and not more.
2247 */
2248 intel_runtime_pm_get(dev_priv);
2249
Chris Wilsonce453d82011-02-21 14:43:56 +00002250 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002251 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002252 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002253 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002254
2255 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2256 * fence, whereas 965+ only requires a fence if using
2257 * framebuffer compression. For simplicity, we always install
2258 * a fence as the cost is not that onerous.
2259 */
Chris Wilson06d98132012-04-17 15:31:24 +01002260 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002261 if (ret)
2262 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002263
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002264 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002265
Chris Wilsonce453d82011-02-21 14:43:56 +00002266 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002267 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002268 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002269
2270err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002271 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002272err_interruptible:
2273 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002274 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002275 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002276}
2277
Chris Wilson1690e1e2011-12-14 13:57:08 +01002278void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2279{
Matt Roperebcdd392014-07-09 16:22:11 -07002280 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2281
Chris Wilson1690e1e2011-12-14 13:57:08 +01002282 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002283 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002284}
2285
Daniel Vetterc2c75132012-07-05 12:17:30 +02002286/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2287 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002288unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2289 unsigned int tiling_mode,
2290 unsigned int cpp,
2291 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002292{
Chris Wilsonbc752862013-02-21 20:04:31 +00002293 if (tiling_mode != I915_TILING_NONE) {
2294 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002295
Chris Wilsonbc752862013-02-21 20:04:31 +00002296 tile_rows = *y / 8;
2297 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002298
Chris Wilsonbc752862013-02-21 20:04:31 +00002299 tiles = *x / (512/cpp);
2300 *x %= 512/cpp;
2301
2302 return tile_rows * pitch * 8 + tiles * 4096;
2303 } else {
2304 unsigned int offset;
2305
2306 offset = *y * pitch + *x * cpp;
2307 *y = 0;
2308 *x = (offset & 4095) / cpp;
2309 return offset & -4096;
2310 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002311}
2312
Jesse Barnes46f297f2014-03-07 08:57:48 -08002313int intel_format_to_fourcc(int format)
2314{
2315 switch (format) {
2316 case DISPPLANE_8BPP:
2317 return DRM_FORMAT_C8;
2318 case DISPPLANE_BGRX555:
2319 return DRM_FORMAT_XRGB1555;
2320 case DISPPLANE_BGRX565:
2321 return DRM_FORMAT_RGB565;
2322 default:
2323 case DISPPLANE_BGRX888:
2324 return DRM_FORMAT_XRGB8888;
2325 case DISPPLANE_RGBX888:
2326 return DRM_FORMAT_XBGR8888;
2327 case DISPPLANE_BGRX101010:
2328 return DRM_FORMAT_XRGB2101010;
2329 case DISPPLANE_RGBX101010:
2330 return DRM_FORMAT_XBGR2101010;
2331 }
2332}
2333
Jesse Barnes484b41d2014-03-07 08:57:55 -08002334static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002335 struct intel_plane_config *plane_config)
2336{
2337 struct drm_device *dev = crtc->base.dev;
2338 struct drm_i915_gem_object *obj = NULL;
2339 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2340 u32 base = plane_config->base;
2341
Chris Wilsonff2652e2014-03-10 08:07:02 +00002342 if (plane_config->size == 0)
2343 return false;
2344
Jesse Barnes46f297f2014-03-07 08:57:48 -08002345 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2346 plane_config->size);
2347 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002348 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002349
2350 if (plane_config->tiled) {
2351 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002352 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002353 }
2354
Dave Airlie66e514c2014-04-03 07:51:54 +10002355 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2356 mode_cmd.width = crtc->base.primary->fb->width;
2357 mode_cmd.height = crtc->base.primary->fb->height;
2358 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002359
2360 mutex_lock(&dev->struct_mutex);
2361
Dave Airlie66e514c2014-04-03 07:51:54 +10002362 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002363 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002364 DRM_DEBUG_KMS("intel fb init failed\n");
2365 goto out_unref_obj;
2366 }
2367
Daniel Vettera071fa02014-06-18 23:28:09 +02002368 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002369 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002370
2371 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2372 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002373
2374out_unref_obj:
2375 drm_gem_object_unreference(&obj->base);
2376 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002377 return false;
2378}
2379
2380static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2381 struct intel_plane_config *plane_config)
2382{
2383 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002384 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002385 struct drm_crtc *c;
2386 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002387 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002388
Dave Airlie66e514c2014-04-03 07:51:54 +10002389 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002390 return;
2391
2392 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2393 return;
2394
Dave Airlie66e514c2014-04-03 07:51:54 +10002395 kfree(intel_crtc->base.primary->fb);
2396 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002397
2398 /*
2399 * Failed to alloc the obj, check to see if we should share
2400 * an fb with another CRTC instead
2401 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002402 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002403 i = to_intel_crtc(c);
2404
2405 if (c == &intel_crtc->base)
2406 continue;
2407
Matt Roper2ff8fde2014-07-08 07:50:07 -07002408 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002409 continue;
2410
Matt Roper2ff8fde2014-07-08 07:50:07 -07002411 obj = intel_fb_obj(c->primary->fb);
2412 if (obj == NULL)
2413 continue;
2414
2415 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002416 if (obj->tiling_mode != I915_TILING_NONE)
2417 dev_priv->preserve_bios_swizzle = true;
2418
Dave Airlie66e514c2014-04-03 07:51:54 +10002419 drm_framebuffer_reference(c->primary->fb);
2420 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002421 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002422 break;
2423 }
2424 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002425}
2426
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002427static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2428 struct drm_framebuffer *fb,
2429 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002430{
2431 struct drm_device *dev = crtc->dev;
2432 struct drm_i915_private *dev_priv = dev->dev_private;
2433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002434 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002435 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002436 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002437 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002438 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302439 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002440
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002441 if (!intel_crtc->primary_enabled) {
2442 I915_WRITE(reg, 0);
2443 if (INTEL_INFO(dev)->gen >= 4)
2444 I915_WRITE(DSPSURF(plane), 0);
2445 else
2446 I915_WRITE(DSPADDR(plane), 0);
2447 POSTING_READ(reg);
2448 return;
2449 }
2450
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002451 obj = intel_fb_obj(fb);
2452 if (WARN_ON(obj == NULL))
2453 return;
2454
2455 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2456
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002457 dspcntr = DISPPLANE_GAMMA_ENABLE;
2458
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002459 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002460
2461 if (INTEL_INFO(dev)->gen < 4) {
2462 if (intel_crtc->pipe == PIPE_B)
2463 dspcntr |= DISPPLANE_SEL_PIPE_B;
2464
2465 /* pipesrc and dspsize control the size that is scaled from,
2466 * which should always be the user's requested size.
2467 */
2468 I915_WRITE(DSPSIZE(plane),
2469 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2470 (intel_crtc->config.pipe_src_w - 1));
2471 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002472 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2473 I915_WRITE(PRIMSIZE(plane),
2474 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2475 (intel_crtc->config.pipe_src_w - 1));
2476 I915_WRITE(PRIMPOS(plane), 0);
2477 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002478 }
2479
Ville Syrjälä57779d02012-10-31 17:50:14 +02002480 switch (fb->pixel_format) {
2481 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002482 dspcntr |= DISPPLANE_8BPP;
2483 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002484 case DRM_FORMAT_XRGB1555:
2485 case DRM_FORMAT_ARGB1555:
2486 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002487 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002488 case DRM_FORMAT_RGB565:
2489 dspcntr |= DISPPLANE_BGRX565;
2490 break;
2491 case DRM_FORMAT_XRGB8888:
2492 case DRM_FORMAT_ARGB8888:
2493 dspcntr |= DISPPLANE_BGRX888;
2494 break;
2495 case DRM_FORMAT_XBGR8888:
2496 case DRM_FORMAT_ABGR8888:
2497 dspcntr |= DISPPLANE_RGBX888;
2498 break;
2499 case DRM_FORMAT_XRGB2101010:
2500 case DRM_FORMAT_ARGB2101010:
2501 dspcntr |= DISPPLANE_BGRX101010;
2502 break;
2503 case DRM_FORMAT_XBGR2101010:
2504 case DRM_FORMAT_ABGR2101010:
2505 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002506 break;
2507 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002508 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002509 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002510
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002511 if (INTEL_INFO(dev)->gen >= 4 &&
2512 obj->tiling_mode != I915_TILING_NONE)
2513 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002514
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002515 if (IS_G4X(dev))
2516 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2517
Ville Syrjäläb98971272014-08-27 16:51:22 +03002518 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002519
Daniel Vetterc2c75132012-07-05 12:17:30 +02002520 if (INTEL_INFO(dev)->gen >= 4) {
2521 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002522 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002523 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002524 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002525 linear_offset -= intel_crtc->dspaddr_offset;
2526 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002527 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002528 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002529
Sonika Jindal48404c12014-08-22 14:06:04 +05302530 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2531 dspcntr |= DISPPLANE_ROTATE_180;
2532
2533 x += (intel_crtc->config.pipe_src_w - 1);
2534 y += (intel_crtc->config.pipe_src_h - 1);
2535
2536 /* Finding the last pixel of the last line of the display
2537 data and adding to linear_offset*/
2538 linear_offset +=
2539 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2540 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2541 }
2542
2543 I915_WRITE(reg, dspcntr);
2544
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002545 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2546 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2547 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002548 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002549 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002550 I915_WRITE(DSPSURF(plane),
2551 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002552 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002553 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002555 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002556 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002557}
2558
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002559static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2560 struct drm_framebuffer *fb,
2561 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002562{
2563 struct drm_device *dev = crtc->dev;
2564 struct drm_i915_private *dev_priv = dev->dev_private;
2565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002566 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002567 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002568 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002569 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002570 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302571 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002572
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002573 if (!intel_crtc->primary_enabled) {
2574 I915_WRITE(reg, 0);
2575 I915_WRITE(DSPSURF(plane), 0);
2576 POSTING_READ(reg);
2577 return;
2578 }
2579
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002580 obj = intel_fb_obj(fb);
2581 if (WARN_ON(obj == NULL))
2582 return;
2583
2584 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2585
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002586 dspcntr = DISPPLANE_GAMMA_ENABLE;
2587
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002588 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002589
2590 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2591 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2592
Ville Syrjälä57779d02012-10-31 17:50:14 +02002593 switch (fb->pixel_format) {
2594 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002595 dspcntr |= DISPPLANE_8BPP;
2596 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002597 case DRM_FORMAT_RGB565:
2598 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002599 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002600 case DRM_FORMAT_XRGB8888:
2601 case DRM_FORMAT_ARGB8888:
2602 dspcntr |= DISPPLANE_BGRX888;
2603 break;
2604 case DRM_FORMAT_XBGR8888:
2605 case DRM_FORMAT_ABGR8888:
2606 dspcntr |= DISPPLANE_RGBX888;
2607 break;
2608 case DRM_FORMAT_XRGB2101010:
2609 case DRM_FORMAT_ARGB2101010:
2610 dspcntr |= DISPPLANE_BGRX101010;
2611 break;
2612 case DRM_FORMAT_XBGR2101010:
2613 case DRM_FORMAT_ABGR2101010:
2614 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002615 break;
2616 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002617 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002618 }
2619
2620 if (obj->tiling_mode != I915_TILING_NONE)
2621 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002622
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002623 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002624 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002625
Ville Syrjäläb98971272014-08-27 16:51:22 +03002626 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002627 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002628 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002629 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002630 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002631 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302632 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2633 dspcntr |= DISPPLANE_ROTATE_180;
2634
2635 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2636 x += (intel_crtc->config.pipe_src_w - 1);
2637 y += (intel_crtc->config.pipe_src_h - 1);
2638
2639 /* Finding the last pixel of the last line of the display
2640 data and adding to linear_offset*/
2641 linear_offset +=
2642 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2643 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2644 }
2645 }
2646
2647 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002648
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002649 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2650 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2651 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002652 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002653 I915_WRITE(DSPSURF(plane),
2654 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002655 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002656 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2657 } else {
2658 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2659 I915_WRITE(DSPLINOFF(plane), linear_offset);
2660 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002661 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002662}
2663
Damien Lespiau70d21f02013-07-03 21:06:04 +01002664static void skylake_update_primary_plane(struct drm_crtc *crtc,
2665 struct drm_framebuffer *fb,
2666 int x, int y)
2667{
2668 struct drm_device *dev = crtc->dev;
2669 struct drm_i915_private *dev_priv = dev->dev_private;
2670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2671 struct intel_framebuffer *intel_fb;
2672 struct drm_i915_gem_object *obj;
2673 int pipe = intel_crtc->pipe;
2674 u32 plane_ctl, stride;
2675
2676 if (!intel_crtc->primary_enabled) {
2677 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2678 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2679 POSTING_READ(PLANE_CTL(pipe, 0));
2680 return;
2681 }
2682
2683 plane_ctl = PLANE_CTL_ENABLE |
2684 PLANE_CTL_PIPE_GAMMA_ENABLE |
2685 PLANE_CTL_PIPE_CSC_ENABLE;
2686
2687 switch (fb->pixel_format) {
2688 case DRM_FORMAT_RGB565:
2689 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2690 break;
2691 case DRM_FORMAT_XRGB8888:
2692 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2693 break;
2694 case DRM_FORMAT_XBGR8888:
2695 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2696 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2697 break;
2698 case DRM_FORMAT_XRGB2101010:
2699 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2700 break;
2701 case DRM_FORMAT_XBGR2101010:
2702 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2703 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2704 break;
2705 default:
2706 BUG();
2707 }
2708
2709 intel_fb = to_intel_framebuffer(fb);
2710 obj = intel_fb->obj;
2711
2712 /*
2713 * The stride is either expressed as a multiple of 64 bytes chunks for
2714 * linear buffers or in number of tiles for tiled buffers.
2715 */
2716 switch (obj->tiling_mode) {
2717 case I915_TILING_NONE:
2718 stride = fb->pitches[0] >> 6;
2719 break;
2720 case I915_TILING_X:
2721 plane_ctl |= PLANE_CTL_TILED_X;
2722 stride = fb->pitches[0] >> 9;
2723 break;
2724 default:
2725 BUG();
2726 }
2727
2728 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal1447dde2014-10-04 10:53:31 +01002729 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2730 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002731
2732 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2733
2734 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2735 i915_gem_obj_ggtt_offset(obj),
2736 x, y, fb->width, fb->height,
2737 fb->pitches[0]);
2738
2739 I915_WRITE(PLANE_POS(pipe, 0), 0);
2740 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2741 I915_WRITE(PLANE_SIZE(pipe, 0),
2742 (intel_crtc->config.pipe_src_h - 1) << 16 |
2743 (intel_crtc->config.pipe_src_w - 1));
2744 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2745 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2746
2747 POSTING_READ(PLANE_SURF(pipe, 0));
2748}
2749
Jesse Barnes17638cd2011-06-24 12:19:23 -07002750/* Assume fb object is pinned & idle & fenced and just update base pointers */
2751static int
2752intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2753 int x, int y, enum mode_set_atomic state)
2754{
2755 struct drm_device *dev = crtc->dev;
2756 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002757
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002758 if (dev_priv->display.disable_fbc)
2759 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002760
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002761 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2762
2763 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002764}
2765
Ville Syrjälä96a02912013-02-18 19:08:49 +02002766void intel_display_handle_reset(struct drm_device *dev)
2767{
2768 struct drm_i915_private *dev_priv = dev->dev_private;
2769 struct drm_crtc *crtc;
2770
2771 /*
2772 * Flips in the rings have been nuked by the reset,
2773 * so complete all pending flips so that user space
2774 * will get its events and not get stuck.
2775 *
2776 * Also update the base address of all primary
2777 * planes to the the last fb to make sure we're
2778 * showing the correct fb after a reset.
2779 *
2780 * Need to make two loops over the crtcs so that we
2781 * don't try to grab a crtc mutex before the
2782 * pending_flip_queue really got woken up.
2783 */
2784
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002785 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002786 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2787 enum plane plane = intel_crtc->plane;
2788
2789 intel_prepare_page_flip(dev, plane);
2790 intel_finish_page_flip_plane(dev, plane);
2791 }
2792
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002793 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002794 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2795
Rob Clark51fd3712013-11-19 12:10:12 -05002796 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002797 /*
2798 * FIXME: Once we have proper support for primary planes (and
2799 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002800 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002801 */
Matt Roperf4510a22014-04-01 15:22:40 -07002802 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002803 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002804 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002805 crtc->x,
2806 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002807 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002808 }
2809}
2810
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002811static int
Chris Wilson14667a42012-04-03 17:58:35 +01002812intel_finish_fb(struct drm_framebuffer *old_fb)
2813{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002814 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002815 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2816 bool was_interruptible = dev_priv->mm.interruptible;
2817 int ret;
2818
Chris Wilson14667a42012-04-03 17:58:35 +01002819 /* Big Hammer, we also need to ensure that any pending
2820 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2821 * current scanout is retired before unpinning the old
2822 * framebuffer.
2823 *
2824 * This should only fail upon a hung GPU, in which case we
2825 * can safely continue.
2826 */
2827 dev_priv->mm.interruptible = false;
2828 ret = i915_gem_object_finish_gpu(obj);
2829 dev_priv->mm.interruptible = was_interruptible;
2830
2831 return ret;
2832}
2833
Chris Wilson7d5e3792014-03-04 13:15:08 +00002834static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2835{
2836 struct drm_device *dev = crtc->dev;
2837 struct drm_i915_private *dev_priv = dev->dev_private;
2838 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002839 bool pending;
2840
2841 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2842 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2843 return false;
2844
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002845 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002846 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002847 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002848
2849 return pending;
2850}
2851
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002852static void intel_update_pipe_size(struct intel_crtc *crtc)
2853{
2854 struct drm_device *dev = crtc->base.dev;
2855 struct drm_i915_private *dev_priv = dev->dev_private;
2856 const struct drm_display_mode *adjusted_mode;
2857
2858 if (!i915.fastboot)
2859 return;
2860
2861 /*
2862 * Update pipe size and adjust fitter if needed: the reason for this is
2863 * that in compute_mode_changes we check the native mode (not the pfit
2864 * mode) to see if we can flip rather than do a full mode set. In the
2865 * fastboot case, we'll flip, but if we don't update the pipesrc and
2866 * pfit state, we'll end up with a big fb scanned out into the wrong
2867 * sized surface.
2868 *
2869 * To fix this properly, we need to hoist the checks up into
2870 * compute_mode_changes (or above), check the actual pfit state and
2871 * whether the platform allows pfit disable with pipe active, and only
2872 * then update the pipesrc and pfit state, even on the flip path.
2873 */
2874
2875 adjusted_mode = &crtc->config.adjusted_mode;
2876
2877 I915_WRITE(PIPESRC(crtc->pipe),
2878 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2879 (adjusted_mode->crtc_vdisplay - 1));
2880 if (!crtc->config.pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002881 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2882 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002883 I915_WRITE(PF_CTL(crtc->pipe), 0);
2884 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2885 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2886 }
2887 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2888 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2889}
2890
Chris Wilson14667a42012-04-03 17:58:35 +01002891static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002892intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002893 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002894{
2895 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002896 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002898 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002899 struct drm_framebuffer *old_fb = crtc->primary->fb;
2900 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2901 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002902 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002903
Chris Wilson7d5e3792014-03-04 13:15:08 +00002904 if (intel_crtc_has_pending_flip(crtc)) {
2905 DRM_ERROR("pipe is still busy with an old pageflip\n");
2906 return -EBUSY;
2907 }
2908
Jesse Barnes79e53942008-11-07 14:24:08 -08002909 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002910 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002911 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002912 return 0;
2913 }
2914
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002915 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002916 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2917 plane_name(intel_crtc->plane),
2918 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002919 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002920 }
2921
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002922 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002923 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2924 if (ret == 0)
Matt Roper91565c82014-06-24 17:05:02 -07002925 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002926 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002927 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002928 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002929 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002930 return ret;
2931 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002932
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002933 intel_update_pipe_size(intel_crtc);
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002934
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002935 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002936
Daniel Vetterf99d7062014-06-19 16:01:59 +02002937 if (intel_crtc->active)
2938 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2939
Matt Roperf4510a22014-04-01 15:22:40 -07002940 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002941 crtc->x = x;
2942 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002943
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002944 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002945 if (intel_crtc->active && old_fb != fb)
2946 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002947 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002948 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002949 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002950 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002951
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002952 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002953 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002954 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002955
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002956 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002957}
2958
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002959static void intel_fdi_normal_train(struct drm_crtc *crtc)
2960{
2961 struct drm_device *dev = crtc->dev;
2962 struct drm_i915_private *dev_priv = dev->dev_private;
2963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2964 int pipe = intel_crtc->pipe;
2965 u32 reg, temp;
2966
2967 /* enable normal train */
2968 reg = FDI_TX_CTL(pipe);
2969 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002970 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002971 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2972 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002973 } else {
2974 temp &= ~FDI_LINK_TRAIN_NONE;
2975 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002976 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002977 I915_WRITE(reg, temp);
2978
2979 reg = FDI_RX_CTL(pipe);
2980 temp = I915_READ(reg);
2981 if (HAS_PCH_CPT(dev)) {
2982 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2983 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2984 } else {
2985 temp &= ~FDI_LINK_TRAIN_NONE;
2986 temp |= FDI_LINK_TRAIN_NONE;
2987 }
2988 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2989
2990 /* wait one idle pattern time */
2991 POSTING_READ(reg);
2992 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002993
2994 /* IVB wants error correction enabled */
2995 if (IS_IVYBRIDGE(dev))
2996 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2997 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002998}
2999
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003000static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003001{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003002 return crtc->base.enabled && crtc->active &&
3003 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003004}
3005
Daniel Vetter01a415f2012-10-27 15:58:40 +02003006static void ivb_modeset_global_resources(struct drm_device *dev)
3007{
3008 struct drm_i915_private *dev_priv = dev->dev_private;
3009 struct intel_crtc *pipe_B_crtc =
3010 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3011 struct intel_crtc *pipe_C_crtc =
3012 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3013 uint32_t temp;
3014
Daniel Vetter1e833f42013-02-19 22:31:57 +01003015 /*
3016 * When everything is off disable fdi C so that we could enable fdi B
3017 * with all lanes. Note that we don't care about enabled pipes without
3018 * an enabled pch encoder.
3019 */
3020 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3021 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003022 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3023 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3024
3025 temp = I915_READ(SOUTH_CHICKEN1);
3026 temp &= ~FDI_BC_BIFURCATION_SELECT;
3027 DRM_DEBUG_KMS("disabling fdi C rx\n");
3028 I915_WRITE(SOUTH_CHICKEN1, temp);
3029 }
3030}
3031
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003032/* The FDI link training functions for ILK/Ibexpeak. */
3033static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3034{
3035 struct drm_device *dev = crtc->dev;
3036 struct drm_i915_private *dev_priv = dev->dev_private;
3037 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3038 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003039 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003040
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003041 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003042 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003043
Adam Jacksone1a44742010-06-25 15:32:14 -04003044 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3045 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003046 reg = FDI_RX_IMR(pipe);
3047 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003048 temp &= ~FDI_RX_SYMBOL_LOCK;
3049 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003050 I915_WRITE(reg, temp);
3051 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003052 udelay(150);
3053
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003054 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003055 reg = FDI_TX_CTL(pipe);
3056 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003057 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3058 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003059 temp &= ~FDI_LINK_TRAIN_NONE;
3060 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003061 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003062
Chris Wilson5eddb702010-09-11 13:48:45 +01003063 reg = FDI_RX_CTL(pipe);
3064 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003065 temp &= ~FDI_LINK_TRAIN_NONE;
3066 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003067 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3068
3069 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003070 udelay(150);
3071
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003072 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003073 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3074 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3075 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003076
Chris Wilson5eddb702010-09-11 13:48:45 +01003077 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003078 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003079 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003080 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3081
3082 if ((temp & FDI_RX_BIT_LOCK)) {
3083 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003084 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003085 break;
3086 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003087 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003088 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003089 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003090
3091 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003092 reg = FDI_TX_CTL(pipe);
3093 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003094 temp &= ~FDI_LINK_TRAIN_NONE;
3095 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003096 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003097
Chris Wilson5eddb702010-09-11 13:48:45 +01003098 reg = FDI_RX_CTL(pipe);
3099 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003100 temp &= ~FDI_LINK_TRAIN_NONE;
3101 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003102 I915_WRITE(reg, temp);
3103
3104 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003105 udelay(150);
3106
Chris Wilson5eddb702010-09-11 13:48:45 +01003107 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003108 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003109 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003110 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3111
3112 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003113 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003114 DRM_DEBUG_KMS("FDI train 2 done.\n");
3115 break;
3116 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003117 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003118 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003119 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003120
3121 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003122
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003123}
3124
Akshay Joshi0206e352011-08-16 15:34:10 -04003125static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003126 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3127 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3128 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3129 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3130};
3131
3132/* The FDI link training functions for SNB/Cougarpoint. */
3133static void gen6_fdi_link_train(struct drm_crtc *crtc)
3134{
3135 struct drm_device *dev = crtc->dev;
3136 struct drm_i915_private *dev_priv = dev->dev_private;
3137 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3138 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003139 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003140
Adam Jacksone1a44742010-06-25 15:32:14 -04003141 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3142 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003143 reg = FDI_RX_IMR(pipe);
3144 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003145 temp &= ~FDI_RX_SYMBOL_LOCK;
3146 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003147 I915_WRITE(reg, temp);
3148
3149 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003150 udelay(150);
3151
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003152 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003153 reg = FDI_TX_CTL(pipe);
3154 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003155 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3156 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003157 temp &= ~FDI_LINK_TRAIN_NONE;
3158 temp |= FDI_LINK_TRAIN_PATTERN_1;
3159 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3160 /* SNB-B */
3161 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003162 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003163
Daniel Vetterd74cf322012-10-26 10:58:13 +02003164 I915_WRITE(FDI_RX_MISC(pipe),
3165 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3166
Chris Wilson5eddb702010-09-11 13:48:45 +01003167 reg = FDI_RX_CTL(pipe);
3168 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003169 if (HAS_PCH_CPT(dev)) {
3170 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3171 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3172 } else {
3173 temp &= ~FDI_LINK_TRAIN_NONE;
3174 temp |= FDI_LINK_TRAIN_PATTERN_1;
3175 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003176 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3177
3178 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003179 udelay(150);
3180
Akshay Joshi0206e352011-08-16 15:34:10 -04003181 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003182 reg = FDI_TX_CTL(pipe);
3183 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003184 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3185 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003186 I915_WRITE(reg, temp);
3187
3188 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003189 udelay(500);
3190
Sean Paulfa37d392012-03-02 12:53:39 -05003191 for (retry = 0; retry < 5; retry++) {
3192 reg = FDI_RX_IIR(pipe);
3193 temp = I915_READ(reg);
3194 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3195 if (temp & FDI_RX_BIT_LOCK) {
3196 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3197 DRM_DEBUG_KMS("FDI train 1 done.\n");
3198 break;
3199 }
3200 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003201 }
Sean Paulfa37d392012-03-02 12:53:39 -05003202 if (retry < 5)
3203 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003204 }
3205 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003206 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003207
3208 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003209 reg = FDI_TX_CTL(pipe);
3210 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003211 temp &= ~FDI_LINK_TRAIN_NONE;
3212 temp |= FDI_LINK_TRAIN_PATTERN_2;
3213 if (IS_GEN6(dev)) {
3214 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3215 /* SNB-B */
3216 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3217 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003218 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003219
Chris Wilson5eddb702010-09-11 13:48:45 +01003220 reg = FDI_RX_CTL(pipe);
3221 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003222 if (HAS_PCH_CPT(dev)) {
3223 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3224 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3225 } else {
3226 temp &= ~FDI_LINK_TRAIN_NONE;
3227 temp |= FDI_LINK_TRAIN_PATTERN_2;
3228 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003229 I915_WRITE(reg, temp);
3230
3231 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003232 udelay(150);
3233
Akshay Joshi0206e352011-08-16 15:34:10 -04003234 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003235 reg = FDI_TX_CTL(pipe);
3236 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003237 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3238 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003239 I915_WRITE(reg, temp);
3240
3241 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003242 udelay(500);
3243
Sean Paulfa37d392012-03-02 12:53:39 -05003244 for (retry = 0; retry < 5; retry++) {
3245 reg = FDI_RX_IIR(pipe);
3246 temp = I915_READ(reg);
3247 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3248 if (temp & FDI_RX_SYMBOL_LOCK) {
3249 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3250 DRM_DEBUG_KMS("FDI train 2 done.\n");
3251 break;
3252 }
3253 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003254 }
Sean Paulfa37d392012-03-02 12:53:39 -05003255 if (retry < 5)
3256 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003257 }
3258 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003259 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003260
3261 DRM_DEBUG_KMS("FDI train done.\n");
3262}
3263
Jesse Barnes357555c2011-04-28 15:09:55 -07003264/* Manual link training for Ivy Bridge A0 parts */
3265static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3266{
3267 struct drm_device *dev = crtc->dev;
3268 struct drm_i915_private *dev_priv = dev->dev_private;
3269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3270 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003271 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003272
3273 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3274 for train result */
3275 reg = FDI_RX_IMR(pipe);
3276 temp = I915_READ(reg);
3277 temp &= ~FDI_RX_SYMBOL_LOCK;
3278 temp &= ~FDI_RX_BIT_LOCK;
3279 I915_WRITE(reg, temp);
3280
3281 POSTING_READ(reg);
3282 udelay(150);
3283
Daniel Vetter01a415f2012-10-27 15:58:40 +02003284 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3285 I915_READ(FDI_RX_IIR(pipe)));
3286
Jesse Barnes139ccd32013-08-19 11:04:55 -07003287 /* Try each vswing and preemphasis setting twice before moving on */
3288 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3289 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003290 reg = FDI_TX_CTL(pipe);
3291 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003292 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3293 temp &= ~FDI_TX_ENABLE;
3294 I915_WRITE(reg, temp);
3295
3296 reg = FDI_RX_CTL(pipe);
3297 temp = I915_READ(reg);
3298 temp &= ~FDI_LINK_TRAIN_AUTO;
3299 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3300 temp &= ~FDI_RX_ENABLE;
3301 I915_WRITE(reg, temp);
3302
3303 /* enable CPU FDI TX and PCH FDI RX */
3304 reg = FDI_TX_CTL(pipe);
3305 temp = I915_READ(reg);
3306 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3307 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3308 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003309 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003310 temp |= snb_b_fdi_train_param[j/2];
3311 temp |= FDI_COMPOSITE_SYNC;
3312 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3313
3314 I915_WRITE(FDI_RX_MISC(pipe),
3315 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3316
3317 reg = FDI_RX_CTL(pipe);
3318 temp = I915_READ(reg);
3319 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3320 temp |= FDI_COMPOSITE_SYNC;
3321 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3322
3323 POSTING_READ(reg);
3324 udelay(1); /* should be 0.5us */
3325
3326 for (i = 0; i < 4; i++) {
3327 reg = FDI_RX_IIR(pipe);
3328 temp = I915_READ(reg);
3329 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3330
3331 if (temp & FDI_RX_BIT_LOCK ||
3332 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3333 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3334 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3335 i);
3336 break;
3337 }
3338 udelay(1); /* should be 0.5us */
3339 }
3340 if (i == 4) {
3341 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3342 continue;
3343 }
3344
3345 /* Train 2 */
3346 reg = FDI_TX_CTL(pipe);
3347 temp = I915_READ(reg);
3348 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3349 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3350 I915_WRITE(reg, temp);
3351
3352 reg = FDI_RX_CTL(pipe);
3353 temp = I915_READ(reg);
3354 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3355 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003356 I915_WRITE(reg, temp);
3357
3358 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003359 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003360
Jesse Barnes139ccd32013-08-19 11:04:55 -07003361 for (i = 0; i < 4; i++) {
3362 reg = FDI_RX_IIR(pipe);
3363 temp = I915_READ(reg);
3364 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003365
Jesse Barnes139ccd32013-08-19 11:04:55 -07003366 if (temp & FDI_RX_SYMBOL_LOCK ||
3367 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3368 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3369 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3370 i);
3371 goto train_done;
3372 }
3373 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003374 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003375 if (i == 4)
3376 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003377 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003378
Jesse Barnes139ccd32013-08-19 11:04:55 -07003379train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003380 DRM_DEBUG_KMS("FDI train done.\n");
3381}
3382
Daniel Vetter88cefb62012-08-12 19:27:14 +02003383static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003384{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003385 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003386 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003387 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003388 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003389
Jesse Barnesc64e3112010-09-10 11:27:03 -07003390
Jesse Barnes0e23b992010-09-10 11:10:00 -07003391 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003392 reg = FDI_RX_CTL(pipe);
3393 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003394 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3395 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003396 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003397 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3398
3399 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003400 udelay(200);
3401
3402 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003403 temp = I915_READ(reg);
3404 I915_WRITE(reg, temp | FDI_PCDCLK);
3405
3406 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003407 udelay(200);
3408
Paulo Zanoni20749732012-11-23 15:30:38 -02003409 /* Enable CPU FDI TX PLL, always on for Ironlake */
3410 reg = FDI_TX_CTL(pipe);
3411 temp = I915_READ(reg);
3412 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3413 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003414
Paulo Zanoni20749732012-11-23 15:30:38 -02003415 POSTING_READ(reg);
3416 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003417 }
3418}
3419
Daniel Vetter88cefb62012-08-12 19:27:14 +02003420static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3421{
3422 struct drm_device *dev = intel_crtc->base.dev;
3423 struct drm_i915_private *dev_priv = dev->dev_private;
3424 int pipe = intel_crtc->pipe;
3425 u32 reg, temp;
3426
3427 /* Switch from PCDclk to Rawclk */
3428 reg = FDI_RX_CTL(pipe);
3429 temp = I915_READ(reg);
3430 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3431
3432 /* Disable CPU FDI TX PLL */
3433 reg = FDI_TX_CTL(pipe);
3434 temp = I915_READ(reg);
3435 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3436
3437 POSTING_READ(reg);
3438 udelay(100);
3439
3440 reg = FDI_RX_CTL(pipe);
3441 temp = I915_READ(reg);
3442 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3443
3444 /* Wait for the clocks to turn off. */
3445 POSTING_READ(reg);
3446 udelay(100);
3447}
3448
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003449static void ironlake_fdi_disable(struct drm_crtc *crtc)
3450{
3451 struct drm_device *dev = crtc->dev;
3452 struct drm_i915_private *dev_priv = dev->dev_private;
3453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3454 int pipe = intel_crtc->pipe;
3455 u32 reg, temp;
3456
3457 /* disable CPU FDI tx and PCH FDI rx */
3458 reg = FDI_TX_CTL(pipe);
3459 temp = I915_READ(reg);
3460 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3461 POSTING_READ(reg);
3462
3463 reg = FDI_RX_CTL(pipe);
3464 temp = I915_READ(reg);
3465 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003466 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003467 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3468
3469 POSTING_READ(reg);
3470 udelay(100);
3471
3472 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003473 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003474 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003475
3476 /* still set train pattern 1 */
3477 reg = FDI_TX_CTL(pipe);
3478 temp = I915_READ(reg);
3479 temp &= ~FDI_LINK_TRAIN_NONE;
3480 temp |= FDI_LINK_TRAIN_PATTERN_1;
3481 I915_WRITE(reg, temp);
3482
3483 reg = FDI_RX_CTL(pipe);
3484 temp = I915_READ(reg);
3485 if (HAS_PCH_CPT(dev)) {
3486 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3487 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3488 } else {
3489 temp &= ~FDI_LINK_TRAIN_NONE;
3490 temp |= FDI_LINK_TRAIN_PATTERN_1;
3491 }
3492 /* BPC in FDI rx is consistent with that in PIPECONF */
3493 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003494 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003495 I915_WRITE(reg, temp);
3496
3497 POSTING_READ(reg);
3498 udelay(100);
3499}
3500
Chris Wilson5dce5b932014-01-20 10:17:36 +00003501bool intel_has_pending_fb_unpin(struct drm_device *dev)
3502{
3503 struct intel_crtc *crtc;
3504
3505 /* Note that we don't need to be called with mode_config.lock here
3506 * as our list of CRTC objects is static for the lifetime of the
3507 * device and so cannot disappear as we iterate. Similarly, we can
3508 * happily treat the predicates as racy, atomic checks as userspace
3509 * cannot claim and pin a new fb without at least acquring the
3510 * struct_mutex and so serialising with us.
3511 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003512 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003513 if (atomic_read(&crtc->unpin_work_count) == 0)
3514 continue;
3515
3516 if (crtc->unpin_work)
3517 intel_wait_for_vblank(dev, crtc->pipe);
3518
3519 return true;
3520 }
3521
3522 return false;
3523}
3524
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003525static void page_flip_completed(struct intel_crtc *intel_crtc)
3526{
3527 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3528 struct intel_unpin_work *work = intel_crtc->unpin_work;
3529
3530 /* ensure that the unpin work is consistent wrt ->pending. */
3531 smp_rmb();
3532 intel_crtc->unpin_work = NULL;
3533
3534 if (work->event)
3535 drm_send_vblank_event(intel_crtc->base.dev,
3536 intel_crtc->pipe,
3537 work->event);
3538
3539 drm_crtc_vblank_put(&intel_crtc->base);
3540
3541 wake_up_all(&dev_priv->pending_flip_queue);
3542 queue_work(dev_priv->wq, &work->work);
3543
3544 trace_i915_flip_complete(intel_crtc->plane,
3545 work->pending_flip_obj);
3546}
3547
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003548void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003549{
Chris Wilson0f911282012-04-17 10:05:38 +01003550 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003551 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003552
Daniel Vetter2c10d572012-12-20 21:24:07 +01003553 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003554 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3555 !intel_crtc_has_pending_flip(crtc),
3556 60*HZ) == 0)) {
3557 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003558
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003559 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003560 if (intel_crtc->unpin_work) {
3561 WARN_ONCE(1, "Removing stuck page flip\n");
3562 page_flip_completed(intel_crtc);
3563 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003564 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003565 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003566
Chris Wilson975d5682014-08-20 13:13:34 +01003567 if (crtc->primary->fb) {
3568 mutex_lock(&dev->struct_mutex);
3569 intel_finish_fb(crtc->primary->fb);
3570 mutex_unlock(&dev->struct_mutex);
3571 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003572}
3573
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003574/* Program iCLKIP clock to the desired frequency */
3575static void lpt_program_iclkip(struct drm_crtc *crtc)
3576{
3577 struct drm_device *dev = crtc->dev;
3578 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003579 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003580 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3581 u32 temp;
3582
Daniel Vetter09153002012-12-12 14:06:44 +01003583 mutex_lock(&dev_priv->dpio_lock);
3584
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003585 /* It is necessary to ungate the pixclk gate prior to programming
3586 * the divisors, and gate it back when it is done.
3587 */
3588 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3589
3590 /* Disable SSCCTL */
3591 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003592 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3593 SBI_SSCCTL_DISABLE,
3594 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003595
3596 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003597 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003598 auxdiv = 1;
3599 divsel = 0x41;
3600 phaseinc = 0x20;
3601 } else {
3602 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003603 * but the adjusted_mode->crtc_clock in in KHz. To get the
3604 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003605 * convert the virtual clock precision to KHz here for higher
3606 * precision.
3607 */
3608 u32 iclk_virtual_root_freq = 172800 * 1000;
3609 u32 iclk_pi_range = 64;
3610 u32 desired_divisor, msb_divisor_value, pi_value;
3611
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003612 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003613 msb_divisor_value = desired_divisor / iclk_pi_range;
3614 pi_value = desired_divisor % iclk_pi_range;
3615
3616 auxdiv = 0;
3617 divsel = msb_divisor_value - 2;
3618 phaseinc = pi_value;
3619 }
3620
3621 /* This should not happen with any sane values */
3622 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3623 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3624 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3625 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3626
3627 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003628 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003629 auxdiv,
3630 divsel,
3631 phasedir,
3632 phaseinc);
3633
3634 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003635 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003636 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3637 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3638 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3639 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3640 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3641 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003642 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003643
3644 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003645 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003646 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3647 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003648 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003649
3650 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003651 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003652 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003653 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003654
3655 /* Wait for initialization time */
3656 udelay(24);
3657
3658 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003659
3660 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003661}
3662
Daniel Vetter275f01b22013-05-03 11:49:47 +02003663static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3664 enum pipe pch_transcoder)
3665{
3666 struct drm_device *dev = crtc->base.dev;
3667 struct drm_i915_private *dev_priv = dev->dev_private;
3668 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3669
3670 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3671 I915_READ(HTOTAL(cpu_transcoder)));
3672 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3673 I915_READ(HBLANK(cpu_transcoder)));
3674 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3675 I915_READ(HSYNC(cpu_transcoder)));
3676
3677 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3678 I915_READ(VTOTAL(cpu_transcoder)));
3679 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3680 I915_READ(VBLANK(cpu_transcoder)));
3681 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3682 I915_READ(VSYNC(cpu_transcoder)));
3683 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3684 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3685}
3686
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003687static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3688{
3689 struct drm_i915_private *dev_priv = dev->dev_private;
3690 uint32_t temp;
3691
3692 temp = I915_READ(SOUTH_CHICKEN1);
3693 if (temp & FDI_BC_BIFURCATION_SELECT)
3694 return;
3695
3696 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3697 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3698
3699 temp |= FDI_BC_BIFURCATION_SELECT;
3700 DRM_DEBUG_KMS("enabling fdi C rx\n");
3701 I915_WRITE(SOUTH_CHICKEN1, temp);
3702 POSTING_READ(SOUTH_CHICKEN1);
3703}
3704
3705static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3706{
3707 struct drm_device *dev = intel_crtc->base.dev;
3708 struct drm_i915_private *dev_priv = dev->dev_private;
3709
3710 switch (intel_crtc->pipe) {
3711 case PIPE_A:
3712 break;
3713 case PIPE_B:
3714 if (intel_crtc->config.fdi_lanes > 2)
3715 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3716 else
3717 cpt_enable_fdi_bc_bifurcation(dev);
3718
3719 break;
3720 case PIPE_C:
3721 cpt_enable_fdi_bc_bifurcation(dev);
3722
3723 break;
3724 default:
3725 BUG();
3726 }
3727}
3728
Jesse Barnesf67a5592011-01-05 10:31:48 -08003729/*
3730 * Enable PCH resources required for PCH ports:
3731 * - PCH PLLs
3732 * - FDI training & RX/TX
3733 * - update transcoder timings
3734 * - DP transcoding bits
3735 * - transcoder
3736 */
3737static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003738{
3739 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003740 struct drm_i915_private *dev_priv = dev->dev_private;
3741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3742 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003743 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003744
Daniel Vetterab9412b2013-05-03 11:49:46 +02003745 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003746
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003747 if (IS_IVYBRIDGE(dev))
3748 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3749
Daniel Vettercd986ab2012-10-26 10:58:12 +02003750 /* Write the TU size bits before fdi link training, so that error
3751 * detection works. */
3752 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3753 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3754
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003755 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003756 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003757
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003758 /* We need to program the right clock selection before writing the pixel
3759 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003760 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003761 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003762
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003763 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003764 temp |= TRANS_DPLL_ENABLE(pipe);
3765 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003766 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003767 temp |= sel;
3768 else
3769 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003770 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003771 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003772
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003773 /* XXX: pch pll's can be enabled any time before we enable the PCH
3774 * transcoder, and we actually should do this to not upset any PCH
3775 * transcoder that already use the clock when we share it.
3776 *
3777 * Note that enable_shared_dpll tries to do the right thing, but
3778 * get_shared_dpll unconditionally resets the pll - we need that to have
3779 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003780 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003781
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003782 /* set transcoder timing, panel must allow it */
3783 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003784 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003785
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003786 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003787
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003788 /* For PCH DP, enable TRANS_DP_CTL */
Daniel Vetter0a888182014-11-03 14:37:38 +01003789 if (HAS_PCH_CPT(dev) && intel_crtc->config.has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003790 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003791 reg = TRANS_DP_CTL(pipe);
3792 temp = I915_READ(reg);
3793 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003794 TRANS_DP_SYNC_MASK |
3795 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003796 temp |= (TRANS_DP_OUTPUT_ENABLE |
3797 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003798 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003799
3800 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003801 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003802 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003803 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003804
3805 switch (intel_trans_dp_port_sel(crtc)) {
3806 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003807 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003808 break;
3809 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003810 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003811 break;
3812 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003813 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003814 break;
3815 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003816 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003817 }
3818
Chris Wilson5eddb702010-09-11 13:48:45 +01003819 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003820 }
3821
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003822 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003823}
3824
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003825static void lpt_pch_enable(struct drm_crtc *crtc)
3826{
3827 struct drm_device *dev = crtc->dev;
3828 struct drm_i915_private *dev_priv = dev->dev_private;
3829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003830 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003831
Daniel Vetterab9412b2013-05-03 11:49:46 +02003832 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003833
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003834 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003835
Paulo Zanoni0540e482012-10-31 18:12:40 -02003836 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003837 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003838
Paulo Zanoni937bb612012-10-31 18:12:47 -02003839 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003840}
3841
Daniel Vetter716c2e52014-06-25 22:02:02 +03003842void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003843{
Daniel Vettere2b78262013-06-07 23:10:03 +02003844 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003845
3846 if (pll == NULL)
3847 return;
3848
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003849 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003850 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003851 return;
3852 }
3853
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003854 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3855 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003856 WARN_ON(pll->on);
3857 WARN_ON(pll->active);
3858 }
3859
Daniel Vettera43f6e02013-06-07 23:10:32 +02003860 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003861}
3862
Daniel Vetter716c2e52014-06-25 22:02:02 +03003863struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003864{
Daniel Vettere2b78262013-06-07 23:10:03 +02003865 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3866 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3867 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003868
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003869 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003870 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3871 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003872 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003873 }
3874
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003875 if (HAS_PCH_IBX(dev_priv->dev)) {
3876 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003877 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003878 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003879
Daniel Vetter46edb022013-06-05 13:34:12 +02003880 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3881 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003882
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003883 WARN_ON(pll->config.crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003884
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003885 goto found;
3886 }
3887
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003888 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3889 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003890
3891 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003892 if (pll->config.crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003893 continue;
3894
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003895 if (memcmp(&crtc->config.dpll_hw_state,
3896 &pll->config.hw_state,
3897 sizeof(pll->config.hw_state)) == 0) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003898 DRM_DEBUG_KMS("CRTC:%d sharing existing %s "
3899 "(crtc_mask 0x%08x, active %d)\n",
3900 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003901 pll->config.crtc_mask, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003902
3903 goto found;
3904 }
3905 }
3906
3907 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003908 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3909 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003910 if (pll->config.crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003911 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3912 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003913 goto found;
3914 }
3915 }
3916
3917 return NULL;
3918
3919found:
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003920 if (pll->config.crtc_mask == 0)
3921 pll->config.hw_state = crtc->config.dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003922
Daniel Vettera43f6e02013-06-07 23:10:32 +02003923 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003924 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3925 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003926
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003927 pll->config.crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003928
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003929 return pll;
3930}
3931
Daniel Vettera1520312013-05-03 11:49:50 +02003932static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003933{
3934 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003935 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003936 u32 temp;
3937
3938 temp = I915_READ(dslreg);
3939 udelay(500);
3940 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003941 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003942 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003943 }
3944}
3945
Jesse Barnesb074cec2013-04-25 12:55:02 -07003946static void ironlake_pfit_enable(struct intel_crtc *crtc)
3947{
3948 struct drm_device *dev = crtc->base.dev;
3949 struct drm_i915_private *dev_priv = dev->dev_private;
3950 int pipe = crtc->pipe;
3951
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003952 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003953 /* Force use of hard-coded filter coefficients
3954 * as some pre-programmed values are broken,
3955 * e.g. x201.
3956 */
3957 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3958 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3959 PF_PIPE_SEL_IVB(pipe));
3960 else
3961 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3962 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3963 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003964 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003965}
3966
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003967static void intel_enable_planes(struct drm_crtc *crtc)
3968{
3969 struct drm_device *dev = crtc->dev;
3970 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003971 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003972 struct intel_plane *intel_plane;
3973
Matt Roperaf2b6532014-04-01 15:22:32 -07003974 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3975 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003976 if (intel_plane->pipe == pipe)
3977 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003978 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003979}
3980
3981static void intel_disable_planes(struct drm_crtc *crtc)
3982{
3983 struct drm_device *dev = crtc->dev;
3984 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003985 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003986 struct intel_plane *intel_plane;
3987
Matt Roperaf2b6532014-04-01 15:22:32 -07003988 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3989 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003990 if (intel_plane->pipe == pipe)
3991 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003992 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003993}
3994
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003995void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003996{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003997 struct drm_device *dev = crtc->base.dev;
3998 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003999
4000 if (!crtc->config.ips_enabled)
4001 return;
4002
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004003 /* We can only enable IPS after we enable a plane and wait for a vblank */
4004 intel_wait_for_vblank(dev, crtc->pipe);
4005
Paulo Zanonid77e4532013-09-24 13:52:55 -03004006 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004007 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004008 mutex_lock(&dev_priv->rps.hw_lock);
4009 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4010 mutex_unlock(&dev_priv->rps.hw_lock);
4011 /* Quoting Art Runyan: "its not safe to expect any particular
4012 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004013 * mailbox." Moreover, the mailbox may return a bogus state,
4014 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004015 */
4016 } else {
4017 I915_WRITE(IPS_CTL, IPS_ENABLE);
4018 /* The bit only becomes 1 in the next vblank, so this wait here
4019 * is essentially intel_wait_for_vblank. If we don't have this
4020 * and don't wait for vblanks until the end of crtc_enable, then
4021 * the HW state readout code will complain that the expected
4022 * IPS_CTL value is not the one we read. */
4023 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4024 DRM_ERROR("Timed out waiting for IPS enable\n");
4025 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004026}
4027
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004028void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004029{
4030 struct drm_device *dev = crtc->base.dev;
4031 struct drm_i915_private *dev_priv = dev->dev_private;
4032
4033 if (!crtc->config.ips_enabled)
4034 return;
4035
4036 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004037 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004038 mutex_lock(&dev_priv->rps.hw_lock);
4039 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4040 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004041 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4042 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4043 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004044 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004045 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004046 POSTING_READ(IPS_CTL);
4047 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004048
4049 /* We need to wait for a vblank before we can disable the plane. */
4050 intel_wait_for_vblank(dev, crtc->pipe);
4051}
4052
4053/** Loads the palette/gamma unit for the CRTC with the prepared values */
4054static void intel_crtc_load_lut(struct drm_crtc *crtc)
4055{
4056 struct drm_device *dev = crtc->dev;
4057 struct drm_i915_private *dev_priv = dev->dev_private;
4058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4059 enum pipe pipe = intel_crtc->pipe;
4060 int palreg = PALETTE(pipe);
4061 int i;
4062 bool reenable_ips = false;
4063
4064 /* The clocks have to be on to load the palette. */
4065 if (!crtc->enabled || !intel_crtc->active)
4066 return;
4067
4068 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004069 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004070 assert_dsi_pll_enabled(dev_priv);
4071 else
4072 assert_pll_enabled(dev_priv, pipe);
4073 }
4074
4075 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304076 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004077 palreg = LGC_PALETTE(pipe);
4078
4079 /* Workaround : Do not read or write the pipe palette/gamma data while
4080 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4081 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02004082 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004083 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4084 GAMMA_MODE_MODE_SPLIT)) {
4085 hsw_disable_ips(intel_crtc);
4086 reenable_ips = true;
4087 }
4088
4089 for (i = 0; i < 256; i++) {
4090 I915_WRITE(palreg + 4 * i,
4091 (intel_crtc->lut_r[i] << 16) |
4092 (intel_crtc->lut_g[i] << 8) |
4093 intel_crtc->lut_b[i]);
4094 }
4095
4096 if (reenable_ips)
4097 hsw_enable_ips(intel_crtc);
4098}
4099
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004100static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4101{
4102 if (!enable && intel_crtc->overlay) {
4103 struct drm_device *dev = intel_crtc->base.dev;
4104 struct drm_i915_private *dev_priv = dev->dev_private;
4105
4106 mutex_lock(&dev->struct_mutex);
4107 dev_priv->mm.interruptible = false;
4108 (void) intel_overlay_switch_off(intel_crtc->overlay);
4109 dev_priv->mm.interruptible = true;
4110 mutex_unlock(&dev->struct_mutex);
4111 }
4112
4113 /* Let userspace switch the overlay on again. In most cases userspace
4114 * has to recompute where to put it anyway.
4115 */
4116}
4117
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004118static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004119{
4120 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004121 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4122 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004123
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004124 intel_enable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004125 intel_enable_planes(crtc);
4126 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004127 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004128
4129 hsw_enable_ips(intel_crtc);
4130
4131 mutex_lock(&dev->struct_mutex);
4132 intel_update_fbc(dev);
4133 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004134
4135 /*
4136 * FIXME: Once we grow proper nuclear flip support out of this we need
4137 * to compute the mask of flip planes precisely. For the time being
4138 * consider this a flip from a NULL plane.
4139 */
4140 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004141}
4142
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004143static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004144{
4145 struct drm_device *dev = crtc->dev;
4146 struct drm_i915_private *dev_priv = dev->dev_private;
4147 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4148 int pipe = intel_crtc->pipe;
4149 int plane = intel_crtc->plane;
4150
4151 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004152
4153 if (dev_priv->fbc.plane == plane)
4154 intel_disable_fbc(dev);
4155
4156 hsw_disable_ips(intel_crtc);
4157
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004158 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004159 intel_crtc_update_cursor(crtc, false);
4160 intel_disable_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004161 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004162
Daniel Vetterf99d7062014-06-19 16:01:59 +02004163 /*
4164 * FIXME: Once we grow proper nuclear flip support out of this we need
4165 * to compute the mask of flip planes precisely. For the time being
4166 * consider this a flip to a NULL plane.
4167 */
4168 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004169}
4170
Jesse Barnesf67a5592011-01-05 10:31:48 -08004171static void ironlake_crtc_enable(struct drm_crtc *crtc)
4172{
4173 struct drm_device *dev = crtc->dev;
4174 struct drm_i915_private *dev_priv = dev->dev_private;
4175 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004176 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004177 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004178
Daniel Vetter08a48462012-07-02 11:43:47 +02004179 WARN_ON(!crtc->enabled);
4180
Jesse Barnesf67a5592011-01-05 10:31:48 -08004181 if (intel_crtc->active)
4182 return;
4183
Daniel Vetterb14b1052014-04-24 23:55:13 +02004184 if (intel_crtc->config.has_pch_encoder)
4185 intel_prepare_shared_dpll(intel_crtc);
4186
Daniel Vetter29407aa2014-04-24 23:55:08 +02004187 if (intel_crtc->config.has_dp_encoder)
4188 intel_dp_set_m_n(intel_crtc);
4189
4190 intel_set_pipe_timings(intel_crtc);
4191
4192 if (intel_crtc->config.has_pch_encoder) {
4193 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004194 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004195 }
4196
4197 ironlake_set_pipeconf(crtc);
4198
Jesse Barnesf67a5592011-01-05 10:31:48 -08004199 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004200
Daniel Vettera72e4c92014-09-30 10:56:47 +02004201 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4202 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004203
Daniel Vetterf6736a12013-06-05 13:34:30 +02004204 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004205 if (encoder->pre_enable)
4206 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004207
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004208 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004209 /* Note: FDI PLL enabling _must_ be done before we enable the
4210 * cpu pipes, hence this is separate from all the other fdi/pch
4211 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004212 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004213 } else {
4214 assert_fdi_tx_disabled(dev_priv, pipe);
4215 assert_fdi_rx_disabled(dev_priv, pipe);
4216 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004217
Jesse Barnesb074cec2013-04-25 12:55:02 -07004218 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004219
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004220 /*
4221 * On ILK+ LUT must be loaded before the pipe is running but with
4222 * clocks enabled
4223 */
4224 intel_crtc_load_lut(crtc);
4225
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004226 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004227 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004228
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004229 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004230 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004231
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004232 for_each_encoder_on_crtc(dev, crtc, encoder)
4233 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004234
4235 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004236 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004237
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004238 assert_vblank_disabled(crtc);
4239 drm_crtc_vblank_on(crtc);
4240
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004241 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004242}
4243
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004244/* IPS only exists on ULT machines and is tied to pipe A. */
4245static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4246{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004247 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004248}
4249
Paulo Zanonie4916942013-09-20 16:21:19 -03004250/*
4251 * This implements the workaround described in the "notes" section of the mode
4252 * set sequence documentation. When going from no pipes or single pipe to
4253 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4254 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4255 */
4256static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4257{
4258 struct drm_device *dev = crtc->base.dev;
4259 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4260
4261 /* We want to get the other_active_crtc only if there's only 1 other
4262 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004263 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004264 if (!crtc_it->active || crtc_it == crtc)
4265 continue;
4266
4267 if (other_active_crtc)
4268 return;
4269
4270 other_active_crtc = crtc_it;
4271 }
4272 if (!other_active_crtc)
4273 return;
4274
4275 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4276 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4277}
4278
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004279static void haswell_crtc_enable(struct drm_crtc *crtc)
4280{
4281 struct drm_device *dev = crtc->dev;
4282 struct drm_i915_private *dev_priv = dev->dev_private;
4283 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4284 struct intel_encoder *encoder;
4285 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004286
4287 WARN_ON(!crtc->enabled);
4288
4289 if (intel_crtc->active)
4290 return;
4291
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004292 if (intel_crtc_to_shared_dpll(intel_crtc))
4293 intel_enable_shared_dpll(intel_crtc);
4294
Daniel Vetter229fca92014-04-24 23:55:09 +02004295 if (intel_crtc->config.has_dp_encoder)
4296 intel_dp_set_m_n(intel_crtc);
4297
4298 intel_set_pipe_timings(intel_crtc);
4299
Clint Taylorebb69c92014-09-30 10:30:22 -07004300 if (intel_crtc->config.cpu_transcoder != TRANSCODER_EDP) {
4301 I915_WRITE(PIPE_MULT(intel_crtc->config.cpu_transcoder),
4302 intel_crtc->config.pixel_multiplier - 1);
4303 }
4304
Daniel Vetter229fca92014-04-24 23:55:09 +02004305 if (intel_crtc->config.has_pch_encoder) {
4306 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004307 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004308 }
4309
4310 haswell_set_pipeconf(crtc);
4311
4312 intel_set_pipe_csc(crtc);
4313
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004314 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004315
Daniel Vettera72e4c92014-09-30 10:56:47 +02004316 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004317 for_each_encoder_on_crtc(dev, crtc, encoder)
4318 if (encoder->pre_enable)
4319 encoder->pre_enable(encoder);
4320
Imre Deak4fe94672014-06-25 22:01:49 +03004321 if (intel_crtc->config.has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004322 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4323 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004324 dev_priv->display.fdi_link_train(crtc);
4325 }
4326
Paulo Zanoni1f544382012-10-24 11:32:00 -02004327 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004328
Jesse Barnesb074cec2013-04-25 12:55:02 -07004329 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004330
4331 /*
4332 * On ILK+ LUT must be loaded before the pipe is running but with
4333 * clocks enabled
4334 */
4335 intel_crtc_load_lut(crtc);
4336
Paulo Zanoni1f544382012-10-24 11:32:00 -02004337 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004338 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004339
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004340 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004341 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004342
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004343 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004344 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004345
Dave Airlie0e32b392014-05-02 14:02:48 +10004346 if (intel_crtc->config.dp_encoder_is_mst)
4347 intel_ddi_set_vc_payload_alloc(crtc, true);
4348
Jani Nikula8807e552013-08-30 19:40:32 +03004349 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004350 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004351 intel_opregion_notify_encoder(encoder, true);
4352 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004353
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004354 assert_vblank_disabled(crtc);
4355 drm_crtc_vblank_on(crtc);
4356
Paulo Zanonie4916942013-09-20 16:21:19 -03004357 /* If we change the relative order between pipe/planes enabling, we need
4358 * to change the workaround. */
4359 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004360 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004361}
4362
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004363static void ironlake_pfit_disable(struct intel_crtc *crtc)
4364{
4365 struct drm_device *dev = crtc->base.dev;
4366 struct drm_i915_private *dev_priv = dev->dev_private;
4367 int pipe = crtc->pipe;
4368
4369 /* To avoid upsetting the power well on haswell only disable the pfit if
4370 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004371 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004372 I915_WRITE(PF_CTL(pipe), 0);
4373 I915_WRITE(PF_WIN_POS(pipe), 0);
4374 I915_WRITE(PF_WIN_SZ(pipe), 0);
4375 }
4376}
4377
Jesse Barnes6be4a602010-09-10 10:26:01 -07004378static void ironlake_crtc_disable(struct drm_crtc *crtc)
4379{
4380 struct drm_device *dev = crtc->dev;
4381 struct drm_i915_private *dev_priv = dev->dev_private;
4382 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004383 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004384 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004385 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004386
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004387 if (!intel_crtc->active)
4388 return;
4389
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004390 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004391
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004392 drm_crtc_vblank_off(crtc);
4393 assert_vblank_disabled(crtc);
4394
Daniel Vetterea9d7582012-07-10 10:42:52 +02004395 for_each_encoder_on_crtc(dev, crtc, encoder)
4396 encoder->disable(encoder);
4397
Daniel Vetterd925c592013-06-05 13:34:04 +02004398 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004399 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004400
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004401 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004402
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004403 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004404
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004405 for_each_encoder_on_crtc(dev, crtc, encoder)
4406 if (encoder->post_disable)
4407 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004408
Daniel Vetterd925c592013-06-05 13:34:04 +02004409 if (intel_crtc->config.has_pch_encoder) {
4410 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004411
Daniel Vetterd925c592013-06-05 13:34:04 +02004412 ironlake_disable_pch_transcoder(dev_priv, pipe);
Daniel Vettera72e4c92014-09-30 10:56:47 +02004413 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004414
Daniel Vetterd925c592013-06-05 13:34:04 +02004415 if (HAS_PCH_CPT(dev)) {
4416 /* disable TRANS_DP_CTL */
4417 reg = TRANS_DP_CTL(pipe);
4418 temp = I915_READ(reg);
4419 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4420 TRANS_DP_PORT_SEL_MASK);
4421 temp |= TRANS_DP_PORT_SEL_NONE;
4422 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004423
Daniel Vetterd925c592013-06-05 13:34:04 +02004424 /* disable DPLL_SEL */
4425 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004426 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004427 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004428 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004429
4430 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004431 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004432
4433 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004434 }
4435
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004436 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004437 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004438
4439 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004440 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004441 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004442}
4443
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004444static void haswell_crtc_disable(struct drm_crtc *crtc)
4445{
4446 struct drm_device *dev = crtc->dev;
4447 struct drm_i915_private *dev_priv = dev->dev_private;
4448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4449 struct intel_encoder *encoder;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004450 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004451
4452 if (!intel_crtc->active)
4453 return;
4454
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004455 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004456
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004457 drm_crtc_vblank_off(crtc);
4458 assert_vblank_disabled(crtc);
4459
Jani Nikula8807e552013-08-30 19:40:32 +03004460 for_each_encoder_on_crtc(dev, crtc, encoder) {
4461 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004462 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004463 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004464
Paulo Zanoni86642812013-04-12 17:57:57 -03004465 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004466 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4467 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004468 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004469
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004470 if (intel_crtc->config.dp_encoder_is_mst)
4471 intel_ddi_set_vc_payload_alloc(crtc, false);
4472
Paulo Zanoniad80a812012-10-24 16:06:19 -02004473 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004474
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004475 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004476
Paulo Zanoni1f544382012-10-24 11:32:00 -02004477 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004478
Daniel Vetter88adfff2013-03-28 10:42:01 +01004479 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004480 lpt_disable_pch_transcoder(dev_priv);
Daniel Vettera72e4c92014-09-30 10:56:47 +02004481 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4482 true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004483 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004484 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004485
Imre Deak97b040a2014-06-25 22:01:50 +03004486 for_each_encoder_on_crtc(dev, crtc, encoder)
4487 if (encoder->post_disable)
4488 encoder->post_disable(encoder);
4489
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004490 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004491 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004492
4493 mutex_lock(&dev->struct_mutex);
4494 intel_update_fbc(dev);
4495 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004496
4497 if (intel_crtc_to_shared_dpll(intel_crtc))
4498 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004499}
4500
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004501static void ironlake_crtc_off(struct drm_crtc *crtc)
4502{
4503 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004504 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004505}
4506
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004507
Jesse Barnes2dd24552013-04-25 12:55:01 -07004508static void i9xx_pfit_enable(struct intel_crtc *crtc)
4509{
4510 struct drm_device *dev = crtc->base.dev;
4511 struct drm_i915_private *dev_priv = dev->dev_private;
4512 struct intel_crtc_config *pipe_config = &crtc->config;
4513
Daniel Vetter328d8e82013-05-08 10:36:31 +02004514 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004515 return;
4516
Daniel Vetterc0b03412013-05-28 12:05:54 +02004517 /*
4518 * The panel fitter should only be adjusted whilst the pipe is disabled,
4519 * according to register description and PRM.
4520 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004521 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4522 assert_pipe_disabled(dev_priv, crtc->pipe);
4523
Jesse Barnesb074cec2013-04-25 12:55:02 -07004524 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4525 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004526
4527 /* Border color in case we don't scale up to the full screen. Black by
4528 * default, change to something else for debugging. */
4529 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004530}
4531
Dave Airlied05410f2014-06-05 13:22:59 +10004532static enum intel_display_power_domain port_to_power_domain(enum port port)
4533{
4534 switch (port) {
4535 case PORT_A:
4536 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4537 case PORT_B:
4538 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4539 case PORT_C:
4540 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4541 case PORT_D:
4542 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4543 default:
4544 WARN_ON_ONCE(1);
4545 return POWER_DOMAIN_PORT_OTHER;
4546 }
4547}
4548
Imre Deak77d22dc2014-03-05 16:20:52 +02004549#define for_each_power_domain(domain, mask) \
4550 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4551 if ((1 << (domain)) & (mask))
4552
Imre Deak319be8a2014-03-04 19:22:57 +02004553enum intel_display_power_domain
4554intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004555{
Imre Deak319be8a2014-03-04 19:22:57 +02004556 struct drm_device *dev = intel_encoder->base.dev;
4557 struct intel_digital_port *intel_dig_port;
4558
4559 switch (intel_encoder->type) {
4560 case INTEL_OUTPUT_UNKNOWN:
4561 /* Only DDI platforms should ever use this output type */
4562 WARN_ON_ONCE(!HAS_DDI(dev));
4563 case INTEL_OUTPUT_DISPLAYPORT:
4564 case INTEL_OUTPUT_HDMI:
4565 case INTEL_OUTPUT_EDP:
4566 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004567 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004568 case INTEL_OUTPUT_DP_MST:
4569 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4570 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004571 case INTEL_OUTPUT_ANALOG:
4572 return POWER_DOMAIN_PORT_CRT;
4573 case INTEL_OUTPUT_DSI:
4574 return POWER_DOMAIN_PORT_DSI;
4575 default:
4576 return POWER_DOMAIN_PORT_OTHER;
4577 }
4578}
4579
4580static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4581{
4582 struct drm_device *dev = crtc->dev;
4583 struct intel_encoder *intel_encoder;
4584 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4585 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004586 unsigned long mask;
4587 enum transcoder transcoder;
4588
4589 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4590
4591 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4592 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004593 if (intel_crtc->config.pch_pfit.enabled ||
4594 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004595 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4596
Imre Deak319be8a2014-03-04 19:22:57 +02004597 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4598 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4599
Imre Deak77d22dc2014-03-05 16:20:52 +02004600 return mask;
4601}
4602
Imre Deak77d22dc2014-03-05 16:20:52 +02004603static void modeset_update_crtc_power_domains(struct drm_device *dev)
4604{
4605 struct drm_i915_private *dev_priv = dev->dev_private;
4606 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4607 struct intel_crtc *crtc;
4608
4609 /*
4610 * First get all needed power domains, then put all unneeded, to avoid
4611 * any unnecessary toggling of the power wells.
4612 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004613 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004614 enum intel_display_power_domain domain;
4615
4616 if (!crtc->base.enabled)
4617 continue;
4618
Imre Deak319be8a2014-03-04 19:22:57 +02004619 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004620
4621 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4622 intel_display_power_get(dev_priv, domain);
4623 }
4624
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004625 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004626 enum intel_display_power_domain domain;
4627
4628 for_each_power_domain(domain, crtc->enabled_power_domains)
4629 intel_display_power_put(dev_priv, domain);
4630
4631 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4632 }
4633
4634 intel_display_set_init_power(dev_priv, false);
4635}
4636
Ville Syrjälädfcab172014-06-13 13:37:47 +03004637/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004638static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004639{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004640 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004641
Jesse Barnes586f49d2013-11-04 16:06:59 -08004642 /* Obtain SKU information */
4643 mutex_lock(&dev_priv->dpio_lock);
4644 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4645 CCK_FUSE_HPLL_FREQ_MASK;
4646 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004647
Ville Syrjälädfcab172014-06-13 13:37:47 +03004648 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004649}
4650
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004651static void vlv_update_cdclk(struct drm_device *dev)
4652{
4653 struct drm_i915_private *dev_priv = dev->dev_private;
4654
4655 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004656 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004657 dev_priv->vlv_cdclk_freq);
4658
4659 /*
4660 * Program the gmbus_freq based on the cdclk frequency.
4661 * BSpec erroneously claims we should aim for 4MHz, but
4662 * in fact 1MHz is the correct frequency.
4663 */
4664 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4665}
4666
Jesse Barnes30a970c2013-11-04 13:48:12 -08004667/* Adjust CDclk dividers to allow high res or save power if possible */
4668static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4669{
4670 struct drm_i915_private *dev_priv = dev->dev_private;
4671 u32 val, cmd;
4672
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004673 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004674
Ville Syrjälädfcab172014-06-13 13:37:47 +03004675 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004676 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004677 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004678 cmd = 1;
4679 else
4680 cmd = 0;
4681
4682 mutex_lock(&dev_priv->rps.hw_lock);
4683 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4684 val &= ~DSPFREQGUAR_MASK;
4685 val |= (cmd << DSPFREQGUAR_SHIFT);
4686 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4687 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4688 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4689 50)) {
4690 DRM_ERROR("timed out waiting for CDclk change\n");
4691 }
4692 mutex_unlock(&dev_priv->rps.hw_lock);
4693
Ville Syrjälädfcab172014-06-13 13:37:47 +03004694 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004695 u32 divider, vco;
4696
4697 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004698 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004699
4700 mutex_lock(&dev_priv->dpio_lock);
4701 /* adjust cdclk divider */
4702 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004703 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004704 val |= divider;
4705 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004706
4707 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4708 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4709 50))
4710 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004711 mutex_unlock(&dev_priv->dpio_lock);
4712 }
4713
4714 mutex_lock(&dev_priv->dpio_lock);
4715 /* adjust self-refresh exit latency value */
4716 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4717 val &= ~0x7f;
4718
4719 /*
4720 * For high bandwidth configs, we set a higher latency in the bunit
4721 * so that the core display fetch happens in time to avoid underruns.
4722 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004723 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004724 val |= 4500 / 250; /* 4.5 usec */
4725 else
4726 val |= 3000 / 250; /* 3.0 usec */
4727 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4728 mutex_unlock(&dev_priv->dpio_lock);
4729
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004730 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004731}
4732
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004733static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4734{
4735 struct drm_i915_private *dev_priv = dev->dev_private;
4736 u32 val, cmd;
4737
4738 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4739
4740 switch (cdclk) {
4741 case 400000:
4742 cmd = 3;
4743 break;
4744 case 333333:
4745 case 320000:
4746 cmd = 2;
4747 break;
4748 case 266667:
4749 cmd = 1;
4750 break;
4751 case 200000:
4752 cmd = 0;
4753 break;
4754 default:
4755 WARN_ON(1);
4756 return;
4757 }
4758
4759 mutex_lock(&dev_priv->rps.hw_lock);
4760 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4761 val &= ~DSPFREQGUAR_MASK_CHV;
4762 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4763 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4764 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4765 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4766 50)) {
4767 DRM_ERROR("timed out waiting for CDclk change\n");
4768 }
4769 mutex_unlock(&dev_priv->rps.hw_lock);
4770
4771 vlv_update_cdclk(dev);
4772}
4773
Jesse Barnes30a970c2013-11-04 13:48:12 -08004774static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4775 int max_pixclk)
4776{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004777 int vco = valleyview_get_vco(dev_priv);
4778 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4779
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004780 /* FIXME: Punit isn't quite ready yet */
4781 if (IS_CHERRYVIEW(dev_priv->dev))
4782 return 400000;
4783
Jesse Barnes30a970c2013-11-04 13:48:12 -08004784 /*
4785 * Really only a few cases to deal with, as only 4 CDclks are supported:
4786 * 200MHz
4787 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004788 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004789 * 400MHz
4790 * So we check to see whether we're above 90% of the lower bin and
4791 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004792 *
4793 * We seem to get an unstable or solid color picture at 200MHz.
4794 * Not sure what's wrong. For now use 200MHz only when all pipes
4795 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004796 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004797 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004798 return 400000;
4799 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004800 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004801 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004802 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004803 else
4804 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004805}
4806
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004807/* compute the max pixel clock for new configuration */
4808static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004809{
4810 struct drm_device *dev = dev_priv->dev;
4811 struct intel_crtc *intel_crtc;
4812 int max_pixclk = 0;
4813
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004814 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004815 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004816 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004817 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004818 }
4819
4820 return max_pixclk;
4821}
4822
4823static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004824 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004825{
4826 struct drm_i915_private *dev_priv = dev->dev_private;
4827 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004828 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004829
Imre Deakd60c4472014-03-27 17:45:10 +02004830 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4831 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004832 return;
4833
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004834 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004835 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004836 if (intel_crtc->base.enabled)
4837 *prepare_pipes |= (1 << intel_crtc->pipe);
4838}
4839
4840static void valleyview_modeset_global_resources(struct drm_device *dev)
4841{
4842 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004843 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004844 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4845
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004846 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4847 if (IS_CHERRYVIEW(dev))
4848 cherryview_set_cdclk(dev, req_cdclk);
4849 else
4850 valleyview_set_cdclk(dev, req_cdclk);
4851 }
4852
Imre Deak77961eb2014-03-05 16:20:56 +02004853 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004854}
4855
Jesse Barnes89b667f2013-04-18 14:51:36 -07004856static void valleyview_crtc_enable(struct drm_crtc *crtc)
4857{
4858 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02004859 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4861 struct intel_encoder *encoder;
4862 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004863 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004864
4865 WARN_ON(!crtc->enabled);
4866
4867 if (intel_crtc->active)
4868 return;
4869
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004870 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05304871
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004872 if (!is_dsi) {
4873 if (IS_CHERRYVIEW(dev))
Ville Syrjäläd288f652014-10-28 13:20:22 +02004874 chv_prepare_pll(intel_crtc, &intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004875 else
Ville Syrjäläd288f652014-10-28 13:20:22 +02004876 vlv_prepare_pll(intel_crtc, &intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004877 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02004878
4879 if (intel_crtc->config.has_dp_encoder)
4880 intel_dp_set_m_n(intel_crtc);
4881
4882 intel_set_pipe_timings(intel_crtc);
4883
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004884 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
4885 struct drm_i915_private *dev_priv = dev->dev_private;
4886
4887 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
4888 I915_WRITE(CHV_CANVAS(pipe), 0);
4889 }
4890
Daniel Vetter5b18e572014-04-24 23:55:06 +02004891 i9xx_set_pipeconf(intel_crtc);
4892
Jesse Barnes89b667f2013-04-18 14:51:36 -07004893 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004894
Daniel Vettera72e4c92014-09-30 10:56:47 +02004895 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004896
Jesse Barnes89b667f2013-04-18 14:51:36 -07004897 for_each_encoder_on_crtc(dev, crtc, encoder)
4898 if (encoder->pre_pll_enable)
4899 encoder->pre_pll_enable(encoder);
4900
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004901 if (!is_dsi) {
4902 if (IS_CHERRYVIEW(dev))
Ville Syrjäläd288f652014-10-28 13:20:22 +02004903 chv_enable_pll(intel_crtc, &intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004904 else
Ville Syrjäläd288f652014-10-28 13:20:22 +02004905 vlv_enable_pll(intel_crtc, &intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004906 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004907
4908 for_each_encoder_on_crtc(dev, crtc, encoder)
4909 if (encoder->pre_enable)
4910 encoder->pre_enable(encoder);
4911
Jesse Barnes2dd24552013-04-25 12:55:01 -07004912 i9xx_pfit_enable(intel_crtc);
4913
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004914 intel_crtc_load_lut(crtc);
4915
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004916 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004917 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004918
Jani Nikula50049452013-07-30 12:20:32 +03004919 for_each_encoder_on_crtc(dev, crtc, encoder)
4920 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004921
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004922 assert_vblank_disabled(crtc);
4923 drm_crtc_vblank_on(crtc);
4924
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004925 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004926
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004927 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02004928 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004929}
4930
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004931static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4932{
4933 struct drm_device *dev = crtc->base.dev;
4934 struct drm_i915_private *dev_priv = dev->dev_private;
4935
4936 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4937 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4938}
4939
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004940static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004941{
4942 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02004943 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08004944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004945 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004946 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004947
Daniel Vetter08a48462012-07-02 11:43:47 +02004948 WARN_ON(!crtc->enabled);
4949
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004950 if (intel_crtc->active)
4951 return;
4952
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004953 i9xx_set_pll_dividers(intel_crtc);
4954
Daniel Vetter5b18e572014-04-24 23:55:06 +02004955 if (intel_crtc->config.has_dp_encoder)
4956 intel_dp_set_m_n(intel_crtc);
4957
4958 intel_set_pipe_timings(intel_crtc);
4959
Daniel Vetter5b18e572014-04-24 23:55:06 +02004960 i9xx_set_pipeconf(intel_crtc);
4961
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004962 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004963
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004964 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02004965 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004966
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004967 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004968 if (encoder->pre_enable)
4969 encoder->pre_enable(encoder);
4970
Daniel Vetterf6736a12013-06-05 13:34:30 +02004971 i9xx_enable_pll(intel_crtc);
4972
Jesse Barnes2dd24552013-04-25 12:55:01 -07004973 i9xx_pfit_enable(intel_crtc);
4974
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004975 intel_crtc_load_lut(crtc);
4976
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004977 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004978 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004979
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004980 for_each_encoder_on_crtc(dev, crtc, encoder)
4981 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004982
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004983 assert_vblank_disabled(crtc);
4984 drm_crtc_vblank_on(crtc);
4985
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004986 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004987
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004988 /*
4989 * Gen2 reports pipe underruns whenever all planes are disabled.
4990 * So don't enable underrun reporting before at least some planes
4991 * are enabled.
4992 * FIXME: Need to fix the logic to work when we turn off all planes
4993 * but leave the pipe running.
4994 */
4995 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02004996 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004997
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004998 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02004999 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005000}
5001
Daniel Vetter87476d62013-04-11 16:29:06 +02005002static void i9xx_pfit_disable(struct intel_crtc *crtc)
5003{
5004 struct drm_device *dev = crtc->base.dev;
5005 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005006
5007 if (!crtc->config.gmch_pfit.control)
5008 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005009
5010 assert_pipe_disabled(dev_priv, crtc->pipe);
5011
Daniel Vetter328d8e82013-05-08 10:36:31 +02005012 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5013 I915_READ(PFIT_CONTROL));
5014 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005015}
5016
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005017static void i9xx_crtc_disable(struct drm_crtc *crtc)
5018{
5019 struct drm_device *dev = crtc->dev;
5020 struct drm_i915_private *dev_priv = dev->dev_private;
5021 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005022 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005023 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005024
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005025 if (!intel_crtc->active)
5026 return;
5027
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005028 /*
5029 * Gen2 reports pipe underruns whenever all planes are disabled.
5030 * So diasble underrun reporting before all the planes get disabled.
5031 * FIXME: Need to fix the logic to work when we turn off all planes
5032 * but leave the pipe running.
5033 */
5034 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005035 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005036
Imre Deak564ed192014-06-13 14:54:21 +03005037 /*
5038 * Vblank time updates from the shadow to live plane control register
5039 * are blocked if the memory self-refresh mode is active at that
5040 * moment. So to make sure the plane gets truly disabled, disable
5041 * first the self-refresh mode. The self-refresh enable bit in turn
5042 * will be checked/applied by the HW only at the next frame start
5043 * event which is after the vblank start event, so we need to have a
5044 * wait-for-vblank between disabling the plane and the pipe.
5045 */
5046 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005047 intel_crtc_disable_planes(crtc);
5048
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005049 /*
5050 * On gen2 planes are double buffered but the pipe isn't, so we must
5051 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005052 * We also need to wait on all gmch platforms because of the
5053 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005054 */
Imre Deak564ed192014-06-13 14:54:21 +03005055 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005056
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005057 drm_crtc_vblank_off(crtc);
5058 assert_vblank_disabled(crtc);
5059
5060 for_each_encoder_on_crtc(dev, crtc, encoder)
5061 encoder->disable(encoder);
5062
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005063 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005064
Daniel Vetter87476d62013-04-11 16:29:06 +02005065 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005066
Jesse Barnes89b667f2013-04-18 14:51:36 -07005067 for_each_encoder_on_crtc(dev, crtc, encoder)
5068 if (encoder->post_disable)
5069 encoder->post_disable(encoder);
5070
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005071 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005072 if (IS_CHERRYVIEW(dev))
5073 chv_disable_pll(dev_priv, pipe);
5074 else if (IS_VALLEYVIEW(dev))
5075 vlv_disable_pll(dev_priv, pipe);
5076 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005077 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005078 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005079
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005080 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005081 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005082
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005083 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005084 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005085
Daniel Vetterefa96242014-04-24 23:55:02 +02005086 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01005087 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005088 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005089}
5090
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005091static void i9xx_crtc_off(struct drm_crtc *crtc)
5092{
5093}
5094
Daniel Vetter976f8a22012-07-08 22:34:21 +02005095static void intel_crtc_update_sarea(struct drm_crtc *crtc,
5096 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005097{
5098 struct drm_device *dev = crtc->dev;
5099 struct drm_i915_master_private *master_priv;
5100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5101 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005102
5103 if (!dev->primary->master)
5104 return;
5105
5106 master_priv = dev->primary->master->driver_priv;
5107 if (!master_priv->sarea_priv)
5108 return;
5109
Jesse Barnes79e53942008-11-07 14:24:08 -08005110 switch (pipe) {
5111 case 0:
5112 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
5113 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
5114 break;
5115 case 1:
5116 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
5117 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
5118 break;
5119 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005120 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005121 break;
5122 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005123}
5124
Borun Fub04c5bd2014-07-12 10:02:27 +05305125/* Master function to enable/disable CRTC and corresponding power wells */
5126void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005127{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005128 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005129 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005130 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005131 enum intel_display_power_domain domain;
5132 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005133
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005134 if (enable) {
5135 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005136 domains = get_crtc_power_domains(crtc);
5137 for_each_power_domain(domain, domains)
5138 intel_display_power_get(dev_priv, domain);
5139 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005140
5141 dev_priv->display.crtc_enable(crtc);
5142 }
5143 } else {
5144 if (intel_crtc->active) {
5145 dev_priv->display.crtc_disable(crtc);
5146
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005147 domains = intel_crtc->enabled_power_domains;
5148 for_each_power_domain(domain, domains)
5149 intel_display_power_put(dev_priv, domain);
5150 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005151 }
5152 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305153}
5154
5155/**
5156 * Sets the power management mode of the pipe and plane.
5157 */
5158void intel_crtc_update_dpms(struct drm_crtc *crtc)
5159{
5160 struct drm_device *dev = crtc->dev;
5161 struct intel_encoder *intel_encoder;
5162 bool enable = false;
5163
5164 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5165 enable |= intel_encoder->connectors_active;
5166
5167 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005168
5169 intel_crtc_update_sarea(crtc, enable);
5170}
5171
Daniel Vetter976f8a22012-07-08 22:34:21 +02005172static void intel_crtc_disable(struct drm_crtc *crtc)
5173{
5174 struct drm_device *dev = crtc->dev;
5175 struct drm_connector *connector;
5176 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07005177 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02005178 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005179
5180 /* crtc should still be enabled when we disable it. */
5181 WARN_ON(!crtc->enabled);
5182
5183 dev_priv->display.crtc_disable(crtc);
5184 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005185 dev_priv->display.off(crtc);
5186
Matt Roperf4510a22014-04-01 15:22:40 -07005187 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01005188 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02005189 intel_unpin_fb_obj(old_obj);
5190 i915_gem_track_fb(old_obj, NULL,
5191 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01005192 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07005193 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005194 }
5195
5196 /* Update computed state. */
5197 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5198 if (!connector->encoder || !connector->encoder->crtc)
5199 continue;
5200
5201 if (connector->encoder->crtc != crtc)
5202 continue;
5203
5204 connector->dpms = DRM_MODE_DPMS_OFF;
5205 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005206 }
5207}
5208
Chris Wilsonea5b2132010-08-04 13:50:23 +01005209void intel_encoder_destroy(struct drm_encoder *encoder)
5210{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005211 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005212
Chris Wilsonea5b2132010-08-04 13:50:23 +01005213 drm_encoder_cleanup(encoder);
5214 kfree(intel_encoder);
5215}
5216
Damien Lespiau92373292013-08-08 22:28:57 +01005217/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005218 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5219 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005220static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005221{
5222 if (mode == DRM_MODE_DPMS_ON) {
5223 encoder->connectors_active = true;
5224
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005225 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005226 } else {
5227 encoder->connectors_active = false;
5228
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005229 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005230 }
5231}
5232
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005233/* Cross check the actual hw state with our own modeset state tracking (and it's
5234 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005235static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005236{
5237 if (connector->get_hw_state(connector)) {
5238 struct intel_encoder *encoder = connector->encoder;
5239 struct drm_crtc *crtc;
5240 bool encoder_enabled;
5241 enum pipe pipe;
5242
5243 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5244 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005245 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005246
Dave Airlie0e32b392014-05-02 14:02:48 +10005247 /* there is no real hw state for MST connectors */
5248 if (connector->mst_port)
5249 return;
5250
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005251 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5252 "wrong connector dpms state\n");
5253 WARN(connector->base.encoder != &encoder->base,
5254 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005255
Dave Airlie36cd7442014-05-02 13:44:18 +10005256 if (encoder) {
5257 WARN(!encoder->connectors_active,
5258 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005259
Dave Airlie36cd7442014-05-02 13:44:18 +10005260 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5261 WARN(!encoder_enabled, "encoder not enabled\n");
5262 if (WARN_ON(!encoder->base.crtc))
5263 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005264
Dave Airlie36cd7442014-05-02 13:44:18 +10005265 crtc = encoder->base.crtc;
5266
5267 WARN(!crtc->enabled, "crtc not enabled\n");
5268 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5269 WARN(pipe != to_intel_crtc(crtc)->pipe,
5270 "encoder active on the wrong pipe\n");
5271 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005272 }
5273}
5274
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005275/* Even simpler default implementation, if there's really no special case to
5276 * consider. */
5277void intel_connector_dpms(struct drm_connector *connector, int mode)
5278{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005279 /* All the simple cases only support two dpms states. */
5280 if (mode != DRM_MODE_DPMS_ON)
5281 mode = DRM_MODE_DPMS_OFF;
5282
5283 if (mode == connector->dpms)
5284 return;
5285
5286 connector->dpms = mode;
5287
5288 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005289 if (connector->encoder)
5290 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005291
Daniel Vetterb9805142012-08-31 17:37:33 +02005292 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005293}
5294
Daniel Vetterf0947c32012-07-02 13:10:34 +02005295/* Simple connector->get_hw_state implementation for encoders that support only
5296 * one connector and no cloning and hence the encoder state determines the state
5297 * of the connector. */
5298bool intel_connector_get_hw_state(struct intel_connector *connector)
5299{
Daniel Vetter24929352012-07-02 20:28:59 +02005300 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005301 struct intel_encoder *encoder = connector->encoder;
5302
5303 return encoder->get_hw_state(encoder, &pipe);
5304}
5305
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005306static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5307 struct intel_crtc_config *pipe_config)
5308{
5309 struct drm_i915_private *dev_priv = dev->dev_private;
5310 struct intel_crtc *pipe_B_crtc =
5311 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5312
5313 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5314 pipe_name(pipe), pipe_config->fdi_lanes);
5315 if (pipe_config->fdi_lanes > 4) {
5316 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5317 pipe_name(pipe), pipe_config->fdi_lanes);
5318 return false;
5319 }
5320
Paulo Zanonibafb6552013-11-02 21:07:44 -07005321 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005322 if (pipe_config->fdi_lanes > 2) {
5323 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5324 pipe_config->fdi_lanes);
5325 return false;
5326 } else {
5327 return true;
5328 }
5329 }
5330
5331 if (INTEL_INFO(dev)->num_pipes == 2)
5332 return true;
5333
5334 /* Ivybridge 3 pipe is really complicated */
5335 switch (pipe) {
5336 case PIPE_A:
5337 return true;
5338 case PIPE_B:
5339 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5340 pipe_config->fdi_lanes > 2) {
5341 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5342 pipe_name(pipe), pipe_config->fdi_lanes);
5343 return false;
5344 }
5345 return true;
5346 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005347 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005348 pipe_B_crtc->config.fdi_lanes <= 2) {
5349 if (pipe_config->fdi_lanes > 2) {
5350 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5351 pipe_name(pipe), pipe_config->fdi_lanes);
5352 return false;
5353 }
5354 } else {
5355 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5356 return false;
5357 }
5358 return true;
5359 default:
5360 BUG();
5361 }
5362}
5363
Daniel Vettere29c22c2013-02-21 00:00:16 +01005364#define RETRY 1
5365static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5366 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005367{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005368 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005369 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005370 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005371 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005372
Daniel Vettere29c22c2013-02-21 00:00:16 +01005373retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005374 /* FDI is a binary signal running at ~2.7GHz, encoding
5375 * each output octet as 10 bits. The actual frequency
5376 * is stored as a divider into a 100MHz clock, and the
5377 * mode pixel clock is stored in units of 1KHz.
5378 * Hence the bw of each lane in terms of the mode signal
5379 * is:
5380 */
5381 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5382
Damien Lespiau241bfc32013-09-25 16:45:37 +01005383 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005384
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005385 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005386 pipe_config->pipe_bpp);
5387
5388 pipe_config->fdi_lanes = lane;
5389
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005390 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005391 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005392
Daniel Vettere29c22c2013-02-21 00:00:16 +01005393 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5394 intel_crtc->pipe, pipe_config);
5395 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5396 pipe_config->pipe_bpp -= 2*3;
5397 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5398 pipe_config->pipe_bpp);
5399 needs_recompute = true;
5400 pipe_config->bw_constrained = true;
5401
5402 goto retry;
5403 }
5404
5405 if (needs_recompute)
5406 return RETRY;
5407
5408 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005409}
5410
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005411static void hsw_compute_ips_config(struct intel_crtc *crtc,
5412 struct intel_crtc_config *pipe_config)
5413{
Jani Nikulad330a952014-01-21 11:24:25 +02005414 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005415 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005416 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005417}
5418
Daniel Vettera43f6e02013-06-07 23:10:32 +02005419static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005420 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005421{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005422 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005423 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005424
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005425 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005426 if (INTEL_INFO(dev)->gen < 4) {
5427 struct drm_i915_private *dev_priv = dev->dev_private;
5428 int clock_limit =
5429 dev_priv->display.get_display_clock_speed(dev);
5430
5431 /*
5432 * Enable pixel doubling when the dot clock
5433 * is > 90% of the (display) core speed.
5434 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005435 * GDG double wide on either pipe,
5436 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005437 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005438 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005439 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005440 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005441 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005442 }
5443
Damien Lespiau241bfc32013-09-25 16:45:37 +01005444 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005445 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005446 }
Chris Wilson89749352010-09-12 18:25:19 +01005447
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005448 /*
5449 * Pipe horizontal size must be even in:
5450 * - DVO ganged mode
5451 * - LVDS dual channel mode
5452 * - Double wide pipe
5453 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005454 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005455 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5456 pipe_config->pipe_src_w &= ~1;
5457
Damien Lespiau8693a822013-05-03 18:48:11 +01005458 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5459 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005460 */
5461 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5462 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005463 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005464
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005465 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005466 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005467 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005468 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5469 * for lvds. */
5470 pipe_config->pipe_bpp = 8*3;
5471 }
5472
Damien Lespiauf5adf942013-06-24 18:29:34 +01005473 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005474 hsw_compute_ips_config(crtc, pipe_config);
5475
Daniel Vetter12030432014-06-25 22:02:00 +03005476 /*
5477 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5478 * old clock survives for now.
5479 */
5480 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005481 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005482
Daniel Vetter877d48d2013-04-19 11:24:43 +02005483 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005484 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005485
Daniel Vettere29c22c2013-02-21 00:00:16 +01005486 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005487}
5488
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005489static int valleyview_get_display_clock_speed(struct drm_device *dev)
5490{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005491 struct drm_i915_private *dev_priv = dev->dev_private;
5492 int vco = valleyview_get_vco(dev_priv);
5493 u32 val;
5494 int divider;
5495
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005496 /* FIXME: Punit isn't quite ready yet */
5497 if (IS_CHERRYVIEW(dev))
5498 return 400000;
5499
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005500 mutex_lock(&dev_priv->dpio_lock);
5501 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5502 mutex_unlock(&dev_priv->dpio_lock);
5503
5504 divider = val & DISPLAY_FREQUENCY_VALUES;
5505
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005506 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5507 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5508 "cdclk change in progress\n");
5509
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005510 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005511}
5512
Jesse Barnese70236a2009-09-21 10:42:27 -07005513static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005514{
Jesse Barnese70236a2009-09-21 10:42:27 -07005515 return 400000;
5516}
Jesse Barnes79e53942008-11-07 14:24:08 -08005517
Jesse Barnese70236a2009-09-21 10:42:27 -07005518static int i915_get_display_clock_speed(struct drm_device *dev)
5519{
5520 return 333000;
5521}
Jesse Barnes79e53942008-11-07 14:24:08 -08005522
Jesse Barnese70236a2009-09-21 10:42:27 -07005523static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5524{
5525 return 200000;
5526}
Jesse Barnes79e53942008-11-07 14:24:08 -08005527
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005528static int pnv_get_display_clock_speed(struct drm_device *dev)
5529{
5530 u16 gcfgc = 0;
5531
5532 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5533
5534 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5535 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5536 return 267000;
5537 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5538 return 333000;
5539 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5540 return 444000;
5541 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5542 return 200000;
5543 default:
5544 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5545 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5546 return 133000;
5547 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5548 return 167000;
5549 }
5550}
5551
Jesse Barnese70236a2009-09-21 10:42:27 -07005552static int i915gm_get_display_clock_speed(struct drm_device *dev)
5553{
5554 u16 gcfgc = 0;
5555
5556 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5557
5558 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005559 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005560 else {
5561 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5562 case GC_DISPLAY_CLOCK_333_MHZ:
5563 return 333000;
5564 default:
5565 case GC_DISPLAY_CLOCK_190_200_MHZ:
5566 return 190000;
5567 }
5568 }
5569}
Jesse Barnes79e53942008-11-07 14:24:08 -08005570
Jesse Barnese70236a2009-09-21 10:42:27 -07005571static int i865_get_display_clock_speed(struct drm_device *dev)
5572{
5573 return 266000;
5574}
5575
5576static int i855_get_display_clock_speed(struct drm_device *dev)
5577{
5578 u16 hpllcc = 0;
5579 /* Assume that the hardware is in the high speed state. This
5580 * should be the default.
5581 */
5582 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5583 case GC_CLOCK_133_200:
5584 case GC_CLOCK_100_200:
5585 return 200000;
5586 case GC_CLOCK_166_250:
5587 return 250000;
5588 case GC_CLOCK_100_133:
5589 return 133000;
5590 }
5591
5592 /* Shouldn't happen */
5593 return 0;
5594}
5595
5596static int i830_get_display_clock_speed(struct drm_device *dev)
5597{
5598 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005599}
5600
Zhenyu Wang2c072452009-06-05 15:38:42 +08005601static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005602intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005603{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005604 while (*num > DATA_LINK_M_N_MASK ||
5605 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005606 *num >>= 1;
5607 *den >>= 1;
5608 }
5609}
5610
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005611static void compute_m_n(unsigned int m, unsigned int n,
5612 uint32_t *ret_m, uint32_t *ret_n)
5613{
5614 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5615 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5616 intel_reduce_m_n_ratio(ret_m, ret_n);
5617}
5618
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005619void
5620intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5621 int pixel_clock, int link_clock,
5622 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005623{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005624 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005625
5626 compute_m_n(bits_per_pixel * pixel_clock,
5627 link_clock * nlanes * 8,
5628 &m_n->gmch_m, &m_n->gmch_n);
5629
5630 compute_m_n(pixel_clock, link_clock,
5631 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005632}
5633
Chris Wilsona7615032011-01-12 17:04:08 +00005634static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5635{
Jani Nikulad330a952014-01-21 11:24:25 +02005636 if (i915.panel_use_ssc >= 0)
5637 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005638 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005639 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005640}
5641
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005642static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005643{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005644 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005645 struct drm_i915_private *dev_priv = dev->dev_private;
5646 int refclk;
5647
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005648 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005649 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005650 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005651 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005652 refclk = dev_priv->vbt.lvds_ssc_freq;
5653 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005654 } else if (!IS_GEN2(dev)) {
5655 refclk = 96000;
5656 } else {
5657 refclk = 48000;
5658 }
5659
5660 return refclk;
5661}
5662
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005663static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005664{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005665 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005666}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005667
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005668static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5669{
5670 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005671}
5672
Daniel Vetterf47709a2013-03-28 10:42:02 +01005673static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005674 intel_clock_t *reduced_clock)
5675{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005676 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005677 u32 fp, fp2 = 0;
5678
5679 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005680 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005681 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005682 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005683 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005684 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005685 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005686 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005687 }
5688
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005689 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005690
Daniel Vetterf47709a2013-03-28 10:42:02 +01005691 crtc->lowfreq_avail = false;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005692 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005693 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005694 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005695 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005696 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005697 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005698 }
5699}
5700
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005701static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5702 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005703{
5704 u32 reg_val;
5705
5706 /*
5707 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5708 * and set it to a reasonable value instead.
5709 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005710 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005711 reg_val &= 0xffffff00;
5712 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005713 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005714
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005715 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005716 reg_val &= 0x8cffffff;
5717 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005718 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005719
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005720 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005721 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005722 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005723
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005724 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005725 reg_val &= 0x00ffffff;
5726 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005727 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005728}
5729
Daniel Vetterb5518422013-05-03 11:49:48 +02005730static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5731 struct intel_link_m_n *m_n)
5732{
5733 struct drm_device *dev = crtc->base.dev;
5734 struct drm_i915_private *dev_priv = dev->dev_private;
5735 int pipe = crtc->pipe;
5736
Daniel Vettere3b95f12013-05-03 11:49:49 +02005737 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5738 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5739 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5740 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005741}
5742
5743static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005744 struct intel_link_m_n *m_n,
5745 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005746{
5747 struct drm_device *dev = crtc->base.dev;
5748 struct drm_i915_private *dev_priv = dev->dev_private;
5749 int pipe = crtc->pipe;
5750 enum transcoder transcoder = crtc->config.cpu_transcoder;
5751
5752 if (INTEL_INFO(dev)->gen >= 5) {
5753 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5754 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5755 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5756 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005757 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5758 * for gen < 8) and if DRRS is supported (to make sure the
5759 * registers are not unnecessarily accessed).
5760 */
5761 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5762 crtc->config.has_drrs) {
5763 I915_WRITE(PIPE_DATA_M2(transcoder),
5764 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5765 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5766 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5767 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5768 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005769 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005770 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5771 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5772 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5773 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005774 }
5775}
5776
Vandana Kannanf769cd22014-08-05 07:51:22 -07005777void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005778{
5779 if (crtc->config.has_pch_encoder)
5780 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5781 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005782 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5783 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005784}
5785
Ville Syrjäläd288f652014-10-28 13:20:22 +02005786static void vlv_update_pll(struct intel_crtc *crtc,
5787 struct intel_crtc_config *pipe_config)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005788{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005789 u32 dpll, dpll_md;
5790
5791 /*
5792 * Enable DPIO clock input. We should never disable the reference
5793 * clock for pipe B, since VGA hotplug / manual detection depends
5794 * on it.
5795 */
5796 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5797 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5798 /* We should never disable this, set it here for state tracking */
5799 if (crtc->pipe == PIPE_B)
5800 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5801 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005802 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005803
Ville Syrjäläd288f652014-10-28 13:20:22 +02005804 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005805 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005806 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005807}
5808
Ville Syrjäläd288f652014-10-28 13:20:22 +02005809static void vlv_prepare_pll(struct intel_crtc *crtc,
5810 const struct intel_crtc_config *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005811{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005812 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005813 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005814 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005815 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005816 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005817 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005818
Daniel Vetter09153002012-12-12 14:06:44 +01005819 mutex_lock(&dev_priv->dpio_lock);
5820
Ville Syrjäläd288f652014-10-28 13:20:22 +02005821 bestn = pipe_config->dpll.n;
5822 bestm1 = pipe_config->dpll.m1;
5823 bestm2 = pipe_config->dpll.m2;
5824 bestp1 = pipe_config->dpll.p1;
5825 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005826
Jesse Barnes89b667f2013-04-18 14:51:36 -07005827 /* See eDP HDMI DPIO driver vbios notes doc */
5828
5829 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005830 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005831 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005832
5833 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005834 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005835
5836 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005837 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005838 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005839 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005840
5841 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005842 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005843
5844 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005845 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5846 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5847 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005848 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005849
5850 /*
5851 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5852 * but we don't support that).
5853 * Note: don't use the DAC post divider as it seems unstable.
5854 */
5855 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005856 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005857
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005858 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005859 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005860
Jesse Barnes89b667f2013-04-18 14:51:36 -07005861 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02005862 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005863 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5864 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005865 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005866 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005867 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005868 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005869 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005870
Daniel Vetter0a888182014-11-03 14:37:38 +01005871 if (crtc->config.has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07005872 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005873 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005874 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005875 0x0df40000);
5876 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005877 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005878 0x0df70000);
5879 } else { /* HDMI or VGA */
5880 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005881 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005882 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005883 0x0df70000);
5884 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005885 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005886 0x0df40000);
5887 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005888
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005889 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005890 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005891 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
5892 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005893 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005894 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005895
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005896 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005897 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005898}
5899
Ville Syrjäläd288f652014-10-28 13:20:22 +02005900static void chv_update_pll(struct intel_crtc *crtc,
5901 struct intel_crtc_config *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005902{
Ville Syrjäläd288f652014-10-28 13:20:22 +02005903 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005904 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5905 DPLL_VCO_ENABLE;
5906 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02005907 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005908
Ville Syrjäläd288f652014-10-28 13:20:22 +02005909 pipe_config->dpll_hw_state.dpll_md =
5910 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005911}
5912
Ville Syrjäläd288f652014-10-28 13:20:22 +02005913static void chv_prepare_pll(struct intel_crtc *crtc,
5914 const struct intel_crtc_config *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005915{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005916 struct drm_device *dev = crtc->base.dev;
5917 struct drm_i915_private *dev_priv = dev->dev_private;
5918 int pipe = crtc->pipe;
5919 int dpll_reg = DPLL(crtc->pipe);
5920 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005921 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005922 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5923 int refclk;
5924
Ville Syrjäläd288f652014-10-28 13:20:22 +02005925 bestn = pipe_config->dpll.n;
5926 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
5927 bestm1 = pipe_config->dpll.m1;
5928 bestm2 = pipe_config->dpll.m2 >> 22;
5929 bestp1 = pipe_config->dpll.p1;
5930 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005931
5932 /*
5933 * Enable Refclk and SSC
5934 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005935 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02005936 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005937
5938 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005939
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005940 /* p1 and p2 divider */
5941 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5942 5 << DPIO_CHV_S1_DIV_SHIFT |
5943 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5944 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5945 1 << DPIO_CHV_K_DIV_SHIFT);
5946
5947 /* Feedback post-divider - m2 */
5948 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5949
5950 /* Feedback refclk divider - n and m1 */
5951 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5952 DPIO_CHV_M1_DIV_BY_2 |
5953 1 << DPIO_CHV_N_DIV_SHIFT);
5954
5955 /* M2 fraction division */
5956 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5957
5958 /* M2 fraction division enable */
5959 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5960 DPIO_CHV_FRAC_DIV_EN |
5961 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5962
5963 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005964 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005965 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5966 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5967 if (refclk == 100000)
5968 intcoeff = 11;
5969 else if (refclk == 38400)
5970 intcoeff = 10;
5971 else
5972 intcoeff = 9;
5973 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5974 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5975
5976 /* AFC Recal */
5977 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5978 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5979 DPIO_AFC_RECAL);
5980
5981 mutex_unlock(&dev_priv->dpio_lock);
5982}
5983
Ville Syrjäläd288f652014-10-28 13:20:22 +02005984/**
5985 * vlv_force_pll_on - forcibly enable just the PLL
5986 * @dev_priv: i915 private structure
5987 * @pipe: pipe PLL to enable
5988 * @dpll: PLL configuration
5989 *
5990 * Enable the PLL for @pipe using the supplied @dpll config. To be used
5991 * in cases where we need the PLL enabled even when @pipe is not going to
5992 * be enabled.
5993 */
5994void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
5995 const struct dpll *dpll)
5996{
5997 struct intel_crtc *crtc =
5998 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5999 struct intel_crtc_config pipe_config = {
6000 .pixel_multiplier = 1,
6001 .dpll = *dpll,
6002 };
6003
6004 if (IS_CHERRYVIEW(dev)) {
6005 chv_update_pll(crtc, &pipe_config);
6006 chv_prepare_pll(crtc, &pipe_config);
6007 chv_enable_pll(crtc, &pipe_config);
6008 } else {
6009 vlv_update_pll(crtc, &pipe_config);
6010 vlv_prepare_pll(crtc, &pipe_config);
6011 vlv_enable_pll(crtc, &pipe_config);
6012 }
6013}
6014
6015/**
6016 * vlv_force_pll_off - forcibly disable just the PLL
6017 * @dev_priv: i915 private structure
6018 * @pipe: pipe PLL to disable
6019 *
6020 * Disable the PLL for @pipe. To be used in cases where we need
6021 * the PLL enabled even when @pipe is not going to be enabled.
6022 */
6023void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6024{
6025 if (IS_CHERRYVIEW(dev))
6026 chv_disable_pll(to_i915(dev), pipe);
6027 else
6028 vlv_disable_pll(to_i915(dev), pipe);
6029}
6030
Daniel Vetterf47709a2013-03-28 10:42:02 +01006031static void i9xx_update_pll(struct intel_crtc *crtc,
6032 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006033 int num_connectors)
6034{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006035 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006036 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006037 u32 dpll;
6038 bool is_sdvo;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006039 struct dpll *clock = &crtc->new_config->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006040
Daniel Vetterf47709a2013-03-28 10:42:02 +01006041 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306042
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006043 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6044 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006045
6046 dpll = DPLL_VGA_MODE_DIS;
6047
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006048 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006049 dpll |= DPLLB_MODE_LVDS;
6050 else
6051 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006052
Daniel Vetteref1b4602013-06-01 17:17:04 +02006053 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006054 dpll |= (crtc->new_config->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006055 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006056 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006057
6058 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006059 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006060
Daniel Vetter0a888182014-11-03 14:37:38 +01006061 if (crtc->new_config->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006062 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006063
6064 /* compute bitmask from p1 value */
6065 if (IS_PINEVIEW(dev))
6066 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6067 else {
6068 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6069 if (IS_G4X(dev) && reduced_clock)
6070 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6071 }
6072 switch (clock->p2) {
6073 case 5:
6074 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6075 break;
6076 case 7:
6077 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6078 break;
6079 case 10:
6080 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6081 break;
6082 case 14:
6083 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6084 break;
6085 }
6086 if (INTEL_INFO(dev)->gen >= 4)
6087 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6088
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006089 if (crtc->new_config->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006090 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006091 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006092 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6093 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6094 else
6095 dpll |= PLL_REF_INPUT_DREFCLK;
6096
6097 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006098 crtc->new_config->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006099
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006100 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006101 u32 dpll_md = (crtc->new_config->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006102 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006103 crtc->new_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006104 }
6105}
6106
Daniel Vetterf47709a2013-03-28 10:42:02 +01006107static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006108 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006109 int num_connectors)
6110{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006111 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006112 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006113 u32 dpll;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006114 struct dpll *clock = &crtc->new_config->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006115
Daniel Vetterf47709a2013-03-28 10:42:02 +01006116 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306117
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006118 dpll = DPLL_VGA_MODE_DIS;
6119
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006120 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006121 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6122 } else {
6123 if (clock->p1 == 2)
6124 dpll |= PLL_P1_DIVIDE_BY_TWO;
6125 else
6126 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6127 if (clock->p2 == 4)
6128 dpll |= PLL_P2_DIVIDE_BY_4;
6129 }
6130
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006131 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006132 dpll |= DPLL_DVO_2X_MODE;
6133
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006134 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006135 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6136 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6137 else
6138 dpll |= PLL_REF_INPUT_DREFCLK;
6139
6140 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006141 crtc->new_config->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006142}
6143
Daniel Vetter8a654f32013-06-01 17:16:22 +02006144static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006145{
6146 struct drm_device *dev = intel_crtc->base.dev;
6147 struct drm_i915_private *dev_priv = dev->dev_private;
6148 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006149 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006150 struct drm_display_mode *adjusted_mode =
6151 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006152 uint32_t crtc_vtotal, crtc_vblank_end;
6153 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006154
6155 /* We need to be careful not to changed the adjusted mode, for otherwise
6156 * the hw state checker will get angry at the mismatch. */
6157 crtc_vtotal = adjusted_mode->crtc_vtotal;
6158 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006159
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006160 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006161 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006162 crtc_vtotal -= 1;
6163 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006164
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006165 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006166 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6167 else
6168 vsyncshift = adjusted_mode->crtc_hsync_start -
6169 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006170 if (vsyncshift < 0)
6171 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006172 }
6173
6174 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006175 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006176
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006177 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006178 (adjusted_mode->crtc_hdisplay - 1) |
6179 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006180 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006181 (adjusted_mode->crtc_hblank_start - 1) |
6182 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006183 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006184 (adjusted_mode->crtc_hsync_start - 1) |
6185 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6186
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006187 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006188 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006189 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006190 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006191 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006192 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006193 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006194 (adjusted_mode->crtc_vsync_start - 1) |
6195 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6196
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006197 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6198 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6199 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6200 * bits. */
6201 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6202 (pipe == PIPE_B || pipe == PIPE_C))
6203 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6204
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006205 /* pipesrc controls the size that is scaled from, which should
6206 * always be the user's requested size.
6207 */
6208 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006209 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6210 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006211}
6212
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006213static void intel_get_pipe_timings(struct intel_crtc *crtc,
6214 struct intel_crtc_config *pipe_config)
6215{
6216 struct drm_device *dev = crtc->base.dev;
6217 struct drm_i915_private *dev_priv = dev->dev_private;
6218 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6219 uint32_t tmp;
6220
6221 tmp = I915_READ(HTOTAL(cpu_transcoder));
6222 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6223 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6224 tmp = I915_READ(HBLANK(cpu_transcoder));
6225 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6226 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6227 tmp = I915_READ(HSYNC(cpu_transcoder));
6228 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6229 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6230
6231 tmp = I915_READ(VTOTAL(cpu_transcoder));
6232 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6233 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6234 tmp = I915_READ(VBLANK(cpu_transcoder));
6235 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6236 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6237 tmp = I915_READ(VSYNC(cpu_transcoder));
6238 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6239 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6240
6241 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6242 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6243 pipe_config->adjusted_mode.crtc_vtotal += 1;
6244 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6245 }
6246
6247 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006248 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6249 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6250
6251 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6252 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006253}
6254
Daniel Vetterf6a83282014-02-11 15:28:57 -08006255void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6256 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006257{
Daniel Vetterf6a83282014-02-11 15:28:57 -08006258 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6259 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6260 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6261 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006262
Daniel Vetterf6a83282014-02-11 15:28:57 -08006263 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6264 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6265 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6266 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006267
Daniel Vetterf6a83282014-02-11 15:28:57 -08006268 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006269
Daniel Vetterf6a83282014-02-11 15:28:57 -08006270 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6271 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006272}
6273
Daniel Vetter84b046f2013-02-19 18:48:54 +01006274static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6275{
6276 struct drm_device *dev = intel_crtc->base.dev;
6277 struct drm_i915_private *dev_priv = dev->dev_private;
6278 uint32_t pipeconf;
6279
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006280 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006281
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006282 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6283 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6284 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006285
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006286 if (intel_crtc->config.double_wide)
6287 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006288
Daniel Vetterff9ce462013-04-24 14:57:17 +02006289 /* only g4x and later have fancy bpc/dither controls */
6290 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006291 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6292 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6293 pipeconf |= PIPECONF_DITHER_EN |
6294 PIPECONF_DITHER_TYPE_SP;
6295
6296 switch (intel_crtc->config.pipe_bpp) {
6297 case 18:
6298 pipeconf |= PIPECONF_6BPC;
6299 break;
6300 case 24:
6301 pipeconf |= PIPECONF_8BPC;
6302 break;
6303 case 30:
6304 pipeconf |= PIPECONF_10BPC;
6305 break;
6306 default:
6307 /* Case prevented by intel_choose_pipe_bpp_dither. */
6308 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006309 }
6310 }
6311
6312 if (HAS_PIPE_CXSR(dev)) {
6313 if (intel_crtc->lowfreq_avail) {
6314 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6315 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6316 } else {
6317 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006318 }
6319 }
6320
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006321 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6322 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006323 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006324 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6325 else
6326 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6327 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006328 pipeconf |= PIPECONF_PROGRESSIVE;
6329
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006330 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6331 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006332
Daniel Vetter84b046f2013-02-19 18:48:54 +01006333 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6334 POSTING_READ(PIPECONF(intel_crtc->pipe));
6335}
6336
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006337static int i9xx_crtc_mode_set(struct intel_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006338 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006339 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006340{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006341 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006342 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006343 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006344 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02006345 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006346 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006347 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006348 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006349
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006350 for_each_intel_encoder(dev, encoder) {
6351 if (encoder->new_crtc != crtc)
6352 continue;
6353
Chris Wilson5eddb702010-09-11 13:48:45 +01006354 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006355 case INTEL_OUTPUT_LVDS:
6356 is_lvds = true;
6357 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006358 case INTEL_OUTPUT_DSI:
6359 is_dsi = true;
6360 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02006361 default:
6362 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006363 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006364
Eric Anholtc751ce42010-03-25 11:48:48 -07006365 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006366 }
6367
Jani Nikulaf2335332013-09-13 11:03:09 +03006368 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006369 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006370
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006371 if (!crtc->new_config->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006372 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006373
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006374 /*
6375 * Returns a set of divisors for the desired target clock with
6376 * the given refclk, or FALSE. The returned values represent
6377 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6378 * 2) / p1 / p2.
6379 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006380 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006381 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006382 crtc->new_config->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006383 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006384 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006385 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6386 return -EINVAL;
6387 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006388
Jani Nikulaf2335332013-09-13 11:03:09 +03006389 if (is_lvds && dev_priv->lvds_downclock_avail) {
6390 /*
6391 * Ensure we match the reduced clock's P to the target
6392 * clock. If the clocks don't match, we can't switch
6393 * the display clock by using the FP0/FP1. In such case
6394 * we will disable the LVDS downclock feature.
6395 */
6396 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006397 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006398 dev_priv->lvds_downclock,
6399 refclk, &clock,
6400 &reduced_clock);
6401 }
6402 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006403 crtc->new_config->dpll.n = clock.n;
6404 crtc->new_config->dpll.m1 = clock.m1;
6405 crtc->new_config->dpll.m2 = clock.m2;
6406 crtc->new_config->dpll.p1 = clock.p1;
6407 crtc->new_config->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006408 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006409
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006410 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006411 i8xx_update_pll(crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306412 has_reduced_clock ? &reduced_clock : NULL,
6413 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006414 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006415 chv_update_pll(crtc, crtc->new_config);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006416 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006417 vlv_update_pll(crtc, crtc->new_config);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006418 } else {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006419 i9xx_update_pll(crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006420 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006421 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006422 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006423
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006424 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006425}
6426
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006427static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6428 struct intel_crtc_config *pipe_config)
6429{
6430 struct drm_device *dev = crtc->base.dev;
6431 struct drm_i915_private *dev_priv = dev->dev_private;
6432 uint32_t tmp;
6433
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006434 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6435 return;
6436
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006437 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006438 if (!(tmp & PFIT_ENABLE))
6439 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006440
Daniel Vetter06922822013-07-11 13:35:40 +02006441 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006442 if (INTEL_INFO(dev)->gen < 4) {
6443 if (crtc->pipe != PIPE_B)
6444 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006445 } else {
6446 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6447 return;
6448 }
6449
Daniel Vetter06922822013-07-11 13:35:40 +02006450 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006451 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6452 if (INTEL_INFO(dev)->gen < 5)
6453 pipe_config->gmch_pfit.lvds_border_bits =
6454 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6455}
6456
Jesse Barnesacbec812013-09-20 11:29:32 -07006457static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6458 struct intel_crtc_config *pipe_config)
6459{
6460 struct drm_device *dev = crtc->base.dev;
6461 struct drm_i915_private *dev_priv = dev->dev_private;
6462 int pipe = pipe_config->cpu_transcoder;
6463 intel_clock_t clock;
6464 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006465 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006466
Shobhit Kumarf573de52014-07-30 20:32:37 +05306467 /* In case of MIPI DPLL will not even be used */
6468 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6469 return;
6470
Jesse Barnesacbec812013-09-20 11:29:32 -07006471 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006472 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006473 mutex_unlock(&dev_priv->dpio_lock);
6474
6475 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6476 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6477 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6478 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6479 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6480
Ville Syrjäläf6466282013-10-14 14:50:31 +03006481 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006482
Ville Syrjäläf6466282013-10-14 14:50:31 +03006483 /* clock.dot is the fast clock */
6484 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006485}
6486
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006487static void i9xx_get_plane_config(struct intel_crtc *crtc,
6488 struct intel_plane_config *plane_config)
6489{
6490 struct drm_device *dev = crtc->base.dev;
6491 struct drm_i915_private *dev_priv = dev->dev_private;
6492 u32 val, base, offset;
6493 int pipe = crtc->pipe, plane = crtc->plane;
6494 int fourcc, pixel_format;
6495 int aligned_height;
6496
Dave Airlie66e514c2014-04-03 07:51:54 +10006497 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6498 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006499 DRM_DEBUG_KMS("failed to alloc fb\n");
6500 return;
6501 }
6502
6503 val = I915_READ(DSPCNTR(plane));
6504
6505 if (INTEL_INFO(dev)->gen >= 4)
6506 if (val & DISPPLANE_TILED)
6507 plane_config->tiled = true;
6508
6509 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6510 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006511 crtc->base.primary->fb->pixel_format = fourcc;
6512 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006513 drm_format_plane_cpp(fourcc, 0) * 8;
6514
6515 if (INTEL_INFO(dev)->gen >= 4) {
6516 if (plane_config->tiled)
6517 offset = I915_READ(DSPTILEOFF(plane));
6518 else
6519 offset = I915_READ(DSPLINOFF(plane));
6520 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6521 } else {
6522 base = I915_READ(DSPADDR(plane));
6523 }
6524 plane_config->base = base;
6525
6526 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006527 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6528 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006529
6530 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006531 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006532
Dave Airlie66e514c2014-04-03 07:51:54 +10006533 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006534 plane_config->tiled);
6535
Fabian Frederick1267a262014-07-01 20:39:41 +02006536 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6537 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006538
6539 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006540 pipe, plane, crtc->base.primary->fb->width,
6541 crtc->base.primary->fb->height,
6542 crtc->base.primary->fb->bits_per_pixel, base,
6543 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006544 plane_config->size);
6545
6546}
6547
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006548static void chv_crtc_clock_get(struct intel_crtc *crtc,
6549 struct intel_crtc_config *pipe_config)
6550{
6551 struct drm_device *dev = crtc->base.dev;
6552 struct drm_i915_private *dev_priv = dev->dev_private;
6553 int pipe = pipe_config->cpu_transcoder;
6554 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6555 intel_clock_t clock;
6556 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6557 int refclk = 100000;
6558
6559 mutex_lock(&dev_priv->dpio_lock);
6560 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6561 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6562 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6563 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6564 mutex_unlock(&dev_priv->dpio_lock);
6565
6566 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6567 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6568 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6569 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6570 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6571
6572 chv_clock(refclk, &clock);
6573
6574 /* clock.dot is the fast clock */
6575 pipe_config->port_clock = clock.dot / 5;
6576}
6577
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006578static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6579 struct intel_crtc_config *pipe_config)
6580{
6581 struct drm_device *dev = crtc->base.dev;
6582 struct drm_i915_private *dev_priv = dev->dev_private;
6583 uint32_t tmp;
6584
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006585 if (!intel_display_power_is_enabled(dev_priv,
6586 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006587 return false;
6588
Daniel Vettere143a212013-07-04 12:01:15 +02006589 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006590 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006591
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006592 tmp = I915_READ(PIPECONF(crtc->pipe));
6593 if (!(tmp & PIPECONF_ENABLE))
6594 return false;
6595
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006596 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6597 switch (tmp & PIPECONF_BPC_MASK) {
6598 case PIPECONF_6BPC:
6599 pipe_config->pipe_bpp = 18;
6600 break;
6601 case PIPECONF_8BPC:
6602 pipe_config->pipe_bpp = 24;
6603 break;
6604 case PIPECONF_10BPC:
6605 pipe_config->pipe_bpp = 30;
6606 break;
6607 default:
6608 break;
6609 }
6610 }
6611
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006612 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6613 pipe_config->limited_color_range = true;
6614
Ville Syrjälä282740f2013-09-04 18:30:03 +03006615 if (INTEL_INFO(dev)->gen < 4)
6616 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6617
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006618 intel_get_pipe_timings(crtc, pipe_config);
6619
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006620 i9xx_get_pfit_config(crtc, pipe_config);
6621
Daniel Vetter6c49f242013-06-06 12:45:25 +02006622 if (INTEL_INFO(dev)->gen >= 4) {
6623 tmp = I915_READ(DPLL_MD(crtc->pipe));
6624 pipe_config->pixel_multiplier =
6625 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6626 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006627 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006628 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6629 tmp = I915_READ(DPLL(crtc->pipe));
6630 pipe_config->pixel_multiplier =
6631 ((tmp & SDVO_MULTIPLIER_MASK)
6632 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6633 } else {
6634 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6635 * port and will be fixed up in the encoder->get_config
6636 * function. */
6637 pipe_config->pixel_multiplier = 1;
6638 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006639 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6640 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006641 /*
6642 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6643 * on 830. Filter it out here so that we don't
6644 * report errors due to that.
6645 */
6646 if (IS_I830(dev))
6647 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6648
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006649 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6650 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006651 } else {
6652 /* Mask out read-only status bits. */
6653 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6654 DPLL_PORTC_READY_MASK |
6655 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006656 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006657
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006658 if (IS_CHERRYVIEW(dev))
6659 chv_crtc_clock_get(crtc, pipe_config);
6660 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006661 vlv_crtc_clock_get(crtc, pipe_config);
6662 else
6663 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006664
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006665 return true;
6666}
6667
Paulo Zanonidde86e22012-12-01 12:04:25 -02006668static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006669{
6670 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006671 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006672 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006673 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006674 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006675 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006676 bool has_ck505 = false;
6677 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006678
6679 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006680 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006681 switch (encoder->type) {
6682 case INTEL_OUTPUT_LVDS:
6683 has_panel = true;
6684 has_lvds = true;
6685 break;
6686 case INTEL_OUTPUT_EDP:
6687 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006688 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006689 has_cpu_edp = true;
6690 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02006691 default:
6692 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006693 }
6694 }
6695
Keith Packard99eb6a02011-09-26 14:29:12 -07006696 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006697 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006698 can_ssc = has_ck505;
6699 } else {
6700 has_ck505 = false;
6701 can_ssc = true;
6702 }
6703
Imre Deak2de69052013-05-08 13:14:04 +03006704 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6705 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006706
6707 /* Ironlake: try to setup display ref clock before DPLL
6708 * enabling. This is only under driver's control after
6709 * PCH B stepping, previous chipset stepping should be
6710 * ignoring this setting.
6711 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006712 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006713
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006714 /* As we must carefully and slowly disable/enable each source in turn,
6715 * compute the final state we want first and check if we need to
6716 * make any changes at all.
6717 */
6718 final = val;
6719 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006720 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006721 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006722 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006723 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6724
6725 final &= ~DREF_SSC_SOURCE_MASK;
6726 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6727 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006728
Keith Packard199e5d72011-09-22 12:01:57 -07006729 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006730 final |= DREF_SSC_SOURCE_ENABLE;
6731
6732 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6733 final |= DREF_SSC1_ENABLE;
6734
6735 if (has_cpu_edp) {
6736 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6737 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6738 else
6739 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6740 } else
6741 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6742 } else {
6743 final |= DREF_SSC_SOURCE_DISABLE;
6744 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6745 }
6746
6747 if (final == val)
6748 return;
6749
6750 /* Always enable nonspread source */
6751 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6752
6753 if (has_ck505)
6754 val |= DREF_NONSPREAD_CK505_ENABLE;
6755 else
6756 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6757
6758 if (has_panel) {
6759 val &= ~DREF_SSC_SOURCE_MASK;
6760 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006761
Keith Packard199e5d72011-09-22 12:01:57 -07006762 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006763 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006764 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006765 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006766 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006767 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006768
6769 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006770 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006771 POSTING_READ(PCH_DREF_CONTROL);
6772 udelay(200);
6773
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006774 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006775
6776 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006777 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006778 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006779 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006780 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006781 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006782 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006783 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006784 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006785
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006786 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006787 POSTING_READ(PCH_DREF_CONTROL);
6788 udelay(200);
6789 } else {
6790 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6791
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006792 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006793
6794 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006795 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006796
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006797 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006798 POSTING_READ(PCH_DREF_CONTROL);
6799 udelay(200);
6800
6801 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006802 val &= ~DREF_SSC_SOURCE_MASK;
6803 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006804
6805 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006806 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006807
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006808 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006809 POSTING_READ(PCH_DREF_CONTROL);
6810 udelay(200);
6811 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006812
6813 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006814}
6815
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006816static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006817{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006818 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006819
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006820 tmp = I915_READ(SOUTH_CHICKEN2);
6821 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6822 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006823
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006824 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6825 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6826 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006827
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006828 tmp = I915_READ(SOUTH_CHICKEN2);
6829 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6830 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006831
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006832 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6833 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6834 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006835}
6836
6837/* WaMPhyProgramming:hsw */
6838static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6839{
6840 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006841
6842 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6843 tmp &= ~(0xFF << 24);
6844 tmp |= (0x12 << 24);
6845 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6846
Paulo Zanonidde86e22012-12-01 12:04:25 -02006847 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6848 tmp |= (1 << 11);
6849 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6850
6851 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6852 tmp |= (1 << 11);
6853 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6854
Paulo Zanonidde86e22012-12-01 12:04:25 -02006855 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6856 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6857 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6858
6859 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6860 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6861 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6862
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006863 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6864 tmp &= ~(7 << 13);
6865 tmp |= (5 << 13);
6866 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006867
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006868 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6869 tmp &= ~(7 << 13);
6870 tmp |= (5 << 13);
6871 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006872
6873 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6874 tmp &= ~0xFF;
6875 tmp |= 0x1C;
6876 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6877
6878 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6879 tmp &= ~0xFF;
6880 tmp |= 0x1C;
6881 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6882
6883 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6884 tmp &= ~(0xFF << 16);
6885 tmp |= (0x1C << 16);
6886 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6887
6888 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6889 tmp &= ~(0xFF << 16);
6890 tmp |= (0x1C << 16);
6891 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6892
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006893 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6894 tmp |= (1 << 27);
6895 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006896
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006897 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6898 tmp |= (1 << 27);
6899 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006900
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006901 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6902 tmp &= ~(0xF << 28);
6903 tmp |= (4 << 28);
6904 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006905
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006906 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6907 tmp &= ~(0xF << 28);
6908 tmp |= (4 << 28);
6909 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006910}
6911
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006912/* Implements 3 different sequences from BSpec chapter "Display iCLK
6913 * Programming" based on the parameters passed:
6914 * - Sequence to enable CLKOUT_DP
6915 * - Sequence to enable CLKOUT_DP without spread
6916 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6917 */
6918static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6919 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006920{
6921 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006922 uint32_t reg, tmp;
6923
6924 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6925 with_spread = true;
6926 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6927 with_fdi, "LP PCH doesn't have FDI\n"))
6928 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006929
6930 mutex_lock(&dev_priv->dpio_lock);
6931
6932 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6933 tmp &= ~SBI_SSCCTL_DISABLE;
6934 tmp |= SBI_SSCCTL_PATHALT;
6935 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6936
6937 udelay(24);
6938
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006939 if (with_spread) {
6940 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6941 tmp &= ~SBI_SSCCTL_PATHALT;
6942 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006943
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006944 if (with_fdi) {
6945 lpt_reset_fdi_mphy(dev_priv);
6946 lpt_program_fdi_mphy(dev_priv);
6947 }
6948 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006949
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006950 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6951 SBI_GEN0 : SBI_DBUFF0;
6952 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6953 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6954 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006955
6956 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006957}
6958
Paulo Zanoni47701c32013-07-23 11:19:25 -03006959/* Sequence to disable CLKOUT_DP */
6960static void lpt_disable_clkout_dp(struct drm_device *dev)
6961{
6962 struct drm_i915_private *dev_priv = dev->dev_private;
6963 uint32_t reg, tmp;
6964
6965 mutex_lock(&dev_priv->dpio_lock);
6966
6967 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6968 SBI_GEN0 : SBI_DBUFF0;
6969 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6970 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6971 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6972
6973 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6974 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6975 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6976 tmp |= SBI_SSCCTL_PATHALT;
6977 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6978 udelay(32);
6979 }
6980 tmp |= SBI_SSCCTL_DISABLE;
6981 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6982 }
6983
6984 mutex_unlock(&dev_priv->dpio_lock);
6985}
6986
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006987static void lpt_init_pch_refclk(struct drm_device *dev)
6988{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006989 struct intel_encoder *encoder;
6990 bool has_vga = false;
6991
Damien Lespiaub2784e12014-08-05 11:29:37 +01006992 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006993 switch (encoder->type) {
6994 case INTEL_OUTPUT_ANALOG:
6995 has_vga = true;
6996 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02006997 default:
6998 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006999 }
7000 }
7001
Paulo Zanoni47701c32013-07-23 11:19:25 -03007002 if (has_vga)
7003 lpt_enable_clkout_dp(dev, true, true);
7004 else
7005 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007006}
7007
Paulo Zanonidde86e22012-12-01 12:04:25 -02007008/*
7009 * Initialize reference clocks when the driver loads
7010 */
7011void intel_init_pch_refclk(struct drm_device *dev)
7012{
7013 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7014 ironlake_init_pch_refclk(dev);
7015 else if (HAS_PCH_LPT(dev))
7016 lpt_init_pch_refclk(dev);
7017}
7018
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007019static int ironlake_get_refclk(struct drm_crtc *crtc)
7020{
7021 struct drm_device *dev = crtc->dev;
7022 struct drm_i915_private *dev_priv = dev->dev_private;
7023 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007024 int num_connectors = 0;
7025 bool is_lvds = false;
7026
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007027 for_each_intel_encoder(dev, encoder) {
7028 if (encoder->new_crtc != to_intel_crtc(crtc))
7029 continue;
7030
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007031 switch (encoder->type) {
7032 case INTEL_OUTPUT_LVDS:
7033 is_lvds = true;
7034 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007035 default:
7036 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007037 }
7038 num_connectors++;
7039 }
7040
7041 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007042 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007043 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007044 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007045 }
7046
7047 return 120000;
7048}
7049
Daniel Vetter6ff93602013-04-19 11:24:36 +02007050static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007051{
7052 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7054 int pipe = intel_crtc->pipe;
7055 uint32_t val;
7056
Daniel Vetter78114072013-06-13 00:54:57 +02007057 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007058
Daniel Vetter965e0c42013-03-27 00:44:57 +01007059 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007060 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007061 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007062 break;
7063 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007064 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007065 break;
7066 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007067 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007068 break;
7069 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007070 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007071 break;
7072 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007073 /* Case prevented by intel_choose_pipe_bpp_dither. */
7074 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007075 }
7076
Daniel Vetterd8b32242013-04-25 17:54:44 +02007077 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007078 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7079
Daniel Vetter6ff93602013-04-19 11:24:36 +02007080 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007081 val |= PIPECONF_INTERLACED_ILK;
7082 else
7083 val |= PIPECONF_PROGRESSIVE;
7084
Daniel Vetter50f3b012013-03-27 00:44:56 +01007085 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007086 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007087
Paulo Zanonic8203562012-09-12 10:06:29 -03007088 I915_WRITE(PIPECONF(pipe), val);
7089 POSTING_READ(PIPECONF(pipe));
7090}
7091
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007092/*
7093 * Set up the pipe CSC unit.
7094 *
7095 * Currently only full range RGB to limited range RGB conversion
7096 * is supported, but eventually this should handle various
7097 * RGB<->YCbCr scenarios as well.
7098 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007099static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007100{
7101 struct drm_device *dev = crtc->dev;
7102 struct drm_i915_private *dev_priv = dev->dev_private;
7103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7104 int pipe = intel_crtc->pipe;
7105 uint16_t coeff = 0x7800; /* 1.0 */
7106
7107 /*
7108 * TODO: Check what kind of values actually come out of the pipe
7109 * with these coeff/postoff values and adjust to get the best
7110 * accuracy. Perhaps we even need to take the bpc value into
7111 * consideration.
7112 */
7113
Daniel Vetter50f3b012013-03-27 00:44:56 +01007114 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007115 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7116
7117 /*
7118 * GY/GU and RY/RU should be the other way around according
7119 * to BSpec, but reality doesn't agree. Just set them up in
7120 * a way that results in the correct picture.
7121 */
7122 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7123 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7124
7125 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7126 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7127
7128 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7129 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7130
7131 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7132 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7133 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7134
7135 if (INTEL_INFO(dev)->gen > 6) {
7136 uint16_t postoff = 0;
7137
Daniel Vetter50f3b012013-03-27 00:44:56 +01007138 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007139 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007140
7141 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7142 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7143 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7144
7145 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7146 } else {
7147 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7148
Daniel Vetter50f3b012013-03-27 00:44:56 +01007149 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007150 mode |= CSC_BLACK_SCREEN_OFFSET;
7151
7152 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7153 }
7154}
7155
Daniel Vetter6ff93602013-04-19 11:24:36 +02007156static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007157{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007158 struct drm_device *dev = crtc->dev;
7159 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007160 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007161 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02007162 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007163 uint32_t val;
7164
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007165 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007166
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007167 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007168 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7169
Daniel Vetter6ff93602013-04-19 11:24:36 +02007170 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007171 val |= PIPECONF_INTERLACED_ILK;
7172 else
7173 val |= PIPECONF_PROGRESSIVE;
7174
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007175 I915_WRITE(PIPECONF(cpu_transcoder), val);
7176 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007177
7178 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7179 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007180
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307181 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007182 val = 0;
7183
7184 switch (intel_crtc->config.pipe_bpp) {
7185 case 18:
7186 val |= PIPEMISC_DITHER_6_BPC;
7187 break;
7188 case 24:
7189 val |= PIPEMISC_DITHER_8_BPC;
7190 break;
7191 case 30:
7192 val |= PIPEMISC_DITHER_10_BPC;
7193 break;
7194 case 36:
7195 val |= PIPEMISC_DITHER_12_BPC;
7196 break;
7197 default:
7198 /* Case prevented by pipe_config_set_bpp. */
7199 BUG();
7200 }
7201
7202 if (intel_crtc->config.dither)
7203 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7204
7205 I915_WRITE(PIPEMISC(pipe), val);
7206 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007207}
7208
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007209static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007210 intel_clock_t *clock,
7211 bool *has_reduced_clock,
7212 intel_clock_t *reduced_clock)
7213{
7214 struct drm_device *dev = crtc->dev;
7215 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007216 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007217 int refclk;
7218 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02007219 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007220
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007221 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007222
7223 refclk = ironlake_get_refclk(crtc);
7224
7225 /*
7226 * Returns a set of divisors for the desired target clock with the given
7227 * refclk, or FALSE. The returned values represent the clock equation:
7228 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7229 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007230 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007231 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007232 intel_crtc->new_config->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007233 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007234 if (!ret)
7235 return false;
7236
7237 if (is_lvds && dev_priv->lvds_downclock_avail) {
7238 /*
7239 * Ensure we match the reduced clock's P to the target clock.
7240 * If the clocks don't match, we can't switch the display clock
7241 * by using the FP0/FP1. In such case we will disable the LVDS
7242 * downclock feature.
7243 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007244 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007245 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007246 dev_priv->lvds_downclock,
7247 refclk, clock,
7248 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007249 }
7250
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007251 return true;
7252}
7253
Paulo Zanonid4b19312012-11-29 11:29:32 -02007254int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7255{
7256 /*
7257 * Account for spread spectrum to avoid
7258 * oversubscribing the link. Max center spread
7259 * is 2.5%; use 5% for safety's sake.
7260 */
7261 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007262 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007263}
7264
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007265static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007266{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007267 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007268}
7269
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007270static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007271 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007272 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007273{
7274 struct drm_crtc *crtc = &intel_crtc->base;
7275 struct drm_device *dev = crtc->dev;
7276 struct drm_i915_private *dev_priv = dev->dev_private;
7277 struct intel_encoder *intel_encoder;
7278 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007279 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007280 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007281
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007282 for_each_intel_encoder(dev, intel_encoder) {
7283 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7284 continue;
7285
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007286 switch (intel_encoder->type) {
7287 case INTEL_OUTPUT_LVDS:
7288 is_lvds = true;
7289 break;
7290 case INTEL_OUTPUT_SDVO:
7291 case INTEL_OUTPUT_HDMI:
7292 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007293 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007294 default:
7295 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007296 }
7297
7298 num_connectors++;
7299 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007300
Chris Wilsonc1858122010-12-03 21:35:48 +00007301 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007302 factor = 21;
7303 if (is_lvds) {
7304 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007305 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007306 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007307 factor = 25;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007308 } else if (intel_crtc->new_config->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007309 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007310
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007311 if (ironlake_needs_fb_cb_tune(&intel_crtc->new_config->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007312 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007313
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007314 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7315 *fp2 |= FP_CB_TUNE;
7316
Chris Wilson5eddb702010-09-11 13:48:45 +01007317 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007318
Eric Anholta07d6782011-03-30 13:01:08 -07007319 if (is_lvds)
7320 dpll |= DPLLB_MODE_LVDS;
7321 else
7322 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007323
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007324 dpll |= (intel_crtc->new_config->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007325 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007326
7327 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007328 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007329 if (intel_crtc->new_config->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007330 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007331
Eric Anholta07d6782011-03-30 13:01:08 -07007332 /* compute bitmask from p1 value */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007333 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007334 /* also FPA1 */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007335 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007336
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007337 switch (intel_crtc->new_config->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007338 case 5:
7339 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7340 break;
7341 case 7:
7342 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7343 break;
7344 case 10:
7345 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7346 break;
7347 case 14:
7348 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7349 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007350 }
7351
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007352 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007353 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007354 else
7355 dpll |= PLL_REF_INPUT_DREFCLK;
7356
Daniel Vetter959e16d2013-06-05 13:34:21 +02007357 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007358}
7359
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007360static int ironlake_crtc_mode_set(struct intel_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007361 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007362 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007363{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007364 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007365 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007366 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007367 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007368 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007369 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007370
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007371 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007372
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007373 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7374 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7375
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007376 ok = ironlake_compute_clocks(&crtc->base, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007377 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007378 if (!ok && !crtc->new_config->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007379 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7380 return -EINVAL;
7381 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007382 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007383 if (!crtc->new_config->clock_set) {
7384 crtc->new_config->dpll.n = clock.n;
7385 crtc->new_config->dpll.m1 = clock.m1;
7386 crtc->new_config->dpll.m2 = clock.m2;
7387 crtc->new_config->dpll.p1 = clock.p1;
7388 crtc->new_config->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007389 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007390
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007391 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007392 if (crtc->new_config->has_pch_encoder) {
7393 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007394 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007395 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007396
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007397 dpll = ironlake_compute_dpll(crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007398 &fp, &reduced_clock,
7399 has_reduced_clock ? &fp2 : NULL);
7400
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007401 crtc->new_config->dpll_hw_state.dpll = dpll;
7402 crtc->new_config->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007403 if (has_reduced_clock)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007404 crtc->new_config->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007405 else
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007406 crtc->new_config->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007407
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007408 pll = intel_get_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007409 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007410 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007411 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007412 return -EINVAL;
7413 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007414 } else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007415 intel_put_shared_dpll(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007416
Jani Nikulad330a952014-01-21 11:24:25 +02007417 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007418 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007419 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007420 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007421
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007422 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007423}
7424
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007425static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7426 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007427{
7428 struct drm_device *dev = crtc->base.dev;
7429 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007430 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007431
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007432 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7433 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7434 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7435 & ~TU_SIZE_MASK;
7436 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7437 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7438 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7439}
7440
7441static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7442 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007443 struct intel_link_m_n *m_n,
7444 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007445{
7446 struct drm_device *dev = crtc->base.dev;
7447 struct drm_i915_private *dev_priv = dev->dev_private;
7448 enum pipe pipe = crtc->pipe;
7449
7450 if (INTEL_INFO(dev)->gen >= 5) {
7451 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7452 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7453 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7454 & ~TU_SIZE_MASK;
7455 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7456 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7457 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007458 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7459 * gen < 8) and if DRRS is supported (to make sure the
7460 * registers are not unnecessarily read).
7461 */
7462 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7463 crtc->config.has_drrs) {
7464 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7465 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7466 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7467 & ~TU_SIZE_MASK;
7468 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7469 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7470 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7471 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007472 } else {
7473 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7474 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7475 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7476 & ~TU_SIZE_MASK;
7477 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7478 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7479 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7480 }
7481}
7482
7483void intel_dp_get_m_n(struct intel_crtc *crtc,
7484 struct intel_crtc_config *pipe_config)
7485{
7486 if (crtc->config.has_pch_encoder)
7487 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7488 else
7489 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007490 &pipe_config->dp_m_n,
7491 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007492}
7493
Daniel Vetter72419202013-04-04 13:28:53 +02007494static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7495 struct intel_crtc_config *pipe_config)
7496{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007497 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007498 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007499}
7500
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007501static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7502 struct intel_crtc_config *pipe_config)
7503{
7504 struct drm_device *dev = crtc->base.dev;
7505 struct drm_i915_private *dev_priv = dev->dev_private;
7506 uint32_t tmp;
7507
7508 tmp = I915_READ(PF_CTL(crtc->pipe));
7509
7510 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007511 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007512 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7513 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007514
7515 /* We currently do not free assignements of panel fitters on
7516 * ivb/hsw (since we don't use the higher upscaling modes which
7517 * differentiates them) so just WARN about this case for now. */
7518 if (IS_GEN7(dev)) {
7519 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7520 PF_PIPE_SEL_IVB(crtc->pipe));
7521 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007522 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007523}
7524
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007525static void ironlake_get_plane_config(struct intel_crtc *crtc,
7526 struct intel_plane_config *plane_config)
7527{
7528 struct drm_device *dev = crtc->base.dev;
7529 struct drm_i915_private *dev_priv = dev->dev_private;
7530 u32 val, base, offset;
7531 int pipe = crtc->pipe, plane = crtc->plane;
7532 int fourcc, pixel_format;
7533 int aligned_height;
7534
Dave Airlie66e514c2014-04-03 07:51:54 +10007535 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7536 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007537 DRM_DEBUG_KMS("failed to alloc fb\n");
7538 return;
7539 }
7540
7541 val = I915_READ(DSPCNTR(plane));
7542
7543 if (INTEL_INFO(dev)->gen >= 4)
7544 if (val & DISPPLANE_TILED)
7545 plane_config->tiled = true;
7546
7547 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7548 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007549 crtc->base.primary->fb->pixel_format = fourcc;
7550 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007551 drm_format_plane_cpp(fourcc, 0) * 8;
7552
7553 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7554 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7555 offset = I915_READ(DSPOFFSET(plane));
7556 } else {
7557 if (plane_config->tiled)
7558 offset = I915_READ(DSPTILEOFF(plane));
7559 else
7560 offset = I915_READ(DSPLINOFF(plane));
7561 }
7562 plane_config->base = base;
7563
7564 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007565 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7566 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007567
7568 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007569 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007570
Dave Airlie66e514c2014-04-03 07:51:54 +10007571 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007572 plane_config->tiled);
7573
Fabian Frederick1267a262014-07-01 20:39:41 +02007574 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7575 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007576
7577 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007578 pipe, plane, crtc->base.primary->fb->width,
7579 crtc->base.primary->fb->height,
7580 crtc->base.primary->fb->bits_per_pixel, base,
7581 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007582 plane_config->size);
7583}
7584
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007585static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7586 struct intel_crtc_config *pipe_config)
7587{
7588 struct drm_device *dev = crtc->base.dev;
7589 struct drm_i915_private *dev_priv = dev->dev_private;
7590 uint32_t tmp;
7591
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007592 if (!intel_display_power_is_enabled(dev_priv,
7593 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007594 return false;
7595
Daniel Vettere143a212013-07-04 12:01:15 +02007596 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007597 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007598
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007599 tmp = I915_READ(PIPECONF(crtc->pipe));
7600 if (!(tmp & PIPECONF_ENABLE))
7601 return false;
7602
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007603 switch (tmp & PIPECONF_BPC_MASK) {
7604 case PIPECONF_6BPC:
7605 pipe_config->pipe_bpp = 18;
7606 break;
7607 case PIPECONF_8BPC:
7608 pipe_config->pipe_bpp = 24;
7609 break;
7610 case PIPECONF_10BPC:
7611 pipe_config->pipe_bpp = 30;
7612 break;
7613 case PIPECONF_12BPC:
7614 pipe_config->pipe_bpp = 36;
7615 break;
7616 default:
7617 break;
7618 }
7619
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007620 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7621 pipe_config->limited_color_range = true;
7622
Daniel Vetterab9412b2013-05-03 11:49:46 +02007623 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007624 struct intel_shared_dpll *pll;
7625
Daniel Vetter88adfff2013-03-28 10:42:01 +01007626 pipe_config->has_pch_encoder = true;
7627
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007628 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7629 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7630 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007631
7632 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007633
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007634 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007635 pipe_config->shared_dpll =
7636 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007637 } else {
7638 tmp = I915_READ(PCH_DPLL_SEL);
7639 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7640 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7641 else
7642 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7643 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007644
7645 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7646
7647 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7648 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007649
7650 tmp = pipe_config->dpll_hw_state.dpll;
7651 pipe_config->pixel_multiplier =
7652 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7653 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007654
7655 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007656 } else {
7657 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007658 }
7659
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007660 intel_get_pipe_timings(crtc, pipe_config);
7661
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007662 ironlake_get_pfit_config(crtc, pipe_config);
7663
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007664 return true;
7665}
7666
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007667static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7668{
7669 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007670 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007671
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007672 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007673 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007674 pipe_name(crtc->pipe));
7675
7676 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007677 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7678 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7679 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007680 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7681 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7682 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007683 if (IS_HASWELL(dev))
7684 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7685 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007686 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7687 "PCH PWM1 enabled\n");
7688 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7689 "Utility pin enabled\n");
7690 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7691
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007692 /*
7693 * In theory we can still leave IRQs enabled, as long as only the HPD
7694 * interrupts remain enabled. We used to check for that, but since it's
7695 * gen-specific and since we only disable LCPLL after we fully disable
7696 * the interrupts, the check below should be enough.
7697 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007698 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007699}
7700
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007701static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7702{
7703 struct drm_device *dev = dev_priv->dev;
7704
7705 if (IS_HASWELL(dev))
7706 return I915_READ(D_COMP_HSW);
7707 else
7708 return I915_READ(D_COMP_BDW);
7709}
7710
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007711static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7712{
7713 struct drm_device *dev = dev_priv->dev;
7714
7715 if (IS_HASWELL(dev)) {
7716 mutex_lock(&dev_priv->rps.hw_lock);
7717 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7718 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007719 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007720 mutex_unlock(&dev_priv->rps.hw_lock);
7721 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007722 I915_WRITE(D_COMP_BDW, val);
7723 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007724 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007725}
7726
7727/*
7728 * This function implements pieces of two sequences from BSpec:
7729 * - Sequence for display software to disable LCPLL
7730 * - Sequence for display software to allow package C8+
7731 * The steps implemented here are just the steps that actually touch the LCPLL
7732 * register. Callers should take care of disabling all the display engine
7733 * functions, doing the mode unset, fixing interrupts, etc.
7734 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007735static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7736 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007737{
7738 uint32_t val;
7739
7740 assert_can_disable_lcpll(dev_priv);
7741
7742 val = I915_READ(LCPLL_CTL);
7743
7744 if (switch_to_fclk) {
7745 val |= LCPLL_CD_SOURCE_FCLK;
7746 I915_WRITE(LCPLL_CTL, val);
7747
7748 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7749 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7750 DRM_ERROR("Switching to FCLK failed\n");
7751
7752 val = I915_READ(LCPLL_CTL);
7753 }
7754
7755 val |= LCPLL_PLL_DISABLE;
7756 I915_WRITE(LCPLL_CTL, val);
7757 POSTING_READ(LCPLL_CTL);
7758
7759 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7760 DRM_ERROR("LCPLL still locked\n");
7761
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007762 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007763 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007764 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007765 ndelay(100);
7766
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007767 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7768 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007769 DRM_ERROR("D_COMP RCOMP still in progress\n");
7770
7771 if (allow_power_down) {
7772 val = I915_READ(LCPLL_CTL);
7773 val |= LCPLL_POWER_DOWN_ALLOW;
7774 I915_WRITE(LCPLL_CTL, val);
7775 POSTING_READ(LCPLL_CTL);
7776 }
7777}
7778
7779/*
7780 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7781 * source.
7782 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007783static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007784{
7785 uint32_t val;
7786
7787 val = I915_READ(LCPLL_CTL);
7788
7789 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7790 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7791 return;
7792
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007793 /*
7794 * Make sure we're not on PC8 state before disabling PC8, otherwise
7795 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7796 *
7797 * The other problem is that hsw_restore_lcpll() is called as part of
7798 * the runtime PM resume sequence, so we can't just call
7799 * gen6_gt_force_wake_get() because that function calls
7800 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7801 * while we are on the resume sequence. So to solve this problem we have
7802 * to call special forcewake code that doesn't touch runtime PM and
7803 * doesn't enable the forcewake delayed work.
7804 */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007805 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007806 if (dev_priv->uncore.forcewake_count++ == 0)
7807 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007808 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007809
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007810 if (val & LCPLL_POWER_DOWN_ALLOW) {
7811 val &= ~LCPLL_POWER_DOWN_ALLOW;
7812 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007813 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007814 }
7815
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007816 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007817 val |= D_COMP_COMP_FORCE;
7818 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007819 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007820
7821 val = I915_READ(LCPLL_CTL);
7822 val &= ~LCPLL_PLL_DISABLE;
7823 I915_WRITE(LCPLL_CTL, val);
7824
7825 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7826 DRM_ERROR("LCPLL not locked yet\n");
7827
7828 if (val & LCPLL_CD_SOURCE_FCLK) {
7829 val = I915_READ(LCPLL_CTL);
7830 val &= ~LCPLL_CD_SOURCE_FCLK;
7831 I915_WRITE(LCPLL_CTL, val);
7832
7833 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7834 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7835 DRM_ERROR("Switching back to LCPLL failed\n");
7836 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007837
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007838 /* See the big comment above. */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007839 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007840 if (--dev_priv->uncore.forcewake_count == 0)
7841 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007842 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007843}
7844
Paulo Zanoni765dab62014-03-07 20:08:18 -03007845/*
7846 * Package states C8 and deeper are really deep PC states that can only be
7847 * reached when all the devices on the system allow it, so even if the graphics
7848 * device allows PC8+, it doesn't mean the system will actually get to these
7849 * states. Our driver only allows PC8+ when going into runtime PM.
7850 *
7851 * The requirements for PC8+ are that all the outputs are disabled, the power
7852 * well is disabled and most interrupts are disabled, and these are also
7853 * requirements for runtime PM. When these conditions are met, we manually do
7854 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7855 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7856 * hang the machine.
7857 *
7858 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7859 * the state of some registers, so when we come back from PC8+ we need to
7860 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7861 * need to take care of the registers kept by RC6. Notice that this happens even
7862 * if we don't put the device in PCI D3 state (which is what currently happens
7863 * because of the runtime PM support).
7864 *
7865 * For more, read "Display Sequences for Package C8" on the hardware
7866 * documentation.
7867 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007868void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007869{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007870 struct drm_device *dev = dev_priv->dev;
7871 uint32_t val;
7872
Paulo Zanonic67a4702013-08-19 13:18:09 -03007873 DRM_DEBUG_KMS("Enabling package C8+\n");
7874
Paulo Zanonic67a4702013-08-19 13:18:09 -03007875 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7876 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7877 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7878 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7879 }
7880
7881 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007882 hsw_disable_lcpll(dev_priv, true, true);
7883}
7884
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007885void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007886{
7887 struct drm_device *dev = dev_priv->dev;
7888 uint32_t val;
7889
Paulo Zanonic67a4702013-08-19 13:18:09 -03007890 DRM_DEBUG_KMS("Disabling package C8+\n");
7891
7892 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007893 lpt_init_pch_refclk(dev);
7894
7895 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7896 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7897 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7898 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7899 }
7900
7901 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007902}
7903
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007904static void snb_modeset_global_resources(struct drm_device *dev)
7905{
7906 modeset_update_crtc_power_domains(dev);
7907}
7908
Imre Deak4f074122013-10-16 17:25:51 +03007909static void haswell_modeset_global_resources(struct drm_device *dev)
7910{
Paulo Zanonida723562013-12-19 11:54:51 -02007911 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007912}
7913
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007914static int haswell_crtc_mode_set(struct intel_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007915 int x, int y,
7916 struct drm_framebuffer *fb)
7917{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007918 if (!intel_ddi_pll_select(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007919 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007920
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007921 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02007922
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007923 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007924}
7925
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007926static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7927 enum port port,
7928 struct intel_crtc_config *pipe_config)
7929{
7930 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7931
7932 switch (pipe_config->ddi_pll_sel) {
7933 case PORT_CLK_SEL_WRPLL1:
7934 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7935 break;
7936 case PORT_CLK_SEL_WRPLL2:
7937 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7938 break;
7939 }
7940}
7941
Daniel Vetter26804af2014-06-25 22:01:55 +03007942static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7943 struct intel_crtc_config *pipe_config)
7944{
7945 struct drm_device *dev = crtc->base.dev;
7946 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007947 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007948 enum port port;
7949 uint32_t tmp;
7950
7951 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7952
7953 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7954
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007955 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03007956
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007957 if (pipe_config->shared_dpll >= 0) {
7958 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7959
7960 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7961 &pipe_config->dpll_hw_state));
7962 }
7963
Daniel Vetter26804af2014-06-25 22:01:55 +03007964 /*
7965 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7966 * DDI E. So just check whether this pipe is wired to DDI E and whether
7967 * the PCH transcoder is on.
7968 */
Damien Lespiauca370452013-12-03 13:56:24 +00007969 if (INTEL_INFO(dev)->gen < 9 &&
7970 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03007971 pipe_config->has_pch_encoder = true;
7972
7973 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7974 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7975 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7976
7977 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7978 }
7979}
7980
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007981static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7982 struct intel_crtc_config *pipe_config)
7983{
7984 struct drm_device *dev = crtc->base.dev;
7985 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007986 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007987 uint32_t tmp;
7988
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007989 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02007990 POWER_DOMAIN_PIPE(crtc->pipe)))
7991 return false;
7992
Daniel Vettere143a212013-07-04 12:01:15 +02007993 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007994 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7995
Daniel Vettereccb1402013-05-22 00:50:22 +02007996 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7997 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7998 enum pipe trans_edp_pipe;
7999 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8000 default:
8001 WARN(1, "unknown pipe linked to edp transcoder\n");
8002 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8003 case TRANS_DDI_EDP_INPUT_A_ON:
8004 trans_edp_pipe = PIPE_A;
8005 break;
8006 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8007 trans_edp_pipe = PIPE_B;
8008 break;
8009 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8010 trans_edp_pipe = PIPE_C;
8011 break;
8012 }
8013
8014 if (trans_edp_pipe == crtc->pipe)
8015 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8016 }
8017
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008018 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008019 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008020 return false;
8021
Daniel Vettereccb1402013-05-22 00:50:22 +02008022 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008023 if (!(tmp & PIPECONF_ENABLE))
8024 return false;
8025
Daniel Vetter26804af2014-06-25 22:01:55 +03008026 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008027
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008028 intel_get_pipe_timings(crtc, pipe_config);
8029
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008030 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008031 if (intel_display_power_is_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008032 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01008033
Jesse Barnese59150d2014-01-07 13:30:45 -08008034 if (IS_HASWELL(dev))
8035 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8036 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008037
Clint Taylorebb69c92014-09-30 10:30:22 -07008038 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8039 pipe_config->pixel_multiplier =
8040 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8041 } else {
8042 pipe_config->pixel_multiplier = 1;
8043 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008044
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008045 return true;
8046}
8047
Chris Wilson560b85b2010-08-07 11:01:38 +01008048static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8049{
8050 struct drm_device *dev = crtc->dev;
8051 struct drm_i915_private *dev_priv = dev->dev_private;
8052 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008053 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008054
Ville Syrjälädc41c152014-08-13 11:57:05 +03008055 if (base) {
8056 unsigned int width = intel_crtc->cursor_width;
8057 unsigned int height = intel_crtc->cursor_height;
8058 unsigned int stride = roundup_pow_of_two(width) * 4;
8059
8060 switch (stride) {
8061 default:
8062 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8063 width, stride);
8064 stride = 256;
8065 /* fallthrough */
8066 case 256:
8067 case 512:
8068 case 1024:
8069 case 2048:
8070 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008071 }
8072
Ville Syrjälädc41c152014-08-13 11:57:05 +03008073 cntl |= CURSOR_ENABLE |
8074 CURSOR_GAMMA_ENABLE |
8075 CURSOR_FORMAT_ARGB |
8076 CURSOR_STRIDE(stride);
8077
8078 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008079 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008080
Ville Syrjälädc41c152014-08-13 11:57:05 +03008081 if (intel_crtc->cursor_cntl != 0 &&
8082 (intel_crtc->cursor_base != base ||
8083 intel_crtc->cursor_size != size ||
8084 intel_crtc->cursor_cntl != cntl)) {
8085 /* On these chipsets we can only modify the base/size/stride
8086 * whilst the cursor is disabled.
8087 */
8088 I915_WRITE(_CURACNTR, 0);
8089 POSTING_READ(_CURACNTR);
8090 intel_crtc->cursor_cntl = 0;
8091 }
8092
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008093 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008094 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008095 intel_crtc->cursor_base = base;
8096 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008097
8098 if (intel_crtc->cursor_size != size) {
8099 I915_WRITE(CURSIZE, size);
8100 intel_crtc->cursor_size = size;
8101 }
8102
Chris Wilson4b0e3332014-05-30 16:35:26 +03008103 if (intel_crtc->cursor_cntl != cntl) {
8104 I915_WRITE(_CURACNTR, cntl);
8105 POSTING_READ(_CURACNTR);
8106 intel_crtc->cursor_cntl = cntl;
8107 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008108}
8109
8110static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8111{
8112 struct drm_device *dev = crtc->dev;
8113 struct drm_i915_private *dev_priv = dev->dev_private;
8114 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8115 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008116 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008117
Chris Wilson4b0e3332014-05-30 16:35:26 +03008118 cntl = 0;
8119 if (base) {
8120 cntl = MCURSOR_GAMMA_ENABLE;
8121 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308122 case 64:
8123 cntl |= CURSOR_MODE_64_ARGB_AX;
8124 break;
8125 case 128:
8126 cntl |= CURSOR_MODE_128_ARGB_AX;
8127 break;
8128 case 256:
8129 cntl |= CURSOR_MODE_256_ARGB_AX;
8130 break;
8131 default:
8132 WARN_ON(1);
8133 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008134 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008135 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008136
8137 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8138 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008139 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008140
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008141 if (to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180))
8142 cntl |= CURSOR_ROTATE_180;
8143
Chris Wilson4b0e3332014-05-30 16:35:26 +03008144 if (intel_crtc->cursor_cntl != cntl) {
8145 I915_WRITE(CURCNTR(pipe), cntl);
8146 POSTING_READ(CURCNTR(pipe));
8147 intel_crtc->cursor_cntl = cntl;
8148 }
8149
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008150 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008151 I915_WRITE(CURBASE(pipe), base);
8152 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008153
8154 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008155}
8156
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008157/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008158static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8159 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008160{
8161 struct drm_device *dev = crtc->dev;
8162 struct drm_i915_private *dev_priv = dev->dev_private;
8163 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8164 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008165 int x = crtc->cursor_x;
8166 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008167 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008168
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008169 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008170 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008171
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008172 if (x >= intel_crtc->config.pipe_src_w)
8173 base = 0;
8174
8175 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008176 base = 0;
8177
8178 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008179 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008180 base = 0;
8181
8182 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8183 x = -x;
8184 }
8185 pos |= x << CURSOR_X_SHIFT;
8186
8187 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008188 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008189 base = 0;
8190
8191 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8192 y = -y;
8193 }
8194 pos |= y << CURSOR_Y_SHIFT;
8195
Chris Wilson4b0e3332014-05-30 16:35:26 +03008196 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008197 return;
8198
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008199 I915_WRITE(CURPOS(pipe), pos);
8200
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008201 /* ILK+ do this automagically */
8202 if (HAS_GMCH_DISPLAY(dev) &&
8203 to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180)) {
8204 base += (intel_crtc->cursor_height *
8205 intel_crtc->cursor_width - 1) * 4;
8206 }
8207
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008208 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008209 i845_update_cursor(crtc, base);
8210 else
8211 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008212}
8213
Ville Syrjälädc41c152014-08-13 11:57:05 +03008214static bool cursor_size_ok(struct drm_device *dev,
8215 uint32_t width, uint32_t height)
8216{
8217 if (width == 0 || height == 0)
8218 return false;
8219
8220 /*
8221 * 845g/865g are special in that they are only limited by
8222 * the width of their cursors, the height is arbitrary up to
8223 * the precision of the register. Everything else requires
8224 * square cursors, limited to a few power-of-two sizes.
8225 */
8226 if (IS_845G(dev) || IS_I865G(dev)) {
8227 if ((width & 63) != 0)
8228 return false;
8229
8230 if (width > (IS_845G(dev) ? 64 : 512))
8231 return false;
8232
8233 if (height > 1023)
8234 return false;
8235 } else {
8236 switch (width | height) {
8237 case 256:
8238 case 128:
8239 if (IS_GEN2(dev))
8240 return false;
8241 case 64:
8242 break;
8243 default:
8244 return false;
8245 }
8246 }
8247
8248 return true;
8249}
8250
Matt Ropere3287952014-06-10 08:28:12 -07008251static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8252 struct drm_i915_gem_object *obj,
8253 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008254{
8255 struct drm_device *dev = crtc->dev;
8256 struct drm_i915_private *dev_priv = dev->dev_private;
8257 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008258 enum pipe pipe = intel_crtc->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -03008259 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008260 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008261 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008262
Jesse Barnes79e53942008-11-07 14:24:08 -08008263 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008264 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008265 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008266 addr = 0;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008267 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008268 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008269 }
8270
Dave Airlie71acb5e2008-12-30 20:31:46 +10008271 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008272 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008273 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008274 unsigned alignment;
8275
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008276 /*
8277 * Global gtt pte registers are special registers which actually
8278 * forward writes to a chunk of system memory. Which means that
8279 * there is no risk that the register values disappear as soon
8280 * as we call intel_runtime_pm_put(), so it is correct to wrap
8281 * only the pin/unpin/fence and not more.
8282 */
8283 intel_runtime_pm_get(dev_priv);
8284
Chris Wilson693db182013-03-05 14:52:39 +00008285 /* Note that the w/a also requires 2 PTE of padding following
8286 * the bo. We currently fill all unused PTE with the shadow
8287 * page and so we should always have valid PTE following the
8288 * cursor preventing the VT-d warning.
8289 */
8290 alignment = 0;
8291 if (need_vtd_wa(dev))
8292 alignment = 64*1024;
8293
8294 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008295 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008296 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008297 intel_runtime_pm_put(dev_priv);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008298 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008299 }
8300
Chris Wilsond9e86c02010-11-10 16:40:20 +00008301 ret = i915_gem_object_put_fence(obj);
8302 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008303 DRM_DEBUG_KMS("failed to release fence for cursor");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008304 intel_runtime_pm_put(dev_priv);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008305 goto fail_unpin;
8306 }
8307
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008308 addr = i915_gem_obj_ggtt_offset(obj);
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008309
8310 intel_runtime_pm_put(dev_priv);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008311 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008312 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008313 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008314 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008315 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008316 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008317 }
Chris Wilson00731152014-05-21 12:42:56 +01008318 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008319 }
8320
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008321 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008322 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008323 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008324 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008325 }
Jesse Barnes80824002009-09-10 15:28:06 -07008326
Daniel Vettera071fa02014-06-18 23:28:09 +02008327 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8328 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008329 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008330
Chris Wilson64f962e2014-03-26 12:38:15 +00008331 old_width = intel_crtc->cursor_width;
8332
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008333 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008334 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008335 intel_crtc->cursor_width = width;
8336 intel_crtc->cursor_height = height;
8337
Chris Wilson64f962e2014-03-26 12:38:15 +00008338 if (intel_crtc->active) {
8339 if (old_width != width)
8340 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008341 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008342
Gustavo Padovan3f20df92014-10-24 14:51:34 +01008343 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8344 }
Daniel Vetterf99d7062014-06-19 16:01:59 +02008345
Jesse Barnes79e53942008-11-07 14:24:08 -08008346 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008347fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008348 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008349fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008350 mutex_unlock(&dev->struct_mutex);
8351 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008352}
8353
Jesse Barnes79e53942008-11-07 14:24:08 -08008354static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008355 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008356{
James Simmons72034252010-08-03 01:33:19 +01008357 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008358 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008359
James Simmons72034252010-08-03 01:33:19 +01008360 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008361 intel_crtc->lut_r[i] = red[i] >> 8;
8362 intel_crtc->lut_g[i] = green[i] >> 8;
8363 intel_crtc->lut_b[i] = blue[i] >> 8;
8364 }
8365
8366 intel_crtc_load_lut(crtc);
8367}
8368
Jesse Barnes79e53942008-11-07 14:24:08 -08008369/* VESA 640x480x72Hz mode to set on the pipe */
8370static struct drm_display_mode load_detect_mode = {
8371 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8372 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8373};
8374
Daniel Vettera8bb6812014-02-10 18:00:39 +01008375struct drm_framebuffer *
8376__intel_framebuffer_create(struct drm_device *dev,
8377 struct drm_mode_fb_cmd2 *mode_cmd,
8378 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008379{
8380 struct intel_framebuffer *intel_fb;
8381 int ret;
8382
8383 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8384 if (!intel_fb) {
8385 drm_gem_object_unreference_unlocked(&obj->base);
8386 return ERR_PTR(-ENOMEM);
8387 }
8388
8389 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008390 if (ret)
8391 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008392
8393 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008394err:
8395 drm_gem_object_unreference_unlocked(&obj->base);
8396 kfree(intel_fb);
8397
8398 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008399}
8400
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008401static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008402intel_framebuffer_create(struct drm_device *dev,
8403 struct drm_mode_fb_cmd2 *mode_cmd,
8404 struct drm_i915_gem_object *obj)
8405{
8406 struct drm_framebuffer *fb;
8407 int ret;
8408
8409 ret = i915_mutex_lock_interruptible(dev);
8410 if (ret)
8411 return ERR_PTR(ret);
8412 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8413 mutex_unlock(&dev->struct_mutex);
8414
8415 return fb;
8416}
8417
Chris Wilsond2dff872011-04-19 08:36:26 +01008418static u32
8419intel_framebuffer_pitch_for_width(int width, int bpp)
8420{
8421 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8422 return ALIGN(pitch, 64);
8423}
8424
8425static u32
8426intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8427{
8428 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008429 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008430}
8431
8432static struct drm_framebuffer *
8433intel_framebuffer_create_for_mode(struct drm_device *dev,
8434 struct drm_display_mode *mode,
8435 int depth, int bpp)
8436{
8437 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008438 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008439
8440 obj = i915_gem_alloc_object(dev,
8441 intel_framebuffer_size_for_mode(mode, bpp));
8442 if (obj == NULL)
8443 return ERR_PTR(-ENOMEM);
8444
8445 mode_cmd.width = mode->hdisplay;
8446 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008447 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8448 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008449 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008450
8451 return intel_framebuffer_create(dev, &mode_cmd, obj);
8452}
8453
8454static struct drm_framebuffer *
8455mode_fits_in_fbdev(struct drm_device *dev,
8456 struct drm_display_mode *mode)
8457{
Daniel Vetter4520f532013-10-09 09:18:51 +02008458#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008459 struct drm_i915_private *dev_priv = dev->dev_private;
8460 struct drm_i915_gem_object *obj;
8461 struct drm_framebuffer *fb;
8462
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008463 if (!dev_priv->fbdev)
8464 return NULL;
8465
8466 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008467 return NULL;
8468
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008469 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008470 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008471
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008472 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008473 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8474 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008475 return NULL;
8476
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008477 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008478 return NULL;
8479
8480 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008481#else
8482 return NULL;
8483#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008484}
8485
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008486bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008487 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008488 struct intel_load_detect_pipe *old,
8489 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008490{
8491 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008492 struct intel_encoder *intel_encoder =
8493 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008494 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008495 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008496 struct drm_crtc *crtc = NULL;
8497 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008498 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008499 struct drm_mode_config *config = &dev->mode_config;
8500 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008501
Chris Wilsond2dff872011-04-19 08:36:26 +01008502 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008503 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008504 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008505
Rob Clark51fd3712013-11-19 12:10:12 -05008506retry:
8507 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8508 if (ret)
8509 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008510
Jesse Barnes79e53942008-11-07 14:24:08 -08008511 /*
8512 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008513 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008514 * - if the connector already has an assigned crtc, use it (but make
8515 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008516 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008517 * - try to find the first unused crtc that can drive this connector,
8518 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008519 */
8520
8521 /* See if we already have a CRTC for this connector */
8522 if (encoder->crtc) {
8523 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008524
Rob Clark51fd3712013-11-19 12:10:12 -05008525 ret = drm_modeset_lock(&crtc->mutex, ctx);
8526 if (ret)
8527 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008528
Daniel Vetter24218aa2012-08-12 19:27:11 +02008529 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008530 old->load_detect_temp = false;
8531
8532 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008533 if (connector->dpms != DRM_MODE_DPMS_ON)
8534 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008535
Chris Wilson71731882011-04-19 23:10:58 +01008536 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008537 }
8538
8539 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008540 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008541 i++;
8542 if (!(encoder->possible_crtcs & (1 << i)))
8543 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008544 if (possible_crtc->enabled)
8545 continue;
8546 /* This can occur when applying the pipe A quirk on resume. */
8547 if (to_intel_crtc(possible_crtc)->new_enabled)
8548 continue;
8549
8550 crtc = possible_crtc;
8551 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008552 }
8553
8554 /*
8555 * If we didn't find an unused CRTC, don't use any.
8556 */
8557 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008558 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008559 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008560 }
8561
Rob Clark51fd3712013-11-19 12:10:12 -05008562 ret = drm_modeset_lock(&crtc->mutex, ctx);
8563 if (ret)
8564 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008565 intel_encoder->new_crtc = to_intel_crtc(crtc);
8566 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008567
8568 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008569 intel_crtc->new_enabled = true;
8570 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008571 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008572 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008573 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008574
Chris Wilson64927112011-04-20 07:25:26 +01008575 if (!mode)
8576 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008577
Chris Wilsond2dff872011-04-19 08:36:26 +01008578 /* We need a framebuffer large enough to accommodate all accesses
8579 * that the plane may generate whilst we perform load detection.
8580 * We can not rely on the fbcon either being present (we get called
8581 * during its initialisation to detect all boot displays, or it may
8582 * not even exist) or that it is large enough to satisfy the
8583 * requested mode.
8584 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008585 fb = mode_fits_in_fbdev(dev, mode);
8586 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008587 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008588 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8589 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008590 } else
8591 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008592 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008593 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008594 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008595 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008596
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008597 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008598 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008599 if (old->release_fb)
8600 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008601 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008602 }
Chris Wilson71731882011-04-19 23:10:58 +01008603
Jesse Barnes79e53942008-11-07 14:24:08 -08008604 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008605 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008606 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008607
8608 fail:
8609 intel_crtc->new_enabled = crtc->enabled;
8610 if (intel_crtc->new_enabled)
8611 intel_crtc->new_config = &intel_crtc->config;
8612 else
8613 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008614fail_unlock:
8615 if (ret == -EDEADLK) {
8616 drm_modeset_backoff(ctx);
8617 goto retry;
8618 }
8619
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008620 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008621}
8622
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008623void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008624 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008625{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008626 struct intel_encoder *intel_encoder =
8627 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008628 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008629 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008630 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008631
Chris Wilsond2dff872011-04-19 08:36:26 +01008632 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008633 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008634 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008635
Chris Wilson8261b192011-04-19 23:18:09 +01008636 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008637 to_intel_connector(connector)->new_encoder = NULL;
8638 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008639 intel_crtc->new_enabled = false;
8640 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008641 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008642
Daniel Vetter36206362012-12-10 20:42:17 +01008643 if (old->release_fb) {
8644 drm_framebuffer_unregister_private(old->release_fb);
8645 drm_framebuffer_unreference(old->release_fb);
8646 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008647
Chris Wilson0622a532011-04-21 09:32:11 +01008648 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008649 }
8650
Eric Anholtc751ce42010-03-25 11:48:48 -07008651 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008652 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8653 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008654}
8655
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008656static int i9xx_pll_refclk(struct drm_device *dev,
8657 const struct intel_crtc_config *pipe_config)
8658{
8659 struct drm_i915_private *dev_priv = dev->dev_private;
8660 u32 dpll = pipe_config->dpll_hw_state.dpll;
8661
8662 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008663 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008664 else if (HAS_PCH_SPLIT(dev))
8665 return 120000;
8666 else if (!IS_GEN2(dev))
8667 return 96000;
8668 else
8669 return 48000;
8670}
8671
Jesse Barnes79e53942008-11-07 14:24:08 -08008672/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008673static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8674 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008675{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008676 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008677 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008678 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008679 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008680 u32 fp;
8681 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008682 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008683
8684 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008685 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008686 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008687 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008688
8689 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008690 if (IS_PINEVIEW(dev)) {
8691 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8692 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008693 } else {
8694 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8695 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8696 }
8697
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008698 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008699 if (IS_PINEVIEW(dev))
8700 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8701 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008702 else
8703 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008704 DPLL_FPA01_P1_POST_DIV_SHIFT);
8705
8706 switch (dpll & DPLL_MODE_MASK) {
8707 case DPLLB_MODE_DAC_SERIAL:
8708 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8709 5 : 10;
8710 break;
8711 case DPLLB_MODE_LVDS:
8712 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8713 7 : 14;
8714 break;
8715 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008716 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008717 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008718 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008719 }
8720
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008721 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008722 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008723 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008724 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008725 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008726 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008727 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008728
8729 if (is_lvds) {
8730 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8731 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008732
8733 if (lvds & LVDS_CLKB_POWER_UP)
8734 clock.p2 = 7;
8735 else
8736 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008737 } else {
8738 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8739 clock.p1 = 2;
8740 else {
8741 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8742 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8743 }
8744 if (dpll & PLL_P2_DIVIDE_BY_4)
8745 clock.p2 = 4;
8746 else
8747 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008748 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008749
8750 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008751 }
8752
Ville Syrjälä18442d02013-09-13 16:00:08 +03008753 /*
8754 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008755 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008756 * encoder's get_config() function.
8757 */
8758 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008759}
8760
Ville Syrjälä6878da02013-09-13 15:59:11 +03008761int intel_dotclock_calculate(int link_freq,
8762 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008763{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008764 /*
8765 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008766 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008767 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008768 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008769 *
8770 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008771 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008772 */
8773
Ville Syrjälä6878da02013-09-13 15:59:11 +03008774 if (!m_n->link_n)
8775 return 0;
8776
8777 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8778}
8779
Ville Syrjälä18442d02013-09-13 16:00:08 +03008780static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8781 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008782{
8783 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008784
8785 /* read out port_clock from the DPLL */
8786 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008787
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008788 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008789 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008790 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008791 * agree once we know their relationship in the encoder's
8792 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008793 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008794 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008795 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8796 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008797}
8798
8799/** Returns the currently programmed mode of the given pipe. */
8800struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8801 struct drm_crtc *crtc)
8802{
Jesse Barnes548f2452011-02-17 10:40:53 -08008803 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008805 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008806 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008807 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008808 int htot = I915_READ(HTOTAL(cpu_transcoder));
8809 int hsync = I915_READ(HSYNC(cpu_transcoder));
8810 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8811 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008812 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008813
8814 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8815 if (!mode)
8816 return NULL;
8817
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008818 /*
8819 * Construct a pipe_config sufficient for getting the clock info
8820 * back out of crtc_clock_get.
8821 *
8822 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8823 * to use a real value here instead.
8824 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008825 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008826 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008827 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8828 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8829 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008830 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8831
Ville Syrjälä773ae032013-09-23 17:48:20 +03008832 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008833 mode->hdisplay = (htot & 0xffff) + 1;
8834 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8835 mode->hsync_start = (hsync & 0xffff) + 1;
8836 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8837 mode->vdisplay = (vtot & 0xffff) + 1;
8838 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8839 mode->vsync_start = (vsync & 0xffff) + 1;
8840 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8841
8842 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008843
8844 return mode;
8845}
8846
Jesse Barnes652c3932009-08-17 13:31:43 -07008847static void intel_decrease_pllclock(struct drm_crtc *crtc)
8848{
8849 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008850 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008852
Sonika Jindalbaff2962014-07-22 11:16:35 +05308853 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008854 return;
8855
8856 if (!dev_priv->lvds_downclock_avail)
8857 return;
8858
8859 /*
8860 * Since this is called by a timer, we should never get here in
8861 * the manual case.
8862 */
8863 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008864 int pipe = intel_crtc->pipe;
8865 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008866 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008867
Zhao Yakui44d98a62009-10-09 11:39:40 +08008868 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008869
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008870 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008871
Chris Wilson074b5e12012-05-02 12:07:06 +01008872 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008873 dpll |= DISPLAY_RATE_SELECT_FPA1;
8874 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008875 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008876 dpll = I915_READ(dpll_reg);
8877 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008878 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008879 }
8880
8881}
8882
Chris Wilsonf047e392012-07-21 12:31:41 +01008883void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008884{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008885 struct drm_i915_private *dev_priv = dev->dev_private;
8886
Chris Wilsonf62a0072014-02-21 17:55:39 +00008887 if (dev_priv->mm.busy)
8888 return;
8889
Paulo Zanoni43694d62014-03-07 20:08:08 -03008890 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008891 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008892 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008893}
8894
8895void intel_mark_idle(struct drm_device *dev)
8896{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008897 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008898 struct drm_crtc *crtc;
8899
Chris Wilsonf62a0072014-02-21 17:55:39 +00008900 if (!dev_priv->mm.busy)
8901 return;
8902
8903 dev_priv->mm.busy = false;
8904
Jani Nikulad330a952014-01-21 11:24:25 +02008905 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008906 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008907
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008908 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008909 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008910 continue;
8911
8912 intel_decrease_pllclock(crtc);
8913 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008914
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008915 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008916 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008917
8918out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008919 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008920}
8921
Jesse Barnes79e53942008-11-07 14:24:08 -08008922static void intel_crtc_destroy(struct drm_crtc *crtc)
8923{
8924 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008925 struct drm_device *dev = crtc->dev;
8926 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02008927
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02008928 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008929 work = intel_crtc->unpin_work;
8930 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02008931 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008932
8933 if (work) {
8934 cancel_work_sync(&work->work);
8935 kfree(work);
8936 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008937
8938 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008939
Jesse Barnes79e53942008-11-07 14:24:08 -08008940 kfree(intel_crtc);
8941}
8942
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008943static void intel_unpin_work_fn(struct work_struct *__work)
8944{
8945 struct intel_unpin_work *work =
8946 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008947 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02008948 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008949
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008950 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008951 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008952 drm_gem_object_unreference(&work->pending_flip_obj->base);
8953 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008954
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008955 intel_update_fbc(dev);
8956 mutex_unlock(&dev->struct_mutex);
8957
Daniel Vetterf99d7062014-06-19 16:01:59 +02008958 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
8959
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008960 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8961 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8962
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008963 kfree(work);
8964}
8965
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008966static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008967 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008968{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008969 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8970 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008971 unsigned long flags;
8972
8973 /* Ignore early vblank irqs */
8974 if (intel_crtc == NULL)
8975 return;
8976
Daniel Vetterf3260382014-09-15 14:55:23 +02008977 /*
8978 * This is called both by irq handlers and the reset code (to complete
8979 * lost pageflips) so needs the full irqsave spinlocks.
8980 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008981 spin_lock_irqsave(&dev->event_lock, flags);
8982 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008983
8984 /* Ensure we don't miss a work->pending update ... */
8985 smp_rmb();
8986
8987 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008988 spin_unlock_irqrestore(&dev->event_lock, flags);
8989 return;
8990 }
8991
Chris Wilsond6bbafa2014-09-05 07:13:24 +01008992 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008993
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008994 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008995}
8996
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008997void intel_finish_page_flip(struct drm_device *dev, int pipe)
8998{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008999 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009000 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9001
Mario Kleiner49b14a52010-12-09 07:00:07 +01009002 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009003}
9004
9005void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9006{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009007 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009008 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9009
Mario Kleiner49b14a52010-12-09 07:00:07 +01009010 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009011}
9012
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009013/* Is 'a' after or equal to 'b'? */
9014static bool g4x_flip_count_after_eq(u32 a, u32 b)
9015{
9016 return !((a - b) & 0x80000000);
9017}
9018
9019static bool page_flip_finished(struct intel_crtc *crtc)
9020{
9021 struct drm_device *dev = crtc->base.dev;
9022 struct drm_i915_private *dev_priv = dev->dev_private;
9023
9024 /*
9025 * The relevant registers doen't exist on pre-ctg.
9026 * As the flip done interrupt doesn't trigger for mmio
9027 * flips on gmch platforms, a flip count check isn't
9028 * really needed there. But since ctg has the registers,
9029 * include it in the check anyway.
9030 */
9031 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9032 return true;
9033
9034 /*
9035 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9036 * used the same base address. In that case the mmio flip might
9037 * have completed, but the CS hasn't even executed the flip yet.
9038 *
9039 * A flip count check isn't enough as the CS might have updated
9040 * the base address just after start of vblank, but before we
9041 * managed to process the interrupt. This means we'd complete the
9042 * CS flip too soon.
9043 *
9044 * Combining both checks should get us a good enough result. It may
9045 * still happen that the CS flip has been executed, but has not
9046 * yet actually completed. But in case the base address is the same
9047 * anyway, we don't really care.
9048 */
9049 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9050 crtc->unpin_work->gtt_offset &&
9051 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9052 crtc->unpin_work->flip_count);
9053}
9054
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009055void intel_prepare_page_flip(struct drm_device *dev, int plane)
9056{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009057 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009058 struct intel_crtc *intel_crtc =
9059 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9060 unsigned long flags;
9061
Daniel Vetterf3260382014-09-15 14:55:23 +02009062
9063 /*
9064 * This is called both by irq handlers and the reset code (to complete
9065 * lost pageflips) so needs the full irqsave spinlocks.
9066 *
9067 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009068 * generate a page-flip completion irq, i.e. every modeset
9069 * is also accompanied by a spurious intel_prepare_page_flip().
9070 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009071 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009072 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009073 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009074 spin_unlock_irqrestore(&dev->event_lock, flags);
9075}
9076
Robin Schroereba905b2014-05-18 02:24:50 +02009077static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009078{
9079 /* Ensure that the work item is consistent when activating it ... */
9080 smp_wmb();
9081 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9082 /* and that it is marked active as soon as the irq could fire. */
9083 smp_wmb();
9084}
9085
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009086static int intel_gen2_queue_flip(struct drm_device *dev,
9087 struct drm_crtc *crtc,
9088 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009089 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009090 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009091 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009092{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009093 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009094 u32 flip_mask;
9095 int ret;
9096
Daniel Vetter6d90c952012-04-26 23:28:05 +02009097 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009098 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009099 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009100
9101 /* Can't queue multiple flips, so wait for the previous
9102 * one to finish before executing the next.
9103 */
9104 if (intel_crtc->plane)
9105 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9106 else
9107 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009108 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9109 intel_ring_emit(ring, MI_NOOP);
9110 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9111 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9112 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009113 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009114 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009115
9116 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009117 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009118 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009119}
9120
9121static int intel_gen3_queue_flip(struct drm_device *dev,
9122 struct drm_crtc *crtc,
9123 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009124 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009125 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009126 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009127{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009128 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009129 u32 flip_mask;
9130 int ret;
9131
Daniel Vetter6d90c952012-04-26 23:28:05 +02009132 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009133 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009134 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009135
9136 if (intel_crtc->plane)
9137 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9138 else
9139 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009140 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9141 intel_ring_emit(ring, MI_NOOP);
9142 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9143 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9144 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009145 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009146 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009147
Chris Wilsone7d841c2012-12-03 11:36:30 +00009148 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009149 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009150 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009151}
9152
9153static int intel_gen4_queue_flip(struct drm_device *dev,
9154 struct drm_crtc *crtc,
9155 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009156 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009157 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009158 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009159{
9160 struct drm_i915_private *dev_priv = dev->dev_private;
9161 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9162 uint32_t pf, pipesrc;
9163 int ret;
9164
Daniel Vetter6d90c952012-04-26 23:28:05 +02009165 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009166 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009167 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009168
9169 /* i965+ uses the linear or tiled offsets from the
9170 * Display Registers (which do not change across a page-flip)
9171 * so we need only reprogram the base address.
9172 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009173 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9174 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9175 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009176 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009177 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009178
9179 /* XXX Enabling the panel-fitter across page-flip is so far
9180 * untested on non-native modes, so ignore it for now.
9181 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9182 */
9183 pf = 0;
9184 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009185 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009186
9187 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009188 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009189 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009190}
9191
9192static int intel_gen6_queue_flip(struct drm_device *dev,
9193 struct drm_crtc *crtc,
9194 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009195 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009196 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009197 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009198{
9199 struct drm_i915_private *dev_priv = dev->dev_private;
9200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9201 uint32_t pf, pipesrc;
9202 int ret;
9203
Daniel Vetter6d90c952012-04-26 23:28:05 +02009204 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009205 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009206 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009207
Daniel Vetter6d90c952012-04-26 23:28:05 +02009208 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9209 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9210 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009211 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009212
Chris Wilson99d9acd2012-04-17 20:37:00 +01009213 /* Contrary to the suggestions in the documentation,
9214 * "Enable Panel Fitter" does not seem to be required when page
9215 * flipping with a non-native mode, and worse causes a normal
9216 * modeset to fail.
9217 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9218 */
9219 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009220 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009221 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009222
9223 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009224 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009225 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009226}
9227
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009228static int intel_gen7_queue_flip(struct drm_device *dev,
9229 struct drm_crtc *crtc,
9230 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009231 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009232 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009233 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009234{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009236 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009237 int len, ret;
9238
Robin Schroereba905b2014-05-18 02:24:50 +02009239 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009240 case PLANE_A:
9241 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9242 break;
9243 case PLANE_B:
9244 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9245 break;
9246 case PLANE_C:
9247 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9248 break;
9249 default:
9250 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009251 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009252 }
9253
Chris Wilsonffe74d72013-08-26 20:58:12 +01009254 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009255 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009256 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009257 /*
9258 * On Gen 8, SRM is now taking an extra dword to accommodate
9259 * 48bits addresses, and we need a NOOP for the batch size to
9260 * stay even.
9261 */
9262 if (IS_GEN8(dev))
9263 len += 2;
9264 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009265
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009266 /*
9267 * BSpec MI_DISPLAY_FLIP for IVB:
9268 * "The full packet must be contained within the same cache line."
9269 *
9270 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9271 * cacheline, if we ever start emitting more commands before
9272 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9273 * then do the cacheline alignment, and finally emit the
9274 * MI_DISPLAY_FLIP.
9275 */
9276 ret = intel_ring_cacheline_align(ring);
9277 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009278 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009279
Chris Wilsonffe74d72013-08-26 20:58:12 +01009280 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009281 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009282 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009283
Chris Wilsonffe74d72013-08-26 20:58:12 +01009284 /* Unmask the flip-done completion message. Note that the bspec says that
9285 * we should do this for both the BCS and RCS, and that we must not unmask
9286 * more than one flip event at any time (or ensure that one flip message
9287 * can be sent by waiting for flip-done prior to queueing new flips).
9288 * Experimentation says that BCS works despite DERRMR masking all
9289 * flip-done completion events and that unmasking all planes at once
9290 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9291 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9292 */
9293 if (ring->id == RCS) {
9294 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9295 intel_ring_emit(ring, DERRMR);
9296 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9297 DERRMR_PIPEB_PRI_FLIP_DONE |
9298 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009299 if (IS_GEN8(dev))
9300 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9301 MI_SRM_LRM_GLOBAL_GTT);
9302 else
9303 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9304 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009305 intel_ring_emit(ring, DERRMR);
9306 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009307 if (IS_GEN8(dev)) {
9308 intel_ring_emit(ring, 0);
9309 intel_ring_emit(ring, MI_NOOP);
9310 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009311 }
9312
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009313 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009314 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009315 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009316 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009317
9318 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009319 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009320 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009321}
9322
Sourab Gupta84c33a62014-06-02 16:47:17 +05309323static bool use_mmio_flip(struct intel_engine_cs *ring,
9324 struct drm_i915_gem_object *obj)
9325{
9326 /*
9327 * This is not being used for older platforms, because
9328 * non-availability of flip done interrupt forces us to use
9329 * CS flips. Older platforms derive flip done using some clever
9330 * tricks involving the flip_pending status bits and vblank irqs.
9331 * So using MMIO flips there would disrupt this mechanism.
9332 */
9333
Chris Wilson8e09bf82014-07-08 10:40:30 +01009334 if (ring == NULL)
9335 return true;
9336
Sourab Gupta84c33a62014-06-02 16:47:17 +05309337 if (INTEL_INFO(ring->dev)->gen < 5)
9338 return false;
9339
9340 if (i915.use_mmio_flip < 0)
9341 return false;
9342 else if (i915.use_mmio_flip > 0)
9343 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009344 else if (i915.enable_execlists)
9345 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309346 else
9347 return ring != obj->ring;
9348}
9349
9350static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9351{
9352 struct drm_device *dev = intel_crtc->base.dev;
9353 struct drm_i915_private *dev_priv = dev->dev_private;
9354 struct intel_framebuffer *intel_fb =
9355 to_intel_framebuffer(intel_crtc->base.primary->fb);
9356 struct drm_i915_gem_object *obj = intel_fb->obj;
9357 u32 dspcntr;
9358 u32 reg;
9359
9360 intel_mark_page_flip_active(intel_crtc);
9361
9362 reg = DSPCNTR(intel_crtc->plane);
9363 dspcntr = I915_READ(reg);
9364
Damien Lespiauc5d97472014-10-25 00:11:11 +01009365 if (obj->tiling_mode != I915_TILING_NONE)
9366 dspcntr |= DISPPLANE_TILED;
9367 else
9368 dspcntr &= ~DISPPLANE_TILED;
9369
Sourab Gupta84c33a62014-06-02 16:47:17 +05309370 I915_WRITE(reg, dspcntr);
9371
9372 I915_WRITE(DSPSURF(intel_crtc->plane),
9373 intel_crtc->unpin_work->gtt_offset);
9374 POSTING_READ(DSPSURF(intel_crtc->plane));
9375}
9376
9377static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9378{
9379 struct intel_engine_cs *ring;
9380 int ret;
9381
9382 lockdep_assert_held(&obj->base.dev->struct_mutex);
9383
9384 if (!obj->last_write_seqno)
9385 return 0;
9386
9387 ring = obj->ring;
9388
9389 if (i915_seqno_passed(ring->get_seqno(ring, true),
9390 obj->last_write_seqno))
9391 return 0;
9392
9393 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9394 if (ret)
9395 return ret;
9396
9397 if (WARN_ON(!ring->irq_get(ring)))
9398 return 0;
9399
9400 return 1;
9401}
9402
9403void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9404{
9405 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9406 struct intel_crtc *intel_crtc;
9407 unsigned long irq_flags;
9408 u32 seqno;
9409
9410 seqno = ring->get_seqno(ring, false);
9411
9412 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9413 for_each_intel_crtc(ring->dev, intel_crtc) {
9414 struct intel_mmio_flip *mmio_flip;
9415
9416 mmio_flip = &intel_crtc->mmio_flip;
9417 if (mmio_flip->seqno == 0)
9418 continue;
9419
9420 if (ring->id != mmio_flip->ring_id)
9421 continue;
9422
9423 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9424 intel_do_mmio_flip(intel_crtc);
9425 mmio_flip->seqno = 0;
9426 ring->irq_put(ring);
9427 }
9428 }
9429 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9430}
9431
9432static int intel_queue_mmio_flip(struct drm_device *dev,
9433 struct drm_crtc *crtc,
9434 struct drm_framebuffer *fb,
9435 struct drm_i915_gem_object *obj,
9436 struct intel_engine_cs *ring,
9437 uint32_t flags)
9438{
9439 struct drm_i915_private *dev_priv = dev->dev_private;
9440 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309441 int ret;
9442
9443 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9444 return -EBUSY;
9445
9446 ret = intel_postpone_flip(obj);
9447 if (ret < 0)
9448 return ret;
9449 if (ret == 0) {
9450 intel_do_mmio_flip(intel_crtc);
9451 return 0;
9452 }
9453
Daniel Vetter24955f22014-09-15 14:55:32 +02009454 spin_lock_irq(&dev_priv->mmio_flip_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309455 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9456 intel_crtc->mmio_flip.ring_id = obj->ring->id;
Daniel Vetter24955f22014-09-15 14:55:32 +02009457 spin_unlock_irq(&dev_priv->mmio_flip_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309458
9459 /*
9460 * Double check to catch cases where irq fired before
9461 * mmio flip data was ready
9462 */
9463 intel_notify_mmio_flip(obj->ring);
9464 return 0;
9465}
9466
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009467static int intel_default_queue_flip(struct drm_device *dev,
9468 struct drm_crtc *crtc,
9469 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009470 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009471 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009472 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009473{
9474 return -ENODEV;
9475}
9476
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009477static bool __intel_pageflip_stall_check(struct drm_device *dev,
9478 struct drm_crtc *crtc)
9479{
9480 struct drm_i915_private *dev_priv = dev->dev_private;
9481 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9482 struct intel_unpin_work *work = intel_crtc->unpin_work;
9483 u32 addr;
9484
9485 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9486 return true;
9487
9488 if (!work->enable_stall_check)
9489 return false;
9490
9491 if (work->flip_ready_vblank == 0) {
9492 if (work->flip_queued_ring &&
9493 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9494 work->flip_queued_seqno))
9495 return false;
9496
9497 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9498 }
9499
9500 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9501 return false;
9502
9503 /* Potential stall - if we see that the flip has happened,
9504 * assume a missed interrupt. */
9505 if (INTEL_INFO(dev)->gen >= 4)
9506 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9507 else
9508 addr = I915_READ(DSPADDR(intel_crtc->plane));
9509
9510 /* There is a potential issue here with a false positive after a flip
9511 * to the same address. We could address this by checking for a
9512 * non-incrementing frame counter.
9513 */
9514 return addr == work->gtt_offset;
9515}
9516
9517void intel_check_page_flip(struct drm_device *dev, int pipe)
9518{
9519 struct drm_i915_private *dev_priv = dev->dev_private;
9520 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9521 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009522
9523 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009524
9525 if (crtc == NULL)
9526 return;
9527
Daniel Vetterf3260382014-09-15 14:55:23 +02009528 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009529 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9530 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9531 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9532 page_flip_completed(intel_crtc);
9533 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009534 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009535}
9536
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009537static int intel_crtc_page_flip(struct drm_crtc *crtc,
9538 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009539 struct drm_pending_vblank_event *event,
9540 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009541{
9542 struct drm_device *dev = crtc->dev;
9543 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009544 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009545 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009546 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009547 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009548 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009549 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009550 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009551
Matt Roper2ff8fde2014-07-08 07:50:07 -07009552 /*
9553 * drm_mode_page_flip_ioctl() should already catch this, but double
9554 * check to be safe. In the future we may enable pageflipping from
9555 * a disabled primary plane.
9556 */
9557 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9558 return -EBUSY;
9559
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009560 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009561 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009562 return -EINVAL;
9563
9564 /*
9565 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9566 * Note that pitch changes could also affect these register.
9567 */
9568 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009569 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9570 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009571 return -EINVAL;
9572
Chris Wilsonf900db42014-02-20 09:26:13 +00009573 if (i915_terminally_wedged(&dev_priv->gpu_error))
9574 goto out_hang;
9575
Daniel Vetterb14c5672013-09-19 12:18:32 +02009576 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009577 if (work == NULL)
9578 return -ENOMEM;
9579
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009580 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009581 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009582 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009583 INIT_WORK(&work->work, intel_unpin_work_fn);
9584
Daniel Vetter87b6b102014-05-15 15:33:46 +02009585 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009586 if (ret)
9587 goto free_work;
9588
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009589 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009590 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009591 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009592 /* Before declaring the flip queue wedged, check if
9593 * the hardware completed the operation behind our backs.
9594 */
9595 if (__intel_pageflip_stall_check(dev, crtc)) {
9596 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9597 page_flip_completed(intel_crtc);
9598 } else {
9599 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009600 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009601
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009602 drm_crtc_vblank_put(crtc);
9603 kfree(work);
9604 return -EBUSY;
9605 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009606 }
9607 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009608 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009609
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009610 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9611 flush_workqueue(dev_priv->wq);
9612
Chris Wilson79158102012-05-23 11:13:58 +01009613 ret = i915_mutex_lock_interruptible(dev);
9614 if (ret)
9615 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009616
Jesse Barnes75dfca82010-02-10 15:09:44 -08009617 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009618 drm_gem_object_reference(&work->old_fb_obj->base);
9619 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009620
Matt Roperf4510a22014-04-01 15:22:40 -07009621 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009622
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009623 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009624
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009625 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009626 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009627
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009628 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009629 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009630
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009631 if (IS_VALLEYVIEW(dev)) {
9632 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009633 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9634 /* vlv: DISPLAY_FLIP fails to change tiling */
9635 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009636 } else if (IS_IVYBRIDGE(dev)) {
9637 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009638 } else if (INTEL_INFO(dev)->gen >= 7) {
9639 ring = obj->ring;
9640 if (ring == NULL || ring->id != RCS)
9641 ring = &dev_priv->ring[BCS];
9642 } else {
9643 ring = &dev_priv->ring[RCS];
9644 }
9645
9646 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009647 if (ret)
9648 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009649
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009650 work->gtt_offset =
9651 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9652
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009653 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309654 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9655 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009656 if (ret)
9657 goto cleanup_unpin;
9658
9659 work->flip_queued_seqno = obj->last_write_seqno;
9660 work->flip_queued_ring = obj->ring;
9661 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309662 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009663 page_flip_flags);
9664 if (ret)
9665 goto cleanup_unpin;
9666
9667 work->flip_queued_seqno = intel_ring_get_seqno(ring);
9668 work->flip_queued_ring = ring;
9669 }
9670
9671 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9672 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009673
Daniel Vettera071fa02014-06-18 23:28:09 +02009674 i915_gem_track_fb(work->old_fb_obj, obj,
9675 INTEL_FRONTBUFFER_PRIMARY(pipe));
9676
Chris Wilson7782de32011-07-08 12:22:41 +01009677 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009678 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009679 mutex_unlock(&dev->struct_mutex);
9680
Jesse Barnese5510fa2010-07-01 16:48:37 -07009681 trace_i915_flip_request(intel_crtc->plane, obj);
9682
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009683 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009684
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009685cleanup_unpin:
9686 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009687cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009688 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009689 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009690 drm_gem_object_unreference(&work->old_fb_obj->base);
9691 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009692 mutex_unlock(&dev->struct_mutex);
9693
Chris Wilson79158102012-05-23 11:13:58 +01009694cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009695 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009696 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009697 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009698
Daniel Vetter87b6b102014-05-15 15:33:46 +02009699 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009700free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009701 kfree(work);
9702
Chris Wilsonf900db42014-02-20 09:26:13 +00009703 if (ret == -EIO) {
9704out_hang:
9705 intel_crtc_wait_for_pending_flips(crtc);
9706 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009707 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009708 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009709 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009710 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009711 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009712 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009713 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009714}
9715
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009716static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009717 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9718 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009719};
9720
Daniel Vetter9a935852012-07-05 22:34:27 +02009721/**
9722 * intel_modeset_update_staged_output_state
9723 *
9724 * Updates the staged output configuration state, e.g. after we've read out the
9725 * current hw state.
9726 */
9727static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9728{
Ville Syrjälä76688512014-01-10 11:28:06 +02009729 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009730 struct intel_encoder *encoder;
9731 struct intel_connector *connector;
9732
9733 list_for_each_entry(connector, &dev->mode_config.connector_list,
9734 base.head) {
9735 connector->new_encoder =
9736 to_intel_encoder(connector->base.encoder);
9737 }
9738
Damien Lespiaub2784e12014-08-05 11:29:37 +01009739 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009740 encoder->new_crtc =
9741 to_intel_crtc(encoder->base.crtc);
9742 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009743
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009744 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009745 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009746
9747 if (crtc->new_enabled)
9748 crtc->new_config = &crtc->config;
9749 else
9750 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009751 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009752}
9753
9754/**
9755 * intel_modeset_commit_output_state
9756 *
9757 * This function copies the stage display pipe configuration to the real one.
9758 */
9759static void intel_modeset_commit_output_state(struct drm_device *dev)
9760{
Ville Syrjälä76688512014-01-10 11:28:06 +02009761 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009762 struct intel_encoder *encoder;
9763 struct intel_connector *connector;
9764
9765 list_for_each_entry(connector, &dev->mode_config.connector_list,
9766 base.head) {
9767 connector->base.encoder = &connector->new_encoder->base;
9768 }
9769
Damien Lespiaub2784e12014-08-05 11:29:37 +01009770 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009771 encoder->base.crtc = &encoder->new_crtc->base;
9772 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009773
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009774 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009775 crtc->base.enabled = crtc->new_enabled;
9776 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009777}
9778
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009779static void
Robin Schroereba905b2014-05-18 02:24:50 +02009780connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009781 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009782{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009783 int bpp = pipe_config->pipe_bpp;
9784
9785 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9786 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009787 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009788
9789 /* Don't use an invalid EDID bpc value */
9790 if (connector->base.display_info.bpc &&
9791 connector->base.display_info.bpc * 3 < bpp) {
9792 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9793 bpp, connector->base.display_info.bpc*3);
9794 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9795 }
9796
9797 /* Clamp bpp to 8 on screens without EDID 1.4 */
9798 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9799 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9800 bpp);
9801 pipe_config->pipe_bpp = 24;
9802 }
9803}
9804
9805static int
9806compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9807 struct drm_framebuffer *fb,
9808 struct intel_crtc_config *pipe_config)
9809{
9810 struct drm_device *dev = crtc->base.dev;
9811 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009812 int bpp;
9813
Daniel Vetterd42264b2013-03-28 16:38:08 +01009814 switch (fb->pixel_format) {
9815 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009816 bpp = 8*3; /* since we go through a colormap */
9817 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009818 case DRM_FORMAT_XRGB1555:
9819 case DRM_FORMAT_ARGB1555:
9820 /* checked in intel_framebuffer_init already */
9821 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9822 return -EINVAL;
9823 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009824 bpp = 6*3; /* min is 18bpp */
9825 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009826 case DRM_FORMAT_XBGR8888:
9827 case DRM_FORMAT_ABGR8888:
9828 /* checked in intel_framebuffer_init already */
9829 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9830 return -EINVAL;
9831 case DRM_FORMAT_XRGB8888:
9832 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009833 bpp = 8*3;
9834 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009835 case DRM_FORMAT_XRGB2101010:
9836 case DRM_FORMAT_ARGB2101010:
9837 case DRM_FORMAT_XBGR2101010:
9838 case DRM_FORMAT_ABGR2101010:
9839 /* checked in intel_framebuffer_init already */
9840 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009841 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009842 bpp = 10*3;
9843 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009844 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009845 default:
9846 DRM_DEBUG_KMS("unsupported depth\n");
9847 return -EINVAL;
9848 }
9849
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009850 pipe_config->pipe_bpp = bpp;
9851
9852 /* Clamp display bpp to EDID value */
9853 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009854 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009855 if (!connector->new_encoder ||
9856 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009857 continue;
9858
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009859 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009860 }
9861
9862 return bpp;
9863}
9864
Daniel Vetter644db712013-09-19 14:53:58 +02009865static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9866{
9867 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9868 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009869 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009870 mode->crtc_hdisplay, mode->crtc_hsync_start,
9871 mode->crtc_hsync_end, mode->crtc_htotal,
9872 mode->crtc_vdisplay, mode->crtc_vsync_start,
9873 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9874}
9875
Daniel Vetterc0b03412013-05-28 12:05:54 +02009876static void intel_dump_pipe_config(struct intel_crtc *crtc,
9877 struct intel_crtc_config *pipe_config,
9878 const char *context)
9879{
9880 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9881 context, pipe_name(crtc->pipe));
9882
9883 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9884 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9885 pipe_config->pipe_bpp, pipe_config->dither);
9886 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9887 pipe_config->has_pch_encoder,
9888 pipe_config->fdi_lanes,
9889 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9890 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9891 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009892 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9893 pipe_config->has_dp_encoder,
9894 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9895 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9896 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009897
9898 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
9899 pipe_config->has_dp_encoder,
9900 pipe_config->dp_m2_n2.gmch_m,
9901 pipe_config->dp_m2_n2.gmch_n,
9902 pipe_config->dp_m2_n2.link_m,
9903 pipe_config->dp_m2_n2.link_n,
9904 pipe_config->dp_m2_n2.tu);
9905
Daniel Vetterc0b03412013-05-28 12:05:54 +02009906 DRM_DEBUG_KMS("requested mode:\n");
9907 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9908 DRM_DEBUG_KMS("adjusted mode:\n");
9909 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009910 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009911 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009912 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9913 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009914 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9915 pipe_config->gmch_pfit.control,
9916 pipe_config->gmch_pfit.pgm_ratios,
9917 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009918 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009919 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009920 pipe_config->pch_pfit.size,
9921 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009922 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009923 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009924}
9925
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009926static bool encoders_cloneable(const struct intel_encoder *a,
9927 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009928{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009929 /* masks could be asymmetric, so check both ways */
9930 return a == b || (a->cloneable & (1 << b->type) &&
9931 b->cloneable & (1 << a->type));
9932}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009933
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009934static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9935 struct intel_encoder *encoder)
9936{
9937 struct drm_device *dev = crtc->base.dev;
9938 struct intel_encoder *source_encoder;
9939
Damien Lespiaub2784e12014-08-05 11:29:37 +01009940 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009941 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009942 continue;
9943
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009944 if (!encoders_cloneable(encoder, source_encoder))
9945 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009946 }
9947
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009948 return true;
9949}
9950
9951static bool check_encoder_cloning(struct intel_crtc *crtc)
9952{
9953 struct drm_device *dev = crtc->base.dev;
9954 struct intel_encoder *encoder;
9955
Damien Lespiaub2784e12014-08-05 11:29:37 +01009956 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009957 if (encoder->new_crtc != crtc)
9958 continue;
9959
9960 if (!check_single_encoder_cloning(crtc, encoder))
9961 return false;
9962 }
9963
9964 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009965}
9966
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009967static struct intel_crtc_config *
9968intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009969 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009970 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009971{
9972 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009973 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009974 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009975 int plane_bpp, ret = -EINVAL;
9976 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009977
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009978 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009979 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9980 return ERR_PTR(-EINVAL);
9981 }
9982
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009983 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9984 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009985 return ERR_PTR(-ENOMEM);
9986
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009987 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9988 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009989
Daniel Vettere143a212013-07-04 12:01:15 +02009990 pipe_config->cpu_transcoder =
9991 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009992 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009993
Imre Deak2960bc92013-07-30 13:36:32 +03009994 /*
9995 * Sanitize sync polarity flags based on requested ones. If neither
9996 * positive or negative polarity is requested, treat this as meaning
9997 * negative polarity.
9998 */
9999 if (!(pipe_config->adjusted_mode.flags &
10000 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10001 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10002
10003 if (!(pipe_config->adjusted_mode.flags &
10004 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10005 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10006
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010007 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10008 * plane pixel format and any sink constraints into account. Returns the
10009 * source plane bpp so that dithering can be selected on mismatches
10010 * after encoders and crtc also have had their say. */
10011 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10012 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010013 if (plane_bpp < 0)
10014 goto fail;
10015
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010016 /*
10017 * Determine the real pipe dimensions. Note that stereo modes can
10018 * increase the actual pipe size due to the frame doubling and
10019 * insertion of additional space for blanks between the frame. This
10020 * is stored in the crtc timings. We use the requested mode to do this
10021 * computation to clearly distinguish it from the adjusted mode, which
10022 * can be changed by the connectors in the below retry loop.
10023 */
10024 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10025 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10026 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10027
Daniel Vettere29c22c2013-02-21 00:00:16 +010010028encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010029 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010030 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010031 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010032
Daniel Vetter135c81b2013-07-21 21:37:09 +020010033 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010034 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010035
Daniel Vetter7758a112012-07-08 19:40:39 +020010036 /* Pass our mode to the connectors and the CRTC to give them a chance to
10037 * adjust it according to limitations or connector properties, and also
10038 * a chance to reject the mode entirely.
10039 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010040 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010041
10042 if (&encoder->new_crtc->base != crtc)
10043 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010044
Daniel Vetterefea6e82013-07-21 21:36:59 +020010045 if (!(encoder->compute_config(encoder, pipe_config))) {
10046 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010047 goto fail;
10048 }
10049 }
10050
Daniel Vetterff9a6752013-06-01 17:16:21 +020010051 /* Set default port clock if not overwritten by the encoder. Needs to be
10052 * done afterwards in case the encoder adjusts the mode. */
10053 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010054 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10055 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010056
Daniel Vettera43f6e02013-06-07 23:10:32 +020010057 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010058 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010059 DRM_DEBUG_KMS("CRTC fixup failed\n");
10060 goto fail;
10061 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010062
10063 if (ret == RETRY) {
10064 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10065 ret = -EINVAL;
10066 goto fail;
10067 }
10068
10069 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10070 retry = false;
10071 goto encoder_retry;
10072 }
10073
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010074 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10075 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10076 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10077
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010078 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010079fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010080 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010081 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010082}
10083
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010084/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10085 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10086static void
10087intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10088 unsigned *prepare_pipes, unsigned *disable_pipes)
10089{
10090 struct intel_crtc *intel_crtc;
10091 struct drm_device *dev = crtc->dev;
10092 struct intel_encoder *encoder;
10093 struct intel_connector *connector;
10094 struct drm_crtc *tmp_crtc;
10095
10096 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10097
10098 /* Check which crtcs have changed outputs connected to them, these need
10099 * to be part of the prepare_pipes mask. We don't (yet) support global
10100 * modeset across multiple crtcs, so modeset_pipes will only have one
10101 * bit set at most. */
10102 list_for_each_entry(connector, &dev->mode_config.connector_list,
10103 base.head) {
10104 if (connector->base.encoder == &connector->new_encoder->base)
10105 continue;
10106
10107 if (connector->base.encoder) {
10108 tmp_crtc = connector->base.encoder->crtc;
10109
10110 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10111 }
10112
10113 if (connector->new_encoder)
10114 *prepare_pipes |=
10115 1 << connector->new_encoder->new_crtc->pipe;
10116 }
10117
Damien Lespiaub2784e12014-08-05 11:29:37 +010010118 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010119 if (encoder->base.crtc == &encoder->new_crtc->base)
10120 continue;
10121
10122 if (encoder->base.crtc) {
10123 tmp_crtc = encoder->base.crtc;
10124
10125 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10126 }
10127
10128 if (encoder->new_crtc)
10129 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10130 }
10131
Ville Syrjälä76688512014-01-10 11:28:06 +020010132 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010133 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010134 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010135 continue;
10136
Ville Syrjälä76688512014-01-10 11:28:06 +020010137 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010138 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010139 else
10140 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010141 }
10142
10143
10144 /* set_mode is also used to update properties on life display pipes. */
10145 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010146 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010147 *prepare_pipes |= 1 << intel_crtc->pipe;
10148
Daniel Vetterb6c51642013-04-12 18:48:43 +020010149 /*
10150 * For simplicity do a full modeset on any pipe where the output routing
10151 * changed. We could be more clever, but that would require us to be
10152 * more careful with calling the relevant encoder->mode_set functions.
10153 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010154 if (*prepare_pipes)
10155 *modeset_pipes = *prepare_pipes;
10156
10157 /* ... and mask these out. */
10158 *modeset_pipes &= ~(*disable_pipes);
10159 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010160
10161 /*
10162 * HACK: We don't (yet) fully support global modesets. intel_set_config
10163 * obies this rule, but the modeset restore mode of
10164 * intel_modeset_setup_hw_state does not.
10165 */
10166 *modeset_pipes &= 1 << intel_crtc->pipe;
10167 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010168
10169 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10170 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010171}
10172
Daniel Vetterea9d7582012-07-10 10:42:52 +020010173static bool intel_crtc_in_use(struct drm_crtc *crtc)
10174{
10175 struct drm_encoder *encoder;
10176 struct drm_device *dev = crtc->dev;
10177
10178 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10179 if (encoder->crtc == crtc)
10180 return true;
10181
10182 return false;
10183}
10184
10185static void
10186intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10187{
10188 struct intel_encoder *intel_encoder;
10189 struct intel_crtc *intel_crtc;
10190 struct drm_connector *connector;
10191
Damien Lespiaub2784e12014-08-05 11:29:37 +010010192 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010193 if (!intel_encoder->base.crtc)
10194 continue;
10195
10196 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10197
10198 if (prepare_pipes & (1 << intel_crtc->pipe))
10199 intel_encoder->connectors_active = false;
10200 }
10201
10202 intel_modeset_commit_output_state(dev);
10203
Ville Syrjälä76688512014-01-10 11:28:06 +020010204 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010205 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010206 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010207 WARN_ON(intel_crtc->new_config &&
10208 intel_crtc->new_config != &intel_crtc->config);
10209 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010210 }
10211
10212 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10213 if (!connector->encoder || !connector->encoder->crtc)
10214 continue;
10215
10216 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10217
10218 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010219 struct drm_property *dpms_property =
10220 dev->mode_config.dpms_property;
10221
Daniel Vetterea9d7582012-07-10 10:42:52 +020010222 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010223 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010224 dpms_property,
10225 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010226
10227 intel_encoder = to_intel_encoder(connector->encoder);
10228 intel_encoder->connectors_active = true;
10229 }
10230 }
10231
10232}
10233
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010234static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010235{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010236 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010237
10238 if (clock1 == clock2)
10239 return true;
10240
10241 if (!clock1 || !clock2)
10242 return false;
10243
10244 diff = abs(clock1 - clock2);
10245
10246 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10247 return true;
10248
10249 return false;
10250}
10251
Daniel Vetter25c5b262012-07-08 22:08:04 +020010252#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10253 list_for_each_entry((intel_crtc), \
10254 &(dev)->mode_config.crtc_list, \
10255 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010256 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010257
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010258static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010259intel_pipe_config_compare(struct drm_device *dev,
10260 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010261 struct intel_crtc_config *pipe_config)
10262{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010263#define PIPE_CONF_CHECK_X(name) \
10264 if (current_config->name != pipe_config->name) { \
10265 DRM_ERROR("mismatch in " #name " " \
10266 "(expected 0x%08x, found 0x%08x)\n", \
10267 current_config->name, \
10268 pipe_config->name); \
10269 return false; \
10270 }
10271
Daniel Vetter08a24032013-04-19 11:25:34 +020010272#define PIPE_CONF_CHECK_I(name) \
10273 if (current_config->name != pipe_config->name) { \
10274 DRM_ERROR("mismatch in " #name " " \
10275 "(expected %i, found %i)\n", \
10276 current_config->name, \
10277 pipe_config->name); \
10278 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010279 }
10280
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010281/* This is required for BDW+ where there is only one set of registers for
10282 * switching between high and low RR.
10283 * This macro can be used whenever a comparison has to be made between one
10284 * hw state and multiple sw state variables.
10285 */
10286#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10287 if ((current_config->name != pipe_config->name) && \
10288 (current_config->alt_name != pipe_config->name)) { \
10289 DRM_ERROR("mismatch in " #name " " \
10290 "(expected %i or %i, found %i)\n", \
10291 current_config->name, \
10292 current_config->alt_name, \
10293 pipe_config->name); \
10294 return false; \
10295 }
10296
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010297#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10298 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010299 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010300 "(expected %i, found %i)\n", \
10301 current_config->name & (mask), \
10302 pipe_config->name & (mask)); \
10303 return false; \
10304 }
10305
Ville Syrjälä5e550652013-09-06 23:29:07 +030010306#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10307 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10308 DRM_ERROR("mismatch in " #name " " \
10309 "(expected %i, found %i)\n", \
10310 current_config->name, \
10311 pipe_config->name); \
10312 return false; \
10313 }
10314
Daniel Vetterbb760062013-06-06 14:55:52 +020010315#define PIPE_CONF_QUIRK(quirk) \
10316 ((current_config->quirks | pipe_config->quirks) & (quirk))
10317
Daniel Vettereccb1402013-05-22 00:50:22 +020010318 PIPE_CONF_CHECK_I(cpu_transcoder);
10319
Daniel Vetter08a24032013-04-19 11:25:34 +020010320 PIPE_CONF_CHECK_I(has_pch_encoder);
10321 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010322 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10323 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10324 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10325 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10326 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010327
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010328 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010329
10330 if (INTEL_INFO(dev)->gen < 8) {
10331 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10332 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10333 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10334 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10335 PIPE_CONF_CHECK_I(dp_m_n.tu);
10336
10337 if (current_config->has_drrs) {
10338 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10339 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10340 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10341 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10342 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10343 }
10344 } else {
10345 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10346 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10347 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10348 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10349 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10350 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010351
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010352 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10353 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10354 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10355 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10356 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10357 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10358
10359 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10360 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10361 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10362 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10363 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10364 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10365
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010366 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010367 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010368 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10369 IS_VALLEYVIEW(dev))
10370 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010371
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010372 PIPE_CONF_CHECK_I(has_audio);
10373
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010374 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10375 DRM_MODE_FLAG_INTERLACE);
10376
Daniel Vetterbb760062013-06-06 14:55:52 +020010377 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10378 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10379 DRM_MODE_FLAG_PHSYNC);
10380 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10381 DRM_MODE_FLAG_NHSYNC);
10382 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10383 DRM_MODE_FLAG_PVSYNC);
10384 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10385 DRM_MODE_FLAG_NVSYNC);
10386 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010387
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010388 PIPE_CONF_CHECK_I(pipe_src_w);
10389 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010390
Daniel Vetter99535992014-04-13 12:00:33 +020010391 /*
10392 * FIXME: BIOS likes to set up a cloned config with lvds+external
10393 * screen. Since we don't yet re-compute the pipe config when moving
10394 * just the lvds port away to another pipe the sw tracking won't match.
10395 *
10396 * Proper atomic modesets with recomputed global state will fix this.
10397 * Until then just don't check gmch state for inherited modes.
10398 */
10399 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10400 PIPE_CONF_CHECK_I(gmch_pfit.control);
10401 /* pfit ratios are autocomputed by the hw on gen4+ */
10402 if (INTEL_INFO(dev)->gen < 4)
10403 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10404 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10405 }
10406
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010407 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10408 if (current_config->pch_pfit.enabled) {
10409 PIPE_CONF_CHECK_I(pch_pfit.pos);
10410 PIPE_CONF_CHECK_I(pch_pfit.size);
10411 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010412
Jesse Barnese59150d2014-01-07 13:30:45 -080010413 /* BDW+ don't expose a synchronous way to read the state */
10414 if (IS_HASWELL(dev))
10415 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010416
Ville Syrjälä282740f2013-09-04 18:30:03 +030010417 PIPE_CONF_CHECK_I(double_wide);
10418
Daniel Vetter26804af2014-06-25 22:01:55 +030010419 PIPE_CONF_CHECK_X(ddi_pll_sel);
10420
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010421 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010422 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010423 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010424 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10425 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010426 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010427
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010428 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10429 PIPE_CONF_CHECK_I(pipe_bpp);
10430
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010431 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10432 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010433
Daniel Vetter66e985c2013-06-05 13:34:20 +020010434#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010435#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010436#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010437#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010438#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010439#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010440
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010441 return true;
10442}
10443
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010444static void
10445check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010446{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010447 struct intel_connector *connector;
10448
10449 list_for_each_entry(connector, &dev->mode_config.connector_list,
10450 base.head) {
10451 /* This also checks the encoder/connector hw state with the
10452 * ->get_hw_state callbacks. */
10453 intel_connector_check_state(connector);
10454
10455 WARN(&connector->new_encoder->base != connector->base.encoder,
10456 "connector's staged encoder doesn't match current encoder\n");
10457 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010458}
10459
10460static void
10461check_encoder_state(struct drm_device *dev)
10462{
10463 struct intel_encoder *encoder;
10464 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010465
Damien Lespiaub2784e12014-08-05 11:29:37 +010010466 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010467 bool enabled = false;
10468 bool active = false;
10469 enum pipe pipe, tracked_pipe;
10470
10471 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10472 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010473 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010474
10475 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10476 "encoder's stage crtc doesn't match current crtc\n");
10477 WARN(encoder->connectors_active && !encoder->base.crtc,
10478 "encoder's active_connectors set, but no crtc\n");
10479
10480 list_for_each_entry(connector, &dev->mode_config.connector_list,
10481 base.head) {
10482 if (connector->base.encoder != &encoder->base)
10483 continue;
10484 enabled = true;
10485 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10486 active = true;
10487 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010488 /*
10489 * for MST connectors if we unplug the connector is gone
10490 * away but the encoder is still connected to a crtc
10491 * until a modeset happens in response to the hotplug.
10492 */
10493 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10494 continue;
10495
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010496 WARN(!!encoder->base.crtc != enabled,
10497 "encoder's enabled state mismatch "
10498 "(expected %i, found %i)\n",
10499 !!encoder->base.crtc, enabled);
10500 WARN(active && !encoder->base.crtc,
10501 "active encoder with no crtc\n");
10502
10503 WARN(encoder->connectors_active != active,
10504 "encoder's computed active state doesn't match tracked active state "
10505 "(expected %i, found %i)\n", active, encoder->connectors_active);
10506
10507 active = encoder->get_hw_state(encoder, &pipe);
10508 WARN(active != encoder->connectors_active,
10509 "encoder's hw state doesn't match sw tracking "
10510 "(expected %i, found %i)\n",
10511 encoder->connectors_active, active);
10512
10513 if (!encoder->base.crtc)
10514 continue;
10515
10516 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10517 WARN(active && pipe != tracked_pipe,
10518 "active encoder's pipe doesn't match"
10519 "(expected %i, found %i)\n",
10520 tracked_pipe, pipe);
10521
10522 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010523}
10524
10525static void
10526check_crtc_state(struct drm_device *dev)
10527{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010528 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010529 struct intel_crtc *crtc;
10530 struct intel_encoder *encoder;
10531 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010532
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010533 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010534 bool enabled = false;
10535 bool active = false;
10536
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010537 memset(&pipe_config, 0, sizeof(pipe_config));
10538
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010539 DRM_DEBUG_KMS("[CRTC:%d]\n",
10540 crtc->base.base.id);
10541
10542 WARN(crtc->active && !crtc->base.enabled,
10543 "active crtc, but not enabled in sw tracking\n");
10544
Damien Lespiaub2784e12014-08-05 11:29:37 +010010545 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010546 if (encoder->base.crtc != &crtc->base)
10547 continue;
10548 enabled = true;
10549 if (encoder->connectors_active)
10550 active = true;
10551 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010552
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010553 WARN(active != crtc->active,
10554 "crtc's computed active state doesn't match tracked active state "
10555 "(expected %i, found %i)\n", active, crtc->active);
10556 WARN(enabled != crtc->base.enabled,
10557 "crtc's computed enabled state doesn't match tracked enabled state "
10558 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10559
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010560 active = dev_priv->display.get_pipe_config(crtc,
10561 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010562
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010563 /* hw state is inconsistent with the pipe quirk */
10564 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10565 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010566 active = crtc->active;
10567
Damien Lespiaub2784e12014-08-05 11:29:37 +010010568 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010569 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010570 if (encoder->base.crtc != &crtc->base)
10571 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010572 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010573 encoder->get_config(encoder, &pipe_config);
10574 }
10575
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010576 WARN(crtc->active != active,
10577 "crtc active state doesn't match with hw state "
10578 "(expected %i, found %i)\n", crtc->active, active);
10579
Daniel Vetterc0b03412013-05-28 12:05:54 +020010580 if (active &&
10581 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10582 WARN(1, "pipe state doesn't match!\n");
10583 intel_dump_pipe_config(crtc, &pipe_config,
10584 "[hw state]");
10585 intel_dump_pipe_config(crtc, &crtc->config,
10586 "[sw state]");
10587 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010588 }
10589}
10590
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010591static void
10592check_shared_dpll_state(struct drm_device *dev)
10593{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010594 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010595 struct intel_crtc *crtc;
10596 struct intel_dpll_hw_state dpll_hw_state;
10597 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010598
10599 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10600 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10601 int enabled_crtcs = 0, active_crtcs = 0;
10602 bool active;
10603
10604 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10605
10606 DRM_DEBUG_KMS("%s\n", pll->name);
10607
10608 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10609
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010610 WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020010611 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010612 pll->active, hweight32(pll->config.crtc_mask));
Daniel Vetter53589012013-06-05 13:34:16 +020010613 WARN(pll->active && !pll->on,
10614 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010615 WARN(pll->on && !pll->active,
10616 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010617 WARN(pll->on != active,
10618 "pll on state mismatch (expected %i, found %i)\n",
10619 pll->on, active);
10620
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010621 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010622 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10623 enabled_crtcs++;
10624 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10625 active_crtcs++;
10626 }
10627 WARN(pll->active != active_crtcs,
10628 "pll active crtcs mismatch (expected %i, found %i)\n",
10629 pll->active, active_crtcs);
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010630 WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010631 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010632 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010633
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010634 WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020010635 sizeof(dpll_hw_state)),
10636 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010637 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010638}
10639
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010640void
10641intel_modeset_check_state(struct drm_device *dev)
10642{
10643 check_connector_state(dev);
10644 check_encoder_state(dev);
10645 check_crtc_state(dev);
10646 check_shared_dpll_state(dev);
10647}
10648
Ville Syrjälä18442d02013-09-13 16:00:08 +030010649void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10650 int dotclock)
10651{
10652 /*
10653 * FDI already provided one idea for the dotclock.
10654 * Yell if the encoder disagrees.
10655 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010656 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010657 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010658 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010659}
10660
Ville Syrjälä80715b22014-05-15 20:23:23 +030010661static void update_scanline_offset(struct intel_crtc *crtc)
10662{
10663 struct drm_device *dev = crtc->base.dev;
10664
10665 /*
10666 * The scanline counter increments at the leading edge of hsync.
10667 *
10668 * On most platforms it starts counting from vtotal-1 on the
10669 * first active line. That means the scanline counter value is
10670 * always one less than what we would expect. Ie. just after
10671 * start of vblank, which also occurs at start of hsync (on the
10672 * last active line), the scanline counter will read vblank_start-1.
10673 *
10674 * On gen2 the scanline counter starts counting from 1 instead
10675 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10676 * to keep the value positive), instead of adding one.
10677 *
10678 * On HSW+ the behaviour of the scanline counter depends on the output
10679 * type. For DP ports it behaves like most other platforms, but on HDMI
10680 * there's an extra 1 line difference. So we need to add two instead of
10681 * one to the value.
10682 */
10683 if (IS_GEN2(dev)) {
10684 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10685 int vtotal;
10686
10687 vtotal = mode->crtc_vtotal;
10688 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10689 vtotal /= 2;
10690
10691 crtc->scanline_offset = vtotal - 1;
10692 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030010693 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030010694 crtc->scanline_offset = 2;
10695 } else
10696 crtc->scanline_offset = 1;
10697}
10698
Daniel Vetterf30da182013-04-11 20:22:50 +020010699static int __intel_set_mode(struct drm_crtc *crtc,
10700 struct drm_display_mode *mode,
10701 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010702{
10703 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010704 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010705 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010706 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010707 struct intel_crtc *intel_crtc;
10708 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010709 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010710
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010711 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010712 if (!saved_mode)
10713 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010714
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010715 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010716 &prepare_pipes, &disable_pipes);
10717
Tim Gardner3ac18232012-12-07 07:54:26 -070010718 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010719
Daniel Vetter25c5b262012-07-08 22:08:04 +020010720 /* Hack: Because we don't (yet) support global modeset on multiple
10721 * crtcs, we don't keep track of the new mode for more than one crtc.
10722 * Hence simply check whether any bit is set in modeset_pipes in all the
10723 * pieces of code that are not yet converted to deal with mutliple crtcs
10724 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010725 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010726 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010727 if (IS_ERR(pipe_config)) {
10728 ret = PTR_ERR(pipe_config);
10729 pipe_config = NULL;
10730
Tim Gardner3ac18232012-12-07 07:54:26 -070010731 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010732 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010733 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10734 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010735 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010736 }
10737
Jesse Barnes30a970c2013-11-04 13:48:12 -080010738 /*
10739 * See if the config requires any additional preparation, e.g.
10740 * to adjust global state with pipes off. We need to do this
10741 * here so we can get the modeset_pipe updated config for the new
10742 * mode set on this crtc. For other crtcs we need to use the
10743 * adjusted_mode bits in the crtc directly.
10744 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010745 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010746 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010747
Ville Syrjäläc164f832013-11-05 22:34:12 +020010748 /* may have added more to prepare_pipes than we should */
10749 prepare_pipes &= ~disable_pipes;
10750 }
10751
Daniel Vetter460da9162013-03-27 00:44:51 +010010752 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10753 intel_crtc_disable(&intel_crtc->base);
10754
Daniel Vetterea9d7582012-07-10 10:42:52 +020010755 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10756 if (intel_crtc->base.enabled)
10757 dev_priv->display.crtc_disable(&intel_crtc->base);
10758 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010759
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010760 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10761 * to set it here already despite that we pass it down the callchain.
10762 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010763 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010764 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010765 /* mode_set/enable/disable functions rely on a correct pipe
10766 * config. */
10767 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010768 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010769
10770 /*
10771 * Calculate and store various constants which
10772 * are later needed by vblank and swap-completion
10773 * timestamping. They are derived from true hwmode.
10774 */
10775 drm_calc_timestamping_constants(crtc,
10776 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010777 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010778
Daniel Vetterea9d7582012-07-10 10:42:52 +020010779 /* Only after disabling all output pipelines that will be changed can we
10780 * update the the output configuration. */
10781 intel_modeset_update_state(dev, prepare_pipes);
10782
Daniel Vetter47fab732012-10-26 10:58:18 +020010783 if (dev_priv->display.modeset_global_resources)
10784 dev_priv->display.modeset_global_resources(dev);
10785
Daniel Vettera6778b32012-07-02 09:56:42 +020010786 /* Set up the DPLL and any encoders state that needs to adjust or depend
10787 * on the DPLL.
10788 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010789 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070010790 struct drm_framebuffer *old_fb = crtc->primary->fb;
10791 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
10792 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020010793
10794 mutex_lock(&dev->struct_mutex);
10795 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020010796 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020010797 NULL);
10798 if (ret != 0) {
10799 DRM_ERROR("pin & fence failed\n");
10800 mutex_unlock(&dev->struct_mutex);
10801 goto done;
10802 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070010803 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020010804 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020010805 i915_gem_track_fb(old_obj, obj,
10806 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020010807 mutex_unlock(&dev->struct_mutex);
10808
10809 crtc->primary->fb = fb;
10810 crtc->x = x;
10811 crtc->y = y;
10812
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +030010813 ret = dev_priv->display.crtc_mode_set(intel_crtc, x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010814 if (ret)
10815 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010816 }
10817
10818 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030010819 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10820 update_scanline_offset(intel_crtc);
10821
Daniel Vetter25c5b262012-07-08 22:08:04 +020010822 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030010823 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010824
Daniel Vettera6778b32012-07-02 09:56:42 +020010825 /* FIXME: add subpixel order */
10826done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010827 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010828 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010829
Tim Gardner3ac18232012-12-07 07:54:26 -070010830out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010831 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010832 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010833 return ret;
10834}
10835
Damien Lespiaue7457a92013-08-08 22:28:59 +010010836static int intel_set_mode(struct drm_crtc *crtc,
10837 struct drm_display_mode *mode,
10838 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010839{
10840 int ret;
10841
10842 ret = __intel_set_mode(crtc, mode, x, y, fb);
10843
10844 if (ret == 0)
10845 intel_modeset_check_state(crtc->dev);
10846
10847 return ret;
10848}
10849
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010850void intel_crtc_restore_mode(struct drm_crtc *crtc)
10851{
Matt Roperf4510a22014-04-01 15:22:40 -070010852 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010853}
10854
Daniel Vetter25c5b262012-07-08 22:08:04 +020010855#undef for_each_intel_crtc_masked
10856
Daniel Vetterd9e55602012-07-04 22:16:09 +020010857static void intel_set_config_free(struct intel_set_config *config)
10858{
10859 if (!config)
10860 return;
10861
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010862 kfree(config->save_connector_encoders);
10863 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010864 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010865 kfree(config);
10866}
10867
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010868static int intel_set_config_save_state(struct drm_device *dev,
10869 struct intel_set_config *config)
10870{
Ville Syrjälä76688512014-01-10 11:28:06 +020010871 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010872 struct drm_encoder *encoder;
10873 struct drm_connector *connector;
10874 int count;
10875
Ville Syrjälä76688512014-01-10 11:28:06 +020010876 config->save_crtc_enabled =
10877 kcalloc(dev->mode_config.num_crtc,
10878 sizeof(bool), GFP_KERNEL);
10879 if (!config->save_crtc_enabled)
10880 return -ENOMEM;
10881
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010882 config->save_encoder_crtcs =
10883 kcalloc(dev->mode_config.num_encoder,
10884 sizeof(struct drm_crtc *), GFP_KERNEL);
10885 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010886 return -ENOMEM;
10887
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010888 config->save_connector_encoders =
10889 kcalloc(dev->mode_config.num_connector,
10890 sizeof(struct drm_encoder *), GFP_KERNEL);
10891 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010892 return -ENOMEM;
10893
10894 /* Copy data. Note that driver private data is not affected.
10895 * Should anything bad happen only the expected state is
10896 * restored, not the drivers personal bookkeeping.
10897 */
10898 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010010899 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010900 config->save_crtc_enabled[count++] = crtc->enabled;
10901 }
10902
10903 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010904 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010905 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010906 }
10907
10908 count = 0;
10909 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010910 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010911 }
10912
10913 return 0;
10914}
10915
10916static void intel_set_config_restore_state(struct drm_device *dev,
10917 struct intel_set_config *config)
10918{
Ville Syrjälä76688512014-01-10 11:28:06 +020010919 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010920 struct intel_encoder *encoder;
10921 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010922 int count;
10923
10924 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010925 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010926 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010927
10928 if (crtc->new_enabled)
10929 crtc->new_config = &crtc->config;
10930 else
10931 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010932 }
10933
10934 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010010935 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010936 encoder->new_crtc =
10937 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010938 }
10939
10940 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010941 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10942 connector->new_encoder =
10943 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010944 }
10945}
10946
Imre Deake3de42b2013-05-03 19:44:07 +020010947static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010948is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010949{
10950 int i;
10951
Chris Wilson2e57f472013-07-17 12:14:40 +010010952 if (set->num_connectors == 0)
10953 return false;
10954
10955 if (WARN_ON(set->connectors == NULL))
10956 return false;
10957
10958 for (i = 0; i < set->num_connectors; i++)
10959 if (set->connectors[i]->encoder &&
10960 set->connectors[i]->encoder->crtc == set->crtc &&
10961 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010962 return true;
10963
10964 return false;
10965}
10966
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010967static void
10968intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10969 struct intel_set_config *config)
10970{
10971
10972 /* We should be able to check here if the fb has the same properties
10973 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010974 if (is_crtc_connector_off(set)) {
10975 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010976 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070010977 /*
10978 * If we have no fb, we can only flip as long as the crtc is
10979 * active, otherwise we need a full mode set. The crtc may
10980 * be active if we've only disabled the primary plane, or
10981 * in fastboot situations.
10982 */
Matt Roperf4510a22014-04-01 15:22:40 -070010983 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010984 struct intel_crtc *intel_crtc =
10985 to_intel_crtc(set->crtc);
10986
Matt Roper3b150f02014-05-29 08:06:53 -070010987 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010988 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10989 config->fb_changed = true;
10990 } else {
10991 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10992 config->mode_changed = true;
10993 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010994 } else if (set->fb == NULL) {
10995 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010996 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010997 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010998 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010999 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011000 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011001 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011002 }
11003
Daniel Vetter835c5872012-07-10 18:11:08 +020011004 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011005 config->fb_changed = true;
11006
11007 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11008 DRM_DEBUG_KMS("modes are different, full mode set\n");
11009 drm_mode_debug_printmodeline(&set->crtc->mode);
11010 drm_mode_debug_printmodeline(set->mode);
11011 config->mode_changed = true;
11012 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011013
11014 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11015 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011016}
11017
Daniel Vetter2e431052012-07-04 22:42:15 +020011018static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011019intel_modeset_stage_output_state(struct drm_device *dev,
11020 struct drm_mode_set *set,
11021 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011022{
Daniel Vetter9a935852012-07-05 22:34:27 +020011023 struct intel_connector *connector;
11024 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011025 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011026 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011027
Damien Lespiau9abdda72013-02-13 13:29:23 +000011028 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011029 * of connectors. For paranoia, double-check this. */
11030 WARN_ON(!set->fb && (set->num_connectors != 0));
11031 WARN_ON(set->fb && (set->num_connectors == 0));
11032
Daniel Vetter9a935852012-07-05 22:34:27 +020011033 list_for_each_entry(connector, &dev->mode_config.connector_list,
11034 base.head) {
11035 /* Otherwise traverse passed in connector list and get encoders
11036 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011037 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011038 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011039 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011040 break;
11041 }
11042 }
11043
Daniel Vetter9a935852012-07-05 22:34:27 +020011044 /* If we disable the crtc, disable all its connectors. Also, if
11045 * the connector is on the changing crtc but not on the new
11046 * connector list, disable it. */
11047 if ((!set->fb || ro == set->num_connectors) &&
11048 connector->base.encoder &&
11049 connector->base.encoder->crtc == set->crtc) {
11050 connector->new_encoder = NULL;
11051
11052 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11053 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011054 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011055 }
11056
11057
11058 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011059 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011060 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011061 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011062 }
11063 /* connector->new_encoder is now updated for all connectors. */
11064
11065 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011066 list_for_each_entry(connector, &dev->mode_config.connector_list,
11067 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011068 struct drm_crtc *new_crtc;
11069
Daniel Vetter9a935852012-07-05 22:34:27 +020011070 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011071 continue;
11072
Daniel Vetter9a935852012-07-05 22:34:27 +020011073 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011074
11075 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011076 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011077 new_crtc = set->crtc;
11078 }
11079
11080 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011081 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11082 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011083 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011084 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011085 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011086
11087 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11088 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011089 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011090 new_crtc->base.id);
11091 }
11092
11093 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011094 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011095 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011096 list_for_each_entry(connector,
11097 &dev->mode_config.connector_list,
11098 base.head) {
11099 if (connector->new_encoder == encoder) {
11100 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011101 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011102 }
11103 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011104
11105 if (num_connectors == 0)
11106 encoder->new_crtc = NULL;
11107 else if (num_connectors > 1)
11108 return -EINVAL;
11109
Daniel Vetter9a935852012-07-05 22:34:27 +020011110 /* Only now check for crtc changes so we don't miss encoders
11111 * that will be disabled. */
11112 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011113 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011114 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011115 }
11116 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011117 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011118 list_for_each_entry(connector, &dev->mode_config.connector_list,
11119 base.head) {
11120 if (connector->new_encoder)
11121 if (connector->new_encoder != connector->encoder)
11122 connector->encoder = connector->new_encoder;
11123 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011124 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011125 crtc->new_enabled = false;
11126
Damien Lespiaub2784e12014-08-05 11:29:37 +010011127 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011128 if (encoder->new_crtc == crtc) {
11129 crtc->new_enabled = true;
11130 break;
11131 }
11132 }
11133
11134 if (crtc->new_enabled != crtc->base.enabled) {
11135 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11136 crtc->new_enabled ? "en" : "dis");
11137 config->mode_changed = true;
11138 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011139
11140 if (crtc->new_enabled)
11141 crtc->new_config = &crtc->config;
11142 else
11143 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011144 }
11145
Daniel Vetter2e431052012-07-04 22:42:15 +020011146 return 0;
11147}
11148
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011149static void disable_crtc_nofb(struct intel_crtc *crtc)
11150{
11151 struct drm_device *dev = crtc->base.dev;
11152 struct intel_encoder *encoder;
11153 struct intel_connector *connector;
11154
11155 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11156 pipe_name(crtc->pipe));
11157
11158 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11159 if (connector->new_encoder &&
11160 connector->new_encoder->new_crtc == crtc)
11161 connector->new_encoder = NULL;
11162 }
11163
Damien Lespiaub2784e12014-08-05 11:29:37 +010011164 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011165 if (encoder->new_crtc == crtc)
11166 encoder->new_crtc = NULL;
11167 }
11168
11169 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011170 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011171}
11172
Daniel Vetter2e431052012-07-04 22:42:15 +020011173static int intel_crtc_set_config(struct drm_mode_set *set)
11174{
11175 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011176 struct drm_mode_set save_set;
11177 struct intel_set_config *config;
11178 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011179
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011180 BUG_ON(!set);
11181 BUG_ON(!set->crtc);
11182 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011183
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011184 /* Enforce sane interface api - has been abused by the fb helper. */
11185 BUG_ON(!set->mode && set->fb);
11186 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011187
Daniel Vetter2e431052012-07-04 22:42:15 +020011188 if (set->fb) {
11189 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11190 set->crtc->base.id, set->fb->base.id,
11191 (int)set->num_connectors, set->x, set->y);
11192 } else {
11193 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011194 }
11195
11196 dev = set->crtc->dev;
11197
11198 ret = -ENOMEM;
11199 config = kzalloc(sizeof(*config), GFP_KERNEL);
11200 if (!config)
11201 goto out_config;
11202
11203 ret = intel_set_config_save_state(dev, config);
11204 if (ret)
11205 goto out_config;
11206
11207 save_set.crtc = set->crtc;
11208 save_set.mode = &set->crtc->mode;
11209 save_set.x = set->crtc->x;
11210 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011211 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011212
11213 /* Compute whether we need a full modeset, only an fb base update or no
11214 * change at all. In the future we might also check whether only the
11215 * mode changed, e.g. for LVDS where we only change the panel fitter in
11216 * such cases. */
11217 intel_set_config_compute_mode_changes(set, config);
11218
Daniel Vetter9a935852012-07-05 22:34:27 +020011219 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011220 if (ret)
11221 goto fail;
11222
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011223 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011224 ret = intel_set_mode(set->crtc, set->mode,
11225 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011226 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011227 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11228
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011229 intel_crtc_wait_for_pending_flips(set->crtc);
11230
Daniel Vetter4f660f42012-07-02 09:47:37 +020011231 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011232 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011233
11234 /*
11235 * We need to make sure the primary plane is re-enabled if it
11236 * has previously been turned off.
11237 */
11238 if (!intel_crtc->primary_enabled && ret == 0) {
11239 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011240 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011241 }
11242
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011243 /*
11244 * In the fastboot case this may be our only check of the
11245 * state after boot. It would be better to only do it on
11246 * the first update, but we don't have a nice way of doing that
11247 * (and really, set_config isn't used much for high freq page
11248 * flipping, so increasing its cost here shouldn't be a big
11249 * deal).
11250 */
Jani Nikulad330a952014-01-21 11:24:25 +020011251 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011252 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011253 }
11254
Chris Wilson2d05eae2013-05-03 17:36:25 +010011255 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011256 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11257 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011258fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011259 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011260
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011261 /*
11262 * HACK: if the pipe was on, but we didn't have a framebuffer,
11263 * force the pipe off to avoid oopsing in the modeset code
11264 * due to fb==NULL. This should only happen during boot since
11265 * we don't yet reconstruct the FB from the hardware state.
11266 */
11267 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11268 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11269
Chris Wilson2d05eae2013-05-03 17:36:25 +010011270 /* Try to restore the config */
11271 if (config->mode_changed &&
11272 intel_set_mode(save_set.crtc, save_set.mode,
11273 save_set.x, save_set.y, save_set.fb))
11274 DRM_ERROR("failed to restore config after modeset failure\n");
11275 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011276
Daniel Vetterd9e55602012-07-04 22:16:09 +020011277out_config:
11278 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011279 return ret;
11280}
11281
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011282static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011283 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011284 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011285 .destroy = intel_crtc_destroy,
11286 .page_flip = intel_crtc_page_flip,
11287};
11288
Daniel Vetter53589012013-06-05 13:34:16 +020011289static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11290 struct intel_shared_dpll *pll,
11291 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011292{
Daniel Vetter53589012013-06-05 13:34:16 +020011293 uint32_t val;
11294
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011295 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011296 return false;
11297
Daniel Vetter53589012013-06-05 13:34:16 +020011298 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011299 hw_state->dpll = val;
11300 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11301 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011302
11303 return val & DPLL_VCO_ENABLE;
11304}
11305
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011306static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11307 struct intel_shared_dpll *pll)
11308{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011309 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11310 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011311}
11312
Daniel Vettere7b903d2013-06-05 13:34:14 +020011313static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11314 struct intel_shared_dpll *pll)
11315{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011316 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011317 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011318
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011319 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011320
11321 /* Wait for the clocks to stabilize. */
11322 POSTING_READ(PCH_DPLL(pll->id));
11323 udelay(150);
11324
11325 /* The pixel multiplier can only be updated once the
11326 * DPLL is enabled and the clocks are stable.
11327 *
11328 * So write it again.
11329 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011330 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011331 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011332 udelay(200);
11333}
11334
11335static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11336 struct intel_shared_dpll *pll)
11337{
11338 struct drm_device *dev = dev_priv->dev;
11339 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011340
11341 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011342 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011343 if (intel_crtc_to_shared_dpll(crtc) == pll)
11344 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11345 }
11346
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011347 I915_WRITE(PCH_DPLL(pll->id), 0);
11348 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011349 udelay(200);
11350}
11351
Daniel Vetter46edb022013-06-05 13:34:12 +020011352static char *ibx_pch_dpll_names[] = {
11353 "PCH DPLL A",
11354 "PCH DPLL B",
11355};
11356
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011357static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011358{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011359 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011360 int i;
11361
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011362 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011363
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011364 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011365 dev_priv->shared_dplls[i].id = i;
11366 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011367 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011368 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11369 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011370 dev_priv->shared_dplls[i].get_hw_state =
11371 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011372 }
11373}
11374
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011375static void intel_shared_dpll_init(struct drm_device *dev)
11376{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011377 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011378
Daniel Vetter9cd86932014-06-25 22:01:57 +030011379 if (HAS_DDI(dev))
11380 intel_ddi_pll_init(dev);
11381 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011382 ibx_pch_dpll_init(dev);
11383 else
11384 dev_priv->num_shared_dpll = 0;
11385
11386 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011387}
11388
Matt Roper465c1202014-05-29 08:06:54 -070011389static int
11390intel_primary_plane_disable(struct drm_plane *plane)
11391{
11392 struct drm_device *dev = plane->dev;
Matt Roper465c1202014-05-29 08:06:54 -070011393 struct intel_crtc *intel_crtc;
11394
11395 if (!plane->fb)
11396 return 0;
11397
11398 BUG_ON(!plane->crtc);
11399
11400 intel_crtc = to_intel_crtc(plane->crtc);
11401
11402 /*
11403 * Even though we checked plane->fb above, it's still possible that
11404 * the primary plane has been implicitly disabled because the crtc
11405 * coordinates given weren't visible, or because we detected
11406 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11407 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11408 * In either case, we need to unpin the FB and let the fb pointer get
11409 * updated, but otherwise we don't need to touch the hardware.
11410 */
11411 if (!intel_crtc->primary_enabled)
11412 goto disable_unpin;
11413
11414 intel_crtc_wait_for_pending_flips(plane->crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011415 intel_disable_primary_hw_plane(plane, plane->crtc);
11416
Matt Roper465c1202014-05-29 08:06:54 -070011417disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011418 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011419 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011420 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011421 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011422 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011423 plane->fb = NULL;
11424
11425 return 0;
11426}
11427
11428static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011429intel_check_primary_plane(struct drm_plane *plane,
11430 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011431{
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011432 struct drm_crtc *crtc = state->crtc;
11433 struct drm_framebuffer *fb = state->fb;
11434 struct drm_rect *dest = &state->dst;
11435 struct drm_rect *src = &state->src;
11436 const struct drm_rect *clip = &state->clip;
11437
Gustavo Padovan3ead8bb2014-10-24 19:00:18 +010011438 return drm_plane_helper_check_update(plane, crtc, fb,
11439 src, dest, clip,
11440 DRM_PLANE_HELPER_NO_SCALING,
11441 DRM_PLANE_HELPER_NO_SCALING,
11442 false, true, &state->visible);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011443}
11444
11445static int
Gustavo Padovan14af2932014-10-24 14:51:31 +010011446intel_prepare_primary_plane(struct drm_plane *plane,
11447 struct intel_plane_state *state)
11448{
11449 struct drm_crtc *crtc = state->crtc;
11450 struct drm_framebuffer *fb = state->fb;
11451 struct drm_device *dev = crtc->dev;
11452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11453 enum pipe pipe = intel_crtc->pipe;
11454 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11455 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11456 int ret;
11457
11458 intel_crtc_wait_for_pending_flips(crtc);
11459
11460 if (intel_crtc_has_pending_flip(crtc)) {
11461 DRM_ERROR("pipe is still busy with an old pageflip\n");
11462 return -EBUSY;
11463 }
11464
11465 if (old_obj != obj) {
11466 mutex_lock(&dev->struct_mutex);
11467 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11468 if (ret == 0)
11469 i915_gem_track_fb(old_obj, obj,
11470 INTEL_FRONTBUFFER_PRIMARY(pipe));
11471 mutex_unlock(&dev->struct_mutex);
11472 if (ret != 0) {
11473 DRM_DEBUG_KMS("pin & fence failed\n");
11474 return ret;
11475 }
11476 }
11477
11478 return 0;
11479}
11480
11481static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011482intel_commit_primary_plane(struct drm_plane *plane,
11483 struct intel_plane_state *state)
11484{
11485 struct drm_crtc *crtc = state->crtc;
11486 struct drm_framebuffer *fb = state->fb;
Matt Roper465c1202014-05-29 08:06:54 -070011487 struct drm_device *dev = crtc->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011488 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper465c1202014-05-29 08:06:54 -070011489 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011490 enum pipe pipe = intel_crtc->pipe;
11491 struct drm_framebuffer *old_fb = plane->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011492 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11493 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011494 struct intel_plane *intel_plane = to_intel_plane(plane);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011495 struct drm_rect *src = &state->src;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011496
11497 crtc->primary->fb = fb;
11498 crtc->x = src->x1;
11499 crtc->y = src->y1;
11500
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011501 intel_plane->crtc_x = state->orig_dst.x1;
11502 intel_plane->crtc_y = state->orig_dst.y1;
11503 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11504 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11505 intel_plane->src_x = state->orig_src.x1;
11506 intel_plane->src_y = state->orig_src.y1;
11507 intel_plane->src_w = drm_rect_width(&state->orig_src);
11508 intel_plane->src_h = drm_rect_height(&state->orig_src);
Sonika Jindalce54d852014-08-21 11:44:39 +053011509 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011510
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011511 if (intel_crtc->active) {
11512 /*
11513 * FBC does not work on some platforms for rotated
11514 * planes, so disable it when rotation is not 0 and
11515 * update it when rotation is set back to 0.
11516 *
11517 * FIXME: This is redundant with the fbc update done in
11518 * the primary plane enable function except that that
11519 * one is done too late. We eventually need to unify
11520 * this.
11521 */
11522 if (intel_crtc->primary_enabled &&
11523 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11524 dev_priv->fbc.plane == intel_crtc->plane &&
11525 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11526 intel_disable_fbc(dev);
11527 }
11528
11529 if (state->visible) {
11530 bool was_enabled = intel_crtc->primary_enabled;
11531
11532 /* FIXME: kill this fastboot hack */
11533 intel_update_pipe_size(intel_crtc);
11534
11535 intel_crtc->primary_enabled = true;
11536
11537 dev_priv->display.update_primary_plane(crtc, plane->fb,
11538 crtc->x, crtc->y);
11539
11540 /*
11541 * BDW signals flip done immediately if the plane
11542 * is disabled, even if the plane enable is already
11543 * armed to occur at the next vblank :(
11544 */
11545 if (IS_BROADWELL(dev) && !was_enabled)
11546 intel_wait_for_vblank(dev, intel_crtc->pipe);
11547 } else {
11548 /*
11549 * If clipping results in a non-visible primary plane,
11550 * we'll disable the primary plane. Note that this is
11551 * a bit different than what happens if userspace
11552 * explicitly disables the plane by passing fb=0
11553 * because plane->fb still gets set and pinned.
11554 */
11555 intel_disable_primary_hw_plane(plane, crtc);
11556 }
11557
11558 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
11559
11560 mutex_lock(&dev->struct_mutex);
11561 intel_update_fbc(dev);
11562 mutex_unlock(&dev->struct_mutex);
11563 }
11564
11565 if (old_fb && old_fb != fb) {
11566 if (intel_crtc->active)
11567 intel_wait_for_vblank(dev, intel_crtc->pipe);
11568
11569 mutex_lock(&dev->struct_mutex);
11570 intel_unpin_fb_obj(old_obj);
11571 mutex_unlock(&dev->struct_mutex);
11572 }
Matt Roper465c1202014-05-29 08:06:54 -070011573}
11574
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011575static int
11576intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11577 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11578 unsigned int crtc_w, unsigned int crtc_h,
11579 uint32_t src_x, uint32_t src_y,
11580 uint32_t src_w, uint32_t src_h)
11581{
11582 struct intel_plane_state state;
11583 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11584 int ret;
11585
11586 state.crtc = crtc;
11587 state.fb = fb;
11588
11589 /* sample coordinates in 16.16 fixed point */
11590 state.src.x1 = src_x;
11591 state.src.x2 = src_x + src_w;
11592 state.src.y1 = src_y;
11593 state.src.y2 = src_y + src_h;
11594
11595 /* integer pixels */
11596 state.dst.x1 = crtc_x;
11597 state.dst.x2 = crtc_x + crtc_w;
11598 state.dst.y1 = crtc_y;
11599 state.dst.y2 = crtc_y + crtc_h;
11600
11601 state.clip.x1 = 0;
11602 state.clip.y1 = 0;
11603 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11604 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11605
11606 state.orig_src = state.src;
11607 state.orig_dst = state.dst;
11608
11609 ret = intel_check_primary_plane(plane, &state);
11610 if (ret)
11611 return ret;
11612
Gustavo Padovan14af2932014-10-24 14:51:31 +010011613 ret = intel_prepare_primary_plane(plane, &state);
11614 if (ret)
11615 return ret;
11616
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011617 intel_commit_primary_plane(plane, &state);
11618
11619 return 0;
11620}
11621
Matt Roper3d7d6512014-06-10 08:28:13 -070011622/* Common destruction function for both primary and cursor planes */
11623static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011624{
11625 struct intel_plane *intel_plane = to_intel_plane(plane);
11626 drm_plane_cleanup(plane);
11627 kfree(intel_plane);
11628}
11629
11630static const struct drm_plane_funcs intel_primary_plane_funcs = {
11631 .update_plane = intel_primary_plane_setplane,
11632 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011633 .destroy = intel_plane_destroy,
Sonika Jindal48404c12014-08-22 14:06:04 +053011634 .set_property = intel_plane_set_property
Matt Roper465c1202014-05-29 08:06:54 -070011635};
11636
11637static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11638 int pipe)
11639{
11640 struct intel_plane *primary;
11641 const uint32_t *intel_primary_formats;
11642 int num_formats;
11643
11644 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11645 if (primary == NULL)
11646 return NULL;
11647
11648 primary->can_scale = false;
11649 primary->max_downscale = 1;
11650 primary->pipe = pipe;
11651 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053011652 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roper465c1202014-05-29 08:06:54 -070011653 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11654 primary->plane = !pipe;
11655
11656 if (INTEL_INFO(dev)->gen <= 3) {
11657 intel_primary_formats = intel_primary_formats_gen2;
11658 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11659 } else {
11660 intel_primary_formats = intel_primary_formats_gen4;
11661 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11662 }
11663
11664 drm_universal_plane_init(dev, &primary->base, 0,
11665 &intel_primary_plane_funcs,
11666 intel_primary_formats, num_formats,
11667 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053011668
11669 if (INTEL_INFO(dev)->gen >= 4) {
11670 if (!dev->mode_config.rotation_property)
11671 dev->mode_config.rotation_property =
11672 drm_mode_create_rotation_property(dev,
11673 BIT(DRM_ROTATE_0) |
11674 BIT(DRM_ROTATE_180));
11675 if (dev->mode_config.rotation_property)
11676 drm_object_attach_property(&primary->base.base,
11677 dev->mode_config.rotation_property,
11678 primary->rotation);
11679 }
11680
Matt Roper465c1202014-05-29 08:06:54 -070011681 return &primary->base;
11682}
11683
Matt Roper3d7d6512014-06-10 08:28:13 -070011684static int
11685intel_cursor_plane_disable(struct drm_plane *plane)
11686{
11687 if (!plane->fb)
11688 return 0;
11689
11690 BUG_ON(!plane->crtc);
11691
11692 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11693}
11694
11695static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030011696intel_check_cursor_plane(struct drm_plane *plane,
11697 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070011698{
Gustavo Padovan852e7872014-09-05 17:22:31 -030011699 struct drm_crtc *crtc = state->crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011700 struct drm_device *dev = crtc->dev;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011701 struct drm_framebuffer *fb = state->fb;
11702 struct drm_rect *dest = &state->dst;
11703 struct drm_rect *src = &state->src;
11704 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011705 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11706 int crtc_w, crtc_h;
11707 unsigned stride;
11708 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011709
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011710 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030011711 src, dest, clip,
11712 DRM_PLANE_HELPER_NO_SCALING,
11713 DRM_PLANE_HELPER_NO_SCALING,
11714 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011715 if (ret)
11716 return ret;
11717
11718
11719 /* if we want to turn off the cursor ignore width and height */
11720 if (!obj)
11721 return 0;
11722
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011723 /* Check for which cursor types we support */
11724 crtc_w = drm_rect_width(&state->orig_dst);
11725 crtc_h = drm_rect_height(&state->orig_dst);
11726 if (!cursor_size_ok(dev, crtc_w, crtc_h)) {
11727 DRM_DEBUG("Cursor dimension not supported\n");
11728 return -EINVAL;
11729 }
11730
11731 stride = roundup_pow_of_two(crtc_w) * 4;
11732 if (obj->base.size < stride * crtc_h) {
11733 DRM_DEBUG_KMS("buffer is too small\n");
11734 return -ENOMEM;
11735 }
11736
Gustavo Padovane391ea82014-09-24 14:20:25 -030011737 if (fb == crtc->cursor->fb)
11738 return 0;
11739
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011740 /* we only need to pin inside GTT if cursor is non-phy */
11741 mutex_lock(&dev->struct_mutex);
11742 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
11743 DRM_DEBUG_KMS("cursor cannot be tiled\n");
11744 ret = -EINVAL;
11745 }
11746 mutex_unlock(&dev->struct_mutex);
11747
11748 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011749}
11750
11751static int
11752intel_commit_cursor_plane(struct drm_plane *plane,
11753 struct intel_plane_state *state)
11754{
11755 struct drm_crtc *crtc = state->crtc;
11756 struct drm_framebuffer *fb = state->fb;
Matt Roper3d7d6512014-06-10 08:28:13 -070011757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070011758 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper3d7d6512014-06-10 08:28:13 -070011759 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11760 struct drm_i915_gem_object *obj = intel_fb->obj;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011761 int crtc_w, crtc_h;
Matt Roper3d7d6512014-06-10 08:28:13 -070011762
Gustavo Padovan852e7872014-09-05 17:22:31 -030011763 crtc->cursor_x = state->orig_dst.x1;
11764 crtc->cursor_y = state->orig_dst.y1;
Sonika Jindala919db92014-10-23 07:41:33 -070011765
11766 intel_plane->crtc_x = state->orig_dst.x1;
11767 intel_plane->crtc_y = state->orig_dst.y1;
11768 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11769 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11770 intel_plane->src_x = state->orig_src.x1;
11771 intel_plane->src_y = state->orig_src.y1;
11772 intel_plane->src_w = drm_rect_width(&state->orig_src);
11773 intel_plane->src_h = drm_rect_height(&state->orig_src);
11774 intel_plane->obj = obj;
11775
Matt Roper3d7d6512014-06-10 08:28:13 -070011776 if (fb != crtc->cursor->fb) {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011777 crtc_w = drm_rect_width(&state->orig_dst);
11778 crtc_h = drm_rect_height(&state->orig_dst);
Matt Roper3d7d6512014-06-10 08:28:13 -070011779 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11780 } else {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011781 intel_crtc_update_cursor(crtc, state->visible);
Daniel Vetter4ed91092014-08-08 20:27:01 +020011782
11783 intel_frontbuffer_flip(crtc->dev,
11784 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
11785
Matt Roper3d7d6512014-06-10 08:28:13 -070011786 return 0;
11787 }
11788}
Gustavo Padovan852e7872014-09-05 17:22:31 -030011789
11790static int
11791intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11792 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11793 unsigned int crtc_w, unsigned int crtc_h,
11794 uint32_t src_x, uint32_t src_y,
11795 uint32_t src_w, uint32_t src_h)
11796{
11797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11798 struct intel_plane_state state;
11799 int ret;
11800
11801 state.crtc = crtc;
11802 state.fb = fb;
11803
11804 /* sample coordinates in 16.16 fixed point */
11805 state.src.x1 = src_x;
11806 state.src.x2 = src_x + src_w;
11807 state.src.y1 = src_y;
11808 state.src.y2 = src_y + src_h;
11809
11810 /* integer pixels */
11811 state.dst.x1 = crtc_x;
11812 state.dst.x2 = crtc_x + crtc_w;
11813 state.dst.y1 = crtc_y;
11814 state.dst.y2 = crtc_y + crtc_h;
11815
11816 state.clip.x1 = 0;
11817 state.clip.y1 = 0;
11818 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11819 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11820
11821 state.orig_src = state.src;
11822 state.orig_dst = state.dst;
11823
11824 ret = intel_check_cursor_plane(plane, &state);
11825 if (ret)
11826 return ret;
11827
11828 return intel_commit_cursor_plane(plane, &state);
11829}
11830
Matt Roper3d7d6512014-06-10 08:28:13 -070011831static const struct drm_plane_funcs intel_cursor_plane_funcs = {
11832 .update_plane = intel_cursor_plane_update,
11833 .disable_plane = intel_cursor_plane_disable,
11834 .destroy = intel_plane_destroy,
Ville Syrjälä4398ad42014-10-23 07:41:34 -070011835 .set_property = intel_plane_set_property,
Matt Roper3d7d6512014-06-10 08:28:13 -070011836};
11837
11838static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
11839 int pipe)
11840{
11841 struct intel_plane *cursor;
11842
11843 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
11844 if (cursor == NULL)
11845 return NULL;
11846
11847 cursor->can_scale = false;
11848 cursor->max_downscale = 1;
11849 cursor->pipe = pipe;
11850 cursor->plane = pipe;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070011851 cursor->rotation = BIT(DRM_ROTATE_0);
Matt Roper3d7d6512014-06-10 08:28:13 -070011852
11853 drm_universal_plane_init(dev, &cursor->base, 0,
11854 &intel_cursor_plane_funcs,
11855 intel_cursor_formats,
11856 ARRAY_SIZE(intel_cursor_formats),
11857 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070011858
11859 if (INTEL_INFO(dev)->gen >= 4) {
11860 if (!dev->mode_config.rotation_property)
11861 dev->mode_config.rotation_property =
11862 drm_mode_create_rotation_property(dev,
11863 BIT(DRM_ROTATE_0) |
11864 BIT(DRM_ROTATE_180));
11865 if (dev->mode_config.rotation_property)
11866 drm_object_attach_property(&cursor->base.base,
11867 dev->mode_config.rotation_property,
11868 cursor->rotation);
11869 }
11870
Matt Roper3d7d6512014-06-10 08:28:13 -070011871 return &cursor->base;
11872}
11873
Hannes Ederb358d0a2008-12-18 21:18:47 +010011874static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080011875{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011876 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080011877 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070011878 struct drm_plane *primary = NULL;
11879 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070011880 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080011881
Daniel Vetter955382f2013-09-19 14:05:45 +020011882 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080011883 if (intel_crtc == NULL)
11884 return;
11885
Matt Roper465c1202014-05-29 08:06:54 -070011886 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011887 if (!primary)
11888 goto fail;
11889
11890 cursor = intel_cursor_plane_create(dev, pipe);
11891 if (!cursor)
11892 goto fail;
11893
Matt Roper465c1202014-05-29 08:06:54 -070011894 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070011895 cursor, &intel_crtc_funcs);
11896 if (ret)
11897 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080011898
11899 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080011900 for (i = 0; i < 256; i++) {
11901 intel_crtc->lut_r[i] = i;
11902 intel_crtc->lut_g[i] = i;
11903 intel_crtc->lut_b[i] = i;
11904 }
11905
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011906 /*
11907 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020011908 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020011909 */
Jesse Barnes80824002009-09-10 15:28:06 -070011910 intel_crtc->pipe = pipe;
11911 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010011912 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080011913 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010011914 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070011915 }
11916
Chris Wilson4b0e3332014-05-30 16:35:26 +030011917 intel_crtc->cursor_base = ~0;
11918 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030011919 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030011920
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080011921 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
11922 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
11923 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
11924 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
11925
Jesse Barnes79e53942008-11-07 14:24:08 -080011926 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020011927
11928 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070011929 return;
11930
11931fail:
11932 if (primary)
11933 drm_plane_cleanup(primary);
11934 if (cursor)
11935 drm_plane_cleanup(cursor);
11936 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080011937}
11938
Jesse Barnes752aa882013-10-31 18:55:49 +020011939enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
11940{
11941 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020011942 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020011943
Rob Clark51fd3712013-11-19 12:10:12 -050011944 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020011945
11946 if (!encoder)
11947 return INVALID_PIPE;
11948
11949 return to_intel_crtc(encoder->crtc)->pipe;
11950}
11951
Carl Worth08d7b3d2009-04-29 14:43:54 -070011952int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000011953 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070011954{
Carl Worth08d7b3d2009-04-29 14:43:54 -070011955 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040011956 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020011957 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011958
Daniel Vetter1cff8f62012-04-24 09:55:08 +020011959 if (!drm_core_check_feature(dev, DRIVER_MODESET))
11960 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011961
Rob Clark7707e652014-07-17 23:30:04 -040011962 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070011963
Rob Clark7707e652014-07-17 23:30:04 -040011964 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070011965 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030011966 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011967 }
11968
Rob Clark7707e652014-07-17 23:30:04 -040011969 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020011970 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011971
Daniel Vetterc05422d2009-08-11 16:05:30 +020011972 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070011973}
11974
Daniel Vetter66a92782012-07-12 20:08:18 +020011975static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080011976{
Daniel Vetter66a92782012-07-12 20:08:18 +020011977 struct drm_device *dev = encoder->base.dev;
11978 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080011979 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080011980 int entry = 0;
11981
Damien Lespiaub2784e12014-08-05 11:29:37 +010011982 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020011983 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020011984 index_mask |= (1 << entry);
11985
Jesse Barnes79e53942008-11-07 14:24:08 -080011986 entry++;
11987 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010011988
Jesse Barnes79e53942008-11-07 14:24:08 -080011989 return index_mask;
11990}
11991
Chris Wilson4d302442010-12-14 19:21:29 +000011992static bool has_edp_a(struct drm_device *dev)
11993{
11994 struct drm_i915_private *dev_priv = dev->dev_private;
11995
11996 if (!IS_MOBILE(dev))
11997 return false;
11998
11999 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12000 return false;
12001
Damien Lespiaue3589902014-02-07 19:12:50 +000012002 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012003 return false;
12004
12005 return true;
12006}
12007
Damien Lespiauba0fbca2014-01-08 14:18:23 +000012008const char *intel_output_name(int output)
12009{
12010 static const char *names[] = {
12011 [INTEL_OUTPUT_UNUSED] = "Unused",
12012 [INTEL_OUTPUT_ANALOG] = "Analog",
12013 [INTEL_OUTPUT_DVO] = "DVO",
12014 [INTEL_OUTPUT_SDVO] = "SDVO",
12015 [INTEL_OUTPUT_LVDS] = "LVDS",
12016 [INTEL_OUTPUT_TVOUT] = "TV",
12017 [INTEL_OUTPUT_HDMI] = "HDMI",
12018 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12019 [INTEL_OUTPUT_EDP] = "eDP",
12020 [INTEL_OUTPUT_DSI] = "DSI",
12021 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12022 };
12023
12024 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12025 return "Invalid";
12026
12027 return names[output];
12028}
12029
Jesse Barnes84b4e042014-06-25 08:24:29 -070012030static bool intel_crt_present(struct drm_device *dev)
12031{
12032 struct drm_i915_private *dev_priv = dev->dev_private;
12033
Damien Lespiau884497e2013-12-03 13:56:23 +000012034 if (INTEL_INFO(dev)->gen >= 9)
12035 return false;
12036
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012037 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012038 return false;
12039
12040 if (IS_CHERRYVIEW(dev))
12041 return false;
12042
12043 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12044 return false;
12045
12046 return true;
12047}
12048
Jesse Barnes79e53942008-11-07 14:24:08 -080012049static void intel_setup_outputs(struct drm_device *dev)
12050{
Eric Anholt725e30a2009-01-22 13:01:02 -080012051 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012052 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012053 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012054
Daniel Vetterc9093352013-06-06 22:22:47 +020012055 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012056
Jesse Barnes84b4e042014-06-25 08:24:29 -070012057 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012058 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012059
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012060 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012061 int found;
12062
12063 /* Haswell uses DDI functions to detect digital outputs */
12064 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12065 /* DDI A only supports eDP */
12066 if (found)
12067 intel_ddi_init(dev, PORT_A);
12068
12069 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12070 * register */
12071 found = I915_READ(SFUSE_STRAP);
12072
12073 if (found & SFUSE_STRAP_DDIB_DETECTED)
12074 intel_ddi_init(dev, PORT_B);
12075 if (found & SFUSE_STRAP_DDIC_DETECTED)
12076 intel_ddi_init(dev, PORT_C);
12077 if (found & SFUSE_STRAP_DDID_DETECTED)
12078 intel_ddi_init(dev, PORT_D);
12079 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012080 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012081 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012082
12083 if (has_edp_a(dev))
12084 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012085
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012086 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012087 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012088 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012089 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012090 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012091 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012092 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012093 }
12094
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012095 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012096 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012097
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012098 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012099 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012100
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012101 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012102 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012103
Daniel Vetter270b3042012-10-27 15:52:05 +020012104 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012105 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012106 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012107 /*
12108 * The DP_DETECTED bit is the latched state of the DDC
12109 * SDA pin at boot. However since eDP doesn't require DDC
12110 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12111 * eDP ports may have been muxed to an alternate function.
12112 * Thus we can't rely on the DP_DETECTED bit alone to detect
12113 * eDP ports. Consult the VBT as well as DP_DETECTED to
12114 * detect eDP ports.
12115 */
12116 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED)
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012117 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12118 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012119 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12120 intel_dp_is_edp(dev, PORT_B))
12121 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012122
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012123 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED)
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012124 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12125 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012126 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12127 intel_dp_is_edp(dev, PORT_C))
12128 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012129
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012130 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012131 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012132 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12133 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012134 /* eDP not supported on port D, so don't check VBT */
12135 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12136 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012137 }
12138
Jani Nikula3cfca972013-08-27 15:12:26 +030012139 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012140 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012141 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012142
Paulo Zanonie2debe92013-02-18 19:00:27 -030012143 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012144 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012145 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012146 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12147 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012148 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012149 }
Ma Ling27185ae2009-08-24 13:50:23 +080012150
Imre Deake7281ea2013-05-08 13:14:08 +030012151 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012152 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012153 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012154
12155 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012156
Paulo Zanonie2debe92013-02-18 19:00:27 -030012157 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012158 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012159 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012160 }
Ma Ling27185ae2009-08-24 13:50:23 +080012161
Paulo Zanonie2debe92013-02-18 19:00:27 -030012162 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012163
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012164 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12165 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012166 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012167 }
Imre Deake7281ea2013-05-08 13:14:08 +030012168 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012169 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012170 }
Ma Ling27185ae2009-08-24 13:50:23 +080012171
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012172 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012173 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012174 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012175 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012176 intel_dvo_init(dev);
12177
Zhenyu Wang103a1962009-11-27 11:44:36 +080012178 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012179 intel_tv_init(dev);
12180
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012181 intel_edp_psr_init(dev);
12182
Damien Lespiaub2784e12014-08-05 11:29:37 +010012183 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012184 encoder->base.possible_crtcs = encoder->crtc_mask;
12185 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012186 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012187 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012188
Paulo Zanonidde86e22012-12-01 12:04:25 -020012189 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012190
12191 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012192}
12193
12194static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12195{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012196 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012197 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012198
Daniel Vetteref2d6332014-02-10 18:00:38 +010012199 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012200 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012201 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012202 drm_gem_object_unreference(&intel_fb->obj->base);
12203 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012204 kfree(intel_fb);
12205}
12206
12207static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012208 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012209 unsigned int *handle)
12210{
12211 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012212 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012213
Chris Wilson05394f32010-11-08 19:18:58 +000012214 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012215}
12216
12217static const struct drm_framebuffer_funcs intel_fb_funcs = {
12218 .destroy = intel_user_framebuffer_destroy,
12219 .create_handle = intel_user_framebuffer_create_handle,
12220};
12221
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012222static int intel_framebuffer_init(struct drm_device *dev,
12223 struct intel_framebuffer *intel_fb,
12224 struct drm_mode_fb_cmd2 *mode_cmd,
12225 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012226{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012227 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012228 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012229 int ret;
12230
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012231 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12232
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012233 if (obj->tiling_mode == I915_TILING_Y) {
12234 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012235 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012236 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012237
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012238 if (mode_cmd->pitches[0] & 63) {
12239 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12240 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012241 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012242 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012243
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012244 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12245 pitch_limit = 32*1024;
12246 } else if (INTEL_INFO(dev)->gen >= 4) {
12247 if (obj->tiling_mode)
12248 pitch_limit = 16*1024;
12249 else
12250 pitch_limit = 32*1024;
12251 } else if (INTEL_INFO(dev)->gen >= 3) {
12252 if (obj->tiling_mode)
12253 pitch_limit = 8*1024;
12254 else
12255 pitch_limit = 16*1024;
12256 } else
12257 /* XXX DSPC is limited to 4k tiled */
12258 pitch_limit = 8*1024;
12259
12260 if (mode_cmd->pitches[0] > pitch_limit) {
12261 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12262 obj->tiling_mode ? "tiled" : "linear",
12263 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012264 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012265 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012266
12267 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012268 mode_cmd->pitches[0] != obj->stride) {
12269 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12270 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012271 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012272 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012273
Ville Syrjälä57779d02012-10-31 17:50:14 +020012274 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012275 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012276 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012277 case DRM_FORMAT_RGB565:
12278 case DRM_FORMAT_XRGB8888:
12279 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012280 break;
12281 case DRM_FORMAT_XRGB1555:
12282 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012283 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012284 DRM_DEBUG("unsupported pixel format: %s\n",
12285 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012286 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012287 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012288 break;
12289 case DRM_FORMAT_XBGR8888:
12290 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012291 case DRM_FORMAT_XRGB2101010:
12292 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012293 case DRM_FORMAT_XBGR2101010:
12294 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012295 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012296 DRM_DEBUG("unsupported pixel format: %s\n",
12297 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012298 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012299 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012300 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012301 case DRM_FORMAT_YUYV:
12302 case DRM_FORMAT_UYVY:
12303 case DRM_FORMAT_YVYU:
12304 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012305 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012306 DRM_DEBUG("unsupported pixel format: %s\n",
12307 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012308 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012309 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012310 break;
12311 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012312 DRM_DEBUG("unsupported pixel format: %s\n",
12313 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012314 return -EINVAL;
12315 }
12316
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012317 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12318 if (mode_cmd->offsets[0] != 0)
12319 return -EINVAL;
12320
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012321 aligned_height = intel_align_height(dev, mode_cmd->height,
12322 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012323 /* FIXME drm helper for size checks (especially planar formats)? */
12324 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12325 return -EINVAL;
12326
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012327 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12328 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012329 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012330
Jesse Barnes79e53942008-11-07 14:24:08 -080012331 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12332 if (ret) {
12333 DRM_ERROR("framebuffer init failed %d\n", ret);
12334 return ret;
12335 }
12336
Jesse Barnes79e53942008-11-07 14:24:08 -080012337 return 0;
12338}
12339
Jesse Barnes79e53942008-11-07 14:24:08 -080012340static struct drm_framebuffer *
12341intel_user_framebuffer_create(struct drm_device *dev,
12342 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012343 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012344{
Chris Wilson05394f32010-11-08 19:18:58 +000012345 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012346
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012347 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12348 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012349 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012350 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012351
Chris Wilsond2dff872011-04-19 08:36:26 +010012352 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012353}
12354
Daniel Vetter4520f532013-10-09 09:18:51 +020012355#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012356static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012357{
12358}
12359#endif
12360
Jesse Barnes79e53942008-11-07 14:24:08 -080012361static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012362 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012363 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012364};
12365
Jesse Barnese70236a2009-09-21 10:42:27 -070012366/* Set up chip specific display functions */
12367static void intel_init_display(struct drm_device *dev)
12368{
12369 struct drm_i915_private *dev_priv = dev->dev_private;
12370
Daniel Vetteree9300b2013-06-03 22:40:22 +020012371 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12372 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012373 else if (IS_CHERRYVIEW(dev))
12374 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012375 else if (IS_VALLEYVIEW(dev))
12376 dev_priv->display.find_dpll = vlv_find_best_dpll;
12377 else if (IS_PINEVIEW(dev))
12378 dev_priv->display.find_dpll = pnv_find_best_dpll;
12379 else
12380 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12381
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012382 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012383 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012384 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012385 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012386 dev_priv->display.crtc_enable = haswell_crtc_enable;
12387 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012388 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiau70d21f02013-07-03 21:06:04 +010012389 if (INTEL_INFO(dev)->gen >= 9)
12390 dev_priv->display.update_primary_plane =
12391 skylake_update_primary_plane;
12392 else
12393 dev_priv->display.update_primary_plane =
12394 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012395 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012396 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012397 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012398 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012399 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12400 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012401 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012402 dev_priv->display.update_primary_plane =
12403 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012404 } else if (IS_VALLEYVIEW(dev)) {
12405 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012406 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012407 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12408 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12409 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12410 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012411 dev_priv->display.update_primary_plane =
12412 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012413 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012414 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012415 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012416 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012417 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12418 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012419 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012420 dev_priv->display.update_primary_plane =
12421 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012422 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012423
Jesse Barnese70236a2009-09-21 10:42:27 -070012424 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012425 if (IS_VALLEYVIEW(dev))
12426 dev_priv->display.get_display_clock_speed =
12427 valleyview_get_display_clock_speed;
12428 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012429 dev_priv->display.get_display_clock_speed =
12430 i945_get_display_clock_speed;
12431 else if (IS_I915G(dev))
12432 dev_priv->display.get_display_clock_speed =
12433 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012434 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012435 dev_priv->display.get_display_clock_speed =
12436 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012437 else if (IS_PINEVIEW(dev))
12438 dev_priv->display.get_display_clock_speed =
12439 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012440 else if (IS_I915GM(dev))
12441 dev_priv->display.get_display_clock_speed =
12442 i915gm_get_display_clock_speed;
12443 else if (IS_I865G(dev))
12444 dev_priv->display.get_display_clock_speed =
12445 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012446 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012447 dev_priv->display.get_display_clock_speed =
12448 i855_get_display_clock_speed;
12449 else /* 852, 830 */
12450 dev_priv->display.get_display_clock_speed =
12451 i830_get_display_clock_speed;
12452
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012453 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012454 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012455 } else if (IS_GEN6(dev)) {
12456 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012457 dev_priv->display.modeset_global_resources =
12458 snb_modeset_global_resources;
12459 } else if (IS_IVYBRIDGE(dev)) {
12460 /* FIXME: detect B0+ stepping and use auto training */
12461 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012462 dev_priv->display.modeset_global_resources =
12463 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012464 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012465 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012466 dev_priv->display.modeset_global_resources =
12467 haswell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012468 } else if (IS_VALLEYVIEW(dev)) {
12469 dev_priv->display.modeset_global_resources =
12470 valleyview_modeset_global_resources;
Satheeshakrishna M02c29252014-04-08 15:46:54 +053012471 } else if (INTEL_INFO(dev)->gen >= 9) {
Satheeshakrishna M02c29252014-04-08 15:46:54 +053012472 dev_priv->display.modeset_global_resources =
12473 haswell_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012474 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012475
12476 /* Default just returns -ENODEV to indicate unsupported */
12477 dev_priv->display.queue_flip = intel_default_queue_flip;
12478
12479 switch (INTEL_INFO(dev)->gen) {
12480 case 2:
12481 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12482 break;
12483
12484 case 3:
12485 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12486 break;
12487
12488 case 4:
12489 case 5:
12490 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12491 break;
12492
12493 case 6:
12494 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12495 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012496 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012497 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012498 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12499 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012500 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012501
12502 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012503
12504 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012505}
12506
Jesse Barnesb690e962010-07-19 13:53:12 -070012507/*
12508 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12509 * resume, or other times. This quirk makes sure that's the case for
12510 * affected systems.
12511 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012512static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012513{
12514 struct drm_i915_private *dev_priv = dev->dev_private;
12515
12516 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012517 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012518}
12519
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012520static void quirk_pipeb_force(struct drm_device *dev)
12521{
12522 struct drm_i915_private *dev_priv = dev->dev_private;
12523
12524 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12525 DRM_INFO("applying pipe b force quirk\n");
12526}
12527
Keith Packard435793d2011-07-12 14:56:22 -070012528/*
12529 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12530 */
12531static void quirk_ssc_force_disable(struct drm_device *dev)
12532{
12533 struct drm_i915_private *dev_priv = dev->dev_private;
12534 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012535 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012536}
12537
Carsten Emde4dca20e2012-03-15 15:56:26 +010012538/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012539 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12540 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012541 */
12542static void quirk_invert_brightness(struct drm_device *dev)
12543{
12544 struct drm_i915_private *dev_priv = dev->dev_private;
12545 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012546 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012547}
12548
Scot Doyle9c72cc62014-07-03 23:27:50 +000012549/* Some VBT's incorrectly indicate no backlight is present */
12550static void quirk_backlight_present(struct drm_device *dev)
12551{
12552 struct drm_i915_private *dev_priv = dev->dev_private;
12553 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12554 DRM_INFO("applying backlight present quirk\n");
12555}
12556
Jesse Barnesb690e962010-07-19 13:53:12 -070012557struct intel_quirk {
12558 int device;
12559 int subsystem_vendor;
12560 int subsystem_device;
12561 void (*hook)(struct drm_device *dev);
12562};
12563
Egbert Eich5f85f1762012-10-14 15:46:38 +020012564/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12565struct intel_dmi_quirk {
12566 void (*hook)(struct drm_device *dev);
12567 const struct dmi_system_id (*dmi_id_list)[];
12568};
12569
12570static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12571{
12572 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12573 return 1;
12574}
12575
12576static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12577 {
12578 .dmi_id_list = &(const struct dmi_system_id[]) {
12579 {
12580 .callback = intel_dmi_reverse_brightness,
12581 .ident = "NCR Corporation",
12582 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12583 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12584 },
12585 },
12586 { } /* terminating entry */
12587 },
12588 .hook = quirk_invert_brightness,
12589 },
12590};
12591
Ben Widawskyc43b5632012-04-16 14:07:40 -070012592static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012593 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012594 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012595
Jesse Barnesb690e962010-07-19 13:53:12 -070012596 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12597 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12598
Jesse Barnesb690e962010-07-19 13:53:12 -070012599 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12600 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12601
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012602 /* 830 needs to leave pipe A & dpll A up */
12603 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12604
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012605 /* 830 needs to leave pipe B & dpll B up */
12606 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12607
Keith Packard435793d2011-07-12 14:56:22 -070012608 /* Lenovo U160 cannot use SSC on LVDS */
12609 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012610
12611 /* Sony Vaio Y cannot use SSC on LVDS */
12612 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012613
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012614 /* Acer Aspire 5734Z must invert backlight brightness */
12615 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12616
12617 /* Acer/eMachines G725 */
12618 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12619
12620 /* Acer/eMachines e725 */
12621 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12622
12623 /* Acer/Packard Bell NCL20 */
12624 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12625
12626 /* Acer Aspire 4736Z */
12627 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012628
12629 /* Acer Aspire 5336 */
12630 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012631
12632 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12633 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012634
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012635 /* Acer C720 Chromebook (Core i3 4005U) */
12636 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12637
Scot Doyled4967d82014-07-03 23:27:52 +000012638 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12639 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012640
12641 /* HP Chromebook 14 (Celeron 2955U) */
12642 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012643};
12644
12645static void intel_init_quirks(struct drm_device *dev)
12646{
12647 struct pci_dev *d = dev->pdev;
12648 int i;
12649
12650 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12651 struct intel_quirk *q = &intel_quirks[i];
12652
12653 if (d->device == q->device &&
12654 (d->subsystem_vendor == q->subsystem_vendor ||
12655 q->subsystem_vendor == PCI_ANY_ID) &&
12656 (d->subsystem_device == q->subsystem_device ||
12657 q->subsystem_device == PCI_ANY_ID))
12658 q->hook(dev);
12659 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020012660 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12661 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12662 intel_dmi_quirks[i].hook(dev);
12663 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012664}
12665
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012666/* Disable the VGA plane that we never use */
12667static void i915_disable_vga(struct drm_device *dev)
12668{
12669 struct drm_i915_private *dev_priv = dev->dev_private;
12670 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012671 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012672
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012673 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012674 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012675 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012676 sr1 = inb(VGA_SR_DATA);
12677 outb(sr1 | 1<<5, VGA_SR_DATA);
12678 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12679 udelay(300);
12680
Ville Syrjälä69769f92014-08-15 01:22:08 +030012681 /*
12682 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
12683 * from S3 without preserving (some of?) the other bits.
12684 */
12685 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012686 POSTING_READ(vga_reg);
12687}
12688
Daniel Vetterf8175862012-04-10 15:50:11 +020012689void intel_modeset_init_hw(struct drm_device *dev)
12690{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012691 intel_prepare_ddi(dev);
12692
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012693 if (IS_VALLEYVIEW(dev))
12694 vlv_update_cdclk(dev);
12695
Daniel Vetterf8175862012-04-10 15:50:11 +020012696 intel_init_clock_gating(dev);
12697
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012698 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012699}
12700
Jesse Barnes79e53942008-11-07 14:24:08 -080012701void intel_modeset_init(struct drm_device *dev)
12702{
Jesse Barnes652c3932009-08-17 13:31:43 -070012703 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012704 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012705 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012706 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012707
12708 drm_mode_config_init(dev);
12709
12710 dev->mode_config.min_width = 0;
12711 dev->mode_config.min_height = 0;
12712
Dave Airlie019d96c2011-09-29 16:20:42 +010012713 dev->mode_config.preferred_depth = 24;
12714 dev->mode_config.prefer_shadow = 1;
12715
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012716 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012717
Jesse Barnesb690e962010-07-19 13:53:12 -070012718 intel_init_quirks(dev);
12719
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012720 intel_init_pm(dev);
12721
Ben Widawskye3c74752013-04-05 13:12:39 -070012722 if (INTEL_INFO(dev)->num_pipes == 0)
12723 return;
12724
Jesse Barnese70236a2009-09-21 10:42:27 -070012725 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012726 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012727
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012728 if (IS_GEN2(dev)) {
12729 dev->mode_config.max_width = 2048;
12730 dev->mode_config.max_height = 2048;
12731 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012732 dev->mode_config.max_width = 4096;
12733 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012734 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012735 dev->mode_config.max_width = 8192;
12736 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012737 }
Damien Lespiau068be562014-03-28 14:17:49 +000012738
Ville Syrjälädc41c152014-08-13 11:57:05 +030012739 if (IS_845G(dev) || IS_I865G(dev)) {
12740 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
12741 dev->mode_config.cursor_height = 1023;
12742 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000012743 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12744 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12745 } else {
12746 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12747 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12748 }
12749
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012750 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012751
Zhao Yakui28c97732009-10-09 11:39:41 +080012752 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012753 INTEL_INFO(dev)->num_pipes,
12754 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012755
Damien Lespiau055e3932014-08-18 13:49:10 +010012756 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012757 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012758 for_each_sprite(pipe, sprite) {
12759 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012760 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012761 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012762 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012763 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012764 }
12765
Jesse Barnesf42bb702013-12-16 16:34:23 -080012766 intel_init_dpio(dev);
12767
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012768 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012769
Ville Syrjälä69769f92014-08-15 01:22:08 +030012770 /* save the BIOS value before clobbering it */
12771 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012772 /* Just disable it once at startup */
12773 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012774 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012775
12776 /* Just in case the BIOS is doing something questionable. */
12777 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012778
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012779 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012780 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012781 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012782
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012783 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012784 if (!crtc->active)
12785 continue;
12786
Jesse Barnes46f297f2014-03-07 08:57:48 -080012787 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012788 * Note that reserving the BIOS fb up front prevents us
12789 * from stuffing other stolen allocations like the ring
12790 * on top. This prevents some ugliness at boot time, and
12791 * can even allow for smooth boot transitions if the BIOS
12792 * fb is large enough for the active pipe configuration.
12793 */
12794 if (dev_priv->display.get_plane_config) {
12795 dev_priv->display.get_plane_config(crtc,
12796 &crtc->plane_config);
12797 /*
12798 * If the fb is shared between multiple heads, we'll
12799 * just get the first one.
12800 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012801 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012802 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012803 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012804}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012805
Daniel Vetter7fad7982012-07-04 17:51:47 +020012806static void intel_enable_pipe_a(struct drm_device *dev)
12807{
12808 struct intel_connector *connector;
12809 struct drm_connector *crt = NULL;
12810 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012811 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012812
12813 /* We can't just switch on the pipe A, we need to set things up with a
12814 * proper mode and output configuration. As a gross hack, enable pipe A
12815 * by enabling the load detect pipe once. */
12816 list_for_each_entry(connector,
12817 &dev->mode_config.connector_list,
12818 base.head) {
12819 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
12820 crt = &connector->base;
12821 break;
12822 }
12823 }
12824
12825 if (!crt)
12826 return;
12827
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012828 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
12829 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020012830}
12831
Daniel Vetterfa555832012-10-10 23:14:00 +020012832static bool
12833intel_check_plane_mapping(struct intel_crtc *crtc)
12834{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012835 struct drm_device *dev = crtc->base.dev;
12836 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012837 u32 reg, val;
12838
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012839 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020012840 return true;
12841
12842 reg = DSPCNTR(!crtc->plane);
12843 val = I915_READ(reg);
12844
12845 if ((val & DISPLAY_PLANE_ENABLE) &&
12846 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
12847 return false;
12848
12849 return true;
12850}
12851
Daniel Vetter24929352012-07-02 20:28:59 +020012852static void intel_sanitize_crtc(struct intel_crtc *crtc)
12853{
12854 struct drm_device *dev = crtc->base.dev;
12855 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020012856 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020012857
Daniel Vetter24929352012-07-02 20:28:59 +020012858 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020012859 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012860 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
12861
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012862 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030012863 if (crtc->active) {
12864 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012865 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030012866 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030012867 drm_vblank_off(dev, crtc->pipe);
12868
Daniel Vetter24929352012-07-02 20:28:59 +020012869 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020012870 * disable the crtc (and hence change the state) if it is wrong. Note
12871 * that gen4+ has a fixed plane -> pipe mapping. */
12872 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020012873 struct intel_connector *connector;
12874 bool plane;
12875
Daniel Vetter24929352012-07-02 20:28:59 +020012876 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
12877 crtc->base.base.id);
12878
12879 /* Pipe has the wrong plane attached and the plane is active.
12880 * Temporarily change the plane mapping and disable everything
12881 * ... */
12882 plane = crtc->plane;
12883 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020012884 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020012885 dev_priv->display.crtc_disable(&crtc->base);
12886 crtc->plane = plane;
12887
12888 /* ... and break all links. */
12889 list_for_each_entry(connector, &dev->mode_config.connector_list,
12890 base.head) {
12891 if (connector->encoder->base.crtc != &crtc->base)
12892 continue;
12893
Egbert Eich7f1950f2014-04-25 10:56:22 +020012894 connector->base.dpms = DRM_MODE_DPMS_OFF;
12895 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020012896 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012897 /* multiple connectors may have the same encoder:
12898 * handle them and break crtc link separately */
12899 list_for_each_entry(connector, &dev->mode_config.connector_list,
12900 base.head)
12901 if (connector->encoder->base.crtc == &crtc->base) {
12902 connector->encoder->base.crtc = NULL;
12903 connector->encoder->connectors_active = false;
12904 }
Daniel Vetter24929352012-07-02 20:28:59 +020012905
12906 WARN_ON(crtc->active);
12907 crtc->base.enabled = false;
12908 }
Daniel Vetter24929352012-07-02 20:28:59 +020012909
Daniel Vetter7fad7982012-07-04 17:51:47 +020012910 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
12911 crtc->pipe == PIPE_A && !crtc->active) {
12912 /* BIOS forgot to enable pipe A, this mostly happens after
12913 * resume. Force-enable the pipe to fix this, the update_dpms
12914 * call below we restore the pipe to the right state, but leave
12915 * the required bits on. */
12916 intel_enable_pipe_a(dev);
12917 }
12918
Daniel Vetter24929352012-07-02 20:28:59 +020012919 /* Adjust the state of the output pipe according to whether we
12920 * have active connectors/encoders. */
12921 intel_crtc_update_dpms(&crtc->base);
12922
12923 if (crtc->active != crtc->base.enabled) {
12924 struct intel_encoder *encoder;
12925
12926 /* This can happen either due to bugs in the get_hw_state
12927 * functions or because the pipe is force-enabled due to the
12928 * pipe A quirk. */
12929 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
12930 crtc->base.base.id,
12931 crtc->base.enabled ? "enabled" : "disabled",
12932 crtc->active ? "enabled" : "disabled");
12933
12934 crtc->base.enabled = crtc->active;
12935
12936 /* Because we only establish the connector -> encoder ->
12937 * crtc links if something is active, this means the
12938 * crtc is now deactivated. Break the links. connector
12939 * -> encoder links are only establish when things are
12940 * actually up, hence no need to break them. */
12941 WARN_ON(crtc->active);
12942
12943 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
12944 WARN_ON(encoder->connectors_active);
12945 encoder->base.crtc = NULL;
12946 }
12947 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012948
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030012949 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010012950 /*
12951 * We start out with underrun reporting disabled to avoid races.
12952 * For correct bookkeeping mark this on active crtcs.
12953 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020012954 * Also on gmch platforms we dont have any hardware bits to
12955 * disable the underrun reporting. Which means we need to start
12956 * out with underrun reporting disabled also on inactive pipes,
12957 * since otherwise we'll complain about the garbage we read when
12958 * e.g. coming up after runtime pm.
12959 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010012960 * No protection against concurrent access is required - at
12961 * worst a fifo underrun happens which also sets this to false.
12962 */
12963 crtc->cpu_fifo_underrun_disabled = true;
12964 crtc->pch_fifo_underrun_disabled = true;
12965 }
Daniel Vetter24929352012-07-02 20:28:59 +020012966}
12967
12968static void intel_sanitize_encoder(struct intel_encoder *encoder)
12969{
12970 struct intel_connector *connector;
12971 struct drm_device *dev = encoder->base.dev;
12972
12973 /* We need to check both for a crtc link (meaning that the
12974 * encoder is active and trying to read from a pipe) and the
12975 * pipe itself being active. */
12976 bool has_active_crtc = encoder->base.crtc &&
12977 to_intel_crtc(encoder->base.crtc)->active;
12978
12979 if (encoder->connectors_active && !has_active_crtc) {
12980 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
12981 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012982 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012983
12984 /* Connector is active, but has no active pipe. This is
12985 * fallout from our resume register restoring. Disable
12986 * the encoder manually again. */
12987 if (encoder->base.crtc) {
12988 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
12989 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030012990 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020012991 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030012992 if (encoder->post_disable)
12993 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020012994 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020012995 encoder->base.crtc = NULL;
12996 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020012997
12998 /* Inconsistent output/port/pipe state happens presumably due to
12999 * a bug in one of the get_hw_state functions. Or someplace else
13000 * in our code, like the register restore mess on resume. Clamp
13001 * things to off as a safer default. */
13002 list_for_each_entry(connector,
13003 &dev->mode_config.connector_list,
13004 base.head) {
13005 if (connector->encoder != encoder)
13006 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013007 connector->base.dpms = DRM_MODE_DPMS_OFF;
13008 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013009 }
13010 }
13011 /* Enabled encoders without active connectors will be fixed in
13012 * the crtc fixup. */
13013}
13014
Imre Deak04098752014-02-18 00:02:16 +020013015void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013016{
13017 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013018 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013019
Imre Deak04098752014-02-18 00:02:16 +020013020 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13021 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13022 i915_disable_vga(dev);
13023 }
13024}
13025
13026void i915_redisable_vga(struct drm_device *dev)
13027{
13028 struct drm_i915_private *dev_priv = dev->dev_private;
13029
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013030 /* This function can be called both from intel_modeset_setup_hw_state or
13031 * at a very early point in our resume sequence, where the power well
13032 * structures are not yet restored. Since this function is at a very
13033 * paranoid "someone might have enabled VGA while we were not looking"
13034 * level, just check if the power well is enabled instead of trying to
13035 * follow the "don't touch the power well if we don't need it" policy
13036 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013037 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013038 return;
13039
Imre Deak04098752014-02-18 00:02:16 +020013040 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013041}
13042
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013043static bool primary_get_hw_state(struct intel_crtc *crtc)
13044{
13045 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13046
13047 if (!crtc->active)
13048 return false;
13049
13050 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13051}
13052
Daniel Vetter30e984d2013-06-05 13:34:17 +020013053static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013054{
13055 struct drm_i915_private *dev_priv = dev->dev_private;
13056 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013057 struct intel_crtc *crtc;
13058 struct intel_encoder *encoder;
13059 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013060 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013061
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013062 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010013063 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013064
Daniel Vetter99535992014-04-13 12:00:33 +020013065 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13066
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013067 crtc->active = dev_priv->display.get_pipe_config(crtc,
13068 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013069
13070 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013071 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013072
13073 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13074 crtc->base.base.id,
13075 crtc->active ? "enabled" : "disabled");
13076 }
13077
Daniel Vetter53589012013-06-05 13:34:16 +020013078 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13079 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13080
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013081 pll->on = pll->get_hw_state(dev_priv, pll,
13082 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013083 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013084 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013085 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013086 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013087 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013088 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013089 }
Daniel Vetter53589012013-06-05 13:34:16 +020013090 }
Daniel Vetter53589012013-06-05 13:34:16 +020013091
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013092 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013093 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013094
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013095 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013096 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013097 }
13098
Damien Lespiaub2784e12014-08-05 11:29:37 +010013099 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013100 pipe = 0;
13101
13102 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013103 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13104 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013105 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013106 } else {
13107 encoder->base.crtc = NULL;
13108 }
13109
13110 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013111 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013112 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013113 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013114 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013115 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013116 }
13117
13118 list_for_each_entry(connector, &dev->mode_config.connector_list,
13119 base.head) {
13120 if (connector->get_hw_state(connector)) {
13121 connector->base.dpms = DRM_MODE_DPMS_ON;
13122 connector->encoder->connectors_active = true;
13123 connector->base.encoder = &connector->encoder->base;
13124 } else {
13125 connector->base.dpms = DRM_MODE_DPMS_OFF;
13126 connector->base.encoder = NULL;
13127 }
13128 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13129 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013130 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013131 connector->base.encoder ? "enabled" : "disabled");
13132 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013133}
13134
13135/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13136 * and i915 state tracking structures. */
13137void intel_modeset_setup_hw_state(struct drm_device *dev,
13138 bool force_restore)
13139{
13140 struct drm_i915_private *dev_priv = dev->dev_private;
13141 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013142 struct intel_crtc *crtc;
13143 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013144 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013145
13146 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013147
Jesse Barnesbabea612013-06-26 18:57:38 +030013148 /*
13149 * Now that we have the config, copy it to each CRTC struct
13150 * Note that this could go away if we move to using crtc_config
13151 * checking everywhere.
13152 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013153 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013154 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013155 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013156 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13157 crtc->base.base.id);
13158 drm_mode_debug_printmodeline(&crtc->base.mode);
13159 }
13160 }
13161
Daniel Vetter24929352012-07-02 20:28:59 +020013162 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013163 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013164 intel_sanitize_encoder(encoder);
13165 }
13166
Damien Lespiau055e3932014-08-18 13:49:10 +010013167 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013168 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13169 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013170 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013171 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013172
Daniel Vetter35c95372013-07-17 06:55:04 +020013173 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13174 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13175
13176 if (!pll->on || pll->active)
13177 continue;
13178
13179 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13180
13181 pll->disable(dev_priv, pll);
13182 pll->on = false;
13183 }
13184
Ville Syrjälä96f90c52013-12-05 15:51:38 +020013185 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013186 ilk_wm_get_hw_state(dev);
13187
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013188 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013189 i915_redisable_vga(dev);
13190
Daniel Vetterf30da182013-04-11 20:22:50 +020013191 /*
13192 * We need to use raw interfaces for restoring state to avoid
13193 * checking (bogus) intermediate states.
13194 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013195 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013196 struct drm_crtc *crtc =
13197 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013198
13199 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070013200 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013201 }
13202 } else {
13203 intel_modeset_update_staged_output_state(dev);
13204 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013205
13206 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013207}
13208
13209void intel_modeset_gem_init(struct drm_device *dev)
13210{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013211 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013212 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013213
Imre Deakae484342014-03-31 15:10:44 +030013214 mutex_lock(&dev->struct_mutex);
13215 intel_init_gt_powersave(dev);
13216 mutex_unlock(&dev->struct_mutex);
13217
Chris Wilson1833b132012-05-09 11:56:28 +010013218 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013219
13220 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013221
13222 /*
13223 * Make sure any fbs we allocated at startup are properly
13224 * pinned & fenced. When we do the allocation it's too early
13225 * for this.
13226 */
13227 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013228 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013229 obj = intel_fb_obj(c->primary->fb);
13230 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013231 continue;
13232
Matt Roper2ff8fde2014-07-08 07:50:07 -070013233 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013234 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13235 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013236 drm_framebuffer_unreference(c->primary->fb);
13237 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013238 }
13239 }
13240 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013241}
13242
Imre Deak4932e2c2014-02-11 17:12:48 +020013243void intel_connector_unregister(struct intel_connector *intel_connector)
13244{
13245 struct drm_connector *connector = &intel_connector->base;
13246
13247 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013248 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013249}
13250
Jesse Barnes79e53942008-11-07 14:24:08 -080013251void intel_modeset_cleanup(struct drm_device *dev)
13252{
Jesse Barnes652c3932009-08-17 13:31:43 -070013253 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013254 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013255
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013256 /*
13257 * Interrupts and polling as the first thing to avoid creating havoc.
13258 * Too much stuff here (turning of rps, connectors, ...) would
13259 * experience fancy races otherwise.
13260 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013261 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013262
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013263 /*
13264 * Due to the hpd irq storm handling the hotplug work can re-arm the
13265 * poll handlers. Hence disable polling after hpd handling is shut down.
13266 */
Keith Packardf87ea762010-10-03 19:36:26 -070013267 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013268
Jesse Barnes652c3932009-08-17 13:31:43 -070013269 mutex_lock(&dev->struct_mutex);
13270
Jesse Barnes723bfd72010-10-07 16:01:13 -070013271 intel_unregister_dsm_handler();
13272
Chris Wilson973d04f2011-07-08 12:22:37 +010013273 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013274
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013275 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013276
Daniel Vetter930ebb42012-06-29 23:32:16 +020013277 ironlake_teardown_rc6(dev);
13278
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013279 mutex_unlock(&dev->struct_mutex);
13280
Chris Wilson1630fe72011-07-08 12:22:42 +010013281 /* flush any delayed tasks or pending work */
13282 flush_scheduled_work();
13283
Jani Nikuladb31af12013-11-08 16:48:53 +020013284 /* destroy the backlight and sysfs files before encoders/connectors */
13285 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013286 struct intel_connector *intel_connector;
13287
13288 intel_connector = to_intel_connector(connector);
13289 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020013290 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013291
Jesse Barnes79e53942008-11-07 14:24:08 -080013292 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013293
13294 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013295
13296 mutex_lock(&dev->struct_mutex);
13297 intel_cleanup_gt_powersave(dev);
13298 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013299}
13300
Dave Airlie28d52042009-09-21 14:33:58 +100013301/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013302 * Return which encoder is currently attached for connector.
13303 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013304struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013305{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013306 return &intel_attached_encoder(connector)->base;
13307}
Jesse Barnes79e53942008-11-07 14:24:08 -080013308
Chris Wilsondf0e9242010-09-09 16:20:55 +010013309void intel_connector_attach_encoder(struct intel_connector *connector,
13310 struct intel_encoder *encoder)
13311{
13312 connector->encoder = encoder;
13313 drm_mode_connector_attach_encoder(&connector->base,
13314 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013315}
Dave Airlie28d52042009-09-21 14:33:58 +100013316
13317/*
13318 * set vga decode state - true == enable VGA decode
13319 */
13320int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13321{
13322 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013323 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013324 u16 gmch_ctrl;
13325
Chris Wilson75fa0412014-02-07 18:37:02 -020013326 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13327 DRM_ERROR("failed to read control word\n");
13328 return -EIO;
13329 }
13330
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013331 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13332 return 0;
13333
Dave Airlie28d52042009-09-21 14:33:58 +100013334 if (state)
13335 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13336 else
13337 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013338
13339 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13340 DRM_ERROR("failed to write control word\n");
13341 return -EIO;
13342 }
13343
Dave Airlie28d52042009-09-21 14:33:58 +100013344 return 0;
13345}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013346
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013347struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013348
13349 u32 power_well_driver;
13350
Chris Wilson63b66e52013-08-08 15:12:06 +020013351 int num_transcoders;
13352
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013353 struct intel_cursor_error_state {
13354 u32 control;
13355 u32 position;
13356 u32 base;
13357 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013358 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013359
13360 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013361 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013362 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013363 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013364 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013365
13366 struct intel_plane_error_state {
13367 u32 control;
13368 u32 stride;
13369 u32 size;
13370 u32 pos;
13371 u32 addr;
13372 u32 surface;
13373 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013374 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013375
13376 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013377 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013378 enum transcoder cpu_transcoder;
13379
13380 u32 conf;
13381
13382 u32 htotal;
13383 u32 hblank;
13384 u32 hsync;
13385 u32 vtotal;
13386 u32 vblank;
13387 u32 vsync;
13388 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013389};
13390
13391struct intel_display_error_state *
13392intel_display_capture_error_state(struct drm_device *dev)
13393{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013394 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013395 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013396 int transcoders[] = {
13397 TRANSCODER_A,
13398 TRANSCODER_B,
13399 TRANSCODER_C,
13400 TRANSCODER_EDP,
13401 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013402 int i;
13403
Chris Wilson63b66e52013-08-08 15:12:06 +020013404 if (INTEL_INFO(dev)->num_pipes == 0)
13405 return NULL;
13406
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013407 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013408 if (error == NULL)
13409 return NULL;
13410
Imre Deak190be112013-11-25 17:15:31 +020013411 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013412 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13413
Damien Lespiau055e3932014-08-18 13:49:10 +010013414 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013415 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013416 __intel_display_power_is_enabled(dev_priv,
13417 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013418 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013419 continue;
13420
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013421 error->cursor[i].control = I915_READ(CURCNTR(i));
13422 error->cursor[i].position = I915_READ(CURPOS(i));
13423 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013424
13425 error->plane[i].control = I915_READ(DSPCNTR(i));
13426 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013427 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013428 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013429 error->plane[i].pos = I915_READ(DSPPOS(i));
13430 }
Paulo Zanonica291362013-03-06 20:03:14 -030013431 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13432 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013433 if (INTEL_INFO(dev)->gen >= 4) {
13434 error->plane[i].surface = I915_READ(DSPSURF(i));
13435 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13436 }
13437
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013438 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013439
Sonika Jindal3abfce72014-07-21 15:23:43 +053013440 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013441 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013442 }
13443
13444 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13445 if (HAS_DDI(dev_priv->dev))
13446 error->num_transcoders++; /* Account for eDP. */
13447
13448 for (i = 0; i < error->num_transcoders; i++) {
13449 enum transcoder cpu_transcoder = transcoders[i];
13450
Imre Deakddf9c532013-11-27 22:02:02 +020013451 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013452 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013453 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013454 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013455 continue;
13456
Chris Wilson63b66e52013-08-08 15:12:06 +020013457 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13458
13459 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13460 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13461 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13462 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13463 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13464 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13465 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013466 }
13467
13468 return error;
13469}
13470
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013471#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13472
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013473void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013474intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013475 struct drm_device *dev,
13476 struct intel_display_error_state *error)
13477{
Damien Lespiau055e3932014-08-18 13:49:10 +010013478 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013479 int i;
13480
Chris Wilson63b66e52013-08-08 15:12:06 +020013481 if (!error)
13482 return;
13483
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013484 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013485 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013486 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013487 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013488 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013489 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013490 err_printf(m, " Power: %s\n",
13491 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013492 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013493 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013494
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013495 err_printf(m, "Plane [%d]:\n", i);
13496 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13497 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013498 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013499 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13500 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013501 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013502 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013503 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013504 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013505 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13506 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013507 }
13508
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013509 err_printf(m, "Cursor [%d]:\n", i);
13510 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13511 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13512 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013513 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013514
13515 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013516 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013517 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013518 err_printf(m, " Power: %s\n",
13519 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013520 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13521 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13522 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13523 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13524 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13525 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13526 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13527 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013528}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013529
13530void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13531{
13532 struct intel_crtc *crtc;
13533
13534 for_each_intel_crtc(dev, crtc) {
13535 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013536
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013537 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013538
13539 work = crtc->unpin_work;
13540
13541 if (work && work->event &&
13542 work->event->base.file_priv == file) {
13543 kfree(work->event);
13544 work->event = NULL;
13545 }
13546
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013547 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013548 }
13549}