blob: 0545a49161006ad290fdc1bc778951bb1f98974b [file] [log] [blame]
Brett Russ20f733e2005-09-01 18:26:17 -04001/*
2 * sata_mv.c - Marvell SATA support
3 *
Mark Lorde12bef52008-03-31 19:33:56 -04004 * Copyright 2008: Marvell Corporation, all rights reserved.
Jeff Garzik8b260242005-11-12 12:32:50 -05005 * Copyright 2005: EMC Corporation, all rights reserved.
Jeff Garzike2b1be52005-11-18 14:04:23 -05006 * Copyright 2005 Red Hat, Inc. All rights reserved.
Brett Russ20f733e2005-09-01 18:26:17 -04007 *
8 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; version 2 of the License.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
22 *
23 */
24
Jeff Garzik4a05e202007-05-24 23:40:15 -040025/*
Mark Lord85afb932008-04-19 14:54:41 -040026 * sata_mv TODO list:
27 *
28 * --> Errata workaround for NCQ device errors.
29 *
30 * --> More errata workarounds for PCI-X.
31 *
32 * --> Complete a full errata audit for all chipsets to identify others.
33 *
34 * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it).
35 *
36 * --> Investigate problems with PCI Message Signalled Interrupts (MSI).
37 *
38 * --> Cache frequently-accessed registers in mv_port_priv to reduce overhead.
39 *
40 * --> Develop a low-power-consumption strategy, and implement it.
41 *
42 * --> [Experiment, low priority] Investigate interrupt coalescing.
43 * Quite often, especially with PCI Message Signalled Interrupts (MSI),
44 * the overhead reduced by interrupt mitigation is quite often not
45 * worth the latency cost.
46 *
47 * --> [Experiment, Marvell value added] Is it possible to use target
48 * mode to cross-connect two Linux boxes with Marvell cards? If so,
49 * creating LibATA target mode support would be very interesting.
50 *
51 * Target mode, for those without docs, is the ability to directly
52 * connect two SATA ports.
53 */
Jeff Garzik4a05e202007-05-24 23:40:15 -040054
Brett Russ20f733e2005-09-01 18:26:17 -040055#include <linux/kernel.h>
56#include <linux/module.h>
57#include <linux/pci.h>
58#include <linux/init.h>
59#include <linux/blkdev.h>
60#include <linux/delay.h>
61#include <linux/interrupt.h>
Andrew Morton8d8b6002008-02-04 23:43:44 -080062#include <linux/dmapool.h>
Brett Russ20f733e2005-09-01 18:26:17 -040063#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050064#include <linux/device.h>
Saeed Bisharaf351b2d2008-02-01 18:08:03 -050065#include <linux/platform_device.h>
66#include <linux/ata_platform.h>
Lennert Buytenhek15a32632008-03-27 14:51:39 -040067#include <linux/mbus.h>
Brett Russ20f733e2005-09-01 18:26:17 -040068#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050069#include <scsi/scsi_cmnd.h>
Jeff Garzik6c087722007-10-12 00:16:23 -040070#include <scsi/scsi_device.h>
Brett Russ20f733e2005-09-01 18:26:17 -040071#include <linux/libata.h>
Brett Russ20f733e2005-09-01 18:26:17 -040072
73#define DRV_NAME "sata_mv"
Mark Lord1fd2e1c2008-01-26 18:33:59 -050074#define DRV_VERSION "1.20"
Brett Russ20f733e2005-09-01 18:26:17 -040075
76enum {
77 /* BAR's are enumerated in terms of pci_resource_start() terms */
78 MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
79 MV_IO_BAR = 2, /* offset 0x18: IO space */
80 MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
81
82 MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
83 MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
84
85 MV_PCI_REG_BASE = 0,
86 MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */
Mark Lord615ab952006-05-19 16:24:56 -040087 MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08),
88 MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88),
89 MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c),
90 MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc),
91 MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0),
92
Brett Russ20f733e2005-09-01 18:26:17 -040093 MV_SATAHC0_REG_BASE = 0x20000,
Mark Lord8e7decd2008-05-02 02:07:51 -040094 MV_FLASH_CTL_OFS = 0x1046c,
95 MV_GPIO_PORT_CTL_OFS = 0x104f0,
96 MV_RESET_CFG_OFS = 0x180d8,
Brett Russ20f733e2005-09-01 18:26:17 -040097
98 MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
99 MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
100 MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
101 MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
102
Brett Russ31961942005-09-30 01:36:00 -0400103 MV_MAX_Q_DEPTH = 32,
104 MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
105
106 /* CRQB needs alignment on a 1KB boundary. Size == 1KB
107 * CRPB needs alignment on a 256B boundary. Size == 256B
Brett Russ31961942005-09-30 01:36:00 -0400108 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
109 */
110 MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
111 MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
Mark Lordda2fa9b2008-01-26 18:32:45 -0500112 MV_MAX_SG_CT = 256,
Brett Russ31961942005-09-30 01:36:00 -0400113 MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
Brett Russ31961942005-09-30 01:36:00 -0400114
Mark Lord352fab72008-04-19 14:43:42 -0400115 /* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
Brett Russ20f733e2005-09-01 18:26:17 -0400116 MV_PORT_HC_SHIFT = 2,
Mark Lord352fab72008-04-19 14:43:42 -0400117 MV_PORTS_PER_HC = (1 << MV_PORT_HC_SHIFT), /* 4 */
118 /* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
119 MV_PORT_MASK = (MV_PORTS_PER_HC - 1), /* 3 */
Brett Russ20f733e2005-09-01 18:26:17 -0400120
121 /* Host Flags */
122 MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
123 MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100124 /* SoC integrated controllers, no PCI interface */
Mark Lorde12bef52008-03-31 19:33:56 -0400125 MV_FLAG_SOC = (1 << 28),
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100126
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400127 MV_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400128 ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
129 ATA_FLAG_PIO_POLLING,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500130 MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE,
Brett Russ20f733e2005-09-01 18:26:17 -0400131
Brett Russ31961942005-09-30 01:36:00 -0400132 CRQB_FLAG_READ = (1 << 0),
133 CRQB_TAG_SHIFT = 1,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400134 CRQB_IOID_SHIFT = 6, /* CRQB Gen-II/IIE IO Id shift */
Mark Lorde12bef52008-03-31 19:33:56 -0400135 CRQB_PMP_SHIFT = 12, /* CRQB Gen-II/IIE PMP shift */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400136 CRQB_HOSTQ_SHIFT = 17, /* CRQB Gen-II/IIE HostQueTag shift */
Brett Russ31961942005-09-30 01:36:00 -0400137 CRQB_CMD_ADDR_SHIFT = 8,
138 CRQB_CMD_CS = (0x2 << 11),
139 CRQB_CMD_LAST = (1 << 15),
140
141 CRPB_FLAG_STATUS_SHIFT = 8,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400142 CRPB_IOID_SHIFT_6 = 5, /* CRPB Gen-II IO Id shift */
143 CRPB_IOID_SHIFT_7 = 7, /* CRPB Gen-IIE IO Id shift */
Brett Russ31961942005-09-30 01:36:00 -0400144
145 EPRD_FLAG_END_OF_TBL = (1 << 31),
146
Brett Russ20f733e2005-09-01 18:26:17 -0400147 /* PCI interface registers */
148
Brett Russ31961942005-09-30 01:36:00 -0400149 PCI_COMMAND_OFS = 0xc00,
Mark Lord8e7decd2008-05-02 02:07:51 -0400150 PCI_COMMAND_MRDTRIG = (1 << 7), /* PCI Master Read Trigger */
Brett Russ31961942005-09-30 01:36:00 -0400151
Brett Russ20f733e2005-09-01 18:26:17 -0400152 PCI_MAIN_CMD_STS_OFS = 0xd30,
153 STOP_PCI_MASTER = (1 << 2),
154 PCI_MASTER_EMPTY = (1 << 3),
155 GLOB_SFT_RST = (1 << 4),
156
Mark Lord8e7decd2008-05-02 02:07:51 -0400157 MV_PCI_MODE_OFS = 0xd00,
158 MV_PCI_MODE_MASK = 0x30,
159
Jeff Garzik522479f2005-11-12 22:14:02 -0500160 MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
161 MV_PCI_DISC_TIMER = 0xd04,
162 MV_PCI_MSI_TRIGGER = 0xc38,
163 MV_PCI_SERR_MASK = 0xc28,
Mark Lord8e7decd2008-05-02 02:07:51 -0400164 MV_PCI_XBAR_TMOUT_OFS = 0x1d04,
Jeff Garzik522479f2005-11-12 22:14:02 -0500165 MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
166 MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
167 MV_PCI_ERR_ATTRIBUTE = 0x1d48,
168 MV_PCI_ERR_COMMAND = 0x1d50,
169
Mark Lord02a121d2007-12-01 13:07:22 -0500170 PCI_IRQ_CAUSE_OFS = 0x1d58,
171 PCI_IRQ_MASK_OFS = 0x1d5c,
Brett Russ20f733e2005-09-01 18:26:17 -0400172 PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
173
Mark Lord02a121d2007-12-01 13:07:22 -0500174 PCIE_IRQ_CAUSE_OFS = 0x1900,
175 PCIE_IRQ_MASK_OFS = 0x1910,
Mark Lord646a4da2008-01-26 18:30:37 -0500176 PCIE_UNMASK_ALL_IRQS = 0x40a, /* assorted bits */
Mark Lord02a121d2007-12-01 13:07:22 -0500177
Mark Lord7368f912008-04-25 11:24:24 -0400178 /* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
179 PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
180 PCI_HC_MAIN_IRQ_MASK_OFS = 0x1d64,
181 SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
182 SOC_HC_MAIN_IRQ_MASK_OFS = 0x20024,
Mark Lord352fab72008-04-19 14:43:42 -0400183 ERR_IRQ = (1 << 0), /* shift by port # */
184 DONE_IRQ = (1 << 1), /* shift by port # */
Brett Russ20f733e2005-09-01 18:26:17 -0400185 HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
186 HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
187 PCI_ERR = (1 << 18),
188 TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */
189 TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500190 PORTS_0_3_COAL_DONE = (1 << 8),
191 PORTS_4_7_COAL_DONE = (1 << 17),
Brett Russ20f733e2005-09-01 18:26:17 -0400192 PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */
193 GPIO_INT = (1 << 22),
194 SELF_INT = (1 << 23),
195 TWSI_INT = (1 << 24),
196 HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500197 HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */
Mark Lorde12bef52008-03-31 19:33:56 -0400198 HC_MAIN_RSVD_SOC = (0x3fffffb << 6), /* bits 31-9, 7-6 */
Jeff Garzik8b260242005-11-12 12:32:50 -0500199 HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE |
Mark Lordf9f7fe02008-04-19 14:44:42 -0400200 PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
Brett Russ20f733e2005-09-01 18:26:17 -0400201 PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
202 HC_MAIN_RSVD),
Jeff Garzikfb621e22007-02-25 04:19:45 -0500203 HC_MAIN_MASKED_IRQS_5 = (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
204 HC_MAIN_RSVD_5),
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500205 HC_MAIN_MASKED_IRQS_SOC = (PORTS_0_3_COAL_DONE | HC_MAIN_RSVD_SOC),
Brett Russ20f733e2005-09-01 18:26:17 -0400206
207 /* SATAHC registers */
208 HC_CFG_OFS = 0,
209
210 HC_IRQ_CAUSE_OFS = 0x14,
Mark Lord352fab72008-04-19 14:43:42 -0400211 DMA_IRQ = (1 << 0), /* shift by port # */
212 HC_COAL_IRQ = (1 << 4), /* IRQ coalescing */
Brett Russ20f733e2005-09-01 18:26:17 -0400213 DEV_IRQ = (1 << 8), /* shift by port # */
214
215 /* Shadow block registers */
Brett Russ31961942005-09-30 01:36:00 -0400216 SHD_BLK_OFS = 0x100,
217 SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */
Brett Russ20f733e2005-09-01 18:26:17 -0400218
219 /* SATA registers */
220 SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */
221 SATA_ACTIVE_OFS = 0x350,
Mark Lord0c589122008-01-26 18:31:16 -0500222 SATA_FIS_IRQ_CAUSE_OFS = 0x364,
Mark Lord17c5aab2008-04-16 14:56:51 -0400223
Mark Lorde12bef52008-03-31 19:33:56 -0400224 LTMODE_OFS = 0x30c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400225 LTMODE_BIT8 = (1 << 8), /* unknown, but necessary */
226
Jeff Garzik47c2b672005-11-12 21:13:17 -0500227 PHY_MODE3 = 0x310,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500228 PHY_MODE4 = 0x314,
229 PHY_MODE2 = 0x330,
Mark Lorde12bef52008-03-31 19:33:56 -0400230 SATA_IFCTL_OFS = 0x344,
Mark Lord8e7decd2008-05-02 02:07:51 -0400231 SATA_TESTCTL_OFS = 0x348,
Mark Lorde12bef52008-03-31 19:33:56 -0400232 SATA_IFSTAT_OFS = 0x34c,
233 VENDOR_UNIQUE_FIS_OFS = 0x35c,
Mark Lord17c5aab2008-04-16 14:56:51 -0400234
Mark Lord8e7decd2008-05-02 02:07:51 -0400235 FISCFG_OFS = 0x360,
236 FISCFG_WAIT_DEV_ERR = (1 << 8), /* wait for host on DevErr */
237 FISCFG_SINGLE_SYNC = (1 << 16), /* SYNC on DMA activation */
Mark Lord17c5aab2008-04-16 14:56:51 -0400238
Jeff Garzikc9d39132005-11-13 17:47:51 -0500239 MV5_PHY_MODE = 0x74,
Mark Lord8e7decd2008-05-02 02:07:51 -0400240 MV5_LTMODE_OFS = 0x30,
241 MV5_PHY_CTL_OFS = 0x0C,
242 SATA_INTERFACE_CFG_OFS = 0x050,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500243
244 MV_M2_PREAMP_MASK = 0x7e0,
Brett Russ20f733e2005-09-01 18:26:17 -0400245
246 /* Port registers */
247 EDMA_CFG_OFS = 0,
Mark Lord0c589122008-01-26 18:31:16 -0500248 EDMA_CFG_Q_DEPTH = 0x1f, /* max device queue depth */
249 EDMA_CFG_NCQ = (1 << 5), /* for R/W FPDMA queued */
250 EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
251 EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
252 EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
Mark Lorde12bef52008-03-31 19:33:56 -0400253 EDMA_CFG_EDMA_FBS = (1 << 16), /* EDMA FIS-Based Switching */
254 EDMA_CFG_FBS = (1 << 26), /* FIS-Based Switching */
Brett Russ20f733e2005-09-01 18:26:17 -0400255
256 EDMA_ERR_IRQ_CAUSE_OFS = 0x8,
257 EDMA_ERR_IRQ_MASK_OFS = 0xc,
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400258 EDMA_ERR_D_PAR = (1 << 0), /* UDMA data parity err */
259 EDMA_ERR_PRD_PAR = (1 << 1), /* UDMA PRD parity err */
260 EDMA_ERR_DEV = (1 << 2), /* device error */
261 EDMA_ERR_DEV_DCON = (1 << 3), /* device disconnect */
262 EDMA_ERR_DEV_CON = (1 << 4), /* device connected */
263 EDMA_ERR_SERR = (1 << 5), /* SError bits [WBDST] raised */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400264 EDMA_ERR_SELF_DIS = (1 << 7), /* Gen II/IIE self-disable */
265 EDMA_ERR_SELF_DIS_5 = (1 << 8), /* Gen I self-disable */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400266 EDMA_ERR_BIST_ASYNC = (1 << 8), /* BIST FIS or Async Notify */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400267 EDMA_ERR_TRANS_IRQ_7 = (1 << 8), /* Gen IIE transprt layer irq */
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400268 EDMA_ERR_CRQB_PAR = (1 << 9), /* CRQB parity error */
269 EDMA_ERR_CRPB_PAR = (1 << 10), /* CRPB parity error */
270 EDMA_ERR_INTRL_PAR = (1 << 11), /* internal parity error */
271 EDMA_ERR_IORDY = (1 << 12), /* IORdy timeout */
Mark Lord646a4da2008-01-26 18:30:37 -0500272
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400273 EDMA_ERR_LNK_CTRL_RX = (0xf << 13), /* link ctrl rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500274 EDMA_ERR_LNK_CTRL_RX_0 = (1 << 13), /* transient: CRC err */
275 EDMA_ERR_LNK_CTRL_RX_1 = (1 << 14), /* transient: FIFO err */
276 EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15), /* fatal: caught SYNC */
277 EDMA_ERR_LNK_CTRL_RX_3 = (1 << 16), /* transient: FIS rx err */
278
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400279 EDMA_ERR_LNK_DATA_RX = (0xf << 17), /* link data rx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500280
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400281 EDMA_ERR_LNK_CTRL_TX = (0x1f << 21), /* link ctrl tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500282 EDMA_ERR_LNK_CTRL_TX_0 = (1 << 21), /* transient: CRC err */
283 EDMA_ERR_LNK_CTRL_TX_1 = (1 << 22), /* transient: FIFO err */
284 EDMA_ERR_LNK_CTRL_TX_2 = (1 << 23), /* transient: caught SYNC */
285 EDMA_ERR_LNK_CTRL_TX_3 = (1 << 24), /* transient: caught DMAT */
286 EDMA_ERR_LNK_CTRL_TX_4 = (1 << 25), /* transient: FIS collision */
287
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400288 EDMA_ERR_LNK_DATA_TX = (0x1f << 26), /* link data tx error */
Mark Lord646a4da2008-01-26 18:30:37 -0500289
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400290 EDMA_ERR_TRANS_PROTO = (1 << 31), /* transport protocol error */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400291 EDMA_ERR_OVERRUN_5 = (1 << 5),
292 EDMA_ERR_UNDERRUN_5 = (1 << 6),
Mark Lord646a4da2008-01-26 18:30:37 -0500293
294 EDMA_ERR_IRQ_TRANSIENT = EDMA_ERR_LNK_CTRL_RX_0 |
295 EDMA_ERR_LNK_CTRL_RX_1 |
296 EDMA_ERR_LNK_CTRL_RX_3 |
Mark Lord85afb932008-04-19 14:54:41 -0400297 EDMA_ERR_LNK_CTRL_TX,
Mark Lord646a4da2008-01-26 18:30:37 -0500298
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400299 EDMA_EH_FREEZE = EDMA_ERR_D_PAR |
300 EDMA_ERR_PRD_PAR |
301 EDMA_ERR_DEV_DCON |
302 EDMA_ERR_DEV_CON |
303 EDMA_ERR_SERR |
304 EDMA_ERR_SELF_DIS |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400305 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400306 EDMA_ERR_CRPB_PAR |
307 EDMA_ERR_INTRL_PAR |
308 EDMA_ERR_IORDY |
309 EDMA_ERR_LNK_CTRL_RX_2 |
310 EDMA_ERR_LNK_DATA_RX |
311 EDMA_ERR_LNK_DATA_TX |
312 EDMA_ERR_TRANS_PROTO,
Mark Lorde12bef52008-03-31 19:33:56 -0400313
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400314 EDMA_EH_FREEZE_5 = EDMA_ERR_D_PAR |
315 EDMA_ERR_PRD_PAR |
316 EDMA_ERR_DEV_DCON |
317 EDMA_ERR_DEV_CON |
318 EDMA_ERR_OVERRUN_5 |
319 EDMA_ERR_UNDERRUN_5 |
320 EDMA_ERR_SELF_DIS_5 |
Jeff Garzik6c1153e2007-07-13 15:20:15 -0400321 EDMA_ERR_CRQB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400322 EDMA_ERR_CRPB_PAR |
323 EDMA_ERR_INTRL_PAR |
324 EDMA_ERR_IORDY,
Brett Russ20f733e2005-09-01 18:26:17 -0400325
Brett Russ31961942005-09-30 01:36:00 -0400326 EDMA_REQ_Q_BASE_HI_OFS = 0x10,
327 EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400328
329 EDMA_REQ_Q_OUT_PTR_OFS = 0x18,
330 EDMA_REQ_Q_PTR_SHIFT = 5,
331
332 EDMA_RSP_Q_BASE_HI_OFS = 0x1c,
333 EDMA_RSP_Q_IN_PTR_OFS = 0x20,
334 EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400335 EDMA_RSP_Q_PTR_SHIFT = 3,
336
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400337 EDMA_CMD_OFS = 0x28, /* EDMA command register */
338 EDMA_EN = (1 << 0), /* enable EDMA */
339 EDMA_DS = (1 << 1), /* disable EDMA; self-negated */
Mark Lord8e7decd2008-05-02 02:07:51 -0400340 EDMA_RESET = (1 << 2), /* reset eng/trans/link/phy */
Brett Russ20f733e2005-09-01 18:26:17 -0400341
Mark Lord8e7decd2008-05-02 02:07:51 -0400342 EDMA_STATUS_OFS = 0x30, /* EDMA engine status */
343 EDMA_STATUS_CACHE_EMPTY = (1 << 6), /* GenIIe command cache empty */
344 EDMA_STATUS_IDLE = (1 << 7), /* GenIIe EDMA enabled/idle */
345
346 EDMA_IORDY_TMOUT_OFS = 0x34,
347 EDMA_ARB_CFG_OFS = 0x38,
348
349 EDMA_HALTCOND_OFS = 0x60, /* GenIIe halt conditions */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500350
Mark Lord352fab72008-04-19 14:43:42 -0400351 GEN_II_NCQ_MAX_SECTORS = 256, /* max sects/io on Gen2 w/NCQ */
352
Brett Russ31961942005-09-30 01:36:00 -0400353 /* Host private flags (hp_flags) */
354 MV_HP_FLAG_MSI = (1 << 0),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500355 MV_HP_ERRATA_50XXB0 = (1 << 1),
356 MV_HP_ERRATA_50XXB2 = (1 << 2),
357 MV_HP_ERRATA_60X1B2 = (1 << 3),
358 MV_HP_ERRATA_60X1C0 = (1 << 4),
Jeff Garzike4e7b892006-01-31 12:18:41 -0500359 MV_HP_ERRATA_XX42A0 = (1 << 5),
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400360 MV_HP_GEN_I = (1 << 6), /* Generation I: 50xx */
361 MV_HP_GEN_II = (1 << 7), /* Generation II: 60xx */
362 MV_HP_GEN_IIE = (1 << 8), /* Generation IIE: 6042/7042 */
Mark Lord02a121d2007-12-01 13:07:22 -0500363 MV_HP_PCIE = (1 << 9), /* PCIe bus/regs: 7042 */
Mark Lord616d4a92008-05-02 02:08:32 -0400364 MV_HP_CUT_THROUGH = (1 << 10), /* can use EDMA cut-through */
Brett Russ20f733e2005-09-01 18:26:17 -0400365
Brett Russ31961942005-09-30 01:36:00 -0400366 /* Port private flags (pp_flags) */
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400367 MV_PP_FLAG_EDMA_EN = (1 << 0), /* is EDMA engine enabled? */
Mark Lord72109162008-01-26 18:31:33 -0500368 MV_PP_FLAG_NCQ_EN = (1 << 1), /* is EDMA set up for NCQ? */
Brett Russ31961942005-09-30 01:36:00 -0400369};
370
Jeff Garzikee9ccdf2007-07-12 15:51:22 -0400371#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
372#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
Jeff Garzike4e7b892006-01-31 12:18:41 -0500373#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
Mark Lord8e7decd2008-05-02 02:07:51 -0400374#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100375#define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC))
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500376
Lennert Buytenhek15a32632008-03-27 14:51:39 -0400377#define WINDOW_CTRL(i) (0x20030 + ((i) << 4))
378#define WINDOW_BASE(i) (0x20034 + ((i) << 4))
379
Jeff Garzik095fec82005-11-12 09:50:49 -0500380enum {
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400381 /* DMA boundary 0xffff is required by the s/g splitting
382 * we need on /length/ in mv_fill-sg().
383 */
384 MV_DMA_BOUNDARY = 0xffffU,
Jeff Garzik095fec82005-11-12 09:50:49 -0500385
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400386 /* mask of register bits containing lower 32 bits
387 * of EDMA request queue DMA address
388 */
Jeff Garzik095fec82005-11-12 09:50:49 -0500389 EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
390
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400391 /* ditto, for response queue */
Jeff Garzik095fec82005-11-12 09:50:49 -0500392 EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
393};
394
Jeff Garzik522479f2005-11-12 22:14:02 -0500395enum chip_type {
396 chip_504x,
397 chip_508x,
398 chip_5080,
399 chip_604x,
400 chip_608x,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500401 chip_6042,
402 chip_7042,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500403 chip_soc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500404};
405
Brett Russ31961942005-09-30 01:36:00 -0400406/* Command ReQuest Block: 32B */
407struct mv_crqb {
Mark Lorde1469872006-05-22 19:02:03 -0400408 __le32 sg_addr;
409 __le32 sg_addr_hi;
410 __le16 ctrl_flags;
411 __le16 ata_cmd[11];
Brett Russ31961942005-09-30 01:36:00 -0400412};
413
Jeff Garzike4e7b892006-01-31 12:18:41 -0500414struct mv_crqb_iie {
Mark Lorde1469872006-05-22 19:02:03 -0400415 __le32 addr;
416 __le32 addr_hi;
417 __le32 flags;
418 __le32 len;
419 __le32 ata_cmd[4];
Jeff Garzike4e7b892006-01-31 12:18:41 -0500420};
421
Brett Russ31961942005-09-30 01:36:00 -0400422/* Command ResPonse Block: 8B */
423struct mv_crpb {
Mark Lorde1469872006-05-22 19:02:03 -0400424 __le16 id;
425 __le16 flags;
426 __le32 tmstmp;
Brett Russ31961942005-09-30 01:36:00 -0400427};
428
429/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
430struct mv_sg {
Mark Lorde1469872006-05-22 19:02:03 -0400431 __le32 addr;
432 __le32 flags_size;
433 __le32 addr_hi;
434 __le32 reserved;
Brett Russ20f733e2005-09-01 18:26:17 -0400435};
436
437struct mv_port_priv {
Brett Russ31961942005-09-30 01:36:00 -0400438 struct mv_crqb *crqb;
439 dma_addr_t crqb_dma;
440 struct mv_crpb *crpb;
441 dma_addr_t crpb_dma;
Mark Lordeb73d552008-01-29 13:24:00 -0500442 struct mv_sg *sg_tbl[MV_MAX_Q_DEPTH];
443 dma_addr_t sg_tbl_dma[MV_MAX_Q_DEPTH];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400444
445 unsigned int req_idx;
446 unsigned int resp_idx;
447
Brett Russ31961942005-09-30 01:36:00 -0400448 u32 pp_flags;
Brett Russ20f733e2005-09-01 18:26:17 -0400449};
450
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500451struct mv_port_signal {
452 u32 amps;
453 u32 pre;
454};
455
Mark Lord02a121d2007-12-01 13:07:22 -0500456struct mv_host_priv {
457 u32 hp_flags;
458 struct mv_port_signal signal[8];
459 const struct mv_hw_ops *ops;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500460 int n_ports;
461 void __iomem *base;
Mark Lord7368f912008-04-25 11:24:24 -0400462 void __iomem *main_irq_cause_addr;
463 void __iomem *main_irq_mask_addr;
Mark Lord02a121d2007-12-01 13:07:22 -0500464 u32 irq_cause_ofs;
465 u32 irq_mask_ofs;
466 u32 unmask_all_irqs;
Mark Lordda2fa9b2008-01-26 18:32:45 -0500467 /*
468 * These consistent DMA memory pools give us guaranteed
469 * alignment for hardware-accessed data structures,
470 * and less memory waste in accomplishing the alignment.
471 */
472 struct dma_pool *crqb_pool;
473 struct dma_pool *crpb_pool;
474 struct dma_pool *sg_tbl_pool;
Mark Lord02a121d2007-12-01 13:07:22 -0500475};
476
Jeff Garzik47c2b672005-11-12 21:13:17 -0500477struct mv_hw_ops {
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500478 void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
479 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500480 void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
481 void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
482 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500483 int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
484 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500485 void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100486 void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500487};
488
Tejun Heoda3dbb12007-07-16 14:29:40 +0900489static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
490static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
491static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
492static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
Brett Russ31961942005-09-30 01:36:00 -0400493static int mv_port_start(struct ata_port *ap);
494static void mv_port_stop(struct ata_port *ap);
Mark Lord3e4a1392008-05-02 02:10:02 -0400495static int mv_qc_defer(struct ata_queued_cmd *qc);
Brett Russ31961942005-09-30 01:36:00 -0400496static void mv_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500497static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900498static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900499static int mv_hardreset(struct ata_link *link, unsigned int *class,
500 unsigned long deadline);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400501static void mv_eh_freeze(struct ata_port *ap);
502static void mv_eh_thaw(struct ata_port *ap);
Mark Lordf2738272008-01-26 18:32:29 -0500503static void mv6_dev_config(struct ata_device *dev);
Brett Russ20f733e2005-09-01 18:26:17 -0400504
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500505static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
506 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500507static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
508static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
509 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500510static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
511 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500512static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100513static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500514
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500515static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
516 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500517static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
518static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
519 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500520static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
521 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500522static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500523static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
524 void __iomem *mmio);
525static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
526 void __iomem *mmio);
527static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
528 void __iomem *mmio, unsigned int n_hc);
529static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
530 void __iomem *mmio);
531static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -1100532static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400533static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500534 unsigned int port_no);
Mark Lorde12bef52008-03-31 19:33:56 -0400535static int mv_stop_edma(struct ata_port *ap);
Mark Lordb5624682008-03-31 19:34:40 -0400536static int mv_stop_edma_engine(void __iomem *port_mmio);
Mark Lorde12bef52008-03-31 19:33:56 -0400537static void mv_edma_cfg(struct ata_port *ap, int want_ncq);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500538
Mark Lorde49856d2008-04-16 14:59:07 -0400539static void mv_pmp_select(struct ata_port *ap, int pmp);
540static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
541 unsigned long deadline);
542static int mv_softreset(struct ata_link *link, unsigned int *class,
543 unsigned long deadline);
Brett Russ20f733e2005-09-01 18:26:17 -0400544
Mark Lordeb73d552008-01-29 13:24:00 -0500545/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
546 * because we have to allow room for worst case splitting of
547 * PRDs for 64K boundaries in mv_fill_sg().
548 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400549static struct scsi_host_template mv5_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900550 ATA_BASE_SHT(DRV_NAME),
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400551 .sg_tablesize = MV_MAX_SG_CT / 2,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400552 .dma_boundary = MV_DMA_BOUNDARY,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400553};
554
555static struct scsi_host_template mv6_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900556 ATA_NCQ_SHT(DRV_NAME),
Mark Lord138bfdd2008-01-26 18:33:18 -0500557 .can_queue = MV_MAX_Q_DEPTH - 1,
Jeff Garzikbaf14aa2007-10-09 13:51:57 -0400558 .sg_tablesize = MV_MAX_SG_CT / 2,
Brett Russ20f733e2005-09-01 18:26:17 -0400559 .dma_boundary = MV_DMA_BOUNDARY,
Brett Russ20f733e2005-09-01 18:26:17 -0400560};
561
Tejun Heo029cfd62008-03-25 12:22:49 +0900562static struct ata_port_operations mv5_ops = {
563 .inherits = &ata_sff_port_ops,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500564
Mark Lord3e4a1392008-05-02 02:10:02 -0400565 .qc_defer = mv_qc_defer,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500566 .qc_prep = mv_qc_prep,
567 .qc_issue = mv_qc_issue,
568
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400569 .freeze = mv_eh_freeze,
570 .thaw = mv_eh_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900571 .hardreset = mv_hardreset,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900572 .error_handler = ata_std_error_handler, /* avoid SFF EH */
Tejun Heo029cfd62008-03-25 12:22:49 +0900573 .post_internal_cmd = ATA_OP_NULL,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400574
Jeff Garzikc9d39132005-11-13 17:47:51 -0500575 .scr_read = mv5_scr_read,
576 .scr_write = mv5_scr_write,
577
578 .port_start = mv_port_start,
579 .port_stop = mv_port_stop,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500580};
581
Tejun Heo029cfd62008-03-25 12:22:49 +0900582static struct ata_port_operations mv6_ops = {
583 .inherits = &mv5_ops,
Mark Lordf2738272008-01-26 18:32:29 -0500584 .dev_config = mv6_dev_config,
Brett Russ20f733e2005-09-01 18:26:17 -0400585 .scr_read = mv_scr_read,
586 .scr_write = mv_scr_write,
587
Mark Lorde49856d2008-04-16 14:59:07 -0400588 .pmp_hardreset = mv_pmp_hardreset,
589 .pmp_softreset = mv_softreset,
590 .softreset = mv_softreset,
591 .error_handler = sata_pmp_error_handler,
Brett Russ20f733e2005-09-01 18:26:17 -0400592};
593
Tejun Heo029cfd62008-03-25 12:22:49 +0900594static struct ata_port_operations mv_iie_ops = {
595 .inherits = &mv6_ops,
596 .dev_config = ATA_OP_NULL,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500597 .qc_prep = mv_qc_prep_iie,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500598};
599
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100600static const struct ata_port_info mv_port_info[] = {
Brett Russ20f733e2005-09-01 18:26:17 -0400601 { /* chip_504x */
Jeff Garzikcca39742006-08-24 03:19:22 -0400602 .flags = MV_COMMON_FLAGS,
Brett Russ31961942005-09-30 01:36:00 -0400603 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400604 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500605 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400606 },
607 { /* chip_508x */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400608 .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400609 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400610 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500611 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400612 },
Jeff Garzik47c2b672005-11-12 21:13:17 -0500613 { /* chip_5080 */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400614 .flags = MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500615 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400616 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500617 .port_ops = &mv5_ops,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500618 },
Brett Russ20f733e2005-09-01 18:26:17 -0400619 { /* chip_604x */
Mark Lord138bfdd2008-01-26 18:33:18 -0500620 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400621 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500622 ATA_FLAG_NCQ,
Brett Russ31961942005-09-30 01:36:00 -0400623 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400624 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500625 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400626 },
627 { /* chip_608x */
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400628 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400629 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500630 ATA_FLAG_NCQ | MV_FLAG_DUAL_HC,
Brett Russ31961942005-09-30 01:36:00 -0400631 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400632 .udma_mask = ATA_UDMA6,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500633 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400634 },
Jeff Garzike4e7b892006-01-31 12:18:41 -0500635 { /* chip_6042 */
Mark Lord138bfdd2008-01-26 18:33:18 -0500636 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400637 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500638 ATA_FLAG_NCQ,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500639 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400640 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500641 .port_ops = &mv_iie_ops,
642 },
643 { /* chip_7042 */
Mark Lord138bfdd2008-01-26 18:33:18 -0500644 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400645 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord138bfdd2008-01-26 18:33:18 -0500646 ATA_FLAG_NCQ,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500647 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400648 .udma_mask = ATA_UDMA6,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500649 .port_ops = &mv_iie_ops,
650 },
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500651 { /* chip_soc */
Mark Lord02c1f322008-04-16 14:58:13 -0400652 .flags = MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Mark Lorde49856d2008-04-16 14:59:07 -0400653 ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
Mark Lord02c1f322008-04-16 14:58:13 -0400654 ATA_FLAG_NCQ | MV_FLAG_SOC,
Mark Lord17c5aab2008-04-16 14:56:51 -0400655 .pio_mask = 0x1f, /* pio0-4 */
656 .udma_mask = ATA_UDMA6,
657 .port_ops = &mv_iie_ops,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500658 },
Brett Russ20f733e2005-09-01 18:26:17 -0400659};
660
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500661static const struct pci_device_id mv_pci_tbl[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400662 { PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
663 { PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
664 { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
665 { PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
Alan Coxcfbf7232007-07-09 14:38:41 +0100666 /* RocketRAID 1740/174x have different identifiers */
667 { PCI_VDEVICE(TTI, 0x1740), chip_508x },
668 { PCI_VDEVICE(TTI, 0x1742), chip_508x },
Brett Russ20f733e2005-09-01 18:26:17 -0400669
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400670 { PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
671 { PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
672 { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
673 { PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
674 { PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
Jeff Garzik29179532005-11-11 08:08:03 -0500675
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400676 { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
677
Florian Attenbergerd9f9c6b2007-07-02 17:09:29 +0200678 /* Adaptec 1430SA */
679 { PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },
680
Mark Lord02a121d2007-12-01 13:07:22 -0500681 /* Marvell 7042 support */
Morrison, Tom6a3d5862007-03-06 02:38:10 -0800682 { PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },
683
Mark Lord02a121d2007-12-01 13:07:22 -0500684 /* Highpoint RocketRAID PCIe series */
685 { PCI_VDEVICE(TTI, 0x2300), chip_7042 },
686 { PCI_VDEVICE(TTI, 0x2310), chip_7042 },
687
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400688 { } /* terminate list */
Brett Russ20f733e2005-09-01 18:26:17 -0400689};
690
Jeff Garzik47c2b672005-11-12 21:13:17 -0500691static const struct mv_hw_ops mv5xxx_ops = {
692 .phy_errata = mv5_phy_errata,
693 .enable_leds = mv5_enable_leds,
694 .read_preamp = mv5_read_preamp,
695 .reset_hc = mv5_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500696 .reset_flash = mv5_reset_flash,
697 .reset_bus = mv5_reset_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500698};
699
700static const struct mv_hw_ops mv6xxx_ops = {
701 .phy_errata = mv6_phy_errata,
702 .enable_leds = mv6_enable_leds,
703 .read_preamp = mv6_read_preamp,
704 .reset_hc = mv6_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500705 .reset_flash = mv6_reset_flash,
706 .reset_bus = mv_reset_pci_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500707};
708
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500709static const struct mv_hw_ops mv_soc_ops = {
710 .phy_errata = mv6_phy_errata,
711 .enable_leds = mv_soc_enable_leds,
712 .read_preamp = mv_soc_read_preamp,
713 .reset_hc = mv_soc_reset_hc,
714 .reset_flash = mv_soc_reset_flash,
715 .reset_bus = mv_soc_reset_bus,
716};
717
Brett Russ20f733e2005-09-01 18:26:17 -0400718/*
719 * Functions
720 */
721
722static inline void writelfl(unsigned long data, void __iomem *addr)
723{
724 writel(data, addr);
725 (void) readl(addr); /* flush to avoid PCI posted write */
726}
727
Jeff Garzikc9d39132005-11-13 17:47:51 -0500728static inline unsigned int mv_hc_from_port(unsigned int port)
729{
730 return port >> MV_PORT_HC_SHIFT;
731}
732
733static inline unsigned int mv_hardport_from_port(unsigned int port)
734{
735 return port & MV_PORT_MASK;
736}
737
Mark Lord1cfd19a2008-04-19 15:05:50 -0400738/*
739 * Consolidate some rather tricky bit shift calculations.
740 * This is hot-path stuff, so not a function.
741 * Simple code, with two return values, so macro rather than inline.
742 *
743 * port is the sole input, in range 0..7.
Mark Lord7368f912008-04-25 11:24:24 -0400744 * shift is one output, for use with main_irq_cause / main_irq_mask registers.
745 * hardport is the other output, in range 0..3.
Mark Lord1cfd19a2008-04-19 15:05:50 -0400746 *
747 * Note that port and hardport may be the same variable in some cases.
748 */
749#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport) \
750{ \
751 shift = mv_hc_from_port(port) * HC_SHIFT; \
752 hardport = mv_hardport_from_port(port); \
753 shift += hardport * 2; \
754}
755
Mark Lord352fab72008-04-19 14:43:42 -0400756static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
757{
758 return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
759}
760
Jeff Garzikc9d39132005-11-13 17:47:51 -0500761static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
762 unsigned int port)
763{
764 return mv_hc_base(base, mv_hc_from_port(port));
765}
766
Brett Russ20f733e2005-09-01 18:26:17 -0400767static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
768{
Jeff Garzikc9d39132005-11-13 17:47:51 -0500769 return mv_hc_base_from_port(base, port) +
Jeff Garzik8b260242005-11-12 12:32:50 -0500770 MV_SATAHC_ARBTR_REG_SZ +
Jeff Garzikc9d39132005-11-13 17:47:51 -0500771 (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
Brett Russ20f733e2005-09-01 18:26:17 -0400772}
773
Mark Lorde12bef52008-03-31 19:33:56 -0400774static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
775{
776 void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
777 unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
778
779 return hc_mmio + ofs;
780}
781
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500782static inline void __iomem *mv_host_base(struct ata_host *host)
783{
784 struct mv_host_priv *hpriv = host->private_data;
785 return hpriv->base;
786}
787
Brett Russ20f733e2005-09-01 18:26:17 -0400788static inline void __iomem *mv_ap_base(struct ata_port *ap)
789{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -0500790 return mv_port_base(mv_host_base(ap->host), ap->port_no);
Brett Russ20f733e2005-09-01 18:26:17 -0400791}
792
Jeff Garzikcca39742006-08-24 03:19:22 -0400793static inline int mv_get_hc_count(unsigned long port_flags)
Brett Russ20f733e2005-09-01 18:26:17 -0400794{
Jeff Garzikcca39742006-08-24 03:19:22 -0400795 return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
Brett Russ20f733e2005-09-01 18:26:17 -0400796}
797
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400798static void mv_set_edma_ptrs(void __iomem *port_mmio,
799 struct mv_host_priv *hpriv,
800 struct mv_port_priv *pp)
801{
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400802 u32 index;
803
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400804 /*
805 * initialize request queue
806 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400807 pp->req_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
808 index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400809
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400810 WARN_ON(pp->crqb_dma & 0x3ff);
811 writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400812 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400813 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
814
815 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400816 writelfl((pp->crqb_dma & 0xffffffff) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400817 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
818 else
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400819 writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400820
821 /*
822 * initialize response queue
823 */
Mark Lordfcfb1f72008-04-19 15:06:40 -0400824 pp->resp_idx &= MV_MAX_Q_DEPTH_MASK; /* paranoia */
825 index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400826
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400827 WARN_ON(pp->crpb_dma & 0xff);
828 writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
829
830 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400831 writelfl((pp->crpb_dma & 0xffffffff) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400832 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
833 else
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400834 writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400835
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400836 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400837 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400838}
839
Brett Russ05b308e2005-10-05 17:08:53 -0400840/**
841 * mv_start_dma - Enable eDMA engine
842 * @base: port base address
843 * @pp: port private data
844 *
Tejun Heobeec7db2006-02-11 19:11:13 +0900845 * Verify the local cache of the eDMA state is accurate with a
846 * WARN_ON.
Brett Russ05b308e2005-10-05 17:08:53 -0400847 *
848 * LOCKING:
849 * Inherited from caller.
850 */
Mark Lord0c589122008-01-26 18:31:16 -0500851static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio,
Mark Lord72109162008-01-26 18:31:33 -0500852 struct mv_port_priv *pp, u8 protocol)
Brett Russ31961942005-09-30 01:36:00 -0400853{
Mark Lord72109162008-01-26 18:31:33 -0500854 int want_ncq = (protocol == ATA_PROT_NCQ);
855
856 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
857 int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
858 if (want_ncq != using_ncq)
Mark Lordb5624682008-03-31 19:34:40 -0400859 mv_stop_edma(ap);
Mark Lord72109162008-01-26 18:31:33 -0500860 }
Jeff Garzikc5d3e452007-07-11 18:30:50 -0400861 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
Mark Lord0c589122008-01-26 18:31:16 -0500862 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord352fab72008-04-19 14:43:42 -0400863 int hardport = mv_hardport_from_port(ap->port_no);
Mark Lord0c589122008-01-26 18:31:16 -0500864 void __iomem *hc_mmio = mv_hc_base_from_port(
Mark Lord352fab72008-04-19 14:43:42 -0400865 mv_host_base(ap->host), hardport);
Mark Lord0c589122008-01-26 18:31:16 -0500866 u32 hc_irq_cause, ipending;
867
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400868 /* clear EDMA event indicators, if any */
Mark Lordf630d562008-01-26 18:31:00 -0500869 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400870
Mark Lord0c589122008-01-26 18:31:16 -0500871 /* clear EDMA interrupt indicator, if any */
872 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lord352fab72008-04-19 14:43:42 -0400873 ipending = (DEV_IRQ | DMA_IRQ) << hardport;
Mark Lord0c589122008-01-26 18:31:16 -0500874 if (hc_irq_cause & ipending) {
875 writelfl(hc_irq_cause & ~ipending,
876 hc_mmio + HC_IRQ_CAUSE_OFS);
877 }
878
Mark Lorde12bef52008-03-31 19:33:56 -0400879 mv_edma_cfg(ap, want_ncq);
Mark Lord0c589122008-01-26 18:31:16 -0500880
881 /* clear FIS IRQ Cause */
882 writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);
883
Mark Lordf630d562008-01-26 18:31:00 -0500884 mv_set_edma_ptrs(port_mmio, hpriv, pp);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -0400885
Mark Lordf630d562008-01-26 18:31:00 -0500886 writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
Brett Russafb0edd2005-10-05 17:08:42 -0400887 pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
888 }
Brett Russ31961942005-09-30 01:36:00 -0400889}
890
Mark Lord9b2c4e02008-05-02 02:09:14 -0400891static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
892{
893 void __iomem *port_mmio = mv_ap_base(ap);
894 const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
895 const int per_loop = 5, timeout = (15 * 1000 / per_loop);
896 int i;
897
898 /*
899 * Wait for the EDMA engine to finish transactions in progress.
900 */
901 for (i = 0; i < timeout; ++i) {
902 u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS);
903 if ((edma_stat & empty_idle) == empty_idle)
904 break;
905 udelay(per_loop);
906 }
907 /* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
908}
909
Brett Russ05b308e2005-10-05 17:08:53 -0400910/**
Mark Lorde12bef52008-03-31 19:33:56 -0400911 * mv_stop_edma_engine - Disable eDMA engine
Mark Lordb5624682008-03-31 19:34:40 -0400912 * @port_mmio: io base address
Brett Russ05b308e2005-10-05 17:08:53 -0400913 *
914 * LOCKING:
915 * Inherited from caller.
916 */
Mark Lordb5624682008-03-31 19:34:40 -0400917static int mv_stop_edma_engine(void __iomem *port_mmio)
Brett Russ31961942005-09-30 01:36:00 -0400918{
Mark Lordb5624682008-03-31 19:34:40 -0400919 int i;
Brett Russ31961942005-09-30 01:36:00 -0400920
Mark Lordb5624682008-03-31 19:34:40 -0400921 /* Disable eDMA. The disable bit auto clears. */
922 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
Jeff Garzik8b260242005-11-12 12:32:50 -0500923
Mark Lordb5624682008-03-31 19:34:40 -0400924 /* Wait for the chip to confirm eDMA is off. */
925 for (i = 10000; i > 0; i--) {
926 u32 reg = readl(port_mmio + EDMA_CMD_OFS);
Jeff Garzik4537deb2007-07-12 14:30:19 -0400927 if (!(reg & EDMA_EN))
Mark Lordb5624682008-03-31 19:34:40 -0400928 return 0;
929 udelay(10);
Brett Russ31961942005-09-30 01:36:00 -0400930 }
Mark Lordb5624682008-03-31 19:34:40 -0400931 return -EIO;
Brett Russ31961942005-09-30 01:36:00 -0400932}
933
Mark Lorde12bef52008-03-31 19:33:56 -0400934static int mv_stop_edma(struct ata_port *ap)
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400935{
Mark Lordb5624682008-03-31 19:34:40 -0400936 void __iomem *port_mmio = mv_ap_base(ap);
937 struct mv_port_priv *pp = ap->private_data;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400938
Mark Lordb5624682008-03-31 19:34:40 -0400939 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
940 return 0;
941 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Mark Lord9b2c4e02008-05-02 02:09:14 -0400942 mv_wait_for_edma_empty_idle(ap);
Mark Lordb5624682008-03-31 19:34:40 -0400943 if (mv_stop_edma_engine(port_mmio)) {
944 ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
945 return -EIO;
946 }
947 return 0;
Jeff Garzik0ea9e172007-07-13 17:06:45 -0400948}
949
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400950#ifdef ATA_DEBUG
Brett Russ31961942005-09-30 01:36:00 -0400951static void mv_dump_mem(void __iomem *start, unsigned bytes)
952{
Brett Russ31961942005-09-30 01:36:00 -0400953 int b, w;
954 for (b = 0; b < bytes; ) {
955 DPRINTK("%p: ", start + b);
956 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400957 printk("%08x ", readl(start + b));
Brett Russ31961942005-09-30 01:36:00 -0400958 b += sizeof(u32);
959 }
960 printk("\n");
961 }
Brett Russ31961942005-09-30 01:36:00 -0400962}
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400963#endif
964
Brett Russ31961942005-09-30 01:36:00 -0400965static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
966{
967#ifdef ATA_DEBUG
968 int b, w;
969 u32 dw;
970 for (b = 0; b < bytes; ) {
971 DPRINTK("%02x: ", b);
972 for (w = 0; b < bytes && w < 4; w++) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400973 (void) pci_read_config_dword(pdev, b, &dw);
974 printk("%08x ", dw);
Brett Russ31961942005-09-30 01:36:00 -0400975 b += sizeof(u32);
976 }
977 printk("\n");
978 }
979#endif
980}
981static void mv_dump_all_regs(void __iomem *mmio_base, int port,
982 struct pci_dev *pdev)
983{
984#ifdef ATA_DEBUG
Jeff Garzik8b260242005-11-12 12:32:50 -0500985 void __iomem *hc_base = mv_hc_base(mmio_base,
Brett Russ31961942005-09-30 01:36:00 -0400986 port >> MV_PORT_HC_SHIFT);
987 void __iomem *port_base;
988 int start_port, num_ports, p, start_hc, num_hcs, hc;
989
990 if (0 > port) {
991 start_hc = start_port = 0;
992 num_ports = 8; /* shld be benign for 4 port devs */
993 num_hcs = 2;
994 } else {
995 start_hc = port >> MV_PORT_HC_SHIFT;
996 start_port = port;
997 num_ports = num_hcs = 1;
998 }
Jeff Garzik8b260242005-11-12 12:32:50 -0500999 DPRINTK("All registers for port(s) %u-%u:\n", start_port,
Brett Russ31961942005-09-30 01:36:00 -04001000 num_ports > 1 ? num_ports - 1 : start_port);
1001
1002 if (NULL != pdev) {
1003 DPRINTK("PCI config space regs:\n");
1004 mv_dump_pci_cfg(pdev, 0x68);
1005 }
1006 DPRINTK("PCI regs:\n");
1007 mv_dump_mem(mmio_base+0xc00, 0x3c);
1008 mv_dump_mem(mmio_base+0xd00, 0x34);
1009 mv_dump_mem(mmio_base+0xf00, 0x4);
1010 mv_dump_mem(mmio_base+0x1d00, 0x6c);
1011 for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
Dan Alonid220c372006-04-10 23:20:22 -07001012 hc_base = mv_hc_base(mmio_base, hc);
Brett Russ31961942005-09-30 01:36:00 -04001013 DPRINTK("HC regs (HC %i):\n", hc);
1014 mv_dump_mem(hc_base, 0x1c);
1015 }
1016 for (p = start_port; p < start_port + num_ports; p++) {
1017 port_base = mv_port_base(mmio_base, p);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001018 DPRINTK("EDMA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001019 mv_dump_mem(port_base, 0x54);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001020 DPRINTK("SATA regs (port %i):\n", p);
Brett Russ31961942005-09-30 01:36:00 -04001021 mv_dump_mem(port_base+0x300, 0x60);
1022 }
1023#endif
1024}
1025
Brett Russ20f733e2005-09-01 18:26:17 -04001026static unsigned int mv_scr_offset(unsigned int sc_reg_in)
1027{
1028 unsigned int ofs;
1029
1030 switch (sc_reg_in) {
1031 case SCR_STATUS:
1032 case SCR_CONTROL:
1033 case SCR_ERROR:
1034 ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
1035 break;
1036 case SCR_ACTIVE:
1037 ofs = SATA_ACTIVE_OFS; /* active is not with the others */
1038 break;
1039 default:
1040 ofs = 0xffffffffU;
1041 break;
1042 }
1043 return ofs;
1044}
1045
Tejun Heoda3dbb12007-07-16 14:29:40 +09001046static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
Brett Russ20f733e2005-09-01 18:26:17 -04001047{
1048 unsigned int ofs = mv_scr_offset(sc_reg_in);
1049
Tejun Heoda3dbb12007-07-16 14:29:40 +09001050 if (ofs != 0xffffffffU) {
1051 *val = readl(mv_ap_base(ap) + ofs);
1052 return 0;
1053 } else
1054 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001055}
1056
Tejun Heoda3dbb12007-07-16 14:29:40 +09001057static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
Brett Russ20f733e2005-09-01 18:26:17 -04001058{
1059 unsigned int ofs = mv_scr_offset(sc_reg_in);
1060
Tejun Heoda3dbb12007-07-16 14:29:40 +09001061 if (ofs != 0xffffffffU) {
Brett Russ20f733e2005-09-01 18:26:17 -04001062 writelfl(val, mv_ap_base(ap) + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09001063 return 0;
1064 } else
1065 return -EINVAL;
Brett Russ20f733e2005-09-01 18:26:17 -04001066}
1067
Mark Lordf2738272008-01-26 18:32:29 -05001068static void mv6_dev_config(struct ata_device *adev)
1069{
1070 /*
Mark Lorde49856d2008-04-16 14:59:07 -04001071 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
1072 *
1073 * Gen-II does not support NCQ over a port multiplier
1074 * (no FIS-based switching).
1075 *
Mark Lordf2738272008-01-26 18:32:29 -05001076 * We don't have hob_nsect when doing NCQ commands on Gen-II.
1077 * See mv_qc_prep() for more info.
1078 */
Mark Lorde49856d2008-04-16 14:59:07 -04001079 if (adev->flags & ATA_DFLAG_NCQ) {
Mark Lord352fab72008-04-19 14:43:42 -04001080 if (sata_pmp_attached(adev->link->ap)) {
Mark Lorde49856d2008-04-16 14:59:07 -04001081 adev->flags &= ~ATA_DFLAG_NCQ;
Mark Lord352fab72008-04-19 14:43:42 -04001082 ata_dev_printk(adev, KERN_INFO,
1083 "NCQ disabled for command-based switching\n");
1084 } else if (adev->max_sectors > GEN_II_NCQ_MAX_SECTORS) {
1085 adev->max_sectors = GEN_II_NCQ_MAX_SECTORS;
1086 ata_dev_printk(adev, KERN_INFO,
1087 "max_sectors limited to %u for NCQ\n",
1088 adev->max_sectors);
1089 }
Mark Lorde49856d2008-04-16 14:59:07 -04001090 }
Mark Lordf2738272008-01-26 18:32:29 -05001091}
1092
Mark Lord3e4a1392008-05-02 02:10:02 -04001093static int mv_qc_defer(struct ata_queued_cmd *qc)
1094{
1095 struct ata_link *link = qc->dev->link;
1096 struct ata_port *ap = link->ap;
1097 struct mv_port_priv *pp = ap->private_data;
1098
1099 /*
1100 * If the port is completely idle, then allow the new qc.
1101 */
1102 if (ap->nr_active_links == 0)
1103 return 0;
1104
1105 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
1106 /*
1107 * The port is operating in host queuing mode (EDMA).
1108 * It can accomodate a new qc if the qc protocol
1109 * is compatible with the current host queue mode.
1110 */
1111 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
1112 /*
1113 * The host queue (EDMA) is in NCQ mode.
1114 * If the new qc is also an NCQ command,
1115 * then allow the new qc.
1116 */
1117 if (qc->tf.protocol == ATA_PROT_NCQ)
1118 return 0;
1119 } else {
1120 /*
1121 * The host queue (EDMA) is in non-NCQ, DMA mode.
1122 * If the new qc is also a non-NCQ, DMA command,
1123 * then allow the new qc.
1124 */
1125 if (qc->tf.protocol == ATA_PROT_DMA)
1126 return 0;
1127 }
1128 }
1129 return ATA_DEFER_PORT;
1130}
1131
Mark Lorde49856d2008-04-16 14:59:07 -04001132static void mv_config_fbs(void __iomem *port_mmio, int enable_fbs)
1133{
Mark Lord8e7decd2008-05-02 02:07:51 -04001134 u32 old_fiscfg, new_fiscfg, old_ltmode, new_ltmode;
Mark Lorde49856d2008-04-16 14:59:07 -04001135 /*
1136 * Various bit settings required for operation
1137 * in FIS-based switching (fbs) mode on GenIIe:
1138 */
Mark Lord8e7decd2008-05-02 02:07:51 -04001139 old_fiscfg = readl(port_mmio + FISCFG_OFS);
Mark Lorde49856d2008-04-16 14:59:07 -04001140 old_ltmode = readl(port_mmio + LTMODE_OFS);
1141 if (enable_fbs) {
Mark Lord8e7decd2008-05-02 02:07:51 -04001142 new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC;
Mark Lorde49856d2008-04-16 14:59:07 -04001143 new_ltmode = old_ltmode | LTMODE_BIT8;
1144 } else { /* disable fbs */
Mark Lord8e7decd2008-05-02 02:07:51 -04001145 new_fiscfg = old_fiscfg & ~FISCFG_SINGLE_SYNC;
Mark Lorde49856d2008-04-16 14:59:07 -04001146 new_ltmode = old_ltmode & ~LTMODE_BIT8;
1147 }
Mark Lord8e7decd2008-05-02 02:07:51 -04001148 if (new_fiscfg != old_fiscfg)
1149 writelfl(new_fiscfg, port_mmio + FISCFG_OFS);
Mark Lorde49856d2008-04-16 14:59:07 -04001150 if (new_ltmode != old_ltmode)
1151 writelfl(new_ltmode, port_mmio + LTMODE_OFS);
Mark Lord0c589122008-01-26 18:31:16 -05001152}
Jeff Garzike4e7b892006-01-31 12:18:41 -05001153
Mark Lorde12bef52008-03-31 19:33:56 -04001154static void mv_edma_cfg(struct ata_port *ap, int want_ncq)
Jeff Garzike4e7b892006-01-31 12:18:41 -05001155{
1156 u32 cfg;
Mark Lorde12bef52008-03-31 19:33:56 -04001157 struct mv_port_priv *pp = ap->private_data;
1158 struct mv_host_priv *hpriv = ap->host->private_data;
1159 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001160
1161 /* set up non-NCQ EDMA configuration */
1162 cfg = EDMA_CFG_Q_DEPTH; /* always 0x1f for *all* chips */
1163
1164 if (IS_GEN_I(hpriv))
1165 cfg |= (1 << 8); /* enab config burst size mask */
1166
1167 else if (IS_GEN_II(hpriv))
1168 cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
1169
1170 else if (IS_GEN_IIE(hpriv)) {
Jeff Garzike728eab2007-02-25 02:53:41 -05001171 cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */
1172 cfg |= (1 << 22); /* enab 4-entry host queue cache */
Mark Lord616d4a92008-05-02 02:08:32 -04001173 if (HAS_PCI(ap->host))
1174 cfg |= (1 << 18); /* enab early completion */
1175 if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
1176 cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
Mark Lorde49856d2008-04-16 14:59:07 -04001177
1178 if (want_ncq && sata_pmp_attached(ap)) {
1179 cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
1180 mv_config_fbs(port_mmio, 1);
1181 } else {
1182 mv_config_fbs(port_mmio, 0);
1183 }
Jeff Garzike4e7b892006-01-31 12:18:41 -05001184 }
1185
Mark Lord72109162008-01-26 18:31:33 -05001186 if (want_ncq) {
1187 cfg |= EDMA_CFG_NCQ;
1188 pp->pp_flags |= MV_PP_FLAG_NCQ_EN;
1189 } else
1190 pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN;
1191
Jeff Garzike4e7b892006-01-31 12:18:41 -05001192 writelfl(cfg, port_mmio + EDMA_CFG_OFS);
1193}
1194
Mark Lordda2fa9b2008-01-26 18:32:45 -05001195static void mv_port_free_dma_mem(struct ata_port *ap)
1196{
1197 struct mv_host_priv *hpriv = ap->host->private_data;
1198 struct mv_port_priv *pp = ap->private_data;
Mark Lordeb73d552008-01-29 13:24:00 -05001199 int tag;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001200
1201 if (pp->crqb) {
1202 dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
1203 pp->crqb = NULL;
1204 }
1205 if (pp->crpb) {
1206 dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
1207 pp->crpb = NULL;
1208 }
Mark Lordeb73d552008-01-29 13:24:00 -05001209 /*
1210 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
1211 * For later hardware, we have one unique sg_tbl per NCQ tag.
1212 */
1213 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1214 if (pp->sg_tbl[tag]) {
1215 if (tag == 0 || !IS_GEN_I(hpriv))
1216 dma_pool_free(hpriv->sg_tbl_pool,
1217 pp->sg_tbl[tag],
1218 pp->sg_tbl_dma[tag]);
1219 pp->sg_tbl[tag] = NULL;
1220 }
Mark Lordda2fa9b2008-01-26 18:32:45 -05001221 }
1222}
1223
Brett Russ05b308e2005-10-05 17:08:53 -04001224/**
1225 * mv_port_start - Port specific init/start routine.
1226 * @ap: ATA channel to manipulate
1227 *
1228 * Allocate and point to DMA memory, init port private memory,
1229 * zero indices.
1230 *
1231 * LOCKING:
1232 * Inherited from caller.
1233 */
Brett Russ31961942005-09-30 01:36:00 -04001234static int mv_port_start(struct ata_port *ap)
1235{
Jeff Garzikcca39742006-08-24 03:19:22 -04001236 struct device *dev = ap->host->dev;
1237 struct mv_host_priv *hpriv = ap->host->private_data;
Brett Russ31961942005-09-30 01:36:00 -04001238 struct mv_port_priv *pp;
James Bottomleydde20202008-02-19 11:36:56 +01001239 int tag;
Brett Russ31961942005-09-30 01:36:00 -04001240
Tejun Heo24dc5f32007-01-20 16:00:28 +09001241 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001242 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001243 return -ENOMEM;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001244 ap->private_data = pp;
Brett Russ31961942005-09-30 01:36:00 -04001245
Mark Lordda2fa9b2008-01-26 18:32:45 -05001246 pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
1247 if (!pp->crqb)
1248 return -ENOMEM;
1249 memset(pp->crqb, 0, MV_CRQB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001250
Mark Lordda2fa9b2008-01-26 18:32:45 -05001251 pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
1252 if (!pp->crpb)
1253 goto out_port_free_dma_mem;
1254 memset(pp->crpb, 0, MV_CRPB_Q_SZ);
Brett Russ31961942005-09-30 01:36:00 -04001255
Mark Lordeb73d552008-01-29 13:24:00 -05001256 /*
1257 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
1258 * For later hardware, we need one unique sg_tbl per NCQ tag.
1259 */
1260 for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
1261 if (tag == 0 || !IS_GEN_I(hpriv)) {
1262 pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
1263 GFP_KERNEL, &pp->sg_tbl_dma[tag]);
1264 if (!pp->sg_tbl[tag])
1265 goto out_port_free_dma_mem;
1266 } else {
1267 pp->sg_tbl[tag] = pp->sg_tbl[0];
1268 pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
1269 }
1270 }
Brett Russ31961942005-09-30 01:36:00 -04001271 return 0;
Mark Lordda2fa9b2008-01-26 18:32:45 -05001272
1273out_port_free_dma_mem:
1274 mv_port_free_dma_mem(ap);
1275 return -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -04001276}
1277
Brett Russ05b308e2005-10-05 17:08:53 -04001278/**
1279 * mv_port_stop - Port specific cleanup/stop routine.
1280 * @ap: ATA channel to manipulate
1281 *
1282 * Stop DMA, cleanup port memory.
1283 *
1284 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001285 * This routine uses the host lock to protect the DMA stop.
Brett Russ05b308e2005-10-05 17:08:53 -04001286 */
Brett Russ31961942005-09-30 01:36:00 -04001287static void mv_port_stop(struct ata_port *ap)
1288{
Mark Lorde12bef52008-03-31 19:33:56 -04001289 mv_stop_edma(ap);
Mark Lordda2fa9b2008-01-26 18:32:45 -05001290 mv_port_free_dma_mem(ap);
Brett Russ31961942005-09-30 01:36:00 -04001291}
1292
Brett Russ05b308e2005-10-05 17:08:53 -04001293/**
1294 * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
1295 * @qc: queued command whose SG list to source from
1296 *
1297 * Populate the SG list and mark the last entry.
1298 *
1299 * LOCKING:
1300 * Inherited from caller.
1301 */
Jeff Garzik6c087722007-10-12 00:16:23 -04001302static void mv_fill_sg(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001303{
1304 struct mv_port_priv *pp = qc->ap->private_data;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001305 struct scatterlist *sg;
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001306 struct mv_sg *mv_sg, *last_sg = NULL;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001307 unsigned int si;
Brett Russ31961942005-09-30 01:36:00 -04001308
Mark Lordeb73d552008-01-29 13:24:00 -05001309 mv_sg = pp->sg_tbl[qc->tag];
Tejun Heoff2aeb12007-12-05 16:43:11 +09001310 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Jeff Garzikd88184f2007-02-26 01:26:06 -05001311 dma_addr_t addr = sg_dma_address(sg);
1312 u32 sg_len = sg_dma_len(sg);
Brett Russ31961942005-09-30 01:36:00 -04001313
Olof Johansson4007b492007-10-02 20:45:27 -05001314 while (sg_len) {
1315 u32 offset = addr & 0xffff;
1316 u32 len = sg_len;
Brett Russ31961942005-09-30 01:36:00 -04001317
Olof Johansson4007b492007-10-02 20:45:27 -05001318 if ((offset + sg_len > 0x10000))
1319 len = 0x10000 - offset;
Jeff Garzik972c26b2005-10-18 22:14:54 -04001320
Olof Johansson4007b492007-10-02 20:45:27 -05001321 mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
1322 mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
Jeff Garzik6c087722007-10-12 00:16:23 -04001323 mv_sg->flags_size = cpu_to_le32(len & 0xffff);
Olof Johansson4007b492007-10-02 20:45:27 -05001324
1325 sg_len -= len;
1326 addr += len;
1327
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001328 last_sg = mv_sg;
Olof Johansson4007b492007-10-02 20:45:27 -05001329 mv_sg++;
Olof Johansson4007b492007-10-02 20:45:27 -05001330 }
Brett Russ31961942005-09-30 01:36:00 -04001331 }
Jeff Garzik3be6cbd2007-10-18 16:21:18 -04001332
1333 if (likely(last_sg))
1334 last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
Brett Russ31961942005-09-30 01:36:00 -04001335}
1336
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001337static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
Brett Russ31961942005-09-30 01:36:00 -04001338{
Mark Lord559eeda2006-05-19 16:40:15 -04001339 u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
Brett Russ31961942005-09-30 01:36:00 -04001340 (last ? CRQB_CMD_LAST : 0);
Mark Lord559eeda2006-05-19 16:40:15 -04001341 *cmdw = cpu_to_le16(tmp);
Brett Russ31961942005-09-30 01:36:00 -04001342}
1343
Brett Russ05b308e2005-10-05 17:08:53 -04001344/**
1345 * mv_qc_prep - Host specific command preparation.
1346 * @qc: queued command to prepare
1347 *
1348 * This routine simply redirects to the general purpose routine
1349 * if command is not DMA. Else, it handles prep of the CRQB
1350 * (command request block), does some sanity checking, and calls
1351 * the SG load routine.
1352 *
1353 * LOCKING:
1354 * Inherited from caller.
1355 */
Brett Russ31961942005-09-30 01:36:00 -04001356static void mv_qc_prep(struct ata_queued_cmd *qc)
1357{
1358 struct ata_port *ap = qc->ap;
1359 struct mv_port_priv *pp = ap->private_data;
Mark Lorde1469872006-05-22 19:02:03 -04001360 __le16 *cw;
Brett Russ31961942005-09-30 01:36:00 -04001361 struct ata_taskfile *tf;
1362 u16 flags = 0;
Mark Lorda6432432006-05-19 16:36:36 -04001363 unsigned in_index;
Brett Russ31961942005-09-30 01:36:00 -04001364
Mark Lord138bfdd2008-01-26 18:33:18 -05001365 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1366 (qc->tf.protocol != ATA_PROT_NCQ))
Brett Russ31961942005-09-30 01:36:00 -04001367 return;
Brett Russ20f733e2005-09-01 18:26:17 -04001368
Brett Russ31961942005-09-30 01:36:00 -04001369 /* Fill in command request block
1370 */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001371 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
Brett Russ31961942005-09-30 01:36:00 -04001372 flags |= CRQB_FLAG_READ;
Tejun Heobeec7db2006-02-11 19:11:13 +09001373 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Brett Russ31961942005-09-30 01:36:00 -04001374 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001375 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001376
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001377 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001378 in_index = pp->req_idx;
Brett Russ31961942005-09-30 01:36:00 -04001379
Mark Lorda6432432006-05-19 16:36:36 -04001380 pp->crqb[in_index].sg_addr =
Mark Lordeb73d552008-01-29 13:24:00 -05001381 cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
Mark Lorda6432432006-05-19 16:36:36 -04001382 pp->crqb[in_index].sg_addr_hi =
Mark Lordeb73d552008-01-29 13:24:00 -05001383 cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Mark Lorda6432432006-05-19 16:36:36 -04001384 pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1385
1386 cw = &pp->crqb[in_index].ata_cmd[0];
Brett Russ31961942005-09-30 01:36:00 -04001387 tf = &qc->tf;
1388
1389 /* Sadly, the CRQB cannot accomodate all registers--there are
1390 * only 11 bytes...so we must pick and choose required
1391 * registers based on the command. So, we drop feature and
1392 * hob_feature for [RW] DMA commands, but they are needed for
1393 * NCQ. NCQ will drop hob_nsect.
1394 */
1395 switch (tf->command) {
1396 case ATA_CMD_READ:
1397 case ATA_CMD_READ_EXT:
1398 case ATA_CMD_WRITE:
1399 case ATA_CMD_WRITE_EXT:
Jens Axboec15d85c2006-02-15 15:59:25 +01001400 case ATA_CMD_WRITE_FUA_EXT:
Brett Russ31961942005-09-30 01:36:00 -04001401 mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1402 break;
Brett Russ31961942005-09-30 01:36:00 -04001403 case ATA_CMD_FPDMA_READ:
1404 case ATA_CMD_FPDMA_WRITE:
Jeff Garzik8b260242005-11-12 12:32:50 -05001405 mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
Brett Russ31961942005-09-30 01:36:00 -04001406 mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1407 break;
Brett Russ31961942005-09-30 01:36:00 -04001408 default:
1409 /* The only other commands EDMA supports in non-queued and
1410 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1411 * of which are defined/used by Linux. If we get here, this
1412 * driver needs work.
1413 *
1414 * FIXME: modify libata to give qc_prep a return value and
1415 * return error here.
1416 */
1417 BUG_ON(tf->command);
1418 break;
1419 }
1420 mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1421 mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1422 mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1423 mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1424 mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1425 mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1426 mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1427 mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1428 mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
1429
Jeff Garzike4e7b892006-01-31 12:18:41 -05001430 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
Brett Russ31961942005-09-30 01:36:00 -04001431 return;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001432 mv_fill_sg(qc);
1433}
1434
1435/**
1436 * mv_qc_prep_iie - Host specific command preparation.
1437 * @qc: queued command to prepare
1438 *
1439 * This routine simply redirects to the general purpose routine
1440 * if command is not DMA. Else, it handles prep of the CRQB
1441 * (command request block), does some sanity checking, and calls
1442 * the SG load routine.
1443 *
1444 * LOCKING:
1445 * Inherited from caller.
1446 */
1447static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1448{
1449 struct ata_port *ap = qc->ap;
1450 struct mv_port_priv *pp = ap->private_data;
1451 struct mv_crqb_iie *crqb;
1452 struct ata_taskfile *tf;
Mark Lorda6432432006-05-19 16:36:36 -04001453 unsigned in_index;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001454 u32 flags = 0;
1455
Mark Lord138bfdd2008-01-26 18:33:18 -05001456 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1457 (qc->tf.protocol != ATA_PROT_NCQ))
Jeff Garzike4e7b892006-01-31 12:18:41 -05001458 return;
1459
Mark Lorde12bef52008-03-31 19:33:56 -04001460 /* Fill in Gen IIE command request block */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001461 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1462 flags |= CRQB_FLAG_READ;
1463
Tejun Heobeec7db2006-02-11 19:11:13 +09001464 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001465 flags |= qc->tag << CRQB_TAG_SHIFT;
Mark Lord8c0aeb42008-01-26 18:31:48 -05001466 flags |= qc->tag << CRQB_HOSTQ_SHIFT;
Mark Lorde49856d2008-04-16 14:59:07 -04001467 flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001468
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001469 /* get current queue index from software */
Mark Lordfcfb1f72008-04-19 15:06:40 -04001470 in_index = pp->req_idx;
Mark Lorda6432432006-05-19 16:36:36 -04001471
1472 crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
Mark Lordeb73d552008-01-29 13:24:00 -05001473 crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1474 crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001475 crqb->flags = cpu_to_le32(flags);
1476
1477 tf = &qc->tf;
1478 crqb->ata_cmd[0] = cpu_to_le32(
1479 (tf->command << 16) |
1480 (tf->feature << 24)
1481 );
1482 crqb->ata_cmd[1] = cpu_to_le32(
1483 (tf->lbal << 0) |
1484 (tf->lbam << 8) |
1485 (tf->lbah << 16) |
1486 (tf->device << 24)
1487 );
1488 crqb->ata_cmd[2] = cpu_to_le32(
1489 (tf->hob_lbal << 0) |
1490 (tf->hob_lbam << 8) |
1491 (tf->hob_lbah << 16) |
1492 (tf->hob_feature << 24)
1493 );
1494 crqb->ata_cmd[3] = cpu_to_le32(
1495 (tf->nsect << 0) |
1496 (tf->hob_nsect << 8)
1497 );
1498
1499 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1500 return;
Brett Russ31961942005-09-30 01:36:00 -04001501 mv_fill_sg(qc);
1502}
1503
Brett Russ05b308e2005-10-05 17:08:53 -04001504/**
1505 * mv_qc_issue - Initiate a command to the host
1506 * @qc: queued command to start
1507 *
1508 * This routine simply redirects to the general purpose routine
1509 * if command is not DMA. Else, it sanity checks our local
1510 * caches of the request producer/consumer indices then enables
1511 * DMA and bumps the request producer index.
1512 *
1513 * LOCKING:
1514 * Inherited from caller.
1515 */
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001516static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001517{
Jeff Garzikc5d3e452007-07-11 18:30:50 -04001518 struct ata_port *ap = qc->ap;
1519 void __iomem *port_mmio = mv_ap_base(ap);
1520 struct mv_port_priv *pp = ap->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001521 u32 in_index;
Brett Russ31961942005-09-30 01:36:00 -04001522
Mark Lord138bfdd2008-01-26 18:33:18 -05001523 if ((qc->tf.protocol != ATA_PROT_DMA) &&
1524 (qc->tf.protocol != ATA_PROT_NCQ)) {
Mark Lord17c5aab2008-04-16 14:56:51 -04001525 /*
1526 * We're about to send a non-EDMA capable command to the
Brett Russ31961942005-09-30 01:36:00 -04001527 * port. Turn off EDMA so there won't be problems accessing
1528 * shadow block, etc registers.
1529 */
Mark Lordb5624682008-03-31 19:34:40 -04001530 mv_stop_edma(ap);
Mark Lorde49856d2008-04-16 14:59:07 -04001531 mv_pmp_select(ap, qc->dev->link->pmp);
Tejun Heo9363c382008-04-07 22:47:16 +09001532 return ata_sff_qc_issue(qc);
Brett Russ31961942005-09-30 01:36:00 -04001533 }
1534
Mark Lord72109162008-01-26 18:31:33 -05001535 mv_start_dma(ap, port_mmio, pp, qc->tf.protocol);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001536
Mark Lordfcfb1f72008-04-19 15:06:40 -04001537 pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
1538 in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001539
1540 /* and write the request in pointer to kick the EDMA to life */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001541 writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
1542 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
Brett Russ31961942005-09-30 01:36:00 -04001543
1544 return 0;
1545}
1546
Mark Lord8f767f82008-04-19 14:53:07 -04001547static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
1548{
1549 struct mv_port_priv *pp = ap->private_data;
1550 struct ata_queued_cmd *qc;
1551
1552 if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
1553 return NULL;
1554 qc = ata_qc_from_tag(ap, ap->link.active_tag);
1555 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
1556 qc = NULL;
1557 return qc;
1558}
1559
1560static void mv_unexpected_intr(struct ata_port *ap)
1561{
1562 struct mv_port_priv *pp = ap->private_data;
1563 struct ata_eh_info *ehi = &ap->link.eh_info;
1564 char *when = "";
1565
1566 /*
1567 * We got a device interrupt from something that
1568 * was supposed to be using EDMA or polling.
1569 */
1570 ata_ehi_clear_desc(ehi);
1571 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
1572 when = " while EDMA enabled";
1573 } else {
1574 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
1575 if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
1576 when = " while polling";
1577 }
1578 ata_ehi_push_desc(ehi, "unexpected device interrupt%s", when);
1579 ehi->err_mask |= AC_ERR_OTHER;
1580 ehi->action |= ATA_EH_RESET;
1581 ata_port_freeze(ap);
1582}
1583
Brett Russ05b308e2005-10-05 17:08:53 -04001584/**
Brett Russ05b308e2005-10-05 17:08:53 -04001585 * mv_err_intr - Handle error interrupts on the port
1586 * @ap: ATA channel to manipulate
Mark Lord8d073792008-04-19 15:07:49 -04001587 * @qc: affected command (non-NCQ), or NULL
Brett Russ05b308e2005-10-05 17:08:53 -04001588 *
Mark Lord8d073792008-04-19 15:07:49 -04001589 * Most cases require a full reset of the chip's state machine,
1590 * which also performs a COMRESET.
1591 * Also, if the port disabled DMA, update our cached copy to match.
Brett Russ05b308e2005-10-05 17:08:53 -04001592 *
1593 * LOCKING:
1594 * Inherited from caller.
1595 */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001596static void mv_err_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
Brett Russ20f733e2005-09-01 18:26:17 -04001597{
Brett Russ31961942005-09-30 01:36:00 -04001598 void __iomem *port_mmio = mv_ap_base(ap);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001599 u32 edma_err_cause, eh_freeze_mask, serr = 0;
1600 struct mv_port_priv *pp = ap->private_data;
1601 struct mv_host_priv *hpriv = ap->host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001602 unsigned int action = 0, err_mask = 0;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001603 struct ata_eh_info *ehi = &ap->link.eh_info;
Brett Russ20f733e2005-09-01 18:26:17 -04001604
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001605 ata_ehi_clear_desc(ehi);
Brett Russ20f733e2005-09-01 18:26:17 -04001606
Mark Lord8d073792008-04-19 15:07:49 -04001607 /*
1608 * Read and clear the err_cause bits. This won't actually
1609 * clear for some errors (eg. SError), but we will be doing
1610 * a hard reset in those cases regardless, which *will* clear it.
1611 */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001612 edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Mark Lord8d073792008-04-19 15:07:49 -04001613 writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001614
Mark Lord352fab72008-04-19 14:43:42 -04001615 ata_ehi_push_desc(ehi, "edma_err_cause=%08x", edma_err_cause);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001616
1617 /*
Mark Lord352fab72008-04-19 14:43:42 -04001618 * All generations share these EDMA error cause bits:
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001619 */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001620 if (edma_err_cause & EDMA_ERR_DEV)
1621 err_mask |= AC_ERR_DEV;
1622 if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
Jeff Garzik6c1153e2007-07-13 15:20:15 -04001623 EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001624 EDMA_ERR_INTRL_PAR)) {
1625 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001626 action |= ATA_EH_RESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001627 ata_ehi_push_desc(ehi, "parity error");
Brett Russafb0edd2005-10-05 17:08:42 -04001628 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001629 if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
1630 ata_ehi_hotplugged(ehi);
1631 ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
Tejun Heob64bbc32007-07-16 14:29:39 +09001632 "dev disconnect" : "dev connect");
Tejun Heocf480622008-01-24 00:05:14 +09001633 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001634 }
1635
Mark Lord352fab72008-04-19 14:43:42 -04001636 /*
1637 * Gen-I has a different SELF_DIS bit,
1638 * different FREEZE bits, and no SERR bit:
1639 */
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04001640 if (IS_GEN_I(hpriv)) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001641 eh_freeze_mask = EDMA_EH_FREEZE_5;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001642 if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001643 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09001644 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001645 }
1646 } else {
1647 eh_freeze_mask = EDMA_EH_FREEZE;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001648 if (edma_err_cause & EDMA_ERR_SELF_DIS) {
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001649 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Tejun Heob64bbc32007-07-16 14:29:39 +09001650 ata_ehi_push_desc(ehi, "EDMA self-disable");
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001651 }
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001652 if (edma_err_cause & EDMA_ERR_SERR) {
Mark Lord8d073792008-04-19 15:07:49 -04001653 /*
1654 * Ensure that we read our own SCR, not a pmp link SCR:
1655 */
1656 ap->ops->scr_read(ap, SCR_ERROR, &serr);
1657 /*
1658 * Don't clear SError here; leave it for libata-eh:
1659 */
1660 ata_ehi_push_desc(ehi, "SError=%08x", serr);
1661 err_mask |= AC_ERR_ATA_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001662 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001663 }
1664 }
Brett Russ20f733e2005-09-01 18:26:17 -04001665
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001666 if (!err_mask) {
1667 err_mask = AC_ERR_OTHER;
Tejun Heocf480622008-01-24 00:05:14 +09001668 action |= ATA_EH_RESET;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001669 }
1670
1671 ehi->serror |= serr;
1672 ehi->action |= action;
1673
1674 if (qc)
1675 qc->err_mask |= err_mask;
1676 else
1677 ehi->err_mask |= err_mask;
1678
1679 if (edma_err_cause & eh_freeze_mask)
1680 ata_port_freeze(ap);
1681 else
1682 ata_port_abort(ap);
1683}
1684
Mark Lordfcfb1f72008-04-19 15:06:40 -04001685static void mv_process_crpb_response(struct ata_port *ap,
1686 struct mv_crpb *response, unsigned int tag, int ncq_enabled)
1687{
1688 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);
1689
1690 if (qc) {
1691 u8 ata_status;
1692 u16 edma_status = le16_to_cpu(response->flags);
1693 /*
1694 * edma_status from a response queue entry:
1695 * LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
1696 * MSB is saved ATA status from command completion.
1697 */
1698 if (!ncq_enabled) {
1699 u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
1700 if (err_cause) {
1701 /*
1702 * Error will be seen/handled by mv_err_intr().
1703 * So do nothing at all here.
1704 */
1705 return;
1706 }
1707 }
1708 ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
1709 qc->err_mask |= ac_err_mask(ata_status);
1710 ata_qc_complete(qc);
1711 } else {
1712 ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
1713 __func__, tag);
1714 }
1715}
1716
1717static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001718{
1719 void __iomem *port_mmio = mv_ap_base(ap);
1720 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001721 u32 in_index;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001722 bool work_done = false;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001723 int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001724
Mark Lordfcfb1f72008-04-19 15:06:40 -04001725 /* Get the hardware queue position index */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001726 in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
1727 >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1728
Mark Lordfcfb1f72008-04-19 15:06:40 -04001729 /* Process new responses from since the last time we looked */
1730 while (in_index != pp->resp_idx) {
Jeff Garzik6c1153e2007-07-13 15:20:15 -04001731 unsigned int tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001732 struct mv_crpb *response = &pp->crpb[pp->resp_idx];
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001733
Mark Lordfcfb1f72008-04-19 15:06:40 -04001734 pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001735
Mark Lordfcfb1f72008-04-19 15:06:40 -04001736 if (IS_GEN_I(hpriv)) {
1737 /* 50xx: no NCQ, only one command active at a time */
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001738 tag = ap->link.active_tag;
Mark Lordfcfb1f72008-04-19 15:06:40 -04001739 } else {
1740 /* Gen II/IIE: get command tag from CRPB entry */
1741 tag = le16_to_cpu(response->id) & 0x1f;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001742 }
Mark Lordfcfb1f72008-04-19 15:06:40 -04001743 mv_process_crpb_response(ap, response, tag, ncq_enabled);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001744 work_done = true;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001745 }
1746
Mark Lord352fab72008-04-19 14:43:42 -04001747 /* Update the software queue position index in hardware */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001748 if (work_done)
1749 writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
Mark Lordfcfb1f72008-04-19 15:06:40 -04001750 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001751 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001752}
1753
Brett Russ05b308e2005-10-05 17:08:53 -04001754/**
1755 * mv_host_intr - Handle all interrupts on the given host controller
Jeff Garzikcca39742006-08-24 03:19:22 -04001756 * @host: host specific structure
Mark Lord7368f912008-04-25 11:24:24 -04001757 * @main_irq_cause: Main interrupt cause register for the chip.
Brett Russ05b308e2005-10-05 17:08:53 -04001758 *
1759 * LOCKING:
1760 * Inherited from caller.
1761 */
Mark Lord7368f912008-04-25 11:24:24 -04001762static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
Brett Russ20f733e2005-09-01 18:26:17 -04001763{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05001764 struct mv_host_priv *hpriv = host->private_data;
Mark Lorda3718c12008-04-19 15:07:18 -04001765 void __iomem *mmio = hpriv->base, *hc_mmio = NULL;
1766 u32 hc_irq_cause = 0;
1767 unsigned int handled = 0, port;
Brett Russ20f733e2005-09-01 18:26:17 -04001768
Mark Lorda3718c12008-04-19 15:07:18 -04001769 for (port = 0; port < hpriv->n_ports; port++) {
Jeff Garzikcca39742006-08-24 03:19:22 -04001770 struct ata_port *ap = host->ports[port];
Yinghai Lu8f71efe2008-02-07 15:06:17 -08001771 struct mv_port_priv *pp;
Mark Lorda3718c12008-04-19 15:07:18 -04001772 unsigned int shift, hardport, port_cause;
1773 /*
1774 * When we move to the second hc, flag our cached
1775 * copies of hc_mmio (and hc_irq_cause) as invalid again.
1776 */
1777 if (port == MV_PORTS_PER_HC)
1778 hc_mmio = NULL;
1779 /*
1780 * Do nothing if port is not interrupting or is disabled:
1781 */
1782 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Mark Lord7368f912008-04-25 11:24:24 -04001783 port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
Mark Lorda3718c12008-04-19 15:07:18 -04001784 if (!port_cause || !ap || (ap->flags & ATA_FLAG_DISABLED))
Jeff Garzika2c91a82005-11-17 05:44:44 -05001785 continue;
Mark Lorda3718c12008-04-19 15:07:18 -04001786 /*
1787 * Each hc within the host has its own hc_irq_cause register.
1788 * We defer reading it until we know we need it, right now:
1789 *
1790 * FIXME later: we don't really need to read this register
1791 * (some logic changes required below if we go that way),
1792 * because it doesn't tell us anything new. But we do need
1793 * to write to it, outside the top of this loop,
1794 * to reset the interrupt triggers for next time.
1795 */
1796 if (!hc_mmio) {
1797 hc_mmio = mv_hc_base_from_port(mmio, port);
1798 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
1799 writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
1800 handled = 1;
1801 }
Mark Lord8f767f82008-04-19 14:53:07 -04001802 /*
1803 * Process completed CRPB response(s) before other events.
1804 */
Mark Lorda3718c12008-04-19 15:07:18 -04001805 pp = ap->private_data;
Mark Lord8f767f82008-04-19 14:53:07 -04001806 if (hc_irq_cause & (DMA_IRQ << hardport)) {
1807 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN)
Mark Lordfcfb1f72008-04-19 15:06:40 -04001808 mv_process_crpb_entries(ap, pp);
Mark Lord8f767f82008-04-19 14:53:07 -04001809 }
1810 /*
1811 * Handle chip-reported errors, or continue on to handle PIO.
1812 */
1813 if (unlikely(port_cause & ERR_IRQ)) {
1814 mv_err_intr(ap, mv_get_active_qc(ap));
1815 } else if (hc_irq_cause & (DEV_IRQ << hardport)) {
1816 if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
1817 struct ata_queued_cmd *qc = mv_get_active_qc(ap);
1818 if (qc) {
1819 ata_sff_host_intr(ap, qc);
1820 continue;
1821 }
1822 }
1823 mv_unexpected_intr(ap);
Brett Russ20f733e2005-09-01 18:26:17 -04001824 }
1825 }
Mark Lorda3718c12008-04-19 15:07:18 -04001826 return handled;
Brett Russ20f733e2005-09-01 18:26:17 -04001827}
1828
Mark Lorda3718c12008-04-19 15:07:18 -04001829static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001830{
Mark Lord02a121d2007-12-01 13:07:22 -05001831 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001832 struct ata_port *ap;
1833 struct ata_queued_cmd *qc;
1834 struct ata_eh_info *ehi;
1835 unsigned int i, err_mask, printed = 0;
1836 u32 err_cause;
1837
Mark Lord02a121d2007-12-01 13:07:22 -05001838 err_cause = readl(mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001839
1840 dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
1841 err_cause);
1842
1843 DPRINTK("All regs @ PCI error\n");
1844 mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
1845
Mark Lord02a121d2007-12-01 13:07:22 -05001846 writelfl(0, mmio + hpriv->irq_cause_ofs);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001847
1848 for (i = 0; i < host->n_ports; i++) {
1849 ap = host->ports[i];
Tejun Heo936fd732007-08-06 18:36:23 +09001850 if (!ata_link_offline(&ap->link)) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001851 ehi = &ap->link.eh_info;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001852 ata_ehi_clear_desc(ehi);
1853 if (!printed++)
1854 ata_ehi_push_desc(ehi,
1855 "PCI err cause 0x%08x", err_cause);
1856 err_mask = AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09001857 ehi->action = ATA_EH_RESET;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001858 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001859 if (qc)
1860 qc->err_mask |= err_mask;
1861 else
1862 ehi->err_mask |= err_mask;
1863
1864 ata_port_freeze(ap);
1865 }
1866 }
Mark Lorda3718c12008-04-19 15:07:18 -04001867 return 1; /* handled */
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001868}
1869
Brett Russ05b308e2005-10-05 17:08:53 -04001870/**
Jeff Garzikc5d3e452007-07-11 18:30:50 -04001871 * mv_interrupt - Main interrupt event handler
Brett Russ05b308e2005-10-05 17:08:53 -04001872 * @irq: unused
1873 * @dev_instance: private data; in this case the host structure
Brett Russ05b308e2005-10-05 17:08:53 -04001874 *
1875 * Read the read only register to determine if any host
1876 * controllers have pending interrupts. If so, call lower level
1877 * routine to handle. Also check for PCI errors which are only
1878 * reported here.
1879 *
Jeff Garzik8b260242005-11-12 12:32:50 -05001880 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001881 * This routine holds the host lock while processing pending
Brett Russ05b308e2005-10-05 17:08:53 -04001882 * interrupts.
1883 */
David Howells7d12e782006-10-05 14:55:46 +01001884static irqreturn_t mv_interrupt(int irq, void *dev_instance)
Brett Russ20f733e2005-09-01 18:26:17 -04001885{
Jeff Garzikcca39742006-08-24 03:19:22 -04001886 struct ata_host *host = dev_instance;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05001887 struct mv_host_priv *hpriv = host->private_data;
Mark Lorda3718c12008-04-19 15:07:18 -04001888 unsigned int handled = 0;
Mark Lord7368f912008-04-25 11:24:24 -04001889 u32 main_irq_cause, main_irq_mask;
Brett Russ20f733e2005-09-01 18:26:17 -04001890
Mark Lord646a4da2008-01-26 18:30:37 -05001891 spin_lock(&host->lock);
Mark Lord7368f912008-04-25 11:24:24 -04001892 main_irq_cause = readl(hpriv->main_irq_cause_addr);
1893 main_irq_mask = readl(hpriv->main_irq_mask_addr);
Mark Lord352fab72008-04-19 14:43:42 -04001894 /*
1895 * Deal with cases where we either have nothing pending, or have read
1896 * a bogus register value which can indicate HW removal or PCI fault.
Brett Russ20f733e2005-09-01 18:26:17 -04001897 */
Mark Lord7368f912008-04-25 11:24:24 -04001898 if ((main_irq_cause & main_irq_mask) && (main_irq_cause != 0xffffffffU)) {
1899 if (unlikely((main_irq_cause & PCI_ERR) && HAS_PCI(host)))
Mark Lorda3718c12008-04-19 15:07:18 -04001900 handled = mv_pci_error(host, hpriv->base);
1901 else
Mark Lord7368f912008-04-25 11:24:24 -04001902 handled = mv_host_intr(host, main_irq_cause);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04001903 }
Jeff Garzikcca39742006-08-24 03:19:22 -04001904 spin_unlock(&host->lock);
Brett Russ20f733e2005-09-01 18:26:17 -04001905 return IRQ_RETVAL(handled);
1906}
1907
Jeff Garzikc9d39132005-11-13 17:47:51 -05001908static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
1909{
1910 unsigned int ofs;
1911
1912 switch (sc_reg_in) {
1913 case SCR_STATUS:
1914 case SCR_ERROR:
1915 case SCR_CONTROL:
1916 ofs = sc_reg_in * sizeof(u32);
1917 break;
1918 default:
1919 ofs = 0xffffffffU;
1920 break;
1921 }
1922 return ofs;
1923}
1924
Tejun Heoda3dbb12007-07-16 14:29:40 +09001925static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05001926{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05001927 struct mv_host_priv *hpriv = ap->host->private_data;
1928 void __iomem *mmio = hpriv->base;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001929 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001930 unsigned int ofs = mv5_scr_offset(sc_reg_in);
1931
Tejun Heoda3dbb12007-07-16 14:29:40 +09001932 if (ofs != 0xffffffffU) {
1933 *val = readl(addr + ofs);
1934 return 0;
1935 } else
1936 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05001937}
1938
Tejun Heoda3dbb12007-07-16 14:29:40 +09001939static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
Jeff Garzikc9d39132005-11-13 17:47:51 -05001940{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05001941 struct mv_host_priv *hpriv = ap->host->private_data;
1942 void __iomem *mmio = hpriv->base;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001943 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001944 unsigned int ofs = mv5_scr_offset(sc_reg_in);
1945
Tejun Heoda3dbb12007-07-16 14:29:40 +09001946 if (ofs != 0xffffffffU) {
Tejun Heo0d5ff562007-02-01 15:06:36 +09001947 writelfl(val, addr + ofs);
Tejun Heoda3dbb12007-07-16 14:29:40 +09001948 return 0;
1949 } else
1950 return -EINVAL;
Jeff Garzikc9d39132005-11-13 17:47:51 -05001951}
1952
Saeed Bishara7bb3c522008-01-30 11:50:45 -11001953static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik522479f2005-11-12 22:14:02 -05001954{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11001955 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzik522479f2005-11-12 22:14:02 -05001956 int early_5080;
1957
Auke Kok44c10132007-06-08 15:46:36 -07001958 early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
Jeff Garzik522479f2005-11-12 22:14:02 -05001959
1960 if (!early_5080) {
1961 u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
1962 tmp |= (1 << 0);
1963 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
1964 }
1965
Saeed Bishara7bb3c522008-01-30 11:50:45 -11001966 mv_reset_pci_bus(host, mmio);
Jeff Garzik522479f2005-11-12 22:14:02 -05001967}
1968
1969static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
1970{
Mark Lord8e7decd2008-05-02 02:07:51 -04001971 writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05001972}
1973
Jeff Garzik47c2b672005-11-12 21:13:17 -05001974static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001975 void __iomem *mmio)
1976{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001977 void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
1978 u32 tmp;
1979
1980 tmp = readl(phy_mmio + MV5_PHY_MODE);
1981
1982 hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
1983 hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001984}
1985
Jeff Garzik47c2b672005-11-12 21:13:17 -05001986static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001987{
Jeff Garzik522479f2005-11-12 22:14:02 -05001988 u32 tmp;
1989
Mark Lord8e7decd2008-05-02 02:07:51 -04001990 writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik522479f2005-11-12 22:14:02 -05001991
1992 /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
1993
1994 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
1995 tmp |= ~(1 << 0);
1996 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001997}
1998
Jeff Garzik2a47ce02005-11-12 23:05:14 -05001999static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2000 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002001{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002002 void __iomem *phy_mmio = mv5_phy_base(mmio, port);
2003 const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
2004 u32 tmp;
2005 int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
2006
2007 if (fix_apm_sq) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002008 tmp = readl(phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002009 tmp |= (1 << 19);
Mark Lord8e7decd2008-05-02 02:07:51 -04002010 writel(tmp, phy_mmio + MV5_LTMODE_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002011
Mark Lord8e7decd2008-05-02 02:07:51 -04002012 tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002013 tmp &= ~0x3;
2014 tmp |= 0x1;
Mark Lord8e7decd2008-05-02 02:07:51 -04002015 writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002016 }
2017
2018 tmp = readl(phy_mmio + MV5_PHY_MODE);
2019 tmp &= ~mask;
2020 tmp |= hpriv->signal[port].pre;
2021 tmp |= hpriv->signal[port].amps;
2022 writel(tmp, phy_mmio + MV5_PHY_MODE);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002023}
2024
Jeff Garzikc9d39132005-11-13 17:47:51 -05002025
2026#undef ZERO
2027#define ZERO(reg) writel(0, port_mmio + (reg))
2028static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
2029 unsigned int port)
Jeff Garzik47c2b672005-11-12 21:13:17 -05002030{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002031 void __iomem *port_mmio = mv_port_base(mmio, port);
2032
Mark Lorde12bef52008-03-31 19:33:56 -04002033 mv_reset_channel(hpriv, mmio, port);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002034
2035 ZERO(0x028); /* command */
2036 writel(0x11f, port_mmio + EDMA_CFG_OFS);
2037 ZERO(0x004); /* timer */
2038 ZERO(0x008); /* irq err cause */
2039 ZERO(0x00c); /* irq err mask */
2040 ZERO(0x010); /* rq bah */
2041 ZERO(0x014); /* rq inp */
2042 ZERO(0x018); /* rq outp */
2043 ZERO(0x01c); /* respq bah */
2044 ZERO(0x024); /* respq outp */
2045 ZERO(0x020); /* respq inp */
2046 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002047 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002048}
2049#undef ZERO
2050
2051#define ZERO(reg) writel(0, hc_mmio + (reg))
2052static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2053 unsigned int hc)
2054{
2055 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2056 u32 tmp;
2057
2058 ZERO(0x00c);
2059 ZERO(0x010);
2060 ZERO(0x014);
2061 ZERO(0x018);
2062
2063 tmp = readl(hc_mmio + 0x20);
2064 tmp &= 0x1c1c1c1c;
2065 tmp |= 0x03030303;
2066 writel(tmp, hc_mmio + 0x20);
2067}
2068#undef ZERO
2069
2070static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2071 unsigned int n_hc)
2072{
2073 unsigned int hc, port;
2074
2075 for (hc = 0; hc < n_hc; hc++) {
2076 for (port = 0; port < MV_PORTS_PER_HC; port++)
2077 mv5_reset_hc_port(hpriv, mmio,
2078 (hc * MV_PORTS_PER_HC) + port);
2079
2080 mv5_reset_one_hc(hpriv, mmio, hc);
2081 }
2082
2083 return 0;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002084}
2085
Jeff Garzik101ffae2005-11-12 22:17:49 -05002086#undef ZERO
2087#define ZERO(reg) writel(0, mmio + (reg))
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002088static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002089{
Mark Lord02a121d2007-12-01 13:07:22 -05002090 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002091 u32 tmp;
2092
Mark Lord8e7decd2008-05-02 02:07:51 -04002093 tmp = readl(mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002094 tmp &= 0xff00ffff;
Mark Lord8e7decd2008-05-02 02:07:51 -04002095 writel(tmp, mmio + MV_PCI_MODE_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002096
2097 ZERO(MV_PCI_DISC_TIMER);
2098 ZERO(MV_PCI_MSI_TRIGGER);
Mark Lord8e7decd2008-05-02 02:07:51 -04002099 writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
Mark Lord7368f912008-04-25 11:24:24 -04002100 ZERO(PCI_HC_MAIN_IRQ_MASK_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002101 ZERO(MV_PCI_SERR_MASK);
Mark Lord02a121d2007-12-01 13:07:22 -05002102 ZERO(hpriv->irq_cause_ofs);
2103 ZERO(hpriv->irq_mask_ofs);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002104 ZERO(MV_PCI_ERR_LOW_ADDRESS);
2105 ZERO(MV_PCI_ERR_HIGH_ADDRESS);
2106 ZERO(MV_PCI_ERR_ATTRIBUTE);
2107 ZERO(MV_PCI_ERR_COMMAND);
2108}
2109#undef ZERO
2110
2111static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
2112{
2113 u32 tmp;
2114
2115 mv5_reset_flash(hpriv, mmio);
2116
Mark Lord8e7decd2008-05-02 02:07:51 -04002117 tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002118 tmp &= 0x3;
2119 tmp |= (1 << 5) | (1 << 6);
Mark Lord8e7decd2008-05-02 02:07:51 -04002120 writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzik101ffae2005-11-12 22:17:49 -05002121}
2122
2123/**
2124 * mv6_reset_hc - Perform the 6xxx global soft reset
2125 * @mmio: base address of the HBA
2126 *
2127 * This routine only applies to 6xxx parts.
2128 *
2129 * LOCKING:
2130 * Inherited from caller.
2131 */
Jeff Garzikc9d39132005-11-13 17:47:51 -05002132static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
2133 unsigned int n_hc)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002134{
2135 void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
2136 int i, rc = 0;
2137 u32 t;
2138
2139 /* Following procedure defined in PCI "main command and status
2140 * register" table.
2141 */
2142 t = readl(reg);
2143 writel(t | STOP_PCI_MASTER, reg);
2144
2145 for (i = 0; i < 1000; i++) {
2146 udelay(1);
2147 t = readl(reg);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002148 if (PCI_MASTER_EMPTY & t)
Jeff Garzik101ffae2005-11-12 22:17:49 -05002149 break;
Jeff Garzik101ffae2005-11-12 22:17:49 -05002150 }
2151 if (!(PCI_MASTER_EMPTY & t)) {
2152 printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
2153 rc = 1;
2154 goto done;
2155 }
2156
2157 /* set reset */
2158 i = 5;
2159 do {
2160 writel(t | GLOB_SFT_RST, reg);
2161 t = readl(reg);
2162 udelay(1);
2163 } while (!(GLOB_SFT_RST & t) && (i-- > 0));
2164
2165 if (!(GLOB_SFT_RST & t)) {
2166 printk(KERN_ERR DRV_NAME ": can't set global reset\n");
2167 rc = 1;
2168 goto done;
2169 }
2170
2171 /* clear reset and *reenable the PCI master* (not mentioned in spec) */
2172 i = 5;
2173 do {
2174 writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
2175 t = readl(reg);
2176 udelay(1);
2177 } while ((GLOB_SFT_RST & t) && (i-- > 0));
2178
2179 if (GLOB_SFT_RST & t) {
2180 printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
2181 rc = 1;
2182 }
2183done:
2184 return rc;
2185}
2186
Jeff Garzik47c2b672005-11-12 21:13:17 -05002187static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002188 void __iomem *mmio)
2189{
2190 void __iomem *port_mmio;
2191 u32 tmp;
2192
Mark Lord8e7decd2008-05-02 02:07:51 -04002193 tmp = readl(mmio + MV_RESET_CFG_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002194 if ((tmp & (1 << 0)) == 0) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002195 hpriv->signal[idx].amps = 0x7 << 8;
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002196 hpriv->signal[idx].pre = 0x1 << 5;
2197 return;
2198 }
2199
2200 port_mmio = mv_port_base(mmio, idx);
2201 tmp = readl(port_mmio + PHY_MODE2);
2202
2203 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2204 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2205}
2206
Jeff Garzik47c2b672005-11-12 21:13:17 -05002207static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002208{
Mark Lord8e7decd2008-05-02 02:07:51 -04002209 writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05002210}
2211
Jeff Garzikc9d39132005-11-13 17:47:51 -05002212static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002213 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002214{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002215 void __iomem *port_mmio = mv_port_base(mmio, port);
2216
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002217 u32 hp_flags = hpriv->hp_flags;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002218 int fix_phy_mode2 =
2219 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002220 int fix_phy_mode4 =
Jeff Garzik47c2b672005-11-12 21:13:17 -05002221 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2222 u32 m2, tmp;
2223
2224 if (fix_phy_mode2) {
2225 m2 = readl(port_mmio + PHY_MODE2);
2226 m2 &= ~(1 << 16);
2227 m2 |= (1 << 31);
2228 writel(m2, port_mmio + PHY_MODE2);
2229
2230 udelay(200);
2231
2232 m2 = readl(port_mmio + PHY_MODE2);
2233 m2 &= ~((1 << 16) | (1 << 31));
2234 writel(m2, port_mmio + PHY_MODE2);
2235
2236 udelay(200);
2237 }
2238
2239 /* who knows what this magic does */
2240 tmp = readl(port_mmio + PHY_MODE3);
2241 tmp &= ~0x7F800000;
2242 tmp |= 0x2A800000;
2243 writel(tmp, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002244
2245 if (fix_phy_mode4) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002246 u32 m4;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002247
2248 m4 = readl(port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002249
2250 if (hp_flags & MV_HP_ERRATA_60X1B2)
Mark Lorde12bef52008-03-31 19:33:56 -04002251 tmp = readl(port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002252
Mark Lorde12bef52008-03-31 19:33:56 -04002253 /* workaround for errata FEr SATA#10 (part 1) */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002254 m4 = (m4 & ~(1 << 1)) | (1 << 0);
2255
2256 writel(m4, port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002257
2258 if (hp_flags & MV_HP_ERRATA_60X1B2)
Mark Lorde12bef52008-03-31 19:33:56 -04002259 writel(tmp, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002260 }
2261
2262 /* Revert values of pre-emphasis and signal amps to the saved ones */
2263 m2 = readl(port_mmio + PHY_MODE2);
2264
2265 m2 &= ~MV_M2_PREAMP_MASK;
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002266 m2 |= hpriv->signal[port].amps;
2267 m2 |= hpriv->signal[port].pre;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002268 m2 &= ~(1 << 16);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002269
Jeff Garzike4e7b892006-01-31 12:18:41 -05002270 /* according to mvSata 3.6.1, some IIE values are fixed */
2271 if (IS_GEN_IIE(hpriv)) {
2272 m2 &= ~0xC30FF01F;
2273 m2 |= 0x0000900F;
2274 }
2275
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002276 writel(m2, port_mmio + PHY_MODE2);
2277}
2278
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002279/* TODO: use the generic LED interface to configure the SATA Presence */
2280/* & Acitivy LEDs on the board */
2281static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
2282 void __iomem *mmio)
2283{
2284 return;
2285}
2286
2287static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
2288 void __iomem *mmio)
2289{
2290 void __iomem *port_mmio;
2291 u32 tmp;
2292
2293 port_mmio = mv_port_base(mmio, idx);
2294 tmp = readl(port_mmio + PHY_MODE2);
2295
2296 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
2297 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
2298}
2299
2300#undef ZERO
2301#define ZERO(reg) writel(0, port_mmio + (reg))
2302static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
2303 void __iomem *mmio, unsigned int port)
2304{
2305 void __iomem *port_mmio = mv_port_base(mmio, port);
2306
Mark Lorde12bef52008-03-31 19:33:56 -04002307 mv_reset_channel(hpriv, mmio, port);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002308
2309 ZERO(0x028); /* command */
2310 writel(0x101f, port_mmio + EDMA_CFG_OFS);
2311 ZERO(0x004); /* timer */
2312 ZERO(0x008); /* irq err cause */
2313 ZERO(0x00c); /* irq err mask */
2314 ZERO(0x010); /* rq bah */
2315 ZERO(0x014); /* rq inp */
2316 ZERO(0x018); /* rq outp */
2317 ZERO(0x01c); /* respq bah */
2318 ZERO(0x024); /* respq outp */
2319 ZERO(0x020); /* respq inp */
2320 ZERO(0x02c); /* test control */
Mark Lord8e7decd2008-05-02 02:07:51 -04002321 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002322}
2323
2324#undef ZERO
2325
2326#define ZERO(reg) writel(0, hc_mmio + (reg))
2327static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
2328 void __iomem *mmio)
2329{
2330 void __iomem *hc_mmio = mv_hc_base(mmio, 0);
2331
2332 ZERO(0x00c);
2333 ZERO(0x010);
2334 ZERO(0x014);
2335
2336}
2337
2338#undef ZERO
2339
2340static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
2341 void __iomem *mmio, unsigned int n_hc)
2342{
2343 unsigned int port;
2344
2345 for (port = 0; port < hpriv->n_ports; port++)
2346 mv_soc_reset_hc_port(hpriv, mmio, port);
2347
2348 mv_soc_reset_one_hc(hpriv, mmio);
2349
2350 return 0;
2351}
2352
2353static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
2354 void __iomem *mmio)
2355{
2356 return;
2357}
2358
2359static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
2360{
2361 return;
2362}
2363
Mark Lord8e7decd2008-05-02 02:07:51 -04002364static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
Mark Lordb67a1062008-03-31 19:35:13 -04002365{
Mark Lord8e7decd2008-05-02 02:07:51 -04002366 u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002367
Mark Lord8e7decd2008-05-02 02:07:51 -04002368 ifcfg = (ifcfg & 0xf7f) | 0x9b1000; /* from chip spec */
Mark Lordb67a1062008-03-31 19:35:13 -04002369 if (want_gen2i)
Mark Lord8e7decd2008-05-02 02:07:51 -04002370 ifcfg |= (1 << 7); /* enable gen2i speed */
2371 writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002372}
2373
Mark Lorde12bef52008-03-31 19:33:56 -04002374static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzikc9d39132005-11-13 17:47:51 -05002375 unsigned int port_no)
Brett Russ20f733e2005-09-01 18:26:17 -04002376{
Jeff Garzikc9d39132005-11-13 17:47:51 -05002377 void __iomem *port_mmio = mv_port_base(mmio, port_no);
Brett Russ20f733e2005-09-01 18:26:17 -04002378
Mark Lord8e7decd2008-05-02 02:07:51 -04002379 /*
2380 * The datasheet warns against setting EDMA_RESET when EDMA is active
2381 * (but doesn't say what the problem might be). So we first try
2382 * to disable the EDMA engine before doing the EDMA_RESET operation.
2383 */
Mark Lord0d8be5c2008-04-16 14:56:12 -04002384 mv_stop_edma_engine(port_mmio);
Mark Lord8e7decd2008-05-02 02:07:51 -04002385 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002386
Mark Lordb67a1062008-03-31 19:35:13 -04002387 if (!IS_GEN_I(hpriv)) {
Mark Lord8e7decd2008-05-02 02:07:51 -04002388 /* Enable 3.0gb/s link speed: this survives EDMA_RESET */
2389 mv_setup_ifcfg(port_mmio, 1);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002390 }
Mark Lordb67a1062008-03-31 19:35:13 -04002391 /*
Mark Lord8e7decd2008-05-02 02:07:51 -04002392 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
Mark Lordb67a1062008-03-31 19:35:13 -04002393 * link, and physical layers. It resets all SATA interface registers
2394 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
Brett Russ20f733e2005-09-01 18:26:17 -04002395 */
Mark Lord8e7decd2008-05-02 02:07:51 -04002396 writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
Mark Lordb67a1062008-03-31 19:35:13 -04002397 udelay(25); /* allow reset propagation */
Brett Russ31961942005-09-30 01:36:00 -04002398 writelfl(0, port_mmio + EDMA_CMD_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002399
Jeff Garzikc9d39132005-11-13 17:47:51 -05002400 hpriv->ops->phy_errata(hpriv, mmio, port_no);
2401
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002402 if (IS_GEN_I(hpriv))
Jeff Garzikc9d39132005-11-13 17:47:51 -05002403 mdelay(1);
2404}
2405
Mark Lorde49856d2008-04-16 14:59:07 -04002406static void mv_pmp_select(struct ata_port *ap, int pmp)
Jeff Garzikc9d39132005-11-13 17:47:51 -05002407{
Mark Lorde49856d2008-04-16 14:59:07 -04002408 if (sata_pmp_supported(ap)) {
2409 void __iomem *port_mmio = mv_ap_base(ap);
2410 u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
2411 int old = reg & 0xf;
Jeff Garzikc9d39132005-11-13 17:47:51 -05002412
Mark Lorde49856d2008-04-16 14:59:07 -04002413 if (old != pmp) {
2414 reg = (reg & ~0xf) | pmp;
2415 writelfl(reg, port_mmio + SATA_IFCTL_OFS);
2416 }
Tejun Heoda3dbb12007-07-16 14:29:40 +09002417 }
Brett Russ20f733e2005-09-01 18:26:17 -04002418}
2419
Mark Lorde49856d2008-04-16 14:59:07 -04002420static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
2421 unsigned long deadline)
Jeff Garzik22374672005-11-17 10:59:48 -05002422{
Mark Lorde49856d2008-04-16 14:59:07 -04002423 mv_pmp_select(link->ap, sata_srst_pmp(link));
2424 return sata_std_hardreset(link, class, deadline);
2425}
Jeff Garzik0ea9e172007-07-13 17:06:45 -04002426
Mark Lorde49856d2008-04-16 14:59:07 -04002427static int mv_softreset(struct ata_link *link, unsigned int *class,
2428 unsigned long deadline)
2429{
2430 mv_pmp_select(link->ap, sata_srst_pmp(link));
2431 return ata_sff_softreset(link, class, deadline);
Jeff Garzik22374672005-11-17 10:59:48 -05002432}
2433
Tejun Heocc0680a2007-08-06 18:36:23 +09002434static int mv_hardreset(struct ata_link *link, unsigned int *class,
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002435 unsigned long deadline)
2436{
Tejun Heocc0680a2007-08-06 18:36:23 +09002437 struct ata_port *ap = link->ap;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002438 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lordb5624682008-03-31 19:34:40 -04002439 struct mv_port_priv *pp = ap->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002440 void __iomem *mmio = hpriv->base;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002441 int rc, attempts = 0, extra = 0;
2442 u32 sstatus;
2443 bool online;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002444
Mark Lorde12bef52008-03-31 19:33:56 -04002445 mv_reset_channel(hpriv, mmio, ap->port_no);
Mark Lordb5624682008-03-31 19:34:40 -04002446 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002447
Mark Lord0d8be5c2008-04-16 14:56:12 -04002448 /* Workaround for errata FEr SATA#10 (part 2) */
2449 do {
Mark Lord17c5aab2008-04-16 14:56:51 -04002450 const unsigned long *timing =
2451 sata_ehc_deb_timing(&link->eh_context);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002452
Mark Lord17c5aab2008-04-16 14:56:51 -04002453 rc = sata_link_hardreset(link, timing, deadline + extra,
2454 &online, NULL);
2455 if (rc)
Mark Lord0d8be5c2008-04-16 14:56:12 -04002456 return rc;
Mark Lord0d8be5c2008-04-16 14:56:12 -04002457 sata_scr_read(link, SCR_STATUS, &sstatus);
2458 if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
2459 /* Force 1.5gb/s link speed and try again */
Mark Lord8e7decd2008-05-02 02:07:51 -04002460 mv_setup_ifcfg(mv_ap_base(ap), 0);
Mark Lord0d8be5c2008-04-16 14:56:12 -04002461 if (time_after(jiffies + HZ, deadline))
2462 extra = HZ; /* only extend it once, max */
2463 }
2464 } while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002465
Mark Lord17c5aab2008-04-16 14:56:51 -04002466 return rc;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002467}
2468
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002469static void mv_eh_freeze(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04002470{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002471 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord1cfd19a2008-04-19 15:05:50 -04002472 unsigned int shift, hardport, port = ap->port_no;
Mark Lord7368f912008-04-25 11:24:24 -04002473 u32 main_irq_mask;
Brett Russ31961942005-09-30 01:36:00 -04002474
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002475 /* FIXME: handle coalescing completion events properly */
Brett Russ31961942005-09-30 01:36:00 -04002476
Mark Lord1cfd19a2008-04-19 15:05:50 -04002477 mv_stop_edma(ap);
2478 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Brett Russ31961942005-09-30 01:36:00 -04002479
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002480 /* disable assertion of portN err, done events */
Mark Lord7368f912008-04-25 11:24:24 -04002481 main_irq_mask = readl(hpriv->main_irq_mask_addr);
2482 main_irq_mask &= ~((DONE_IRQ | ERR_IRQ) << shift);
2483 writelfl(main_irq_mask, hpriv->main_irq_mask_addr);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002484}
2485
2486static void mv_eh_thaw(struct ata_port *ap)
2487{
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002488 struct mv_host_priv *hpriv = ap->host->private_data;
Mark Lord1cfd19a2008-04-19 15:05:50 -04002489 unsigned int shift, hardport, port = ap->port_no;
2490 void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002491 void __iomem *port_mmio = mv_ap_base(ap);
Mark Lord7368f912008-04-25 11:24:24 -04002492 u32 main_irq_mask, hc_irq_cause;
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002493
2494 /* FIXME: handle coalescing completion events properly */
2495
Mark Lord1cfd19a2008-04-19 15:05:50 -04002496 MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002497
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002498 /* clear EDMA errors on this port */
2499 writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2500
2501 /* clear pending irq events */
2502 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
Mark Lord1cfd19a2008-04-19 15:05:50 -04002503 hc_irq_cause &= ~((DEV_IRQ | DMA_IRQ) << hardport);
2504 writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
Jeff Garzikbdd4ddd2007-07-12 14:34:26 -04002505
2506 /* enable assertion of portN err, done events */
Mark Lord7368f912008-04-25 11:24:24 -04002507 main_irq_mask = readl(hpriv->main_irq_mask_addr);
2508 main_irq_mask |= ((DONE_IRQ | ERR_IRQ) << shift);
2509 writelfl(main_irq_mask, hpriv->main_irq_mask_addr);
Brett Russ31961942005-09-30 01:36:00 -04002510}
2511
Brett Russ05b308e2005-10-05 17:08:53 -04002512/**
2513 * mv_port_init - Perform some early initialization on a single port.
2514 * @port: libata data structure storing shadow register addresses
2515 * @port_mmio: base address of the port
2516 *
2517 * Initialize shadow register mmio addresses, clear outstanding
2518 * interrupts on the port, and unmask interrupts for the future
2519 * start of the port.
2520 *
2521 * LOCKING:
2522 * Inherited from caller.
2523 */
Brett Russ31961942005-09-30 01:36:00 -04002524static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
2525{
Tejun Heo0d5ff562007-02-01 15:06:36 +09002526 void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
Brett Russ31961942005-09-30 01:36:00 -04002527 unsigned serr_ofs;
2528
Jeff Garzik8b260242005-11-12 12:32:50 -05002529 /* PIO related setup
Brett Russ31961942005-09-30 01:36:00 -04002530 */
2531 port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
Jeff Garzik8b260242005-11-12 12:32:50 -05002532 port->error_addr =
Brett Russ31961942005-09-30 01:36:00 -04002533 port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
2534 port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
2535 port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
2536 port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
2537 port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
2538 port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
Jeff Garzik8b260242005-11-12 12:32:50 -05002539 port->status_addr =
Brett Russ31961942005-09-30 01:36:00 -04002540 port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
2541 /* special case: control/altstatus doesn't have ATA_REG_ address */
2542 port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
2543
2544 /* unused: */
Randy Dunlap8d9db2d2007-02-16 01:40:06 -08002545 port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
Brett Russ20f733e2005-09-01 18:26:17 -04002546
Brett Russ31961942005-09-30 01:36:00 -04002547 /* Clear any currently outstanding port interrupt conditions */
2548 serr_ofs = mv_scr_offset(SCR_ERROR);
2549 writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
2550 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2551
Mark Lord646a4da2008-01-26 18:30:37 -05002552 /* unmask all non-transient EDMA error interrupts */
2553 writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002554
Jeff Garzik8b260242005-11-12 12:32:50 -05002555 VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
Brett Russ31961942005-09-30 01:36:00 -04002556 readl(port_mmio + EDMA_CFG_OFS),
2557 readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
2558 readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04002559}
2560
Mark Lord616d4a92008-05-02 02:08:32 -04002561static unsigned int mv_in_pcix_mode(struct ata_host *host)
2562{
2563 struct mv_host_priv *hpriv = host->private_data;
2564 void __iomem *mmio = hpriv->base;
2565 u32 reg;
2566
2567 if (!HAS_PCI(host) || !IS_PCIE(hpriv))
2568 return 0; /* not PCI-X capable */
2569 reg = readl(mmio + MV_PCI_MODE_OFS);
2570 if ((reg & MV_PCI_MODE_MASK) == 0)
2571 return 0; /* conventional PCI mode */
2572 return 1; /* chip is in PCI-X mode */
2573}
2574
2575static int mv_pci_cut_through_okay(struct ata_host *host)
2576{
2577 struct mv_host_priv *hpriv = host->private_data;
2578 void __iomem *mmio = hpriv->base;
2579 u32 reg;
2580
2581 if (!mv_in_pcix_mode(host)) {
2582 reg = readl(mmio + PCI_COMMAND_OFS);
2583 if (reg & PCI_COMMAND_MRDTRIG)
2584 return 0; /* not okay */
2585 }
2586 return 1; /* okay */
2587}
2588
Tejun Heo4447d352007-04-17 23:44:08 +09002589static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002590{
Tejun Heo4447d352007-04-17 23:44:08 +09002591 struct pci_dev *pdev = to_pci_dev(host->dev);
2592 struct mv_host_priv *hpriv = host->private_data;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002593 u32 hp_flags = hpriv->hp_flags;
2594
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002595 switch (board_idx) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002596 case chip_5080:
2597 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002598 hp_flags |= MV_HP_GEN_I;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002599
Auke Kok44c10132007-06-08 15:46:36 -07002600 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002601 case 0x1:
2602 hp_flags |= MV_HP_ERRATA_50XXB0;
2603 break;
2604 case 0x3:
2605 hp_flags |= MV_HP_ERRATA_50XXB2;
2606 break;
2607 default:
2608 dev_printk(KERN_WARNING, &pdev->dev,
2609 "Applying 50XXB2 workarounds to unknown rev\n");
2610 hp_flags |= MV_HP_ERRATA_50XXB2;
2611 break;
2612 }
2613 break;
2614
2615 case chip_504x:
2616 case chip_508x:
2617 hpriv->ops = &mv5xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002618 hp_flags |= MV_HP_GEN_I;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002619
Auke Kok44c10132007-06-08 15:46:36 -07002620 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002621 case 0x0:
2622 hp_flags |= MV_HP_ERRATA_50XXB0;
2623 break;
2624 case 0x3:
2625 hp_flags |= MV_HP_ERRATA_50XXB2;
2626 break;
2627 default:
2628 dev_printk(KERN_WARNING, &pdev->dev,
2629 "Applying B2 workarounds to unknown rev\n");
2630 hp_flags |= MV_HP_ERRATA_50XXB2;
2631 break;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002632 }
2633 break;
2634
2635 case chip_604x:
2636 case chip_608x:
Jeff Garzik47c2b672005-11-12 21:13:17 -05002637 hpriv->ops = &mv6xxx_ops;
Jeff Garzikee9ccdf2007-07-12 15:51:22 -04002638 hp_flags |= MV_HP_GEN_II;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002639
Auke Kok44c10132007-06-08 15:46:36 -07002640 switch (pdev->revision) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002641 case 0x7:
2642 hp_flags |= MV_HP_ERRATA_60X1B2;
2643 break;
2644 case 0x9:
2645 hp_flags |= MV_HP_ERRATA_60X1C0;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002646 break;
2647 default:
2648 dev_printk(KERN_WARNING, &pdev->dev,
Jeff Garzik47c2b672005-11-12 21:13:17 -05002649 "Applying B2 workarounds to unknown rev\n");
2650 hp_flags |= MV_HP_ERRATA_60X1B2;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002651 break;
2652 }
2653 break;
2654
Jeff Garzike4e7b892006-01-31 12:18:41 -05002655 case chip_7042:
Mark Lord616d4a92008-05-02 02:08:32 -04002656 hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
Mark Lord306b30f2007-12-04 14:07:52 -05002657 if (pdev->vendor == PCI_VENDOR_ID_TTI &&
2658 (pdev->device == 0x2300 || pdev->device == 0x2310))
2659 {
Mark Lord4e520032007-12-11 12:58:05 -05002660 /*
2661 * Highpoint RocketRAID PCIe 23xx series cards:
2662 *
2663 * Unconfigured drives are treated as "Legacy"
2664 * by the BIOS, and it overwrites sector 8 with
2665 * a "Lgcy" metadata block prior to Linux boot.
2666 *
2667 * Configured drives (RAID or JBOD) leave sector 8
2668 * alone, but instead overwrite a high numbered
2669 * sector for the RAID metadata. This sector can
2670 * be determined exactly, by truncating the physical
2671 * drive capacity to a nice even GB value.
2672 *
2673 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
2674 *
2675 * Warn the user, lest they think we're just buggy.
2676 */
2677 printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
2678 " BIOS CORRUPTS DATA on all attached drives,"
2679 " regardless of if/how they are configured."
2680 " BEWARE!\n");
2681 printk(KERN_WARNING DRV_NAME ": For data safety, do not"
2682 " use sectors 8-9 on \"Legacy\" drives,"
2683 " and avoid the final two gigabytes on"
2684 " all RocketRAID BIOS initialized drives.\n");
Mark Lord306b30f2007-12-04 14:07:52 -05002685 }
Mark Lord8e7decd2008-05-02 02:07:51 -04002686 /* drop through */
Jeff Garzike4e7b892006-01-31 12:18:41 -05002687 case chip_6042:
2688 hpriv->ops = &mv6xxx_ops;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002689 hp_flags |= MV_HP_GEN_IIE;
Mark Lord616d4a92008-05-02 02:08:32 -04002690 if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
2691 hp_flags |= MV_HP_CUT_THROUGH;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002692
Auke Kok44c10132007-06-08 15:46:36 -07002693 switch (pdev->revision) {
Jeff Garzike4e7b892006-01-31 12:18:41 -05002694 case 0x0:
2695 hp_flags |= MV_HP_ERRATA_XX42A0;
2696 break;
2697 case 0x1:
2698 hp_flags |= MV_HP_ERRATA_60X1C0;
2699 break;
2700 default:
2701 dev_printk(KERN_WARNING, &pdev->dev,
2702 "Applying 60X1C0 workarounds to unknown rev\n");
2703 hp_flags |= MV_HP_ERRATA_60X1C0;
2704 break;
2705 }
2706 break;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002707 case chip_soc:
2708 hpriv->ops = &mv_soc_ops;
2709 hp_flags |= MV_HP_ERRATA_60X1C0;
2710 break;
Jeff Garzike4e7b892006-01-31 12:18:41 -05002711
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002712 default:
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002713 dev_printk(KERN_ERR, host->dev,
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002714 "BUG: invalid board index %u\n", board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002715 return 1;
2716 }
2717
2718 hpriv->hp_flags = hp_flags;
Mark Lord02a121d2007-12-01 13:07:22 -05002719 if (hp_flags & MV_HP_PCIE) {
2720 hpriv->irq_cause_ofs = PCIE_IRQ_CAUSE_OFS;
2721 hpriv->irq_mask_ofs = PCIE_IRQ_MASK_OFS;
2722 hpriv->unmask_all_irqs = PCIE_UNMASK_ALL_IRQS;
2723 } else {
2724 hpriv->irq_cause_ofs = PCI_IRQ_CAUSE_OFS;
2725 hpriv->irq_mask_ofs = PCI_IRQ_MASK_OFS;
2726 hpriv->unmask_all_irqs = PCI_UNMASK_ALL_IRQS;
2727 }
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002728
2729 return 0;
2730}
2731
Brett Russ05b308e2005-10-05 17:08:53 -04002732/**
Jeff Garzik47c2b672005-11-12 21:13:17 -05002733 * mv_init_host - Perform some early initialization of the host.
Tejun Heo4447d352007-04-17 23:44:08 +09002734 * @host: ATA host to initialize
2735 * @board_idx: controller index
Brett Russ05b308e2005-10-05 17:08:53 -04002736 *
2737 * If possible, do an early global reset of the host. Then do
2738 * our port init and clear/unmask all/relevant host interrupts.
2739 *
2740 * LOCKING:
2741 * Inherited from caller.
2742 */
Tejun Heo4447d352007-04-17 23:44:08 +09002743static int mv_init_host(struct ata_host *host, unsigned int board_idx)
Brett Russ20f733e2005-09-01 18:26:17 -04002744{
2745 int rc = 0, n_hc, port, hc;
Tejun Heo4447d352007-04-17 23:44:08 +09002746 struct mv_host_priv *hpriv = host->private_data;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002747 void __iomem *mmio = hpriv->base;
Jeff Garzik47c2b672005-11-12 21:13:17 -05002748
Tejun Heo4447d352007-04-17 23:44:08 +09002749 rc = mv_chip_id(host, board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002750 if (rc)
Mark Lord352fab72008-04-19 14:43:42 -04002751 goto done;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002752
2753 if (HAS_PCI(host)) {
Mark Lord7368f912008-04-25 11:24:24 -04002754 hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
2755 hpriv->main_irq_mask_addr = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002756 } else {
Mark Lord7368f912008-04-25 11:24:24 -04002757 hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
2758 hpriv->main_irq_mask_addr = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002759 }
Mark Lord352fab72008-04-19 14:43:42 -04002760
2761 /* global interrupt mask: 0 == mask everything */
Mark Lord7368f912008-04-25 11:24:24 -04002762 writel(0, hpriv->main_irq_mask_addr);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002763
Tejun Heo4447d352007-04-17 23:44:08 +09002764 n_hc = mv_get_hc_count(host->ports[0]->flags);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002765
Tejun Heo4447d352007-04-17 23:44:08 +09002766 for (port = 0; port < host->n_ports; port++)
Jeff Garzik47c2b672005-11-12 21:13:17 -05002767 hpriv->ops->read_preamp(hpriv, port, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002768
Jeff Garzikc9d39132005-11-13 17:47:51 -05002769 rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002770 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04002771 goto done;
Brett Russ20f733e2005-09-01 18:26:17 -04002772
Jeff Garzik522479f2005-11-12 22:14:02 -05002773 hpriv->ops->reset_flash(hpriv, mmio);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002774 hpriv->ops->reset_bus(host, mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002775 hpriv->ops->enable_leds(hpriv, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002776
Tejun Heo4447d352007-04-17 23:44:08 +09002777 for (port = 0; port < host->n_ports; port++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09002778 struct ata_port *ap = host->ports[port];
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002779 void __iomem *port_mmio = mv_port_base(mmio, port);
Tejun Heocbcdd872007-08-18 13:14:55 +09002780
2781 mv_port_init(&ap->ioaddr, port_mmio);
2782
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002783#ifdef CONFIG_PCI
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002784 if (HAS_PCI(host)) {
2785 unsigned int offset = port_mmio - mmio;
2786 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
2787 ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
2788 }
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002789#endif
Brett Russ20f733e2005-09-01 18:26:17 -04002790 }
2791
2792 for (hc = 0; hc < n_hc; hc++) {
Brett Russ31961942005-09-30 01:36:00 -04002793 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2794
2795 VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
2796 "(before clear)=0x%08x\n", hc,
2797 readl(hc_mmio + HC_CFG_OFS),
2798 readl(hc_mmio + HC_IRQ_CAUSE_OFS));
2799
2800 /* Clear any currently outstanding hc interrupt conditions */
2801 writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002802 }
2803
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002804 if (HAS_PCI(host)) {
2805 /* Clear any currently outstanding host interrupt conditions */
2806 writelfl(0, mmio + hpriv->irq_cause_ofs);
Brett Russ31961942005-09-30 01:36:00 -04002807
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002808 /* and unmask interrupt generation for host regs */
2809 writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
2810 if (IS_GEN_I(hpriv))
2811 writelfl(~HC_MAIN_MASKED_IRQS_5,
Mark Lord7368f912008-04-25 11:24:24 -04002812 hpriv->main_irq_mask_addr);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002813 else
2814 writelfl(~HC_MAIN_MASKED_IRQS,
Mark Lord7368f912008-04-25 11:24:24 -04002815 hpriv->main_irq_mask_addr);
Jeff Garzikfb621e22007-02-25 04:19:45 -05002816
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002817 VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
2818 "PCI int cause/mask=0x%08x/0x%08x\n",
Mark Lord7368f912008-04-25 11:24:24 -04002819 readl(hpriv->main_irq_cause_addr),
2820 readl(hpriv->main_irq_mask_addr),
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002821 readl(mmio + hpriv->irq_cause_ofs),
2822 readl(mmio + hpriv->irq_mask_ofs));
2823 } else {
2824 writelfl(~HC_MAIN_MASKED_IRQS_SOC,
Mark Lord7368f912008-04-25 11:24:24 -04002825 hpriv->main_irq_mask_addr);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002826 VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x\n",
Mark Lord7368f912008-04-25 11:24:24 -04002827 readl(hpriv->main_irq_cause_addr),
2828 readl(hpriv->main_irq_mask_addr));
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002829 }
Brett Russ31961942005-09-30 01:36:00 -04002830done:
Brett Russ20f733e2005-09-01 18:26:17 -04002831 return rc;
2832}
2833
Byron Bradleyfbf14e22008-02-10 21:17:30 +00002834static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
2835{
2836 hpriv->crqb_pool = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
2837 MV_CRQB_Q_SZ, 0);
2838 if (!hpriv->crqb_pool)
2839 return -ENOMEM;
2840
2841 hpriv->crpb_pool = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
2842 MV_CRPB_Q_SZ, 0);
2843 if (!hpriv->crpb_pool)
2844 return -ENOMEM;
2845
2846 hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
2847 MV_SG_TBL_SZ, 0);
2848 if (!hpriv->sg_tbl_pool)
2849 return -ENOMEM;
2850
2851 return 0;
2852}
2853
Lennert Buytenhek15a32632008-03-27 14:51:39 -04002854static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
2855 struct mbus_dram_target_info *dram)
2856{
2857 int i;
2858
2859 for (i = 0; i < 4; i++) {
2860 writel(0, hpriv->base + WINDOW_CTRL(i));
2861 writel(0, hpriv->base + WINDOW_BASE(i));
2862 }
2863
2864 for (i = 0; i < dram->num_cs; i++) {
2865 struct mbus_dram_window *cs = dram->cs + i;
2866
2867 writel(((cs->size - 1) & 0xffff0000) |
2868 (cs->mbus_attr << 8) |
2869 (dram->mbus_dram_target_id << 4) | 1,
2870 hpriv->base + WINDOW_CTRL(i));
2871 writel(cs->base, hpriv->base + WINDOW_BASE(i));
2872 }
2873}
2874
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002875/**
2876 * mv_platform_probe - handle a positive probe of an soc Marvell
2877 * host
2878 * @pdev: platform device found
2879 *
2880 * LOCKING:
2881 * Inherited from caller.
2882 */
2883static int mv_platform_probe(struct platform_device *pdev)
2884{
2885 static int printed_version;
2886 const struct mv_sata_platform_data *mv_platform_data;
2887 const struct ata_port_info *ppi[] =
2888 { &mv_port_info[chip_soc], NULL };
2889 struct ata_host *host;
2890 struct mv_host_priv *hpriv;
2891 struct resource *res;
2892 int n_ports, rc;
2893
2894 if (!printed_version++)
2895 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
2896
2897 /*
2898 * Simple resource validation ..
2899 */
2900 if (unlikely(pdev->num_resources != 2)) {
2901 dev_err(&pdev->dev, "invalid number of resources\n");
2902 return -EINVAL;
2903 }
2904
2905 /*
2906 * Get the register base first
2907 */
2908 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2909 if (res == NULL)
2910 return -EINVAL;
2911
2912 /* allocate host */
2913 mv_platform_data = pdev->dev.platform_data;
2914 n_ports = mv_platform_data->n_ports;
2915
2916 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
2917 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
2918
2919 if (!host || !hpriv)
2920 return -ENOMEM;
2921 host->private_data = hpriv;
2922 hpriv->n_ports = n_ports;
2923
2924 host->iomap = NULL;
Saeed Bisharaf1cb0ea2008-02-18 07:42:28 -11002925 hpriv->base = devm_ioremap(&pdev->dev, res->start,
2926 res->end - res->start + 1);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002927 hpriv->base -= MV_SATAHC0_REG_BASE;
2928
Lennert Buytenhek15a32632008-03-27 14:51:39 -04002929 /*
2930 * (Re-)program MBUS remapping windows if we are asked to.
2931 */
2932 if (mv_platform_data->dram != NULL)
2933 mv_conf_mbus_windows(hpriv, mv_platform_data->dram);
2934
Byron Bradleyfbf14e22008-02-10 21:17:30 +00002935 rc = mv_create_dma_pools(hpriv, &pdev->dev);
2936 if (rc)
2937 return rc;
2938
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002939 /* initialize adapter */
2940 rc = mv_init_host(host, chip_soc);
2941 if (rc)
2942 return rc;
2943
2944 dev_printk(KERN_INFO, &pdev->dev,
2945 "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
2946 host->n_ports);
2947
2948 return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
2949 IRQF_SHARED, &mv6_sht);
2950}
2951
2952/*
2953 *
2954 * mv_platform_remove - unplug a platform interface
2955 * @pdev: platform device
2956 *
2957 * A platform bus SATA device has been unplugged. Perform the needed
2958 * cleanup. Also called on module unload for any active devices.
2959 */
2960static int __devexit mv_platform_remove(struct platform_device *pdev)
2961{
2962 struct device *dev = &pdev->dev;
2963 struct ata_host *host = dev_get_drvdata(dev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002964
2965 ata_host_detach(host);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002966 return 0;
2967}
2968
2969static struct platform_driver mv_platform_driver = {
2970 .probe = mv_platform_probe,
2971 .remove = __devexit_p(mv_platform_remove),
2972 .driver = {
2973 .name = DRV_NAME,
2974 .owner = THIS_MODULE,
2975 },
2976};
2977
2978
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002979#ifdef CONFIG_PCI
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002980static int mv_pci_init_one(struct pci_dev *pdev,
2981 const struct pci_device_id *ent);
2982
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002983
2984static struct pci_driver mv_pci_driver = {
2985 .name = DRV_NAME,
2986 .id_table = mv_pci_tbl,
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05002987 .probe = mv_pci_init_one,
Saeed Bishara7bb3c522008-01-30 11:50:45 -11002988 .remove = ata_pci_remove_one,
2989};
2990
2991/*
2992 * module options
2993 */
2994static int msi; /* Use PCI msi; either zero (off, default) or non-zero */
2995
2996
2997/* move to PCI layer or libata core? */
2998static int pci_go_64(struct pci_dev *pdev)
2999{
3000 int rc;
3001
3002 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
3003 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3004 if (rc) {
3005 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3006 if (rc) {
3007 dev_printk(KERN_ERR, &pdev->dev,
3008 "64-bit DMA enable failed\n");
3009 return rc;
3010 }
3011 }
3012 } else {
3013 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3014 if (rc) {
3015 dev_printk(KERN_ERR, &pdev->dev,
3016 "32-bit DMA enable failed\n");
3017 return rc;
3018 }
3019 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
3020 if (rc) {
3021 dev_printk(KERN_ERR, &pdev->dev,
3022 "32-bit consistent DMA enable failed\n");
3023 return rc;
3024 }
3025 }
3026
3027 return rc;
3028}
3029
Brett Russ05b308e2005-10-05 17:08:53 -04003030/**
3031 * mv_print_info - Dump key info to kernel log for perusal.
Tejun Heo4447d352007-04-17 23:44:08 +09003032 * @host: ATA host to print info about
Brett Russ05b308e2005-10-05 17:08:53 -04003033 *
3034 * FIXME: complete this.
3035 *
3036 * LOCKING:
3037 * Inherited from caller.
3038 */
Tejun Heo4447d352007-04-17 23:44:08 +09003039static void mv_print_info(struct ata_host *host)
Brett Russ31961942005-09-30 01:36:00 -04003040{
Tejun Heo4447d352007-04-17 23:44:08 +09003041 struct pci_dev *pdev = to_pci_dev(host->dev);
3042 struct mv_host_priv *hpriv = host->private_data;
Auke Kok44c10132007-06-08 15:46:36 -07003043 u8 scc;
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003044 const char *scc_s, *gen;
Brett Russ31961942005-09-30 01:36:00 -04003045
3046 /* Use this to determine the HW stepping of the chip so we know
3047 * what errata to workaround
3048 */
Brett Russ31961942005-09-30 01:36:00 -04003049 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
3050 if (scc == 0)
3051 scc_s = "SCSI";
3052 else if (scc == 0x01)
3053 scc_s = "RAID";
3054 else
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003055 scc_s = "?";
3056
3057 if (IS_GEN_I(hpriv))
3058 gen = "I";
3059 else if (IS_GEN_II(hpriv))
3060 gen = "II";
3061 else if (IS_GEN_IIE(hpriv))
3062 gen = "IIE";
3063 else
3064 gen = "?";
Brett Russ31961942005-09-30 01:36:00 -04003065
Jeff Garzika9524a72005-10-30 14:39:11 -05003066 dev_printk(KERN_INFO, &pdev->dev,
Jeff Garzikc1e4fe72007-07-09 12:29:31 -04003067 "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
3068 gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
Brett Russ31961942005-09-30 01:36:00 -04003069 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
3070}
3071
Brett Russ05b308e2005-10-05 17:08:53 -04003072/**
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003073 * mv_pci_init_one - handle a positive probe of a PCI Marvell host
Brett Russ05b308e2005-10-05 17:08:53 -04003074 * @pdev: PCI device found
3075 * @ent: PCI device ID entry for the matched host
3076 *
3077 * LOCKING:
3078 * Inherited from caller.
3079 */
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003080static int mv_pci_init_one(struct pci_dev *pdev,
3081 const struct pci_device_id *ent)
Brett Russ20f733e2005-09-01 18:26:17 -04003082{
Jeff Garzik2dcb4072007-10-19 06:42:56 -04003083 static int printed_version;
Brett Russ20f733e2005-09-01 18:26:17 -04003084 unsigned int board_idx = (unsigned int)ent->driver_data;
Tejun Heo4447d352007-04-17 23:44:08 +09003085 const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
3086 struct ata_host *host;
3087 struct mv_host_priv *hpriv;
3088 int n_ports, rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003089
Jeff Garzika9524a72005-10-30 14:39:11 -05003090 if (!printed_version++)
3091 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
Brett Russ20f733e2005-09-01 18:26:17 -04003092
Tejun Heo4447d352007-04-17 23:44:08 +09003093 /* allocate host */
3094 n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;
3095
3096 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
3097 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
3098 if (!host || !hpriv)
3099 return -ENOMEM;
3100 host->private_data = hpriv;
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003101 hpriv->n_ports = n_ports;
Tejun Heo4447d352007-04-17 23:44:08 +09003102
3103 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09003104 rc = pcim_enable_device(pdev);
3105 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04003106 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003107
Tejun Heo0d5ff562007-02-01 15:06:36 +09003108 rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
3109 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003110 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09003111 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09003112 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09003113 host->iomap = pcim_iomap_table(pdev);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003114 hpriv->base = host->iomap[MV_PRIMARY_BAR];
Brett Russ20f733e2005-09-01 18:26:17 -04003115
Jeff Garzikd88184f2007-02-26 01:26:06 -05003116 rc = pci_go_64(pdev);
3117 if (rc)
3118 return rc;
3119
Mark Lordda2fa9b2008-01-26 18:32:45 -05003120 rc = mv_create_dma_pools(hpriv, &pdev->dev);
3121 if (rc)
3122 return rc;
3123
Brett Russ20f733e2005-09-01 18:26:17 -04003124 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09003125 rc = mv_init_host(host, board_idx);
Tejun Heo24dc5f32007-01-20 16:00:28 +09003126 if (rc)
3127 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003128
Brett Russ31961942005-09-30 01:36:00 -04003129 /* Enable interrupts */
Tejun Heo6a59dcf2007-02-24 15:12:31 +09003130 if (msi && pci_enable_msi(pdev))
Brett Russ31961942005-09-30 01:36:00 -04003131 pci_intx(pdev, 1);
Brett Russ20f733e2005-09-01 18:26:17 -04003132
Brett Russ31961942005-09-30 01:36:00 -04003133 mv_dump_pci_cfg(pdev, 0x68);
Tejun Heo4447d352007-04-17 23:44:08 +09003134 mv_print_info(host);
Brett Russ20f733e2005-09-01 18:26:17 -04003135
Tejun Heo4447d352007-04-17 23:44:08 +09003136 pci_set_master(pdev);
Jeff Garzikea8b4db2007-07-17 02:21:50 -04003137 pci_try_set_mwi(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09003138 return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
Jeff Garzikc5d3e452007-07-11 18:30:50 -04003139 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
Brett Russ20f733e2005-09-01 18:26:17 -04003140}
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003141#endif
Brett Russ20f733e2005-09-01 18:26:17 -04003142
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003143static int mv_platform_probe(struct platform_device *pdev);
3144static int __devexit mv_platform_remove(struct platform_device *pdev);
3145
Brett Russ20f733e2005-09-01 18:26:17 -04003146static int __init mv_init(void)
3147{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003148 int rc = -ENODEV;
3149#ifdef CONFIG_PCI
3150 rc = pci_register_driver(&mv_pci_driver);
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003151 if (rc < 0)
3152 return rc;
3153#endif
3154 rc = platform_driver_register(&mv_platform_driver);
3155
3156#ifdef CONFIG_PCI
3157 if (rc < 0)
3158 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003159#endif
3160 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04003161}
3162
3163static void __exit mv_exit(void)
3164{
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003165#ifdef CONFIG_PCI
Brett Russ20f733e2005-09-01 18:26:17 -04003166 pci_unregister_driver(&mv_pci_driver);
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003167#endif
Saeed Bisharaf351b2d2008-02-01 18:08:03 -05003168 platform_driver_unregister(&mv_platform_driver);
Brett Russ20f733e2005-09-01 18:26:17 -04003169}
3170
3171MODULE_AUTHOR("Brett Russ");
3172MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
3173MODULE_LICENSE("GPL");
3174MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
3175MODULE_VERSION(DRV_VERSION);
Mark Lord17c5aab2008-04-16 14:56:51 -04003176MODULE_ALIAS("platform:" DRV_NAME);
Brett Russ20f733e2005-09-01 18:26:17 -04003177
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003178#ifdef CONFIG_PCI
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003179module_param(msi, int, 0444);
3180MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
Saeed Bishara7bb3c522008-01-30 11:50:45 -11003181#endif
Jeff Garzikddef9bb2006-02-02 16:17:06 -05003182
Brett Russ20f733e2005-09-01 18:26:17 -04003183module_init(mv_init);
3184module_exit(mv_exit);