blob: 061b01b814d1efc676b0556f5fc31e98c342b968 [file] [log] [blame]
Michael Buesch424047e2008-01-09 16:13:56 +01001/*
2
3 Broadcom B43 wireless driver
4 IEEE 802.11n PHY support
5
6 Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 2 of the License, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; see the file COPYING. If not, write to
20 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
21 Boston, MA 02110-1301, USA.
22
23*/
24
John W. Linville819d7722008-01-17 16:57:10 -050025#include <linux/delay.h>
26#include <linux/types.h>
27
Michael Buesch424047e2008-01-09 16:13:56 +010028#include "b43.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020029#include "phy_n.h"
Michael Buesch53a6e232008-01-13 21:23:44 +010030#include "tables_nphy.h"
Rafał Miłeckibbec3982010-01-15 14:31:39 +010031#include "main.h"
Michael Buesch424047e2008-01-09 16:13:56 +010032
Rafał Miłeckif8187b52010-01-15 12:34:21 +010033struct nphy_txgains {
34 u16 txgm[2];
35 u16 pga[2];
36 u16 pad[2];
37 u16 ipa[2];
38};
39
40struct nphy_iqcal_params {
41 u16 txgm;
42 u16 pga;
43 u16 pad;
44 u16 ipa;
45 u16 cal_gain;
46 u16 ncorr[5];
47};
48
49struct nphy_iq_est {
50 s32 iq0_prod;
51 u32 i0_pwr;
52 u32 q0_pwr;
53 s32 iq1_prod;
54 u32 i1_pwr;
55 u32 q1_pwr;
56};
Michael Buesch424047e2008-01-09 16:13:56 +010057
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +010058enum b43_nphy_rf_sequence {
59 B43_RFSEQ_RX2TX,
60 B43_RFSEQ_TX2RX,
61 B43_RFSEQ_RESET2RX,
62 B43_RFSEQ_UPDATE_GAINH,
63 B43_RFSEQ_UPDATE_GAINL,
64 B43_RFSEQ_UPDATE_GAINU,
65};
66
67static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
68 enum b43_nphy_rf_sequence seq);
69
Michael Buesch53a6e232008-01-13 21:23:44 +010070void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
71{//TODO
72}
73
Michael Buesch18c8ade2008-08-28 19:33:40 +020074static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
Michael Buesch53a6e232008-01-13 21:23:44 +010075{//TODO
76}
77
Michael Buesch18c8ade2008-08-28 19:33:40 +020078static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
79 bool ignore_tssi)
80{//TODO
81 return B43_TXPWR_RES_DONE;
82}
83
Michael Bueschd1591312008-01-14 00:05:57 +010084static void b43_chantab_radio_upload(struct b43_wldev *dev,
85 const struct b43_nphy_channeltab_entry *e)
86{
87 b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
88 b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
89 b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
90 b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
91 b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
92 b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
93 b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
94 b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
95 b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
96 b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
97 b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
98 b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
99 b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
100 b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
101 b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
102 b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
103 b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
104 b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
105 b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
106 b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
107 b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
108 b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
109}
110
111static void b43_chantab_phy_upload(struct b43_wldev *dev,
112 const struct b43_nphy_channeltab_entry *e)
113{
114 b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
115 b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
116 b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
117 b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
118 b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
119 b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
120}
121
122static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
123{
124 //TODO
125}
126
Michael Bueschef1a6282008-08-27 18:53:02 +0200127/* Tune the hardware to a new channel. */
128static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
Michael Buesch53a6e232008-01-13 21:23:44 +0100129{
Michael Bueschd1591312008-01-14 00:05:57 +0100130 const struct b43_nphy_channeltab_entry *tabent;
Michael Buesch53a6e232008-01-13 21:23:44 +0100131
Michael Bueschd1591312008-01-14 00:05:57 +0100132 tabent = b43_nphy_get_chantabent(dev, channel);
133 if (!tabent)
134 return -ESRCH;
135
136 //FIXME enable/disable band select upper20 in RXCTL
137 if (0 /*FIXME 5Ghz*/)
138 b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
139 else
140 b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
141 b43_chantab_radio_upload(dev, tabent);
142 udelay(50);
143 b43_radio_write16(dev, B2055_VCO_CAL10, 5);
144 b43_radio_write16(dev, B2055_VCO_CAL10, 45);
145 b43_radio_write16(dev, B2055_VCO_CAL10, 65);
146 udelay(300);
147 if (0 /*FIXME 5Ghz*/)
148 b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
149 else
150 b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
151 b43_chantab_phy_upload(dev, tabent);
152 b43_nphy_tx_power_fix(dev);
153
154 return 0;
Michael Buesch53a6e232008-01-13 21:23:44 +0100155}
156
157static void b43_radio_init2055_pre(struct b43_wldev *dev)
158{
159 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
160 ~B43_NPHY_RFCTL_CMD_PORFORCE);
161 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
162 B43_NPHY_RFCTL_CMD_CHIP0PU |
163 B43_NPHY_RFCTL_CMD_OEPORFORCE);
164 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
165 B43_NPHY_RFCTL_CMD_PORFORCE);
166}
167
168static void b43_radio_init2055_post(struct b43_wldev *dev)
169{
170 struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
171 struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
172 int i;
173 u16 val;
174
175 b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
176 msleep(1);
Gábor Stefanik738f0f42009-08-03 01:28:12 +0200177 if ((sprom->revision != 4) ||
178 !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
Michael Buesch53a6e232008-01-13 21:23:44 +0100179 if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
180 (binfo->type != 0x46D) ||
181 (binfo->rev < 0x41)) {
182 b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
183 b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
184 msleep(1);
185 }
186 }
187 b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
188 msleep(1);
189 b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
190 msleep(1);
191 b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
192 msleep(1);
193 b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
194 msleep(1);
195 b43_radio_set(dev, B2055_CAL_MISC, 0x1);
196 msleep(1);
197 b43_radio_set(dev, B2055_CAL_MISC, 0x40);
198 msleep(1);
199 for (i = 0; i < 100; i++) {
200 val = b43_radio_read16(dev, B2055_CAL_COUT2);
201 if (val & 0x80)
202 break;
203 udelay(10);
204 }
205 msleep(1);
206 b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
207 msleep(1);
Michael Bueschef1a6282008-08-27 18:53:02 +0200208 nphy_channel_switch(dev, dev->phy.channel);
Michael Buesch53a6e232008-01-13 21:23:44 +0100209 b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
210 b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
211 b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
212 b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
213}
214
215/* Initialize a Broadcom 2055 N-radio */
216static void b43_radio_init2055(struct b43_wldev *dev)
217{
218 b43_radio_init2055_pre(dev);
219 if (b43_status(dev) < B43_STAT_INITIALIZED)
220 b2055_upload_inittab(dev, 0, 1);
221 else
222 b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
223 b43_radio_init2055_post(dev);
224}
225
226void b43_nphy_radio_turn_on(struct b43_wldev *dev)
227{
228 b43_radio_init2055(dev);
229}
230
231void b43_nphy_radio_turn_off(struct b43_wldev *dev)
232{
233 b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
234 ~B43_NPHY_RFCTL_CMD_EN);
235}
236
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100237/*
238 * Upload the N-PHY tables.
239 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
240 */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100241static void b43_nphy_tables_init(struct b43_wldev *dev)
242{
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100243 if (dev->phy.rev < 3)
244 b43_nphy_rev0_1_2_tables_init(dev);
245 else
246 b43_nphy_rev3plus_tables_init(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100247}
248
249static void b43_nphy_workarounds(struct b43_wldev *dev)
250{
251 struct b43_phy *phy = &dev->phy;
252 unsigned int i;
253
254 b43_phy_set(dev, B43_NPHY_IQFLIP,
255 B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100256 if (1 /* FIXME band is 2.4GHz */) {
257 b43_phy_set(dev, B43_NPHY_CLASSCTL,
258 B43_NPHY_CLASSCTL_CCKEN);
259 } else {
260 b43_phy_mask(dev, B43_NPHY_CLASSCTL,
261 ~B43_NPHY_CLASSCTL_CCKEN);
262 }
263 b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
264 b43_phy_write(dev, B43_NPHY_TXFRAMEDELAY, 8);
265
266 /* Fixup some tables */
267 b43_ntab_write(dev, B43_NTAB16(8, 0x00), 0xA);
268 b43_ntab_write(dev, B43_NTAB16(8, 0x10), 0xA);
269 b43_ntab_write(dev, B43_NTAB16(8, 0x02), 0xCDAA);
270 b43_ntab_write(dev, B43_NTAB16(8, 0x12), 0xCDAA);
271 b43_ntab_write(dev, B43_NTAB16(8, 0x08), 0);
272 b43_ntab_write(dev, B43_NTAB16(8, 0x18), 0);
273 b43_ntab_write(dev, B43_NTAB16(8, 0x07), 0x7AAB);
274 b43_ntab_write(dev, B43_NTAB16(8, 0x17), 0x7AAB);
275 b43_ntab_write(dev, B43_NTAB16(8, 0x06), 0x800);
276 b43_ntab_write(dev, B43_NTAB16(8, 0x16), 0x800);
277
278 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
279 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
280 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
281 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
282
283 //TODO set RF sequence
284
285 /* Set narrowband clip threshold */
286 b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 66);
287 b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 66);
288
289 /* Set wideband clip 2 threshold */
290 b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
291 ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
292 21 << B43_NPHY_C1_CLIPWBTHRES_CLIP2_SHIFT);
293 b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
294 ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
295 21 << B43_NPHY_C2_CLIPWBTHRES_CLIP2_SHIFT);
296
297 /* Set Clip 2 detect */
298 b43_phy_set(dev, B43_NPHY_C1_CGAINI,
299 B43_NPHY_C1_CGAINI_CL2DETECT);
300 b43_phy_set(dev, B43_NPHY_C2_CGAINI,
301 B43_NPHY_C2_CGAINI_CL2DETECT);
302
303 if (0 /*FIXME*/) {
304 /* Set dwell lengths */
305 b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 43);
306 b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 43);
307 b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 9);
308 b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 9);
309
310 /* Set gain backoff */
311 b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
312 ~B43_NPHY_C1_CGAINI_GAINBKOFF,
313 1 << B43_NPHY_C1_CGAINI_GAINBKOFF_SHIFT);
314 b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
315 ~B43_NPHY_C2_CGAINI_GAINBKOFF,
316 1 << B43_NPHY_C2_CGAINI_GAINBKOFF_SHIFT);
317
318 /* Set HPVGA2 index */
319 b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
320 ~B43_NPHY_C1_INITGAIN_HPVGA2,
321 6 << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
322 b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
323 ~B43_NPHY_C2_INITGAIN_HPVGA2,
324 6 << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
325
326 //FIXME verify that the specs really mean to use autoinc here.
327 for (i = 0; i < 3; i++)
328 b43_ntab_write(dev, B43_NTAB16(7, 0x106) + i, 0x673);
329 }
330
331 /* Set minimum gain value */
332 b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN,
333 ~B43_NPHY_C1_MINGAIN,
334 23 << B43_NPHY_C1_MINGAIN_SHIFT);
335 b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN,
336 ~B43_NPHY_C2_MINGAIN,
337 23 << B43_NPHY_C2_MINGAIN_SHIFT);
338
339 if (phy->rev < 2) {
340 b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
341 ~B43_NPHY_SCRAM_SIGCTL_SCM);
342 }
343
344 /* Set phase track alpha and beta */
345 b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
346 b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
347 b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
348 b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
349 b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
350 b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
351}
352
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +0100353/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
354static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
355{
356 struct b43_phy_n *nphy = dev->phy.n;
357 enum ieee80211_band band;
358 u16 tmp;
359
360 if (!enable) {
361 nphy->rfctrl_intc1_save = b43_phy_read(dev,
362 B43_NPHY_RFCTL_INTC1);
363 nphy->rfctrl_intc2_save = b43_phy_read(dev,
364 B43_NPHY_RFCTL_INTC2);
365 band = b43_current_band(dev->wl);
366 if (dev->phy.rev >= 3) {
367 if (band == IEEE80211_BAND_5GHZ)
368 tmp = 0x600;
369 else
370 tmp = 0x480;
371 } else {
372 if (band == IEEE80211_BAND_5GHZ)
373 tmp = 0x180;
374 else
375 tmp = 0x120;
376 }
377 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
378 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
379 } else {
380 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
381 nphy->rfctrl_intc1_save);
382 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
383 nphy->rfctrl_intc2_save);
384 }
385}
386
Rafał Miłeckife3e46e2010-01-15 15:51:55 +0100387/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
388static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
389{
390 struct b43_phy_n *nphy = dev->phy.n;
391 u16 tmp;
392 enum ieee80211_band band = b43_current_band(dev->wl);
393 bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
394 (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
395
396 if (dev->phy.rev >= 3) {
397 if (ipa) {
398 tmp = 4;
399 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
400 (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
401 }
402
403 tmp = 1;
404 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
405 (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
406 }
407}
408
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100409/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
410static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
411{
412 u32 tmslow;
413
414 if (dev->phy.type != B43_PHYTYPE_N)
415 return;
416
417 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
418 if (force)
419 tmslow |= SSB_TMSLOW_FGC;
420 else
421 tmslow &= ~SSB_TMSLOW_FGC;
422 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
423}
424
425/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100426static void b43_nphy_reset_cca(struct b43_wldev *dev)
427{
428 u16 bbcfg;
429
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100430 b43_nphy_bmac_clock_fgc(dev, 1);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100431 bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
Rafał Miłecki4a933c82010-01-15 13:36:43 +0100432 b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
433 udelay(1);
434 b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
435 b43_nphy_bmac_clock_fgc(dev, 0);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100436 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Michael Buesch95b66ba2008-01-18 01:09:25 +0100437}
438
Rafał Miłeckiad9716e2010-01-17 13:03:40 +0100439/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
440static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
441{
442 u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
443
444 mimocfg |= B43_NPHY_MIMOCFG_AUTO;
445 if (preamble == 1)
446 mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
447 else
448 mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
449
450 b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
451}
452
Rafał Miłecki4f4ab6c2010-01-17 13:03:55 +0100453/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
454static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
455{
456 struct b43_phy_n *nphy = dev->phy.n;
457
458 bool override = false;
459 u16 chain = 0x33;
460
461 if (nphy->txrx_chain == 0) {
462 chain = 0x11;
463 override = true;
464 } else if (nphy->txrx_chain == 1) {
465 chain = 0x22;
466 override = true;
467 }
468
469 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
470 ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
471 chain);
472
473 if (override)
474 b43_phy_set(dev, B43_NPHY_RFSEQMODE,
475 B43_NPHY_RFSEQMODE_CAOVER);
476 else
477 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
478 ~B43_NPHY_RFSEQMODE_CAOVER);
479}
480
Rafał Miłecki2faa6b82010-01-15 15:26:12 +0100481/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
482static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
483 u16 samps, u8 time, bool wait)
484{
485 int i;
486 u16 tmp;
487
488 b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
489 b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
490 if (wait)
491 b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
492 else
493 b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
494
495 b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
496
497 for (i = 1000; i; i--) {
498 tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
499 if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
500 est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
501 b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
502 est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
503 b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
504 est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
505 b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
506
507 est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
508 b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
509 est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
510 b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
511 est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
512 b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
513 return;
514 }
515 udelay(10);
516 }
517 memset(est, 0, sizeof(*est));
518}
519
Rafał Miłeckia67162a2010-01-15 15:16:25 +0100520/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
521static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
522 struct b43_phy_n_iq_comp *pcomp)
523{
524 if (write) {
525 b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
526 b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
527 b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
528 b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
529 } else {
530 pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
531 pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
532 pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
533 pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
534 }
535}
536
Rafał Miłecki026816f2010-01-17 13:03:28 +0100537/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
538static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
539{
540 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
541
542 b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
543 if (core == 0) {
544 b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
545 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
546 } else {
547 b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
548 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
549 }
550 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
551 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
552 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
553 b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
554 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
555 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
556 b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
557 b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
558}
559
560/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
561static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
562{
563 u8 rxval, txval;
564 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
565
566 regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
567 if (core == 0) {
568 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
569 regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
570 } else {
571 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
572 regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
573 }
574 regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
575 regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
576 regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
577 regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
578 regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
579 regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
580 regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
581 regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
582
583 b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
584 b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
585
586 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
587 ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
588 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
589 ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
590 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
591 (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
592 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
593 (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
594
595 if (core == 0) {
596 b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
597 b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
598 } else {
599 b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
600 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
601 }
602
603 /* TODO: Call N PHY RF Ctrl Intc Override with 2, 0, 3 as arguments */
604 /* TODO: Call N PHY RF Intc Override with 8, 0, 3, 0 as arguments */
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100605 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
Rafał Miłecki026816f2010-01-17 13:03:28 +0100606
607 if (core == 0) {
608 rxval = 1;
609 txval = 8;
610 } else {
611 rxval = 4;
612 txval = 2;
613 }
614
615 /* TODO: Call N PHY RF Ctrl Intc Override with 1, rxval, (core + 1) */
616 /* TODO: Call N PHY RF Ctrl Intc Override with 1, txval, (2 - core) */
617}
618
Rafał Miłecki34a56f22010-01-15 15:29:05 +0100619/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
620static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
621{
622 int i;
623 s32 iq;
624 u32 ii;
625 u32 qq;
626 int iq_nbits, qq_nbits;
627 int arsh, brsh;
628 u16 tmp, a, b;
629
630 struct nphy_iq_est est;
631 struct b43_phy_n_iq_comp old;
632 struct b43_phy_n_iq_comp new = { };
633 bool error = false;
634
635 if (mask == 0)
636 return;
637
638 b43_nphy_rx_iq_coeffs(dev, false, &old);
639 b43_nphy_rx_iq_coeffs(dev, true, &new);
640 b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
641 new = old;
642
643 for (i = 0; i < 2; i++) {
644 if (i == 0 && (mask & 1)) {
645 iq = est.iq0_prod;
646 ii = est.i0_pwr;
647 qq = est.q0_pwr;
648 } else if (i == 1 && (mask & 2)) {
649 iq = est.iq1_prod;
650 ii = est.i1_pwr;
651 qq = est.q1_pwr;
652 } else {
653 B43_WARN_ON(1);
654 continue;
655 }
656
657 if (ii + qq < 2) {
658 error = true;
659 break;
660 }
661
662 iq_nbits = fls(abs(iq));
663 qq_nbits = fls(qq);
664
665 arsh = iq_nbits - 20;
666 if (arsh >= 0) {
667 a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
668 tmp = ii >> arsh;
669 } else {
670 a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
671 tmp = ii << -arsh;
672 }
673 if (tmp == 0) {
674 error = true;
675 break;
676 }
677 a /= tmp;
678
679 brsh = qq_nbits - 11;
680 if (brsh >= 0) {
681 b = (qq << (31 - qq_nbits));
682 tmp = ii >> brsh;
683 } else {
684 b = (qq << (31 - qq_nbits));
685 tmp = ii << -brsh;
686 }
687 if (tmp == 0) {
688 error = true;
689 break;
690 }
691 b = int_sqrt(b / tmp - a * a) - (1 << 10);
692
693 if (i == 0 && (mask & 0x1)) {
694 if (dev->phy.rev >= 3) {
695 new.a0 = a & 0x3FF;
696 new.b0 = b & 0x3FF;
697 } else {
698 new.a0 = b & 0x3FF;
699 new.b0 = a & 0x3FF;
700 }
701 } else if (i == 1 && (mask & 0x2)) {
702 if (dev->phy.rev >= 3) {
703 new.a1 = a & 0x3FF;
704 new.b1 = b & 0x3FF;
705 } else {
706 new.a1 = b & 0x3FF;
707 new.b1 = a & 0x3FF;
708 }
709 }
710 }
711
712 if (error)
713 new = old;
714
715 b43_nphy_rx_iq_coeffs(dev, true, &new);
716}
717
Rafał Miłecki09146402010-01-15 15:17:10 +0100718/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
719static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
720{
721 u16 array[4];
722 int i;
723
724 b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
725 for (i = 0; i < 4; i++)
726 array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
727
728 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
729 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
730 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
731 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
732}
733
Rafał Miłeckibbec3982010-01-15 14:31:39 +0100734/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
735static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
736{
737 b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
738 b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
739}
740
741/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
742static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
743{
744 clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
745 clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
746}
747
748/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
749static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
750{
751 u16 tmp;
752
753 if (dev->dev->id.revision == 16)
754 b43_mac_suspend(dev);
755
756 tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
757 tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
758 B43_NPHY_CLASSCTL_WAITEDEN);
759 tmp &= ~mask;
760 tmp |= (val & mask);
761 b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
762
763 if (dev->dev->id.revision == 16)
764 b43_mac_enable(dev);
765
766 return tmp;
767}
768
Rafał Miłecki5c1a1402010-01-15 15:10:54 +0100769/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
770static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
771{
772 struct b43_phy *phy = &dev->phy;
773 struct b43_phy_n *nphy = phy->n;
774
775 if (enable) {
776 u16 clip[] = { 0xFFFF, 0xFFFF };
777 if (nphy->deaf_count++ == 0) {
778 nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
779 b43_nphy_classifier(dev, 0x7, 0);
780 b43_nphy_read_clip_detection(dev, nphy->clip_state);
781 b43_nphy_write_clip_detection(dev, clip);
782 }
783 b43_nphy_reset_cca(dev);
784 } else {
785 if (--nphy->deaf_count == 0) {
786 b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
787 b43_nphy_write_clip_detection(dev, nphy->clip_state);
788 }
789 }
790}
791
Rafał Miłecki53ae8e82010-01-17 13:03:48 +0100792/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
793static void b43_nphy_stop_playback(struct b43_wldev *dev)
794{
795 struct b43_phy_n *nphy = dev->phy.n;
796 u16 tmp;
797
798 if (nphy->hang_avoid)
799 b43_nphy_stay_in_carrier_search(dev, 1);
800
801 tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
802 if (tmp & 0x1)
803 b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
804 else if (tmp & 0x2)
805 b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
806
807 b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
808
809 if (nphy->bb_mult_save & 0x80000000) {
810 tmp = nphy->bb_mult_save & 0xFFFF;
Rafał Miłeckid41a3552010-01-18 00:21:17 +0100811 b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
Rafał Miłecki53ae8e82010-01-17 13:03:48 +0100812 nphy->bb_mult_save = 0;
813 }
814
815 if (nphy->hang_avoid)
816 b43_nphy_stay_in_carrier_search(dev, 0);
817}
818
Rafał Miłecki59af0992010-01-22 01:53:16 +0100819/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
820static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
821 bool test)
822{
823 int i;
824 u16 bw, len, num, rot, angle;
825 /* TODO: *buffer; */
826
827 bw = (dev->phy.is_40mhz) ? 40 : 20;
828 len = bw << 3;
829
830 if (test) {
831 if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
832 bw = 82;
833 else
834 bw = 80;
835
836 if (dev->phy.is_40mhz)
837 bw <<= 1;
838
839 len = bw << 1;
840 }
841
842 /* TODO: buffer = kzalloc(len * sizeof(u32), GFP_KERNEL); */
843 num = len;
844 rot = (((freq * 36) / bw) << 16) / 100;
845 angle = 0;
846
847 for (i = 0; i < num; i++) {
848 /* TODO */
849 }
850
851 /* TODO: Call N PHY Load Sample Table with buffer, num as arguments */
852 /* TODO: kfree(buffer); */
853 return num;
854}
855
Rafał Miłecki10a79872010-01-22 01:53:14 +0100856/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
857static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
858 u16 wait, bool iqmode, bool dac_test)
859{
860 struct b43_phy_n *nphy = dev->phy.n;
861 int i;
862 u16 seq_mode;
863 u32 tmp;
864
865 if (nphy->hang_avoid)
866 b43_nphy_stay_in_carrier_search(dev, true);
867
868 if ((nphy->bb_mult_save & 0x80000000) == 0) {
869 tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
870 nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
871 }
872
873 if (!dev->phy.is_40mhz)
874 tmp = 0x6464;
875 else
876 tmp = 0x4747;
877 b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
878
879 if (nphy->hang_avoid)
880 b43_nphy_stay_in_carrier_search(dev, false);
881
882 b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
883
884 if (loops != 0xFFFF)
885 b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
886 else
887 b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
888
889 b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
890
891 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
892
893 b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
894 if (iqmode) {
895 b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
896 b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
897 } else {
898 if (dac_test)
899 b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
900 else
901 b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
902 }
903 for (i = 0; i < 100; i++) {
904 if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
905 i = 0;
906 break;
907 }
908 udelay(10);
909 }
910 if (i)
911 b43err(dev->wl, "run samples timeout\n");
912
913 b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
914}
915
Rafał Miłecki59af0992010-01-22 01:53:16 +0100916/*
917 * Transmits a known value for LO calibration
918 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
919 */
920static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
921 bool iqmode, bool dac_test)
922{
923 u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
924 if (samp == 0)
925 return -1;
926 b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
927 return 0;
928}
929
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +0100930/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
931static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
932{
933 struct b43_phy_n *nphy = dev->phy.n;
934 int i, j;
935 u32 tmp;
936 u32 cur_real, cur_imag, real_part, imag_part;
937
938 u16 buffer[7];
939
940 if (nphy->hang_avoid)
941 b43_nphy_stay_in_carrier_search(dev, true);
942
Rafał Miłecki91458342010-01-18 00:21:35 +0100943 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +0100944
945 for (i = 0; i < 2; i++) {
946 tmp = ((buffer[i * 2] & 0x3FF) << 10) |
947 (buffer[i * 2 + 1] & 0x3FF);
948 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
949 (((i + 26) << 10) | 320));
950 for (j = 0; j < 128; j++) {
951 b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
952 ((tmp >> 16) & 0xFFFF));
953 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
954 (tmp & 0xFFFF));
955 }
956 }
957
958 for (i = 0; i < 2; i++) {
959 tmp = buffer[5 + i];
960 real_part = (tmp >> 8) & 0xFF;
961 imag_part = (tmp & 0xFF);
962 b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
963 (((i + 26) << 10) | 448));
964
965 if (dev->phy.rev >= 3) {
966 cur_real = real_part;
967 cur_imag = imag_part;
968 tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
969 }
970
971 for (j = 0; j < 128; j++) {
972 if (dev->phy.rev < 3) {
973 cur_real = (real_part * loscale[j] + 128) >> 8;
974 cur_imag = (imag_part * loscale[j] + 128) >> 8;
975 tmp = ((cur_real & 0xFF) << 8) |
976 (cur_imag & 0xFF);
977 }
978 b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
979 ((tmp >> 16) & 0xFFFF));
980 b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
981 (tmp & 0xFFFF));
982 }
983 }
984
985 if (dev->phy.rev >= 3) {
986 b43_shm_write16(dev, B43_SHM_SHARED,
987 B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
988 b43_shm_write16(dev, B43_SHM_SHARED,
989 B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
990 }
991
992 if (nphy->hang_avoid)
993 b43_nphy_stay_in_carrier_search(dev, false);
994}
995
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +0100996/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
Michael Buesch95b66ba2008-01-18 01:09:25 +0100997static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
998 enum b43_nphy_rf_sequence seq)
999{
1000 static const u16 trigger[] = {
1001 [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
1002 [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
1003 [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
1004 [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
1005 [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
1006 [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
1007 };
1008 int i;
Rafał Miłeckic57199b2010-01-17 13:04:08 +01001009 u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
Michael Buesch95b66ba2008-01-18 01:09:25 +01001010
1011 B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
1012
1013 b43_phy_set(dev, B43_NPHY_RFSEQMODE,
1014 B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
1015 b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
1016 for (i = 0; i < 200; i++) {
1017 if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
1018 goto ok;
1019 msleep(1);
1020 }
1021 b43err(dev->wl, "RF sequence status timeout\n");
1022ok:
Rafał Miłeckic57199b2010-01-17 13:04:08 +01001023 b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
Michael Buesch95b66ba2008-01-18 01:09:25 +01001024}
1025
Rafał Miłecki75377b22010-01-22 01:53:13 +01001026/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
1027static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
1028 u16 value, u8 core, bool off)
1029{
1030 int i;
1031 u8 index = fls(field);
1032 u8 addr, en_addr, val_addr;
1033 /* we expect only one bit set */
Rafał Miłecki3ed0fac2010-01-25 18:59:58 +01001034 B43_WARN_ON(field & (~(1 << (index - 1))));
Rafał Miłecki75377b22010-01-22 01:53:13 +01001035
1036 if (dev->phy.rev >= 3) {
1037 const struct nphy_rf_control_override_rev3 *rf_ctrl;
1038 for (i = 0; i < 2; i++) {
1039 if (index == 0 || index == 16) {
1040 b43err(dev->wl,
1041 "Unsupported RF Ctrl Override call\n");
1042 return;
1043 }
1044
1045 rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
1046 en_addr = B43_PHY_N((i == 0) ?
1047 rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
1048 val_addr = B43_PHY_N((i == 0) ?
1049 rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
1050
1051 if (off) {
1052 b43_phy_mask(dev, en_addr, ~(field));
1053 b43_phy_mask(dev, val_addr,
1054 ~(rf_ctrl->val_mask));
1055 } else {
1056 if (core == 0 || ((1 << core) & i) != 0) {
1057 b43_phy_set(dev, en_addr, field);
1058 b43_phy_maskset(dev, val_addr,
1059 ~(rf_ctrl->val_mask),
1060 (value << rf_ctrl->val_shift));
1061 }
1062 }
1063 }
1064 } else {
1065 const struct nphy_rf_control_override_rev2 *rf_ctrl;
1066 if (off) {
1067 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
1068 value = 0;
1069 } else {
1070 b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
1071 }
1072
1073 for (i = 0; i < 2; i++) {
1074 if (index <= 1 || index == 16) {
1075 b43err(dev->wl,
1076 "Unsupported RF Ctrl Override call\n");
1077 return;
1078 }
1079
1080 if (index == 2 || index == 10 ||
1081 (index >= 13 && index <= 15)) {
1082 core = 1;
1083 }
1084
1085 rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
1086 addr = B43_PHY_N((i == 0) ?
1087 rf_ctrl->addr0 : rf_ctrl->addr1);
1088
1089 if ((core & (1 << i)) != 0)
1090 b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
1091 (value << rf_ctrl->shift));
1092
1093 b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
1094 b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
1095 B43_NPHY_RFCTL_CMD_START);
1096 udelay(1);
1097 b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
1098 }
1099 }
1100}
1101
Michael Buesch95b66ba2008-01-18 01:09:25 +01001102static void b43_nphy_bphy_init(struct b43_wldev *dev)
1103{
1104 unsigned int i;
1105 u16 val;
1106
1107 val = 0x1E1F;
1108 for (i = 0; i < 14; i++) {
1109 b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
1110 val -= 0x202;
1111 }
1112 val = 0x3E3F;
1113 for (i = 0; i < 16; i++) {
1114 b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
1115 val -= 0x202;
1116 }
1117 b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
1118}
1119
Rafał Miłecki3c956272010-01-15 14:38:32 +01001120/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
1121static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
1122 s8 offset, u8 core, u8 rail, u8 type)
1123{
1124 u16 tmp;
1125 bool core1or5 = (core == 1) || (core == 5);
1126 bool core2or5 = (core == 2) || (core == 5);
1127
1128 offset = clamp_val(offset, -32, 31);
1129 tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
1130
1131 if (core1or5 && (rail == 0) && (type == 2))
1132 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
1133 if (core1or5 && (rail == 1) && (type == 2))
1134 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
1135 if (core2or5 && (rail == 0) && (type == 2))
1136 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
1137 if (core2or5 && (rail == 1) && (type == 2))
1138 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
1139 if (core1or5 && (rail == 0) && (type == 0))
1140 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
1141 if (core1or5 && (rail == 1) && (type == 0))
1142 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
1143 if (core2or5 && (rail == 0) && (type == 0))
1144 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
1145 if (core2or5 && (rail == 1) && (type == 0))
1146 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
1147 if (core1or5 && (rail == 0) && (type == 1))
1148 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
1149 if (core1or5 && (rail == 1) && (type == 1))
1150 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
1151 if (core2or5 && (rail == 0) && (type == 1))
1152 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
1153 if (core2or5 && (rail == 1) && (type == 1))
1154 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
1155 if (core1or5 && (rail == 0) && (type == 6))
1156 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
1157 if (core1or5 && (rail == 1) && (type == 6))
1158 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
1159 if (core2or5 && (rail == 0) && (type == 6))
1160 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
1161 if (core2or5 && (rail == 1) && (type == 6))
1162 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
1163 if (core1or5 && (rail == 0) && (type == 3))
1164 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
1165 if (core1or5 && (rail == 1) && (type == 3))
1166 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
1167 if (core2or5 && (rail == 0) && (type == 3))
1168 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
1169 if (core2or5 && (rail == 1) && (type == 3))
1170 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
1171 if (core1or5 && (type == 4))
1172 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
1173 if (core2or5 && (type == 4))
1174 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
1175 if (core1or5 && (type == 5))
1176 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
1177 if (core2or5 && (type == 5))
1178 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
1179}
1180
1181/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
1182static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
1183{
1184 u16 val;
1185
1186 if (dev->phy.rev >= 3) {
1187 /* TODO */
1188 } else {
1189 if (type < 3)
1190 val = 0;
1191 else if (type == 6)
1192 val = 1;
1193 else if (type == 3)
1194 val = 2;
1195 else
1196 val = 3;
1197
1198 val = (val << 12) | (val << 14);
1199 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
1200 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
1201
1202 if (type < 3) {
1203 b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
1204 (type + 1) << 4);
1205 b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
1206 (type + 1) << 4);
1207 }
1208
1209 /* TODO use some definitions */
1210 if (code == 0) {
1211 b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
1212 if (type < 3) {
1213 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
1214 0xFEC7, 0);
1215 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1216 0xEFDC, 0);
1217 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
1218 0xFFFE, 0);
1219 udelay(20);
1220 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1221 0xFFFE, 0);
1222 }
1223 } else {
1224 b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
1225 0x3000);
1226 if (type < 3) {
1227 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
1228 0xFEC7, 0x0180);
1229 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1230 0xEFDC, (code << 1 | 0x1021));
1231 b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
1232 0xFFFE, 0x0001);
1233 udelay(20);
1234 b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
1235 0xFFFE, 0);
1236 }
1237 }
1238 }
1239}
1240
Rafał Miłeckidfb4aa52010-01-15 14:45:13 +01001241/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
1242static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
1243{
1244 int i;
1245 for (i = 0; i < 2; i++) {
1246 if (type == 2) {
1247 if (i == 0) {
1248 b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
1249 0xFC, buf[0]);
1250 b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
1251 0xFC, buf[1]);
1252 } else {
1253 b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
1254 0xFC, buf[2 * i]);
1255 b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
1256 0xFC, buf[2 * i + 1]);
1257 }
1258 } else {
1259 if (i == 0)
1260 b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
1261 0xF3, buf[0] << 2);
1262 else
1263 b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
1264 0xF3, buf[2 * i + 1] << 2);
1265 }
1266 }
1267}
1268
1269/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
1270static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
1271 u8 nsamp)
1272{
1273 int i;
1274 int out;
1275 u16 save_regs_phy[9];
1276 u16 s[2];
1277
1278 if (dev->phy.rev >= 3) {
1279 save_regs_phy[0] = b43_phy_read(dev,
1280 B43_NPHY_RFCTL_LUT_TRSW_UP1);
1281 save_regs_phy[1] = b43_phy_read(dev,
1282 B43_NPHY_RFCTL_LUT_TRSW_UP2);
1283 save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
1284 save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
1285 save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
1286 save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
1287 save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
1288 save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
1289 }
1290
1291 b43_nphy_rssi_select(dev, 5, type);
1292
1293 if (dev->phy.rev < 2) {
1294 save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
1295 b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
1296 }
1297
1298 for (i = 0; i < 4; i++)
1299 buf[i] = 0;
1300
1301 for (i = 0; i < nsamp; i++) {
1302 if (dev->phy.rev < 2) {
1303 s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
1304 s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
1305 } else {
1306 s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
1307 s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
1308 }
1309
1310 buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
1311 buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
1312 buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
1313 buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
1314 }
1315 out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
1316 (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
1317
1318 if (dev->phy.rev < 2)
1319 b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
1320
1321 if (dev->phy.rev >= 3) {
1322 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
1323 save_regs_phy[0]);
1324 b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
1325 save_regs_phy[1]);
1326 b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
1327 b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
1328 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
1329 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
1330 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
1331 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
1332 }
1333
1334 return out;
1335}
1336
Rafał Miłecki4cb99772010-01-15 13:40:58 +01001337/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
1338static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
Michael Buesch95b66ba2008-01-18 01:09:25 +01001339{
Rafał Miłecki90b97382010-01-15 14:48:21 +01001340 int i, j;
1341 u8 state[4];
1342 u8 code, val;
1343 u16 class, override;
1344 u8 regs_save_radio[2];
1345 u16 regs_save_phy[2];
1346 s8 offset[4];
1347
1348 u16 clip_state[2];
1349 u16 clip_off[2] = { 0xFFFF, 0xFFFF };
1350 s32 results_min[4] = { };
1351 u8 vcm_final[4] = { };
1352 s32 results[4][4] = { };
1353 s32 miniq[4][2] = { };
1354
1355 if (type == 2) {
1356 code = 0;
1357 val = 6;
1358 } else if (type < 2) {
1359 code = 25;
1360 val = 4;
1361 } else {
1362 B43_WARN_ON(1);
1363 return;
1364 }
1365
1366 class = b43_nphy_classifier(dev, 0, 0);
1367 b43_nphy_classifier(dev, 7, 4);
1368 b43_nphy_read_clip_detection(dev, clip_state);
1369 b43_nphy_write_clip_detection(dev, clip_off);
1370
1371 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
1372 override = 0x140;
1373 else
1374 override = 0x110;
1375
1376 regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
1377 regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
1378 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
1379 b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
1380
1381 regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
1382 regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
1383 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
1384 b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
1385
1386 state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
1387 state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
1388 b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
1389 b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
1390 state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
1391 state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
1392
1393 b43_nphy_rssi_select(dev, 5, type);
1394 b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
1395 b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
1396
1397 for (i = 0; i < 4; i++) {
1398 u8 tmp[4];
1399 for (j = 0; j < 4; j++)
1400 tmp[j] = i;
1401 if (type != 1)
1402 b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
1403 b43_nphy_poll_rssi(dev, type, results[i], 8);
1404 if (type < 2)
1405 for (j = 0; j < 2; j++)
1406 miniq[i][j] = min(results[i][2 * j],
1407 results[i][2 * j + 1]);
1408 }
1409
1410 for (i = 0; i < 4; i++) {
1411 s32 mind = 40;
1412 u8 minvcm = 0;
1413 s32 minpoll = 249;
1414 s32 curr;
1415 for (j = 0; j < 4; j++) {
1416 if (type == 2)
1417 curr = abs(results[j][i]);
1418 else
1419 curr = abs(miniq[j][i / 2] - code * 8);
1420
1421 if (curr < mind) {
1422 mind = curr;
1423 minvcm = j;
1424 }
1425
1426 if (results[j][i] < minpoll)
1427 minpoll = results[j][i];
1428 }
1429 results_min[i] = minpoll;
1430 vcm_final[i] = minvcm;
1431 }
1432
1433 if (type != 1)
1434 b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
1435
1436 for (i = 0; i < 4; i++) {
1437 offset[i] = (code * 8) - results[vcm_final[i]][i];
1438
1439 if (offset[i] < 0)
1440 offset[i] = -((abs(offset[i]) + 4) / 8);
1441 else
1442 offset[i] = (offset[i] + 4) / 8;
1443
1444 if (results_min[i] == 248)
1445 offset[i] = code - 32;
1446
1447 if (i % 2 == 0)
1448 b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
1449 type);
1450 else
1451 b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
1452 type);
1453 }
1454
1455 b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
1456 b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
1457
1458 switch (state[2]) {
1459 case 1:
1460 b43_nphy_rssi_select(dev, 1, 2);
1461 break;
1462 case 4:
1463 b43_nphy_rssi_select(dev, 1, 0);
1464 break;
1465 case 2:
1466 b43_nphy_rssi_select(dev, 1, 1);
1467 break;
1468 default:
1469 b43_nphy_rssi_select(dev, 1, 1);
1470 break;
1471 }
1472
1473 switch (state[3]) {
1474 case 1:
1475 b43_nphy_rssi_select(dev, 2, 2);
1476 break;
1477 case 4:
1478 b43_nphy_rssi_select(dev, 2, 0);
1479 break;
1480 default:
1481 b43_nphy_rssi_select(dev, 2, 1);
1482 break;
1483 }
1484
1485 b43_nphy_rssi_select(dev, 0, type);
1486
1487 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
1488 b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
1489 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
1490 b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
1491
1492 b43_nphy_classifier(dev, 7, class);
1493 b43_nphy_write_clip_detection(dev, clip_state);
Rafał Miłecki4cb99772010-01-15 13:40:58 +01001494}
1495
1496/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
1497static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
1498{
1499 /* TODO */
1500}
1501
1502/*
1503 * RSSI Calibration
1504 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
1505 */
1506static void b43_nphy_rssi_cal(struct b43_wldev *dev)
1507{
1508 if (dev->phy.rev >= 3) {
1509 b43_nphy_rev3_rssi_cal(dev);
1510 } else {
1511 b43_nphy_rev2_rssi_cal(dev, 2);
1512 b43_nphy_rev2_rssi_cal(dev, 0);
1513 b43_nphy_rev2_rssi_cal(dev, 1);
1514 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01001515}
1516
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01001517/*
Rafał Miłecki42e15472010-01-15 15:06:47 +01001518 * Restore RSSI Calibration
1519 * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
1520 */
1521static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
1522{
1523 struct b43_phy_n *nphy = dev->phy.n;
1524
1525 u16 *rssical_radio_regs = NULL;
1526 u16 *rssical_phy_regs = NULL;
1527
1528 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
1529 if (!nphy->rssical_chanspec_2G)
1530 return;
1531 rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
1532 rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
1533 } else {
1534 if (!nphy->rssical_chanspec_5G)
1535 return;
1536 rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
1537 rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
1538 }
1539
1540 /* TODO use some definitions */
1541 b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
1542 b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
1543
1544 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
1545 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
1546 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
1547 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
1548
1549 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
1550 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
1551 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
1552 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
1553
1554 b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
1555 b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
1556 b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
1557 b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
1558}
1559
Rafał Miłecki2f258b72010-01-15 15:18:35 +01001560/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
1561static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
1562{
1563 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
1564 if (dev->phy.rev >= 6) {
1565 /* TODO If the chip is 47162
1566 return txpwrctrl_tx_gain_ipa_rev5 */
1567 return txpwrctrl_tx_gain_ipa_rev6;
1568 } else if (dev->phy.rev >= 5) {
1569 return txpwrctrl_tx_gain_ipa_rev5;
1570 } else {
1571 return txpwrctrl_tx_gain_ipa;
1572 }
1573 } else {
1574 return txpwrctrl_tx_gain_ipa_5g;
1575 }
1576}
1577
Rafał Miłeckic4a92002010-01-15 15:55:18 +01001578/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
1579static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
1580{
1581 struct b43_phy_n *nphy = dev->phy.n;
1582 u16 *save = nphy->tx_rx_cal_radio_saveregs;
1583
1584 if (dev->phy.rev >= 3) {
1585 /* TODO */
1586 } else {
1587 save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
1588 b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
1589
1590 save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
1591 b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
1592
1593 save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
1594 b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
1595
1596 save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
1597 b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
1598
1599 save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
1600 save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
1601
1602 if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
1603 B43_NPHY_BANDCTL_5GHZ)) {
1604 b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
1605 b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
1606 } else {
1607 b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
1608 b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
1609 }
1610
1611 if (dev->phy.rev < 2) {
1612 b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
1613 b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
1614 } else {
1615 b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
1616 b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
1617 }
1618 }
1619}
1620
Rafał Miłeckie9762492010-01-15 16:08:25 +01001621/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
1622static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
1623 struct nphy_txgains target,
1624 struct nphy_iqcal_params *params)
1625{
1626 int i, j, indx;
1627 u16 gain;
1628
1629 if (dev->phy.rev >= 3) {
1630 params->txgm = target.txgm[core];
1631 params->pga = target.pga[core];
1632 params->pad = target.pad[core];
1633 params->ipa = target.ipa[core];
1634 params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
1635 (params->pad << 4) | (params->ipa);
1636 for (j = 0; j < 5; j++)
1637 params->ncorr[j] = 0x79;
1638 } else {
1639 gain = (target.pad[core]) | (target.pga[core] << 4) |
1640 (target.txgm[core] << 8);
1641
1642 indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
1643 1 : 0;
1644 for (i = 0; i < 9; i++)
1645 if (tbl_iqcal_gainparams[indx][i][0] == gain)
1646 break;
1647 i = min(i, 8);
1648
1649 params->txgm = tbl_iqcal_gainparams[indx][i][1];
1650 params->pga = tbl_iqcal_gainparams[indx][i][2];
1651 params->pad = tbl_iqcal_gainparams[indx][i][3];
1652 params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
1653 (params->pad << 2);
1654 for (j = 0; j < 4; j++)
1655 params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
1656 }
1657}
1658
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01001659/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
1660static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
1661{
1662 struct b43_phy_n *nphy = dev->phy.n;
1663 int i;
1664 u16 scale, entry;
1665
1666 u16 tmp = nphy->txcal_bbmult;
1667 if (core == 0)
1668 tmp >>= 8;
1669 tmp &= 0xff;
1670
1671 for (i = 0; i < 18; i++) {
1672 scale = (ladder_lo[i].percent * tmp) / 100;
1673 entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001674 b43_ntab_write(dev, B43_NTAB16(15, i), entry);
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01001675
1676 scale = (ladder_iq[i].percent * tmp) / 100;
1677 entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001678 b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
Rafał Miłeckide7ed0c2010-01-15 16:06:35 +01001679 }
1680}
1681
Rafał Miłecki45ca6972010-01-22 01:53:15 +01001682/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
1683static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
1684{
1685 int i;
1686 for (i = 0; i < 15; i++)
1687 b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
1688 tbl_tx_filter_coef_rev4[2][i]);
1689}
1690
1691/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
1692static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
1693{
1694 int i, j;
1695 /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
1696 u16 offset[] = { 0x186, 0x195, 0x2C5 };
1697
1698 for (i = 0; i < 3; i++)
1699 for (j = 0; j < 15; j++)
1700 b43_phy_write(dev, B43_PHY_N(offset[i] + j),
1701 tbl_tx_filter_coef_rev4[i][j]);
1702
1703 if (dev->phy.is_40mhz) {
1704 for (j = 0; j < 15; j++)
1705 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
1706 tbl_tx_filter_coef_rev4[3][j]);
1707 } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
1708 for (j = 0; j < 15; j++)
1709 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
1710 tbl_tx_filter_coef_rev4[5][j]);
1711 }
1712
1713 if (dev->phy.channel == 14)
1714 for (j = 0; j < 15; j++)
1715 b43_phy_write(dev, B43_PHY_N(offset[0] + j),
1716 tbl_tx_filter_coef_rev4[6][j]);
1717}
1718
Rafał Miłeckib0022e12010-01-15 15:40:50 +01001719/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
1720static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
1721{
1722 struct b43_phy_n *nphy = dev->phy.n;
1723
1724 u16 curr_gain[2];
1725 struct nphy_txgains target;
1726 const u32 *table = NULL;
1727
1728 if (nphy->txpwrctrl == 0) {
1729 int i;
1730
1731 if (nphy->hang_avoid)
1732 b43_nphy_stay_in_carrier_search(dev, true);
Rafał Miłecki91458342010-01-18 00:21:35 +01001733 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
Rafał Miłeckib0022e12010-01-15 15:40:50 +01001734 if (nphy->hang_avoid)
1735 b43_nphy_stay_in_carrier_search(dev, false);
1736
1737 for (i = 0; i < 2; ++i) {
1738 if (dev->phy.rev >= 3) {
1739 target.ipa[i] = curr_gain[i] & 0x000F;
1740 target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
1741 target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
1742 target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
1743 } else {
1744 target.ipa[i] = curr_gain[i] & 0x0003;
1745 target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
1746 target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
1747 target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
1748 }
1749 }
1750 } else {
1751 int i;
1752 u16 index[2];
1753 index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
1754 B43_NPHY_TXPCTL_STAT_BIDX) >>
1755 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
1756 index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
1757 B43_NPHY_TXPCTL_STAT_BIDX) >>
1758 B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
1759
1760 for (i = 0; i < 2; ++i) {
1761 if (dev->phy.rev >= 3) {
1762 enum ieee80211_band band =
1763 b43_current_band(dev->wl);
1764
1765 if ((nphy->ipa2g_on &&
1766 band == IEEE80211_BAND_2GHZ) ||
1767 (nphy->ipa5g_on &&
1768 band == IEEE80211_BAND_5GHZ)) {
1769 table = b43_nphy_get_ipa_gain_table(dev);
1770 } else {
1771 if (band == IEEE80211_BAND_5GHZ) {
1772 if (dev->phy.rev == 3)
1773 table = b43_ntab_tx_gain_rev3_5ghz;
1774 else if (dev->phy.rev == 4)
1775 table = b43_ntab_tx_gain_rev4_5ghz;
1776 else
1777 table = b43_ntab_tx_gain_rev5plus_5ghz;
1778 } else {
1779 table = b43_ntab_tx_gain_rev3plus_2ghz;
1780 }
1781 }
1782
1783 target.ipa[i] = (table[index[i]] >> 16) & 0xF;
1784 target.pad[i] = (table[index[i]] >> 20) & 0xF;
1785 target.pga[i] = (table[index[i]] >> 24) & 0xF;
1786 target.txgm[i] = (table[index[i]] >> 28) & 0xF;
1787 } else {
1788 table = b43_ntab_tx_gain_rev0_1_2;
1789
1790 target.ipa[i] = (table[index[i]] >> 16) & 0x3;
1791 target.pad[i] = (table[index[i]] >> 18) & 0x3;
1792 target.pga[i] = (table[index[i]] >> 20) & 0x7;
1793 target.txgm[i] = (table[index[i]] >> 23) & 0x7;
1794 }
1795 }
1796 }
1797
1798 return target;
1799}
1800
Rafał Miłeckie53de672010-01-17 13:03:32 +01001801/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
1802static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
1803{
1804 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
1805
1806 if (dev->phy.rev >= 3) {
1807 b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
1808 b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
1809 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
1810 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
1811 b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001812 b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
1813 b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
Rafał Miłeckie53de672010-01-17 13:03:32 +01001814 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
1815 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
1816 b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
1817 b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
1818 b43_nphy_reset_cca(dev);
1819 } else {
1820 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
1821 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
1822 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001823 b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
1824 b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
Rafał Miłeckie53de672010-01-17 13:03:32 +01001825 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
1826 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
1827 }
1828}
1829
1830/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
1831static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
1832{
1833 u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
1834 u16 tmp;
1835
1836 regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
1837 regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
1838 if (dev->phy.rev >= 3) {
1839 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
1840 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
1841
1842 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
1843 regs[2] = tmp;
1844 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
1845
1846 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
1847 regs[3] = tmp;
1848 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
1849
1850 regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01001851 b43_phy_mask(dev, B43_NPHY_BBCFG, (u16)~B43_NPHY_BBCFG_RSTRX);
Rafał Miłeckie53de672010-01-17 13:03:32 +01001852
Rafał Miłeckic643a662010-01-18 00:21:27 +01001853 tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
Rafał Miłeckie53de672010-01-17 13:03:32 +01001854 regs[5] = tmp;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001855 b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
Rafał Miłeckic643a662010-01-18 00:21:27 +01001856
1857 tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
Rafał Miłeckie53de672010-01-17 13:03:32 +01001858 regs[6] = tmp;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001859 b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
Rafał Miłeckie53de672010-01-17 13:03:32 +01001860 regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
1861 regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
1862
1863 /* TODO: Call N PHY RF Ctrl Intc Override with 2, 1, 3 */
1864 /* TODO: Call N PHY RF Ctrl Intc Override with 1, 2, 1 */
1865 /* TODO: Call N PHY RF Ctrl Intc Override with 1, 8, 2 */
1866
1867 regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
1868 regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
1869 b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
1870 b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
1871 } else {
1872 b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
1873 b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
1874 tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
1875 regs[2] = tmp;
1876 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
Rafał Miłeckic643a662010-01-18 00:21:27 +01001877 tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
Rafał Miłeckie53de672010-01-17 13:03:32 +01001878 regs[3] = tmp;
1879 tmp |= 0x2000;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001880 b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
Rafał Miłeckic643a662010-01-18 00:21:27 +01001881 tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
Rafał Miłeckie53de672010-01-17 13:03:32 +01001882 regs[4] = tmp;
1883 tmp |= 0x2000;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01001884 b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
Rafał Miłeckie53de672010-01-17 13:03:32 +01001885 regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
1886 regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
1887 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
1888 tmp = 0x0180;
1889 else
1890 tmp = 0x0120;
1891 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
1892 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
1893 }
1894}
1895
Rafał Miłecki2f258b72010-01-15 15:18:35 +01001896/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
1897static void b43_nphy_restore_cal(struct b43_wldev *dev)
1898{
1899 struct b43_phy_n *nphy = dev->phy.n;
1900
1901 u16 coef[4];
1902 u16 *loft = NULL;
1903 u16 *table = NULL;
1904
1905 int i;
1906 u16 *txcal_radio_regs = NULL;
1907 struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
1908
1909 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
1910 if (nphy->iqcal_chanspec_2G == 0)
1911 return;
1912 table = nphy->cal_cache.txcal_coeffs_2G;
1913 loft = &nphy->cal_cache.txcal_coeffs_2G[5];
1914 } else {
1915 if (nphy->iqcal_chanspec_5G == 0)
1916 return;
1917 table = nphy->cal_cache.txcal_coeffs_5G;
1918 loft = &nphy->cal_cache.txcal_coeffs_5G[5];
1919 }
1920
Rafał Miłecki2581b142010-01-18 00:21:21 +01001921 b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
Rafał Miłecki2f258b72010-01-15 15:18:35 +01001922
1923 for (i = 0; i < 4; i++) {
1924 if (dev->phy.rev >= 3)
1925 table[i] = coef[i];
1926 else
1927 coef[i] = 0;
1928 }
1929
Rafał Miłecki2581b142010-01-18 00:21:21 +01001930 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
1931 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
1932 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
Rafał Miłecki2f258b72010-01-15 15:18:35 +01001933
1934 if (dev->phy.rev < 2)
1935 b43_nphy_tx_iq_workaround(dev);
1936
1937 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
1938 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
1939 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
1940 } else {
1941 txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
1942 rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
1943 }
1944
1945 /* TODO use some definitions */
1946 if (dev->phy.rev >= 3) {
1947 b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
1948 b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
1949 b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
1950 b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
1951 b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
1952 b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
1953 b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
1954 b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
1955 } else {
1956 b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
1957 b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
1958 b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
1959 b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
1960 }
1961 b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
1962}
1963
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01001964/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
1965static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
1966 struct nphy_txgains target,
1967 bool full, bool mphase)
1968{
1969 struct b43_phy_n *nphy = dev->phy.n;
1970 int i;
1971 int error = 0;
1972 int freq;
1973 bool avoid = false;
1974 u8 length;
1975 u16 tmp, core, type, count, max, numb, last, cmd;
1976 const u16 *table;
1977 bool phy6or5x;
1978
1979 u16 buffer[11];
1980 u16 diq_start = 0;
1981 u16 save[2];
1982 u16 gain[2];
1983 struct nphy_iqcal_params params[2];
1984 bool updated[2] = { };
1985
1986 b43_nphy_stay_in_carrier_search(dev, true);
1987
1988 if (dev->phy.rev >= 4) {
1989 avoid = nphy->hang_avoid;
1990 nphy->hang_avoid = 0;
1991 }
1992
Rafał Miłecki91458342010-01-18 00:21:35 +01001993 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01001994
1995 for (i = 0; i < 2; i++) {
1996 b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
1997 gain[i] = params[i].cal_gain;
1998 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01001999
2000 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002001
2002 b43_nphy_tx_cal_radio_setup(dev);
Rafał Miłeckie53de672010-01-17 13:03:32 +01002003 b43_nphy_tx_cal_phy_setup(dev);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002004
2005 phy6or5x = dev->phy.rev >= 6 ||
2006 (dev->phy.rev == 5 && nphy->ipa2g_on &&
2007 b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
2008 if (phy6or5x) {
2009 /* TODO */
2010 }
2011
2012 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
2013
Rafał Miłeckiaa4c7b22010-01-22 01:53:12 +01002014 if (!dev->phy.is_40mhz)
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002015 freq = 2500;
2016 else
2017 freq = 5000;
2018
2019 if (nphy->mphase_cal_phase_id > 2)
Rafał Miłecki10a79872010-01-22 01:53:14 +01002020 b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
2021 0xFFFF, 0, true, false);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002022 else
Rafał Miłecki59af0992010-01-22 01:53:16 +01002023 error = b43_nphy_tx_tone(dev, freq, 250, true, false);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002024
2025 if (error == 0) {
2026 if (nphy->mphase_cal_phase_id > 2) {
2027 table = nphy->mphase_txcal_bestcoeffs;
2028 length = 11;
2029 if (dev->phy.rev < 3)
2030 length -= 2;
2031 } else {
2032 if (!full && nphy->txiqlocal_coeffsvalid) {
2033 table = nphy->txiqlocal_bestc;
2034 length = 11;
2035 if (dev->phy.rev < 3)
2036 length -= 2;
2037 } else {
2038 full = true;
2039 if (dev->phy.rev >= 3) {
2040 table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
2041 length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
2042 } else {
2043 table = tbl_tx_iqlo_cal_startcoefs;
2044 length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
2045 }
2046 }
2047 }
2048
Rafał Miłecki2581b142010-01-18 00:21:21 +01002049 b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002050
2051 if (full) {
2052 if (dev->phy.rev >= 3)
2053 max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
2054 else
2055 max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
2056 } else {
2057 if (dev->phy.rev >= 3)
2058 max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
2059 else
2060 max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
2061 }
2062
2063 if (mphase) {
2064 count = nphy->mphase_txcal_cmdidx;
2065 numb = min(max,
2066 (u16)(count + nphy->mphase_txcal_numcmds));
2067 } else {
2068 count = 0;
2069 numb = max;
2070 }
2071
2072 for (; count < numb; count++) {
2073 if (full) {
2074 if (dev->phy.rev >= 3)
2075 cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
2076 else
2077 cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
2078 } else {
2079 if (dev->phy.rev >= 3)
2080 cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
2081 else
2082 cmd = tbl_tx_iqlo_cal_cmds_recal[count];
2083 }
2084
2085 core = (cmd & 0x3000) >> 12;
2086 type = (cmd & 0x0F00) >> 8;
2087
2088 if (phy6or5x && updated[core] == 0) {
2089 b43_nphy_update_tx_cal_ladder(dev, core);
2090 updated[core] = 1;
2091 }
2092
2093 tmp = (params[core].ncorr[type] << 8) | 0x66;
2094 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
2095
2096 if (type == 1 || type == 3 || type == 4) {
Rafał Miłeckic643a662010-01-18 00:21:27 +01002097 buffer[0] = b43_ntab_read(dev,
2098 B43_NTAB16(15, 69 + core));
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002099 diq_start = buffer[0];
2100 buffer[0] = 0;
Rafał Miłeckid41a3552010-01-18 00:21:17 +01002101 b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
2102 0);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002103 }
2104
2105 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
2106 for (i = 0; i < 2000; i++) {
2107 tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
2108 if (tmp & 0xC000)
2109 break;
2110 udelay(10);
2111 }
2112
Rafał Miłecki91458342010-01-18 00:21:35 +01002113 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2114 buffer);
Rafał Miłecki2581b142010-01-18 00:21:21 +01002115 b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
2116 buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002117
2118 if (type == 1 || type == 3 || type == 4)
2119 buffer[0] = diq_start;
2120 }
2121
2122 if (mphase)
2123 nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
2124
2125 last = (dev->phy.rev < 3) ? 6 : 7;
2126
2127 if (!mphase || nphy->mphase_cal_phase_id == last) {
Rafał Miłecki2581b142010-01-18 00:21:21 +01002128 b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
Rafał Miłecki91458342010-01-18 00:21:35 +01002129 b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002130 if (dev->phy.rev < 3) {
2131 buffer[0] = 0;
2132 buffer[1] = 0;
2133 buffer[2] = 0;
2134 buffer[3] = 0;
2135 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01002136 b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
2137 buffer);
2138 b43_ntab_write_bulk(dev, B43_NTAB16(15, 101), 2,
2139 buffer);
2140 b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
2141 buffer);
2142 b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
2143 buffer);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002144 length = 11;
2145 if (dev->phy.rev < 3)
2146 length -= 2;
Rafał Miłecki91458342010-01-18 00:21:35 +01002147 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2148 nphy->txiqlocal_bestc);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002149 nphy->txiqlocal_coeffsvalid = true;
2150 /* TODO: Set nphy->txiqlocal_chanspec to
2151 the current channel */
2152 } else {
2153 length = 11;
2154 if (dev->phy.rev < 3)
2155 length -= 2;
Rafał Miłecki91458342010-01-18 00:21:35 +01002156 b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
2157 nphy->mphase_txcal_bestcoeffs);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002158 }
2159
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01002160 b43_nphy_stop_playback(dev);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002161 b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
2162 }
2163
Rafał Miłeckie53de672010-01-17 13:03:32 +01002164 b43_nphy_tx_cal_phy_cleanup(dev);
Rafał Miłecki2581b142010-01-18 00:21:21 +01002165 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
Rafał Miłeckifb43b8e2010-01-15 16:10:48 +01002166
2167 if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
2168 b43_nphy_tx_iq_workaround(dev);
2169
2170 if (dev->phy.rev >= 4)
2171 nphy->hang_avoid = avoid;
2172
2173 b43_nphy_stay_in_carrier_search(dev, false);
2174
2175 return error;
2176}
2177
Rafał Miłecki15931e32010-01-15 16:20:56 +01002178/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
2179static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
2180 struct nphy_txgains target, u8 type, bool debug)
2181{
2182 struct b43_phy_n *nphy = dev->phy.n;
2183 int i, j, index;
2184 u8 rfctl[2];
2185 u8 afectl_core;
2186 u16 tmp[6];
2187 u16 cur_hpf1, cur_hpf2, cur_lna;
2188 u32 real, imag;
2189 enum ieee80211_band band;
2190
2191 u8 use;
2192 u16 cur_hpf;
2193 u16 lna[3] = { 3, 3, 1 };
2194 u16 hpf1[3] = { 7, 2, 0 };
2195 u16 hpf2[3] = { 2, 0, 0 };
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01002196 u32 power[3] = { };
Rafał Miłecki15931e32010-01-15 16:20:56 +01002197 u16 gain_save[2];
2198 u16 cal_gain[2];
2199 struct nphy_iqcal_params cal_params[2];
2200 struct nphy_iq_est est;
2201 int ret = 0;
2202 bool playtone = true;
2203 int desired = 13;
2204
2205 b43_nphy_stay_in_carrier_search(dev, 1);
2206
2207 if (dev->phy.rev < 2)
2208 ;/* TODO: Call N PHY Reapply TX Cal Coeffs */
Rafał Miłecki91458342010-01-18 00:21:35 +01002209 b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002210 for (i = 0; i < 2; i++) {
2211 b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
2212 cal_gain[i] = cal_params[i].cal_gain;
2213 }
Rafał Miłecki2581b142010-01-18 00:21:21 +01002214 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002215
2216 for (i = 0; i < 2; i++) {
2217 if (i == 0) {
2218 rfctl[0] = B43_NPHY_RFCTL_INTC1;
2219 rfctl[1] = B43_NPHY_RFCTL_INTC2;
2220 afectl_core = B43_NPHY_AFECTL_C1;
2221 } else {
2222 rfctl[0] = B43_NPHY_RFCTL_INTC2;
2223 rfctl[1] = B43_NPHY_RFCTL_INTC1;
2224 afectl_core = B43_NPHY_AFECTL_C2;
2225 }
2226
2227 tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
2228 tmp[2] = b43_phy_read(dev, afectl_core);
2229 tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
2230 tmp[4] = b43_phy_read(dev, rfctl[0]);
2231 tmp[5] = b43_phy_read(dev, rfctl[1]);
2232
2233 b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
2234 (u16)~B43_NPHY_RFSEQCA_RXDIS,
2235 ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
2236 b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
2237 (1 - i));
2238 b43_phy_set(dev, afectl_core, 0x0006);
2239 b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
2240
2241 band = b43_current_band(dev->wl);
2242
2243 if (nphy->rxcalparams & 0xFF000000) {
2244 if (band == IEEE80211_BAND_5GHZ)
2245 b43_phy_write(dev, rfctl[0], 0x140);
2246 else
2247 b43_phy_write(dev, rfctl[0], 0x110);
2248 } else {
2249 if (band == IEEE80211_BAND_5GHZ)
2250 b43_phy_write(dev, rfctl[0], 0x180);
2251 else
2252 b43_phy_write(dev, rfctl[0], 0x120);
2253 }
2254
2255 if (band == IEEE80211_BAND_5GHZ)
2256 b43_phy_write(dev, rfctl[1], 0x148);
2257 else
2258 b43_phy_write(dev, rfctl[1], 0x114);
2259
2260 if (nphy->rxcalparams & 0x10000) {
2261 b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
2262 (i + 1));
2263 b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
2264 (2 - i));
2265 }
2266
2267 for (j = 0; i < 4; j++) {
2268 if (j < 3) {
2269 cur_lna = lna[j];
2270 cur_hpf1 = hpf1[j];
2271 cur_hpf2 = hpf2[j];
2272 } else {
2273 if (power[1] > 10000) {
2274 use = 1;
2275 cur_hpf = cur_hpf1;
2276 index = 2;
2277 } else {
2278 if (power[0] > 10000) {
2279 use = 1;
2280 cur_hpf = cur_hpf1;
2281 index = 1;
2282 } else {
2283 index = 0;
2284 use = 2;
2285 cur_hpf = cur_hpf2;
2286 }
2287 }
2288 cur_lna = lna[index];
2289 cur_hpf1 = hpf1[index];
2290 cur_hpf2 = hpf2[index];
2291 cur_hpf += desired - hweight32(power[index]);
2292 cur_hpf = clamp_val(cur_hpf, 0, 10);
2293 if (use == 1)
2294 cur_hpf1 = cur_hpf;
2295 else
2296 cur_hpf2 = cur_hpf;
2297 }
2298
2299 tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
2300 (cur_lna << 2));
Rafał Miłecki75377b22010-01-22 01:53:13 +01002301 b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
2302 false);
Rafał Miłeckide9a47f2010-01-18 00:21:49 +01002303 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01002304 b43_nphy_stop_playback(dev);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002305
2306 if (playtone) {
Rafał Miłecki59af0992010-01-22 01:53:16 +01002307 ret = b43_nphy_tx_tone(dev, 4000,
2308 (nphy->rxcalparams & 0xFFFF),
2309 false, false);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002310 playtone = false;
2311 } else {
Rafał Miłecki10a79872010-01-22 01:53:14 +01002312 b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
2313 false, false);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002314 }
2315
2316 if (ret == 0) {
2317 if (j < 3) {
2318 b43_nphy_rx_iq_est(dev, &est, 1024, 32,
2319 false);
2320 if (i == 0) {
2321 real = est.i0_pwr;
2322 imag = est.q0_pwr;
2323 } else {
2324 real = est.i1_pwr;
2325 imag = est.q1_pwr;
2326 }
2327 power[i] = ((real + imag) / 1024) + 1;
2328 } else {
2329 b43_nphy_calc_rx_iq_comp(dev, 1 << i);
2330 }
Rafał Miłecki53ae8e82010-01-17 13:03:48 +01002331 b43_nphy_stop_playback(dev);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002332 }
2333
2334 if (ret != 0)
2335 break;
2336 }
2337
2338 b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
2339 b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
2340 b43_phy_write(dev, rfctl[1], tmp[5]);
2341 b43_phy_write(dev, rfctl[0], tmp[4]);
2342 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
2343 b43_phy_write(dev, afectl_core, tmp[2]);
2344 b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
2345
2346 if (ret != 0)
2347 break;
2348 }
2349
Rafał Miłecki75377b22010-01-22 01:53:13 +01002350 b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
Rafał Miłecki67c0d6e2010-01-17 13:04:02 +01002351 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłecki2581b142010-01-18 00:21:21 +01002352 b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
Rafał Miłecki15931e32010-01-15 16:20:56 +01002353
2354 b43_nphy_stay_in_carrier_search(dev, 0);
2355
2356 return ret;
2357}
2358
2359static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
2360 struct nphy_txgains target, u8 type, bool debug)
2361{
2362 return -1;
2363}
2364
2365/* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
2366static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
2367 struct nphy_txgains target, u8 type, bool debug)
2368{
2369 if (dev->phy.rev >= 3)
2370 return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
2371 else
2372 return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
2373}
2374
Rafał Miłecki42e15472010-01-15 15:06:47 +01002375/*
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002376 * Init N-PHY
2377 * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
2378 */
Michael Buesch424047e2008-01-09 16:13:56 +01002379int b43_phy_initn(struct b43_wldev *dev)
2380{
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002381 struct ssb_bus *bus = dev->dev->bus;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002382 struct b43_phy *phy = &dev->phy;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002383 struct b43_phy_n *nphy = phy->n;
2384 u8 tx_pwr_state;
2385 struct nphy_txgains target;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002386 u16 tmp;
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002387 enum ieee80211_band tmp2;
2388 bool do_rssi_cal;
Michael Buesch424047e2008-01-09 16:13:56 +01002389
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002390 u16 clip[2];
2391 bool do_cal = false;
2392
2393 if ((dev->phy.rev >= 3) &&
2394 (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
2395 (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
2396 chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
2397 }
2398 nphy->deaf_count = 0;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002399 b43_nphy_tables_init(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002400 nphy->crsminpwr_adjusted = false;
2401 nphy->noisevars_adjusted = false;
Michael Buesch95b66ba2008-01-18 01:09:25 +01002402
2403 /* Clear all overrides */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002404 if (dev->phy.rev >= 3) {
2405 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
2406 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
2407 b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
2408 b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
2409 } else {
2410 b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
2411 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002412 b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
2413 b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002414 if (dev->phy.rev < 6) {
2415 b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
2416 b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
2417 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002418 b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
2419 ~(B43_NPHY_RFSEQMODE_CAOVER |
2420 B43_NPHY_RFSEQMODE_TROVER));
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002421 if (dev->phy.rev >= 3)
2422 b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002423 b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
2424
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002425 if (dev->phy.rev <= 2) {
2426 tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
2427 b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
2428 ~B43_NPHY_BPHY_CTL3_SCALE,
2429 tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
2430 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002431 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
2432 b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
2433
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002434 if (bus->sprom.boardflags2_lo & 0x100 ||
2435 (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
2436 bus->boardinfo.type == 0x8B))
2437 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
2438 else
2439 b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
2440 b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
2441 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
2442 b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002443
Rafał Miłeckiad9716e2010-01-17 13:03:40 +01002444 b43_nphy_update_mimo_config(dev, nphy->preamble_override);
Rafał Miłecki4f4ab6c2010-01-17 13:03:55 +01002445 b43_nphy_update_txrx_chain(dev);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002446
2447 if (phy->rev < 2) {
2448 b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
2449 b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
2450 }
Michael Buesch95b66ba2008-01-18 01:09:25 +01002451
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002452 tmp2 = b43_current_band(dev->wl);
2453 if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
2454 (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
2455 b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
2456 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
2457 nphy->papd_epsilon_offset[0] << 7);
2458 b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
2459 b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
2460 nphy->papd_epsilon_offset[1] << 7);
Rafał Miłecki45ca6972010-01-22 01:53:15 +01002461 b43_nphy_int_pa_set_tx_dig_filters(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002462 } else if (phy->rev >= 5) {
Rafał Miłecki45ca6972010-01-22 01:53:15 +01002463 b43_nphy_ext_pa_set_tx_dig_filters(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002464 }
2465
2466 b43_nphy_workarounds(dev);
2467
2468 /* Reset CCA, in init code it differs a little from standard way */
Rafał Miłecki730dd702010-01-15 16:38:07 +01002469 b43_nphy_bmac_clock_fgc(dev, 1);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002470 tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
2471 b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
2472 b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
Rafał Miłecki730dd702010-01-15 16:38:07 +01002473 b43_nphy_bmac_clock_fgc(dev, 0);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002474
2475 /* TODO N PHY MAC PHY Clock Set with argument 1 */
2476
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +01002477 b43_nphy_pa_override(dev, false);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002478 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
2479 b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
Rafał Miłeckie50cbcf2010-01-15 15:02:38 +01002480 b43_nphy_pa_override(dev, true);
Michael Buesch95b66ba2008-01-18 01:09:25 +01002481
Rafał Miłeckibbec3982010-01-15 14:31:39 +01002482 b43_nphy_classifier(dev, 0, 0);
2483 b43_nphy_read_clip_detection(dev, clip);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002484 tx_pwr_state = nphy->txpwrctrl;
2485 /* TODO N PHY TX power control with argument 0
2486 (turning off power control) */
2487 /* TODO Fix the TX Power Settings */
2488 /* TODO N PHY TX Power Control Idle TSSI */
2489 /* TODO N PHY TX Power Control Setup */
Michael Buesch95b66ba2008-01-18 01:09:25 +01002490
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002491 if (phy->rev >= 3) {
2492 /* TODO */
2493 } else {
Rafał Miłecki2581b142010-01-18 00:21:21 +01002494 b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
2495 b43_ntab_tx_gain_rev0_1_2);
2496 b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
2497 b43_ntab_tx_gain_rev0_1_2);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002498 }
2499
2500 if (nphy->phyrxchain != 3)
2501 ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
2502 if (nphy->mphase_cal_phase_id > 0)
2503 ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
2504
2505 do_rssi_cal = false;
2506 if (phy->rev >= 3) {
2507 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
2508 do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
2509 else
2510 do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
2511
2512 if (do_rssi_cal)
Rafał Miłecki4cb99772010-01-15 13:40:58 +01002513 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002514 else
Rafał Miłecki42e15472010-01-15 15:06:47 +01002515 b43_nphy_restore_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002516 } else {
Rafał Miłecki4cb99772010-01-15 13:40:58 +01002517 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002518 }
2519
2520 if (!((nphy->measure_hold & 0x6) != 0)) {
2521 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
2522 do_cal = (nphy->iqcal_chanspec_2G == 0);
2523 else
2524 do_cal = (nphy->iqcal_chanspec_5G == 0);
2525
2526 if (nphy->mute)
2527 do_cal = false;
2528
2529 if (do_cal) {
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002530 target = b43_nphy_get_tx_gains(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002531
2532 if (nphy->antsel_type == 2)
2533 ;/*TODO NPHY Superswitch Init with argument 1*/
2534 if (nphy->perical != 2) {
Rafał Miłecki90b97382010-01-15 14:48:21 +01002535 b43_nphy_rssi_cal(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002536 if (phy->rev >= 3) {
2537 nphy->cal_orig_pwr_idx[0] =
2538 nphy->txpwrindex[0].index_internal;
2539 nphy->cal_orig_pwr_idx[1] =
2540 nphy->txpwrindex[1].index_internal;
2541 /* TODO N PHY Pre Calibrate TX Gain */
Rafał Miłeckib0022e12010-01-15 15:40:50 +01002542 target = b43_nphy_get_tx_gains(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002543 }
2544 }
2545 }
2546 }
2547
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002548 if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
2549 if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
Rafał Miłecki15931e32010-01-15 16:20:56 +01002550 ;/* Call N PHY Save Cal */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002551 else if (nphy->mphase_cal_phase_id == 0)
Rafał Miłecki15931e32010-01-15 16:20:56 +01002552 ;/* N PHY Periodic Calibration with argument 3 */
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002553 } else {
2554 b43_nphy_restore_cal(dev);
2555 }
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002556
Rafał Miłecki6dcd9d92010-01-15 16:24:57 +01002557 b43_nphy_tx_pwr_ctrl_coef_setup(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002558 /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
2559 b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
2560 b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
2561 if (phy->rev >= 3 && phy->rev <= 6)
2562 b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
Rafał Miłeckife3e46e2010-01-15 15:51:55 +01002563 b43_nphy_tx_lp_fbw(dev);
Rafał Miłecki0988a7a2010-01-15 13:27:29 +01002564 /* TODO N PHY Spur Workaround */
Michael Buesch95b66ba2008-01-18 01:09:25 +01002565
2566 b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
Michael Buesch53a6e232008-01-13 21:23:44 +01002567 return 0;
Michael Buesch424047e2008-01-09 16:13:56 +01002568}
Michael Bueschef1a6282008-08-27 18:53:02 +02002569
2570static int b43_nphy_op_allocate(struct b43_wldev *dev)
2571{
2572 struct b43_phy_n *nphy;
2573
2574 nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
2575 if (!nphy)
2576 return -ENOMEM;
2577 dev->phy.n = nphy;
2578
Michael Bueschef1a6282008-08-27 18:53:02 +02002579 return 0;
2580}
2581
Michael Bueschfb111372008-09-02 13:00:34 +02002582static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
2583{
2584 struct b43_phy *phy = &dev->phy;
2585 struct b43_phy_n *nphy = phy->n;
2586
2587 memset(nphy, 0, sizeof(*nphy));
2588
2589 //TODO init struct b43_phy_n
2590}
2591
2592static void b43_nphy_op_free(struct b43_wldev *dev)
2593{
2594 struct b43_phy *phy = &dev->phy;
2595 struct b43_phy_n *nphy = phy->n;
2596
2597 kfree(nphy);
2598 phy->n = NULL;
2599}
2600
Michael Bueschef1a6282008-08-27 18:53:02 +02002601static int b43_nphy_op_init(struct b43_wldev *dev)
2602{
Michael Bueschfb111372008-09-02 13:00:34 +02002603 return b43_phy_initn(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02002604}
2605
2606static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
2607{
2608#if B43_DEBUG
2609 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
2610 /* OFDM registers are onnly available on A/G-PHYs */
2611 b43err(dev->wl, "Invalid OFDM PHY access at "
2612 "0x%04X on N-PHY\n", offset);
2613 dump_stack();
2614 }
2615 if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
2616 /* Ext-G registers are only available on G-PHYs */
2617 b43err(dev->wl, "Invalid EXT-G PHY access at "
2618 "0x%04X on N-PHY\n", offset);
2619 dump_stack();
2620 }
2621#endif /* B43_DEBUG */
2622}
2623
2624static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
2625{
2626 check_phyreg(dev, reg);
2627 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
2628 return b43_read16(dev, B43_MMIO_PHY_DATA);
2629}
2630
2631static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
2632{
2633 check_phyreg(dev, reg);
2634 b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
2635 b43_write16(dev, B43_MMIO_PHY_DATA, value);
2636}
2637
2638static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
2639{
2640 /* Register 1 is a 32-bit register. */
2641 B43_WARN_ON(reg == 1);
2642 /* N-PHY needs 0x100 for read access */
2643 reg |= 0x100;
2644
2645 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
2646 return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
2647}
2648
2649static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
2650{
2651 /* Register 1 is a 32-bit register. */
2652 B43_WARN_ON(reg == 1);
2653
2654 b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
2655 b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
2656}
2657
2658static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
Johannes Berg19d337d2009-06-02 13:01:37 +02002659 bool blocked)
Michael Bueschef1a6282008-08-27 18:53:02 +02002660{//TODO
2661}
2662
Michael Bueschcb24f572008-09-03 12:12:20 +02002663static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
2664{
2665 b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
2666 on ? 0 : 0x7FFF);
2667}
2668
Michael Bueschef1a6282008-08-27 18:53:02 +02002669static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
2670 unsigned int new_channel)
2671{
2672 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
2673 if ((new_channel < 1) || (new_channel > 14))
2674 return -EINVAL;
2675 } else {
2676 if (new_channel > 200)
2677 return -EINVAL;
2678 }
2679
2680 return nphy_channel_switch(dev, new_channel);
2681}
2682
2683static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
2684{
2685 if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
2686 return 1;
2687 return 36;
2688}
2689
Michael Bueschef1a6282008-08-27 18:53:02 +02002690const struct b43_phy_operations b43_phyops_n = {
2691 .allocate = b43_nphy_op_allocate,
Michael Bueschfb111372008-09-02 13:00:34 +02002692 .free = b43_nphy_op_free,
2693 .prepare_structs = b43_nphy_op_prepare_structs,
Michael Bueschef1a6282008-08-27 18:53:02 +02002694 .init = b43_nphy_op_init,
Michael Bueschef1a6282008-08-27 18:53:02 +02002695 .phy_read = b43_nphy_op_read,
2696 .phy_write = b43_nphy_op_write,
2697 .radio_read = b43_nphy_op_radio_read,
2698 .radio_write = b43_nphy_op_radio_write,
2699 .software_rfkill = b43_nphy_op_software_rfkill,
Michael Bueschcb24f572008-09-03 12:12:20 +02002700 .switch_analog = b43_nphy_op_switch_analog,
Michael Bueschef1a6282008-08-27 18:53:02 +02002701 .switch_channel = b43_nphy_op_switch_channel,
2702 .get_default_chan = b43_nphy_op_get_default_chan,
Michael Buesch18c8ade2008-08-28 19:33:40 +02002703 .recalc_txpower = b43_nphy_op_recalc_txpower,
2704 .adjust_txpower = b43_nphy_op_adjust_txpower,
Michael Bueschef1a6282008-08-27 18:53:02 +02002705};