Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 1 | /* |
Arnd Bergmann | f3f66f5 | 2005-10-31 20:08:37 -0500 | [diff] [blame] | 2 | * IOMMU implementation for Cell Broadband Processor Architecture |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 3 | * |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 4 | * (C) Copyright IBM Corporation 2006-2008 |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 5 | * |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 6 | * Author: Jeremy Kerr <jk@ozlabs.org> |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 7 | * |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License as published by |
| 10 | * the Free Software Foundation; either version 2, or (at your option) |
| 11 | * any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 21 | */ |
| 22 | |
| 23 | #undef DEBUG |
| 24 | |
| 25 | #include <linux/kernel.h> |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 26 | #include <linux/init.h> |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 27 | #include <linux/interrupt.h> |
| 28 | #include <linux/notifier.h> |
Michael Ellerman | ccd05d0 | 2008-02-08 16:37:02 +1100 | [diff] [blame] | 29 | #include <linux/of.h> |
Jon Loeliger | d8caf74 | 2007-11-13 11:10:58 -0600 | [diff] [blame] | 30 | #include <linux/of_platform.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 31 | #include <linux/slab.h> |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 32 | #include <linux/memblock.h> |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 33 | |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 34 | #include <asm/prom.h> |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 35 | #include <asm/iommu.h> |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 36 | #include <asm/machdep.h> |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 37 | #include <asm/pci-bridge.h> |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 38 | #include <asm/udbg.h> |
Ishizaki Kou | 9858ee8 | 2007-12-04 19:38:24 +1100 | [diff] [blame] | 39 | #include <asm/firmware.h> |
Benjamin Herrenschmidt | eef686a0 | 2007-10-04 15:40:42 +1000 | [diff] [blame] | 40 | #include <asm/cell-regs.h> |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 41 | |
Daniel Axtens | 9c1368f | 2015-03-31 16:00:55 +1100 | [diff] [blame] | 42 | #include "cell.h" |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 43 | #include "interrupt.h" |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 44 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 45 | /* Define CELL_IOMMU_REAL_UNMAP to actually unmap non-used pages |
| 46 | * instead of leaving them mapped to some dummy page. This can be |
| 47 | * enabled once the appropriate workarounds for spider bugs have |
| 48 | * been enabled |
| 49 | */ |
| 50 | #define CELL_IOMMU_REAL_UNMAP |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 51 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 52 | /* Define CELL_IOMMU_STRICT_PROTECTION to enforce protection of |
| 53 | * IO PTEs based on the transfer direction. That can be enabled |
| 54 | * once spider-net has been fixed to pass the correct direction |
| 55 | * to the DMA mapping functions |
| 56 | */ |
| 57 | #define CELL_IOMMU_STRICT_PROTECTION |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 58 | |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 59 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 60 | #define NR_IOMMUS 2 |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 61 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 62 | /* IOC mmap registers */ |
| 63 | #define IOC_Reg_Size 0x2000 |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 64 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 65 | #define IOC_IOPT_CacheInvd 0x908 |
| 66 | #define IOC_IOPT_CacheInvd_NE_Mask 0xffe0000000000000ul |
| 67 | #define IOC_IOPT_CacheInvd_IOPTE_Mask 0x000003fffffffff8ul |
| 68 | #define IOC_IOPT_CacheInvd_Busy 0x0000000000000001ul |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 69 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 70 | #define IOC_IOST_Origin 0x918 |
| 71 | #define IOC_IOST_Origin_E 0x8000000000000000ul |
| 72 | #define IOC_IOST_Origin_HW 0x0000000000000800ul |
| 73 | #define IOC_IOST_Origin_HL 0x0000000000000400ul |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 74 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 75 | #define IOC_IO_ExcpStat 0x920 |
| 76 | #define IOC_IO_ExcpStat_V 0x8000000000000000ul |
| 77 | #define IOC_IO_ExcpStat_SPF_Mask 0x6000000000000000ul |
| 78 | #define IOC_IO_ExcpStat_SPF_S 0x6000000000000000ul |
Jeremy Kerr | 2a7d55f | 2009-03-19 16:46:35 +0000 | [diff] [blame] | 79 | #define IOC_IO_ExcpStat_SPF_P 0x2000000000000000ul |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 80 | #define IOC_IO_ExcpStat_ADDR_Mask 0x00000007fffff000ul |
| 81 | #define IOC_IO_ExcpStat_RW_Mask 0x0000000000000800ul |
| 82 | #define IOC_IO_ExcpStat_IOID_Mask 0x00000000000007fful |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 83 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 84 | #define IOC_IO_ExcpMask 0x928 |
| 85 | #define IOC_IO_ExcpMask_SFE 0x4000000000000000ul |
| 86 | #define IOC_IO_ExcpMask_PFE 0x2000000000000000ul |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 87 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 88 | #define IOC_IOCmd_Offset 0x1000 |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 89 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 90 | #define IOC_IOCmd_Cfg 0xc00 |
| 91 | #define IOC_IOCmd_Cfg_TE 0x0000800000000000ul |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 92 | |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 93 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 94 | /* Segment table entries */ |
| 95 | #define IOSTE_V 0x8000000000000000ul /* valid */ |
| 96 | #define IOSTE_H 0x4000000000000000ul /* cache hint */ |
| 97 | #define IOSTE_PT_Base_RPN_Mask 0x3ffffffffffff000ul /* base RPN of IOPT */ |
| 98 | #define IOSTE_NPPT_Mask 0x0000000000000fe0ul /* no. pages in IOPT */ |
| 99 | #define IOSTE_PS_Mask 0x0000000000000007ul /* page size */ |
| 100 | #define IOSTE_PS_4K 0x0000000000000001ul /* - 4kB */ |
| 101 | #define IOSTE_PS_64K 0x0000000000000003ul /* - 64kB */ |
| 102 | #define IOSTE_PS_1M 0x0000000000000005ul /* - 1MB */ |
| 103 | #define IOSTE_PS_16M 0x0000000000000007ul /* - 16MB */ |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 104 | |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 105 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 106 | /* IOMMU sizing */ |
| 107 | #define IO_SEGMENT_SHIFT 28 |
Michael Ellerman | 225d490 | 2008-02-29 18:33:27 +1100 | [diff] [blame] | 108 | #define IO_PAGENO_BITS(shift) (IO_SEGMENT_SHIFT - (shift)) |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 109 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 110 | /* The high bit needs to be set on every DMA address */ |
| 111 | #define SPIDER_DMA_OFFSET 0x80000000ul |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 112 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 113 | struct iommu_window { |
| 114 | struct list_head list; |
| 115 | struct cbe_iommu *iommu; |
| 116 | unsigned long offset; |
| 117 | unsigned long size; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 118 | unsigned int ioid; |
| 119 | struct iommu_table table; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 120 | }; |
| 121 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 122 | #define NAMESIZE 8 |
| 123 | struct cbe_iommu { |
| 124 | int nid; |
| 125 | char name[NAMESIZE]; |
| 126 | void __iomem *xlate_regs; |
| 127 | void __iomem *cmd_regs; |
| 128 | unsigned long *stab; |
| 129 | unsigned long *ptab; |
| 130 | void *pad_page; |
| 131 | struct list_head windows; |
| 132 | }; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 133 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 134 | /* Static array of iommus, one per node |
| 135 | * each contains a list of windows, keyed from dma_window property |
| 136 | * - on bus setup, look for a matching window, or create one |
| 137 | * - on dev setup, assign iommu_table ptr |
| 138 | */ |
| 139 | static struct cbe_iommu iommus[NR_IOMMUS]; |
| 140 | static int cbe_nr_iommus; |
| 141 | |
| 142 | static void invalidate_tce_cache(struct cbe_iommu *iommu, unsigned long *pte, |
| 143 | long n_ptes) |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 144 | { |
Ingo Molnar | b36ac9e | 2009-01-06 14:03:44 +0000 | [diff] [blame] | 145 | u64 __iomem *reg; |
| 146 | u64 val; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 147 | long n; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 148 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 149 | reg = iommu->xlate_regs + IOC_IOPT_CacheInvd; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 150 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 151 | while (n_ptes > 0) { |
| 152 | /* we can invalidate up to 1 << 11 PTEs at once */ |
| 153 | n = min(n_ptes, 1l << 11); |
| 154 | val = (((n /*- 1*/) << 53) & IOC_IOPT_CacheInvd_NE_Mask) |
| 155 | | (__pa(pte) & IOC_IOPT_CacheInvd_IOPTE_Mask) |
| 156 | | IOC_IOPT_CacheInvd_Busy; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 157 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 158 | out_be64(reg, val); |
| 159 | while (in_be64(reg) & IOC_IOPT_CacheInvd_Busy) |
| 160 | ; |
| 161 | |
| 162 | n_ptes -= n; |
| 163 | pte += n; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 164 | } |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 165 | } |
| 166 | |
Robert Jennings | 6490c49 | 2008-07-24 04:31:16 +1000 | [diff] [blame] | 167 | static int tce_build_cell(struct iommu_table *tbl, long index, long npages, |
Mark Nelson | 4f3dd8a | 2008-07-16 05:51:47 +1000 | [diff] [blame] | 168 | unsigned long uaddr, enum dma_data_direction direction, |
| 169 | struct dma_attrs *attrs) |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 170 | { |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 171 | int i; |
| 172 | unsigned long *io_pte, base_pte; |
| 173 | struct iommu_window *window = |
| 174 | container_of(tbl, struct iommu_window, table); |
Benjamin Herrenschmidt | 12d04ee | 2006-11-11 17:25:02 +1100 | [diff] [blame] | 175 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 176 | /* implementing proper protection causes problems with the spidernet |
| 177 | * driver - check mapping directions later, but allow read & write by |
| 178 | * default for now.*/ |
| 179 | #ifdef CELL_IOMMU_STRICT_PROTECTION |
| 180 | /* to avoid referencing a global, we use a trick here to setup the |
| 181 | * protection bit. "prot" is setup to be 3 fields of 4 bits apprended |
| 182 | * together for each of the 3 supported direction values. It is then |
| 183 | * shifted left so that the fields matching the desired direction |
| 184 | * lands on the appropriate bits, and other bits are masked out. |
| 185 | */ |
| 186 | const unsigned long prot = 0xc48; |
| 187 | base_pte = |
Geert Uytterhoeven | 5c6fc8d | 2009-06-10 04:38:45 +0000 | [diff] [blame] | 188 | ((prot << (52 + 4 * direction)) & |
| 189 | (CBE_IOPTE_PP_W | CBE_IOPTE_PP_R)) | |
| 190 | CBE_IOPTE_M | CBE_IOPTE_SO_RW | |
| 191 | (window->ioid & CBE_IOPTE_IOID_Mask); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 192 | #else |
Geert Uytterhoeven | 5c6fc8d | 2009-06-10 04:38:45 +0000 | [diff] [blame] | 193 | base_pte = CBE_IOPTE_PP_W | CBE_IOPTE_PP_R | CBE_IOPTE_M | |
| 194 | CBE_IOPTE_SO_RW | (window->ioid & CBE_IOPTE_IOID_Mask); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 195 | #endif |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 196 | if (unlikely(dma_get_attr(DMA_ATTR_WEAK_ORDERING, attrs))) |
Geert Uytterhoeven | 5c6fc8d | 2009-06-10 04:38:45 +0000 | [diff] [blame] | 197 | base_pte &= ~CBE_IOPTE_SO_RW; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 198 | |
Michael Ellerman | 0d7386e | 2008-02-29 18:33:23 +1100 | [diff] [blame] | 199 | io_pte = (unsigned long *)tbl->it_base + (index - tbl->it_offset); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 200 | |
Michael Ellerman | 7261b95 | 2015-04-03 14:11:54 +1100 | [diff] [blame] | 201 | for (i = 0; i < npages; i++, uaddr += (1 << tbl->it_page_shift)) |
Geert Uytterhoeven | 5c6fc8d | 2009-06-10 04:38:45 +0000 | [diff] [blame] | 202 | io_pte[i] = base_pte | (__pa(uaddr) & CBE_IOPTE_RPN_Mask); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 203 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 204 | mb(); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 205 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 206 | invalidate_tce_cache(window->iommu, io_pte, npages); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 207 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 208 | pr_debug("tce_build_cell(index=%lx,n=%lx,dir=%d,base_pte=%lx)\n", |
| 209 | index, npages, direction, base_pte); |
Robert Jennings | 6490c49 | 2008-07-24 04:31:16 +1000 | [diff] [blame] | 210 | return 0; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 211 | } |
| 212 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 213 | static void tce_free_cell(struct iommu_table *tbl, long index, long npages) |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 214 | { |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 215 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 216 | int i; |
| 217 | unsigned long *io_pte, pte; |
| 218 | struct iommu_window *window = |
| 219 | container_of(tbl, struct iommu_window, table); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 220 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 221 | pr_debug("tce_free_cell(index=%lx,n=%lx)\n", index, npages); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 222 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 223 | #ifdef CELL_IOMMU_REAL_UNMAP |
| 224 | pte = 0; |
| 225 | #else |
| 226 | /* spider bridge does PCI reads after freeing - insert a mapping |
| 227 | * to a scratch page instead of an invalid entry */ |
Geert Uytterhoeven | 5c6fc8d | 2009-06-10 04:38:45 +0000 | [diff] [blame] | 228 | pte = CBE_IOPTE_PP_R | CBE_IOPTE_M | CBE_IOPTE_SO_RW | |
| 229 | __pa(window->iommu->pad_page) | |
| 230 | (window->ioid & CBE_IOPTE_IOID_Mask); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 231 | #endif |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 232 | |
Michael Ellerman | 0d7386e | 2008-02-29 18:33:23 +1100 | [diff] [blame] | 233 | io_pte = (unsigned long *)tbl->it_base + (index - tbl->it_offset); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 234 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 235 | for (i = 0; i < npages; i++) |
| 236 | io_pte[i] = pte; |
| 237 | |
| 238 | mb(); |
| 239 | |
| 240 | invalidate_tce_cache(window->iommu, io_pte, npages); |
| 241 | } |
| 242 | |
| 243 | static irqreturn_t ioc_interrupt(int irq, void *data) |
| 244 | { |
Jeremy Kerr | 2a7d55f | 2009-03-19 16:46:35 +0000 | [diff] [blame] | 245 | unsigned long stat, spf; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 246 | struct cbe_iommu *iommu = data; |
| 247 | |
| 248 | stat = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat); |
Jeremy Kerr | 2a7d55f | 2009-03-19 16:46:35 +0000 | [diff] [blame] | 249 | spf = stat & IOC_IO_ExcpStat_SPF_Mask; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 250 | |
| 251 | /* Might want to rate limit it */ |
| 252 | printk(KERN_ERR "iommu: DMA exception 0x%016lx\n", stat); |
| 253 | printk(KERN_ERR " V=%d, SPF=[%c%c], RW=%s, IOID=0x%04x\n", |
| 254 | !!(stat & IOC_IO_ExcpStat_V), |
Jeremy Kerr | 2a7d55f | 2009-03-19 16:46:35 +0000 | [diff] [blame] | 255 | (spf == IOC_IO_ExcpStat_SPF_S) ? 'S' : ' ', |
| 256 | (spf == IOC_IO_ExcpStat_SPF_P) ? 'P' : ' ', |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 257 | (stat & IOC_IO_ExcpStat_RW_Mask) ? "Read" : "Write", |
| 258 | (unsigned int)(stat & IOC_IO_ExcpStat_IOID_Mask)); |
| 259 | printk(KERN_ERR " page=0x%016lx\n", |
| 260 | stat & IOC_IO_ExcpStat_ADDR_Mask); |
| 261 | |
| 262 | /* clear interrupt */ |
| 263 | stat &= ~IOC_IO_ExcpStat_V; |
| 264 | out_be64(iommu->xlate_regs + IOC_IO_ExcpStat, stat); |
| 265 | |
| 266 | return IRQ_HANDLED; |
| 267 | } |
| 268 | |
| 269 | static int cell_iommu_find_ioc(int nid, unsigned long *base) |
| 270 | { |
| 271 | struct device_node *np; |
| 272 | struct resource r; |
| 273 | |
| 274 | *base = 0; |
| 275 | |
| 276 | /* First look for new style /be nodes */ |
| 277 | for_each_node_by_name(np, "ioc") { |
| 278 | if (of_node_to_nid(np) != nid) |
| 279 | continue; |
| 280 | if (of_address_to_resource(np, 0, &r)) { |
| 281 | printk(KERN_ERR "iommu: can't get address for %s\n", |
| 282 | np->full_name); |
| 283 | continue; |
| 284 | } |
| 285 | *base = r.start; |
| 286 | of_node_put(np); |
| 287 | return 0; |
| 288 | } |
| 289 | |
| 290 | /* Ok, let's try the old way */ |
| 291 | for_each_node_by_type(np, "cpu") { |
| 292 | const unsigned int *nidp; |
| 293 | const unsigned long *tmp; |
| 294 | |
Stephen Rothwell | e2eb639 | 2007-04-03 22:26:41 +1000 | [diff] [blame] | 295 | nidp = of_get_property(np, "node-id", NULL); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 296 | if (nidp && *nidp == nid) { |
Stephen Rothwell | e2eb639 | 2007-04-03 22:26:41 +1000 | [diff] [blame] | 297 | tmp = of_get_property(np, "ioc-translation", NULL); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 298 | if (tmp) { |
| 299 | *base = *tmp; |
| 300 | of_node_put(np); |
| 301 | return 0; |
| 302 | } |
| 303 | } |
| 304 | } |
| 305 | |
| 306 | return -ENODEV; |
| 307 | } |
| 308 | |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 309 | static void cell_iommu_setup_stab(struct cbe_iommu *iommu, |
Michael Ellerman | 4134791 | 2008-01-30 01:14:01 +1100 | [diff] [blame] | 310 | unsigned long dbase, unsigned long dsize, |
| 311 | unsigned long fbase, unsigned long fsize) |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 312 | { |
| 313 | struct page *page; |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 314 | unsigned long segments, stab_size; |
Michael Ellerman | 4134791 | 2008-01-30 01:14:01 +1100 | [diff] [blame] | 315 | |
| 316 | segments = max(dbase + dsize, fbase + fsize) >> IO_SEGMENT_SHIFT; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 317 | |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 318 | pr_debug("%s: iommu[%d]: segments: %lu\n", |
Harvey Harrison | e48b1b4 | 2008-03-29 08:21:07 +1100 | [diff] [blame] | 319 | __func__, iommu->nid, segments); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 320 | |
| 321 | /* set up the segment table */ |
Michael Ellerman | 3ca6644 | 2008-01-21 18:01:43 +1100 | [diff] [blame] | 322 | stab_size = segments * sizeof(unsigned long); |
| 323 | page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(stab_size)); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 324 | BUG_ON(!page); |
| 325 | iommu->stab = page_address(page); |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 326 | memset(iommu->stab, 0, stab_size); |
| 327 | } |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 328 | |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 329 | static unsigned long *cell_iommu_alloc_ptab(struct cbe_iommu *iommu, |
| 330 | unsigned long base, unsigned long size, unsigned long gap_base, |
Michael Ellerman | 225d490 | 2008-02-29 18:33:27 +1100 | [diff] [blame] | 331 | unsigned long gap_size, unsigned long page_shift) |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 332 | { |
| 333 | struct page *page; |
| 334 | int i; |
| 335 | unsigned long reg, segments, pages_per_segment, ptab_size, |
| 336 | n_pte_pages, start_seg, *ptab; |
| 337 | |
| 338 | start_seg = base >> IO_SEGMENT_SHIFT; |
| 339 | segments = size >> IO_SEGMENT_SHIFT; |
Michael Ellerman | 225d490 | 2008-02-29 18:33:27 +1100 | [diff] [blame] | 340 | pages_per_segment = 1ull << IO_PAGENO_BITS(page_shift); |
| 341 | /* PTEs for each segment must start on a 4K bounday */ |
| 342 | pages_per_segment = max(pages_per_segment, |
| 343 | (1 << 12) / sizeof(unsigned long)); |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 344 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 345 | ptab_size = segments * pages_per_segment * sizeof(unsigned long); |
Harvey Harrison | e48b1b4 | 2008-03-29 08:21:07 +1100 | [diff] [blame] | 346 | pr_debug("%s: iommu[%d]: ptab_size: %lu, order: %d\n", __func__, |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 347 | iommu->nid, ptab_size, get_order(ptab_size)); |
| 348 | page = alloc_pages_node(iommu->nid, GFP_KERNEL, get_order(ptab_size)); |
| 349 | BUG_ON(!page); |
| 350 | |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 351 | ptab = page_address(page); |
| 352 | memset(ptab, 0, ptab_size); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 353 | |
Michael Ellerman | 3d3e6da | 2008-02-29 18:33:26 +1100 | [diff] [blame] | 354 | /* number of 4K pages needed for a page table */ |
| 355 | n_pte_pages = (pages_per_segment * sizeof(unsigned long)) >> 12; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 356 | |
| 357 | pr_debug("%s: iommu[%d]: stab at %p, ptab at %p, n_pte_pages: %lu\n", |
Harvey Harrison | e48b1b4 | 2008-03-29 08:21:07 +1100 | [diff] [blame] | 358 | __func__, iommu->nid, iommu->stab, ptab, |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 359 | n_pte_pages); |
| 360 | |
| 361 | /* initialise the STEs */ |
| 362 | reg = IOSTE_V | ((n_pte_pages - 1) << 5); |
| 363 | |
Michael Ellerman | 225d490 | 2008-02-29 18:33:27 +1100 | [diff] [blame] | 364 | switch (page_shift) { |
| 365 | case 12: reg |= IOSTE_PS_4K; break; |
| 366 | case 16: reg |= IOSTE_PS_64K; break; |
| 367 | case 20: reg |= IOSTE_PS_1M; break; |
| 368 | case 24: reg |= IOSTE_PS_16M; break; |
| 369 | default: BUG(); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 370 | } |
| 371 | |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 372 | gap_base = gap_base >> IO_SEGMENT_SHIFT; |
| 373 | gap_size = gap_size >> IO_SEGMENT_SHIFT; |
| 374 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 375 | pr_debug("Setting up IOMMU stab:\n"); |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 376 | for (i = start_seg; i < (start_seg + segments); i++) { |
| 377 | if (i >= gap_base && i < (gap_base + gap_size)) { |
| 378 | pr_debug("\toverlap at %d, skipping\n", i); |
| 379 | continue; |
| 380 | } |
Michael Ellerman | 3d3e6da | 2008-02-29 18:33:26 +1100 | [diff] [blame] | 381 | iommu->stab[i] = reg | (__pa(ptab) + (n_pte_pages << 12) * |
| 382 | (i - start_seg)); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 383 | pr_debug("\t[%d] 0x%016lx\n", i, iommu->stab[i]); |
| 384 | } |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 385 | |
| 386 | return ptab; |
Michael Ellerman | 7fc67af | 2008-01-30 01:14:00 +1100 | [diff] [blame] | 387 | } |
| 388 | |
| 389 | static void cell_iommu_enable_hardware(struct cbe_iommu *iommu) |
| 390 | { |
| 391 | int ret; |
| 392 | unsigned long reg, xlate_base; |
| 393 | unsigned int virq; |
| 394 | |
| 395 | if (cell_iommu_find_ioc(iommu->nid, &xlate_base)) |
| 396 | panic("%s: missing IOC register mappings for node %d\n", |
Harvey Harrison | e48b1b4 | 2008-03-29 08:21:07 +1100 | [diff] [blame] | 397 | __func__, iommu->nid); |
Michael Ellerman | 7fc67af | 2008-01-30 01:14:00 +1100 | [diff] [blame] | 398 | |
| 399 | iommu->xlate_regs = ioremap(xlate_base, IOC_Reg_Size); |
| 400 | iommu->cmd_regs = iommu->xlate_regs + IOC_IOCmd_Offset; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 401 | |
| 402 | /* ensure that the STEs have updated */ |
| 403 | mb(); |
| 404 | |
| 405 | /* setup interrupts for the iommu. */ |
| 406 | reg = in_be64(iommu->xlate_regs + IOC_IO_ExcpStat); |
| 407 | out_be64(iommu->xlate_regs + IOC_IO_ExcpStat, |
| 408 | reg & ~IOC_IO_ExcpStat_V); |
| 409 | out_be64(iommu->xlate_regs + IOC_IO_ExcpMask, |
| 410 | IOC_IO_ExcpMask_PFE | IOC_IO_ExcpMask_SFE); |
| 411 | |
| 412 | virq = irq_create_mapping(NULL, |
| 413 | IIC_IRQ_IOEX_ATI | (iommu->nid << IIC_IRQ_NODE_SHIFT)); |
| 414 | BUG_ON(virq == NO_IRQ); |
| 415 | |
Yong Zhang | a3a9f3b | 2011-10-21 23:56:27 +0000 | [diff] [blame] | 416 | ret = request_irq(virq, ioc_interrupt, 0, iommu->name, iommu); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 417 | BUG_ON(ret); |
| 418 | |
| 419 | /* set the IOC segment table origin register (and turn on the iommu) */ |
| 420 | reg = IOC_IOST_Origin_E | __pa(iommu->stab) | IOC_IOST_Origin_HW; |
| 421 | out_be64(iommu->xlate_regs + IOC_IOST_Origin, reg); |
| 422 | in_be64(iommu->xlate_regs + IOC_IOST_Origin); |
| 423 | |
| 424 | /* turn on IO translation */ |
| 425 | reg = in_be64(iommu->cmd_regs + IOC_IOCmd_Cfg) | IOC_IOCmd_Cfg_TE; |
| 426 | out_be64(iommu->cmd_regs + IOC_IOCmd_Cfg, reg); |
| 427 | } |
| 428 | |
Michael Ellerman | 7fc67af | 2008-01-30 01:14:00 +1100 | [diff] [blame] | 429 | static void cell_iommu_setup_hardware(struct cbe_iommu *iommu, |
| 430 | unsigned long base, unsigned long size) |
| 431 | { |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 432 | cell_iommu_setup_stab(iommu, base, size, 0, 0); |
Michael Ellerman | 225d490 | 2008-02-29 18:33:27 +1100 | [diff] [blame] | 433 | iommu->ptab = cell_iommu_alloc_ptab(iommu, base, size, 0, 0, |
Alistair Popple | e589a440 | 2013-12-09 18:17:01 +1100 | [diff] [blame] | 434 | IOMMU_PAGE_SHIFT_4K); |
Michael Ellerman | 7fc67af | 2008-01-30 01:14:00 +1100 | [diff] [blame] | 435 | cell_iommu_enable_hardware(iommu); |
| 436 | } |
| 437 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 438 | #if 0/* Unused for now */ |
| 439 | static struct iommu_window *find_window(struct cbe_iommu *iommu, |
| 440 | unsigned long offset, unsigned long size) |
| 441 | { |
| 442 | struct iommu_window *window; |
| 443 | |
| 444 | /* todo: check for overlapping (but not equal) windows) */ |
| 445 | |
| 446 | list_for_each_entry(window, &(iommu->windows), list) { |
| 447 | if (window->offset == offset && window->size == size) |
| 448 | return window; |
| 449 | } |
| 450 | |
| 451 | return NULL; |
| 452 | } |
| 453 | #endif |
| 454 | |
Michael Ellerman | c96b512 | 2008-01-30 01:14:02 +1100 | [diff] [blame] | 455 | static inline u32 cell_iommu_get_ioid(struct device_node *np) |
| 456 | { |
| 457 | const u32 *ioid; |
| 458 | |
| 459 | ioid = of_get_property(np, "ioid", NULL); |
| 460 | if (ioid == NULL) { |
| 461 | printk(KERN_WARNING "iommu: missing ioid for %s using 0\n", |
| 462 | np->full_name); |
| 463 | return 0; |
| 464 | } |
| 465 | |
| 466 | return *ioid; |
| 467 | } |
| 468 | |
Alexey Kardashevskiy | da004c3 | 2015-06-05 16:35:06 +1000 | [diff] [blame] | 469 | static struct iommu_table_ops cell_iommu_ops = { |
| 470 | .set = tce_build_cell, |
| 471 | .clear = tce_free_cell |
| 472 | }; |
| 473 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 474 | static struct iommu_window * __init |
| 475 | cell_iommu_setup_window(struct cbe_iommu *iommu, struct device_node *np, |
| 476 | unsigned long offset, unsigned long size, |
| 477 | unsigned long pte_offset) |
| 478 | { |
| 479 | struct iommu_window *window; |
Michael Ellerman | edf441f | 2008-02-29 18:33:24 +1100 | [diff] [blame] | 480 | struct page *page; |
Michael Ellerman | c96b512 | 2008-01-30 01:14:02 +1100 | [diff] [blame] | 481 | u32 ioid; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 482 | |
Michael Ellerman | c96b512 | 2008-01-30 01:14:02 +1100 | [diff] [blame] | 483 | ioid = cell_iommu_get_ioid(np); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 484 | |
Anton Blanchard | 7aa241f | 2010-08-11 16:42:48 +0000 | [diff] [blame] | 485 | window = kzalloc_node(sizeof(*window), GFP_KERNEL, iommu->nid); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 486 | BUG_ON(window == NULL); |
| 487 | |
| 488 | window->offset = offset; |
| 489 | window->size = size; |
Michael Ellerman | c96b512 | 2008-01-30 01:14:02 +1100 | [diff] [blame] | 490 | window->ioid = ioid; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 491 | window->iommu = iommu; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 492 | |
| 493 | window->table.it_blocksize = 16; |
| 494 | window->table.it_base = (unsigned long)iommu->ptab; |
| 495 | window->table.it_index = iommu->nid; |
Alistair Popple | 3a55317 | 2013-12-09 18:17:02 +1100 | [diff] [blame] | 496 | window->table.it_page_shift = IOMMU_PAGE_SHIFT_4K; |
| 497 | window->table.it_offset = |
| 498 | (offset >> window->table.it_page_shift) + pte_offset; |
| 499 | window->table.it_size = size >> window->table.it_page_shift; |
Alexey Kardashevskiy | da004c3 | 2015-06-05 16:35:06 +1000 | [diff] [blame] | 500 | window->table.it_ops = &cell_iommu_ops; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 501 | |
| 502 | iommu_init_table(&window->table, iommu->nid); |
| 503 | |
| 504 | pr_debug("\tioid %d\n", window->ioid); |
| 505 | pr_debug("\tblocksize %ld\n", window->table.it_blocksize); |
| 506 | pr_debug("\tbase 0x%016lx\n", window->table.it_base); |
| 507 | pr_debug("\toffset 0x%lx\n", window->table.it_offset); |
| 508 | pr_debug("\tsize %ld\n", window->table.it_size); |
| 509 | |
| 510 | list_add(&window->list, &iommu->windows); |
| 511 | |
| 512 | if (offset != 0) |
| 513 | return window; |
| 514 | |
| 515 | /* We need to map and reserve the first IOMMU page since it's used |
| 516 | * by the spider workaround. In theory, we only need to do that when |
| 517 | * running on spider but it doesn't really matter. |
| 518 | * |
| 519 | * This code also assumes that we have a window that starts at 0, |
| 520 | * which is the case on all spider based blades. |
| 521 | */ |
Michael Ellerman | edf441f | 2008-02-29 18:33:24 +1100 | [diff] [blame] | 522 | page = alloc_pages_node(iommu->nid, GFP_KERNEL, 0); |
| 523 | BUG_ON(!page); |
| 524 | iommu->pad_page = page_address(page); |
| 525 | clear_page(iommu->pad_page); |
| 526 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 527 | __set_bit(0, window->table.it_map); |
| 528 | tce_build_cell(&window->table, window->table.it_offset, 1, |
Mark Nelson | 4f3dd8a | 2008-07-16 05:51:47 +1000 | [diff] [blame] | 529 | (unsigned long)iommu->pad_page, DMA_TO_DEVICE, NULL); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 530 | |
| 531 | return window; |
| 532 | } |
| 533 | |
| 534 | static struct cbe_iommu *cell_iommu_for_node(int nid) |
| 535 | { |
| 536 | int i; |
| 537 | |
| 538 | for (i = 0; i < cbe_nr_iommus; i++) |
| 539 | if (iommus[i].nid == nid) |
| 540 | return &iommus[i]; |
| 541 | return NULL; |
| 542 | } |
| 543 | |
Michael Ellerman | f5d67bd5 | 2008-01-21 16:42:45 +1100 | [diff] [blame] | 544 | static unsigned long cell_dma_direct_offset; |
| 545 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 546 | static unsigned long dma_iommu_fixed_base; |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 547 | |
| 548 | /* iommu_fixed_is_weak is set if booted with iommu_fixed=weak */ |
| 549 | static int iommu_fixed_is_weak; |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 550 | |
Mark Nelson | 7e5f810 | 2008-07-05 05:05:44 +1000 | [diff] [blame] | 551 | static struct iommu_table *cell_get_iommu_table(struct device *dev) |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 552 | { |
| 553 | struct iommu_window *window; |
| 554 | struct cbe_iommu *iommu; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 555 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 556 | /* Current implementation uses the first window available in that |
| 557 | * node's iommu. We -might- do something smarter later though it may |
| 558 | * never be necessary |
| 559 | */ |
Becky Bruce | 8fae035 | 2008-09-08 09:09:54 +0000 | [diff] [blame] | 560 | iommu = cell_iommu_for_node(dev_to_node(dev)); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 561 | if (iommu == NULL || list_empty(&iommu->windows)) { |
Benjamin Herrenschmidt | 342d666 | 2013-05-06 12:03:49 +1000 | [diff] [blame] | 562 | dev_err(dev, "iommu: missing iommu for %s (node %d)\n", |
Grant Likely | 74a7f08 | 2012-06-15 11:50:25 -0600 | [diff] [blame] | 563 | of_node_full_name(dev->of_node), dev_to_node(dev)); |
Mark Nelson | 7e5f810 | 2008-07-05 05:05:44 +1000 | [diff] [blame] | 564 | return NULL; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 565 | } |
| 566 | window = list_entry(iommu->windows.next, struct iommu_window, list); |
| 567 | |
Mark Nelson | 7e5f810 | 2008-07-05 05:05:44 +1000 | [diff] [blame] | 568 | return &window->table; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 569 | } |
| 570 | |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 571 | /* A coherent allocation implies strong ordering */ |
| 572 | |
| 573 | static void *dma_fixed_alloc_coherent(struct device *dev, size_t size, |
Andrzej Pietrasiewicz | bfbf7d6 | 2011-12-06 14:14:46 +0100 | [diff] [blame] | 574 | dma_addr_t *dma_handle, gfp_t flag, |
| 575 | struct dma_attrs *attrs) |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 576 | { |
| 577 | if (iommu_fixed_is_weak) |
| 578 | return iommu_alloc_coherent(dev, cell_get_iommu_table(dev), |
| 579 | size, dma_handle, |
| 580 | device_to_mask(dev), flag, |
Becky Bruce | 8fae035 | 2008-09-08 09:09:54 +0000 | [diff] [blame] | 581 | dev_to_node(dev)); |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 582 | else |
Andrzej Pietrasiewicz | bfbf7d6 | 2011-12-06 14:14:46 +0100 | [diff] [blame] | 583 | return dma_direct_ops.alloc(dev, size, dma_handle, flag, |
| 584 | attrs); |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 585 | } |
| 586 | |
| 587 | static void dma_fixed_free_coherent(struct device *dev, size_t size, |
Andrzej Pietrasiewicz | bfbf7d6 | 2011-12-06 14:14:46 +0100 | [diff] [blame] | 588 | void *vaddr, dma_addr_t dma_handle, |
| 589 | struct dma_attrs *attrs) |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 590 | { |
| 591 | if (iommu_fixed_is_weak) |
| 592 | iommu_free_coherent(cell_get_iommu_table(dev), size, vaddr, |
| 593 | dma_handle); |
| 594 | else |
Andrzej Pietrasiewicz | bfbf7d6 | 2011-12-06 14:14:46 +0100 | [diff] [blame] | 595 | dma_direct_ops.free(dev, size, vaddr, dma_handle, attrs); |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 596 | } |
| 597 | |
Mark Nelson | f9226d5 | 2008-10-27 20:38:08 +0000 | [diff] [blame] | 598 | static dma_addr_t dma_fixed_map_page(struct device *dev, struct page *page, |
| 599 | unsigned long offset, size_t size, |
| 600 | enum dma_data_direction direction, |
| 601 | struct dma_attrs *attrs) |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 602 | { |
| 603 | if (iommu_fixed_is_weak == dma_get_attr(DMA_ATTR_WEAK_ORDERING, attrs)) |
Mark Nelson | f9226d5 | 2008-10-27 20:38:08 +0000 | [diff] [blame] | 604 | return dma_direct_ops.map_page(dev, page, offset, size, |
| 605 | direction, attrs); |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 606 | else |
Mark Nelson | f9226d5 | 2008-10-27 20:38:08 +0000 | [diff] [blame] | 607 | return iommu_map_page(dev, cell_get_iommu_table(dev), page, |
| 608 | offset, size, device_to_mask(dev), |
| 609 | direction, attrs); |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 610 | } |
| 611 | |
Mark Nelson | f9226d5 | 2008-10-27 20:38:08 +0000 | [diff] [blame] | 612 | static void dma_fixed_unmap_page(struct device *dev, dma_addr_t dma_addr, |
| 613 | size_t size, enum dma_data_direction direction, |
| 614 | struct dma_attrs *attrs) |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 615 | { |
| 616 | if (iommu_fixed_is_weak == dma_get_attr(DMA_ATTR_WEAK_ORDERING, attrs)) |
Mark Nelson | f9226d5 | 2008-10-27 20:38:08 +0000 | [diff] [blame] | 617 | dma_direct_ops.unmap_page(dev, dma_addr, size, direction, |
| 618 | attrs); |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 619 | else |
Mark Nelson | f9226d5 | 2008-10-27 20:38:08 +0000 | [diff] [blame] | 620 | iommu_unmap_page(cell_get_iommu_table(dev), dma_addr, size, |
| 621 | direction, attrs); |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 622 | } |
| 623 | |
| 624 | static int dma_fixed_map_sg(struct device *dev, struct scatterlist *sg, |
| 625 | int nents, enum dma_data_direction direction, |
| 626 | struct dma_attrs *attrs) |
| 627 | { |
| 628 | if (iommu_fixed_is_weak == dma_get_attr(DMA_ATTR_WEAK_ORDERING, attrs)) |
| 629 | return dma_direct_ops.map_sg(dev, sg, nents, direction, attrs); |
| 630 | else |
Joerg Roedel | 0690cbd | 2014-11-05 15:28:30 +0100 | [diff] [blame] | 631 | return ppc_iommu_map_sg(dev, cell_get_iommu_table(dev), sg, |
| 632 | nents, device_to_mask(dev), |
| 633 | direction, attrs); |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 634 | } |
| 635 | |
| 636 | static void dma_fixed_unmap_sg(struct device *dev, struct scatterlist *sg, |
| 637 | int nents, enum dma_data_direction direction, |
| 638 | struct dma_attrs *attrs) |
| 639 | { |
| 640 | if (iommu_fixed_is_weak == dma_get_attr(DMA_ATTR_WEAK_ORDERING, attrs)) |
| 641 | dma_direct_ops.unmap_sg(dev, sg, nents, direction, attrs); |
| 642 | else |
Joerg Roedel | 0690cbd | 2014-11-05 15:28:30 +0100 | [diff] [blame] | 643 | ppc_iommu_unmap_sg(cell_get_iommu_table(dev), sg, nents, |
| 644 | direction, attrs); |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 645 | } |
| 646 | |
| 647 | static int dma_fixed_dma_supported(struct device *dev, u64 mask) |
| 648 | { |
Yang Hongyang | 6a35528 | 2009-04-06 19:01:13 -0700 | [diff] [blame] | 649 | return mask == DMA_BIT_MASK(64); |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 650 | } |
| 651 | |
| 652 | static int dma_set_mask_and_switch(struct device *dev, u64 dma_mask); |
| 653 | |
FUJITA Tomonori | 45223c5 | 2009-08-04 19:08:25 +0000 | [diff] [blame] | 654 | struct dma_map_ops dma_iommu_fixed_ops = { |
Andrzej Pietrasiewicz | bfbf7d6 | 2011-12-06 14:14:46 +0100 | [diff] [blame] | 655 | .alloc = dma_fixed_alloc_coherent, |
| 656 | .free = dma_fixed_free_coherent, |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 657 | .map_sg = dma_fixed_map_sg, |
| 658 | .unmap_sg = dma_fixed_unmap_sg, |
| 659 | .dma_supported = dma_fixed_dma_supported, |
| 660 | .set_dma_mask = dma_set_mask_and_switch, |
Mark Nelson | f9226d5 | 2008-10-27 20:38:08 +0000 | [diff] [blame] | 661 | .map_page = dma_fixed_map_page, |
| 662 | .unmap_page = dma_fixed_unmap_page, |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 663 | }; |
| 664 | |
Michael Ellerman | f9660e8 | 2008-02-29 18:33:22 +1100 | [diff] [blame] | 665 | static void cell_dma_dev_setup_fixed(struct device *dev); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 666 | |
Michael Ellerman | 8686577 | 2008-01-30 01:14:01 +1100 | [diff] [blame] | 667 | static void cell_dma_dev_setup(struct device *dev) |
| 668 | { |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 669 | /* Order is important here, these are not mutually exclusive */ |
| 670 | if (get_dma_ops(dev) == &dma_iommu_fixed_ops) |
Michael Ellerman | f9660e8 | 2008-02-29 18:33:22 +1100 | [diff] [blame] | 671 | cell_dma_dev_setup_fixed(dev); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 672 | else if (get_pci_dma_ops() == &dma_iommu_ops) |
Becky Bruce | 738ef42 | 2009-09-21 08:26:35 +0000 | [diff] [blame] | 673 | set_iommu_table_base(dev, cell_get_iommu_table(dev)); |
Michael Ellerman | 8686577 | 2008-01-30 01:14:01 +1100 | [diff] [blame] | 674 | else if (get_pci_dma_ops() == &dma_direct_ops) |
Becky Bruce | 738ef42 | 2009-09-21 08:26:35 +0000 | [diff] [blame] | 675 | set_dma_offset(dev, cell_dma_direct_offset); |
Michael Ellerman | 8686577 | 2008-01-30 01:14:01 +1100 | [diff] [blame] | 676 | else |
| 677 | BUG(); |
| 678 | } |
| 679 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 680 | static void cell_pci_dma_dev_setup(struct pci_dev *dev) |
| 681 | { |
| 682 | cell_dma_dev_setup(&dev->dev); |
| 683 | } |
| 684 | |
| 685 | static int cell_of_bus_notify(struct notifier_block *nb, unsigned long action, |
| 686 | void *data) |
| 687 | { |
| 688 | struct device *dev = data; |
| 689 | |
| 690 | /* We are only intereted in device addition */ |
| 691 | if (action != BUS_NOTIFY_ADD_DEVICE) |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 692 | return 0; |
| 693 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 694 | /* We use the PCI DMA ops */ |
Stephen Rothwell | 5719070 | 2007-03-04 17:02:41 +1100 | [diff] [blame] | 695 | dev->archdata.dma_ops = get_pci_dma_ops(); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 696 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 697 | cell_dma_dev_setup(dev); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 698 | |
| 699 | return 0; |
| 700 | } |
| 701 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 702 | static struct notifier_block cell_of_bus_notifier = { |
| 703 | .notifier_call = cell_of_bus_notify |
| 704 | }; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 705 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 706 | static int __init cell_iommu_get_window(struct device_node *np, |
| 707 | unsigned long *base, |
| 708 | unsigned long *size) |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 709 | { |
Anton Blanchard | 2083f68 | 2013-08-07 02:01:36 +1000 | [diff] [blame] | 710 | const __be32 *dma_window; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 711 | unsigned long index; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 712 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 713 | /* Use ibm,dma-window if available, else, hard code ! */ |
Stephen Rothwell | e2eb639 | 2007-04-03 22:26:41 +1000 | [diff] [blame] | 714 | dma_window = of_get_property(np, "ibm,dma-window", NULL); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 715 | if (dma_window == NULL) { |
| 716 | *base = 0; |
| 717 | *size = 0x80000000u; |
| 718 | return -ENODEV; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 719 | } |
| 720 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 721 | of_parse_dma_window(np, dma_window, &index, base, size); |
| 722 | return 0; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 723 | } |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 724 | |
Michael Ellerman | 209bfbb | 2008-01-30 01:13:59 +1100 | [diff] [blame] | 725 | static struct cbe_iommu * __init cell_iommu_alloc(struct device_node *np) |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 726 | { |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 727 | struct cbe_iommu *iommu; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 728 | int nid, i; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 729 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 730 | /* Get node ID */ |
| 731 | nid = of_node_to_nid(np); |
| 732 | if (nid < 0) { |
| 733 | printk(KERN_ERR "iommu: failed to get node for %s\n", |
| 734 | np->full_name); |
Michael Ellerman | 209bfbb | 2008-01-30 01:13:59 +1100 | [diff] [blame] | 735 | return NULL; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 736 | } |
| 737 | pr_debug("iommu: setting up iommu for node %d (%s)\n", |
| 738 | nid, np->full_name); |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 739 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 740 | /* XXX todo: If we can have multiple windows on the same IOMMU, which |
Adam Buchbinder | 48fc7f7 | 2012-09-19 21:48:00 -0400 | [diff] [blame] | 741 | * isn't the case today, we probably want here to check whether the |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 742 | * iommu for that node is already setup. |
| 743 | * However, there might be issue with getting the size right so let's |
| 744 | * ignore that for now. We might want to completely get rid of the |
| 745 | * multiple window support since the cell iommu supports per-page ioids |
| 746 | */ |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 747 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 748 | if (cbe_nr_iommus >= NR_IOMMUS) { |
| 749 | printk(KERN_ERR "iommu: too many IOMMUs detected ! (%s)\n", |
| 750 | np->full_name); |
Michael Ellerman | 209bfbb | 2008-01-30 01:13:59 +1100 | [diff] [blame] | 751 | return NULL; |
Jens.Osterkamp@de.ibm.com | 49d65b3 | 2005-12-09 19:04:20 +0100 | [diff] [blame] | 752 | } |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 753 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 754 | /* Init base fields */ |
| 755 | i = cbe_nr_iommus++; |
| 756 | iommu = &iommus[i]; |
Al Viro | 9340b0d | 2007-02-09 16:38:15 +0000 | [diff] [blame] | 757 | iommu->stab = NULL; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 758 | iommu->nid = nid; |
| 759 | snprintf(iommu->name, sizeof(iommu->name), "iommu%d", i); |
| 760 | INIT_LIST_HEAD(&iommu->windows); |
| 761 | |
Michael Ellerman | 209bfbb | 2008-01-30 01:13:59 +1100 | [diff] [blame] | 762 | return iommu; |
| 763 | } |
| 764 | |
| 765 | static void __init cell_iommu_init_one(struct device_node *np, |
| 766 | unsigned long offset) |
| 767 | { |
| 768 | struct cbe_iommu *iommu; |
| 769 | unsigned long base, size; |
| 770 | |
| 771 | iommu = cell_iommu_alloc(np); |
| 772 | if (!iommu) |
| 773 | return; |
| 774 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 775 | /* Obtain a window for it */ |
| 776 | cell_iommu_get_window(np, &base, &size); |
| 777 | |
| 778 | pr_debug("\ttranslating window 0x%lx...0x%lx\n", |
| 779 | base, base + size - 1); |
| 780 | |
| 781 | /* Initialize the hardware */ |
Michael Ellerman | 7fc67af | 2008-01-30 01:14:00 +1100 | [diff] [blame] | 782 | cell_iommu_setup_hardware(iommu, base, size); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 783 | |
| 784 | /* Setup the iommu_table */ |
| 785 | cell_iommu_setup_window(iommu, np, base, size, |
Alistair Popple | e589a440 | 2013-12-09 18:17:01 +1100 | [diff] [blame] | 786 | offset >> IOMMU_PAGE_SHIFT_4K); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 787 | } |
| 788 | |
| 789 | static void __init cell_disable_iommus(void) |
| 790 | { |
| 791 | int node; |
| 792 | unsigned long base, val; |
| 793 | void __iomem *xregs, *cregs; |
| 794 | |
| 795 | /* Make sure IOC translation is disabled on all nodes */ |
| 796 | for_each_online_node(node) { |
| 797 | if (cell_iommu_find_ioc(node, &base)) |
| 798 | continue; |
| 799 | xregs = ioremap(base, IOC_Reg_Size); |
| 800 | if (xregs == NULL) |
| 801 | continue; |
| 802 | cregs = xregs + IOC_IOCmd_Offset; |
| 803 | |
| 804 | pr_debug("iommu: cleaning up iommu on node %d\n", node); |
| 805 | |
| 806 | out_be64(xregs + IOC_IOST_Origin, 0); |
| 807 | (void)in_be64(xregs + IOC_IOST_Origin); |
| 808 | val = in_be64(cregs + IOC_IOCmd_Cfg); |
| 809 | val &= ~IOC_IOCmd_Cfg_TE; |
| 810 | out_be64(cregs + IOC_IOCmd_Cfg, val); |
| 811 | (void)in_be64(cregs + IOC_IOCmd_Cfg); |
| 812 | |
| 813 | iounmap(xregs); |
| 814 | } |
| 815 | } |
| 816 | |
| 817 | static int __init cell_iommu_init_disabled(void) |
| 818 | { |
| 819 | struct device_node *np = NULL; |
| 820 | unsigned long base = 0, size; |
| 821 | |
| 822 | /* When no iommu is present, we use direct DMA ops */ |
Stephen Rothwell | 9874777 | 2007-03-04 16:58:39 +1100 | [diff] [blame] | 823 | set_pci_dma_ops(&dma_direct_ops); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 824 | |
| 825 | /* First make sure all IOC translation is turned off */ |
| 826 | cell_disable_iommus(); |
| 827 | |
| 828 | /* If we have no Axon, we set up the spider DMA magic offset */ |
| 829 | if (of_find_node_by_name(NULL, "axon") == NULL) |
Michael Ellerman | f5d67bd5 | 2008-01-21 16:42:45 +1100 | [diff] [blame] | 830 | cell_dma_direct_offset = SPIDER_DMA_OFFSET; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 831 | |
| 832 | /* Now we need to check to see where the memory is mapped |
| 833 | * in PCI space. We assume that all busses use the same dma |
| 834 | * window which is always the case so far on Cell, thus we |
| 835 | * pick up the first pci-internal node we can find and check |
| 836 | * the DMA window from there. |
| 837 | */ |
| 838 | for_each_node_by_name(np, "axon") { |
| 839 | if (np->parent == NULL || np->parent->parent != NULL) |
| 840 | continue; |
| 841 | if (cell_iommu_get_window(np, &base, &size) == 0) |
| 842 | break; |
| 843 | } |
| 844 | if (np == NULL) { |
| 845 | for_each_node_by_name(np, "pci-internal") { |
| 846 | if (np->parent == NULL || np->parent->parent != NULL) |
| 847 | continue; |
| 848 | if (cell_iommu_get_window(np, &base, &size) == 0) |
| 849 | break; |
| 850 | } |
| 851 | } |
| 852 | of_node_put(np); |
| 853 | |
| 854 | /* If we found a DMA window, we check if it's big enough to enclose |
| 855 | * all of physical memory. If not, we force enable IOMMU |
| 856 | */ |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 857 | if (np && size < memblock_end_of_DRAM()) { |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 858 | printk(KERN_WARNING "iommu: force-enabled, dma window" |
Ingo Molnar | fe33332 | 2009-01-06 14:26:03 +0000 | [diff] [blame] | 859 | " (%ldMB) smaller than total memory (%lldMB)\n", |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 860 | size >> 20, memblock_end_of_DRAM() >> 20); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 861 | return -ENODEV; |
| 862 | } |
| 863 | |
Michael Ellerman | f5d67bd5 | 2008-01-21 16:42:45 +1100 | [diff] [blame] | 864 | cell_dma_direct_offset += base; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 865 | |
Michael Ellerman | f5d67bd5 | 2008-01-21 16:42:45 +1100 | [diff] [blame] | 866 | if (cell_dma_direct_offset != 0) |
Daniel Axtens | 9c1368f | 2015-03-31 16:00:55 +1100 | [diff] [blame] | 867 | cell_pci_controller_ops.dma_dev_setup = cell_pci_dma_dev_setup; |
Michael Ellerman | 110f95c | 2008-01-21 16:42:41 +1100 | [diff] [blame] | 868 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 869 | printk("iommu: disabled, direct DMA offset is 0x%lx\n", |
Michael Ellerman | f5d67bd5 | 2008-01-21 16:42:45 +1100 | [diff] [blame] | 870 | cell_dma_direct_offset); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 871 | |
| 872 | return 0; |
Arnd Bergmann | ae209cf | 2005-06-23 09:43:54 +1000 | [diff] [blame] | 873 | } |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 874 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 875 | /* |
| 876 | * Fixed IOMMU mapping support |
| 877 | * |
| 878 | * This code adds support for setting up a fixed IOMMU mapping on certain |
| 879 | * cell machines. For 64-bit devices this avoids the performance overhead of |
| 880 | * mapping and unmapping pages at runtime. 32-bit devices are unable to use |
| 881 | * the fixed mapping. |
| 882 | * |
| 883 | * The fixed mapping is established at boot, and maps all of physical memory |
| 884 | * 1:1 into device space at some offset. On machines with < 30 GB of memory |
| 885 | * we setup the fixed mapping immediately above the normal IOMMU window. |
| 886 | * |
| 887 | * For example a machine with 4GB of memory would end up with the normal |
| 888 | * IOMMU window from 0-2GB and the fixed mapping window from 2GB to 6GB. In |
| 889 | * this case a 64-bit device wishing to DMA to 1GB would be told to DMA to |
| 890 | * 3GB, plus any offset required by firmware. The firmware offset is encoded |
| 891 | * in the "dma-ranges" property. |
| 892 | * |
| 893 | * On machines with 30GB or more of memory, we are unable to place the fixed |
| 894 | * mapping above the normal IOMMU window as we would run out of address space. |
| 895 | * Instead we move the normal IOMMU window to coincide with the hash page |
| 896 | * table, this region does not need to be part of the fixed mapping as no |
| 897 | * device should ever be DMA'ing to it. We then setup the fixed mapping |
| 898 | * from 0 to 32GB. |
| 899 | */ |
| 900 | |
| 901 | static u64 cell_iommu_get_fixed_address(struct device *dev) |
| 902 | { |
Michael Ellerman | 3a4295d | 2008-03-14 16:47:39 +1100 | [diff] [blame] | 903 | u64 cpu_addr, size, best_size, dev_addr = OF_BAD_ADDR; |
Michael Ellerman | ccd05d0 | 2008-02-08 16:37:02 +1100 | [diff] [blame] | 904 | struct device_node *np; |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 905 | const u32 *ranges = NULL; |
Michael Ellerman | 3a4295d | 2008-03-14 16:47:39 +1100 | [diff] [blame] | 906 | int i, len, best, naddr, nsize, pna, range_size; |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 907 | |
Grant Likely | 58f9b0b | 2010-04-13 16:12:56 -0700 | [diff] [blame] | 908 | np = of_node_get(dev->of_node); |
Michael Ellerman | 3a4295d | 2008-03-14 16:47:39 +1100 | [diff] [blame] | 909 | while (1) { |
| 910 | naddr = of_n_addr_cells(np); |
| 911 | nsize = of_n_size_cells(np); |
Michael Ellerman | ccd05d0 | 2008-02-08 16:37:02 +1100 | [diff] [blame] | 912 | np = of_get_next_parent(np); |
Michael Ellerman | 3a4295d | 2008-03-14 16:47:39 +1100 | [diff] [blame] | 913 | if (!np) |
| 914 | break; |
| 915 | |
| 916 | ranges = of_get_property(np, "dma-ranges", &len); |
| 917 | |
| 918 | /* Ignore empty ranges, they imply no translation required */ |
| 919 | if (ranges && len > 0) |
| 920 | break; |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 921 | } |
| 922 | |
| 923 | if (!ranges) { |
| 924 | dev_dbg(dev, "iommu: no dma-ranges found\n"); |
| 925 | goto out; |
| 926 | } |
| 927 | |
| 928 | len /= sizeof(u32); |
| 929 | |
Michael Ellerman | 3a4295d | 2008-03-14 16:47:39 +1100 | [diff] [blame] | 930 | pna = of_n_addr_cells(np); |
| 931 | range_size = naddr + nsize + pna; |
| 932 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 933 | /* dma-ranges format: |
Michael Ellerman | 3a4295d | 2008-03-14 16:47:39 +1100 | [diff] [blame] | 934 | * child addr : naddr cells |
| 935 | * parent addr : pna cells |
| 936 | * size : nsize cells |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 937 | */ |
Michael Ellerman | 3a4295d | 2008-03-14 16:47:39 +1100 | [diff] [blame] | 938 | for (i = 0, best = -1, best_size = 0; i < len; i += range_size) { |
| 939 | cpu_addr = of_translate_dma_address(np, ranges + i + naddr); |
| 940 | size = of_read_number(ranges + i + naddr + pna, nsize); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 941 | |
| 942 | if (cpu_addr == 0 && size > best_size) { |
| 943 | best = i; |
| 944 | best_size = size; |
| 945 | } |
| 946 | } |
| 947 | |
Michael Ellerman | 3a4295d | 2008-03-14 16:47:39 +1100 | [diff] [blame] | 948 | if (best >= 0) { |
| 949 | dev_addr = of_read_number(ranges + best, naddr); |
| 950 | } else |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 951 | dev_dbg(dev, "iommu: no suitable range found!\n"); |
| 952 | |
| 953 | out: |
| 954 | of_node_put(np); |
| 955 | |
Michael Ellerman | 3a4295d | 2008-03-14 16:47:39 +1100 | [diff] [blame] | 956 | return dev_addr; |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 957 | } |
| 958 | |
| 959 | static int dma_set_mask_and_switch(struct device *dev, u64 dma_mask) |
| 960 | { |
| 961 | if (!dev->dma_mask || !dma_supported(dev, dma_mask)) |
| 962 | return -EIO; |
| 963 | |
Michael Ellerman | 4a8df15 | 2008-02-08 16:37:04 +1100 | [diff] [blame] | 964 | if (dma_mask == DMA_BIT_MASK(64) && |
| 965 | cell_iommu_get_fixed_address(dev) != OF_BAD_ADDR) |
| 966 | { |
| 967 | dev_dbg(dev, "iommu: 64-bit OK, using fixed ops\n"); |
| 968 | set_dma_ops(dev, &dma_iommu_fixed_ops); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 969 | } else { |
| 970 | dev_dbg(dev, "iommu: not 64-bit, using default ops\n"); |
| 971 | set_dma_ops(dev, get_pci_dma_ops()); |
| 972 | } |
| 973 | |
Michael Ellerman | 4a8df15 | 2008-02-08 16:37:04 +1100 | [diff] [blame] | 974 | cell_dma_dev_setup(dev); |
| 975 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 976 | *dev->dma_mask = dma_mask; |
| 977 | |
| 978 | return 0; |
| 979 | } |
| 980 | |
Michael Ellerman | f9660e8 | 2008-02-29 18:33:22 +1100 | [diff] [blame] | 981 | static void cell_dma_dev_setup_fixed(struct device *dev) |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 982 | { |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 983 | u64 addr; |
| 984 | |
| 985 | addr = cell_iommu_get_fixed_address(dev) + dma_iommu_fixed_base; |
Becky Bruce | 738ef42 | 2009-09-21 08:26:35 +0000 | [diff] [blame] | 986 | set_dma_offset(dev, addr); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 987 | |
Ingo Molnar | fe33332 | 2009-01-06 14:26:03 +0000 | [diff] [blame] | 988 | dev_dbg(dev, "iommu: fixed addr = %llx\n", addr); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 989 | } |
| 990 | |
Michael Ellerman | da40451 | 2008-02-29 18:33:29 +1100 | [diff] [blame] | 991 | static void insert_16M_pte(unsigned long addr, unsigned long *ptab, |
| 992 | unsigned long base_pte) |
| 993 | { |
| 994 | unsigned long segment, offset; |
| 995 | |
| 996 | segment = addr >> IO_SEGMENT_SHIFT; |
| 997 | offset = (addr >> 24) - (segment << IO_PAGENO_BITS(24)); |
| 998 | ptab = ptab + (segment * (1 << 12) / sizeof(unsigned long)); |
| 999 | |
| 1000 | pr_debug("iommu: addr %lx ptab %p segment %lx offset %lx\n", |
| 1001 | addr, ptab, segment, offset); |
| 1002 | |
Geert Uytterhoeven | 5c6fc8d | 2009-06-10 04:38:45 +0000 | [diff] [blame] | 1003 | ptab[offset] = base_pte | (__pa(addr) & CBE_IOPTE_RPN_Mask); |
Michael Ellerman | da40451 | 2008-02-29 18:33:29 +1100 | [diff] [blame] | 1004 | } |
| 1005 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1006 | static void cell_iommu_setup_fixed_ptab(struct cbe_iommu *iommu, |
| 1007 | struct device_node *np, unsigned long dbase, unsigned long dsize, |
| 1008 | unsigned long fbase, unsigned long fsize) |
| 1009 | { |
Michael Ellerman | da40451 | 2008-02-29 18:33:29 +1100 | [diff] [blame] | 1010 | unsigned long base_pte, uaddr, ioaddr, *ptab; |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 1011 | |
Michael Ellerman | da40451 | 2008-02-29 18:33:29 +1100 | [diff] [blame] | 1012 | ptab = cell_iommu_alloc_ptab(iommu, fbase, fsize, dbase, dsize, 24); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1013 | |
| 1014 | dma_iommu_fixed_base = fbase; |
| 1015 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1016 | pr_debug("iommu: mapping 0x%lx pages from 0x%lx\n", fsize, fbase); |
| 1017 | |
Geert Uytterhoeven | 5c6fc8d | 2009-06-10 04:38:45 +0000 | [diff] [blame] | 1018 | base_pte = CBE_IOPTE_PP_W | CBE_IOPTE_PP_R | CBE_IOPTE_M | |
| 1019 | (cell_iommu_get_ioid(np) & CBE_IOPTE_IOID_Mask); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1020 | |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 1021 | if (iommu_fixed_is_weak) |
| 1022 | pr_info("IOMMU: Using weak ordering for fixed mapping\n"); |
| 1023 | else { |
| 1024 | pr_info("IOMMU: Using strong ordering for fixed mapping\n"); |
Geert Uytterhoeven | 5c6fc8d | 2009-06-10 04:38:45 +0000 | [diff] [blame] | 1025 | base_pte |= CBE_IOPTE_SO_RW; |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 1026 | } |
| 1027 | |
Michael Ellerman | da40451 | 2008-02-29 18:33:29 +1100 | [diff] [blame] | 1028 | for (uaddr = 0; uaddr < fsize; uaddr += (1 << 24)) { |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1029 | /* Don't touch the dynamic region */ |
Michael Ellerman | da40451 | 2008-02-29 18:33:29 +1100 | [diff] [blame] | 1030 | ioaddr = uaddr + fbase; |
| 1031 | if (ioaddr >= dbase && ioaddr < (dbase + dsize)) { |
Michael Ellerman | f9660e8 | 2008-02-29 18:33:22 +1100 | [diff] [blame] | 1032 | pr_debug("iommu: fixed/dynamic overlap, skipping\n"); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1033 | continue; |
| 1034 | } |
Michael Ellerman | da40451 | 2008-02-29 18:33:29 +1100 | [diff] [blame] | 1035 | |
| 1036 | insert_16M_pte(uaddr, ptab, base_pte); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1037 | } |
| 1038 | |
| 1039 | mb(); |
| 1040 | } |
| 1041 | |
| 1042 | static int __init cell_iommu_fixed_mapping_init(void) |
| 1043 | { |
| 1044 | unsigned long dbase, dsize, fbase, fsize, hbase, hend; |
| 1045 | struct cbe_iommu *iommu; |
| 1046 | struct device_node *np; |
| 1047 | |
| 1048 | /* The fixed mapping is only supported on axon machines */ |
| 1049 | np = of_find_node_by_name(NULL, "axon"); |
Julia Lawall | dbfc189 | 2011-08-21 06:10:00 +0000 | [diff] [blame] | 1050 | of_node_put(np); |
| 1051 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1052 | if (!np) { |
| 1053 | pr_debug("iommu: fixed mapping disabled, no axons found\n"); |
| 1054 | return -1; |
| 1055 | } |
| 1056 | |
Michael Ellerman | 0e0b47a | 2008-02-08 16:37:03 +1100 | [diff] [blame] | 1057 | /* We must have dma-ranges properties for fixed mapping to work */ |
Michael Ellerman | ba82efb | 2008-11-12 18:20:40 +0000 | [diff] [blame] | 1058 | np = of_find_node_with_property(NULL, "dma-ranges"); |
Michael Ellerman | 0e0b47a | 2008-02-08 16:37:03 +1100 | [diff] [blame] | 1059 | of_node_put(np); |
| 1060 | |
| 1061 | if (!np) { |
| 1062 | pr_debug("iommu: no dma-ranges found, no fixed mapping\n"); |
| 1063 | return -1; |
| 1064 | } |
| 1065 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1066 | /* The default setup is to have the fixed mapping sit after the |
| 1067 | * dynamic region, so find the top of the largest IOMMU window |
| 1068 | * on any axon, then add the size of RAM and that's our max value. |
| 1069 | * If that is > 32GB we have to do other shennanigans. |
| 1070 | */ |
| 1071 | fbase = 0; |
| 1072 | for_each_node_by_name(np, "axon") { |
| 1073 | cell_iommu_get_window(np, &dbase, &dsize); |
| 1074 | fbase = max(fbase, dbase + dsize); |
| 1075 | } |
| 1076 | |
| 1077 | fbase = _ALIGN_UP(fbase, 1 << IO_SEGMENT_SHIFT); |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 1078 | fsize = memblock_phys_mem_size(); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1079 | |
Denis Kirjanov | 257d569 | 2010-05-27 04:19:52 +0000 | [diff] [blame] | 1080 | if ((fbase + fsize) <= 0x800000000ul) |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1081 | hbase = 0; /* use the device tree window */ |
| 1082 | else { |
| 1083 | /* If we're over 32 GB we need to cheat. We can't map all of |
| 1084 | * RAM with the fixed mapping, and also fit the dynamic |
| 1085 | * region. So try to place the dynamic region where the hash |
| 1086 | * table sits, drivers never need to DMA to it, we don't |
| 1087 | * need a fixed mapping for that area. |
| 1088 | */ |
| 1089 | if (!htab_address) { |
| 1090 | pr_debug("iommu: htab is NULL, on LPAR? Huh?\n"); |
| 1091 | return -1; |
| 1092 | } |
| 1093 | hbase = __pa(htab_address); |
| 1094 | hend = hbase + htab_size_bytes; |
| 1095 | |
| 1096 | /* The window must start and end on a segment boundary */ |
| 1097 | if ((hbase != _ALIGN_UP(hbase, 1 << IO_SEGMENT_SHIFT)) || |
| 1098 | (hend != _ALIGN_UP(hend, 1 << IO_SEGMENT_SHIFT))) { |
| 1099 | pr_debug("iommu: hash window not segment aligned\n"); |
| 1100 | return -1; |
| 1101 | } |
| 1102 | |
| 1103 | /* Check the hash window fits inside the real DMA window */ |
| 1104 | for_each_node_by_name(np, "axon") { |
| 1105 | cell_iommu_get_window(np, &dbase, &dsize); |
| 1106 | |
| 1107 | if (hbase < dbase || (hend > (dbase + dsize))) { |
| 1108 | pr_debug("iommu: hash window doesn't fit in" |
| 1109 | "real DMA window\n"); |
| 1110 | return -1; |
| 1111 | } |
| 1112 | } |
| 1113 | |
| 1114 | fbase = 0; |
| 1115 | } |
| 1116 | |
| 1117 | /* Setup the dynamic regions */ |
| 1118 | for_each_node_by_name(np, "axon") { |
| 1119 | iommu = cell_iommu_alloc(np); |
| 1120 | BUG_ON(!iommu); |
| 1121 | |
| 1122 | if (hbase == 0) |
| 1123 | cell_iommu_get_window(np, &dbase, &dsize); |
| 1124 | else { |
| 1125 | dbase = hbase; |
| 1126 | dsize = htab_size_bytes; |
| 1127 | } |
| 1128 | |
Michael Ellerman | 44621be | 2008-02-08 16:37:04 +1100 | [diff] [blame] | 1129 | printk(KERN_DEBUG "iommu: node %d, dynamic window 0x%lx-0x%lx " |
| 1130 | "fixed window 0x%lx-0x%lx\n", iommu->nid, dbase, |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1131 | dbase + dsize, fbase, fbase + fsize); |
| 1132 | |
Michael Ellerman | 7d432ff | 2008-02-29 18:33:25 +1100 | [diff] [blame] | 1133 | cell_iommu_setup_stab(iommu, dbase, dsize, fbase, fsize); |
Michael Ellerman | 225d490 | 2008-02-29 18:33:27 +1100 | [diff] [blame] | 1134 | iommu->ptab = cell_iommu_alloc_ptab(iommu, dbase, dsize, 0, 0, |
Alistair Popple | e589a440 | 2013-12-09 18:17:01 +1100 | [diff] [blame] | 1135 | IOMMU_PAGE_SHIFT_4K); |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1136 | cell_iommu_setup_fixed_ptab(iommu, np, dbase, dsize, |
| 1137 | fbase, fsize); |
| 1138 | cell_iommu_enable_hardware(iommu); |
| 1139 | cell_iommu_setup_window(iommu, np, dbase, dsize, 0); |
| 1140 | } |
| 1141 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1142 | dma_iommu_ops.set_dma_mask = dma_set_mask_and_switch; |
| 1143 | set_pci_dma_ops(&dma_iommu_ops); |
| 1144 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1145 | return 0; |
| 1146 | } |
| 1147 | |
| 1148 | static int iommu_fixed_disabled; |
| 1149 | |
| 1150 | static int __init setup_iommu_fixed(char *str) |
| 1151 | { |
Mark Nelson | 7886250 | 2008-07-24 14:28:48 +1000 | [diff] [blame] | 1152 | struct device_node *pciep; |
| 1153 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1154 | if (strcmp(str, "off") == 0) |
| 1155 | iommu_fixed_disabled = 1; |
| 1156 | |
Mark Nelson | 7886250 | 2008-07-24 14:28:48 +1000 | [diff] [blame] | 1157 | /* If we can find a pcie-endpoint in the device tree assume that |
| 1158 | * we're on a triblade or a CAB so by default the fixed mapping |
| 1159 | * should be set to be weakly ordered; but only if the boot |
| 1160 | * option WASN'T set for strong ordering |
| 1161 | */ |
| 1162 | pciep = of_find_node_by_type(NULL, "pcie-endpoint"); |
| 1163 | |
| 1164 | if (strcmp(str, "weak") == 0 || (pciep && strcmp(str, "strong") != 0)) |
Mark Nelson | 1ed6af7 | 2008-07-18 23:03:34 +1000 | [diff] [blame] | 1165 | iommu_fixed_is_weak = 1; |
| 1166 | |
Mark Nelson | 7886250 | 2008-07-24 14:28:48 +1000 | [diff] [blame] | 1167 | of_node_put(pciep); |
| 1168 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1169 | return 1; |
| 1170 | } |
| 1171 | __setup("iommu_fixed=", setup_iommu_fixed); |
| 1172 | |
Milton Miller | 6a5c7be | 2011-06-24 09:05:22 +0000 | [diff] [blame] | 1173 | static u64 cell_dma_get_required_mask(struct device *dev) |
| 1174 | { |
Milton Miller | d24f9c6 | 2011-06-24 09:05:24 +0000 | [diff] [blame] | 1175 | struct dma_map_ops *dma_ops; |
| 1176 | |
Milton Miller | 6a5c7be | 2011-06-24 09:05:22 +0000 | [diff] [blame] | 1177 | if (!dev->dma_mask) |
| 1178 | return 0; |
| 1179 | |
Milton Miller | d24f9c6 | 2011-06-24 09:05:24 +0000 | [diff] [blame] | 1180 | if (!iommu_fixed_disabled && |
| 1181 | cell_iommu_get_fixed_address(dev) != OF_BAD_ADDR) |
| 1182 | return DMA_BIT_MASK(64); |
| 1183 | |
| 1184 | dma_ops = get_dma_ops(dev); |
| 1185 | if (dma_ops->get_required_mask) |
| 1186 | return dma_ops->get_required_mask(dev); |
| 1187 | |
| 1188 | WARN_ONCE(1, "no get_required_mask in %p ops", dma_ops); |
Milton Miller | 6a5c7be | 2011-06-24 09:05:22 +0000 | [diff] [blame] | 1189 | |
| 1190 | return DMA_BIT_MASK(64); |
| 1191 | } |
| 1192 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 1193 | static int __init cell_iommu_init(void) |
| 1194 | { |
| 1195 | struct device_node *np; |
| 1196 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 1197 | /* If IOMMU is disabled or we have little enough RAM to not need |
| 1198 | * to enable it, we setup a direct mapping. |
| 1199 | * |
| 1200 | * Note: should we make sure we have the IOMMU actually disabled ? |
| 1201 | */ |
| 1202 | if (iommu_is_off || |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 1203 | (!iommu_force_on && memblock_end_of_DRAM() <= 0x80000000ull)) |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 1204 | if (cell_iommu_init_disabled() == 0) |
| 1205 | goto bail; |
| 1206 | |
Daniel Axtens | 9c1368f | 2015-03-31 16:00:55 +1100 | [diff] [blame] | 1207 | /* Setup various callbacks */ |
| 1208 | cell_pci_controller_ops.dma_dev_setup = cell_pci_dma_dev_setup; |
Milton Miller | 6a5c7be | 2011-06-24 09:05:22 +0000 | [diff] [blame] | 1209 | ppc_md.dma_get_required_mask = cell_dma_get_required_mask; |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 1210 | |
Michael Ellerman | 99e13912 | 2008-01-30 11:03:44 +1100 | [diff] [blame] | 1211 | if (!iommu_fixed_disabled && cell_iommu_fixed_mapping_init() == 0) |
| 1212 | goto bail; |
| 1213 | |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 1214 | /* Create an iommu for each /axon node. */ |
| 1215 | for_each_node_by_name(np, "axon") { |
| 1216 | if (np->parent == NULL || np->parent->parent != NULL) |
| 1217 | continue; |
| 1218 | cell_iommu_init_one(np, 0); |
| 1219 | } |
| 1220 | |
| 1221 | /* Create an iommu for each toplevel /pci-internal node for |
| 1222 | * old hardware/firmware |
| 1223 | */ |
| 1224 | for_each_node_by_name(np, "pci-internal") { |
| 1225 | if (np->parent == NULL || np->parent->parent != NULL) |
| 1226 | continue; |
| 1227 | cell_iommu_init_one(np, SPIDER_DMA_OFFSET); |
| 1228 | } |
| 1229 | |
| 1230 | /* Setup default PCI iommu ops */ |
Stephen Rothwell | 9874777 | 2007-03-04 16:58:39 +1100 | [diff] [blame] | 1231 | set_pci_dma_ops(&dma_iommu_ops); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 1232 | |
| 1233 | bail: |
| 1234 | /* Register callbacks on OF platform device addition/removal |
| 1235 | * to handle linking them to the right DMA operations |
| 1236 | */ |
Grant Likely | eca3930 | 2010-06-08 07:48:21 -0600 | [diff] [blame] | 1237 | bus_register_notifier(&platform_bus_type, &cell_of_bus_notifier); |
Jeremy Kerr | 165785e | 2006-11-11 17:25:18 +1100 | [diff] [blame] | 1238 | |
| 1239 | return 0; |
| 1240 | } |
Grant Likely | e25c47f | 2008-01-03 06:14:36 +1100 | [diff] [blame] | 1241 | machine_arch_initcall(cell, cell_iommu_init); |