blob: 98555179fe10df2ce2ea20b89c22295395a8f028 [file] [log] [blame]
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001/*
2 * NXP (Philips) SCC+++(SCN+++) serial driver
3 *
4 * Copyright (C) 2012 Alexander Shiyan <shc_work@mail.ru>
5 *
6 * Based on sc26xx.c, by Thomas Bogendörfer (tsbogend@alpha.franken.de)
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
14#if defined(CONFIG_SERIAL_SCCNXP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
15#define SUPPORT_SYSRQ
16#endif
17
Thierry Redingeb612fa2013-01-21 11:09:21 +010018#include <linux/err.h>
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +040019#include <linux/module.h>
20#include <linux/device.h>
Stephen Rothwelld83b5422012-09-06 15:05:04 +100021#include <linux/console.h>
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +040022#include <linux/serial_core.h>
23#include <linux/serial.h>
24#include <linux/io.h>
25#include <linux/tty.h>
26#include <linux/tty_flip.h>
Alexander Shiyanec063892012-12-03 22:23:31 +040027#include <linux/spinlock.h>
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +040028#include <linux/platform_device.h>
Alexander Shiyan463dcc42012-12-03 22:23:32 +040029#include <linux/platform_data/serial-sccnxp.h>
Alexander Shiyan31815c02013-04-13 08:46:58 +040030#include <linux/regulator/consumer.h>
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +040031
32#define SCCNXP_NAME "uart-sccnxp"
33#define SCCNXP_MAJOR 204
34#define SCCNXP_MINOR 205
35
36#define SCCNXP_MR_REG (0x00)
37# define MR0_BAUD_NORMAL (0 << 0)
38# define MR0_BAUD_EXT1 (1 << 0)
39# define MR0_BAUD_EXT2 (5 << 0)
40# define MR0_FIFO (1 << 3)
41# define MR0_TXLVL (1 << 4)
42# define MR1_BITS_5 (0 << 0)
43# define MR1_BITS_6 (1 << 0)
44# define MR1_BITS_7 (2 << 0)
45# define MR1_BITS_8 (3 << 0)
46# define MR1_PAR_EVN (0 << 2)
47# define MR1_PAR_ODD (1 << 2)
48# define MR1_PAR_NO (4 << 2)
49# define MR2_STOP1 (7 << 0)
50# define MR2_STOP2 (0xf << 0)
51#define SCCNXP_SR_REG (0x01)
52#define SCCNXP_CSR_REG SCCNXP_SR_REG
53# define SR_RXRDY (1 << 0)
54# define SR_FULL (1 << 1)
55# define SR_TXRDY (1 << 2)
56# define SR_TXEMT (1 << 3)
57# define SR_OVR (1 << 4)
58# define SR_PE (1 << 5)
59# define SR_FE (1 << 6)
60# define SR_BRK (1 << 7)
61#define SCCNXP_CR_REG (0x02)
62# define CR_RX_ENABLE (1 << 0)
63# define CR_RX_DISABLE (1 << 1)
64# define CR_TX_ENABLE (1 << 2)
65# define CR_TX_DISABLE (1 << 3)
66# define CR_CMD_MRPTR1 (0x01 << 4)
67# define CR_CMD_RX_RESET (0x02 << 4)
68# define CR_CMD_TX_RESET (0x03 << 4)
69# define CR_CMD_STATUS_RESET (0x04 << 4)
70# define CR_CMD_BREAK_RESET (0x05 << 4)
71# define CR_CMD_START_BREAK (0x06 << 4)
72# define CR_CMD_STOP_BREAK (0x07 << 4)
73# define CR_CMD_MRPTR0 (0x0b << 4)
74#define SCCNXP_RHR_REG (0x03)
75#define SCCNXP_THR_REG SCCNXP_RHR_REG
76#define SCCNXP_IPCR_REG (0x04)
77#define SCCNXP_ACR_REG SCCNXP_IPCR_REG
78# define ACR_BAUD0 (0 << 7)
79# define ACR_BAUD1 (1 << 7)
80# define ACR_TIMER_MODE (6 << 4)
81#define SCCNXP_ISR_REG (0x05)
82#define SCCNXP_IMR_REG SCCNXP_ISR_REG
83# define IMR_TXRDY (1 << 0)
84# define IMR_RXRDY (1 << 1)
85# define ISR_TXRDY(x) (1 << ((x * 4) + 0))
86# define ISR_RXRDY(x) (1 << ((x * 4) + 1))
87#define SCCNXP_IPR_REG (0x0d)
88#define SCCNXP_OPCR_REG SCCNXP_IPR_REG
89#define SCCNXP_SOP_REG (0x0e)
90#define SCCNXP_ROP_REG (0x0f)
91
92/* Route helpers */
93#define MCTRL_MASK(sig) (0xf << (sig))
94#define MCTRL_IBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_IP0)
95#define MCTRL_OBIT(cfg, sig) ((((cfg) >> (sig)) & 0xf) - LINE_OP0)
96
97/* Supported chip types */
98enum {
99 SCCNXP_TYPE_SC2681 = 2681,
100 SCCNXP_TYPE_SC2691 = 2691,
101 SCCNXP_TYPE_SC2692 = 2692,
102 SCCNXP_TYPE_SC2891 = 2891,
103 SCCNXP_TYPE_SC2892 = 2892,
104 SCCNXP_TYPE_SC28202 = 28202,
105 SCCNXP_TYPE_SC68681 = 68681,
106 SCCNXP_TYPE_SC68692 = 68692,
107};
108
109struct sccnxp_port {
110 struct uart_driver uart;
111 struct uart_port port[SCCNXP_MAX_UARTS];
Alexander Shiyanec063892012-12-03 22:23:31 +0400112 bool opened[SCCNXP_MAX_UARTS];
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400113
114 const char *name;
115 int irq;
116
117 u8 imr;
118 u8 addr_mask;
119 int freq_std;
120
121 int flags;
122#define SCCNXP_HAVE_IO 0x00000001
123#define SCCNXP_HAVE_MR0 0x00000002
124
125#ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
126 struct console console;
127#endif
128
Alexander Shiyanec063892012-12-03 22:23:31 +0400129 spinlock_t lock;
130
131 bool poll;
132 struct timer_list timer;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400133
134 struct sccnxp_pdata pdata;
Alexander Shiyan31815c02013-04-13 08:46:58 +0400135
136 struct regulator *regulator;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400137};
138
139static inline u8 sccnxp_raw_read(void __iomem *base, u8 reg, u8 shift)
140{
141 return readb(base + (reg << shift));
142}
143
144static inline void sccnxp_raw_write(void __iomem *base, u8 reg, u8 shift, u8 v)
145{
146 writeb(v, base + (reg << shift));
147}
148
149static inline u8 sccnxp_read(struct uart_port *port, u8 reg)
150{
151 struct sccnxp_port *s = dev_get_drvdata(port->dev);
152
153 return sccnxp_raw_read(port->membase, reg & s->addr_mask,
154 port->regshift);
155}
156
157static inline void sccnxp_write(struct uart_port *port, u8 reg, u8 v)
158{
159 struct sccnxp_port *s = dev_get_drvdata(port->dev);
160
161 sccnxp_raw_write(port->membase, reg & s->addr_mask, port->regshift, v);
162}
163
164static inline u8 sccnxp_port_read(struct uart_port *port, u8 reg)
165{
166 return sccnxp_read(port, (port->line << 3) + reg);
167}
168
169static inline void sccnxp_port_write(struct uart_port *port, u8 reg, u8 v)
170{
171 sccnxp_write(port, (port->line << 3) + reg, v);
172}
173
174static int sccnxp_update_best_err(int a, int b, int *besterr)
175{
176 int err = abs(a - b);
177
178 if ((*besterr < 0) || (*besterr > err)) {
179 *besterr = err;
180 return 0;
181 }
182
183 return 1;
184}
185
Alexander Shiyan4bbed6b2013-01-21 19:38:57 +0400186static const struct {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400187 u8 csr;
188 u8 acr;
189 u8 mr0;
190 int baud;
Alexander Shiyan4bbed6b2013-01-21 19:38:57 +0400191} baud_std[] = {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400192 { 0, ACR_BAUD0, MR0_BAUD_NORMAL, 50, },
193 { 0, ACR_BAUD1, MR0_BAUD_NORMAL, 75, },
194 { 1, ACR_BAUD0, MR0_BAUD_NORMAL, 110, },
195 { 2, ACR_BAUD0, MR0_BAUD_NORMAL, 134, },
196 { 3, ACR_BAUD1, MR0_BAUD_NORMAL, 150, },
197 { 3, ACR_BAUD0, MR0_BAUD_NORMAL, 200, },
198 { 4, ACR_BAUD0, MR0_BAUD_NORMAL, 300, },
199 { 0, ACR_BAUD1, MR0_BAUD_EXT1, 450, },
200 { 1, ACR_BAUD0, MR0_BAUD_EXT2, 880, },
201 { 3, ACR_BAUD1, MR0_BAUD_EXT1, 900, },
202 { 5, ACR_BAUD0, MR0_BAUD_NORMAL, 600, },
203 { 7, ACR_BAUD0, MR0_BAUD_NORMAL, 1050, },
204 { 2, ACR_BAUD0, MR0_BAUD_EXT2, 1076, },
205 { 6, ACR_BAUD0, MR0_BAUD_NORMAL, 1200, },
206 { 10, ACR_BAUD1, MR0_BAUD_NORMAL, 1800, },
207 { 7, ACR_BAUD1, MR0_BAUD_NORMAL, 2000, },
208 { 8, ACR_BAUD0, MR0_BAUD_NORMAL, 2400, },
209 { 5, ACR_BAUD1, MR0_BAUD_EXT1, 3600, },
210 { 9, ACR_BAUD0, MR0_BAUD_NORMAL, 4800, },
211 { 10, ACR_BAUD0, MR0_BAUD_NORMAL, 7200, },
212 { 11, ACR_BAUD0, MR0_BAUD_NORMAL, 9600, },
213 { 8, ACR_BAUD0, MR0_BAUD_EXT1, 14400, },
214 { 12, ACR_BAUD1, MR0_BAUD_NORMAL, 19200, },
215 { 9, ACR_BAUD0, MR0_BAUD_EXT1, 28800, },
216 { 12, ACR_BAUD0, MR0_BAUD_NORMAL, 38400, },
217 { 11, ACR_BAUD0, MR0_BAUD_EXT1, 57600, },
218 { 12, ACR_BAUD1, MR0_BAUD_EXT1, 115200, },
219 { 12, ACR_BAUD0, MR0_BAUD_EXT1, 230400, },
220 { 0, 0, 0, 0 }
221};
222
Alexander Shiyan16851182012-09-24 21:12:00 +0400223static int sccnxp_set_baud(struct uart_port *port, int baud)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400224{
225 struct sccnxp_port *s = dev_get_drvdata(port->dev);
226 int div_std, tmp_baud, bestbaud = baud, besterr = -1;
227 u8 i, acr = 0, csr = 0, mr0 = 0;
228
229 /* Find best baud from table */
230 for (i = 0; baud_std[i].baud && besterr; i++) {
231 if (baud_std[i].mr0 && !(s->flags & SCCNXP_HAVE_MR0))
232 continue;
233 div_std = DIV_ROUND_CLOSEST(s->freq_std, baud_std[i].baud);
234 tmp_baud = DIV_ROUND_CLOSEST(port->uartclk, div_std);
235 if (!sccnxp_update_best_err(baud, tmp_baud, &besterr)) {
236 acr = baud_std[i].acr;
237 csr = baud_std[i].csr;
238 mr0 = baud_std[i].mr0;
239 bestbaud = tmp_baud;
240 }
241 }
242
243 if (s->flags & SCCNXP_HAVE_MR0) {
244 /* Enable FIFO, set half level for TX */
245 mr0 |= MR0_FIFO | MR0_TXLVL;
246 /* Update MR0 */
247 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR0);
248 sccnxp_port_write(port, SCCNXP_MR_REG, mr0);
249 }
250
251 sccnxp_port_write(port, SCCNXP_ACR_REG, acr | ACR_TIMER_MODE);
252 sccnxp_port_write(port, SCCNXP_CSR_REG, (csr << 4) | csr);
253
Alexander Shiyan16851182012-09-24 21:12:00 +0400254 if (baud != bestbaud)
255 dev_dbg(port->dev, "Baudrate desired: %i, calculated: %i\n",
256 baud, bestbaud);
257
258 return bestbaud;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400259}
260
261static void sccnxp_enable_irq(struct uart_port *port, int mask)
262{
263 struct sccnxp_port *s = dev_get_drvdata(port->dev);
264
265 s->imr |= mask << (port->line * 4);
266 sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
267}
268
269static void sccnxp_disable_irq(struct uart_port *port, int mask)
270{
271 struct sccnxp_port *s = dev_get_drvdata(port->dev);
272
273 s->imr &= ~(mask << (port->line * 4));
274 sccnxp_write(port, SCCNXP_IMR_REG, s->imr);
275}
276
277static void sccnxp_set_bit(struct uart_port *port, int sig, int state)
278{
279 u8 bitmask;
280 struct sccnxp_port *s = dev_get_drvdata(port->dev);
281
282 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(sig)) {
283 bitmask = 1 << MCTRL_OBIT(s->pdata.mctrl_cfg[port->line], sig);
284 if (state)
285 sccnxp_write(port, SCCNXP_SOP_REG, bitmask);
286 else
287 sccnxp_write(port, SCCNXP_ROP_REG, bitmask);
288 }
289}
290
291static void sccnxp_handle_rx(struct uart_port *port)
292{
293 u8 sr;
294 unsigned int ch, flag;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400295
296 for (;;) {
297 sr = sccnxp_port_read(port, SCCNXP_SR_REG);
298 if (!(sr & SR_RXRDY))
299 break;
300 sr &= SR_PE | SR_FE | SR_OVR | SR_BRK;
301
302 ch = sccnxp_port_read(port, SCCNXP_RHR_REG);
303
304 port->icount.rx++;
305 flag = TTY_NORMAL;
306
307 if (unlikely(sr)) {
308 if (sr & SR_BRK) {
309 port->icount.brk++;
Alexander Shiyanf548b962013-01-21 19:38:56 +0400310 sccnxp_port_write(port, SCCNXP_CR_REG,
311 CR_CMD_BREAK_RESET);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400312 if (uart_handle_break(port))
313 continue;
314 } else if (sr & SR_PE)
315 port->icount.parity++;
316 else if (sr & SR_FE)
317 port->icount.frame++;
Alexander Shiyanf548b962013-01-21 19:38:56 +0400318 else if (sr & SR_OVR) {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400319 port->icount.overrun++;
Alexander Shiyanf548b962013-01-21 19:38:56 +0400320 sccnxp_port_write(port, SCCNXP_CR_REG,
321 CR_CMD_STATUS_RESET);
322 }
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400323
324 sr &= port->read_status_mask;
325 if (sr & SR_BRK)
326 flag = TTY_BREAK;
327 else if (sr & SR_PE)
328 flag = TTY_PARITY;
329 else if (sr & SR_FE)
330 flag = TTY_FRAME;
331 else if (sr & SR_OVR)
332 flag = TTY_OVERRUN;
333 }
334
335 if (uart_handle_sysrq_char(port, ch))
336 continue;
337
338 if (sr & port->ignore_status_mask)
339 continue;
340
341 uart_insert_char(port, sr, SR_OVR, ch, flag);
342 }
343
Jiri Slaby2e124b42013-01-03 15:53:06 +0100344 tty_flip_buffer_push(&port->state->port);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400345}
346
347static void sccnxp_handle_tx(struct uart_port *port)
348{
349 u8 sr;
350 struct circ_buf *xmit = &port->state->xmit;
351 struct sccnxp_port *s = dev_get_drvdata(port->dev);
352
353 if (unlikely(port->x_char)) {
354 sccnxp_port_write(port, SCCNXP_THR_REG, port->x_char);
355 port->icount.tx++;
356 port->x_char = 0;
357 return;
358 }
359
360 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
361 /* Disable TX if FIFO is empty */
362 if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXEMT) {
363 sccnxp_disable_irq(port, IMR_TXRDY);
364
365 /* Set direction to input */
366 if (s->flags & SCCNXP_HAVE_IO)
367 sccnxp_set_bit(port, DIR_OP, 0);
368 }
369 return;
370 }
371
372 while (!uart_circ_empty(xmit)) {
373 sr = sccnxp_port_read(port, SCCNXP_SR_REG);
374 if (!(sr & SR_TXRDY))
375 break;
376
377 sccnxp_port_write(port, SCCNXP_THR_REG, xmit->buf[xmit->tail]);
378 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
379 port->icount.tx++;
380 }
381
382 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
383 uart_write_wakeup(port);
384}
385
Alexander Shiyanec063892012-12-03 22:23:31 +0400386static void sccnxp_handle_events(struct sccnxp_port *s)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400387{
388 int i;
389 u8 isr;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400390
Alexander Shiyanec063892012-12-03 22:23:31 +0400391 do {
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400392 isr = sccnxp_read(&s->port[0], SCCNXP_ISR_REG);
393 isr &= s->imr;
394 if (!isr)
395 break;
396
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400397 for (i = 0; i < s->uart.nr; i++) {
Alexander Shiyanec063892012-12-03 22:23:31 +0400398 if (s->opened[i] && (isr & ISR_RXRDY(i)))
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400399 sccnxp_handle_rx(&s->port[i]);
Alexander Shiyanec063892012-12-03 22:23:31 +0400400 if (s->opened[i] && (isr & ISR_TXRDY(i)))
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400401 sccnxp_handle_tx(&s->port[i]);
402 }
Alexander Shiyanec063892012-12-03 22:23:31 +0400403 } while (1);
404}
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400405
Alexander Shiyanec063892012-12-03 22:23:31 +0400406static void sccnxp_timer(unsigned long data)
407{
408 struct sccnxp_port *s = (struct sccnxp_port *)data;
409 unsigned long flags;
410
411 spin_lock_irqsave(&s->lock, flags);
412 sccnxp_handle_events(s);
413 spin_unlock_irqrestore(&s->lock, flags);
414
415 if (!timer_pending(&s->timer))
416 mod_timer(&s->timer, jiffies +
417 usecs_to_jiffies(s->pdata.poll_time_us));
418}
419
420static irqreturn_t sccnxp_ist(int irq, void *dev_id)
421{
422 struct sccnxp_port *s = (struct sccnxp_port *)dev_id;
423 unsigned long flags;
424
425 spin_lock_irqsave(&s->lock, flags);
426 sccnxp_handle_events(s);
427 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400428
429 return IRQ_HANDLED;
430}
431
432static void sccnxp_start_tx(struct uart_port *port)
433{
434 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400435 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400436
Alexander Shiyanec063892012-12-03 22:23:31 +0400437 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400438
439 /* Set direction to output */
440 if (s->flags & SCCNXP_HAVE_IO)
441 sccnxp_set_bit(port, DIR_OP, 1);
442
443 sccnxp_enable_irq(port, IMR_TXRDY);
444
Alexander Shiyanec063892012-12-03 22:23:31 +0400445 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400446}
447
448static void sccnxp_stop_tx(struct uart_port *port)
449{
450 /* Do nothing */
451}
452
453static void sccnxp_stop_rx(struct uart_port *port)
454{
455 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400456 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400457
Alexander Shiyanec063892012-12-03 22:23:31 +0400458 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400459 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE);
Alexander Shiyanec063892012-12-03 22:23:31 +0400460 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400461}
462
463static unsigned int sccnxp_tx_empty(struct uart_port *port)
464{
465 u8 val;
Alexander Shiyanec063892012-12-03 22:23:31 +0400466 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400467 struct sccnxp_port *s = dev_get_drvdata(port->dev);
468
Alexander Shiyanec063892012-12-03 22:23:31 +0400469 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400470 val = sccnxp_port_read(port, SCCNXP_SR_REG);
Alexander Shiyanec063892012-12-03 22:23:31 +0400471 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400472
473 return (val & SR_TXEMT) ? TIOCSER_TEMT : 0;
474}
475
476static void sccnxp_enable_ms(struct uart_port *port)
477{
478 /* Do nothing */
479}
480
481static void sccnxp_set_mctrl(struct uart_port *port, unsigned int mctrl)
482{
483 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400484 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400485
486 if (!(s->flags & SCCNXP_HAVE_IO))
487 return;
488
Alexander Shiyanec063892012-12-03 22:23:31 +0400489 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400490
491 sccnxp_set_bit(port, DTR_OP, mctrl & TIOCM_DTR);
492 sccnxp_set_bit(port, RTS_OP, mctrl & TIOCM_RTS);
493
Alexander Shiyanec063892012-12-03 22:23:31 +0400494 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400495}
496
497static unsigned int sccnxp_get_mctrl(struct uart_port *port)
498{
499 u8 bitmask, ipr;
Alexander Shiyanec063892012-12-03 22:23:31 +0400500 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400501 struct sccnxp_port *s = dev_get_drvdata(port->dev);
502 unsigned int mctrl = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
503
504 if (!(s->flags & SCCNXP_HAVE_IO))
505 return mctrl;
506
Alexander Shiyanec063892012-12-03 22:23:31 +0400507 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400508
509 ipr = ~sccnxp_read(port, SCCNXP_IPCR_REG);
510
511 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DSR_IP)) {
512 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
513 DSR_IP);
514 mctrl &= ~TIOCM_DSR;
515 mctrl |= (ipr & bitmask) ? TIOCM_DSR : 0;
516 }
517 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(CTS_IP)) {
518 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
519 CTS_IP);
520 mctrl &= ~TIOCM_CTS;
521 mctrl |= (ipr & bitmask) ? TIOCM_CTS : 0;
522 }
523 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(DCD_IP)) {
524 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
525 DCD_IP);
526 mctrl &= ~TIOCM_CAR;
527 mctrl |= (ipr & bitmask) ? TIOCM_CAR : 0;
528 }
529 if (s->pdata.mctrl_cfg[port->line] & MCTRL_MASK(RNG_IP)) {
530 bitmask = 1 << MCTRL_IBIT(s->pdata.mctrl_cfg[port->line],
531 RNG_IP);
532 mctrl &= ~TIOCM_RNG;
533 mctrl |= (ipr & bitmask) ? TIOCM_RNG : 0;
534 }
535
Alexander Shiyanec063892012-12-03 22:23:31 +0400536 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400537
538 return mctrl;
539}
540
541static void sccnxp_break_ctl(struct uart_port *port, int break_state)
542{
543 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400544 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400545
Alexander Shiyanec063892012-12-03 22:23:31 +0400546 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400547 sccnxp_port_write(port, SCCNXP_CR_REG, break_state ?
548 CR_CMD_START_BREAK : CR_CMD_STOP_BREAK);
Alexander Shiyanec063892012-12-03 22:23:31 +0400549 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400550}
551
552static void sccnxp_set_termios(struct uart_port *port,
553 struct ktermios *termios, struct ktermios *old)
554{
555 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400556 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400557 u8 mr1, mr2;
558 int baud;
559
Alexander Shiyanec063892012-12-03 22:23:31 +0400560 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400561
562 /* Mask termios capabilities we don't support */
563 termios->c_cflag &= ~CMSPAR;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400564
565 /* Disable RX & TX, reset break condition, status and FIFOs */
566 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET |
567 CR_RX_DISABLE | CR_TX_DISABLE);
568 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
569 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
570 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
571
572 /* Word size */
573 switch (termios->c_cflag & CSIZE) {
574 case CS5:
575 mr1 = MR1_BITS_5;
576 break;
577 case CS6:
578 mr1 = MR1_BITS_6;
579 break;
580 case CS7:
581 mr1 = MR1_BITS_7;
582 break;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400583 case CS8:
Alexander Shiyan91f61ce2012-09-24 21:12:02 +0400584 default:
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400585 mr1 = MR1_BITS_8;
586 break;
587 }
588
589 /* Parity */
590 if (termios->c_cflag & PARENB) {
591 if (termios->c_cflag & PARODD)
592 mr1 |= MR1_PAR_ODD;
593 } else
594 mr1 |= MR1_PAR_NO;
595
596 /* Stop bits */
597 mr2 = (termios->c_cflag & CSTOPB) ? MR2_STOP2 : MR2_STOP1;
598
599 /* Update desired format */
600 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_MRPTR1);
601 sccnxp_port_write(port, SCCNXP_MR_REG, mr1);
602 sccnxp_port_write(port, SCCNXP_MR_REG, mr2);
603
604 /* Set read status mask */
605 port->read_status_mask = SR_OVR;
606 if (termios->c_iflag & INPCK)
607 port->read_status_mask |= SR_PE | SR_FE;
608 if (termios->c_iflag & (BRKINT | PARMRK))
609 port->read_status_mask |= SR_BRK;
610
611 /* Set status ignore mask */
612 port->ignore_status_mask = 0;
613 if (termios->c_iflag & IGNBRK)
614 port->ignore_status_mask |= SR_BRK;
615 if (!(termios->c_cflag & CREAD))
616 port->ignore_status_mask |= SR_PE | SR_OVR | SR_FE | SR_BRK;
617
618 /* Setup baudrate */
619 baud = uart_get_baud_rate(port, termios, old, 50,
620 (s->flags & SCCNXP_HAVE_MR0) ?
621 230400 : 38400);
Alexander Shiyan16851182012-09-24 21:12:00 +0400622 baud = sccnxp_set_baud(port, baud);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400623
624 /* Update timeout according to new baud rate */
625 uart_update_timeout(port, termios->c_cflag, baud);
626
Alexander Shiyanec063892012-12-03 22:23:31 +0400627 /* Report actual baudrate back to core */
Alexander Shiyan16851182012-09-24 21:12:00 +0400628 if (tty_termios_baud_rate(termios))
629 tty_termios_encode_baud_rate(termios, baud, baud);
630
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400631 /* Enable RX & TX */
632 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
633
Alexander Shiyanec063892012-12-03 22:23:31 +0400634 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400635}
636
637static int sccnxp_startup(struct uart_port *port)
638{
639 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400640 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400641
Alexander Shiyanec063892012-12-03 22:23:31 +0400642 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400643
644 if (s->flags & SCCNXP_HAVE_IO) {
645 /* Outputs are controlled manually */
646 sccnxp_write(port, SCCNXP_OPCR_REG, 0);
647 }
648
649 /* Reset break condition, status and FIFOs */
650 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_RX_RESET);
651 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_TX_RESET);
652 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_STATUS_RESET);
653 sccnxp_port_write(port, SCCNXP_CR_REG, CR_CMD_BREAK_RESET);
654
655 /* Enable RX & TX */
656 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_ENABLE | CR_TX_ENABLE);
657
658 /* Enable RX interrupt */
659 sccnxp_enable_irq(port, IMR_RXRDY);
660
Alexander Shiyanec063892012-12-03 22:23:31 +0400661 s->opened[port->line] = 1;
662
663 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400664
665 return 0;
666}
667
668static void sccnxp_shutdown(struct uart_port *port)
669{
670 struct sccnxp_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanec063892012-12-03 22:23:31 +0400671 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400672
Alexander Shiyanec063892012-12-03 22:23:31 +0400673 spin_lock_irqsave(&s->lock, flags);
674
675 s->opened[port->line] = 0;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400676
677 /* Disable interrupts */
678 sccnxp_disable_irq(port, IMR_TXRDY | IMR_RXRDY);
679
680 /* Disable TX & RX */
681 sccnxp_port_write(port, SCCNXP_CR_REG, CR_RX_DISABLE | CR_TX_DISABLE);
682
683 /* Leave direction to input */
684 if (s->flags & SCCNXP_HAVE_IO)
685 sccnxp_set_bit(port, DIR_OP, 0);
686
Alexander Shiyanec063892012-12-03 22:23:31 +0400687 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400688}
689
690static const char *sccnxp_type(struct uart_port *port)
691{
692 struct sccnxp_port *s = dev_get_drvdata(port->dev);
693
694 return (port->type == PORT_SC26XX) ? s->name : NULL;
695}
696
697static void sccnxp_release_port(struct uart_port *port)
698{
699 /* Do nothing */
700}
701
702static int sccnxp_request_port(struct uart_port *port)
703{
704 /* Do nothing */
705 return 0;
706}
707
708static void sccnxp_config_port(struct uart_port *port, int flags)
709{
710 if (flags & UART_CONFIG_TYPE)
711 port->type = PORT_SC26XX;
712}
713
714static int sccnxp_verify_port(struct uart_port *port, struct serial_struct *s)
715{
716 if ((s->type == PORT_UNKNOWN) || (s->type == PORT_SC26XX))
717 return 0;
718 if (s->irq == port->irq)
719 return 0;
720
721 return -EINVAL;
722}
723
724static const struct uart_ops sccnxp_ops = {
725 .tx_empty = sccnxp_tx_empty,
726 .set_mctrl = sccnxp_set_mctrl,
727 .get_mctrl = sccnxp_get_mctrl,
728 .stop_tx = sccnxp_stop_tx,
729 .start_tx = sccnxp_start_tx,
730 .stop_rx = sccnxp_stop_rx,
731 .enable_ms = sccnxp_enable_ms,
732 .break_ctl = sccnxp_break_ctl,
733 .startup = sccnxp_startup,
734 .shutdown = sccnxp_shutdown,
735 .set_termios = sccnxp_set_termios,
736 .type = sccnxp_type,
737 .release_port = sccnxp_release_port,
738 .request_port = sccnxp_request_port,
739 .config_port = sccnxp_config_port,
740 .verify_port = sccnxp_verify_port,
741};
742
743#ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
744static void sccnxp_console_putchar(struct uart_port *port, int c)
745{
746 int tryes = 100000;
747
748 while (tryes--) {
749 if (sccnxp_port_read(port, SCCNXP_SR_REG) & SR_TXRDY) {
750 sccnxp_port_write(port, SCCNXP_THR_REG, c);
751 break;
752 }
753 barrier();
754 }
755}
756
757static void sccnxp_console_write(struct console *co, const char *c, unsigned n)
758{
759 struct sccnxp_port *s = (struct sccnxp_port *)co->data;
760 struct uart_port *port = &s->port[co->index];
Alexander Shiyanec063892012-12-03 22:23:31 +0400761 unsigned long flags;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400762
Alexander Shiyanec063892012-12-03 22:23:31 +0400763 spin_lock_irqsave(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400764 uart_console_write(port, c, n, sccnxp_console_putchar);
Alexander Shiyanec063892012-12-03 22:23:31 +0400765 spin_unlock_irqrestore(&s->lock, flags);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400766}
767
768static int sccnxp_console_setup(struct console *co, char *options)
769{
770 struct sccnxp_port *s = (struct sccnxp_port *)co->data;
771 struct uart_port *port = &s->port[(co->index > 0) ? co->index : 0];
772 int baud = 9600, bits = 8, parity = 'n', flow = 'n';
773
774 if (options)
775 uart_parse_options(options, &baud, &parity, &bits, &flow);
776
777 return uart_set_options(port, co, baud, parity, bits, flow);
778}
779#endif
780
Bill Pemberton9671f092012-11-19 13:21:50 -0500781static int sccnxp_probe(struct platform_device *pdev)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400782{
783 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
784 int chiptype = pdev->id_entry->driver_data;
785 struct sccnxp_pdata *pdata = dev_get_platdata(&pdev->dev);
786 int i, ret, fifosize, freq_min, freq_max;
787 struct sccnxp_port *s;
788 void __iomem *membase;
789
790 if (!res) {
791 dev_err(&pdev->dev, "Missing memory resource data\n");
792 return -EADDRNOTAVAIL;
793 }
794
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400795 s = devm_kzalloc(&pdev->dev, sizeof(struct sccnxp_port), GFP_KERNEL);
796 if (!s) {
797 dev_err(&pdev->dev, "Error allocating port structure\n");
798 return -ENOMEM;
799 }
800 platform_set_drvdata(pdev, s);
801
Alexander Shiyanec063892012-12-03 22:23:31 +0400802 spin_lock_init(&s->lock);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400803
804 /* Individual chip settings */
805 switch (chiptype) {
806 case SCCNXP_TYPE_SC2681:
807 s->name = "SC2681";
808 s->uart.nr = 2;
809 s->freq_std = 3686400;
810 s->addr_mask = 0x0f;
811 s->flags = SCCNXP_HAVE_IO;
812 fifosize = 3;
813 freq_min = 1000000;
814 freq_max = 4000000;
815 break;
816 case SCCNXP_TYPE_SC2691:
817 s->name = "SC2691";
818 s->uart.nr = 1;
819 s->freq_std = 3686400;
820 s->addr_mask = 0x07;
821 s->flags = 0;
822 fifosize = 3;
823 freq_min = 1000000;
824 freq_max = 4000000;
825 break;
826 case SCCNXP_TYPE_SC2692:
827 s->name = "SC2692";
828 s->uart.nr = 2;
829 s->freq_std = 3686400;
830 s->addr_mask = 0x0f;
831 s->flags = SCCNXP_HAVE_IO;
832 fifosize = 3;
833 freq_min = 1000000;
834 freq_max = 4000000;
835 break;
836 case SCCNXP_TYPE_SC2891:
837 s->name = "SC2891";
838 s->uart.nr = 1;
839 s->freq_std = 3686400;
840 s->addr_mask = 0x0f;
841 s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
842 fifosize = 16;
843 freq_min = 100000;
844 freq_max = 8000000;
845 break;
846 case SCCNXP_TYPE_SC2892:
847 s->name = "SC2892";
848 s->uart.nr = 2;
849 s->freq_std = 3686400;
850 s->addr_mask = 0x0f;
851 s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
852 fifosize = 16;
853 freq_min = 100000;
854 freq_max = 8000000;
855 break;
856 case SCCNXP_TYPE_SC28202:
857 s->name = "SC28202";
858 s->uart.nr = 2;
859 s->freq_std = 14745600;
860 s->addr_mask = 0x7f;
861 s->flags = SCCNXP_HAVE_IO | SCCNXP_HAVE_MR0;
862 fifosize = 256;
863 freq_min = 1000000;
864 freq_max = 50000000;
865 break;
866 case SCCNXP_TYPE_SC68681:
867 s->name = "SC68681";
868 s->uart.nr = 2;
869 s->freq_std = 3686400;
870 s->addr_mask = 0x0f;
871 s->flags = SCCNXP_HAVE_IO;
872 fifosize = 3;
873 freq_min = 1000000;
874 freq_max = 4000000;
875 break;
876 case SCCNXP_TYPE_SC68692:
877 s->name = "SC68692";
878 s->uart.nr = 2;
879 s->freq_std = 3686400;
880 s->addr_mask = 0x0f;
881 s->flags = SCCNXP_HAVE_IO;
882 fifosize = 3;
883 freq_min = 1000000;
884 freq_max = 4000000;
885 break;
886 default:
887 dev_err(&pdev->dev, "Unsupported chip type %i\n", chiptype);
888 ret = -ENOTSUPP;
889 goto err_out;
890 }
891
892 if (!pdata) {
893 dev_warn(&pdev->dev,
894 "No platform data supplied, using defaults\n");
895 s->pdata.frequency = s->freq_std;
896 } else
897 memcpy(&s->pdata, pdata, sizeof(struct sccnxp_pdata));
898
Alexander Shiyanb7863372013-01-17 18:34:45 +0400899 if (s->pdata.poll_time_us) {
Alexander Shiyanec063892012-12-03 22:23:31 +0400900 dev_info(&pdev->dev, "Using poll mode, resolution %u usecs\n",
Alexander Shiyanb7863372013-01-17 18:34:45 +0400901 s->pdata.poll_time_us);
Alexander Shiyanec063892012-12-03 22:23:31 +0400902 s->poll = 1;
903 }
904
905 if (!s->poll) {
906 s->irq = platform_get_irq(pdev, 0);
907 if (s->irq < 0) {
908 dev_err(&pdev->dev, "Missing irq resource data\n");
909 ret = -ENXIO;
910 goto err_out;
911 }
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400912 }
913
914 /* Check input frequency */
915 if ((s->pdata.frequency < freq_min) ||
916 (s->pdata.frequency > freq_max)) {
917 dev_err(&pdev->dev, "Frequency out of bounds\n");
918 ret = -EINVAL;
919 goto err_out;
920 }
921
Alexander Shiyan31815c02013-04-13 08:46:58 +0400922 s->regulator = devm_regulator_get(&pdev->dev, "VCC");
923 if (!IS_ERR(s->regulator)) {
924 ret = regulator_enable(s->regulator);
925 if (ret) {
926 dev_err(&pdev->dev,
927 "Failed to enable regulator: %i\n", ret);
928 return ret;
929 }
930 }
931
Thierry Redingeb612fa2013-01-21 11:09:21 +0100932 membase = devm_ioremap_resource(&pdev->dev, res);
933 if (IS_ERR(membase)) {
934 ret = PTR_ERR(membase);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400935 goto err_out;
936 }
937
938 s->uart.owner = THIS_MODULE;
939 s->uart.dev_name = "ttySC";
940 s->uart.major = SCCNXP_MAJOR;
941 s->uart.minor = SCCNXP_MINOR;
942#ifdef CONFIG_SERIAL_SCCNXP_CONSOLE
943 s->uart.cons = &s->console;
944 s->uart.cons->device = uart_console_device;
945 s->uart.cons->write = sccnxp_console_write;
946 s->uart.cons->setup = sccnxp_console_setup;
947 s->uart.cons->flags = CON_PRINTBUFFER;
948 s->uart.cons->index = -1;
949 s->uart.cons->data = s;
950 strcpy(s->uart.cons->name, "ttySC");
951#endif
952 ret = uart_register_driver(&s->uart);
953 if (ret) {
954 dev_err(&pdev->dev, "Registering UART driver failed\n");
955 goto err_out;
956 }
957
958 for (i = 0; i < s->uart.nr; i++) {
959 s->port[i].line = i;
960 s->port[i].dev = &pdev->dev;
961 s->port[i].irq = s->irq;
962 s->port[i].type = PORT_SC26XX;
963 s->port[i].fifosize = fifosize;
964 s->port[i].flags = UPF_SKIP_TEST | UPF_FIXED_TYPE;
965 s->port[i].iotype = UPIO_MEM;
966 s->port[i].mapbase = res->start;
967 s->port[i].membase = membase;
968 s->port[i].regshift = s->pdata.reg_shift;
969 s->port[i].uartclk = s->pdata.frequency;
970 s->port[i].ops = &sccnxp_ops;
971 uart_add_one_port(&s->uart, &s->port[i]);
972 /* Set direction to input */
973 if (s->flags & SCCNXP_HAVE_IO)
974 sccnxp_set_bit(&s->port[i], DIR_OP, 0);
975 }
976
977 /* Disable interrupts */
978 s->imr = 0;
979 sccnxp_write(&s->port[0], SCCNXP_IMR_REG, 0);
980
Alexander Shiyanec063892012-12-03 22:23:31 +0400981 if (!s->poll) {
982 ret = devm_request_threaded_irq(&pdev->dev, s->irq, NULL,
983 sccnxp_ist,
984 IRQF_TRIGGER_FALLING |
985 IRQF_ONESHOT,
986 dev_name(&pdev->dev), s);
987 if (!ret)
988 return 0;
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400989
Alexander Shiyanec063892012-12-03 22:23:31 +0400990 dev_err(&pdev->dev, "Unable to reguest IRQ %i\n", s->irq);
991 } else {
992 init_timer(&s->timer);
993 setup_timer(&s->timer, sccnxp_timer, (unsigned long)s);
994 mod_timer(&s->timer, jiffies +
995 usecs_to_jiffies(s->pdata.poll_time_us));
996 return 0;
997 }
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +0400998
999err_out:
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001000 return ret;
1001}
1002
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001003static int sccnxp_remove(struct platform_device *pdev)
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001004{
1005 int i;
1006 struct sccnxp_port *s = platform_get_drvdata(pdev);
1007
Alexander Shiyanec063892012-12-03 22:23:31 +04001008 if (!s->poll)
1009 devm_free_irq(&pdev->dev, s->irq, s);
1010 else
1011 del_timer_sync(&s->timer);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001012
1013 for (i = 0; i < s->uart.nr; i++)
1014 uart_remove_one_port(&s->uart, &s->port[i]);
1015
1016 uart_unregister_driver(&s->uart);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001017
Alexander Shiyan31815c02013-04-13 08:46:58 +04001018 if (!IS_ERR(s->regulator))
1019 return regulator_disable(s->regulator);
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001020
1021 return 0;
1022}
1023
1024static const struct platform_device_id sccnxp_id_table[] = {
1025 { "sc2681", SCCNXP_TYPE_SC2681 },
1026 { "sc2691", SCCNXP_TYPE_SC2691 },
1027 { "sc2692", SCCNXP_TYPE_SC2692 },
1028 { "sc2891", SCCNXP_TYPE_SC2891 },
1029 { "sc2892", SCCNXP_TYPE_SC2892 },
1030 { "sc28202", SCCNXP_TYPE_SC28202 },
1031 { "sc68681", SCCNXP_TYPE_SC68681 },
1032 { "sc68692", SCCNXP_TYPE_SC68692 },
Greg Kroah-Hartmanb70936d2012-10-05 09:34:37 -07001033 { },
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001034};
1035MODULE_DEVICE_TABLE(platform, sccnxp_id_table);
1036
1037static struct platform_driver sccnxp_uart_driver = {
1038 .driver = {
1039 .name = SCCNXP_NAME,
1040 .owner = THIS_MODULE,
1041 },
1042 .probe = sccnxp_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001043 .remove = sccnxp_remove,
Alexander Shiyan1d65c0b2012-08-25 19:24:19 +04001044 .id_table = sccnxp_id_table,
1045};
1046module_platform_driver(sccnxp_uart_driver);
1047
1048MODULE_LICENSE("GPL v2");
1049MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
1050MODULE_DESCRIPTION("SCCNXP serial driver");