blob: 214984c814e830d00e0e2a701e08b9446deb05b1 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
54
55
Jesse Barnes79e53942008-11-07 14:24:08 -080056typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040057 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080058} intel_range_t;
59
60typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040061 int dot_limit;
62 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080063} intel_p2_t;
64
Ma Lingd4906092009-03-18 20:13:27 +080065typedef struct intel_limit intel_limit_t;
66struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 intel_range_t dot, vco, n, m, m1, m2, p, p1;
68 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080069};
Jesse Barnes79e53942008-11-07 14:24:08 -080070
Daniel Vetterd2acd212012-10-20 20:57:43 +020071int
72intel_pch_rawclk(struct drm_device *dev)
73{
74 struct drm_i915_private *dev_priv = dev->dev_private;
75
76 WARN_ON(!HAS_PCH_SPLIT(dev));
77
78 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
79}
80
Chris Wilson021357a2010-09-07 20:54:59 +010081static inline u32 /* units of 100MHz */
82intel_fdi_link_freq(struct drm_device *dev)
83{
Chris Wilson8b99e682010-10-13 09:59:17 +010084 if (IS_GEN5(dev)) {
85 struct drm_i915_private *dev_priv = dev->dev_private;
86 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
87 } else
88 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010089}
90
Daniel Vetter5d536e22013-07-06 12:52:06 +020091static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040092 .dot = { .min = 25000, .max = 350000 },
93 .vco = { .min = 930000, .max = 1400000 },
94 .n = { .min = 3, .max = 16 },
95 .m = { .min = 96, .max = 140 },
96 .m1 = { .min = 18, .max = 26 },
97 .m2 = { .min = 6, .max = 16 },
98 .p = { .min = 4, .max = 128 },
99 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700100 .p2 = { .dot_limit = 165000,
101 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700102};
103
Daniel Vetter5d536e22013-07-06 12:52:06 +0200104static const intel_limit_t intel_limits_i8xx_dvo = {
105 .dot = { .min = 25000, .max = 350000 },
106 .vco = { .min = 930000, .max = 1400000 },
107 .n = { .min = 3, .max = 16 },
108 .m = { .min = 96, .max = 140 },
109 .m1 = { .min = 18, .max = 26 },
110 .m2 = { .min = 6, .max = 16 },
111 .p = { .min = 4, .max = 128 },
112 .p1 = { .min = 2, .max = 33 },
113 .p2 = { .dot_limit = 165000,
114 .p2_slow = 4, .p2_fast = 4 },
115};
116
Keith Packarde4b36692009-06-05 19:22:17 -0700117static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400118 .dot = { .min = 25000, .max = 350000 },
119 .vco = { .min = 930000, .max = 1400000 },
120 .n = { .min = 3, .max = 16 },
121 .m = { .min = 96, .max = 140 },
122 .m1 = { .min = 18, .max = 26 },
123 .m2 = { .min = 6, .max = 16 },
124 .p = { .min = 4, .max = 128 },
125 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700126 .p2 = { .dot_limit = 165000,
127 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700128};
Eric Anholt273e27c2011-03-30 13:01:10 -0700129
Keith Packarde4b36692009-06-05 19:22:17 -0700130static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400131 .dot = { .min = 20000, .max = 400000 },
132 .vco = { .min = 1400000, .max = 2800000 },
133 .n = { .min = 1, .max = 6 },
134 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100135 .m1 = { .min = 8, .max = 18 },
136 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .p = { .min = 5, .max = 80 },
138 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700139 .p2 = { .dot_limit = 200000,
140 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700141};
142
143static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 20000, .max = 400000 },
145 .vco = { .min = 1400000, .max = 2800000 },
146 .n = { .min = 1, .max = 6 },
147 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100148 .m1 = { .min = 8, .max = 18 },
149 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .p = { .min = 7, .max = 98 },
151 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 112000,
153 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Eric Anholt273e27c2011-03-30 13:01:10 -0700156
Keith Packarde4b36692009-06-05 19:22:17 -0700157static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .dot = { .min = 25000, .max = 270000 },
159 .vco = { .min = 1750000, .max = 3500000},
160 .n = { .min = 1, .max = 4 },
161 .m = { .min = 104, .max = 138 },
162 .m1 = { .min = 17, .max = 23 },
163 .m2 = { .min = 5, .max = 11 },
164 .p = { .min = 10, .max = 30 },
165 .p1 = { .min = 1, .max = 3},
166 .p2 = { .dot_limit = 270000,
167 .p2_slow = 10,
168 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800169 },
Keith Packarde4b36692009-06-05 19:22:17 -0700170};
171
172static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700173 .dot = { .min = 22000, .max = 400000 },
174 .vco = { .min = 1750000, .max = 3500000},
175 .n = { .min = 1, .max = 4 },
176 .m = { .min = 104, .max = 138 },
177 .m1 = { .min = 16, .max = 23 },
178 .m2 = { .min = 5, .max = 11 },
179 .p = { .min = 5, .max = 80 },
180 .p1 = { .min = 1, .max = 8},
181 .p2 = { .dot_limit = 165000,
182 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700183};
184
185static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700186 .dot = { .min = 20000, .max = 115000 },
187 .vco = { .min = 1750000, .max = 3500000 },
188 .n = { .min = 1, .max = 3 },
189 .m = { .min = 104, .max = 138 },
190 .m1 = { .min = 17, .max = 23 },
191 .m2 = { .min = 5, .max = 11 },
192 .p = { .min = 28, .max = 112 },
193 .p1 = { .min = 2, .max = 8 },
194 .p2 = { .dot_limit = 0,
195 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800196 },
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 80000, .max = 224000 },
201 .vco = { .min = 1750000, .max = 3500000 },
202 .n = { .min = 1, .max = 3 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 17, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 14, .max = 42 },
207 .p1 = { .min = 2, .max = 6 },
208 .p2 = { .dot_limit = 0,
209 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800210 },
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500213static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400214 .dot = { .min = 20000, .max = 400000},
215 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .n = { .min = 3, .max = 6 },
218 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .m1 = { .min = 0, .max = 0 },
221 .m2 = { .min = 0, .max = 254 },
222 .p = { .min = 5, .max = 80 },
223 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700224 .p2 = { .dot_limit = 200000,
225 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500228static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400229 .dot = { .min = 20000, .max = 400000 },
230 .vco = { .min = 1700000, .max = 3500000 },
231 .n = { .min = 3, .max = 6 },
232 .m = { .min = 2, .max = 256 },
233 .m1 = { .min = 0, .max = 0 },
234 .m2 = { .min = 0, .max = 254 },
235 .p = { .min = 7, .max = 112 },
236 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700237 .p2 = { .dot_limit = 112000,
238 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700239};
240
Eric Anholt273e27c2011-03-30 13:01:10 -0700241/* Ironlake / Sandybridge
242 *
243 * We calculate clock using (register_value + 2) for N/M1/M2, so here
244 * the range value for them is (actual_value - 2).
245 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800246static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .dot = { .min = 25000, .max = 350000 },
248 .vco = { .min = 1760000, .max = 3510000 },
249 .n = { .min = 1, .max = 5 },
250 .m = { .min = 79, .max = 127 },
251 .m1 = { .min = 12, .max = 22 },
252 .m2 = { .min = 5, .max = 9 },
253 .p = { .min = 5, .max = 80 },
254 .p1 = { .min = 1, .max = 8 },
255 .p2 = { .dot_limit = 225000,
256 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700257};
258
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800259static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 .dot = { .min = 25000, .max = 350000 },
261 .vco = { .min = 1760000, .max = 3510000 },
262 .n = { .min = 1, .max = 3 },
263 .m = { .min = 79, .max = 118 },
264 .m1 = { .min = 12, .max = 22 },
265 .m2 = { .min = 5, .max = 9 },
266 .p = { .min = 28, .max = 112 },
267 .p1 = { .min = 2, .max = 8 },
268 .p2 = { .dot_limit = 225000,
269 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800270};
271
272static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 .dot = { .min = 25000, .max = 350000 },
274 .vco = { .min = 1760000, .max = 3510000 },
275 .n = { .min = 1, .max = 3 },
276 .m = { .min = 79, .max = 127 },
277 .m1 = { .min = 12, .max = 22 },
278 .m2 = { .min = 5, .max = 9 },
279 .p = { .min = 14, .max = 56 },
280 .p1 = { .min = 2, .max = 8 },
281 .p2 = { .dot_limit = 225000,
282 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800283};
284
Eric Anholt273e27c2011-03-30 13:01:10 -0700285/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700287 .dot = { .min = 25000, .max = 350000 },
288 .vco = { .min = 1760000, .max = 3510000 },
289 .n = { .min = 1, .max = 2 },
290 .m = { .min = 79, .max = 126 },
291 .m1 = { .min = 12, .max = 22 },
292 .m2 = { .min = 5, .max = 9 },
293 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400294 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 225000,
296 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 126 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400307 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800310};
311
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700312static const intel_limit_t intel_limits_vlv_dac = {
313 .dot = { .min = 25000, .max = 270000 },
314 .vco = { .min = 4000000, .max = 6000000 },
315 .n = { .min = 1, .max = 7 },
316 .m = { .min = 22, .max = 450 }, /* guess */
317 .m1 = { .min = 2, .max = 3 },
318 .m2 = { .min = 11, .max = 156 },
319 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200320 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700321 .p2 = { .dot_limit = 270000,
322 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700323};
324
325static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200326 .dot = { .min = 25000, .max = 270000 },
327 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700328 .n = { .min = 1, .max = 7 },
329 .m = { .min = 60, .max = 300 }, /* guess */
330 .m1 = { .min = 2, .max = 3 },
331 .m2 = { .min = 11, .max = 156 },
332 .p = { .min = 10, .max = 30 },
333 .p1 = { .min = 2, .max = 3 },
334 .p2 = { .dot_limit = 270000,
335 .p2_slow = 2, .p2_fast = 20 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700336};
337
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300338/**
339 * Returns whether any output on the specified pipe is of the specified type
340 */
341static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
342{
343 struct drm_device *dev = crtc->dev;
344 struct intel_encoder *encoder;
345
346 for_each_encoder_on_crtc(dev, crtc, encoder)
347 if (encoder->type == type)
348 return true;
349
350 return false;
351}
352
Chris Wilson1b894b52010-12-14 20:04:54 +0000353static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
354 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800355{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800356 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800357 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800358
359 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100360 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000361 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800362 limit = &intel_limits_ironlake_dual_lvds_100m;
363 else
364 limit = &intel_limits_ironlake_dual_lvds;
365 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000366 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800367 limit = &intel_limits_ironlake_single_lvds_100m;
368 else
369 limit = &intel_limits_ironlake_single_lvds;
370 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200371 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800372 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800373
374 return limit;
375}
376
Ma Ling044c7c42009-03-18 20:13:23 +0800377static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
378{
379 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800380 const intel_limit_t *limit;
381
382 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100383 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700384 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800385 else
Keith Packarde4b36692009-06-05 19:22:17 -0700386 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800387 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
388 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700391 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800392 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700393 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800394
395 return limit;
396}
397
Chris Wilson1b894b52010-12-14 20:04:54 +0000398static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800399{
400 struct drm_device *dev = crtc->dev;
401 const intel_limit_t *limit;
402
Eric Anholtbad720f2009-10-22 16:11:14 -0700403 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000404 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800405 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800406 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500407 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800408 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500409 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800410 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500411 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700412 } else if (IS_VALLEYVIEW(dev)) {
413 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
414 limit = &intel_limits_vlv_dac;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700415 else
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800416 limit = &intel_limits_vlv_hdmi;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
438 clock->vco = refclk * clock->m / clock->n;
439 clock->dot = clock->vco / clock->p;
440}
441
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200442static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
443{
444 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
445}
446
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200447static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800448{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200449 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800450 clock->p = clock->p1 * clock->p2;
451 clock->vco = refclk * clock->m / (clock->n + 2);
452 clock->dot = clock->vco / clock->p;
453}
454
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800455#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800456/**
457 * Returns whether the given set of divisors are valid for a given refclk with
458 * the given connectors.
459 */
460
Chris Wilson1b894b52010-12-14 20:04:54 +0000461static bool intel_PLL_is_valid(struct drm_device *dev,
462 const intel_limit_t *limit,
463 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800464{
Jesse Barnes79e53942008-11-07 14:24:08 -0800465 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400466 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800467 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400468 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800469 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400470 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500473 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800477 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400478 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800479 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400480 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800481 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
482 * connector, etc., rather than just a single range.
483 */
484 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400485 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800486
487 return true;
488}
489
Ma Lingd4906092009-03-18 20:13:27 +0800490static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200491i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800492 int target, int refclk, intel_clock_t *match_clock,
493 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800494{
495 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497 int err = target;
498
Daniel Vettera210b022012-11-26 17:22:08 +0100499 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100501 * For LVDS just rely on its current settings for dual-channel.
502 * We haven't figured out how to reliably set up different
503 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800504 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100505 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800506 clock.p2 = limit->p2.p2_fast;
507 else
508 clock.p2 = limit->p2.p2_slow;
509 } else {
510 if (target < limit->p2.dot_limit)
511 clock.p2 = limit->p2.p2_slow;
512 else
513 clock.p2 = limit->p2.p2_fast;
514 }
515
Akshay Joshi0206e352011-08-16 15:34:10 -0400516 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800517
Zhao Yakui42158662009-11-20 11:24:18 +0800518 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
519 clock.m1++) {
520 for (clock.m2 = limit->m2.min;
521 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200522 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800523 break;
524 for (clock.n = limit->n.min;
525 clock.n <= limit->n.max; clock.n++) {
526 for (clock.p1 = limit->p1.min;
527 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800528 int this_err;
529
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200530 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000531 if (!intel_PLL_is_valid(dev, limit,
532 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800533 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800534 if (match_clock &&
535 clock.p != match_clock->p)
536 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800537
538 this_err = abs(clock.dot - target);
539 if (this_err < err) {
540 *best_clock = clock;
541 err = this_err;
542 }
543 }
544 }
545 }
546 }
547
548 return (err != target);
549}
550
Ma Lingd4906092009-03-18 20:13:27 +0800551static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200552pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
553 int target, int refclk, intel_clock_t *match_clock,
554 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200555{
556 struct drm_device *dev = crtc->dev;
557 intel_clock_t clock;
558 int err = target;
559
560 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
561 /*
562 * For LVDS just rely on its current settings for dual-channel.
563 * We haven't figured out how to reliably set up different
564 * single/dual channel state, if we even can.
565 */
566 if (intel_is_dual_link_lvds(dev))
567 clock.p2 = limit->p2.p2_fast;
568 else
569 clock.p2 = limit->p2.p2_slow;
570 } else {
571 if (target < limit->p2.dot_limit)
572 clock.p2 = limit->p2.p2_slow;
573 else
574 clock.p2 = limit->p2.p2_fast;
575 }
576
577 memset(best_clock, 0, sizeof(*best_clock));
578
579 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
580 clock.m1++) {
581 for (clock.m2 = limit->m2.min;
582 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200583 for (clock.n = limit->n.min;
584 clock.n <= limit->n.max; clock.n++) {
585 for (clock.p1 = limit->p1.min;
586 clock.p1 <= limit->p1.max; clock.p1++) {
587 int this_err;
588
589 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800590 if (!intel_PLL_is_valid(dev, limit,
591 &clock))
592 continue;
593 if (match_clock &&
594 clock.p != match_clock->p)
595 continue;
596
597 this_err = abs(clock.dot - target);
598 if (this_err < err) {
599 *best_clock = clock;
600 err = this_err;
601 }
602 }
603 }
604 }
605 }
606
607 return (err != target);
608}
609
Ma Lingd4906092009-03-18 20:13:27 +0800610static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200611g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
612 int target, int refclk, intel_clock_t *match_clock,
613 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800614{
615 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800616 intel_clock_t clock;
617 int max_n;
618 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400619 /* approximately equals target * 0.00585 */
620 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800621 found = false;
622
623 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100624 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800625 clock.p2 = limit->p2.p2_fast;
626 else
627 clock.p2 = limit->p2.p2_slow;
628 } else {
629 if (target < limit->p2.dot_limit)
630 clock.p2 = limit->p2.p2_slow;
631 else
632 clock.p2 = limit->p2.p2_fast;
633 }
634
635 memset(best_clock, 0, sizeof(*best_clock));
636 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200637 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800638 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200639 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800640 for (clock.m1 = limit->m1.max;
641 clock.m1 >= limit->m1.min; clock.m1--) {
642 for (clock.m2 = limit->m2.max;
643 clock.m2 >= limit->m2.min; clock.m2--) {
644 for (clock.p1 = limit->p1.max;
645 clock.p1 >= limit->p1.min; clock.p1--) {
646 int this_err;
647
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200648 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000649 if (!intel_PLL_is_valid(dev, limit,
650 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800651 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000652
653 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800654 if (this_err < err_most) {
655 *best_clock = clock;
656 err_most = this_err;
657 max_n = clock.n;
658 found = true;
659 }
660 }
661 }
662 }
663 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800664 return found;
665}
Ma Lingd4906092009-03-18 20:13:27 +0800666
Zhenyu Wang2c072452009-06-05 15:38:42 +0800667static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200668vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
669 int target, int refclk, intel_clock_t *match_clock,
670 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700671{
672 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
673 u32 m, n, fastclk;
Paulo Zanonif3f08572013-08-12 14:56:53 -0300674 u32 updrate, minupdate, p;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700675 unsigned long bestppm, ppm, absppm;
676 int dotclk, flag;
677
Alan Coxaf447bd2012-07-25 13:49:18 +0100678 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700679 dotclk = target * 1000;
680 bestppm = 1000000;
681 ppm = absppm = 0;
682 fastclk = dotclk / (2*100);
683 updrate = 0;
684 minupdate = 19200;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700685 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
686 bestm1 = bestm2 = bestp1 = bestp2 = 0;
687
688 /* based on hardware requirement, prefer smaller n to precision */
689 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
690 updrate = refclk / n;
691 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
692 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
693 if (p2 > 10)
694 p2 = p2 - 1;
695 p = p1 * p2;
696 /* based on hardware requirement, prefer bigger m1,m2 values */
697 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
Ville Syrjälä5de56df2013-09-24 21:26:19 +0300698 m2 = DIV_ROUND_CLOSEST(fastclk * p * n, refclk * m1);
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700699 m = m1 * m2;
700 vco = updrate * m;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300701
702 if (vco < limit->vco.min || vco >= limit->vco.max)
703 continue;
704
705 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
706 absppm = (ppm > 0) ? ppm : (-ppm);
707 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
708 bestppm = 0;
709 flag = 1;
710 }
711 if (absppm < bestppm - 10) {
712 bestppm = absppm;
713 flag = 1;
714 }
715 if (flag) {
716 bestn = n;
717 bestm1 = m1;
718 bestm2 = m2;
719 bestp1 = p1;
720 bestp2 = p2;
721 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700722 }
723 }
724 }
725 }
726 }
727 best_clock->n = bestn;
728 best_clock->m1 = bestm1;
729 best_clock->m2 = bestm2;
730 best_clock->p1 = bestp1;
731 best_clock->p2 = bestp2;
732
733 return true;
734}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700735
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300736bool intel_crtc_active(struct drm_crtc *crtc)
737{
738 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
739
740 /* Be paranoid as we can arrive here with only partial
741 * state retrieved from the hardware during setup.
742 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100743 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300744 * as Haswell has gained clock readout/fastboot support.
745 *
746 * We can ditch the crtc->fb check as soon as we can
747 * properly reconstruct framebuffers.
748 */
749 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100750 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300751}
752
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200753enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
754 enum pipe pipe)
755{
756 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
757 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
758
Daniel Vetter3b117c82013-04-17 20:15:07 +0200759 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200760}
761
Paulo Zanonia928d532012-05-04 17:18:15 -0300762static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
763{
764 struct drm_i915_private *dev_priv = dev->dev_private;
765 u32 frame, frame_reg = PIPEFRAME(pipe);
766
767 frame = I915_READ(frame_reg);
768
769 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
770 DRM_DEBUG_KMS("vblank wait timed out\n");
771}
772
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700773/**
774 * intel_wait_for_vblank - wait for vblank on a given pipe
775 * @dev: drm device
776 * @pipe: pipe to wait for
777 *
778 * Wait for vblank to occur on a given pipe. Needed for various bits of
779 * mode setting code.
780 */
781void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800782{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800784 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700785
Paulo Zanonia928d532012-05-04 17:18:15 -0300786 if (INTEL_INFO(dev)->gen >= 5) {
787 ironlake_wait_for_vblank(dev, pipe);
788 return;
789 }
790
Chris Wilson300387c2010-09-05 20:25:43 +0100791 /* Clear existing vblank status. Note this will clear any other
792 * sticky status fields as well.
793 *
794 * This races with i915_driver_irq_handler() with the result
795 * that either function could miss a vblank event. Here it is not
796 * fatal, as we will either wait upon the next vblank interrupt or
797 * timeout. Generally speaking intel_wait_for_vblank() is only
798 * called during modeset at which time the GPU should be idle and
799 * should *not* be performing page flips and thus not waiting on
800 * vblanks...
801 * Currently, the result of us stealing a vblank from the irq
802 * handler is that a single frame will be skipped during swapbuffers.
803 */
804 I915_WRITE(pipestat_reg,
805 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
806
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700807 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100808 if (wait_for(I915_READ(pipestat_reg) &
809 PIPE_VBLANK_INTERRUPT_STATUS,
810 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700811 DRM_DEBUG_KMS("vblank wait timed out\n");
812}
813
Keith Packardab7ad7f2010-10-03 00:33:06 -0700814/*
815 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700816 * @dev: drm device
817 * @pipe: pipe to wait for
818 *
819 * After disabling a pipe, we can't wait for vblank in the usual way,
820 * spinning on the vblank interrupt status bit, since we won't actually
821 * see an interrupt when the pipe is disabled.
822 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 * On Gen4 and above:
824 * wait for the pipe register state bit to turn off
825 *
826 * Otherwise:
827 * wait for the display line value to settle (it usually
828 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100829 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700830 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100831void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700832{
833 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
835 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700836
Keith Packardab7ad7f2010-10-03 00:33:06 -0700837 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200838 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700839
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100841 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
842 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200843 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700844 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300845 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100846 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700847 unsigned long timeout = jiffies + msecs_to_jiffies(100);
848
Paulo Zanoni837ba002012-05-04 17:18:14 -0300849 if (IS_GEN2(dev))
850 line_mask = DSL_LINEMASK_GEN2;
851 else
852 line_mask = DSL_LINEMASK_GEN3;
853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 /* Wait for the display line to settle */
855 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300856 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300858 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700859 time_after(timeout, jiffies));
860 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200861 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800863}
864
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000865/*
866 * ibx_digital_port_connected - is the specified port connected?
867 * @dev_priv: i915 private structure
868 * @port: the port to test
869 *
870 * Returns true if @port is connected, false otherwise.
871 */
872bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
873 struct intel_digital_port *port)
874{
875 u32 bit;
876
Damien Lespiauc36346e2012-12-13 16:09:03 +0000877 if (HAS_PCH_IBX(dev_priv->dev)) {
878 switch(port->port) {
879 case PORT_B:
880 bit = SDE_PORTB_HOTPLUG;
881 break;
882 case PORT_C:
883 bit = SDE_PORTC_HOTPLUG;
884 break;
885 case PORT_D:
886 bit = SDE_PORTD_HOTPLUG;
887 break;
888 default:
889 return true;
890 }
891 } else {
892 switch(port->port) {
893 case PORT_B:
894 bit = SDE_PORTB_HOTPLUG_CPT;
895 break;
896 case PORT_C:
897 bit = SDE_PORTC_HOTPLUG_CPT;
898 break;
899 case PORT_D:
900 bit = SDE_PORTD_HOTPLUG_CPT;
901 break;
902 default:
903 return true;
904 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000905 }
906
907 return I915_READ(SDEISR) & bit;
908}
909
Jesse Barnesb24e7172011-01-04 15:09:30 -0800910static const char *state_string(bool enabled)
911{
912 return enabled ? "on" : "off";
913}
914
915/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200916void assert_pll(struct drm_i915_private *dev_priv,
917 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800918{
919 int reg;
920 u32 val;
921 bool cur_state;
922
923 reg = DPLL(pipe);
924 val = I915_READ(reg);
925 cur_state = !!(val & DPLL_VCO_ENABLE);
926 WARN(cur_state != state,
927 "PLL state assertion failure (expected %s, current %s)\n",
928 state_string(state), state_string(cur_state));
929}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800930
Jani Nikula23538ef2013-08-27 15:12:22 +0300931/* XXX: the dsi pll is shared between MIPI DSI ports */
932static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
933{
934 u32 val;
935 bool cur_state;
936
937 mutex_lock(&dev_priv->dpio_lock);
938 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
939 mutex_unlock(&dev_priv->dpio_lock);
940
941 cur_state = val & DSI_PLL_VCO_EN;
942 WARN(cur_state != state,
943 "DSI PLL state assertion failure (expected %s, current %s)\n",
944 state_string(state), state_string(cur_state));
945}
946#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
947#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
948
Daniel Vetter55607e82013-06-16 21:42:39 +0200949struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200950intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800951{
Daniel Vettere2b78262013-06-07 23:10:03 +0200952 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
953
Daniel Vettera43f6e02013-06-07 23:10:32 +0200954 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 return NULL;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200958}
959
Jesse Barnesb24e7172011-01-04 15:09:30 -0800960/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200961void assert_shared_dpll(struct drm_i915_private *dev_priv,
962 struct intel_shared_dpll *pll,
963 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800964{
Jesse Barnes040484a2011-01-03 12:14:26 -0800965 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200966 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800967
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300968 if (HAS_PCH_LPT(dev_priv->dev)) {
969 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
970 return;
971 }
972
Chris Wilson92b27b02012-05-20 18:10:50 +0100973 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200974 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100975 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100976
Daniel Vetter53589012013-06-05 13:34:16 +0200977 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100978 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200979 "%s assertion failure (expected %s, current %s)\n",
980 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800981}
Jesse Barnes040484a2011-01-03 12:14:26 -0800982
983static void assert_fdi_tx(struct drm_i915_private *dev_priv,
984 enum pipe pipe, bool state)
985{
986 int reg;
987 u32 val;
988 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
990 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800991
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200992 if (HAS_DDI(dev_priv->dev)) {
993 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200994 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300995 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200996 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300997 } else {
998 reg = FDI_TX_CTL(pipe);
999 val = I915_READ(reg);
1000 cur_state = !!(val & FDI_TX_ENABLE);
1001 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001002 WARN(cur_state != state,
1003 "FDI TX state assertion failure (expected %s, current %s)\n",
1004 state_string(state), state_string(cur_state));
1005}
1006#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1007#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1008
1009static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1010 enum pipe pipe, bool state)
1011{
1012 int reg;
1013 u32 val;
1014 bool cur_state;
1015
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001016 reg = FDI_RX_CTL(pipe);
1017 val = I915_READ(reg);
1018 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001019 WARN(cur_state != state,
1020 "FDI RX state assertion failure (expected %s, current %s)\n",
1021 state_string(state), state_string(cur_state));
1022}
1023#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1024#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1025
1026static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1027 enum pipe pipe)
1028{
1029 int reg;
1030 u32 val;
1031
1032 /* ILK FDI PLL is always enabled */
1033 if (dev_priv->info->gen == 5)
1034 return;
1035
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001036 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001037 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001038 return;
1039
Jesse Barnes040484a2011-01-03 12:14:26 -08001040 reg = FDI_TX_CTL(pipe);
1041 val = I915_READ(reg);
1042 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1043}
1044
Daniel Vetter55607e82013-06-16 21:42:39 +02001045void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1046 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001047{
1048 int reg;
1049 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001050 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001051
1052 reg = FDI_RX_CTL(pipe);
1053 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001054 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1055 WARN(cur_state != state,
1056 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1057 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001058}
1059
Jesse Barnesea0760c2011-01-04 15:09:32 -08001060static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1061 enum pipe pipe)
1062{
1063 int pp_reg, lvds_reg;
1064 u32 val;
1065 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001066 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001067
1068 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1069 pp_reg = PCH_PP_CONTROL;
1070 lvds_reg = PCH_LVDS;
1071 } else {
1072 pp_reg = PP_CONTROL;
1073 lvds_reg = LVDS;
1074 }
1075
1076 val = I915_READ(pp_reg);
1077 if (!(val & PANEL_POWER_ON) ||
1078 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1079 locked = false;
1080
1081 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1082 panel_pipe = PIPE_B;
1083
1084 WARN(panel_pipe == pipe && locked,
1085 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001086 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001087}
1088
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001089static void assert_cursor(struct drm_i915_private *dev_priv,
1090 enum pipe pipe, bool state)
1091{
1092 struct drm_device *dev = dev_priv->dev;
1093 bool cur_state;
1094
1095 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1096 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1097 else if (IS_845G(dev) || IS_I865G(dev))
1098 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1099 else
1100 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1101
1102 WARN(cur_state != state,
1103 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1104 pipe_name(pipe), state_string(state), state_string(cur_state));
1105}
1106#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1107#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1108
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001109void assert_pipe(struct drm_i915_private *dev_priv,
1110 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001111{
1112 int reg;
1113 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001114 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001115 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1116 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001117
Daniel Vetter8e636782012-01-22 01:36:48 +01001118 /* if we need the pipe A quirk it must be always on */
1119 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1120 state = true;
1121
Paulo Zanonib97186f2013-05-03 12:15:36 -03001122 if (!intel_display_power_enabled(dev_priv->dev,
1123 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001124 cur_state = false;
1125 } else {
1126 reg = PIPECONF(cpu_transcoder);
1127 val = I915_READ(reg);
1128 cur_state = !!(val & PIPECONF_ENABLE);
1129 }
1130
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001131 WARN(cur_state != state,
1132 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001133 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001134}
1135
Chris Wilson931872f2012-01-16 23:01:13 +00001136static void assert_plane(struct drm_i915_private *dev_priv,
1137 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001138{
1139 int reg;
1140 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001141 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001142
1143 reg = DSPCNTR(plane);
1144 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001145 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1146 WARN(cur_state != state,
1147 "plane %c assertion failure (expected %s, current %s)\n",
1148 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001149}
1150
Chris Wilson931872f2012-01-16 23:01:13 +00001151#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1152#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1153
Jesse Barnesb24e7172011-01-04 15:09:30 -08001154static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1155 enum pipe pipe)
1156{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001157 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001158 int reg, i;
1159 u32 val;
1160 int cur_pipe;
1161
Ville Syrjälä653e1022013-06-04 13:49:05 +03001162 /* Primary planes are fixed to pipes on gen4+ */
1163 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001164 reg = DSPCNTR(pipe);
1165 val = I915_READ(reg);
1166 WARN((val & DISPLAY_PLANE_ENABLE),
1167 "plane %c assertion failure, should be disabled but not\n",
1168 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001169 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001170 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001171
Jesse Barnesb24e7172011-01-04 15:09:30 -08001172 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001173 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001174 reg = DSPCNTR(i);
1175 val = I915_READ(reg);
1176 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1177 DISPPLANE_SEL_PIPE_SHIFT;
1178 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001179 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1180 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001181 }
1182}
1183
Jesse Barnes19332d72013-03-28 09:55:38 -07001184static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1185 enum pipe pipe)
1186{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001187 struct drm_device *dev = dev_priv->dev;
Jesse Barnes19332d72013-03-28 09:55:38 -07001188 int reg, i;
1189 u32 val;
1190
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001191 if (IS_VALLEYVIEW(dev)) {
1192 for (i = 0; i < dev_priv->num_plane; i++) {
1193 reg = SPCNTR(pipe, i);
1194 val = I915_READ(reg);
1195 WARN((val & SP_ENABLE),
1196 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1197 sprite_name(pipe, i), pipe_name(pipe));
1198 }
1199 } else if (INTEL_INFO(dev)->gen >= 7) {
1200 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001201 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001202 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001203 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001204 plane_name(pipe), pipe_name(pipe));
1205 } else if (INTEL_INFO(dev)->gen >= 5) {
1206 reg = DVSCNTR(pipe);
1207 val = I915_READ(reg);
1208 WARN((val & DVS_ENABLE),
1209 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1210 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001211 }
1212}
1213
Jesse Barnes92f25842011-01-04 15:09:34 -08001214static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1215{
1216 u32 val;
1217 bool enabled;
1218
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001219 if (HAS_PCH_LPT(dev_priv->dev)) {
1220 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1221 return;
1222 }
1223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
1370 /*
1371 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1372 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1373 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1374 * b. The other bits such as sfr settings / modesel may all be set
1375 * to 0.
1376 *
1377 * This should only be done on init and resume from S3 with both
1378 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1379 */
1380 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1381}
1382
Daniel Vetter426115c2013-07-11 22:13:42 +02001383static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001384{
Daniel Vetter426115c2013-07-11 22:13:42 +02001385 struct drm_device *dev = crtc->base.dev;
1386 struct drm_i915_private *dev_priv = dev->dev_private;
1387 int reg = DPLL(crtc->pipe);
1388 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001389
Daniel Vetter426115c2013-07-11 22:13:42 +02001390 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001391
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001392 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001393 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1394
1395 /* PLL is protected by panel, make sure we can write it */
1396 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001397 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001398
Daniel Vetter426115c2013-07-11 22:13:42 +02001399 I915_WRITE(reg, dpll);
1400 POSTING_READ(reg);
1401 udelay(150);
1402
1403 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1404 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1405
1406 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1407 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001408
1409 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001410 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001411 POSTING_READ(reg);
1412 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001413 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001414 POSTING_READ(reg);
1415 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001416 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001417 POSTING_READ(reg);
1418 udelay(150); /* wait for warmup */
1419}
1420
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001421static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001422{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001423 struct drm_device *dev = crtc->base.dev;
1424 struct drm_i915_private *dev_priv = dev->dev_private;
1425 int reg = DPLL(crtc->pipe);
1426 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001427
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001428 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429
1430 /* No really, not for ILK+ */
1431 BUG_ON(dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001432
1433 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001434 if (IS_MOBILE(dev) && !IS_I830(dev))
1435 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001436
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001437 I915_WRITE(reg, dpll);
1438
1439 /* Wait for the clocks to stabilize. */
1440 POSTING_READ(reg);
1441 udelay(150);
1442
1443 if (INTEL_INFO(dev)->gen >= 4) {
1444 I915_WRITE(DPLL_MD(crtc->pipe),
1445 crtc->config.dpll_hw_state.dpll_md);
1446 } else {
1447 /* The pixel multiplier can only be updated once the
1448 * DPLL is enabled and the clocks are stable.
1449 *
1450 * So write it again.
1451 */
1452 I915_WRITE(reg, dpll);
1453 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001454
1455 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001456 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001457 POSTING_READ(reg);
1458 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001459 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001460 POSTING_READ(reg);
1461 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001462 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001463 POSTING_READ(reg);
1464 udelay(150); /* wait for warmup */
1465}
1466
1467/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001468 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001469 * @dev_priv: i915 private structure
1470 * @pipe: pipe PLL to disable
1471 *
1472 * Disable the PLL for @pipe, making sure the pipe is off first.
1473 *
1474 * Note! This is for pre-ILK only.
1475 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001476static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001477{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 /* Don't disable pipe A or pipe A PLLs if needed */
1479 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1480 return;
1481
1482 /* Make sure the pipe isn't still relying on us */
1483 assert_pipe_disabled(dev_priv, pipe);
1484
Daniel Vetter50b44a42013-06-05 13:34:33 +02001485 I915_WRITE(DPLL(pipe), 0);
1486 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001487}
1488
Jesse Barnesf6071162013-10-01 10:41:38 -07001489static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1490{
1491 u32 val = 0;
1492
1493 /* Make sure the pipe isn't still relying on us */
1494 assert_pipe_disabled(dev_priv, pipe);
1495
1496 /* Leave integrated clock source enabled */
1497 if (pipe == PIPE_B)
1498 val = DPLL_INTEGRATED_CRI_CLK_VLV;
1499 I915_WRITE(DPLL(pipe), val);
1500 POSTING_READ(DPLL(pipe));
1501}
1502
Jesse Barnes89b667f2013-04-18 14:51:36 -07001503void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1504{
1505 u32 port_mask;
1506
1507 if (!port)
1508 port_mask = DPLL_PORTB_READY_MASK;
1509 else
1510 port_mask = DPLL_PORTC_READY_MASK;
1511
1512 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1513 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1514 'B' + port, I915_READ(DPLL(0)));
1515}
1516
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001518 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001519 * @dev_priv: i915 private structure
1520 * @pipe: pipe PLL to enable
1521 *
1522 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1523 * drives the transcoder clock.
1524 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001525static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001526{
Daniel Vettere2b78262013-06-07 23:10:03 +02001527 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1528 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001529
Chris Wilson48da64a2012-05-13 20:16:12 +01001530 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001531 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001532 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001533 return;
1534
1535 if (WARN_ON(pll->refcount == 0))
1536 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001537
Daniel Vetter46edb022013-06-05 13:34:12 +02001538 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1539 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001540 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001541
Daniel Vettercdbd2312013-06-05 13:34:03 +02001542 if (pll->active++) {
1543 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001544 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001545 return;
1546 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001547 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001548
Daniel Vetter46edb022013-06-05 13:34:12 +02001549 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001550 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001551 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001552}
1553
Daniel Vettere2b78262013-06-07 23:10:03 +02001554static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001555{
Daniel Vettere2b78262013-06-07 23:10:03 +02001556 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001558
Jesse Barnes92f25842011-01-04 15:09:34 -08001559 /* PCH only available on ILK+ */
1560 BUG_ON(dev_priv->info->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001561 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001562 return;
1563
Chris Wilson48da64a2012-05-13 20:16:12 +01001564 if (WARN_ON(pll->refcount == 0))
1565 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001566
Daniel Vetter46edb022013-06-05 13:34:12 +02001567 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1568 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001569 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001570
Chris Wilson48da64a2012-05-13 20:16:12 +01001571 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001572 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001573 return;
1574 }
1575
Daniel Vettere9d69442013-06-05 13:34:15 +02001576 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001577 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001578 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001579 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580
Daniel Vetter46edb022013-06-05 13:34:12 +02001581 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001582 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001583 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001584}
1585
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001586static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1587 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001588{
Daniel Vetter23670b322012-11-01 09:15:30 +01001589 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001590 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001591 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001592 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001593
1594 /* PCH only available on ILK+ */
1595 BUG_ON(dev_priv->info->gen < 5);
1596
1597 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001598 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001599 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001600
1601 /* FDI must be feeding us bits for PCH ports */
1602 assert_fdi_tx_enabled(dev_priv, pipe);
1603 assert_fdi_rx_enabled(dev_priv, pipe);
1604
Daniel Vetter23670b322012-11-01 09:15:30 +01001605 if (HAS_PCH_CPT(dev)) {
1606 /* Workaround: Set the timing override bit before enabling the
1607 * pch transcoder. */
1608 reg = TRANS_CHICKEN2(pipe);
1609 val = I915_READ(reg);
1610 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1611 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001612 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001613
Daniel Vetterab9412b2013-05-03 11:49:46 +02001614 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001615 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001616 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001617
1618 if (HAS_PCH_IBX(dev_priv->dev)) {
1619 /*
1620 * make the BPC in transcoder be consistent with
1621 * that in pipeconf reg.
1622 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001623 val &= ~PIPECONF_BPC_MASK;
1624 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001625 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001626
1627 val &= ~TRANS_INTERLACE_MASK;
1628 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001629 if (HAS_PCH_IBX(dev_priv->dev) &&
1630 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1631 val |= TRANS_LEGACY_INTERLACED_ILK;
1632 else
1633 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001634 else
1635 val |= TRANS_PROGRESSIVE;
1636
Jesse Barnes040484a2011-01-03 12:14:26 -08001637 I915_WRITE(reg, val | TRANS_ENABLE);
1638 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001639 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001640}
1641
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001642static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001643 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001644{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001645 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001646
1647 /* PCH only available on ILK+ */
1648 BUG_ON(dev_priv->info->gen < 5);
1649
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001650 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001651 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001652 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001653
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001654 /* Workaround: set timing override bit. */
1655 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001656 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001657 I915_WRITE(_TRANSA_CHICKEN2, val);
1658
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001659 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001660 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001661
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001662 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1663 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001664 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001665 else
1666 val |= TRANS_PROGRESSIVE;
1667
Daniel Vetterab9412b2013-05-03 11:49:46 +02001668 I915_WRITE(LPT_TRANSCONF, val);
1669 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001670 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001671}
1672
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001673static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1674 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001675{
Daniel Vetter23670b322012-11-01 09:15:30 +01001676 struct drm_device *dev = dev_priv->dev;
1677 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001678
1679 /* FDI relies on the transcoder */
1680 assert_fdi_tx_disabled(dev_priv, pipe);
1681 assert_fdi_rx_disabled(dev_priv, pipe);
1682
Jesse Barnes291906f2011-02-02 12:28:03 -08001683 /* Ports must be off as well */
1684 assert_pch_ports_disabled(dev_priv, pipe);
1685
Daniel Vetterab9412b2013-05-03 11:49:46 +02001686 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001687 val = I915_READ(reg);
1688 val &= ~TRANS_ENABLE;
1689 I915_WRITE(reg, val);
1690 /* wait for PCH transcoder off, transcoder state */
1691 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001692 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001693
1694 if (!HAS_PCH_IBX(dev)) {
1695 /* Workaround: Clear the timing override chicken bit again. */
1696 reg = TRANS_CHICKEN2(pipe);
1697 val = I915_READ(reg);
1698 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1699 I915_WRITE(reg, val);
1700 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001701}
1702
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001703static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001704{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001705 u32 val;
1706
Daniel Vetterab9412b2013-05-03 11:49:46 +02001707 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001708 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001709 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001710 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001711 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001712 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001713
1714 /* Workaround: clear timing override bit. */
1715 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001716 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001717 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001718}
1719
1720/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001721 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001722 * @dev_priv: i915 private structure
1723 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001724 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001725 *
1726 * Enable @pipe, making sure that various hardware specific requirements
1727 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1728 *
1729 * @pipe should be %PIPE_A or %PIPE_B.
1730 *
1731 * Will wait until the pipe is actually running (i.e. first vblank) before
1732 * returning.
1733 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001734static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03001735 bool pch_port, bool dsi)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001736{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001737 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1738 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001739 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001740 int reg;
1741 u32 val;
1742
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001743 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001744 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001745 assert_sprites_disabled(dev_priv, pipe);
1746
Paulo Zanoni681e5812012-12-06 11:12:38 -02001747 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001748 pch_transcoder = TRANSCODER_A;
1749 else
1750 pch_transcoder = pipe;
1751
Jesse Barnesb24e7172011-01-04 15:09:30 -08001752 /*
1753 * A pipe without a PLL won't actually be able to drive bits from
1754 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1755 * need the check.
1756 */
1757 if (!HAS_PCH_SPLIT(dev_priv->dev))
Jani Nikula23538ef2013-08-27 15:12:22 +03001758 if (dsi)
1759 assert_dsi_pll_enabled(dev_priv);
1760 else
1761 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001762 else {
1763 if (pch_port) {
1764 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001765 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001766 assert_fdi_tx_pll_enabled(dev_priv,
1767 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001768 }
1769 /* FIXME: assert CPU port conditions for SNB+ */
1770 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001771
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001772 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001773 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001774 if (val & PIPECONF_ENABLE)
1775 return;
1776
1777 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001778 intel_wait_for_vblank(dev_priv->dev, pipe);
1779}
1780
1781/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001782 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001783 * @dev_priv: i915 private structure
1784 * @pipe: pipe to disable
1785 *
1786 * Disable @pipe, making sure that various hardware specific requirements
1787 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1788 *
1789 * @pipe should be %PIPE_A or %PIPE_B.
1790 *
1791 * Will wait until the pipe has shut down before returning.
1792 */
1793static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1794 enum pipe pipe)
1795{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001796 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1797 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 int reg;
1799 u32 val;
1800
1801 /*
1802 * Make sure planes won't keep trying to pump pixels to us,
1803 * or we might hang the display.
1804 */
1805 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001806 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001807 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001808
1809 /* Don't disable pipe A or pipe A PLLs if needed */
1810 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1811 return;
1812
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001813 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001814 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001815 if ((val & PIPECONF_ENABLE) == 0)
1816 return;
1817
1818 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001819 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1820}
1821
Keith Packardd74362c2011-07-28 14:47:14 -07001822/*
1823 * Plane regs are double buffered, going from enabled->disabled needs a
1824 * trigger in order to latch. The display address reg provides this.
1825 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001826void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001827 enum plane plane)
1828{
Damien Lespiau14f86142012-10-29 15:24:49 +00001829 if (dev_priv->info->gen >= 4)
1830 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1831 else
1832 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001833}
1834
Jesse Barnesb24e7172011-01-04 15:09:30 -08001835/**
1836 * intel_enable_plane - enable a display plane on a given pipe
1837 * @dev_priv: i915 private structure
1838 * @plane: plane to enable
1839 * @pipe: pipe being fed
1840 *
1841 * Enable @plane on @pipe, making sure that @pipe is running first.
1842 */
1843static void intel_enable_plane(struct drm_i915_private *dev_priv,
1844 enum plane plane, enum pipe pipe)
1845{
1846 int reg;
1847 u32 val;
1848
1849 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1850 assert_pipe_enabled(dev_priv, pipe);
1851
1852 reg = DSPCNTR(plane);
1853 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001854 if (val & DISPLAY_PLANE_ENABLE)
1855 return;
1856
1857 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001858 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001859 intel_wait_for_vblank(dev_priv->dev, pipe);
1860}
1861
Jesse Barnesb24e7172011-01-04 15:09:30 -08001862/**
1863 * intel_disable_plane - disable a display plane
1864 * @dev_priv: i915 private structure
1865 * @plane: plane to disable
1866 * @pipe: pipe consuming the data
1867 *
1868 * Disable @plane; should be an independent operation.
1869 */
1870static void intel_disable_plane(struct drm_i915_private *dev_priv,
1871 enum plane plane, enum pipe pipe)
1872{
1873 int reg;
1874 u32 val;
1875
1876 reg = DSPCNTR(plane);
1877 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001878 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1879 return;
1880
1881 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001882 intel_flush_display_plane(dev_priv, plane);
1883 intel_wait_for_vblank(dev_priv->dev, pipe);
1884}
1885
Chris Wilson693db182013-03-05 14:52:39 +00001886static bool need_vtd_wa(struct drm_device *dev)
1887{
1888#ifdef CONFIG_INTEL_IOMMU
1889 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1890 return true;
1891#endif
1892 return false;
1893}
1894
Chris Wilson127bd2a2010-07-23 23:32:05 +01001895int
Chris Wilson48b956c2010-09-14 12:50:34 +01001896intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001897 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001898 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001899{
Chris Wilsonce453d82011-02-21 14:43:56 +00001900 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001901 u32 alignment;
1902 int ret;
1903
Chris Wilson05394f32010-11-08 19:18:58 +00001904 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001905 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001906 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1907 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001908 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001909 alignment = 4 * 1024;
1910 else
1911 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001912 break;
1913 case I915_TILING_X:
1914 /* pin() will align the object as required by fence */
1915 alignment = 0;
1916 break;
1917 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001918 /* Despite that we check this in framebuffer_init userspace can
1919 * screw us over and change the tiling after the fact. Only
1920 * pinned buffers can't change their tiling. */
1921 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001922 return -EINVAL;
1923 default:
1924 BUG();
1925 }
1926
Chris Wilson693db182013-03-05 14:52:39 +00001927 /* Note that the w/a also requires 64 PTE of padding following the
1928 * bo. We currently fill all unused PTE with the shadow page and so
1929 * we should always have valid PTE following the scanout preventing
1930 * the VT-d warning.
1931 */
1932 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1933 alignment = 256 * 1024;
1934
Chris Wilsonce453d82011-02-21 14:43:56 +00001935 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001936 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001937 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001938 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001939
1940 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1941 * fence, whereas 965+ only requires a fence if using
1942 * framebuffer compression. For simplicity, we always install
1943 * a fence as the cost is not that onerous.
1944 */
Chris Wilson06d98132012-04-17 15:31:24 +01001945 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001946 if (ret)
1947 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001948
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001949 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001950
Chris Wilsonce453d82011-02-21 14:43:56 +00001951 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001952 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001953
1954err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01001955 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001956err_interruptible:
1957 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001958 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001959}
1960
Chris Wilson1690e1e2011-12-14 13:57:08 +01001961void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1962{
1963 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01001964 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01001965}
1966
Daniel Vetterc2c75132012-07-05 12:17:30 +02001967/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1968 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001969unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1970 unsigned int tiling_mode,
1971 unsigned int cpp,
1972 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001973{
Chris Wilsonbc752862013-02-21 20:04:31 +00001974 if (tiling_mode != I915_TILING_NONE) {
1975 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001976
Chris Wilsonbc752862013-02-21 20:04:31 +00001977 tile_rows = *y / 8;
1978 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001979
Chris Wilsonbc752862013-02-21 20:04:31 +00001980 tiles = *x / (512/cpp);
1981 *x %= 512/cpp;
1982
1983 return tile_rows * pitch * 8 + tiles * 4096;
1984 } else {
1985 unsigned int offset;
1986
1987 offset = *y * pitch + *x * cpp;
1988 *y = 0;
1989 *x = (offset & 4095) / cpp;
1990 return offset & -4096;
1991 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001992}
1993
Jesse Barnes17638cd2011-06-24 12:19:23 -07001994static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1995 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001996{
1997 struct drm_device *dev = crtc->dev;
1998 struct drm_i915_private *dev_priv = dev->dev_private;
1999 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2000 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002001 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002002 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002003 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002004 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002005 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002006
2007 switch (plane) {
2008 case 0:
2009 case 1:
2010 break;
2011 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002012 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002013 return -EINVAL;
2014 }
2015
2016 intel_fb = to_intel_framebuffer(fb);
2017 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002018
Chris Wilson5eddb702010-09-11 13:48:45 +01002019 reg = DSPCNTR(plane);
2020 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002021 /* Mask out pixel format bits in case we change it */
2022 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002023 switch (fb->pixel_format) {
2024 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002025 dspcntr |= DISPPLANE_8BPP;
2026 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002027 case DRM_FORMAT_XRGB1555:
2028 case DRM_FORMAT_ARGB1555:
2029 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002030 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002031 case DRM_FORMAT_RGB565:
2032 dspcntr |= DISPPLANE_BGRX565;
2033 break;
2034 case DRM_FORMAT_XRGB8888:
2035 case DRM_FORMAT_ARGB8888:
2036 dspcntr |= DISPPLANE_BGRX888;
2037 break;
2038 case DRM_FORMAT_XBGR8888:
2039 case DRM_FORMAT_ABGR8888:
2040 dspcntr |= DISPPLANE_RGBX888;
2041 break;
2042 case DRM_FORMAT_XRGB2101010:
2043 case DRM_FORMAT_ARGB2101010:
2044 dspcntr |= DISPPLANE_BGRX101010;
2045 break;
2046 case DRM_FORMAT_XBGR2101010:
2047 case DRM_FORMAT_ABGR2101010:
2048 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002049 break;
2050 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002051 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002052 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002053
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002054 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002055 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002056 dspcntr |= DISPPLANE_TILED;
2057 else
2058 dspcntr &= ~DISPPLANE_TILED;
2059 }
2060
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002061 if (IS_G4X(dev))
2062 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2063
Chris Wilson5eddb702010-09-11 13:48:45 +01002064 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002065
Daniel Vettere506a0c2012-07-05 12:17:29 +02002066 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002067
Daniel Vetterc2c75132012-07-05 12:17:30 +02002068 if (INTEL_INFO(dev)->gen >= 4) {
2069 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002070 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2071 fb->bits_per_pixel / 8,
2072 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002073 linear_offset -= intel_crtc->dspaddr_offset;
2074 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002075 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002076 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002077
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002078 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2079 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2080 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002081 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002082 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002083 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002084 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002085 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002086 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002087 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002088 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002089 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002090
Jesse Barnes17638cd2011-06-24 12:19:23 -07002091 return 0;
2092}
2093
2094static int ironlake_update_plane(struct drm_crtc *crtc,
2095 struct drm_framebuffer *fb, int x, int y)
2096{
2097 struct drm_device *dev = crtc->dev;
2098 struct drm_i915_private *dev_priv = dev->dev_private;
2099 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2100 struct intel_framebuffer *intel_fb;
2101 struct drm_i915_gem_object *obj;
2102 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002103 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002104 u32 dspcntr;
2105 u32 reg;
2106
2107 switch (plane) {
2108 case 0:
2109 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002110 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002111 break;
2112 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002113 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002114 return -EINVAL;
2115 }
2116
2117 intel_fb = to_intel_framebuffer(fb);
2118 obj = intel_fb->obj;
2119
2120 reg = DSPCNTR(plane);
2121 dspcntr = I915_READ(reg);
2122 /* Mask out pixel format bits in case we change it */
2123 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002124 switch (fb->pixel_format) {
2125 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002126 dspcntr |= DISPPLANE_8BPP;
2127 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002128 case DRM_FORMAT_RGB565:
2129 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002130 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002131 case DRM_FORMAT_XRGB8888:
2132 case DRM_FORMAT_ARGB8888:
2133 dspcntr |= DISPPLANE_BGRX888;
2134 break;
2135 case DRM_FORMAT_XBGR8888:
2136 case DRM_FORMAT_ABGR8888:
2137 dspcntr |= DISPPLANE_RGBX888;
2138 break;
2139 case DRM_FORMAT_XRGB2101010:
2140 case DRM_FORMAT_ARGB2101010:
2141 dspcntr |= DISPPLANE_BGRX101010;
2142 break;
2143 case DRM_FORMAT_XBGR2101010:
2144 case DRM_FORMAT_ABGR2101010:
2145 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002146 break;
2147 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002148 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002149 }
2150
2151 if (obj->tiling_mode != I915_TILING_NONE)
2152 dspcntr |= DISPPLANE_TILED;
2153 else
2154 dspcntr &= ~DISPPLANE_TILED;
2155
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002156 if (IS_HASWELL(dev))
2157 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2158 else
2159 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002160
2161 I915_WRITE(reg, dspcntr);
2162
Daniel Vettere506a0c2012-07-05 12:17:29 +02002163 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002164 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002165 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2166 fb->bits_per_pixel / 8,
2167 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002168 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002169
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002170 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2171 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2172 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002173 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002174 I915_MODIFY_DISPBASE(DSPSURF(plane),
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002175 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002176 if (IS_HASWELL(dev)) {
2177 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2178 } else {
2179 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2180 I915_WRITE(DSPLINOFF(plane), linear_offset);
2181 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002182 POSTING_READ(reg);
2183
2184 return 0;
2185}
2186
2187/* Assume fb object is pinned & idle & fenced and just update base pointers */
2188static int
2189intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2190 int x, int y, enum mode_set_atomic state)
2191{
2192 struct drm_device *dev = crtc->dev;
2193 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002194
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002195 if (dev_priv->display.disable_fbc)
2196 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002197 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002198
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002199 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002200}
2201
Ville Syrjälä96a02912013-02-18 19:08:49 +02002202void intel_display_handle_reset(struct drm_device *dev)
2203{
2204 struct drm_i915_private *dev_priv = dev->dev_private;
2205 struct drm_crtc *crtc;
2206
2207 /*
2208 * Flips in the rings have been nuked by the reset,
2209 * so complete all pending flips so that user space
2210 * will get its events and not get stuck.
2211 *
2212 * Also update the base address of all primary
2213 * planes to the the last fb to make sure we're
2214 * showing the correct fb after a reset.
2215 *
2216 * Need to make two loops over the crtcs so that we
2217 * don't try to grab a crtc mutex before the
2218 * pending_flip_queue really got woken up.
2219 */
2220
2221 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2222 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2223 enum plane plane = intel_crtc->plane;
2224
2225 intel_prepare_page_flip(dev, plane);
2226 intel_finish_page_flip_plane(dev, plane);
2227 }
2228
2229 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2230 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2231
2232 mutex_lock(&crtc->mutex);
2233 if (intel_crtc->active)
2234 dev_priv->display.update_plane(crtc, crtc->fb,
2235 crtc->x, crtc->y);
2236 mutex_unlock(&crtc->mutex);
2237 }
2238}
2239
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002240static int
Chris Wilson14667a42012-04-03 17:58:35 +01002241intel_finish_fb(struct drm_framebuffer *old_fb)
2242{
2243 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2244 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2245 bool was_interruptible = dev_priv->mm.interruptible;
2246 int ret;
2247
Chris Wilson14667a42012-04-03 17:58:35 +01002248 /* Big Hammer, we also need to ensure that any pending
2249 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2250 * current scanout is retired before unpinning the old
2251 * framebuffer.
2252 *
2253 * This should only fail upon a hung GPU, in which case we
2254 * can safely continue.
2255 */
2256 dev_priv->mm.interruptible = false;
2257 ret = i915_gem_object_finish_gpu(obj);
2258 dev_priv->mm.interruptible = was_interruptible;
2259
2260 return ret;
2261}
2262
Ville Syrjälä198598d2012-10-31 17:50:24 +02002263static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2264{
2265 struct drm_device *dev = crtc->dev;
2266 struct drm_i915_master_private *master_priv;
2267 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2268
2269 if (!dev->primary->master)
2270 return;
2271
2272 master_priv = dev->primary->master->driver_priv;
2273 if (!master_priv->sarea_priv)
2274 return;
2275
2276 switch (intel_crtc->pipe) {
2277 case 0:
2278 master_priv->sarea_priv->pipeA_x = x;
2279 master_priv->sarea_priv->pipeA_y = y;
2280 break;
2281 case 1:
2282 master_priv->sarea_priv->pipeB_x = x;
2283 master_priv->sarea_priv->pipeB_y = y;
2284 break;
2285 default:
2286 break;
2287 }
2288}
2289
Chris Wilson14667a42012-04-03 17:58:35 +01002290static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002291intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002292 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002293{
2294 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002295 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002296 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002297 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002298 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002299
2300 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002301 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002302 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002303 return 0;
2304 }
2305
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002306 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002307 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2308 plane_name(intel_crtc->plane),
2309 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002310 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002311 }
2312
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002313 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002314 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002315 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002316 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002317 if (ret != 0) {
2318 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002319 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002320 return ret;
2321 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002322
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002323 /* Update pipe size and adjust fitter if needed */
2324 if (i915_fastboot) {
2325 I915_WRITE(PIPESRC(intel_crtc->pipe),
2326 ((crtc->mode.hdisplay - 1) << 16) |
2327 (crtc->mode.vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002328 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002329 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2330 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2331 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2332 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2333 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2334 }
2335 }
2336
Daniel Vetter94352cf2012-07-05 22:51:56 +02002337 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002338 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002339 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002340 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002341 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002342 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002343 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002344
Daniel Vetter94352cf2012-07-05 22:51:56 +02002345 old_fb = crtc->fb;
2346 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002347 crtc->x = x;
2348 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002349
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002350 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002351 if (intel_crtc->active && old_fb != fb)
2352 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002353 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002354 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002355
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002356 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002357 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002358 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002359
Ville Syrjälä198598d2012-10-31 17:50:24 +02002360 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002361
2362 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002363}
2364
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002365static void intel_fdi_normal_train(struct drm_crtc *crtc)
2366{
2367 struct drm_device *dev = crtc->dev;
2368 struct drm_i915_private *dev_priv = dev->dev_private;
2369 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2370 int pipe = intel_crtc->pipe;
2371 u32 reg, temp;
2372
2373 /* enable normal train */
2374 reg = FDI_TX_CTL(pipe);
2375 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002376 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002377 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2378 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002379 } else {
2380 temp &= ~FDI_LINK_TRAIN_NONE;
2381 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002382 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002383 I915_WRITE(reg, temp);
2384
2385 reg = FDI_RX_CTL(pipe);
2386 temp = I915_READ(reg);
2387 if (HAS_PCH_CPT(dev)) {
2388 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2389 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2390 } else {
2391 temp &= ~FDI_LINK_TRAIN_NONE;
2392 temp |= FDI_LINK_TRAIN_NONE;
2393 }
2394 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2395
2396 /* wait one idle pattern time */
2397 POSTING_READ(reg);
2398 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002399
2400 /* IVB wants error correction enabled */
2401 if (IS_IVYBRIDGE(dev))
2402 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2403 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002404}
2405
Daniel Vetter1e833f42013-02-19 22:31:57 +01002406static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2407{
2408 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2409}
2410
Daniel Vetter01a415f2012-10-27 15:58:40 +02002411static void ivb_modeset_global_resources(struct drm_device *dev)
2412{
2413 struct drm_i915_private *dev_priv = dev->dev_private;
2414 struct intel_crtc *pipe_B_crtc =
2415 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2416 struct intel_crtc *pipe_C_crtc =
2417 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2418 uint32_t temp;
2419
Daniel Vetter1e833f42013-02-19 22:31:57 +01002420 /*
2421 * When everything is off disable fdi C so that we could enable fdi B
2422 * with all lanes. Note that we don't care about enabled pipes without
2423 * an enabled pch encoder.
2424 */
2425 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2426 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002427 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2428 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2429
2430 temp = I915_READ(SOUTH_CHICKEN1);
2431 temp &= ~FDI_BC_BIFURCATION_SELECT;
2432 DRM_DEBUG_KMS("disabling fdi C rx\n");
2433 I915_WRITE(SOUTH_CHICKEN1, temp);
2434 }
2435}
2436
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002437/* The FDI link training functions for ILK/Ibexpeak. */
2438static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2439{
2440 struct drm_device *dev = crtc->dev;
2441 struct drm_i915_private *dev_priv = dev->dev_private;
2442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2443 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002444 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002445 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002446
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002447 /* FDI needs bits from pipe & plane first */
2448 assert_pipe_enabled(dev_priv, pipe);
2449 assert_plane_enabled(dev_priv, plane);
2450
Adam Jacksone1a44742010-06-25 15:32:14 -04002451 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2452 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002453 reg = FDI_RX_IMR(pipe);
2454 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002455 temp &= ~FDI_RX_SYMBOL_LOCK;
2456 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002457 I915_WRITE(reg, temp);
2458 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002459 udelay(150);
2460
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002461 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002462 reg = FDI_TX_CTL(pipe);
2463 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002464 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2465 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002466 temp &= ~FDI_LINK_TRAIN_NONE;
2467 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002468 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002469
Chris Wilson5eddb702010-09-11 13:48:45 +01002470 reg = FDI_RX_CTL(pipe);
2471 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002472 temp &= ~FDI_LINK_TRAIN_NONE;
2473 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002474 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2475
2476 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002477 udelay(150);
2478
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002479 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002480 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2481 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2482 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002483
Chris Wilson5eddb702010-09-11 13:48:45 +01002484 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002485 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002486 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002487 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2488
2489 if ((temp & FDI_RX_BIT_LOCK)) {
2490 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002491 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002492 break;
2493 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002494 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002495 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002496 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002497
2498 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002499 reg = FDI_TX_CTL(pipe);
2500 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002501 temp &= ~FDI_LINK_TRAIN_NONE;
2502 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002503 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002504
Chris Wilson5eddb702010-09-11 13:48:45 +01002505 reg = FDI_RX_CTL(pipe);
2506 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002507 temp &= ~FDI_LINK_TRAIN_NONE;
2508 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002509 I915_WRITE(reg, temp);
2510
2511 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002512 udelay(150);
2513
Chris Wilson5eddb702010-09-11 13:48:45 +01002514 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002515 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002516 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002517 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2518
2519 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002521 DRM_DEBUG_KMS("FDI train 2 done.\n");
2522 break;
2523 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002524 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002525 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002526 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002527
2528 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002529
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002530}
2531
Akshay Joshi0206e352011-08-16 15:34:10 -04002532static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002533 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2534 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2535 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2536 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2537};
2538
2539/* The FDI link training functions for SNB/Cougarpoint. */
2540static void gen6_fdi_link_train(struct drm_crtc *crtc)
2541{
2542 struct drm_device *dev = crtc->dev;
2543 struct drm_i915_private *dev_priv = dev->dev_private;
2544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2545 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002546 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002547
Adam Jacksone1a44742010-06-25 15:32:14 -04002548 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2549 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002550 reg = FDI_RX_IMR(pipe);
2551 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002552 temp &= ~FDI_RX_SYMBOL_LOCK;
2553 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002554 I915_WRITE(reg, temp);
2555
2556 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002557 udelay(150);
2558
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002559 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002560 reg = FDI_TX_CTL(pipe);
2561 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002562 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2563 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002564 temp &= ~FDI_LINK_TRAIN_NONE;
2565 temp |= FDI_LINK_TRAIN_PATTERN_1;
2566 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2567 /* SNB-B */
2568 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002569 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002570
Daniel Vetterd74cf322012-10-26 10:58:13 +02002571 I915_WRITE(FDI_RX_MISC(pipe),
2572 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2573
Chris Wilson5eddb702010-09-11 13:48:45 +01002574 reg = FDI_RX_CTL(pipe);
2575 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002576 if (HAS_PCH_CPT(dev)) {
2577 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2578 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2579 } else {
2580 temp &= ~FDI_LINK_TRAIN_NONE;
2581 temp |= FDI_LINK_TRAIN_PATTERN_1;
2582 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002583 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2584
2585 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002586 udelay(150);
2587
Akshay Joshi0206e352011-08-16 15:34:10 -04002588 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002589 reg = FDI_TX_CTL(pipe);
2590 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002591 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2592 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002593 I915_WRITE(reg, temp);
2594
2595 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002596 udelay(500);
2597
Sean Paulfa37d392012-03-02 12:53:39 -05002598 for (retry = 0; retry < 5; retry++) {
2599 reg = FDI_RX_IIR(pipe);
2600 temp = I915_READ(reg);
2601 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2602 if (temp & FDI_RX_BIT_LOCK) {
2603 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2604 DRM_DEBUG_KMS("FDI train 1 done.\n");
2605 break;
2606 }
2607 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002608 }
Sean Paulfa37d392012-03-02 12:53:39 -05002609 if (retry < 5)
2610 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002611 }
2612 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002613 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002614
2615 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002616 reg = FDI_TX_CTL(pipe);
2617 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002618 temp &= ~FDI_LINK_TRAIN_NONE;
2619 temp |= FDI_LINK_TRAIN_PATTERN_2;
2620 if (IS_GEN6(dev)) {
2621 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2622 /* SNB-B */
2623 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2624 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002625 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002626
Chris Wilson5eddb702010-09-11 13:48:45 +01002627 reg = FDI_RX_CTL(pipe);
2628 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002629 if (HAS_PCH_CPT(dev)) {
2630 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2631 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2632 } else {
2633 temp &= ~FDI_LINK_TRAIN_NONE;
2634 temp |= FDI_LINK_TRAIN_PATTERN_2;
2635 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002636 I915_WRITE(reg, temp);
2637
2638 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002639 udelay(150);
2640
Akshay Joshi0206e352011-08-16 15:34:10 -04002641 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002642 reg = FDI_TX_CTL(pipe);
2643 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002644 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2645 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002646 I915_WRITE(reg, temp);
2647
2648 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002649 udelay(500);
2650
Sean Paulfa37d392012-03-02 12:53:39 -05002651 for (retry = 0; retry < 5; retry++) {
2652 reg = FDI_RX_IIR(pipe);
2653 temp = I915_READ(reg);
2654 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2655 if (temp & FDI_RX_SYMBOL_LOCK) {
2656 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2657 DRM_DEBUG_KMS("FDI train 2 done.\n");
2658 break;
2659 }
2660 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002661 }
Sean Paulfa37d392012-03-02 12:53:39 -05002662 if (retry < 5)
2663 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002664 }
2665 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002666 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002667
2668 DRM_DEBUG_KMS("FDI train done.\n");
2669}
2670
Jesse Barnes357555c2011-04-28 15:09:55 -07002671/* Manual link training for Ivy Bridge A0 parts */
2672static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2673{
2674 struct drm_device *dev = crtc->dev;
2675 struct drm_i915_private *dev_priv = dev->dev_private;
2676 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2677 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002678 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002679
2680 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2681 for train result */
2682 reg = FDI_RX_IMR(pipe);
2683 temp = I915_READ(reg);
2684 temp &= ~FDI_RX_SYMBOL_LOCK;
2685 temp &= ~FDI_RX_BIT_LOCK;
2686 I915_WRITE(reg, temp);
2687
2688 POSTING_READ(reg);
2689 udelay(150);
2690
Daniel Vetter01a415f2012-10-27 15:58:40 +02002691 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2692 I915_READ(FDI_RX_IIR(pipe)));
2693
Jesse Barnes139ccd32013-08-19 11:04:55 -07002694 /* Try each vswing and preemphasis setting twice before moving on */
2695 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2696 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002697 reg = FDI_TX_CTL(pipe);
2698 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002699 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2700 temp &= ~FDI_TX_ENABLE;
2701 I915_WRITE(reg, temp);
2702
2703 reg = FDI_RX_CTL(pipe);
2704 temp = I915_READ(reg);
2705 temp &= ~FDI_LINK_TRAIN_AUTO;
2706 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2707 temp &= ~FDI_RX_ENABLE;
2708 I915_WRITE(reg, temp);
2709
2710 /* enable CPU FDI TX and PCH FDI RX */
2711 reg = FDI_TX_CTL(pipe);
2712 temp = I915_READ(reg);
2713 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2714 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2715 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002716 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002717 temp |= snb_b_fdi_train_param[j/2];
2718 temp |= FDI_COMPOSITE_SYNC;
2719 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2720
2721 I915_WRITE(FDI_RX_MISC(pipe),
2722 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2723
2724 reg = FDI_RX_CTL(pipe);
2725 temp = I915_READ(reg);
2726 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2727 temp |= FDI_COMPOSITE_SYNC;
2728 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2729
2730 POSTING_READ(reg);
2731 udelay(1); /* should be 0.5us */
2732
2733 for (i = 0; i < 4; i++) {
2734 reg = FDI_RX_IIR(pipe);
2735 temp = I915_READ(reg);
2736 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2737
2738 if (temp & FDI_RX_BIT_LOCK ||
2739 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2740 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2741 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2742 i);
2743 break;
2744 }
2745 udelay(1); /* should be 0.5us */
2746 }
2747 if (i == 4) {
2748 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2749 continue;
2750 }
2751
2752 /* Train 2 */
2753 reg = FDI_TX_CTL(pipe);
2754 temp = I915_READ(reg);
2755 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2756 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2757 I915_WRITE(reg, temp);
2758
2759 reg = FDI_RX_CTL(pipe);
2760 temp = I915_READ(reg);
2761 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2762 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002763 I915_WRITE(reg, temp);
2764
2765 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002766 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002767
Jesse Barnes139ccd32013-08-19 11:04:55 -07002768 for (i = 0; i < 4; i++) {
2769 reg = FDI_RX_IIR(pipe);
2770 temp = I915_READ(reg);
2771 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002772
Jesse Barnes139ccd32013-08-19 11:04:55 -07002773 if (temp & FDI_RX_SYMBOL_LOCK ||
2774 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2775 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2776 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2777 i);
2778 goto train_done;
2779 }
2780 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002781 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002782 if (i == 4)
2783 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002784 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002785
Jesse Barnes139ccd32013-08-19 11:04:55 -07002786train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002787 DRM_DEBUG_KMS("FDI train done.\n");
2788}
2789
Daniel Vetter88cefb62012-08-12 19:27:14 +02002790static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002791{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002792 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002793 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002794 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002795 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002796
Jesse Barnesc64e3112010-09-10 11:27:03 -07002797
Jesse Barnes0e23b992010-09-10 11:10:00 -07002798 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002799 reg = FDI_RX_CTL(pipe);
2800 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002801 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2802 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002803 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002804 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2805
2806 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002807 udelay(200);
2808
2809 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002810 temp = I915_READ(reg);
2811 I915_WRITE(reg, temp | FDI_PCDCLK);
2812
2813 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002814 udelay(200);
2815
Paulo Zanoni20749732012-11-23 15:30:38 -02002816 /* Enable CPU FDI TX PLL, always on for Ironlake */
2817 reg = FDI_TX_CTL(pipe);
2818 temp = I915_READ(reg);
2819 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2820 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002821
Paulo Zanoni20749732012-11-23 15:30:38 -02002822 POSTING_READ(reg);
2823 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002824 }
2825}
2826
Daniel Vetter88cefb62012-08-12 19:27:14 +02002827static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2828{
2829 struct drm_device *dev = intel_crtc->base.dev;
2830 struct drm_i915_private *dev_priv = dev->dev_private;
2831 int pipe = intel_crtc->pipe;
2832 u32 reg, temp;
2833
2834 /* Switch from PCDclk to Rawclk */
2835 reg = FDI_RX_CTL(pipe);
2836 temp = I915_READ(reg);
2837 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2838
2839 /* Disable CPU FDI TX PLL */
2840 reg = FDI_TX_CTL(pipe);
2841 temp = I915_READ(reg);
2842 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2843
2844 POSTING_READ(reg);
2845 udelay(100);
2846
2847 reg = FDI_RX_CTL(pipe);
2848 temp = I915_READ(reg);
2849 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2850
2851 /* Wait for the clocks to turn off. */
2852 POSTING_READ(reg);
2853 udelay(100);
2854}
2855
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002856static void ironlake_fdi_disable(struct drm_crtc *crtc)
2857{
2858 struct drm_device *dev = crtc->dev;
2859 struct drm_i915_private *dev_priv = dev->dev_private;
2860 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2861 int pipe = intel_crtc->pipe;
2862 u32 reg, temp;
2863
2864 /* disable CPU FDI tx and PCH FDI rx */
2865 reg = FDI_TX_CTL(pipe);
2866 temp = I915_READ(reg);
2867 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2868 POSTING_READ(reg);
2869
2870 reg = FDI_RX_CTL(pipe);
2871 temp = I915_READ(reg);
2872 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002873 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002874 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2875
2876 POSTING_READ(reg);
2877 udelay(100);
2878
2879 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002880 if (HAS_PCH_IBX(dev)) {
2881 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002882 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002883
2884 /* still set train pattern 1 */
2885 reg = FDI_TX_CTL(pipe);
2886 temp = I915_READ(reg);
2887 temp &= ~FDI_LINK_TRAIN_NONE;
2888 temp |= FDI_LINK_TRAIN_PATTERN_1;
2889 I915_WRITE(reg, temp);
2890
2891 reg = FDI_RX_CTL(pipe);
2892 temp = I915_READ(reg);
2893 if (HAS_PCH_CPT(dev)) {
2894 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2895 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2896 } else {
2897 temp &= ~FDI_LINK_TRAIN_NONE;
2898 temp |= FDI_LINK_TRAIN_PATTERN_1;
2899 }
2900 /* BPC in FDI rx is consistent with that in PIPECONF */
2901 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002902 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002903 I915_WRITE(reg, temp);
2904
2905 POSTING_READ(reg);
2906 udelay(100);
2907}
2908
Chris Wilson5bb61642012-09-27 21:25:58 +01002909static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2910{
2911 struct drm_device *dev = crtc->dev;
2912 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002913 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002914 unsigned long flags;
2915 bool pending;
2916
Ville Syrjälä10d83732013-01-29 18:13:34 +02002917 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2918 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002919 return false;
2920
2921 spin_lock_irqsave(&dev->event_lock, flags);
2922 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2923 spin_unlock_irqrestore(&dev->event_lock, flags);
2924
2925 return pending;
2926}
2927
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002928static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2929{
Chris Wilson0f911282012-04-17 10:05:38 +01002930 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002931 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002932
2933 if (crtc->fb == NULL)
2934 return;
2935
Daniel Vetter2c10d572012-12-20 21:24:07 +01002936 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2937
Chris Wilson5bb61642012-09-27 21:25:58 +01002938 wait_event(dev_priv->pending_flip_queue,
2939 !intel_crtc_has_pending_flip(crtc));
2940
Chris Wilson0f911282012-04-17 10:05:38 +01002941 mutex_lock(&dev->struct_mutex);
2942 intel_finish_fb(crtc->fb);
2943 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002944}
2945
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002946/* Program iCLKIP clock to the desired frequency */
2947static void lpt_program_iclkip(struct drm_crtc *crtc)
2948{
2949 struct drm_device *dev = crtc->dev;
2950 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01002951 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002952 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2953 u32 temp;
2954
Daniel Vetter09153002012-12-12 14:06:44 +01002955 mutex_lock(&dev_priv->dpio_lock);
2956
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002957 /* It is necessary to ungate the pixclk gate prior to programming
2958 * the divisors, and gate it back when it is done.
2959 */
2960 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2961
2962 /* Disable SSCCTL */
2963 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002964 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2965 SBI_SSCCTL_DISABLE,
2966 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002967
2968 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002969 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002970 auxdiv = 1;
2971 divsel = 0x41;
2972 phaseinc = 0x20;
2973 } else {
2974 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01002975 * but the adjusted_mode->crtc_clock in in KHz. To get the
2976 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002977 * convert the virtual clock precision to KHz here for higher
2978 * precision.
2979 */
2980 u32 iclk_virtual_root_freq = 172800 * 1000;
2981 u32 iclk_pi_range = 64;
2982 u32 desired_divisor, msb_divisor_value, pi_value;
2983
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03002984 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002985 msb_divisor_value = desired_divisor / iclk_pi_range;
2986 pi_value = desired_divisor % iclk_pi_range;
2987
2988 auxdiv = 0;
2989 divsel = msb_divisor_value - 2;
2990 phaseinc = pi_value;
2991 }
2992
2993 /* This should not happen with any sane values */
2994 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2995 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2996 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2997 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2998
2999 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003000 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003001 auxdiv,
3002 divsel,
3003 phasedir,
3004 phaseinc);
3005
3006 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003007 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003008 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3009 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3010 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3011 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3012 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3013 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003014 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003015
3016 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003017 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003018 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3019 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003020 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003021
3022 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003023 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003024 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003025 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003026
3027 /* Wait for initialization time */
3028 udelay(24);
3029
3030 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003031
3032 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003033}
3034
Daniel Vetter275f01b22013-05-03 11:49:47 +02003035static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3036 enum pipe pch_transcoder)
3037{
3038 struct drm_device *dev = crtc->base.dev;
3039 struct drm_i915_private *dev_priv = dev->dev_private;
3040 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3041
3042 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3043 I915_READ(HTOTAL(cpu_transcoder)));
3044 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3045 I915_READ(HBLANK(cpu_transcoder)));
3046 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3047 I915_READ(HSYNC(cpu_transcoder)));
3048
3049 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3050 I915_READ(VTOTAL(cpu_transcoder)));
3051 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3052 I915_READ(VBLANK(cpu_transcoder)));
3053 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3054 I915_READ(VSYNC(cpu_transcoder)));
3055 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3056 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3057}
3058
Jesse Barnesf67a5592011-01-05 10:31:48 -08003059/*
3060 * Enable PCH resources required for PCH ports:
3061 * - PCH PLLs
3062 * - FDI training & RX/TX
3063 * - update transcoder timings
3064 * - DP transcoding bits
3065 * - transcoder
3066 */
3067static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003068{
3069 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003070 struct drm_i915_private *dev_priv = dev->dev_private;
3071 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3072 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003073 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003074
Daniel Vetterab9412b2013-05-03 11:49:46 +02003075 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003076
Daniel Vettercd986ab2012-10-26 10:58:12 +02003077 /* Write the TU size bits before fdi link training, so that error
3078 * detection works. */
3079 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3080 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3081
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003082 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003083 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003084
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003085 /* We need to program the right clock selection before writing the pixel
3086 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003087 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003088 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003089
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003090 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003091 temp |= TRANS_DPLL_ENABLE(pipe);
3092 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003093 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003094 temp |= sel;
3095 else
3096 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003097 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003098 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003099
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003100 /* XXX: pch pll's can be enabled any time before we enable the PCH
3101 * transcoder, and we actually should do this to not upset any PCH
3102 * transcoder that already use the clock when we share it.
3103 *
3104 * Note that enable_shared_dpll tries to do the right thing, but
3105 * get_shared_dpll unconditionally resets the pll - we need that to have
3106 * the right LVDS enable sequence. */
3107 ironlake_enable_shared_dpll(intel_crtc);
3108
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003109 /* set transcoder timing, panel must allow it */
3110 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003111 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003112
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003113 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003114
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003115 /* For PCH DP, enable TRANS_DP_CTL */
3116 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003117 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3118 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003119 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003120 reg = TRANS_DP_CTL(pipe);
3121 temp = I915_READ(reg);
3122 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003123 TRANS_DP_SYNC_MASK |
3124 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003125 temp |= (TRANS_DP_OUTPUT_ENABLE |
3126 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003127 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003128
3129 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003130 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003131 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003132 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003133
3134 switch (intel_trans_dp_port_sel(crtc)) {
3135 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003136 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003137 break;
3138 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003139 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003140 break;
3141 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003142 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003143 break;
3144 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003145 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003146 }
3147
Chris Wilson5eddb702010-09-11 13:48:45 +01003148 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003149 }
3150
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003151 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003152}
3153
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003154static void lpt_pch_enable(struct drm_crtc *crtc)
3155{
3156 struct drm_device *dev = crtc->dev;
3157 struct drm_i915_private *dev_priv = dev->dev_private;
3158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003159 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003160
Daniel Vetterab9412b2013-05-03 11:49:46 +02003161 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003162
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003163 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003164
Paulo Zanoni0540e482012-10-31 18:12:40 -02003165 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003166 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003167
Paulo Zanoni937bb612012-10-31 18:12:47 -02003168 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003169}
3170
Daniel Vettere2b78262013-06-07 23:10:03 +02003171static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003172{
Daniel Vettere2b78262013-06-07 23:10:03 +02003173 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003174
3175 if (pll == NULL)
3176 return;
3177
3178 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003179 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003180 return;
3181 }
3182
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003183 if (--pll->refcount == 0) {
3184 WARN_ON(pll->on);
3185 WARN_ON(pll->active);
3186 }
3187
Daniel Vettera43f6e02013-06-07 23:10:32 +02003188 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003189}
3190
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003191static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003192{
Daniel Vettere2b78262013-06-07 23:10:03 +02003193 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3194 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3195 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003196
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003197 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003198 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3199 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003200 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003201 }
3202
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003203 if (HAS_PCH_IBX(dev_priv->dev)) {
3204 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003205 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003206 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003207
Daniel Vetter46edb022013-06-05 13:34:12 +02003208 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3209 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003210
3211 goto found;
3212 }
3213
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003214 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3215 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003216
3217 /* Only want to check enabled timings first */
3218 if (pll->refcount == 0)
3219 continue;
3220
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003221 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3222 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003223 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003224 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003225 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003226
3227 goto found;
3228 }
3229 }
3230
3231 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003232 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3233 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003234 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003235 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3236 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003237 goto found;
3238 }
3239 }
3240
3241 return NULL;
3242
3243found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003244 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003245 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3246 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003247
Daniel Vettercdbd2312013-06-05 13:34:03 +02003248 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003249 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3250 sizeof(pll->hw_state));
3251
Daniel Vetter46edb022013-06-05 13:34:12 +02003252 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003253 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003254 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003255
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003256 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003257 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003258 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003259
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003260 return pll;
3261}
3262
Daniel Vettera1520312013-05-03 11:49:50 +02003263static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003264{
3265 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003266 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003267 u32 temp;
3268
3269 temp = I915_READ(dslreg);
3270 udelay(500);
3271 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003272 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003273 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003274 }
3275}
3276
Jesse Barnesb074cec2013-04-25 12:55:02 -07003277static void ironlake_pfit_enable(struct intel_crtc *crtc)
3278{
3279 struct drm_device *dev = crtc->base.dev;
3280 struct drm_i915_private *dev_priv = dev->dev_private;
3281 int pipe = crtc->pipe;
3282
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003283 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003284 /* Force use of hard-coded filter coefficients
3285 * as some pre-programmed values are broken,
3286 * e.g. x201.
3287 */
3288 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3289 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3290 PF_PIPE_SEL_IVB(pipe));
3291 else
3292 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3293 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3294 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003295 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003296}
3297
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003298static void intel_enable_planes(struct drm_crtc *crtc)
3299{
3300 struct drm_device *dev = crtc->dev;
3301 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3302 struct intel_plane *intel_plane;
3303
3304 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3305 if (intel_plane->pipe == pipe)
3306 intel_plane_restore(&intel_plane->base);
3307}
3308
3309static void intel_disable_planes(struct drm_crtc *crtc)
3310{
3311 struct drm_device *dev = crtc->dev;
3312 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3313 struct intel_plane *intel_plane;
3314
3315 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3316 if (intel_plane->pipe == pipe)
3317 intel_plane_disable(&intel_plane->base);
3318}
3319
Paulo Zanonid77e4532013-09-24 13:52:55 -03003320static void hsw_enable_ips(struct intel_crtc *crtc)
3321{
3322 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3323
3324 if (!crtc->config.ips_enabled)
3325 return;
3326
3327 /* We can only enable IPS after we enable a plane and wait for a vblank.
3328 * We guarantee that the plane is enabled by calling intel_enable_ips
3329 * only after intel_enable_plane. And intel_enable_plane already waits
3330 * for a vblank, so all we need to do here is to enable the IPS bit. */
3331 assert_plane_enabled(dev_priv, crtc->plane);
3332 I915_WRITE(IPS_CTL, IPS_ENABLE);
3333}
3334
3335static void hsw_disable_ips(struct intel_crtc *crtc)
3336{
3337 struct drm_device *dev = crtc->base.dev;
3338 struct drm_i915_private *dev_priv = dev->dev_private;
3339
3340 if (!crtc->config.ips_enabled)
3341 return;
3342
3343 assert_plane_enabled(dev_priv, crtc->plane);
3344 I915_WRITE(IPS_CTL, 0);
3345 POSTING_READ(IPS_CTL);
3346
3347 /* We need to wait for a vblank before we can disable the plane. */
3348 intel_wait_for_vblank(dev, crtc->pipe);
3349}
3350
3351/** Loads the palette/gamma unit for the CRTC with the prepared values */
3352static void intel_crtc_load_lut(struct drm_crtc *crtc)
3353{
3354 struct drm_device *dev = crtc->dev;
3355 struct drm_i915_private *dev_priv = dev->dev_private;
3356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3357 enum pipe pipe = intel_crtc->pipe;
3358 int palreg = PALETTE(pipe);
3359 int i;
3360 bool reenable_ips = false;
3361
3362 /* The clocks have to be on to load the palette. */
3363 if (!crtc->enabled || !intel_crtc->active)
3364 return;
3365
3366 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3367 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3368 assert_dsi_pll_enabled(dev_priv);
3369 else
3370 assert_pll_enabled(dev_priv, pipe);
3371 }
3372
3373 /* use legacy palette for Ironlake */
3374 if (HAS_PCH_SPLIT(dev))
3375 palreg = LGC_PALETTE(pipe);
3376
3377 /* Workaround : Do not read or write the pipe palette/gamma data while
3378 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3379 */
3380 if (intel_crtc->config.ips_enabled &&
3381 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3382 GAMMA_MODE_MODE_SPLIT)) {
3383 hsw_disable_ips(intel_crtc);
3384 reenable_ips = true;
3385 }
3386
3387 for (i = 0; i < 256; i++) {
3388 I915_WRITE(palreg + 4 * i,
3389 (intel_crtc->lut_r[i] << 16) |
3390 (intel_crtc->lut_g[i] << 8) |
3391 intel_crtc->lut_b[i]);
3392 }
3393
3394 if (reenable_ips)
3395 hsw_enable_ips(intel_crtc);
3396}
3397
Jesse Barnesf67a5592011-01-05 10:31:48 -08003398static void ironlake_crtc_enable(struct drm_crtc *crtc)
3399{
3400 struct drm_device *dev = crtc->dev;
3401 struct drm_i915_private *dev_priv = dev->dev_private;
3402 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003403 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003404 int pipe = intel_crtc->pipe;
3405 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003406
Daniel Vetter08a48462012-07-02 11:43:47 +02003407 WARN_ON(!crtc->enabled);
3408
Jesse Barnesf67a5592011-01-05 10:31:48 -08003409 if (intel_crtc->active)
3410 return;
3411
3412 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003413
3414 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3415 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3416
Daniel Vetterf6736a12013-06-05 13:34:30 +02003417 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003418 if (encoder->pre_enable)
3419 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003420
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003421 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003422 /* Note: FDI PLL enabling _must_ be done before we enable the
3423 * cpu pipes, hence this is separate from all the other fdi/pch
3424 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003425 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003426 } else {
3427 assert_fdi_tx_disabled(dev_priv, pipe);
3428 assert_fdi_rx_disabled(dev_priv, pipe);
3429 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003430
Jesse Barnesb074cec2013-04-25 12:55:02 -07003431 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003432
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003433 /*
3434 * On ILK+ LUT must be loaded before the pipe is running but with
3435 * clocks enabled
3436 */
3437 intel_crtc_load_lut(crtc);
3438
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003439 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003440 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003441 intel_crtc->config.has_pch_encoder, false);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003442 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003443 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003444 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003445
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003446 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003447 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003448
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003449 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003450 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003451 mutex_unlock(&dev->struct_mutex);
3452
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003453 for_each_encoder_on_crtc(dev, crtc, encoder)
3454 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003455
3456 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003457 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003458
3459 /*
3460 * There seems to be a race in PCH platform hw (at least on some
3461 * outputs) where an enabled pipe still completes any pageflip right
3462 * away (as if the pipe is off) instead of waiting for vblank. As soon
3463 * as the first vblank happend, everything works as expected. Hence just
3464 * wait for one vblank before returning to avoid strange things
3465 * happening.
3466 */
3467 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003468}
3469
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003470/* IPS only exists on ULT machines and is tied to pipe A. */
3471static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3472{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003473 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003474}
3475
Ville Syrjälädda9a662013-09-19 17:00:37 -03003476static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3477{
3478 struct drm_device *dev = crtc->dev;
3479 struct drm_i915_private *dev_priv = dev->dev_private;
3480 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3481 int pipe = intel_crtc->pipe;
3482 int plane = intel_crtc->plane;
3483
3484 intel_enable_plane(dev_priv, plane, pipe);
3485 intel_enable_planes(crtc);
3486 intel_crtc_update_cursor(crtc, true);
3487
3488 hsw_enable_ips(intel_crtc);
3489
3490 mutex_lock(&dev->struct_mutex);
3491 intel_update_fbc(dev);
3492 mutex_unlock(&dev->struct_mutex);
3493}
3494
3495static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3496{
3497 struct drm_device *dev = crtc->dev;
3498 struct drm_i915_private *dev_priv = dev->dev_private;
3499 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3500 int pipe = intel_crtc->pipe;
3501 int plane = intel_crtc->plane;
3502
3503 intel_crtc_wait_for_pending_flips(crtc);
3504 drm_vblank_off(dev, pipe);
3505
3506 /* FBC must be disabled before disabling the plane on HSW. */
3507 if (dev_priv->fbc.plane == plane)
3508 intel_disable_fbc(dev);
3509
3510 hsw_disable_ips(intel_crtc);
3511
3512 intel_crtc_update_cursor(crtc, false);
3513 intel_disable_planes(crtc);
3514 intel_disable_plane(dev_priv, plane, pipe);
3515}
3516
Paulo Zanonie4916942013-09-20 16:21:19 -03003517/*
3518 * This implements the workaround described in the "notes" section of the mode
3519 * set sequence documentation. When going from no pipes or single pipe to
3520 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3521 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3522 */
3523static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3524{
3525 struct drm_device *dev = crtc->base.dev;
3526 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3527
3528 /* We want to get the other_active_crtc only if there's only 1 other
3529 * active crtc. */
3530 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3531 if (!crtc_it->active || crtc_it == crtc)
3532 continue;
3533
3534 if (other_active_crtc)
3535 return;
3536
3537 other_active_crtc = crtc_it;
3538 }
3539 if (!other_active_crtc)
3540 return;
3541
3542 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3543 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3544}
3545
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003546static void haswell_crtc_enable(struct drm_crtc *crtc)
3547{
3548 struct drm_device *dev = crtc->dev;
3549 struct drm_i915_private *dev_priv = dev->dev_private;
3550 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3551 struct intel_encoder *encoder;
3552 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003553
3554 WARN_ON(!crtc->enabled);
3555
3556 if (intel_crtc->active)
3557 return;
3558
3559 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003560
3561 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3562 if (intel_crtc->config.has_pch_encoder)
3563 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3564
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003565 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003566 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003567
3568 for_each_encoder_on_crtc(dev, crtc, encoder)
3569 if (encoder->pre_enable)
3570 encoder->pre_enable(encoder);
3571
Paulo Zanoni1f544382012-10-24 11:32:00 -02003572 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003573
Jesse Barnesb074cec2013-04-25 12:55:02 -07003574 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003575
3576 /*
3577 * On ILK+ LUT must be loaded before the pipe is running but with
3578 * clocks enabled
3579 */
3580 intel_crtc_load_lut(crtc);
3581
Paulo Zanoni1f544382012-10-24 11:32:00 -02003582 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003583 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003584
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003585 intel_update_watermarks(crtc);
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003586 intel_enable_pipe(dev_priv, pipe,
Jani Nikula23538ef2013-08-27 15:12:22 +03003587 intel_crtc->config.has_pch_encoder, false);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003588
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003589 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003590 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003591
Jani Nikula8807e552013-08-30 19:40:32 +03003592 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003593 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003594 intel_opregion_notify_encoder(encoder, true);
3595 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003596
Paulo Zanonie4916942013-09-20 16:21:19 -03003597 /* If we change the relative order between pipe/planes enabling, we need
3598 * to change the workaround. */
3599 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003600 haswell_crtc_enable_planes(crtc);
3601
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003602 /*
3603 * There seems to be a race in PCH platform hw (at least on some
3604 * outputs) where an enabled pipe still completes any pageflip right
3605 * away (as if the pipe is off) instead of waiting for vblank. As soon
3606 * as the first vblank happend, everything works as expected. Hence just
3607 * wait for one vblank before returning to avoid strange things
3608 * happening.
3609 */
3610 intel_wait_for_vblank(dev, intel_crtc->pipe);
3611}
3612
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003613static void ironlake_pfit_disable(struct intel_crtc *crtc)
3614{
3615 struct drm_device *dev = crtc->base.dev;
3616 struct drm_i915_private *dev_priv = dev->dev_private;
3617 int pipe = crtc->pipe;
3618
3619 /* To avoid upsetting the power well on haswell only disable the pfit if
3620 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003621 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003622 I915_WRITE(PF_CTL(pipe), 0);
3623 I915_WRITE(PF_WIN_POS(pipe), 0);
3624 I915_WRITE(PF_WIN_SZ(pipe), 0);
3625 }
3626}
3627
Jesse Barnes6be4a602010-09-10 10:26:01 -07003628static void ironlake_crtc_disable(struct drm_crtc *crtc)
3629{
3630 struct drm_device *dev = crtc->dev;
3631 struct drm_i915_private *dev_priv = dev->dev_private;
3632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003633 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003634 int pipe = intel_crtc->pipe;
3635 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003636 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003637
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003638
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003639 if (!intel_crtc->active)
3640 return;
3641
Daniel Vetterea9d7582012-07-10 10:42:52 +02003642 for_each_encoder_on_crtc(dev, crtc, encoder)
3643 encoder->disable(encoder);
3644
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003645 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003646 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003647
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003648 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003649 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003650
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003651 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003652 intel_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003653 intel_disable_plane(dev_priv, plane, pipe);
3654
Daniel Vetterd925c592013-06-05 13:34:04 +02003655 if (intel_crtc->config.has_pch_encoder)
3656 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3657
Jesse Barnesb24e7172011-01-04 15:09:30 -08003658 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003659
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003660 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003661
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003662 for_each_encoder_on_crtc(dev, crtc, encoder)
3663 if (encoder->post_disable)
3664 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003665
Daniel Vetterd925c592013-06-05 13:34:04 +02003666 if (intel_crtc->config.has_pch_encoder) {
3667 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003668
Daniel Vetterd925c592013-06-05 13:34:04 +02003669 ironlake_disable_pch_transcoder(dev_priv, pipe);
3670 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003671
Daniel Vetterd925c592013-06-05 13:34:04 +02003672 if (HAS_PCH_CPT(dev)) {
3673 /* disable TRANS_DP_CTL */
3674 reg = TRANS_DP_CTL(pipe);
3675 temp = I915_READ(reg);
3676 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3677 TRANS_DP_PORT_SEL_MASK);
3678 temp |= TRANS_DP_PORT_SEL_NONE;
3679 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003680
Daniel Vetterd925c592013-06-05 13:34:04 +02003681 /* disable DPLL_SEL */
3682 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003683 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003684 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003685 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003686
3687 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003688 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003689
3690 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003691 }
3692
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003693 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003694 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003695
3696 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003697 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003698 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003699}
3700
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003701static void haswell_crtc_disable(struct drm_crtc *crtc)
3702{
3703 struct drm_device *dev = crtc->dev;
3704 struct drm_i915_private *dev_priv = dev->dev_private;
3705 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3706 struct intel_encoder *encoder;
3707 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003708 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003709
3710 if (!intel_crtc->active)
3711 return;
3712
Ville Syrjälädda9a662013-09-19 17:00:37 -03003713 haswell_crtc_disable_planes(crtc);
3714
Jani Nikula8807e552013-08-30 19:40:32 +03003715 for_each_encoder_on_crtc(dev, crtc, encoder) {
3716 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003717 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003718 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003719
Paulo Zanoni86642812013-04-12 17:57:57 -03003720 if (intel_crtc->config.has_pch_encoder)
3721 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003722 intel_disable_pipe(dev_priv, pipe);
3723
Paulo Zanoniad80a812012-10-24 16:06:19 -02003724 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003725
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003726 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003727
Paulo Zanoni1f544382012-10-24 11:32:00 -02003728 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003729
3730 for_each_encoder_on_crtc(dev, crtc, encoder)
3731 if (encoder->post_disable)
3732 encoder->post_disable(encoder);
3733
Daniel Vetter88adfff2013-03-28 10:42:01 +01003734 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003735 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003736 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003737 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003738 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003739
3740 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003741 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003742
3743 mutex_lock(&dev->struct_mutex);
3744 intel_update_fbc(dev);
3745 mutex_unlock(&dev->struct_mutex);
3746}
3747
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003748static void ironlake_crtc_off(struct drm_crtc *crtc)
3749{
3750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003751 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003752}
3753
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003754static void haswell_crtc_off(struct drm_crtc *crtc)
3755{
3756 intel_ddi_put_crtc_pll(crtc);
3757}
3758
Daniel Vetter02e792f2009-09-15 22:57:34 +02003759static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3760{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003761 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003762 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003763 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003764
Chris Wilson23f09ce2010-08-12 13:53:37 +01003765 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003766 dev_priv->mm.interruptible = false;
3767 (void) intel_overlay_switch_off(intel_crtc->overlay);
3768 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003769 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003770 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003771
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003772 /* Let userspace switch the overlay on again. In most cases userspace
3773 * has to recompute where to put it anyway.
3774 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003775}
3776
Egbert Eich61bc95c2013-03-04 09:24:38 -05003777/**
3778 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3779 * cursor plane briefly if not already running after enabling the display
3780 * plane.
3781 * This workaround avoids occasional blank screens when self refresh is
3782 * enabled.
3783 */
3784static void
3785g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3786{
3787 u32 cntl = I915_READ(CURCNTR(pipe));
3788
3789 if ((cntl & CURSOR_MODE) == 0) {
3790 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3791
3792 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3793 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3794 intel_wait_for_vblank(dev_priv->dev, pipe);
3795 I915_WRITE(CURCNTR(pipe), cntl);
3796 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3797 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3798 }
3799}
3800
Jesse Barnes2dd24552013-04-25 12:55:01 -07003801static void i9xx_pfit_enable(struct intel_crtc *crtc)
3802{
3803 struct drm_device *dev = crtc->base.dev;
3804 struct drm_i915_private *dev_priv = dev->dev_private;
3805 struct intel_crtc_config *pipe_config = &crtc->config;
3806
Daniel Vetter328d8e82013-05-08 10:36:31 +02003807 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003808 return;
3809
Daniel Vetterc0b03412013-05-28 12:05:54 +02003810 /*
3811 * The panel fitter should only be adjusted whilst the pipe is disabled,
3812 * according to register description and PRM.
3813 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003814 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3815 assert_pipe_disabled(dev_priv, crtc->pipe);
3816
Jesse Barnesb074cec2013-04-25 12:55:02 -07003817 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3818 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003819
3820 /* Border color in case we don't scale up to the full screen. Black by
3821 * default, change to something else for debugging. */
3822 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003823}
3824
Jesse Barnes89b667f2013-04-18 14:51:36 -07003825static void valleyview_crtc_enable(struct drm_crtc *crtc)
3826{
3827 struct drm_device *dev = crtc->dev;
3828 struct drm_i915_private *dev_priv = dev->dev_private;
3829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3830 struct intel_encoder *encoder;
3831 int pipe = intel_crtc->pipe;
3832 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03003833 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003834
3835 WARN_ON(!crtc->enabled);
3836
3837 if (intel_crtc->active)
3838 return;
3839
3840 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07003841
Jesse Barnes89b667f2013-04-18 14:51:36 -07003842 for_each_encoder_on_crtc(dev, crtc, encoder)
3843 if (encoder->pre_pll_enable)
3844 encoder->pre_pll_enable(encoder);
3845
Jani Nikula23538ef2013-08-27 15:12:22 +03003846 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
3847
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003848 if (!is_dsi)
3849 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003850
3851 for_each_encoder_on_crtc(dev, crtc, encoder)
3852 if (encoder->pre_enable)
3853 encoder->pre_enable(encoder);
3854
Jesse Barnes2dd24552013-04-25 12:55:01 -07003855 i9xx_pfit_enable(intel_crtc);
3856
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003857 intel_crtc_load_lut(crtc);
3858
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003859 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003860 intel_enable_pipe(dev_priv, pipe, false, is_dsi);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003861 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003862 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003863 intel_crtc_update_cursor(crtc, true);
3864
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003865 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03003866
3867 for_each_encoder_on_crtc(dev, crtc, encoder)
3868 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07003869}
3870
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003871static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003872{
3873 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003874 struct drm_i915_private *dev_priv = dev->dev_private;
3875 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003876 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003877 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003878 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003879
Daniel Vetter08a48462012-07-02 11:43:47 +02003880 WARN_ON(!crtc->enabled);
3881
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003882 if (intel_crtc->active)
3883 return;
3884
3885 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003886
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02003887 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003888 if (encoder->pre_enable)
3889 encoder->pre_enable(encoder);
3890
Daniel Vetterf6736a12013-06-05 13:34:30 +02003891 i9xx_enable_pll(intel_crtc);
3892
Jesse Barnes2dd24552013-04-25 12:55:01 -07003893 i9xx_pfit_enable(intel_crtc);
3894
Ville Syrjälä63cbb072013-06-04 13:48:59 +03003895 intel_crtc_load_lut(crtc);
3896
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003897 intel_update_watermarks(crtc);
Jani Nikula23538ef2013-08-27 15:12:22 +03003898 intel_enable_pipe(dev_priv, pipe, false, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003899 intel_enable_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003900 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003901 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05003902 if (IS_G4X(dev))
3903 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03003904 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003905
3906 /* Give the overlay scaler a chance to enable if it's on this pipe */
3907 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003908
Ville Syrjäläf440eb12013-06-04 13:49:01 +03003909 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003910
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003911 for_each_encoder_on_crtc(dev, crtc, encoder)
3912 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003913}
3914
Daniel Vetter87476d62013-04-11 16:29:06 +02003915static void i9xx_pfit_disable(struct intel_crtc *crtc)
3916{
3917 struct drm_device *dev = crtc->base.dev;
3918 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003919
3920 if (!crtc->config.gmch_pfit.control)
3921 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003922
3923 assert_pipe_disabled(dev_priv, crtc->pipe);
3924
Daniel Vetter328d8e82013-05-08 10:36:31 +02003925 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3926 I915_READ(PFIT_CONTROL));
3927 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003928}
3929
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003930static void i9xx_crtc_disable(struct drm_crtc *crtc)
3931{
3932 struct drm_device *dev = crtc->dev;
3933 struct drm_i915_private *dev_priv = dev->dev_private;
3934 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003935 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003936 int pipe = intel_crtc->pipe;
3937 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003938
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003939 if (!intel_crtc->active)
3940 return;
3941
Daniel Vetterea9d7582012-07-10 10:42:52 +02003942 for_each_encoder_on_crtc(dev, crtc, encoder)
3943 encoder->disable(encoder);
3944
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003945 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003946 intel_crtc_wait_for_pending_flips(crtc);
3947 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003948
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003949 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003950 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003951
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003952 intel_crtc_dpms_overlay(intel_crtc, false);
3953 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003954 intel_disable_planes(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003955 intel_disable_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003956
Jesse Barnesb24e7172011-01-04 15:09:30 -08003957 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003958
Daniel Vetter87476d62013-04-11 16:29:06 +02003959 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003960
Jesse Barnes89b667f2013-04-18 14:51:36 -07003961 for_each_encoder_on_crtc(dev, crtc, encoder)
3962 if (encoder->post_disable)
3963 encoder->post_disable(encoder);
3964
Jesse Barnesf6071162013-10-01 10:41:38 -07003965 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3966 vlv_disable_pll(dev_priv, pipe);
3967 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03003968 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003969
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003970 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003971 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003972
Chris Wilson6b383a72010-09-13 13:54:26 +01003973 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003974}
3975
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003976static void i9xx_crtc_off(struct drm_crtc *crtc)
3977{
3978}
3979
Daniel Vetter976f8a22012-07-08 22:34:21 +02003980static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3981 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003982{
3983 struct drm_device *dev = crtc->dev;
3984 struct drm_i915_master_private *master_priv;
3985 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3986 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003987
3988 if (!dev->primary->master)
3989 return;
3990
3991 master_priv = dev->primary->master->driver_priv;
3992 if (!master_priv->sarea_priv)
3993 return;
3994
Jesse Barnes79e53942008-11-07 14:24:08 -08003995 switch (pipe) {
3996 case 0:
3997 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3998 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3999 break;
4000 case 1:
4001 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4002 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4003 break;
4004 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004005 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004006 break;
4007 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004008}
4009
Daniel Vetter976f8a22012-07-08 22:34:21 +02004010/**
4011 * Sets the power management mode of the pipe and plane.
4012 */
4013void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004014{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004015 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004016 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004017 struct intel_encoder *intel_encoder;
4018 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004019
Daniel Vetter976f8a22012-07-08 22:34:21 +02004020 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4021 enable |= intel_encoder->connectors_active;
4022
4023 if (enable)
4024 dev_priv->display.crtc_enable(crtc);
4025 else
4026 dev_priv->display.crtc_disable(crtc);
4027
4028 intel_crtc_update_sarea(crtc, enable);
4029}
4030
Daniel Vetter976f8a22012-07-08 22:34:21 +02004031static void intel_crtc_disable(struct drm_crtc *crtc)
4032{
4033 struct drm_device *dev = crtc->dev;
4034 struct drm_connector *connector;
4035 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004037
4038 /* crtc should still be enabled when we disable it. */
4039 WARN_ON(!crtc->enabled);
4040
4041 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004042 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004043 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004044 dev_priv->display.off(crtc);
4045
Chris Wilson931872f2012-01-16 23:01:13 +00004046 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004047 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004048 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004049
4050 if (crtc->fb) {
4051 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004052 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004053 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004054 crtc->fb = NULL;
4055 }
4056
4057 /* Update computed state. */
4058 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4059 if (!connector->encoder || !connector->encoder->crtc)
4060 continue;
4061
4062 if (connector->encoder->crtc != crtc)
4063 continue;
4064
4065 connector->dpms = DRM_MODE_DPMS_OFF;
4066 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004067 }
4068}
4069
Chris Wilsonea5b2132010-08-04 13:50:23 +01004070void intel_encoder_destroy(struct drm_encoder *encoder)
4071{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004072 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004073
Chris Wilsonea5b2132010-08-04 13:50:23 +01004074 drm_encoder_cleanup(encoder);
4075 kfree(intel_encoder);
4076}
4077
Damien Lespiau92373292013-08-08 22:28:57 +01004078/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004079 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4080 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004081static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004082{
4083 if (mode == DRM_MODE_DPMS_ON) {
4084 encoder->connectors_active = true;
4085
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004086 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004087 } else {
4088 encoder->connectors_active = false;
4089
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004090 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004091 }
4092}
4093
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004094/* Cross check the actual hw state with our own modeset state tracking (and it's
4095 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004096static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004097{
4098 if (connector->get_hw_state(connector)) {
4099 struct intel_encoder *encoder = connector->encoder;
4100 struct drm_crtc *crtc;
4101 bool encoder_enabled;
4102 enum pipe pipe;
4103
4104 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4105 connector->base.base.id,
4106 drm_get_connector_name(&connector->base));
4107
4108 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4109 "wrong connector dpms state\n");
4110 WARN(connector->base.encoder != &encoder->base,
4111 "active connector not linked to encoder\n");
4112 WARN(!encoder->connectors_active,
4113 "encoder->connectors_active not set\n");
4114
4115 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4116 WARN(!encoder_enabled, "encoder not enabled\n");
4117 if (WARN_ON(!encoder->base.crtc))
4118 return;
4119
4120 crtc = encoder->base.crtc;
4121
4122 WARN(!crtc->enabled, "crtc not enabled\n");
4123 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4124 WARN(pipe != to_intel_crtc(crtc)->pipe,
4125 "encoder active on the wrong pipe\n");
4126 }
4127}
4128
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004129/* Even simpler default implementation, if there's really no special case to
4130 * consider. */
4131void intel_connector_dpms(struct drm_connector *connector, int mode)
4132{
4133 struct intel_encoder *encoder = intel_attached_encoder(connector);
4134
4135 /* All the simple cases only support two dpms states. */
4136 if (mode != DRM_MODE_DPMS_ON)
4137 mode = DRM_MODE_DPMS_OFF;
4138
4139 if (mode == connector->dpms)
4140 return;
4141
4142 connector->dpms = mode;
4143
4144 /* Only need to change hw state when actually enabled */
4145 if (encoder->base.crtc)
4146 intel_encoder_dpms(encoder, mode);
4147 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02004148 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004149
Daniel Vetterb9805142012-08-31 17:37:33 +02004150 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004151}
4152
Daniel Vetterf0947c32012-07-02 13:10:34 +02004153/* Simple connector->get_hw_state implementation for encoders that support only
4154 * one connector and no cloning and hence the encoder state determines the state
4155 * of the connector. */
4156bool intel_connector_get_hw_state(struct intel_connector *connector)
4157{
Daniel Vetter24929352012-07-02 20:28:59 +02004158 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004159 struct intel_encoder *encoder = connector->encoder;
4160
4161 return encoder->get_hw_state(encoder, &pipe);
4162}
4163
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004164static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4165 struct intel_crtc_config *pipe_config)
4166{
4167 struct drm_i915_private *dev_priv = dev->dev_private;
4168 struct intel_crtc *pipe_B_crtc =
4169 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4170
4171 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4172 pipe_name(pipe), pipe_config->fdi_lanes);
4173 if (pipe_config->fdi_lanes > 4) {
4174 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4175 pipe_name(pipe), pipe_config->fdi_lanes);
4176 return false;
4177 }
4178
4179 if (IS_HASWELL(dev)) {
4180 if (pipe_config->fdi_lanes > 2) {
4181 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4182 pipe_config->fdi_lanes);
4183 return false;
4184 } else {
4185 return true;
4186 }
4187 }
4188
4189 if (INTEL_INFO(dev)->num_pipes == 2)
4190 return true;
4191
4192 /* Ivybridge 3 pipe is really complicated */
4193 switch (pipe) {
4194 case PIPE_A:
4195 return true;
4196 case PIPE_B:
4197 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4198 pipe_config->fdi_lanes > 2) {
4199 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4200 pipe_name(pipe), pipe_config->fdi_lanes);
4201 return false;
4202 }
4203 return true;
4204 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004205 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004206 pipe_B_crtc->config.fdi_lanes <= 2) {
4207 if (pipe_config->fdi_lanes > 2) {
4208 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4209 pipe_name(pipe), pipe_config->fdi_lanes);
4210 return false;
4211 }
4212 } else {
4213 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4214 return false;
4215 }
4216 return true;
4217 default:
4218 BUG();
4219 }
4220}
4221
Daniel Vettere29c22c2013-02-21 00:00:16 +01004222#define RETRY 1
4223static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4224 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004225{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004226 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004227 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004228 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004229 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004230
Daniel Vettere29c22c2013-02-21 00:00:16 +01004231retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004232 /* FDI is a binary signal running at ~2.7GHz, encoding
4233 * each output octet as 10 bits. The actual frequency
4234 * is stored as a divider into a 100MHz clock, and the
4235 * mode pixel clock is stored in units of 1KHz.
4236 * Hence the bw of each lane in terms of the mode signal
4237 * is:
4238 */
4239 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4240
Damien Lespiau241bfc32013-09-25 16:45:37 +01004241 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004242
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004243 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004244 pipe_config->pipe_bpp);
4245
4246 pipe_config->fdi_lanes = lane;
4247
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004248 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004249 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004250
Daniel Vettere29c22c2013-02-21 00:00:16 +01004251 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4252 intel_crtc->pipe, pipe_config);
4253 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4254 pipe_config->pipe_bpp -= 2*3;
4255 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4256 pipe_config->pipe_bpp);
4257 needs_recompute = true;
4258 pipe_config->bw_constrained = true;
4259
4260 goto retry;
4261 }
4262
4263 if (needs_recompute)
4264 return RETRY;
4265
4266 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004267}
4268
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004269static void hsw_compute_ips_config(struct intel_crtc *crtc,
4270 struct intel_crtc_config *pipe_config)
4271{
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004272 pipe_config->ips_enabled = i915_enable_ips &&
4273 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004274 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004275}
4276
Daniel Vettera43f6e02013-06-07 23:10:32 +02004277static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004278 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004279{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004280 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004281 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004282
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004283 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004284 if (INTEL_INFO(dev)->gen < 4) {
4285 struct drm_i915_private *dev_priv = dev->dev_private;
4286 int clock_limit =
4287 dev_priv->display.get_display_clock_speed(dev);
4288
4289 /*
4290 * Enable pixel doubling when the dot clock
4291 * is > 90% of the (display) core speed.
4292 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004293 * GDG double wide on either pipe,
4294 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004295 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004296 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004297 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004298 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004299 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004300 }
4301
Damien Lespiau241bfc32013-09-25 16:45:37 +01004302 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004303 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004304 }
Chris Wilson89749352010-09-12 18:25:19 +01004305
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004306 /*
4307 * Pipe horizontal size must be even in:
4308 * - DVO ganged mode
4309 * - LVDS dual channel mode
4310 * - Double wide pipe
4311 */
4312 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4313 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4314 pipe_config->pipe_src_w &= ~1;
4315
Damien Lespiau8693a822013-05-03 18:48:11 +01004316 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4317 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004318 */
4319 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4320 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004321 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004322
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004323 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004324 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004325 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004326 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4327 * for lvds. */
4328 pipe_config->pipe_bpp = 8*3;
4329 }
4330
Damien Lespiauf5adf942013-06-24 18:29:34 +01004331 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004332 hsw_compute_ips_config(crtc, pipe_config);
4333
4334 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4335 * clock survives for now. */
4336 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4337 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004338
Daniel Vetter877d48d2013-04-19 11:24:43 +02004339 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004340 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004341
Daniel Vettere29c22c2013-02-21 00:00:16 +01004342 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004343}
4344
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004345static int valleyview_get_display_clock_speed(struct drm_device *dev)
4346{
4347 return 400000; /* FIXME */
4348}
4349
Jesse Barnese70236a2009-09-21 10:42:27 -07004350static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004351{
Jesse Barnese70236a2009-09-21 10:42:27 -07004352 return 400000;
4353}
Jesse Barnes79e53942008-11-07 14:24:08 -08004354
Jesse Barnese70236a2009-09-21 10:42:27 -07004355static int i915_get_display_clock_speed(struct drm_device *dev)
4356{
4357 return 333000;
4358}
Jesse Barnes79e53942008-11-07 14:24:08 -08004359
Jesse Barnese70236a2009-09-21 10:42:27 -07004360static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4361{
4362 return 200000;
4363}
Jesse Barnes79e53942008-11-07 14:24:08 -08004364
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004365static int pnv_get_display_clock_speed(struct drm_device *dev)
4366{
4367 u16 gcfgc = 0;
4368
4369 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4370
4371 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4372 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4373 return 267000;
4374 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4375 return 333000;
4376 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4377 return 444000;
4378 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4379 return 200000;
4380 default:
4381 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4382 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4383 return 133000;
4384 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4385 return 167000;
4386 }
4387}
4388
Jesse Barnese70236a2009-09-21 10:42:27 -07004389static int i915gm_get_display_clock_speed(struct drm_device *dev)
4390{
4391 u16 gcfgc = 0;
4392
4393 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4394
4395 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004396 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004397 else {
4398 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4399 case GC_DISPLAY_CLOCK_333_MHZ:
4400 return 333000;
4401 default:
4402 case GC_DISPLAY_CLOCK_190_200_MHZ:
4403 return 190000;
4404 }
4405 }
4406}
Jesse Barnes79e53942008-11-07 14:24:08 -08004407
Jesse Barnese70236a2009-09-21 10:42:27 -07004408static int i865_get_display_clock_speed(struct drm_device *dev)
4409{
4410 return 266000;
4411}
4412
4413static int i855_get_display_clock_speed(struct drm_device *dev)
4414{
4415 u16 hpllcc = 0;
4416 /* Assume that the hardware is in the high speed state. This
4417 * should be the default.
4418 */
4419 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4420 case GC_CLOCK_133_200:
4421 case GC_CLOCK_100_200:
4422 return 200000;
4423 case GC_CLOCK_166_250:
4424 return 250000;
4425 case GC_CLOCK_100_133:
4426 return 133000;
4427 }
4428
4429 /* Shouldn't happen */
4430 return 0;
4431}
4432
4433static int i830_get_display_clock_speed(struct drm_device *dev)
4434{
4435 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004436}
4437
Zhenyu Wang2c072452009-06-05 15:38:42 +08004438static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004439intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004440{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004441 while (*num > DATA_LINK_M_N_MASK ||
4442 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004443 *num >>= 1;
4444 *den >>= 1;
4445 }
4446}
4447
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004448static void compute_m_n(unsigned int m, unsigned int n,
4449 uint32_t *ret_m, uint32_t *ret_n)
4450{
4451 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4452 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4453 intel_reduce_m_n_ratio(ret_m, ret_n);
4454}
4455
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004456void
4457intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4458 int pixel_clock, int link_clock,
4459 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004460{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004461 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004462
4463 compute_m_n(bits_per_pixel * pixel_clock,
4464 link_clock * nlanes * 8,
4465 &m_n->gmch_m, &m_n->gmch_n);
4466
4467 compute_m_n(pixel_clock, link_clock,
4468 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004469}
4470
Chris Wilsona7615032011-01-12 17:04:08 +00004471static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4472{
Keith Packard72bbe582011-09-26 16:09:45 -07004473 if (i915_panel_use_ssc >= 0)
4474 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004475 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004476 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004477}
4478
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004479static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4480{
4481 struct drm_device *dev = crtc->dev;
4482 struct drm_i915_private *dev_priv = dev->dev_private;
4483 int refclk;
4484
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004485 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004486 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004487 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004488 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004489 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004490 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4491 refclk / 1000);
4492 } else if (!IS_GEN2(dev)) {
4493 refclk = 96000;
4494 } else {
4495 refclk = 48000;
4496 }
4497
4498 return refclk;
4499}
4500
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004501static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004502{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004503 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004504}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004505
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004506static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4507{
4508 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004509}
4510
Daniel Vetterf47709a2013-03-28 10:42:02 +01004511static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004512 intel_clock_t *reduced_clock)
4513{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004514 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004515 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004516 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004517 u32 fp, fp2 = 0;
4518
4519 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004520 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004521 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004522 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004523 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004524 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004525 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004526 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004527 }
4528
4529 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004530 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004531
Daniel Vetterf47709a2013-03-28 10:42:02 +01004532 crtc->lowfreq_avail = false;
4533 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004534 reduced_clock && i915_powersave) {
4535 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004536 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004537 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004538 } else {
4539 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004540 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004541 }
4542}
4543
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004544static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
4545 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004546{
4547 u32 reg_val;
4548
4549 /*
4550 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4551 * and set it to a reasonable value instead.
4552 */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004553 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004554 reg_val &= 0xffffff00;
4555 reg_val |= 0x00000030;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004556 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004557
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004558 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004559 reg_val &= 0x8cffffff;
4560 reg_val = 0x8c000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004561 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004562
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004563 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004564 reg_val &= 0xffffff00;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004565 vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004566
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004567 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004568 reg_val &= 0x00ffffff;
4569 reg_val |= 0xb0000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004570 vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004571}
4572
Daniel Vetterb5518422013-05-03 11:49:48 +02004573static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4574 struct intel_link_m_n *m_n)
4575{
4576 struct drm_device *dev = crtc->base.dev;
4577 struct drm_i915_private *dev_priv = dev->dev_private;
4578 int pipe = crtc->pipe;
4579
Daniel Vettere3b95f12013-05-03 11:49:49 +02004580 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4581 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4582 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4583 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004584}
4585
4586static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4587 struct intel_link_m_n *m_n)
4588{
4589 struct drm_device *dev = crtc->base.dev;
4590 struct drm_i915_private *dev_priv = dev->dev_private;
4591 int pipe = crtc->pipe;
4592 enum transcoder transcoder = crtc->config.cpu_transcoder;
4593
4594 if (INTEL_INFO(dev)->gen >= 5) {
4595 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4596 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4597 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4598 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4599 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004600 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4601 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4602 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4603 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004604 }
4605}
4606
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004607static void intel_dp_set_m_n(struct intel_crtc *crtc)
4608{
4609 if (crtc->config.has_pch_encoder)
4610 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4611 else
4612 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4613}
4614
Daniel Vetterf47709a2013-03-28 10:42:02 +01004615static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004616{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004617 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004618 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004619 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004620 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004621 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004622 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004623
Daniel Vetter09153002012-12-12 14:06:44 +01004624 mutex_lock(&dev_priv->dpio_lock);
4625
Daniel Vetterf47709a2013-03-28 10:42:02 +01004626 bestn = crtc->config.dpll.n;
4627 bestm1 = crtc->config.dpll.m1;
4628 bestm2 = crtc->config.dpll.m2;
4629 bestp1 = crtc->config.dpll.p1;
4630 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004631
Jesse Barnes89b667f2013-04-18 14:51:36 -07004632 /* See eDP HDMI DPIO driver vbios notes doc */
4633
4634 /* PLL B needs special handling */
4635 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004636 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004637
4638 /* Set up Tx target for periodic Rcomp update */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004639 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004640
4641 /* Disable target IRef on PLL */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004642 reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004643 reg_val &= 0x00ffffff;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004644 vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004645
4646 /* Disable fast lock */
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004647 vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004648
4649 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004650 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4651 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4652 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004653 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004654
4655 /*
4656 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4657 * but we don't support that).
4658 * Note: don't use the DAC post divider as it seems unstable.
4659 */
4660 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004661 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004662
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004663 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004664 vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004665
Jesse Barnes89b667f2013-04-18 14:51:36 -07004666 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02004667 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03004668 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07004669 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004670 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03004671 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004672 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004673 vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004674 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004675
Jesse Barnes89b667f2013-04-18 14:51:36 -07004676 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4677 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4678 /* Use SSC source */
4679 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004680 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004681 0x0df40000);
4682 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004683 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004684 0x0df70000);
4685 } else { /* HDMI or VGA */
4686 /* Use bend source */
4687 if (!pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004688 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004689 0x0df70000);
4690 else
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004691 vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004692 0x0df40000);
4693 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004694
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004695 coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004696 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4697 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4698 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4699 coreclk |= 0x01000000;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004700 vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004701
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004702 vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004703
Jesse Barnes89b667f2013-04-18 14:51:36 -07004704 /* Enable DPIO clock input */
4705 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4706 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07004707 /* We should never disable this, set it here for state tracking */
4708 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07004709 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004710 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004711 crtc->config.dpll_hw_state.dpll = dpll;
4712
Daniel Vetteref1b4602013-06-01 17:17:04 +02004713 dpll_md = (crtc->config.pixel_multiplier - 1)
4714 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004715 crtc->config.dpll_hw_state.dpll_md = dpll_md;
4716
Daniel Vetterf47709a2013-03-28 10:42:02 +01004717 if (crtc->config.has_dp_encoder)
4718 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304719
Daniel Vetter09153002012-12-12 14:06:44 +01004720 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004721}
4722
Daniel Vetterf47709a2013-03-28 10:42:02 +01004723static void i9xx_update_pll(struct intel_crtc *crtc,
4724 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004725 int num_connectors)
4726{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004727 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004728 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004729 u32 dpll;
4730 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004731 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004732
Daniel Vetterf47709a2013-03-28 10:42:02 +01004733 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304734
Daniel Vetterf47709a2013-03-28 10:42:02 +01004735 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4736 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004737
4738 dpll = DPLL_VGA_MODE_DIS;
4739
Daniel Vetterf47709a2013-03-28 10:42:02 +01004740 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004741 dpll |= DPLLB_MODE_LVDS;
4742 else
4743 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004744
Daniel Vetteref1b4602013-06-01 17:17:04 +02004745 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004746 dpll |= (crtc->config.pixel_multiplier - 1)
4747 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004748 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004749
4750 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02004751 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004752
Daniel Vetterf47709a2013-03-28 10:42:02 +01004753 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02004754 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004755
4756 /* compute bitmask from p1 value */
4757 if (IS_PINEVIEW(dev))
4758 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4759 else {
4760 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4761 if (IS_G4X(dev) && reduced_clock)
4762 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4763 }
4764 switch (clock->p2) {
4765 case 5:
4766 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4767 break;
4768 case 7:
4769 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4770 break;
4771 case 10:
4772 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4773 break;
4774 case 14:
4775 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4776 break;
4777 }
4778 if (INTEL_INFO(dev)->gen >= 4)
4779 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4780
Daniel Vetter09ede542013-04-30 14:01:45 +02004781 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004782 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004783 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004784 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4785 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4786 else
4787 dpll |= PLL_REF_INPUT_DREFCLK;
4788
4789 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004790 crtc->config.dpll_hw_state.dpll = dpll;
4791
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004792 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02004793 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
4794 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004795 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004796 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004797
4798 if (crtc->config.has_dp_encoder)
4799 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004800}
4801
Daniel Vetterf47709a2013-03-28 10:42:02 +01004802static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004803 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004804 int num_connectors)
4805{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004806 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004807 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004808 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004809 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004810
Daniel Vetterf47709a2013-03-28 10:42:02 +01004811 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304812
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004813 dpll = DPLL_VGA_MODE_DIS;
4814
Daniel Vetterf47709a2013-03-28 10:42:02 +01004815 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004816 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4817 } else {
4818 if (clock->p1 == 2)
4819 dpll |= PLL_P1_DIVIDE_BY_TWO;
4820 else
4821 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4822 if (clock->p2 == 4)
4823 dpll |= PLL_P2_DIVIDE_BY_4;
4824 }
4825
Daniel Vetter4a33e482013-07-06 12:52:05 +02004826 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
4827 dpll |= DPLL_DVO_2X_MODE;
4828
Daniel Vetterf47709a2013-03-28 10:42:02 +01004829 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004830 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4831 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4832 else
4833 dpll |= PLL_REF_INPUT_DREFCLK;
4834
4835 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02004836 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004837}
4838
Daniel Vetter8a654f32013-06-01 17:16:22 +02004839static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004840{
4841 struct drm_device *dev = intel_crtc->base.dev;
4842 struct drm_i915_private *dev_priv = dev->dev_private;
4843 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004844 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02004845 struct drm_display_mode *adjusted_mode =
4846 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004847 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4848
4849 /* We need to be careful not to changed the adjusted mode, for otherwise
4850 * the hw state checker will get angry at the mismatch. */
4851 crtc_vtotal = adjusted_mode->crtc_vtotal;
4852 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004853
4854 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4855 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004856 crtc_vtotal -= 1;
4857 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004858 vsyncshift = adjusted_mode->crtc_hsync_start
4859 - adjusted_mode->crtc_htotal / 2;
4860 } else {
4861 vsyncshift = 0;
4862 }
4863
4864 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004865 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004866
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004867 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004868 (adjusted_mode->crtc_hdisplay - 1) |
4869 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004870 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004871 (adjusted_mode->crtc_hblank_start - 1) |
4872 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004873 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004874 (adjusted_mode->crtc_hsync_start - 1) |
4875 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4876
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004877 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004878 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004879 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004880 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004881 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004882 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004883 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004884 (adjusted_mode->crtc_vsync_start - 1) |
4885 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4886
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004887 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4888 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4889 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4890 * bits. */
4891 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4892 (pipe == PIPE_B || pipe == PIPE_C))
4893 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4894
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004895 /* pipesrc controls the size that is scaled from, which should
4896 * always be the user's requested size.
4897 */
4898 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004899 ((intel_crtc->config.pipe_src_w - 1) << 16) |
4900 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004901}
4902
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004903static void intel_get_pipe_timings(struct intel_crtc *crtc,
4904 struct intel_crtc_config *pipe_config)
4905{
4906 struct drm_device *dev = crtc->base.dev;
4907 struct drm_i915_private *dev_priv = dev->dev_private;
4908 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4909 uint32_t tmp;
4910
4911 tmp = I915_READ(HTOTAL(cpu_transcoder));
4912 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4913 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4914 tmp = I915_READ(HBLANK(cpu_transcoder));
4915 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4916 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4917 tmp = I915_READ(HSYNC(cpu_transcoder));
4918 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4919 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4920
4921 tmp = I915_READ(VTOTAL(cpu_transcoder));
4922 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4923 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4924 tmp = I915_READ(VBLANK(cpu_transcoder));
4925 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4926 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4927 tmp = I915_READ(VSYNC(cpu_transcoder));
4928 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4929 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4930
4931 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4932 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4933 pipe_config->adjusted_mode.crtc_vtotal += 1;
4934 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4935 }
4936
4937 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03004938 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
4939 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
4940
4941 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
4942 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004943}
4944
Jesse Barnesbabea612013-06-26 18:57:38 +03004945static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
4946 struct intel_crtc_config *pipe_config)
4947{
4948 struct drm_crtc *crtc = &intel_crtc->base;
4949
4950 crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
4951 crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
4952 crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
4953 crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
4954
4955 crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
4956 crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
4957 crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
4958 crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
4959
4960 crtc->mode.flags = pipe_config->adjusted_mode.flags;
4961
Damien Lespiau241bfc32013-09-25 16:45:37 +01004962 crtc->mode.clock = pipe_config->adjusted_mode.crtc_clock;
Jesse Barnesbabea612013-06-26 18:57:38 +03004963 crtc->mode.flags |= pipe_config->adjusted_mode.flags;
4964}
4965
Daniel Vetter84b046f2013-02-19 18:48:54 +01004966static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4967{
4968 struct drm_device *dev = intel_crtc->base.dev;
4969 struct drm_i915_private *dev_priv = dev->dev_private;
4970 uint32_t pipeconf;
4971
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02004972 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004973
Daniel Vetter67c72a12013-09-24 11:46:14 +02004974 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
4975 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
4976 pipeconf |= PIPECONF_ENABLE;
4977
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004978 if (intel_crtc->config.double_wide)
4979 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004980
Daniel Vetterff9ce462013-04-24 14:57:17 +02004981 /* only g4x and later have fancy bpc/dither controls */
4982 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02004983 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4984 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4985 pipeconf |= PIPECONF_DITHER_EN |
4986 PIPECONF_DITHER_TYPE_SP;
4987
4988 switch (intel_crtc->config.pipe_bpp) {
4989 case 18:
4990 pipeconf |= PIPECONF_6BPC;
4991 break;
4992 case 24:
4993 pipeconf |= PIPECONF_8BPC;
4994 break;
4995 case 30:
4996 pipeconf |= PIPECONF_10BPC;
4997 break;
4998 default:
4999 /* Case prevented by intel_choose_pipe_bpp_dither. */
5000 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005001 }
5002 }
5003
5004 if (HAS_PIPE_CXSR(dev)) {
5005 if (intel_crtc->lowfreq_avail) {
5006 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5007 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5008 } else {
5009 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005010 }
5011 }
5012
Daniel Vetter84b046f2013-02-19 18:48:54 +01005013 if (!IS_GEN2(dev) &&
5014 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5015 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5016 else
5017 pipeconf |= PIPECONF_PROGRESSIVE;
5018
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005019 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5020 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005021
Daniel Vetter84b046f2013-02-19 18:48:54 +01005022 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5023 POSTING_READ(PIPECONF(intel_crtc->pipe));
5024}
5025
Eric Anholtf564048e2011-03-30 13:01:02 -07005026static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005027 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005028 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005029{
5030 struct drm_device *dev = crtc->dev;
5031 struct drm_i915_private *dev_priv = dev->dev_private;
5032 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5033 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005034 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005035 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005036 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005037 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005038 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005039 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005040 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005041 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005042 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005043
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005044 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005045 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005046 case INTEL_OUTPUT_LVDS:
5047 is_lvds = true;
5048 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005049 case INTEL_OUTPUT_DSI:
5050 is_dsi = true;
5051 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005052 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005053
Eric Anholtc751ce42010-03-25 11:48:48 -07005054 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005055 }
5056
Jani Nikulaf2335332013-09-13 11:03:09 +03005057 if (is_dsi)
5058 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005059
Jani Nikulaf2335332013-09-13 11:03:09 +03005060 if (!intel_crtc->config.clock_set) {
5061 refclk = i9xx_get_refclk(crtc, num_connectors);
5062
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005063 /*
5064 * Returns a set of divisors for the desired target clock with
5065 * the given refclk, or FALSE. The returned values represent
5066 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5067 * 2) / p1 / p2.
5068 */
5069 limit = intel_limit(crtc, refclk);
5070 ok = dev_priv->display.find_dpll(limit, crtc,
5071 intel_crtc->config.port_clock,
5072 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005073 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005074 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5075 return -EINVAL;
5076 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005077
Jani Nikulaf2335332013-09-13 11:03:09 +03005078 if (is_lvds && dev_priv->lvds_downclock_avail) {
5079 /*
5080 * Ensure we match the reduced clock's P to the target
5081 * clock. If the clocks don't match, we can't switch
5082 * the display clock by using the FP0/FP1. In such case
5083 * we will disable the LVDS downclock feature.
5084 */
5085 has_reduced_clock =
5086 dev_priv->display.find_dpll(limit, crtc,
5087 dev_priv->lvds_downclock,
5088 refclk, &clock,
5089 &reduced_clock);
5090 }
5091 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005092 intel_crtc->config.dpll.n = clock.n;
5093 intel_crtc->config.dpll.m1 = clock.m1;
5094 intel_crtc->config.dpll.m2 = clock.m2;
5095 intel_crtc->config.dpll.p1 = clock.p1;
5096 intel_crtc->config.dpll.p2 = clock.p2;
5097 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005098
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005099 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005100 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305101 has_reduced_clock ? &reduced_clock : NULL,
5102 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005103 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005104 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005105 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005106 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005107 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005108 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005109 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005110
Jani Nikulaf2335332013-09-13 11:03:09 +03005111skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005112 /* Set up the display plane register */
5113 dspcntr = DISPPLANE_GAMMA_ENABLE;
5114
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005115 if (!IS_VALLEYVIEW(dev)) {
5116 if (pipe == 0)
5117 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5118 else
5119 dspcntr |= DISPPLANE_SEL_PIPE_B;
5120 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005121
Daniel Vetter8a654f32013-06-01 17:16:22 +02005122 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005123
5124 /* pipesrc and dspsize control the size that is scaled from,
5125 * which should always be the user's requested size.
5126 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005127 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005128 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5129 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005130 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005131
Daniel Vetter84b046f2013-02-19 18:48:54 +01005132 i9xx_set_pipeconf(intel_crtc);
5133
Eric Anholtf564048e2011-03-30 13:01:02 -07005134 I915_WRITE(DSPCNTR(plane), dspcntr);
5135 POSTING_READ(DSPCNTR(plane));
5136
Daniel Vetter94352cf2012-07-05 22:51:56 +02005137 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005138
Eric Anholtf564048e2011-03-30 13:01:02 -07005139 return ret;
5140}
5141
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005142static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5143 struct intel_crtc_config *pipe_config)
5144{
5145 struct drm_device *dev = crtc->base.dev;
5146 struct drm_i915_private *dev_priv = dev->dev_private;
5147 uint32_t tmp;
5148
5149 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005150 if (!(tmp & PFIT_ENABLE))
5151 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005152
Daniel Vetter06922822013-07-11 13:35:40 +02005153 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005154 if (INTEL_INFO(dev)->gen < 4) {
5155 if (crtc->pipe != PIPE_B)
5156 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005157 } else {
5158 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5159 return;
5160 }
5161
Daniel Vetter06922822013-07-11 13:35:40 +02005162 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005163 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5164 if (INTEL_INFO(dev)->gen < 5)
5165 pipe_config->gmch_pfit.lvds_border_bits =
5166 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5167}
5168
Jesse Barnesacbec812013-09-20 11:29:32 -07005169static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5170 struct intel_crtc_config *pipe_config)
5171{
5172 struct drm_device *dev = crtc->base.dev;
5173 struct drm_i915_private *dev_priv = dev->dev_private;
5174 int pipe = pipe_config->cpu_transcoder;
5175 intel_clock_t clock;
5176 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005177 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005178
5179 mutex_lock(&dev_priv->dpio_lock);
5180 mdiv = vlv_dpio_read(dev_priv, pipe, DPIO_DIV(pipe));
5181 mutex_unlock(&dev_priv->dpio_lock);
5182
5183 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5184 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5185 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5186 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5187 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5188
Chris Wilson662c6ec2013-09-25 14:24:01 -07005189 clock.vco = refclk * clock.m1 * clock.m2 / clock.n;
5190 clock.dot = 2 * clock.vco / (clock.p1 * clock.p2);
Jesse Barnesacbec812013-09-20 11:29:32 -07005191
5192 pipe_config->port_clock = clock.dot / 10;
5193}
5194
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005195static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5196 struct intel_crtc_config *pipe_config)
5197{
5198 struct drm_device *dev = crtc->base.dev;
5199 struct drm_i915_private *dev_priv = dev->dev_private;
5200 uint32_t tmp;
5201
Daniel Vettere143a212013-07-04 12:01:15 +02005202 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005203 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005204
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005205 tmp = I915_READ(PIPECONF(crtc->pipe));
5206 if (!(tmp & PIPECONF_ENABLE))
5207 return false;
5208
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005209 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5210 switch (tmp & PIPECONF_BPC_MASK) {
5211 case PIPECONF_6BPC:
5212 pipe_config->pipe_bpp = 18;
5213 break;
5214 case PIPECONF_8BPC:
5215 pipe_config->pipe_bpp = 24;
5216 break;
5217 case PIPECONF_10BPC:
5218 pipe_config->pipe_bpp = 30;
5219 break;
5220 default:
5221 break;
5222 }
5223 }
5224
Ville Syrjälä282740f2013-09-04 18:30:03 +03005225 if (INTEL_INFO(dev)->gen < 4)
5226 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5227
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005228 intel_get_pipe_timings(crtc, pipe_config);
5229
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005230 i9xx_get_pfit_config(crtc, pipe_config);
5231
Daniel Vetter6c49f242013-06-06 12:45:25 +02005232 if (INTEL_INFO(dev)->gen >= 4) {
5233 tmp = I915_READ(DPLL_MD(crtc->pipe));
5234 pipe_config->pixel_multiplier =
5235 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5236 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005237 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005238 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5239 tmp = I915_READ(DPLL(crtc->pipe));
5240 pipe_config->pixel_multiplier =
5241 ((tmp & SDVO_MULTIPLIER_MASK)
5242 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5243 } else {
5244 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5245 * port and will be fixed up in the encoder->get_config
5246 * function. */
5247 pipe_config->pixel_multiplier = 1;
5248 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005249 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5250 if (!IS_VALLEYVIEW(dev)) {
5251 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5252 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005253 } else {
5254 /* Mask out read-only status bits. */
5255 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5256 DPLL_PORTC_READY_MASK |
5257 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005258 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005259
Jesse Barnesacbec812013-09-20 11:29:32 -07005260 if (IS_VALLEYVIEW(dev))
5261 vlv_crtc_clock_get(crtc, pipe_config);
5262 else
5263 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005264
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005265 return true;
5266}
5267
Paulo Zanonidde86e22012-12-01 12:04:25 -02005268static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005269{
5270 struct drm_i915_private *dev_priv = dev->dev_private;
5271 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005272 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005273 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005274 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005275 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005276 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005277 bool has_ck505 = false;
5278 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005279
5280 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005281 list_for_each_entry(encoder, &mode_config->encoder_list,
5282 base.head) {
5283 switch (encoder->type) {
5284 case INTEL_OUTPUT_LVDS:
5285 has_panel = true;
5286 has_lvds = true;
5287 break;
5288 case INTEL_OUTPUT_EDP:
5289 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005290 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005291 has_cpu_edp = true;
5292 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005293 }
5294 }
5295
Keith Packard99eb6a02011-09-26 14:29:12 -07005296 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005297 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005298 can_ssc = has_ck505;
5299 } else {
5300 has_ck505 = false;
5301 can_ssc = true;
5302 }
5303
Imre Deak2de69052013-05-08 13:14:04 +03005304 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5305 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005306
5307 /* Ironlake: try to setup display ref clock before DPLL
5308 * enabling. This is only under driver's control after
5309 * PCH B stepping, previous chipset stepping should be
5310 * ignoring this setting.
5311 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005312 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005313
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005314 /* As we must carefully and slowly disable/enable each source in turn,
5315 * compute the final state we want first and check if we need to
5316 * make any changes at all.
5317 */
5318 final = val;
5319 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005320 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005321 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005322 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005323 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5324
5325 final &= ~DREF_SSC_SOURCE_MASK;
5326 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5327 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005328
Keith Packard199e5d72011-09-22 12:01:57 -07005329 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005330 final |= DREF_SSC_SOURCE_ENABLE;
5331
5332 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5333 final |= DREF_SSC1_ENABLE;
5334
5335 if (has_cpu_edp) {
5336 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5337 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5338 else
5339 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5340 } else
5341 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5342 } else {
5343 final |= DREF_SSC_SOURCE_DISABLE;
5344 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5345 }
5346
5347 if (final == val)
5348 return;
5349
5350 /* Always enable nonspread source */
5351 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5352
5353 if (has_ck505)
5354 val |= DREF_NONSPREAD_CK505_ENABLE;
5355 else
5356 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5357
5358 if (has_panel) {
5359 val &= ~DREF_SSC_SOURCE_MASK;
5360 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005361
Keith Packard199e5d72011-09-22 12:01:57 -07005362 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005363 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005364 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005365 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005366 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005367 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005368
5369 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005370 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005371 POSTING_READ(PCH_DREF_CONTROL);
5372 udelay(200);
5373
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005374 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005375
5376 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005377 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005378 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005379 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005380 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005381 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005382 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005383 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005384 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005385 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005386
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005387 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005388 POSTING_READ(PCH_DREF_CONTROL);
5389 udelay(200);
5390 } else {
5391 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5392
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005393 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005394
5395 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005396 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005397
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005398 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005399 POSTING_READ(PCH_DREF_CONTROL);
5400 udelay(200);
5401
5402 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005403 val &= ~DREF_SSC_SOURCE_MASK;
5404 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005405
5406 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005407 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005408
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005409 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005410 POSTING_READ(PCH_DREF_CONTROL);
5411 udelay(200);
5412 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005413
5414 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005415}
5416
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005417static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005418{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005419 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005420
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005421 tmp = I915_READ(SOUTH_CHICKEN2);
5422 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5423 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005424
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005425 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5426 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5427 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005428
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005429 tmp = I915_READ(SOUTH_CHICKEN2);
5430 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5431 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005432
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005433 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5434 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5435 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005436}
5437
5438/* WaMPhyProgramming:hsw */
5439static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5440{
5441 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005442
5443 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5444 tmp &= ~(0xFF << 24);
5445 tmp |= (0x12 << 24);
5446 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5447
Paulo Zanonidde86e22012-12-01 12:04:25 -02005448 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5449 tmp |= (1 << 11);
5450 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5451
5452 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5453 tmp |= (1 << 11);
5454 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5455
Paulo Zanonidde86e22012-12-01 12:04:25 -02005456 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5457 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5458 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5459
5460 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5461 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5462 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5463
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005464 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5465 tmp &= ~(7 << 13);
5466 tmp |= (5 << 13);
5467 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005468
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005469 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5470 tmp &= ~(7 << 13);
5471 tmp |= (5 << 13);
5472 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005473
5474 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5475 tmp &= ~0xFF;
5476 tmp |= 0x1C;
5477 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5478
5479 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5480 tmp &= ~0xFF;
5481 tmp |= 0x1C;
5482 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5483
5484 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5485 tmp &= ~(0xFF << 16);
5486 tmp |= (0x1C << 16);
5487 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5488
5489 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5490 tmp &= ~(0xFF << 16);
5491 tmp |= (0x1C << 16);
5492 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5493
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005494 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5495 tmp |= (1 << 27);
5496 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005497
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005498 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5499 tmp |= (1 << 27);
5500 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005501
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005502 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5503 tmp &= ~(0xF << 28);
5504 tmp |= (4 << 28);
5505 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005506
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005507 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5508 tmp &= ~(0xF << 28);
5509 tmp |= (4 << 28);
5510 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005511}
5512
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005513/* Implements 3 different sequences from BSpec chapter "Display iCLK
5514 * Programming" based on the parameters passed:
5515 * - Sequence to enable CLKOUT_DP
5516 * - Sequence to enable CLKOUT_DP without spread
5517 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
5518 */
5519static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
5520 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005521{
5522 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005523 uint32_t reg, tmp;
5524
5525 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
5526 with_spread = true;
5527 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
5528 with_fdi, "LP PCH doesn't have FDI\n"))
5529 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005530
5531 mutex_lock(&dev_priv->dpio_lock);
5532
5533 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5534 tmp &= ~SBI_SSCCTL_DISABLE;
5535 tmp |= SBI_SSCCTL_PATHALT;
5536 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5537
5538 udelay(24);
5539
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005540 if (with_spread) {
5541 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5542 tmp &= ~SBI_SSCCTL_PATHALT;
5543 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005544
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005545 if (with_fdi) {
5546 lpt_reset_fdi_mphy(dev_priv);
5547 lpt_program_fdi_mphy(dev_priv);
5548 }
5549 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02005550
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005551 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5552 SBI_GEN0 : SBI_DBUFF0;
5553 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5554 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5555 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005556
5557 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005558}
5559
Paulo Zanoni47701c32013-07-23 11:19:25 -03005560/* Sequence to disable CLKOUT_DP */
5561static void lpt_disable_clkout_dp(struct drm_device *dev)
5562{
5563 struct drm_i915_private *dev_priv = dev->dev_private;
5564 uint32_t reg, tmp;
5565
5566 mutex_lock(&dev_priv->dpio_lock);
5567
5568 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
5569 SBI_GEN0 : SBI_DBUFF0;
5570 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
5571 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
5572 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
5573
5574 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5575 if (!(tmp & SBI_SSCCTL_DISABLE)) {
5576 if (!(tmp & SBI_SSCCTL_PATHALT)) {
5577 tmp |= SBI_SSCCTL_PATHALT;
5578 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5579 udelay(32);
5580 }
5581 tmp |= SBI_SSCCTL_DISABLE;
5582 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5583 }
5584
5585 mutex_unlock(&dev_priv->dpio_lock);
5586}
5587
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005588static void lpt_init_pch_refclk(struct drm_device *dev)
5589{
5590 struct drm_mode_config *mode_config = &dev->mode_config;
5591 struct intel_encoder *encoder;
5592 bool has_vga = false;
5593
5594 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5595 switch (encoder->type) {
5596 case INTEL_OUTPUT_ANALOG:
5597 has_vga = true;
5598 break;
5599 }
5600 }
5601
Paulo Zanoni47701c32013-07-23 11:19:25 -03005602 if (has_vga)
5603 lpt_enable_clkout_dp(dev, true, true);
5604 else
5605 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03005606}
5607
Paulo Zanonidde86e22012-12-01 12:04:25 -02005608/*
5609 * Initialize reference clocks when the driver loads
5610 */
5611void intel_init_pch_refclk(struct drm_device *dev)
5612{
5613 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5614 ironlake_init_pch_refclk(dev);
5615 else if (HAS_PCH_LPT(dev))
5616 lpt_init_pch_refclk(dev);
5617}
5618
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005619static int ironlake_get_refclk(struct drm_crtc *crtc)
5620{
5621 struct drm_device *dev = crtc->dev;
5622 struct drm_i915_private *dev_priv = dev->dev_private;
5623 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005624 int num_connectors = 0;
5625 bool is_lvds = false;
5626
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005627 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005628 switch (encoder->type) {
5629 case INTEL_OUTPUT_LVDS:
5630 is_lvds = true;
5631 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005632 }
5633 num_connectors++;
5634 }
5635
5636 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5637 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005638 dev_priv->vbt.lvds_ssc_freq);
5639 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005640 }
5641
5642 return 120000;
5643}
5644
Daniel Vetter6ff93602013-04-19 11:24:36 +02005645static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005646{
5647 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5649 int pipe = intel_crtc->pipe;
5650 uint32_t val;
5651
Daniel Vetter78114072013-06-13 00:54:57 +02005652 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03005653
Daniel Vetter965e0c42013-03-27 00:44:57 +01005654 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005655 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005656 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005657 break;
5658 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005659 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005660 break;
5661 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005662 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005663 break;
5664 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005665 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005666 break;
5667 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005668 /* Case prevented by intel_choose_pipe_bpp_dither. */
5669 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005670 }
5671
Daniel Vetterd8b32242013-04-25 17:54:44 +02005672 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005673 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5674
Daniel Vetter6ff93602013-04-19 11:24:36 +02005675 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005676 val |= PIPECONF_INTERLACED_ILK;
5677 else
5678 val |= PIPECONF_PROGRESSIVE;
5679
Daniel Vetter50f3b012013-03-27 00:44:56 +01005680 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005681 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005682
Paulo Zanonic8203562012-09-12 10:06:29 -03005683 I915_WRITE(PIPECONF(pipe), val);
5684 POSTING_READ(PIPECONF(pipe));
5685}
5686
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005687/*
5688 * Set up the pipe CSC unit.
5689 *
5690 * Currently only full range RGB to limited range RGB conversion
5691 * is supported, but eventually this should handle various
5692 * RGB<->YCbCr scenarios as well.
5693 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005694static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005695{
5696 struct drm_device *dev = crtc->dev;
5697 struct drm_i915_private *dev_priv = dev->dev_private;
5698 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5699 int pipe = intel_crtc->pipe;
5700 uint16_t coeff = 0x7800; /* 1.0 */
5701
5702 /*
5703 * TODO: Check what kind of values actually come out of the pipe
5704 * with these coeff/postoff values and adjust to get the best
5705 * accuracy. Perhaps we even need to take the bpc value into
5706 * consideration.
5707 */
5708
Daniel Vetter50f3b012013-03-27 00:44:56 +01005709 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005710 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5711
5712 /*
5713 * GY/GU and RY/RU should be the other way around according
5714 * to BSpec, but reality doesn't agree. Just set them up in
5715 * a way that results in the correct picture.
5716 */
5717 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5718 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5719
5720 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5721 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5722
5723 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5724 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5725
5726 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5727 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5728 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5729
5730 if (INTEL_INFO(dev)->gen > 6) {
5731 uint16_t postoff = 0;
5732
Daniel Vetter50f3b012013-03-27 00:44:56 +01005733 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005734 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5735
5736 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5737 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5738 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5739
5740 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5741 } else {
5742 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5743
Daniel Vetter50f3b012013-03-27 00:44:56 +01005744 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005745 mode |= CSC_BLACK_SCREEN_OFFSET;
5746
5747 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5748 }
5749}
5750
Daniel Vetter6ff93602013-04-19 11:24:36 +02005751static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005752{
5753 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005755 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005756 uint32_t val;
5757
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005758 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005759
Daniel Vetterd8b32242013-04-25 17:54:44 +02005760 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005761 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5762
Daniel Vetter6ff93602013-04-19 11:24:36 +02005763 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005764 val |= PIPECONF_INTERLACED_ILK;
5765 else
5766 val |= PIPECONF_PROGRESSIVE;
5767
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005768 I915_WRITE(PIPECONF(cpu_transcoder), val);
5769 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005770
5771 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
5772 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005773}
5774
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005775static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005776 intel_clock_t *clock,
5777 bool *has_reduced_clock,
5778 intel_clock_t *reduced_clock)
5779{
5780 struct drm_device *dev = crtc->dev;
5781 struct drm_i915_private *dev_priv = dev->dev_private;
5782 struct intel_encoder *intel_encoder;
5783 int refclk;
5784 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02005785 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005786
5787 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5788 switch (intel_encoder->type) {
5789 case INTEL_OUTPUT_LVDS:
5790 is_lvds = true;
5791 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005792 }
5793 }
5794
5795 refclk = ironlake_get_refclk(crtc);
5796
5797 /*
5798 * Returns a set of divisors for the desired target clock with the given
5799 * refclk, or FALSE. The returned values represent the clock equation:
5800 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5801 */
5802 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02005803 ret = dev_priv->display.find_dpll(limit, crtc,
5804 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02005805 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005806 if (!ret)
5807 return false;
5808
5809 if (is_lvds && dev_priv->lvds_downclock_avail) {
5810 /*
5811 * Ensure we match the reduced clock's P to the target clock.
5812 * If the clocks don't match, we can't switch the display clock
5813 * by using the FP0/FP1. In such case we will disable the LVDS
5814 * downclock feature.
5815 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02005816 *has_reduced_clock =
5817 dev_priv->display.find_dpll(limit, crtc,
5818 dev_priv->lvds_downclock,
5819 refclk, clock,
5820 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005821 }
5822
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005823 return true;
5824}
5825
Daniel Vetter01a415f2012-10-27 15:58:40 +02005826static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5827{
5828 struct drm_i915_private *dev_priv = dev->dev_private;
5829 uint32_t temp;
5830
5831 temp = I915_READ(SOUTH_CHICKEN1);
5832 if (temp & FDI_BC_BIFURCATION_SELECT)
5833 return;
5834
5835 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5836 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5837
5838 temp |= FDI_BC_BIFURCATION_SELECT;
5839 DRM_DEBUG_KMS("enabling fdi C rx\n");
5840 I915_WRITE(SOUTH_CHICKEN1, temp);
5841 POSTING_READ(SOUTH_CHICKEN1);
5842}
5843
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005844static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005845{
5846 struct drm_device *dev = intel_crtc->base.dev;
5847 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005848
5849 switch (intel_crtc->pipe) {
5850 case PIPE_A:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005851 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005852 case PIPE_B:
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005853 if (intel_crtc->config.fdi_lanes > 2)
Daniel Vetter01a415f2012-10-27 15:58:40 +02005854 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5855 else
5856 cpt_enable_fdi_bc_bifurcation(dev);
5857
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005858 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005859 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005860 cpt_enable_fdi_bc_bifurcation(dev);
5861
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005862 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005863 default:
5864 BUG();
5865 }
5866}
5867
Paulo Zanonid4b19312012-11-29 11:29:32 -02005868int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5869{
5870 /*
5871 * Account for spread spectrum to avoid
5872 * oversubscribing the link. Max center spread
5873 * is 2.5%; use 5% for safety's sake.
5874 */
5875 u32 bps = target_clock * bpp * 21 / 20;
5876 return bps / (link_bw * 8) + 1;
5877}
5878
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005879static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02005880{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005881 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005882}
5883
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005884static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005885 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005886 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005887{
5888 struct drm_crtc *crtc = &intel_crtc->base;
5889 struct drm_device *dev = crtc->dev;
5890 struct drm_i915_private *dev_priv = dev->dev_private;
5891 struct intel_encoder *intel_encoder;
5892 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005893 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005894 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005895
5896 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5897 switch (intel_encoder->type) {
5898 case INTEL_OUTPUT_LVDS:
5899 is_lvds = true;
5900 break;
5901 case INTEL_OUTPUT_SDVO:
5902 case INTEL_OUTPUT_HDMI:
5903 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005904 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005905 }
5906
5907 num_connectors++;
5908 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005909
Chris Wilsonc1858122010-12-03 21:35:48 +00005910 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005911 factor = 21;
5912 if (is_lvds) {
5913 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005914 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005915 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005916 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005917 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005918 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005919
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005920 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005921 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005922
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005923 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5924 *fp2 |= FP_CB_TUNE;
5925
Chris Wilson5eddb702010-09-11 13:48:45 +01005926 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005927
Eric Anholta07d6782011-03-30 13:01:08 -07005928 if (is_lvds)
5929 dpll |= DPLLB_MODE_LVDS;
5930 else
5931 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005932
Daniel Vetteref1b4602013-06-01 17:17:04 +02005933 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5934 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005935
5936 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005937 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005938 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005939 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005940
Eric Anholta07d6782011-03-30 13:01:08 -07005941 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005942 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005943 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005944 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005945
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005946 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005947 case 5:
5948 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5949 break;
5950 case 7:
5951 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5952 break;
5953 case 10:
5954 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5955 break;
5956 case 14:
5957 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5958 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005959 }
5960
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005961 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005962 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005963 else
5964 dpll |= PLL_REF_INPUT_DREFCLK;
5965
Daniel Vetter959e16d2013-06-05 13:34:21 +02005966 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005967}
5968
Jesse Barnes79e53942008-11-07 14:24:08 -08005969static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005970 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005971 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005972{
5973 struct drm_device *dev = crtc->dev;
5974 struct drm_i915_private *dev_priv = dev->dev_private;
5975 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5976 int pipe = intel_crtc->pipe;
5977 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005978 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005979 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005980 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005981 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005982 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005983 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02005984 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005985 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005986
5987 for_each_encoder_on_crtc(dev, crtc, encoder) {
5988 switch (encoder->type) {
5989 case INTEL_OUTPUT_LVDS:
5990 is_lvds = true;
5991 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005992 }
5993
5994 num_connectors++;
5995 }
5996
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005997 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5998 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5999
Daniel Vetterff9a6752013-06-01 17:16:21 +02006000 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006001 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006002 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006003 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6004 return -EINVAL;
6005 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006006 /* Compat-code for transition, will disappear. */
6007 if (!intel_crtc->config.clock_set) {
6008 intel_crtc->config.dpll.n = clock.n;
6009 intel_crtc->config.dpll.m1 = clock.m1;
6010 intel_crtc->config.dpll.m2 = clock.m2;
6011 intel_crtc->config.dpll.p1 = clock.p1;
6012 intel_crtc->config.dpll.p2 = clock.p2;
6013 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006014
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006015 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006016 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006017 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006018 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006019 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006020
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006021 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006022 &fp, &reduced_clock,
6023 has_reduced_clock ? &fp2 : NULL);
6024
Daniel Vetter959e16d2013-06-05 13:34:21 +02006025 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006026 intel_crtc->config.dpll_hw_state.fp0 = fp;
6027 if (has_reduced_clock)
6028 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6029 else
6030 intel_crtc->config.dpll_hw_state.fp1 = fp;
6031
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006032 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006033 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006034 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6035 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006036 return -EINVAL;
6037 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006038 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006039 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006040
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006041 if (intel_crtc->config.has_dp_encoder)
6042 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006043
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006044 if (is_lvds && has_reduced_clock && i915_powersave)
6045 intel_crtc->lowfreq_avail = true;
6046 else
6047 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006048
6049 if (intel_crtc->config.has_pch_encoder) {
6050 pll = intel_crtc_to_shared_dpll(intel_crtc);
6051
Jesse Barnes79e53942008-11-07 14:24:08 -08006052 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006053
Daniel Vetter8a654f32013-06-01 17:16:22 +02006054 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006055
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006056 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006057 intel_cpu_transcoder_set_m_n(intel_crtc,
6058 &intel_crtc->config.fdi_m_n);
6059 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006060
Daniel Vetterebfd86f2013-04-19 11:24:44 +02006061 if (IS_IVYBRIDGE(dev))
6062 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006063
Daniel Vetter6ff93602013-04-19 11:24:36 +02006064 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006065
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006066 /* Set up the display plane register */
6067 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006068 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006069
Daniel Vetter94352cf2012-07-05 22:51:56 +02006070 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006071
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006072 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006073}
6074
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006075static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6076 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006077{
6078 struct drm_device *dev = crtc->base.dev;
6079 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006080 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006081
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006082 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6083 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6084 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6085 & ~TU_SIZE_MASK;
6086 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6087 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6088 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6089}
6090
6091static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6092 enum transcoder transcoder,
6093 struct intel_link_m_n *m_n)
6094{
6095 struct drm_device *dev = crtc->base.dev;
6096 struct drm_i915_private *dev_priv = dev->dev_private;
6097 enum pipe pipe = crtc->pipe;
6098
6099 if (INTEL_INFO(dev)->gen >= 5) {
6100 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6101 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6102 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6103 & ~TU_SIZE_MASK;
6104 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6105 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6106 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6107 } else {
6108 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6109 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6110 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6111 & ~TU_SIZE_MASK;
6112 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6113 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6114 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6115 }
6116}
6117
6118void intel_dp_get_m_n(struct intel_crtc *crtc,
6119 struct intel_crtc_config *pipe_config)
6120{
6121 if (crtc->config.has_pch_encoder)
6122 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6123 else
6124 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6125 &pipe_config->dp_m_n);
6126}
6127
Daniel Vetter72419202013-04-04 13:28:53 +02006128static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6129 struct intel_crtc_config *pipe_config)
6130{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006131 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6132 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006133}
6134
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006135static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6136 struct intel_crtc_config *pipe_config)
6137{
6138 struct drm_device *dev = crtc->base.dev;
6139 struct drm_i915_private *dev_priv = dev->dev_private;
6140 uint32_t tmp;
6141
6142 tmp = I915_READ(PF_CTL(crtc->pipe));
6143
6144 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006145 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006146 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6147 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006148
6149 /* We currently do not free assignements of panel fitters on
6150 * ivb/hsw (since we don't use the higher upscaling modes which
6151 * differentiates them) so just WARN about this case for now. */
6152 if (IS_GEN7(dev)) {
6153 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6154 PF_PIPE_SEL_IVB(crtc->pipe));
6155 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006156 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006157}
6158
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006159static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6160 struct intel_crtc_config *pipe_config)
6161{
6162 struct drm_device *dev = crtc->base.dev;
6163 struct drm_i915_private *dev_priv = dev->dev_private;
6164 uint32_t tmp;
6165
Daniel Vettere143a212013-07-04 12:01:15 +02006166 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006167 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006168
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006169 tmp = I915_READ(PIPECONF(crtc->pipe));
6170 if (!(tmp & PIPECONF_ENABLE))
6171 return false;
6172
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006173 switch (tmp & PIPECONF_BPC_MASK) {
6174 case PIPECONF_6BPC:
6175 pipe_config->pipe_bpp = 18;
6176 break;
6177 case PIPECONF_8BPC:
6178 pipe_config->pipe_bpp = 24;
6179 break;
6180 case PIPECONF_10BPC:
6181 pipe_config->pipe_bpp = 30;
6182 break;
6183 case PIPECONF_12BPC:
6184 pipe_config->pipe_bpp = 36;
6185 break;
6186 default:
6187 break;
6188 }
6189
Daniel Vetterab9412b2013-05-03 11:49:46 +02006190 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006191 struct intel_shared_dpll *pll;
6192
Daniel Vetter88adfff2013-03-28 10:42:01 +01006193 pipe_config->has_pch_encoder = true;
6194
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006195 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6196 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6197 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006198
6199 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006200
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006201 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006202 pipe_config->shared_dpll =
6203 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006204 } else {
6205 tmp = I915_READ(PCH_DPLL_SEL);
6206 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6207 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6208 else
6209 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6210 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006211
6212 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6213
6214 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6215 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006216
6217 tmp = pipe_config->dpll_hw_state.dpll;
6218 pipe_config->pixel_multiplier =
6219 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6220 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006221
6222 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006223 } else {
6224 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006225 }
6226
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006227 intel_get_pipe_timings(crtc, pipe_config);
6228
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006229 ironlake_get_pfit_config(crtc, pipe_config);
6230
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006231 return true;
6232}
6233
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006234static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6235{
6236 struct drm_device *dev = dev_priv->dev;
6237 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6238 struct intel_crtc *crtc;
6239 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006240 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006241
6242 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6243 WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
6244 pipe_name(crtc->pipe));
6245
6246 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6247 WARN(plls->spll_refcount, "SPLL enabled\n");
6248 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6249 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6250 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6251 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6252 "CPU PWM1 enabled\n");
6253 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6254 "CPU PWM2 enabled\n");
6255 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6256 "PCH PWM1 enabled\n");
6257 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6258 "Utility pin enabled\n");
6259 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6260
6261 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6262 val = I915_READ(DEIMR);
6263 WARN((val & ~DE_PCH_EVENT_IVB) != val,
6264 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6265 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006266 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006267 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6268 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6269}
6270
6271/*
6272 * This function implements pieces of two sequences from BSpec:
6273 * - Sequence for display software to disable LCPLL
6274 * - Sequence for display software to allow package C8+
6275 * The steps implemented here are just the steps that actually touch the LCPLL
6276 * register. Callers should take care of disabling all the display engine
6277 * functions, doing the mode unset, fixing interrupts, etc.
6278 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006279static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6280 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006281{
6282 uint32_t val;
6283
6284 assert_can_disable_lcpll(dev_priv);
6285
6286 val = I915_READ(LCPLL_CTL);
6287
6288 if (switch_to_fclk) {
6289 val |= LCPLL_CD_SOURCE_FCLK;
6290 I915_WRITE(LCPLL_CTL, val);
6291
6292 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6293 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6294 DRM_ERROR("Switching to FCLK failed\n");
6295
6296 val = I915_READ(LCPLL_CTL);
6297 }
6298
6299 val |= LCPLL_PLL_DISABLE;
6300 I915_WRITE(LCPLL_CTL, val);
6301 POSTING_READ(LCPLL_CTL);
6302
6303 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6304 DRM_ERROR("LCPLL still locked\n");
6305
6306 val = I915_READ(D_COMP);
6307 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006308 mutex_lock(&dev_priv->rps.hw_lock);
6309 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6310 DRM_ERROR("Failed to disable D_COMP\n");
6311 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006312 POSTING_READ(D_COMP);
6313 ndelay(100);
6314
6315 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6316 DRM_ERROR("D_COMP RCOMP still in progress\n");
6317
6318 if (allow_power_down) {
6319 val = I915_READ(LCPLL_CTL);
6320 val |= LCPLL_POWER_DOWN_ALLOW;
6321 I915_WRITE(LCPLL_CTL, val);
6322 POSTING_READ(LCPLL_CTL);
6323 }
6324}
6325
6326/*
6327 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6328 * source.
6329 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006330static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006331{
6332 uint32_t val;
6333
6334 val = I915_READ(LCPLL_CTL);
6335
6336 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6337 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6338 return;
6339
Paulo Zanoni215733f2013-08-19 13:18:07 -03006340 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6341 * we'll hang the machine! */
6342 dev_priv->uncore.funcs.force_wake_get(dev_priv);
6343
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006344 if (val & LCPLL_POWER_DOWN_ALLOW) {
6345 val &= ~LCPLL_POWER_DOWN_ALLOW;
6346 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006347 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006348 }
6349
6350 val = I915_READ(D_COMP);
6351 val |= D_COMP_COMP_FORCE;
6352 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006353 mutex_lock(&dev_priv->rps.hw_lock);
6354 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6355 DRM_ERROR("Failed to enable D_COMP\n");
6356 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006357 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006358
6359 val = I915_READ(LCPLL_CTL);
6360 val &= ~LCPLL_PLL_DISABLE;
6361 I915_WRITE(LCPLL_CTL, val);
6362
6363 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6364 DRM_ERROR("LCPLL not locked yet\n");
6365
6366 if (val & LCPLL_CD_SOURCE_FCLK) {
6367 val = I915_READ(LCPLL_CTL);
6368 val &= ~LCPLL_CD_SOURCE_FCLK;
6369 I915_WRITE(LCPLL_CTL, val);
6370
6371 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6372 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6373 DRM_ERROR("Switching back to LCPLL failed\n");
6374 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006375
6376 dev_priv->uncore.funcs.force_wake_put(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006377}
6378
Paulo Zanonic67a4702013-08-19 13:18:09 -03006379void hsw_enable_pc8_work(struct work_struct *__work)
6380{
6381 struct drm_i915_private *dev_priv =
6382 container_of(to_delayed_work(__work), struct drm_i915_private,
6383 pc8.enable_work);
6384 struct drm_device *dev = dev_priv->dev;
6385 uint32_t val;
6386
6387 if (dev_priv->pc8.enabled)
6388 return;
6389
6390 DRM_DEBUG_KMS("Enabling package C8+\n");
6391
6392 dev_priv->pc8.enabled = true;
6393
6394 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6395 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6396 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6397 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6398 }
6399
6400 lpt_disable_clkout_dp(dev);
6401 hsw_pc8_disable_interrupts(dev);
6402 hsw_disable_lcpll(dev_priv, true, true);
6403}
6404
6405static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6406{
6407 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6408 WARN(dev_priv->pc8.disable_count < 1,
6409 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6410
6411 dev_priv->pc8.disable_count--;
6412 if (dev_priv->pc8.disable_count != 0)
6413 return;
6414
6415 schedule_delayed_work(&dev_priv->pc8.enable_work,
Paulo Zanoni90058742013-08-19 13:18:11 -03006416 msecs_to_jiffies(i915_pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03006417}
6418
6419static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6420{
6421 struct drm_device *dev = dev_priv->dev;
6422 uint32_t val;
6423
6424 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6425 WARN(dev_priv->pc8.disable_count < 0,
6426 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6427
6428 dev_priv->pc8.disable_count++;
6429 if (dev_priv->pc8.disable_count != 1)
6430 return;
6431
6432 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
6433 if (!dev_priv->pc8.enabled)
6434 return;
6435
6436 DRM_DEBUG_KMS("Disabling package C8+\n");
6437
6438 hsw_restore_lcpll(dev_priv);
6439 hsw_pc8_restore_interrupts(dev);
6440 lpt_init_pch_refclk(dev);
6441
6442 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6443 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6444 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
6445 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6446 }
6447
6448 intel_prepare_ddi(dev);
6449 i915_gem_init_swizzling(dev);
6450 mutex_lock(&dev_priv->rps.hw_lock);
6451 gen6_update_ring_freq(dev);
6452 mutex_unlock(&dev_priv->rps.hw_lock);
6453 dev_priv->pc8.enabled = false;
6454}
6455
6456void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6457{
6458 mutex_lock(&dev_priv->pc8.lock);
6459 __hsw_enable_package_c8(dev_priv);
6460 mutex_unlock(&dev_priv->pc8.lock);
6461}
6462
6463void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
6464{
6465 mutex_lock(&dev_priv->pc8.lock);
6466 __hsw_disable_package_c8(dev_priv);
6467 mutex_unlock(&dev_priv->pc8.lock);
6468}
6469
6470static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
6471{
6472 struct drm_device *dev = dev_priv->dev;
6473 struct intel_crtc *crtc;
6474 uint32_t val;
6475
6476 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
6477 if (crtc->base.enabled)
6478 return false;
6479
6480 /* This case is still possible since we have the i915.disable_power_well
6481 * parameter and also the KVMr or something else might be requesting the
6482 * power well. */
6483 val = I915_READ(HSW_PWR_WELL_DRIVER);
6484 if (val != 0) {
6485 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
6486 return false;
6487 }
6488
6489 return true;
6490}
6491
6492/* Since we're called from modeset_global_resources there's no way to
6493 * symmetrically increase and decrease the refcount, so we use
6494 * dev_priv->pc8.requirements_met to track whether we already have the refcount
6495 * or not.
6496 */
6497static void hsw_update_package_c8(struct drm_device *dev)
6498{
6499 struct drm_i915_private *dev_priv = dev->dev_private;
6500 bool allow;
6501
6502 if (!i915_enable_pc8)
6503 return;
6504
6505 mutex_lock(&dev_priv->pc8.lock);
6506
6507 allow = hsw_can_enable_package_c8(dev_priv);
6508
6509 if (allow == dev_priv->pc8.requirements_met)
6510 goto done;
6511
6512 dev_priv->pc8.requirements_met = allow;
6513
6514 if (allow)
6515 __hsw_enable_package_c8(dev_priv);
6516 else
6517 __hsw_disable_package_c8(dev_priv);
6518
6519done:
6520 mutex_unlock(&dev_priv->pc8.lock);
6521}
6522
6523static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
6524{
6525 if (!dev_priv->pc8.gpu_idle) {
6526 dev_priv->pc8.gpu_idle = true;
6527 hsw_enable_package_c8(dev_priv);
6528 }
6529}
6530
6531static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
6532{
6533 if (dev_priv->pc8.gpu_idle) {
6534 dev_priv->pc8.gpu_idle = false;
6535 hsw_disable_package_c8(dev_priv);
6536 }
Daniel Vetter94352cf2012-07-05 22:51:56 +02006537}
Eric Anholtf564048e2011-03-30 13:01:02 -07006538
6539static void haswell_modeset_global_resources(struct drm_device *dev)
6540{
Daniel Vetter9256aa12012-10-31 19:26:13 +01006541 bool enable = false;
6542 struct intel_crtc *crtc;
Eric Anholt0b701d22011-03-30 13:01:03 -07006543
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006544 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
6545 if (!crtc->base.enabled)
6546 continue;
Eric Anholt0b701d22011-03-30 13:01:03 -07006547
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006548 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.enabled ||
Jesse Barnes79e53942008-11-07 14:24:08 -08006549 crtc->config.cpu_transcoder != TRANSCODER_EDP)
6550 enable = true;
6551 }
6552
6553 intel_set_power_well(dev, enable);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006554
6555 hsw_update_package_c8(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08006556}
6557
6558static int haswell_crtc_mode_set(struct drm_crtc *crtc,
6559 int x, int y,
6560 struct drm_framebuffer *fb)
6561{
6562 struct drm_device *dev = crtc->dev;
6563 struct drm_i915_private *dev_priv = dev->dev_private;
6564 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6565 int plane = intel_crtc->plane;
6566 int ret;
6567
6568 if (!intel_ddi_pll_mode_set(crtc))
6569 return -EINVAL;
6570
Chris Wilson560b85b2010-08-07 11:01:38 +01006571 if (intel_crtc->config.has_dp_encoder)
6572 intel_dp_set_m_n(intel_crtc);
6573
6574 intel_crtc->lowfreq_avail = false;
6575
6576 intel_set_pipe_timings(intel_crtc);
6577
6578 if (intel_crtc->config.has_pch_encoder) {
6579 intel_cpu_transcoder_set_m_n(intel_crtc,
6580 &intel_crtc->config.fdi_m_n);
6581 }
6582
6583 haswell_set_pipeconf(crtc);
6584
6585 intel_set_pipe_csc(crtc);
6586
6587 /* Set up the display plane register */
6588 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
6589 POSTING_READ(DSPCNTR(plane));
6590
6591 ret = intel_pipe_set_base(crtc, x, y, fb);
6592
Chris Wilson560b85b2010-08-07 11:01:38 +01006593 return ret;
6594}
6595
6596static bool haswell_get_pipe_config(struct intel_crtc *crtc,
6597 struct intel_crtc_config *pipe_config)
6598{
6599 struct drm_device *dev = crtc->base.dev;
6600 struct drm_i915_private *dev_priv = dev->dev_private;
6601 enum intel_display_power_domain pfit_domain;
6602 uint32_t tmp;
6603
6604 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
6605 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
6606
6607 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
6608 if (tmp & TRANS_DDI_FUNC_ENABLE) {
6609 enum pipe trans_edp_pipe;
6610 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
6611 default:
6612 WARN(1, "unknown pipe linked to edp transcoder\n");
6613 case TRANS_DDI_EDP_INPUT_A_ONOFF:
6614 case TRANS_DDI_EDP_INPUT_A_ON:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006615 trans_edp_pipe = PIPE_A;
Chris Wilson6b383a72010-09-13 13:54:26 +01006616 break;
6617 case TRANS_DDI_EDP_INPUT_B_ONOFF:
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006618 trans_edp_pipe = PIPE_B;
6619 break;
6620 case TRANS_DDI_EDP_INPUT_C_ONOFF:
6621 trans_edp_pipe = PIPE_C;
6622 break;
6623 }
6624
Chris Wilson560b85b2010-08-07 11:01:38 +01006625 if (trans_edp_pipe == crtc->pipe)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006626 pipe_config->cpu_transcoder = TRANSCODER_EDP;
6627 }
6628
6629 if (!intel_display_power_enabled(dev,
Chris Wilson6b383a72010-09-13 13:54:26 +01006630 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006631 return false;
6632
6633 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
6634 if (!(tmp & PIPECONF_ENABLE))
6635 return false;
6636
6637 /*
6638 * Haswell has only FDI/PCH transcoder A. It is which is connected to
6639 * DDI E. So just check whether this pipe is wired to DDI E and whether
6640 * the PCH transcoder is on.
6641 */
6642 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
6643 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
6644 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
6645 pipe_config->has_pch_encoder = true;
6646
6647 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
6648 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6649 FDI_DP_PORT_WIDTH_SHIFT) + 1;
6650
6651 ironlake_get_fdi_m_n_config(crtc, pipe_config);
6652 }
6653
6654 intel_get_pipe_timings(crtc, pipe_config);
6655
6656 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
6657 if (intel_display_power_enabled(dev, pfit_domain))
6658 ironlake_get_pfit_config(crtc, pipe_config);
Chris Wilson560b85b2010-08-07 11:01:38 +01006659
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006660 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
6661 (I915_READ(IPS_CTL) & IPS_ENABLE);
6662
Chris Wilson560b85b2010-08-07 11:01:38 +01006663 pipe_config->pixel_multiplier = 1;
6664
6665 return true;
6666}
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006667
6668static int intel_crtc_mode_set(struct drm_crtc *crtc,
6669 int x, int y,
6670 struct drm_framebuffer *fb)
6671{
Jesse Barnes79e53942008-11-07 14:24:08 -08006672 struct drm_device *dev = crtc->dev;
Chris Wilson05394f32010-11-08 19:18:58 +00006673 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtf564048e2011-03-30 13:01:02 -07006674 struct intel_encoder *encoder;
6675 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07006676 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
6677 int pipe = intel_crtc->pipe;
6678 int ret;
6679
Eric Anholt0b701d22011-03-30 13:01:03 -07006680 drm_vblank_pre_modeset(dev, pipe);
6681
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01006682 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
6683
Jesse Barnes79e53942008-11-07 14:24:08 -08006684 drm_vblank_post_modeset(dev, pipe);
6685
Daniel Vetter9256aa12012-10-31 19:26:13 +01006686 if (ret != 0)
6687 return ret;
6688
6689 for_each_encoder_on_crtc(dev, crtc, encoder) {
6690 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
6691 encoder->base.base.id,
6692 drm_get_encoder_name(&encoder->base),
6693 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02006694 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01006695 }
6696
6697 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006698}
6699
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006700static bool intel_eld_uptodate(struct drm_connector *connector,
6701 int reg_eldv, uint32_t bits_eldv,
6702 int reg_elda, uint32_t bits_elda,
6703 int reg_edid)
6704{
6705 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6706 uint8_t *eld = connector->eld;
6707 uint32_t i;
6708
6709 i = I915_READ(reg_eldv);
6710 i &= bits_eldv;
6711
6712 if (!eld[0])
6713 return !i;
6714
6715 if (!i)
6716 return false;
6717
6718 i = I915_READ(reg_elda);
6719 i &= ~bits_elda;
6720 I915_WRITE(reg_elda, i);
6721
6722 for (i = 0; i < eld[2]; i++)
6723 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6724 return false;
6725
6726 return true;
6727}
6728
Wu Fengguange0dac652011-09-05 14:25:34 +08006729static void g4x_write_eld(struct drm_connector *connector,
6730 struct drm_crtc *crtc)
6731{
6732 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6733 uint8_t *eld = connector->eld;
6734 uint32_t eldv;
6735 uint32_t len;
6736 uint32_t i;
6737
6738 i = I915_READ(G4X_AUD_VID_DID);
6739
6740 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6741 eldv = G4X_ELDV_DEVCL_DEVBLC;
6742 else
6743 eldv = G4X_ELDV_DEVCTG;
6744
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006745 if (intel_eld_uptodate(connector,
6746 G4X_AUD_CNTL_ST, eldv,
6747 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6748 G4X_HDMIW_HDMIEDID))
6749 return;
6750
Wu Fengguange0dac652011-09-05 14:25:34 +08006751 i = I915_READ(G4X_AUD_CNTL_ST);
6752 i &= ~(eldv | G4X_ELD_ADDR);
6753 len = (i >> 9) & 0x1f; /* ELD buffer size */
6754 I915_WRITE(G4X_AUD_CNTL_ST, i);
6755
6756 if (!eld[0])
6757 return;
6758
6759 len = min_t(uint8_t, eld[2], len);
6760 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6761 for (i = 0; i < len; i++)
6762 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6763
6764 i = I915_READ(G4X_AUD_CNTL_ST);
6765 i |= eldv;
6766 I915_WRITE(G4X_AUD_CNTL_ST, i);
6767}
6768
Wang Xingchao83358c852012-08-16 22:43:37 +08006769static void haswell_write_eld(struct drm_connector *connector,
6770 struct drm_crtc *crtc)
6771{
6772 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6773 uint8_t *eld = connector->eld;
6774 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006776 uint32_t eldv;
6777 uint32_t i;
6778 int len;
6779 int pipe = to_intel_crtc(crtc)->pipe;
6780 int tmp;
6781
6782 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6783 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6784 int aud_config = HSW_AUD_CFG(pipe);
6785 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6786
6787
6788 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6789
6790 /* Audio output enable */
6791 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6792 tmp = I915_READ(aud_cntrl_st2);
6793 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6794 I915_WRITE(aud_cntrl_st2, tmp);
6795
6796 /* Wait for 1 vertical blank */
6797 intel_wait_for_vblank(dev, pipe);
6798
6799 /* Set ELD valid state */
6800 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006801 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006802 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6803 I915_WRITE(aud_cntrl_st2, tmp);
6804 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006805 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006806
6807 /* Enable HDMI mode */
6808 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02006809 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08006810 /* clear N_programing_enable and N_value_index */
6811 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6812 I915_WRITE(aud_config, tmp);
6813
6814 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6815
6816 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006817 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006818
6819 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6820 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6821 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6822 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6823 } else
6824 I915_WRITE(aud_config, 0);
6825
6826 if (intel_eld_uptodate(connector,
6827 aud_cntrl_st2, eldv,
6828 aud_cntl_st, IBX_ELD_ADDRESS,
6829 hdmiw_hdmiedid))
6830 return;
6831
6832 i = I915_READ(aud_cntrl_st2);
6833 i &= ~eldv;
6834 I915_WRITE(aud_cntrl_st2, i);
6835
6836 if (!eld[0])
6837 return;
6838
6839 i = I915_READ(aud_cntl_st);
6840 i &= ~IBX_ELD_ADDRESS;
6841 I915_WRITE(aud_cntl_st, i);
6842 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6843 DRM_DEBUG_DRIVER("port num:%d\n", i);
6844
6845 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6846 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6847 for (i = 0; i < len; i++)
6848 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6849
6850 i = I915_READ(aud_cntrl_st2);
6851 i |= eldv;
6852 I915_WRITE(aud_cntrl_st2, i);
6853
6854}
6855
Wu Fengguange0dac652011-09-05 14:25:34 +08006856static void ironlake_write_eld(struct drm_connector *connector,
6857 struct drm_crtc *crtc)
6858{
6859 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6860 uint8_t *eld = connector->eld;
6861 uint32_t eldv;
6862 uint32_t i;
6863 int len;
6864 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006865 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006866 int aud_cntl_st;
6867 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006868 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006869
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006870 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006871 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6872 aud_config = IBX_AUD_CFG(pipe);
6873 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006874 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006875 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006876 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6877 aud_config = CPT_AUD_CFG(pipe);
6878 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006879 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006880 }
6881
Wang Xingchao9b138a82012-08-09 16:52:18 +08006882 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006883
6884 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006885 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006886 if (!i) {
6887 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6888 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006889 eldv = IBX_ELD_VALIDB;
6890 eldv |= IBX_ELD_VALIDB << 4;
6891 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006892 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006893 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006894 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006895 }
6896
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006897 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6898 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6899 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006900 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6901 } else
6902 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006903
6904 if (intel_eld_uptodate(connector,
6905 aud_cntrl_st2, eldv,
6906 aud_cntl_st, IBX_ELD_ADDRESS,
6907 hdmiw_hdmiedid))
6908 return;
6909
Wu Fengguange0dac652011-09-05 14:25:34 +08006910 i = I915_READ(aud_cntrl_st2);
6911 i &= ~eldv;
6912 I915_WRITE(aud_cntrl_st2, i);
6913
6914 if (!eld[0])
6915 return;
6916
Wu Fengguange0dac652011-09-05 14:25:34 +08006917 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006918 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006919 I915_WRITE(aud_cntl_st, i);
6920
6921 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6922 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6923 for (i = 0; i < len; i++)
6924 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6925
6926 i = I915_READ(aud_cntrl_st2);
6927 i |= eldv;
6928 I915_WRITE(aud_cntrl_st2, i);
6929}
6930
6931void intel_write_eld(struct drm_encoder *encoder,
6932 struct drm_display_mode *mode)
6933{
6934 struct drm_crtc *crtc = encoder->crtc;
6935 struct drm_connector *connector;
6936 struct drm_device *dev = encoder->dev;
6937 struct drm_i915_private *dev_priv = dev->dev_private;
6938
6939 connector = drm_select_eld(encoder, mode);
6940 if (!connector)
6941 return;
6942
6943 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6944 connector->base.id,
6945 drm_get_connector_name(connector),
6946 connector->encoder->base.id,
6947 drm_get_encoder_name(connector->encoder));
6948
6949 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6950
6951 if (dev_priv->display.write_eld)
6952 dev_priv->display.write_eld(connector, crtc);
6953}
6954
Jesse Barnes79e53942008-11-07 14:24:08 -08006955static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6956{
6957 struct drm_device *dev = crtc->dev;
6958 struct drm_i915_private *dev_priv = dev->dev_private;
6959 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6960 bool visible = base != 0;
6961 u32 cntl;
6962
6963 if (intel_crtc->cursor_visible == visible)
6964 return;
6965
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006966 cntl = I915_READ(_CURACNTR);
Jesse Barnes79e53942008-11-07 14:24:08 -08006967 if (visible) {
6968 /* On these chipsets we can only modify the base whilst
6969 * the cursor is disabled.
6970 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006971 I915_WRITE(_CURABASE, base);
Jesse Barnes79e53942008-11-07 14:24:08 -08006972
6973 cntl &= ~(CURSOR_FORMAT_MASK);
6974 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6975 cntl |= CURSOR_ENABLE |
6976 CURSOR_GAMMA_ENABLE |
6977 CURSOR_FORMAT_ARGB;
6978 } else
6979 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006980 I915_WRITE(_CURACNTR, cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08006981
6982 intel_crtc->cursor_visible = visible;
6983}
6984
6985static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6986{
6987 struct drm_device *dev = crtc->dev;
6988 struct drm_i915_private *dev_priv = dev->dev_private;
6989 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6990 int pipe = intel_crtc->pipe;
6991 bool visible = base != 0;
6992
6993 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006994 uint32_t cntl = I915_READ(CURCNTR(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006995 if (base) {
6996 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6997 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6998 cntl |= pipe << 28; /* Connect to correct pipe */
6999 } else {
7000 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7001 cntl |= CURSOR_MODE_DISABLE;
7002 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007003 I915_WRITE(CURCNTR(pipe), cntl);
Jesse Barnes79e53942008-11-07 14:24:08 -08007004
7005 intel_crtc->cursor_visible = visible;
7006 }
7007 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007008 I915_WRITE(CURBASE(pipe), base);
Jesse Barnes79e53942008-11-07 14:24:08 -08007009}
7010
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007011static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7012{
7013 struct drm_device *dev = crtc->dev;
7014 struct drm_i915_private *dev_priv = dev->dev_private;
7015 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7016 int pipe = intel_crtc->pipe;
7017 bool visible = base != 0;
7018
7019 if (intel_crtc->cursor_visible != visible) {
7020 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7021 if (base) {
7022 cntl &= ~CURSOR_MODE;
7023 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7024 } else {
7025 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7026 cntl |= CURSOR_MODE_DISABLE;
7027 }
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007028 if (IS_HASWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007029 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007030 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7031 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007032 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7033
7034 intel_crtc->cursor_visible = visible;
7035 }
7036 /* and commit changes on next vblank */
7037 I915_WRITE(CURBASE_IVB(pipe), base);
7038}
7039
Jesse Barnes79e53942008-11-07 14:24:08 -08007040/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
7041static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7042 bool on)
7043{
7044 struct drm_device *dev = crtc->dev;
7045 struct drm_i915_private *dev_priv = dev->dev_private;
7046 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7047 int pipe = intel_crtc->pipe;
7048 int x = intel_crtc->cursor_x;
7049 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007050 u32 base = 0, pos = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007051 bool visible;
7052
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007053 if (on)
Jesse Barnes79e53942008-11-07 14:24:08 -08007054 base = intel_crtc->cursor_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08007055
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007056 if (x >= intel_crtc->config.pipe_src_w)
7057 base = 0;
7058
7059 if (y >= intel_crtc->config.pipe_src_h)
Jesse Barnes79e53942008-11-07 14:24:08 -08007060 base = 0;
7061
7062 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007063 if (x + intel_crtc->cursor_width <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007064 base = 0;
7065
7066 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7067 x = -x;
7068 }
7069 pos |= x << CURSOR_X_SHIFT;
7070
7071 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007072 if (y + intel_crtc->cursor_height <= 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08007073 base = 0;
7074
7075 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7076 y = -y;
7077 }
7078 pos |= y << CURSOR_Y_SHIFT;
7079
7080 visible = base != 0;
7081 if (!visible && !intel_crtc->cursor_visible)
7082 return;
7083
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03007084 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007085 I915_WRITE(CURPOS_IVB(pipe), pos);
7086 ivb_update_cursor(crtc, base);
7087 } else {
7088 I915_WRITE(CURPOS(pipe), pos);
7089 if (IS_845G(dev) || IS_I865G(dev))
7090 i845_update_cursor(crtc, base);
7091 else
7092 i9xx_update_cursor(crtc, base);
7093 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007094}
7095
7096static int intel_crtc_cursor_set(struct drm_crtc *crtc,
7097 struct drm_file *file,
7098 uint32_t handle,
7099 uint32_t width, uint32_t height)
7100{
7101 struct drm_device *dev = crtc->dev;
7102 struct drm_i915_private *dev_priv = dev->dev_private;
7103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007104 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007105 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007106 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007107
Jesse Barnes79e53942008-11-07 14:24:08 -08007108 /* if we want to turn off the cursor ignore width and height */
7109 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007110 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007111 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007112 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007113 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007114 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007115 }
7116
7117 /* Currently we only support 64x64 cursors */
7118 if (width != 64 || height != 64) {
7119 DRM_ERROR("we currently only support 64x64 cursors\n");
7120 return -EINVAL;
7121 }
7122
Chris Wilson05394f32010-11-08 19:18:58 +00007123 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007124 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007125 return -ENOENT;
7126
Chris Wilson05394f32010-11-08 19:18:58 +00007127 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007128 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007129 ret = -ENOMEM;
7130 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007131 }
7132
Dave Airlie71acb5e2008-12-30 20:31:46 +10007133 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007134 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007135 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007136 unsigned alignment;
7137
Chris Wilsond9e86c02010-11-10 16:40:20 +00007138 if (obj->tiling_mode) {
7139 DRM_ERROR("cursor cannot be tiled\n");
7140 ret = -EINVAL;
7141 goto fail_locked;
7142 }
7143
Chris Wilson693db182013-03-05 14:52:39 +00007144 /* Note that the w/a also requires 2 PTE of padding following
7145 * the bo. We currently fill all unused PTE with the shadow
7146 * page and so we should always have valid PTE following the
7147 * cursor preventing the VT-d warning.
7148 */
7149 alignment = 0;
7150 if (need_vtd_wa(dev))
7151 alignment = 64*1024;
7152
7153 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007154 if (ret) {
7155 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007156 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007157 }
7158
Chris Wilsond9e86c02010-11-10 16:40:20 +00007159 ret = i915_gem_object_put_fence(obj);
7160 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007161 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007162 goto fail_unpin;
7163 }
7164
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007165 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007166 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007167 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007168 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007169 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7170 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007171 if (ret) {
7172 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007173 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007174 }
Chris Wilson05394f32010-11-08 19:18:58 +00007175 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007176 }
7177
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007178 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007179 I915_WRITE(CURSIZE, (height << 12) | width);
7180
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007181 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007182 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05007183 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007184 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007185 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7186 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007187 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007188 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007189 }
Jesse Barnes80824002009-09-10 15:28:06 -07007190
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007191 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007192
7193 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007194 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007195 intel_crtc->cursor_width = width;
7196 intel_crtc->cursor_height = height;
7197
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007198 if (intel_crtc->active)
7199 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007200
Jesse Barnes79e53942008-11-07 14:24:08 -08007201 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007202fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007203 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007204fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007205 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007206fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007207 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007208 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007209}
7210
7211static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7212{
Jesse Barnes79e53942008-11-07 14:24:08 -08007213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007214
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007215 intel_crtc->cursor_x = x;
7216 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07007217
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007218 if (intel_crtc->active)
7219 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007220
7221 return 0;
7222}
7223
Jesse Barnes79e53942008-11-07 14:24:08 -08007224static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007225 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007226{
James Simmons72034252010-08-03 01:33:19 +01007227 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007228 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007229
James Simmons72034252010-08-03 01:33:19 +01007230 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007231 intel_crtc->lut_r[i] = red[i] >> 8;
7232 intel_crtc->lut_g[i] = green[i] >> 8;
7233 intel_crtc->lut_b[i] = blue[i] >> 8;
7234 }
7235
7236 intel_crtc_load_lut(crtc);
7237}
7238
Jesse Barnes79e53942008-11-07 14:24:08 -08007239/* VESA 640x480x72Hz mode to set on the pipe */
7240static struct drm_display_mode load_detect_mode = {
7241 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7242 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7243};
7244
Chris Wilsond2dff872011-04-19 08:36:26 +01007245static struct drm_framebuffer *
7246intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007247 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01007248 struct drm_i915_gem_object *obj)
7249{
7250 struct intel_framebuffer *intel_fb;
7251 int ret;
7252
7253 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7254 if (!intel_fb) {
7255 drm_gem_object_unreference_unlocked(&obj->base);
7256 return ERR_PTR(-ENOMEM);
7257 }
7258
7259 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
7260 if (ret) {
7261 drm_gem_object_unreference_unlocked(&obj->base);
7262 kfree(intel_fb);
7263 return ERR_PTR(ret);
7264 }
7265
7266 return &intel_fb->base;
7267}
7268
7269static u32
7270intel_framebuffer_pitch_for_width(int width, int bpp)
7271{
7272 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7273 return ALIGN(pitch, 64);
7274}
7275
7276static u32
7277intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7278{
7279 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7280 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7281}
7282
7283static struct drm_framebuffer *
7284intel_framebuffer_create_for_mode(struct drm_device *dev,
7285 struct drm_display_mode *mode,
7286 int depth, int bpp)
7287{
7288 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007289 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007290
7291 obj = i915_gem_alloc_object(dev,
7292 intel_framebuffer_size_for_mode(mode, bpp));
7293 if (obj == NULL)
7294 return ERR_PTR(-ENOMEM);
7295
7296 mode_cmd.width = mode->hdisplay;
7297 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007298 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7299 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007300 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007301
7302 return intel_framebuffer_create(dev, &mode_cmd, obj);
7303}
7304
7305static struct drm_framebuffer *
7306mode_fits_in_fbdev(struct drm_device *dev,
7307 struct drm_display_mode *mode)
7308{
7309 struct drm_i915_private *dev_priv = dev->dev_private;
7310 struct drm_i915_gem_object *obj;
7311 struct drm_framebuffer *fb;
7312
7313 if (dev_priv->fbdev == NULL)
7314 return NULL;
7315
7316 obj = dev_priv->fbdev->ifb.obj;
7317 if (obj == NULL)
7318 return NULL;
7319
7320 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007321 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7322 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007323 return NULL;
7324
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007325 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007326 return NULL;
7327
7328 return fb;
7329}
7330
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007331bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007332 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007333 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007334{
7335 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007336 struct intel_encoder *intel_encoder =
7337 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08007338 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01007339 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08007340 struct drm_crtc *crtc = NULL;
7341 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02007342 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08007343 int i = -1;
7344
Chris Wilsond2dff872011-04-19 08:36:26 +01007345 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7346 connector->base.id, drm_get_connector_name(connector),
7347 encoder->base.id, drm_get_encoder_name(encoder));
7348
Jesse Barnes79e53942008-11-07 14:24:08 -08007349 /*
7350 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01007351 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007352 * - if the connector already has an assigned crtc, use it (but make
7353 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01007354 *
Jesse Barnes79e53942008-11-07 14:24:08 -08007355 * - try to find the first unused crtc that can drive this connector,
7356 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08007357 */
7358
7359 /* See if we already have a CRTC for this connector */
7360 if (encoder->crtc) {
7361 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01007362
Daniel Vetter7b240562012-12-12 00:35:33 +01007363 mutex_lock(&crtc->mutex);
7364
Daniel Vetter24218aa2012-08-12 19:27:11 +02007365 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007366 old->load_detect_temp = false;
7367
7368 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007369 if (connector->dpms != DRM_MODE_DPMS_ON)
7370 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01007371
Chris Wilson71731882011-04-19 23:10:58 +01007372 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007373 }
7374
7375 /* Find an unused one (if possible) */
7376 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
7377 i++;
7378 if (!(encoder->possible_crtcs & (1 << i)))
7379 continue;
7380 if (!possible_crtc->enabled) {
7381 crtc = possible_crtc;
7382 break;
7383 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007384 }
7385
7386 /*
7387 * If we didn't find an unused CRTC, don't use any.
7388 */
7389 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01007390 DRM_DEBUG_KMS("no pipe available for load-detect\n");
7391 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007392 }
7393
Daniel Vetter7b240562012-12-12 00:35:33 +01007394 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02007395 intel_encoder->new_crtc = to_intel_crtc(crtc);
7396 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007397
7398 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02007399 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01007400 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01007401 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08007402
Chris Wilson64927112011-04-20 07:25:26 +01007403 if (!mode)
7404 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08007405
Chris Wilsond2dff872011-04-19 08:36:26 +01007406 /* We need a framebuffer large enough to accommodate all accesses
7407 * that the plane may generate whilst we perform load detection.
7408 * We can not rely on the fbcon either being present (we get called
7409 * during its initialisation to detect all boot displays, or it may
7410 * not even exist) or that it is large enough to satisfy the
7411 * requested mode.
7412 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02007413 fb = mode_fits_in_fbdev(dev, mode);
7414 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007415 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007416 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
7417 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01007418 } else
7419 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02007420 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01007421 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01007422 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007423 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007424 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007425
Chris Wilsonc0c36b942012-12-19 16:08:43 +00007426 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01007427 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01007428 if (old->release_fb)
7429 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01007430 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00007431 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08007432 }
Chris Wilson71731882011-04-19 23:10:58 +01007433
Jesse Barnes79e53942008-11-07 14:24:08 -08007434 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007435 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01007436 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08007437}
7438
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007439void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01007440 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007441{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007442 struct intel_encoder *intel_encoder =
7443 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01007444 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01007445 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08007446
Chris Wilsond2dff872011-04-19 08:36:26 +01007447 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7448 connector->base.id, drm_get_connector_name(connector),
7449 encoder->base.id, drm_get_encoder_name(encoder));
7450
Chris Wilson8261b192011-04-19 23:18:09 +01007451 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02007452 to_intel_connector(connector)->new_encoder = NULL;
7453 intel_encoder->new_crtc = NULL;
7454 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01007455
Daniel Vetter36206362012-12-10 20:42:17 +01007456 if (old->release_fb) {
7457 drm_framebuffer_unregister_private(old->release_fb);
7458 drm_framebuffer_unreference(old->release_fb);
7459 }
Chris Wilsond2dff872011-04-19 08:36:26 +01007460
Daniel Vetter67c96402013-01-23 16:25:09 +00007461 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01007462 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007463 }
7464
Eric Anholtc751ce42010-03-25 11:48:48 -07007465 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02007466 if (old->dpms_mode != DRM_MODE_DPMS_ON)
7467 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01007468
7469 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08007470}
7471
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007472static int i9xx_pll_refclk(struct drm_device *dev,
7473 const struct intel_crtc_config *pipe_config)
7474{
7475 struct drm_i915_private *dev_priv = dev->dev_private;
7476 u32 dpll = pipe_config->dpll_hw_state.dpll;
7477
7478 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
7479 return dev_priv->vbt.lvds_ssc_freq * 1000;
7480 else if (HAS_PCH_SPLIT(dev))
7481 return 120000;
7482 else if (!IS_GEN2(dev))
7483 return 96000;
7484 else
7485 return 48000;
7486}
7487
Jesse Barnes79e53942008-11-07 14:24:08 -08007488/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007489static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
7490 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08007491{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007492 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007493 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007494 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007495 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007496 u32 fp;
7497 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007498 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08007499
7500 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03007501 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007502 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03007503 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08007504
7505 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007506 if (IS_PINEVIEW(dev)) {
7507 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
7508 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08007509 } else {
7510 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
7511 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
7512 }
7513
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007514 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05007515 if (IS_PINEVIEW(dev))
7516 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
7517 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08007518 else
7519 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08007520 DPLL_FPA01_P1_POST_DIV_SHIFT);
7521
7522 switch (dpll & DPLL_MODE_MASK) {
7523 case DPLLB_MODE_DAC_SERIAL:
7524 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
7525 5 : 10;
7526 break;
7527 case DPLLB_MODE_LVDS:
7528 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
7529 7 : 14;
7530 break;
7531 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08007532 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08007533 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007534 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08007535 }
7536
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007537 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007538 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02007539 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007540 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007541 } else {
7542 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
7543
7544 if (is_lvds) {
7545 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
7546 DPLL_FPA01_P1_POST_DIV_SHIFT);
7547 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08007548 } else {
7549 if (dpll & PLL_P1_DIVIDE_BY_TWO)
7550 clock.p1 = 2;
7551 else {
7552 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
7553 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
7554 }
7555 if (dpll & PLL_P2_DIVIDE_BY_4)
7556 clock.p2 = 4;
7557 else
7558 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08007559 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03007560
7561 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08007562 }
7563
Ville Syrjälä18442d02013-09-13 16:00:08 +03007564 /*
7565 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01007566 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03007567 * encoder's get_config() function.
7568 */
7569 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007570}
7571
Ville Syrjälä6878da02013-09-13 15:59:11 +03007572int intel_dotclock_calculate(int link_freq,
7573 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007574{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007575 /*
7576 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007577 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007578 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007579 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007580 *
7581 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03007582 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08007583 */
7584
Ville Syrjälä6878da02013-09-13 15:59:11 +03007585 if (!m_n->link_n)
7586 return 0;
7587
7588 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
7589}
7590
Ville Syrjälä18442d02013-09-13 16:00:08 +03007591static void ironlake_pch_clock_get(struct intel_crtc *crtc,
7592 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03007593{
7594 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007595
7596 /* read out port_clock from the DPLL */
7597 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03007598
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007599 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03007600 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01007601 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03007602 * agree once we know their relationship in the encoder's
7603 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007604 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01007605 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03007606 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
7607 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08007608}
7609
7610/** Returns the currently programmed mode of the given pipe. */
7611struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
7612 struct drm_crtc *crtc)
7613{
Jesse Barnes548f2452011-02-17 10:40:53 -08007614 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08007615 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02007616 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08007617 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007618 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02007619 int htot = I915_READ(HTOTAL(cpu_transcoder));
7620 int hsync = I915_READ(HSYNC(cpu_transcoder));
7621 int vtot = I915_READ(VTOTAL(cpu_transcoder));
7622 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03007623 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08007624
7625 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
7626 if (!mode)
7627 return NULL;
7628
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007629 /*
7630 * Construct a pipe_config sufficient for getting the clock info
7631 * back out of crtc_clock_get.
7632 *
7633 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
7634 * to use a real value here instead.
7635 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03007636 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007637 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03007638 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
7639 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
7640 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03007641 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
7642
Ville Syrjälä773ae032013-09-23 17:48:20 +03007643 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08007644 mode->hdisplay = (htot & 0xffff) + 1;
7645 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
7646 mode->hsync_start = (hsync & 0xffff) + 1;
7647 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
7648 mode->vdisplay = (vtot & 0xffff) + 1;
7649 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
7650 mode->vsync_start = (vsync & 0xffff) + 1;
7651 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
7652
7653 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08007654
7655 return mode;
7656}
7657
Daniel Vetter3dec0092010-08-20 21:40:52 +02007658static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07007659{
7660 struct drm_device *dev = crtc->dev;
7661 drm_i915_private_t *dev_priv = dev->dev_private;
7662 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7663 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007664 int dpll_reg = DPLL(pipe);
7665 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07007666
Eric Anholtbad720f2009-10-22 16:11:14 -07007667 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007668 return;
7669
7670 if (!dev_priv->lvds_downclock_avail)
7671 return;
7672
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007673 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007674 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08007675 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007676
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007677 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007678
7679 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
7680 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007681 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08007682
Jesse Barnes652c3932009-08-17 13:31:43 -07007683 dpll = I915_READ(dpll_reg);
7684 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08007685 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007686 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007687}
7688
7689static void intel_decrease_pllclock(struct drm_crtc *crtc)
7690{
7691 struct drm_device *dev = crtc->dev;
7692 drm_i915_private_t *dev_priv = dev->dev_private;
7693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007694
Eric Anholtbad720f2009-10-22 16:11:14 -07007695 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07007696 return;
7697
7698 if (!dev_priv->lvds_downclock_avail)
7699 return;
7700
7701 /*
7702 * Since this is called by a timer, we should never get here in
7703 * the manual case.
7704 */
7705 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01007706 int pipe = intel_crtc->pipe;
7707 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02007708 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01007709
Zhao Yakui44d98a62009-10-09 11:39:40 +08007710 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007711
Sean Paul8ac5a6d2012-02-13 13:14:51 -05007712 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007713
Chris Wilson074b5e12012-05-02 12:07:06 +01007714 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07007715 dpll |= DISPLAY_RATE_SELECT_FPA1;
7716 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07007717 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07007718 dpll = I915_READ(dpll_reg);
7719 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08007720 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07007721 }
7722
7723}
7724
Chris Wilsonf047e392012-07-21 12:31:41 +01007725void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07007726{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007727 struct drm_i915_private *dev_priv = dev->dev_private;
7728
7729 hsw_package_c8_gpu_busy(dev_priv);
7730 i915_update_gfx_val(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01007731}
7732
7733void intel_mark_idle(struct drm_device *dev)
7734{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007735 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00007736 struct drm_crtc *crtc;
7737
Paulo Zanonic67a4702013-08-19 13:18:09 -03007738 hsw_package_c8_gpu_idle(dev_priv);
7739
Chris Wilson725a5b52013-01-08 11:02:57 +00007740 if (!i915_powersave)
7741 return;
7742
7743 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
7744 if (!crtc->fb)
7745 continue;
7746
7747 intel_decrease_pllclock(crtc);
7748 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01007749
7750 if (dev_priv->info->gen >= 6)
7751 gen6_rps_idle(dev->dev_private);
Chris Wilsonf047e392012-07-21 12:31:41 +01007752}
7753
Chris Wilsonc65355b2013-06-06 16:53:41 -03007754void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
7755 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01007756{
7757 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007758 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007759
7760 if (!i915_powersave)
7761 return;
7762
Jesse Barnes652c3932009-08-17 13:31:43 -07007763 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007764 if (!crtc->fb)
7765 continue;
7766
Chris Wilsonc65355b2013-06-06 16:53:41 -03007767 if (to_intel_framebuffer(crtc->fb)->obj != obj)
7768 continue;
7769
7770 intel_increase_pllclock(crtc);
7771 if (ring && intel_fbc_enabled(dev))
7772 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07007773 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007774}
7775
Jesse Barnes79e53942008-11-07 14:24:08 -08007776static void intel_crtc_destroy(struct drm_crtc *crtc)
7777{
7778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007779 struct drm_device *dev = crtc->dev;
7780 struct intel_unpin_work *work;
7781 unsigned long flags;
7782
7783 spin_lock_irqsave(&dev->event_lock, flags);
7784 work = intel_crtc->unpin_work;
7785 intel_crtc->unpin_work = NULL;
7786 spin_unlock_irqrestore(&dev->event_lock, flags);
7787
7788 if (work) {
7789 cancel_work_sync(&work->work);
7790 kfree(work);
7791 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007792
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007793 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7794
Jesse Barnes79e53942008-11-07 14:24:08 -08007795 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007796
Jesse Barnes79e53942008-11-07 14:24:08 -08007797 kfree(intel_crtc);
7798}
7799
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007800static void intel_unpin_work_fn(struct work_struct *__work)
7801{
7802 struct intel_unpin_work *work =
7803 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007804 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007805
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007806 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007807 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007808 drm_gem_object_unreference(&work->pending_flip_obj->base);
7809 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007810
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007811 intel_update_fbc(dev);
7812 mutex_unlock(&dev->struct_mutex);
7813
7814 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7815 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7816
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007817 kfree(work);
7818}
7819
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007820static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007821 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007822{
7823 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007824 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7825 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007826 unsigned long flags;
7827
7828 /* Ignore early vblank irqs */
7829 if (intel_crtc == NULL)
7830 return;
7831
7832 spin_lock_irqsave(&dev->event_lock, flags);
7833 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007834
7835 /* Ensure we don't miss a work->pending update ... */
7836 smp_rmb();
7837
7838 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007839 spin_unlock_irqrestore(&dev->event_lock, flags);
7840 return;
7841 }
7842
Chris Wilsone7d841c2012-12-03 11:36:30 +00007843 /* and that the unpin work is consistent wrt ->pending. */
7844 smp_rmb();
7845
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007846 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007847
Rob Clark45a066e2012-10-08 14:50:40 -05007848 if (work->event)
7849 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007850
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007851 drm_vblank_put(dev, intel_crtc->pipe);
7852
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007853 spin_unlock_irqrestore(&dev->event_lock, flags);
7854
Daniel Vetter2c10d572012-12-20 21:24:07 +01007855 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007856
7857 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007858
7859 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007860}
7861
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007862void intel_finish_page_flip(struct drm_device *dev, int pipe)
7863{
7864 drm_i915_private_t *dev_priv = dev->dev_private;
7865 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7866
Mario Kleiner49b14a52010-12-09 07:00:07 +01007867 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007868}
7869
7870void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7871{
7872 drm_i915_private_t *dev_priv = dev->dev_private;
7873 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7874
Mario Kleiner49b14a52010-12-09 07:00:07 +01007875 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007876}
7877
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007878void intel_prepare_page_flip(struct drm_device *dev, int plane)
7879{
7880 drm_i915_private_t *dev_priv = dev->dev_private;
7881 struct intel_crtc *intel_crtc =
7882 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7883 unsigned long flags;
7884
Chris Wilsone7d841c2012-12-03 11:36:30 +00007885 /* NB: An MMIO update of the plane base pointer will also
7886 * generate a page-flip completion irq, i.e. every modeset
7887 * is also accompanied by a spurious intel_prepare_page_flip().
7888 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007889 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007890 if (intel_crtc->unpin_work)
7891 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007892 spin_unlock_irqrestore(&dev->event_lock, flags);
7893}
7894
Chris Wilsone7d841c2012-12-03 11:36:30 +00007895inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7896{
7897 /* Ensure that the work item is consistent when activating it ... */
7898 smp_wmb();
7899 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7900 /* and that it is marked active as soon as the irq could fire. */
7901 smp_wmb();
7902}
7903
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007904static int intel_gen2_queue_flip(struct drm_device *dev,
7905 struct drm_crtc *crtc,
7906 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007907 struct drm_i915_gem_object *obj,
7908 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007909{
7910 struct drm_i915_private *dev_priv = dev->dev_private;
7911 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007912 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007913 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007914 int ret;
7915
Daniel Vetter6d90c952012-04-26 23:28:05 +02007916 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007917 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007918 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007919
Daniel Vetter6d90c952012-04-26 23:28:05 +02007920 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007921 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007922 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007923
7924 /* Can't queue multiple flips, so wait for the previous
7925 * one to finish before executing the next.
7926 */
7927 if (intel_crtc->plane)
7928 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7929 else
7930 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007931 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7932 intel_ring_emit(ring, MI_NOOP);
7933 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7934 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7935 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007936 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007937 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007938
7939 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007940 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007941 return 0;
7942
7943err_unpin:
7944 intel_unpin_fb_obj(obj);
7945err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007946 return ret;
7947}
7948
7949static int intel_gen3_queue_flip(struct drm_device *dev,
7950 struct drm_crtc *crtc,
7951 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007952 struct drm_i915_gem_object *obj,
7953 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007954{
7955 struct drm_i915_private *dev_priv = dev->dev_private;
7956 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007957 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007958 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007959 int ret;
7960
Daniel Vetter6d90c952012-04-26 23:28:05 +02007961 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007962 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007963 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007964
Daniel Vetter6d90c952012-04-26 23:28:05 +02007965 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007966 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007967 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007968
7969 if (intel_crtc->plane)
7970 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7971 else
7972 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007973 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7974 intel_ring_emit(ring, MI_NOOP);
7975 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7976 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7977 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007978 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007979 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007980
Chris Wilsone7d841c2012-12-03 11:36:30 +00007981 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01007982 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007983 return 0;
7984
7985err_unpin:
7986 intel_unpin_fb_obj(obj);
7987err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007988 return ret;
7989}
7990
7991static int intel_gen4_queue_flip(struct drm_device *dev,
7992 struct drm_crtc *crtc,
7993 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07007994 struct drm_i915_gem_object *obj,
7995 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007996{
7997 struct drm_i915_private *dev_priv = dev->dev_private;
7998 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7999 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008000 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008001 int ret;
8002
Daniel Vetter6d90c952012-04-26 23:28:05 +02008003 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008004 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008005 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008006
Daniel Vetter6d90c952012-04-26 23:28:05 +02008007 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008008 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008009 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008010
8011 /* i965+ uses the linear or tiled offsets from the
8012 * Display Registers (which do not change across a page-flip)
8013 * so we need only reprogram the base address.
8014 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008015 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8016 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8017 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008018 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008019 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008020 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008021
8022 /* XXX Enabling the panel-fitter across page-flip is so far
8023 * untested on non-native modes, so ignore it for now.
8024 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8025 */
8026 pf = 0;
8027 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008028 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008029
8030 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008031 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008032 return 0;
8033
8034err_unpin:
8035 intel_unpin_fb_obj(obj);
8036err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008037 return ret;
8038}
8039
8040static int intel_gen6_queue_flip(struct drm_device *dev,
8041 struct drm_crtc *crtc,
8042 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008043 struct drm_i915_gem_object *obj,
8044 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008045{
8046 struct drm_i915_private *dev_priv = dev->dev_private;
8047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008048 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008049 uint32_t pf, pipesrc;
8050 int ret;
8051
Daniel Vetter6d90c952012-04-26 23:28:05 +02008052 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008053 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008054 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008055
Daniel Vetter6d90c952012-04-26 23:28:05 +02008056 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008057 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008058 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008059
Daniel Vetter6d90c952012-04-26 23:28:05 +02008060 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8061 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8062 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008063 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008064
Chris Wilson99d9acd2012-04-17 20:37:00 +01008065 /* Contrary to the suggestions in the documentation,
8066 * "Enable Panel Fitter" does not seem to be required when page
8067 * flipping with a non-native mode, and worse causes a normal
8068 * modeset to fail.
8069 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8070 */
8071 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008072 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008073 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008074
8075 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008076 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008077 return 0;
8078
8079err_unpin:
8080 intel_unpin_fb_obj(obj);
8081err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008082 return ret;
8083}
8084
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008085static int intel_gen7_queue_flip(struct drm_device *dev,
8086 struct drm_crtc *crtc,
8087 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008088 struct drm_i915_gem_object *obj,
8089 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008090{
8091 struct drm_i915_private *dev_priv = dev->dev_private;
8092 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008093 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008094 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008095 int len, ret;
8096
8097 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008098 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008099 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008100
8101 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8102 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008103 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008104
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008105 switch(intel_crtc->plane) {
8106 case PLANE_A:
8107 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8108 break;
8109 case PLANE_B:
8110 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8111 break;
8112 case PLANE_C:
8113 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8114 break;
8115 default:
8116 WARN_ONCE(1, "unknown plane in flip command\n");
8117 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008118 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008119 }
8120
Chris Wilsonffe74d72013-08-26 20:58:12 +01008121 len = 4;
8122 if (ring->id == RCS)
8123 len += 6;
8124
8125 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008126 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008127 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008128
Chris Wilsonffe74d72013-08-26 20:58:12 +01008129 /* Unmask the flip-done completion message. Note that the bspec says that
8130 * we should do this for both the BCS and RCS, and that we must not unmask
8131 * more than one flip event at any time (or ensure that one flip message
8132 * can be sent by waiting for flip-done prior to queueing new flips).
8133 * Experimentation says that BCS works despite DERRMR masking all
8134 * flip-done completion events and that unmasking all planes at once
8135 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8136 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8137 */
8138 if (ring->id == RCS) {
8139 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8140 intel_ring_emit(ring, DERRMR);
8141 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8142 DERRMR_PIPEB_PRI_FLIP_DONE |
8143 DERRMR_PIPEC_PRI_FLIP_DONE));
8144 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
8145 intel_ring_emit(ring, DERRMR);
8146 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8147 }
8148
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008149 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008150 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008151 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008152 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008153
8154 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008155 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008156 return 0;
8157
8158err_unpin:
8159 intel_unpin_fb_obj(obj);
8160err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008161 return ret;
8162}
8163
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008164static int intel_default_queue_flip(struct drm_device *dev,
8165 struct drm_crtc *crtc,
8166 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008167 struct drm_i915_gem_object *obj,
8168 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008169{
8170 return -ENODEV;
8171}
8172
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008173static int intel_crtc_page_flip(struct drm_crtc *crtc,
8174 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008175 struct drm_pending_vblank_event *event,
8176 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008177{
8178 struct drm_device *dev = crtc->dev;
8179 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008180 struct drm_framebuffer *old_fb = crtc->fb;
8181 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8183 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008184 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008185 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008186
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008187 /* Can't change pixel format via MI display flips. */
8188 if (fb->pixel_format != crtc->fb->pixel_format)
8189 return -EINVAL;
8190
8191 /*
8192 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8193 * Note that pitch changes could also affect these register.
8194 */
8195 if (INTEL_INFO(dev)->gen > 3 &&
8196 (fb->offsets[0] != crtc->fb->offsets[0] ||
8197 fb->pitches[0] != crtc->fb->pitches[0]))
8198 return -EINVAL;
8199
Daniel Vetterb14c5672013-09-19 12:18:32 +02008200 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008201 if (work == NULL)
8202 return -ENOMEM;
8203
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008204 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008205 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008206 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008207 INIT_WORK(&work->work, intel_unpin_work_fn);
8208
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008209 ret = drm_vblank_get(dev, intel_crtc->pipe);
8210 if (ret)
8211 goto free_work;
8212
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008213 /* We borrow the event spin lock for protecting unpin_work */
8214 spin_lock_irqsave(&dev->event_lock, flags);
8215 if (intel_crtc->unpin_work) {
8216 spin_unlock_irqrestore(&dev->event_lock, flags);
8217 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008218 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008219
8220 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008221 return -EBUSY;
8222 }
8223 intel_crtc->unpin_work = work;
8224 spin_unlock_irqrestore(&dev->event_lock, flags);
8225
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008226 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8227 flush_workqueue(dev_priv->wq);
8228
Chris Wilson79158102012-05-23 11:13:58 +01008229 ret = i915_mutex_lock_interruptible(dev);
8230 if (ret)
8231 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008232
Jesse Barnes75dfca82010-02-10 15:09:44 -08008233 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008234 drm_gem_object_reference(&work->old_fb_obj->base);
8235 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008236
8237 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008238
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008239 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008240
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008241 work->enable_stall_check = true;
8242
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008243 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008244 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008245
Keith Packarded8d1972013-07-22 18:49:58 -07008246 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008247 if (ret)
8248 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008249
Chris Wilson7782de32011-07-08 12:22:41 +01008250 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008251 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008252 mutex_unlock(&dev->struct_mutex);
8253
Jesse Barnese5510fa2010-07-01 16:48:37 -07008254 trace_i915_flip_request(intel_crtc->plane, obj);
8255
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008256 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008257
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008258cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008259 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008260 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008261 drm_gem_object_unreference(&work->old_fb_obj->base);
8262 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008263 mutex_unlock(&dev->struct_mutex);
8264
Chris Wilson79158102012-05-23 11:13:58 +01008265cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008266 spin_lock_irqsave(&dev->event_lock, flags);
8267 intel_crtc->unpin_work = NULL;
8268 spin_unlock_irqrestore(&dev->event_lock, flags);
8269
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008270 drm_vblank_put(dev, intel_crtc->pipe);
8271free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008272 kfree(work);
8273
8274 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008275}
8276
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008277static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008278 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8279 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008280};
8281
Daniel Vetter50f56112012-07-02 09:35:43 +02008282static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
8283 struct drm_crtc *crtc)
8284{
8285 struct drm_device *dev;
8286 struct drm_crtc *tmp;
8287 int crtc_mask = 1;
8288
8289 WARN(!crtc, "checking null crtc?\n");
8290
8291 dev = crtc->dev;
8292
8293 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
8294 if (tmp == crtc)
8295 break;
8296 crtc_mask <<= 1;
8297 }
8298
8299 if (encoder->possible_crtcs & crtc_mask)
8300 return true;
8301 return false;
8302}
8303
Daniel Vetter9a935852012-07-05 22:34:27 +02008304/**
8305 * intel_modeset_update_staged_output_state
8306 *
8307 * Updates the staged output configuration state, e.g. after we've read out the
8308 * current hw state.
8309 */
8310static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8311{
8312 struct intel_encoder *encoder;
8313 struct intel_connector *connector;
8314
8315 list_for_each_entry(connector, &dev->mode_config.connector_list,
8316 base.head) {
8317 connector->new_encoder =
8318 to_intel_encoder(connector->base.encoder);
8319 }
8320
8321 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8322 base.head) {
8323 encoder->new_crtc =
8324 to_intel_crtc(encoder->base.crtc);
8325 }
8326}
8327
8328/**
8329 * intel_modeset_commit_output_state
8330 *
8331 * This function copies the stage display pipe configuration to the real one.
8332 */
8333static void intel_modeset_commit_output_state(struct drm_device *dev)
8334{
8335 struct intel_encoder *encoder;
8336 struct intel_connector *connector;
8337
8338 list_for_each_entry(connector, &dev->mode_config.connector_list,
8339 base.head) {
8340 connector->base.encoder = &connector->new_encoder->base;
8341 }
8342
8343 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8344 base.head) {
8345 encoder->base.crtc = &encoder->new_crtc->base;
8346 }
8347}
8348
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008349static void
8350connected_sink_compute_bpp(struct intel_connector * connector,
8351 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008352{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008353 int bpp = pipe_config->pipe_bpp;
8354
8355 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
8356 connector->base.base.id,
8357 drm_get_connector_name(&connector->base));
8358
8359 /* Don't use an invalid EDID bpc value */
8360 if (connector->base.display_info.bpc &&
8361 connector->base.display_info.bpc * 3 < bpp) {
8362 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
8363 bpp, connector->base.display_info.bpc*3);
8364 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
8365 }
8366
8367 /* Clamp bpp to 8 on screens without EDID 1.4 */
8368 if (connector->base.display_info.bpc == 0 && bpp > 24) {
8369 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
8370 bpp);
8371 pipe_config->pipe_bpp = 24;
8372 }
8373}
8374
8375static int
8376compute_baseline_pipe_bpp(struct intel_crtc *crtc,
8377 struct drm_framebuffer *fb,
8378 struct intel_crtc_config *pipe_config)
8379{
8380 struct drm_device *dev = crtc->base.dev;
8381 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008382 int bpp;
8383
Daniel Vetterd42264b2013-03-28 16:38:08 +01008384 switch (fb->pixel_format) {
8385 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008386 bpp = 8*3; /* since we go through a colormap */
8387 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008388 case DRM_FORMAT_XRGB1555:
8389 case DRM_FORMAT_ARGB1555:
8390 /* checked in intel_framebuffer_init already */
8391 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
8392 return -EINVAL;
8393 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008394 bpp = 6*3; /* min is 18bpp */
8395 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008396 case DRM_FORMAT_XBGR8888:
8397 case DRM_FORMAT_ABGR8888:
8398 /* checked in intel_framebuffer_init already */
8399 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
8400 return -EINVAL;
8401 case DRM_FORMAT_XRGB8888:
8402 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008403 bpp = 8*3;
8404 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01008405 case DRM_FORMAT_XRGB2101010:
8406 case DRM_FORMAT_ARGB2101010:
8407 case DRM_FORMAT_XBGR2101010:
8408 case DRM_FORMAT_ABGR2101010:
8409 /* checked in intel_framebuffer_init already */
8410 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01008411 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008412 bpp = 10*3;
8413 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01008414 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008415 default:
8416 DRM_DEBUG_KMS("unsupported depth\n");
8417 return -EINVAL;
8418 }
8419
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008420 pipe_config->pipe_bpp = bpp;
8421
8422 /* Clamp display bpp to EDID value */
8423 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008424 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02008425 if (!connector->new_encoder ||
8426 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008427 continue;
8428
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008429 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008430 }
8431
8432 return bpp;
8433}
8434
Daniel Vetter644db712013-09-19 14:53:58 +02008435static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
8436{
8437 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
8438 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01008439 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02008440 mode->crtc_hdisplay, mode->crtc_hsync_start,
8441 mode->crtc_hsync_end, mode->crtc_htotal,
8442 mode->crtc_vdisplay, mode->crtc_vsync_start,
8443 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
8444}
8445
Daniel Vetterc0b03412013-05-28 12:05:54 +02008446static void intel_dump_pipe_config(struct intel_crtc *crtc,
8447 struct intel_crtc_config *pipe_config,
8448 const char *context)
8449{
8450 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
8451 context, pipe_name(crtc->pipe));
8452
8453 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
8454 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
8455 pipe_config->pipe_bpp, pipe_config->dither);
8456 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8457 pipe_config->has_pch_encoder,
8458 pipe_config->fdi_lanes,
8459 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
8460 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
8461 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008462 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
8463 pipe_config->has_dp_encoder,
8464 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
8465 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
8466 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008467 DRM_DEBUG_KMS("requested mode:\n");
8468 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
8469 DRM_DEBUG_KMS("adjusted mode:\n");
8470 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02008471 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008472 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008473 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
8474 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008475 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
8476 pipe_config->gmch_pfit.control,
8477 pipe_config->gmch_pfit.pgm_ratios,
8478 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008479 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02008480 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008481 pipe_config->pch_pfit.size,
8482 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008483 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03008484 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02008485}
8486
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008487static bool check_encoder_cloning(struct drm_crtc *crtc)
8488{
8489 int num_encoders = 0;
8490 bool uncloneable_encoders = false;
8491 struct intel_encoder *encoder;
8492
8493 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
8494 base.head) {
8495 if (&encoder->new_crtc->base != crtc)
8496 continue;
8497
8498 num_encoders++;
8499 if (!encoder->cloneable)
8500 uncloneable_encoders = true;
8501 }
8502
8503 return !(num_encoders > 1 && uncloneable_encoders);
8504}
8505
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008506static struct intel_crtc_config *
8507intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008508 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008509 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02008510{
8511 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02008512 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008513 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01008514 int plane_bpp, ret = -EINVAL;
8515 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02008516
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02008517 if (!check_encoder_cloning(crtc)) {
8518 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
8519 return ERR_PTR(-EINVAL);
8520 }
8521
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008522 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
8523 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02008524 return ERR_PTR(-ENOMEM);
8525
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008526 drm_mode_copy(&pipe_config->adjusted_mode, mode);
8527 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008528
Daniel Vettere143a212013-07-04 12:01:15 +02008529 pipe_config->cpu_transcoder =
8530 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008531 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008532
Imre Deak2960bc92013-07-30 13:36:32 +03008533 /*
8534 * Sanitize sync polarity flags based on requested ones. If neither
8535 * positive or negative polarity is requested, treat this as meaning
8536 * negative polarity.
8537 */
8538 if (!(pipe_config->adjusted_mode.flags &
8539 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
8540 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
8541
8542 if (!(pipe_config->adjusted_mode.flags &
8543 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
8544 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
8545
Daniel Vetter050f7ae2013-06-02 13:26:23 +02008546 /* Compute a starting value for pipe_config->pipe_bpp taking the source
8547 * plane pixel format and any sink constraints into account. Returns the
8548 * source plane bpp so that dithering can be selected on mismatches
8549 * after encoders and crtc also have had their say. */
8550 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
8551 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008552 if (plane_bpp < 0)
8553 goto fail;
8554
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03008555 /*
8556 * Determine the real pipe dimensions. Note that stereo modes can
8557 * increase the actual pipe size due to the frame doubling and
8558 * insertion of additional space for blanks between the frame. This
8559 * is stored in the crtc timings. We use the requested mode to do this
8560 * computation to clearly distinguish it from the adjusted mode, which
8561 * can be changed by the connectors in the below retry loop.
8562 */
8563 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
8564 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
8565 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
8566
Daniel Vettere29c22c2013-02-21 00:00:16 +01008567encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02008568 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02008569 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02008570 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008571
Daniel Vetter135c81b2013-07-21 21:37:09 +02008572 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01008573 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02008574
Daniel Vetter7758a112012-07-08 19:40:39 +02008575 /* Pass our mode to the connectors and the CRTC to give them a chance to
8576 * adjust it according to limitations or connector properties, and also
8577 * a chance to reject the mode entirely.
8578 */
8579 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8580 base.head) {
8581
8582 if (&encoder->new_crtc->base != crtc)
8583 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01008584
Daniel Vetterefea6e82013-07-21 21:36:59 +02008585 if (!(encoder->compute_config(encoder, pipe_config))) {
8586 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02008587 goto fail;
8588 }
8589 }
8590
Daniel Vetterff9a6752013-06-01 17:16:21 +02008591 /* Set default port clock if not overwritten by the encoder. Needs to be
8592 * done afterwards in case the encoder adjusts the mode. */
8593 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01008594 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
8595 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02008596
Daniel Vettera43f6e02013-06-07 23:10:32 +02008597 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008598 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02008599 DRM_DEBUG_KMS("CRTC fixup failed\n");
8600 goto fail;
8601 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01008602
8603 if (ret == RETRY) {
8604 if (WARN(!retry, "loop in pipe configuration computation\n")) {
8605 ret = -EINVAL;
8606 goto fail;
8607 }
8608
8609 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
8610 retry = false;
8611 goto encoder_retry;
8612 }
8613
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008614 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
8615 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
8616 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
8617
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008618 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02008619fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008620 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01008621 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02008622}
8623
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008624/* Computes which crtcs are affected and sets the relevant bits in the mask. For
8625 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
8626static void
8627intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
8628 unsigned *prepare_pipes, unsigned *disable_pipes)
8629{
8630 struct intel_crtc *intel_crtc;
8631 struct drm_device *dev = crtc->dev;
8632 struct intel_encoder *encoder;
8633 struct intel_connector *connector;
8634 struct drm_crtc *tmp_crtc;
8635
8636 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
8637
8638 /* Check which crtcs have changed outputs connected to them, these need
8639 * to be part of the prepare_pipes mask. We don't (yet) support global
8640 * modeset across multiple crtcs, so modeset_pipes will only have one
8641 * bit set at most. */
8642 list_for_each_entry(connector, &dev->mode_config.connector_list,
8643 base.head) {
8644 if (connector->base.encoder == &connector->new_encoder->base)
8645 continue;
8646
8647 if (connector->base.encoder) {
8648 tmp_crtc = connector->base.encoder->crtc;
8649
8650 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8651 }
8652
8653 if (connector->new_encoder)
8654 *prepare_pipes |=
8655 1 << connector->new_encoder->new_crtc->pipe;
8656 }
8657
8658 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8659 base.head) {
8660 if (encoder->base.crtc == &encoder->new_crtc->base)
8661 continue;
8662
8663 if (encoder->base.crtc) {
8664 tmp_crtc = encoder->base.crtc;
8665
8666 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
8667 }
8668
8669 if (encoder->new_crtc)
8670 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
8671 }
8672
8673 /* Check for any pipes that will be fully disabled ... */
8674 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8675 base.head) {
8676 bool used = false;
8677
8678 /* Don't try to disable disabled crtcs. */
8679 if (!intel_crtc->base.enabled)
8680 continue;
8681
8682 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8683 base.head) {
8684 if (encoder->new_crtc == intel_crtc)
8685 used = true;
8686 }
8687
8688 if (!used)
8689 *disable_pipes |= 1 << intel_crtc->pipe;
8690 }
8691
8692
8693 /* set_mode is also used to update properties on life display pipes. */
8694 intel_crtc = to_intel_crtc(crtc);
8695 if (crtc->enabled)
8696 *prepare_pipes |= 1 << intel_crtc->pipe;
8697
Daniel Vetterb6c51642013-04-12 18:48:43 +02008698 /*
8699 * For simplicity do a full modeset on any pipe where the output routing
8700 * changed. We could be more clever, but that would require us to be
8701 * more careful with calling the relevant encoder->mode_set functions.
8702 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008703 if (*prepare_pipes)
8704 *modeset_pipes = *prepare_pipes;
8705
8706 /* ... and mask these out. */
8707 *modeset_pipes &= ~(*disable_pipes);
8708 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02008709
8710 /*
8711 * HACK: We don't (yet) fully support global modesets. intel_set_config
8712 * obies this rule, but the modeset restore mode of
8713 * intel_modeset_setup_hw_state does not.
8714 */
8715 *modeset_pipes &= 1 << intel_crtc->pipe;
8716 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02008717
8718 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
8719 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008720}
8721
Daniel Vetterea9d7582012-07-10 10:42:52 +02008722static bool intel_crtc_in_use(struct drm_crtc *crtc)
8723{
8724 struct drm_encoder *encoder;
8725 struct drm_device *dev = crtc->dev;
8726
8727 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
8728 if (encoder->crtc == crtc)
8729 return true;
8730
8731 return false;
8732}
8733
8734static void
8735intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
8736{
8737 struct intel_encoder *intel_encoder;
8738 struct intel_crtc *intel_crtc;
8739 struct drm_connector *connector;
8740
8741 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
8742 base.head) {
8743 if (!intel_encoder->base.crtc)
8744 continue;
8745
8746 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
8747
8748 if (prepare_pipes & (1 << intel_crtc->pipe))
8749 intel_encoder->connectors_active = false;
8750 }
8751
8752 intel_modeset_commit_output_state(dev);
8753
8754 /* Update computed state. */
8755 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
8756 base.head) {
8757 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
8758 }
8759
8760 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
8761 if (!connector->encoder || !connector->encoder->crtc)
8762 continue;
8763
8764 intel_crtc = to_intel_crtc(connector->encoder->crtc);
8765
8766 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02008767 struct drm_property *dpms_property =
8768 dev->mode_config.dpms_property;
8769
Daniel Vetterea9d7582012-07-10 10:42:52 +02008770 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05008771 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02008772 dpms_property,
8773 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02008774
8775 intel_encoder = to_intel_encoder(connector->encoder);
8776 intel_encoder->connectors_active = true;
8777 }
8778 }
8779
8780}
8781
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008782static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008783{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03008784 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008785
8786 if (clock1 == clock2)
8787 return true;
8788
8789 if (!clock1 || !clock2)
8790 return false;
8791
8792 diff = abs(clock1 - clock2);
8793
8794 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
8795 return true;
8796
8797 return false;
8798}
8799
Daniel Vetter25c5b262012-07-08 22:08:04 +02008800#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
8801 list_for_each_entry((intel_crtc), \
8802 &(dev)->mode_config.crtc_list, \
8803 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02008804 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02008805
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008806static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008807intel_pipe_config_compare(struct drm_device *dev,
8808 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008809 struct intel_crtc_config *pipe_config)
8810{
Daniel Vetter66e985c2013-06-05 13:34:20 +02008811#define PIPE_CONF_CHECK_X(name) \
8812 if (current_config->name != pipe_config->name) { \
8813 DRM_ERROR("mismatch in " #name " " \
8814 "(expected 0x%08x, found 0x%08x)\n", \
8815 current_config->name, \
8816 pipe_config->name); \
8817 return false; \
8818 }
8819
Daniel Vetter08a24032013-04-19 11:25:34 +02008820#define PIPE_CONF_CHECK_I(name) \
8821 if (current_config->name != pipe_config->name) { \
8822 DRM_ERROR("mismatch in " #name " " \
8823 "(expected %i, found %i)\n", \
8824 current_config->name, \
8825 pipe_config->name); \
8826 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01008827 }
8828
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008829#define PIPE_CONF_CHECK_FLAGS(name, mask) \
8830 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07008831 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008832 "(expected %i, found %i)\n", \
8833 current_config->name & (mask), \
8834 pipe_config->name & (mask)); \
8835 return false; \
8836 }
8837
Ville Syrjälä5e550652013-09-06 23:29:07 +03008838#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
8839 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
8840 DRM_ERROR("mismatch in " #name " " \
8841 "(expected %i, found %i)\n", \
8842 current_config->name, \
8843 pipe_config->name); \
8844 return false; \
8845 }
8846
Daniel Vetterbb760062013-06-06 14:55:52 +02008847#define PIPE_CONF_QUIRK(quirk) \
8848 ((current_config->quirks | pipe_config->quirks) & (quirk))
8849
Daniel Vettereccb1402013-05-22 00:50:22 +02008850 PIPE_CONF_CHECK_I(cpu_transcoder);
8851
Daniel Vetter08a24032013-04-19 11:25:34 +02008852 PIPE_CONF_CHECK_I(has_pch_encoder);
8853 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02008854 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
8855 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
8856 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
8857 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
8858 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02008859
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03008860 PIPE_CONF_CHECK_I(has_dp_encoder);
8861 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
8862 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
8863 PIPE_CONF_CHECK_I(dp_m_n.link_m);
8864 PIPE_CONF_CHECK_I(dp_m_n.link_n);
8865 PIPE_CONF_CHECK_I(dp_m_n.tu);
8866
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008867 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
8868 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
8869 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
8870 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
8871 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
8872 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
8873
8874 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
8875 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
8876 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
8877 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
8878 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
8879 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
8880
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008881 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008882
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008883 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8884 DRM_MODE_FLAG_INTERLACE);
8885
Daniel Vetterbb760062013-06-06 14:55:52 +02008886 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
8887 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8888 DRM_MODE_FLAG_PHSYNC);
8889 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8890 DRM_MODE_FLAG_NHSYNC);
8891 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8892 DRM_MODE_FLAG_PVSYNC);
8893 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
8894 DRM_MODE_FLAG_NVSYNC);
8895 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008896
Ville Syrjälä37327ab2013-09-04 18:25:28 +03008897 PIPE_CONF_CHECK_I(pipe_src_w);
8898 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008899
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008900 PIPE_CONF_CHECK_I(gmch_pfit.control);
8901 /* pfit ratios are autocomputed by the hw on gen4+ */
8902 if (INTEL_INFO(dev)->gen < 4)
8903 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
8904 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01008905 PIPE_CONF_CHECK_I(pch_pfit.enabled);
8906 if (current_config->pch_pfit.enabled) {
8907 PIPE_CONF_CHECK_I(pch_pfit.pos);
8908 PIPE_CONF_CHECK_I(pch_pfit.size);
8909 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008910
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008911 PIPE_CONF_CHECK_I(ips_enabled);
8912
Ville Syrjälä282740f2013-09-04 18:30:03 +03008913 PIPE_CONF_CHECK_I(double_wide);
8914
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008915 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008916 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02008917 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02008918 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
8919 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008920
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008921 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
8922 PIPE_CONF_CHECK_I(pipe_bpp);
8923
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008924 if (!IS_HASWELL(dev)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01008925 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03008926 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
8927 }
Ville Syrjälä5e550652013-09-06 23:29:07 +03008928
Daniel Vetter66e985c2013-06-05 13:34:20 +02008929#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02008930#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008931#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03008932#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02008933#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008934
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008935 return true;
8936}
8937
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008938static void
8939check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008940{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008941 struct intel_connector *connector;
8942
8943 list_for_each_entry(connector, &dev->mode_config.connector_list,
8944 base.head) {
8945 /* This also checks the encoder/connector hw state with the
8946 * ->get_hw_state callbacks. */
8947 intel_connector_check_state(connector);
8948
8949 WARN(&connector->new_encoder->base != connector->base.encoder,
8950 "connector's staged encoder doesn't match current encoder\n");
8951 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02008952}
8953
8954static void
8955check_encoder_state(struct drm_device *dev)
8956{
8957 struct intel_encoder *encoder;
8958 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008959
8960 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8961 base.head) {
8962 bool enabled = false;
8963 bool active = false;
8964 enum pipe pipe, tracked_pipe;
8965
8966 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8967 encoder->base.base.id,
8968 drm_get_encoder_name(&encoder->base));
8969
8970 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8971 "encoder's stage crtc doesn't match current crtc\n");
8972 WARN(encoder->connectors_active && !encoder->base.crtc,
8973 "encoder's active_connectors set, but no crtc\n");
8974
8975 list_for_each_entry(connector, &dev->mode_config.connector_list,
8976 base.head) {
8977 if (connector->base.encoder != &encoder->base)
8978 continue;
8979 enabled = true;
8980 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8981 active = true;
8982 }
8983 WARN(!!encoder->base.crtc != enabled,
8984 "encoder's enabled state mismatch "
8985 "(expected %i, found %i)\n",
8986 !!encoder->base.crtc, enabled);
8987 WARN(active && !encoder->base.crtc,
8988 "active encoder with no crtc\n");
8989
8990 WARN(encoder->connectors_active != active,
8991 "encoder's computed active state doesn't match tracked active state "
8992 "(expected %i, found %i)\n", active, encoder->connectors_active);
8993
8994 active = encoder->get_hw_state(encoder, &pipe);
8995 WARN(active != encoder->connectors_active,
8996 "encoder's hw state doesn't match sw tracking "
8997 "(expected %i, found %i)\n",
8998 encoder->connectors_active, active);
8999
9000 if (!encoder->base.crtc)
9001 continue;
9002
9003 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9004 WARN(active && pipe != tracked_pipe,
9005 "active encoder's pipe doesn't match"
9006 "(expected %i, found %i)\n",
9007 tracked_pipe, pipe);
9008
9009 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009010}
9011
9012static void
9013check_crtc_state(struct drm_device *dev)
9014{
9015 drm_i915_private_t *dev_priv = dev->dev_private;
9016 struct intel_crtc *crtc;
9017 struct intel_encoder *encoder;
9018 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009019
9020 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9021 base.head) {
9022 bool enabled = false;
9023 bool active = false;
9024
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009025 memset(&pipe_config, 0, sizeof(pipe_config));
9026
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009027 DRM_DEBUG_KMS("[CRTC:%d]\n",
9028 crtc->base.base.id);
9029
9030 WARN(crtc->active && !crtc->base.enabled,
9031 "active crtc, but not enabled in sw tracking\n");
9032
9033 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9034 base.head) {
9035 if (encoder->base.crtc != &crtc->base)
9036 continue;
9037 enabled = true;
9038 if (encoder->connectors_active)
9039 active = true;
9040 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009041
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009042 WARN(active != crtc->active,
9043 "crtc's computed active state doesn't match tracked active state "
9044 "(expected %i, found %i)\n", active, crtc->active);
9045 WARN(enabled != crtc->base.enabled,
9046 "crtc's computed enabled state doesn't match tracked enabled state "
9047 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9048
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009049 active = dev_priv->display.get_pipe_config(crtc,
9050 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009051
9052 /* hw state is inconsistent with the pipe A quirk */
9053 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9054 active = crtc->active;
9055
Daniel Vetter6c49f242013-06-06 12:45:25 +02009056 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9057 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009058 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009059 if (encoder->base.crtc != &crtc->base)
9060 continue;
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009061 if (encoder->get_config &&
9062 encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009063 encoder->get_config(encoder, &pipe_config);
9064 }
9065
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009066 WARN(crtc->active != active,
9067 "crtc active state doesn't match with hw state "
9068 "(expected %i, found %i)\n", crtc->active, active);
9069
Daniel Vetterc0b03412013-05-28 12:05:54 +02009070 if (active &&
9071 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9072 WARN(1, "pipe state doesn't match!\n");
9073 intel_dump_pipe_config(crtc, &pipe_config,
9074 "[hw state]");
9075 intel_dump_pipe_config(crtc, &crtc->config,
9076 "[sw state]");
9077 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009078 }
9079}
9080
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009081static void
9082check_shared_dpll_state(struct drm_device *dev)
9083{
9084 drm_i915_private_t *dev_priv = dev->dev_private;
9085 struct intel_crtc *crtc;
9086 struct intel_dpll_hw_state dpll_hw_state;
9087 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009088
9089 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9090 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9091 int enabled_crtcs = 0, active_crtcs = 0;
9092 bool active;
9093
9094 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9095
9096 DRM_DEBUG_KMS("%s\n", pll->name);
9097
9098 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9099
9100 WARN(pll->active > pll->refcount,
9101 "more active pll users than references: %i vs %i\n",
9102 pll->active, pll->refcount);
9103 WARN(pll->active && !pll->on,
9104 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009105 WARN(pll->on && !pll->active,
9106 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009107 WARN(pll->on != active,
9108 "pll on state mismatch (expected %i, found %i)\n",
9109 pll->on, active);
9110
9111 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9112 base.head) {
9113 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9114 enabled_crtcs++;
9115 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9116 active_crtcs++;
9117 }
9118 WARN(pll->active != active_crtcs,
9119 "pll active crtcs mismatch (expected %i, found %i)\n",
9120 pll->active, active_crtcs);
9121 WARN(pll->refcount != enabled_crtcs,
9122 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9123 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009124
9125 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9126 sizeof(dpll_hw_state)),
9127 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009128 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009129}
9130
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009131void
9132intel_modeset_check_state(struct drm_device *dev)
9133{
9134 check_connector_state(dev);
9135 check_encoder_state(dev);
9136 check_crtc_state(dev);
9137 check_shared_dpll_state(dev);
9138}
9139
Ville Syrjälä18442d02013-09-13 16:00:08 +03009140void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9141 int dotclock)
9142{
9143 /*
9144 * FDI already provided one idea for the dotclock.
9145 * Yell if the encoder disagrees.
9146 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009147 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009148 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009149 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009150}
9151
Daniel Vetterf30da182013-04-11 20:22:50 +02009152static int __intel_set_mode(struct drm_crtc *crtc,
9153 struct drm_display_mode *mode,
9154 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009155{
9156 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009157 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009158 struct drm_display_mode *saved_mode, *saved_hwmode;
9159 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009160 struct intel_crtc *intel_crtc;
9161 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009162 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009163
Daniel Vettera1e22652013-09-21 00:35:38 +02009164 saved_mode = kcalloc(2, sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009165 if (!saved_mode)
9166 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07009167 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02009168
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009169 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009170 &prepare_pipes, &disable_pipes);
9171
Tim Gardner3ac18232012-12-07 07:54:26 -07009172 *saved_hwmode = crtc->hwmode;
9173 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009174
Daniel Vetter25c5b262012-07-08 22:08:04 +02009175 /* Hack: Because we don't (yet) support global modeset on multiple
9176 * crtcs, we don't keep track of the new mode for more than one crtc.
9177 * Hence simply check whether any bit is set in modeset_pipes in all the
9178 * pieces of code that are not yet converted to deal with mutliple crtcs
9179 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009180 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009181 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009182 if (IS_ERR(pipe_config)) {
9183 ret = PTR_ERR(pipe_config);
9184 pipe_config = NULL;
9185
Tim Gardner3ac18232012-12-07 07:54:26 -07009186 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009187 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009188 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9189 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02009190 }
9191
Daniel Vetter460da9162013-03-27 00:44:51 +01009192 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9193 intel_crtc_disable(&intel_crtc->base);
9194
Daniel Vetterea9d7582012-07-10 10:42:52 +02009195 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9196 if (intel_crtc->base.enabled)
9197 dev_priv->display.crtc_disable(&intel_crtc->base);
9198 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009199
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009200 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9201 * to set it here already despite that we pass it down the callchain.
9202 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009203 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009204 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009205 /* mode_set/enable/disable functions rely on a correct pipe
9206 * config. */
9207 to_intel_crtc(crtc)->config = *pipe_config;
9208 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009209
Daniel Vetterea9d7582012-07-10 10:42:52 +02009210 /* Only after disabling all output pipelines that will be changed can we
9211 * update the the output configuration. */
9212 intel_modeset_update_state(dev, prepare_pipes);
9213
Daniel Vetter47fab732012-10-26 10:58:18 +02009214 if (dev_priv->display.modeset_global_resources)
9215 dev_priv->display.modeset_global_resources(dev);
9216
Daniel Vettera6778b32012-07-02 09:56:42 +02009217 /* Set up the DPLL and any encoders state that needs to adjust or depend
9218 * on the DPLL.
9219 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009220 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009221 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009222 x, y, fb);
9223 if (ret)
9224 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009225 }
9226
9227 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009228 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9229 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009230
Daniel Vetter25c5b262012-07-08 22:08:04 +02009231 if (modeset_pipes) {
9232 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009233 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009234
Daniel Vetter25c5b262012-07-08 22:08:04 +02009235 /* Calculate and store various constants which
9236 * are later needed by vblank and swap-completion
9237 * timestamping. They are derived from true hwmode.
9238 */
9239 drm_calc_timestamping_constants(crtc);
9240 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009241
9242 /* FIXME: add subpixel order */
9243done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009244 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07009245 crtc->hwmode = *saved_hwmode;
9246 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009247 }
9248
Tim Gardner3ac18232012-12-07 07:54:26 -07009249out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009250 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009251 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009252 return ret;
9253}
9254
Damien Lespiaue7457a92013-08-08 22:28:59 +01009255static int intel_set_mode(struct drm_crtc *crtc,
9256 struct drm_display_mode *mode,
9257 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009258{
9259 int ret;
9260
9261 ret = __intel_set_mode(crtc, mode, x, y, fb);
9262
9263 if (ret == 0)
9264 intel_modeset_check_state(crtc->dev);
9265
9266 return ret;
9267}
9268
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009269void intel_crtc_restore_mode(struct drm_crtc *crtc)
9270{
9271 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9272}
9273
Daniel Vetter25c5b262012-07-08 22:08:04 +02009274#undef for_each_intel_crtc_masked
9275
Daniel Vetterd9e55602012-07-04 22:16:09 +02009276static void intel_set_config_free(struct intel_set_config *config)
9277{
9278 if (!config)
9279 return;
9280
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009281 kfree(config->save_connector_encoders);
9282 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009283 kfree(config);
9284}
9285
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009286static int intel_set_config_save_state(struct drm_device *dev,
9287 struct intel_set_config *config)
9288{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009289 struct drm_encoder *encoder;
9290 struct drm_connector *connector;
9291 int count;
9292
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009293 config->save_encoder_crtcs =
9294 kcalloc(dev->mode_config.num_encoder,
9295 sizeof(struct drm_crtc *), GFP_KERNEL);
9296 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009297 return -ENOMEM;
9298
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009299 config->save_connector_encoders =
9300 kcalloc(dev->mode_config.num_connector,
9301 sizeof(struct drm_encoder *), GFP_KERNEL);
9302 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009303 return -ENOMEM;
9304
9305 /* Copy data. Note that driver private data is not affected.
9306 * Should anything bad happen only the expected state is
9307 * restored, not the drivers personal bookkeeping.
9308 */
9309 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009310 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009311 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009312 }
9313
9314 count = 0;
9315 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009316 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009317 }
9318
9319 return 0;
9320}
9321
9322static void intel_set_config_restore_state(struct drm_device *dev,
9323 struct intel_set_config *config)
9324{
Daniel Vetter9a935852012-07-05 22:34:27 +02009325 struct intel_encoder *encoder;
9326 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009327 int count;
9328
9329 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009330 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9331 encoder->new_crtc =
9332 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009333 }
9334
9335 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02009336 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
9337 connector->new_encoder =
9338 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009339 }
9340}
9341
Imre Deake3de42b2013-05-03 19:44:07 +02009342static bool
Chris Wilson2e57f472013-07-17 12:14:40 +01009343is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +02009344{
9345 int i;
9346
Chris Wilson2e57f472013-07-17 12:14:40 +01009347 if (set->num_connectors == 0)
9348 return false;
9349
9350 if (WARN_ON(set->connectors == NULL))
9351 return false;
9352
9353 for (i = 0; i < set->num_connectors; i++)
9354 if (set->connectors[i]->encoder &&
9355 set->connectors[i]->encoder->crtc == set->crtc &&
9356 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +02009357 return true;
9358
9359 return false;
9360}
9361
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009362static void
9363intel_set_config_compute_mode_changes(struct drm_mode_set *set,
9364 struct intel_set_config *config)
9365{
9366
9367 /* We should be able to check here if the fb has the same properties
9368 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +01009369 if (is_crtc_connector_off(set)) {
9370 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009371 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009372 /* If we have no fb then treat it as a full mode set */
9373 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +03009374 struct intel_crtc *intel_crtc =
9375 to_intel_crtc(set->crtc);
9376
9377 if (intel_crtc->active && i915_fastboot) {
9378 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
9379 config->fb_changed = true;
9380 } else {
9381 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
9382 config->mode_changed = true;
9383 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009384 } else if (set->fb == NULL) {
9385 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01009386 } else if (set->fb->pixel_format !=
9387 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009388 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009389 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009390 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +02009391 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009392 }
9393
Daniel Vetter835c5872012-07-10 18:11:08 +02009394 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009395 config->fb_changed = true;
9396
9397 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
9398 DRM_DEBUG_KMS("modes are different, full mode set\n");
9399 drm_mode_debug_printmodeline(&set->crtc->mode);
9400 drm_mode_debug_printmodeline(set->mode);
9401 config->mode_changed = true;
9402 }
Chris Wilsona1d95702013-08-13 18:48:47 +01009403
9404 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
9405 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009406}
9407
Daniel Vetter2e431052012-07-04 22:42:15 +02009408static int
Daniel Vetter9a935852012-07-05 22:34:27 +02009409intel_modeset_stage_output_state(struct drm_device *dev,
9410 struct drm_mode_set *set,
9411 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02009412{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009413 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009414 struct intel_connector *connector;
9415 struct intel_encoder *encoder;
Paulo Zanonif3f08572013-08-12 14:56:53 -03009416 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02009417
Damien Lespiau9abdda72013-02-13 13:29:23 +00009418 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02009419 * of connectors. For paranoia, double-check this. */
9420 WARN_ON(!set->fb && (set->num_connectors != 0));
9421 WARN_ON(set->fb && (set->num_connectors == 0));
9422
Daniel Vetter9a935852012-07-05 22:34:27 +02009423 list_for_each_entry(connector, &dev->mode_config.connector_list,
9424 base.head) {
9425 /* Otherwise traverse passed in connector list and get encoders
9426 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009427 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009428 if (set->connectors[ro] == &connector->base) {
9429 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02009430 break;
9431 }
9432 }
9433
Daniel Vetter9a935852012-07-05 22:34:27 +02009434 /* If we disable the crtc, disable all its connectors. Also, if
9435 * the connector is on the changing crtc but not on the new
9436 * connector list, disable it. */
9437 if ((!set->fb || ro == set->num_connectors) &&
9438 connector->base.encoder &&
9439 connector->base.encoder->crtc == set->crtc) {
9440 connector->new_encoder = NULL;
9441
9442 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
9443 connector->base.base.id,
9444 drm_get_connector_name(&connector->base));
9445 }
9446
9447
9448 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009449 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009450 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009451 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009452 }
9453 /* connector->new_encoder is now updated for all connectors. */
9454
9455 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +02009456 list_for_each_entry(connector, &dev->mode_config.connector_list,
9457 base.head) {
9458 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02009459 continue;
9460
Daniel Vetter9a935852012-07-05 22:34:27 +02009461 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02009462
9463 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009464 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02009465 new_crtc = set->crtc;
9466 }
9467
9468 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02009469 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
9470 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009471 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02009472 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009473 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
9474
9475 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
9476 connector->base.base.id,
9477 drm_get_connector_name(&connector->base),
9478 new_crtc->base.id);
9479 }
9480
9481 /* Check for any encoders that needs to be disabled. */
9482 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9483 base.head) {
9484 list_for_each_entry(connector,
9485 &dev->mode_config.connector_list,
9486 base.head) {
9487 if (connector->new_encoder == encoder) {
9488 WARN_ON(!connector->new_encoder->new_crtc);
9489
9490 goto next_encoder;
9491 }
9492 }
9493 encoder->new_crtc = NULL;
9494next_encoder:
9495 /* Only now check for crtc changes so we don't miss encoders
9496 * that will be disabled. */
9497 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02009498 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009499 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02009500 }
9501 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009502 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02009503
Daniel Vetter2e431052012-07-04 22:42:15 +02009504 return 0;
9505}
9506
9507static int intel_crtc_set_config(struct drm_mode_set *set)
9508{
9509 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02009510 struct drm_mode_set save_set;
9511 struct intel_set_config *config;
9512 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02009513
Daniel Vetter8d3e3752012-07-05 16:09:09 +02009514 BUG_ON(!set);
9515 BUG_ON(!set->crtc);
9516 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02009517
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01009518 /* Enforce sane interface api - has been abused by the fb helper. */
9519 BUG_ON(!set->mode && set->fb);
9520 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02009521
Daniel Vetter2e431052012-07-04 22:42:15 +02009522 if (set->fb) {
9523 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
9524 set->crtc->base.id, set->fb->base.id,
9525 (int)set->num_connectors, set->x, set->y);
9526 } else {
9527 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02009528 }
9529
9530 dev = set->crtc->dev;
9531
9532 ret = -ENOMEM;
9533 config = kzalloc(sizeof(*config), GFP_KERNEL);
9534 if (!config)
9535 goto out_config;
9536
9537 ret = intel_set_config_save_state(dev, config);
9538 if (ret)
9539 goto out_config;
9540
9541 save_set.crtc = set->crtc;
9542 save_set.mode = &set->crtc->mode;
9543 save_set.x = set->crtc->x;
9544 save_set.y = set->crtc->y;
9545 save_set.fb = set->crtc->fb;
9546
9547 /* Compute whether we need a full modeset, only an fb base update or no
9548 * change at all. In the future we might also check whether only the
9549 * mode changed, e.g. for LVDS where we only change the panel fitter in
9550 * such cases. */
9551 intel_set_config_compute_mode_changes(set, config);
9552
Daniel Vetter9a935852012-07-05 22:34:27 +02009553 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02009554 if (ret)
9555 goto fail;
9556
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009557 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009558 ret = intel_set_mode(set->crtc, set->mode,
9559 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +02009560 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02009561 intel_crtc_wait_for_pending_flips(set->crtc);
9562
Daniel Vetter4f660f42012-07-02 09:47:37 +02009563 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02009564 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02009565 }
9566
Chris Wilson2d05eae2013-05-03 17:36:25 +01009567 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +02009568 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
9569 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +02009570fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +01009571 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009572
Chris Wilson2d05eae2013-05-03 17:36:25 +01009573 /* Try to restore the config */
9574 if (config->mode_changed &&
9575 intel_set_mode(save_set.crtc, save_set.mode,
9576 save_set.x, save_set.y, save_set.fb))
9577 DRM_ERROR("failed to restore config after modeset failure\n");
9578 }
Daniel Vetter50f56112012-07-02 09:35:43 +02009579
Daniel Vetterd9e55602012-07-04 22:16:09 +02009580out_config:
9581 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02009582 return ret;
9583}
9584
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009585static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009586 .cursor_set = intel_crtc_cursor_set,
9587 .cursor_move = intel_crtc_cursor_move,
9588 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02009589 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009590 .destroy = intel_crtc_destroy,
9591 .page_flip = intel_crtc_page_flip,
9592};
9593
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009594static void intel_cpu_pll_init(struct drm_device *dev)
9595{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009596 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009597 intel_ddi_pll_init(dev);
9598}
9599
Daniel Vetter53589012013-06-05 13:34:16 +02009600static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
9601 struct intel_shared_dpll *pll,
9602 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009603{
Daniel Vetter53589012013-06-05 13:34:16 +02009604 uint32_t val;
9605
9606 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +02009607 hw_state->dpll = val;
9608 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
9609 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +02009610
9611 return val & DPLL_VCO_ENABLE;
9612}
9613
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009614static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
9615 struct intel_shared_dpll *pll)
9616{
9617 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
9618 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
9619}
9620
Daniel Vettere7b903d2013-06-05 13:34:14 +02009621static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
9622 struct intel_shared_dpll *pll)
9623{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009624 /* PCH refclock must be enabled first */
9625 assert_pch_refclk_enabled(dev_priv);
9626
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009627 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9628
9629 /* Wait for the clocks to stabilize. */
9630 POSTING_READ(PCH_DPLL(pll->id));
9631 udelay(150);
9632
9633 /* The pixel multiplier can only be updated once the
9634 * DPLL is enabled and the clocks are stable.
9635 *
9636 * So write it again.
9637 */
9638 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
9639 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009640 udelay(200);
9641}
9642
9643static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
9644 struct intel_shared_dpll *pll)
9645{
9646 struct drm_device *dev = dev_priv->dev;
9647 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009648
9649 /* Make sure no transcoder isn't still depending on us. */
9650 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
9651 if (intel_crtc_to_shared_dpll(crtc) == pll)
9652 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
9653 }
9654
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009655 I915_WRITE(PCH_DPLL(pll->id), 0);
9656 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +02009657 udelay(200);
9658}
9659
Daniel Vetter46edb022013-06-05 13:34:12 +02009660static char *ibx_pch_dpll_names[] = {
9661 "PCH DPLL A",
9662 "PCH DPLL B",
9663};
9664
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009665static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009666{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009667 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009668 int i;
9669
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009670 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009671
Daniel Vettere72f9fb2013-06-05 13:34:06 +02009672 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +02009673 dev_priv->shared_dplls[i].id = i;
9674 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02009675 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +02009676 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
9677 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +02009678 dev_priv->shared_dplls[i].get_hw_state =
9679 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009680 }
9681}
9682
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009683static void intel_shared_dpll_init(struct drm_device *dev)
9684{
Daniel Vettere7b903d2013-06-05 13:34:14 +02009685 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +02009686
9687 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
9688 ibx_pch_dpll_init(dev);
9689 else
9690 dev_priv->num_shared_dpll = 0;
9691
9692 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
9693 DRM_DEBUG_KMS("%i shared PLLs initialized\n",
9694 dev_priv->num_shared_dpll);
9695}
9696
Hannes Ederb358d0a2008-12-18 21:18:47 +01009697static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08009698{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009699 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009700 struct intel_crtc *intel_crtc;
9701 int i;
9702
Daniel Vetter955382f2013-09-19 14:05:45 +02009703 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009704 if (intel_crtc == NULL)
9705 return;
9706
9707 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
9708
9709 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08009710 for (i = 0; i < 256; i++) {
9711 intel_crtc->lut_r[i] = i;
9712 intel_crtc->lut_g[i] = i;
9713 intel_crtc->lut_b[i] = i;
9714 }
9715
Jesse Barnes80824002009-09-10 15:28:06 -07009716 /* Swap pipes & planes for FBC on pre-965 */
9717 intel_crtc->pipe = pipe;
9718 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01009719 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08009720 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01009721 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07009722 }
9723
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08009724 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
9725 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
9726 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
9727 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
9728
Jesse Barnes79e53942008-11-07 14:24:08 -08009729 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08009730}
9731
Carl Worth08d7b3d2009-04-29 14:43:54 -07009732int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00009733 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07009734{
Carl Worth08d7b3d2009-04-29 14:43:54 -07009735 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02009736 struct drm_mode_object *drmmode_obj;
9737 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009738
Daniel Vetter1cff8f62012-04-24 09:55:08 +02009739 if (!drm_core_check_feature(dev, DRIVER_MODESET))
9740 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009741
Daniel Vetterc05422d2009-08-11 16:05:30 +02009742 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
9743 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07009744
Daniel Vetterc05422d2009-08-11 16:05:30 +02009745 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07009746 DRM_ERROR("no such CRTC id\n");
9747 return -EINVAL;
9748 }
9749
Daniel Vetterc05422d2009-08-11 16:05:30 +02009750 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
9751 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009752
Daniel Vetterc05422d2009-08-11 16:05:30 +02009753 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07009754}
9755
Daniel Vetter66a92782012-07-12 20:08:18 +02009756static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009757{
Daniel Vetter66a92782012-07-12 20:08:18 +02009758 struct drm_device *dev = encoder->base.dev;
9759 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009760 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009761 int entry = 0;
9762
Daniel Vetter66a92782012-07-12 20:08:18 +02009763 list_for_each_entry(source_encoder,
9764 &dev->mode_config.encoder_list, base.head) {
9765
9766 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08009767 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02009768
9769 /* Intel hw has only one MUX where enocoders could be cloned. */
9770 if (encoder->cloneable && source_encoder->cloneable)
9771 index_mask |= (1 << entry);
9772
Jesse Barnes79e53942008-11-07 14:24:08 -08009773 entry++;
9774 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01009775
Jesse Barnes79e53942008-11-07 14:24:08 -08009776 return index_mask;
9777}
9778
Chris Wilson4d302442010-12-14 19:21:29 +00009779static bool has_edp_a(struct drm_device *dev)
9780{
9781 struct drm_i915_private *dev_priv = dev->dev_private;
9782
9783 if (!IS_MOBILE(dev))
9784 return false;
9785
9786 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
9787 return false;
9788
9789 if (IS_GEN5(dev) &&
9790 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
9791 return false;
9792
9793 return true;
9794}
9795
Jesse Barnes79e53942008-11-07 14:24:08 -08009796static void intel_setup_outputs(struct drm_device *dev)
9797{
Eric Anholt725e30a2009-01-22 13:01:02 -08009798 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01009799 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009800 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -08009801
Daniel Vetterc9093352013-06-06 22:22:47 +02009802 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009803
Paulo Zanonic40c0f52013-04-12 18:16:53 -03009804 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02009805 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009806
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009807 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03009808 int found;
9809
9810 /* Haswell uses DDI functions to detect digital outputs */
9811 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
9812 /* DDI A only supports eDP */
9813 if (found)
9814 intel_ddi_init(dev, PORT_A);
9815
9816 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
9817 * register */
9818 found = I915_READ(SFUSE_STRAP);
9819
9820 if (found & SFUSE_STRAP_DDIB_DETECTED)
9821 intel_ddi_init(dev, PORT_B);
9822 if (found & SFUSE_STRAP_DDIC_DETECTED)
9823 intel_ddi_init(dev, PORT_C);
9824 if (found & SFUSE_STRAP_DDID_DETECTED)
9825 intel_ddi_init(dev, PORT_D);
9826 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009827 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02009828 dpd_is_edp = intel_dpd_is_edp(dev);
9829
9830 if (has_edp_a(dev))
9831 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04009832
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009833 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08009834 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01009835 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009836 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009837 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009838 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009839 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009840 }
9841
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009842 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009843 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009844
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009845 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03009846 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08009847
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009848 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009849 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08009850
Daniel Vetter270b3042012-10-27 15:52:05 +02009851 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009852 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009853 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05309854 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Jesse Barnes6f6005a2013-08-09 09:34:35 -07009855 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
9856 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
9857 PORT_C);
9858 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
9859 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
9860 PORT_C);
9861 }
Gajanan Bhat19c03922012-09-27 19:13:07 +05309862
Paulo Zanonidc0fa712013-02-19 16:21:46 -03009863 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03009864 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
9865 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02009866 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
9867 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07009868 }
Jani Nikula3cfca972013-08-27 15:12:26 +03009869
9870 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +08009871 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009872 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08009873
Paulo Zanonie2debe92013-02-18 19:00:27 -03009874 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009875 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009876 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009877 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
9878 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009879 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009880 }
Ma Ling27185ae2009-08-24 13:50:23 +08009881
Imre Deake7281ea2013-05-08 13:14:08 +03009882 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009883 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08009884 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009885
9886 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04009887
Paulo Zanonie2debe92013-02-18 19:00:27 -03009888 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009889 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009890 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009891 }
Ma Ling27185ae2009-08-24 13:50:23 +08009892
Paulo Zanonie2debe92013-02-18 19:00:27 -03009893 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08009894
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009895 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
9896 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03009897 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009898 }
Imre Deake7281ea2013-05-08 13:14:08 +03009899 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009900 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08009901 }
Ma Ling27185ae2009-08-24 13:50:23 +08009902
Jesse Barnesb01f2c32009-12-11 11:07:17 -08009903 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03009904 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03009905 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07009906 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009907 intel_dvo_init(dev);
9908
Zhenyu Wang103a1962009-11-27 11:44:36 +08009909 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08009910 intel_tv_init(dev);
9911
Chris Wilson4ef69c72010-09-09 15:14:28 +01009912 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
9913 encoder->base.possible_crtcs = encoder->crtc_mask;
9914 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02009915 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08009916 }
Chris Wilson47356eb2011-01-11 17:06:04 +00009917
Paulo Zanonidde86e22012-12-01 12:04:25 -02009918 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02009919
9920 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009921}
9922
Chris Wilsonddfe1562013-08-06 17:43:07 +01009923void intel_framebuffer_fini(struct intel_framebuffer *fb)
9924{
9925 drm_framebuffer_cleanup(&fb->base);
9926 drm_gem_object_unreference_unlocked(&fb->obj->base);
9927}
9928
Jesse Barnes79e53942008-11-07 14:24:08 -08009929static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
9930{
9931 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009932
Chris Wilsonddfe1562013-08-06 17:43:07 +01009933 intel_framebuffer_fini(intel_fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08009934 kfree(intel_fb);
9935}
9936
9937static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00009938 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08009939 unsigned int *handle)
9940{
9941 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009942 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08009943
Chris Wilson05394f32010-11-08 19:18:58 +00009944 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08009945}
9946
9947static const struct drm_framebuffer_funcs intel_fb_funcs = {
9948 .destroy = intel_user_framebuffer_destroy,
9949 .create_handle = intel_user_framebuffer_create_handle,
9950};
9951
Dave Airlie38651672010-03-30 05:34:13 +00009952int intel_framebuffer_init(struct drm_device *dev,
9953 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08009954 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00009955 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08009956{
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009957 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08009958 int ret;
9959
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009960 if (obj->tiling_mode == I915_TILING_Y) {
9961 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01009962 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009963 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009964
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009965 if (mode_cmd->pitches[0] & 63) {
9966 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
9967 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01009968 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009969 }
Chris Wilson57cd6502010-08-08 12:34:44 +01009970
Chris Wilsona35cdaa2013-06-25 17:26:45 +01009971 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
9972 pitch_limit = 32*1024;
9973 } else if (INTEL_INFO(dev)->gen >= 4) {
9974 if (obj->tiling_mode)
9975 pitch_limit = 16*1024;
9976 else
9977 pitch_limit = 32*1024;
9978 } else if (INTEL_INFO(dev)->gen >= 3) {
9979 if (obj->tiling_mode)
9980 pitch_limit = 8*1024;
9981 else
9982 pitch_limit = 16*1024;
9983 } else
9984 /* XXX DSPC is limited to 4k tiled */
9985 pitch_limit = 8*1024;
9986
9987 if (mode_cmd->pitches[0] > pitch_limit) {
9988 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
9989 obj->tiling_mode ? "tiled" : "linear",
9990 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009991 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009992 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009993
9994 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009995 mode_cmd->pitches[0] != obj->stride) {
9996 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
9997 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02009998 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00009999 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010000
Ville Syrjälä57779d02012-10-31 17:50:14 +020010001 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010002 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010003 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010004 case DRM_FORMAT_RGB565:
10005 case DRM_FORMAT_XRGB8888:
10006 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010007 break;
10008 case DRM_FORMAT_XRGB1555:
10009 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010010 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010011 DRM_DEBUG("unsupported pixel format: %s\n",
10012 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010013 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010014 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010015 break;
10016 case DRM_FORMAT_XBGR8888:
10017 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010018 case DRM_FORMAT_XRGB2101010:
10019 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010020 case DRM_FORMAT_XBGR2101010:
10021 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010022 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010023 DRM_DEBUG("unsupported pixel format: %s\n",
10024 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010025 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010026 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010027 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010028 case DRM_FORMAT_YUYV:
10029 case DRM_FORMAT_UYVY:
10030 case DRM_FORMAT_YVYU:
10031 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010032 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010033 DRM_DEBUG("unsupported pixel format: %s\n",
10034 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010035 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010036 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010037 break;
10038 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010039 DRM_DEBUG("unsupported pixel format: %s\n",
10040 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010041 return -EINVAL;
10042 }
10043
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010044 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10045 if (mode_cmd->offsets[0] != 0)
10046 return -EINVAL;
10047
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010048 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10049 intel_fb->obj = obj;
10050
Jesse Barnes79e53942008-11-07 14:24:08 -080010051 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10052 if (ret) {
10053 DRM_ERROR("framebuffer init failed %d\n", ret);
10054 return ret;
10055 }
10056
Jesse Barnes79e53942008-11-07 14:24:08 -080010057 return 0;
10058}
10059
Jesse Barnes79e53942008-11-07 14:24:08 -080010060static struct drm_framebuffer *
10061intel_user_framebuffer_create(struct drm_device *dev,
10062 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010063 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010064{
Chris Wilson05394f32010-11-08 19:18:58 +000010065 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010066
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010067 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10068 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010069 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010070 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010071
Chris Wilsond2dff872011-04-19 08:36:26 +010010072 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010073}
10074
Jesse Barnes79e53942008-11-07 14:24:08 -080010075static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010076 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +000010077 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010078};
10079
Jesse Barnese70236a2009-09-21 10:42:27 -070010080/* Set up chip specific display functions */
10081static void intel_init_display(struct drm_device *dev)
10082{
10083 struct drm_i915_private *dev_priv = dev->dev_private;
10084
Daniel Vetteree9300b2013-06-03 22:40:22 +020010085 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10086 dev_priv->display.find_dpll = g4x_find_best_dpll;
10087 else if (IS_VALLEYVIEW(dev))
10088 dev_priv->display.find_dpll = vlv_find_best_dpll;
10089 else if (IS_PINEVIEW(dev))
10090 dev_priv->display.find_dpll = pnv_find_best_dpll;
10091 else
10092 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10093
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010094 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010095 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010096 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010097 dev_priv->display.crtc_enable = haswell_crtc_enable;
10098 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010099 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010100 dev_priv->display.update_plane = ironlake_update_plane;
10101 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010102 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010103 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010104 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10105 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010106 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010107 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010108 } else if (IS_VALLEYVIEW(dev)) {
10109 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
10110 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10111 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10112 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10113 dev_priv->display.off = i9xx_crtc_off;
10114 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010115 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010116 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010117 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010118 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10119 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010120 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010121 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010122 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010123
Jesse Barnese70236a2009-09-21 10:42:27 -070010124 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010125 if (IS_VALLEYVIEW(dev))
10126 dev_priv->display.get_display_clock_speed =
10127 valleyview_get_display_clock_speed;
10128 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010129 dev_priv->display.get_display_clock_speed =
10130 i945_get_display_clock_speed;
10131 else if (IS_I915G(dev))
10132 dev_priv->display.get_display_clock_speed =
10133 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010134 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010135 dev_priv->display.get_display_clock_speed =
10136 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010137 else if (IS_PINEVIEW(dev))
10138 dev_priv->display.get_display_clock_speed =
10139 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010140 else if (IS_I915GM(dev))
10141 dev_priv->display.get_display_clock_speed =
10142 i915gm_get_display_clock_speed;
10143 else if (IS_I865G(dev))
10144 dev_priv->display.get_display_clock_speed =
10145 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010146 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010147 dev_priv->display.get_display_clock_speed =
10148 i855_get_display_clock_speed;
10149 else /* 852, 830 */
10150 dev_priv->display.get_display_clock_speed =
10151 i830_get_display_clock_speed;
10152
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010153 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010010154 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010155 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010156 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080010157 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070010158 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010159 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070010160 } else if (IS_IVYBRIDGE(dev)) {
10161 /* FIXME: detect B0+ stepping and use auto training */
10162 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080010163 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020010164 dev_priv->display.modeset_global_resources =
10165 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030010166 } else if (IS_HASWELL(dev)) {
10167 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080010168 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020010169 dev_priv->display.modeset_global_resources =
10170 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020010171 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070010172 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080010173 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070010174 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010175
10176 /* Default just returns -ENODEV to indicate unsupported */
10177 dev_priv->display.queue_flip = intel_default_queue_flip;
10178
10179 switch (INTEL_INFO(dev)->gen) {
10180 case 2:
10181 dev_priv->display.queue_flip = intel_gen2_queue_flip;
10182 break;
10183
10184 case 3:
10185 dev_priv->display.queue_flip = intel_gen3_queue_flip;
10186 break;
10187
10188 case 4:
10189 case 5:
10190 dev_priv->display.queue_flip = intel_gen4_queue_flip;
10191 break;
10192
10193 case 6:
10194 dev_priv->display.queue_flip = intel_gen6_queue_flip;
10195 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070010196 case 7:
10197 dev_priv->display.queue_flip = intel_gen7_queue_flip;
10198 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010199 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010200}
10201
Jesse Barnesb690e962010-07-19 13:53:12 -070010202/*
10203 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
10204 * resume, or other times. This quirk makes sure that's the case for
10205 * affected systems.
10206 */
Akshay Joshi0206e352011-08-16 15:34:10 -040010207static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070010208{
10209 struct drm_i915_private *dev_priv = dev->dev_private;
10210
10211 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010212 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010213}
10214
Keith Packard435793d2011-07-12 14:56:22 -070010215/*
10216 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
10217 */
10218static void quirk_ssc_force_disable(struct drm_device *dev)
10219{
10220 struct drm_i915_private *dev_priv = dev->dev_private;
10221 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010222 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070010223}
10224
Carsten Emde4dca20e2012-03-15 15:56:26 +010010225/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010010226 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
10227 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010010228 */
10229static void quirk_invert_brightness(struct drm_device *dev)
10230{
10231 struct drm_i915_private *dev_priv = dev->dev_private;
10232 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020010233 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070010234}
10235
Kamal Mostafae85843b2013-07-19 15:02:01 -070010236/*
10237 * Some machines (Dell XPS13) suffer broken backlight controls if
10238 * BLM_PCH_PWM_ENABLE is set.
10239 */
10240static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
10241{
10242 struct drm_i915_private *dev_priv = dev->dev_private;
10243 dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
10244 DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
10245}
10246
Jesse Barnesb690e962010-07-19 13:53:12 -070010247struct intel_quirk {
10248 int device;
10249 int subsystem_vendor;
10250 int subsystem_device;
10251 void (*hook)(struct drm_device *dev);
10252};
10253
Egbert Eich5f85f1762012-10-14 15:46:38 +020010254/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
10255struct intel_dmi_quirk {
10256 void (*hook)(struct drm_device *dev);
10257 const struct dmi_system_id (*dmi_id_list)[];
10258};
10259
10260static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
10261{
10262 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
10263 return 1;
10264}
10265
10266static const struct intel_dmi_quirk intel_dmi_quirks[] = {
10267 {
10268 .dmi_id_list = &(const struct dmi_system_id[]) {
10269 {
10270 .callback = intel_dmi_reverse_brightness,
10271 .ident = "NCR Corporation",
10272 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
10273 DMI_MATCH(DMI_PRODUCT_NAME, ""),
10274 },
10275 },
10276 { } /* terminating entry */
10277 },
10278 .hook = quirk_invert_brightness,
10279 },
10280};
10281
Ben Widawskyc43b5632012-04-16 14:07:40 -070010282static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070010283 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040010284 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070010285
Jesse Barnesb690e962010-07-19 13:53:12 -070010286 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
10287 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
10288
Jesse Barnesb690e962010-07-19 13:53:12 -070010289 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
10290 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
10291
Daniel Vetterccd0d362012-10-10 23:13:59 +020010292 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -070010293 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +020010294 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070010295
10296 /* Lenovo U160 cannot use SSC on LVDS */
10297 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020010298
10299 /* Sony Vaio Y cannot use SSC on LVDS */
10300 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010010301
Jani Nikulaee1452d2013-09-20 15:05:30 +030010302 /*
10303 * All GM45 Acer (and its brands eMachines and Packard Bell) laptops
10304 * seem to use inverted backlight PWM.
10305 */
10306 { 0x2a42, 0x1025, PCI_ANY_ID, quirk_invert_brightness },
Kamal Mostafae85843b2013-07-19 15:02:01 -070010307
10308 /* Dell XPS13 HD Sandy Bridge */
10309 { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
10310 /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
10311 { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
Jesse Barnesb690e962010-07-19 13:53:12 -070010312};
10313
10314static void intel_init_quirks(struct drm_device *dev)
10315{
10316 struct pci_dev *d = dev->pdev;
10317 int i;
10318
10319 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
10320 struct intel_quirk *q = &intel_quirks[i];
10321
10322 if (d->device == q->device &&
10323 (d->subsystem_vendor == q->subsystem_vendor ||
10324 q->subsystem_vendor == PCI_ANY_ID) &&
10325 (d->subsystem_device == q->subsystem_device ||
10326 q->subsystem_device == PCI_ANY_ID))
10327 q->hook(dev);
10328 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020010329 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
10330 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
10331 intel_dmi_quirks[i].hook(dev);
10332 }
Jesse Barnesb690e962010-07-19 13:53:12 -070010333}
10334
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010335/* Disable the VGA plane that we never use */
10336static void i915_disable_vga(struct drm_device *dev)
10337{
10338 struct drm_i915_private *dev_priv = dev->dev_private;
10339 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010340 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010341
10342 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070010343 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010344 sr1 = inb(VGA_SR_DATA);
10345 outb(sr1 | 1<<5, VGA_SR_DATA);
10346 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10347 udelay(300);
10348
10349 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
10350 POSTING_READ(vga_reg);
10351}
10352
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010353static void i915_enable_vga_mem(struct drm_device *dev)
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010354{
10355 /* Enable VGA memory on Intel HD */
10356 if (HAS_PCH_SPLIT(dev)) {
10357 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10358 outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10359 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10360 VGA_RSRC_LEGACY_MEM |
10361 VGA_RSRC_NORMAL_IO |
10362 VGA_RSRC_NORMAL_MEM);
10363 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10364 }
10365}
10366
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010367void i915_disable_vga_mem(struct drm_device *dev)
10368{
10369 /* Disable VGA memory on Intel HD */
10370 if (HAS_PCH_SPLIT(dev)) {
10371 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
10372 outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
10373 vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
10374 VGA_RSRC_NORMAL_IO |
10375 VGA_RSRC_NORMAL_MEM);
10376 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
10377 }
10378}
10379
Daniel Vetterf8175862012-04-10 15:50:11 +020010380void intel_modeset_init_hw(struct drm_device *dev)
10381{
Jesse Barnesf6071162013-10-01 10:41:38 -070010382 struct drm_i915_private *dev_priv = dev->dev_private;
10383
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030010384 intel_prepare_ddi(dev);
10385
Daniel Vetterf8175862012-04-10 15:50:11 +020010386 intel_init_clock_gating(dev);
10387
Jesse Barnesf6071162013-10-01 10:41:38 -070010388 /* Enable the CRI clock source so we can get at the display */
10389 if (IS_VALLEYVIEW(dev))
10390 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
10391 DPLL_INTEGRATED_CRI_CLK_VLV);
10392
Jesse Barnes40e9cf62013-10-03 11:35:46 -070010393 intel_init_dpio(dev);
10394
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010395 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010396 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020010397 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020010398}
10399
Imre Deak7d708ee2013-04-17 14:04:50 +030010400void intel_modeset_suspend_hw(struct drm_device *dev)
10401{
10402 intel_suspend_hw(dev);
10403}
10404
Jesse Barnes79e53942008-11-07 14:24:08 -080010405void intel_modeset_init(struct drm_device *dev)
10406{
Jesse Barnes652c3932009-08-17 13:31:43 -070010407 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010408 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080010409
10410 drm_mode_config_init(dev);
10411
10412 dev->mode_config.min_width = 0;
10413 dev->mode_config.min_height = 0;
10414
Dave Airlie019d96c2011-09-29 16:20:42 +010010415 dev->mode_config.preferred_depth = 24;
10416 dev->mode_config.prefer_shadow = 1;
10417
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020010418 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080010419
Jesse Barnesb690e962010-07-19 13:53:12 -070010420 intel_init_quirks(dev);
10421
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030010422 intel_init_pm(dev);
10423
Ben Widawskye3c74752013-04-05 13:12:39 -070010424 if (INTEL_INFO(dev)->num_pipes == 0)
10425 return;
10426
Jesse Barnese70236a2009-09-21 10:42:27 -070010427 intel_init_display(dev);
10428
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010429 if (IS_GEN2(dev)) {
10430 dev->mode_config.max_width = 2048;
10431 dev->mode_config.max_height = 2048;
10432 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070010433 dev->mode_config.max_width = 4096;
10434 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080010435 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010010436 dev->mode_config.max_width = 8192;
10437 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080010438 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080010439 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080010440
Zhao Yakui28c97732009-10-09 11:39:41 +080010441 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010442 INTEL_INFO(dev)->num_pipes,
10443 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080010444
Damien Lespiau08e2a7d2013-07-11 20:10:54 +010010445 for_each_pipe(i) {
Jesse Barnes79e53942008-11-07 14:24:08 -080010446 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010447 for (j = 0; j < dev_priv->num_plane; j++) {
10448 ret = intel_plane_init(dev, i, j);
10449 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030010450 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
10451 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070010452 }
Jesse Barnes79e53942008-11-07 14:24:08 -080010453 }
10454
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010455 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010456 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010457
Jesse Barnes9cce37f2010-08-13 15:11:26 -070010458 /* Just disable it once at startup */
10459 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010460 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000010461
10462 /* Just in case the BIOS is doing something questionable. */
10463 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010464}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080010465
Daniel Vetter24929352012-07-02 20:28:59 +020010466static void
10467intel_connector_break_all_links(struct intel_connector *connector)
10468{
10469 connector->base.dpms = DRM_MODE_DPMS_OFF;
10470 connector->base.encoder = NULL;
10471 connector->encoder->connectors_active = false;
10472 connector->encoder->base.crtc = NULL;
10473}
10474
Daniel Vetter7fad7982012-07-04 17:51:47 +020010475static void intel_enable_pipe_a(struct drm_device *dev)
10476{
10477 struct intel_connector *connector;
10478 struct drm_connector *crt = NULL;
10479 struct intel_load_detect_pipe load_detect_temp;
10480
10481 /* We can't just switch on the pipe A, we need to set things up with a
10482 * proper mode and output configuration. As a gross hack, enable pipe A
10483 * by enabling the load detect pipe once. */
10484 list_for_each_entry(connector,
10485 &dev->mode_config.connector_list,
10486 base.head) {
10487 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
10488 crt = &connector->base;
10489 break;
10490 }
10491 }
10492
10493 if (!crt)
10494 return;
10495
10496 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
10497 intel_release_load_detect_pipe(crt, &load_detect_temp);
10498
10499
10500}
10501
Daniel Vetterfa555832012-10-10 23:14:00 +020010502static bool
10503intel_check_plane_mapping(struct intel_crtc *crtc)
10504{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010505 struct drm_device *dev = crtc->base.dev;
10506 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010507 u32 reg, val;
10508
Ben Widawsky7eb552a2013-03-13 14:05:41 -070010509 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020010510 return true;
10511
10512 reg = DSPCNTR(!crtc->plane);
10513 val = I915_READ(reg);
10514
10515 if ((val & DISPLAY_PLANE_ENABLE) &&
10516 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
10517 return false;
10518
10519 return true;
10520}
10521
Daniel Vetter24929352012-07-02 20:28:59 +020010522static void intel_sanitize_crtc(struct intel_crtc *crtc)
10523{
10524 struct drm_device *dev = crtc->base.dev;
10525 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020010526 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020010527
Daniel Vetter24929352012-07-02 20:28:59 +020010528 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020010529 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020010530 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
10531
10532 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020010533 * disable the crtc (and hence change the state) if it is wrong. Note
10534 * that gen4+ has a fixed plane -> pipe mapping. */
10535 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020010536 struct intel_connector *connector;
10537 bool plane;
10538
Daniel Vetter24929352012-07-02 20:28:59 +020010539 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
10540 crtc->base.base.id);
10541
10542 /* Pipe has the wrong plane attached and the plane is active.
10543 * Temporarily change the plane mapping and disable everything
10544 * ... */
10545 plane = crtc->plane;
10546 crtc->plane = !plane;
10547 dev_priv->display.crtc_disable(&crtc->base);
10548 crtc->plane = plane;
10549
10550 /* ... and break all links. */
10551 list_for_each_entry(connector, &dev->mode_config.connector_list,
10552 base.head) {
10553 if (connector->encoder->base.crtc != &crtc->base)
10554 continue;
10555
10556 intel_connector_break_all_links(connector);
10557 }
10558
10559 WARN_ON(crtc->active);
10560 crtc->base.enabled = false;
10561 }
Daniel Vetter24929352012-07-02 20:28:59 +020010562
Daniel Vetter7fad7982012-07-04 17:51:47 +020010563 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
10564 crtc->pipe == PIPE_A && !crtc->active) {
10565 /* BIOS forgot to enable pipe A, this mostly happens after
10566 * resume. Force-enable the pipe to fix this, the update_dpms
10567 * call below we restore the pipe to the right state, but leave
10568 * the required bits on. */
10569 intel_enable_pipe_a(dev);
10570 }
10571
Daniel Vetter24929352012-07-02 20:28:59 +020010572 /* Adjust the state of the output pipe according to whether we
10573 * have active connectors/encoders. */
10574 intel_crtc_update_dpms(&crtc->base);
10575
10576 if (crtc->active != crtc->base.enabled) {
10577 struct intel_encoder *encoder;
10578
10579 /* This can happen either due to bugs in the get_hw_state
10580 * functions or because the pipe is force-enabled due to the
10581 * pipe A quirk. */
10582 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
10583 crtc->base.base.id,
10584 crtc->base.enabled ? "enabled" : "disabled",
10585 crtc->active ? "enabled" : "disabled");
10586
10587 crtc->base.enabled = crtc->active;
10588
10589 /* Because we only establish the connector -> encoder ->
10590 * crtc links if something is active, this means the
10591 * crtc is now deactivated. Break the links. connector
10592 * -> encoder links are only establish when things are
10593 * actually up, hence no need to break them. */
10594 WARN_ON(crtc->active);
10595
10596 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
10597 WARN_ON(encoder->connectors_active);
10598 encoder->base.crtc = NULL;
10599 }
10600 }
10601}
10602
10603static void intel_sanitize_encoder(struct intel_encoder *encoder)
10604{
10605 struct intel_connector *connector;
10606 struct drm_device *dev = encoder->base.dev;
10607
10608 /* We need to check both for a crtc link (meaning that the
10609 * encoder is active and trying to read from a pipe) and the
10610 * pipe itself being active. */
10611 bool has_active_crtc = encoder->base.crtc &&
10612 to_intel_crtc(encoder->base.crtc)->active;
10613
10614 if (encoder->connectors_active && !has_active_crtc) {
10615 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
10616 encoder->base.base.id,
10617 drm_get_encoder_name(&encoder->base));
10618
10619 /* Connector is active, but has no active pipe. This is
10620 * fallout from our resume register restoring. Disable
10621 * the encoder manually again. */
10622 if (encoder->base.crtc) {
10623 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
10624 encoder->base.base.id,
10625 drm_get_encoder_name(&encoder->base));
10626 encoder->disable(encoder);
10627 }
10628
10629 /* Inconsistent output/port/pipe state happens presumably due to
10630 * a bug in one of the get_hw_state functions. Or someplace else
10631 * in our code, like the register restore mess on resume. Clamp
10632 * things to off as a safer default. */
10633 list_for_each_entry(connector,
10634 &dev->mode_config.connector_list,
10635 base.head) {
10636 if (connector->encoder != encoder)
10637 continue;
10638
10639 intel_connector_break_all_links(connector);
10640 }
10641 }
10642 /* Enabled encoders without active connectors will be fixed in
10643 * the crtc fixup. */
10644}
10645
Daniel Vetter44cec742013-01-25 17:53:21 +010010646void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010647{
10648 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020010649 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010650
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010651 /* This function can be called both from intel_modeset_setup_hw_state or
10652 * at a very early point in our resume sequence, where the power well
10653 * structures are not yet restored. Since this function is at a very
10654 * paranoid "someone might have enabled VGA while we were not looking"
10655 * level, just check if the power well is enabled instead of trying to
10656 * follow the "don't touch the power well if we don't need it" policy
10657 * the rest of the driver uses. */
10658 if (HAS_POWER_WELL(dev) &&
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -030010659 (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030010660 return;
10661
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010662 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
10663 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +020010664 i915_disable_vga(dev);
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010665 i915_disable_vga_mem(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010010666 }
10667}
10668
Daniel Vetter30e984d2013-06-05 13:34:17 +020010669static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020010670{
10671 struct drm_i915_private *dev_priv = dev->dev_private;
10672 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020010673 struct intel_crtc *crtc;
10674 struct intel_encoder *encoder;
10675 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020010676 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020010677
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010678 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10679 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010010680 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020010681
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010682 crtc->active = dev_priv->display.get_pipe_config(crtc,
10683 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010684
10685 crtc->base.enabled = crtc->active;
10686
10687 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
10688 crtc->base.base.id,
10689 crtc->active ? "enabled" : "disabled");
10690 }
10691
Daniel Vetter53589012013-06-05 13:34:16 +020010692 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010693 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010694 intel_ddi_setup_hw_pll_state(dev);
10695
Daniel Vetter53589012013-06-05 13:34:16 +020010696 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10697 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10698
10699 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
10700 pll->active = 0;
10701 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10702 base.head) {
10703 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10704 pll->active++;
10705 }
10706 pll->refcount = pll->active;
10707
Daniel Vetter35c95372013-07-17 06:55:04 +020010708 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
10709 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020010710 }
10711
Daniel Vetter24929352012-07-02 20:28:59 +020010712 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10713 base.head) {
10714 pipe = 0;
10715
10716 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010717 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10718 encoder->base.crtc = &crtc->base;
Jesse Barnes510d5f22013-07-01 15:50:17 -070010719 if (encoder->get_config)
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010720 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020010721 } else {
10722 encoder->base.crtc = NULL;
10723 }
10724
10725 encoder->connectors_active = false;
10726 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
10727 encoder->base.base.id,
10728 drm_get_encoder_name(&encoder->base),
10729 encoder->base.crtc ? "enabled" : "disabled",
10730 pipe);
10731 }
10732
10733 list_for_each_entry(connector, &dev->mode_config.connector_list,
10734 base.head) {
10735 if (connector->get_hw_state(connector)) {
10736 connector->base.dpms = DRM_MODE_DPMS_ON;
10737 connector->encoder->connectors_active = true;
10738 connector->base.encoder = &connector->encoder->base;
10739 } else {
10740 connector->base.dpms = DRM_MODE_DPMS_OFF;
10741 connector->base.encoder = NULL;
10742 }
10743 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
10744 connector->base.base.id,
10745 drm_get_connector_name(&connector->base),
10746 connector->base.encoder ? "enabled" : "disabled");
10747 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020010748}
10749
10750/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
10751 * and i915 state tracking structures. */
10752void intel_modeset_setup_hw_state(struct drm_device *dev,
10753 bool force_restore)
10754{
10755 struct drm_i915_private *dev_priv = dev->dev_private;
10756 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010757 struct intel_crtc *crtc;
10758 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020010759 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020010760
10761 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010762
Jesse Barnesbabea612013-06-26 18:57:38 +030010763 /*
10764 * Now that we have the config, copy it to each CRTC struct
10765 * Note that this could go away if we move to using crtc_config
10766 * checking everywhere.
10767 */
10768 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10769 base.head) {
10770 if (crtc->active && i915_fastboot) {
10771 intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
10772
10773 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
10774 crtc->base.base.id);
10775 drm_mode_debug_printmodeline(&crtc->base.mode);
10776 }
10777 }
10778
Daniel Vetter24929352012-07-02 20:28:59 +020010779 /* HW state is read out, now we need to sanitize this mess. */
10780 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10781 base.head) {
10782 intel_sanitize_encoder(encoder);
10783 }
10784
10785 for_each_pipe(pipe) {
10786 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
10787 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010788 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020010789 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010790
Daniel Vetter35c95372013-07-17 06:55:04 +020010791 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10792 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10793
10794 if (!pll->on || pll->active)
10795 continue;
10796
10797 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
10798
10799 pll->disable(dev_priv, pll);
10800 pll->on = false;
10801 }
10802
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010803 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030010804 i915_redisable_vga(dev);
10805
Daniel Vetterf30da182013-04-11 20:22:50 +020010806 /*
10807 * We need to use raw interfaces for restoring state to avoid
10808 * checking (bogus) intermediate states.
10809 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010810 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070010811 struct drm_crtc *crtc =
10812 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020010813
10814 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
10815 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010816 }
10817 } else {
10818 intel_modeset_update_staged_output_state(dev);
10819 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010820
10821 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +020010822
10823 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010010824}
10825
10826void intel_modeset_gem_init(struct drm_device *dev)
10827{
Chris Wilson1833b132012-05-09 11:56:28 +010010828 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020010829
10830 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020010831
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010010832 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -080010833}
10834
10835void intel_modeset_cleanup(struct drm_device *dev)
10836{
Jesse Barnes652c3932009-08-17 13:31:43 -070010837 struct drm_i915_private *dev_priv = dev->dev_private;
10838 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030010839 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070010840
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010841 /*
10842 * Interrupts and polling as the first thing to avoid creating havoc.
10843 * Too much stuff here (turning of rps, connectors, ...) would
10844 * experience fancy races otherwise.
10845 */
10846 drm_irq_uninstall(dev);
10847 cancel_work_sync(&dev_priv->hotplug_work);
10848 /*
10849 * Due to the hpd irq storm handling the hotplug work can re-arm the
10850 * poll handlers. Hence disable polling after hpd handling is shut down.
10851 */
Keith Packardf87ea762010-10-03 19:36:26 -070010852 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020010853
Jesse Barnes652c3932009-08-17 13:31:43 -070010854 mutex_lock(&dev->struct_mutex);
10855
Jesse Barnes723bfd72010-10-07 16:01:13 -070010856 intel_unregister_dsm_handler();
10857
Jesse Barnes652c3932009-08-17 13:31:43 -070010858 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10859 /* Skip inactive CRTCs */
10860 if (!crtc->fb)
10861 continue;
10862
Daniel Vetter3dec0092010-08-20 21:40:52 +020010863 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070010864 }
10865
Chris Wilson973d04f2011-07-08 12:22:37 +010010866 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070010867
Ville Syrjälä6e1b4fd2013-09-05 20:40:52 +030010868 i915_enable_vga_mem(dev);
Alex Williamson81b5c7b2013-08-28 09:39:08 -060010869
Daniel Vetter8090c6b2012-06-24 16:42:32 +020010870 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000010871
Daniel Vetter930ebb42012-06-29 23:32:16 +020010872 ironlake_teardown_rc6(dev);
10873
Kristian Høgsberg69341a52009-11-11 12:19:17 -050010874 mutex_unlock(&dev->struct_mutex);
10875
Chris Wilson1630fe72011-07-08 12:22:42 +010010876 /* flush any delayed tasks or pending work */
10877 flush_scheduled_work();
10878
Jani Nikuladc652f92013-04-12 15:18:38 +030010879 /* destroy backlight, if any, before the connectors */
10880 intel_panel_destroy_backlight(dev);
10881
Paulo Zanonid9255d52013-09-26 20:05:59 -030010882 /* destroy the sysfs files before encoders/connectors */
10883 list_for_each_entry(connector, &dev->mode_config.connector_list, head)
10884 drm_sysfs_connector_remove(connector);
10885
Jesse Barnes79e53942008-11-07 14:24:08 -080010886 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010010887
10888 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010889}
10890
Dave Airlie28d52042009-09-21 14:33:58 +100010891/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080010892 * Return which encoder is currently attached for connector.
10893 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010010894struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080010895{
Chris Wilsondf0e9242010-09-09 16:20:55 +010010896 return &intel_attached_encoder(connector)->base;
10897}
Jesse Barnes79e53942008-11-07 14:24:08 -080010898
Chris Wilsondf0e9242010-09-09 16:20:55 +010010899void intel_connector_attach_encoder(struct intel_connector *connector,
10900 struct intel_encoder *encoder)
10901{
10902 connector->encoder = encoder;
10903 drm_mode_connector_attach_encoder(&connector->base,
10904 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010905}
Dave Airlie28d52042009-09-21 14:33:58 +100010906
10907/*
10908 * set vga decode state - true == enable VGA decode
10909 */
10910int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
10911{
10912 struct drm_i915_private *dev_priv = dev->dev_private;
10913 u16 gmch_ctrl;
10914
10915 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
10916 if (state)
10917 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
10918 else
10919 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
10920 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
10921 return 0;
10922}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010923
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010924struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010925
10926 u32 power_well_driver;
10927
Chris Wilson63b66e52013-08-08 15:12:06 +020010928 int num_transcoders;
10929
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010930 struct intel_cursor_error_state {
10931 u32 control;
10932 u32 position;
10933 u32 base;
10934 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010010935 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010936
10937 struct intel_pipe_error_state {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010938 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010010939 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010940
10941 struct intel_plane_error_state {
10942 u32 control;
10943 u32 stride;
10944 u32 size;
10945 u32 pos;
10946 u32 addr;
10947 u32 surface;
10948 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010010949 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020010950
10951 struct intel_transcoder_error_state {
10952 enum transcoder cpu_transcoder;
10953
10954 u32 conf;
10955
10956 u32 htotal;
10957 u32 hblank;
10958 u32 hsync;
10959 u32 vtotal;
10960 u32 vblank;
10961 u32 vsync;
10962 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010963};
10964
10965struct intel_display_error_state *
10966intel_display_capture_error_state(struct drm_device *dev)
10967{
Akshay Joshi0206e352011-08-16 15:34:10 -040010968 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010969 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020010970 int transcoders[] = {
10971 TRANSCODER_A,
10972 TRANSCODER_B,
10973 TRANSCODER_C,
10974 TRANSCODER_EDP,
10975 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010976 int i;
10977
Chris Wilson63b66e52013-08-08 15:12:06 +020010978 if (INTEL_INFO(dev)->num_pipes == 0)
10979 return NULL;
10980
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010981 error = kmalloc(sizeof(*error), GFP_ATOMIC);
10982 if (error == NULL)
10983 return NULL;
10984
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030010985 if (HAS_POWER_WELL(dev))
10986 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
10987
Damien Lespiau52331302012-08-15 19:23:25 +010010988 for_each_pipe(i) {
Paulo Zanonia18c4c32013-03-06 20:03:12 -030010989 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
10990 error->cursor[i].control = I915_READ(CURCNTR(i));
10991 error->cursor[i].position = I915_READ(CURPOS(i));
10992 error->cursor[i].base = I915_READ(CURBASE(i));
10993 } else {
10994 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
10995 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
10996 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
10997 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000010998
10999 error->plane[i].control = I915_READ(DSPCNTR(i));
11000 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011001 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011002 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011003 error->plane[i].pos = I915_READ(DSPPOS(i));
11004 }
Paulo Zanonica291362013-03-06 20:03:14 -030011005 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11006 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011007 if (INTEL_INFO(dev)->gen >= 4) {
11008 error->plane[i].surface = I915_READ(DSPSURF(i));
11009 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11010 }
11011
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011012 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011013 }
11014
11015 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11016 if (HAS_DDI(dev_priv->dev))
11017 error->num_transcoders++; /* Account for eDP. */
11018
11019 for (i = 0; i < error->num_transcoders; i++) {
11020 enum transcoder cpu_transcoder = transcoders[i];
11021
11022 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11023
11024 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11025 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11026 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11027 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11028 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11029 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11030 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011031 }
11032
Paulo Zanoni12d217c2013-05-03 12:15:38 -030011033 /* In the code above we read the registers without checking if the power
11034 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
11035 * prevent the next I915_WRITE from detecting it and printing an error
11036 * message. */
Chris Wilson907b28c2013-07-19 20:36:52 +010011037 intel_uncore_clear_errors(dev);
Paulo Zanoni12d217c2013-05-03 12:15:38 -030011038
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011039 return error;
11040}
11041
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011042#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11043
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011044void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011045intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011046 struct drm_device *dev,
11047 struct intel_display_error_state *error)
11048{
11049 int i;
11050
Chris Wilson63b66e52013-08-08 15:12:06 +020011051 if (!error)
11052 return;
11053
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011054 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011055 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011056 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011057 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011058 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011059 err_printf(m, "Pipe [%d]:\n", i);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011060 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011061
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011062 err_printf(m, "Plane [%d]:\n", i);
11063 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11064 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011065 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011066 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11067 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011068 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011069 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011070 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011071 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011072 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11073 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011074 }
11075
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011076 err_printf(m, "Cursor [%d]:\n", i);
11077 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11078 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11079 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011080 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011081
11082 for (i = 0; i < error->num_transcoders; i++) {
11083 err_printf(m, " CPU transcoder: %c\n",
11084 transcoder_name(error->transcoder[i].cpu_transcoder));
11085 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11086 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11087 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11088 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11089 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11090 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11091 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11092 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011093}