blob: 9ef1db87cf260c2a6a8abd423dde4be313f355ae [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/**
2 * \file amdgpu_drv.c
3 * AMD Amdgpu driver
4 *
5 * \author Gareth Hughes <gareth@valinux.com>
6 */
7
8/*
9 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
10 * All Rights Reserved.
11 *
12 * Permission is hereby granted, free of charge, to any person obtaining a
13 * copy of this software and associated documentation files (the "Software"),
14 * to deal in the Software without restriction, including without limitation
15 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
16 * and/or sell copies of the Software, and to permit persons to whom the
17 * Software is furnished to do so, subject to the following conditions:
18 *
19 * The above copyright notice and this permission notice (including the next
20 * paragraph) shall be included in all copies or substantial portions of the
21 * Software.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
24 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
25 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
26 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
27 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
28 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
29 * OTHER DEALINGS IN THE SOFTWARE.
30 */
31
32#include <drm/drmP.h>
33#include <drm/amdgpu_drm.h>
34#include <drm/drm_gem.h>
35#include "amdgpu_drv.h"
36
37#include <drm/drm_pciids.h>
38#include <linux/console.h>
39#include <linux/module.h>
40#include <linux/pm_runtime.h>
41#include <linux/vga_switcheroo.h>
42#include "drm_crtc_helper.h"
43
44#include "amdgpu.h"
45#include "amdgpu_irq.h"
46
Oded Gabbay130e0372015-06-12 21:35:14 +030047#include "amdgpu_amdkfd.h"
48
Alex Deucherd38ceaf2015-04-20 16:55:21 -040049/*
50 * KMS wrapper.
51 * - 3.0.0 - initial driver
Marek Olšák6055f372015-08-18 23:58:47 +020052 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
Alex Deucherd38ceaf2015-04-20 16:55:21 -040053 */
54#define KMS_DRIVER_MAJOR 3
Marek Olšák6055f372015-08-18 23:58:47 +020055#define KMS_DRIVER_MINOR 1
Alex Deucherd38ceaf2015-04-20 16:55:21 -040056#define KMS_DRIVER_PATCHLEVEL 0
57
58int amdgpu_vram_limit = 0;
59int amdgpu_gart_size = -1; /* auto */
60int amdgpu_benchmarking = 0;
61int amdgpu_testing = 0;
62int amdgpu_audio = -1;
63int amdgpu_disp_priority = 0;
64int amdgpu_hw_i2c = 0;
65int amdgpu_pcie_gen2 = -1;
66int amdgpu_msi = -1;
Alex Deuchera895c222015-08-13 13:20:20 -040067int amdgpu_lockup_timeout = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040068int amdgpu_dpm = -1;
69int amdgpu_smc_load_fw = 1;
70int amdgpu_aspm = -1;
71int amdgpu_runtime_pm = -1;
72int amdgpu_hard_reset = 0;
73unsigned amdgpu_ip_block_mask = 0xffffffff;
74int amdgpu_bapm = -1;
75int amdgpu_deep_color = 0;
Christian Königed885b22015-10-15 17:34:20 +020076int amdgpu_vm_size = 64;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040077int amdgpu_vm_block_size = -1;
Christian Königd9c13152015-09-28 12:31:26 +020078int amdgpu_vm_fault_stop = 0;
Christian Königb495bd32015-09-10 14:00:35 +020079int amdgpu_vm_debug = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040080int amdgpu_exp_hw_support = 0;
Chunming Zhou36b4ba02015-09-15 16:56:10 +080081int amdgpu_enable_scheduler = 1;
Chunming Zhoub70f0142015-12-10 15:46:50 +080082int amdgpu_sched_jobs = 32;
Jammy Zhou4afcb302015-07-30 16:44:05 +080083int amdgpu_sched_hw_submission = 2;
Alex Deucherd4edda32015-09-30 12:24:19 -040084int amdgpu_enable_semaphores = 0;
Jammy Zhoue61710c2015-11-10 18:31:08 -050085int amdgpu_powerplay = -1;
Alex Deuchercd474ba2016-02-04 10:21:23 -050086unsigned amdgpu_pcie_gen_cap = 0;
87unsigned amdgpu_pcie_lane_cap = 0;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040088
89MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
90module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
91
92MODULE_PARM_DESC(gartsize, "Size of PCIE/IGP gart to setup in megabytes (32, 64, etc., -1 = auto)");
93module_param_named(gartsize, amdgpu_gart_size, int, 0600);
94
95MODULE_PARM_DESC(benchmark, "Run benchmark");
96module_param_named(benchmark, amdgpu_benchmarking, int, 0444);
97
98MODULE_PARM_DESC(test, "Run tests");
99module_param_named(test, amdgpu_testing, int, 0444);
100
101MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
102module_param_named(audio, amdgpu_audio, int, 0444);
103
104MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
105module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
106
107MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
108module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
109
110MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
111module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
112
113MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
114module_param_named(msi, amdgpu_msi, int, 0444);
115
Alex Deuchera895c222015-08-13 13:20:20 -0400116MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default 0 = disable)");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400117module_param_named(lockup_timeout, amdgpu_lockup_timeout, int, 0444);
118
119MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
120module_param_named(dpm, amdgpu_dpm, int, 0444);
121
122MODULE_PARM_DESC(smc_load_fw, "SMC firmware loading(1 = enable, 0 = disable)");
123module_param_named(smc_load_fw, amdgpu_smc_load_fw, int, 0444);
124
125MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
126module_param_named(aspm, amdgpu_aspm, int, 0444);
127
128MODULE_PARM_DESC(runpm, "PX runtime pm (1 = force enable, 0 = disable, -1 = PX only default)");
129module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
130
131MODULE_PARM_DESC(hard_reset, "PCI config reset (1 = force enable, 0 = disable (default))");
132module_param_named(hard_reset, amdgpu_hard_reset, int, 0444);
133
134MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
135module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
136
137MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
138module_param_named(bapm, amdgpu_bapm, int, 0444);
139
140MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
141module_param_named(deep_color, amdgpu_deep_color, int, 0444);
142
Christian Königed885b22015-10-15 17:34:20 +0200143MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400144module_param_named(vm_size, amdgpu_vm_size, int, 0444);
145
146MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
147module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
148
Christian Königd9c13152015-09-28 12:31:26 +0200149MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
150module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
151
Christian Königb495bd32015-09-10 14:00:35 +0200152MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
153module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
154
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400155MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
156module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
157
Chunming Zhou36b4ba02015-09-15 16:56:10 +0800158MODULE_PARM_DESC(enable_scheduler, "enable SW GPU scheduler (1 = enable (default), 0 = disable)");
Jammy Zhou02b9f0b2015-05-27 18:23:34 +0800159module_param_named(enable_scheduler, amdgpu_enable_scheduler, int, 0444);
160
Chunming Zhoub70f0142015-12-10 15:46:50 +0800161MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
Jammy Zhou1333f722015-07-30 16:36:58 +0800162module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
163
Jammy Zhou4afcb302015-07-30 16:44:05 +0800164MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
165module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
166
Alex Deucherd4edda32015-09-30 12:24:19 -0400167MODULE_PARM_DESC(enable_semaphores, "Enable semaphores (1 = enable, 0 = disable (default))");
Christian König3daea9e3d2015-09-05 11:12:27 +0200168module_param_named(enable_semaphores, amdgpu_enable_semaphores, int, 0644);
169
Jammy Zhou3a74f6f2015-07-21 14:01:50 +0800170#ifdef CONFIG_DRM_AMD_POWERPLAY
Jammy Zhoue61710c2015-11-10 18:31:08 -0500171MODULE_PARM_DESC(powerplay, "Powerplay component (1 = enable, 0 = disable, -1 = auto (default))");
Jammy Zhou3a74f6f2015-07-21 14:01:50 +0800172module_param_named(powerplay, amdgpu_powerplay, int, 0444);
173#endif
174
Alex Deuchercd474ba2016-02-04 10:21:23 -0500175MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
176module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
177
178MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
179module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
180
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400181static struct pci_device_id pciidlist[] = {
Alex Deucher89330c32015-04-20 17:36:52 -0400182#ifdef CONFIG_DRM_AMDGPU_CIK
183 /* Kaveri */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800184 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
185 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
186 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
187 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
188 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
189 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
190 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
191 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
192 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
193 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
194 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
195 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
196 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
197 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
198 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
199 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
200 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
201 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
202 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
203 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
204 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
205 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400206 /* Bonaire */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800207 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
208 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
209 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
210 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
Alex Deucher89330c32015-04-20 17:36:52 -0400211 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
212 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
213 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
214 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
215 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
216 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
Alex Deucherfb4f1732015-05-12 13:06:45 -0400217 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
Alex Deucher89330c32015-04-20 17:36:52 -0400218 /* Hawaii */
219 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
220 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
221 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
222 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
223 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
224 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
225 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
226 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
227 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
228 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
229 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
230 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
231 /* Kabini */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800232 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
233 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
234 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
235 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
236 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
237 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
238 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
239 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
240 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
241 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
242 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
243 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
244 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
245 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
246 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
247 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400248 /* mullins */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800249 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
250 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
251 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
252 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
253 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
254 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
255 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
256 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
257 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
258 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
259 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
260 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
261 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
262 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
263 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
264 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
Alex Deucher89330c32015-04-20 17:36:52 -0400265#endif
Alex Deucher1256a8b2015-04-20 17:37:54 -0400266 /* topaz */
Alex Deucherdba280b2016-02-02 16:24:20 -0500267 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
268 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
269 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
270 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
271 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400272 /* tonga */
273 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
274 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
275 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1f8d9622015-05-12 13:10:05 -0400276 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400277 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
278 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1f8d9622015-05-12 13:10:05 -0400279 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400280 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
281 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
David Zhang2da78e22015-07-11 23:13:40 +0800282 /* fiji */
283 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
Alex Deucher1256a8b2015-04-20 17:37:54 -0400284 /* carrizo */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800285 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
286 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
287 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
288 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
289 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
Samuel Li81b15092015-10-08 16:32:03 -0400290 /* stoney */
291 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400292
293 {0, 0, 0}
294};
295
296MODULE_DEVICE_TABLE(pci, pciidlist);
297
298static struct drm_driver kms_driver;
299
300static int amdgpu_kick_out_firmware_fb(struct pci_dev *pdev)
301{
302 struct apertures_struct *ap;
303 bool primary = false;
304
305 ap = alloc_apertures(1);
306 if (!ap)
307 return -ENOMEM;
308
309 ap->ranges[0].base = pci_resource_start(pdev, 0);
310 ap->ranges[0].size = pci_resource_len(pdev, 0);
311
312#ifdef CONFIG_X86
313 primary = pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
314#endif
315 remove_conflicting_framebuffers(ap, "amdgpudrmfb", primary);
316 kfree(ap);
317
318 return 0;
319}
320
321static int amdgpu_pci_probe(struct pci_dev *pdev,
322 const struct pci_device_id *ent)
323{
324 unsigned long flags = ent->driver_data;
325 int ret;
326
Jammy Zhou2f7d10b2015-07-22 11:29:01 +0800327 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400328 DRM_INFO("This hardware requires experimental hardware support.\n"
329 "See modparam exp_hw_support\n");
330 return -ENODEV;
331 }
332
333 /* Get rid of things like offb */
334 ret = amdgpu_kick_out_firmware_fb(pdev);
335 if (ret)
336 return ret;
337
338 return drm_get_pci_dev(pdev, ent, &kms_driver);
339}
340
341static void
342amdgpu_pci_remove(struct pci_dev *pdev)
343{
344 struct drm_device *dev = pci_get_drvdata(pdev);
345
346 drm_put_dev(dev);
347}
348
349static int amdgpu_pmops_suspend(struct device *dev)
350{
351 struct pci_dev *pdev = to_pci_dev(dev);
352 struct drm_device *drm_dev = pci_get_drvdata(pdev);
353 return amdgpu_suspend_kms(drm_dev, true, true);
354}
355
356static int amdgpu_pmops_resume(struct device *dev)
357{
358 struct pci_dev *pdev = to_pci_dev(dev);
359 struct drm_device *drm_dev = pci_get_drvdata(pdev);
360 return amdgpu_resume_kms(drm_dev, true, true);
361}
362
363static int amdgpu_pmops_freeze(struct device *dev)
364{
365 struct pci_dev *pdev = to_pci_dev(dev);
366 struct drm_device *drm_dev = pci_get_drvdata(pdev);
367 return amdgpu_suspend_kms(drm_dev, false, true);
368}
369
370static int amdgpu_pmops_thaw(struct device *dev)
371{
372 struct pci_dev *pdev = to_pci_dev(dev);
373 struct drm_device *drm_dev = pci_get_drvdata(pdev);
374 return amdgpu_resume_kms(drm_dev, false, true);
375}
376
377static int amdgpu_pmops_runtime_suspend(struct device *dev)
378{
379 struct pci_dev *pdev = to_pci_dev(dev);
380 struct drm_device *drm_dev = pci_get_drvdata(pdev);
381 int ret;
382
383 if (!amdgpu_device_is_px(drm_dev)) {
384 pm_runtime_forbid(dev);
385 return -EBUSY;
386 }
387
388 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
389 drm_kms_helper_poll_disable(drm_dev);
390 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_OFF);
391
392 ret = amdgpu_suspend_kms(drm_dev, false, false);
393 pci_save_state(pdev);
394 pci_disable_device(pdev);
395 pci_ignore_hotplug(pdev);
396 pci_set_power_state(pdev, PCI_D3cold);
397 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
398
399 return 0;
400}
401
402static int amdgpu_pmops_runtime_resume(struct device *dev)
403{
404 struct pci_dev *pdev = to_pci_dev(dev);
405 struct drm_device *drm_dev = pci_get_drvdata(pdev);
406 int ret;
407
408 if (!amdgpu_device_is_px(drm_dev))
409 return -EINVAL;
410
411 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
412
413 pci_set_power_state(pdev, PCI_D0);
414 pci_restore_state(pdev);
415 ret = pci_enable_device(pdev);
416 if (ret)
417 return ret;
418 pci_set_master(pdev);
419
420 ret = amdgpu_resume_kms(drm_dev, false, false);
421 drm_kms_helper_poll_enable(drm_dev);
422 vga_switcheroo_set_dynamic_switch(pdev, VGA_SWITCHEROO_ON);
423 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
424 return 0;
425}
426
427static int amdgpu_pmops_runtime_idle(struct device *dev)
428{
429 struct pci_dev *pdev = to_pci_dev(dev);
430 struct drm_device *drm_dev = pci_get_drvdata(pdev);
431 struct drm_crtc *crtc;
432
433 if (!amdgpu_device_is_px(drm_dev)) {
434 pm_runtime_forbid(dev);
435 return -EBUSY;
436 }
437
438 list_for_each_entry(crtc, &drm_dev->mode_config.crtc_list, head) {
439 if (crtc->enabled) {
440 DRM_DEBUG_DRIVER("failing to power off - crtc active\n");
441 return -EBUSY;
442 }
443 }
444
445 pm_runtime_mark_last_busy(dev);
446 pm_runtime_autosuspend(dev);
447 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
448 return 1;
449}
450
451long amdgpu_drm_ioctl(struct file *filp,
452 unsigned int cmd, unsigned long arg)
453{
454 struct drm_file *file_priv = filp->private_data;
455 struct drm_device *dev;
456 long ret;
457 dev = file_priv->minor->dev;
458 ret = pm_runtime_get_sync(dev->dev);
459 if (ret < 0)
460 return ret;
461
462 ret = drm_ioctl(filp, cmd, arg);
463
464 pm_runtime_mark_last_busy(dev->dev);
465 pm_runtime_put_autosuspend(dev->dev);
466 return ret;
467}
468
469static const struct dev_pm_ops amdgpu_pm_ops = {
470 .suspend = amdgpu_pmops_suspend,
471 .resume = amdgpu_pmops_resume,
472 .freeze = amdgpu_pmops_freeze,
473 .thaw = amdgpu_pmops_thaw,
474 .poweroff = amdgpu_pmops_freeze,
475 .restore = amdgpu_pmops_resume,
476 .runtime_suspend = amdgpu_pmops_runtime_suspend,
477 .runtime_resume = amdgpu_pmops_runtime_resume,
478 .runtime_idle = amdgpu_pmops_runtime_idle,
479};
480
481static const struct file_operations amdgpu_driver_kms_fops = {
482 .owner = THIS_MODULE,
483 .open = drm_open,
484 .release = drm_release,
485 .unlocked_ioctl = amdgpu_drm_ioctl,
486 .mmap = amdgpu_mmap,
487 .poll = drm_poll,
488 .read = drm_read,
489#ifdef CONFIG_COMPAT
490 .compat_ioctl = amdgpu_kms_compat_ioctl,
491#endif
492};
493
494static struct drm_driver kms_driver = {
495 .driver_features =
496 DRIVER_USE_AGP |
497 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM |
498 DRIVER_PRIME | DRIVER_RENDER,
499 .dev_priv_size = 0,
500 .load = amdgpu_driver_load_kms,
501 .open = amdgpu_driver_open_kms,
502 .preclose = amdgpu_driver_preclose_kms,
503 .postclose = amdgpu_driver_postclose_kms,
504 .lastclose = amdgpu_driver_lastclose_kms,
505 .set_busid = drm_pci_set_busid,
506 .unload = amdgpu_driver_unload_kms,
507 .get_vblank_counter = amdgpu_get_vblank_counter_kms,
508 .enable_vblank = amdgpu_enable_vblank_kms,
509 .disable_vblank = amdgpu_disable_vblank_kms,
510 .get_vblank_timestamp = amdgpu_get_vblank_timestamp_kms,
511 .get_scanout_position = amdgpu_get_crtc_scanoutpos,
512#if defined(CONFIG_DEBUG_FS)
513 .debugfs_init = amdgpu_debugfs_init,
514 .debugfs_cleanup = amdgpu_debugfs_cleanup,
515#endif
516 .irq_preinstall = amdgpu_irq_preinstall,
517 .irq_postinstall = amdgpu_irq_postinstall,
518 .irq_uninstall = amdgpu_irq_uninstall,
519 .irq_handler = amdgpu_irq_handler,
520 .ioctls = amdgpu_ioctls_kms,
521 .gem_free_object = amdgpu_gem_object_free,
522 .gem_open_object = amdgpu_gem_object_open,
523 .gem_close_object = amdgpu_gem_object_close,
524 .dumb_create = amdgpu_mode_dumb_create,
525 .dumb_map_offset = amdgpu_mode_dumb_mmap,
526 .dumb_destroy = drm_gem_dumb_destroy,
527 .fops = &amdgpu_driver_kms_fops,
528
529 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
530 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
531 .gem_prime_export = amdgpu_gem_prime_export,
532 .gem_prime_import = drm_gem_prime_import,
533 .gem_prime_pin = amdgpu_gem_prime_pin,
534 .gem_prime_unpin = amdgpu_gem_prime_unpin,
535 .gem_prime_res_obj = amdgpu_gem_prime_res_obj,
536 .gem_prime_get_sg_table = amdgpu_gem_prime_get_sg_table,
537 .gem_prime_import_sg_table = amdgpu_gem_prime_import_sg_table,
538 .gem_prime_vmap = amdgpu_gem_prime_vmap,
539 .gem_prime_vunmap = amdgpu_gem_prime_vunmap,
540
541 .name = DRIVER_NAME,
542 .desc = DRIVER_DESC,
543 .date = DRIVER_DATE,
544 .major = KMS_DRIVER_MAJOR,
545 .minor = KMS_DRIVER_MINOR,
546 .patchlevel = KMS_DRIVER_PATCHLEVEL,
547};
548
549static struct drm_driver *driver;
550static struct pci_driver *pdriver;
551
552static struct pci_driver amdgpu_kms_pci_driver = {
553 .name = DRIVER_NAME,
554 .id_table = pciidlist,
555 .probe = amdgpu_pci_probe,
556 .remove = amdgpu_pci_remove,
557 .driver.pm = &amdgpu_pm_ops,
558};
559
560static int __init amdgpu_init(void)
561{
562#ifdef CONFIG_VGA_CONSOLE
563 if (vgacon_text_force()) {
564 DRM_ERROR("VGACON disables amdgpu kernel modesetting.\n");
565 return -EINVAL;
566 }
567#endif
568 DRM_INFO("amdgpu kernel modesetting enabled.\n");
569 driver = &kms_driver;
570 pdriver = &amdgpu_kms_pci_driver;
571 driver->driver_features |= DRIVER_MODESET;
572 driver->num_ioctls = amdgpu_max_kms_ioctl;
573 amdgpu_register_atpx_handler();
574
Oded Gabbay130e0372015-06-12 21:35:14 +0300575 amdgpu_amdkfd_init();
576
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400577 /* let modprobe override vga console setting */
578 return drm_pci_init(driver, pdriver);
579}
580
581static void __exit amdgpu_exit(void)
582{
Oded Gabbay130e0372015-06-12 21:35:14 +0300583 amdgpu_amdkfd_fini();
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400584 drm_pci_exit(driver, pdriver);
585 amdgpu_unregister_atpx_handler();
586}
587
588module_init(amdgpu_init);
589module_exit(amdgpu_exit);
590
591MODULE_AUTHOR(DRIVER_AUTHOR);
592MODULE_DESCRIPTION(DRIVER_DESC);
593MODULE_LICENSE("GPL and additional rights");