blob: 7e7da4066856aa96c7539ad8ee1f895ab6128ba7 [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
Felipe Balbid21e4002012-09-06 15:45:38 +030035#include <linux/platform_device.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053036#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053037#include <linux/clk.h>
38#include <linux/serial_core.h>
39#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053040#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053041#include <linux/of.h>
NeilBrown9574f362012-07-30 10:30:26 +100042#include <linux/gpio.h>
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010043#include <linux/of_gpio.h>
Tony Lindgrend9ba5732012-12-14 09:09:11 -080044#include <linux/platform_data/serial-omap.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053045
Mark Jackson4a0ac0f2013-08-14 11:29:38 +010046#include <dt-bindings/gpio/gpio.h>
47
Russell Kingf91b55ab2012-10-06 10:50:58 +010048#define OMAP_MAX_HSUART_PORTS 6
49
Govindraj.R7c77c8d2012-04-03 19:12:34 +053050#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
51
52#define OMAP_UART_REV_42 0x0402
53#define OMAP_UART_REV_46 0x0406
54#define OMAP_UART_REV_52 0x0502
55#define OMAP_UART_REV_63 0x0603
56
Govindraj.Rf64ffda2013-07-05 18:25:59 +030057#define OMAP_UART_TX_WAKEUP_EN BIT(7)
58
59/* Feature flags */
60#define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
61
Russell Kingf91b55ab2012-10-06 10:50:58 +010062#define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
63#define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
64
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053065#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
66
Paul Walmsley0ba5f662012-01-25 19:50:36 -070067/* SCR register bitmasks */
68#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
Alexey Pelykh1776fd02013-02-04 12:19:46 -050069#define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
Russell Kingf91b55ab2012-10-06 10:50:58 +010070#define OMAP_UART_SCR_TX_EMPTY (1 << 3)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070071
72/* FCR register bitmasks */
Paul Walmsley0ba5f662012-01-25 19:50:36 -070073#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
Felipe Balbi6721ab72012-09-06 15:45:40 +030074#define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
Paul Walmsley0ba5f662012-01-25 19:50:36 -070075
Govindraj.R7c77c8d2012-04-03 19:12:34 +053076/* MVR register bitmasks */
77#define OMAP_UART_MVR_SCHEME_SHIFT 30
78
79#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
80#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
81#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
82
83#define OMAP_UART_MVR_MAJ_MASK 0x700
84#define OMAP_UART_MVR_MAJ_SHIFT 8
85#define OMAP_UART_MVR_MIN_MASK 0x3f
86
Russell Kingf91b55ab2012-10-06 10:50:58 +010087#define OMAP_UART_DMA_CH_FREE -1
88
89#define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
90#define OMAP_MODE13X_SPEED 230400
91
92/* WER = 0x7F
93 * Enable module level wakeup in WER reg
94 */
95#define OMAP_UART_WER_MOD_WKUP 0X7F
96
97/* Enable XON/XOFF flow control on output */
Russell King3af08bd2012-10-05 13:32:08 +010098#define OMAP_UART_SW_TX 0x08
Russell Kingf91b55ab2012-10-06 10:50:58 +010099
100/* Enable XON/XOFF flow control on input */
Russell King3af08bd2012-10-05 13:32:08 +0100101#define OMAP_UART_SW_RX 0x02
Russell Kingf91b55ab2012-10-06 10:50:58 +0100102
103#define OMAP_UART_SW_CLR 0xF0
104
105#define OMAP_UART_TCR_TRIG 0x0F
106
107struct uart_omap_dma {
108 u8 uart_dma_tx;
109 u8 uart_dma_rx;
110 int rx_dma_channel;
111 int tx_dma_channel;
112 dma_addr_t rx_buf_dma_phys;
113 dma_addr_t tx_buf_dma_phys;
114 unsigned int uart_base;
115 /*
116 * Buffer for rx dma.It is not required for tx because the buffer
117 * comes from port structure.
118 */
119 unsigned char *rx_buf;
120 unsigned int prev_rx_dma_pos;
121 int tx_buf_size;
122 int tx_dma_used;
123 int rx_dma_used;
124 spinlock_t tx_lock;
125 spinlock_t rx_lock;
126 /* timer to poll activity on rx dma */
127 struct timer_list rx_timer;
128 unsigned int rx_buf_size;
129 unsigned int rx_poll_rate;
130 unsigned int rx_timeout;
131};
132
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300133struct uart_omap_port {
134 struct uart_port port;
135 struct uart_omap_dma uart_dma;
136 struct device *dev;
137
138 unsigned char ier;
139 unsigned char lcr;
140 unsigned char mcr;
141 unsigned char fcr;
142 unsigned char efr;
143 unsigned char dll;
144 unsigned char dlh;
145 unsigned char mdr1;
146 unsigned char scr;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300147 unsigned char wer;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300148
149 int use_dma;
150 /*
151 * Some bits in registers are cleared on a read, so they must
152 * be saved whenever the register is read but the bits will not
153 * be immediately processed.
154 */
155 unsigned int lsr_break_flag;
156 unsigned char msr_saved_flags;
157 char name[20];
158 unsigned long port_activity;
Shubhrajyoti D39aee512012-10-03 17:24:36 +0530159 int context_loss_cnt;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300160 u32 errata;
161 u8 wakeups_enabled;
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300162 u32 features;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300163
Felipe Balbie36851d2012-09-07 18:34:19 +0300164 int DTR_gpio;
165 int DTR_inverted;
166 int DTR_active;
167
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100168 struct serial_rs485 rs485;
169 int rts_gpio;
170
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300171 struct pm_qos_request pm_qos_request;
172 u32 latency;
173 u32 calc_latency;
174 struct work_struct qos_work;
Sourav Poddarddd85e22013-05-15 21:05:38 +0530175 bool is_suspending;
Felipe Balbid37c6ce2012-09-06 15:45:39 +0300176};
177
178#define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
179
Govindraj.Rb6126332010-09-27 20:20:49 +0530180static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
181
182/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +0530183static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530184
Govindraj.R2fd14962011-11-09 17:41:21 +0530185static struct workqueue_struct *serial_omap_uart_wq;
Govindraj.Rb6126332010-09-27 20:20:49 +0530186
187static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
188{
189 offset <<= up->port.regshift;
190 return readw(up->port.membase + offset);
191}
192
193static inline void serial_out(struct uart_omap_port *up, int offset, int value)
194{
195 offset <<= up->port.regshift;
196 writew(value, up->port.membase + offset);
197}
198
199static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
200{
201 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
202 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
203 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
204 serial_out(up, UART_FCR, 0);
205}
206
Felipe Balbie5b57c02012-08-23 13:32:42 +0300207static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
208{
Jingoo Han574de552013-07-30 17:06:57 +0900209 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300210
Felipe Balbice2f08d2012-09-07 21:10:33 +0300211 if (!pdata || !pdata->get_context_loss_count)
Tony Lindgrena630fbf2013-06-10 07:39:09 -0700212 return -EINVAL;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300213
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300214 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300215}
216
Felipe Balbie5b57c02012-08-23 13:32:42 +0300217static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
218{
Jingoo Han574de552013-07-30 17:06:57 +0900219 struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300220
Felipe Balbice2f08d2012-09-07 21:10:33 +0300221 if (!pdata || !pdata->enable_wakeup)
222 return;
223
224 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300225}
226
Govindraj.Rb6126332010-09-27 20:20:49 +0530227/*
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500228 * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
229 * @port: uart port info
230 * @baud: baudrate for which mode needs to be determined
231 *
232 * Returns true if baud rate is MODE16X and false if MODE13X
233 * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
234 * and Error Rates" determines modes not for all common baud rates.
235 * E.g. for 1000000 baud rate mode must be 16x, but according to that
236 * table it's determined as 13x.
237 */
238static bool
239serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
240{
241 unsigned int n13 = port->uartclk / (13 * baud);
242 unsigned int n16 = port->uartclk / (16 * baud);
243 int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
244 int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
245 if(baudAbsDiff13 < 0)
246 baudAbsDiff13 = -baudAbsDiff13;
247 if(baudAbsDiff16 < 0)
248 baudAbsDiff16 = -baudAbsDiff16;
249
250 return (baudAbsDiff13 > baudAbsDiff16);
251}
252
253/*
Govindraj.Rb6126332010-09-27 20:20:49 +0530254 * serial_omap_get_divisor - calculate divisor value
255 * @port: uart port info
256 * @baud: baudrate for which divisor needs to be calculated.
Govindraj.Rb6126332010-09-27 20:20:49 +0530257 */
258static unsigned int
259serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
260{
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400261 unsigned int mode;
Govindraj.Rb6126332010-09-27 20:20:49 +0530262
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500263 if (!serial_omap_baud_is_mode16(port, baud))
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400264 mode = 13;
Govindraj.Rb6126332010-09-27 20:20:49 +0530265 else
Alexey Pelykh4250b5d2013-09-21 04:04:35 -0400266 mode = 16;
267 return port->uartclk/(mode * baud);
Govindraj.Rb6126332010-09-27 20:20:49 +0530268}
269
Govindraj.Rb6126332010-09-27 20:20:49 +0530270static void serial_omap_enable_ms(struct uart_port *port)
271{
Felipe Balbic990f352012-08-23 13:32:41 +0300272 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530273
Rajendra Nayakba774332011-12-14 17:25:43 +0530274 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530275
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300276 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530277 up->ier |= UART_IER_MSI;
278 serial_out(up, UART_IER, up->ier);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300279 pm_runtime_mark_last_busy(up->dev);
280 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530281}
282
283static void serial_omap_stop_tx(struct uart_port *port)
284{
Felipe Balbic990f352012-08-23 13:32:41 +0300285 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100286 struct circ_buf *xmit = &up->port.state->xmit;
287 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530288
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300289 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100290
291 /* handle rs485 */
292 if (up->rs485.flags & SER_RS485_ENABLED) {
293 /* do nothing if current tx not yet completed */
294 res = serial_in(up, UART_LSR) & UART_LSR_TEMT;
295 if (!res)
296 return;
297
298 /* if there's no more data to send, turn off rts */
299 if (uart_circ_empty(xmit)) {
300 /* if rts not already disabled */
301 res = (up->rs485.flags & SER_RS485_RTS_AFTER_SEND) ? 1 : 0;
302 if (gpio_get_value(up->rts_gpio) != res) {
303 if (up->rs485.delay_rts_after_send > 0) {
304 mdelay(up->rs485.delay_rts_after_send);
305 }
306 gpio_set_value(up->rts_gpio, res);
307 }
308 }
309 }
310
Govindraj.Rb6126332010-09-27 20:20:49 +0530311 if (up->ier & UART_IER_THRI) {
312 up->ier &= ~UART_IER_THRI;
313 serial_out(up, UART_IER, up->ier);
314 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530315
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100316 if ((up->rs485.flags & SER_RS485_ENABLED) &&
317 !(up->rs485.flags & SER_RS485_RX_DURING_TX)) {
318 up->ier = UART_IER_RLSI | UART_IER_RDI;
319 serial_out(up, UART_IER, up->ier);
320 }
321
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300322 pm_runtime_mark_last_busy(up->dev);
323 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530324}
325
326static void serial_omap_stop_rx(struct uart_port *port)
327{
Felipe Balbic990f352012-08-23 13:32:41 +0300328 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530329
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300330 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530331 up->ier &= ~UART_IER_RLSI;
332 up->port.read_status_mask &= ~UART_LSR_DR;
333 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300334 pm_runtime_mark_last_busy(up->dev);
335 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530336}
337
Felipe Balbibf63a082012-09-06 15:45:25 +0300338static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
Govindraj.Rb6126332010-09-27 20:20:49 +0530339{
340 struct circ_buf *xmit = &up->port.state->xmit;
341 int count;
342
343 if (up->port.x_char) {
344 serial_out(up, UART_TX, up->port.x_char);
345 up->port.icount.tx++;
346 up->port.x_char = 0;
347 return;
348 }
349 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
350 serial_omap_stop_tx(&up->port);
351 return;
352 }
Greg Kroah-Hartman355fe562013-08-27 16:02:18 -0700353 count = up->port.fifosize / 4;
Govindraj.Rb6126332010-09-27 20:20:49 +0530354 do {
355 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
356 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
357 up->port.icount.tx++;
358 if (uart_circ_empty(xmit))
359 break;
360 } while (--count > 0);
361
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300362 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
363 spin_unlock(&up->port.lock);
Govindraj.Rb6126332010-09-27 20:20:49 +0530364 uart_write_wakeup(&up->port);
Ruchika Kharwar0324a822012-09-06 15:45:34 +0300365 spin_lock(&up->port.lock);
366 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530367
368 if (uart_circ_empty(xmit))
369 serial_omap_stop_tx(&up->port);
370}
371
372static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
373{
374 if (!(up->ier & UART_IER_THRI)) {
375 up->ier |= UART_IER_THRI;
376 serial_out(up, UART_IER, up->ier);
377 }
378}
379
380static void serial_omap_start_tx(struct uart_port *port)
381{
Felipe Balbic990f352012-08-23 13:32:41 +0300382 struct uart_omap_port *up = to_uart_omap_port(port);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100383 int res;
Govindraj.Rb6126332010-09-27 20:20:49 +0530384
Felipe Balbi49457432012-09-06 15:45:21 +0300385 pm_runtime_get_sync(up->dev);
Mark Jackson4a0ac0f2013-08-14 11:29:38 +0100386
387 /* handle rs485 */
388 if (up->rs485.flags & SER_RS485_ENABLED) {
389 /* if rts not already enabled */
390 res = (up->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
391 if (gpio_get_value(up->rts_gpio) != res) {
392 gpio_set_value(up->rts_gpio, res);
393 if (up->rs485.delay_rts_before_send > 0) {
394 mdelay(up->rs485.delay_rts_before_send);
395 }
396 }
397 }
398
399 if ((up->rs485.flags & SER_RS485_ENABLED) &&
400 !(up->rs485.flags & SER_RS485_RX_DURING_TX))
401 serial_omap_stop_rx(port);
402
Felipe Balbi49457432012-09-06 15:45:21 +0300403 serial_omap_enable_ier_thri(up);
Felipe Balbi49457432012-09-06 15:45:21 +0300404 pm_runtime_mark_last_busy(up->dev);
405 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530406}
407
Russell King3af08bd2012-10-05 13:32:08 +0100408static void serial_omap_throttle(struct uart_port *port)
409{
410 struct uart_omap_port *up = to_uart_omap_port(port);
411 unsigned long flags;
412
413 pm_runtime_get_sync(up->dev);
414 spin_lock_irqsave(&up->port.lock, flags);
415 up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
416 serial_out(up, UART_IER, up->ier);
417 spin_unlock_irqrestore(&up->port.lock, flags);
418 pm_runtime_mark_last_busy(up->dev);
419 pm_runtime_put_autosuspend(up->dev);
420}
421
422static void serial_omap_unthrottle(struct uart_port *port)
423{
424 struct uart_omap_port *up = to_uart_omap_port(port);
425 unsigned long flags;
426
427 pm_runtime_get_sync(up->dev);
428 spin_lock_irqsave(&up->port.lock, flags);
429 up->ier |= UART_IER_RLSI | UART_IER_RDI;
430 serial_out(up, UART_IER, up->ier);
431 spin_unlock_irqrestore(&up->port.lock, flags);
432 pm_runtime_mark_last_busy(up->dev);
433 pm_runtime_put_autosuspend(up->dev);
434}
435
Govindraj.Rb6126332010-09-27 20:20:49 +0530436static unsigned int check_modem_status(struct uart_omap_port *up)
437{
438 unsigned int status;
439
440 status = serial_in(up, UART_MSR);
441 status |= up->msr_saved_flags;
442 up->msr_saved_flags = 0;
443 if ((status & UART_MSR_ANY_DELTA) == 0)
444 return status;
445
446 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
447 up->port.state != NULL) {
448 if (status & UART_MSR_TERI)
449 up->port.icount.rng++;
450 if (status & UART_MSR_DDSR)
451 up->port.icount.dsr++;
452 if (status & UART_MSR_DDCD)
453 uart_handle_dcd_change
454 (&up->port, status & UART_MSR_DCD);
455 if (status & UART_MSR_DCTS)
456 uart_handle_cts_change
457 (&up->port, status & UART_MSR_CTS);
458 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
459 }
460
461 return status;
462}
463
Felipe Balbi72256cb2012-09-06 15:45:24 +0300464static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
465{
466 unsigned int flag;
Shubhrajyoti D9a12fcf2012-09-21 20:07:19 +0530467 unsigned char ch = 0;
468
469 if (likely(lsr & UART_LSR_DR))
470 ch = serial_in(up, UART_RX);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300471
472 up->port.icount.rx++;
473 flag = TTY_NORMAL;
474
475 if (lsr & UART_LSR_BI) {
476 flag = TTY_BREAK;
477 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
478 up->port.icount.brk++;
479 /*
480 * We do the SysRQ and SAK checking
481 * here because otherwise the break
482 * may get masked by ignore_status_mask
483 * or read_status_mask.
484 */
485 if (uart_handle_break(&up->port))
486 return;
487
488 }
489
490 if (lsr & UART_LSR_PE) {
491 flag = TTY_PARITY;
492 up->port.icount.parity++;
493 }
494
495 if (lsr & UART_LSR_FE) {
496 flag = TTY_FRAME;
497 up->port.icount.frame++;
498 }
499
500 if (lsr & UART_LSR_OE)
501 up->port.icount.overrun++;
502
503#ifdef CONFIG_SERIAL_OMAP_CONSOLE
504 if (up->port.line == up->port.cons->index) {
505 /* Recover the break flag from console xmit */
506 lsr |= up->lsr_break_flag;
507 }
508#endif
509 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
510}
511
512static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
513{
514 unsigned char ch = 0;
515 unsigned int flag;
516
517 if (!(lsr & UART_LSR_DR))
518 return;
519
520 ch = serial_in(up, UART_RX);
521 flag = TTY_NORMAL;
522 up->port.icount.rx++;
523
524 if (uart_handle_sysrq_char(&up->port, ch))
525 return;
526
527 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
528}
529
Govindraj.Rb6126332010-09-27 20:20:49 +0530530/**
531 * serial_omap_irq() - This handles the interrupt from one port
532 * @irq: uart port irq number
533 * @dev_id: uart port info
534 */
Felipe Balbi52c55132012-09-06 15:45:33 +0300535static irqreturn_t serial_omap_irq(int irq, void *dev_id)
Govindraj.Rb6126332010-09-27 20:20:49 +0530536{
537 struct uart_omap_port *up = dev_id;
538 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300539 unsigned int type;
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700540 irqreturn_t ret = IRQ_NONE;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300541 int max_count = 256;
Govindraj.Rb6126332010-09-27 20:20:49 +0530542
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300543 spin_lock(&up->port.lock);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300544 pm_runtime_get_sync(up->dev);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300545
Felipe Balbi72256cb2012-09-06 15:45:24 +0300546 do {
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300547 iir = serial_in(up, UART_IIR);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300548 if (iir & UART_IIR_NO_INT)
549 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530550
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700551 ret = IRQ_HANDLED;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300552 lsr = serial_in(up, UART_LSR);
553
554 /* extract IRQ type from IIR register */
555 type = iir & 0x3e;
556
557 switch (type) {
558 case UART_IIR_MSI:
559 check_modem_status(up);
560 break;
561 case UART_IIR_THRI:
Felipe Balbibf63a082012-09-06 15:45:25 +0300562 transmit_chars(up, lsr);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300563 break;
564 case UART_IIR_RX_TIMEOUT:
565 /* FALLTHROUGH */
566 case UART_IIR_RDI:
567 serial_omap_rdi(up, lsr);
568 break;
569 case UART_IIR_RLSI:
570 serial_omap_rlsi(up, lsr);
571 break;
572 case UART_IIR_CTS_RTS_DSR:
573 /* simply try again */
574 break;
575 case UART_IIR_XOFF:
576 /* FALLTHROUGH */
577 default:
578 break;
579 }
580 } while (!(iir & UART_IIR_NO_INT) && max_count--);
581
Felipe Balbi6c3a30c2012-09-06 15:45:30 +0300582 spin_unlock(&up->port.lock);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300583
Jiri Slaby2e124b42013-01-03 15:53:06 +0100584 tty_flip_buffer_push(&up->port.state->port);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300585
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300586 pm_runtime_mark_last_busy(up->dev);
587 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530588 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300589
Greg Kroah-Hartman7b013e42013-08-27 15:59:53 -0700590 return ret;
Govindraj.Rb6126332010-09-27 20:20:49 +0530591}
592
593static unsigned int serial_omap_tx_empty(struct uart_port *port)
594{
Felipe Balbic990f352012-08-23 13:32:41 +0300595 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530596 unsigned long flags = 0;
597 unsigned int ret = 0;
598
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300599 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530600 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530601 spin_lock_irqsave(&up->port.lock, flags);
602 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
603 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300604 pm_runtime_mark_last_busy(up->dev);
605 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530606 return ret;
607}
608
609static unsigned int serial_omap_get_mctrl(struct uart_port *port)
610{
Felipe Balbic990f352012-08-23 13:32:41 +0300611 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530612 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530613 unsigned int ret = 0;
614
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300615 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530616 status = check_modem_status(up);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300617 pm_runtime_mark_last_busy(up->dev);
618 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530619
Rajendra Nayakba774332011-12-14 17:25:43 +0530620 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530621
622 if (status & UART_MSR_DCD)
623 ret |= TIOCM_CAR;
624 if (status & UART_MSR_RI)
625 ret |= TIOCM_RNG;
626 if (status & UART_MSR_DSR)
627 ret |= TIOCM_DSR;
628 if (status & UART_MSR_CTS)
629 ret |= TIOCM_CTS;
630 return ret;
631}
632
633static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
634{
Felipe Balbic990f352012-08-23 13:32:41 +0300635 struct uart_omap_port *up = to_uart_omap_port(port);
Russell King9363f8f2012-10-05 12:23:28 +0100636 unsigned char mcr = 0, old_mcr;
Govindraj.Rb6126332010-09-27 20:20:49 +0530637
Rajendra Nayakba774332011-12-14 17:25:43 +0530638 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530639 if (mctrl & TIOCM_RTS)
640 mcr |= UART_MCR_RTS;
641 if (mctrl & TIOCM_DTR)
642 mcr |= UART_MCR_DTR;
643 if (mctrl & TIOCM_OUT1)
644 mcr |= UART_MCR_OUT1;
645 if (mctrl & TIOCM_OUT2)
646 mcr |= UART_MCR_OUT2;
647 if (mctrl & TIOCM_LOOP)
648 mcr |= UART_MCR_LOOP;
649
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300650 pm_runtime_get_sync(up->dev);
Russell King9363f8f2012-10-05 12:23:28 +0100651 old_mcr = serial_in(up, UART_MCR);
652 old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
653 UART_MCR_DTR | UART_MCR_RTS);
654 up->mcr = old_mcr | mcr;
Govindraj.Rc538d202011-11-07 18:57:03 +0530655 serial_out(up, UART_MCR, up->mcr);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300656 pm_runtime_mark_last_busy(up->dev);
657 pm_runtime_put_autosuspend(up->dev);
NeilBrown9574f362012-07-30 10:30:26 +1000658
659 if (gpio_is_valid(up->DTR_gpio) &&
660 !!(mctrl & TIOCM_DTR) != up->DTR_active) {
661 up->DTR_active = !up->DTR_active;
662 if (gpio_cansleep(up->DTR_gpio))
663 schedule_work(&up->qos_work);
664 else
665 gpio_set_value(up->DTR_gpio,
666 up->DTR_active != up->DTR_inverted);
667 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530668}
669
670static void serial_omap_break_ctl(struct uart_port *port, int break_state)
671{
Felipe Balbic990f352012-08-23 13:32:41 +0300672 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530673 unsigned long flags = 0;
674
Rajendra Nayakba774332011-12-14 17:25:43 +0530675 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300676 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530677 spin_lock_irqsave(&up->port.lock, flags);
678 if (break_state == -1)
679 up->lcr |= UART_LCR_SBC;
680 else
681 up->lcr &= ~UART_LCR_SBC;
682 serial_out(up, UART_LCR, up->lcr);
683 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300684 pm_runtime_mark_last_busy(up->dev);
685 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530686}
687
688static int serial_omap_startup(struct uart_port *port)
689{
Felipe Balbic990f352012-08-23 13:32:41 +0300690 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530691 unsigned long flags = 0;
692 int retval;
693
694 /*
695 * Allocate the IRQ
696 */
697 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
698 up->name, up);
699 if (retval)
700 return retval;
701
Rajendra Nayakba774332011-12-14 17:25:43 +0530702 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530703
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300704 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530705 /*
706 * Clear the FIFO buffers and disable them.
707 * (they will be reenabled in set_termios())
708 */
709 serial_omap_clear_fifos(up);
710 /* For Hardware flow control */
711 serial_out(up, UART_MCR, UART_MCR_RTS);
712
713 /*
714 * Clear the interrupt registers.
715 */
716 (void) serial_in(up, UART_LSR);
717 if (serial_in(up, UART_LSR) & UART_LSR_DR)
718 (void) serial_in(up, UART_RX);
719 (void) serial_in(up, UART_IIR);
720 (void) serial_in(up, UART_MSR);
721
722 /*
723 * Now, initialize the UART
724 */
725 serial_out(up, UART_LCR, UART_LCR_WLEN8);
726 spin_lock_irqsave(&up->port.lock, flags);
727 /*
728 * Most PC uarts need OUT2 raised to enable interrupts.
729 */
730 up->port.mctrl |= TIOCM_OUT2;
731 serial_omap_set_mctrl(&up->port, up->port.mctrl);
732 spin_unlock_irqrestore(&up->port.lock, flags);
733
734 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530735 /*
736 * Finally, enable interrupts. Note: Modem status interrupts
737 * are set via set_termios(), which will be occurring imminently
738 * anyway, so we don't enable them here.
739 */
740 up->ier = UART_IER_RLSI | UART_IER_RDI;
741 serial_out(up, UART_IER, up->ier);
742
Jarkko Nikula78841462011-01-24 17:51:22 +0200743 /* Enable module level wake up */
Govindraj.Rf64ffda2013-07-05 18:25:59 +0300744 up->wer = OMAP_UART_WER_MOD_WKUP;
745 if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
746 up->wer |= OMAP_UART_TX_WAKEUP_EN;
747
748 serial_out(up, UART_OMAP_WER, up->wer);
Jarkko Nikula78841462011-01-24 17:51:22 +0200749
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300750 pm_runtime_mark_last_busy(up->dev);
751 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530752 up->port_activity = jiffies;
753 return 0;
754}
755
756static void serial_omap_shutdown(struct uart_port *port)
757{
Felipe Balbic990f352012-08-23 13:32:41 +0300758 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530759 unsigned long flags = 0;
760
Rajendra Nayakba774332011-12-14 17:25:43 +0530761 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530762
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300763 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530764 /*
765 * Disable interrupts from this port
766 */
767 up->ier = 0;
768 serial_out(up, UART_IER, 0);
769
770 spin_lock_irqsave(&up->port.lock, flags);
771 up->port.mctrl &= ~TIOCM_OUT2;
772 serial_omap_set_mctrl(&up->port, up->port.mctrl);
773 spin_unlock_irqrestore(&up->port.lock, flags);
774
775 /*
776 * Disable break condition and FIFOs
777 */
778 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
779 serial_omap_clear_fifos(up);
780
781 /*
782 * Read data port to reset things, and then free the irq
783 */
784 if (serial_in(up, UART_LSR) & UART_LSR_DR)
785 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530786
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300787 pm_runtime_mark_last_busy(up->dev);
788 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530789 free_irq(up->port.irq, up);
790}
791
Govindraj.R2fd14962011-11-09 17:41:21 +0530792static void serial_omap_uart_qos_work(struct work_struct *work)
793{
794 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
795 qos_work);
796
797 pm_qos_update_request(&up->pm_qos_request, up->latency);
NeilBrown9574f362012-07-30 10:30:26 +1000798 if (gpio_is_valid(up->DTR_gpio))
799 gpio_set_value_cansleep(up->DTR_gpio,
800 up->DTR_active != up->DTR_inverted);
Govindraj.R2fd14962011-11-09 17:41:21 +0530801}
802
Govindraj.Rb6126332010-09-27 20:20:49 +0530803static void
804serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
805 struct ktermios *old)
806{
Felipe Balbic990f352012-08-23 13:32:41 +0300807 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530808 unsigned char cval = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530809 unsigned long flags = 0;
810 unsigned int baud, quot;
811
812 switch (termios->c_cflag & CSIZE) {
813 case CS5:
814 cval = UART_LCR_WLEN5;
815 break;
816 case CS6:
817 cval = UART_LCR_WLEN6;
818 break;
819 case CS7:
820 cval = UART_LCR_WLEN7;
821 break;
822 default:
823 case CS8:
824 cval = UART_LCR_WLEN8;
825 break;
826 }
827
828 if (termios->c_cflag & CSTOPB)
829 cval |= UART_LCR_STOP;
830 if (termios->c_cflag & PARENB)
831 cval |= UART_LCR_PARITY;
832 if (!(termios->c_cflag & PARODD))
833 cval |= UART_LCR_EPAR;
Enric Balletbo i Serrafdbc7352012-12-06 09:45:04 +0100834 if (termios->c_cflag & CMSPAR)
835 cval |= UART_LCR_SPAR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530836
837 /*
838 * Ask the core to calculate the divisor for us.
839 */
840
841 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
842 quot = serial_omap_get_divisor(port, baud);
843
Govindraj.R2fd14962011-11-09 17:41:21 +0530844 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700845 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530846 up->latency = up->calc_latency;
847 schedule_work(&up->qos_work);
848
Govindraj.Rc538d202011-11-07 18:57:03 +0530849 up->dll = quot & 0xff;
850 up->dlh = quot >> 8;
851 up->mdr1 = UART_OMAP_MDR1_DISABLE;
852
Govindraj.Rb6126332010-09-27 20:20:49 +0530853 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
854 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530855
856 /*
857 * Ok, we're now changing the port state. Do it with
858 * interrupts disabled.
859 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300860 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530861 spin_lock_irqsave(&up->port.lock, flags);
862
863 /*
864 * Update the per-port timeout.
865 */
866 uart_update_timeout(port, termios->c_cflag, baud);
867
868 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
869 if (termios->c_iflag & INPCK)
870 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
871 if (termios->c_iflag & (BRKINT | PARMRK))
872 up->port.read_status_mask |= UART_LSR_BI;
873
874 /*
875 * Characters to ignore
876 */
877 up->port.ignore_status_mask = 0;
878 if (termios->c_iflag & IGNPAR)
879 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
880 if (termios->c_iflag & IGNBRK) {
881 up->port.ignore_status_mask |= UART_LSR_BI;
882 /*
883 * If we're ignoring parity and break indicators,
884 * ignore overruns too (for real raw support).
885 */
886 if (termios->c_iflag & IGNPAR)
887 up->port.ignore_status_mask |= UART_LSR_OE;
888 }
889
890 /*
891 * ignore all characters if CREAD is not set
892 */
893 if ((termios->c_cflag & CREAD) == 0)
894 up->port.ignore_status_mask |= UART_LSR_DR;
895
896 /*
897 * Modem status interrupts
898 */
899 up->ier &= ~UART_IER_MSI;
900 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
901 up->ier |= UART_IER_MSI;
902 serial_out(up, UART_IER, up->ier);
903 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530904 up->lcr = cval;
Alexey Pelykh1776fd02013-02-04 12:19:46 -0500905 up->scr = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530906
907 /* FIFOs and DMA Settings */
908
909 /* FCR can be changed only when the
910 * baud clock is not running
911 * DLL_REG and DLH_REG set to 0.
912 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800913 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530914 serial_out(up, UART_DLL, 0);
915 serial_out(up, UART_DLM, 0);
916 serial_out(up, UART_LCR, 0);
917
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800918 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530919
Russell King08bd4902012-10-05 13:54:53 +0100920 up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
Russell Kingd864c032012-10-06 00:51:17 +0100921 up->efr &= ~UART_EFR_SCD;
Govindraj.Rb6126332010-09-27 20:20:49 +0530922 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
923
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800924 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Russell King08bd4902012-10-05 13:54:53 +0100925 up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530926 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
927 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700928
Alexey Pelykh1f663962013-04-03 14:31:46 -0400929 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
930 /*
931 * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
932 * sets Enables the granularity of 1 for TRIGGER RX
933 * level. Along with setting RX FIFO trigger level
934 * to 1 (as noted below, 16 characters) and TLR[3:0]
935 * to zero this will result RX FIFO threshold level
936 * to 1 character, instead of 16 as noted in comment
937 * below.
938 */
939
Felipe Balbi6721ab72012-09-06 15:45:40 +0300940 /* Set receive FIFO threshold to 16 characters and
941 * transmit FIFO threshold to 16 spaces
942 */
Felipe Balbi49457432012-09-06 15:45:21 +0300943 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
Felipe Balbi6721ab72012-09-06 15:45:40 +0300944 up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
945 up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
946 UART_FCR_ENABLE_FIFO;
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800947
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700948 serial_out(up, UART_FCR, up->fcr);
949 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
950
Govindraj.Rc538d202011-11-07 18:57:03 +0530951 serial_out(up, UART_OMAP_SCR, up->scr);
952
Russell King08bd4902012-10-05 13:54:53 +0100953 /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800954 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530955 serial_out(up, UART_MCR, up->mcr);
Russell King08bd4902012-10-05 13:54:53 +0100956 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
957 serial_out(up, UART_EFR, up->efr);
958 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530959
960 /* Protocol, Baud Rate, and Interrupt Settings */
961
Govindraj.R94734742011-11-07 19:00:33 +0530962 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
963 serial_omap_mdr1_errataset(up, up->mdr1);
964 else
965 serial_out(up, UART_OMAP_MDR1, up->mdr1);
966
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800967 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530968 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
969
970 serial_out(up, UART_LCR, 0);
971 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800972 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530973
Govindraj.Rc538d202011-11-07 18:57:03 +0530974 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
975 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +0530976
977 serial_out(up, UART_LCR, 0);
978 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800979 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530980
981 serial_out(up, UART_EFR, up->efr);
982 serial_out(up, UART_LCR, cval);
983
Alexey Pelykh5fe21232013-01-16 05:08:06 -0500984 if (!serial_omap_baud_is_mode16(port, baud))
Govindraj.Rc538d202011-11-07 18:57:03 +0530985 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +0530986 else
Govindraj.Rc538d202011-11-07 18:57:03 +0530987 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
988
Govindraj.R94734742011-11-07 19:00:33 +0530989 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
990 serial_omap_mdr1_errataset(up, up->mdr1);
991 else
992 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530993
Russell Kingc533e512012-10-06 09:34:36 +0100994 /* Configure flow control */
Russell Kingc7d059c2012-10-06 09:12:44 +0100995 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530996
Russell Kingc533e512012-10-06 09:34:36 +0100997 /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
998 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
999 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
Govindraj.Rb6126332010-09-27 20:20:49 +05301000
Russell Kingc533e512012-10-06 09:34:36 +01001001 /* Enable access to TCR/TLR */
Russell Kingc7d059c2012-10-06 09:12:44 +01001002 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
1003 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1004 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Govindraj.Rb6126332010-09-27 20:20:49 +05301005
Russell Kingc7d059c2012-10-06 09:12:44 +01001006 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
Govindraj.Rb6126332010-09-27 20:20:49 +05301007
Russell King08bd4902012-10-05 13:54:53 +01001008 if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
Russell King08bd4902012-10-05 13:54:53 +01001009 /* Enable AUTORTS and AUTOCTS */
1010 up->efr |= UART_EFR_CTS | UART_EFR_RTS;
1011
Russell King1fe8aa82012-10-06 09:04:03 +01001012 /* Ensure MCR RTS is asserted */
1013 up->mcr |= UART_MCR_RTS;
Russell King0d5b1662012-10-05 23:48:28 +01001014 } else {
1015 /* Disable AUTORTS and AUTOCTS */
1016 up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
Govindraj.Rb6126332010-09-27 20:20:49 +05301017 }
1018
Russell King01d70bb2012-10-15 16:50:59 +01001019 if (up->port.flags & UPF_SOFT_FLOW) {
Russell King01d70bb2012-10-15 16:50:59 +01001020 /* clear SW control mode bits */
1021 up->efr &= OMAP_UART_SW_CLR;
1022
1023 /*
1024 * IXON Flag:
Russell King01d70bb2012-10-15 16:50:59 +01001025 * Enable XON/XOFF flow control on input.
1026 * Receiver compares XON1, XOFF1.
1027 */
Russell King3af08bd2012-10-05 13:32:08 +01001028 if (termios->c_iflag & IXON)
Russell King01d70bb2012-10-15 16:50:59 +01001029 up->efr |= OMAP_UART_SW_RX;
1030
Russell King01d70bb2012-10-15 16:50:59 +01001031 /*
Russell King3af08bd2012-10-05 13:32:08 +01001032 * IXOFF Flag:
1033 * Enable XON/XOFF flow control on output.
1034 * Transmit XON1, XOFF1
1035 */
1036 if (termios->c_iflag & IXOFF)
1037 up->efr |= OMAP_UART_SW_TX;
1038
1039 /*
Russell King01d70bb2012-10-15 16:50:59 +01001040 * IXANY Flag:
1041 * Enable any character to restart output.
1042 * Operation resumes after receiving any
1043 * character after recognition of the XOFF character
1044 */
1045 if (termios->c_iflag & IXANY)
1046 up->mcr |= UART_MCR_XONANY;
1047 else
1048 up->mcr &= ~UART_MCR_XONANY;
Russell King01d70bb2012-10-15 16:50:59 +01001049 }
Russell Kingc7d059c2012-10-06 09:12:44 +01001050 serial_out(up, UART_MCR, up->mcr);
Russell King18f360f2012-10-06 09:08:20 +01001051 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
1052 serial_out(up, UART_EFR, up->efr);
1053 serial_out(up, UART_LCR, up->lcr);
1054
Govindraj.Rb6126332010-09-27 20:20:49 +05301055 serial_omap_set_mctrl(&up->port, up->port.mctrl);
Govindraj.Rb6126332010-09-27 20:20:49 +05301056
1057 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001058 pm_runtime_mark_last_busy(up->dev);
1059 pm_runtime_put_autosuspend(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +05301060 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301061}
1062
Felipe Balbi9727faf2012-09-06 15:45:35 +03001063static int serial_omap_set_wake(struct uart_port *port, unsigned int state)
1064{
1065 struct uart_omap_port *up = to_uart_omap_port(port);
1066
1067 serial_omap_enable_wakeup(up, state);
1068
1069 return 0;
1070}
1071
Govindraj.Rb6126332010-09-27 20:20:49 +05301072static void
1073serial_omap_pm(struct uart_port *port, unsigned int state,
1074 unsigned int oldstate)
1075{
Felipe Balbic990f352012-08-23 13:32:41 +03001076 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301077 unsigned char efr;
1078
Rajendra Nayakba774332011-12-14 17:25:43 +05301079 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301080
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001081 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001082 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301083 efr = serial_in(up, UART_EFR);
1084 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
1085 serial_out(up, UART_LCR, 0);
1086
1087 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -08001088 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +05301089 serial_out(up, UART_EFR, efr);
1090 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301091
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001092 if (!device_may_wakeup(up->dev)) {
Govindraj.Rfcdca752011-02-28 18:12:23 +05301093 if (!state)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001094 pm_runtime_forbid(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301095 else
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001096 pm_runtime_allow(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301097 }
1098
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001099 pm_runtime_mark_last_busy(up->dev);
1100 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301101}
1102
1103static void serial_omap_release_port(struct uart_port *port)
1104{
1105 dev_dbg(port->dev, "serial_omap_release_port+\n");
1106}
1107
1108static int serial_omap_request_port(struct uart_port *port)
1109{
1110 dev_dbg(port->dev, "serial_omap_request_port+\n");
1111 return 0;
1112}
1113
1114static void serial_omap_config_port(struct uart_port *port, int flags)
1115{
Felipe Balbic990f352012-08-23 13:32:41 +03001116 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301117
1118 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +05301119 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301120 up->port.type = PORT_OMAP;
Russell King3af08bd2012-10-05 13:32:08 +01001121 up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
Govindraj.Rb6126332010-09-27 20:20:49 +05301122}
1123
1124static int
1125serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
1126{
1127 /* we don't want the core code to modify any port params */
1128 dev_dbg(port->dev, "serial_omap_verify_port+\n");
1129 return -EINVAL;
1130}
1131
1132static const char *
1133serial_omap_type(struct uart_port *port)
1134{
Felipe Balbic990f352012-08-23 13:32:41 +03001135 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301136
Rajendra Nayakba774332011-12-14 17:25:43 +05301137 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +05301138 return up->name;
1139}
1140
Govindraj.Rb6126332010-09-27 20:20:49 +05301141#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
1142
1143static inline void wait_for_xmitr(struct uart_omap_port *up)
1144{
1145 unsigned int status, tmout = 10000;
1146
1147 /* Wait up to 10ms for the character(s) to be sent. */
1148 do {
1149 status = serial_in(up, UART_LSR);
1150
1151 if (status & UART_LSR_BI)
1152 up->lsr_break_flag = UART_LSR_BI;
1153
1154 if (--tmout == 0)
1155 break;
1156 udelay(1);
1157 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
1158
1159 /* Wait up to 1s for flow control if necessary */
1160 if (up->port.flags & UPF_CONS_FLOW) {
1161 tmout = 1000000;
1162 for (tmout = 1000000; tmout; tmout--) {
1163 unsigned int msr = serial_in(up, UART_MSR);
1164
1165 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
1166 if (msr & UART_MSR_CTS)
1167 break;
1168
1169 udelay(1);
1170 }
1171 }
1172}
1173
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001174#ifdef CONFIG_CONSOLE_POLL
1175
1176static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
1177{
Felipe Balbic990f352012-08-23 13:32:41 +03001178 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301179
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001180 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001181 wait_for_xmitr(up);
1182 serial_out(up, UART_TX, ch);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001183 pm_runtime_mark_last_busy(up->dev);
1184 pm_runtime_put_autosuspend(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001185}
1186
1187static int serial_omap_poll_get_char(struct uart_port *port)
1188{
Felipe Balbic990f352012-08-23 13:32:41 +03001189 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301190 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001191
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001192 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301193 status = serial_in(up, UART_LSR);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001194 if (!(status & UART_LSR_DR)) {
1195 status = NO_POLL_CHAR;
1196 goto out;
1197 }
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001198
Govindraj.Rfcdca752011-02-28 18:12:23 +05301199 status = serial_in(up, UART_RX);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001200
1201out:
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001202 pm_runtime_mark_last_busy(up->dev);
1203 pm_runtime_put_autosuspend(up->dev);
Felipe Balbia6b19c32012-09-06 15:45:36 +03001204
Govindraj.Rfcdca752011-02-28 18:12:23 +05301205 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001206}
1207
1208#endif /* CONFIG_CONSOLE_POLL */
1209
1210#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1211
Shubhrajyoti D40477d02012-10-03 17:24:38 +05301212static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001213
1214static struct uart_driver serial_omap_reg;
1215
Govindraj.Rb6126332010-09-27 20:20:49 +05301216static void serial_omap_console_putchar(struct uart_port *port, int ch)
1217{
Felipe Balbic990f352012-08-23 13:32:41 +03001218 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301219
1220 wait_for_xmitr(up);
1221 serial_out(up, UART_TX, ch);
1222}
1223
1224static void
1225serial_omap_console_write(struct console *co, const char *s,
1226 unsigned int count)
1227{
1228 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1229 unsigned long flags;
1230 unsigned int ier;
1231 int locked = 1;
1232
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001233 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301234
Govindraj.Rb6126332010-09-27 20:20:49 +05301235 local_irq_save(flags);
1236 if (up->port.sysrq)
1237 locked = 0;
1238 else if (oops_in_progress)
1239 locked = spin_trylock(&up->port.lock);
1240 else
1241 spin_lock(&up->port.lock);
1242
1243 /*
1244 * First save the IER then disable the interrupts
1245 */
1246 ier = serial_in(up, UART_IER);
1247 serial_out(up, UART_IER, 0);
1248
1249 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1250
1251 /*
1252 * Finally, wait for transmitter to become empty
1253 * and restore the IER
1254 */
1255 wait_for_xmitr(up);
1256 serial_out(up, UART_IER, ier);
1257 /*
1258 * The receive handling will happen properly because the
1259 * receive ready bit will still be set; it is not cleared
1260 * on read. However, modem control will not, we must
1261 * call it if we have saved something in the saved flags
1262 * while processing with interrupts off.
1263 */
1264 if (up->msr_saved_flags)
1265 check_modem_status(up);
1266
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001267 pm_runtime_mark_last_busy(up->dev);
1268 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301269 if (locked)
1270 spin_unlock(&up->port.lock);
1271 local_irq_restore(flags);
1272}
1273
1274static int __init
1275serial_omap_console_setup(struct console *co, char *options)
1276{
1277 struct uart_omap_port *up;
1278 int baud = 115200;
1279 int bits = 8;
1280 int parity = 'n';
1281 int flow = 'n';
1282
1283 if (serial_omap_console_ports[co->index] == NULL)
1284 return -ENODEV;
1285 up = serial_omap_console_ports[co->index];
1286
1287 if (options)
1288 uart_parse_options(options, &baud, &parity, &bits, &flow);
1289
1290 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1291}
1292
1293static struct console serial_omap_console = {
1294 .name = OMAP_SERIAL_NAME,
1295 .write = serial_omap_console_write,
1296 .device = uart_console_device,
1297 .setup = serial_omap_console_setup,
1298 .flags = CON_PRINTBUFFER,
1299 .index = -1,
1300 .data = &serial_omap_reg,
1301};
1302
1303static void serial_omap_add_console_port(struct uart_omap_port *up)
1304{
Rajendra Nayakba774332011-12-14 17:25:43 +05301305 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301306}
1307
1308#define OMAP_CONSOLE (&serial_omap_console)
1309
1310#else
1311
1312#define OMAP_CONSOLE NULL
1313
1314static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1315{}
1316
1317#endif
1318
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001319/* Enable or disable the rs485 support */
1320static void
1321serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
1322{
1323 struct uart_omap_port *up = to_uart_omap_port(port);
1324 unsigned long flags;
1325 unsigned int mode;
1326 int val;
1327
1328 pm_runtime_get_sync(up->dev);
1329 spin_lock_irqsave(&up->port.lock, flags);
1330
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001331 /* Disable interrupts from this port */
1332 mode = up->ier;
1333 up->ier = 0;
1334 serial_out(up, UART_IER, 0);
1335
1336 /* store new config */
1337 up->rs485 = *rs485conf;
1338
1339 /*
1340 * Just as a precaution, only allow rs485
1341 * to be enabled if the gpio pin is valid
1342 */
1343 if (gpio_is_valid(up->rts_gpio)) {
1344 /* enable / disable rts */
1345 val = (up->rs485.flags & SER_RS485_ENABLED) ?
1346 SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
1347 val = (up->rs485.flags & val) ? 1 : 0;
1348 gpio_set_value(up->rts_gpio, val);
1349 } else
1350 up->rs485.flags &= ~SER_RS485_ENABLED;
1351
1352 /* Enable interrupts */
1353 up->ier = mode;
1354 serial_out(up, UART_IER, up->ier);
1355
1356 spin_unlock_irqrestore(&up->port.lock, flags);
1357 pm_runtime_mark_last_busy(up->dev);
1358 pm_runtime_put_autosuspend(up->dev);
1359}
1360
1361static int
1362serial_omap_ioctl(struct uart_port *port, unsigned int cmd, unsigned long arg)
1363{
1364 struct serial_rs485 rs485conf;
1365
1366 switch (cmd) {
1367 case TIOCSRS485:
1368 if (copy_from_user(&rs485conf, (struct serial_rs485 *) arg,
1369 sizeof(rs485conf)))
1370 return -EFAULT;
1371
1372 serial_omap_config_rs485(port, &rs485conf);
1373 break;
1374
1375 case TIOCGRS485:
1376 if (copy_to_user((struct serial_rs485 *) arg,
1377 &(to_uart_omap_port(port)->rs485),
1378 sizeof(rs485conf)))
1379 return -EFAULT;
1380 break;
1381
1382 default:
1383 return -ENOIOCTLCMD;
1384 }
1385 return 0;
1386}
1387
1388
Govindraj.Rb6126332010-09-27 20:20:49 +05301389static struct uart_ops serial_omap_pops = {
1390 .tx_empty = serial_omap_tx_empty,
1391 .set_mctrl = serial_omap_set_mctrl,
1392 .get_mctrl = serial_omap_get_mctrl,
1393 .stop_tx = serial_omap_stop_tx,
1394 .start_tx = serial_omap_start_tx,
Russell King3af08bd2012-10-05 13:32:08 +01001395 .throttle = serial_omap_throttle,
1396 .unthrottle = serial_omap_unthrottle,
Govindraj.Rb6126332010-09-27 20:20:49 +05301397 .stop_rx = serial_omap_stop_rx,
1398 .enable_ms = serial_omap_enable_ms,
1399 .break_ctl = serial_omap_break_ctl,
1400 .startup = serial_omap_startup,
1401 .shutdown = serial_omap_shutdown,
1402 .set_termios = serial_omap_set_termios,
1403 .pm = serial_omap_pm,
Felipe Balbi9727faf2012-09-06 15:45:35 +03001404 .set_wake = serial_omap_set_wake,
Govindraj.Rb6126332010-09-27 20:20:49 +05301405 .type = serial_omap_type,
1406 .release_port = serial_omap_release_port,
1407 .request_port = serial_omap_request_port,
1408 .config_port = serial_omap_config_port,
1409 .verify_port = serial_omap_verify_port,
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001410 .ioctl = serial_omap_ioctl,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001411#ifdef CONFIG_CONSOLE_POLL
1412 .poll_put_char = serial_omap_poll_put_char,
1413 .poll_get_char = serial_omap_poll_get_char,
1414#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301415};
1416
1417static struct uart_driver serial_omap_reg = {
1418 .owner = THIS_MODULE,
1419 .driver_name = "OMAP-SERIAL",
1420 .dev_name = OMAP_SERIAL_NAME,
1421 .nr = OMAP_MAX_HSUART_PORTS,
1422 .cons = OMAP_CONSOLE,
1423};
1424
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301425#ifdef CONFIG_PM_SLEEP
Sourav Poddarddd85e22013-05-15 21:05:38 +05301426static int serial_omap_prepare(struct device *dev)
1427{
1428 struct uart_omap_port *up = dev_get_drvdata(dev);
1429
1430 up->is_suspending = true;
1431
1432 return 0;
1433}
1434
1435static void serial_omap_complete(struct device *dev)
1436{
1437 struct uart_omap_port *up = dev_get_drvdata(dev);
1438
1439 up->is_suspending = false;
1440}
1441
Govindraj.Rfcdca752011-02-28 18:12:23 +05301442static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301443{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301444 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301445
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301446 uart_suspend_port(&serial_omap_reg, &up->port);
Linus Torvalds033d9952012-10-02 09:54:49 -07001447 flush_work(&up->qos_work);
Govindraj.R2fd14962011-11-09 17:41:21 +05301448
Govindraj.Rb6126332010-09-27 20:20:49 +05301449 return 0;
1450}
1451
Govindraj.Rfcdca752011-02-28 18:12:23 +05301452static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301453{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301454 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301455
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301456 uart_resume_port(&serial_omap_reg, &up->port);
1457
Govindraj.Rb6126332010-09-27 20:20:49 +05301458 return 0;
1459}
Sourav Poddarddd85e22013-05-15 21:05:38 +05301460#else
1461#define serial_omap_prepare NULL
Arnd Bergmann2cb5a2f2013-06-01 11:18:13 +02001462#define serial_omap_complete NULL
Sourav Poddarddd85e22013-05-15 21:05:38 +05301463#endif /* CONFIG_PM_SLEEP */
Govindraj.Rb6126332010-09-27 20:20:49 +05301464
Bill Pemberton9671f092012-11-19 13:21:50 -05001465static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301466{
1467 u32 mvr, scheme;
1468 u16 revision, major, minor;
1469
Ruchika Kharwar76bac192013-07-08 10:28:57 +03001470 mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301471
1472 /* Check revision register scheme */
1473 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1474
1475 switch (scheme) {
1476 case 0: /* Legacy Scheme: OMAP2/3 */
1477 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1478 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1479 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1480 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1481 break;
1482 case 1:
1483 /* New Scheme: OMAP4+ */
1484 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1485 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1486 OMAP_UART_MVR_MAJ_SHIFT;
1487 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1488 break;
1489 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001490 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301491 "Unknown %s revision, defaulting to highest\n",
1492 up->name);
1493 /* highest possible revision */
1494 major = 0xff;
1495 minor = 0xff;
1496 }
1497
1498 /* normalize revision for the driver */
1499 revision = UART_BUILD_REVISION(major, minor);
1500
1501 switch (revision) {
1502 case OMAP_UART_REV_46:
1503 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1504 UART_ERRATA_i291_DMA_FORCEIDLE);
1505 break;
1506 case OMAP_UART_REV_52:
1507 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1508 UART_ERRATA_i291_DMA_FORCEIDLE);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001509 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301510 break;
1511 case OMAP_UART_REV_63:
1512 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001513 up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301514 break;
1515 default:
1516 break;
1517 }
1518}
1519
Bill Pemberton9671f092012-11-19 13:21:50 -05001520static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301521{
1522 struct omap_uart_port_info *omap_up_info;
1523
1524 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1525 if (!omap_up_info)
1526 return NULL; /* out of memory */
1527
1528 of_property_read_u32(dev->of_node, "clock-frequency",
1529 &omap_up_info->uartclk);
1530 return omap_up_info;
1531}
1532
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001533static int serial_omap_probe_rs485(struct uart_omap_port *up,
1534 struct device_node *np)
1535{
1536 struct serial_rs485 *rs485conf = &up->rs485;
1537 u32 rs485_delay[2];
1538 enum of_gpio_flags flags;
1539 int ret;
1540
1541 rs485conf->flags = 0;
1542 up->rts_gpio = -EINVAL;
1543
1544 if (!np)
1545 return 0;
1546
1547 if (of_property_read_bool(np, "rs485-rts-active-high"))
1548 rs485conf->flags |= SER_RS485_RTS_ON_SEND;
1549 else
1550 rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
1551
1552 /* check for tx enable gpio */
1553 up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
1554 if (gpio_is_valid(up->rts_gpio)) {
1555 ret = gpio_request(up->rts_gpio, "omap-serial");
1556 if (ret < 0)
1557 return ret;
1558 ret = gpio_direction_output(up->rts_gpio,
1559 flags & SER_RS485_RTS_AFTER_SEND);
1560 if (ret < 0)
1561 return ret;
1562 } else
1563 up->rts_gpio = -EINVAL;
1564
1565 if (of_property_read_u32_array(np, "rs485-rts-delay",
1566 rs485_delay, 2) == 0) {
1567 rs485conf->delay_rts_before_send = rs485_delay[0];
1568 rs485conf->delay_rts_after_send = rs485_delay[1];
1569 }
1570
1571 if (of_property_read_bool(np, "rs485-rx-during-tx"))
1572 rs485conf->flags |= SER_RS485_RX_DURING_TX;
1573
1574 if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time"))
1575 rs485conf->flags |= SER_RS485_ENABLED;
1576
1577 return 0;
1578}
1579
Bill Pemberton9671f092012-11-19 13:21:50 -05001580static int serial_omap_probe(struct platform_device *pdev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301581{
1582 struct uart_omap_port *up;
Felipe Balbi49457432012-09-06 15:45:21 +03001583 struct resource *mem, *irq;
Jingoo Han574de552013-07-30 17:06:57 +09001584 struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
NeilBrown9574f362012-07-30 10:30:26 +10001585 int ret;
Govindraj.Rb6126332010-09-27 20:20:49 +05301586
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001587 if (pdev->dev.of_node) {
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301588 omap_up_info = of_get_uart_port_info(&pdev->dev);
Vikram Panditaa0a490f2013-07-08 10:25:43 +03001589 pdev->dev.platform_data = omap_up_info;
1590 }
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301591
Govindraj.Rb6126332010-09-27 20:20:49 +05301592 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1593 if (!mem) {
1594 dev_err(&pdev->dev, "no mem resource?\n");
1595 return -ENODEV;
1596 }
1597
1598 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1599 if (!irq) {
1600 dev_err(&pdev->dev, "no irq resource?\n");
1601 return -ENODEV;
1602 }
1603
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301604 if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
Joe Perches28f65c112011-06-09 09:13:32 -07001605 pdev->dev.driver->name)) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301606 dev_err(&pdev->dev, "memory region already claimed\n");
1607 return -EBUSY;
1608 }
1609
NeilBrown9574f362012-07-30 10:30:26 +10001610 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1611 omap_up_info->DTR_present) {
1612 ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
1613 if (ret < 0)
1614 return ret;
1615 ret = gpio_direction_output(omap_up_info->DTR_gpio,
1616 omap_up_info->DTR_inverted);
1617 if (ret < 0)
1618 return ret;
1619 }
1620
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301621 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1622 if (!up)
1623 return -ENOMEM;
1624
NeilBrown9574f362012-07-30 10:30:26 +10001625 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1626 omap_up_info->DTR_present) {
1627 up->DTR_gpio = omap_up_info->DTR_gpio;
1628 up->DTR_inverted = omap_up_info->DTR_inverted;
1629 } else
1630 up->DTR_gpio = -EINVAL;
1631 up->DTR_active = 0;
1632
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001633 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301634 up->port.dev = &pdev->dev;
1635 up->port.type = PORT_OMAP;
1636 up->port.iotype = UPIO_MEM;
1637 up->port.irq = irq->start;
1638
1639 up->port.regshift = 2;
1640 up->port.fifosize = 64;
1641 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301642
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301643 if (pdev->dev.of_node)
1644 up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1645 else
1646 up->port.line = pdev->id;
1647
1648 if (up->port.line < 0) {
1649 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1650 up->port.line);
1651 ret = -ENODEV;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301652 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301653 }
1654
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001655 ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
1656 if (ret < 0)
1657 goto err_rs485;
1658
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301659 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301660 up->port.mapbase = mem->start;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301661 up->port.membase = devm_ioremap(&pdev->dev, mem->start,
1662 resource_size(mem));
Govindraj.Redd70ad2011-10-11 14:55:41 +05301663 if (!up->port.membase) {
1664 dev_err(&pdev->dev, "can't ioremap UART\n");
1665 ret = -ENOMEM;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301666 goto err_ioremap;
Govindraj.Redd70ad2011-10-11 14:55:41 +05301667 }
1668
Govindraj.Rb6126332010-09-27 20:20:49 +05301669 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301670 up->port.uartclk = omap_up_info->uartclk;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301671 if (!up->port.uartclk) {
1672 up->port.uartclk = DEFAULT_CLK_SPEED;
1673 dev_warn(&pdev->dev, "No clock speed specified: using default:"
1674 "%d\n", DEFAULT_CLK_SPEED);
1675 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301676
Govindraj.R2fd14962011-11-09 17:41:21 +05301677 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1678 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1679 pm_qos_add_request(&up->pm_qos_request,
1680 PM_QOS_CPU_DMA_LATENCY, up->latency);
1681 serial_omap_uart_wq = create_singlethread_workqueue(up->name);
1682 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1683
Felipe Balbi93220dc2012-09-06 15:45:27 +03001684 platform_set_drvdata(pdev, up);
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001685 if (omap_up_info->autosuspend_timeout == 0)
1686 omap_up_info->autosuspend_timeout = -1;
1687 device_init_wakeup(up->dev, true);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301688 pm_runtime_use_autosuspend(&pdev->dev);
1689 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301690 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301691
1692 pm_runtime_irq_safe(&pdev->dev);
Grygorii Strashko3026d142013-07-22 15:31:15 +05301693 pm_runtime_enable(&pdev->dev);
1694
Govindraj.Rfcdca752011-02-28 18:12:23 +05301695 pm_runtime_get_sync(&pdev->dev);
1696
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301697 omap_serial_fill_features_erratas(up);
1698
Rajendra Nayakba774332011-12-14 17:25:43 +05301699 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301700 serial_omap_add_console_port(up);
1701
1702 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1703 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301704 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301705
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001706 pm_runtime_mark_last_busy(up->dev);
1707 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301708 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301709
1710err_add_port:
1711 pm_runtime_put(&pdev->dev);
1712 pm_runtime_disable(&pdev->dev);
1713err_ioremap:
Mark Jackson4a0ac0f2013-08-14 11:29:38 +01001714err_rs485:
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301715err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301716 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1717 pdev->id, __func__, ret);
Govindraj.Rb6126332010-09-27 20:20:49 +05301718 return ret;
1719}
1720
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001721static int serial_omap_remove(struct platform_device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301722{
1723 struct uart_omap_port *up = platform_get_drvdata(dev);
1724
Felipe Balbi7e9c8e72012-09-06 15:45:29 +03001725 pm_runtime_put_sync(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001726 pm_runtime_disable(up->dev);
1727 uart_remove_one_port(&serial_omap_reg, &up->port);
1728 pm_qos_remove_request(&up->pm_qos_request);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301729
Govindraj.Rb6126332010-09-27 20:20:49 +05301730 return 0;
1731}
1732
Govindraj.R94734742011-11-07 19:00:33 +05301733/*
1734 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1735 * The access to uart register after MDR1 Access
1736 * causes UART to corrupt data.
1737 *
1738 * Need a delay =
1739 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1740 * give 10 times as much
1741 */
1742static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1743{
1744 u8 timeout = 255;
1745
1746 serial_out(up, UART_OMAP_MDR1, mdr1);
1747 udelay(2);
1748 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1749 UART_FCR_CLEAR_RCVR);
1750 /*
1751 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1752 * TX_FIFO_E bit is 1.
1753 */
1754 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1755 (UART_LSR_THRE | UART_LSR_DR))) {
1756 timeout--;
1757 if (!timeout) {
1758 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001759 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301760 serial_in(up, UART_LSR));
1761 break;
1762 }
1763 udelay(1);
1764 }
1765}
1766
Shubhrajyoti Db5148852012-01-16 15:52:37 +05301767#ifdef CONFIG_PM_RUNTIME
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301768static void serial_omap_restore_context(struct uart_omap_port *up)
1769{
Govindraj.R94734742011-11-07 19:00:33 +05301770 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1771 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1772 else
1773 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1774
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301775 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1776 serial_out(up, UART_EFR, UART_EFR_ECB);
1777 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1778 serial_out(up, UART_IER, 0x0);
1779 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301780 serial_out(up, UART_DLL, up->dll);
1781 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301782 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1783 serial_out(up, UART_IER, up->ier);
1784 serial_out(up, UART_FCR, up->fcr);
1785 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1786 serial_out(up, UART_MCR, up->mcr);
1787 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301788 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301789 serial_out(up, UART_EFR, up->efr);
1790 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301791 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1792 serial_omap_mdr1_errataset(up, up->mdr1);
1793 else
1794 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rf64ffda2013-07-05 18:25:59 +03001795 serial_out(up, UART_OMAP_WER, up->wer);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301796}
1797
Govindraj.Rfcdca752011-02-28 18:12:23 +05301798static int serial_omap_runtime_suspend(struct device *dev)
1799{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301800 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301801
Wei Yongjun7f253012013-06-05 10:04:49 +08001802 if (!up)
1803 return -EINVAL;
1804
Sourav Poddarddd85e22013-05-15 21:05:38 +05301805 /*
1806 * When using 'no_console_suspend', the console UART must not be
1807 * suspended. Since driver suspend is managed by runtime suspend,
1808 * preventing runtime suspend (by returning error) will keep device
1809 * active during suspend.
1810 */
1811 if (up->is_suspending && !console_suspend_enabled &&
1812 uart_console(&up->port))
1813 return -EBUSY;
1814
Felipe Balbie5b57c02012-08-23 13:32:42 +03001815 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301816
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301817 if (device_may_wakeup(dev)) {
1818 if (!up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001819 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301820 up->wakeups_enabled = true;
1821 }
1822 } else {
1823 if (up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001824 serial_omap_enable_wakeup(up, false);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301825 up->wakeups_enabled = false;
1826 }
1827 }
1828
Govindraj.R2fd14962011-11-09 17:41:21 +05301829 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1830 schedule_work(&up->qos_work);
1831
Govindraj.Rfcdca752011-02-28 18:12:23 +05301832 return 0;
1833}
1834
1835static int serial_omap_runtime_resume(struct device *dev)
1836{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301837 struct uart_omap_port *up = dev_get_drvdata(dev);
1838
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301839 int loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301840
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301841 if (loss_cnt < 0) {
Tony Lindgrena630fbf2013-06-10 07:39:09 -07001842 dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301843 loss_cnt);
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301844 serial_omap_restore_context(up);
Shubhrajyoti D39aee512012-10-03 17:24:36 +05301845 } else if (up->context_loss_cnt != loss_cnt) {
1846 serial_omap_restore_context(up);
1847 }
Sourav Poddarac57e7f2012-09-18 17:05:54 +05301848 up->latency = up->calc_latency;
1849 schedule_work(&up->qos_work);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301850
Govindraj.Rfcdca752011-02-28 18:12:23 +05301851 return 0;
1852}
1853#endif
1854
1855static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1856 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1857 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1858 serial_omap_runtime_resume, NULL)
Sourav Poddarddd85e22013-05-15 21:05:38 +05301859 .prepare = serial_omap_prepare,
1860 .complete = serial_omap_complete,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301861};
1862
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301863#if defined(CONFIG_OF)
1864static const struct of_device_id omap_serial_of_match[] = {
1865 { .compatible = "ti,omap2-uart" },
1866 { .compatible = "ti,omap3-uart" },
1867 { .compatible = "ti,omap4-uart" },
1868 {},
1869};
1870MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1871#endif
1872
Govindraj.Rb6126332010-09-27 20:20:49 +05301873static struct platform_driver serial_omap_driver = {
1874 .probe = serial_omap_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05001875 .remove = serial_omap_remove,
Govindraj.Rb6126332010-09-27 20:20:49 +05301876 .driver = {
1877 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301878 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301879 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301880 },
1881};
1882
1883static int __init serial_omap_init(void)
1884{
1885 int ret;
1886
1887 ret = uart_register_driver(&serial_omap_reg);
1888 if (ret != 0)
1889 return ret;
1890 ret = platform_driver_register(&serial_omap_driver);
1891 if (ret != 0)
1892 uart_unregister_driver(&serial_omap_reg);
1893 return ret;
1894}
1895
1896static void __exit serial_omap_exit(void)
1897{
1898 platform_driver_unregister(&serial_omap_driver);
1899 uart_unregister_driver(&serial_omap_reg);
1900}
1901
1902module_init(serial_omap_init);
1903module_exit(serial_omap_exit);
1904
1905MODULE_DESCRIPTION("OMAP High Speed UART driver");
1906MODULE_LICENSE("GPL");
1907MODULE_AUTHOR("Texas Instruments Inc");