blob: d6fc469d60a6d3375f020d2282ee955eea0605c6 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chris Wilson6b383a72010-09-13 13:54:26 +010076static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnesf1f644d2013-06-27 00:39:25 +030078static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
79 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030080static void ironlake_pch_clock_get(struct intel_crtc *crtc,
81 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030082
Damien Lespiaue7457a92013-08-08 22:28:59 +010083static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080085static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020089static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020091static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070092 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020095static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +020097static void vlv_prepare_pll(struct intel_crtc *crtc);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +030098static void chv_prepare_pll(struct intel_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +010099
Dave Airlie0e32b392014-05-02 14:02:48 +1000100static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
101{
102 if (!connector->mst_port)
103 return connector->encoder;
104 else
105 return &connector->mst_port->mst_encoders[pipe]->base;
106}
107
Jesse Barnes79e53942008-11-07 14:24:08 -0800108typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800110} intel_range_t;
111
112typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400113 int dot_limit;
114 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115} intel_p2_t;
116
Ma Lingd4906092009-03-18 20:13:27 +0800117typedef struct intel_limit intel_limit_t;
118struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400119 intel_range_t dot, vco, n, m, m1, m2, p, p1;
120 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800121};
Jesse Barnes79e53942008-11-07 14:24:08 -0800122
Daniel Vetterd2acd212012-10-20 20:57:43 +0200123int
124intel_pch_rawclk(struct drm_device *dev)
125{
126 struct drm_i915_private *dev_priv = dev->dev_private;
127
128 WARN_ON(!HAS_PCH_SPLIT(dev));
129
130 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
131}
132
Chris Wilson021357a2010-09-07 20:54:59 +0100133static inline u32 /* units of 100MHz */
134intel_fdi_link_freq(struct drm_device *dev)
135{
Chris Wilson8b99e682010-10-13 09:59:17 +0100136 if (IS_GEN5(dev)) {
137 struct drm_i915_private *dev_priv = dev->dev_private;
138 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
139 } else
140 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100141}
142
Daniel Vetter5d536e22013-07-06 12:52:06 +0200143static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400144 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200145 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200146 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .m = { .min = 96, .max = 140 },
148 .m1 = { .min = 18, .max = 26 },
149 .m2 = { .min = 6, .max = 16 },
150 .p = { .min = 4, .max = 128 },
151 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700152 .p2 = { .dot_limit = 165000,
153 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700154};
155
Daniel Vetter5d536e22013-07-06 12:52:06 +0200156static const intel_limit_t intel_limits_i8xx_dvo = {
157 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200158 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200159 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200160 .m = { .min = 96, .max = 140 },
161 .m1 = { .min = 18, .max = 26 },
162 .m2 = { .min = 6, .max = 16 },
163 .p = { .min = 4, .max = 128 },
164 .p1 = { .min = 2, .max = 33 },
165 .p2 = { .dot_limit = 165000,
166 .p2_slow = 4, .p2_fast = 4 },
167};
168
Keith Packarde4b36692009-06-05 19:22:17 -0700169static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400170 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200171 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200172 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400173 .m = { .min = 96, .max = 140 },
174 .m1 = { .min = 18, .max = 26 },
175 .m2 = { .min = 6, .max = 16 },
176 .p = { .min = 4, .max = 128 },
177 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700178 .p2 = { .dot_limit = 165000,
179 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
Eric Anholt273e27c2011-03-30 13:01:10 -0700181
Keith Packarde4b36692009-06-05 19:22:17 -0700182static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400183 .dot = { .min = 20000, .max = 400000 },
184 .vco = { .min = 1400000, .max = 2800000 },
185 .n = { .min = 1, .max = 6 },
186 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100187 .m1 = { .min = 8, .max = 18 },
188 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .p = { .min = 5, .max = 80 },
190 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700191 .p2 = { .dot_limit = 200000,
192 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700193};
194
195static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400196 .dot = { .min = 20000, .max = 400000 },
197 .vco = { .min = 1400000, .max = 2800000 },
198 .n = { .min = 1, .max = 6 },
199 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100200 .m1 = { .min = 8, .max = 18 },
201 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400202 .p = { .min = 7, .max = 98 },
203 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700204 .p2 = { .dot_limit = 112000,
205 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700206};
207
Eric Anholt273e27c2011-03-30 13:01:10 -0700208
Keith Packarde4b36692009-06-05 19:22:17 -0700209static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700210 .dot = { .min = 25000, .max = 270000 },
211 .vco = { .min = 1750000, .max = 3500000},
212 .n = { .min = 1, .max = 4 },
213 .m = { .min = 104, .max = 138 },
214 .m1 = { .min = 17, .max = 23 },
215 .m2 = { .min = 5, .max = 11 },
216 .p = { .min = 10, .max = 30 },
217 .p1 = { .min = 1, .max = 3},
218 .p2 = { .dot_limit = 270000,
219 .p2_slow = 10,
220 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800221 },
Keith Packarde4b36692009-06-05 19:22:17 -0700222};
223
224static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 .dot = { .min = 22000, .max = 400000 },
226 .vco = { .min = 1750000, .max = 3500000},
227 .n = { .min = 1, .max = 4 },
228 .m = { .min = 104, .max = 138 },
229 .m1 = { .min = 16, .max = 23 },
230 .m2 = { .min = 5, .max = 11 },
231 .p = { .min = 5, .max = 80 },
232 .p1 = { .min = 1, .max = 8},
233 .p2 = { .dot_limit = 165000,
234 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700235};
236
237static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700238 .dot = { .min = 20000, .max = 115000 },
239 .vco = { .min = 1750000, .max = 3500000 },
240 .n = { .min = 1, .max = 3 },
241 .m = { .min = 104, .max = 138 },
242 .m1 = { .min = 17, .max = 23 },
243 .m2 = { .min = 5, .max = 11 },
244 .p = { .min = 28, .max = 112 },
245 .p1 = { .min = 2, .max = 8 },
246 .p2 = { .dot_limit = 0,
247 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800248 },
Keith Packarde4b36692009-06-05 19:22:17 -0700249};
250
251static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700252 .dot = { .min = 80000, .max = 224000 },
253 .vco = { .min = 1750000, .max = 3500000 },
254 .n = { .min = 1, .max = 3 },
255 .m = { .min = 104, .max = 138 },
256 .m1 = { .min = 17, .max = 23 },
257 .m2 = { .min = 5, .max = 11 },
258 .p = { .min = 14, .max = 42 },
259 .p1 = { .min = 2, .max = 6 },
260 .p2 = { .dot_limit = 0,
261 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800262 },
Keith Packarde4b36692009-06-05 19:22:17 -0700263};
264
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500265static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400266 .dot = { .min = 20000, .max = 400000},
267 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400269 .n = { .min = 3, .max = 6 },
270 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700271 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .m1 = { .min = 0, .max = 0 },
273 .m2 = { .min = 0, .max = 254 },
274 .p = { .min = 5, .max = 80 },
275 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .p2 = { .dot_limit = 200000,
277 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700278};
279
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500280static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400281 .dot = { .min = 20000, .max = 400000 },
282 .vco = { .min = 1700000, .max = 3500000 },
283 .n = { .min = 3, .max = 6 },
284 .m = { .min = 2, .max = 256 },
285 .m1 = { .min = 0, .max = 0 },
286 .m2 = { .min = 0, .max = 254 },
287 .p = { .min = 7, .max = 112 },
288 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700289 .p2 = { .dot_limit = 112000,
290 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700291};
292
Eric Anholt273e27c2011-03-30 13:01:10 -0700293/* Ironlake / Sandybridge
294 *
295 * We calculate clock using (register_value + 2) for N/M1/M2, so here
296 * the range value for them is (actual_value - 2).
297 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800298static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700299 .dot = { .min = 25000, .max = 350000 },
300 .vco = { .min = 1760000, .max = 3510000 },
301 .n = { .min = 1, .max = 5 },
302 .m = { .min = 79, .max = 127 },
303 .m1 = { .min = 12, .max = 22 },
304 .m2 = { .min = 5, .max = 9 },
305 .p = { .min = 5, .max = 80 },
306 .p1 = { .min = 1, .max = 8 },
307 .p2 = { .dot_limit = 225000,
308 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700309};
310
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800311static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700312 .dot = { .min = 25000, .max = 350000 },
313 .vco = { .min = 1760000, .max = 3510000 },
314 .n = { .min = 1, .max = 3 },
315 .m = { .min = 79, .max = 118 },
316 .m1 = { .min = 12, .max = 22 },
317 .m2 = { .min = 5, .max = 9 },
318 .p = { .min = 28, .max = 112 },
319 .p1 = { .min = 2, .max = 8 },
320 .p2 = { .dot_limit = 225000,
321 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800322};
323
324static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700325 .dot = { .min = 25000, .max = 350000 },
326 .vco = { .min = 1760000, .max = 3510000 },
327 .n = { .min = 1, .max = 3 },
328 .m = { .min = 79, .max = 127 },
329 .m1 = { .min = 12, .max = 22 },
330 .m2 = { .min = 5, .max = 9 },
331 .p = { .min = 14, .max = 56 },
332 .p1 = { .min = 2, .max = 8 },
333 .p2 = { .dot_limit = 225000,
334 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800335};
336
Eric Anholt273e27c2011-03-30 13:01:10 -0700337/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800338static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700339 .dot = { .min = 25000, .max = 350000 },
340 .vco = { .min = 1760000, .max = 3510000 },
341 .n = { .min = 1, .max = 2 },
342 .m = { .min = 79, .max = 126 },
343 .m1 = { .min = 12, .max = 22 },
344 .m2 = { .min = 5, .max = 9 },
345 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400346 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700347 .p2 = { .dot_limit = 225000,
348 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800349};
350
351static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700352 .dot = { .min = 25000, .max = 350000 },
353 .vco = { .min = 1760000, .max = 3510000 },
354 .n = { .min = 1, .max = 3 },
355 .m = { .min = 79, .max = 126 },
356 .m1 = { .min = 12, .max = 22 },
357 .m2 = { .min = 5, .max = 9 },
358 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400359 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700360 .p2 = { .dot_limit = 225000,
361 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800362};
363
Ville Syrjälädc730512013-09-24 21:26:30 +0300364static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300365 /*
366 * These are the data rate limits (measured in fast clocks)
367 * since those are the strictest limits we have. The fast
368 * clock and actual rate limits are more relaxed, so checking
369 * them would make no difference.
370 */
371 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200372 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700373 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700374 .m1 = { .min = 2, .max = 3 },
375 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300376 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300377 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700378};
379
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300380static const intel_limit_t intel_limits_chv = {
381 /*
382 * These are the data rate limits (measured in fast clocks)
383 * since those are the strictest limits we have. The fast
384 * clock and actual rate limits are more relaxed, so checking
385 * them would make no difference.
386 */
387 .dot = { .min = 25000 * 5, .max = 540000 * 5},
388 .vco = { .min = 4860000, .max = 6700000 },
389 .n = { .min = 1, .max = 1 },
390 .m1 = { .min = 2, .max = 2 },
391 .m2 = { .min = 24 << 22, .max = 175 << 22 },
392 .p1 = { .min = 2, .max = 4 },
393 .p2 = { .p2_slow = 1, .p2_fast = 14 },
394};
395
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300396static void vlv_clock(int refclk, intel_clock_t *clock)
397{
398 clock->m = clock->m1 * clock->m2;
399 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200400 if (WARN_ON(clock->n == 0 || clock->p == 0))
401 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300402 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
403 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300404}
405
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300406/**
407 * Returns whether any output on the specified pipe is of the specified type
408 */
409static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
410{
411 struct drm_device *dev = crtc->dev;
412 struct intel_encoder *encoder;
413
414 for_each_encoder_on_crtc(dev, crtc, encoder)
415 if (encoder->type == type)
416 return true;
417
418 return false;
419}
420
Chris Wilson1b894b52010-12-14 20:04:54 +0000421static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
422 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800423{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800424 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800425 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800426
427 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100428 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000429 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800430 limit = &intel_limits_ironlake_dual_lvds_100m;
431 else
432 limit = &intel_limits_ironlake_dual_lvds;
433 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000434 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800435 limit = &intel_limits_ironlake_single_lvds_100m;
436 else
437 limit = &intel_limits_ironlake_single_lvds;
438 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200439 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800440 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800441
442 return limit;
443}
444
Ma Ling044c7c42009-03-18 20:13:23 +0800445static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
446{
447 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800448 const intel_limit_t *limit;
449
450 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100451 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700452 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800453 else
Keith Packarde4b36692009-06-05 19:22:17 -0700454 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800455 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
456 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800458 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700459 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800460 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700461 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800462
463 return limit;
464}
465
Chris Wilson1b894b52010-12-14 20:04:54 +0000466static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800467{
468 struct drm_device *dev = crtc->dev;
469 const intel_limit_t *limit;
470
Eric Anholtbad720f2009-10-22 16:11:14 -0700471 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000472 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800473 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800474 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500475 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800476 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500477 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800478 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500479 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300480 } else if (IS_CHERRYVIEW(dev)) {
481 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700482 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300483 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100484 } else if (!IS_GEN2(dev)) {
485 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
486 limit = &intel_limits_i9xx_lvds;
487 else
488 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 } else {
490 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700491 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200492 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700493 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200494 else
495 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800496 }
497 return limit;
498}
499
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500500/* m1 is reserved as 0 in Pineview, n is a ring counter */
501static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800502{
Shaohua Li21778322009-02-23 15:19:16 +0800503 clock->m = clock->m2 + 2;
504 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200505 if (WARN_ON(clock->n == 0 || clock->p == 0))
506 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300507 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
508 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800509}
510
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200511static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
512{
513 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
514}
515
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200516static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800517{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200518 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800519 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200520 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
521 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300522 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
523 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800524}
525
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300526static void chv_clock(int refclk, intel_clock_t *clock)
527{
528 clock->m = clock->m1 * clock->m2;
529 clock->p = clock->p1 * clock->p2;
530 if (WARN_ON(clock->n == 0 || clock->p == 0))
531 return;
532 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
533 clock->n << 22);
534 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
535}
536
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800537#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800538/**
539 * Returns whether the given set of divisors are valid for a given refclk with
540 * the given connectors.
541 */
542
Chris Wilson1b894b52010-12-14 20:04:54 +0000543static bool intel_PLL_is_valid(struct drm_device *dev,
544 const intel_limit_t *limit,
545 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800546{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300547 if (clock->n < limit->n.min || limit->n.max < clock->n)
548 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800549 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400550 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400552 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800553 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400554 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300555
556 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
557 if (clock->m1 <= clock->m2)
558 INTELPllInvalid("m1 <= m2\n");
559
560 if (!IS_VALLEYVIEW(dev)) {
561 if (clock->p < limit->p.min || limit->p.max < clock->p)
562 INTELPllInvalid("p out of range\n");
563 if (clock->m < limit->m.min || limit->m.max < clock->m)
564 INTELPllInvalid("m out of range\n");
565 }
566
Jesse Barnes79e53942008-11-07 14:24:08 -0800567 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400568 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
570 * connector, etc., rather than just a single range.
571 */
572 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400573 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800574
575 return true;
576}
577
Ma Lingd4906092009-03-18 20:13:27 +0800578static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200579i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800580 int target, int refclk, intel_clock_t *match_clock,
581 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800582{
583 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800584 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 int err = target;
586
Daniel Vettera210b022012-11-26 17:22:08 +0100587 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800588 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100589 * For LVDS just rely on its current settings for dual-channel.
590 * We haven't figured out how to reliably set up different
591 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800592 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100593 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800594 clock.p2 = limit->p2.p2_fast;
595 else
596 clock.p2 = limit->p2.p2_slow;
597 } else {
598 if (target < limit->p2.dot_limit)
599 clock.p2 = limit->p2.p2_slow;
600 else
601 clock.p2 = limit->p2.p2_fast;
602 }
603
Akshay Joshi0206e352011-08-16 15:34:10 -0400604 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800605
Zhao Yakui42158662009-11-20 11:24:18 +0800606 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
607 clock.m1++) {
608 for (clock.m2 = limit->m2.min;
609 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200610 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800611 break;
612 for (clock.n = limit->n.min;
613 clock.n <= limit->n.max; clock.n++) {
614 for (clock.p1 = limit->p1.min;
615 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 int this_err;
617
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200618 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000619 if (!intel_PLL_is_valid(dev, limit,
620 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800621 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800622 if (match_clock &&
623 clock.p != match_clock->p)
624 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800625
626 this_err = abs(clock.dot - target);
627 if (this_err < err) {
628 *best_clock = clock;
629 err = this_err;
630 }
631 }
632 }
633 }
634 }
635
636 return (err != target);
637}
638
Ma Lingd4906092009-03-18 20:13:27 +0800639static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200640pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
641 int target, int refclk, intel_clock_t *match_clock,
642 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200643{
644 struct drm_device *dev = crtc->dev;
645 intel_clock_t clock;
646 int err = target;
647
648 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
649 /*
650 * For LVDS just rely on its current settings for dual-channel.
651 * We haven't figured out how to reliably set up different
652 * single/dual channel state, if we even can.
653 */
654 if (intel_is_dual_link_lvds(dev))
655 clock.p2 = limit->p2.p2_fast;
656 else
657 clock.p2 = limit->p2.p2_slow;
658 } else {
659 if (target < limit->p2.dot_limit)
660 clock.p2 = limit->p2.p2_slow;
661 else
662 clock.p2 = limit->p2.p2_fast;
663 }
664
665 memset(best_clock, 0, sizeof(*best_clock));
666
667 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
668 clock.m1++) {
669 for (clock.m2 = limit->m2.min;
670 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200671 for (clock.n = limit->n.min;
672 clock.n <= limit->n.max; clock.n++) {
673 for (clock.p1 = limit->p1.min;
674 clock.p1 <= limit->p1.max; clock.p1++) {
675 int this_err;
676
677 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800678 if (!intel_PLL_is_valid(dev, limit,
679 &clock))
680 continue;
681 if (match_clock &&
682 clock.p != match_clock->p)
683 continue;
684
685 this_err = abs(clock.dot - target);
686 if (this_err < err) {
687 *best_clock = clock;
688 err = this_err;
689 }
690 }
691 }
692 }
693 }
694
695 return (err != target);
696}
697
Ma Lingd4906092009-03-18 20:13:27 +0800698static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200699g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
700 int target, int refclk, intel_clock_t *match_clock,
701 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800702{
703 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800704 intel_clock_t clock;
705 int max_n;
706 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400707 /* approximately equals target * 0.00585 */
708 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800709 found = false;
710
711 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100712 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800713 clock.p2 = limit->p2.p2_fast;
714 else
715 clock.p2 = limit->p2.p2_slow;
716 } else {
717 if (target < limit->p2.dot_limit)
718 clock.p2 = limit->p2.p2_slow;
719 else
720 clock.p2 = limit->p2.p2_fast;
721 }
722
723 memset(best_clock, 0, sizeof(*best_clock));
724 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200725 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800726 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200727 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800728 for (clock.m1 = limit->m1.max;
729 clock.m1 >= limit->m1.min; clock.m1--) {
730 for (clock.m2 = limit->m2.max;
731 clock.m2 >= limit->m2.min; clock.m2--) {
732 for (clock.p1 = limit->p1.max;
733 clock.p1 >= limit->p1.min; clock.p1--) {
734 int this_err;
735
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200736 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000737 if (!intel_PLL_is_valid(dev, limit,
738 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800739 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000740
741 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800742 if (this_err < err_most) {
743 *best_clock = clock;
744 err_most = this_err;
745 max_n = clock.n;
746 found = true;
747 }
748 }
749 }
750 }
751 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800752 return found;
753}
Ma Lingd4906092009-03-18 20:13:27 +0800754
Zhenyu Wang2c072452009-06-05 15:38:42 +0800755static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200756vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
757 int target, int refclk, intel_clock_t *match_clock,
758 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700759{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300760 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300761 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300762 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300763 /* min update 19.2 MHz */
764 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300765 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700766
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300767 target *= 5; /* fast clock */
768
769 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700770
771 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300772 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300773 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300774 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300775 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300776 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700777 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300778 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300779 unsigned int ppm, diff;
780
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300781 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
782 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300783
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300784 vlv_clock(refclk, &clock);
785
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300786 if (!intel_PLL_is_valid(dev, limit,
787 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300788 continue;
789
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300790 diff = abs(clock.dot - target);
791 ppm = div_u64(1000000ULL * diff, target);
792
793 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300794 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300795 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300796 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300797 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300798
Ville Syrjäläc6861222013-09-24 21:26:21 +0300799 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300800 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300802 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700803 }
804 }
805 }
806 }
807 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700808
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300809 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700810}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700811
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300812static bool
813chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
814 int target, int refclk, intel_clock_t *match_clock,
815 intel_clock_t *best_clock)
816{
817 struct drm_device *dev = crtc->dev;
818 intel_clock_t clock;
819 uint64_t m2;
820 int found = false;
821
822 memset(best_clock, 0, sizeof(*best_clock));
823
824 /*
825 * Based on hardware doc, the n always set to 1, and m1 always
826 * set to 2. If requires to support 200Mhz refclk, we need to
827 * revisit this because n may not 1 anymore.
828 */
829 clock.n = 1, clock.m1 = 2;
830 target *= 5; /* fast clock */
831
832 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
833 for (clock.p2 = limit->p2.p2_fast;
834 clock.p2 >= limit->p2.p2_slow;
835 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
836
837 clock.p = clock.p1 * clock.p2;
838
839 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
840 clock.n) << 22, refclk * clock.m1);
841
842 if (m2 > INT_MAX/clock.m1)
843 continue;
844
845 clock.m2 = m2;
846
847 chv_clock(refclk, &clock);
848
849 if (!intel_PLL_is_valid(dev, limit, &clock))
850 continue;
851
852 /* based on hardware requirement, prefer bigger p
853 */
854 if (clock.p > best_clock->p) {
855 *best_clock = clock;
856 found = true;
857 }
858 }
859 }
860
861 return found;
862}
863
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300864bool intel_crtc_active(struct drm_crtc *crtc)
865{
866 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
867
868 /* Be paranoid as we can arrive here with only partial
869 * state retrieved from the hardware during setup.
870 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100871 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300872 * as Haswell has gained clock readout/fastboot support.
873 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000874 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300875 * properly reconstruct framebuffers.
876 */
Matt Roperf4510a22014-04-01 15:22:40 -0700877 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100878 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300879}
880
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200881enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
882 enum pipe pipe)
883{
884 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
885 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
886
Daniel Vetter3b117c82013-04-17 20:15:07 +0200887 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200888}
889
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300890static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
891{
892 struct drm_i915_private *dev_priv = dev->dev_private;
893 u32 reg = PIPEDSL(pipe);
894 u32 line1, line2;
895 u32 line_mask;
896
897 if (IS_GEN2(dev))
898 line_mask = DSL_LINEMASK_GEN2;
899 else
900 line_mask = DSL_LINEMASK_GEN3;
901
902 line1 = I915_READ(reg) & line_mask;
903 mdelay(5);
904 line2 = I915_READ(reg) & line_mask;
905
906 return line1 == line2;
907}
908
Keith Packardab7ad7f2010-10-03 00:33:06 -0700909/*
910 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300911 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700912 *
913 * After disabling a pipe, we can't wait for vblank in the usual way,
914 * spinning on the vblank interrupt status bit, since we won't actually
915 * see an interrupt when the pipe is disabled.
916 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700917 * On Gen4 and above:
918 * wait for the pipe register state bit to turn off
919 *
920 * Otherwise:
921 * wait for the display line value to settle (it usually
922 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100923 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700924 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300925static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700926{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300927 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700928 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300929 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
930 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931
Keith Packardab7ad7f2010-10-03 00:33:06 -0700932 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200933 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700934
Keith Packardab7ad7f2010-10-03 00:33:06 -0700935 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100936 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
937 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200938 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700939 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700940 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300941 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200942 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700943 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800944}
945
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000946/*
947 * ibx_digital_port_connected - is the specified port connected?
948 * @dev_priv: i915 private structure
949 * @port: the port to test
950 *
951 * Returns true if @port is connected, false otherwise.
952 */
953bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
954 struct intel_digital_port *port)
955{
956 u32 bit;
957
Damien Lespiauc36346e2012-12-13 16:09:03 +0000958 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200959 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000960 case PORT_B:
961 bit = SDE_PORTB_HOTPLUG;
962 break;
963 case PORT_C:
964 bit = SDE_PORTC_HOTPLUG;
965 break;
966 case PORT_D:
967 bit = SDE_PORTD_HOTPLUG;
968 break;
969 default:
970 return true;
971 }
972 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200973 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000974 case PORT_B:
975 bit = SDE_PORTB_HOTPLUG_CPT;
976 break;
977 case PORT_C:
978 bit = SDE_PORTC_HOTPLUG_CPT;
979 break;
980 case PORT_D:
981 bit = SDE_PORTD_HOTPLUG_CPT;
982 break;
983 default:
984 return true;
985 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000986 }
987
988 return I915_READ(SDEISR) & bit;
989}
990
Jesse Barnesb24e7172011-01-04 15:09:30 -0800991static const char *state_string(bool enabled)
992{
993 return enabled ? "on" : "off";
994}
995
996/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200997void assert_pll(struct drm_i915_private *dev_priv,
998 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800999{
1000 int reg;
1001 u32 val;
1002 bool cur_state;
1003
1004 reg = DPLL(pipe);
1005 val = I915_READ(reg);
1006 cur_state = !!(val & DPLL_VCO_ENABLE);
1007 WARN(cur_state != state,
1008 "PLL state assertion failure (expected %s, current %s)\n",
1009 state_string(state), state_string(cur_state));
1010}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001011
Jani Nikula23538ef2013-08-27 15:12:22 +03001012/* XXX: the dsi pll is shared between MIPI DSI ports */
1013static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1014{
1015 u32 val;
1016 bool cur_state;
1017
1018 mutex_lock(&dev_priv->dpio_lock);
1019 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1020 mutex_unlock(&dev_priv->dpio_lock);
1021
1022 cur_state = val & DSI_PLL_VCO_EN;
1023 WARN(cur_state != state,
1024 "DSI PLL state assertion failure (expected %s, current %s)\n",
1025 state_string(state), state_string(cur_state));
1026}
1027#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1028#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1029
Daniel Vetter55607e82013-06-16 21:42:39 +02001030struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001031intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001032{
Daniel Vettere2b78262013-06-07 23:10:03 +02001033 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1034
Daniel Vettera43f6e02013-06-07 23:10:32 +02001035 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001036 return NULL;
1037
Daniel Vettera43f6e02013-06-07 23:10:32 +02001038 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001039}
1040
Jesse Barnesb24e7172011-01-04 15:09:30 -08001041/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001042void assert_shared_dpll(struct drm_i915_private *dev_priv,
1043 struct intel_shared_dpll *pll,
1044 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001045{
Jesse Barnes040484a2011-01-03 12:14:26 -08001046 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001047 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001048
Chris Wilson92b27b02012-05-20 18:10:50 +01001049 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001050 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001051 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001052
Daniel Vetter53589012013-06-05 13:34:16 +02001053 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001054 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001055 "%s assertion failure (expected %s, current %s)\n",
1056 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001057}
Jesse Barnes040484a2011-01-03 12:14:26 -08001058
1059static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1060 enum pipe pipe, bool state)
1061{
1062 int reg;
1063 u32 val;
1064 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001065 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1066 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001067
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001068 if (HAS_DDI(dev_priv->dev)) {
1069 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001070 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001071 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001072 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001073 } else {
1074 reg = FDI_TX_CTL(pipe);
1075 val = I915_READ(reg);
1076 cur_state = !!(val & FDI_TX_ENABLE);
1077 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001078 WARN(cur_state != state,
1079 "FDI TX state assertion failure (expected %s, current %s)\n",
1080 state_string(state), state_string(cur_state));
1081}
1082#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1083#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1084
1085static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1086 enum pipe pipe, bool state)
1087{
1088 int reg;
1089 u32 val;
1090 bool cur_state;
1091
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001092 reg = FDI_RX_CTL(pipe);
1093 val = I915_READ(reg);
1094 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001095 WARN(cur_state != state,
1096 "FDI RX state assertion failure (expected %s, current %s)\n",
1097 state_string(state), state_string(cur_state));
1098}
1099#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1100#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1101
1102static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1103 enum pipe pipe)
1104{
1105 int reg;
1106 u32 val;
1107
1108 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001109 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001110 return;
1111
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001112 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001113 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001114 return;
1115
Jesse Barnes040484a2011-01-03 12:14:26 -08001116 reg = FDI_TX_CTL(pipe);
1117 val = I915_READ(reg);
1118 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1119}
1120
Daniel Vetter55607e82013-06-16 21:42:39 +02001121void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1122 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001123{
1124 int reg;
1125 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001126 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001127
1128 reg = FDI_RX_CTL(pipe);
1129 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001130 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1131 WARN(cur_state != state,
1132 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1133 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001134}
1135
Daniel Vetterb680c372014-09-19 18:27:27 +02001136void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1137 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001138{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001139 struct drm_device *dev = dev_priv->dev;
1140 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001141 u32 val;
1142 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001143 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001144
Jani Nikulabedd4db2014-08-22 15:04:13 +03001145 if (WARN_ON(HAS_DDI(dev)))
1146 return;
1147
1148 if (HAS_PCH_SPLIT(dev)) {
1149 u32 port_sel;
1150
Jesse Barnesea0760c2011-01-04 15:09:32 -08001151 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001152 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1153
1154 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1155 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1156 panel_pipe = PIPE_B;
1157 /* XXX: else fix for eDP */
1158 } else if (IS_VALLEYVIEW(dev)) {
1159 /* presumably write lock depends on pipe, not port select */
1160 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1161 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001162 } else {
1163 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001164 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1165 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001166 }
1167
1168 val = I915_READ(pp_reg);
1169 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001170 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001171 locked = false;
1172
Jesse Barnesea0760c2011-01-04 15:09:32 -08001173 WARN(panel_pipe == pipe && locked,
1174 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001175 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001176}
1177
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001178static void assert_cursor(struct drm_i915_private *dev_priv,
1179 enum pipe pipe, bool state)
1180{
1181 struct drm_device *dev = dev_priv->dev;
1182 bool cur_state;
1183
Paulo Zanonid9d82082014-02-27 16:30:56 -03001184 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001185 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001186 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001187 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001188
1189 WARN(cur_state != state,
1190 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1191 pipe_name(pipe), state_string(state), state_string(cur_state));
1192}
1193#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1194#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1195
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001196void assert_pipe(struct drm_i915_private *dev_priv,
1197 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001198{
1199 int reg;
1200 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001201 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001202 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1203 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001204
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001205 /* if we need the pipe quirk it must be always on */
1206 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1207 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001208 state = true;
1209
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001210 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001211 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001212 cur_state = false;
1213 } else {
1214 reg = PIPECONF(cpu_transcoder);
1215 val = I915_READ(reg);
1216 cur_state = !!(val & PIPECONF_ENABLE);
1217 }
1218
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001219 WARN(cur_state != state,
1220 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001221 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001222}
1223
Chris Wilson931872f2012-01-16 23:01:13 +00001224static void assert_plane(struct drm_i915_private *dev_priv,
1225 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001226{
1227 int reg;
1228 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001229 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001230
1231 reg = DSPCNTR(plane);
1232 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001233 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1234 WARN(cur_state != state,
1235 "plane %c assertion failure (expected %s, current %s)\n",
1236 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001237}
1238
Chris Wilson931872f2012-01-16 23:01:13 +00001239#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1240#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1241
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1243 enum pipe pipe)
1244{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001245 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246 int reg, i;
1247 u32 val;
1248 int cur_pipe;
1249
Ville Syrjälä653e1022013-06-04 13:49:05 +03001250 /* Primary planes are fixed to pipes on gen4+ */
1251 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001252 reg = DSPCNTR(pipe);
1253 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001254 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001255 "plane %c assertion failure, should be disabled but not\n",
1256 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001257 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001258 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001259
Jesse Barnesb24e7172011-01-04 15:09:30 -08001260 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001261 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001262 reg = DSPCNTR(i);
1263 val = I915_READ(reg);
1264 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1265 DISPPLANE_SEL_PIPE_SHIFT;
1266 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001267 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1268 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001269 }
1270}
1271
Jesse Barnes19332d72013-03-28 09:55:38 -07001272static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1273 enum pipe pipe)
1274{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001275 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001276 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001277 u32 val;
1278
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001279 if (INTEL_INFO(dev)->gen >= 9) {
1280 for_each_sprite(pipe, sprite) {
1281 val = I915_READ(PLANE_CTL(pipe, sprite));
1282 WARN(val & PLANE_CTL_ENABLE,
1283 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1284 sprite, pipe_name(pipe));
1285 }
1286 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001287 for_each_sprite(pipe, sprite) {
1288 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001289 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001290 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001291 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001292 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001293 }
1294 } else if (INTEL_INFO(dev)->gen >= 7) {
1295 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001296 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001297 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001298 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001299 plane_name(pipe), pipe_name(pipe));
1300 } else if (INTEL_INFO(dev)->gen >= 5) {
1301 reg = DVSCNTR(pipe);
1302 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001303 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001304 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1305 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001306 }
1307}
1308
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001309static void assert_vblank_disabled(struct drm_crtc *crtc)
1310{
1311 if (WARN_ON(drm_crtc_vblank_get(crtc) == 0))
1312 drm_crtc_vblank_put(crtc);
1313}
1314
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001315static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001316{
1317 u32 val;
1318 bool enabled;
1319
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001320 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001321
Jesse Barnes92f25842011-01-04 15:09:34 -08001322 val = I915_READ(PCH_DREF_CONTROL);
1323 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1324 DREF_SUPERSPREAD_SOURCE_MASK));
1325 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1326}
1327
Daniel Vetterab9412b2013-05-03 11:49:46 +02001328static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1329 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001330{
1331 int reg;
1332 u32 val;
1333 bool enabled;
1334
Daniel Vetterab9412b2013-05-03 11:49:46 +02001335 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001336 val = I915_READ(reg);
1337 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001338 WARN(enabled,
1339 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1340 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001341}
1342
Keith Packard4e634382011-08-06 10:39:45 -07001343static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1344 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001345{
1346 if ((val & DP_PORT_EN) == 0)
1347 return false;
1348
1349 if (HAS_PCH_CPT(dev_priv->dev)) {
1350 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1351 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1352 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1353 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001354 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1355 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1356 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001357 } else {
1358 if ((val & DP_PIPE_MASK) != (pipe << 30))
1359 return false;
1360 }
1361 return true;
1362}
1363
Keith Packard1519b992011-08-06 10:35:34 -07001364static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1365 enum pipe pipe, u32 val)
1366{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001367 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001368 return false;
1369
1370 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001371 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001372 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001373 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1374 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1375 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001376 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001377 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001378 return false;
1379 }
1380 return true;
1381}
1382
1383static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1384 enum pipe pipe, u32 val)
1385{
1386 if ((val & LVDS_PORT_EN) == 0)
1387 return false;
1388
1389 if (HAS_PCH_CPT(dev_priv->dev)) {
1390 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1391 return false;
1392 } else {
1393 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1394 return false;
1395 }
1396 return true;
1397}
1398
1399static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1400 enum pipe pipe, u32 val)
1401{
1402 if ((val & ADPA_DAC_ENABLE) == 0)
1403 return false;
1404 if (HAS_PCH_CPT(dev_priv->dev)) {
1405 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1406 return false;
1407 } else {
1408 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1409 return false;
1410 }
1411 return true;
1412}
1413
Jesse Barnes291906f2011-02-02 12:28:03 -08001414static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001415 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001416{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001417 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001418 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001419 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001420 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001421
Daniel Vetter75c5da22012-09-10 21:58:29 +02001422 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1423 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001424 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001425}
1426
1427static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1428 enum pipe pipe, int reg)
1429{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001430 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001431 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001432 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001433 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001434
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001435 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001436 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001437 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001438}
1439
1440static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1441 enum pipe pipe)
1442{
1443 int reg;
1444 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001445
Keith Packardf0575e92011-07-25 22:12:43 -07001446 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1447 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1448 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001449
1450 reg = PCH_ADPA;
1451 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001452 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001453 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001454 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001455
1456 reg = PCH_LVDS;
1457 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001458 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001459 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001460 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001461
Paulo Zanonie2debe92013-02-18 19:00:27 -03001462 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1463 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1464 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001465}
1466
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001467static void intel_init_dpio(struct drm_device *dev)
1468{
1469 struct drm_i915_private *dev_priv = dev->dev_private;
1470
1471 if (!IS_VALLEYVIEW(dev))
1472 return;
1473
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001474 /*
1475 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1476 * CHV x1 PHY (DP/HDMI D)
1477 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1478 */
1479 if (IS_CHERRYVIEW(dev)) {
1480 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1481 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1482 } else {
1483 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1484 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001485}
1486
Daniel Vetter426115c2013-07-11 22:13:42 +02001487static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001488{
Daniel Vetter426115c2013-07-11 22:13:42 +02001489 struct drm_device *dev = crtc->base.dev;
1490 struct drm_i915_private *dev_priv = dev->dev_private;
1491 int reg = DPLL(crtc->pipe);
1492 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001493
Daniel Vetter426115c2013-07-11 22:13:42 +02001494 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001495
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001496 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001497 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1498
1499 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001500 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001501 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001502
Daniel Vetter426115c2013-07-11 22:13:42 +02001503 I915_WRITE(reg, dpll);
1504 POSTING_READ(reg);
1505 udelay(150);
1506
1507 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1508 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1509
1510 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1511 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001512
1513 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001514 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001515 POSTING_READ(reg);
1516 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001517 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001518 POSTING_READ(reg);
1519 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001520 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001521 POSTING_READ(reg);
1522 udelay(150); /* wait for warmup */
1523}
1524
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001525static void chv_enable_pll(struct intel_crtc *crtc)
1526{
1527 struct drm_device *dev = crtc->base.dev;
1528 struct drm_i915_private *dev_priv = dev->dev_private;
1529 int pipe = crtc->pipe;
1530 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001531 u32 tmp;
1532
1533 assert_pipe_disabled(dev_priv, crtc->pipe);
1534
1535 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1536
1537 mutex_lock(&dev_priv->dpio_lock);
1538
1539 /* Enable back the 10bit clock to display controller */
1540 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1541 tmp |= DPIO_DCLKP_EN;
1542 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1543
1544 /*
1545 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1546 */
1547 udelay(1);
1548
1549 /* Enable PLL */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001550 I915_WRITE(DPLL(pipe), crtc->config.dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001551
1552 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001553 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001554 DRM_ERROR("PLL %d failed to lock\n", pipe);
1555
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001556 /* not sure when this should be written */
1557 I915_WRITE(DPLL_MD(pipe), crtc->config.dpll_hw_state.dpll_md);
1558 POSTING_READ(DPLL_MD(pipe));
1559
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001560 mutex_unlock(&dev_priv->dpio_lock);
1561}
1562
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001563static int intel_num_dvo_pipes(struct drm_device *dev)
1564{
1565 struct intel_crtc *crtc;
1566 int count = 0;
1567
1568 for_each_intel_crtc(dev, crtc)
1569 count += crtc->active &&
1570 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO);
1571
1572 return count;
1573}
1574
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001575static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001576{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001577 struct drm_device *dev = crtc->base.dev;
1578 struct drm_i915_private *dev_priv = dev->dev_private;
1579 int reg = DPLL(crtc->pipe);
1580 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001581
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001582 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001583
1584 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001585 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001586
1587 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001588 if (IS_MOBILE(dev) && !IS_I830(dev))
1589 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001590
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001591 /* Enable DVO 2x clock on both PLLs if necessary */
1592 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1593 /*
1594 * It appears to be important that we don't enable this
1595 * for the current pipe before otherwise configuring the
1596 * PLL. No idea how this should be handled if multiple
1597 * DVO outputs are enabled simultaneosly.
1598 */
1599 dpll |= DPLL_DVO_2X_MODE;
1600 I915_WRITE(DPLL(!crtc->pipe),
1601 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1602 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001603
1604 /* Wait for the clocks to stabilize. */
1605 POSTING_READ(reg);
1606 udelay(150);
1607
1608 if (INTEL_INFO(dev)->gen >= 4) {
1609 I915_WRITE(DPLL_MD(crtc->pipe),
1610 crtc->config.dpll_hw_state.dpll_md);
1611 } else {
1612 /* The pixel multiplier can only be updated once the
1613 * DPLL is enabled and the clocks are stable.
1614 *
1615 * So write it again.
1616 */
1617 I915_WRITE(reg, dpll);
1618 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001619
1620 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001621 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001622 POSTING_READ(reg);
1623 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001624 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001625 POSTING_READ(reg);
1626 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001627 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001628 POSTING_READ(reg);
1629 udelay(150); /* wait for warmup */
1630}
1631
1632/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001633 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001634 * @dev_priv: i915 private structure
1635 * @pipe: pipe PLL to disable
1636 *
1637 * Disable the PLL for @pipe, making sure the pipe is off first.
1638 *
1639 * Note! This is for pre-ILK only.
1640 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001641static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001642{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001643 struct drm_device *dev = crtc->base.dev;
1644 struct drm_i915_private *dev_priv = dev->dev_private;
1645 enum pipe pipe = crtc->pipe;
1646
1647 /* Disable DVO 2x clock on both PLLs if necessary */
1648 if (IS_I830(dev) &&
1649 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO) &&
1650 intel_num_dvo_pipes(dev) == 1) {
1651 I915_WRITE(DPLL(PIPE_B),
1652 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1653 I915_WRITE(DPLL(PIPE_A),
1654 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1655 }
1656
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001657 /* Don't disable pipe or pipe PLLs if needed */
1658 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1659 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001660 return;
1661
1662 /* Make sure the pipe isn't still relying on us */
1663 assert_pipe_disabled(dev_priv, pipe);
1664
Daniel Vetter50b44a42013-06-05 13:34:33 +02001665 I915_WRITE(DPLL(pipe), 0);
1666 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001667}
1668
Jesse Barnesf6071162013-10-01 10:41:38 -07001669static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1670{
1671 u32 val = 0;
1672
1673 /* Make sure the pipe isn't still relying on us */
1674 assert_pipe_disabled(dev_priv, pipe);
1675
Imre Deake5cbfbf2014-01-09 17:08:16 +02001676 /*
1677 * Leave integrated clock source and reference clock enabled for pipe B.
1678 * The latter is needed for VGA hotplug / manual detection.
1679 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001680 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001681 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001682 I915_WRITE(DPLL(pipe), val);
1683 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001684
1685}
1686
1687static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1688{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001689 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001690 u32 val;
1691
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001692 /* Make sure the pipe isn't still relying on us */
1693 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001694
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001695 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001696 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001697 if (pipe != PIPE_A)
1698 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1699 I915_WRITE(DPLL(pipe), val);
1700 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001701
1702 mutex_lock(&dev_priv->dpio_lock);
1703
1704 /* Disable 10bit clock to display controller */
1705 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1706 val &= ~DPIO_DCLKP_EN;
1707 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1708
Ville Syrjälä61407f62014-05-27 16:32:55 +03001709 /* disable left/right clock distribution */
1710 if (pipe != PIPE_B) {
1711 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1712 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1713 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1714 } else {
1715 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1716 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1717 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1718 }
1719
Ville Syrjäläd7520482014-04-09 13:28:59 +03001720 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001721}
1722
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001723void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1724 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001725{
1726 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001727 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001728
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001729 switch (dport->port) {
1730 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001731 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001732 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001733 break;
1734 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001735 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001736 dpll_reg = DPLL(0);
1737 break;
1738 case PORT_D:
1739 port_mask = DPLL_PORTD_READY_MASK;
1740 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001741 break;
1742 default:
1743 BUG();
1744 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001745
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001746 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001747 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001748 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001749}
1750
Daniel Vetterb14b1052014-04-24 23:55:13 +02001751static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1752{
1753 struct drm_device *dev = crtc->base.dev;
1754 struct drm_i915_private *dev_priv = dev->dev_private;
1755 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1756
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001757 if (WARN_ON(pll == NULL))
1758 return;
1759
Daniel Vetterb14b1052014-04-24 23:55:13 +02001760 WARN_ON(!pll->refcount);
1761 if (pll->active == 0) {
1762 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1763 WARN_ON(pll->on);
1764 assert_shared_dpll_disabled(dev_priv, pll);
1765
1766 pll->mode_set(dev_priv, pll);
1767 }
1768}
1769
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001770/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001771 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001772 * @dev_priv: i915 private structure
1773 * @pipe: pipe PLL to enable
1774 *
1775 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1776 * drives the transcoder clock.
1777 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001778static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001779{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001780 struct drm_device *dev = crtc->base.dev;
1781 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001782 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001783
Daniel Vetter87a875b2013-06-05 13:34:19 +02001784 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001785 return;
1786
1787 if (WARN_ON(pll->refcount == 0))
1788 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001789
Damien Lespiau74dd6922014-07-29 18:06:17 +01001790 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001791 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001792 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001793
Daniel Vettercdbd2312013-06-05 13:34:03 +02001794 if (pll->active++) {
1795 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001796 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001797 return;
1798 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001799 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001800
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001801 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1802
Daniel Vetter46edb022013-06-05 13:34:12 +02001803 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001804 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001805 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001806}
1807
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001808static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001809{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001810 struct drm_device *dev = crtc->base.dev;
1811 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001812 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001813
Jesse Barnes92f25842011-01-04 15:09:34 -08001814 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001815 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001816 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001817 return;
1818
Chris Wilson48da64a2012-05-13 20:16:12 +01001819 if (WARN_ON(pll->refcount == 0))
1820 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001821
Daniel Vetter46edb022013-06-05 13:34:12 +02001822 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1823 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001824 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001825
Chris Wilson48da64a2012-05-13 20:16:12 +01001826 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001827 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001828 return;
1829 }
1830
Daniel Vettere9d69442013-06-05 13:34:15 +02001831 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001832 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001833 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001834 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001835
Daniel Vetter46edb022013-06-05 13:34:12 +02001836 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001837 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001838 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001839
1840 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001841}
1842
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001843static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1844 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001845{
Daniel Vetter23670b322012-11-01 09:15:30 +01001846 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001847 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001848 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001849 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001850
1851 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001852 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001853
1854 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001855 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001856 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001857
1858 /* FDI must be feeding us bits for PCH ports */
1859 assert_fdi_tx_enabled(dev_priv, pipe);
1860 assert_fdi_rx_enabled(dev_priv, pipe);
1861
Daniel Vetter23670b322012-11-01 09:15:30 +01001862 if (HAS_PCH_CPT(dev)) {
1863 /* Workaround: Set the timing override bit before enabling the
1864 * pch transcoder. */
1865 reg = TRANS_CHICKEN2(pipe);
1866 val = I915_READ(reg);
1867 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1868 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001869 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001870
Daniel Vetterab9412b2013-05-03 11:49:46 +02001871 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001872 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001873 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001874
1875 if (HAS_PCH_IBX(dev_priv->dev)) {
1876 /*
1877 * make the BPC in transcoder be consistent with
1878 * that in pipeconf reg.
1879 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001880 val &= ~PIPECONF_BPC_MASK;
1881 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001882 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001883
1884 val &= ~TRANS_INTERLACE_MASK;
1885 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001886 if (HAS_PCH_IBX(dev_priv->dev) &&
1887 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1888 val |= TRANS_LEGACY_INTERLACED_ILK;
1889 else
1890 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001891 else
1892 val |= TRANS_PROGRESSIVE;
1893
Jesse Barnes040484a2011-01-03 12:14:26 -08001894 I915_WRITE(reg, val | TRANS_ENABLE);
1895 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001896 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001897}
1898
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001899static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001900 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001901{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001902 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001903
1904 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001905 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001906
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001907 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001908 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001909 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001910
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001911 /* Workaround: set timing override bit. */
1912 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001913 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001914 I915_WRITE(_TRANSA_CHICKEN2, val);
1915
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001916 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001917 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001918
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001919 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1920 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001921 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922 else
1923 val |= TRANS_PROGRESSIVE;
1924
Daniel Vetterab9412b2013-05-03 11:49:46 +02001925 I915_WRITE(LPT_TRANSCONF, val);
1926 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001927 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928}
1929
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001930static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1931 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001932{
Daniel Vetter23670b322012-11-01 09:15:30 +01001933 struct drm_device *dev = dev_priv->dev;
1934 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001935
1936 /* FDI relies on the transcoder */
1937 assert_fdi_tx_disabled(dev_priv, pipe);
1938 assert_fdi_rx_disabled(dev_priv, pipe);
1939
Jesse Barnes291906f2011-02-02 12:28:03 -08001940 /* Ports must be off as well */
1941 assert_pch_ports_disabled(dev_priv, pipe);
1942
Daniel Vetterab9412b2013-05-03 11:49:46 +02001943 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001944 val = I915_READ(reg);
1945 val &= ~TRANS_ENABLE;
1946 I915_WRITE(reg, val);
1947 /* wait for PCH transcoder off, transcoder state */
1948 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001949 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001950
1951 if (!HAS_PCH_IBX(dev)) {
1952 /* Workaround: Clear the timing override chicken bit again. */
1953 reg = TRANS_CHICKEN2(pipe);
1954 val = I915_READ(reg);
1955 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1956 I915_WRITE(reg, val);
1957 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001958}
1959
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001960static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001961{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001962 u32 val;
1963
Daniel Vetterab9412b2013-05-03 11:49:46 +02001964 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001965 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001966 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001967 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001968 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001969 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001970
1971 /* Workaround: clear timing override bit. */
1972 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001973 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001974 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001975}
1976
1977/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001978 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001979 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001980 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001981 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001982 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001983 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001984static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001985{
Paulo Zanoni03722642014-01-17 13:51:09 -02001986 struct drm_device *dev = crtc->base.dev;
1987 struct drm_i915_private *dev_priv = dev->dev_private;
1988 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001989 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1990 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001991 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001992 int reg;
1993 u32 val;
1994
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001995 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001996 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001997 assert_sprites_disabled(dev_priv, pipe);
1998
Paulo Zanoni681e5812012-12-06 11:12:38 -02001999 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002000 pch_transcoder = TRANSCODER_A;
2001 else
2002 pch_transcoder = pipe;
2003
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004 /*
2005 * A pipe without a PLL won't actually be able to drive bits from
2006 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2007 * need the check.
2008 */
2009 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02002010 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002011 assert_dsi_pll_enabled(dev_priv);
2012 else
2013 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002014 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002015 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002016 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002017 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002018 assert_fdi_tx_pll_enabled(dev_priv,
2019 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002020 }
2021 /* FIXME: assert CPU port conditions for SNB+ */
2022 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002023
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002024 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002025 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002026 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002027 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2028 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002029 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002030 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002031
2032 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002033 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002034}
2035
2036/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002037 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002038 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002039 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002040 * Disable the pipe of @crtc, making sure that various hardware
2041 * specific requirements are met, if applicable, e.g. plane
2042 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002043 *
2044 * Will wait until the pipe has shut down before returning.
2045 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002046static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002048 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2049 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2050 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002051 int reg;
2052 u32 val;
2053
2054 /*
2055 * Make sure planes won't keep trying to pump pixels to us,
2056 * or we might hang the display.
2057 */
2058 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002059 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002060 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002061
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002062 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002063 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002064 if ((val & PIPECONF_ENABLE) == 0)
2065 return;
2066
Ville Syrjälä67adc642014-08-15 01:21:57 +03002067 /*
2068 * Double wide has implications for planes
2069 * so best keep it disabled when not needed.
2070 */
2071 if (crtc->config.double_wide)
2072 val &= ~PIPECONF_DOUBLE_WIDE;
2073
2074 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002075 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2076 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002077 val &= ~PIPECONF_ENABLE;
2078
2079 I915_WRITE(reg, val);
2080 if ((val & PIPECONF_ENABLE) == 0)
2081 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002082}
2083
Keith Packardd74362c2011-07-28 14:47:14 -07002084/*
2085 * Plane regs are double buffered, going from enabled->disabled needs a
2086 * trigger in order to latch. The display address reg provides this.
2087 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002088void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2089 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002090{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002091 struct drm_device *dev = dev_priv->dev;
2092 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002093
2094 I915_WRITE(reg, I915_READ(reg));
2095 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002096}
2097
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002099 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002100 * @plane: plane to be enabled
2101 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002102 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002103 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002105static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2106 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002107{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002108 struct drm_device *dev = plane->dev;
2109 struct drm_i915_private *dev_priv = dev->dev_private;
2110 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002111
2112 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002113 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002114
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002115 if (intel_crtc->primary_enabled)
2116 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002117
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002118 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002119
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002120 dev_priv->display.update_primary_plane(crtc, plane->fb,
2121 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002122
2123 /*
2124 * BDW signals flip done immediately if the plane
2125 * is disabled, even if the plane enable is already
2126 * armed to occur at the next vblank :(
2127 */
2128 if (IS_BROADWELL(dev))
2129 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002130}
2131
Jesse Barnesb24e7172011-01-04 15:09:30 -08002132/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002133 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002134 * @plane: plane to be disabled
2135 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002137 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002138 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002139static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2140 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002141{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002142 struct drm_device *dev = plane->dev;
2143 struct drm_i915_private *dev_priv = dev->dev_private;
2144 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2145
2146 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002147
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002148 if (!intel_crtc->primary_enabled)
2149 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002150
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002151 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002152
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002153 dev_priv->display.update_primary_plane(crtc, plane->fb,
2154 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002155}
2156
Chris Wilson693db182013-03-05 14:52:39 +00002157static bool need_vtd_wa(struct drm_device *dev)
2158{
2159#ifdef CONFIG_INTEL_IOMMU
2160 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2161 return true;
2162#endif
2163 return false;
2164}
2165
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002166static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2167{
2168 int tile_height;
2169
2170 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2171 return ALIGN(height, tile_height);
2172}
2173
Chris Wilson127bd2a2010-07-23 23:32:05 +01002174int
Chris Wilson48b956c2010-09-14 12:50:34 +01002175intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002176 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002177 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002178{
Chris Wilsonce453d82011-02-21 14:43:56 +00002179 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002180 u32 alignment;
2181 int ret;
2182
Matt Roperebcdd392014-07-09 16:22:11 -07002183 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2184
Chris Wilson05394f32010-11-08 19:18:58 +00002185 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002186 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002187 if (INTEL_INFO(dev)->gen >= 9)
2188 alignment = 256 * 1024;
2189 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002190 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002191 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002192 alignment = 4 * 1024;
2193 else
2194 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002195 break;
2196 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002197 if (INTEL_INFO(dev)->gen >= 9)
2198 alignment = 256 * 1024;
2199 else {
2200 /* pin() will align the object as required by fence */
2201 alignment = 0;
2202 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002203 break;
2204 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002205 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002206 return -EINVAL;
2207 default:
2208 BUG();
2209 }
2210
Chris Wilson693db182013-03-05 14:52:39 +00002211 /* Note that the w/a also requires 64 PTE of padding following the
2212 * bo. We currently fill all unused PTE with the shadow page and so
2213 * we should always have valid PTE following the scanout preventing
2214 * the VT-d warning.
2215 */
2216 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2217 alignment = 256 * 1024;
2218
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002219 /*
2220 * Global gtt pte registers are special registers which actually forward
2221 * writes to a chunk of system memory. Which means that there is no risk
2222 * that the register values disappear as soon as we call
2223 * intel_runtime_pm_put(), so it is correct to wrap only the
2224 * pin/unpin/fence and not more.
2225 */
2226 intel_runtime_pm_get(dev_priv);
2227
Chris Wilsonce453d82011-02-21 14:43:56 +00002228 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002229 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002230 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002231 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002232
2233 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2234 * fence, whereas 965+ only requires a fence if using
2235 * framebuffer compression. For simplicity, we always install
2236 * a fence as the cost is not that onerous.
2237 */
Chris Wilson06d98132012-04-17 15:31:24 +01002238 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002239 if (ret)
2240 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002241
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002242 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002243
Chris Wilsonce453d82011-02-21 14:43:56 +00002244 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002245 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002246 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002247
2248err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002249 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002250err_interruptible:
2251 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002252 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002253 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002254}
2255
Chris Wilson1690e1e2011-12-14 13:57:08 +01002256void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2257{
Matt Roperebcdd392014-07-09 16:22:11 -07002258 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2259
Chris Wilson1690e1e2011-12-14 13:57:08 +01002260 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002261 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002262}
2263
Daniel Vetterc2c75132012-07-05 12:17:30 +02002264/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2265 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002266unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2267 unsigned int tiling_mode,
2268 unsigned int cpp,
2269 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002270{
Chris Wilsonbc752862013-02-21 20:04:31 +00002271 if (tiling_mode != I915_TILING_NONE) {
2272 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002273
Chris Wilsonbc752862013-02-21 20:04:31 +00002274 tile_rows = *y / 8;
2275 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002276
Chris Wilsonbc752862013-02-21 20:04:31 +00002277 tiles = *x / (512/cpp);
2278 *x %= 512/cpp;
2279
2280 return tile_rows * pitch * 8 + tiles * 4096;
2281 } else {
2282 unsigned int offset;
2283
2284 offset = *y * pitch + *x * cpp;
2285 *y = 0;
2286 *x = (offset & 4095) / cpp;
2287 return offset & -4096;
2288 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002289}
2290
Jesse Barnes46f297f2014-03-07 08:57:48 -08002291int intel_format_to_fourcc(int format)
2292{
2293 switch (format) {
2294 case DISPPLANE_8BPP:
2295 return DRM_FORMAT_C8;
2296 case DISPPLANE_BGRX555:
2297 return DRM_FORMAT_XRGB1555;
2298 case DISPPLANE_BGRX565:
2299 return DRM_FORMAT_RGB565;
2300 default:
2301 case DISPPLANE_BGRX888:
2302 return DRM_FORMAT_XRGB8888;
2303 case DISPPLANE_RGBX888:
2304 return DRM_FORMAT_XBGR8888;
2305 case DISPPLANE_BGRX101010:
2306 return DRM_FORMAT_XRGB2101010;
2307 case DISPPLANE_RGBX101010:
2308 return DRM_FORMAT_XBGR2101010;
2309 }
2310}
2311
Jesse Barnes484b41d2014-03-07 08:57:55 -08002312static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002313 struct intel_plane_config *plane_config)
2314{
2315 struct drm_device *dev = crtc->base.dev;
2316 struct drm_i915_gem_object *obj = NULL;
2317 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2318 u32 base = plane_config->base;
2319
Chris Wilsonff2652e2014-03-10 08:07:02 +00002320 if (plane_config->size == 0)
2321 return false;
2322
Jesse Barnes46f297f2014-03-07 08:57:48 -08002323 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2324 plane_config->size);
2325 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002326 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002327
2328 if (plane_config->tiled) {
2329 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002330 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002331 }
2332
Dave Airlie66e514c2014-04-03 07:51:54 +10002333 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2334 mode_cmd.width = crtc->base.primary->fb->width;
2335 mode_cmd.height = crtc->base.primary->fb->height;
2336 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002337
2338 mutex_lock(&dev->struct_mutex);
2339
Dave Airlie66e514c2014-04-03 07:51:54 +10002340 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002341 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002342 DRM_DEBUG_KMS("intel fb init failed\n");
2343 goto out_unref_obj;
2344 }
2345
Daniel Vettera071fa02014-06-18 23:28:09 +02002346 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002347 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002348
2349 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2350 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002351
2352out_unref_obj:
2353 drm_gem_object_unreference(&obj->base);
2354 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002355 return false;
2356}
2357
2358static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2359 struct intel_plane_config *plane_config)
2360{
2361 struct drm_device *dev = intel_crtc->base.dev;
2362 struct drm_crtc *c;
2363 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002364 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002365
Dave Airlie66e514c2014-04-03 07:51:54 +10002366 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002367 return;
2368
2369 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2370 return;
2371
Dave Airlie66e514c2014-04-03 07:51:54 +10002372 kfree(intel_crtc->base.primary->fb);
2373 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002374
2375 /*
2376 * Failed to alloc the obj, check to see if we should share
2377 * an fb with another CRTC instead
2378 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002379 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002380 i = to_intel_crtc(c);
2381
2382 if (c == &intel_crtc->base)
2383 continue;
2384
Matt Roper2ff8fde2014-07-08 07:50:07 -07002385 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002386 continue;
2387
Matt Roper2ff8fde2014-07-08 07:50:07 -07002388 obj = intel_fb_obj(c->primary->fb);
2389 if (obj == NULL)
2390 continue;
2391
2392 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002393 drm_framebuffer_reference(c->primary->fb);
2394 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002395 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002396 break;
2397 }
2398 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002399}
2400
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002401static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2402 struct drm_framebuffer *fb,
2403 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002404{
2405 struct drm_device *dev = crtc->dev;
2406 struct drm_i915_private *dev_priv = dev->dev_private;
2407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002408 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002409 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002410 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002411 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002412 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302413 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002414
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002415 if (!intel_crtc->primary_enabled) {
2416 I915_WRITE(reg, 0);
2417 if (INTEL_INFO(dev)->gen >= 4)
2418 I915_WRITE(DSPSURF(plane), 0);
2419 else
2420 I915_WRITE(DSPADDR(plane), 0);
2421 POSTING_READ(reg);
2422 return;
2423 }
2424
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002425 obj = intel_fb_obj(fb);
2426 if (WARN_ON(obj == NULL))
2427 return;
2428
2429 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2430
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002431 dspcntr = DISPPLANE_GAMMA_ENABLE;
2432
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002433 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002434
2435 if (INTEL_INFO(dev)->gen < 4) {
2436 if (intel_crtc->pipe == PIPE_B)
2437 dspcntr |= DISPPLANE_SEL_PIPE_B;
2438
2439 /* pipesrc and dspsize control the size that is scaled from,
2440 * which should always be the user's requested size.
2441 */
2442 I915_WRITE(DSPSIZE(plane),
2443 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2444 (intel_crtc->config.pipe_src_w - 1));
2445 I915_WRITE(DSPPOS(plane), 0);
2446 }
2447
Ville Syrjälä57779d02012-10-31 17:50:14 +02002448 switch (fb->pixel_format) {
2449 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002450 dspcntr |= DISPPLANE_8BPP;
2451 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002452 case DRM_FORMAT_XRGB1555:
2453 case DRM_FORMAT_ARGB1555:
2454 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002455 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002456 case DRM_FORMAT_RGB565:
2457 dspcntr |= DISPPLANE_BGRX565;
2458 break;
2459 case DRM_FORMAT_XRGB8888:
2460 case DRM_FORMAT_ARGB8888:
2461 dspcntr |= DISPPLANE_BGRX888;
2462 break;
2463 case DRM_FORMAT_XBGR8888:
2464 case DRM_FORMAT_ABGR8888:
2465 dspcntr |= DISPPLANE_RGBX888;
2466 break;
2467 case DRM_FORMAT_XRGB2101010:
2468 case DRM_FORMAT_ARGB2101010:
2469 dspcntr |= DISPPLANE_BGRX101010;
2470 break;
2471 case DRM_FORMAT_XBGR2101010:
2472 case DRM_FORMAT_ABGR2101010:
2473 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002474 break;
2475 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002476 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002477 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002478
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002479 if (INTEL_INFO(dev)->gen >= 4 &&
2480 obj->tiling_mode != I915_TILING_NONE)
2481 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002482
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002483 if (IS_G4X(dev))
2484 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2485
Ville Syrjäläb98971272014-08-27 16:51:22 +03002486 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002487
Daniel Vetterc2c75132012-07-05 12:17:30 +02002488 if (INTEL_INFO(dev)->gen >= 4) {
2489 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002490 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002491 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002492 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002493 linear_offset -= intel_crtc->dspaddr_offset;
2494 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002495 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002496 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002497
Sonika Jindal48404c12014-08-22 14:06:04 +05302498 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2499 dspcntr |= DISPPLANE_ROTATE_180;
2500
2501 x += (intel_crtc->config.pipe_src_w - 1);
2502 y += (intel_crtc->config.pipe_src_h - 1);
2503
2504 /* Finding the last pixel of the last line of the display
2505 data and adding to linear_offset*/
2506 linear_offset +=
2507 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2508 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2509 }
2510
2511 I915_WRITE(reg, dspcntr);
2512
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002513 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2514 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2515 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002516 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002517 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002518 I915_WRITE(DSPSURF(plane),
2519 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002520 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002521 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002522 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002523 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002524 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002525}
2526
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002527static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2528 struct drm_framebuffer *fb,
2529 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002530{
2531 struct drm_device *dev = crtc->dev;
2532 struct drm_i915_private *dev_priv = dev->dev_private;
2533 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002534 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002535 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002536 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002537 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002538 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302539 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002540
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002541 if (!intel_crtc->primary_enabled) {
2542 I915_WRITE(reg, 0);
2543 I915_WRITE(DSPSURF(plane), 0);
2544 POSTING_READ(reg);
2545 return;
2546 }
2547
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002548 obj = intel_fb_obj(fb);
2549 if (WARN_ON(obj == NULL))
2550 return;
2551
2552 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2553
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002554 dspcntr = DISPPLANE_GAMMA_ENABLE;
2555
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002556 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002557
2558 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2559 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2560
Ville Syrjälä57779d02012-10-31 17:50:14 +02002561 switch (fb->pixel_format) {
2562 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002563 dspcntr |= DISPPLANE_8BPP;
2564 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002565 case DRM_FORMAT_RGB565:
2566 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002567 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002568 case DRM_FORMAT_XRGB8888:
2569 case DRM_FORMAT_ARGB8888:
2570 dspcntr |= DISPPLANE_BGRX888;
2571 break;
2572 case DRM_FORMAT_XBGR8888:
2573 case DRM_FORMAT_ABGR8888:
2574 dspcntr |= DISPPLANE_RGBX888;
2575 break;
2576 case DRM_FORMAT_XRGB2101010:
2577 case DRM_FORMAT_ARGB2101010:
2578 dspcntr |= DISPPLANE_BGRX101010;
2579 break;
2580 case DRM_FORMAT_XBGR2101010:
2581 case DRM_FORMAT_ABGR2101010:
2582 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002583 break;
2584 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002585 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002586 }
2587
2588 if (obj->tiling_mode != I915_TILING_NONE)
2589 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002590
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002591 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002592 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002593
Ville Syrjäläb98971272014-08-27 16:51:22 +03002594 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002595 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002596 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002597 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002598 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002599 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302600 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2601 dspcntr |= DISPPLANE_ROTATE_180;
2602
2603 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2604 x += (intel_crtc->config.pipe_src_w - 1);
2605 y += (intel_crtc->config.pipe_src_h - 1);
2606
2607 /* Finding the last pixel of the last line of the display
2608 data and adding to linear_offset*/
2609 linear_offset +=
2610 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2611 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2612 }
2613 }
2614
2615 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002616
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002617 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2618 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2619 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002620 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002621 I915_WRITE(DSPSURF(plane),
2622 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002623 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002624 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2625 } else {
2626 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2627 I915_WRITE(DSPLINOFF(plane), linear_offset);
2628 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002629 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002630}
2631
Damien Lespiau70d21f02013-07-03 21:06:04 +01002632static void skylake_update_primary_plane(struct drm_crtc *crtc,
2633 struct drm_framebuffer *fb,
2634 int x, int y)
2635{
2636 struct drm_device *dev = crtc->dev;
2637 struct drm_i915_private *dev_priv = dev->dev_private;
2638 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2639 struct intel_framebuffer *intel_fb;
2640 struct drm_i915_gem_object *obj;
2641 int pipe = intel_crtc->pipe;
2642 u32 plane_ctl, stride;
2643
2644 if (!intel_crtc->primary_enabled) {
2645 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2646 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2647 POSTING_READ(PLANE_CTL(pipe, 0));
2648 return;
2649 }
2650
2651 plane_ctl = PLANE_CTL_ENABLE |
2652 PLANE_CTL_PIPE_GAMMA_ENABLE |
2653 PLANE_CTL_PIPE_CSC_ENABLE;
2654
2655 switch (fb->pixel_format) {
2656 case DRM_FORMAT_RGB565:
2657 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2658 break;
2659 case DRM_FORMAT_XRGB8888:
2660 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2661 break;
2662 case DRM_FORMAT_XBGR8888:
2663 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2664 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2665 break;
2666 case DRM_FORMAT_XRGB2101010:
2667 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2668 break;
2669 case DRM_FORMAT_XBGR2101010:
2670 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2671 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2672 break;
2673 default:
2674 BUG();
2675 }
2676
2677 intel_fb = to_intel_framebuffer(fb);
2678 obj = intel_fb->obj;
2679
2680 /*
2681 * The stride is either expressed as a multiple of 64 bytes chunks for
2682 * linear buffers or in number of tiles for tiled buffers.
2683 */
2684 switch (obj->tiling_mode) {
2685 case I915_TILING_NONE:
2686 stride = fb->pitches[0] >> 6;
2687 break;
2688 case I915_TILING_X:
2689 plane_ctl |= PLANE_CTL_TILED_X;
2690 stride = fb->pitches[0] >> 9;
2691 break;
2692 default:
2693 BUG();
2694 }
2695
2696 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
2697
2698 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2699
2700 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2701 i915_gem_obj_ggtt_offset(obj),
2702 x, y, fb->width, fb->height,
2703 fb->pitches[0]);
2704
2705 I915_WRITE(PLANE_POS(pipe, 0), 0);
2706 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2707 I915_WRITE(PLANE_SIZE(pipe, 0),
2708 (intel_crtc->config.pipe_src_h - 1) << 16 |
2709 (intel_crtc->config.pipe_src_w - 1));
2710 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2711 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2712
2713 POSTING_READ(PLANE_SURF(pipe, 0));
2714}
2715
Jesse Barnes17638cd2011-06-24 12:19:23 -07002716/* Assume fb object is pinned & idle & fenced and just update base pointers */
2717static int
2718intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2719 int x, int y, enum mode_set_atomic state)
2720{
2721 struct drm_device *dev = crtc->dev;
2722 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002723
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002724 if (dev_priv->display.disable_fbc)
2725 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002726
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002727 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2728
2729 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002730}
2731
Ville Syrjälä96a02912013-02-18 19:08:49 +02002732void intel_display_handle_reset(struct drm_device *dev)
2733{
2734 struct drm_i915_private *dev_priv = dev->dev_private;
2735 struct drm_crtc *crtc;
2736
2737 /*
2738 * Flips in the rings have been nuked by the reset,
2739 * so complete all pending flips so that user space
2740 * will get its events and not get stuck.
2741 *
2742 * Also update the base address of all primary
2743 * planes to the the last fb to make sure we're
2744 * showing the correct fb after a reset.
2745 *
2746 * Need to make two loops over the crtcs so that we
2747 * don't try to grab a crtc mutex before the
2748 * pending_flip_queue really got woken up.
2749 */
2750
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002751 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2753 enum plane plane = intel_crtc->plane;
2754
2755 intel_prepare_page_flip(dev, plane);
2756 intel_finish_page_flip_plane(dev, plane);
2757 }
2758
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002759 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002760 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2761
Rob Clark51fd3712013-11-19 12:10:12 -05002762 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002763 /*
2764 * FIXME: Once we have proper support for primary planes (and
2765 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002766 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002767 */
Matt Roperf4510a22014-04-01 15:22:40 -07002768 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002769 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002770 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002771 crtc->x,
2772 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002773 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002774 }
2775}
2776
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002777static int
Chris Wilson14667a42012-04-03 17:58:35 +01002778intel_finish_fb(struct drm_framebuffer *old_fb)
2779{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002780 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002781 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2782 bool was_interruptible = dev_priv->mm.interruptible;
2783 int ret;
2784
Chris Wilson14667a42012-04-03 17:58:35 +01002785 /* Big Hammer, we also need to ensure that any pending
2786 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2787 * current scanout is retired before unpinning the old
2788 * framebuffer.
2789 *
2790 * This should only fail upon a hung GPU, in which case we
2791 * can safely continue.
2792 */
2793 dev_priv->mm.interruptible = false;
2794 ret = i915_gem_object_finish_gpu(obj);
2795 dev_priv->mm.interruptible = was_interruptible;
2796
2797 return ret;
2798}
2799
Chris Wilson7d5e3792014-03-04 13:15:08 +00002800static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2801{
2802 struct drm_device *dev = crtc->dev;
2803 struct drm_i915_private *dev_priv = dev->dev_private;
2804 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002805 bool pending;
2806
2807 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2808 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2809 return false;
2810
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002811 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002812 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002813 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002814
2815 return pending;
2816}
2817
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002818static void intel_update_pipe_size(struct intel_crtc *crtc)
2819{
2820 struct drm_device *dev = crtc->base.dev;
2821 struct drm_i915_private *dev_priv = dev->dev_private;
2822 const struct drm_display_mode *adjusted_mode;
2823
2824 if (!i915.fastboot)
2825 return;
2826
2827 /*
2828 * Update pipe size and adjust fitter if needed: the reason for this is
2829 * that in compute_mode_changes we check the native mode (not the pfit
2830 * mode) to see if we can flip rather than do a full mode set. In the
2831 * fastboot case, we'll flip, but if we don't update the pipesrc and
2832 * pfit state, we'll end up with a big fb scanned out into the wrong
2833 * sized surface.
2834 *
2835 * To fix this properly, we need to hoist the checks up into
2836 * compute_mode_changes (or above), check the actual pfit state and
2837 * whether the platform allows pfit disable with pipe active, and only
2838 * then update the pipesrc and pfit state, even on the flip path.
2839 */
2840
2841 adjusted_mode = &crtc->config.adjusted_mode;
2842
2843 I915_WRITE(PIPESRC(crtc->pipe),
2844 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2845 (adjusted_mode->crtc_vdisplay - 1));
2846 if (!crtc->config.pch_pfit.enabled &&
2847 (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) ||
2848 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))) {
2849 I915_WRITE(PF_CTL(crtc->pipe), 0);
2850 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2851 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2852 }
2853 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2854 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2855}
2856
Chris Wilson14667a42012-04-03 17:58:35 +01002857static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002858intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002859 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002860{
2861 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002862 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002863 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02002864 enum pipe pipe = intel_crtc->pipe;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002865 struct drm_framebuffer *old_fb = crtc->primary->fb;
2866 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2867 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002868 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002869
Chris Wilson7d5e3792014-03-04 13:15:08 +00002870 if (intel_crtc_has_pending_flip(crtc)) {
2871 DRM_ERROR("pipe is still busy with an old pageflip\n");
2872 return -EBUSY;
2873 }
2874
Jesse Barnes79e53942008-11-07 14:24:08 -08002875 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002876 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002877 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002878 return 0;
2879 }
2880
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002881 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002882 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2883 plane_name(intel_crtc->plane),
2884 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002885 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002886 }
2887
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002888 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02002889 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
2890 if (ret == 0)
Matt Roper91565c82014-06-24 17:05:02 -07002891 i915_gem_track_fb(old_obj, obj,
Daniel Vettera071fa02014-06-18 23:28:09 +02002892 INTEL_FRONTBUFFER_PRIMARY(pipe));
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002893 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002894 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002895 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002896 return ret;
2897 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002898
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002899 intel_update_pipe_size(intel_crtc);
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002900
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002901 dev_priv->display.update_primary_plane(crtc, fb, x, y);
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002902
Daniel Vetterf99d7062014-06-19 16:01:59 +02002903 if (intel_crtc->active)
2904 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
2905
Matt Roperf4510a22014-04-01 15:22:40 -07002906 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002907 crtc->x = x;
2908 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002909
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002910 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002911 if (intel_crtc->active && old_fb != fb)
2912 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002913 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002914 intel_unpin_fb_obj(old_obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002915 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002916 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002917
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002918 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002919 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002920 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002921
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002922 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002923}
2924
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002925static void intel_fdi_normal_train(struct drm_crtc *crtc)
2926{
2927 struct drm_device *dev = crtc->dev;
2928 struct drm_i915_private *dev_priv = dev->dev_private;
2929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2930 int pipe = intel_crtc->pipe;
2931 u32 reg, temp;
2932
2933 /* enable normal train */
2934 reg = FDI_TX_CTL(pipe);
2935 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002936 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002937 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2938 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002939 } else {
2940 temp &= ~FDI_LINK_TRAIN_NONE;
2941 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002942 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002943 I915_WRITE(reg, temp);
2944
2945 reg = FDI_RX_CTL(pipe);
2946 temp = I915_READ(reg);
2947 if (HAS_PCH_CPT(dev)) {
2948 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2949 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2950 } else {
2951 temp &= ~FDI_LINK_TRAIN_NONE;
2952 temp |= FDI_LINK_TRAIN_NONE;
2953 }
2954 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2955
2956 /* wait one idle pattern time */
2957 POSTING_READ(reg);
2958 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002959
2960 /* IVB wants error correction enabled */
2961 if (IS_IVYBRIDGE(dev))
2962 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2963 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002964}
2965
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002966static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002967{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002968 return crtc->base.enabled && crtc->active &&
2969 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002970}
2971
Daniel Vetter01a415f2012-10-27 15:58:40 +02002972static void ivb_modeset_global_resources(struct drm_device *dev)
2973{
2974 struct drm_i915_private *dev_priv = dev->dev_private;
2975 struct intel_crtc *pipe_B_crtc =
2976 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2977 struct intel_crtc *pipe_C_crtc =
2978 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2979 uint32_t temp;
2980
Daniel Vetter1e833f42013-02-19 22:31:57 +01002981 /*
2982 * When everything is off disable fdi C so that we could enable fdi B
2983 * with all lanes. Note that we don't care about enabled pipes without
2984 * an enabled pch encoder.
2985 */
2986 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2987 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002988 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2989 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2990
2991 temp = I915_READ(SOUTH_CHICKEN1);
2992 temp &= ~FDI_BC_BIFURCATION_SELECT;
2993 DRM_DEBUG_KMS("disabling fdi C rx\n");
2994 I915_WRITE(SOUTH_CHICKEN1, temp);
2995 }
2996}
2997
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002998/* The FDI link training functions for ILK/Ibexpeak. */
2999static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3000{
3001 struct drm_device *dev = crtc->dev;
3002 struct drm_i915_private *dev_priv = dev->dev_private;
3003 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3004 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003005 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003006
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003007 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003008 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003009
Adam Jacksone1a44742010-06-25 15:32:14 -04003010 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3011 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003012 reg = FDI_RX_IMR(pipe);
3013 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003014 temp &= ~FDI_RX_SYMBOL_LOCK;
3015 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003016 I915_WRITE(reg, temp);
3017 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003018 udelay(150);
3019
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003020 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003021 reg = FDI_TX_CTL(pipe);
3022 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003023 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3024 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003025 temp &= ~FDI_LINK_TRAIN_NONE;
3026 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003027 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003028
Chris Wilson5eddb702010-09-11 13:48:45 +01003029 reg = FDI_RX_CTL(pipe);
3030 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003031 temp &= ~FDI_LINK_TRAIN_NONE;
3032 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003033 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3034
3035 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003036 udelay(150);
3037
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003038 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003039 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3040 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3041 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003042
Chris Wilson5eddb702010-09-11 13:48:45 +01003043 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003044 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003045 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003046 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3047
3048 if ((temp & FDI_RX_BIT_LOCK)) {
3049 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003050 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003051 break;
3052 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003053 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003054 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003055 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003056
3057 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003058 reg = FDI_TX_CTL(pipe);
3059 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003060 temp &= ~FDI_LINK_TRAIN_NONE;
3061 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003062 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003063
Chris Wilson5eddb702010-09-11 13:48:45 +01003064 reg = FDI_RX_CTL(pipe);
3065 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003066 temp &= ~FDI_LINK_TRAIN_NONE;
3067 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003068 I915_WRITE(reg, temp);
3069
3070 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003071 udelay(150);
3072
Chris Wilson5eddb702010-09-11 13:48:45 +01003073 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003074 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003075 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003076 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3077
3078 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003079 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003080 DRM_DEBUG_KMS("FDI train 2 done.\n");
3081 break;
3082 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003083 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003084 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003085 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003086
3087 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003088
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003089}
3090
Akshay Joshi0206e352011-08-16 15:34:10 -04003091static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003092 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3093 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3094 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3095 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3096};
3097
3098/* The FDI link training functions for SNB/Cougarpoint. */
3099static void gen6_fdi_link_train(struct drm_crtc *crtc)
3100{
3101 struct drm_device *dev = crtc->dev;
3102 struct drm_i915_private *dev_priv = dev->dev_private;
3103 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3104 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003105 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003106
Adam Jacksone1a44742010-06-25 15:32:14 -04003107 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3108 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003109 reg = FDI_RX_IMR(pipe);
3110 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003111 temp &= ~FDI_RX_SYMBOL_LOCK;
3112 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003113 I915_WRITE(reg, temp);
3114
3115 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003116 udelay(150);
3117
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003118 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003119 reg = FDI_TX_CTL(pipe);
3120 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003121 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3122 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003123 temp &= ~FDI_LINK_TRAIN_NONE;
3124 temp |= FDI_LINK_TRAIN_PATTERN_1;
3125 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3126 /* SNB-B */
3127 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003128 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003129
Daniel Vetterd74cf322012-10-26 10:58:13 +02003130 I915_WRITE(FDI_RX_MISC(pipe),
3131 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3132
Chris Wilson5eddb702010-09-11 13:48:45 +01003133 reg = FDI_RX_CTL(pipe);
3134 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003135 if (HAS_PCH_CPT(dev)) {
3136 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3137 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3138 } else {
3139 temp &= ~FDI_LINK_TRAIN_NONE;
3140 temp |= FDI_LINK_TRAIN_PATTERN_1;
3141 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003142 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3143
3144 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003145 udelay(150);
3146
Akshay Joshi0206e352011-08-16 15:34:10 -04003147 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003148 reg = FDI_TX_CTL(pipe);
3149 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003150 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3151 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003152 I915_WRITE(reg, temp);
3153
3154 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003155 udelay(500);
3156
Sean Paulfa37d392012-03-02 12:53:39 -05003157 for (retry = 0; retry < 5; retry++) {
3158 reg = FDI_RX_IIR(pipe);
3159 temp = I915_READ(reg);
3160 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3161 if (temp & FDI_RX_BIT_LOCK) {
3162 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3163 DRM_DEBUG_KMS("FDI train 1 done.\n");
3164 break;
3165 }
3166 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003167 }
Sean Paulfa37d392012-03-02 12:53:39 -05003168 if (retry < 5)
3169 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003170 }
3171 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003172 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003173
3174 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003175 reg = FDI_TX_CTL(pipe);
3176 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003177 temp &= ~FDI_LINK_TRAIN_NONE;
3178 temp |= FDI_LINK_TRAIN_PATTERN_2;
3179 if (IS_GEN6(dev)) {
3180 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3181 /* SNB-B */
3182 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3183 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003184 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003185
Chris Wilson5eddb702010-09-11 13:48:45 +01003186 reg = FDI_RX_CTL(pipe);
3187 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003188 if (HAS_PCH_CPT(dev)) {
3189 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3190 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3191 } else {
3192 temp &= ~FDI_LINK_TRAIN_NONE;
3193 temp |= FDI_LINK_TRAIN_PATTERN_2;
3194 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003195 I915_WRITE(reg, temp);
3196
3197 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003198 udelay(150);
3199
Akshay Joshi0206e352011-08-16 15:34:10 -04003200 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003201 reg = FDI_TX_CTL(pipe);
3202 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003203 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3204 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003205 I915_WRITE(reg, temp);
3206
3207 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003208 udelay(500);
3209
Sean Paulfa37d392012-03-02 12:53:39 -05003210 for (retry = 0; retry < 5; retry++) {
3211 reg = FDI_RX_IIR(pipe);
3212 temp = I915_READ(reg);
3213 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3214 if (temp & FDI_RX_SYMBOL_LOCK) {
3215 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3216 DRM_DEBUG_KMS("FDI train 2 done.\n");
3217 break;
3218 }
3219 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003220 }
Sean Paulfa37d392012-03-02 12:53:39 -05003221 if (retry < 5)
3222 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003223 }
3224 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003225 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003226
3227 DRM_DEBUG_KMS("FDI train done.\n");
3228}
3229
Jesse Barnes357555c2011-04-28 15:09:55 -07003230/* Manual link training for Ivy Bridge A0 parts */
3231static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3232{
3233 struct drm_device *dev = crtc->dev;
3234 struct drm_i915_private *dev_priv = dev->dev_private;
3235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3236 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003237 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003238
3239 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3240 for train result */
3241 reg = FDI_RX_IMR(pipe);
3242 temp = I915_READ(reg);
3243 temp &= ~FDI_RX_SYMBOL_LOCK;
3244 temp &= ~FDI_RX_BIT_LOCK;
3245 I915_WRITE(reg, temp);
3246
3247 POSTING_READ(reg);
3248 udelay(150);
3249
Daniel Vetter01a415f2012-10-27 15:58:40 +02003250 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3251 I915_READ(FDI_RX_IIR(pipe)));
3252
Jesse Barnes139ccd32013-08-19 11:04:55 -07003253 /* Try each vswing and preemphasis setting twice before moving on */
3254 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3255 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003256 reg = FDI_TX_CTL(pipe);
3257 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003258 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3259 temp &= ~FDI_TX_ENABLE;
3260 I915_WRITE(reg, temp);
3261
3262 reg = FDI_RX_CTL(pipe);
3263 temp = I915_READ(reg);
3264 temp &= ~FDI_LINK_TRAIN_AUTO;
3265 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3266 temp &= ~FDI_RX_ENABLE;
3267 I915_WRITE(reg, temp);
3268
3269 /* enable CPU FDI TX and PCH FDI RX */
3270 reg = FDI_TX_CTL(pipe);
3271 temp = I915_READ(reg);
3272 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3273 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3274 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003275 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003276 temp |= snb_b_fdi_train_param[j/2];
3277 temp |= FDI_COMPOSITE_SYNC;
3278 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3279
3280 I915_WRITE(FDI_RX_MISC(pipe),
3281 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3282
3283 reg = FDI_RX_CTL(pipe);
3284 temp = I915_READ(reg);
3285 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3286 temp |= FDI_COMPOSITE_SYNC;
3287 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3288
3289 POSTING_READ(reg);
3290 udelay(1); /* should be 0.5us */
3291
3292 for (i = 0; i < 4; i++) {
3293 reg = FDI_RX_IIR(pipe);
3294 temp = I915_READ(reg);
3295 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3296
3297 if (temp & FDI_RX_BIT_LOCK ||
3298 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3299 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3300 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3301 i);
3302 break;
3303 }
3304 udelay(1); /* should be 0.5us */
3305 }
3306 if (i == 4) {
3307 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3308 continue;
3309 }
3310
3311 /* Train 2 */
3312 reg = FDI_TX_CTL(pipe);
3313 temp = I915_READ(reg);
3314 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3315 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3316 I915_WRITE(reg, temp);
3317
3318 reg = FDI_RX_CTL(pipe);
3319 temp = I915_READ(reg);
3320 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3321 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003322 I915_WRITE(reg, temp);
3323
3324 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003325 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003326
Jesse Barnes139ccd32013-08-19 11:04:55 -07003327 for (i = 0; i < 4; i++) {
3328 reg = FDI_RX_IIR(pipe);
3329 temp = I915_READ(reg);
3330 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003331
Jesse Barnes139ccd32013-08-19 11:04:55 -07003332 if (temp & FDI_RX_SYMBOL_LOCK ||
3333 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3334 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3335 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3336 i);
3337 goto train_done;
3338 }
3339 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003340 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003341 if (i == 4)
3342 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003343 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003344
Jesse Barnes139ccd32013-08-19 11:04:55 -07003345train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003346 DRM_DEBUG_KMS("FDI train done.\n");
3347}
3348
Daniel Vetter88cefb62012-08-12 19:27:14 +02003349static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003350{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003351 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003352 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003353 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003354 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003355
Jesse Barnesc64e3112010-09-10 11:27:03 -07003356
Jesse Barnes0e23b992010-09-10 11:10:00 -07003357 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003358 reg = FDI_RX_CTL(pipe);
3359 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003360 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3361 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003362 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003363 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3364
3365 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003366 udelay(200);
3367
3368 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003369 temp = I915_READ(reg);
3370 I915_WRITE(reg, temp | FDI_PCDCLK);
3371
3372 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003373 udelay(200);
3374
Paulo Zanoni20749732012-11-23 15:30:38 -02003375 /* Enable CPU FDI TX PLL, always on for Ironlake */
3376 reg = FDI_TX_CTL(pipe);
3377 temp = I915_READ(reg);
3378 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3379 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003380
Paulo Zanoni20749732012-11-23 15:30:38 -02003381 POSTING_READ(reg);
3382 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003383 }
3384}
3385
Daniel Vetter88cefb62012-08-12 19:27:14 +02003386static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3387{
3388 struct drm_device *dev = intel_crtc->base.dev;
3389 struct drm_i915_private *dev_priv = dev->dev_private;
3390 int pipe = intel_crtc->pipe;
3391 u32 reg, temp;
3392
3393 /* Switch from PCDclk to Rawclk */
3394 reg = FDI_RX_CTL(pipe);
3395 temp = I915_READ(reg);
3396 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3397
3398 /* Disable CPU FDI TX PLL */
3399 reg = FDI_TX_CTL(pipe);
3400 temp = I915_READ(reg);
3401 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3402
3403 POSTING_READ(reg);
3404 udelay(100);
3405
3406 reg = FDI_RX_CTL(pipe);
3407 temp = I915_READ(reg);
3408 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3409
3410 /* Wait for the clocks to turn off. */
3411 POSTING_READ(reg);
3412 udelay(100);
3413}
3414
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003415static void ironlake_fdi_disable(struct drm_crtc *crtc)
3416{
3417 struct drm_device *dev = crtc->dev;
3418 struct drm_i915_private *dev_priv = dev->dev_private;
3419 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3420 int pipe = intel_crtc->pipe;
3421 u32 reg, temp;
3422
3423 /* disable CPU FDI tx and PCH FDI rx */
3424 reg = FDI_TX_CTL(pipe);
3425 temp = I915_READ(reg);
3426 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3427 POSTING_READ(reg);
3428
3429 reg = FDI_RX_CTL(pipe);
3430 temp = I915_READ(reg);
3431 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003432 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003433 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3434
3435 POSTING_READ(reg);
3436 udelay(100);
3437
3438 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003439 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003440 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003441
3442 /* still set train pattern 1 */
3443 reg = FDI_TX_CTL(pipe);
3444 temp = I915_READ(reg);
3445 temp &= ~FDI_LINK_TRAIN_NONE;
3446 temp |= FDI_LINK_TRAIN_PATTERN_1;
3447 I915_WRITE(reg, temp);
3448
3449 reg = FDI_RX_CTL(pipe);
3450 temp = I915_READ(reg);
3451 if (HAS_PCH_CPT(dev)) {
3452 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3453 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3454 } else {
3455 temp &= ~FDI_LINK_TRAIN_NONE;
3456 temp |= FDI_LINK_TRAIN_PATTERN_1;
3457 }
3458 /* BPC in FDI rx is consistent with that in PIPECONF */
3459 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003460 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003461 I915_WRITE(reg, temp);
3462
3463 POSTING_READ(reg);
3464 udelay(100);
3465}
3466
Chris Wilson5dce5b932014-01-20 10:17:36 +00003467bool intel_has_pending_fb_unpin(struct drm_device *dev)
3468{
3469 struct intel_crtc *crtc;
3470
3471 /* Note that we don't need to be called with mode_config.lock here
3472 * as our list of CRTC objects is static for the lifetime of the
3473 * device and so cannot disappear as we iterate. Similarly, we can
3474 * happily treat the predicates as racy, atomic checks as userspace
3475 * cannot claim and pin a new fb without at least acquring the
3476 * struct_mutex and so serialising with us.
3477 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003478 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003479 if (atomic_read(&crtc->unpin_work_count) == 0)
3480 continue;
3481
3482 if (crtc->unpin_work)
3483 intel_wait_for_vblank(dev, crtc->pipe);
3484
3485 return true;
3486 }
3487
3488 return false;
3489}
3490
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003491static void page_flip_completed(struct intel_crtc *intel_crtc)
3492{
3493 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3494 struct intel_unpin_work *work = intel_crtc->unpin_work;
3495
3496 /* ensure that the unpin work is consistent wrt ->pending. */
3497 smp_rmb();
3498 intel_crtc->unpin_work = NULL;
3499
3500 if (work->event)
3501 drm_send_vblank_event(intel_crtc->base.dev,
3502 intel_crtc->pipe,
3503 work->event);
3504
3505 drm_crtc_vblank_put(&intel_crtc->base);
3506
3507 wake_up_all(&dev_priv->pending_flip_queue);
3508 queue_work(dev_priv->wq, &work->work);
3509
3510 trace_i915_flip_complete(intel_crtc->plane,
3511 work->pending_flip_obj);
3512}
3513
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003514void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003515{
Chris Wilson0f911282012-04-17 10:05:38 +01003516 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003517 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003518
Daniel Vetter2c10d572012-12-20 21:24:07 +01003519 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003520 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3521 !intel_crtc_has_pending_flip(crtc),
3522 60*HZ) == 0)) {
3523 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003524
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003525 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003526 if (intel_crtc->unpin_work) {
3527 WARN_ONCE(1, "Removing stuck page flip\n");
3528 page_flip_completed(intel_crtc);
3529 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003530 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003531 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003532
Chris Wilson975d5682014-08-20 13:13:34 +01003533 if (crtc->primary->fb) {
3534 mutex_lock(&dev->struct_mutex);
3535 intel_finish_fb(crtc->primary->fb);
3536 mutex_unlock(&dev->struct_mutex);
3537 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003538}
3539
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003540/* Program iCLKIP clock to the desired frequency */
3541static void lpt_program_iclkip(struct drm_crtc *crtc)
3542{
3543 struct drm_device *dev = crtc->dev;
3544 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003545 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003546 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3547 u32 temp;
3548
Daniel Vetter09153002012-12-12 14:06:44 +01003549 mutex_lock(&dev_priv->dpio_lock);
3550
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003551 /* It is necessary to ungate the pixclk gate prior to programming
3552 * the divisors, and gate it back when it is done.
3553 */
3554 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3555
3556 /* Disable SSCCTL */
3557 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003558 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3559 SBI_SSCCTL_DISABLE,
3560 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003561
3562 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003563 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003564 auxdiv = 1;
3565 divsel = 0x41;
3566 phaseinc = 0x20;
3567 } else {
3568 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003569 * but the adjusted_mode->crtc_clock in in KHz. To get the
3570 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003571 * convert the virtual clock precision to KHz here for higher
3572 * precision.
3573 */
3574 u32 iclk_virtual_root_freq = 172800 * 1000;
3575 u32 iclk_pi_range = 64;
3576 u32 desired_divisor, msb_divisor_value, pi_value;
3577
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003578 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003579 msb_divisor_value = desired_divisor / iclk_pi_range;
3580 pi_value = desired_divisor % iclk_pi_range;
3581
3582 auxdiv = 0;
3583 divsel = msb_divisor_value - 2;
3584 phaseinc = pi_value;
3585 }
3586
3587 /* This should not happen with any sane values */
3588 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3589 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3590 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3591 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3592
3593 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003594 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003595 auxdiv,
3596 divsel,
3597 phasedir,
3598 phaseinc);
3599
3600 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003601 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003602 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3603 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3604 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3605 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3606 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3607 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003608 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003609
3610 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003611 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003612 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3613 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003614 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003615
3616 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003617 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003618 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003619 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003620
3621 /* Wait for initialization time */
3622 udelay(24);
3623
3624 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003625
3626 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003627}
3628
Daniel Vetter275f01b22013-05-03 11:49:47 +02003629static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3630 enum pipe pch_transcoder)
3631{
3632 struct drm_device *dev = crtc->base.dev;
3633 struct drm_i915_private *dev_priv = dev->dev_private;
3634 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3635
3636 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3637 I915_READ(HTOTAL(cpu_transcoder)));
3638 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3639 I915_READ(HBLANK(cpu_transcoder)));
3640 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3641 I915_READ(HSYNC(cpu_transcoder)));
3642
3643 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3644 I915_READ(VTOTAL(cpu_transcoder)));
3645 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3646 I915_READ(VBLANK(cpu_transcoder)));
3647 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3648 I915_READ(VSYNC(cpu_transcoder)));
3649 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3650 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3651}
3652
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003653static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3654{
3655 struct drm_i915_private *dev_priv = dev->dev_private;
3656 uint32_t temp;
3657
3658 temp = I915_READ(SOUTH_CHICKEN1);
3659 if (temp & FDI_BC_BIFURCATION_SELECT)
3660 return;
3661
3662 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3663 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3664
3665 temp |= FDI_BC_BIFURCATION_SELECT;
3666 DRM_DEBUG_KMS("enabling fdi C rx\n");
3667 I915_WRITE(SOUTH_CHICKEN1, temp);
3668 POSTING_READ(SOUTH_CHICKEN1);
3669}
3670
3671static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3672{
3673 struct drm_device *dev = intel_crtc->base.dev;
3674 struct drm_i915_private *dev_priv = dev->dev_private;
3675
3676 switch (intel_crtc->pipe) {
3677 case PIPE_A:
3678 break;
3679 case PIPE_B:
3680 if (intel_crtc->config.fdi_lanes > 2)
3681 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3682 else
3683 cpt_enable_fdi_bc_bifurcation(dev);
3684
3685 break;
3686 case PIPE_C:
3687 cpt_enable_fdi_bc_bifurcation(dev);
3688
3689 break;
3690 default:
3691 BUG();
3692 }
3693}
3694
Jesse Barnesf67a5592011-01-05 10:31:48 -08003695/*
3696 * Enable PCH resources required for PCH ports:
3697 * - PCH PLLs
3698 * - FDI training & RX/TX
3699 * - update transcoder timings
3700 * - DP transcoding bits
3701 * - transcoder
3702 */
3703static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003704{
3705 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003706 struct drm_i915_private *dev_priv = dev->dev_private;
3707 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3708 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003709 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003710
Daniel Vetterab9412b2013-05-03 11:49:46 +02003711 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003712
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003713 if (IS_IVYBRIDGE(dev))
3714 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3715
Daniel Vettercd986ab2012-10-26 10:58:12 +02003716 /* Write the TU size bits before fdi link training, so that error
3717 * detection works. */
3718 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3719 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3720
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003721 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003722 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003723
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003724 /* We need to program the right clock selection before writing the pixel
3725 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003726 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003727 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003728
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003729 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003730 temp |= TRANS_DPLL_ENABLE(pipe);
3731 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003732 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003733 temp |= sel;
3734 else
3735 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003736 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003737 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003738
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003739 /* XXX: pch pll's can be enabled any time before we enable the PCH
3740 * transcoder, and we actually should do this to not upset any PCH
3741 * transcoder that already use the clock when we share it.
3742 *
3743 * Note that enable_shared_dpll tries to do the right thing, but
3744 * get_shared_dpll unconditionally resets the pll - we need that to have
3745 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003746 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003747
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003748 /* set transcoder timing, panel must allow it */
3749 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003750 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003751
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003752 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003753
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003754 /* For PCH DP, enable TRANS_DP_CTL */
3755 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003756 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3757 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003758 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003759 reg = TRANS_DP_CTL(pipe);
3760 temp = I915_READ(reg);
3761 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003762 TRANS_DP_SYNC_MASK |
3763 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003764 temp |= (TRANS_DP_OUTPUT_ENABLE |
3765 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003766 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003767
3768 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003769 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003770 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003771 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003772
3773 switch (intel_trans_dp_port_sel(crtc)) {
3774 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003775 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003776 break;
3777 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003778 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003779 break;
3780 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003781 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003782 break;
3783 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003784 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003785 }
3786
Chris Wilson5eddb702010-09-11 13:48:45 +01003787 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003788 }
3789
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003790 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003791}
3792
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003793static void lpt_pch_enable(struct drm_crtc *crtc)
3794{
3795 struct drm_device *dev = crtc->dev;
3796 struct drm_i915_private *dev_priv = dev->dev_private;
3797 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003798 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003799
Daniel Vetterab9412b2013-05-03 11:49:46 +02003800 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003801
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003802 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003803
Paulo Zanoni0540e482012-10-31 18:12:40 -02003804 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003805 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003806
Paulo Zanoni937bb612012-10-31 18:12:47 -02003807 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003808}
3809
Daniel Vetter716c2e52014-06-25 22:02:02 +03003810void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003811{
Daniel Vettere2b78262013-06-07 23:10:03 +02003812 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003813
3814 if (pll == NULL)
3815 return;
3816
3817 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003818 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003819 return;
3820 }
3821
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003822 if (--pll->refcount == 0) {
3823 WARN_ON(pll->on);
3824 WARN_ON(pll->active);
3825 }
3826
Daniel Vettera43f6e02013-06-07 23:10:32 +02003827 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003828}
3829
Daniel Vetter716c2e52014-06-25 22:02:02 +03003830struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003831{
Daniel Vettere2b78262013-06-07 23:10:03 +02003832 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3833 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3834 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003835
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003836 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003837 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3838 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003839 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003840 }
3841
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003842 if (HAS_PCH_IBX(dev_priv->dev)) {
3843 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003844 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003845 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003846
Daniel Vetter46edb022013-06-05 13:34:12 +02003847 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3848 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003849
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003850 WARN_ON(pll->refcount);
3851
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003852 goto found;
3853 }
3854
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003855 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3856 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003857
3858 /* Only want to check enabled timings first */
3859 if (pll->refcount == 0)
3860 continue;
3861
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003862 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3863 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003864 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003865 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003866 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003867
3868 goto found;
3869 }
3870 }
3871
3872 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003873 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3874 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003875 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003876 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3877 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003878 goto found;
3879 }
3880 }
3881
3882 return NULL;
3883
3884found:
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003885 if (pll->refcount == 0)
3886 pll->hw_state = crtc->config.dpll_hw_state;
3887
Daniel Vettera43f6e02013-06-07 23:10:32 +02003888 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003889 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3890 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003891
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003892 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003893
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003894 return pll;
3895}
3896
Daniel Vettera1520312013-05-03 11:49:50 +02003897static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003898{
3899 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003900 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003901 u32 temp;
3902
3903 temp = I915_READ(dslreg);
3904 udelay(500);
3905 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003906 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003907 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003908 }
3909}
3910
Jesse Barnesb074cec2013-04-25 12:55:02 -07003911static void ironlake_pfit_enable(struct intel_crtc *crtc)
3912{
3913 struct drm_device *dev = crtc->base.dev;
3914 struct drm_i915_private *dev_priv = dev->dev_private;
3915 int pipe = crtc->pipe;
3916
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003917 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003918 /* Force use of hard-coded filter coefficients
3919 * as some pre-programmed values are broken,
3920 * e.g. x201.
3921 */
3922 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3923 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3924 PF_PIPE_SEL_IVB(pipe));
3925 else
3926 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3927 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3928 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003929 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003930}
3931
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003932static void intel_enable_planes(struct drm_crtc *crtc)
3933{
3934 struct drm_device *dev = crtc->dev;
3935 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003936 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003937 struct intel_plane *intel_plane;
3938
Matt Roperaf2b6532014-04-01 15:22:32 -07003939 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3940 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003941 if (intel_plane->pipe == pipe)
3942 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003943 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003944}
3945
3946static void intel_disable_planes(struct drm_crtc *crtc)
3947{
3948 struct drm_device *dev = crtc->dev;
3949 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003950 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003951 struct intel_plane *intel_plane;
3952
Matt Roperaf2b6532014-04-01 15:22:32 -07003953 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3954 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003955 if (intel_plane->pipe == pipe)
3956 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003957 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003958}
3959
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003960void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003961{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003962 struct drm_device *dev = crtc->base.dev;
3963 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03003964
3965 if (!crtc->config.ips_enabled)
3966 return;
3967
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003968 /* We can only enable IPS after we enable a plane and wait for a vblank */
3969 intel_wait_for_vblank(dev, crtc->pipe);
3970
Paulo Zanonid77e4532013-09-24 13:52:55 -03003971 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03003972 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003973 mutex_lock(&dev_priv->rps.hw_lock);
3974 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3975 mutex_unlock(&dev_priv->rps.hw_lock);
3976 /* Quoting Art Runyan: "its not safe to expect any particular
3977 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003978 * mailbox." Moreover, the mailbox may return a bogus state,
3979 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003980 */
3981 } else {
3982 I915_WRITE(IPS_CTL, IPS_ENABLE);
3983 /* The bit only becomes 1 in the next vblank, so this wait here
3984 * is essentially intel_wait_for_vblank. If we don't have this
3985 * and don't wait for vblanks until the end of crtc_enable, then
3986 * the HW state readout code will complain that the expected
3987 * IPS_CTL value is not the one we read. */
3988 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3989 DRM_ERROR("Timed out waiting for IPS enable\n");
3990 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003991}
3992
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003993void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003994{
3995 struct drm_device *dev = crtc->base.dev;
3996 struct drm_i915_private *dev_priv = dev->dev_private;
3997
3998 if (!crtc->config.ips_enabled)
3999 return;
4000
4001 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004002 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004003 mutex_lock(&dev_priv->rps.hw_lock);
4004 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4005 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004006 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4007 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4008 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004009 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004010 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004011 POSTING_READ(IPS_CTL);
4012 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004013
4014 /* We need to wait for a vblank before we can disable the plane. */
4015 intel_wait_for_vblank(dev, crtc->pipe);
4016}
4017
4018/** Loads the palette/gamma unit for the CRTC with the prepared values */
4019static void intel_crtc_load_lut(struct drm_crtc *crtc)
4020{
4021 struct drm_device *dev = crtc->dev;
4022 struct drm_i915_private *dev_priv = dev->dev_private;
4023 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4024 enum pipe pipe = intel_crtc->pipe;
4025 int palreg = PALETTE(pipe);
4026 int i;
4027 bool reenable_ips = false;
4028
4029 /* The clocks have to be on to load the palette. */
4030 if (!crtc->enabled || !intel_crtc->active)
4031 return;
4032
4033 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
4034 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4035 assert_dsi_pll_enabled(dev_priv);
4036 else
4037 assert_pll_enabled(dev_priv, pipe);
4038 }
4039
4040 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304041 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004042 palreg = LGC_PALETTE(pipe);
4043
4044 /* Workaround : Do not read or write the pipe palette/gamma data while
4045 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4046 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02004047 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004048 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4049 GAMMA_MODE_MODE_SPLIT)) {
4050 hsw_disable_ips(intel_crtc);
4051 reenable_ips = true;
4052 }
4053
4054 for (i = 0; i < 256; i++) {
4055 I915_WRITE(palreg + 4 * i,
4056 (intel_crtc->lut_r[i] << 16) |
4057 (intel_crtc->lut_g[i] << 8) |
4058 intel_crtc->lut_b[i]);
4059 }
4060
4061 if (reenable_ips)
4062 hsw_enable_ips(intel_crtc);
4063}
4064
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004065static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4066{
4067 if (!enable && intel_crtc->overlay) {
4068 struct drm_device *dev = intel_crtc->base.dev;
4069 struct drm_i915_private *dev_priv = dev->dev_private;
4070
4071 mutex_lock(&dev->struct_mutex);
4072 dev_priv->mm.interruptible = false;
4073 (void) intel_overlay_switch_off(intel_crtc->overlay);
4074 dev_priv->mm.interruptible = true;
4075 mutex_unlock(&dev->struct_mutex);
4076 }
4077
4078 /* Let userspace switch the overlay on again. In most cases userspace
4079 * has to recompute where to put it anyway.
4080 */
4081}
4082
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004083static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004084{
4085 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004086 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4087 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004088
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004089 intel_enable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004090 intel_enable_planes(crtc);
4091 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004092 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004093
4094 hsw_enable_ips(intel_crtc);
4095
4096 mutex_lock(&dev->struct_mutex);
4097 intel_update_fbc(dev);
4098 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004099
4100 /*
4101 * FIXME: Once we grow proper nuclear flip support out of this we need
4102 * to compute the mask of flip planes precisely. For the time being
4103 * consider this a flip from a NULL plane.
4104 */
4105 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004106}
4107
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004108static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004109{
4110 struct drm_device *dev = crtc->dev;
4111 struct drm_i915_private *dev_priv = dev->dev_private;
4112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4113 int pipe = intel_crtc->pipe;
4114 int plane = intel_crtc->plane;
4115
4116 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004117
4118 if (dev_priv->fbc.plane == plane)
4119 intel_disable_fbc(dev);
4120
4121 hsw_disable_ips(intel_crtc);
4122
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004123 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004124 intel_crtc_update_cursor(crtc, false);
4125 intel_disable_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004126 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004127
Daniel Vetterf99d7062014-06-19 16:01:59 +02004128 /*
4129 * FIXME: Once we grow proper nuclear flip support out of this we need
4130 * to compute the mask of flip planes precisely. For the time being
4131 * consider this a flip to a NULL plane.
4132 */
4133 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004134}
4135
Jesse Barnesf67a5592011-01-05 10:31:48 -08004136static void ironlake_crtc_enable(struct drm_crtc *crtc)
4137{
4138 struct drm_device *dev = crtc->dev;
4139 struct drm_i915_private *dev_priv = dev->dev_private;
4140 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004141 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004142 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004143
Daniel Vetter08a48462012-07-02 11:43:47 +02004144 WARN_ON(!crtc->enabled);
4145
Jesse Barnesf67a5592011-01-05 10:31:48 -08004146 if (intel_crtc->active)
4147 return;
4148
Daniel Vetterb14b1052014-04-24 23:55:13 +02004149 if (intel_crtc->config.has_pch_encoder)
4150 intel_prepare_shared_dpll(intel_crtc);
4151
Daniel Vetter29407aa2014-04-24 23:55:08 +02004152 if (intel_crtc->config.has_dp_encoder)
4153 intel_dp_set_m_n(intel_crtc);
4154
4155 intel_set_pipe_timings(intel_crtc);
4156
4157 if (intel_crtc->config.has_pch_encoder) {
4158 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004159 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004160 }
4161
4162 ironlake_set_pipeconf(crtc);
4163
Jesse Barnesf67a5592011-01-05 10:31:48 -08004164 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004165
Daniel Vettera72e4c92014-09-30 10:56:47 +02004166 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4167 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004168
Daniel Vetterf6736a12013-06-05 13:34:30 +02004169 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004170 if (encoder->pre_enable)
4171 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004172
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004173 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004174 /* Note: FDI PLL enabling _must_ be done before we enable the
4175 * cpu pipes, hence this is separate from all the other fdi/pch
4176 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004177 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004178 } else {
4179 assert_fdi_tx_disabled(dev_priv, pipe);
4180 assert_fdi_rx_disabled(dev_priv, pipe);
4181 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004182
Jesse Barnesb074cec2013-04-25 12:55:02 -07004183 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004184
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004185 /*
4186 * On ILK+ LUT must be loaded before the pipe is running but with
4187 * clocks enabled
4188 */
4189 intel_crtc_load_lut(crtc);
4190
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004191 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004192 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004193
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004194 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004195 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004196
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004197 for_each_encoder_on_crtc(dev, crtc, encoder)
4198 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004199
4200 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004201 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004202
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004203 assert_vblank_disabled(crtc);
4204 drm_crtc_vblank_on(crtc);
4205
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004206 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004207}
4208
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004209/* IPS only exists on ULT machines and is tied to pipe A. */
4210static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4211{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004212 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004213}
4214
Paulo Zanonie4916942013-09-20 16:21:19 -03004215/*
4216 * This implements the workaround described in the "notes" section of the mode
4217 * set sequence documentation. When going from no pipes or single pipe to
4218 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4219 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4220 */
4221static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4222{
4223 struct drm_device *dev = crtc->base.dev;
4224 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4225
4226 /* We want to get the other_active_crtc only if there's only 1 other
4227 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004228 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004229 if (!crtc_it->active || crtc_it == crtc)
4230 continue;
4231
4232 if (other_active_crtc)
4233 return;
4234
4235 other_active_crtc = crtc_it;
4236 }
4237 if (!other_active_crtc)
4238 return;
4239
4240 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4241 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4242}
4243
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004244static void haswell_crtc_enable(struct drm_crtc *crtc)
4245{
4246 struct drm_device *dev = crtc->dev;
4247 struct drm_i915_private *dev_priv = dev->dev_private;
4248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4249 struct intel_encoder *encoder;
4250 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004251
4252 WARN_ON(!crtc->enabled);
4253
4254 if (intel_crtc->active)
4255 return;
4256
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004257 if (intel_crtc_to_shared_dpll(intel_crtc))
4258 intel_enable_shared_dpll(intel_crtc);
4259
Daniel Vetter229fca92014-04-24 23:55:09 +02004260 if (intel_crtc->config.has_dp_encoder)
4261 intel_dp_set_m_n(intel_crtc);
4262
4263 intel_set_pipe_timings(intel_crtc);
4264
Clint Taylorebb69c92014-09-30 10:30:22 -07004265 if (intel_crtc->config.cpu_transcoder != TRANSCODER_EDP) {
4266 I915_WRITE(PIPE_MULT(intel_crtc->config.cpu_transcoder),
4267 intel_crtc->config.pixel_multiplier - 1);
4268 }
4269
Daniel Vetter229fca92014-04-24 23:55:09 +02004270 if (intel_crtc->config.has_pch_encoder) {
4271 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004272 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004273 }
4274
4275 haswell_set_pipeconf(crtc);
4276
4277 intel_set_pipe_csc(crtc);
4278
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004279 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004280
Daniel Vettera72e4c92014-09-30 10:56:47 +02004281 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004282 for_each_encoder_on_crtc(dev, crtc, encoder)
4283 if (encoder->pre_enable)
4284 encoder->pre_enable(encoder);
4285
Imre Deak4fe94672014-06-25 22:01:49 +03004286 if (intel_crtc->config.has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004287 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4288 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004289 dev_priv->display.fdi_link_train(crtc);
4290 }
4291
Paulo Zanoni1f544382012-10-24 11:32:00 -02004292 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004293
Jesse Barnesb074cec2013-04-25 12:55:02 -07004294 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004295
4296 /*
4297 * On ILK+ LUT must be loaded before the pipe is running but with
4298 * clocks enabled
4299 */
4300 intel_crtc_load_lut(crtc);
4301
Paulo Zanoni1f544382012-10-24 11:32:00 -02004302 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004303 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004304
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004305 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004306 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004307
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004308 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004309 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004310
Dave Airlie0e32b392014-05-02 14:02:48 +10004311 if (intel_crtc->config.dp_encoder_is_mst)
4312 intel_ddi_set_vc_payload_alloc(crtc, true);
4313
Jani Nikula8807e552013-08-30 19:40:32 +03004314 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004315 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004316 intel_opregion_notify_encoder(encoder, true);
4317 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004318
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004319 assert_vblank_disabled(crtc);
4320 drm_crtc_vblank_on(crtc);
4321
Paulo Zanonie4916942013-09-20 16:21:19 -03004322 /* If we change the relative order between pipe/planes enabling, we need
4323 * to change the workaround. */
4324 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004325 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004326}
4327
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004328static void ironlake_pfit_disable(struct intel_crtc *crtc)
4329{
4330 struct drm_device *dev = crtc->base.dev;
4331 struct drm_i915_private *dev_priv = dev->dev_private;
4332 int pipe = crtc->pipe;
4333
4334 /* To avoid upsetting the power well on haswell only disable the pfit if
4335 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004336 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004337 I915_WRITE(PF_CTL(pipe), 0);
4338 I915_WRITE(PF_WIN_POS(pipe), 0);
4339 I915_WRITE(PF_WIN_SZ(pipe), 0);
4340 }
4341}
4342
Jesse Barnes6be4a602010-09-10 10:26:01 -07004343static void ironlake_crtc_disable(struct drm_crtc *crtc)
4344{
4345 struct drm_device *dev = crtc->dev;
4346 struct drm_i915_private *dev_priv = dev->dev_private;
4347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004348 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004349 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004350 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004351
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004352 if (!intel_crtc->active)
4353 return;
4354
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004355 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004356
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004357 drm_crtc_vblank_off(crtc);
4358 assert_vblank_disabled(crtc);
4359
Daniel Vetterea9d7582012-07-10 10:42:52 +02004360 for_each_encoder_on_crtc(dev, crtc, encoder)
4361 encoder->disable(encoder);
4362
Daniel Vetterd925c592013-06-05 13:34:04 +02004363 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004364 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004365
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004366 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004367
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004368 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004369
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004370 for_each_encoder_on_crtc(dev, crtc, encoder)
4371 if (encoder->post_disable)
4372 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004373
Daniel Vetterd925c592013-06-05 13:34:04 +02004374 if (intel_crtc->config.has_pch_encoder) {
4375 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004376
Daniel Vetterd925c592013-06-05 13:34:04 +02004377 ironlake_disable_pch_transcoder(dev_priv, pipe);
Daniel Vettera72e4c92014-09-30 10:56:47 +02004378 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004379
Daniel Vetterd925c592013-06-05 13:34:04 +02004380 if (HAS_PCH_CPT(dev)) {
4381 /* disable TRANS_DP_CTL */
4382 reg = TRANS_DP_CTL(pipe);
4383 temp = I915_READ(reg);
4384 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4385 TRANS_DP_PORT_SEL_MASK);
4386 temp |= TRANS_DP_PORT_SEL_NONE;
4387 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004388
Daniel Vetterd925c592013-06-05 13:34:04 +02004389 /* disable DPLL_SEL */
4390 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004391 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004392 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004393 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004394
4395 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004396 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004397
4398 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004399 }
4400
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004401 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004402 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004403
4404 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004405 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004406 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004407}
4408
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004409static void haswell_crtc_disable(struct drm_crtc *crtc)
4410{
4411 struct drm_device *dev = crtc->dev;
4412 struct drm_i915_private *dev_priv = dev->dev_private;
4413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4414 struct intel_encoder *encoder;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004415 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004416
4417 if (!intel_crtc->active)
4418 return;
4419
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004420 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004421
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004422 drm_crtc_vblank_off(crtc);
4423 assert_vblank_disabled(crtc);
4424
Jani Nikula8807e552013-08-30 19:40:32 +03004425 for_each_encoder_on_crtc(dev, crtc, encoder) {
4426 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004427 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004428 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004429
Paulo Zanoni86642812013-04-12 17:57:57 -03004430 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004431 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4432 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004433 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004434
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004435 if (intel_crtc->config.dp_encoder_is_mst)
4436 intel_ddi_set_vc_payload_alloc(crtc, false);
4437
Paulo Zanoniad80a812012-10-24 16:06:19 -02004438 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004439
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004440 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004441
Paulo Zanoni1f544382012-10-24 11:32:00 -02004442 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004443
Daniel Vetter88adfff2013-03-28 10:42:01 +01004444 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004445 lpt_disable_pch_transcoder(dev_priv);
Daniel Vettera72e4c92014-09-30 10:56:47 +02004446 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4447 true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004448 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004449 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004450
Imre Deak97b040a2014-06-25 22:01:50 +03004451 for_each_encoder_on_crtc(dev, crtc, encoder)
4452 if (encoder->post_disable)
4453 encoder->post_disable(encoder);
4454
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004455 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004456 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004457
4458 mutex_lock(&dev->struct_mutex);
4459 intel_update_fbc(dev);
4460 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004461
4462 if (intel_crtc_to_shared_dpll(intel_crtc))
4463 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004464}
4465
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004466static void ironlake_crtc_off(struct drm_crtc *crtc)
4467{
4468 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004469 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004470}
4471
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004472
Jesse Barnes2dd24552013-04-25 12:55:01 -07004473static void i9xx_pfit_enable(struct intel_crtc *crtc)
4474{
4475 struct drm_device *dev = crtc->base.dev;
4476 struct drm_i915_private *dev_priv = dev->dev_private;
4477 struct intel_crtc_config *pipe_config = &crtc->config;
4478
Daniel Vetter328d8e82013-05-08 10:36:31 +02004479 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004480 return;
4481
Daniel Vetterc0b03412013-05-28 12:05:54 +02004482 /*
4483 * The panel fitter should only be adjusted whilst the pipe is disabled,
4484 * according to register description and PRM.
4485 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004486 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4487 assert_pipe_disabled(dev_priv, crtc->pipe);
4488
Jesse Barnesb074cec2013-04-25 12:55:02 -07004489 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4490 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004491
4492 /* Border color in case we don't scale up to the full screen. Black by
4493 * default, change to something else for debugging. */
4494 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004495}
4496
Dave Airlied05410f2014-06-05 13:22:59 +10004497static enum intel_display_power_domain port_to_power_domain(enum port port)
4498{
4499 switch (port) {
4500 case PORT_A:
4501 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4502 case PORT_B:
4503 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4504 case PORT_C:
4505 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4506 case PORT_D:
4507 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4508 default:
4509 WARN_ON_ONCE(1);
4510 return POWER_DOMAIN_PORT_OTHER;
4511 }
4512}
4513
Imre Deak77d22dc2014-03-05 16:20:52 +02004514#define for_each_power_domain(domain, mask) \
4515 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4516 if ((1 << (domain)) & (mask))
4517
Imre Deak319be8a2014-03-04 19:22:57 +02004518enum intel_display_power_domain
4519intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004520{
Imre Deak319be8a2014-03-04 19:22:57 +02004521 struct drm_device *dev = intel_encoder->base.dev;
4522 struct intel_digital_port *intel_dig_port;
4523
4524 switch (intel_encoder->type) {
4525 case INTEL_OUTPUT_UNKNOWN:
4526 /* Only DDI platforms should ever use this output type */
4527 WARN_ON_ONCE(!HAS_DDI(dev));
4528 case INTEL_OUTPUT_DISPLAYPORT:
4529 case INTEL_OUTPUT_HDMI:
4530 case INTEL_OUTPUT_EDP:
4531 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004532 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004533 case INTEL_OUTPUT_DP_MST:
4534 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4535 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004536 case INTEL_OUTPUT_ANALOG:
4537 return POWER_DOMAIN_PORT_CRT;
4538 case INTEL_OUTPUT_DSI:
4539 return POWER_DOMAIN_PORT_DSI;
4540 default:
4541 return POWER_DOMAIN_PORT_OTHER;
4542 }
4543}
4544
4545static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4546{
4547 struct drm_device *dev = crtc->dev;
4548 struct intel_encoder *intel_encoder;
4549 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4550 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004551 unsigned long mask;
4552 enum transcoder transcoder;
4553
4554 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4555
4556 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4557 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004558 if (intel_crtc->config.pch_pfit.enabled ||
4559 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004560 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4561
Imre Deak319be8a2014-03-04 19:22:57 +02004562 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4563 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4564
Imre Deak77d22dc2014-03-05 16:20:52 +02004565 return mask;
4566}
4567
Imre Deak77d22dc2014-03-05 16:20:52 +02004568static void modeset_update_crtc_power_domains(struct drm_device *dev)
4569{
4570 struct drm_i915_private *dev_priv = dev->dev_private;
4571 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4572 struct intel_crtc *crtc;
4573
4574 /*
4575 * First get all needed power domains, then put all unneeded, to avoid
4576 * any unnecessary toggling of the power wells.
4577 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004578 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004579 enum intel_display_power_domain domain;
4580
4581 if (!crtc->base.enabled)
4582 continue;
4583
Imre Deak319be8a2014-03-04 19:22:57 +02004584 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004585
4586 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4587 intel_display_power_get(dev_priv, domain);
4588 }
4589
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004590 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004591 enum intel_display_power_domain domain;
4592
4593 for_each_power_domain(domain, crtc->enabled_power_domains)
4594 intel_display_power_put(dev_priv, domain);
4595
4596 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4597 }
4598
4599 intel_display_set_init_power(dev_priv, false);
4600}
4601
Ville Syrjälädfcab172014-06-13 13:37:47 +03004602/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004603static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004604{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004605 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004606
Jesse Barnes586f49d2013-11-04 16:06:59 -08004607 /* Obtain SKU information */
4608 mutex_lock(&dev_priv->dpio_lock);
4609 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4610 CCK_FUSE_HPLL_FREQ_MASK;
4611 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004612
Ville Syrjälädfcab172014-06-13 13:37:47 +03004613 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004614}
4615
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004616static void vlv_update_cdclk(struct drm_device *dev)
4617{
4618 struct drm_i915_private *dev_priv = dev->dev_private;
4619
4620 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004621 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004622 dev_priv->vlv_cdclk_freq);
4623
4624 /*
4625 * Program the gmbus_freq based on the cdclk frequency.
4626 * BSpec erroneously claims we should aim for 4MHz, but
4627 * in fact 1MHz is the correct frequency.
4628 */
4629 I915_WRITE(GMBUSFREQ_VLV, dev_priv->vlv_cdclk_freq);
4630}
4631
Jesse Barnes30a970c2013-11-04 13:48:12 -08004632/* Adjust CDclk dividers to allow high res or save power if possible */
4633static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4634{
4635 struct drm_i915_private *dev_priv = dev->dev_private;
4636 u32 val, cmd;
4637
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004638 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004639
Ville Syrjälädfcab172014-06-13 13:37:47 +03004640 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004641 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004642 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004643 cmd = 1;
4644 else
4645 cmd = 0;
4646
4647 mutex_lock(&dev_priv->rps.hw_lock);
4648 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4649 val &= ~DSPFREQGUAR_MASK;
4650 val |= (cmd << DSPFREQGUAR_SHIFT);
4651 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4652 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4653 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4654 50)) {
4655 DRM_ERROR("timed out waiting for CDclk change\n");
4656 }
4657 mutex_unlock(&dev_priv->rps.hw_lock);
4658
Ville Syrjälädfcab172014-06-13 13:37:47 +03004659 if (cdclk == 400000) {
Jesse Barnes30a970c2013-11-04 13:48:12 -08004660 u32 divider, vco;
4661
4662 vco = valleyview_get_vco(dev_priv);
Ville Syrjälädfcab172014-06-13 13:37:47 +03004663 divider = DIV_ROUND_CLOSEST(vco << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004664
4665 mutex_lock(&dev_priv->dpio_lock);
4666 /* adjust cdclk divider */
4667 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004668 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004669 val |= divider;
4670 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004671
4672 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4673 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4674 50))
4675 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004676 mutex_unlock(&dev_priv->dpio_lock);
4677 }
4678
4679 mutex_lock(&dev_priv->dpio_lock);
4680 /* adjust self-refresh exit latency value */
4681 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4682 val &= ~0x7f;
4683
4684 /*
4685 * For high bandwidth configs, we set a higher latency in the bunit
4686 * so that the core display fetch happens in time to avoid underruns.
4687 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004688 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004689 val |= 4500 / 250; /* 4.5 usec */
4690 else
4691 val |= 3000 / 250; /* 3.0 usec */
4692 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4693 mutex_unlock(&dev_priv->dpio_lock);
4694
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004695 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004696}
4697
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004698static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4699{
4700 struct drm_i915_private *dev_priv = dev->dev_private;
4701 u32 val, cmd;
4702
4703 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4704
4705 switch (cdclk) {
4706 case 400000:
4707 cmd = 3;
4708 break;
4709 case 333333:
4710 case 320000:
4711 cmd = 2;
4712 break;
4713 case 266667:
4714 cmd = 1;
4715 break;
4716 case 200000:
4717 cmd = 0;
4718 break;
4719 default:
4720 WARN_ON(1);
4721 return;
4722 }
4723
4724 mutex_lock(&dev_priv->rps.hw_lock);
4725 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4726 val &= ~DSPFREQGUAR_MASK_CHV;
4727 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4728 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4729 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4730 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4731 50)) {
4732 DRM_ERROR("timed out waiting for CDclk change\n");
4733 }
4734 mutex_unlock(&dev_priv->rps.hw_lock);
4735
4736 vlv_update_cdclk(dev);
4737}
4738
Jesse Barnes30a970c2013-11-04 13:48:12 -08004739static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4740 int max_pixclk)
4741{
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004742 int vco = valleyview_get_vco(dev_priv);
4743 int freq_320 = (vco << 1) % 320000 != 0 ? 333333 : 320000;
4744
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004745 /* FIXME: Punit isn't quite ready yet */
4746 if (IS_CHERRYVIEW(dev_priv->dev))
4747 return 400000;
4748
Jesse Barnes30a970c2013-11-04 13:48:12 -08004749 /*
4750 * Really only a few cases to deal with, as only 4 CDclks are supported:
4751 * 200MHz
4752 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004753 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004754 * 400MHz
4755 * So we check to see whether we're above 90% of the lower bin and
4756 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004757 *
4758 * We seem to get an unstable or solid color picture at 200MHz.
4759 * Not sure what's wrong. For now use 200MHz only when all pipes
4760 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004761 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004762 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004763 return 400000;
4764 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004765 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004766 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004767 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004768 else
4769 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004770}
4771
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004772/* compute the max pixel clock for new configuration */
4773static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004774{
4775 struct drm_device *dev = dev_priv->dev;
4776 struct intel_crtc *intel_crtc;
4777 int max_pixclk = 0;
4778
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004779 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004780 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004781 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004782 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004783 }
4784
4785 return max_pixclk;
4786}
4787
4788static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004789 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004790{
4791 struct drm_i915_private *dev_priv = dev->dev_private;
4792 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004793 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004794
Imre Deakd60c4472014-03-27 17:45:10 +02004795 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4796 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004797 return;
4798
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004799 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004800 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004801 if (intel_crtc->base.enabled)
4802 *prepare_pipes |= (1 << intel_crtc->pipe);
4803}
4804
4805static void valleyview_modeset_global_resources(struct drm_device *dev)
4806{
4807 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004808 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004809 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4810
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004811 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
4812 if (IS_CHERRYVIEW(dev))
4813 cherryview_set_cdclk(dev, req_cdclk);
4814 else
4815 valleyview_set_cdclk(dev, req_cdclk);
4816 }
4817
Imre Deak77961eb2014-03-05 16:20:56 +02004818 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004819}
4820
Jesse Barnes89b667f2013-04-18 14:51:36 -07004821static void valleyview_crtc_enable(struct drm_crtc *crtc)
4822{
4823 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02004824 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4826 struct intel_encoder *encoder;
4827 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004828 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004829
4830 WARN_ON(!crtc->enabled);
4831
4832 if (intel_crtc->active)
4833 return;
4834
Shobhit Kumar8525a232014-06-25 12:20:39 +05304835 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4836
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004837 if (!is_dsi) {
4838 if (IS_CHERRYVIEW(dev))
4839 chv_prepare_pll(intel_crtc);
4840 else
4841 vlv_prepare_pll(intel_crtc);
4842 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02004843
4844 if (intel_crtc->config.has_dp_encoder)
4845 intel_dp_set_m_n(intel_crtc);
4846
4847 intel_set_pipe_timings(intel_crtc);
4848
Daniel Vetter5b18e572014-04-24 23:55:06 +02004849 i9xx_set_pipeconf(intel_crtc);
4850
Jesse Barnes89b667f2013-04-18 14:51:36 -07004851 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004852
Daniel Vettera72e4c92014-09-30 10:56:47 +02004853 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004854
Jesse Barnes89b667f2013-04-18 14:51:36 -07004855 for_each_encoder_on_crtc(dev, crtc, encoder)
4856 if (encoder->pre_pll_enable)
4857 encoder->pre_pll_enable(encoder);
4858
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004859 if (!is_dsi) {
4860 if (IS_CHERRYVIEW(dev))
4861 chv_enable_pll(intel_crtc);
4862 else
4863 vlv_enable_pll(intel_crtc);
4864 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004865
4866 for_each_encoder_on_crtc(dev, crtc, encoder)
4867 if (encoder->pre_enable)
4868 encoder->pre_enable(encoder);
4869
Jesse Barnes2dd24552013-04-25 12:55:01 -07004870 i9xx_pfit_enable(intel_crtc);
4871
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004872 intel_crtc_load_lut(crtc);
4873
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004874 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004875 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004876
Jani Nikula50049452013-07-30 12:20:32 +03004877 for_each_encoder_on_crtc(dev, crtc, encoder)
4878 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004879
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004880 assert_vblank_disabled(crtc);
4881 drm_crtc_vblank_on(crtc);
4882
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004883 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004884
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004885 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02004886 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004887}
4888
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004889static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
4890{
4891 struct drm_device *dev = crtc->base.dev;
4892 struct drm_i915_private *dev_priv = dev->dev_private;
4893
4894 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
4895 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
4896}
4897
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004898static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004899{
4900 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02004901 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08004902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004903 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004904 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004905
Daniel Vetter08a48462012-07-02 11:43:47 +02004906 WARN_ON(!crtc->enabled);
4907
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004908 if (intel_crtc->active)
4909 return;
4910
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02004911 i9xx_set_pll_dividers(intel_crtc);
4912
Daniel Vetter5b18e572014-04-24 23:55:06 +02004913 if (intel_crtc->config.has_dp_encoder)
4914 intel_dp_set_m_n(intel_crtc);
4915
4916 intel_set_pipe_timings(intel_crtc);
4917
Daniel Vetter5b18e572014-04-24 23:55:06 +02004918 i9xx_set_pipeconf(intel_crtc);
4919
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004920 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004921
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004922 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02004923 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004924
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004925 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004926 if (encoder->pre_enable)
4927 encoder->pre_enable(encoder);
4928
Daniel Vetterf6736a12013-06-05 13:34:30 +02004929 i9xx_enable_pll(intel_crtc);
4930
Jesse Barnes2dd24552013-04-25 12:55:01 -07004931 i9xx_pfit_enable(intel_crtc);
4932
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004933 intel_crtc_load_lut(crtc);
4934
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004935 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004936 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004937
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004938 for_each_encoder_on_crtc(dev, crtc, encoder)
4939 encoder->enable(encoder);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004940
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03004941 assert_vblank_disabled(crtc);
4942 drm_crtc_vblank_on(crtc);
4943
Ville Syrjälä9ab04602014-05-08 19:23:14 +03004944 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02004945
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004946 /*
4947 * Gen2 reports pipe underruns whenever all planes are disabled.
4948 * So don't enable underrun reporting before at least some planes
4949 * are enabled.
4950 * FIXME: Need to fix the logic to work when we turn off all planes
4951 * but leave the pipe running.
4952 */
4953 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02004954 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004955
Ville Syrjälä56b80e12014-05-16 19:40:22 +03004956 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02004957 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004958}
4959
Daniel Vetter87476d62013-04-11 16:29:06 +02004960static void i9xx_pfit_disable(struct intel_crtc *crtc)
4961{
4962 struct drm_device *dev = crtc->base.dev;
4963 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004964
4965 if (!crtc->config.gmch_pfit.control)
4966 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004967
4968 assert_pipe_disabled(dev_priv, crtc->pipe);
4969
Daniel Vetter328d8e82013-05-08 10:36:31 +02004970 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4971 I915_READ(PFIT_CONTROL));
4972 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004973}
4974
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004975static void i9xx_crtc_disable(struct drm_crtc *crtc)
4976{
4977 struct drm_device *dev = crtc->dev;
4978 struct drm_i915_private *dev_priv = dev->dev_private;
4979 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004980 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004981 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004982
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004983 if (!intel_crtc->active)
4984 return;
4985
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004986 /*
4987 * Gen2 reports pipe underruns whenever all planes are disabled.
4988 * So diasble underrun reporting before all the planes get disabled.
4989 * FIXME: Need to fix the logic to work when we turn off all planes
4990 * but leave the pipe running.
4991 */
4992 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02004993 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004994
Imre Deak564ed192014-06-13 14:54:21 +03004995 /*
4996 * Vblank time updates from the shadow to live plane control register
4997 * are blocked if the memory self-refresh mode is active at that
4998 * moment. So to make sure the plane gets truly disabled, disable
4999 * first the self-refresh mode. The self-refresh enable bit in turn
5000 * will be checked/applied by the HW only at the next frame start
5001 * event which is after the vblank start event, so we need to have a
5002 * wait-for-vblank between disabling the plane and the pipe.
5003 */
5004 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005005 intel_crtc_disable_planes(crtc);
5006
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005007 /*
5008 * On gen2 planes are double buffered but the pipe isn't, so we must
5009 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005010 * We also need to wait on all gmch platforms because of the
5011 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005012 */
Imre Deak564ed192014-06-13 14:54:21 +03005013 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005014
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005015 drm_crtc_vblank_off(crtc);
5016 assert_vblank_disabled(crtc);
5017
5018 for_each_encoder_on_crtc(dev, crtc, encoder)
5019 encoder->disable(encoder);
5020
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005021 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005022
Daniel Vetter87476d62013-04-11 16:29:06 +02005023 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005024
Jesse Barnes89b667f2013-04-18 14:51:36 -07005025 for_each_encoder_on_crtc(dev, crtc, encoder)
5026 if (encoder->post_disable)
5027 encoder->post_disable(encoder);
5028
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005029 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
5030 if (IS_CHERRYVIEW(dev))
5031 chv_disable_pll(dev_priv, pipe);
5032 else if (IS_VALLEYVIEW(dev))
5033 vlv_disable_pll(dev_priv, pipe);
5034 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005035 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005036 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005037
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005038 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005039 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005040
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005041 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005042 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005043
Daniel Vetterefa96242014-04-24 23:55:02 +02005044 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01005045 intel_update_fbc(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005046 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005047}
5048
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005049static void i9xx_crtc_off(struct drm_crtc *crtc)
5050{
5051}
5052
Daniel Vetter976f8a22012-07-08 22:34:21 +02005053static void intel_crtc_update_sarea(struct drm_crtc *crtc,
5054 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005055{
5056 struct drm_device *dev = crtc->dev;
5057 struct drm_i915_master_private *master_priv;
5058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5059 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005060
5061 if (!dev->primary->master)
5062 return;
5063
5064 master_priv = dev->primary->master->driver_priv;
5065 if (!master_priv->sarea_priv)
5066 return;
5067
Jesse Barnes79e53942008-11-07 14:24:08 -08005068 switch (pipe) {
5069 case 0:
5070 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
5071 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
5072 break;
5073 case 1:
5074 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
5075 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
5076 break;
5077 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005078 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08005079 break;
5080 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005081}
5082
Borun Fub04c5bd2014-07-12 10:02:27 +05305083/* Master function to enable/disable CRTC and corresponding power wells */
5084void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005085{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005086 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005087 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005088 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005089 enum intel_display_power_domain domain;
5090 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005091
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005092 if (enable) {
5093 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005094 domains = get_crtc_power_domains(crtc);
5095 for_each_power_domain(domain, domains)
5096 intel_display_power_get(dev_priv, domain);
5097 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005098
5099 dev_priv->display.crtc_enable(crtc);
5100 }
5101 } else {
5102 if (intel_crtc->active) {
5103 dev_priv->display.crtc_disable(crtc);
5104
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005105 domains = intel_crtc->enabled_power_domains;
5106 for_each_power_domain(domain, domains)
5107 intel_display_power_put(dev_priv, domain);
5108 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005109 }
5110 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305111}
5112
5113/**
5114 * Sets the power management mode of the pipe and plane.
5115 */
5116void intel_crtc_update_dpms(struct drm_crtc *crtc)
5117{
5118 struct drm_device *dev = crtc->dev;
5119 struct intel_encoder *intel_encoder;
5120 bool enable = false;
5121
5122 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5123 enable |= intel_encoder->connectors_active;
5124
5125 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005126
5127 intel_crtc_update_sarea(crtc, enable);
5128}
5129
Daniel Vetter976f8a22012-07-08 22:34:21 +02005130static void intel_crtc_disable(struct drm_crtc *crtc)
5131{
5132 struct drm_device *dev = crtc->dev;
5133 struct drm_connector *connector;
5134 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2ff8fde2014-07-08 07:50:07 -07005135 struct drm_i915_gem_object *old_obj = intel_fb_obj(crtc->primary->fb);
Daniel Vettera071fa02014-06-18 23:28:09 +02005136 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005137
5138 /* crtc should still be enabled when we disable it. */
5139 WARN_ON(!crtc->enabled);
5140
5141 dev_priv->display.crtc_disable(crtc);
5142 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005143 dev_priv->display.off(crtc);
5144
Matt Roperf4510a22014-04-01 15:22:40 -07005145 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01005146 mutex_lock(&dev->struct_mutex);
Daniel Vettera071fa02014-06-18 23:28:09 +02005147 intel_unpin_fb_obj(old_obj);
5148 i915_gem_track_fb(old_obj, NULL,
5149 INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilsoncdd59982010-09-08 16:30:16 +01005150 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07005151 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005152 }
5153
5154 /* Update computed state. */
5155 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5156 if (!connector->encoder || !connector->encoder->crtc)
5157 continue;
5158
5159 if (connector->encoder->crtc != crtc)
5160 continue;
5161
5162 connector->dpms = DRM_MODE_DPMS_OFF;
5163 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005164 }
5165}
5166
Chris Wilsonea5b2132010-08-04 13:50:23 +01005167void intel_encoder_destroy(struct drm_encoder *encoder)
5168{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005169 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005170
Chris Wilsonea5b2132010-08-04 13:50:23 +01005171 drm_encoder_cleanup(encoder);
5172 kfree(intel_encoder);
5173}
5174
Damien Lespiau92373292013-08-08 22:28:57 +01005175/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005176 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5177 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005178static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005179{
5180 if (mode == DRM_MODE_DPMS_ON) {
5181 encoder->connectors_active = true;
5182
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005183 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005184 } else {
5185 encoder->connectors_active = false;
5186
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005187 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005188 }
5189}
5190
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005191/* Cross check the actual hw state with our own modeset state tracking (and it's
5192 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005193static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005194{
5195 if (connector->get_hw_state(connector)) {
5196 struct intel_encoder *encoder = connector->encoder;
5197 struct drm_crtc *crtc;
5198 bool encoder_enabled;
5199 enum pipe pipe;
5200
5201 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5202 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005203 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005204
Dave Airlie0e32b392014-05-02 14:02:48 +10005205 /* there is no real hw state for MST connectors */
5206 if (connector->mst_port)
5207 return;
5208
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005209 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
5210 "wrong connector dpms state\n");
5211 WARN(connector->base.encoder != &encoder->base,
5212 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005213
Dave Airlie36cd7442014-05-02 13:44:18 +10005214 if (encoder) {
5215 WARN(!encoder->connectors_active,
5216 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005217
Dave Airlie36cd7442014-05-02 13:44:18 +10005218 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
5219 WARN(!encoder_enabled, "encoder not enabled\n");
5220 if (WARN_ON(!encoder->base.crtc))
5221 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005222
Dave Airlie36cd7442014-05-02 13:44:18 +10005223 crtc = encoder->base.crtc;
5224
5225 WARN(!crtc->enabled, "crtc not enabled\n");
5226 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5227 WARN(pipe != to_intel_crtc(crtc)->pipe,
5228 "encoder active on the wrong pipe\n");
5229 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005230 }
5231}
5232
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005233/* Even simpler default implementation, if there's really no special case to
5234 * consider. */
5235void intel_connector_dpms(struct drm_connector *connector, int mode)
5236{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005237 /* All the simple cases only support two dpms states. */
5238 if (mode != DRM_MODE_DPMS_ON)
5239 mode = DRM_MODE_DPMS_OFF;
5240
5241 if (mode == connector->dpms)
5242 return;
5243
5244 connector->dpms = mode;
5245
5246 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005247 if (connector->encoder)
5248 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005249
Daniel Vetterb9805142012-08-31 17:37:33 +02005250 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005251}
5252
Daniel Vetterf0947c32012-07-02 13:10:34 +02005253/* Simple connector->get_hw_state implementation for encoders that support only
5254 * one connector and no cloning and hence the encoder state determines the state
5255 * of the connector. */
5256bool intel_connector_get_hw_state(struct intel_connector *connector)
5257{
Daniel Vetter24929352012-07-02 20:28:59 +02005258 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005259 struct intel_encoder *encoder = connector->encoder;
5260
5261 return encoder->get_hw_state(encoder, &pipe);
5262}
5263
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005264static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5265 struct intel_crtc_config *pipe_config)
5266{
5267 struct drm_i915_private *dev_priv = dev->dev_private;
5268 struct intel_crtc *pipe_B_crtc =
5269 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5270
5271 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5272 pipe_name(pipe), pipe_config->fdi_lanes);
5273 if (pipe_config->fdi_lanes > 4) {
5274 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5275 pipe_name(pipe), pipe_config->fdi_lanes);
5276 return false;
5277 }
5278
Paulo Zanonibafb6552013-11-02 21:07:44 -07005279 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005280 if (pipe_config->fdi_lanes > 2) {
5281 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5282 pipe_config->fdi_lanes);
5283 return false;
5284 } else {
5285 return true;
5286 }
5287 }
5288
5289 if (INTEL_INFO(dev)->num_pipes == 2)
5290 return true;
5291
5292 /* Ivybridge 3 pipe is really complicated */
5293 switch (pipe) {
5294 case PIPE_A:
5295 return true;
5296 case PIPE_B:
5297 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5298 pipe_config->fdi_lanes > 2) {
5299 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5300 pipe_name(pipe), pipe_config->fdi_lanes);
5301 return false;
5302 }
5303 return true;
5304 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005305 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005306 pipe_B_crtc->config.fdi_lanes <= 2) {
5307 if (pipe_config->fdi_lanes > 2) {
5308 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5309 pipe_name(pipe), pipe_config->fdi_lanes);
5310 return false;
5311 }
5312 } else {
5313 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5314 return false;
5315 }
5316 return true;
5317 default:
5318 BUG();
5319 }
5320}
5321
Daniel Vettere29c22c2013-02-21 00:00:16 +01005322#define RETRY 1
5323static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5324 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005325{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005326 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005327 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005328 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005329 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005330
Daniel Vettere29c22c2013-02-21 00:00:16 +01005331retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005332 /* FDI is a binary signal running at ~2.7GHz, encoding
5333 * each output octet as 10 bits. The actual frequency
5334 * is stored as a divider into a 100MHz clock, and the
5335 * mode pixel clock is stored in units of 1KHz.
5336 * Hence the bw of each lane in terms of the mode signal
5337 * is:
5338 */
5339 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5340
Damien Lespiau241bfc32013-09-25 16:45:37 +01005341 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005342
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005343 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005344 pipe_config->pipe_bpp);
5345
5346 pipe_config->fdi_lanes = lane;
5347
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005348 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005349 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005350
Daniel Vettere29c22c2013-02-21 00:00:16 +01005351 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5352 intel_crtc->pipe, pipe_config);
5353 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5354 pipe_config->pipe_bpp -= 2*3;
5355 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5356 pipe_config->pipe_bpp);
5357 needs_recompute = true;
5358 pipe_config->bw_constrained = true;
5359
5360 goto retry;
5361 }
5362
5363 if (needs_recompute)
5364 return RETRY;
5365
5366 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005367}
5368
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005369static void hsw_compute_ips_config(struct intel_crtc *crtc,
5370 struct intel_crtc_config *pipe_config)
5371{
Jani Nikulad330a952014-01-21 11:24:25 +02005372 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005373 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005374 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005375}
5376
Daniel Vettera43f6e02013-06-07 23:10:32 +02005377static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005378 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005379{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005380 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005381 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005382
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005383 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005384 if (INTEL_INFO(dev)->gen < 4) {
5385 struct drm_i915_private *dev_priv = dev->dev_private;
5386 int clock_limit =
5387 dev_priv->display.get_display_clock_speed(dev);
5388
5389 /*
5390 * Enable pixel doubling when the dot clock
5391 * is > 90% of the (display) core speed.
5392 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005393 * GDG double wide on either pipe,
5394 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005395 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005396 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005397 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005398 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005399 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005400 }
5401
Damien Lespiau241bfc32013-09-25 16:45:37 +01005402 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005403 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005404 }
Chris Wilson89749352010-09-12 18:25:19 +01005405
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005406 /*
5407 * Pipe horizontal size must be even in:
5408 * - DVO ganged mode
5409 * - LVDS dual channel mode
5410 * - Double wide pipe
5411 */
5412 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
5413 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5414 pipe_config->pipe_src_w &= ~1;
5415
Damien Lespiau8693a822013-05-03 18:48:11 +01005416 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5417 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005418 */
5419 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5420 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005421 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005422
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005423 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005424 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005425 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005426 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5427 * for lvds. */
5428 pipe_config->pipe_bpp = 8*3;
5429 }
5430
Damien Lespiauf5adf942013-06-24 18:29:34 +01005431 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005432 hsw_compute_ips_config(crtc, pipe_config);
5433
Daniel Vetter12030432014-06-25 22:02:00 +03005434 /*
5435 * XXX: PCH/WRPLL clock sharing is done in ->mode_set, so make sure the
5436 * old clock survives for now.
5437 */
5438 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev) || HAS_DDI(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005439 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005440
Daniel Vetter877d48d2013-04-19 11:24:43 +02005441 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005442 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005443
Daniel Vettere29c22c2013-02-21 00:00:16 +01005444 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005445}
5446
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005447static int valleyview_get_display_clock_speed(struct drm_device *dev)
5448{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005449 struct drm_i915_private *dev_priv = dev->dev_private;
5450 int vco = valleyview_get_vco(dev_priv);
5451 u32 val;
5452 int divider;
5453
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005454 /* FIXME: Punit isn't quite ready yet */
5455 if (IS_CHERRYVIEW(dev))
5456 return 400000;
5457
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005458 mutex_lock(&dev_priv->dpio_lock);
5459 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5460 mutex_unlock(&dev_priv->dpio_lock);
5461
5462 divider = val & DISPLAY_FREQUENCY_VALUES;
5463
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005464 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5465 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5466 "cdclk change in progress\n");
5467
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005468 return DIV_ROUND_CLOSEST(vco << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005469}
5470
Jesse Barnese70236a2009-09-21 10:42:27 -07005471static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005472{
Jesse Barnese70236a2009-09-21 10:42:27 -07005473 return 400000;
5474}
Jesse Barnes79e53942008-11-07 14:24:08 -08005475
Jesse Barnese70236a2009-09-21 10:42:27 -07005476static int i915_get_display_clock_speed(struct drm_device *dev)
5477{
5478 return 333000;
5479}
Jesse Barnes79e53942008-11-07 14:24:08 -08005480
Jesse Barnese70236a2009-09-21 10:42:27 -07005481static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5482{
5483 return 200000;
5484}
Jesse Barnes79e53942008-11-07 14:24:08 -08005485
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005486static int pnv_get_display_clock_speed(struct drm_device *dev)
5487{
5488 u16 gcfgc = 0;
5489
5490 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5491
5492 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5493 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5494 return 267000;
5495 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5496 return 333000;
5497 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5498 return 444000;
5499 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5500 return 200000;
5501 default:
5502 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5503 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5504 return 133000;
5505 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5506 return 167000;
5507 }
5508}
5509
Jesse Barnese70236a2009-09-21 10:42:27 -07005510static int i915gm_get_display_clock_speed(struct drm_device *dev)
5511{
5512 u16 gcfgc = 0;
5513
5514 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5515
5516 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005517 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005518 else {
5519 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5520 case GC_DISPLAY_CLOCK_333_MHZ:
5521 return 333000;
5522 default:
5523 case GC_DISPLAY_CLOCK_190_200_MHZ:
5524 return 190000;
5525 }
5526 }
5527}
Jesse Barnes79e53942008-11-07 14:24:08 -08005528
Jesse Barnese70236a2009-09-21 10:42:27 -07005529static int i865_get_display_clock_speed(struct drm_device *dev)
5530{
5531 return 266000;
5532}
5533
5534static int i855_get_display_clock_speed(struct drm_device *dev)
5535{
5536 u16 hpllcc = 0;
5537 /* Assume that the hardware is in the high speed state. This
5538 * should be the default.
5539 */
5540 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5541 case GC_CLOCK_133_200:
5542 case GC_CLOCK_100_200:
5543 return 200000;
5544 case GC_CLOCK_166_250:
5545 return 250000;
5546 case GC_CLOCK_100_133:
5547 return 133000;
5548 }
5549
5550 /* Shouldn't happen */
5551 return 0;
5552}
5553
5554static int i830_get_display_clock_speed(struct drm_device *dev)
5555{
5556 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005557}
5558
Zhenyu Wang2c072452009-06-05 15:38:42 +08005559static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005560intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005561{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005562 while (*num > DATA_LINK_M_N_MASK ||
5563 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005564 *num >>= 1;
5565 *den >>= 1;
5566 }
5567}
5568
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005569static void compute_m_n(unsigned int m, unsigned int n,
5570 uint32_t *ret_m, uint32_t *ret_n)
5571{
5572 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5573 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5574 intel_reduce_m_n_ratio(ret_m, ret_n);
5575}
5576
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005577void
5578intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5579 int pixel_clock, int link_clock,
5580 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005581{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005582 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005583
5584 compute_m_n(bits_per_pixel * pixel_clock,
5585 link_clock * nlanes * 8,
5586 &m_n->gmch_m, &m_n->gmch_n);
5587
5588 compute_m_n(pixel_clock, link_clock,
5589 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005590}
5591
Chris Wilsona7615032011-01-12 17:04:08 +00005592static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5593{
Jani Nikulad330a952014-01-21 11:24:25 +02005594 if (i915.panel_use_ssc >= 0)
5595 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005596 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005597 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005598}
5599
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005600static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5601{
5602 struct drm_device *dev = crtc->dev;
5603 struct drm_i915_private *dev_priv = dev->dev_private;
5604 int refclk;
5605
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005606 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005607 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005608 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005609 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005610 refclk = dev_priv->vbt.lvds_ssc_freq;
5611 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005612 } else if (!IS_GEN2(dev)) {
5613 refclk = 96000;
5614 } else {
5615 refclk = 48000;
5616 }
5617
5618 return refclk;
5619}
5620
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005621static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005622{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005623 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005624}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005625
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005626static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5627{
5628 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005629}
5630
Daniel Vetterf47709a2013-03-28 10:42:02 +01005631static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005632 intel_clock_t *reduced_clock)
5633{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005634 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005635 u32 fp, fp2 = 0;
5636
5637 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005638 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005639 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005640 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005641 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005642 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005643 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005644 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005645 }
5646
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005647 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005648
Daniel Vetterf47709a2013-03-28 10:42:02 +01005649 crtc->lowfreq_avail = false;
5650 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005651 reduced_clock && i915.powersave) {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005652 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005653 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005654 } else {
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005655 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005656 }
5657}
5658
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005659static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5660 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005661{
5662 u32 reg_val;
5663
5664 /*
5665 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5666 * and set it to a reasonable value instead.
5667 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005668 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005669 reg_val &= 0xffffff00;
5670 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005671 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005672
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005673 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005674 reg_val &= 0x8cffffff;
5675 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005676 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005677
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005678 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005679 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005680 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005681
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005682 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005683 reg_val &= 0x00ffffff;
5684 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005685 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005686}
5687
Daniel Vetterb5518422013-05-03 11:49:48 +02005688static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5689 struct intel_link_m_n *m_n)
5690{
5691 struct drm_device *dev = crtc->base.dev;
5692 struct drm_i915_private *dev_priv = dev->dev_private;
5693 int pipe = crtc->pipe;
5694
Daniel Vettere3b95f12013-05-03 11:49:49 +02005695 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5696 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5697 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5698 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005699}
5700
5701static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005702 struct intel_link_m_n *m_n,
5703 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005704{
5705 struct drm_device *dev = crtc->base.dev;
5706 struct drm_i915_private *dev_priv = dev->dev_private;
5707 int pipe = crtc->pipe;
5708 enum transcoder transcoder = crtc->config.cpu_transcoder;
5709
5710 if (INTEL_INFO(dev)->gen >= 5) {
5711 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5712 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5713 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5714 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005715 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5716 * for gen < 8) and if DRRS is supported (to make sure the
5717 * registers are not unnecessarily accessed).
5718 */
5719 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5720 crtc->config.has_drrs) {
5721 I915_WRITE(PIPE_DATA_M2(transcoder),
5722 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5723 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5724 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5725 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5726 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005727 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005728 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5729 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5730 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5731 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005732 }
5733}
5734
Vandana Kannanf769cd22014-08-05 07:51:22 -07005735void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005736{
5737 if (crtc->config.has_pch_encoder)
5738 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5739 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005740 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5741 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005742}
5743
Daniel Vetterf47709a2013-03-28 10:42:02 +01005744static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005745{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005746 u32 dpll, dpll_md;
5747
5748 /*
5749 * Enable DPIO clock input. We should never disable the reference
5750 * clock for pipe B, since VGA hotplug / manual detection depends
5751 * on it.
5752 */
5753 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5754 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5755 /* We should never disable this, set it here for state tracking */
5756 if (crtc->pipe == PIPE_B)
5757 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5758 dpll |= DPLL_VCO_ENABLE;
5759 crtc->config.dpll_hw_state.dpll = dpll;
5760
5761 dpll_md = (crtc->config.pixel_multiplier - 1)
5762 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5763 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5764}
5765
5766static void vlv_prepare_pll(struct intel_crtc *crtc)
5767{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005768 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005769 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005770 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005771 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005772 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005773 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005774
Daniel Vetter09153002012-12-12 14:06:44 +01005775 mutex_lock(&dev_priv->dpio_lock);
5776
Daniel Vetterf47709a2013-03-28 10:42:02 +01005777 bestn = crtc->config.dpll.n;
5778 bestm1 = crtc->config.dpll.m1;
5779 bestm2 = crtc->config.dpll.m2;
5780 bestp1 = crtc->config.dpll.p1;
5781 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005782
Jesse Barnes89b667f2013-04-18 14:51:36 -07005783 /* See eDP HDMI DPIO driver vbios notes doc */
5784
5785 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005786 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005787 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005788
5789 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005790 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005791
5792 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005793 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005794 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005795 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005796
5797 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005798 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005799
5800 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005801 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5802 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5803 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005804 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005805
5806 /*
5807 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5808 * but we don't support that).
5809 * Note: don't use the DAC post divider as it seems unstable.
5810 */
5811 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005812 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005813
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005814 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005815 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005816
Jesse Barnes89b667f2013-04-18 14:51:36 -07005817 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005818 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005819 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005820 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005821 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005822 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005823 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005824 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005825 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005826
Jesse Barnes89b667f2013-04-18 14:51:36 -07005827 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5828 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5829 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005830 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005831 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005832 0x0df40000);
5833 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005834 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005835 0x0df70000);
5836 } else { /* HDMI or VGA */
5837 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005838 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005839 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005840 0x0df70000);
5841 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005842 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005843 0x0df40000);
5844 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005845
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005846 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005847 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5848 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5849 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5850 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005851 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005852
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005853 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005854 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005855}
5856
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005857static void chv_update_pll(struct intel_crtc *crtc)
5858{
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005859 crtc->config.dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
5860 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5861 DPLL_VCO_ENABLE;
5862 if (crtc->pipe != PIPE_A)
5863 crtc->config.dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5864
5865 crtc->config.dpll_hw_state.dpll_md =
5866 (crtc->config.pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
5867}
5868
5869static void chv_prepare_pll(struct intel_crtc *crtc)
5870{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005871 struct drm_device *dev = crtc->base.dev;
5872 struct drm_i915_private *dev_priv = dev->dev_private;
5873 int pipe = crtc->pipe;
5874 int dpll_reg = DPLL(crtc->pipe);
5875 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005876 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005877 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5878 int refclk;
5879
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005880 bestn = crtc->config.dpll.n;
5881 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5882 bestm1 = crtc->config.dpll.m1;
5883 bestm2 = crtc->config.dpll.m2 >> 22;
5884 bestp1 = crtc->config.dpll.p1;
5885 bestp2 = crtc->config.dpll.p2;
5886
5887 /*
5888 * Enable Refclk and SSC
5889 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005890 I915_WRITE(dpll_reg,
5891 crtc->config.dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
5892
5893 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005894
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005895 /* p1 and p2 divider */
5896 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5897 5 << DPIO_CHV_S1_DIV_SHIFT |
5898 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5899 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5900 1 << DPIO_CHV_K_DIV_SHIFT);
5901
5902 /* Feedback post-divider - m2 */
5903 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5904
5905 /* Feedback refclk divider - n and m1 */
5906 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5907 DPIO_CHV_M1_DIV_BY_2 |
5908 1 << DPIO_CHV_N_DIV_SHIFT);
5909
5910 /* M2 fraction division */
5911 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5912
5913 /* M2 fraction division enable */
5914 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5915 DPIO_CHV_FRAC_DIV_EN |
5916 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5917
5918 /* Loop filter */
5919 refclk = i9xx_get_refclk(&crtc->base, 0);
5920 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5921 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5922 if (refclk == 100000)
5923 intcoeff = 11;
5924 else if (refclk == 38400)
5925 intcoeff = 10;
5926 else
5927 intcoeff = 9;
5928 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5929 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5930
5931 /* AFC Recal */
5932 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5933 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5934 DPIO_AFC_RECAL);
5935
5936 mutex_unlock(&dev_priv->dpio_lock);
5937}
5938
Daniel Vetterf47709a2013-03-28 10:42:02 +01005939static void i9xx_update_pll(struct intel_crtc *crtc,
5940 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005941 int num_connectors)
5942{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005943 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005944 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005945 u32 dpll;
5946 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005947 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005948
Daniel Vetterf47709a2013-03-28 10:42:02 +01005949 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305950
Daniel Vetterf47709a2013-03-28 10:42:02 +01005951 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5952 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005953
5954 dpll = DPLL_VGA_MODE_DIS;
5955
Daniel Vetterf47709a2013-03-28 10:42:02 +01005956 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005957 dpll |= DPLLB_MODE_LVDS;
5958 else
5959 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005960
Daniel Vetteref1b4602013-06-01 17:17:04 +02005961 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005962 dpll |= (crtc->config.pixel_multiplier - 1)
5963 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005964 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005965
5966 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005967 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005968
Daniel Vetterf47709a2013-03-28 10:42:02 +01005969 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005970 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005971
5972 /* compute bitmask from p1 value */
5973 if (IS_PINEVIEW(dev))
5974 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5975 else {
5976 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5977 if (IS_G4X(dev) && reduced_clock)
5978 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5979 }
5980 switch (clock->p2) {
5981 case 5:
5982 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5983 break;
5984 case 7:
5985 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5986 break;
5987 case 10:
5988 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5989 break;
5990 case 14:
5991 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5992 break;
5993 }
5994 if (INTEL_INFO(dev)->gen >= 4)
5995 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5996
Daniel Vetter09ede542013-04-30 14:01:45 +02005997 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005998 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005999 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006000 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6001 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6002 else
6003 dpll |= PLL_REF_INPUT_DREFCLK;
6004
6005 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006006 crtc->config.dpll_hw_state.dpll = dpll;
6007
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006008 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02006009 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
6010 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006011 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006012 }
6013}
6014
Daniel Vetterf47709a2013-03-28 10:42:02 +01006015static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006016 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006017 int num_connectors)
6018{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006019 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006020 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006021 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006022 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006023
Daniel Vetterf47709a2013-03-28 10:42:02 +01006024 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306025
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006026 dpll = DPLL_VGA_MODE_DIS;
6027
Daniel Vetterf47709a2013-03-28 10:42:02 +01006028 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006029 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6030 } else {
6031 if (clock->p1 == 2)
6032 dpll |= PLL_P1_DIVIDE_BY_TWO;
6033 else
6034 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6035 if (clock->p2 == 4)
6036 dpll |= PLL_P2_DIVIDE_BY_4;
6037 }
6038
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006039 if (!IS_I830(dev) && intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006040 dpll |= DPLL_DVO_2X_MODE;
6041
Daniel Vetterf47709a2013-03-28 10:42:02 +01006042 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006043 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6044 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6045 else
6046 dpll |= PLL_REF_INPUT_DREFCLK;
6047
6048 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006049 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006050}
6051
Daniel Vetter8a654f32013-06-01 17:16:22 +02006052static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006053{
6054 struct drm_device *dev = intel_crtc->base.dev;
6055 struct drm_i915_private *dev_priv = dev->dev_private;
6056 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006057 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006058 struct drm_display_mode *adjusted_mode =
6059 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006060 uint32_t crtc_vtotal, crtc_vblank_end;
6061 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006062
6063 /* We need to be careful not to changed the adjusted mode, for otherwise
6064 * the hw state checker will get angry at the mismatch. */
6065 crtc_vtotal = adjusted_mode->crtc_vtotal;
6066 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006067
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006068 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006069 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006070 crtc_vtotal -= 1;
6071 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006072
6073 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6074 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6075 else
6076 vsyncshift = adjusted_mode->crtc_hsync_start -
6077 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006078 if (vsyncshift < 0)
6079 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006080 }
6081
6082 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006083 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006084
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006085 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006086 (adjusted_mode->crtc_hdisplay - 1) |
6087 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006088 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006089 (adjusted_mode->crtc_hblank_start - 1) |
6090 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006091 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006092 (adjusted_mode->crtc_hsync_start - 1) |
6093 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6094
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006095 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006096 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006097 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006098 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006099 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006100 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006101 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006102 (adjusted_mode->crtc_vsync_start - 1) |
6103 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6104
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006105 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6106 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6107 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6108 * bits. */
6109 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6110 (pipe == PIPE_B || pipe == PIPE_C))
6111 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6112
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006113 /* pipesrc controls the size that is scaled from, which should
6114 * always be the user's requested size.
6115 */
6116 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006117 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6118 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006119}
6120
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006121static void intel_get_pipe_timings(struct intel_crtc *crtc,
6122 struct intel_crtc_config *pipe_config)
6123{
6124 struct drm_device *dev = crtc->base.dev;
6125 struct drm_i915_private *dev_priv = dev->dev_private;
6126 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6127 uint32_t tmp;
6128
6129 tmp = I915_READ(HTOTAL(cpu_transcoder));
6130 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6131 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6132 tmp = I915_READ(HBLANK(cpu_transcoder));
6133 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6134 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6135 tmp = I915_READ(HSYNC(cpu_transcoder));
6136 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6137 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6138
6139 tmp = I915_READ(VTOTAL(cpu_transcoder));
6140 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6141 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6142 tmp = I915_READ(VBLANK(cpu_transcoder));
6143 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6144 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6145 tmp = I915_READ(VSYNC(cpu_transcoder));
6146 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6147 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6148
6149 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6150 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6151 pipe_config->adjusted_mode.crtc_vtotal += 1;
6152 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6153 }
6154
6155 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006156 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6157 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6158
6159 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6160 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006161}
6162
Daniel Vetterf6a83282014-02-11 15:28:57 -08006163void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6164 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006165{
Daniel Vetterf6a83282014-02-11 15:28:57 -08006166 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6167 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6168 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6169 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006170
Daniel Vetterf6a83282014-02-11 15:28:57 -08006171 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6172 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6173 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6174 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006175
Daniel Vetterf6a83282014-02-11 15:28:57 -08006176 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006177
Daniel Vetterf6a83282014-02-11 15:28:57 -08006178 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6179 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006180}
6181
Daniel Vetter84b046f2013-02-19 18:48:54 +01006182static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6183{
6184 struct drm_device *dev = intel_crtc->base.dev;
6185 struct drm_i915_private *dev_priv = dev->dev_private;
6186 uint32_t pipeconf;
6187
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006188 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006189
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006190 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6191 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6192 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006193
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006194 if (intel_crtc->config.double_wide)
6195 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006196
Daniel Vetterff9ce462013-04-24 14:57:17 +02006197 /* only g4x and later have fancy bpc/dither controls */
6198 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006199 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6200 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6201 pipeconf |= PIPECONF_DITHER_EN |
6202 PIPECONF_DITHER_TYPE_SP;
6203
6204 switch (intel_crtc->config.pipe_bpp) {
6205 case 18:
6206 pipeconf |= PIPECONF_6BPC;
6207 break;
6208 case 24:
6209 pipeconf |= PIPECONF_8BPC;
6210 break;
6211 case 30:
6212 pipeconf |= PIPECONF_10BPC;
6213 break;
6214 default:
6215 /* Case prevented by intel_choose_pipe_bpp_dither. */
6216 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006217 }
6218 }
6219
6220 if (HAS_PIPE_CXSR(dev)) {
6221 if (intel_crtc->lowfreq_avail) {
6222 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6223 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6224 } else {
6225 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006226 }
6227 }
6228
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006229 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6230 if (INTEL_INFO(dev)->gen < 4 ||
6231 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
6232 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6233 else
6234 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6235 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006236 pipeconf |= PIPECONF_PROGRESSIVE;
6237
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006238 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6239 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006240
Daniel Vetter84b046f2013-02-19 18:48:54 +01006241 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6242 POSTING_READ(PIPECONF(intel_crtc->pipe));
6243}
6244
Eric Anholtf564048e2011-03-30 13:01:02 -07006245static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07006246 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006247 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006248{
6249 struct drm_device *dev = crtc->dev;
6250 struct drm_i915_private *dev_priv = dev->dev_private;
6251 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eric Anholtc751ce42010-03-25 11:48:48 -07006252 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006253 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02006254 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006255 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006256 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006257 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006258
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006259 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01006260 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006261 case INTEL_OUTPUT_LVDS:
6262 is_lvds = true;
6263 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006264 case INTEL_OUTPUT_DSI:
6265 is_dsi = true;
6266 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006267 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006268
Eric Anholtc751ce42010-03-25 11:48:48 -07006269 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006270 }
6271
Jani Nikulaf2335332013-09-13 11:03:09 +03006272 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006273 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006274
Jani Nikulaf2335332013-09-13 11:03:09 +03006275 if (!intel_crtc->config.clock_set) {
6276 refclk = i9xx_get_refclk(crtc, num_connectors);
6277
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006278 /*
6279 * Returns a set of divisors for the desired target clock with
6280 * the given refclk, or FALSE. The returned values represent
6281 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6282 * 2) / p1 / p2.
6283 */
6284 limit = intel_limit(crtc, refclk);
6285 ok = dev_priv->display.find_dpll(limit, crtc,
6286 intel_crtc->config.port_clock,
6287 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006288 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006289 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6290 return -EINVAL;
6291 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006292
Jani Nikulaf2335332013-09-13 11:03:09 +03006293 if (is_lvds && dev_priv->lvds_downclock_avail) {
6294 /*
6295 * Ensure we match the reduced clock's P to the target
6296 * clock. If the clocks don't match, we can't switch
6297 * the display clock by using the FP0/FP1. In such case
6298 * we will disable the LVDS downclock feature.
6299 */
6300 has_reduced_clock =
6301 dev_priv->display.find_dpll(limit, crtc,
6302 dev_priv->lvds_downclock,
6303 refclk, &clock,
6304 &reduced_clock);
6305 }
6306 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01006307 intel_crtc->config.dpll.n = clock.n;
6308 intel_crtc->config.dpll.m1 = clock.m1;
6309 intel_crtc->config.dpll.m2 = clock.m2;
6310 intel_crtc->config.dpll.p1 = clock.p1;
6311 intel_crtc->config.dpll.p2 = clock.p2;
6312 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006313
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006314 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02006315 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306316 has_reduced_clock ? &reduced_clock : NULL,
6317 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006318 } else if (IS_CHERRYVIEW(dev)) {
6319 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006320 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03006321 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006322 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01006323 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006324 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006325 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006326 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006327
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006328 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006329}
6330
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006331static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6332 struct intel_crtc_config *pipe_config)
6333{
6334 struct drm_device *dev = crtc->base.dev;
6335 struct drm_i915_private *dev_priv = dev->dev_private;
6336 uint32_t tmp;
6337
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006338 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6339 return;
6340
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006341 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006342 if (!(tmp & PFIT_ENABLE))
6343 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006344
Daniel Vetter06922822013-07-11 13:35:40 +02006345 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006346 if (INTEL_INFO(dev)->gen < 4) {
6347 if (crtc->pipe != PIPE_B)
6348 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006349 } else {
6350 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6351 return;
6352 }
6353
Daniel Vetter06922822013-07-11 13:35:40 +02006354 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006355 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6356 if (INTEL_INFO(dev)->gen < 5)
6357 pipe_config->gmch_pfit.lvds_border_bits =
6358 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6359}
6360
Jesse Barnesacbec812013-09-20 11:29:32 -07006361static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6362 struct intel_crtc_config *pipe_config)
6363{
6364 struct drm_device *dev = crtc->base.dev;
6365 struct drm_i915_private *dev_priv = dev->dev_private;
6366 int pipe = pipe_config->cpu_transcoder;
6367 intel_clock_t clock;
6368 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006369 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006370
Shobhit Kumarf573de52014-07-30 20:32:37 +05306371 /* In case of MIPI DPLL will not even be used */
6372 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6373 return;
6374
Jesse Barnesacbec812013-09-20 11:29:32 -07006375 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006376 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006377 mutex_unlock(&dev_priv->dpio_lock);
6378
6379 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6380 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6381 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6382 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6383 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6384
Ville Syrjäläf6466282013-10-14 14:50:31 +03006385 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006386
Ville Syrjäläf6466282013-10-14 14:50:31 +03006387 /* clock.dot is the fast clock */
6388 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006389}
6390
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006391static void i9xx_get_plane_config(struct intel_crtc *crtc,
6392 struct intel_plane_config *plane_config)
6393{
6394 struct drm_device *dev = crtc->base.dev;
6395 struct drm_i915_private *dev_priv = dev->dev_private;
6396 u32 val, base, offset;
6397 int pipe = crtc->pipe, plane = crtc->plane;
6398 int fourcc, pixel_format;
6399 int aligned_height;
6400
Dave Airlie66e514c2014-04-03 07:51:54 +10006401 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6402 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006403 DRM_DEBUG_KMS("failed to alloc fb\n");
6404 return;
6405 }
6406
6407 val = I915_READ(DSPCNTR(plane));
6408
6409 if (INTEL_INFO(dev)->gen >= 4)
6410 if (val & DISPPLANE_TILED)
6411 plane_config->tiled = true;
6412
6413 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6414 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006415 crtc->base.primary->fb->pixel_format = fourcc;
6416 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006417 drm_format_plane_cpp(fourcc, 0) * 8;
6418
6419 if (INTEL_INFO(dev)->gen >= 4) {
6420 if (plane_config->tiled)
6421 offset = I915_READ(DSPTILEOFF(plane));
6422 else
6423 offset = I915_READ(DSPLINOFF(plane));
6424 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6425 } else {
6426 base = I915_READ(DSPADDR(plane));
6427 }
6428 plane_config->base = base;
6429
6430 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006431 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6432 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006433
6434 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006435 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006436
Dave Airlie66e514c2014-04-03 07:51:54 +10006437 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006438 plane_config->tiled);
6439
Fabian Frederick1267a262014-07-01 20:39:41 +02006440 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6441 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006442
6443 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006444 pipe, plane, crtc->base.primary->fb->width,
6445 crtc->base.primary->fb->height,
6446 crtc->base.primary->fb->bits_per_pixel, base,
6447 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006448 plane_config->size);
6449
6450}
6451
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006452static void chv_crtc_clock_get(struct intel_crtc *crtc,
6453 struct intel_crtc_config *pipe_config)
6454{
6455 struct drm_device *dev = crtc->base.dev;
6456 struct drm_i915_private *dev_priv = dev->dev_private;
6457 int pipe = pipe_config->cpu_transcoder;
6458 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6459 intel_clock_t clock;
6460 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6461 int refclk = 100000;
6462
6463 mutex_lock(&dev_priv->dpio_lock);
6464 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6465 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6466 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6467 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6468 mutex_unlock(&dev_priv->dpio_lock);
6469
6470 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6471 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6472 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6473 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6474 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6475
6476 chv_clock(refclk, &clock);
6477
6478 /* clock.dot is the fast clock */
6479 pipe_config->port_clock = clock.dot / 5;
6480}
6481
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006482static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6483 struct intel_crtc_config *pipe_config)
6484{
6485 struct drm_device *dev = crtc->base.dev;
6486 struct drm_i915_private *dev_priv = dev->dev_private;
6487 uint32_t tmp;
6488
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006489 if (!intel_display_power_is_enabled(dev_priv,
6490 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006491 return false;
6492
Daniel Vettere143a212013-07-04 12:01:15 +02006493 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006494 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006495
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006496 tmp = I915_READ(PIPECONF(crtc->pipe));
6497 if (!(tmp & PIPECONF_ENABLE))
6498 return false;
6499
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006500 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6501 switch (tmp & PIPECONF_BPC_MASK) {
6502 case PIPECONF_6BPC:
6503 pipe_config->pipe_bpp = 18;
6504 break;
6505 case PIPECONF_8BPC:
6506 pipe_config->pipe_bpp = 24;
6507 break;
6508 case PIPECONF_10BPC:
6509 pipe_config->pipe_bpp = 30;
6510 break;
6511 default:
6512 break;
6513 }
6514 }
6515
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006516 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6517 pipe_config->limited_color_range = true;
6518
Ville Syrjälä282740f2013-09-04 18:30:03 +03006519 if (INTEL_INFO(dev)->gen < 4)
6520 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6521
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006522 intel_get_pipe_timings(crtc, pipe_config);
6523
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006524 i9xx_get_pfit_config(crtc, pipe_config);
6525
Daniel Vetter6c49f242013-06-06 12:45:25 +02006526 if (INTEL_INFO(dev)->gen >= 4) {
6527 tmp = I915_READ(DPLL_MD(crtc->pipe));
6528 pipe_config->pixel_multiplier =
6529 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6530 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006531 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006532 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6533 tmp = I915_READ(DPLL(crtc->pipe));
6534 pipe_config->pixel_multiplier =
6535 ((tmp & SDVO_MULTIPLIER_MASK)
6536 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6537 } else {
6538 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6539 * port and will be fixed up in the encoder->get_config
6540 * function. */
6541 pipe_config->pixel_multiplier = 1;
6542 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006543 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6544 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006545 /*
6546 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6547 * on 830. Filter it out here so that we don't
6548 * report errors due to that.
6549 */
6550 if (IS_I830(dev))
6551 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6552
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006553 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6554 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006555 } else {
6556 /* Mask out read-only status bits. */
6557 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6558 DPLL_PORTC_READY_MASK |
6559 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006560 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006561
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006562 if (IS_CHERRYVIEW(dev))
6563 chv_crtc_clock_get(crtc, pipe_config);
6564 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006565 vlv_crtc_clock_get(crtc, pipe_config);
6566 else
6567 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006568
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006569 return true;
6570}
6571
Paulo Zanonidde86e22012-12-01 12:04:25 -02006572static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006573{
6574 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006575 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006576 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006577 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006578 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006579 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006580 bool has_ck505 = false;
6581 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006582
6583 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006584 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006585 switch (encoder->type) {
6586 case INTEL_OUTPUT_LVDS:
6587 has_panel = true;
6588 has_lvds = true;
6589 break;
6590 case INTEL_OUTPUT_EDP:
6591 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006592 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006593 has_cpu_edp = true;
6594 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006595 }
6596 }
6597
Keith Packard99eb6a02011-09-26 14:29:12 -07006598 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006599 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006600 can_ssc = has_ck505;
6601 } else {
6602 has_ck505 = false;
6603 can_ssc = true;
6604 }
6605
Imre Deak2de69052013-05-08 13:14:04 +03006606 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6607 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006608
6609 /* Ironlake: try to setup display ref clock before DPLL
6610 * enabling. This is only under driver's control after
6611 * PCH B stepping, previous chipset stepping should be
6612 * ignoring this setting.
6613 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006614 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006615
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006616 /* As we must carefully and slowly disable/enable each source in turn,
6617 * compute the final state we want first and check if we need to
6618 * make any changes at all.
6619 */
6620 final = val;
6621 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006622 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006623 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006624 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006625 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6626
6627 final &= ~DREF_SSC_SOURCE_MASK;
6628 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6629 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006630
Keith Packard199e5d72011-09-22 12:01:57 -07006631 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006632 final |= DREF_SSC_SOURCE_ENABLE;
6633
6634 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6635 final |= DREF_SSC1_ENABLE;
6636
6637 if (has_cpu_edp) {
6638 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6639 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6640 else
6641 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6642 } else
6643 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6644 } else {
6645 final |= DREF_SSC_SOURCE_DISABLE;
6646 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6647 }
6648
6649 if (final == val)
6650 return;
6651
6652 /* Always enable nonspread source */
6653 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6654
6655 if (has_ck505)
6656 val |= DREF_NONSPREAD_CK505_ENABLE;
6657 else
6658 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6659
6660 if (has_panel) {
6661 val &= ~DREF_SSC_SOURCE_MASK;
6662 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006663
Keith Packard199e5d72011-09-22 12:01:57 -07006664 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006665 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006666 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006667 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006668 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006669 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006670
6671 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006672 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006673 POSTING_READ(PCH_DREF_CONTROL);
6674 udelay(200);
6675
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006676 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006677
6678 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006679 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006680 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006681 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006682 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006683 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006684 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006685 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006686 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006687
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006688 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006689 POSTING_READ(PCH_DREF_CONTROL);
6690 udelay(200);
6691 } else {
6692 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6693
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006694 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006695
6696 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006697 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006698
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006699 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006700 POSTING_READ(PCH_DREF_CONTROL);
6701 udelay(200);
6702
6703 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006704 val &= ~DREF_SSC_SOURCE_MASK;
6705 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006706
6707 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006708 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006709
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006710 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006711 POSTING_READ(PCH_DREF_CONTROL);
6712 udelay(200);
6713 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006714
6715 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006716}
6717
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006718static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006719{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006720 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006721
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006722 tmp = I915_READ(SOUTH_CHICKEN2);
6723 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6724 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006725
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006726 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6727 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6728 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006729
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006730 tmp = I915_READ(SOUTH_CHICKEN2);
6731 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6732 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006733
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006734 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6735 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6736 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006737}
6738
6739/* WaMPhyProgramming:hsw */
6740static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6741{
6742 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006743
6744 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6745 tmp &= ~(0xFF << 24);
6746 tmp |= (0x12 << 24);
6747 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6748
Paulo Zanonidde86e22012-12-01 12:04:25 -02006749 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6750 tmp |= (1 << 11);
6751 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6752
6753 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6754 tmp |= (1 << 11);
6755 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6756
Paulo Zanonidde86e22012-12-01 12:04:25 -02006757 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6758 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6759 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6760
6761 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6762 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6763 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6764
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006765 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6766 tmp &= ~(7 << 13);
6767 tmp |= (5 << 13);
6768 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006769
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006770 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6771 tmp &= ~(7 << 13);
6772 tmp |= (5 << 13);
6773 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006774
6775 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6776 tmp &= ~0xFF;
6777 tmp |= 0x1C;
6778 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6779
6780 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6781 tmp &= ~0xFF;
6782 tmp |= 0x1C;
6783 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6784
6785 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6786 tmp &= ~(0xFF << 16);
6787 tmp |= (0x1C << 16);
6788 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6789
6790 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6791 tmp &= ~(0xFF << 16);
6792 tmp |= (0x1C << 16);
6793 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6794
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006795 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6796 tmp |= (1 << 27);
6797 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006798
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006799 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6800 tmp |= (1 << 27);
6801 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006802
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006803 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6804 tmp &= ~(0xF << 28);
6805 tmp |= (4 << 28);
6806 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006807
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006808 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6809 tmp &= ~(0xF << 28);
6810 tmp |= (4 << 28);
6811 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006812}
6813
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006814/* Implements 3 different sequences from BSpec chapter "Display iCLK
6815 * Programming" based on the parameters passed:
6816 * - Sequence to enable CLKOUT_DP
6817 * - Sequence to enable CLKOUT_DP without spread
6818 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6819 */
6820static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6821 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006822{
6823 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006824 uint32_t reg, tmp;
6825
6826 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6827 with_spread = true;
6828 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6829 with_fdi, "LP PCH doesn't have FDI\n"))
6830 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006831
6832 mutex_lock(&dev_priv->dpio_lock);
6833
6834 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6835 tmp &= ~SBI_SSCCTL_DISABLE;
6836 tmp |= SBI_SSCCTL_PATHALT;
6837 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6838
6839 udelay(24);
6840
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006841 if (with_spread) {
6842 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6843 tmp &= ~SBI_SSCCTL_PATHALT;
6844 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006845
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006846 if (with_fdi) {
6847 lpt_reset_fdi_mphy(dev_priv);
6848 lpt_program_fdi_mphy(dev_priv);
6849 }
6850 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006851
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006852 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6853 SBI_GEN0 : SBI_DBUFF0;
6854 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6855 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6856 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006857
6858 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006859}
6860
Paulo Zanoni47701c32013-07-23 11:19:25 -03006861/* Sequence to disable CLKOUT_DP */
6862static void lpt_disable_clkout_dp(struct drm_device *dev)
6863{
6864 struct drm_i915_private *dev_priv = dev->dev_private;
6865 uint32_t reg, tmp;
6866
6867 mutex_lock(&dev_priv->dpio_lock);
6868
6869 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6870 SBI_GEN0 : SBI_DBUFF0;
6871 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6872 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6873 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6874
6875 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6876 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6877 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6878 tmp |= SBI_SSCCTL_PATHALT;
6879 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6880 udelay(32);
6881 }
6882 tmp |= SBI_SSCCTL_DISABLE;
6883 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6884 }
6885
6886 mutex_unlock(&dev_priv->dpio_lock);
6887}
6888
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006889static void lpt_init_pch_refclk(struct drm_device *dev)
6890{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006891 struct intel_encoder *encoder;
6892 bool has_vga = false;
6893
Damien Lespiaub2784e12014-08-05 11:29:37 +01006894 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006895 switch (encoder->type) {
6896 case INTEL_OUTPUT_ANALOG:
6897 has_vga = true;
6898 break;
6899 }
6900 }
6901
Paulo Zanoni47701c32013-07-23 11:19:25 -03006902 if (has_vga)
6903 lpt_enable_clkout_dp(dev, true, true);
6904 else
6905 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006906}
6907
Paulo Zanonidde86e22012-12-01 12:04:25 -02006908/*
6909 * Initialize reference clocks when the driver loads
6910 */
6911void intel_init_pch_refclk(struct drm_device *dev)
6912{
6913 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6914 ironlake_init_pch_refclk(dev);
6915 else if (HAS_PCH_LPT(dev))
6916 lpt_init_pch_refclk(dev);
6917}
6918
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006919static int ironlake_get_refclk(struct drm_crtc *crtc)
6920{
6921 struct drm_device *dev = crtc->dev;
6922 struct drm_i915_private *dev_priv = dev->dev_private;
6923 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006924 int num_connectors = 0;
6925 bool is_lvds = false;
6926
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006927 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006928 switch (encoder->type) {
6929 case INTEL_OUTPUT_LVDS:
6930 is_lvds = true;
6931 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006932 }
6933 num_connectors++;
6934 }
6935
6936 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006937 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006938 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006939 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006940 }
6941
6942 return 120000;
6943}
6944
Daniel Vetter6ff93602013-04-19 11:24:36 +02006945static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006946{
6947 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6948 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6949 int pipe = intel_crtc->pipe;
6950 uint32_t val;
6951
Daniel Vetter78114072013-06-13 00:54:57 +02006952 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006953
Daniel Vetter965e0c42013-03-27 00:44:57 +01006954 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006955 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006956 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006957 break;
6958 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006959 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006960 break;
6961 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006962 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006963 break;
6964 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006965 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006966 break;
6967 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006968 /* Case prevented by intel_choose_pipe_bpp_dither. */
6969 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006970 }
6971
Daniel Vetterd8b32242013-04-25 17:54:44 +02006972 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006973 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6974
Daniel Vetter6ff93602013-04-19 11:24:36 +02006975 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006976 val |= PIPECONF_INTERLACED_ILK;
6977 else
6978 val |= PIPECONF_PROGRESSIVE;
6979
Daniel Vetter50f3b012013-03-27 00:44:56 +01006980 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006981 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006982
Paulo Zanonic8203562012-09-12 10:06:29 -03006983 I915_WRITE(PIPECONF(pipe), val);
6984 POSTING_READ(PIPECONF(pipe));
6985}
6986
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006987/*
6988 * Set up the pipe CSC unit.
6989 *
6990 * Currently only full range RGB to limited range RGB conversion
6991 * is supported, but eventually this should handle various
6992 * RGB<->YCbCr scenarios as well.
6993 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006994static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006995{
6996 struct drm_device *dev = crtc->dev;
6997 struct drm_i915_private *dev_priv = dev->dev_private;
6998 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6999 int pipe = intel_crtc->pipe;
7000 uint16_t coeff = 0x7800; /* 1.0 */
7001
7002 /*
7003 * TODO: Check what kind of values actually come out of the pipe
7004 * with these coeff/postoff values and adjust to get the best
7005 * accuracy. Perhaps we even need to take the bpc value into
7006 * consideration.
7007 */
7008
Daniel Vetter50f3b012013-03-27 00:44:56 +01007009 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007010 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7011
7012 /*
7013 * GY/GU and RY/RU should be the other way around according
7014 * to BSpec, but reality doesn't agree. Just set them up in
7015 * a way that results in the correct picture.
7016 */
7017 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7018 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7019
7020 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7021 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7022
7023 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7024 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7025
7026 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7027 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7028 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7029
7030 if (INTEL_INFO(dev)->gen > 6) {
7031 uint16_t postoff = 0;
7032
Daniel Vetter50f3b012013-03-27 00:44:56 +01007033 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007034 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007035
7036 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7037 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7038 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7039
7040 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7041 } else {
7042 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7043
Daniel Vetter50f3b012013-03-27 00:44:56 +01007044 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007045 mode |= CSC_BLACK_SCREEN_OFFSET;
7046
7047 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7048 }
7049}
7050
Daniel Vetter6ff93602013-04-19 11:24:36 +02007051static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007052{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007053 struct drm_device *dev = crtc->dev;
7054 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007056 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02007057 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007058 uint32_t val;
7059
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007060 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007061
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007062 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007063 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7064
Daniel Vetter6ff93602013-04-19 11:24:36 +02007065 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007066 val |= PIPECONF_INTERLACED_ILK;
7067 else
7068 val |= PIPECONF_PROGRESSIVE;
7069
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007070 I915_WRITE(PIPECONF(cpu_transcoder), val);
7071 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007072
7073 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7074 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007075
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307076 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007077 val = 0;
7078
7079 switch (intel_crtc->config.pipe_bpp) {
7080 case 18:
7081 val |= PIPEMISC_DITHER_6_BPC;
7082 break;
7083 case 24:
7084 val |= PIPEMISC_DITHER_8_BPC;
7085 break;
7086 case 30:
7087 val |= PIPEMISC_DITHER_10_BPC;
7088 break;
7089 case 36:
7090 val |= PIPEMISC_DITHER_12_BPC;
7091 break;
7092 default:
7093 /* Case prevented by pipe_config_set_bpp. */
7094 BUG();
7095 }
7096
7097 if (intel_crtc->config.dither)
7098 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7099
7100 I915_WRITE(PIPEMISC(pipe), val);
7101 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007102}
7103
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007104static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007105 intel_clock_t *clock,
7106 bool *has_reduced_clock,
7107 intel_clock_t *reduced_clock)
7108{
7109 struct drm_device *dev = crtc->dev;
7110 struct drm_i915_private *dev_priv = dev->dev_private;
7111 struct intel_encoder *intel_encoder;
7112 int refclk;
7113 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02007114 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007115
7116 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7117 switch (intel_encoder->type) {
7118 case INTEL_OUTPUT_LVDS:
7119 is_lvds = true;
7120 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007121 }
7122 }
7123
7124 refclk = ironlake_get_refclk(crtc);
7125
7126 /*
7127 * Returns a set of divisors for the desired target clock with the given
7128 * refclk, or FALSE. The returned values represent the clock equation:
7129 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7130 */
7131 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02007132 ret = dev_priv->display.find_dpll(limit, crtc,
7133 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007134 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007135 if (!ret)
7136 return false;
7137
7138 if (is_lvds && dev_priv->lvds_downclock_avail) {
7139 /*
7140 * Ensure we match the reduced clock's P to the target clock.
7141 * If the clocks don't match, we can't switch the display clock
7142 * by using the FP0/FP1. In such case we will disable the LVDS
7143 * downclock feature.
7144 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007145 *has_reduced_clock =
7146 dev_priv->display.find_dpll(limit, crtc,
7147 dev_priv->lvds_downclock,
7148 refclk, clock,
7149 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007150 }
7151
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007152 return true;
7153}
7154
Paulo Zanonid4b19312012-11-29 11:29:32 -02007155int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7156{
7157 /*
7158 * Account for spread spectrum to avoid
7159 * oversubscribing the link. Max center spread
7160 * is 2.5%; use 5% for safety's sake.
7161 */
7162 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007163 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007164}
7165
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007166static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007167{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007168 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007169}
7170
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007171static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007172 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007173 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007174{
7175 struct drm_crtc *crtc = &intel_crtc->base;
7176 struct drm_device *dev = crtc->dev;
7177 struct drm_i915_private *dev_priv = dev->dev_private;
7178 struct intel_encoder *intel_encoder;
7179 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007180 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007181 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007182
7183 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
7184 switch (intel_encoder->type) {
7185 case INTEL_OUTPUT_LVDS:
7186 is_lvds = true;
7187 break;
7188 case INTEL_OUTPUT_SDVO:
7189 case INTEL_OUTPUT_HDMI:
7190 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007191 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007192 }
7193
7194 num_connectors++;
7195 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007196
Chris Wilsonc1858122010-12-03 21:35:48 +00007197 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007198 factor = 21;
7199 if (is_lvds) {
7200 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007201 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007202 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007203 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02007204 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007205 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007206
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007207 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007208 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007209
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007210 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7211 *fp2 |= FP_CB_TUNE;
7212
Chris Wilson5eddb702010-09-11 13:48:45 +01007213 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007214
Eric Anholta07d6782011-03-30 13:01:08 -07007215 if (is_lvds)
7216 dpll |= DPLLB_MODE_LVDS;
7217 else
7218 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007219
Daniel Vetteref1b4602013-06-01 17:17:04 +02007220 dpll |= (intel_crtc->config.pixel_multiplier - 1)
7221 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007222
7223 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007224 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02007225 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007226 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007227
Eric Anholta07d6782011-03-30 13:01:08 -07007228 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007229 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007230 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007231 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007232
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007233 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007234 case 5:
7235 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7236 break;
7237 case 7:
7238 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7239 break;
7240 case 10:
7241 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7242 break;
7243 case 14:
7244 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7245 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007246 }
7247
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007248 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007249 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007250 else
7251 dpll |= PLL_REF_INPUT_DREFCLK;
7252
Daniel Vetter959e16d2013-06-05 13:34:21 +02007253 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007254}
7255
Jesse Barnes79e53942008-11-07 14:24:08 -08007256static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08007257 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007258 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08007259{
7260 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007261 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007262 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007263 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007264 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007265 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007266 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007267 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02007268 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007269
7270 for_each_encoder_on_crtc(dev, crtc, encoder) {
7271 switch (encoder->type) {
7272 case INTEL_OUTPUT_LVDS:
7273 is_lvds = true;
7274 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007275 }
7276
7277 num_connectors++;
7278 }
7279
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007280 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7281 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7282
Daniel Vetterff9a6752013-06-01 17:16:21 +02007283 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007284 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02007285 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007286 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7287 return -EINVAL;
7288 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007289 /* Compat-code for transition, will disappear. */
7290 if (!intel_crtc->config.clock_set) {
7291 intel_crtc->config.dpll.n = clock.n;
7292 intel_crtc->config.dpll.m1 = clock.m1;
7293 intel_crtc->config.dpll.m2 = clock.m2;
7294 intel_crtc->config.dpll.p1 = clock.p1;
7295 intel_crtc->config.dpll.p2 = clock.p2;
7296 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007297
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007298 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01007299 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007300 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007301 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007302 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007303
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007304 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007305 &fp, &reduced_clock,
7306 has_reduced_clock ? &fp2 : NULL);
7307
Daniel Vetter959e16d2013-06-05 13:34:21 +02007308 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007309 intel_crtc->config.dpll_hw_state.fp0 = fp;
7310 if (has_reduced_clock)
7311 intel_crtc->config.dpll_hw_state.fp1 = fp2;
7312 else
7313 intel_crtc->config.dpll_hw_state.fp1 = fp;
7314
Daniel Vetterb89a1d32013-06-05 13:34:24 +02007315 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007316 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007317 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Daniel Vetter29407aa2014-04-24 23:55:08 +02007318 pipe_name(intel_crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007319 return -EINVAL;
7320 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007321 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02007322 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007323
Jani Nikulad330a952014-01-21 11:24:25 +02007324 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007325 intel_crtc->lowfreq_avail = true;
7326 else
7327 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007328
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007329 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007330}
7331
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007332static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7333 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007334{
7335 struct drm_device *dev = crtc->base.dev;
7336 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007337 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007338
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007339 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7340 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7341 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7342 & ~TU_SIZE_MASK;
7343 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7344 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7345 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7346}
7347
7348static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7349 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007350 struct intel_link_m_n *m_n,
7351 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007352{
7353 struct drm_device *dev = crtc->base.dev;
7354 struct drm_i915_private *dev_priv = dev->dev_private;
7355 enum pipe pipe = crtc->pipe;
7356
7357 if (INTEL_INFO(dev)->gen >= 5) {
7358 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7359 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7360 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7361 & ~TU_SIZE_MASK;
7362 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7363 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7364 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007365 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7366 * gen < 8) and if DRRS is supported (to make sure the
7367 * registers are not unnecessarily read).
7368 */
7369 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7370 crtc->config.has_drrs) {
7371 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7372 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7373 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7374 & ~TU_SIZE_MASK;
7375 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7376 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7377 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7378 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007379 } else {
7380 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7381 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7382 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7383 & ~TU_SIZE_MASK;
7384 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7385 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7386 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7387 }
7388}
7389
7390void intel_dp_get_m_n(struct intel_crtc *crtc,
7391 struct intel_crtc_config *pipe_config)
7392{
7393 if (crtc->config.has_pch_encoder)
7394 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7395 else
7396 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007397 &pipe_config->dp_m_n,
7398 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007399}
7400
Daniel Vetter72419202013-04-04 13:28:53 +02007401static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7402 struct intel_crtc_config *pipe_config)
7403{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007404 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007405 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007406}
7407
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007408static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7409 struct intel_crtc_config *pipe_config)
7410{
7411 struct drm_device *dev = crtc->base.dev;
7412 struct drm_i915_private *dev_priv = dev->dev_private;
7413 uint32_t tmp;
7414
7415 tmp = I915_READ(PF_CTL(crtc->pipe));
7416
7417 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007418 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007419 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7420 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007421
7422 /* We currently do not free assignements of panel fitters on
7423 * ivb/hsw (since we don't use the higher upscaling modes which
7424 * differentiates them) so just WARN about this case for now. */
7425 if (IS_GEN7(dev)) {
7426 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7427 PF_PIPE_SEL_IVB(crtc->pipe));
7428 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007429 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007430}
7431
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007432static void ironlake_get_plane_config(struct intel_crtc *crtc,
7433 struct intel_plane_config *plane_config)
7434{
7435 struct drm_device *dev = crtc->base.dev;
7436 struct drm_i915_private *dev_priv = dev->dev_private;
7437 u32 val, base, offset;
7438 int pipe = crtc->pipe, plane = crtc->plane;
7439 int fourcc, pixel_format;
7440 int aligned_height;
7441
Dave Airlie66e514c2014-04-03 07:51:54 +10007442 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7443 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007444 DRM_DEBUG_KMS("failed to alloc fb\n");
7445 return;
7446 }
7447
7448 val = I915_READ(DSPCNTR(plane));
7449
7450 if (INTEL_INFO(dev)->gen >= 4)
7451 if (val & DISPPLANE_TILED)
7452 plane_config->tiled = true;
7453
7454 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7455 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007456 crtc->base.primary->fb->pixel_format = fourcc;
7457 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007458 drm_format_plane_cpp(fourcc, 0) * 8;
7459
7460 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7461 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7462 offset = I915_READ(DSPOFFSET(plane));
7463 } else {
7464 if (plane_config->tiled)
7465 offset = I915_READ(DSPTILEOFF(plane));
7466 else
7467 offset = I915_READ(DSPLINOFF(plane));
7468 }
7469 plane_config->base = base;
7470
7471 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007472 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7473 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007474
7475 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007476 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007477
Dave Airlie66e514c2014-04-03 07:51:54 +10007478 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007479 plane_config->tiled);
7480
Fabian Frederick1267a262014-07-01 20:39:41 +02007481 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7482 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007483
7484 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007485 pipe, plane, crtc->base.primary->fb->width,
7486 crtc->base.primary->fb->height,
7487 crtc->base.primary->fb->bits_per_pixel, base,
7488 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007489 plane_config->size);
7490}
7491
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007492static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7493 struct intel_crtc_config *pipe_config)
7494{
7495 struct drm_device *dev = crtc->base.dev;
7496 struct drm_i915_private *dev_priv = dev->dev_private;
7497 uint32_t tmp;
7498
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007499 if (!intel_display_power_is_enabled(dev_priv,
7500 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007501 return false;
7502
Daniel Vettere143a212013-07-04 12:01:15 +02007503 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007504 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007505
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007506 tmp = I915_READ(PIPECONF(crtc->pipe));
7507 if (!(tmp & PIPECONF_ENABLE))
7508 return false;
7509
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007510 switch (tmp & PIPECONF_BPC_MASK) {
7511 case PIPECONF_6BPC:
7512 pipe_config->pipe_bpp = 18;
7513 break;
7514 case PIPECONF_8BPC:
7515 pipe_config->pipe_bpp = 24;
7516 break;
7517 case PIPECONF_10BPC:
7518 pipe_config->pipe_bpp = 30;
7519 break;
7520 case PIPECONF_12BPC:
7521 pipe_config->pipe_bpp = 36;
7522 break;
7523 default:
7524 break;
7525 }
7526
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007527 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7528 pipe_config->limited_color_range = true;
7529
Daniel Vetterab9412b2013-05-03 11:49:46 +02007530 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007531 struct intel_shared_dpll *pll;
7532
Daniel Vetter88adfff2013-03-28 10:42:01 +01007533 pipe_config->has_pch_encoder = true;
7534
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007535 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7536 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7537 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007538
7539 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007540
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007541 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007542 pipe_config->shared_dpll =
7543 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007544 } else {
7545 tmp = I915_READ(PCH_DPLL_SEL);
7546 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7547 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7548 else
7549 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7550 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007551
7552 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7553
7554 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7555 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007556
7557 tmp = pipe_config->dpll_hw_state.dpll;
7558 pipe_config->pixel_multiplier =
7559 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7560 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007561
7562 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007563 } else {
7564 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007565 }
7566
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007567 intel_get_pipe_timings(crtc, pipe_config);
7568
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007569 ironlake_get_pfit_config(crtc, pipe_config);
7570
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007571 return true;
7572}
7573
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007574static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7575{
7576 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007577 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007578
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007579 for_each_intel_crtc(dev, crtc)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007580 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007581 pipe_name(crtc->pipe));
7582
7583 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
Daniel Vetter8cc3e162014-06-25 22:01:46 +03007584 WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7585 WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7586 WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007587 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7588 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7589 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007590 if (IS_HASWELL(dev))
7591 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7592 "CPU PWM2 enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007593 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7594 "PCH PWM1 enabled\n");
7595 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7596 "Utility pin enabled\n");
7597 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7598
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007599 /*
7600 * In theory we can still leave IRQs enabled, as long as only the HPD
7601 * interrupts remain enabled. We used to check for that, but since it's
7602 * gen-specific and since we only disable LCPLL after we fully disable
7603 * the interrupts, the check below should be enough.
7604 */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07007605 WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007606}
7607
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007608static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7609{
7610 struct drm_device *dev = dev_priv->dev;
7611
7612 if (IS_HASWELL(dev))
7613 return I915_READ(D_COMP_HSW);
7614 else
7615 return I915_READ(D_COMP_BDW);
7616}
7617
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007618static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7619{
7620 struct drm_device *dev = dev_priv->dev;
7621
7622 if (IS_HASWELL(dev)) {
7623 mutex_lock(&dev_priv->rps.hw_lock);
7624 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7625 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007626 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007627 mutex_unlock(&dev_priv->rps.hw_lock);
7628 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007629 I915_WRITE(D_COMP_BDW, val);
7630 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007631 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007632}
7633
7634/*
7635 * This function implements pieces of two sequences from BSpec:
7636 * - Sequence for display software to disable LCPLL
7637 * - Sequence for display software to allow package C8+
7638 * The steps implemented here are just the steps that actually touch the LCPLL
7639 * register. Callers should take care of disabling all the display engine
7640 * functions, doing the mode unset, fixing interrupts, etc.
7641 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007642static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7643 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007644{
7645 uint32_t val;
7646
7647 assert_can_disable_lcpll(dev_priv);
7648
7649 val = I915_READ(LCPLL_CTL);
7650
7651 if (switch_to_fclk) {
7652 val |= LCPLL_CD_SOURCE_FCLK;
7653 I915_WRITE(LCPLL_CTL, val);
7654
7655 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7656 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7657 DRM_ERROR("Switching to FCLK failed\n");
7658
7659 val = I915_READ(LCPLL_CTL);
7660 }
7661
7662 val |= LCPLL_PLL_DISABLE;
7663 I915_WRITE(LCPLL_CTL, val);
7664 POSTING_READ(LCPLL_CTL);
7665
7666 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7667 DRM_ERROR("LCPLL still locked\n");
7668
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007669 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007670 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007671 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007672 ndelay(100);
7673
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007674 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7675 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007676 DRM_ERROR("D_COMP RCOMP still in progress\n");
7677
7678 if (allow_power_down) {
7679 val = I915_READ(LCPLL_CTL);
7680 val |= LCPLL_POWER_DOWN_ALLOW;
7681 I915_WRITE(LCPLL_CTL, val);
7682 POSTING_READ(LCPLL_CTL);
7683 }
7684}
7685
7686/*
7687 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7688 * source.
7689 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007690static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007691{
7692 uint32_t val;
7693
7694 val = I915_READ(LCPLL_CTL);
7695
7696 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7697 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7698 return;
7699
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007700 /*
7701 * Make sure we're not on PC8 state before disabling PC8, otherwise
7702 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7703 *
7704 * The other problem is that hsw_restore_lcpll() is called as part of
7705 * the runtime PM resume sequence, so we can't just call
7706 * gen6_gt_force_wake_get() because that function calls
7707 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7708 * while we are on the resume sequence. So to solve this problem we have
7709 * to call special forcewake code that doesn't touch runtime PM and
7710 * doesn't enable the forcewake delayed work.
7711 */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007712 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007713 if (dev_priv->uncore.forcewake_count++ == 0)
7714 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007715 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007716
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007717 if (val & LCPLL_POWER_DOWN_ALLOW) {
7718 val &= ~LCPLL_POWER_DOWN_ALLOW;
7719 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007720 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007721 }
7722
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007723 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007724 val |= D_COMP_COMP_FORCE;
7725 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007726 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007727
7728 val = I915_READ(LCPLL_CTL);
7729 val &= ~LCPLL_PLL_DISABLE;
7730 I915_WRITE(LCPLL_CTL, val);
7731
7732 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7733 DRM_ERROR("LCPLL not locked yet\n");
7734
7735 if (val & LCPLL_CD_SOURCE_FCLK) {
7736 val = I915_READ(LCPLL_CTL);
7737 val &= ~LCPLL_CD_SOURCE_FCLK;
7738 I915_WRITE(LCPLL_CTL, val);
7739
7740 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7741 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7742 DRM_ERROR("Switching back to LCPLL failed\n");
7743 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007744
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007745 /* See the big comment above. */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007746 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007747 if (--dev_priv->uncore.forcewake_count == 0)
7748 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007749 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007750}
7751
Paulo Zanoni765dab62014-03-07 20:08:18 -03007752/*
7753 * Package states C8 and deeper are really deep PC states that can only be
7754 * reached when all the devices on the system allow it, so even if the graphics
7755 * device allows PC8+, it doesn't mean the system will actually get to these
7756 * states. Our driver only allows PC8+ when going into runtime PM.
7757 *
7758 * The requirements for PC8+ are that all the outputs are disabled, the power
7759 * well is disabled and most interrupts are disabled, and these are also
7760 * requirements for runtime PM. When these conditions are met, we manually do
7761 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7762 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7763 * hang the machine.
7764 *
7765 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7766 * the state of some registers, so when we come back from PC8+ we need to
7767 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7768 * need to take care of the registers kept by RC6. Notice that this happens even
7769 * if we don't put the device in PCI D3 state (which is what currently happens
7770 * because of the runtime PM support).
7771 *
7772 * For more, read "Display Sequences for Package C8" on the hardware
7773 * documentation.
7774 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007775void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007776{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007777 struct drm_device *dev = dev_priv->dev;
7778 uint32_t val;
7779
Paulo Zanonic67a4702013-08-19 13:18:09 -03007780 DRM_DEBUG_KMS("Enabling package C8+\n");
7781
Paulo Zanonic67a4702013-08-19 13:18:09 -03007782 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7783 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7784 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7785 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7786 }
7787
7788 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007789 hsw_disable_lcpll(dev_priv, true, true);
7790}
7791
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007792void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007793{
7794 struct drm_device *dev = dev_priv->dev;
7795 uint32_t val;
7796
Paulo Zanonic67a4702013-08-19 13:18:09 -03007797 DRM_DEBUG_KMS("Disabling package C8+\n");
7798
7799 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007800 lpt_init_pch_refclk(dev);
7801
7802 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7803 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7804 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7805 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7806 }
7807
7808 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007809}
7810
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007811static void snb_modeset_global_resources(struct drm_device *dev)
7812{
7813 modeset_update_crtc_power_domains(dev);
7814}
7815
Imre Deak4f074122013-10-16 17:25:51 +03007816static void haswell_modeset_global_resources(struct drm_device *dev)
7817{
Paulo Zanonida723562013-12-19 11:54:51 -02007818 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007819}
7820
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007821static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007822 int x, int y,
7823 struct drm_framebuffer *fb)
7824{
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007825 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007826
Paulo Zanoni566b7342013-11-25 15:27:08 -02007827 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007828 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007829
Daniel Vetter644cef32014-04-24 23:55:07 +02007830 intel_crtc->lowfreq_avail = false;
7831
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007832 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007833}
7834
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007835static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
7836 enum port port,
7837 struct intel_crtc_config *pipe_config)
7838{
7839 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
7840
7841 switch (pipe_config->ddi_pll_sel) {
7842 case PORT_CLK_SEL_WRPLL1:
7843 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
7844 break;
7845 case PORT_CLK_SEL_WRPLL2:
7846 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
7847 break;
7848 }
7849}
7850
Daniel Vetter26804af2014-06-25 22:01:55 +03007851static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
7852 struct intel_crtc_config *pipe_config)
7853{
7854 struct drm_device *dev = crtc->base.dev;
7855 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007856 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03007857 enum port port;
7858 uint32_t tmp;
7859
7860 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
7861
7862 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
7863
Damien Lespiau7d2c8172014-07-29 18:06:18 +01007864 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03007865
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007866 if (pipe_config->shared_dpll >= 0) {
7867 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7868
7869 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7870 &pipe_config->dpll_hw_state));
7871 }
7872
Daniel Vetter26804af2014-06-25 22:01:55 +03007873 /*
7874 * Haswell has only FDI/PCH transcoder A. It is which is connected to
7875 * DDI E. So just check whether this pipe is wired to DDI E and whether
7876 * the PCH transcoder is on.
7877 */
Damien Lespiauca370452013-12-03 13:56:24 +00007878 if (INTEL_INFO(dev)->gen < 9 &&
7879 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03007880 pipe_config->has_pch_encoder = true;
7881
7882 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7883 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7884 FDI_DP_PORT_WIDTH_SHIFT) + 1;
7885
7886 ironlake_get_fdi_m_n_config(crtc, pipe_config);
7887 }
7888}
7889
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007890static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7891 struct intel_crtc_config *pipe_config)
7892{
7893 struct drm_device *dev = crtc->base.dev;
7894 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007895 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007896 uint32_t tmp;
7897
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007898 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02007899 POWER_DOMAIN_PIPE(crtc->pipe)))
7900 return false;
7901
Daniel Vettere143a212013-07-04 12:01:15 +02007902 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007903 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7904
Daniel Vettereccb1402013-05-22 00:50:22 +02007905 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7906 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7907 enum pipe trans_edp_pipe;
7908 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7909 default:
7910 WARN(1, "unknown pipe linked to edp transcoder\n");
7911 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7912 case TRANS_DDI_EDP_INPUT_A_ON:
7913 trans_edp_pipe = PIPE_A;
7914 break;
7915 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7916 trans_edp_pipe = PIPE_B;
7917 break;
7918 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7919 trans_edp_pipe = PIPE_C;
7920 break;
7921 }
7922
7923 if (trans_edp_pipe == crtc->pipe)
7924 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7925 }
7926
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007927 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007928 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007929 return false;
7930
Daniel Vettereccb1402013-05-22 00:50:22 +02007931 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007932 if (!(tmp & PIPECONF_ENABLE))
7933 return false;
7934
Daniel Vetter26804af2014-06-25 22:01:55 +03007935 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007936
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007937 intel_get_pipe_timings(crtc, pipe_config);
7938
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007939 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007940 if (intel_display_power_is_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007941 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007942
Jesse Barnese59150d2014-01-07 13:30:45 -08007943 if (IS_HASWELL(dev))
7944 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7945 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007946
Clint Taylorebb69c92014-09-30 10:30:22 -07007947 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
7948 pipe_config->pixel_multiplier =
7949 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
7950 } else {
7951 pipe_config->pixel_multiplier = 1;
7952 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02007953
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007954 return true;
7955}
7956
Jani Nikula1a915102013-10-16 12:34:48 +03007957static struct {
7958 int clock;
7959 u32 config;
7960} hdmi_audio_clock[] = {
7961 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7962 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7963 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7964 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7965 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7966 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7967 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7968 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7969 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7970 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7971};
7972
7973/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7974static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7975{
7976 int i;
7977
7978 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7979 if (mode->clock == hdmi_audio_clock[i].clock)
7980 break;
7981 }
7982
7983 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7984 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7985 i = 1;
7986 }
7987
7988 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7989 hdmi_audio_clock[i].clock,
7990 hdmi_audio_clock[i].config);
7991
7992 return hdmi_audio_clock[i].config;
7993}
7994
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007995static bool intel_eld_uptodate(struct drm_connector *connector,
7996 int reg_eldv, uint32_t bits_eldv,
7997 int reg_elda, uint32_t bits_elda,
7998 int reg_edid)
7999{
8000 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8001 uint8_t *eld = connector->eld;
8002 uint32_t i;
8003
8004 i = I915_READ(reg_eldv);
8005 i &= bits_eldv;
8006
8007 if (!eld[0])
8008 return !i;
8009
8010 if (!i)
8011 return false;
8012
8013 i = I915_READ(reg_elda);
8014 i &= ~bits_elda;
8015 I915_WRITE(reg_elda, i);
8016
8017 for (i = 0; i < eld[2]; i++)
8018 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
8019 return false;
8020
8021 return true;
8022}
8023
Wu Fengguange0dac652011-09-05 14:25:34 +08008024static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008025 struct drm_crtc *crtc,
8026 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08008027{
8028 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8029 uint8_t *eld = connector->eld;
8030 uint32_t eldv;
8031 uint32_t len;
8032 uint32_t i;
8033
8034 i = I915_READ(G4X_AUD_VID_DID);
8035
8036 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
8037 eldv = G4X_ELDV_DEVCL_DEVBLC;
8038 else
8039 eldv = G4X_ELDV_DEVCTG;
8040
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008041 if (intel_eld_uptodate(connector,
8042 G4X_AUD_CNTL_ST, eldv,
8043 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
8044 G4X_HDMIW_HDMIEDID))
8045 return;
8046
Wu Fengguange0dac652011-09-05 14:25:34 +08008047 i = I915_READ(G4X_AUD_CNTL_ST);
8048 i &= ~(eldv | G4X_ELD_ADDR);
8049 len = (i >> 9) & 0x1f; /* ELD buffer size */
8050 I915_WRITE(G4X_AUD_CNTL_ST, i);
8051
8052 if (!eld[0])
8053 return;
8054
8055 len = min_t(uint8_t, eld[2], len);
8056 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8057 for (i = 0; i < len; i++)
8058 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
8059
8060 i = I915_READ(G4X_AUD_CNTL_ST);
8061 i |= eldv;
8062 I915_WRITE(G4X_AUD_CNTL_ST, i);
8063}
8064
Wang Xingchao83358c852012-08-16 22:43:37 +08008065static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008066 struct drm_crtc *crtc,
8067 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08008068{
8069 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8070 uint8_t *eld = connector->eld;
Wang Xingchao83358c852012-08-16 22:43:37 +08008071 uint32_t eldv;
8072 uint32_t i;
8073 int len;
8074 int pipe = to_intel_crtc(crtc)->pipe;
8075 int tmp;
8076
8077 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
8078 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
8079 int aud_config = HSW_AUD_CFG(pipe);
8080 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
8081
Wang Xingchao83358c852012-08-16 22:43:37 +08008082 /* Audio output enable */
8083 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
8084 tmp = I915_READ(aud_cntrl_st2);
8085 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
8086 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02008087 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08008088
Daniel Vetterc7905792014-04-16 16:56:09 +02008089 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08008090
8091 /* Set ELD valid state */
8092 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008093 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008094 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
8095 I915_WRITE(aud_cntrl_st2, tmp);
8096 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008097 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008098
8099 /* Enable HDMI mode */
8100 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02008101 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08008102 /* clear N_programing_enable and N_value_index */
8103 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
8104 I915_WRITE(aud_config, tmp);
8105
8106 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
8107
8108 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
8109
8110 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
8111 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8112 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
8113 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008114 } else {
8115 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8116 }
Wang Xingchao83358c852012-08-16 22:43:37 +08008117
8118 if (intel_eld_uptodate(connector,
8119 aud_cntrl_st2, eldv,
8120 aud_cntl_st, IBX_ELD_ADDRESS,
8121 hdmiw_hdmiedid))
8122 return;
8123
8124 i = I915_READ(aud_cntrl_st2);
8125 i &= ~eldv;
8126 I915_WRITE(aud_cntrl_st2, i);
8127
8128 if (!eld[0])
8129 return;
8130
8131 i = I915_READ(aud_cntl_st);
8132 i &= ~IBX_ELD_ADDRESS;
8133 I915_WRITE(aud_cntl_st, i);
8134 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
8135 DRM_DEBUG_DRIVER("port num:%d\n", i);
8136
8137 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8138 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8139 for (i = 0; i < len; i++)
8140 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8141
8142 i = I915_READ(aud_cntrl_st2);
8143 i |= eldv;
8144 I915_WRITE(aud_cntrl_st2, i);
8145
8146}
8147
Wu Fengguange0dac652011-09-05 14:25:34 +08008148static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03008149 struct drm_crtc *crtc,
8150 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08008151{
8152 struct drm_i915_private *dev_priv = connector->dev->dev_private;
8153 uint8_t *eld = connector->eld;
8154 uint32_t eldv;
8155 uint32_t i;
8156 int len;
8157 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06008158 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08008159 int aud_cntl_st;
8160 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08008161 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08008162
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08008163 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008164 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
8165 aud_config = IBX_AUD_CFG(pipe);
8166 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008167 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008168 } else if (IS_VALLEYVIEW(connector->dev)) {
8169 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
8170 aud_config = VLV_AUD_CFG(pipe);
8171 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
8172 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008173 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08008174 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
8175 aud_config = CPT_AUD_CFG(pipe);
8176 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008177 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08008178 }
8179
Wang Xingchao9b138a82012-08-09 16:52:18 +08008180 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08008181
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04008182 if (IS_VALLEYVIEW(connector->dev)) {
8183 struct intel_encoder *intel_encoder;
8184 struct intel_digital_port *intel_dig_port;
8185
8186 intel_encoder = intel_attached_encoder(connector);
8187 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
8188 i = intel_dig_port->port;
8189 } else {
8190 i = I915_READ(aud_cntl_st);
8191 i = (i >> 29) & DIP_PORT_SEL_MASK;
8192 /* DIP_Port_Select, 0x1 = PortB */
8193 }
8194
Wu Fengguange0dac652011-09-05 14:25:34 +08008195 if (!i) {
8196 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
8197 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008198 eldv = IBX_ELD_VALIDB;
8199 eldv |= IBX_ELD_VALIDB << 4;
8200 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08008201 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03008202 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008203 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08008204 }
8205
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008206 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
8207 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
8208 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06008209 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03008210 } else {
8211 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
8212 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08008213
8214 if (intel_eld_uptodate(connector,
8215 aud_cntrl_st2, eldv,
8216 aud_cntl_st, IBX_ELD_ADDRESS,
8217 hdmiw_hdmiedid))
8218 return;
8219
Wu Fengguange0dac652011-09-05 14:25:34 +08008220 i = I915_READ(aud_cntrl_st2);
8221 i &= ~eldv;
8222 I915_WRITE(aud_cntrl_st2, i);
8223
8224 if (!eld[0])
8225 return;
8226
Wu Fengguange0dac652011-09-05 14:25:34 +08008227 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08008228 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08008229 I915_WRITE(aud_cntl_st, i);
8230
8231 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
8232 DRM_DEBUG_DRIVER("ELD size %d\n", len);
8233 for (i = 0; i < len; i++)
8234 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
8235
8236 i = I915_READ(aud_cntrl_st2);
8237 i |= eldv;
8238 I915_WRITE(aud_cntrl_st2, i);
8239}
8240
8241void intel_write_eld(struct drm_encoder *encoder,
8242 struct drm_display_mode *mode)
8243{
8244 struct drm_crtc *crtc = encoder->crtc;
8245 struct drm_connector *connector;
8246 struct drm_device *dev = encoder->dev;
8247 struct drm_i915_private *dev_priv = dev->dev_private;
8248
8249 connector = drm_select_eld(encoder, mode);
8250 if (!connector)
8251 return;
8252
8253 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8254 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03008255 connector->name,
Wu Fengguange0dac652011-09-05 14:25:34 +08008256 connector->encoder->base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +03008257 connector->encoder->name);
Wu Fengguange0dac652011-09-05 14:25:34 +08008258
8259 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
8260
8261 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03008262 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08008263}
8264
Chris Wilson560b85b2010-08-07 11:01:38 +01008265static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8266{
8267 struct drm_device *dev = crtc->dev;
8268 struct drm_i915_private *dev_priv = dev->dev_private;
8269 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008270 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008271
Ville Syrjälädc41c152014-08-13 11:57:05 +03008272 if (base) {
8273 unsigned int width = intel_crtc->cursor_width;
8274 unsigned int height = intel_crtc->cursor_height;
8275 unsigned int stride = roundup_pow_of_two(width) * 4;
8276
8277 switch (stride) {
8278 default:
8279 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8280 width, stride);
8281 stride = 256;
8282 /* fallthrough */
8283 case 256:
8284 case 512:
8285 case 1024:
8286 case 2048:
8287 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008288 }
8289
Ville Syrjälädc41c152014-08-13 11:57:05 +03008290 cntl |= CURSOR_ENABLE |
8291 CURSOR_GAMMA_ENABLE |
8292 CURSOR_FORMAT_ARGB |
8293 CURSOR_STRIDE(stride);
8294
8295 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008296 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008297
Ville Syrjälädc41c152014-08-13 11:57:05 +03008298 if (intel_crtc->cursor_cntl != 0 &&
8299 (intel_crtc->cursor_base != base ||
8300 intel_crtc->cursor_size != size ||
8301 intel_crtc->cursor_cntl != cntl)) {
8302 /* On these chipsets we can only modify the base/size/stride
8303 * whilst the cursor is disabled.
8304 */
8305 I915_WRITE(_CURACNTR, 0);
8306 POSTING_READ(_CURACNTR);
8307 intel_crtc->cursor_cntl = 0;
8308 }
8309
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008310 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008311 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008312 intel_crtc->cursor_base = base;
8313 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008314
8315 if (intel_crtc->cursor_size != size) {
8316 I915_WRITE(CURSIZE, size);
8317 intel_crtc->cursor_size = size;
8318 }
8319
Chris Wilson4b0e3332014-05-30 16:35:26 +03008320 if (intel_crtc->cursor_cntl != cntl) {
8321 I915_WRITE(_CURACNTR, cntl);
8322 POSTING_READ(_CURACNTR);
8323 intel_crtc->cursor_cntl = cntl;
8324 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008325}
8326
8327static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8328{
8329 struct drm_device *dev = crtc->dev;
8330 struct drm_i915_private *dev_priv = dev->dev_private;
8331 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8332 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008333 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008334
Chris Wilson4b0e3332014-05-30 16:35:26 +03008335 cntl = 0;
8336 if (base) {
8337 cntl = MCURSOR_GAMMA_ENABLE;
8338 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308339 case 64:
8340 cntl |= CURSOR_MODE_64_ARGB_AX;
8341 break;
8342 case 128:
8343 cntl |= CURSOR_MODE_128_ARGB_AX;
8344 break;
8345 case 256:
8346 cntl |= CURSOR_MODE_256_ARGB_AX;
8347 break;
8348 default:
8349 WARN_ON(1);
8350 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008351 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008352 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008353
8354 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8355 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008356 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008357
8358 if (intel_crtc->cursor_cntl != cntl) {
8359 I915_WRITE(CURCNTR(pipe), cntl);
8360 POSTING_READ(CURCNTR(pipe));
8361 intel_crtc->cursor_cntl = cntl;
8362 }
8363
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008364 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008365 I915_WRITE(CURBASE(pipe), base);
8366 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008367
8368 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008369}
8370
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008371/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008372static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8373 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008374{
8375 struct drm_device *dev = crtc->dev;
8376 struct drm_i915_private *dev_priv = dev->dev_private;
8377 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8378 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008379 int x = crtc->cursor_x;
8380 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008381 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008382
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008383 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008384 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008385
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008386 if (x >= intel_crtc->config.pipe_src_w)
8387 base = 0;
8388
8389 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008390 base = 0;
8391
8392 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008393 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008394 base = 0;
8395
8396 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8397 x = -x;
8398 }
8399 pos |= x << CURSOR_X_SHIFT;
8400
8401 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008402 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008403 base = 0;
8404
8405 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8406 y = -y;
8407 }
8408 pos |= y << CURSOR_Y_SHIFT;
8409
Chris Wilson4b0e3332014-05-30 16:35:26 +03008410 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008411 return;
8412
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008413 I915_WRITE(CURPOS(pipe), pos);
8414
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008415 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008416 i845_update_cursor(crtc, base);
8417 else
8418 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008419}
8420
Ville Syrjälädc41c152014-08-13 11:57:05 +03008421static bool cursor_size_ok(struct drm_device *dev,
8422 uint32_t width, uint32_t height)
8423{
8424 if (width == 0 || height == 0)
8425 return false;
8426
8427 /*
8428 * 845g/865g are special in that they are only limited by
8429 * the width of their cursors, the height is arbitrary up to
8430 * the precision of the register. Everything else requires
8431 * square cursors, limited to a few power-of-two sizes.
8432 */
8433 if (IS_845G(dev) || IS_I865G(dev)) {
8434 if ((width & 63) != 0)
8435 return false;
8436
8437 if (width > (IS_845G(dev) ? 64 : 512))
8438 return false;
8439
8440 if (height > 1023)
8441 return false;
8442 } else {
8443 switch (width | height) {
8444 case 256:
8445 case 128:
8446 if (IS_GEN2(dev))
8447 return false;
8448 case 64:
8449 break;
8450 default:
8451 return false;
8452 }
8453 }
8454
8455 return true;
8456}
8457
Matt Ropere3287952014-06-10 08:28:12 -07008458static int intel_crtc_cursor_set_obj(struct drm_crtc *crtc,
8459 struct drm_i915_gem_object *obj,
8460 uint32_t width, uint32_t height)
Jesse Barnes79e53942008-11-07 14:24:08 -08008461{
8462 struct drm_device *dev = crtc->dev;
8463 struct drm_i915_private *dev_priv = dev->dev_private;
8464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02008465 enum pipe pipe = intel_crtc->pipe;
Gustavo Padovan757f9a32014-09-24 14:20:24 -03008466 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008467 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008468 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008469
Jesse Barnes79e53942008-11-07 14:24:08 -08008470 /* if we want to turn off the cursor ignore width and height */
Matt Ropere3287952014-06-10 08:28:12 -07008471 if (!obj) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008472 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008473 addr = 0;
Pierre Willenbrock50044172009-02-23 10:12:15 +10008474 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008475 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08008476 }
8477
Dave Airlie71acb5e2008-12-30 20:31:46 +10008478 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008479 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008480 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008481 unsigned alignment;
8482
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008483 /*
8484 * Global gtt pte registers are special registers which actually
8485 * forward writes to a chunk of system memory. Which means that
8486 * there is no risk that the register values disappear as soon
8487 * as we call intel_runtime_pm_put(), so it is correct to wrap
8488 * only the pin/unpin/fence and not more.
8489 */
8490 intel_runtime_pm_get(dev_priv);
8491
Chris Wilson693db182013-03-05 14:52:39 +00008492 /* Note that the w/a also requires 2 PTE of padding following
8493 * the bo. We currently fill all unused PTE with the shadow
8494 * page and so we should always have valid PTE following the
8495 * cursor preventing the VT-d warning.
8496 */
8497 alignment = 0;
8498 if (need_vtd_wa(dev))
8499 alignment = 64*1024;
8500
8501 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008502 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008503 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008504 intel_runtime_pm_put(dev_priv);
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008505 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008506 }
8507
Chris Wilsond9e86c02010-11-10 16:40:20 +00008508 ret = i915_gem_object_put_fence(obj);
8509 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008510 DRM_DEBUG_KMS("failed to release fence for cursor");
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008511 intel_runtime_pm_put(dev_priv);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008512 goto fail_unpin;
8513 }
8514
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008515 addr = i915_gem_obj_ggtt_offset(obj);
Paulo Zanonid6dd6842014-08-15 15:59:32 -03008516
8517 intel_runtime_pm_put(dev_priv);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008518 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008519 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson00731152014-05-21 12:42:56 +01008520 ret = i915_gem_object_attach_phys(obj, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008521 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008522 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008523 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008524 }
Chris Wilson00731152014-05-21 12:42:56 +01008525 addr = obj->phys_handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008526 }
8527
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008528 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008529 if (intel_crtc->cursor_bo) {
Chris Wilson00731152014-05-21 12:42:56 +01008530 if (!INTEL_INFO(dev)->cursor_needs_physical)
Chris Wilsoncc98b412013-08-09 12:25:09 +01008531 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008532 }
Jesse Barnes80824002009-09-10 15:28:06 -07008533
Daniel Vettera071fa02014-06-18 23:28:09 +02008534 i915_gem_track_fb(intel_crtc->cursor_bo, obj,
8535 INTEL_FRONTBUFFER_CURSOR(pipe));
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008536 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008537
Chris Wilson64f962e2014-03-26 12:38:15 +00008538 old_width = intel_crtc->cursor_width;
8539
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008540 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008541 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008542 intel_crtc->cursor_width = width;
8543 intel_crtc->cursor_height = height;
8544
Chris Wilson64f962e2014-03-26 12:38:15 +00008545 if (intel_crtc->active) {
8546 if (old_width != width)
8547 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008548 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008549 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008550
Daniel Vetterf99d7062014-06-19 16:01:59 +02008551 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_CURSOR(pipe));
8552
Jesse Barnes79e53942008-11-07 14:24:08 -08008553 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008554fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008555 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008556fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008557 mutex_unlock(&dev->struct_mutex);
8558 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008559}
8560
Jesse Barnes79e53942008-11-07 14:24:08 -08008561static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008562 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008563{
James Simmons72034252010-08-03 01:33:19 +01008564 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008565 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008566
James Simmons72034252010-08-03 01:33:19 +01008567 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008568 intel_crtc->lut_r[i] = red[i] >> 8;
8569 intel_crtc->lut_g[i] = green[i] >> 8;
8570 intel_crtc->lut_b[i] = blue[i] >> 8;
8571 }
8572
8573 intel_crtc_load_lut(crtc);
8574}
8575
Jesse Barnes79e53942008-11-07 14:24:08 -08008576/* VESA 640x480x72Hz mode to set on the pipe */
8577static struct drm_display_mode load_detect_mode = {
8578 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8579 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8580};
8581
Daniel Vettera8bb6812014-02-10 18:00:39 +01008582struct drm_framebuffer *
8583__intel_framebuffer_create(struct drm_device *dev,
8584 struct drm_mode_fb_cmd2 *mode_cmd,
8585 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008586{
8587 struct intel_framebuffer *intel_fb;
8588 int ret;
8589
8590 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8591 if (!intel_fb) {
8592 drm_gem_object_unreference_unlocked(&obj->base);
8593 return ERR_PTR(-ENOMEM);
8594 }
8595
8596 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008597 if (ret)
8598 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008599
8600 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008601err:
8602 drm_gem_object_unreference_unlocked(&obj->base);
8603 kfree(intel_fb);
8604
8605 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008606}
8607
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008608static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008609intel_framebuffer_create(struct drm_device *dev,
8610 struct drm_mode_fb_cmd2 *mode_cmd,
8611 struct drm_i915_gem_object *obj)
8612{
8613 struct drm_framebuffer *fb;
8614 int ret;
8615
8616 ret = i915_mutex_lock_interruptible(dev);
8617 if (ret)
8618 return ERR_PTR(ret);
8619 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8620 mutex_unlock(&dev->struct_mutex);
8621
8622 return fb;
8623}
8624
Chris Wilsond2dff872011-04-19 08:36:26 +01008625static u32
8626intel_framebuffer_pitch_for_width(int width, int bpp)
8627{
8628 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8629 return ALIGN(pitch, 64);
8630}
8631
8632static u32
8633intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8634{
8635 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008636 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008637}
8638
8639static struct drm_framebuffer *
8640intel_framebuffer_create_for_mode(struct drm_device *dev,
8641 struct drm_display_mode *mode,
8642 int depth, int bpp)
8643{
8644 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008645 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008646
8647 obj = i915_gem_alloc_object(dev,
8648 intel_framebuffer_size_for_mode(mode, bpp));
8649 if (obj == NULL)
8650 return ERR_PTR(-ENOMEM);
8651
8652 mode_cmd.width = mode->hdisplay;
8653 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008654 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8655 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008656 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008657
8658 return intel_framebuffer_create(dev, &mode_cmd, obj);
8659}
8660
8661static struct drm_framebuffer *
8662mode_fits_in_fbdev(struct drm_device *dev,
8663 struct drm_display_mode *mode)
8664{
Daniel Vetter4520f532013-10-09 09:18:51 +02008665#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008666 struct drm_i915_private *dev_priv = dev->dev_private;
8667 struct drm_i915_gem_object *obj;
8668 struct drm_framebuffer *fb;
8669
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008670 if (!dev_priv->fbdev)
8671 return NULL;
8672
8673 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008674 return NULL;
8675
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008676 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008677 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008678
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008679 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008680 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8681 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008682 return NULL;
8683
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008684 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008685 return NULL;
8686
8687 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008688#else
8689 return NULL;
8690#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008691}
8692
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008693bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008694 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008695 struct intel_load_detect_pipe *old,
8696 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008697{
8698 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008699 struct intel_encoder *intel_encoder =
8700 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008701 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008702 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008703 struct drm_crtc *crtc = NULL;
8704 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008705 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008706 struct drm_mode_config *config = &dev->mode_config;
8707 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008708
Chris Wilsond2dff872011-04-19 08:36:26 +01008709 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008710 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008711 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008712
Rob Clark51fd3712013-11-19 12:10:12 -05008713retry:
8714 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8715 if (ret)
8716 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008717
Jesse Barnes79e53942008-11-07 14:24:08 -08008718 /*
8719 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008720 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008721 * - if the connector already has an assigned crtc, use it (but make
8722 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008723 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008724 * - try to find the first unused crtc that can drive this connector,
8725 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008726 */
8727
8728 /* See if we already have a CRTC for this connector */
8729 if (encoder->crtc) {
8730 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008731
Rob Clark51fd3712013-11-19 12:10:12 -05008732 ret = drm_modeset_lock(&crtc->mutex, ctx);
8733 if (ret)
8734 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008735
Daniel Vetter24218aa2012-08-12 19:27:11 +02008736 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008737 old->load_detect_temp = false;
8738
8739 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008740 if (connector->dpms != DRM_MODE_DPMS_ON)
8741 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008742
Chris Wilson71731882011-04-19 23:10:58 +01008743 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008744 }
8745
8746 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008747 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008748 i++;
8749 if (!(encoder->possible_crtcs & (1 << i)))
8750 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008751 if (possible_crtc->enabled)
8752 continue;
8753 /* This can occur when applying the pipe A quirk on resume. */
8754 if (to_intel_crtc(possible_crtc)->new_enabled)
8755 continue;
8756
8757 crtc = possible_crtc;
8758 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008759 }
8760
8761 /*
8762 * If we didn't find an unused CRTC, don't use any.
8763 */
8764 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008765 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008766 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008767 }
8768
Rob Clark51fd3712013-11-19 12:10:12 -05008769 ret = drm_modeset_lock(&crtc->mutex, ctx);
8770 if (ret)
8771 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008772 intel_encoder->new_crtc = to_intel_crtc(crtc);
8773 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008774
8775 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008776 intel_crtc->new_enabled = true;
8777 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008778 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008779 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008780 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008781
Chris Wilson64927112011-04-20 07:25:26 +01008782 if (!mode)
8783 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008784
Chris Wilsond2dff872011-04-19 08:36:26 +01008785 /* We need a framebuffer large enough to accommodate all accesses
8786 * that the plane may generate whilst we perform load detection.
8787 * We can not rely on the fbcon either being present (we get called
8788 * during its initialisation to detect all boot displays, or it may
8789 * not even exist) or that it is large enough to satisfy the
8790 * requested mode.
8791 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008792 fb = mode_fits_in_fbdev(dev, mode);
8793 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008794 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008795 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8796 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008797 } else
8798 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008799 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008800 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008801 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008802 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008803
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008804 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008805 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008806 if (old->release_fb)
8807 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008808 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008809 }
Chris Wilson71731882011-04-19 23:10:58 +01008810
Jesse Barnes79e53942008-11-07 14:24:08 -08008811 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008812 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008813 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008814
8815 fail:
8816 intel_crtc->new_enabled = crtc->enabled;
8817 if (intel_crtc->new_enabled)
8818 intel_crtc->new_config = &intel_crtc->config;
8819 else
8820 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008821fail_unlock:
8822 if (ret == -EDEADLK) {
8823 drm_modeset_backoff(ctx);
8824 goto retry;
8825 }
8826
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008827 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008828}
8829
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008830void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008831 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008832{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008833 struct intel_encoder *intel_encoder =
8834 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008835 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008836 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008838
Chris Wilsond2dff872011-04-19 08:36:26 +01008839 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008840 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008841 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008842
Chris Wilson8261b192011-04-19 23:18:09 +01008843 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008844 to_intel_connector(connector)->new_encoder = NULL;
8845 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008846 intel_crtc->new_enabled = false;
8847 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008848 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008849
Daniel Vetter36206362012-12-10 20:42:17 +01008850 if (old->release_fb) {
8851 drm_framebuffer_unregister_private(old->release_fb);
8852 drm_framebuffer_unreference(old->release_fb);
8853 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008854
Chris Wilson0622a532011-04-21 09:32:11 +01008855 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008856 }
8857
Eric Anholtc751ce42010-03-25 11:48:48 -07008858 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008859 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8860 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008861}
8862
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008863static int i9xx_pll_refclk(struct drm_device *dev,
8864 const struct intel_crtc_config *pipe_config)
8865{
8866 struct drm_i915_private *dev_priv = dev->dev_private;
8867 u32 dpll = pipe_config->dpll_hw_state.dpll;
8868
8869 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008870 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008871 else if (HAS_PCH_SPLIT(dev))
8872 return 120000;
8873 else if (!IS_GEN2(dev))
8874 return 96000;
8875 else
8876 return 48000;
8877}
8878
Jesse Barnes79e53942008-11-07 14:24:08 -08008879/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008880static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8881 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008882{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008883 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008884 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008885 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008886 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008887 u32 fp;
8888 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008889 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008890
8891 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008892 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008893 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008894 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008895
8896 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008897 if (IS_PINEVIEW(dev)) {
8898 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8899 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008900 } else {
8901 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8902 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8903 }
8904
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008905 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008906 if (IS_PINEVIEW(dev))
8907 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8908 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008909 else
8910 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008911 DPLL_FPA01_P1_POST_DIV_SHIFT);
8912
8913 switch (dpll & DPLL_MODE_MASK) {
8914 case DPLLB_MODE_DAC_SERIAL:
8915 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8916 5 : 10;
8917 break;
8918 case DPLLB_MODE_LVDS:
8919 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8920 7 : 14;
8921 break;
8922 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008923 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008924 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008925 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008926 }
8927
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008928 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008929 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008930 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008931 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008932 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008933 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008934 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008935
8936 if (is_lvds) {
8937 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8938 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008939
8940 if (lvds & LVDS_CLKB_POWER_UP)
8941 clock.p2 = 7;
8942 else
8943 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008944 } else {
8945 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8946 clock.p1 = 2;
8947 else {
8948 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8949 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8950 }
8951 if (dpll & PLL_P2_DIVIDE_BY_4)
8952 clock.p2 = 4;
8953 else
8954 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008955 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008956
8957 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008958 }
8959
Ville Syrjälä18442d02013-09-13 16:00:08 +03008960 /*
8961 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008962 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008963 * encoder's get_config() function.
8964 */
8965 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008966}
8967
Ville Syrjälä6878da02013-09-13 15:59:11 +03008968int intel_dotclock_calculate(int link_freq,
8969 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008970{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008971 /*
8972 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008973 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008974 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008975 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008976 *
8977 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008978 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008979 */
8980
Ville Syrjälä6878da02013-09-13 15:59:11 +03008981 if (!m_n->link_n)
8982 return 0;
8983
8984 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8985}
8986
Ville Syrjälä18442d02013-09-13 16:00:08 +03008987static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8988 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008989{
8990 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008991
8992 /* read out port_clock from the DPLL */
8993 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008994
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008995 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008996 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008997 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008998 * agree once we know their relationship in the encoder's
8999 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009000 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009001 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03009002 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
9003 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009004}
9005
9006/** Returns the currently programmed mode of the given pipe. */
9007struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9008 struct drm_crtc *crtc)
9009{
Jesse Barnes548f2452011-02-17 10:40:53 -08009010 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009011 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02009012 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009013 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009014 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009015 int htot = I915_READ(HTOTAL(cpu_transcoder));
9016 int hsync = I915_READ(HSYNC(cpu_transcoder));
9017 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9018 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009019 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009020
9021 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9022 if (!mode)
9023 return NULL;
9024
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009025 /*
9026 * Construct a pipe_config sufficient for getting the clock info
9027 * back out of crtc_clock_get.
9028 *
9029 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9030 * to use a real value here instead.
9031 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03009032 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009033 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009034 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9035 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9036 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009037 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9038
Ville Syrjälä773ae032013-09-23 17:48:20 +03009039 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009040 mode->hdisplay = (htot & 0xffff) + 1;
9041 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9042 mode->hsync_start = (hsync & 0xffff) + 1;
9043 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9044 mode->vdisplay = (vtot & 0xffff) + 1;
9045 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9046 mode->vsync_start = (vsync & 0xffff) + 1;
9047 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9048
9049 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009050
9051 return mode;
9052}
9053
Jesse Barnes652c3932009-08-17 13:31:43 -07009054static void intel_decrease_pllclock(struct drm_crtc *crtc)
9055{
9056 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009057 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009058 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009059
Sonika Jindalbaff2962014-07-22 11:16:35 +05309060 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009061 return;
9062
9063 if (!dev_priv->lvds_downclock_avail)
9064 return;
9065
9066 /*
9067 * Since this is called by a timer, we should never get here in
9068 * the manual case.
9069 */
9070 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009071 int pipe = intel_crtc->pipe;
9072 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009073 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009074
Zhao Yakui44d98a62009-10-09 11:39:40 +08009075 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009076
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009077 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009078
Chris Wilson074b5e12012-05-02 12:07:06 +01009079 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009080 dpll |= DISPLAY_RATE_SELECT_FPA1;
9081 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009082 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009083 dpll = I915_READ(dpll_reg);
9084 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009085 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009086 }
9087
9088}
9089
Chris Wilsonf047e392012-07-21 12:31:41 +01009090void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009091{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009092 struct drm_i915_private *dev_priv = dev->dev_private;
9093
Chris Wilsonf62a0072014-02-21 17:55:39 +00009094 if (dev_priv->mm.busy)
9095 return;
9096
Paulo Zanoni43694d62014-03-07 20:08:08 -03009097 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009098 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009099 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009100}
9101
9102void intel_mark_idle(struct drm_device *dev)
9103{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009104 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009105 struct drm_crtc *crtc;
9106
Chris Wilsonf62a0072014-02-21 17:55:39 +00009107 if (!dev_priv->mm.busy)
9108 return;
9109
9110 dev_priv->mm.busy = false;
9111
Jani Nikulad330a952014-01-21 11:24:25 +02009112 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009113 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009114
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009115 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009116 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009117 continue;
9118
9119 intel_decrease_pllclock(crtc);
9120 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009121
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009122 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009123 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009124
9125out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009126 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009127}
9128
Jesse Barnes79e53942008-11-07 14:24:08 -08009129static void intel_crtc_destroy(struct drm_crtc *crtc)
9130{
9131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009132 struct drm_device *dev = crtc->dev;
9133 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009134
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009135 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009136 work = intel_crtc->unpin_work;
9137 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009138 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009139
9140 if (work) {
9141 cancel_work_sync(&work->work);
9142 kfree(work);
9143 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009144
9145 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009146
Jesse Barnes79e53942008-11-07 14:24:08 -08009147 kfree(intel_crtc);
9148}
9149
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009150static void intel_unpin_work_fn(struct work_struct *__work)
9151{
9152 struct intel_unpin_work *work =
9153 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009154 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009155 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009156
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009157 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01009158 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00009159 drm_gem_object_unreference(&work->pending_flip_obj->base);
9160 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009161
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009162 intel_update_fbc(dev);
9163 mutex_unlock(&dev->struct_mutex);
9164
Daniel Vetterf99d7062014-06-19 16:01:59 +02009165 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
9166
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009167 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9168 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9169
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009170 kfree(work);
9171}
9172
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009173static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009174 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009175{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009176 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9177 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009178 unsigned long flags;
9179
9180 /* Ignore early vblank irqs */
9181 if (intel_crtc == NULL)
9182 return;
9183
Daniel Vetterf3260382014-09-15 14:55:23 +02009184 /*
9185 * This is called both by irq handlers and the reset code (to complete
9186 * lost pageflips) so needs the full irqsave spinlocks.
9187 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009188 spin_lock_irqsave(&dev->event_lock, flags);
9189 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009190
9191 /* Ensure we don't miss a work->pending update ... */
9192 smp_rmb();
9193
9194 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009195 spin_unlock_irqrestore(&dev->event_lock, flags);
9196 return;
9197 }
9198
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009199 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009200
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009201 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009202}
9203
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009204void intel_finish_page_flip(struct drm_device *dev, int pipe)
9205{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009206 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009207 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9208
Mario Kleiner49b14a52010-12-09 07:00:07 +01009209 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009210}
9211
9212void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9213{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009214 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009215 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9216
Mario Kleiner49b14a52010-12-09 07:00:07 +01009217 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009218}
9219
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009220/* Is 'a' after or equal to 'b'? */
9221static bool g4x_flip_count_after_eq(u32 a, u32 b)
9222{
9223 return !((a - b) & 0x80000000);
9224}
9225
9226static bool page_flip_finished(struct intel_crtc *crtc)
9227{
9228 struct drm_device *dev = crtc->base.dev;
9229 struct drm_i915_private *dev_priv = dev->dev_private;
9230
9231 /*
9232 * The relevant registers doen't exist on pre-ctg.
9233 * As the flip done interrupt doesn't trigger for mmio
9234 * flips on gmch platforms, a flip count check isn't
9235 * really needed there. But since ctg has the registers,
9236 * include it in the check anyway.
9237 */
9238 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9239 return true;
9240
9241 /*
9242 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9243 * used the same base address. In that case the mmio flip might
9244 * have completed, but the CS hasn't even executed the flip yet.
9245 *
9246 * A flip count check isn't enough as the CS might have updated
9247 * the base address just after start of vblank, but before we
9248 * managed to process the interrupt. This means we'd complete the
9249 * CS flip too soon.
9250 *
9251 * Combining both checks should get us a good enough result. It may
9252 * still happen that the CS flip has been executed, but has not
9253 * yet actually completed. But in case the base address is the same
9254 * anyway, we don't really care.
9255 */
9256 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9257 crtc->unpin_work->gtt_offset &&
9258 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9259 crtc->unpin_work->flip_count);
9260}
9261
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009262void intel_prepare_page_flip(struct drm_device *dev, int plane)
9263{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009264 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009265 struct intel_crtc *intel_crtc =
9266 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9267 unsigned long flags;
9268
Daniel Vetterf3260382014-09-15 14:55:23 +02009269
9270 /*
9271 * This is called both by irq handlers and the reset code (to complete
9272 * lost pageflips) so needs the full irqsave spinlocks.
9273 *
9274 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009275 * generate a page-flip completion irq, i.e. every modeset
9276 * is also accompanied by a spurious intel_prepare_page_flip().
9277 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009278 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009279 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009280 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009281 spin_unlock_irqrestore(&dev->event_lock, flags);
9282}
9283
Robin Schroereba905b2014-05-18 02:24:50 +02009284static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009285{
9286 /* Ensure that the work item is consistent when activating it ... */
9287 smp_wmb();
9288 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9289 /* and that it is marked active as soon as the irq could fire. */
9290 smp_wmb();
9291}
9292
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009293static int intel_gen2_queue_flip(struct drm_device *dev,
9294 struct drm_crtc *crtc,
9295 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009296 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009297 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009298 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009299{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009301 u32 flip_mask;
9302 int ret;
9303
Daniel Vetter6d90c952012-04-26 23:28:05 +02009304 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009305 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009306 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009307
9308 /* Can't queue multiple flips, so wait for the previous
9309 * one to finish before executing the next.
9310 */
9311 if (intel_crtc->plane)
9312 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9313 else
9314 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009315 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9316 intel_ring_emit(ring, MI_NOOP);
9317 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9318 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9319 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009320 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009321 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009322
9323 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009324 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009325 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009326}
9327
9328static int intel_gen3_queue_flip(struct drm_device *dev,
9329 struct drm_crtc *crtc,
9330 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009331 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009332 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009333 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009334{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009336 u32 flip_mask;
9337 int ret;
9338
Daniel Vetter6d90c952012-04-26 23:28:05 +02009339 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009340 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009341 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009342
9343 if (intel_crtc->plane)
9344 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9345 else
9346 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009347 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9348 intel_ring_emit(ring, MI_NOOP);
9349 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9350 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9351 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009352 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009353 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009354
Chris Wilsone7d841c2012-12-03 11:36:30 +00009355 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009356 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009357 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009358}
9359
9360static int intel_gen4_queue_flip(struct drm_device *dev,
9361 struct drm_crtc *crtc,
9362 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009363 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009364 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009365 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009366{
9367 struct drm_i915_private *dev_priv = dev->dev_private;
9368 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9369 uint32_t pf, pipesrc;
9370 int ret;
9371
Daniel Vetter6d90c952012-04-26 23:28:05 +02009372 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009373 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009374 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009375
9376 /* i965+ uses the linear or tiled offsets from the
9377 * Display Registers (which do not change across a page-flip)
9378 * so we need only reprogram the base address.
9379 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009380 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9381 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9382 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009383 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009384 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009385
9386 /* XXX Enabling the panel-fitter across page-flip is so far
9387 * untested on non-native modes, so ignore it for now.
9388 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9389 */
9390 pf = 0;
9391 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009392 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009393
9394 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009395 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009396 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009397}
9398
9399static int intel_gen6_queue_flip(struct drm_device *dev,
9400 struct drm_crtc *crtc,
9401 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009402 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009403 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009404 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009405{
9406 struct drm_i915_private *dev_priv = dev->dev_private;
9407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9408 uint32_t pf, pipesrc;
9409 int ret;
9410
Daniel Vetter6d90c952012-04-26 23:28:05 +02009411 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009412 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009413 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009414
Daniel Vetter6d90c952012-04-26 23:28:05 +02009415 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9416 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9417 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009418 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009419
Chris Wilson99d9acd2012-04-17 20:37:00 +01009420 /* Contrary to the suggestions in the documentation,
9421 * "Enable Panel Fitter" does not seem to be required when page
9422 * flipping with a non-native mode, and worse causes a normal
9423 * modeset to fail.
9424 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9425 */
9426 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009427 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009428 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009429
9430 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009431 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009432 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009433}
9434
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009435static int intel_gen7_queue_flip(struct drm_device *dev,
9436 struct drm_crtc *crtc,
9437 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009438 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009439 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009440 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009441{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009442 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009443 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009444 int len, ret;
9445
Robin Schroereba905b2014-05-18 02:24:50 +02009446 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009447 case PLANE_A:
9448 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9449 break;
9450 case PLANE_B:
9451 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9452 break;
9453 case PLANE_C:
9454 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9455 break;
9456 default:
9457 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009458 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009459 }
9460
Chris Wilsonffe74d72013-08-26 20:58:12 +01009461 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009462 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009463 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009464 /*
9465 * On Gen 8, SRM is now taking an extra dword to accommodate
9466 * 48bits addresses, and we need a NOOP for the batch size to
9467 * stay even.
9468 */
9469 if (IS_GEN8(dev))
9470 len += 2;
9471 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009472
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009473 /*
9474 * BSpec MI_DISPLAY_FLIP for IVB:
9475 * "The full packet must be contained within the same cache line."
9476 *
9477 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9478 * cacheline, if we ever start emitting more commands before
9479 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9480 * then do the cacheline alignment, and finally emit the
9481 * MI_DISPLAY_FLIP.
9482 */
9483 ret = intel_ring_cacheline_align(ring);
9484 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009485 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009486
Chris Wilsonffe74d72013-08-26 20:58:12 +01009487 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009488 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009489 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009490
Chris Wilsonffe74d72013-08-26 20:58:12 +01009491 /* Unmask the flip-done completion message. Note that the bspec says that
9492 * we should do this for both the BCS and RCS, and that we must not unmask
9493 * more than one flip event at any time (or ensure that one flip message
9494 * can be sent by waiting for flip-done prior to queueing new flips).
9495 * Experimentation says that BCS works despite DERRMR masking all
9496 * flip-done completion events and that unmasking all planes at once
9497 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9498 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9499 */
9500 if (ring->id == RCS) {
9501 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9502 intel_ring_emit(ring, DERRMR);
9503 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9504 DERRMR_PIPEB_PRI_FLIP_DONE |
9505 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009506 if (IS_GEN8(dev))
9507 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9508 MI_SRM_LRM_GLOBAL_GTT);
9509 else
9510 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9511 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009512 intel_ring_emit(ring, DERRMR);
9513 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009514 if (IS_GEN8(dev)) {
9515 intel_ring_emit(ring, 0);
9516 intel_ring_emit(ring, MI_NOOP);
9517 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009518 }
9519
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009520 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009521 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009522 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009523 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009524
9525 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009526 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009527 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009528}
9529
Sourab Gupta84c33a62014-06-02 16:47:17 +05309530static bool use_mmio_flip(struct intel_engine_cs *ring,
9531 struct drm_i915_gem_object *obj)
9532{
9533 /*
9534 * This is not being used for older platforms, because
9535 * non-availability of flip done interrupt forces us to use
9536 * CS flips. Older platforms derive flip done using some clever
9537 * tricks involving the flip_pending status bits and vblank irqs.
9538 * So using MMIO flips there would disrupt this mechanism.
9539 */
9540
Chris Wilson8e09bf82014-07-08 10:40:30 +01009541 if (ring == NULL)
9542 return true;
9543
Sourab Gupta84c33a62014-06-02 16:47:17 +05309544 if (INTEL_INFO(ring->dev)->gen < 5)
9545 return false;
9546
9547 if (i915.use_mmio_flip < 0)
9548 return false;
9549 else if (i915.use_mmio_flip > 0)
9550 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009551 else if (i915.enable_execlists)
9552 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309553 else
9554 return ring != obj->ring;
9555}
9556
9557static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9558{
9559 struct drm_device *dev = intel_crtc->base.dev;
9560 struct drm_i915_private *dev_priv = dev->dev_private;
9561 struct intel_framebuffer *intel_fb =
9562 to_intel_framebuffer(intel_crtc->base.primary->fb);
9563 struct drm_i915_gem_object *obj = intel_fb->obj;
9564 u32 dspcntr;
9565 u32 reg;
9566
9567 intel_mark_page_flip_active(intel_crtc);
9568
9569 reg = DSPCNTR(intel_crtc->plane);
9570 dspcntr = I915_READ(reg);
9571
9572 if (INTEL_INFO(dev)->gen >= 4) {
9573 if (obj->tiling_mode != I915_TILING_NONE)
9574 dspcntr |= DISPPLANE_TILED;
9575 else
9576 dspcntr &= ~DISPPLANE_TILED;
9577 }
9578 I915_WRITE(reg, dspcntr);
9579
9580 I915_WRITE(DSPSURF(intel_crtc->plane),
9581 intel_crtc->unpin_work->gtt_offset);
9582 POSTING_READ(DSPSURF(intel_crtc->plane));
9583}
9584
9585static int intel_postpone_flip(struct drm_i915_gem_object *obj)
9586{
9587 struct intel_engine_cs *ring;
9588 int ret;
9589
9590 lockdep_assert_held(&obj->base.dev->struct_mutex);
9591
9592 if (!obj->last_write_seqno)
9593 return 0;
9594
9595 ring = obj->ring;
9596
9597 if (i915_seqno_passed(ring->get_seqno(ring, true),
9598 obj->last_write_seqno))
9599 return 0;
9600
9601 ret = i915_gem_check_olr(ring, obj->last_write_seqno);
9602 if (ret)
9603 return ret;
9604
9605 if (WARN_ON(!ring->irq_get(ring)))
9606 return 0;
9607
9608 return 1;
9609}
9610
9611void intel_notify_mmio_flip(struct intel_engine_cs *ring)
9612{
9613 struct drm_i915_private *dev_priv = to_i915(ring->dev);
9614 struct intel_crtc *intel_crtc;
9615 unsigned long irq_flags;
9616 u32 seqno;
9617
9618 seqno = ring->get_seqno(ring, false);
9619
9620 spin_lock_irqsave(&dev_priv->mmio_flip_lock, irq_flags);
9621 for_each_intel_crtc(ring->dev, intel_crtc) {
9622 struct intel_mmio_flip *mmio_flip;
9623
9624 mmio_flip = &intel_crtc->mmio_flip;
9625 if (mmio_flip->seqno == 0)
9626 continue;
9627
9628 if (ring->id != mmio_flip->ring_id)
9629 continue;
9630
9631 if (i915_seqno_passed(seqno, mmio_flip->seqno)) {
9632 intel_do_mmio_flip(intel_crtc);
9633 mmio_flip->seqno = 0;
9634 ring->irq_put(ring);
9635 }
9636 }
9637 spin_unlock_irqrestore(&dev_priv->mmio_flip_lock, irq_flags);
9638}
9639
9640static int intel_queue_mmio_flip(struct drm_device *dev,
9641 struct drm_crtc *crtc,
9642 struct drm_framebuffer *fb,
9643 struct drm_i915_gem_object *obj,
9644 struct intel_engine_cs *ring,
9645 uint32_t flags)
9646{
9647 struct drm_i915_private *dev_priv = dev->dev_private;
9648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309649 int ret;
9650
9651 if (WARN_ON(intel_crtc->mmio_flip.seqno))
9652 return -EBUSY;
9653
9654 ret = intel_postpone_flip(obj);
9655 if (ret < 0)
9656 return ret;
9657 if (ret == 0) {
9658 intel_do_mmio_flip(intel_crtc);
9659 return 0;
9660 }
9661
Daniel Vetter24955f22014-09-15 14:55:32 +02009662 spin_lock_irq(&dev_priv->mmio_flip_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309663 intel_crtc->mmio_flip.seqno = obj->last_write_seqno;
9664 intel_crtc->mmio_flip.ring_id = obj->ring->id;
Daniel Vetter24955f22014-09-15 14:55:32 +02009665 spin_unlock_irq(&dev_priv->mmio_flip_lock);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309666
9667 /*
9668 * Double check to catch cases where irq fired before
9669 * mmio flip data was ready
9670 */
9671 intel_notify_mmio_flip(obj->ring);
9672 return 0;
9673}
9674
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009675static int intel_default_queue_flip(struct drm_device *dev,
9676 struct drm_crtc *crtc,
9677 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009678 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009679 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009680 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009681{
9682 return -ENODEV;
9683}
9684
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009685static bool __intel_pageflip_stall_check(struct drm_device *dev,
9686 struct drm_crtc *crtc)
9687{
9688 struct drm_i915_private *dev_priv = dev->dev_private;
9689 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9690 struct intel_unpin_work *work = intel_crtc->unpin_work;
9691 u32 addr;
9692
9693 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9694 return true;
9695
9696 if (!work->enable_stall_check)
9697 return false;
9698
9699 if (work->flip_ready_vblank == 0) {
9700 if (work->flip_queued_ring &&
9701 !i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
9702 work->flip_queued_seqno))
9703 return false;
9704
9705 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9706 }
9707
9708 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9709 return false;
9710
9711 /* Potential stall - if we see that the flip has happened,
9712 * assume a missed interrupt. */
9713 if (INTEL_INFO(dev)->gen >= 4)
9714 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9715 else
9716 addr = I915_READ(DSPADDR(intel_crtc->plane));
9717
9718 /* There is a potential issue here with a false positive after a flip
9719 * to the same address. We could address this by checking for a
9720 * non-incrementing frame counter.
9721 */
9722 return addr == work->gtt_offset;
9723}
9724
9725void intel_check_page_flip(struct drm_device *dev, int pipe)
9726{
9727 struct drm_i915_private *dev_priv = dev->dev_private;
9728 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009730
9731 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009732
9733 if (crtc == NULL)
9734 return;
9735
Daniel Vetterf3260382014-09-15 14:55:23 +02009736 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009737 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9738 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9739 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9740 page_flip_completed(intel_crtc);
9741 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009742 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009743}
9744
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009745static int intel_crtc_page_flip(struct drm_crtc *crtc,
9746 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009747 struct drm_pending_vblank_event *event,
9748 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009749{
9750 struct drm_device *dev = crtc->dev;
9751 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009752 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009753 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009754 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettera071fa02014-06-18 23:28:09 +02009755 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009756 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009757 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009758 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009759
Matt Roper2ff8fde2014-07-08 07:50:07 -07009760 /*
9761 * drm_mode_page_flip_ioctl() should already catch this, but double
9762 * check to be safe. In the future we may enable pageflipping from
9763 * a disabled primary plane.
9764 */
9765 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9766 return -EBUSY;
9767
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009768 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009769 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009770 return -EINVAL;
9771
9772 /*
9773 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9774 * Note that pitch changes could also affect these register.
9775 */
9776 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009777 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9778 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009779 return -EINVAL;
9780
Chris Wilsonf900db42014-02-20 09:26:13 +00009781 if (i915_terminally_wedged(&dev_priv->gpu_error))
9782 goto out_hang;
9783
Daniel Vetterb14c5672013-09-19 12:18:32 +02009784 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009785 if (work == NULL)
9786 return -ENOMEM;
9787
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009788 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009789 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009790 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009791 INIT_WORK(&work->work, intel_unpin_work_fn);
9792
Daniel Vetter87b6b102014-05-15 15:33:46 +02009793 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009794 if (ret)
9795 goto free_work;
9796
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009797 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009798 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009799 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009800 /* Before declaring the flip queue wedged, check if
9801 * the hardware completed the operation behind our backs.
9802 */
9803 if (__intel_pageflip_stall_check(dev, crtc)) {
9804 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9805 page_flip_completed(intel_crtc);
9806 } else {
9807 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009808 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009809
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009810 drm_crtc_vblank_put(crtc);
9811 kfree(work);
9812 return -EBUSY;
9813 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009814 }
9815 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009816 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009817
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009818 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9819 flush_workqueue(dev_priv->wq);
9820
Chris Wilson79158102012-05-23 11:13:58 +01009821 ret = i915_mutex_lock_interruptible(dev);
9822 if (ret)
9823 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009824
Jesse Barnes75dfca82010-02-10 15:09:44 -08009825 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009826 drm_gem_object_reference(&work->old_fb_obj->base);
9827 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009828
Matt Roperf4510a22014-04-01 15:22:40 -07009829 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009830
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009831 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009832
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009833 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009834 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009835
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009836 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009837 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009838
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009839 if (IS_VALLEYVIEW(dev)) {
9840 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009841 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9842 /* vlv: DISPLAY_FLIP fails to change tiling */
9843 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009844 } else if (IS_IVYBRIDGE(dev)) {
9845 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009846 } else if (INTEL_INFO(dev)->gen >= 7) {
9847 ring = obj->ring;
9848 if (ring == NULL || ring->id != RCS)
9849 ring = &dev_priv->ring[BCS];
9850 } else {
9851 ring = &dev_priv->ring[RCS];
9852 }
9853
9854 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009855 if (ret)
9856 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009857
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009858 work->gtt_offset =
9859 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9860
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009861 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309862 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9863 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009864 if (ret)
9865 goto cleanup_unpin;
9866
9867 work->flip_queued_seqno = obj->last_write_seqno;
9868 work->flip_queued_ring = obj->ring;
9869 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309870 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009871 page_flip_flags);
9872 if (ret)
9873 goto cleanup_unpin;
9874
9875 work->flip_queued_seqno = intel_ring_get_seqno(ring);
9876 work->flip_queued_ring = ring;
9877 }
9878
9879 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9880 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009881
Daniel Vettera071fa02014-06-18 23:28:09 +02009882 i915_gem_track_fb(work->old_fb_obj, obj,
9883 INTEL_FRONTBUFFER_PRIMARY(pipe));
9884
Chris Wilson7782de32011-07-08 12:22:41 +01009885 intel_disable_fbc(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009886 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009887 mutex_unlock(&dev->struct_mutex);
9888
Jesse Barnese5510fa2010-07-01 16:48:37 -07009889 trace_i915_flip_request(intel_crtc->plane, obj);
9890
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009891 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009892
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009893cleanup_unpin:
9894 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009895cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009896 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009897 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009898 drm_gem_object_unreference(&work->old_fb_obj->base);
9899 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009900 mutex_unlock(&dev->struct_mutex);
9901
Chris Wilson79158102012-05-23 11:13:58 +01009902cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009903 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009904 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009905 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009906
Daniel Vetter87b6b102014-05-15 15:33:46 +02009907 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009908free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009909 kfree(work);
9910
Chris Wilsonf900db42014-02-20 09:26:13 +00009911 if (ret == -EIO) {
9912out_hang:
9913 intel_crtc_wait_for_pending_flips(crtc);
9914 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009915 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009916 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009917 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009918 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009919 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009920 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009921 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009922}
9923
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009924static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009925 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9926 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009927};
9928
Daniel Vetter9a935852012-07-05 22:34:27 +02009929/**
9930 * intel_modeset_update_staged_output_state
9931 *
9932 * Updates the staged output configuration state, e.g. after we've read out the
9933 * current hw state.
9934 */
9935static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9936{
Ville Syrjälä76688512014-01-10 11:28:06 +02009937 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009938 struct intel_encoder *encoder;
9939 struct intel_connector *connector;
9940
9941 list_for_each_entry(connector, &dev->mode_config.connector_list,
9942 base.head) {
9943 connector->new_encoder =
9944 to_intel_encoder(connector->base.encoder);
9945 }
9946
Damien Lespiaub2784e12014-08-05 11:29:37 +01009947 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009948 encoder->new_crtc =
9949 to_intel_crtc(encoder->base.crtc);
9950 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009951
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009952 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009953 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009954
9955 if (crtc->new_enabled)
9956 crtc->new_config = &crtc->config;
9957 else
9958 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009959 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009960}
9961
9962/**
9963 * intel_modeset_commit_output_state
9964 *
9965 * This function copies the stage display pipe configuration to the real one.
9966 */
9967static void intel_modeset_commit_output_state(struct drm_device *dev)
9968{
Ville Syrjälä76688512014-01-10 11:28:06 +02009969 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009970 struct intel_encoder *encoder;
9971 struct intel_connector *connector;
9972
9973 list_for_each_entry(connector, &dev->mode_config.connector_list,
9974 base.head) {
9975 connector->base.encoder = &connector->new_encoder->base;
9976 }
9977
Damien Lespiaub2784e12014-08-05 11:29:37 +01009978 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009979 encoder->base.crtc = &encoder->new_crtc->base;
9980 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009981
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009982 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009983 crtc->base.enabled = crtc->new_enabled;
9984 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009985}
9986
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009987static void
Robin Schroereba905b2014-05-18 02:24:50 +02009988connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009989 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009990{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009991 int bpp = pipe_config->pipe_bpp;
9992
9993 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9994 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009995 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009996
9997 /* Don't use an invalid EDID bpc value */
9998 if (connector->base.display_info.bpc &&
9999 connector->base.display_info.bpc * 3 < bpp) {
10000 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10001 bpp, connector->base.display_info.bpc*3);
10002 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10003 }
10004
10005 /* Clamp bpp to 8 on screens without EDID 1.4 */
10006 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10007 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10008 bpp);
10009 pipe_config->pipe_bpp = 24;
10010 }
10011}
10012
10013static int
10014compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10015 struct drm_framebuffer *fb,
10016 struct intel_crtc_config *pipe_config)
10017{
10018 struct drm_device *dev = crtc->base.dev;
10019 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010020 int bpp;
10021
Daniel Vetterd42264b2013-03-28 16:38:08 +010010022 switch (fb->pixel_format) {
10023 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010024 bpp = 8*3; /* since we go through a colormap */
10025 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010026 case DRM_FORMAT_XRGB1555:
10027 case DRM_FORMAT_ARGB1555:
10028 /* checked in intel_framebuffer_init already */
10029 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10030 return -EINVAL;
10031 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010032 bpp = 6*3; /* min is 18bpp */
10033 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010034 case DRM_FORMAT_XBGR8888:
10035 case DRM_FORMAT_ABGR8888:
10036 /* checked in intel_framebuffer_init already */
10037 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10038 return -EINVAL;
10039 case DRM_FORMAT_XRGB8888:
10040 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010041 bpp = 8*3;
10042 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010043 case DRM_FORMAT_XRGB2101010:
10044 case DRM_FORMAT_ARGB2101010:
10045 case DRM_FORMAT_XBGR2101010:
10046 case DRM_FORMAT_ABGR2101010:
10047 /* checked in intel_framebuffer_init already */
10048 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010049 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010050 bpp = 10*3;
10051 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010052 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010053 default:
10054 DRM_DEBUG_KMS("unsupported depth\n");
10055 return -EINVAL;
10056 }
10057
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010058 pipe_config->pipe_bpp = bpp;
10059
10060 /* Clamp display bpp to EDID value */
10061 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010062 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010063 if (!connector->new_encoder ||
10064 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010065 continue;
10066
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010067 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010068 }
10069
10070 return bpp;
10071}
10072
Daniel Vetter644db712013-09-19 14:53:58 +020010073static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10074{
10075 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10076 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010077 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010078 mode->crtc_hdisplay, mode->crtc_hsync_start,
10079 mode->crtc_hsync_end, mode->crtc_htotal,
10080 mode->crtc_vdisplay, mode->crtc_vsync_start,
10081 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10082}
10083
Daniel Vetterc0b03412013-05-28 12:05:54 +020010084static void intel_dump_pipe_config(struct intel_crtc *crtc,
10085 struct intel_crtc_config *pipe_config,
10086 const char *context)
10087{
10088 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10089 context, pipe_name(crtc->pipe));
10090
10091 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10092 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10093 pipe_config->pipe_bpp, pipe_config->dither);
10094 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10095 pipe_config->has_pch_encoder,
10096 pipe_config->fdi_lanes,
10097 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10098 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10099 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010100 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10101 pipe_config->has_dp_encoder,
10102 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10103 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10104 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010105
10106 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10107 pipe_config->has_dp_encoder,
10108 pipe_config->dp_m2_n2.gmch_m,
10109 pipe_config->dp_m2_n2.gmch_n,
10110 pipe_config->dp_m2_n2.link_m,
10111 pipe_config->dp_m2_n2.link_n,
10112 pipe_config->dp_m2_n2.tu);
10113
Daniel Vetterc0b03412013-05-28 12:05:54 +020010114 DRM_DEBUG_KMS("requested mode:\n");
10115 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
10116 DRM_DEBUG_KMS("adjusted mode:\n");
10117 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +020010118 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010119 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010120 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10121 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010122 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10123 pipe_config->gmch_pfit.control,
10124 pipe_config->gmch_pfit.pgm_ratios,
10125 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010126 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010127 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010128 pipe_config->pch_pfit.size,
10129 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010130 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010131 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010132}
10133
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010134static bool encoders_cloneable(const struct intel_encoder *a,
10135 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010136{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010137 /* masks could be asymmetric, so check both ways */
10138 return a == b || (a->cloneable & (1 << b->type) &&
10139 b->cloneable & (1 << a->type));
10140}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010141
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010142static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10143 struct intel_encoder *encoder)
10144{
10145 struct drm_device *dev = crtc->base.dev;
10146 struct intel_encoder *source_encoder;
10147
Damien Lespiaub2784e12014-08-05 11:29:37 +010010148 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010149 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010150 continue;
10151
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010152 if (!encoders_cloneable(encoder, source_encoder))
10153 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010154 }
10155
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010156 return true;
10157}
10158
10159static bool check_encoder_cloning(struct intel_crtc *crtc)
10160{
10161 struct drm_device *dev = crtc->base.dev;
10162 struct intel_encoder *encoder;
10163
Damien Lespiaub2784e12014-08-05 11:29:37 +010010164 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010165 if (encoder->new_crtc != crtc)
10166 continue;
10167
10168 if (!check_single_encoder_cloning(crtc, encoder))
10169 return false;
10170 }
10171
10172 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010173}
10174
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010175static struct intel_crtc_config *
10176intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010177 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010178 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010179{
10180 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010181 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010182 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010183 int plane_bpp, ret = -EINVAL;
10184 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010185
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010186 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010187 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10188 return ERR_PTR(-EINVAL);
10189 }
10190
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010191 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10192 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010193 return ERR_PTR(-ENOMEM);
10194
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010195 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10196 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010197
Daniel Vettere143a212013-07-04 12:01:15 +020010198 pipe_config->cpu_transcoder =
10199 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010200 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010201
Imre Deak2960bc92013-07-30 13:36:32 +030010202 /*
10203 * Sanitize sync polarity flags based on requested ones. If neither
10204 * positive or negative polarity is requested, treat this as meaning
10205 * negative polarity.
10206 */
10207 if (!(pipe_config->adjusted_mode.flags &
10208 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10209 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10210
10211 if (!(pipe_config->adjusted_mode.flags &
10212 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10213 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10214
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010215 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10216 * plane pixel format and any sink constraints into account. Returns the
10217 * source plane bpp so that dithering can be selected on mismatches
10218 * after encoders and crtc also have had their say. */
10219 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10220 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010221 if (plane_bpp < 0)
10222 goto fail;
10223
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010224 /*
10225 * Determine the real pipe dimensions. Note that stereo modes can
10226 * increase the actual pipe size due to the frame doubling and
10227 * insertion of additional space for blanks between the frame. This
10228 * is stored in the crtc timings. We use the requested mode to do this
10229 * computation to clearly distinguish it from the adjusted mode, which
10230 * can be changed by the connectors in the below retry loop.
10231 */
10232 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
10233 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
10234 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
10235
Daniel Vettere29c22c2013-02-21 00:00:16 +010010236encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010237 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010238 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010239 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010240
Daniel Vetter135c81b2013-07-21 21:37:09 +020010241 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010242 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010243
Daniel Vetter7758a112012-07-08 19:40:39 +020010244 /* Pass our mode to the connectors and the CRTC to give them a chance to
10245 * adjust it according to limitations or connector properties, and also
10246 * a chance to reject the mode entirely.
10247 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010248 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010249
10250 if (&encoder->new_crtc->base != crtc)
10251 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010252
Daniel Vetterefea6e82013-07-21 21:36:59 +020010253 if (!(encoder->compute_config(encoder, pipe_config))) {
10254 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010255 goto fail;
10256 }
10257 }
10258
Daniel Vetterff9a6752013-06-01 17:16:21 +020010259 /* Set default port clock if not overwritten by the encoder. Needs to be
10260 * done afterwards in case the encoder adjusts the mode. */
10261 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010262 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10263 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010264
Daniel Vettera43f6e02013-06-07 23:10:32 +020010265 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010266 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010267 DRM_DEBUG_KMS("CRTC fixup failed\n");
10268 goto fail;
10269 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010270
10271 if (ret == RETRY) {
10272 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10273 ret = -EINVAL;
10274 goto fail;
10275 }
10276
10277 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10278 retry = false;
10279 goto encoder_retry;
10280 }
10281
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010282 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10283 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10284 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10285
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010286 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010287fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010288 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010289 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010290}
10291
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010292/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10293 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10294static void
10295intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10296 unsigned *prepare_pipes, unsigned *disable_pipes)
10297{
10298 struct intel_crtc *intel_crtc;
10299 struct drm_device *dev = crtc->dev;
10300 struct intel_encoder *encoder;
10301 struct intel_connector *connector;
10302 struct drm_crtc *tmp_crtc;
10303
10304 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10305
10306 /* Check which crtcs have changed outputs connected to them, these need
10307 * to be part of the prepare_pipes mask. We don't (yet) support global
10308 * modeset across multiple crtcs, so modeset_pipes will only have one
10309 * bit set at most. */
10310 list_for_each_entry(connector, &dev->mode_config.connector_list,
10311 base.head) {
10312 if (connector->base.encoder == &connector->new_encoder->base)
10313 continue;
10314
10315 if (connector->base.encoder) {
10316 tmp_crtc = connector->base.encoder->crtc;
10317
10318 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10319 }
10320
10321 if (connector->new_encoder)
10322 *prepare_pipes |=
10323 1 << connector->new_encoder->new_crtc->pipe;
10324 }
10325
Damien Lespiaub2784e12014-08-05 11:29:37 +010010326 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010327 if (encoder->base.crtc == &encoder->new_crtc->base)
10328 continue;
10329
10330 if (encoder->base.crtc) {
10331 tmp_crtc = encoder->base.crtc;
10332
10333 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10334 }
10335
10336 if (encoder->new_crtc)
10337 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10338 }
10339
Ville Syrjälä76688512014-01-10 11:28:06 +020010340 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010341 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010342 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010343 continue;
10344
Ville Syrjälä76688512014-01-10 11:28:06 +020010345 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010346 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010347 else
10348 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010349 }
10350
10351
10352 /* set_mode is also used to update properties on life display pipes. */
10353 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010354 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010355 *prepare_pipes |= 1 << intel_crtc->pipe;
10356
Daniel Vetterb6c51642013-04-12 18:48:43 +020010357 /*
10358 * For simplicity do a full modeset on any pipe where the output routing
10359 * changed. We could be more clever, but that would require us to be
10360 * more careful with calling the relevant encoder->mode_set functions.
10361 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010362 if (*prepare_pipes)
10363 *modeset_pipes = *prepare_pipes;
10364
10365 /* ... and mask these out. */
10366 *modeset_pipes &= ~(*disable_pipes);
10367 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010368
10369 /*
10370 * HACK: We don't (yet) fully support global modesets. intel_set_config
10371 * obies this rule, but the modeset restore mode of
10372 * intel_modeset_setup_hw_state does not.
10373 */
10374 *modeset_pipes &= 1 << intel_crtc->pipe;
10375 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010376
10377 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10378 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010379}
10380
Daniel Vetterea9d7582012-07-10 10:42:52 +020010381static bool intel_crtc_in_use(struct drm_crtc *crtc)
10382{
10383 struct drm_encoder *encoder;
10384 struct drm_device *dev = crtc->dev;
10385
10386 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10387 if (encoder->crtc == crtc)
10388 return true;
10389
10390 return false;
10391}
10392
10393static void
10394intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10395{
10396 struct intel_encoder *intel_encoder;
10397 struct intel_crtc *intel_crtc;
10398 struct drm_connector *connector;
10399
Damien Lespiaub2784e12014-08-05 11:29:37 +010010400 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010401 if (!intel_encoder->base.crtc)
10402 continue;
10403
10404 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10405
10406 if (prepare_pipes & (1 << intel_crtc->pipe))
10407 intel_encoder->connectors_active = false;
10408 }
10409
10410 intel_modeset_commit_output_state(dev);
10411
Ville Syrjälä76688512014-01-10 11:28:06 +020010412 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010413 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010414 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010415 WARN_ON(intel_crtc->new_config &&
10416 intel_crtc->new_config != &intel_crtc->config);
10417 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010418 }
10419
10420 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10421 if (!connector->encoder || !connector->encoder->crtc)
10422 continue;
10423
10424 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10425
10426 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010427 struct drm_property *dpms_property =
10428 dev->mode_config.dpms_property;
10429
Daniel Vetterea9d7582012-07-10 10:42:52 +020010430 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010431 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010432 dpms_property,
10433 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010434
10435 intel_encoder = to_intel_encoder(connector->encoder);
10436 intel_encoder->connectors_active = true;
10437 }
10438 }
10439
10440}
10441
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010442static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010443{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010444 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010445
10446 if (clock1 == clock2)
10447 return true;
10448
10449 if (!clock1 || !clock2)
10450 return false;
10451
10452 diff = abs(clock1 - clock2);
10453
10454 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10455 return true;
10456
10457 return false;
10458}
10459
Daniel Vetter25c5b262012-07-08 22:08:04 +020010460#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10461 list_for_each_entry((intel_crtc), \
10462 &(dev)->mode_config.crtc_list, \
10463 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010464 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010465
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010466static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010467intel_pipe_config_compare(struct drm_device *dev,
10468 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010469 struct intel_crtc_config *pipe_config)
10470{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010471#define PIPE_CONF_CHECK_X(name) \
10472 if (current_config->name != pipe_config->name) { \
10473 DRM_ERROR("mismatch in " #name " " \
10474 "(expected 0x%08x, found 0x%08x)\n", \
10475 current_config->name, \
10476 pipe_config->name); \
10477 return false; \
10478 }
10479
Daniel Vetter08a24032013-04-19 11:25:34 +020010480#define PIPE_CONF_CHECK_I(name) \
10481 if (current_config->name != pipe_config->name) { \
10482 DRM_ERROR("mismatch in " #name " " \
10483 "(expected %i, found %i)\n", \
10484 current_config->name, \
10485 pipe_config->name); \
10486 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010487 }
10488
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010489/* This is required for BDW+ where there is only one set of registers for
10490 * switching between high and low RR.
10491 * This macro can be used whenever a comparison has to be made between one
10492 * hw state and multiple sw state variables.
10493 */
10494#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10495 if ((current_config->name != pipe_config->name) && \
10496 (current_config->alt_name != pipe_config->name)) { \
10497 DRM_ERROR("mismatch in " #name " " \
10498 "(expected %i or %i, found %i)\n", \
10499 current_config->name, \
10500 current_config->alt_name, \
10501 pipe_config->name); \
10502 return false; \
10503 }
10504
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010505#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10506 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010507 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010508 "(expected %i, found %i)\n", \
10509 current_config->name & (mask), \
10510 pipe_config->name & (mask)); \
10511 return false; \
10512 }
10513
Ville Syrjälä5e550652013-09-06 23:29:07 +030010514#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10515 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10516 DRM_ERROR("mismatch in " #name " " \
10517 "(expected %i, found %i)\n", \
10518 current_config->name, \
10519 pipe_config->name); \
10520 return false; \
10521 }
10522
Daniel Vetterbb760062013-06-06 14:55:52 +020010523#define PIPE_CONF_QUIRK(quirk) \
10524 ((current_config->quirks | pipe_config->quirks) & (quirk))
10525
Daniel Vettereccb1402013-05-22 00:50:22 +020010526 PIPE_CONF_CHECK_I(cpu_transcoder);
10527
Daniel Vetter08a24032013-04-19 11:25:34 +020010528 PIPE_CONF_CHECK_I(has_pch_encoder);
10529 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010530 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10531 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10532 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10533 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10534 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010535
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010536 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010537
10538 if (INTEL_INFO(dev)->gen < 8) {
10539 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10540 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10541 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10542 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10543 PIPE_CONF_CHECK_I(dp_m_n.tu);
10544
10545 if (current_config->has_drrs) {
10546 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10547 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10548 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10549 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10550 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10551 }
10552 } else {
10553 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10554 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10555 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10556 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10557 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10558 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010559
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010560 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10561 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10562 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10563 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10564 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10565 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10566
10567 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10568 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10569 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10570 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10571 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10572 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10573
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010574 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010575 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010576 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10577 IS_VALLEYVIEW(dev))
10578 PIPE_CONF_CHECK_I(limited_color_range);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010579
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010580 PIPE_CONF_CHECK_I(has_audio);
10581
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010582 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10583 DRM_MODE_FLAG_INTERLACE);
10584
Daniel Vetterbb760062013-06-06 14:55:52 +020010585 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10586 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10587 DRM_MODE_FLAG_PHSYNC);
10588 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10589 DRM_MODE_FLAG_NHSYNC);
10590 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10591 DRM_MODE_FLAG_PVSYNC);
10592 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10593 DRM_MODE_FLAG_NVSYNC);
10594 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010595
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010596 PIPE_CONF_CHECK_I(pipe_src_w);
10597 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010598
Daniel Vetter99535992014-04-13 12:00:33 +020010599 /*
10600 * FIXME: BIOS likes to set up a cloned config with lvds+external
10601 * screen. Since we don't yet re-compute the pipe config when moving
10602 * just the lvds port away to another pipe the sw tracking won't match.
10603 *
10604 * Proper atomic modesets with recomputed global state will fix this.
10605 * Until then just don't check gmch state for inherited modes.
10606 */
10607 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10608 PIPE_CONF_CHECK_I(gmch_pfit.control);
10609 /* pfit ratios are autocomputed by the hw on gen4+ */
10610 if (INTEL_INFO(dev)->gen < 4)
10611 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10612 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10613 }
10614
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010615 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10616 if (current_config->pch_pfit.enabled) {
10617 PIPE_CONF_CHECK_I(pch_pfit.pos);
10618 PIPE_CONF_CHECK_I(pch_pfit.size);
10619 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010620
Jesse Barnese59150d2014-01-07 13:30:45 -080010621 /* BDW+ don't expose a synchronous way to read the state */
10622 if (IS_HASWELL(dev))
10623 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010624
Ville Syrjälä282740f2013-09-04 18:30:03 +030010625 PIPE_CONF_CHECK_I(double_wide);
10626
Daniel Vetter26804af2014-06-25 22:01:55 +030010627 PIPE_CONF_CHECK_X(ddi_pll_sel);
10628
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010629 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010630 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010631 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010632 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10633 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010634 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010635
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010636 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10637 PIPE_CONF_CHECK_I(pipe_bpp);
10638
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010639 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10640 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010641
Daniel Vetter66e985c2013-06-05 13:34:20 +020010642#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010643#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010644#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010645#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010646#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010647#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010648
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010649 return true;
10650}
10651
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010652static void
10653check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010654{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010655 struct intel_connector *connector;
10656
10657 list_for_each_entry(connector, &dev->mode_config.connector_list,
10658 base.head) {
10659 /* This also checks the encoder/connector hw state with the
10660 * ->get_hw_state callbacks. */
10661 intel_connector_check_state(connector);
10662
10663 WARN(&connector->new_encoder->base != connector->base.encoder,
10664 "connector's staged encoder doesn't match current encoder\n");
10665 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010666}
10667
10668static void
10669check_encoder_state(struct drm_device *dev)
10670{
10671 struct intel_encoder *encoder;
10672 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010673
Damien Lespiaub2784e12014-08-05 11:29:37 +010010674 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010675 bool enabled = false;
10676 bool active = false;
10677 enum pipe pipe, tracked_pipe;
10678
10679 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10680 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010681 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010682
10683 WARN(&encoder->new_crtc->base != encoder->base.crtc,
10684 "encoder's stage crtc doesn't match current crtc\n");
10685 WARN(encoder->connectors_active && !encoder->base.crtc,
10686 "encoder's active_connectors set, but no crtc\n");
10687
10688 list_for_each_entry(connector, &dev->mode_config.connector_list,
10689 base.head) {
10690 if (connector->base.encoder != &encoder->base)
10691 continue;
10692 enabled = true;
10693 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10694 active = true;
10695 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010696 /*
10697 * for MST connectors if we unplug the connector is gone
10698 * away but the encoder is still connected to a crtc
10699 * until a modeset happens in response to the hotplug.
10700 */
10701 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10702 continue;
10703
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010704 WARN(!!encoder->base.crtc != enabled,
10705 "encoder's enabled state mismatch "
10706 "(expected %i, found %i)\n",
10707 !!encoder->base.crtc, enabled);
10708 WARN(active && !encoder->base.crtc,
10709 "active encoder with no crtc\n");
10710
10711 WARN(encoder->connectors_active != active,
10712 "encoder's computed active state doesn't match tracked active state "
10713 "(expected %i, found %i)\n", active, encoder->connectors_active);
10714
10715 active = encoder->get_hw_state(encoder, &pipe);
10716 WARN(active != encoder->connectors_active,
10717 "encoder's hw state doesn't match sw tracking "
10718 "(expected %i, found %i)\n",
10719 encoder->connectors_active, active);
10720
10721 if (!encoder->base.crtc)
10722 continue;
10723
10724 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
10725 WARN(active && pipe != tracked_pipe,
10726 "active encoder's pipe doesn't match"
10727 "(expected %i, found %i)\n",
10728 tracked_pipe, pipe);
10729
10730 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010731}
10732
10733static void
10734check_crtc_state(struct drm_device *dev)
10735{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010736 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010737 struct intel_crtc *crtc;
10738 struct intel_encoder *encoder;
10739 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010740
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010741 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010742 bool enabled = false;
10743 bool active = false;
10744
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010745 memset(&pipe_config, 0, sizeof(pipe_config));
10746
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010747 DRM_DEBUG_KMS("[CRTC:%d]\n",
10748 crtc->base.base.id);
10749
10750 WARN(crtc->active && !crtc->base.enabled,
10751 "active crtc, but not enabled in sw tracking\n");
10752
Damien Lespiaub2784e12014-08-05 11:29:37 +010010753 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010754 if (encoder->base.crtc != &crtc->base)
10755 continue;
10756 enabled = true;
10757 if (encoder->connectors_active)
10758 active = true;
10759 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010760
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010761 WARN(active != crtc->active,
10762 "crtc's computed active state doesn't match tracked active state "
10763 "(expected %i, found %i)\n", active, crtc->active);
10764 WARN(enabled != crtc->base.enabled,
10765 "crtc's computed enabled state doesn't match tracked enabled state "
10766 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10767
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010768 active = dev_priv->display.get_pipe_config(crtc,
10769 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010770
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010771 /* hw state is inconsistent with the pipe quirk */
10772 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10773 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010774 active = crtc->active;
10775
Damien Lespiaub2784e12014-08-05 11:29:37 +010010776 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010777 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010778 if (encoder->base.crtc != &crtc->base)
10779 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010780 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010781 encoder->get_config(encoder, &pipe_config);
10782 }
10783
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010784 WARN(crtc->active != active,
10785 "crtc active state doesn't match with hw state "
10786 "(expected %i, found %i)\n", crtc->active, active);
10787
Daniel Vetterc0b03412013-05-28 12:05:54 +020010788 if (active &&
10789 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10790 WARN(1, "pipe state doesn't match!\n");
10791 intel_dump_pipe_config(crtc, &pipe_config,
10792 "[hw state]");
10793 intel_dump_pipe_config(crtc, &crtc->config,
10794 "[sw state]");
10795 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010796 }
10797}
10798
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010799static void
10800check_shared_dpll_state(struct drm_device *dev)
10801{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010802 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010803 struct intel_crtc *crtc;
10804 struct intel_dpll_hw_state dpll_hw_state;
10805 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010806
10807 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10808 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10809 int enabled_crtcs = 0, active_crtcs = 0;
10810 bool active;
10811
10812 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10813
10814 DRM_DEBUG_KMS("%s\n", pll->name);
10815
10816 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10817
10818 WARN(pll->active > pll->refcount,
10819 "more active pll users than references: %i vs %i\n",
10820 pll->active, pll->refcount);
10821 WARN(pll->active && !pll->on,
10822 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010823 WARN(pll->on && !pll->active,
10824 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010825 WARN(pll->on != active,
10826 "pll on state mismatch (expected %i, found %i)\n",
10827 pll->on, active);
10828
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010829 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010830 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10831 enabled_crtcs++;
10832 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10833 active_crtcs++;
10834 }
10835 WARN(pll->active != active_crtcs,
10836 "pll active crtcs mismatch (expected %i, found %i)\n",
10837 pll->active, active_crtcs);
10838 WARN(pll->refcount != enabled_crtcs,
10839 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10840 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010841
10842 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10843 sizeof(dpll_hw_state)),
10844 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010845 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010846}
10847
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010848void
10849intel_modeset_check_state(struct drm_device *dev)
10850{
10851 check_connector_state(dev);
10852 check_encoder_state(dev);
10853 check_crtc_state(dev);
10854 check_shared_dpll_state(dev);
10855}
10856
Ville Syrjälä18442d02013-09-13 16:00:08 +030010857void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10858 int dotclock)
10859{
10860 /*
10861 * FDI already provided one idea for the dotclock.
10862 * Yell if the encoder disagrees.
10863 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010864 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010865 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010866 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010867}
10868
Ville Syrjälä80715b22014-05-15 20:23:23 +030010869static void update_scanline_offset(struct intel_crtc *crtc)
10870{
10871 struct drm_device *dev = crtc->base.dev;
10872
10873 /*
10874 * The scanline counter increments at the leading edge of hsync.
10875 *
10876 * On most platforms it starts counting from vtotal-1 on the
10877 * first active line. That means the scanline counter value is
10878 * always one less than what we would expect. Ie. just after
10879 * start of vblank, which also occurs at start of hsync (on the
10880 * last active line), the scanline counter will read vblank_start-1.
10881 *
10882 * On gen2 the scanline counter starts counting from 1 instead
10883 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10884 * to keep the value positive), instead of adding one.
10885 *
10886 * On HSW+ the behaviour of the scanline counter depends on the output
10887 * type. For DP ports it behaves like most other platforms, but on HDMI
10888 * there's an extra 1 line difference. So we need to add two instead of
10889 * one to the value.
10890 */
10891 if (IS_GEN2(dev)) {
10892 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10893 int vtotal;
10894
10895 vtotal = mode->crtc_vtotal;
10896 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10897 vtotal /= 2;
10898
10899 crtc->scanline_offset = vtotal - 1;
10900 } else if (HAS_DDI(dev) &&
10901 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI)) {
10902 crtc->scanline_offset = 2;
10903 } else
10904 crtc->scanline_offset = 1;
10905}
10906
Daniel Vetterf30da182013-04-11 20:22:50 +020010907static int __intel_set_mode(struct drm_crtc *crtc,
10908 struct drm_display_mode *mode,
10909 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010910{
10911 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010912 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010913 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010914 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010915 struct intel_crtc *intel_crtc;
10916 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010917 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010918
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010919 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010920 if (!saved_mode)
10921 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010922
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010923 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010924 &prepare_pipes, &disable_pipes);
10925
Tim Gardner3ac18232012-12-07 07:54:26 -070010926 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010927
Daniel Vetter25c5b262012-07-08 22:08:04 +020010928 /* Hack: Because we don't (yet) support global modeset on multiple
10929 * crtcs, we don't keep track of the new mode for more than one crtc.
10930 * Hence simply check whether any bit is set in modeset_pipes in all the
10931 * pieces of code that are not yet converted to deal with mutliple crtcs
10932 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010933 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010934 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010935 if (IS_ERR(pipe_config)) {
10936 ret = PTR_ERR(pipe_config);
10937 pipe_config = NULL;
10938
Tim Gardner3ac18232012-12-07 07:54:26 -070010939 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010940 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010941 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10942 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010943 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010944 }
10945
Jesse Barnes30a970c2013-11-04 13:48:12 -080010946 /*
10947 * See if the config requires any additional preparation, e.g.
10948 * to adjust global state with pipes off. We need to do this
10949 * here so we can get the modeset_pipe updated config for the new
10950 * mode set on this crtc. For other crtcs we need to use the
10951 * adjusted_mode bits in the crtc directly.
10952 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010953 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010954 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010955
Ville Syrjäläc164f832013-11-05 22:34:12 +020010956 /* may have added more to prepare_pipes than we should */
10957 prepare_pipes &= ~disable_pipes;
10958 }
10959
Daniel Vetter460da9162013-03-27 00:44:51 +010010960 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10961 intel_crtc_disable(&intel_crtc->base);
10962
Daniel Vetterea9d7582012-07-10 10:42:52 +020010963 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10964 if (intel_crtc->base.enabled)
10965 dev_priv->display.crtc_disable(&intel_crtc->base);
10966 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010967
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010968 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10969 * to set it here already despite that we pass it down the callchain.
10970 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010971 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010972 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010973 /* mode_set/enable/disable functions rely on a correct pipe
10974 * config. */
10975 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010976 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010977
10978 /*
10979 * Calculate and store various constants which
10980 * are later needed by vblank and swap-completion
10981 * timestamping. They are derived from true hwmode.
10982 */
10983 drm_calc_timestamping_constants(crtc,
10984 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010985 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010986
Daniel Vetterea9d7582012-07-10 10:42:52 +020010987 /* Only after disabling all output pipelines that will be changed can we
10988 * update the the output configuration. */
10989 intel_modeset_update_state(dev, prepare_pipes);
10990
Daniel Vetter47fab732012-10-26 10:58:18 +020010991 if (dev_priv->display.modeset_global_resources)
10992 dev_priv->display.modeset_global_resources(dev);
10993
Daniel Vettera6778b32012-07-02 09:56:42 +020010994 /* Set up the DPLL and any encoders state that needs to adjust or depend
10995 * on the DPLL.
10996 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010997 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070010998 struct drm_framebuffer *old_fb = crtc->primary->fb;
10999 struct drm_i915_gem_object *old_obj = intel_fb_obj(old_fb);
11000 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Daniel Vetter4c107942014-04-24 23:55:05 +020011001
11002 mutex_lock(&dev->struct_mutex);
11003 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vettera071fa02014-06-18 23:28:09 +020011004 obj,
Daniel Vetter4c107942014-04-24 23:55:05 +020011005 NULL);
11006 if (ret != 0) {
11007 DRM_ERROR("pin & fence failed\n");
11008 mutex_unlock(&dev->struct_mutex);
11009 goto done;
11010 }
Matt Roper2ff8fde2014-07-08 07:50:07 -070011011 if (old_fb)
Daniel Vettera071fa02014-06-18 23:28:09 +020011012 intel_unpin_fb_obj(old_obj);
Daniel Vettera071fa02014-06-18 23:28:09 +020011013 i915_gem_track_fb(old_obj, obj,
11014 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Daniel Vetter4c107942014-04-24 23:55:05 +020011015 mutex_unlock(&dev->struct_mutex);
11016
11017 crtc->primary->fb = fb;
11018 crtc->x = x;
11019 crtc->y = y;
11020
Daniel Vetter4271b752014-04-24 23:55:00 +020011021 ret = dev_priv->display.crtc_mode_set(&intel_crtc->base,
11022 x, y, fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011023 if (ret)
11024 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020011025 }
11026
11027 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011028 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11029 update_scanline_offset(intel_crtc);
11030
Daniel Vetter25c5b262012-07-08 22:08:04 +020011031 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011032 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011033
Daniel Vettera6778b32012-07-02 09:56:42 +020011034 /* FIXME: add subpixel order */
11035done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011036 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011037 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011038
Tim Gardner3ac18232012-12-07 07:54:26 -070011039out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011040 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070011041 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011042 return ret;
11043}
11044
Damien Lespiaue7457a92013-08-08 22:28:59 +010011045static int intel_set_mode(struct drm_crtc *crtc,
11046 struct drm_display_mode *mode,
11047 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011048{
11049 int ret;
11050
11051 ret = __intel_set_mode(crtc, mode, x, y, fb);
11052
11053 if (ret == 0)
11054 intel_modeset_check_state(crtc->dev);
11055
11056 return ret;
11057}
11058
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011059void intel_crtc_restore_mode(struct drm_crtc *crtc)
11060{
Matt Roperf4510a22014-04-01 15:22:40 -070011061 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011062}
11063
Daniel Vetter25c5b262012-07-08 22:08:04 +020011064#undef for_each_intel_crtc_masked
11065
Daniel Vetterd9e55602012-07-04 22:16:09 +020011066static void intel_set_config_free(struct intel_set_config *config)
11067{
11068 if (!config)
11069 return;
11070
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011071 kfree(config->save_connector_encoders);
11072 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011073 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011074 kfree(config);
11075}
11076
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011077static int intel_set_config_save_state(struct drm_device *dev,
11078 struct intel_set_config *config)
11079{
Ville Syrjälä76688512014-01-10 11:28:06 +020011080 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011081 struct drm_encoder *encoder;
11082 struct drm_connector *connector;
11083 int count;
11084
Ville Syrjälä76688512014-01-10 11:28:06 +020011085 config->save_crtc_enabled =
11086 kcalloc(dev->mode_config.num_crtc,
11087 sizeof(bool), GFP_KERNEL);
11088 if (!config->save_crtc_enabled)
11089 return -ENOMEM;
11090
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011091 config->save_encoder_crtcs =
11092 kcalloc(dev->mode_config.num_encoder,
11093 sizeof(struct drm_crtc *), GFP_KERNEL);
11094 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011095 return -ENOMEM;
11096
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011097 config->save_connector_encoders =
11098 kcalloc(dev->mode_config.num_connector,
11099 sizeof(struct drm_encoder *), GFP_KERNEL);
11100 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011101 return -ENOMEM;
11102
11103 /* Copy data. Note that driver private data is not affected.
11104 * Should anything bad happen only the expected state is
11105 * restored, not the drivers personal bookkeeping.
11106 */
11107 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011108 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011109 config->save_crtc_enabled[count++] = crtc->enabled;
11110 }
11111
11112 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011113 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011114 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011115 }
11116
11117 count = 0;
11118 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011119 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011120 }
11121
11122 return 0;
11123}
11124
11125static void intel_set_config_restore_state(struct drm_device *dev,
11126 struct intel_set_config *config)
11127{
Ville Syrjälä76688512014-01-10 11:28:06 +020011128 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011129 struct intel_encoder *encoder;
11130 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011131 int count;
11132
11133 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011134 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011135 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011136
11137 if (crtc->new_enabled)
11138 crtc->new_config = &crtc->config;
11139 else
11140 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011141 }
11142
11143 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011144 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011145 encoder->new_crtc =
11146 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011147 }
11148
11149 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011150 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11151 connector->new_encoder =
11152 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011153 }
11154}
11155
Imre Deake3de42b2013-05-03 19:44:07 +020011156static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011157is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011158{
11159 int i;
11160
Chris Wilson2e57f472013-07-17 12:14:40 +010011161 if (set->num_connectors == 0)
11162 return false;
11163
11164 if (WARN_ON(set->connectors == NULL))
11165 return false;
11166
11167 for (i = 0; i < set->num_connectors; i++)
11168 if (set->connectors[i]->encoder &&
11169 set->connectors[i]->encoder->crtc == set->crtc &&
11170 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011171 return true;
11172
11173 return false;
11174}
11175
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011176static void
11177intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11178 struct intel_set_config *config)
11179{
11180
11181 /* We should be able to check here if the fb has the same properties
11182 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011183 if (is_crtc_connector_off(set)) {
11184 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011185 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011186 /*
11187 * If we have no fb, we can only flip as long as the crtc is
11188 * active, otherwise we need a full mode set. The crtc may
11189 * be active if we've only disabled the primary plane, or
11190 * in fastboot situations.
11191 */
Matt Roperf4510a22014-04-01 15:22:40 -070011192 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011193 struct intel_crtc *intel_crtc =
11194 to_intel_crtc(set->crtc);
11195
Matt Roper3b150f02014-05-29 08:06:53 -070011196 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011197 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11198 config->fb_changed = true;
11199 } else {
11200 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11201 config->mode_changed = true;
11202 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011203 } else if (set->fb == NULL) {
11204 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011205 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011206 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011207 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011208 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011209 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011210 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011211 }
11212
Daniel Vetter835c5872012-07-10 18:11:08 +020011213 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011214 config->fb_changed = true;
11215
11216 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11217 DRM_DEBUG_KMS("modes are different, full mode set\n");
11218 drm_mode_debug_printmodeline(&set->crtc->mode);
11219 drm_mode_debug_printmodeline(set->mode);
11220 config->mode_changed = true;
11221 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011222
11223 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11224 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011225}
11226
Daniel Vetter2e431052012-07-04 22:42:15 +020011227static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011228intel_modeset_stage_output_state(struct drm_device *dev,
11229 struct drm_mode_set *set,
11230 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011231{
Daniel Vetter9a935852012-07-05 22:34:27 +020011232 struct intel_connector *connector;
11233 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011234 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011235 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011236
Damien Lespiau9abdda72013-02-13 13:29:23 +000011237 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011238 * of connectors. For paranoia, double-check this. */
11239 WARN_ON(!set->fb && (set->num_connectors != 0));
11240 WARN_ON(set->fb && (set->num_connectors == 0));
11241
Daniel Vetter9a935852012-07-05 22:34:27 +020011242 list_for_each_entry(connector, &dev->mode_config.connector_list,
11243 base.head) {
11244 /* Otherwise traverse passed in connector list and get encoders
11245 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011246 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011247 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011248 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011249 break;
11250 }
11251 }
11252
Daniel Vetter9a935852012-07-05 22:34:27 +020011253 /* If we disable the crtc, disable all its connectors. Also, if
11254 * the connector is on the changing crtc but not on the new
11255 * connector list, disable it. */
11256 if ((!set->fb || ro == set->num_connectors) &&
11257 connector->base.encoder &&
11258 connector->base.encoder->crtc == set->crtc) {
11259 connector->new_encoder = NULL;
11260
11261 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11262 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011263 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011264 }
11265
11266
11267 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011268 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011269 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011270 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011271 }
11272 /* connector->new_encoder is now updated for all connectors. */
11273
11274 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011275 list_for_each_entry(connector, &dev->mode_config.connector_list,
11276 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011277 struct drm_crtc *new_crtc;
11278
Daniel Vetter9a935852012-07-05 22:34:27 +020011279 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011280 continue;
11281
Daniel Vetter9a935852012-07-05 22:34:27 +020011282 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011283
11284 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011285 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011286 new_crtc = set->crtc;
11287 }
11288
11289 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011290 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11291 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011292 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011293 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011294 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011295
11296 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11297 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011298 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011299 new_crtc->base.id);
11300 }
11301
11302 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011303 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011304 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011305 list_for_each_entry(connector,
11306 &dev->mode_config.connector_list,
11307 base.head) {
11308 if (connector->new_encoder == encoder) {
11309 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011310 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011311 }
11312 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011313
11314 if (num_connectors == 0)
11315 encoder->new_crtc = NULL;
11316 else if (num_connectors > 1)
11317 return -EINVAL;
11318
Daniel Vetter9a935852012-07-05 22:34:27 +020011319 /* Only now check for crtc changes so we don't miss encoders
11320 * that will be disabled. */
11321 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011322 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011323 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011324 }
11325 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011326 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011327 list_for_each_entry(connector, &dev->mode_config.connector_list,
11328 base.head) {
11329 if (connector->new_encoder)
11330 if (connector->new_encoder != connector->encoder)
11331 connector->encoder = connector->new_encoder;
11332 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011333 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011334 crtc->new_enabled = false;
11335
Damien Lespiaub2784e12014-08-05 11:29:37 +010011336 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011337 if (encoder->new_crtc == crtc) {
11338 crtc->new_enabled = true;
11339 break;
11340 }
11341 }
11342
11343 if (crtc->new_enabled != crtc->base.enabled) {
11344 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11345 crtc->new_enabled ? "en" : "dis");
11346 config->mode_changed = true;
11347 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011348
11349 if (crtc->new_enabled)
11350 crtc->new_config = &crtc->config;
11351 else
11352 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011353 }
11354
Daniel Vetter2e431052012-07-04 22:42:15 +020011355 return 0;
11356}
11357
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011358static void disable_crtc_nofb(struct intel_crtc *crtc)
11359{
11360 struct drm_device *dev = crtc->base.dev;
11361 struct intel_encoder *encoder;
11362 struct intel_connector *connector;
11363
11364 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11365 pipe_name(crtc->pipe));
11366
11367 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11368 if (connector->new_encoder &&
11369 connector->new_encoder->new_crtc == crtc)
11370 connector->new_encoder = NULL;
11371 }
11372
Damien Lespiaub2784e12014-08-05 11:29:37 +010011373 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011374 if (encoder->new_crtc == crtc)
11375 encoder->new_crtc = NULL;
11376 }
11377
11378 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011379 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011380}
11381
Daniel Vetter2e431052012-07-04 22:42:15 +020011382static int intel_crtc_set_config(struct drm_mode_set *set)
11383{
11384 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011385 struct drm_mode_set save_set;
11386 struct intel_set_config *config;
11387 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011388
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011389 BUG_ON(!set);
11390 BUG_ON(!set->crtc);
11391 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011392
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011393 /* Enforce sane interface api - has been abused by the fb helper. */
11394 BUG_ON(!set->mode && set->fb);
11395 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011396
Daniel Vetter2e431052012-07-04 22:42:15 +020011397 if (set->fb) {
11398 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11399 set->crtc->base.id, set->fb->base.id,
11400 (int)set->num_connectors, set->x, set->y);
11401 } else {
11402 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011403 }
11404
11405 dev = set->crtc->dev;
11406
11407 ret = -ENOMEM;
11408 config = kzalloc(sizeof(*config), GFP_KERNEL);
11409 if (!config)
11410 goto out_config;
11411
11412 ret = intel_set_config_save_state(dev, config);
11413 if (ret)
11414 goto out_config;
11415
11416 save_set.crtc = set->crtc;
11417 save_set.mode = &set->crtc->mode;
11418 save_set.x = set->crtc->x;
11419 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011420 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011421
11422 /* Compute whether we need a full modeset, only an fb base update or no
11423 * change at all. In the future we might also check whether only the
11424 * mode changed, e.g. for LVDS where we only change the panel fitter in
11425 * such cases. */
11426 intel_set_config_compute_mode_changes(set, config);
11427
Daniel Vetter9a935852012-07-05 22:34:27 +020011428 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011429 if (ret)
11430 goto fail;
11431
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011432 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011433 ret = intel_set_mode(set->crtc, set->mode,
11434 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011435 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011436 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
11437
Ville Syrjälä4878cae2013-02-18 19:08:48 +020011438 intel_crtc_wait_for_pending_flips(set->crtc);
11439
Daniel Vetter4f660f42012-07-02 09:47:37 +020011440 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020011441 set->x, set->y, set->fb);
Matt Roper3b150f02014-05-29 08:06:53 -070011442
11443 /*
11444 * We need to make sure the primary plane is re-enabled if it
11445 * has previously been turned off.
11446 */
11447 if (!intel_crtc->primary_enabled && ret == 0) {
11448 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011449 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011450 }
11451
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011452 /*
11453 * In the fastboot case this may be our only check of the
11454 * state after boot. It would be better to only do it on
11455 * the first update, but we don't have a nice way of doing that
11456 * (and really, set_config isn't used much for high freq page
11457 * flipping, so increasing its cost here shouldn't be a big
11458 * deal).
11459 */
Jani Nikulad330a952014-01-21 11:24:25 +020011460 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011461 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011462 }
11463
Chris Wilson2d05eae2013-05-03 17:36:25 +010011464 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011465 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11466 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011467fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011468 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011469
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011470 /*
11471 * HACK: if the pipe was on, but we didn't have a framebuffer,
11472 * force the pipe off to avoid oopsing in the modeset code
11473 * due to fb==NULL. This should only happen during boot since
11474 * we don't yet reconstruct the FB from the hardware state.
11475 */
11476 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11477 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11478
Chris Wilson2d05eae2013-05-03 17:36:25 +010011479 /* Try to restore the config */
11480 if (config->mode_changed &&
11481 intel_set_mode(save_set.crtc, save_set.mode,
11482 save_set.x, save_set.y, save_set.fb))
11483 DRM_ERROR("failed to restore config after modeset failure\n");
11484 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011485
Daniel Vetterd9e55602012-07-04 22:16:09 +020011486out_config:
11487 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011488 return ret;
11489}
11490
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011491static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011492 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011493 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011494 .destroy = intel_crtc_destroy,
11495 .page_flip = intel_crtc_page_flip,
11496};
11497
Daniel Vetter53589012013-06-05 13:34:16 +020011498static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11499 struct intel_shared_dpll *pll,
11500 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011501{
Daniel Vetter53589012013-06-05 13:34:16 +020011502 uint32_t val;
11503
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011504 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011505 return false;
11506
Daniel Vetter53589012013-06-05 13:34:16 +020011507 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011508 hw_state->dpll = val;
11509 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11510 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011511
11512 return val & DPLL_VCO_ENABLE;
11513}
11514
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011515static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11516 struct intel_shared_dpll *pll)
11517{
11518 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
11519 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
11520}
11521
Daniel Vettere7b903d2013-06-05 13:34:14 +020011522static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11523 struct intel_shared_dpll *pll)
11524{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011525 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011526 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011527
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011528 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11529
11530 /* Wait for the clocks to stabilize. */
11531 POSTING_READ(PCH_DPLL(pll->id));
11532 udelay(150);
11533
11534 /* The pixel multiplier can only be updated once the
11535 * DPLL is enabled and the clocks are stable.
11536 *
11537 * So write it again.
11538 */
11539 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
11540 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011541 udelay(200);
11542}
11543
11544static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11545 struct intel_shared_dpll *pll)
11546{
11547 struct drm_device *dev = dev_priv->dev;
11548 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011549
11550 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011551 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011552 if (intel_crtc_to_shared_dpll(crtc) == pll)
11553 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11554 }
11555
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011556 I915_WRITE(PCH_DPLL(pll->id), 0);
11557 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011558 udelay(200);
11559}
11560
Daniel Vetter46edb022013-06-05 13:34:12 +020011561static char *ibx_pch_dpll_names[] = {
11562 "PCH DPLL A",
11563 "PCH DPLL B",
11564};
11565
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011566static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011567{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011568 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011569 int i;
11570
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011571 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011572
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011573 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011574 dev_priv->shared_dplls[i].id = i;
11575 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011576 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011577 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11578 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011579 dev_priv->shared_dplls[i].get_hw_state =
11580 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011581 }
11582}
11583
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011584static void intel_shared_dpll_init(struct drm_device *dev)
11585{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011586 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011587
Daniel Vetter9cd86932014-06-25 22:01:57 +030011588 if (HAS_DDI(dev))
11589 intel_ddi_pll_init(dev);
11590 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011591 ibx_pch_dpll_init(dev);
11592 else
11593 dev_priv->num_shared_dpll = 0;
11594
11595 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011596}
11597
Matt Roper465c1202014-05-29 08:06:54 -070011598static int
11599intel_primary_plane_disable(struct drm_plane *plane)
11600{
11601 struct drm_device *dev = plane->dev;
Matt Roper465c1202014-05-29 08:06:54 -070011602 struct intel_crtc *intel_crtc;
11603
11604 if (!plane->fb)
11605 return 0;
11606
11607 BUG_ON(!plane->crtc);
11608
11609 intel_crtc = to_intel_crtc(plane->crtc);
11610
11611 /*
11612 * Even though we checked plane->fb above, it's still possible that
11613 * the primary plane has been implicitly disabled because the crtc
11614 * coordinates given weren't visible, or because we detected
11615 * that it was 100% covered by a sprite plane. Or, the CRTC may be
11616 * off and we've set a fb, but haven't actually turned on the CRTC yet.
11617 * In either case, we need to unpin the FB and let the fb pointer get
11618 * updated, but otherwise we don't need to touch the hardware.
11619 */
11620 if (!intel_crtc->primary_enabled)
11621 goto disable_unpin;
11622
11623 intel_crtc_wait_for_pending_flips(plane->crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011624 intel_disable_primary_hw_plane(plane, plane->crtc);
11625
Matt Roper465c1202014-05-29 08:06:54 -070011626disable_unpin:
Matt Roper4c345742014-07-09 16:22:10 -070011627 mutex_lock(&dev->struct_mutex);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011628 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL,
Daniel Vettera071fa02014-06-18 23:28:09 +020011629 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe));
Matt Roper2ff8fde2014-07-08 07:50:07 -070011630 intel_unpin_fb_obj(intel_fb_obj(plane->fb));
Matt Roper4c345742014-07-09 16:22:10 -070011631 mutex_unlock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011632 plane->fb = NULL;
11633
11634 return 0;
11635}
11636
11637static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011638intel_check_primary_plane(struct drm_plane *plane,
11639 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011640{
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011641 struct drm_crtc *crtc = state->crtc;
11642 struct drm_framebuffer *fb = state->fb;
11643 struct drm_rect *dest = &state->dst;
11644 struct drm_rect *src = &state->src;
11645 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011646 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011647
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011648 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011649 src, dest, clip,
11650 DRM_PLANE_HELPER_NO_SCALING,
11651 DRM_PLANE_HELPER_NO_SCALING,
11652 false, true, &state->visible);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011653 if (ret)
11654 return ret;
11655
11656 /* no fb bound */
11657 if (state->visible && !fb) {
11658 DRM_ERROR("No FB bound\n");
11659 return -EINVAL;
11660 }
11661
11662 return 0;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011663}
11664
11665static int
11666intel_commit_primary_plane(struct drm_plane *plane,
11667 struct intel_plane_state *state)
11668{
11669 struct drm_crtc *crtc = state->crtc;
11670 struct drm_framebuffer *fb = state->fb;
Matt Roper465c1202014-05-29 08:06:54 -070011671 struct drm_device *dev = crtc->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011672 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper465c1202014-05-29 08:06:54 -070011673 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011674 enum pipe pipe = intel_crtc->pipe;
11675 struct drm_framebuffer *old_fb = plane->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -070011676 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11677 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011678 struct intel_plane *intel_plane = to_intel_plane(plane);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011679 struct drm_rect *src = &state->src;
Matt Roper465c1202014-05-29 08:06:54 -070011680 int ret;
11681
Matt Roper465c1202014-05-29 08:06:54 -070011682 intel_crtc_wait_for_pending_flips(crtc);
11683
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011684 if (intel_crtc_has_pending_flip(crtc)) {
11685 DRM_ERROR("pipe is still busy with an old pageflip\n");
11686 return -EBUSY;
Matt Roper465c1202014-05-29 08:06:54 -070011687 }
11688
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011689 if (plane->fb != fb) {
11690 mutex_lock(&dev->struct_mutex);
11691 ret = intel_pin_and_fence_fb_obj(dev, obj, NULL);
11692 if (ret == 0)
11693 i915_gem_track_fb(old_obj, obj,
11694 INTEL_FRONTBUFFER_PRIMARY(pipe));
11695 mutex_unlock(&dev->struct_mutex);
11696 if (ret != 0) {
11697 DRM_DEBUG_KMS("pin & fence failed\n");
11698 return ret;
11699 }
11700 }
11701
11702 crtc->primary->fb = fb;
11703 crtc->x = src->x1;
11704 crtc->y = src->y1;
11705
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011706 intel_plane->crtc_x = state->orig_dst.x1;
11707 intel_plane->crtc_y = state->orig_dst.y1;
11708 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11709 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11710 intel_plane->src_x = state->orig_src.x1;
11711 intel_plane->src_y = state->orig_src.y1;
11712 intel_plane->src_w = drm_rect_width(&state->orig_src);
11713 intel_plane->src_h = drm_rect_height(&state->orig_src);
Sonika Jindalce54d852014-08-21 11:44:39 +053011714 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011715
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011716 if (intel_crtc->active) {
11717 /*
11718 * FBC does not work on some platforms for rotated
11719 * planes, so disable it when rotation is not 0 and
11720 * update it when rotation is set back to 0.
11721 *
11722 * FIXME: This is redundant with the fbc update done in
11723 * the primary plane enable function except that that
11724 * one is done too late. We eventually need to unify
11725 * this.
11726 */
11727 if (intel_crtc->primary_enabled &&
11728 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11729 dev_priv->fbc.plane == intel_crtc->plane &&
11730 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11731 intel_disable_fbc(dev);
11732 }
11733
11734 if (state->visible) {
11735 bool was_enabled = intel_crtc->primary_enabled;
11736
11737 /* FIXME: kill this fastboot hack */
11738 intel_update_pipe_size(intel_crtc);
11739
11740 intel_crtc->primary_enabled = true;
11741
11742 dev_priv->display.update_primary_plane(crtc, plane->fb,
11743 crtc->x, crtc->y);
11744
11745 /*
11746 * BDW signals flip done immediately if the plane
11747 * is disabled, even if the plane enable is already
11748 * armed to occur at the next vblank :(
11749 */
11750 if (IS_BROADWELL(dev) && !was_enabled)
11751 intel_wait_for_vblank(dev, intel_crtc->pipe);
11752 } else {
11753 /*
11754 * If clipping results in a non-visible primary plane,
11755 * we'll disable the primary plane. Note that this is
11756 * a bit different than what happens if userspace
11757 * explicitly disables the plane by passing fb=0
11758 * because plane->fb still gets set and pinned.
11759 */
11760 intel_disable_primary_hw_plane(plane, crtc);
11761 }
11762
11763 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
11764
11765 mutex_lock(&dev->struct_mutex);
11766 intel_update_fbc(dev);
11767 mutex_unlock(&dev->struct_mutex);
11768 }
11769
11770 if (old_fb && old_fb != fb) {
11771 if (intel_crtc->active)
11772 intel_wait_for_vblank(dev, intel_crtc->pipe);
11773
11774 mutex_lock(&dev->struct_mutex);
11775 intel_unpin_fb_obj(old_obj);
11776 mutex_unlock(&dev->struct_mutex);
11777 }
11778
Matt Roper465c1202014-05-29 08:06:54 -070011779 return 0;
11780}
11781
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011782static int
11783intel_primary_plane_setplane(struct drm_plane *plane, struct drm_crtc *crtc,
11784 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11785 unsigned int crtc_w, unsigned int crtc_h,
11786 uint32_t src_x, uint32_t src_y,
11787 uint32_t src_w, uint32_t src_h)
11788{
11789 struct intel_plane_state state;
11790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11791 int ret;
11792
11793 state.crtc = crtc;
11794 state.fb = fb;
11795
11796 /* sample coordinates in 16.16 fixed point */
11797 state.src.x1 = src_x;
11798 state.src.x2 = src_x + src_w;
11799 state.src.y1 = src_y;
11800 state.src.y2 = src_y + src_h;
11801
11802 /* integer pixels */
11803 state.dst.x1 = crtc_x;
11804 state.dst.x2 = crtc_x + crtc_w;
11805 state.dst.y1 = crtc_y;
11806 state.dst.y2 = crtc_y + crtc_h;
11807
11808 state.clip.x1 = 0;
11809 state.clip.y1 = 0;
11810 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11811 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11812
11813 state.orig_src = state.src;
11814 state.orig_dst = state.dst;
11815
11816 ret = intel_check_primary_plane(plane, &state);
11817 if (ret)
11818 return ret;
11819
11820 intel_commit_primary_plane(plane, &state);
11821
11822 return 0;
11823}
11824
Matt Roper3d7d6512014-06-10 08:28:13 -070011825/* Common destruction function for both primary and cursor planes */
11826static void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070011827{
11828 struct intel_plane *intel_plane = to_intel_plane(plane);
11829 drm_plane_cleanup(plane);
11830 kfree(intel_plane);
11831}
11832
11833static const struct drm_plane_funcs intel_primary_plane_funcs = {
11834 .update_plane = intel_primary_plane_setplane,
11835 .disable_plane = intel_primary_plane_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070011836 .destroy = intel_plane_destroy,
Sonika Jindal48404c12014-08-22 14:06:04 +053011837 .set_property = intel_plane_set_property
Matt Roper465c1202014-05-29 08:06:54 -070011838};
11839
11840static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
11841 int pipe)
11842{
11843 struct intel_plane *primary;
11844 const uint32_t *intel_primary_formats;
11845 int num_formats;
11846
11847 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
11848 if (primary == NULL)
11849 return NULL;
11850
11851 primary->can_scale = false;
11852 primary->max_downscale = 1;
11853 primary->pipe = pipe;
11854 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053011855 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roper465c1202014-05-29 08:06:54 -070011856 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
11857 primary->plane = !pipe;
11858
11859 if (INTEL_INFO(dev)->gen <= 3) {
11860 intel_primary_formats = intel_primary_formats_gen2;
11861 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
11862 } else {
11863 intel_primary_formats = intel_primary_formats_gen4;
11864 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
11865 }
11866
11867 drm_universal_plane_init(dev, &primary->base, 0,
11868 &intel_primary_plane_funcs,
11869 intel_primary_formats, num_formats,
11870 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053011871
11872 if (INTEL_INFO(dev)->gen >= 4) {
11873 if (!dev->mode_config.rotation_property)
11874 dev->mode_config.rotation_property =
11875 drm_mode_create_rotation_property(dev,
11876 BIT(DRM_ROTATE_0) |
11877 BIT(DRM_ROTATE_180));
11878 if (dev->mode_config.rotation_property)
11879 drm_object_attach_property(&primary->base.base,
11880 dev->mode_config.rotation_property,
11881 primary->rotation);
11882 }
11883
Matt Roper465c1202014-05-29 08:06:54 -070011884 return &primary->base;
11885}
11886
Matt Roper3d7d6512014-06-10 08:28:13 -070011887static int
11888intel_cursor_plane_disable(struct drm_plane *plane)
11889{
11890 if (!plane->fb)
11891 return 0;
11892
11893 BUG_ON(!plane->crtc);
11894
11895 return intel_crtc_cursor_set_obj(plane->crtc, NULL, 0, 0);
11896}
11897
11898static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030011899intel_check_cursor_plane(struct drm_plane *plane,
11900 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070011901{
Gustavo Padovan852e7872014-09-05 17:22:31 -030011902 struct drm_crtc *crtc = state->crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011903 struct drm_device *dev = crtc->dev;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011904 struct drm_framebuffer *fb = state->fb;
11905 struct drm_rect *dest = &state->dst;
11906 struct drm_rect *src = &state->src;
11907 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011908 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11909 int crtc_w, crtc_h;
11910 unsigned stride;
11911 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011912
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011913 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030011914 src, dest, clip,
11915 DRM_PLANE_HELPER_NO_SCALING,
11916 DRM_PLANE_HELPER_NO_SCALING,
11917 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011918 if (ret)
11919 return ret;
11920
11921
11922 /* if we want to turn off the cursor ignore width and height */
11923 if (!obj)
11924 return 0;
11925
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011926 /* Check for which cursor types we support */
11927 crtc_w = drm_rect_width(&state->orig_dst);
11928 crtc_h = drm_rect_height(&state->orig_dst);
11929 if (!cursor_size_ok(dev, crtc_w, crtc_h)) {
11930 DRM_DEBUG("Cursor dimension not supported\n");
11931 return -EINVAL;
11932 }
11933
11934 stride = roundup_pow_of_two(crtc_w) * 4;
11935 if (obj->base.size < stride * crtc_h) {
11936 DRM_DEBUG_KMS("buffer is too small\n");
11937 return -ENOMEM;
11938 }
11939
Gustavo Padovane391ea82014-09-24 14:20:25 -030011940 if (fb == crtc->cursor->fb)
11941 return 0;
11942
Gustavo Padovan757f9a32014-09-24 14:20:24 -030011943 /* we only need to pin inside GTT if cursor is non-phy */
11944 mutex_lock(&dev->struct_mutex);
11945 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
11946 DRM_DEBUG_KMS("cursor cannot be tiled\n");
11947 ret = -EINVAL;
11948 }
11949 mutex_unlock(&dev->struct_mutex);
11950
11951 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011952}
11953
11954static int
11955intel_commit_cursor_plane(struct drm_plane *plane,
11956 struct intel_plane_state *state)
11957{
11958 struct drm_crtc *crtc = state->crtc;
11959 struct drm_framebuffer *fb = state->fb;
Matt Roper3d7d6512014-06-10 08:28:13 -070011960 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11961 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
11962 struct drm_i915_gem_object *obj = intel_fb->obj;
Gustavo Padovan852e7872014-09-05 17:22:31 -030011963 int crtc_w, crtc_h;
Matt Roper3d7d6512014-06-10 08:28:13 -070011964
Gustavo Padovan852e7872014-09-05 17:22:31 -030011965 crtc->cursor_x = state->orig_dst.x1;
11966 crtc->cursor_y = state->orig_dst.y1;
Matt Roper3d7d6512014-06-10 08:28:13 -070011967 if (fb != crtc->cursor->fb) {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011968 crtc_w = drm_rect_width(&state->orig_dst);
11969 crtc_h = drm_rect_height(&state->orig_dst);
Matt Roper3d7d6512014-06-10 08:28:13 -070011970 return intel_crtc_cursor_set_obj(crtc, obj, crtc_w, crtc_h);
11971 } else {
Gustavo Padovan852e7872014-09-05 17:22:31 -030011972 intel_crtc_update_cursor(crtc, state->visible);
Daniel Vetter4ed91092014-08-08 20:27:01 +020011973
11974 intel_frontbuffer_flip(crtc->dev,
11975 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe));
11976
Matt Roper3d7d6512014-06-10 08:28:13 -070011977 return 0;
11978 }
11979}
Gustavo Padovan852e7872014-09-05 17:22:31 -030011980
11981static int
11982intel_cursor_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
11983 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11984 unsigned int crtc_w, unsigned int crtc_h,
11985 uint32_t src_x, uint32_t src_y,
11986 uint32_t src_w, uint32_t src_h)
11987{
11988 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11989 struct intel_plane_state state;
11990 int ret;
11991
11992 state.crtc = crtc;
11993 state.fb = fb;
11994
11995 /* sample coordinates in 16.16 fixed point */
11996 state.src.x1 = src_x;
11997 state.src.x2 = src_x + src_w;
11998 state.src.y1 = src_y;
11999 state.src.y2 = src_y + src_h;
12000
12001 /* integer pixels */
12002 state.dst.x1 = crtc_x;
12003 state.dst.x2 = crtc_x + crtc_w;
12004 state.dst.y1 = crtc_y;
12005 state.dst.y2 = crtc_y + crtc_h;
12006
12007 state.clip.x1 = 0;
12008 state.clip.y1 = 0;
12009 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
12010 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
12011
12012 state.orig_src = state.src;
12013 state.orig_dst = state.dst;
12014
12015 ret = intel_check_cursor_plane(plane, &state);
12016 if (ret)
12017 return ret;
12018
12019 return intel_commit_cursor_plane(plane, &state);
12020}
12021
Matt Roper3d7d6512014-06-10 08:28:13 -070012022static const struct drm_plane_funcs intel_cursor_plane_funcs = {
12023 .update_plane = intel_cursor_plane_update,
12024 .disable_plane = intel_cursor_plane_disable,
12025 .destroy = intel_plane_destroy,
12026};
12027
12028static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12029 int pipe)
12030{
12031 struct intel_plane *cursor;
12032
12033 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12034 if (cursor == NULL)
12035 return NULL;
12036
12037 cursor->can_scale = false;
12038 cursor->max_downscale = 1;
12039 cursor->pipe = pipe;
12040 cursor->plane = pipe;
12041
12042 drm_universal_plane_init(dev, &cursor->base, 0,
12043 &intel_cursor_plane_funcs,
12044 intel_cursor_formats,
12045 ARRAY_SIZE(intel_cursor_formats),
12046 DRM_PLANE_TYPE_CURSOR);
12047 return &cursor->base;
12048}
12049
Hannes Ederb358d0a2008-12-18 21:18:47 +010012050static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012051{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012052 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012053 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070012054 struct drm_plane *primary = NULL;
12055 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012056 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012057
Daniel Vetter955382f2013-09-19 14:05:45 +020012058 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012059 if (intel_crtc == NULL)
12060 return;
12061
Matt Roper465c1202014-05-29 08:06:54 -070012062 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012063 if (!primary)
12064 goto fail;
12065
12066 cursor = intel_cursor_plane_create(dev, pipe);
12067 if (!cursor)
12068 goto fail;
12069
Matt Roper465c1202014-05-29 08:06:54 -070012070 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012071 cursor, &intel_crtc_funcs);
12072 if (ret)
12073 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012074
12075 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012076 for (i = 0; i < 256; i++) {
12077 intel_crtc->lut_r[i] = i;
12078 intel_crtc->lut_g[i] = i;
12079 intel_crtc->lut_b[i] = i;
12080 }
12081
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012082 /*
12083 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012084 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012085 */
Jesse Barnes80824002009-09-10 15:28:06 -070012086 intel_crtc->pipe = pipe;
12087 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012088 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012089 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012090 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012091 }
12092
Chris Wilson4b0e3332014-05-30 16:35:26 +030012093 intel_crtc->cursor_base = ~0;
12094 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012095 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012096
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012097 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12098 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12099 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12100 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12101
Jesse Barnes79e53942008-11-07 14:24:08 -080012102 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012103
12104 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012105 return;
12106
12107fail:
12108 if (primary)
12109 drm_plane_cleanup(primary);
12110 if (cursor)
12111 drm_plane_cleanup(cursor);
12112 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012113}
12114
Jesse Barnes752aa882013-10-31 18:55:49 +020012115enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12116{
12117 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012118 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012119
Rob Clark51fd3712013-11-19 12:10:12 -050012120 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012121
12122 if (!encoder)
12123 return INVALID_PIPE;
12124
12125 return to_intel_crtc(encoder->crtc)->pipe;
12126}
12127
Carl Worth08d7b3d2009-04-29 14:43:54 -070012128int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012129 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012130{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012131 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012132 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012133 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012134
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012135 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12136 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012137
Rob Clark7707e652014-07-17 23:30:04 -040012138 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012139
Rob Clark7707e652014-07-17 23:30:04 -040012140 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012141 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012142 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012143 }
12144
Rob Clark7707e652014-07-17 23:30:04 -040012145 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012146 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012147
Daniel Vetterc05422d2009-08-11 16:05:30 +020012148 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012149}
12150
Daniel Vetter66a92782012-07-12 20:08:18 +020012151static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012152{
Daniel Vetter66a92782012-07-12 20:08:18 +020012153 struct drm_device *dev = encoder->base.dev;
12154 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012155 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012156 int entry = 0;
12157
Damien Lespiaub2784e12014-08-05 11:29:37 +010012158 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012159 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012160 index_mask |= (1 << entry);
12161
Jesse Barnes79e53942008-11-07 14:24:08 -080012162 entry++;
12163 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012164
Jesse Barnes79e53942008-11-07 14:24:08 -080012165 return index_mask;
12166}
12167
Chris Wilson4d302442010-12-14 19:21:29 +000012168static bool has_edp_a(struct drm_device *dev)
12169{
12170 struct drm_i915_private *dev_priv = dev->dev_private;
12171
12172 if (!IS_MOBILE(dev))
12173 return false;
12174
12175 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12176 return false;
12177
Damien Lespiaue3589902014-02-07 19:12:50 +000012178 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012179 return false;
12180
12181 return true;
12182}
12183
Damien Lespiauba0fbca2014-01-08 14:18:23 +000012184const char *intel_output_name(int output)
12185{
12186 static const char *names[] = {
12187 [INTEL_OUTPUT_UNUSED] = "Unused",
12188 [INTEL_OUTPUT_ANALOG] = "Analog",
12189 [INTEL_OUTPUT_DVO] = "DVO",
12190 [INTEL_OUTPUT_SDVO] = "SDVO",
12191 [INTEL_OUTPUT_LVDS] = "LVDS",
12192 [INTEL_OUTPUT_TVOUT] = "TV",
12193 [INTEL_OUTPUT_HDMI] = "HDMI",
12194 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
12195 [INTEL_OUTPUT_EDP] = "eDP",
12196 [INTEL_OUTPUT_DSI] = "DSI",
12197 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
12198 };
12199
12200 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
12201 return "Invalid";
12202
12203 return names[output];
12204}
12205
Jesse Barnes84b4e042014-06-25 08:24:29 -070012206static bool intel_crt_present(struct drm_device *dev)
12207{
12208 struct drm_i915_private *dev_priv = dev->dev_private;
12209
Damien Lespiau884497e2013-12-03 13:56:23 +000012210 if (INTEL_INFO(dev)->gen >= 9)
12211 return false;
12212
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012213 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012214 return false;
12215
12216 if (IS_CHERRYVIEW(dev))
12217 return false;
12218
12219 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12220 return false;
12221
12222 return true;
12223}
12224
Jesse Barnes79e53942008-11-07 14:24:08 -080012225static void intel_setup_outputs(struct drm_device *dev)
12226{
Eric Anholt725e30a2009-01-22 13:01:02 -080012227 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012228 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012229 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012230
Daniel Vetterc9093352013-06-06 22:22:47 +020012231 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012232
Jesse Barnes84b4e042014-06-25 08:24:29 -070012233 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012234 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012235
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012236 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012237 int found;
12238
12239 /* Haswell uses DDI functions to detect digital outputs */
12240 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12241 /* DDI A only supports eDP */
12242 if (found)
12243 intel_ddi_init(dev, PORT_A);
12244
12245 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12246 * register */
12247 found = I915_READ(SFUSE_STRAP);
12248
12249 if (found & SFUSE_STRAP_DDIB_DETECTED)
12250 intel_ddi_init(dev, PORT_B);
12251 if (found & SFUSE_STRAP_DDIC_DETECTED)
12252 intel_ddi_init(dev, PORT_C);
12253 if (found & SFUSE_STRAP_DDID_DETECTED)
12254 intel_ddi_init(dev, PORT_D);
12255 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012256 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012257 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012258
12259 if (has_edp_a(dev))
12260 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012261
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012262 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012263 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012264 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012265 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012266 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012267 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012268 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012269 }
12270
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012271 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012272 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012273
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012274 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012275 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012276
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012277 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012278 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012279
Daniel Vetter270b3042012-10-27 15:52:05 +020012280 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012281 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012282 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012283 /*
12284 * The DP_DETECTED bit is the latched state of the DDC
12285 * SDA pin at boot. However since eDP doesn't require DDC
12286 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12287 * eDP ports may have been muxed to an alternate function.
12288 * Thus we can't rely on the DP_DETECTED bit alone to detect
12289 * eDP ports. Consult the VBT as well as DP_DETECTED to
12290 * detect eDP ports.
12291 */
12292 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED)
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012293 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12294 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012295 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12296 intel_dp_is_edp(dev, PORT_B))
12297 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012298
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012299 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED)
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012300 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12301 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012302 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12303 intel_dp_is_edp(dev, PORT_C))
12304 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012305
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012306 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012307 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012308 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12309 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012310 /* eDP not supported on port D, so don't check VBT */
12311 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12312 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012313 }
12314
Jani Nikula3cfca972013-08-27 15:12:26 +030012315 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012316 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012317 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012318
Paulo Zanonie2debe92013-02-18 19:00:27 -030012319 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012320 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012321 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012322 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12323 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012324 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012325 }
Ma Ling27185ae2009-08-24 13:50:23 +080012326
Imre Deake7281ea2013-05-08 13:14:08 +030012327 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012328 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012329 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012330
12331 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012332
Paulo Zanonie2debe92013-02-18 19:00:27 -030012333 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012334 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012335 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012336 }
Ma Ling27185ae2009-08-24 13:50:23 +080012337
Paulo Zanonie2debe92013-02-18 19:00:27 -030012338 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012339
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012340 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12341 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012342 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012343 }
Imre Deake7281ea2013-05-08 13:14:08 +030012344 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012345 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012346 }
Ma Ling27185ae2009-08-24 13:50:23 +080012347
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012348 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012349 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012350 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012351 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012352 intel_dvo_init(dev);
12353
Zhenyu Wang103a1962009-11-27 11:44:36 +080012354 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012355 intel_tv_init(dev);
12356
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012357 intel_edp_psr_init(dev);
12358
Damien Lespiaub2784e12014-08-05 11:29:37 +010012359 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012360 encoder->base.possible_crtcs = encoder->crtc_mask;
12361 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012362 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012363 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012364
Paulo Zanonidde86e22012-12-01 12:04:25 -020012365 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012366
12367 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012368}
12369
12370static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12371{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012372 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012373 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012374
Daniel Vetteref2d6332014-02-10 18:00:38 +010012375 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012376 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012377 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012378 drm_gem_object_unreference(&intel_fb->obj->base);
12379 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012380 kfree(intel_fb);
12381}
12382
12383static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012384 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012385 unsigned int *handle)
12386{
12387 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012388 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012389
Chris Wilson05394f32010-11-08 19:18:58 +000012390 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012391}
12392
12393static const struct drm_framebuffer_funcs intel_fb_funcs = {
12394 .destroy = intel_user_framebuffer_destroy,
12395 .create_handle = intel_user_framebuffer_create_handle,
12396};
12397
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012398static int intel_framebuffer_init(struct drm_device *dev,
12399 struct intel_framebuffer *intel_fb,
12400 struct drm_mode_fb_cmd2 *mode_cmd,
12401 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012402{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012403 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012404 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012405 int ret;
12406
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012407 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12408
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012409 if (obj->tiling_mode == I915_TILING_Y) {
12410 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012411 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012412 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012413
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012414 if (mode_cmd->pitches[0] & 63) {
12415 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12416 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012417 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012418 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012419
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012420 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12421 pitch_limit = 32*1024;
12422 } else if (INTEL_INFO(dev)->gen >= 4) {
12423 if (obj->tiling_mode)
12424 pitch_limit = 16*1024;
12425 else
12426 pitch_limit = 32*1024;
12427 } else if (INTEL_INFO(dev)->gen >= 3) {
12428 if (obj->tiling_mode)
12429 pitch_limit = 8*1024;
12430 else
12431 pitch_limit = 16*1024;
12432 } else
12433 /* XXX DSPC is limited to 4k tiled */
12434 pitch_limit = 8*1024;
12435
12436 if (mode_cmd->pitches[0] > pitch_limit) {
12437 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12438 obj->tiling_mode ? "tiled" : "linear",
12439 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012440 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012441 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012442
12443 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012444 mode_cmd->pitches[0] != obj->stride) {
12445 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12446 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012447 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012448 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012449
Ville Syrjälä57779d02012-10-31 17:50:14 +020012450 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012451 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012452 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012453 case DRM_FORMAT_RGB565:
12454 case DRM_FORMAT_XRGB8888:
12455 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012456 break;
12457 case DRM_FORMAT_XRGB1555:
12458 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012459 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012460 DRM_DEBUG("unsupported pixel format: %s\n",
12461 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012462 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012463 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012464 break;
12465 case DRM_FORMAT_XBGR8888:
12466 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012467 case DRM_FORMAT_XRGB2101010:
12468 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012469 case DRM_FORMAT_XBGR2101010:
12470 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012471 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012472 DRM_DEBUG("unsupported pixel format: %s\n",
12473 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012474 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012475 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012476 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012477 case DRM_FORMAT_YUYV:
12478 case DRM_FORMAT_UYVY:
12479 case DRM_FORMAT_YVYU:
12480 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012481 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012482 DRM_DEBUG("unsupported pixel format: %s\n",
12483 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012484 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012485 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012486 break;
12487 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012488 DRM_DEBUG("unsupported pixel format: %s\n",
12489 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012490 return -EINVAL;
12491 }
12492
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012493 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12494 if (mode_cmd->offsets[0] != 0)
12495 return -EINVAL;
12496
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012497 aligned_height = intel_align_height(dev, mode_cmd->height,
12498 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012499 /* FIXME drm helper for size checks (especially planar formats)? */
12500 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12501 return -EINVAL;
12502
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012503 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12504 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012505 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012506
Jesse Barnes79e53942008-11-07 14:24:08 -080012507 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12508 if (ret) {
12509 DRM_ERROR("framebuffer init failed %d\n", ret);
12510 return ret;
12511 }
12512
Jesse Barnes79e53942008-11-07 14:24:08 -080012513 return 0;
12514}
12515
Jesse Barnes79e53942008-11-07 14:24:08 -080012516static struct drm_framebuffer *
12517intel_user_framebuffer_create(struct drm_device *dev,
12518 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012519 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012520{
Chris Wilson05394f32010-11-08 19:18:58 +000012521 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012522
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012523 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12524 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012525 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012526 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012527
Chris Wilsond2dff872011-04-19 08:36:26 +010012528 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012529}
12530
Daniel Vetter4520f532013-10-09 09:18:51 +020012531#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012532static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012533{
12534}
12535#endif
12536
Jesse Barnes79e53942008-11-07 14:24:08 -080012537static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012538 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012539 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012540};
12541
Jesse Barnese70236a2009-09-21 10:42:27 -070012542/* Set up chip specific display functions */
12543static void intel_init_display(struct drm_device *dev)
12544{
12545 struct drm_i915_private *dev_priv = dev->dev_private;
12546
Daniel Vetteree9300b2013-06-03 22:40:22 +020012547 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12548 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012549 else if (IS_CHERRYVIEW(dev))
12550 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012551 else if (IS_VALLEYVIEW(dev))
12552 dev_priv->display.find_dpll = vlv_find_best_dpll;
12553 else if (IS_PINEVIEW(dev))
12554 dev_priv->display.find_dpll = pnv_find_best_dpll;
12555 else
12556 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12557
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012558 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012559 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012560 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012561 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012562 dev_priv->display.crtc_enable = haswell_crtc_enable;
12563 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012564 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiau70d21f02013-07-03 21:06:04 +010012565 if (INTEL_INFO(dev)->gen >= 9)
12566 dev_priv->display.update_primary_plane =
12567 skylake_update_primary_plane;
12568 else
12569 dev_priv->display.update_primary_plane =
12570 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012571 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012572 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012573 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012574 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012575 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12576 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012577 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012578 dev_priv->display.update_primary_plane =
12579 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012580 } else if (IS_VALLEYVIEW(dev)) {
12581 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012582 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012583 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
12584 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12585 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12586 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012587 dev_priv->display.update_primary_plane =
12588 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012589 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012590 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012591 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070012592 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012593 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12594 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012595 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012596 dev_priv->display.update_primary_plane =
12597 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012598 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012599
Jesse Barnese70236a2009-09-21 10:42:27 -070012600 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012601 if (IS_VALLEYVIEW(dev))
12602 dev_priv->display.get_display_clock_speed =
12603 valleyview_get_display_clock_speed;
12604 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012605 dev_priv->display.get_display_clock_speed =
12606 i945_get_display_clock_speed;
12607 else if (IS_I915G(dev))
12608 dev_priv->display.get_display_clock_speed =
12609 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012610 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012611 dev_priv->display.get_display_clock_speed =
12612 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012613 else if (IS_PINEVIEW(dev))
12614 dev_priv->display.get_display_clock_speed =
12615 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012616 else if (IS_I915GM(dev))
12617 dev_priv->display.get_display_clock_speed =
12618 i915gm_get_display_clock_speed;
12619 else if (IS_I865G(dev))
12620 dev_priv->display.get_display_clock_speed =
12621 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012622 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012623 dev_priv->display.get_display_clock_speed =
12624 i855_get_display_clock_speed;
12625 else /* 852, 830 */
12626 dev_priv->display.get_display_clock_speed =
12627 i830_get_display_clock_speed;
12628
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012629 if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080012630 dev_priv->display.write_eld = g4x_write_eld;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012631 } else if (IS_GEN5(dev)) {
12632 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
12633 dev_priv->display.write_eld = ironlake_write_eld;
12634 } else if (IS_GEN6(dev)) {
12635 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
12636 dev_priv->display.write_eld = ironlake_write_eld;
12637 dev_priv->display.modeset_global_resources =
12638 snb_modeset_global_resources;
12639 } else if (IS_IVYBRIDGE(dev)) {
12640 /* FIXME: detect B0+ stepping and use auto training */
12641 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
12642 dev_priv->display.write_eld = ironlake_write_eld;
12643 dev_priv->display.modeset_global_resources =
12644 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012645 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012646 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
12647 dev_priv->display.write_eld = haswell_write_eld;
12648 dev_priv->display.modeset_global_resources =
12649 haswell_modeset_global_resources;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012650 } else if (IS_VALLEYVIEW(dev)) {
12651 dev_priv->display.modeset_global_resources =
12652 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040012653 dev_priv->display.write_eld = ironlake_write_eld;
Satheeshakrishna M02c29252014-04-08 15:46:54 +053012654 } else if (INTEL_INFO(dev)->gen >= 9) {
12655 dev_priv->display.write_eld = haswell_write_eld;
12656 dev_priv->display.modeset_global_resources =
12657 haswell_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012658 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012659
12660 /* Default just returns -ENODEV to indicate unsupported */
12661 dev_priv->display.queue_flip = intel_default_queue_flip;
12662
12663 switch (INTEL_INFO(dev)->gen) {
12664 case 2:
12665 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12666 break;
12667
12668 case 3:
12669 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12670 break;
12671
12672 case 4:
12673 case 5:
12674 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12675 break;
12676
12677 case 6:
12678 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12679 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012680 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012681 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012682 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12683 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012684 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012685
12686 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012687
12688 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012689}
12690
Jesse Barnesb690e962010-07-19 13:53:12 -070012691/*
12692 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12693 * resume, or other times. This quirk makes sure that's the case for
12694 * affected systems.
12695 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012696static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012697{
12698 struct drm_i915_private *dev_priv = dev->dev_private;
12699
12700 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012701 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012702}
12703
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012704static void quirk_pipeb_force(struct drm_device *dev)
12705{
12706 struct drm_i915_private *dev_priv = dev->dev_private;
12707
12708 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12709 DRM_INFO("applying pipe b force quirk\n");
12710}
12711
Keith Packard435793d2011-07-12 14:56:22 -070012712/*
12713 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12714 */
12715static void quirk_ssc_force_disable(struct drm_device *dev)
12716{
12717 struct drm_i915_private *dev_priv = dev->dev_private;
12718 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012719 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012720}
12721
Carsten Emde4dca20e2012-03-15 15:56:26 +010012722/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012723 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12724 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012725 */
12726static void quirk_invert_brightness(struct drm_device *dev)
12727{
12728 struct drm_i915_private *dev_priv = dev->dev_private;
12729 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012730 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012731}
12732
Scot Doyle9c72cc62014-07-03 23:27:50 +000012733/* Some VBT's incorrectly indicate no backlight is present */
12734static void quirk_backlight_present(struct drm_device *dev)
12735{
12736 struct drm_i915_private *dev_priv = dev->dev_private;
12737 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12738 DRM_INFO("applying backlight present quirk\n");
12739}
12740
Jesse Barnesb690e962010-07-19 13:53:12 -070012741struct intel_quirk {
12742 int device;
12743 int subsystem_vendor;
12744 int subsystem_device;
12745 void (*hook)(struct drm_device *dev);
12746};
12747
Egbert Eich5f85f1762012-10-14 15:46:38 +020012748/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12749struct intel_dmi_quirk {
12750 void (*hook)(struct drm_device *dev);
12751 const struct dmi_system_id (*dmi_id_list)[];
12752};
12753
12754static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12755{
12756 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12757 return 1;
12758}
12759
12760static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12761 {
12762 .dmi_id_list = &(const struct dmi_system_id[]) {
12763 {
12764 .callback = intel_dmi_reverse_brightness,
12765 .ident = "NCR Corporation",
12766 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12767 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12768 },
12769 },
12770 { } /* terminating entry */
12771 },
12772 .hook = quirk_invert_brightness,
12773 },
12774};
12775
Ben Widawskyc43b5632012-04-16 14:07:40 -070012776static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012777 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012778 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012779
Jesse Barnesb690e962010-07-19 13:53:12 -070012780 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12781 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12782
Jesse Barnesb690e962010-07-19 13:53:12 -070012783 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12784 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12785
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012786 /* 830 needs to leave pipe A & dpll A up */
12787 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12788
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012789 /* 830 needs to leave pipe B & dpll B up */
12790 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12791
Keith Packard435793d2011-07-12 14:56:22 -070012792 /* Lenovo U160 cannot use SSC on LVDS */
12793 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012794
12795 /* Sony Vaio Y cannot use SSC on LVDS */
12796 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012797
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012798 /* Acer Aspire 5734Z must invert backlight brightness */
12799 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12800
12801 /* Acer/eMachines G725 */
12802 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12803
12804 /* Acer/eMachines e725 */
12805 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12806
12807 /* Acer/Packard Bell NCL20 */
12808 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12809
12810 /* Acer Aspire 4736Z */
12811 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012812
12813 /* Acer Aspire 5336 */
12814 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012815
12816 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12817 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012818
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012819 /* Acer C720 Chromebook (Core i3 4005U) */
12820 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12821
Scot Doyled4967d82014-07-03 23:27:52 +000012822 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12823 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012824
12825 /* HP Chromebook 14 (Celeron 2955U) */
12826 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012827};
12828
12829static void intel_init_quirks(struct drm_device *dev)
12830{
12831 struct pci_dev *d = dev->pdev;
12832 int i;
12833
12834 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
12835 struct intel_quirk *q = &intel_quirks[i];
12836
12837 if (d->device == q->device &&
12838 (d->subsystem_vendor == q->subsystem_vendor ||
12839 q->subsystem_vendor == PCI_ANY_ID) &&
12840 (d->subsystem_device == q->subsystem_device ||
12841 q->subsystem_device == PCI_ANY_ID))
12842 q->hook(dev);
12843 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020012844 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
12845 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
12846 intel_dmi_quirks[i].hook(dev);
12847 }
Jesse Barnesb690e962010-07-19 13:53:12 -070012848}
12849
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012850/* Disable the VGA plane that we never use */
12851static void i915_disable_vga(struct drm_device *dev)
12852{
12853 struct drm_i915_private *dev_priv = dev->dev_private;
12854 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020012855 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012856
Ville Syrjälä2b37c612014-01-22 21:32:38 +020012857 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012858 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070012859 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012860 sr1 = inb(VGA_SR_DATA);
12861 outb(sr1 | 1<<5, VGA_SR_DATA);
12862 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
12863 udelay(300);
12864
Ville Syrjälä69769f92014-08-15 01:22:08 +030012865 /*
12866 * Fujitsu-Siemens Lifebook S6010 (830) has problems resuming
12867 * from S3 without preserving (some of?) the other bits.
12868 */
12869 I915_WRITE(vga_reg, dev_priv->bios_vgacntr | VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012870 POSTING_READ(vga_reg);
12871}
12872
Daniel Vetterf8175862012-04-10 15:50:11 +020012873void intel_modeset_init_hw(struct drm_device *dev)
12874{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030012875 intel_prepare_ddi(dev);
12876
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030012877 if (IS_VALLEYVIEW(dev))
12878 vlv_update_cdclk(dev);
12879
Daniel Vetterf8175862012-04-10 15:50:11 +020012880 intel_init_clock_gating(dev);
12881
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012882 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020012883}
12884
Jesse Barnes79e53942008-11-07 14:24:08 -080012885void intel_modeset_init(struct drm_device *dev)
12886{
Jesse Barnes652c3932009-08-17 13:31:43 -070012887 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000012888 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012889 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080012890 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080012891
12892 drm_mode_config_init(dev);
12893
12894 dev->mode_config.min_width = 0;
12895 dev->mode_config.min_height = 0;
12896
Dave Airlie019d96c2011-09-29 16:20:42 +010012897 dev->mode_config.preferred_depth = 24;
12898 dev->mode_config.prefer_shadow = 1;
12899
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020012900 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080012901
Jesse Barnesb690e962010-07-19 13:53:12 -070012902 intel_init_quirks(dev);
12903
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030012904 intel_init_pm(dev);
12905
Ben Widawskye3c74752013-04-05 13:12:39 -070012906 if (INTEL_INFO(dev)->num_pipes == 0)
12907 return;
12908
Jesse Barnese70236a2009-09-21 10:42:27 -070012909 intel_init_display(dev);
12910
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012911 if (IS_GEN2(dev)) {
12912 dev->mode_config.max_width = 2048;
12913 dev->mode_config.max_height = 2048;
12914 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070012915 dev->mode_config.max_width = 4096;
12916 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080012917 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010012918 dev->mode_config.max_width = 8192;
12919 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080012920 }
Damien Lespiau068be562014-03-28 14:17:49 +000012921
Ville Syrjälädc41c152014-08-13 11:57:05 +030012922 if (IS_845G(dev) || IS_I865G(dev)) {
12923 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
12924 dev->mode_config.cursor_height = 1023;
12925 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000012926 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
12927 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
12928 } else {
12929 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
12930 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
12931 }
12932
Ben Widawsky5d4545a2013-01-17 12:45:15 -080012933 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080012934
Zhao Yakui28c97732009-10-09 11:39:41 +080012935 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070012936 INTEL_INFO(dev)->num_pipes,
12937 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080012938
Damien Lespiau055e3932014-08-18 13:49:10 +010012939 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000012940 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000012941 for_each_sprite(pipe, sprite) {
12942 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012943 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030012944 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000012945 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070012946 }
Jesse Barnes79e53942008-11-07 14:24:08 -080012947 }
12948
Jesse Barnesf42bb702013-12-16 16:34:23 -080012949 intel_init_dpio(dev);
12950
Daniel Vettere72f9fb2013-06-05 13:34:06 +020012951 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012952
Ville Syrjälä69769f92014-08-15 01:22:08 +030012953 /* save the BIOS value before clobbering it */
12954 dev_priv->bios_vgacntr = I915_READ(i915_vgacntrl_reg(dev));
Jesse Barnes9cce37f2010-08-13 15:11:26 -070012955 /* Just disable it once at startup */
12956 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012957 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000012958
12959 /* Just in case the BIOS is doing something questionable. */
12960 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012961
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012962 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080012963 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012964 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012965
Damien Lespiaud3fcc802014-05-13 23:32:22 +010012966 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080012967 if (!crtc->active)
12968 continue;
12969
Jesse Barnes46f297f2014-03-07 08:57:48 -080012970 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080012971 * Note that reserving the BIOS fb up front prevents us
12972 * from stuffing other stolen allocations like the ring
12973 * on top. This prevents some ugliness at boot time, and
12974 * can even allow for smooth boot transitions if the BIOS
12975 * fb is large enough for the active pipe configuration.
12976 */
12977 if (dev_priv->display.get_plane_config) {
12978 dev_priv->display.get_plane_config(crtc,
12979 &crtc->plane_config);
12980 /*
12981 * If the fb is shared between multiple heads, we'll
12982 * just get the first one.
12983 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080012984 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080012985 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080012986 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010012987}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080012988
Daniel Vetter7fad7982012-07-04 17:51:47 +020012989static void intel_enable_pipe_a(struct drm_device *dev)
12990{
12991 struct intel_connector *connector;
12992 struct drm_connector *crt = NULL;
12993 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030012994 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020012995
12996 /* We can't just switch on the pipe A, we need to set things up with a
12997 * proper mode and output configuration. As a gross hack, enable pipe A
12998 * by enabling the load detect pipe once. */
12999 list_for_each_entry(connector,
13000 &dev->mode_config.connector_list,
13001 base.head) {
13002 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13003 crt = &connector->base;
13004 break;
13005 }
13006 }
13007
13008 if (!crt)
13009 return;
13010
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013011 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13012 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013013}
13014
Daniel Vetterfa555832012-10-10 23:14:00 +020013015static bool
13016intel_check_plane_mapping(struct intel_crtc *crtc)
13017{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013018 struct drm_device *dev = crtc->base.dev;
13019 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013020 u32 reg, val;
13021
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013022 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013023 return true;
13024
13025 reg = DSPCNTR(!crtc->plane);
13026 val = I915_READ(reg);
13027
13028 if ((val & DISPLAY_PLANE_ENABLE) &&
13029 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13030 return false;
13031
13032 return true;
13033}
13034
Daniel Vetter24929352012-07-02 20:28:59 +020013035static void intel_sanitize_crtc(struct intel_crtc *crtc)
13036{
13037 struct drm_device *dev = crtc->base.dev;
13038 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013039 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013040
Daniel Vetter24929352012-07-02 20:28:59 +020013041 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020013042 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013043 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13044
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013045 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030013046 if (crtc->active) {
13047 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013048 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013049 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013050 drm_vblank_off(dev, crtc->pipe);
13051
Daniel Vetter24929352012-07-02 20:28:59 +020013052 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013053 * disable the crtc (and hence change the state) if it is wrong. Note
13054 * that gen4+ has a fixed plane -> pipe mapping. */
13055 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013056 struct intel_connector *connector;
13057 bool plane;
13058
Daniel Vetter24929352012-07-02 20:28:59 +020013059 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13060 crtc->base.base.id);
13061
13062 /* Pipe has the wrong plane attached and the plane is active.
13063 * Temporarily change the plane mapping and disable everything
13064 * ... */
13065 plane = crtc->plane;
13066 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013067 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013068 dev_priv->display.crtc_disable(&crtc->base);
13069 crtc->plane = plane;
13070
13071 /* ... and break all links. */
13072 list_for_each_entry(connector, &dev->mode_config.connector_list,
13073 base.head) {
13074 if (connector->encoder->base.crtc != &crtc->base)
13075 continue;
13076
Egbert Eich7f1950f2014-04-25 10:56:22 +020013077 connector->base.dpms = DRM_MODE_DPMS_OFF;
13078 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013079 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013080 /* multiple connectors may have the same encoder:
13081 * handle them and break crtc link separately */
13082 list_for_each_entry(connector, &dev->mode_config.connector_list,
13083 base.head)
13084 if (connector->encoder->base.crtc == &crtc->base) {
13085 connector->encoder->base.crtc = NULL;
13086 connector->encoder->connectors_active = false;
13087 }
Daniel Vetter24929352012-07-02 20:28:59 +020013088
13089 WARN_ON(crtc->active);
13090 crtc->base.enabled = false;
13091 }
Daniel Vetter24929352012-07-02 20:28:59 +020013092
Daniel Vetter7fad7982012-07-04 17:51:47 +020013093 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13094 crtc->pipe == PIPE_A && !crtc->active) {
13095 /* BIOS forgot to enable pipe A, this mostly happens after
13096 * resume. Force-enable the pipe to fix this, the update_dpms
13097 * call below we restore the pipe to the right state, but leave
13098 * the required bits on. */
13099 intel_enable_pipe_a(dev);
13100 }
13101
Daniel Vetter24929352012-07-02 20:28:59 +020013102 /* Adjust the state of the output pipe according to whether we
13103 * have active connectors/encoders. */
13104 intel_crtc_update_dpms(&crtc->base);
13105
13106 if (crtc->active != crtc->base.enabled) {
13107 struct intel_encoder *encoder;
13108
13109 /* This can happen either due to bugs in the get_hw_state
13110 * functions or because the pipe is force-enabled due to the
13111 * pipe A quirk. */
13112 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13113 crtc->base.base.id,
13114 crtc->base.enabled ? "enabled" : "disabled",
13115 crtc->active ? "enabled" : "disabled");
13116
13117 crtc->base.enabled = crtc->active;
13118
13119 /* Because we only establish the connector -> encoder ->
13120 * crtc links if something is active, this means the
13121 * crtc is now deactivated. Break the links. connector
13122 * -> encoder links are only establish when things are
13123 * actually up, hence no need to break them. */
13124 WARN_ON(crtc->active);
13125
13126 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13127 WARN_ON(encoder->connectors_active);
13128 encoder->base.crtc = NULL;
13129 }
13130 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013131
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013132 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013133 /*
13134 * We start out with underrun reporting disabled to avoid races.
13135 * For correct bookkeeping mark this on active crtcs.
13136 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013137 * Also on gmch platforms we dont have any hardware bits to
13138 * disable the underrun reporting. Which means we need to start
13139 * out with underrun reporting disabled also on inactive pipes,
13140 * since otherwise we'll complain about the garbage we read when
13141 * e.g. coming up after runtime pm.
13142 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013143 * No protection against concurrent access is required - at
13144 * worst a fifo underrun happens which also sets this to false.
13145 */
13146 crtc->cpu_fifo_underrun_disabled = true;
13147 crtc->pch_fifo_underrun_disabled = true;
13148 }
Daniel Vetter24929352012-07-02 20:28:59 +020013149}
13150
13151static void intel_sanitize_encoder(struct intel_encoder *encoder)
13152{
13153 struct intel_connector *connector;
13154 struct drm_device *dev = encoder->base.dev;
13155
13156 /* We need to check both for a crtc link (meaning that the
13157 * encoder is active and trying to read from a pipe) and the
13158 * pipe itself being active. */
13159 bool has_active_crtc = encoder->base.crtc &&
13160 to_intel_crtc(encoder->base.crtc)->active;
13161
13162 if (encoder->connectors_active && !has_active_crtc) {
13163 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13164 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013165 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013166
13167 /* Connector is active, but has no active pipe. This is
13168 * fallout from our resume register restoring. Disable
13169 * the encoder manually again. */
13170 if (encoder->base.crtc) {
13171 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13172 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013173 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013174 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013175 if (encoder->post_disable)
13176 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013177 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013178 encoder->base.crtc = NULL;
13179 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013180
13181 /* Inconsistent output/port/pipe state happens presumably due to
13182 * a bug in one of the get_hw_state functions. Or someplace else
13183 * in our code, like the register restore mess on resume. Clamp
13184 * things to off as a safer default. */
13185 list_for_each_entry(connector,
13186 &dev->mode_config.connector_list,
13187 base.head) {
13188 if (connector->encoder != encoder)
13189 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013190 connector->base.dpms = DRM_MODE_DPMS_OFF;
13191 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013192 }
13193 }
13194 /* Enabled encoders without active connectors will be fixed in
13195 * the crtc fixup. */
13196}
13197
Imre Deak04098752014-02-18 00:02:16 +020013198void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013199{
13200 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013201 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013202
Imre Deak04098752014-02-18 00:02:16 +020013203 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13204 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13205 i915_disable_vga(dev);
13206 }
13207}
13208
13209void i915_redisable_vga(struct drm_device *dev)
13210{
13211 struct drm_i915_private *dev_priv = dev->dev_private;
13212
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013213 /* This function can be called both from intel_modeset_setup_hw_state or
13214 * at a very early point in our resume sequence, where the power well
13215 * structures are not yet restored. Since this function is at a very
13216 * paranoid "someone might have enabled VGA while we were not looking"
13217 * level, just check if the power well is enabled instead of trying to
13218 * follow the "don't touch the power well if we don't need it" policy
13219 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013220 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013221 return;
13222
Imre Deak04098752014-02-18 00:02:16 +020013223 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013224}
13225
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013226static bool primary_get_hw_state(struct intel_crtc *crtc)
13227{
13228 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13229
13230 if (!crtc->active)
13231 return false;
13232
13233 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13234}
13235
Daniel Vetter30e984d2013-06-05 13:34:17 +020013236static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013237{
13238 struct drm_i915_private *dev_priv = dev->dev_private;
13239 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013240 struct intel_crtc *crtc;
13241 struct intel_encoder *encoder;
13242 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013243 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013244
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013245 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010013246 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013247
Daniel Vetter99535992014-04-13 12:00:33 +020013248 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13249
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013250 crtc->active = dev_priv->display.get_pipe_config(crtc,
13251 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013252
13253 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013254 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013255
13256 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13257 crtc->base.base.id,
13258 crtc->active ? "enabled" : "disabled");
13259 }
13260
Daniel Vetter53589012013-06-05 13:34:16 +020013261 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13262 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13263
13264 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
13265 pll->active = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013266 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020013267 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
13268 pll->active++;
13269 }
13270 pll->refcount = pll->active;
13271
Daniel Vetter35c95372013-07-17 06:55:04 +020013272 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
13273 pll->name, pll->refcount, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013274
13275 if (pll->refcount)
13276 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013277 }
13278
Damien Lespiaub2784e12014-08-05 11:29:37 +010013279 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013280 pipe = 0;
13281
13282 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013283 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13284 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013285 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013286 } else {
13287 encoder->base.crtc = NULL;
13288 }
13289
13290 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013291 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013292 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013293 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013294 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013295 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013296 }
13297
13298 list_for_each_entry(connector, &dev->mode_config.connector_list,
13299 base.head) {
13300 if (connector->get_hw_state(connector)) {
13301 connector->base.dpms = DRM_MODE_DPMS_ON;
13302 connector->encoder->connectors_active = true;
13303 connector->base.encoder = &connector->encoder->base;
13304 } else {
13305 connector->base.dpms = DRM_MODE_DPMS_OFF;
13306 connector->base.encoder = NULL;
13307 }
13308 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13309 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013310 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013311 connector->base.encoder ? "enabled" : "disabled");
13312 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013313}
13314
13315/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13316 * and i915 state tracking structures. */
13317void intel_modeset_setup_hw_state(struct drm_device *dev,
13318 bool force_restore)
13319{
13320 struct drm_i915_private *dev_priv = dev->dev_private;
13321 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013322 struct intel_crtc *crtc;
13323 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013324 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013325
13326 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013327
Jesse Barnesbabea612013-06-26 18:57:38 +030013328 /*
13329 * Now that we have the config, copy it to each CRTC struct
13330 * Note that this could go away if we move to using crtc_config
13331 * checking everywhere.
13332 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013333 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013334 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013335 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013336 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13337 crtc->base.base.id);
13338 drm_mode_debug_printmodeline(&crtc->base.mode);
13339 }
13340 }
13341
Daniel Vetter24929352012-07-02 20:28:59 +020013342 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013343 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013344 intel_sanitize_encoder(encoder);
13345 }
13346
Damien Lespiau055e3932014-08-18 13:49:10 +010013347 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013348 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13349 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013350 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013351 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013352
Daniel Vetter35c95372013-07-17 06:55:04 +020013353 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13354 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13355
13356 if (!pll->on || pll->active)
13357 continue;
13358
13359 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13360
13361 pll->disable(dev_priv, pll);
13362 pll->on = false;
13363 }
13364
Ville Syrjälä96f90c52013-12-05 15:51:38 +020013365 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013366 ilk_wm_get_hw_state(dev);
13367
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013368 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013369 i915_redisable_vga(dev);
13370
Daniel Vetterf30da182013-04-11 20:22:50 +020013371 /*
13372 * We need to use raw interfaces for restoring state to avoid
13373 * checking (bogus) intermediate states.
13374 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013375 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013376 struct drm_crtc *crtc =
13377 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013378
13379 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070013380 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013381 }
13382 } else {
13383 intel_modeset_update_staged_output_state(dev);
13384 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013385
13386 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013387}
13388
13389void intel_modeset_gem_init(struct drm_device *dev)
13390{
Jesse Barnes484b41d2014-03-07 08:57:55 -080013391 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013392 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013393
Imre Deakae484342014-03-31 15:10:44 +030013394 mutex_lock(&dev->struct_mutex);
13395 intel_init_gt_powersave(dev);
13396 mutex_unlock(&dev->struct_mutex);
13397
Chris Wilson1833b132012-05-09 11:56:28 +010013398 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013399
13400 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013401
13402 /*
13403 * Make sure any fbs we allocated at startup are properly
13404 * pinned & fenced. When we do the allocation it's too early
13405 * for this.
13406 */
13407 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013408 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013409 obj = intel_fb_obj(c->primary->fb);
13410 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013411 continue;
13412
Matt Roper2ff8fde2014-07-08 07:50:07 -070013413 if (intel_pin_and_fence_fb_obj(dev, obj, NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013414 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13415 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013416 drm_framebuffer_unreference(c->primary->fb);
13417 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013418 }
13419 }
13420 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013421}
13422
Imre Deak4932e2c2014-02-11 17:12:48 +020013423void intel_connector_unregister(struct intel_connector *intel_connector)
13424{
13425 struct drm_connector *connector = &intel_connector->base;
13426
13427 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013428 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013429}
13430
Jesse Barnes79e53942008-11-07 14:24:08 -080013431void intel_modeset_cleanup(struct drm_device *dev)
13432{
Jesse Barnes652c3932009-08-17 13:31:43 -070013433 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013434 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013435
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013436 /*
13437 * Interrupts and polling as the first thing to avoid creating havoc.
13438 * Too much stuff here (turning of rps, connectors, ...) would
13439 * experience fancy races otherwise.
13440 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013441 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013442
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013443 /*
13444 * Due to the hpd irq storm handling the hotplug work can re-arm the
13445 * poll handlers. Hence disable polling after hpd handling is shut down.
13446 */
Keith Packardf87ea762010-10-03 19:36:26 -070013447 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013448
Jesse Barnes652c3932009-08-17 13:31:43 -070013449 mutex_lock(&dev->struct_mutex);
13450
Jesse Barnes723bfd72010-10-07 16:01:13 -070013451 intel_unregister_dsm_handler();
13452
Chris Wilson973d04f2011-07-08 12:22:37 +010013453 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013454
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013455 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000013456
Daniel Vetter930ebb42012-06-29 23:32:16 +020013457 ironlake_teardown_rc6(dev);
13458
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013459 mutex_unlock(&dev->struct_mutex);
13460
Chris Wilson1630fe72011-07-08 12:22:42 +010013461 /* flush any delayed tasks or pending work */
13462 flush_scheduled_work();
13463
Jani Nikuladb31af12013-11-08 16:48:53 +020013464 /* destroy the backlight and sysfs files before encoders/connectors */
13465 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013466 struct intel_connector *intel_connector;
13467
13468 intel_connector = to_intel_connector(connector);
13469 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020013470 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013471
Jesse Barnes79e53942008-11-07 14:24:08 -080013472 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013473
13474 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013475
13476 mutex_lock(&dev->struct_mutex);
13477 intel_cleanup_gt_powersave(dev);
13478 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013479}
13480
Dave Airlie28d52042009-09-21 14:33:58 +100013481/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013482 * Return which encoder is currently attached for connector.
13483 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013484struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013485{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013486 return &intel_attached_encoder(connector)->base;
13487}
Jesse Barnes79e53942008-11-07 14:24:08 -080013488
Chris Wilsondf0e9242010-09-09 16:20:55 +010013489void intel_connector_attach_encoder(struct intel_connector *connector,
13490 struct intel_encoder *encoder)
13491{
13492 connector->encoder = encoder;
13493 drm_mode_connector_attach_encoder(&connector->base,
13494 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013495}
Dave Airlie28d52042009-09-21 14:33:58 +100013496
13497/*
13498 * set vga decode state - true == enable VGA decode
13499 */
13500int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13501{
13502 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013503 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013504 u16 gmch_ctrl;
13505
Chris Wilson75fa0412014-02-07 18:37:02 -020013506 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13507 DRM_ERROR("failed to read control word\n");
13508 return -EIO;
13509 }
13510
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013511 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13512 return 0;
13513
Dave Airlie28d52042009-09-21 14:33:58 +100013514 if (state)
13515 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13516 else
13517 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013518
13519 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13520 DRM_ERROR("failed to write control word\n");
13521 return -EIO;
13522 }
13523
Dave Airlie28d52042009-09-21 14:33:58 +100013524 return 0;
13525}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013526
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013527struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013528
13529 u32 power_well_driver;
13530
Chris Wilson63b66e52013-08-08 15:12:06 +020013531 int num_transcoders;
13532
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013533 struct intel_cursor_error_state {
13534 u32 control;
13535 u32 position;
13536 u32 base;
13537 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013538 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013539
13540 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013541 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013542 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013543 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013544 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013545
13546 struct intel_plane_error_state {
13547 u32 control;
13548 u32 stride;
13549 u32 size;
13550 u32 pos;
13551 u32 addr;
13552 u32 surface;
13553 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013554 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013555
13556 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013557 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013558 enum transcoder cpu_transcoder;
13559
13560 u32 conf;
13561
13562 u32 htotal;
13563 u32 hblank;
13564 u32 hsync;
13565 u32 vtotal;
13566 u32 vblank;
13567 u32 vsync;
13568 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013569};
13570
13571struct intel_display_error_state *
13572intel_display_capture_error_state(struct drm_device *dev)
13573{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013574 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013575 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013576 int transcoders[] = {
13577 TRANSCODER_A,
13578 TRANSCODER_B,
13579 TRANSCODER_C,
13580 TRANSCODER_EDP,
13581 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013582 int i;
13583
Chris Wilson63b66e52013-08-08 15:12:06 +020013584 if (INTEL_INFO(dev)->num_pipes == 0)
13585 return NULL;
13586
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013587 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013588 if (error == NULL)
13589 return NULL;
13590
Imre Deak190be112013-11-25 17:15:31 +020013591 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013592 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13593
Damien Lespiau055e3932014-08-18 13:49:10 +010013594 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013595 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013596 __intel_display_power_is_enabled(dev_priv,
13597 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013598 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013599 continue;
13600
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013601 error->cursor[i].control = I915_READ(CURCNTR(i));
13602 error->cursor[i].position = I915_READ(CURPOS(i));
13603 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013604
13605 error->plane[i].control = I915_READ(DSPCNTR(i));
13606 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013607 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013608 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013609 error->plane[i].pos = I915_READ(DSPPOS(i));
13610 }
Paulo Zanonica291362013-03-06 20:03:14 -030013611 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13612 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013613 if (INTEL_INFO(dev)->gen >= 4) {
13614 error->plane[i].surface = I915_READ(DSPSURF(i));
13615 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13616 }
13617
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013618 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013619
Sonika Jindal3abfce72014-07-21 15:23:43 +053013620 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013621 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013622 }
13623
13624 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13625 if (HAS_DDI(dev_priv->dev))
13626 error->num_transcoders++; /* Account for eDP. */
13627
13628 for (i = 0; i < error->num_transcoders; i++) {
13629 enum transcoder cpu_transcoder = transcoders[i];
13630
Imre Deakddf9c532013-11-27 22:02:02 +020013631 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013632 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013633 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013634 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013635 continue;
13636
Chris Wilson63b66e52013-08-08 15:12:06 +020013637 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13638
13639 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13640 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13641 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13642 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13643 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13644 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13645 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013646 }
13647
13648 return error;
13649}
13650
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013651#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13652
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013653void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013654intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013655 struct drm_device *dev,
13656 struct intel_display_error_state *error)
13657{
Damien Lespiau055e3932014-08-18 13:49:10 +010013658 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013659 int i;
13660
Chris Wilson63b66e52013-08-08 15:12:06 +020013661 if (!error)
13662 return;
13663
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013664 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013665 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013666 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013667 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013668 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013669 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013670 err_printf(m, " Power: %s\n",
13671 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013672 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013673 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013674
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013675 err_printf(m, "Plane [%d]:\n", i);
13676 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13677 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013678 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013679 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13680 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013681 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013682 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013683 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013684 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013685 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13686 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013687 }
13688
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013689 err_printf(m, "Cursor [%d]:\n", i);
13690 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13691 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13692 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013693 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013694
13695 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013696 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013697 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013698 err_printf(m, " Power: %s\n",
13699 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013700 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13701 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13702 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13703 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13704 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13705 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13706 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13707 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013708}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013709
13710void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13711{
13712 struct intel_crtc *crtc;
13713
13714 for_each_intel_crtc(dev, crtc) {
13715 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013716
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013717 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013718
13719 work = crtc->unpin_work;
13720
13721 if (work && work->event &&
13722 work->event->base.file_priv == file) {
13723 kfree(work->event);
13724 work->event = NULL;
13725 }
13726
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013727 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013728 }
13729}