blob: e116efde51f4a1a23a436dfdf2a0469eafe5f064 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Chon Ming Leeef9348c2014-04-09 13:28:18 +030044#define DIV_ROUND_CLOSEST_ULL(ll, d) \
45 ({ unsigned long long _tmp = (ll)+(d)/2; do_div(_tmp, d); _tmp; })
46
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
Jesse Barnesf1f644d2013-06-27 00:39:25 +030050static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
51 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030052static void ironlake_pch_clock_get(struct intel_crtc *crtc,
53 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030054
Damien Lespiaue7457a92013-08-08 22:28:59 +010055static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
56 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080057static int intel_framebuffer_init(struct drm_device *dev,
58 struct intel_framebuffer *ifb,
59 struct drm_mode_fb_cmd2 *mode_cmd,
60 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010061
Jesse Barnes79e53942008-11-07 14:24:08 -080062typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
Ma Lingd4906092009-03-18 20:13:27 +080071typedef struct intel_limit intel_limit_t;
72struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040073 intel_range_t dot, vco, n, m, m1, m2, p, p1;
74 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080075};
Jesse Barnes79e53942008-11-07 14:24:08 -080076
Daniel Vetterd2acd212012-10-20 20:57:43 +020077int
78intel_pch_rawclk(struct drm_device *dev)
79{
80 struct drm_i915_private *dev_priv = dev->dev_private;
81
82 WARN_ON(!HAS_PCH_SPLIT(dev));
83
84 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
85}
86
Chris Wilson021357a2010-09-07 20:54:59 +010087static inline u32 /* units of 100MHz */
88intel_fdi_link_freq(struct drm_device *dev)
89{
Chris Wilson8b99e682010-10-13 09:59:17 +010090 if (IS_GEN5(dev)) {
91 struct drm_i915_private *dev_priv = dev->dev_private;
92 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
93 } else
94 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010095}
96
Daniel Vetter5d536e22013-07-06 12:52:06 +020097static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020099 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200100 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400101 .m = { .min = 96, .max = 140 },
102 .m1 = { .min = 18, .max = 26 },
103 .m2 = { .min = 6, .max = 16 },
104 .p = { .min = 4, .max = 128 },
105 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700106 .p2 = { .dot_limit = 165000,
107 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700108};
109
Daniel Vetter5d536e22013-07-06 12:52:06 +0200110static const intel_limit_t intel_limits_i8xx_dvo = {
111 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200112 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200113 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200114 .m = { .min = 96, .max = 140 },
115 .m1 = { .min = 18, .max = 26 },
116 .m2 = { .min = 6, .max = 16 },
117 .p = { .min = 4, .max = 128 },
118 .p1 = { .min = 2, .max = 33 },
119 .p2 = { .dot_limit = 165000,
120 .p2_slow = 4, .p2_fast = 4 },
121};
122
Keith Packarde4b36692009-06-05 19:22:17 -0700123static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200125 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200126 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .m = { .min = 96, .max = 140 },
128 .m1 = { .min = 18, .max = 26 },
129 .m2 = { .min = 6, .max = 16 },
130 .p = { .min = 4, .max = 128 },
131 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700132 .p2 = { .dot_limit = 165000,
133 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700134};
Eric Anholt273e27c2011-03-30 13:01:10 -0700135
Keith Packarde4b36692009-06-05 19:22:17 -0700136static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400137 .dot = { .min = 20000, .max = 400000 },
138 .vco = { .min = 1400000, .max = 2800000 },
139 .n = { .min = 1, .max = 6 },
140 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100141 .m1 = { .min = 8, .max = 18 },
142 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400143 .p = { .min = 5, .max = 80 },
144 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700145 .p2 = { .dot_limit = 200000,
146 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700147};
148
149static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .dot = { .min = 20000, .max = 400000 },
151 .vco = { .min = 1400000, .max = 2800000 },
152 .n = { .min = 1, .max = 6 },
153 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100154 .m1 = { .min = 8, .max = 18 },
155 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400156 .p = { .min = 7, .max = 98 },
157 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .p2 = { .dot_limit = 112000,
159 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700160};
161
Eric Anholt273e27c2011-03-30 13:01:10 -0700162
Keith Packarde4b36692009-06-05 19:22:17 -0700163static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700164 .dot = { .min = 25000, .max = 270000 },
165 .vco = { .min = 1750000, .max = 3500000},
166 .n = { .min = 1, .max = 4 },
167 .m = { .min = 104, .max = 138 },
168 .m1 = { .min = 17, .max = 23 },
169 .m2 = { .min = 5, .max = 11 },
170 .p = { .min = 10, .max = 30 },
171 .p1 = { .min = 1, .max = 3},
172 .p2 = { .dot_limit = 270000,
173 .p2_slow = 10,
174 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800175 },
Keith Packarde4b36692009-06-05 19:22:17 -0700176};
177
178static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700179 .dot = { .min = 22000, .max = 400000 },
180 .vco = { .min = 1750000, .max = 3500000},
181 .n = { .min = 1, .max = 4 },
182 .m = { .min = 104, .max = 138 },
183 .m1 = { .min = 16, .max = 23 },
184 .m2 = { .min = 5, .max = 11 },
185 .p = { .min = 5, .max = 80 },
186 .p1 = { .min = 1, .max = 8},
187 .p2 = { .dot_limit = 165000,
188 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700189};
190
191static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700192 .dot = { .min = 20000, .max = 115000 },
193 .vco = { .min = 1750000, .max = 3500000 },
194 .n = { .min = 1, .max = 3 },
195 .m = { .min = 104, .max = 138 },
196 .m1 = { .min = 17, .max = 23 },
197 .m2 = { .min = 5, .max = 11 },
198 .p = { .min = 28, .max = 112 },
199 .p1 = { .min = 2, .max = 8 },
200 .p2 = { .dot_limit = 0,
201 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800202 },
Keith Packarde4b36692009-06-05 19:22:17 -0700203};
204
205static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .dot = { .min = 80000, .max = 224000 },
207 .vco = { .min = 1750000, .max = 3500000 },
208 .n = { .min = 1, .max = 3 },
209 .m = { .min = 104, .max = 138 },
210 .m1 = { .min = 17, .max = 23 },
211 .m2 = { .min = 5, .max = 11 },
212 .p = { .min = 14, .max = 42 },
213 .p1 = { .min = 2, .max = 6 },
214 .p2 = { .dot_limit = 0,
215 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800216 },
Keith Packarde4b36692009-06-05 19:22:17 -0700217};
218
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500219static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .dot = { .min = 20000, .max = 400000},
221 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .n = { .min = 3, .max = 6 },
224 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700225 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400226 .m1 = { .min = 0, .max = 0 },
227 .m2 = { .min = 0, .max = 254 },
228 .p = { .min = 5, .max = 80 },
229 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700230 .p2 = { .dot_limit = 200000,
231 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700232};
233
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500234static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400235 .dot = { .min = 20000, .max = 400000 },
236 .vco = { .min = 1700000, .max = 3500000 },
237 .n = { .min = 3, .max = 6 },
238 .m = { .min = 2, .max = 256 },
239 .m1 = { .min = 0, .max = 0 },
240 .m2 = { .min = 0, .max = 254 },
241 .p = { .min = 7, .max = 112 },
242 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700243 .p2 = { .dot_limit = 112000,
244 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700245};
246
Eric Anholt273e27c2011-03-30 13:01:10 -0700247/* Ironlake / Sandybridge
248 *
249 * We calculate clock using (register_value + 2) for N/M1/M2, so here
250 * the range value for them is (actual_value - 2).
251 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800252static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .dot = { .min = 25000, .max = 350000 },
254 .vco = { .min = 1760000, .max = 3510000 },
255 .n = { .min = 1, .max = 5 },
256 .m = { .min = 79, .max = 127 },
257 .m1 = { .min = 12, .max = 22 },
258 .m2 = { .min = 5, .max = 9 },
259 .p = { .min = 5, .max = 80 },
260 .p1 = { .min = 1, .max = 8 },
261 .p2 = { .dot_limit = 225000,
262 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700263};
264
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800265static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700266 .dot = { .min = 25000, .max = 350000 },
267 .vco = { .min = 1760000, .max = 3510000 },
268 .n = { .min = 1, .max = 3 },
269 .m = { .min = 79, .max = 118 },
270 .m1 = { .min = 12, .max = 22 },
271 .m2 = { .min = 5, .max = 9 },
272 .p = { .min = 28, .max = 112 },
273 .p1 = { .min = 2, .max = 8 },
274 .p2 = { .dot_limit = 225000,
275 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800276};
277
278static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700279 .dot = { .min = 25000, .max = 350000 },
280 .vco = { .min = 1760000, .max = 3510000 },
281 .n = { .min = 1, .max = 3 },
282 .m = { .min = 79, .max = 127 },
283 .m1 = { .min = 12, .max = 22 },
284 .m2 = { .min = 5, .max = 9 },
285 .p = { .min = 14, .max = 56 },
286 .p1 = { .min = 2, .max = 8 },
287 .p2 = { .dot_limit = 225000,
288 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289};
290
Eric Anholt273e27c2011-03-30 13:01:10 -0700291/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800292static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 2 },
296 .m = { .min = 79, .max = 126 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400300 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800303};
304
305static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700306 .dot = { .min = 25000, .max = 350000 },
307 .vco = { .min = 1760000, .max = 3510000 },
308 .n = { .min = 1, .max = 3 },
309 .m = { .min = 79, .max = 126 },
310 .m1 = { .min = 12, .max = 22 },
311 .m2 = { .min = 5, .max = 9 },
312 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400313 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700314 .p2 = { .dot_limit = 225000,
315 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800316};
317
Ville Syrjälädc730512013-09-24 21:26:30 +0300318static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300319 /*
320 * These are the data rate limits (measured in fast clocks)
321 * since those are the strictest limits we have. The fast
322 * clock and actual rate limits are more relaxed, so checking
323 * them would make no difference.
324 */
325 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200326 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700327 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700328 .m1 = { .min = 2, .max = 3 },
329 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300330 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300331 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700332};
333
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300334static const intel_limit_t intel_limits_chv = {
335 /*
336 * These are the data rate limits (measured in fast clocks)
337 * since those are the strictest limits we have. The fast
338 * clock and actual rate limits are more relaxed, so checking
339 * them would make no difference.
340 */
341 .dot = { .min = 25000 * 5, .max = 540000 * 5},
342 .vco = { .min = 4860000, .max = 6700000 },
343 .n = { .min = 1, .max = 1 },
344 .m1 = { .min = 2, .max = 2 },
345 .m2 = { .min = 24 << 22, .max = 175 << 22 },
346 .p1 = { .min = 2, .max = 4 },
347 .p2 = { .p2_slow = 1, .p2_fast = 14 },
348};
349
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300350static void vlv_clock(int refclk, intel_clock_t *clock)
351{
352 clock->m = clock->m1 * clock->m2;
353 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200354 if (WARN_ON(clock->n == 0 || clock->p == 0))
355 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300356 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
357 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300358}
359
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300360/**
361 * Returns whether any output on the specified pipe is of the specified type
362 */
363static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
364{
365 struct drm_device *dev = crtc->dev;
366 struct intel_encoder *encoder;
367
368 for_each_encoder_on_crtc(dev, crtc, encoder)
369 if (encoder->type == type)
370 return true;
371
372 return false;
373}
374
Chris Wilson1b894b52010-12-14 20:04:54 +0000375static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
376 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800377{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800378 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800379 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800380
381 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100382 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000383 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800384 limit = &intel_limits_ironlake_dual_lvds_100m;
385 else
386 limit = &intel_limits_ironlake_dual_lvds;
387 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000388 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800389 limit = &intel_limits_ironlake_single_lvds_100m;
390 else
391 limit = &intel_limits_ironlake_single_lvds;
392 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200393 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800394 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800395
396 return limit;
397}
398
Ma Ling044c7c42009-03-18 20:13:23 +0800399static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
400{
401 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800402 const intel_limit_t *limit;
403
404 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100405 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700406 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800407 else
Keith Packarde4b36692009-06-05 19:22:17 -0700408 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800409 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
410 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700411 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800412 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700413 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800414 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700415 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800416
417 return limit;
418}
419
Chris Wilson1b894b52010-12-14 20:04:54 +0000420static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800421{
422 struct drm_device *dev = crtc->dev;
423 const intel_limit_t *limit;
424
Eric Anholtbad720f2009-10-22 16:11:14 -0700425 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000426 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800427 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800428 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500429 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800430 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500431 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800432 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300434 } else if (IS_CHERRYVIEW(dev)) {
435 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700436 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300437 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100438 } else if (!IS_GEN2(dev)) {
439 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
440 limit = &intel_limits_i9xx_lvds;
441 else
442 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800443 } else {
444 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700445 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200446 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700447 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200448 else
449 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800450 }
451 return limit;
452}
453
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500454/* m1 is reserved as 0 in Pineview, n is a ring counter */
455static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800456{
Shaohua Li21778322009-02-23 15:19:16 +0800457 clock->m = clock->m2 + 2;
458 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200459 if (WARN_ON(clock->n == 0 || clock->p == 0))
460 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300461 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
462 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800463}
464
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200465static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
466{
467 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
468}
469
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200470static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800471{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200472 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200474 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
475 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300476 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
477 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800478}
479
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300480static void chv_clock(int refclk, intel_clock_t *clock)
481{
482 clock->m = clock->m1 * clock->m2;
483 clock->p = clock->p1 * clock->p2;
484 if (WARN_ON(clock->n == 0 || clock->p == 0))
485 return;
486 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
487 clock->n << 22);
488 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
489}
490
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800491#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800492/**
493 * Returns whether the given set of divisors are valid for a given refclk with
494 * the given connectors.
495 */
496
Chris Wilson1b894b52010-12-14 20:04:54 +0000497static bool intel_PLL_is_valid(struct drm_device *dev,
498 const intel_limit_t *limit,
499 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800500{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300501 if (clock->n < limit->n.min || limit->n.max < clock->n)
502 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800503 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400504 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800505 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400506 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400508 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300509
510 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
511 if (clock->m1 <= clock->m2)
512 INTELPllInvalid("m1 <= m2\n");
513
514 if (!IS_VALLEYVIEW(dev)) {
515 if (clock->p < limit->p.min || limit->p.max < clock->p)
516 INTELPllInvalid("p out of range\n");
517 if (clock->m < limit->m.min || limit->m.max < clock->m)
518 INTELPllInvalid("m out of range\n");
519 }
520
Jesse Barnes79e53942008-11-07 14:24:08 -0800521 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400522 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800523 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
524 * connector, etc., rather than just a single range.
525 */
526 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400527 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800528
529 return true;
530}
531
Ma Lingd4906092009-03-18 20:13:27 +0800532static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200533i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800534 int target, int refclk, intel_clock_t *match_clock,
535 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800536{
537 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800539 int err = target;
540
Daniel Vettera210b022012-11-26 17:22:08 +0100541 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800542 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100543 * For LVDS just rely on its current settings for dual-channel.
544 * We haven't figured out how to reliably set up different
545 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800546 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100547 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 clock.p2 = limit->p2.p2_fast;
549 else
550 clock.p2 = limit->p2.p2_slow;
551 } else {
552 if (target < limit->p2.dot_limit)
553 clock.p2 = limit->p2.p2_slow;
554 else
555 clock.p2 = limit->p2.p2_fast;
556 }
557
Akshay Joshi0206e352011-08-16 15:34:10 -0400558 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800559
Zhao Yakui42158662009-11-20 11:24:18 +0800560 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
561 clock.m1++) {
562 for (clock.m2 = limit->m2.min;
563 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200564 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800565 break;
566 for (clock.n = limit->n.min;
567 clock.n <= limit->n.max; clock.n++) {
568 for (clock.p1 = limit->p1.min;
569 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800570 int this_err;
571
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200572 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000573 if (!intel_PLL_is_valid(dev, limit,
574 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800576 if (match_clock &&
577 clock.p != match_clock->p)
578 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800579
580 this_err = abs(clock.dot - target);
581 if (this_err < err) {
582 *best_clock = clock;
583 err = this_err;
584 }
585 }
586 }
587 }
588 }
589
590 return (err != target);
591}
592
Ma Lingd4906092009-03-18 20:13:27 +0800593static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200594pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
595 int target, int refclk, intel_clock_t *match_clock,
596 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200597{
598 struct drm_device *dev = crtc->dev;
599 intel_clock_t clock;
600 int err = target;
601
602 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
603 /*
604 * For LVDS just rely on its current settings for dual-channel.
605 * We haven't figured out how to reliably set up different
606 * single/dual channel state, if we even can.
607 */
608 if (intel_is_dual_link_lvds(dev))
609 clock.p2 = limit->p2.p2_fast;
610 else
611 clock.p2 = limit->p2.p2_slow;
612 } else {
613 if (target < limit->p2.dot_limit)
614 clock.p2 = limit->p2.p2_slow;
615 else
616 clock.p2 = limit->p2.p2_fast;
617 }
618
619 memset(best_clock, 0, sizeof(*best_clock));
620
621 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
622 clock.m1++) {
623 for (clock.m2 = limit->m2.min;
624 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200625 for (clock.n = limit->n.min;
626 clock.n <= limit->n.max; clock.n++) {
627 for (clock.p1 = limit->p1.min;
628 clock.p1 <= limit->p1.max; clock.p1++) {
629 int this_err;
630
631 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800632 if (!intel_PLL_is_valid(dev, limit,
633 &clock))
634 continue;
635 if (match_clock &&
636 clock.p != match_clock->p)
637 continue;
638
639 this_err = abs(clock.dot - target);
640 if (this_err < err) {
641 *best_clock = clock;
642 err = this_err;
643 }
644 }
645 }
646 }
647 }
648
649 return (err != target);
650}
651
Ma Lingd4906092009-03-18 20:13:27 +0800652static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200653g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
654 int target, int refclk, intel_clock_t *match_clock,
655 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800656{
657 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800658 intel_clock_t clock;
659 int max_n;
660 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400661 /* approximately equals target * 0.00585 */
662 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800663 found = false;
664
665 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100666 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800667 clock.p2 = limit->p2.p2_fast;
668 else
669 clock.p2 = limit->p2.p2_slow;
670 } else {
671 if (target < limit->p2.dot_limit)
672 clock.p2 = limit->p2.p2_slow;
673 else
674 clock.p2 = limit->p2.p2_fast;
675 }
676
677 memset(best_clock, 0, sizeof(*best_clock));
678 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200679 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800680 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200681 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800682 for (clock.m1 = limit->m1.max;
683 clock.m1 >= limit->m1.min; clock.m1--) {
684 for (clock.m2 = limit->m2.max;
685 clock.m2 >= limit->m2.min; clock.m2--) {
686 for (clock.p1 = limit->p1.max;
687 clock.p1 >= limit->p1.min; clock.p1--) {
688 int this_err;
689
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200690 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000691 if (!intel_PLL_is_valid(dev, limit,
692 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800693 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000694
695 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800696 if (this_err < err_most) {
697 *best_clock = clock;
698 err_most = this_err;
699 max_n = clock.n;
700 found = true;
701 }
702 }
703 }
704 }
705 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800706 return found;
707}
Ma Lingd4906092009-03-18 20:13:27 +0800708
Zhenyu Wang2c072452009-06-05 15:38:42 +0800709static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200710vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
711 int target, int refclk, intel_clock_t *match_clock,
712 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700713{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300714 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300715 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300716 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300717 /* min update 19.2 MHz */
718 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300719 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700720
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300721 target *= 5; /* fast clock */
722
723 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700724
725 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300726 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300727 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300728 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300729 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300730 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700731 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300732 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300733 unsigned int ppm, diff;
734
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300735 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
736 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300737
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300738 vlv_clock(refclk, &clock);
739
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300740 if (!intel_PLL_is_valid(dev, limit,
741 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300742 continue;
743
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300744 diff = abs(clock.dot - target);
745 ppm = div_u64(1000000ULL * diff, target);
746
747 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300748 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300749 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300750 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300751 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300752
Ville Syrjäläc6861222013-09-24 21:26:21 +0300753 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300754 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300755 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300756 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700757 }
758 }
759 }
760 }
761 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700762
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300763 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700764}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700765
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300766static bool
767chv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
768 int target, int refclk, intel_clock_t *match_clock,
769 intel_clock_t *best_clock)
770{
771 struct drm_device *dev = crtc->dev;
772 intel_clock_t clock;
773 uint64_t m2;
774 int found = false;
775
776 memset(best_clock, 0, sizeof(*best_clock));
777
778 /*
779 * Based on hardware doc, the n always set to 1, and m1 always
780 * set to 2. If requires to support 200Mhz refclk, we need to
781 * revisit this because n may not 1 anymore.
782 */
783 clock.n = 1, clock.m1 = 2;
784 target *= 5; /* fast clock */
785
786 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
787 for (clock.p2 = limit->p2.p2_fast;
788 clock.p2 >= limit->p2.p2_slow;
789 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
790
791 clock.p = clock.p1 * clock.p2;
792
793 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
794 clock.n) << 22, refclk * clock.m1);
795
796 if (m2 > INT_MAX/clock.m1)
797 continue;
798
799 clock.m2 = m2;
800
801 chv_clock(refclk, &clock);
802
803 if (!intel_PLL_is_valid(dev, limit, &clock))
804 continue;
805
806 /* based on hardware requirement, prefer bigger p
807 */
808 if (clock.p > best_clock->p) {
809 *best_clock = clock;
810 found = true;
811 }
812 }
813 }
814
815 return found;
816}
817
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300818bool intel_crtc_active(struct drm_crtc *crtc)
819{
820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
821
822 /* Be paranoid as we can arrive here with only partial
823 * state retrieved from the hardware during setup.
824 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100825 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300826 * as Haswell has gained clock readout/fastboot support.
827 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000828 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300829 * properly reconstruct framebuffers.
830 */
Matt Roperf4510a22014-04-01 15:22:40 -0700831 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100832 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300833}
834
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200835enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
836 enum pipe pipe)
837{
838 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
840
Daniel Vetter3b117c82013-04-17 20:15:07 +0200841 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200842}
843
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200844static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300845{
846 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200847 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300848
849 frame = I915_READ(frame_reg);
850
851 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
Jesse Barnes93937072014-04-04 16:12:09 -0700852 WARN(1, "vblank wait timed out\n");
Paulo Zanonia928d532012-05-04 17:18:15 -0300853}
854
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700855/**
856 * intel_wait_for_vblank - wait for vblank on a given pipe
857 * @dev: drm device
858 * @pipe: pipe to wait for
859 *
860 * Wait for vblank to occur on a given pipe. Needed for various bits of
861 * mode setting code.
862 */
863void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800864{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700865 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800866 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700867
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200868 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
869 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300870 return;
871 }
872
Chris Wilson300387c2010-09-05 20:25:43 +0100873 /* Clear existing vblank status. Note this will clear any other
874 * sticky status fields as well.
875 *
876 * This races with i915_driver_irq_handler() with the result
877 * that either function could miss a vblank event. Here it is not
878 * fatal, as we will either wait upon the next vblank interrupt or
879 * timeout. Generally speaking intel_wait_for_vblank() is only
880 * called during modeset at which time the GPU should be idle and
881 * should *not* be performing page flips and thus not waiting on
882 * vblanks...
883 * Currently, the result of us stealing a vblank from the irq
884 * handler is that a single frame will be skipped during swapbuffers.
885 */
886 I915_WRITE(pipestat_reg,
887 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
888
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700889 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100890 if (wait_for(I915_READ(pipestat_reg) &
891 PIPE_VBLANK_INTERRUPT_STATUS,
892 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700893 DRM_DEBUG_KMS("vblank wait timed out\n");
894}
895
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300896static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
897{
898 struct drm_i915_private *dev_priv = dev->dev_private;
899 u32 reg = PIPEDSL(pipe);
900 u32 line1, line2;
901 u32 line_mask;
902
903 if (IS_GEN2(dev))
904 line_mask = DSL_LINEMASK_GEN2;
905 else
906 line_mask = DSL_LINEMASK_GEN3;
907
908 line1 = I915_READ(reg) & line_mask;
909 mdelay(5);
910 line2 = I915_READ(reg) & line_mask;
911
912 return line1 == line2;
913}
914
Keith Packardab7ad7f2010-10-03 00:33:06 -0700915/*
916 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700917 * @dev: drm device
918 * @pipe: pipe to wait for
919 *
920 * After disabling a pipe, we can't wait for vblank in the usual way,
921 * spinning on the vblank interrupt status bit, since we won't actually
922 * see an interrupt when the pipe is disabled.
923 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700924 * On Gen4 and above:
925 * wait for the pipe register state bit to turn off
926 *
927 * Otherwise:
928 * wait for the display line value to settle (it usually
929 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100930 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700931 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100932void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700933{
934 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200935 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
936 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700937
Keith Packardab7ad7f2010-10-03 00:33:06 -0700938 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200939 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700940
Keith Packardab7ad7f2010-10-03 00:33:06 -0700941 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100942 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
943 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200944 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700945 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700946 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300947 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200948 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700949 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800950}
951
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000952/*
953 * ibx_digital_port_connected - is the specified port connected?
954 * @dev_priv: i915 private structure
955 * @port: the port to test
956 *
957 * Returns true if @port is connected, false otherwise.
958 */
959bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
960 struct intel_digital_port *port)
961{
962 u32 bit;
963
Damien Lespiauc36346e2012-12-13 16:09:03 +0000964 if (HAS_PCH_IBX(dev_priv->dev)) {
965 switch(port->port) {
966 case PORT_B:
967 bit = SDE_PORTB_HOTPLUG;
968 break;
969 case PORT_C:
970 bit = SDE_PORTC_HOTPLUG;
971 break;
972 case PORT_D:
973 bit = SDE_PORTD_HOTPLUG;
974 break;
975 default:
976 return true;
977 }
978 } else {
979 switch(port->port) {
980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG_CPT;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG_CPT;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG_CPT;
988 break;
989 default:
990 return true;
991 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000992 }
993
994 return I915_READ(SDEISR) & bit;
995}
996
Jesse Barnesb24e7172011-01-04 15:09:30 -0800997static const char *state_string(bool enabled)
998{
999 return enabled ? "on" : "off";
1000}
1001
1002/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001003void assert_pll(struct drm_i915_private *dev_priv,
1004 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001005{
1006 int reg;
1007 u32 val;
1008 bool cur_state;
1009
1010 reg = DPLL(pipe);
1011 val = I915_READ(reg);
1012 cur_state = !!(val & DPLL_VCO_ENABLE);
1013 WARN(cur_state != state,
1014 "PLL state assertion failure (expected %s, current %s)\n",
1015 state_string(state), state_string(cur_state));
1016}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001017
Jani Nikula23538ef2013-08-27 15:12:22 +03001018/* XXX: the dsi pll is shared between MIPI DSI ports */
1019static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1020{
1021 u32 val;
1022 bool cur_state;
1023
1024 mutex_lock(&dev_priv->dpio_lock);
1025 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1026 mutex_unlock(&dev_priv->dpio_lock);
1027
1028 cur_state = val & DSI_PLL_VCO_EN;
1029 WARN(cur_state != state,
1030 "DSI PLL state assertion failure (expected %s, current %s)\n",
1031 state_string(state), state_string(cur_state));
1032}
1033#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1034#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1035
Daniel Vetter55607e82013-06-16 21:42:39 +02001036struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001037intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001038{
Daniel Vettere2b78262013-06-07 23:10:03 +02001039 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1040
Daniel Vettera43f6e02013-06-07 23:10:32 +02001041 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001042 return NULL;
1043
Daniel Vettera43f6e02013-06-07 23:10:32 +02001044 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001045}
1046
Jesse Barnesb24e7172011-01-04 15:09:30 -08001047/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_shared_dpll(struct drm_i915_private *dev_priv,
1049 struct intel_shared_dpll *pll,
1050 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001051{
Jesse Barnes040484a2011-01-03 12:14:26 -08001052 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001053 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001055 if (HAS_PCH_LPT(dev_priv->dev)) {
1056 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1057 return;
1058 }
1059
Chris Wilson92b27b02012-05-20 18:10:50 +01001060 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001061 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001062 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001063
Daniel Vetter53589012013-06-05 13:34:16 +02001064 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +01001065 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001066 "%s assertion failure (expected %s, current %s)\n",
1067 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001068}
Jesse Barnes040484a2011-01-03 12:14:26 -08001069
1070static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1071 enum pipe pipe, bool state)
1072{
1073 int reg;
1074 u32 val;
1075 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001076 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1077 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001078
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001079 if (HAS_DDI(dev_priv->dev)) {
1080 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001081 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001082 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001083 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001084 } else {
1085 reg = FDI_TX_CTL(pipe);
1086 val = I915_READ(reg);
1087 cur_state = !!(val & FDI_TX_ENABLE);
1088 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001089 WARN(cur_state != state,
1090 "FDI TX state assertion failure (expected %s, current %s)\n",
1091 state_string(state), state_string(cur_state));
1092}
1093#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1094#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1095
1096static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1097 enum pipe pipe, bool state)
1098{
1099 int reg;
1100 u32 val;
1101 bool cur_state;
1102
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001103 reg = FDI_RX_CTL(pipe);
1104 val = I915_READ(reg);
1105 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001106 WARN(cur_state != state,
1107 "FDI RX state assertion failure (expected %s, current %s)\n",
1108 state_string(state), state_string(cur_state));
1109}
1110#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1111#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1112
1113static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1114 enum pipe pipe)
1115{
1116 int reg;
1117 u32 val;
1118
1119 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001120 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001121 return;
1122
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001123 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001124 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001125 return;
1126
Jesse Barnes040484a2011-01-03 12:14:26 -08001127 reg = FDI_TX_CTL(pipe);
1128 val = I915_READ(reg);
1129 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1130}
1131
Daniel Vetter55607e82013-06-16 21:42:39 +02001132void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1133 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001134{
1135 int reg;
1136 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001137 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001138
1139 reg = FDI_RX_CTL(pipe);
1140 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001141 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1142 WARN(cur_state != state,
1143 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1144 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001145}
1146
Jesse Barnesea0760c2011-01-04 15:09:32 -08001147static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1148 enum pipe pipe)
1149{
1150 int pp_reg, lvds_reg;
1151 u32 val;
1152 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001153 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001154
1155 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1156 pp_reg = PCH_PP_CONTROL;
1157 lvds_reg = PCH_LVDS;
1158 } else {
1159 pp_reg = PP_CONTROL;
1160 lvds_reg = LVDS;
1161 }
1162
1163 val = I915_READ(pp_reg);
1164 if (!(val & PANEL_POWER_ON) ||
1165 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1166 locked = false;
1167
1168 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1169 panel_pipe = PIPE_B;
1170
1171 WARN(panel_pipe == pipe && locked,
1172 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001173 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001174}
1175
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001176static void assert_cursor(struct drm_i915_private *dev_priv,
1177 enum pipe pipe, bool state)
1178{
1179 struct drm_device *dev = dev_priv->dev;
1180 bool cur_state;
1181
Paulo Zanonid9d82082014-02-27 16:30:56 -03001182 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001183 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001184 else if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001185 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001186 else
1187 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001188
1189 WARN(cur_state != state,
1190 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1191 pipe_name(pipe), state_string(state), state_string(cur_state));
1192}
1193#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1194#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1195
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001196void assert_pipe(struct drm_i915_private *dev_priv,
1197 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001198{
1199 int reg;
1200 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001201 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001202 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1203 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001204
Daniel Vetter8e636782012-01-22 01:36:48 +01001205 /* if we need the pipe A quirk it must be always on */
1206 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1207 state = true;
1208
Imre Deakda7e29b2014-02-18 00:02:02 +02001209 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001210 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001211 cur_state = false;
1212 } else {
1213 reg = PIPECONF(cpu_transcoder);
1214 val = I915_READ(reg);
1215 cur_state = !!(val & PIPECONF_ENABLE);
1216 }
1217
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001218 WARN(cur_state != state,
1219 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001220 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001221}
1222
Chris Wilson931872f2012-01-16 23:01:13 +00001223static void assert_plane(struct drm_i915_private *dev_priv,
1224 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001225{
1226 int reg;
1227 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001228 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001229
1230 reg = DSPCNTR(plane);
1231 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001232 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1233 WARN(cur_state != state,
1234 "plane %c assertion failure (expected %s, current %s)\n",
1235 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001236}
1237
Chris Wilson931872f2012-01-16 23:01:13 +00001238#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1239#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1240
Jesse Barnesb24e7172011-01-04 15:09:30 -08001241static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1242 enum pipe pipe)
1243{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001244 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001245 int reg, i;
1246 u32 val;
1247 int cur_pipe;
1248
Ville Syrjälä653e1022013-06-04 13:49:05 +03001249 /* Primary planes are fixed to pipes on gen4+ */
1250 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001251 reg = DSPCNTR(pipe);
1252 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001253 WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001254 "plane %c assertion failure, should be disabled but not\n",
1255 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001256 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001257 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001258
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001260 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001261 reg = DSPCNTR(i);
1262 val = I915_READ(reg);
1263 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1264 DISPPLANE_SEL_PIPE_SHIFT;
1265 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001266 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1267 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001268 }
1269}
1270
Jesse Barnes19332d72013-03-28 09:55:38 -07001271static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1272 enum pipe pipe)
1273{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001274 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001275 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001276 u32 val;
1277
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001278 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001279 for_each_sprite(pipe, sprite) {
1280 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001281 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001282 WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001283 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001284 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001285 }
1286 } else if (INTEL_INFO(dev)->gen >= 7) {
1287 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001288 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001289 WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001290 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001291 plane_name(pipe), pipe_name(pipe));
1292 } else if (INTEL_INFO(dev)->gen >= 5) {
1293 reg = DVSCNTR(pipe);
1294 val = I915_READ(reg);
Damien Lespiau83f26f12014-03-17 17:59:48 +00001295 WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001296 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1297 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001298 }
1299}
1300
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001301static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001302{
1303 u32 val;
1304 bool enabled;
1305
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001306 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001307
Jesse Barnes92f25842011-01-04 15:09:34 -08001308 val = I915_READ(PCH_DREF_CONTROL);
1309 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1310 DREF_SUPERSPREAD_SOURCE_MASK));
1311 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1312}
1313
Daniel Vetterab9412b2013-05-03 11:49:46 +02001314static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1315 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001316{
1317 int reg;
1318 u32 val;
1319 bool enabled;
1320
Daniel Vetterab9412b2013-05-03 11:49:46 +02001321 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001322 val = I915_READ(reg);
1323 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001324 WARN(enabled,
1325 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1326 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001327}
1328
Keith Packard4e634382011-08-06 10:39:45 -07001329static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1330 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001331{
1332 if ((val & DP_PORT_EN) == 0)
1333 return false;
1334
1335 if (HAS_PCH_CPT(dev_priv->dev)) {
1336 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1337 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1338 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1339 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001340 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1341 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1342 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001343 } else {
1344 if ((val & DP_PIPE_MASK) != (pipe << 30))
1345 return false;
1346 }
1347 return true;
1348}
1349
Keith Packard1519b992011-08-06 10:35:34 -07001350static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1351 enum pipe pipe, u32 val)
1352{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001353 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001354 return false;
1355
1356 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001357 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001358 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001359 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1360 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1361 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001362 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001363 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001364 return false;
1365 }
1366 return true;
1367}
1368
1369static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1370 enum pipe pipe, u32 val)
1371{
1372 if ((val & LVDS_PORT_EN) == 0)
1373 return false;
1374
1375 if (HAS_PCH_CPT(dev_priv->dev)) {
1376 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1377 return false;
1378 } else {
1379 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1380 return false;
1381 }
1382 return true;
1383}
1384
1385static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1386 enum pipe pipe, u32 val)
1387{
1388 if ((val & ADPA_DAC_ENABLE) == 0)
1389 return false;
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
1391 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1392 return false;
1393 } else {
1394 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1395 return false;
1396 }
1397 return true;
1398}
1399
Jesse Barnes291906f2011-02-02 12:28:03 -08001400static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001401 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001402{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001403 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001404 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001405 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001407
Daniel Vetter75c5da22012-09-10 21:58:29 +02001408 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1409 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001410 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001411}
1412
1413static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1414 enum pipe pipe, int reg)
1415{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001416 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001417 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001418 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001419 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001420
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001421 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001422 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001423 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001424}
1425
1426static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1427 enum pipe pipe)
1428{
1429 int reg;
1430 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001431
Keith Packardf0575e92011-07-25 22:12:43 -07001432 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1433 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1434 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001435
1436 reg = PCH_ADPA;
1437 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001438 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001439 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001440 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001441
1442 reg = PCH_LVDS;
1443 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001444 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001445 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001446 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001447
Paulo Zanonie2debe92013-02-18 19:00:27 -03001448 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1449 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1450 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001451}
1452
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001453static void intel_init_dpio(struct drm_device *dev)
1454{
1455 struct drm_i915_private *dev_priv = dev->dev_private;
1456
1457 if (!IS_VALLEYVIEW(dev))
1458 return;
1459
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001460 /*
1461 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1462 * CHV x1 PHY (DP/HDMI D)
1463 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1464 */
1465 if (IS_CHERRYVIEW(dev)) {
1466 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1467 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1468 } else {
1469 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1470 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001471}
1472
1473static void intel_reset_dpio(struct drm_device *dev)
1474{
1475 struct drm_i915_private *dev_priv = dev->dev_private;
1476
1477 if (!IS_VALLEYVIEW(dev))
1478 return;
1479
Imre Deake5cbfbf2014-01-09 17:08:16 +02001480 /*
1481 * Enable the CRI clock source so we can get at the display and the
1482 * reference clock for VGA hotplug / manual detection.
1483 */
Imre Deak404faab2014-01-09 17:08:15 +02001484 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001485 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001486 DPLL_INTEGRATED_CRI_CLK_VLV);
1487
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001488 if (IS_CHERRYVIEW(dev)) {
1489 enum dpio_phy phy;
1490 u32 val;
1491
1492 for (phy = DPIO_PHY0; phy < I915_NUM_PHYS_VLV; phy++) {
1493 /* Poll for phypwrgood signal */
1494 if (wait_for(I915_READ(DISPLAY_PHY_STATUS) &
1495 PHY_POWERGOOD(phy), 1))
1496 DRM_ERROR("Display PHY %d is not power up\n", phy);
1497
1498 /*
1499 * Deassert common lane reset for PHY.
1500 *
1501 * This should only be done on init and resume from S3
1502 * with both PLLs disabled, or we risk losing DPIO and
1503 * PLL synchronization.
1504 */
1505 val = I915_READ(DISPLAY_PHY_CONTROL);
1506 I915_WRITE(DISPLAY_PHY_CONTROL,
1507 PHY_COM_LANE_RESET_DEASSERT(phy, val));
1508 }
1509
1510 } else {
1511 /*
1512 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1513 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1514 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1515 * b. The other bits such as sfr settings / modesel may all
1516 * be set to 0.
1517 *
1518 * This should only be done on init and resume from S3 with
1519 * both PLLs disabled, or we risk losing DPIO and PLL
1520 * synchronization.
1521 */
1522 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1523 }
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001524}
1525
Daniel Vetter426115c2013-07-11 22:13:42 +02001526static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001527{
Daniel Vetter426115c2013-07-11 22:13:42 +02001528 struct drm_device *dev = crtc->base.dev;
1529 struct drm_i915_private *dev_priv = dev->dev_private;
1530 int reg = DPLL(crtc->pipe);
1531 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001532
Daniel Vetter426115c2013-07-11 22:13:42 +02001533 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001534
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001535 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001536 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1537
1538 /* PLL is protected by panel, make sure we can write it */
1539 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001540 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001541
Daniel Vetter426115c2013-07-11 22:13:42 +02001542 I915_WRITE(reg, dpll);
1543 POSTING_READ(reg);
1544 udelay(150);
1545
1546 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1547 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1548
1549 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1550 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001551
1552 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001553 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001554 POSTING_READ(reg);
1555 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001556 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001557 POSTING_READ(reg);
1558 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001559 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001560 POSTING_READ(reg);
1561 udelay(150); /* wait for warmup */
1562}
1563
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001564static void chv_enable_pll(struct intel_crtc *crtc)
1565{
1566 struct drm_device *dev = crtc->base.dev;
1567 struct drm_i915_private *dev_priv = dev->dev_private;
1568 int pipe = crtc->pipe;
1569 enum dpio_channel port = vlv_pipe_to_channel(pipe);
1570 int dpll = DPLL(crtc->pipe);
1571 u32 tmp;
1572
1573 assert_pipe_disabled(dev_priv, crtc->pipe);
1574
1575 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1576
1577 mutex_lock(&dev_priv->dpio_lock);
1578
1579 /* Enable back the 10bit clock to display controller */
1580 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1581 tmp |= DPIO_DCLKP_EN;
1582 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1583
1584 /*
1585 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1586 */
1587 udelay(1);
1588
1589 /* Enable PLL */
1590 tmp = I915_READ(dpll);
1591 tmp |= DPLL_VCO_ENABLE;
1592 I915_WRITE(dpll, tmp);
1593
1594 /* Check PLL is locked */
1595 if (wait_for(((I915_READ(dpll) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1596 DRM_ERROR("PLL %d failed to lock\n", pipe);
1597
1598 /* Deassert soft data lane reset*/
1599 tmp = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
1600 tmp |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
1601 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), tmp);
1602
1603
1604 mutex_unlock(&dev_priv->dpio_lock);
1605}
1606
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001607static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001608{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001609 struct drm_device *dev = crtc->base.dev;
1610 struct drm_i915_private *dev_priv = dev->dev_private;
1611 int reg = DPLL(crtc->pipe);
1612 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001613
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001614 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001615
1616 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001617 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001618
1619 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001620 if (IS_MOBILE(dev) && !IS_I830(dev))
1621 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001622
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001623 I915_WRITE(reg, dpll);
1624
1625 /* Wait for the clocks to stabilize. */
1626 POSTING_READ(reg);
1627 udelay(150);
1628
1629 if (INTEL_INFO(dev)->gen >= 4) {
1630 I915_WRITE(DPLL_MD(crtc->pipe),
1631 crtc->config.dpll_hw_state.dpll_md);
1632 } else {
1633 /* The pixel multiplier can only be updated once the
1634 * DPLL is enabled and the clocks are stable.
1635 *
1636 * So write it again.
1637 */
1638 I915_WRITE(reg, dpll);
1639 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001640
1641 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001642 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001643 POSTING_READ(reg);
1644 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001645 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001646 POSTING_READ(reg);
1647 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001648 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001649 POSTING_READ(reg);
1650 udelay(150); /* wait for warmup */
1651}
1652
1653/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001654 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655 * @dev_priv: i915 private structure
1656 * @pipe: pipe PLL to disable
1657 *
1658 * Disable the PLL for @pipe, making sure the pipe is off first.
1659 *
1660 * Note! This is for pre-ILK only.
1661 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001662static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001663{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001664 /* Don't disable pipe A or pipe A PLLs if needed */
1665 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1666 return;
1667
1668 /* Make sure the pipe isn't still relying on us */
1669 assert_pipe_disabled(dev_priv, pipe);
1670
Daniel Vetter50b44a42013-06-05 13:34:33 +02001671 I915_WRITE(DPLL(pipe), 0);
1672 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001673}
1674
Jesse Barnesf6071162013-10-01 10:41:38 -07001675static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1676{
1677 u32 val = 0;
1678
1679 /* Make sure the pipe isn't still relying on us */
1680 assert_pipe_disabled(dev_priv, pipe);
1681
Imre Deake5cbfbf2014-01-09 17:08:16 +02001682 /*
1683 * Leave integrated clock source and reference clock enabled for pipe B.
1684 * The latter is needed for VGA hotplug / manual detection.
1685 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001686 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001687 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001688 I915_WRITE(DPLL(pipe), val);
1689 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001690
1691}
1692
1693static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1694{
1695 int dpll = DPLL(pipe);
1696 u32 val;
1697
1698 /* Set PLL en = 0 */
1699 val = I915_READ(dpll);
1700 val &= ~DPLL_VCO_ENABLE;
1701 I915_WRITE(dpll, val);
1702
Jesse Barnesf6071162013-10-01 10:41:38 -07001703}
1704
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001705void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1706 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001707{
1708 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001709 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001710
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001711 switch (dport->port) {
1712 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001713 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001714 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001715 break;
1716 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001717 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001718 dpll_reg = DPLL(0);
1719 break;
1720 case PORT_D:
1721 port_mask = DPLL_PORTD_READY_MASK;
1722 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001723 break;
1724 default:
1725 BUG();
1726 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001727
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001728 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001729 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001730 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001731}
1732
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001733/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001734 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001735 * @dev_priv: i915 private structure
1736 * @pipe: pipe PLL to enable
1737 *
1738 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1739 * drives the transcoder clock.
1740 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001741static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001742{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001743 struct drm_device *dev = crtc->base.dev;
1744 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001745 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001746
Chris Wilson48da64a2012-05-13 20:16:12 +01001747 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001748 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001749 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001750 return;
1751
1752 if (WARN_ON(pll->refcount == 0))
1753 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001754
Daniel Vetter46edb022013-06-05 13:34:12 +02001755 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1756 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001757 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001758
Daniel Vettercdbd2312013-06-05 13:34:03 +02001759 if (pll->active++) {
1760 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001761 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001762 return;
1763 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001764 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001765
Daniel Vetter46edb022013-06-05 13:34:12 +02001766 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001767 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001768 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001769}
1770
Daniel Vettere2b78262013-06-07 23:10:03 +02001771static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001772{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001773 struct drm_device *dev = crtc->base.dev;
1774 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001775 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001776
Jesse Barnes92f25842011-01-04 15:09:34 -08001777 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001778 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001779 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001780 return;
1781
Chris Wilson48da64a2012-05-13 20:16:12 +01001782 if (WARN_ON(pll->refcount == 0))
1783 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001784
Daniel Vetter46edb022013-06-05 13:34:12 +02001785 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1786 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001787 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001788
Chris Wilson48da64a2012-05-13 20:16:12 +01001789 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001790 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001791 return;
1792 }
1793
Daniel Vettere9d69442013-06-05 13:34:15 +02001794 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001795 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001796 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001797 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001798
Daniel Vetter46edb022013-06-05 13:34:12 +02001799 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001800 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001801 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001802}
1803
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001804static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1805 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001806{
Daniel Vetter23670b322012-11-01 09:15:30 +01001807 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001808 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001809 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001810 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001811
1812 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001813 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001814
1815 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001816 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001817 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001818
1819 /* FDI must be feeding us bits for PCH ports */
1820 assert_fdi_tx_enabled(dev_priv, pipe);
1821 assert_fdi_rx_enabled(dev_priv, pipe);
1822
Daniel Vetter23670b322012-11-01 09:15:30 +01001823 if (HAS_PCH_CPT(dev)) {
1824 /* Workaround: Set the timing override bit before enabling the
1825 * pch transcoder. */
1826 reg = TRANS_CHICKEN2(pipe);
1827 val = I915_READ(reg);
1828 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1829 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001830 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001831
Daniel Vetterab9412b2013-05-03 11:49:46 +02001832 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001833 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001834 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001835
1836 if (HAS_PCH_IBX(dev_priv->dev)) {
1837 /*
1838 * make the BPC in transcoder be consistent with
1839 * that in pipeconf reg.
1840 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001841 val &= ~PIPECONF_BPC_MASK;
1842 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001843 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001844
1845 val &= ~TRANS_INTERLACE_MASK;
1846 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001847 if (HAS_PCH_IBX(dev_priv->dev) &&
1848 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1849 val |= TRANS_LEGACY_INTERLACED_ILK;
1850 else
1851 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001852 else
1853 val |= TRANS_PROGRESSIVE;
1854
Jesse Barnes040484a2011-01-03 12:14:26 -08001855 I915_WRITE(reg, val | TRANS_ENABLE);
1856 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001857 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001858}
1859
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001860static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001861 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001862{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001863 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001864
1865 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001866 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001867
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001868 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001869 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001870 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001871
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001872 /* Workaround: set timing override bit. */
1873 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001874 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001875 I915_WRITE(_TRANSA_CHICKEN2, val);
1876
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001877 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001878 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001879
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001880 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1881 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001882 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001883 else
1884 val |= TRANS_PROGRESSIVE;
1885
Daniel Vetterab9412b2013-05-03 11:49:46 +02001886 I915_WRITE(LPT_TRANSCONF, val);
1887 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001888 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001889}
1890
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001891static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1892 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001893{
Daniel Vetter23670b322012-11-01 09:15:30 +01001894 struct drm_device *dev = dev_priv->dev;
1895 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001896
1897 /* FDI relies on the transcoder */
1898 assert_fdi_tx_disabled(dev_priv, pipe);
1899 assert_fdi_rx_disabled(dev_priv, pipe);
1900
Jesse Barnes291906f2011-02-02 12:28:03 -08001901 /* Ports must be off as well */
1902 assert_pch_ports_disabled(dev_priv, pipe);
1903
Daniel Vetterab9412b2013-05-03 11:49:46 +02001904 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001905 val = I915_READ(reg);
1906 val &= ~TRANS_ENABLE;
1907 I915_WRITE(reg, val);
1908 /* wait for PCH transcoder off, transcoder state */
1909 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001910 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001911
1912 if (!HAS_PCH_IBX(dev)) {
1913 /* Workaround: Clear the timing override chicken bit again. */
1914 reg = TRANS_CHICKEN2(pipe);
1915 val = I915_READ(reg);
1916 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1917 I915_WRITE(reg, val);
1918 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001919}
1920
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001921static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001922{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001923 u32 val;
1924
Daniel Vetterab9412b2013-05-03 11:49:46 +02001925 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001926 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001927 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001929 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001930 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001931
1932 /* Workaround: clear timing override bit. */
1933 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001934 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001935 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001936}
1937
1938/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001939 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001940 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001941 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001942 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001943 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001944 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001945static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001946{
Paulo Zanoni03722642014-01-17 13:51:09 -02001947 struct drm_device *dev = crtc->base.dev;
1948 struct drm_i915_private *dev_priv = dev->dev_private;
1949 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001950 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1951 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001952 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001953 int reg;
1954 u32 val;
1955
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001956 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001957 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001958 assert_sprites_disabled(dev_priv, pipe);
1959
Paulo Zanoni681e5812012-12-06 11:12:38 -02001960 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001961 pch_transcoder = TRANSCODER_A;
1962 else
1963 pch_transcoder = pipe;
1964
Jesse Barnesb24e7172011-01-04 15:09:30 -08001965 /*
1966 * A pipe without a PLL won't actually be able to drive bits from
1967 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1968 * need the check.
1969 */
1970 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001971 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001972 assert_dsi_pll_enabled(dev_priv);
1973 else
1974 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001975 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001976 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001977 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001978 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001979 assert_fdi_tx_pll_enabled(dev_priv,
1980 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001981 }
1982 /* FIXME: assert CPU port conditions for SNB+ */
1983 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001984
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001985 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001986 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001987 if (val & PIPECONF_ENABLE) {
1988 WARN_ON(!(pipe == PIPE_A &&
1989 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001990 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001991 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001992
1993 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001994 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001995}
1996
1997/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001998 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001999 * @dev_priv: i915 private structure
2000 * @pipe: pipe to disable
2001 *
2002 * Disable @pipe, making sure that various hardware specific requirements
2003 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
2004 *
2005 * @pipe should be %PIPE_A or %PIPE_B.
2006 *
2007 * Will wait until the pipe has shut down before returning.
2008 */
2009static void intel_disable_pipe(struct drm_i915_private *dev_priv,
2010 enum pipe pipe)
2011{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002012 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2013 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014 int reg;
2015 u32 val;
2016
2017 /*
2018 * Make sure planes won't keep trying to pump pixels to us,
2019 * or we might hang the display.
2020 */
2021 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002022 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002023 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002024
2025 /* Don't disable pipe A or pipe A PLLs if needed */
2026 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
2027 return;
2028
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002029 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002030 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002031 if ((val & PIPECONF_ENABLE) == 0)
2032 return;
2033
2034 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002035 intel_wait_for_pipe_off(dev_priv->dev, pipe);
2036}
2037
Keith Packardd74362c2011-07-28 14:47:14 -07002038/*
2039 * Plane regs are double buffered, going from enabled->disabled needs a
2040 * trigger in order to latch. The display address reg provides this.
2041 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002042void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2043 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002044{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002045 struct drm_device *dev = dev_priv->dev;
2046 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002047
2048 I915_WRITE(reg, I915_READ(reg));
2049 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002050}
2051
Jesse Barnesb24e7172011-01-04 15:09:30 -08002052/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002053 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054 * @dev_priv: i915 private structure
2055 * @plane: plane to enable
2056 * @pipe: pipe being fed
2057 *
2058 * Enable @plane on @pipe, making sure that @pipe is running first.
2059 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002060static void intel_enable_primary_hw_plane(struct drm_i915_private *dev_priv,
2061 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002062{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002063 struct intel_crtc *intel_crtc =
2064 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002065 int reg;
2066 u32 val;
2067
2068 /* If the pipe isn't enabled, we can't pump pixels and may hang */
2069 assert_pipe_enabled(dev_priv, pipe);
2070
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002071 if (intel_crtc->primary_enabled)
2072 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002073
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002074 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002075
Jesse Barnesb24e7172011-01-04 15:09:30 -08002076 reg = DSPCNTR(plane);
2077 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002078 WARN_ON(val & DISPLAY_PLANE_ENABLE);
Chris Wilson00d70b12011-03-17 07:18:29 +00002079
2080 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002081 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002082 intel_wait_for_vblank(dev_priv->dev, pipe);
2083}
2084
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002086 * intel_disable_primary_hw_plane - disable the primary hardware plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002087 * @dev_priv: i915 private structure
2088 * @plane: plane to disable
2089 * @pipe: pipe consuming the data
2090 *
2091 * Disable @plane; should be an independent operation.
2092 */
Matt Roper262ca2b2014-03-18 17:22:55 -07002093static void intel_disable_primary_hw_plane(struct drm_i915_private *dev_priv,
2094 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002095{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002096 struct intel_crtc *intel_crtc =
2097 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098 int reg;
2099 u32 val;
2100
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002101 if (!intel_crtc->primary_enabled)
2102 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002103
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002104 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002105
Jesse Barnesb24e7172011-01-04 15:09:30 -08002106 reg = DSPCNTR(plane);
2107 val = I915_READ(reg);
Ville Syrjälä10efa932014-04-28 15:53:25 +03002108 WARN_ON((val & DISPLAY_PLANE_ENABLE) == 0);
Chris Wilson00d70b12011-03-17 07:18:29 +00002109
2110 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002111 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 intel_wait_for_vblank(dev_priv->dev, pipe);
2113}
2114
Chris Wilson693db182013-03-05 14:52:39 +00002115static bool need_vtd_wa(struct drm_device *dev)
2116{
2117#ifdef CONFIG_INTEL_IOMMU
2118 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2119 return true;
2120#endif
2121 return false;
2122}
2123
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002124static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2125{
2126 int tile_height;
2127
2128 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2129 return ALIGN(height, tile_height);
2130}
2131
Chris Wilson127bd2a2010-07-23 23:32:05 +01002132int
Chris Wilson48b956c2010-09-14 12:50:34 +01002133intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002134 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002135 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002136{
Chris Wilsonce453d82011-02-21 14:43:56 +00002137 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002138 u32 alignment;
2139 int ret;
2140
Chris Wilson05394f32010-11-08 19:18:58 +00002141 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002142 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01002143 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
2144 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002145 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002146 alignment = 4 * 1024;
2147 else
2148 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002149 break;
2150 case I915_TILING_X:
2151 /* pin() will align the object as required by fence */
2152 alignment = 0;
2153 break;
2154 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002155 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002156 return -EINVAL;
2157 default:
2158 BUG();
2159 }
2160
Chris Wilson693db182013-03-05 14:52:39 +00002161 /* Note that the w/a also requires 64 PTE of padding following the
2162 * bo. We currently fill all unused PTE with the shadow page and so
2163 * we should always have valid PTE following the scanout preventing
2164 * the VT-d warning.
2165 */
2166 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2167 alignment = 256 * 1024;
2168
Chris Wilsonce453d82011-02-21 14:43:56 +00002169 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002170 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002171 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002172 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002173
2174 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2175 * fence, whereas 965+ only requires a fence if using
2176 * framebuffer compression. For simplicity, we always install
2177 * a fence as the cost is not that onerous.
2178 */
Chris Wilson06d98132012-04-17 15:31:24 +01002179 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002180 if (ret)
2181 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002182
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002183 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002184
Chris Wilsonce453d82011-02-21 14:43:56 +00002185 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002186 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002187
2188err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002189 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002190err_interruptible:
2191 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002192 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002193}
2194
Chris Wilson1690e1e2011-12-14 13:57:08 +01002195void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2196{
2197 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002198 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002199}
2200
Daniel Vetterc2c75132012-07-05 12:17:30 +02002201/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2202 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002203unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2204 unsigned int tiling_mode,
2205 unsigned int cpp,
2206 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002207{
Chris Wilsonbc752862013-02-21 20:04:31 +00002208 if (tiling_mode != I915_TILING_NONE) {
2209 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002210
Chris Wilsonbc752862013-02-21 20:04:31 +00002211 tile_rows = *y / 8;
2212 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002213
Chris Wilsonbc752862013-02-21 20:04:31 +00002214 tiles = *x / (512/cpp);
2215 *x %= 512/cpp;
2216
2217 return tile_rows * pitch * 8 + tiles * 4096;
2218 } else {
2219 unsigned int offset;
2220
2221 offset = *y * pitch + *x * cpp;
2222 *y = 0;
2223 *x = (offset & 4095) / cpp;
2224 return offset & -4096;
2225 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002226}
2227
Jesse Barnes46f297f2014-03-07 08:57:48 -08002228int intel_format_to_fourcc(int format)
2229{
2230 switch (format) {
2231 case DISPPLANE_8BPP:
2232 return DRM_FORMAT_C8;
2233 case DISPPLANE_BGRX555:
2234 return DRM_FORMAT_XRGB1555;
2235 case DISPPLANE_BGRX565:
2236 return DRM_FORMAT_RGB565;
2237 default:
2238 case DISPPLANE_BGRX888:
2239 return DRM_FORMAT_XRGB8888;
2240 case DISPPLANE_RGBX888:
2241 return DRM_FORMAT_XBGR8888;
2242 case DISPPLANE_BGRX101010:
2243 return DRM_FORMAT_XRGB2101010;
2244 case DISPPLANE_RGBX101010:
2245 return DRM_FORMAT_XBGR2101010;
2246 }
2247}
2248
Jesse Barnes484b41d2014-03-07 08:57:55 -08002249static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002250 struct intel_plane_config *plane_config)
2251{
2252 struct drm_device *dev = crtc->base.dev;
2253 struct drm_i915_gem_object *obj = NULL;
2254 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2255 u32 base = plane_config->base;
2256
Chris Wilsonff2652e2014-03-10 08:07:02 +00002257 if (plane_config->size == 0)
2258 return false;
2259
Jesse Barnes46f297f2014-03-07 08:57:48 -08002260 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2261 plane_config->size);
2262 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002263 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002264
2265 if (plane_config->tiled) {
2266 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002267 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002268 }
2269
Dave Airlie66e514c2014-04-03 07:51:54 +10002270 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2271 mode_cmd.width = crtc->base.primary->fb->width;
2272 mode_cmd.height = crtc->base.primary->fb->height;
2273 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002274
2275 mutex_lock(&dev->struct_mutex);
2276
Dave Airlie66e514c2014-04-03 07:51:54 +10002277 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002278 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002279 DRM_DEBUG_KMS("intel fb init failed\n");
2280 goto out_unref_obj;
2281 }
2282
2283 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002284
2285 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2286 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002287
2288out_unref_obj:
2289 drm_gem_object_unreference(&obj->base);
2290 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002291 return false;
2292}
2293
2294static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2295 struct intel_plane_config *plane_config)
2296{
2297 struct drm_device *dev = intel_crtc->base.dev;
2298 struct drm_crtc *c;
2299 struct intel_crtc *i;
2300 struct intel_framebuffer *fb;
2301
Dave Airlie66e514c2014-04-03 07:51:54 +10002302 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002303 return;
2304
2305 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2306 return;
2307
Dave Airlie66e514c2014-04-03 07:51:54 +10002308 kfree(intel_crtc->base.primary->fb);
2309 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002310
2311 /*
2312 * Failed to alloc the obj, check to see if we should share
2313 * an fb with another CRTC instead
2314 */
2315 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
2316 i = to_intel_crtc(c);
2317
2318 if (c == &intel_crtc->base)
2319 continue;
2320
Dave Airlie66e514c2014-04-03 07:51:54 +10002321 if (!i->active || !c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002322 continue;
2323
Dave Airlie66e514c2014-04-03 07:51:54 +10002324 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002325 if (i915_gem_obj_ggtt_offset(fb->obj) == plane_config->base) {
Dave Airlie66e514c2014-04-03 07:51:54 +10002326 drm_framebuffer_reference(c->primary->fb);
2327 intel_crtc->base.primary->fb = c->primary->fb;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002328 break;
2329 }
2330 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002331}
2332
Matt Roper262ca2b2014-03-18 17:22:55 -07002333static int i9xx_update_primary_plane(struct drm_crtc *crtc,
2334 struct drm_framebuffer *fb,
2335 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002336{
2337 struct drm_device *dev = crtc->dev;
2338 struct drm_i915_private *dev_priv = dev->dev_private;
2339 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2340 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002341 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002342 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002343 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002344 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002345 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002346
Jesse Barnes81255562010-08-02 12:07:50 -07002347 intel_fb = to_intel_framebuffer(fb);
2348 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002349
Chris Wilson5eddb702010-09-11 13:48:45 +01002350 reg = DSPCNTR(plane);
2351 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002352 /* Mask out pixel format bits in case we change it */
2353 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002354 switch (fb->pixel_format) {
2355 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002356 dspcntr |= DISPPLANE_8BPP;
2357 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002358 case DRM_FORMAT_XRGB1555:
2359 case DRM_FORMAT_ARGB1555:
2360 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002361 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002362 case DRM_FORMAT_RGB565:
2363 dspcntr |= DISPPLANE_BGRX565;
2364 break;
2365 case DRM_FORMAT_XRGB8888:
2366 case DRM_FORMAT_ARGB8888:
2367 dspcntr |= DISPPLANE_BGRX888;
2368 break;
2369 case DRM_FORMAT_XBGR8888:
2370 case DRM_FORMAT_ABGR8888:
2371 dspcntr |= DISPPLANE_RGBX888;
2372 break;
2373 case DRM_FORMAT_XRGB2101010:
2374 case DRM_FORMAT_ARGB2101010:
2375 dspcntr |= DISPPLANE_BGRX101010;
2376 break;
2377 case DRM_FORMAT_XBGR2101010:
2378 case DRM_FORMAT_ABGR2101010:
2379 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002380 break;
2381 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002382 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002383 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002384
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002385 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002386 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002387 dspcntr |= DISPPLANE_TILED;
2388 else
2389 dspcntr &= ~DISPPLANE_TILED;
2390 }
2391
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002392 if (IS_G4X(dev))
2393 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2394
Chris Wilson5eddb702010-09-11 13:48:45 +01002395 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002396
Daniel Vettere506a0c2012-07-05 12:17:29 +02002397 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002398
Daniel Vetterc2c75132012-07-05 12:17:30 +02002399 if (INTEL_INFO(dev)->gen >= 4) {
2400 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002401 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2402 fb->bits_per_pixel / 8,
2403 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002404 linear_offset -= intel_crtc->dspaddr_offset;
2405 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002406 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002407 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002408
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002409 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2410 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2411 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002412 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002413 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002414 I915_WRITE(DSPSURF(plane),
2415 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002417 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002418 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002419 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002420 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002421
Jesse Barnes17638cd2011-06-24 12:19:23 -07002422 return 0;
2423}
2424
Matt Roper262ca2b2014-03-18 17:22:55 -07002425static int ironlake_update_primary_plane(struct drm_crtc *crtc,
2426 struct drm_framebuffer *fb,
2427 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002428{
2429 struct drm_device *dev = crtc->dev;
2430 struct drm_i915_private *dev_priv = dev->dev_private;
2431 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2432 struct intel_framebuffer *intel_fb;
2433 struct drm_i915_gem_object *obj;
2434 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002435 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002436 u32 dspcntr;
2437 u32 reg;
2438
Jesse Barnes17638cd2011-06-24 12:19:23 -07002439 intel_fb = to_intel_framebuffer(fb);
2440 obj = intel_fb->obj;
2441
2442 reg = DSPCNTR(plane);
2443 dspcntr = I915_READ(reg);
2444 /* Mask out pixel format bits in case we change it */
2445 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002446 switch (fb->pixel_format) {
2447 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002448 dspcntr |= DISPPLANE_8BPP;
2449 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002450 case DRM_FORMAT_RGB565:
2451 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002452 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002453 case DRM_FORMAT_XRGB8888:
2454 case DRM_FORMAT_ARGB8888:
2455 dspcntr |= DISPPLANE_BGRX888;
2456 break;
2457 case DRM_FORMAT_XBGR8888:
2458 case DRM_FORMAT_ABGR8888:
2459 dspcntr |= DISPPLANE_RGBX888;
2460 break;
2461 case DRM_FORMAT_XRGB2101010:
2462 case DRM_FORMAT_ARGB2101010:
2463 dspcntr |= DISPPLANE_BGRX101010;
2464 break;
2465 case DRM_FORMAT_XBGR2101010:
2466 case DRM_FORMAT_ABGR2101010:
2467 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002468 break;
2469 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002470 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002471 }
2472
2473 if (obj->tiling_mode != I915_TILING_NONE)
2474 dspcntr |= DISPPLANE_TILED;
2475 else
2476 dspcntr &= ~DISPPLANE_TILED;
2477
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002478 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002479 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2480 else
2481 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002482
2483 I915_WRITE(reg, dspcntr);
2484
Daniel Vettere506a0c2012-07-05 12:17:29 +02002485 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002486 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002487 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2488 fb->bits_per_pixel / 8,
2489 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002490 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002491
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002492 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2493 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2494 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002495 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002496 I915_WRITE(DSPSURF(plane),
2497 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002498 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002499 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2500 } else {
2501 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2502 I915_WRITE(DSPLINOFF(plane), linear_offset);
2503 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002504 POSTING_READ(reg);
2505
2506 return 0;
2507}
2508
2509/* Assume fb object is pinned & idle & fenced and just update base pointers */
2510static int
2511intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2512 int x, int y, enum mode_set_atomic state)
2513{
2514 struct drm_device *dev = crtc->dev;
2515 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002516
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002517 if (dev_priv->display.disable_fbc)
2518 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002519 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002520
Matt Roper262ca2b2014-03-18 17:22:55 -07002521 return dev_priv->display.update_primary_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002522}
2523
Ville Syrjälä96a02912013-02-18 19:08:49 +02002524void intel_display_handle_reset(struct drm_device *dev)
2525{
2526 struct drm_i915_private *dev_priv = dev->dev_private;
2527 struct drm_crtc *crtc;
2528
2529 /*
2530 * Flips in the rings have been nuked by the reset,
2531 * so complete all pending flips so that user space
2532 * will get its events and not get stuck.
2533 *
2534 * Also update the base address of all primary
2535 * planes to the the last fb to make sure we're
2536 * showing the correct fb after a reset.
2537 *
2538 * Need to make two loops over the crtcs so that we
2539 * don't try to grab a crtc mutex before the
2540 * pending_flip_queue really got woken up.
2541 */
2542
2543 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2544 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2545 enum plane plane = intel_crtc->plane;
2546
2547 intel_prepare_page_flip(dev, plane);
2548 intel_finish_page_flip_plane(dev, plane);
2549 }
2550
2551 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2553
2554 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002555 /*
2556 * FIXME: Once we have proper support for primary planes (and
2557 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002558 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002559 */
Matt Roperf4510a22014-04-01 15:22:40 -07002560 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002561 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002562 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002563 crtc->x,
2564 crtc->y);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002565 mutex_unlock(&crtc->mutex);
2566 }
2567}
2568
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002569static int
Chris Wilson14667a42012-04-03 17:58:35 +01002570intel_finish_fb(struct drm_framebuffer *old_fb)
2571{
2572 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2573 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2574 bool was_interruptible = dev_priv->mm.interruptible;
2575 int ret;
2576
Chris Wilson14667a42012-04-03 17:58:35 +01002577 /* Big Hammer, we also need to ensure that any pending
2578 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2579 * current scanout is retired before unpinning the old
2580 * framebuffer.
2581 *
2582 * This should only fail upon a hung GPU, in which case we
2583 * can safely continue.
2584 */
2585 dev_priv->mm.interruptible = false;
2586 ret = i915_gem_object_finish_gpu(obj);
2587 dev_priv->mm.interruptible = was_interruptible;
2588
2589 return ret;
2590}
2591
Chris Wilson7d5e3792014-03-04 13:15:08 +00002592static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2593{
2594 struct drm_device *dev = crtc->dev;
2595 struct drm_i915_private *dev_priv = dev->dev_private;
2596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2597 unsigned long flags;
2598 bool pending;
2599
2600 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2601 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2602 return false;
2603
2604 spin_lock_irqsave(&dev->event_lock, flags);
2605 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2606 spin_unlock_irqrestore(&dev->event_lock, flags);
2607
2608 return pending;
2609}
2610
Chris Wilson14667a42012-04-03 17:58:35 +01002611static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002612intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002613 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002614{
2615 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002616 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002617 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002618 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002619 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002620
Chris Wilson7d5e3792014-03-04 13:15:08 +00002621 if (intel_crtc_has_pending_flip(crtc)) {
2622 DRM_ERROR("pipe is still busy with an old pageflip\n");
2623 return -EBUSY;
2624 }
2625
Jesse Barnes79e53942008-11-07 14:24:08 -08002626 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002627 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002628 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002629 return 0;
2630 }
2631
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002632 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002633 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2634 plane_name(intel_crtc->plane),
2635 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002636 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002637 }
2638
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002639 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002640 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002641 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002642 NULL);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002643 mutex_unlock(&dev->struct_mutex);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002644 if (ret != 0) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002645 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002646 return ret;
2647 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002648
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002649 /*
2650 * Update pipe size and adjust fitter if needed: the reason for this is
2651 * that in compute_mode_changes we check the native mode (not the pfit
2652 * mode) to see if we can flip rather than do a full mode set. In the
2653 * fastboot case, we'll flip, but if we don't update the pipesrc and
2654 * pfit state, we'll end up with a big fb scanned out into the wrong
2655 * sized surface.
2656 *
2657 * To fix this properly, we need to hoist the checks up into
2658 * compute_mode_changes (or above), check the actual pfit state and
2659 * whether the platform allows pfit disable with pipe active, and only
2660 * then update the pipesrc and pfit state, even on the flip path.
2661 */
Jani Nikulad330a952014-01-21 11:24:25 +02002662 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002663 const struct drm_display_mode *adjusted_mode =
2664 &intel_crtc->config.adjusted_mode;
2665
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002666 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002667 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2668 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002669 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002670 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2671 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2672 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2673 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2674 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2675 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002676 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2677 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002678 }
2679
Matt Roper262ca2b2014-03-18 17:22:55 -07002680 ret = dev_priv->display.update_primary_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002681 if (ret) {
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002682 mutex_lock(&dev->struct_mutex);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002683 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002684 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002685 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002686 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002687 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002688
Matt Roperf4510a22014-04-01 15:22:40 -07002689 old_fb = crtc->primary->fb;
2690 crtc->primary->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002691 crtc->x = x;
2692 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002693
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002694 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002695 if (intel_crtc->active && old_fb != fb)
2696 intel_wait_for_vblank(dev, intel_crtc->pipe);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002697 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002698 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002699 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002700 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002701
Ville Syrjälä8ac36ec2014-03-11 19:37:33 +02002702 mutex_lock(&dev->struct_mutex);
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002703 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002704 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002705 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002706
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002707 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002708}
2709
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002710static void intel_fdi_normal_train(struct drm_crtc *crtc)
2711{
2712 struct drm_device *dev = crtc->dev;
2713 struct drm_i915_private *dev_priv = dev->dev_private;
2714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2715 int pipe = intel_crtc->pipe;
2716 u32 reg, temp;
2717
2718 /* enable normal train */
2719 reg = FDI_TX_CTL(pipe);
2720 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002721 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002722 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2723 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002724 } else {
2725 temp &= ~FDI_LINK_TRAIN_NONE;
2726 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002727 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002728 I915_WRITE(reg, temp);
2729
2730 reg = FDI_RX_CTL(pipe);
2731 temp = I915_READ(reg);
2732 if (HAS_PCH_CPT(dev)) {
2733 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2734 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2735 } else {
2736 temp &= ~FDI_LINK_TRAIN_NONE;
2737 temp |= FDI_LINK_TRAIN_NONE;
2738 }
2739 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2740
2741 /* wait one idle pattern time */
2742 POSTING_READ(reg);
2743 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002744
2745 /* IVB wants error correction enabled */
2746 if (IS_IVYBRIDGE(dev))
2747 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2748 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002749}
2750
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002751static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002752{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002753 return crtc->base.enabled && crtc->active &&
2754 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002755}
2756
Daniel Vetter01a415f2012-10-27 15:58:40 +02002757static void ivb_modeset_global_resources(struct drm_device *dev)
2758{
2759 struct drm_i915_private *dev_priv = dev->dev_private;
2760 struct intel_crtc *pipe_B_crtc =
2761 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2762 struct intel_crtc *pipe_C_crtc =
2763 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2764 uint32_t temp;
2765
Daniel Vetter1e833f42013-02-19 22:31:57 +01002766 /*
2767 * When everything is off disable fdi C so that we could enable fdi B
2768 * with all lanes. Note that we don't care about enabled pipes without
2769 * an enabled pch encoder.
2770 */
2771 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2772 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002773 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2774 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2775
2776 temp = I915_READ(SOUTH_CHICKEN1);
2777 temp &= ~FDI_BC_BIFURCATION_SELECT;
2778 DRM_DEBUG_KMS("disabling fdi C rx\n");
2779 I915_WRITE(SOUTH_CHICKEN1, temp);
2780 }
2781}
2782
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002783/* The FDI link training functions for ILK/Ibexpeak. */
2784static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2785{
2786 struct drm_device *dev = crtc->dev;
2787 struct drm_i915_private *dev_priv = dev->dev_private;
2788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2789 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002790 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002791
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03002792 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002793 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002794
Adam Jacksone1a44742010-06-25 15:32:14 -04002795 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2796 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002797 reg = FDI_RX_IMR(pipe);
2798 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002799 temp &= ~FDI_RX_SYMBOL_LOCK;
2800 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002801 I915_WRITE(reg, temp);
2802 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002803 udelay(150);
2804
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002805 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002806 reg = FDI_TX_CTL(pipe);
2807 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002808 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2809 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002810 temp &= ~FDI_LINK_TRAIN_NONE;
2811 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002812 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002813
Chris Wilson5eddb702010-09-11 13:48:45 +01002814 reg = FDI_RX_CTL(pipe);
2815 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002816 temp &= ~FDI_LINK_TRAIN_NONE;
2817 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002818 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2819
2820 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002821 udelay(150);
2822
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002823 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002824 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2825 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2826 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002827
Chris Wilson5eddb702010-09-11 13:48:45 +01002828 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002829 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002830 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002831 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2832
2833 if ((temp & FDI_RX_BIT_LOCK)) {
2834 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002835 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002836 break;
2837 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002838 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002839 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002840 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002841
2842 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002843 reg = FDI_TX_CTL(pipe);
2844 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002845 temp &= ~FDI_LINK_TRAIN_NONE;
2846 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002847 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002848
Chris Wilson5eddb702010-09-11 13:48:45 +01002849 reg = FDI_RX_CTL(pipe);
2850 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002851 temp &= ~FDI_LINK_TRAIN_NONE;
2852 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002853 I915_WRITE(reg, temp);
2854
2855 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002856 udelay(150);
2857
Chris Wilson5eddb702010-09-11 13:48:45 +01002858 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002859 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002860 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002861 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2862
2863 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002864 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002865 DRM_DEBUG_KMS("FDI train 2 done.\n");
2866 break;
2867 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002868 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002869 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002870 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002871
2872 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002873
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002874}
2875
Akshay Joshi0206e352011-08-16 15:34:10 -04002876static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002877 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2878 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2879 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2880 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2881};
2882
2883/* The FDI link training functions for SNB/Cougarpoint. */
2884static void gen6_fdi_link_train(struct drm_crtc *crtc)
2885{
2886 struct drm_device *dev = crtc->dev;
2887 struct drm_i915_private *dev_priv = dev->dev_private;
2888 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2889 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002890 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002891
Adam Jacksone1a44742010-06-25 15:32:14 -04002892 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2893 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002894 reg = FDI_RX_IMR(pipe);
2895 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002896 temp &= ~FDI_RX_SYMBOL_LOCK;
2897 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002898 I915_WRITE(reg, temp);
2899
2900 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002901 udelay(150);
2902
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002903 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002904 reg = FDI_TX_CTL(pipe);
2905 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002906 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2907 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002908 temp &= ~FDI_LINK_TRAIN_NONE;
2909 temp |= FDI_LINK_TRAIN_PATTERN_1;
2910 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2911 /* SNB-B */
2912 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002913 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002914
Daniel Vetterd74cf322012-10-26 10:58:13 +02002915 I915_WRITE(FDI_RX_MISC(pipe),
2916 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2917
Chris Wilson5eddb702010-09-11 13:48:45 +01002918 reg = FDI_RX_CTL(pipe);
2919 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002920 if (HAS_PCH_CPT(dev)) {
2921 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2922 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2923 } else {
2924 temp &= ~FDI_LINK_TRAIN_NONE;
2925 temp |= FDI_LINK_TRAIN_PATTERN_1;
2926 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002927 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2928
2929 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002930 udelay(150);
2931
Akshay Joshi0206e352011-08-16 15:34:10 -04002932 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002933 reg = FDI_TX_CTL(pipe);
2934 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002935 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2936 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002937 I915_WRITE(reg, temp);
2938
2939 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002940 udelay(500);
2941
Sean Paulfa37d392012-03-02 12:53:39 -05002942 for (retry = 0; retry < 5; retry++) {
2943 reg = FDI_RX_IIR(pipe);
2944 temp = I915_READ(reg);
2945 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2946 if (temp & FDI_RX_BIT_LOCK) {
2947 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2948 DRM_DEBUG_KMS("FDI train 1 done.\n");
2949 break;
2950 }
2951 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002952 }
Sean Paulfa37d392012-03-02 12:53:39 -05002953 if (retry < 5)
2954 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002955 }
2956 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002957 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002958
2959 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002960 reg = FDI_TX_CTL(pipe);
2961 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002962 temp &= ~FDI_LINK_TRAIN_NONE;
2963 temp |= FDI_LINK_TRAIN_PATTERN_2;
2964 if (IS_GEN6(dev)) {
2965 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2966 /* SNB-B */
2967 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2968 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002969 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002970
Chris Wilson5eddb702010-09-11 13:48:45 +01002971 reg = FDI_RX_CTL(pipe);
2972 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002973 if (HAS_PCH_CPT(dev)) {
2974 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2975 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2976 } else {
2977 temp &= ~FDI_LINK_TRAIN_NONE;
2978 temp |= FDI_LINK_TRAIN_PATTERN_2;
2979 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002980 I915_WRITE(reg, temp);
2981
2982 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002983 udelay(150);
2984
Akshay Joshi0206e352011-08-16 15:34:10 -04002985 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002986 reg = FDI_TX_CTL(pipe);
2987 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002988 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2989 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002990 I915_WRITE(reg, temp);
2991
2992 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002993 udelay(500);
2994
Sean Paulfa37d392012-03-02 12:53:39 -05002995 for (retry = 0; retry < 5; retry++) {
2996 reg = FDI_RX_IIR(pipe);
2997 temp = I915_READ(reg);
2998 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2999 if (temp & FDI_RX_SYMBOL_LOCK) {
3000 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3001 DRM_DEBUG_KMS("FDI train 2 done.\n");
3002 break;
3003 }
3004 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003005 }
Sean Paulfa37d392012-03-02 12:53:39 -05003006 if (retry < 5)
3007 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003008 }
3009 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003010 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003011
3012 DRM_DEBUG_KMS("FDI train done.\n");
3013}
3014
Jesse Barnes357555c2011-04-28 15:09:55 -07003015/* Manual link training for Ivy Bridge A0 parts */
3016static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3017{
3018 struct drm_device *dev = crtc->dev;
3019 struct drm_i915_private *dev_priv = dev->dev_private;
3020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3021 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003022 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003023
3024 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3025 for train result */
3026 reg = FDI_RX_IMR(pipe);
3027 temp = I915_READ(reg);
3028 temp &= ~FDI_RX_SYMBOL_LOCK;
3029 temp &= ~FDI_RX_BIT_LOCK;
3030 I915_WRITE(reg, temp);
3031
3032 POSTING_READ(reg);
3033 udelay(150);
3034
Daniel Vetter01a415f2012-10-27 15:58:40 +02003035 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3036 I915_READ(FDI_RX_IIR(pipe)));
3037
Jesse Barnes139ccd32013-08-19 11:04:55 -07003038 /* Try each vswing and preemphasis setting twice before moving on */
3039 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3040 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003041 reg = FDI_TX_CTL(pipe);
3042 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003043 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3044 temp &= ~FDI_TX_ENABLE;
3045 I915_WRITE(reg, temp);
3046
3047 reg = FDI_RX_CTL(pipe);
3048 temp = I915_READ(reg);
3049 temp &= ~FDI_LINK_TRAIN_AUTO;
3050 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3051 temp &= ~FDI_RX_ENABLE;
3052 I915_WRITE(reg, temp);
3053
3054 /* enable CPU FDI TX and PCH FDI RX */
3055 reg = FDI_TX_CTL(pipe);
3056 temp = I915_READ(reg);
3057 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3058 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3059 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003060 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003061 temp |= snb_b_fdi_train_param[j/2];
3062 temp |= FDI_COMPOSITE_SYNC;
3063 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3064
3065 I915_WRITE(FDI_RX_MISC(pipe),
3066 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3067
3068 reg = FDI_RX_CTL(pipe);
3069 temp = I915_READ(reg);
3070 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3071 temp |= FDI_COMPOSITE_SYNC;
3072 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3073
3074 POSTING_READ(reg);
3075 udelay(1); /* should be 0.5us */
3076
3077 for (i = 0; i < 4; i++) {
3078 reg = FDI_RX_IIR(pipe);
3079 temp = I915_READ(reg);
3080 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3081
3082 if (temp & FDI_RX_BIT_LOCK ||
3083 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3084 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3085 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3086 i);
3087 break;
3088 }
3089 udelay(1); /* should be 0.5us */
3090 }
3091 if (i == 4) {
3092 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3093 continue;
3094 }
3095
3096 /* Train 2 */
3097 reg = FDI_TX_CTL(pipe);
3098 temp = I915_READ(reg);
3099 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3100 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3101 I915_WRITE(reg, temp);
3102
3103 reg = FDI_RX_CTL(pipe);
3104 temp = I915_READ(reg);
3105 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3106 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003107 I915_WRITE(reg, temp);
3108
3109 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003110 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003111
Jesse Barnes139ccd32013-08-19 11:04:55 -07003112 for (i = 0; i < 4; i++) {
3113 reg = FDI_RX_IIR(pipe);
3114 temp = I915_READ(reg);
3115 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003116
Jesse Barnes139ccd32013-08-19 11:04:55 -07003117 if (temp & FDI_RX_SYMBOL_LOCK ||
3118 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3119 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3120 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3121 i);
3122 goto train_done;
3123 }
3124 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003125 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003126 if (i == 4)
3127 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003128 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003129
Jesse Barnes139ccd32013-08-19 11:04:55 -07003130train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003131 DRM_DEBUG_KMS("FDI train done.\n");
3132}
3133
Daniel Vetter88cefb62012-08-12 19:27:14 +02003134static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003135{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003136 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003137 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003138 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003139 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003140
Jesse Barnesc64e3112010-09-10 11:27:03 -07003141
Jesse Barnes0e23b992010-09-10 11:10:00 -07003142 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003143 reg = FDI_RX_CTL(pipe);
3144 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003145 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3146 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003147 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003148 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3149
3150 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003151 udelay(200);
3152
3153 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003154 temp = I915_READ(reg);
3155 I915_WRITE(reg, temp | FDI_PCDCLK);
3156
3157 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003158 udelay(200);
3159
Paulo Zanoni20749732012-11-23 15:30:38 -02003160 /* Enable CPU FDI TX PLL, always on for Ironlake */
3161 reg = FDI_TX_CTL(pipe);
3162 temp = I915_READ(reg);
3163 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3164 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003165
Paulo Zanoni20749732012-11-23 15:30:38 -02003166 POSTING_READ(reg);
3167 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003168 }
3169}
3170
Daniel Vetter88cefb62012-08-12 19:27:14 +02003171static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3172{
3173 struct drm_device *dev = intel_crtc->base.dev;
3174 struct drm_i915_private *dev_priv = dev->dev_private;
3175 int pipe = intel_crtc->pipe;
3176 u32 reg, temp;
3177
3178 /* Switch from PCDclk to Rawclk */
3179 reg = FDI_RX_CTL(pipe);
3180 temp = I915_READ(reg);
3181 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3182
3183 /* Disable CPU FDI TX PLL */
3184 reg = FDI_TX_CTL(pipe);
3185 temp = I915_READ(reg);
3186 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3187
3188 POSTING_READ(reg);
3189 udelay(100);
3190
3191 reg = FDI_RX_CTL(pipe);
3192 temp = I915_READ(reg);
3193 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3194
3195 /* Wait for the clocks to turn off. */
3196 POSTING_READ(reg);
3197 udelay(100);
3198}
3199
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003200static void ironlake_fdi_disable(struct drm_crtc *crtc)
3201{
3202 struct drm_device *dev = crtc->dev;
3203 struct drm_i915_private *dev_priv = dev->dev_private;
3204 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3205 int pipe = intel_crtc->pipe;
3206 u32 reg, temp;
3207
3208 /* disable CPU FDI tx and PCH FDI rx */
3209 reg = FDI_TX_CTL(pipe);
3210 temp = I915_READ(reg);
3211 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3212 POSTING_READ(reg);
3213
3214 reg = FDI_RX_CTL(pipe);
3215 temp = I915_READ(reg);
3216 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003217 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003218 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3219
3220 POSTING_READ(reg);
3221 udelay(100);
3222
3223 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003224 if (HAS_PCH_IBX(dev)) {
3225 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003226 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003227
3228 /* still set train pattern 1 */
3229 reg = FDI_TX_CTL(pipe);
3230 temp = I915_READ(reg);
3231 temp &= ~FDI_LINK_TRAIN_NONE;
3232 temp |= FDI_LINK_TRAIN_PATTERN_1;
3233 I915_WRITE(reg, temp);
3234
3235 reg = FDI_RX_CTL(pipe);
3236 temp = I915_READ(reg);
3237 if (HAS_PCH_CPT(dev)) {
3238 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3239 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3240 } else {
3241 temp &= ~FDI_LINK_TRAIN_NONE;
3242 temp |= FDI_LINK_TRAIN_PATTERN_1;
3243 }
3244 /* BPC in FDI rx is consistent with that in PIPECONF */
3245 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003246 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003247 I915_WRITE(reg, temp);
3248
3249 POSTING_READ(reg);
3250 udelay(100);
3251}
3252
Chris Wilson5dce5b932014-01-20 10:17:36 +00003253bool intel_has_pending_fb_unpin(struct drm_device *dev)
3254{
3255 struct intel_crtc *crtc;
3256
3257 /* Note that we don't need to be called with mode_config.lock here
3258 * as our list of CRTC objects is static for the lifetime of the
3259 * device and so cannot disappear as we iterate. Similarly, we can
3260 * happily treat the predicates as racy, atomic checks as userspace
3261 * cannot claim and pin a new fb without at least acquring the
3262 * struct_mutex and so serialising with us.
3263 */
3264 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3265 if (atomic_read(&crtc->unpin_work_count) == 0)
3266 continue;
3267
3268 if (crtc->unpin_work)
3269 intel_wait_for_vblank(dev, crtc->pipe);
3270
3271 return true;
3272 }
3273
3274 return false;
3275}
3276
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003277static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3278{
Chris Wilson0f911282012-04-17 10:05:38 +01003279 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003280 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003281
Matt Roperf4510a22014-04-01 15:22:40 -07003282 if (crtc->primary->fb == NULL)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003283 return;
3284
Daniel Vetter2c10d572012-12-20 21:24:07 +01003285 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3286
Chris Wilson5bb61642012-09-27 21:25:58 +01003287 wait_event(dev_priv->pending_flip_queue,
3288 !intel_crtc_has_pending_flip(crtc));
3289
Chris Wilson0f911282012-04-17 10:05:38 +01003290 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07003291 intel_finish_fb(crtc->primary->fb);
Chris Wilson0f911282012-04-17 10:05:38 +01003292 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003293}
3294
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003295/* Program iCLKIP clock to the desired frequency */
3296static void lpt_program_iclkip(struct drm_crtc *crtc)
3297{
3298 struct drm_device *dev = crtc->dev;
3299 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003300 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003301 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3302 u32 temp;
3303
Daniel Vetter09153002012-12-12 14:06:44 +01003304 mutex_lock(&dev_priv->dpio_lock);
3305
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003306 /* It is necessary to ungate the pixclk gate prior to programming
3307 * the divisors, and gate it back when it is done.
3308 */
3309 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3310
3311 /* Disable SSCCTL */
3312 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003313 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3314 SBI_SSCCTL_DISABLE,
3315 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003316
3317 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003318 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003319 auxdiv = 1;
3320 divsel = 0x41;
3321 phaseinc = 0x20;
3322 } else {
3323 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003324 * but the adjusted_mode->crtc_clock in in KHz. To get the
3325 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003326 * convert the virtual clock precision to KHz here for higher
3327 * precision.
3328 */
3329 u32 iclk_virtual_root_freq = 172800 * 1000;
3330 u32 iclk_pi_range = 64;
3331 u32 desired_divisor, msb_divisor_value, pi_value;
3332
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003333 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003334 msb_divisor_value = desired_divisor / iclk_pi_range;
3335 pi_value = desired_divisor % iclk_pi_range;
3336
3337 auxdiv = 0;
3338 divsel = msb_divisor_value - 2;
3339 phaseinc = pi_value;
3340 }
3341
3342 /* This should not happen with any sane values */
3343 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3344 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3345 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3346 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3347
3348 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003349 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003350 auxdiv,
3351 divsel,
3352 phasedir,
3353 phaseinc);
3354
3355 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003356 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003357 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3358 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3359 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3360 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3361 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3362 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003363 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003364
3365 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003366 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003367 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3368 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003369 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003370
3371 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003372 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003373 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003374 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003375
3376 /* Wait for initialization time */
3377 udelay(24);
3378
3379 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003380
3381 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003382}
3383
Daniel Vetter275f01b22013-05-03 11:49:47 +02003384static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3385 enum pipe pch_transcoder)
3386{
3387 struct drm_device *dev = crtc->base.dev;
3388 struct drm_i915_private *dev_priv = dev->dev_private;
3389 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3390
3391 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3392 I915_READ(HTOTAL(cpu_transcoder)));
3393 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3394 I915_READ(HBLANK(cpu_transcoder)));
3395 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3396 I915_READ(HSYNC(cpu_transcoder)));
3397
3398 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3399 I915_READ(VTOTAL(cpu_transcoder)));
3400 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3401 I915_READ(VBLANK(cpu_transcoder)));
3402 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3403 I915_READ(VSYNC(cpu_transcoder)));
3404 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3405 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3406}
3407
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003408static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3409{
3410 struct drm_i915_private *dev_priv = dev->dev_private;
3411 uint32_t temp;
3412
3413 temp = I915_READ(SOUTH_CHICKEN1);
3414 if (temp & FDI_BC_BIFURCATION_SELECT)
3415 return;
3416
3417 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3418 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3419
3420 temp |= FDI_BC_BIFURCATION_SELECT;
3421 DRM_DEBUG_KMS("enabling fdi C rx\n");
3422 I915_WRITE(SOUTH_CHICKEN1, temp);
3423 POSTING_READ(SOUTH_CHICKEN1);
3424}
3425
3426static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3427{
3428 struct drm_device *dev = intel_crtc->base.dev;
3429 struct drm_i915_private *dev_priv = dev->dev_private;
3430
3431 switch (intel_crtc->pipe) {
3432 case PIPE_A:
3433 break;
3434 case PIPE_B:
3435 if (intel_crtc->config.fdi_lanes > 2)
3436 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3437 else
3438 cpt_enable_fdi_bc_bifurcation(dev);
3439
3440 break;
3441 case PIPE_C:
3442 cpt_enable_fdi_bc_bifurcation(dev);
3443
3444 break;
3445 default:
3446 BUG();
3447 }
3448}
3449
Jesse Barnesf67a5592011-01-05 10:31:48 -08003450/*
3451 * Enable PCH resources required for PCH ports:
3452 * - PCH PLLs
3453 * - FDI training & RX/TX
3454 * - update transcoder timings
3455 * - DP transcoding bits
3456 * - transcoder
3457 */
3458static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003459{
3460 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003461 struct drm_i915_private *dev_priv = dev->dev_private;
3462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3463 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003464 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003465
Daniel Vetterab9412b2013-05-03 11:49:46 +02003466 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003467
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003468 if (IS_IVYBRIDGE(dev))
3469 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3470
Daniel Vettercd986ab2012-10-26 10:58:12 +02003471 /* Write the TU size bits before fdi link training, so that error
3472 * detection works. */
3473 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3474 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3475
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003476 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003477 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003478
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003479 /* We need to program the right clock selection before writing the pixel
3480 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003481 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003482 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003483
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003484 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003485 temp |= TRANS_DPLL_ENABLE(pipe);
3486 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003487 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003488 temp |= sel;
3489 else
3490 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003491 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003492 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003493
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003494 /* XXX: pch pll's can be enabled any time before we enable the PCH
3495 * transcoder, and we actually should do this to not upset any PCH
3496 * transcoder that already use the clock when we share it.
3497 *
3498 * Note that enable_shared_dpll tries to do the right thing, but
3499 * get_shared_dpll unconditionally resets the pll - we need that to have
3500 * the right LVDS enable sequence. */
3501 ironlake_enable_shared_dpll(intel_crtc);
3502
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003503 /* set transcoder timing, panel must allow it */
3504 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003505 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003506
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003507 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003508
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003509 /* For PCH DP, enable TRANS_DP_CTL */
3510 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003511 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3512 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003513 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003514 reg = TRANS_DP_CTL(pipe);
3515 temp = I915_READ(reg);
3516 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003517 TRANS_DP_SYNC_MASK |
3518 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003519 temp |= (TRANS_DP_OUTPUT_ENABLE |
3520 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003521 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003522
3523 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003524 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003525 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003526 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003527
3528 switch (intel_trans_dp_port_sel(crtc)) {
3529 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003530 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003531 break;
3532 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003533 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003534 break;
3535 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003536 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003537 break;
3538 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003539 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003540 }
3541
Chris Wilson5eddb702010-09-11 13:48:45 +01003542 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003543 }
3544
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003545 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003546}
3547
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003548static void lpt_pch_enable(struct drm_crtc *crtc)
3549{
3550 struct drm_device *dev = crtc->dev;
3551 struct drm_i915_private *dev_priv = dev->dev_private;
3552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003553 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003554
Daniel Vetterab9412b2013-05-03 11:49:46 +02003555 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003556
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003557 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003558
Paulo Zanoni0540e482012-10-31 18:12:40 -02003559 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003560 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003561
Paulo Zanoni937bb612012-10-31 18:12:47 -02003562 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003563}
3564
Daniel Vettere2b78262013-06-07 23:10:03 +02003565static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003566{
Daniel Vettere2b78262013-06-07 23:10:03 +02003567 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003568
3569 if (pll == NULL)
3570 return;
3571
3572 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003573 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003574 return;
3575 }
3576
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003577 if (--pll->refcount == 0) {
3578 WARN_ON(pll->on);
3579 WARN_ON(pll->active);
3580 }
3581
Daniel Vettera43f6e02013-06-07 23:10:32 +02003582 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003583}
3584
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003585static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003586{
Daniel Vettere2b78262013-06-07 23:10:03 +02003587 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3588 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3589 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003590
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003591 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003592 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3593 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003594 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003595 }
3596
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003597 if (HAS_PCH_IBX(dev_priv->dev)) {
3598 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003599 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003600 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003601
Daniel Vetter46edb022013-06-05 13:34:12 +02003602 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3603 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003604
3605 goto found;
3606 }
3607
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003608 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3609 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003610
3611 /* Only want to check enabled timings first */
3612 if (pll->refcount == 0)
3613 continue;
3614
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003615 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3616 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003617 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003618 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003619 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003620
3621 goto found;
3622 }
3623 }
3624
3625 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003626 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3627 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003628 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003629 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3630 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003631 goto found;
3632 }
3633 }
3634
3635 return NULL;
3636
3637found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003638 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003639 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3640 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003641
Daniel Vettercdbd2312013-06-05 13:34:03 +02003642 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003643 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3644 sizeof(pll->hw_state));
3645
Daniel Vetter46edb022013-06-05 13:34:12 +02003646 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003647 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003648 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003649
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003650 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003651 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003652 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003653
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003654 return pll;
3655}
3656
Daniel Vettera1520312013-05-03 11:49:50 +02003657static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003658{
3659 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003660 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003661 u32 temp;
3662
3663 temp = I915_READ(dslreg);
3664 udelay(500);
3665 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003666 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003667 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003668 }
3669}
3670
Jesse Barnesb074cec2013-04-25 12:55:02 -07003671static void ironlake_pfit_enable(struct intel_crtc *crtc)
3672{
3673 struct drm_device *dev = crtc->base.dev;
3674 struct drm_i915_private *dev_priv = dev->dev_private;
3675 int pipe = crtc->pipe;
3676
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003677 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003678 /* Force use of hard-coded filter coefficients
3679 * as some pre-programmed values are broken,
3680 * e.g. x201.
3681 */
3682 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3683 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3684 PF_PIPE_SEL_IVB(pipe));
3685 else
3686 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3687 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3688 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003689 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003690}
3691
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003692static void intel_enable_planes(struct drm_crtc *crtc)
3693{
3694 struct drm_device *dev = crtc->dev;
3695 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003696 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003697 struct intel_plane *intel_plane;
3698
Matt Roperaf2b6532014-04-01 15:22:32 -07003699 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3700 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003701 if (intel_plane->pipe == pipe)
3702 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003703 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003704}
3705
3706static void intel_disable_planes(struct drm_crtc *crtc)
3707{
3708 struct drm_device *dev = crtc->dev;
3709 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07003710 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003711 struct intel_plane *intel_plane;
3712
Matt Roperaf2b6532014-04-01 15:22:32 -07003713 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
3714 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003715 if (intel_plane->pipe == pipe)
3716 intel_plane_disable(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07003717 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003718}
3719
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003720void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003721{
3722 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3723
3724 if (!crtc->config.ips_enabled)
3725 return;
3726
3727 /* We can only enable IPS after we enable a plane and wait for a vblank.
3728 * We guarantee that the plane is enabled by calling intel_enable_ips
3729 * only after intel_enable_plane. And intel_enable_plane already waits
3730 * for a vblank, so all we need to do here is to enable the IPS bit. */
3731 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003732 if (IS_BROADWELL(crtc->base.dev)) {
3733 mutex_lock(&dev_priv->rps.hw_lock);
3734 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3735 mutex_unlock(&dev_priv->rps.hw_lock);
3736 /* Quoting Art Runyan: "its not safe to expect any particular
3737 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003738 * mailbox." Moreover, the mailbox may return a bogus state,
3739 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003740 */
3741 } else {
3742 I915_WRITE(IPS_CTL, IPS_ENABLE);
3743 /* The bit only becomes 1 in the next vblank, so this wait here
3744 * is essentially intel_wait_for_vblank. If we don't have this
3745 * and don't wait for vblanks until the end of crtc_enable, then
3746 * the HW state readout code will complain that the expected
3747 * IPS_CTL value is not the one we read. */
3748 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3749 DRM_ERROR("Timed out waiting for IPS enable\n");
3750 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003751}
3752
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003753void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003754{
3755 struct drm_device *dev = crtc->base.dev;
3756 struct drm_i915_private *dev_priv = dev->dev_private;
3757
3758 if (!crtc->config.ips_enabled)
3759 return;
3760
3761 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003762 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003763 mutex_lock(&dev_priv->rps.hw_lock);
3764 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3765 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07003766 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
3767 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
3768 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08003769 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003770 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003771 POSTING_READ(IPS_CTL);
3772 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003773
3774 /* We need to wait for a vblank before we can disable the plane. */
3775 intel_wait_for_vblank(dev, crtc->pipe);
3776}
3777
3778/** Loads the palette/gamma unit for the CRTC with the prepared values */
3779static void intel_crtc_load_lut(struct drm_crtc *crtc)
3780{
3781 struct drm_device *dev = crtc->dev;
3782 struct drm_i915_private *dev_priv = dev->dev_private;
3783 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3784 enum pipe pipe = intel_crtc->pipe;
3785 int palreg = PALETTE(pipe);
3786 int i;
3787 bool reenable_ips = false;
3788
3789 /* The clocks have to be on to load the palette. */
3790 if (!crtc->enabled || !intel_crtc->active)
3791 return;
3792
3793 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3794 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3795 assert_dsi_pll_enabled(dev_priv);
3796 else
3797 assert_pll_enabled(dev_priv, pipe);
3798 }
3799
3800 /* use legacy palette for Ironlake */
3801 if (HAS_PCH_SPLIT(dev))
3802 palreg = LGC_PALETTE(pipe);
3803
3804 /* Workaround : Do not read or write the pipe palette/gamma data while
3805 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3806 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003807 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003808 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3809 GAMMA_MODE_MODE_SPLIT)) {
3810 hsw_disable_ips(intel_crtc);
3811 reenable_ips = true;
3812 }
3813
3814 for (i = 0; i < 256; i++) {
3815 I915_WRITE(palreg + 4 * i,
3816 (intel_crtc->lut_r[i] << 16) |
3817 (intel_crtc->lut_g[i] << 8) |
3818 intel_crtc->lut_b[i]);
3819 }
3820
3821 if (reenable_ips)
3822 hsw_enable_ips(intel_crtc);
3823}
3824
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003825static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3826{
3827 if (!enable && intel_crtc->overlay) {
3828 struct drm_device *dev = intel_crtc->base.dev;
3829 struct drm_i915_private *dev_priv = dev->dev_private;
3830
3831 mutex_lock(&dev->struct_mutex);
3832 dev_priv->mm.interruptible = false;
3833 (void) intel_overlay_switch_off(intel_crtc->overlay);
3834 dev_priv->mm.interruptible = true;
3835 mutex_unlock(&dev->struct_mutex);
3836 }
3837
3838 /* Let userspace switch the overlay on again. In most cases userspace
3839 * has to recompute where to put it anyway.
3840 */
3841}
3842
3843/**
3844 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3845 * cursor plane briefly if not already running after enabling the display
3846 * plane.
3847 * This workaround avoids occasional blank screens when self refresh is
3848 * enabled.
3849 */
3850static void
3851g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3852{
3853 u32 cntl = I915_READ(CURCNTR(pipe));
3854
3855 if ((cntl & CURSOR_MODE) == 0) {
3856 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3857
3858 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3859 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3860 intel_wait_for_vblank(dev_priv->dev, pipe);
3861 I915_WRITE(CURCNTR(pipe), cntl);
3862 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3863 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3864 }
3865}
3866
3867static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003868{
3869 struct drm_device *dev = crtc->dev;
3870 struct drm_i915_private *dev_priv = dev->dev_private;
3871 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3872 int pipe = intel_crtc->pipe;
3873 int plane = intel_crtc->plane;
3874
3875 intel_enable_primary_hw_plane(dev_priv, plane, pipe);
3876 intel_enable_planes(crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003877 /* The fixup needs to happen before cursor is enabled */
3878 if (IS_G4X(dev))
3879 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003880 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003881 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003882
3883 hsw_enable_ips(intel_crtc);
3884
3885 mutex_lock(&dev->struct_mutex);
3886 intel_update_fbc(dev);
3887 mutex_unlock(&dev->struct_mutex);
3888}
3889
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003890static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003891{
3892 struct drm_device *dev = crtc->dev;
3893 struct drm_i915_private *dev_priv = dev->dev_private;
3894 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3895 int pipe = intel_crtc->pipe;
3896 int plane = intel_crtc->plane;
3897
3898 intel_crtc_wait_for_pending_flips(crtc);
3899 drm_vblank_off(dev, pipe);
3900
3901 if (dev_priv->fbc.plane == plane)
3902 intel_disable_fbc(dev);
3903
3904 hsw_disable_ips(intel_crtc);
3905
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003906 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003907 intel_crtc_update_cursor(crtc, false);
3908 intel_disable_planes(crtc);
3909 intel_disable_primary_hw_plane(dev_priv, plane, pipe);
3910}
3911
Jesse Barnesf67a5592011-01-05 10:31:48 -08003912static void ironlake_crtc_enable(struct drm_crtc *crtc)
3913{
3914 struct drm_device *dev = crtc->dev;
3915 struct drm_i915_private *dev_priv = dev->dev_private;
3916 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003917 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003918 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003919
Daniel Vetter08a48462012-07-02 11:43:47 +02003920 WARN_ON(!crtc->enabled);
3921
Jesse Barnesf67a5592011-01-05 10:31:48 -08003922 if (intel_crtc->active)
3923 return;
3924
3925 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003926
3927 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3928 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3929
Daniel Vetterf6736a12013-06-05 13:34:30 +02003930 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003931 if (encoder->pre_enable)
3932 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003933
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003934 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003935 /* Note: FDI PLL enabling _must_ be done before we enable the
3936 * cpu pipes, hence this is separate from all the other fdi/pch
3937 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003938 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003939 } else {
3940 assert_fdi_tx_disabled(dev_priv, pipe);
3941 assert_fdi_rx_disabled(dev_priv, pipe);
3942 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003943
Jesse Barnesb074cec2013-04-25 12:55:02 -07003944 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003945
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003946 /*
3947 * On ILK+ LUT must be loaded before the pipe is running but with
3948 * clocks enabled
3949 */
3950 intel_crtc_load_lut(crtc);
3951
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003952 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003953 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003954
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003955 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003956 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003957
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003958 for_each_encoder_on_crtc(dev, crtc, encoder)
3959 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003960
3961 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003962 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003963
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03003964 intel_crtc_enable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02003965
Daniel Vetter6ce94102012-10-04 19:20:03 +02003966 /*
3967 * There seems to be a race in PCH platform hw (at least on some
3968 * outputs) where an enabled pipe still completes any pageflip right
3969 * away (as if the pipe is off) instead of waiting for vblank. As soon
3970 * as the first vblank happend, everything works as expected. Hence just
3971 * wait for one vblank before returning to avoid strange things
3972 * happening.
3973 */
3974 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003975}
3976
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003977/* IPS only exists on ULT machines and is tied to pipe A. */
3978static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3979{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003980 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003981}
3982
Paulo Zanonie4916942013-09-20 16:21:19 -03003983/*
3984 * This implements the workaround described in the "notes" section of the mode
3985 * set sequence documentation. When going from no pipes or single pipe to
3986 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3987 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3988 */
3989static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3990{
3991 struct drm_device *dev = crtc->base.dev;
3992 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3993
3994 /* We want to get the other_active_crtc only if there's only 1 other
3995 * active crtc. */
3996 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3997 if (!crtc_it->active || crtc_it == crtc)
3998 continue;
3999
4000 if (other_active_crtc)
4001 return;
4002
4003 other_active_crtc = crtc_it;
4004 }
4005 if (!other_active_crtc)
4006 return;
4007
4008 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4009 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4010}
4011
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004012static void haswell_crtc_enable(struct drm_crtc *crtc)
4013{
4014 struct drm_device *dev = crtc->dev;
4015 struct drm_i915_private *dev_priv = dev->dev_private;
4016 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4017 struct intel_encoder *encoder;
4018 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004019
4020 WARN_ON(!crtc->enabled);
4021
4022 if (intel_crtc->active)
4023 return;
4024
4025 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004026
4027 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
4028 if (intel_crtc->config.has_pch_encoder)
4029 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
4030
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004031 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02004032 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004033
4034 for_each_encoder_on_crtc(dev, crtc, encoder)
4035 if (encoder->pre_enable)
4036 encoder->pre_enable(encoder);
4037
Paulo Zanoni1f544382012-10-24 11:32:00 -02004038 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004039
Jesse Barnesb074cec2013-04-25 12:55:02 -07004040 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004041
4042 /*
4043 * On ILK+ LUT must be loaded before the pipe is running but with
4044 * clocks enabled
4045 */
4046 intel_crtc_load_lut(crtc);
4047
Paulo Zanoni1f544382012-10-24 11:32:00 -02004048 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004049 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004050
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004051 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004052 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004053
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004054 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004055 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004056
Jani Nikula8807e552013-08-30 19:40:32 +03004057 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004058 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004059 intel_opregion_notify_encoder(encoder, true);
4060 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004061
Paulo Zanonie4916942013-09-20 16:21:19 -03004062 /* If we change the relative order between pipe/planes enabling, we need
4063 * to change the workaround. */
4064 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004065 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004066}
4067
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004068static void ironlake_pfit_disable(struct intel_crtc *crtc)
4069{
4070 struct drm_device *dev = crtc->base.dev;
4071 struct drm_i915_private *dev_priv = dev->dev_private;
4072 int pipe = crtc->pipe;
4073
4074 /* To avoid upsetting the power well on haswell only disable the pfit if
4075 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004076 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004077 I915_WRITE(PF_CTL(pipe), 0);
4078 I915_WRITE(PF_WIN_POS(pipe), 0);
4079 I915_WRITE(PF_WIN_SZ(pipe), 0);
4080 }
4081}
4082
Jesse Barnes6be4a602010-09-10 10:26:01 -07004083static void ironlake_crtc_disable(struct drm_crtc *crtc)
4084{
4085 struct drm_device *dev = crtc->dev;
4086 struct drm_i915_private *dev_priv = dev->dev_private;
4087 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004088 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004089 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004090 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004091
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004092 if (!intel_crtc->active)
4093 return;
4094
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004095 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004096
Daniel Vetterea9d7582012-07-10 10:42:52 +02004097 for_each_encoder_on_crtc(dev, crtc, encoder)
4098 encoder->disable(encoder);
4099
Daniel Vetterd925c592013-06-05 13:34:04 +02004100 if (intel_crtc->config.has_pch_encoder)
4101 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
4102
Jesse Barnesb24e7172011-01-04 15:09:30 -08004103 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004104
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004105 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004106
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004107 for_each_encoder_on_crtc(dev, crtc, encoder)
4108 if (encoder->post_disable)
4109 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004110
Daniel Vetterd925c592013-06-05 13:34:04 +02004111 if (intel_crtc->config.has_pch_encoder) {
4112 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004113
Daniel Vetterd925c592013-06-05 13:34:04 +02004114 ironlake_disable_pch_transcoder(dev_priv, pipe);
4115 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004116
Daniel Vetterd925c592013-06-05 13:34:04 +02004117 if (HAS_PCH_CPT(dev)) {
4118 /* disable TRANS_DP_CTL */
4119 reg = TRANS_DP_CTL(pipe);
4120 temp = I915_READ(reg);
4121 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4122 TRANS_DP_PORT_SEL_MASK);
4123 temp |= TRANS_DP_PORT_SEL_NONE;
4124 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004125
Daniel Vetterd925c592013-06-05 13:34:04 +02004126 /* disable DPLL_SEL */
4127 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004128 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004129 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004130 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004131
4132 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004133 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004134
4135 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004136 }
4137
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004138 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004139 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004140
4141 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01004142 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004143 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004144}
4145
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004146static void haswell_crtc_disable(struct drm_crtc *crtc)
4147{
4148 struct drm_device *dev = crtc->dev;
4149 struct drm_i915_private *dev_priv = dev->dev_private;
4150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4151 struct intel_encoder *encoder;
4152 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004153 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004154
4155 if (!intel_crtc->active)
4156 return;
4157
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004158 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004159
Jani Nikula8807e552013-08-30 19:40:32 +03004160 for_each_encoder_on_crtc(dev, crtc, encoder) {
4161 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004162 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004163 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004164
Paulo Zanoni86642812013-04-12 17:57:57 -03004165 if (intel_crtc->config.has_pch_encoder)
4166 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004167 intel_disable_pipe(dev_priv, pipe);
4168
Paulo Zanoniad80a812012-10-24 16:06:19 -02004169 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004170
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004171 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004172
Paulo Zanoni1f544382012-10-24 11:32:00 -02004173 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004174
4175 for_each_encoder_on_crtc(dev, crtc, encoder)
4176 if (encoder->post_disable)
4177 encoder->post_disable(encoder);
4178
Daniel Vetter88adfff2013-03-28 10:42:01 +01004179 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004180 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03004181 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004182 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004183 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004184
4185 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004186 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004187
4188 mutex_lock(&dev->struct_mutex);
4189 intel_update_fbc(dev);
4190 mutex_unlock(&dev->struct_mutex);
4191}
4192
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004193static void ironlake_crtc_off(struct drm_crtc *crtc)
4194{
4195 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004196 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004197}
4198
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004199static void haswell_crtc_off(struct drm_crtc *crtc)
4200{
4201 intel_ddi_put_crtc_pll(crtc);
4202}
4203
Jesse Barnes2dd24552013-04-25 12:55:01 -07004204static void i9xx_pfit_enable(struct intel_crtc *crtc)
4205{
4206 struct drm_device *dev = crtc->base.dev;
4207 struct drm_i915_private *dev_priv = dev->dev_private;
4208 struct intel_crtc_config *pipe_config = &crtc->config;
4209
Daniel Vetter328d8e82013-05-08 10:36:31 +02004210 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004211 return;
4212
Daniel Vetterc0b03412013-05-28 12:05:54 +02004213 /*
4214 * The panel fitter should only be adjusted whilst the pipe is disabled,
4215 * according to register description and PRM.
4216 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004217 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4218 assert_pipe_disabled(dev_priv, crtc->pipe);
4219
Jesse Barnesb074cec2013-04-25 12:55:02 -07004220 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4221 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004222
4223 /* Border color in case we don't scale up to the full screen. Black by
4224 * default, change to something else for debugging. */
4225 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004226}
4227
Imre Deak77d22dc2014-03-05 16:20:52 +02004228#define for_each_power_domain(domain, mask) \
4229 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4230 if ((1 << (domain)) & (mask))
4231
Imre Deak319be8a2014-03-04 19:22:57 +02004232enum intel_display_power_domain
4233intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004234{
Imre Deak319be8a2014-03-04 19:22:57 +02004235 struct drm_device *dev = intel_encoder->base.dev;
4236 struct intel_digital_port *intel_dig_port;
4237
4238 switch (intel_encoder->type) {
4239 case INTEL_OUTPUT_UNKNOWN:
4240 /* Only DDI platforms should ever use this output type */
4241 WARN_ON_ONCE(!HAS_DDI(dev));
4242 case INTEL_OUTPUT_DISPLAYPORT:
4243 case INTEL_OUTPUT_HDMI:
4244 case INTEL_OUTPUT_EDP:
4245 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4246 switch (intel_dig_port->port) {
4247 case PORT_A:
4248 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4249 case PORT_B:
4250 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4251 case PORT_C:
4252 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4253 case PORT_D:
4254 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4255 default:
4256 WARN_ON_ONCE(1);
4257 return POWER_DOMAIN_PORT_OTHER;
4258 }
4259 case INTEL_OUTPUT_ANALOG:
4260 return POWER_DOMAIN_PORT_CRT;
4261 case INTEL_OUTPUT_DSI:
4262 return POWER_DOMAIN_PORT_DSI;
4263 default:
4264 return POWER_DOMAIN_PORT_OTHER;
4265 }
4266}
4267
4268static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4269{
4270 struct drm_device *dev = crtc->dev;
4271 struct intel_encoder *intel_encoder;
4272 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4273 enum pipe pipe = intel_crtc->pipe;
4274 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004275 unsigned long mask;
4276 enum transcoder transcoder;
4277
4278 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4279
4280 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4281 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4282 if (pfit_enabled)
4283 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4284
Imre Deak319be8a2014-03-04 19:22:57 +02004285 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4286 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4287
Imre Deak77d22dc2014-03-05 16:20:52 +02004288 return mask;
4289}
4290
4291void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4292 bool enable)
4293{
4294 if (dev_priv->power_domains.init_power_on == enable)
4295 return;
4296
4297 if (enable)
4298 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4299 else
4300 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4301
4302 dev_priv->power_domains.init_power_on = enable;
4303}
4304
4305static void modeset_update_crtc_power_domains(struct drm_device *dev)
4306{
4307 struct drm_i915_private *dev_priv = dev->dev_private;
4308 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4309 struct intel_crtc *crtc;
4310
4311 /*
4312 * First get all needed power domains, then put all unneeded, to avoid
4313 * any unnecessary toggling of the power wells.
4314 */
4315 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4316 enum intel_display_power_domain domain;
4317
4318 if (!crtc->base.enabled)
4319 continue;
4320
Imre Deak319be8a2014-03-04 19:22:57 +02004321 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004322
4323 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4324 intel_display_power_get(dev_priv, domain);
4325 }
4326
4327 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4328 enum intel_display_power_domain domain;
4329
4330 for_each_power_domain(domain, crtc->enabled_power_domains)
4331 intel_display_power_put(dev_priv, domain);
4332
4333 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4334 }
4335
4336 intel_display_set_init_power(dev_priv, false);
4337}
4338
Jesse Barnes586f49d2013-11-04 16:06:59 -08004339int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004340{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004341 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004342
Jesse Barnes586f49d2013-11-04 16:06:59 -08004343 /* Obtain SKU information */
4344 mutex_lock(&dev_priv->dpio_lock);
4345 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4346 CCK_FUSE_HPLL_FREQ_MASK;
4347 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004348
Jesse Barnes586f49d2013-11-04 16:06:59 -08004349 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004350}
4351
4352/* Adjust CDclk dividers to allow high res or save power if possible */
4353static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4354{
4355 struct drm_i915_private *dev_priv = dev->dev_private;
4356 u32 val, cmd;
4357
Imre Deakd60c4472014-03-27 17:45:10 +02004358 WARN_ON(valleyview_cur_cdclk(dev_priv) != dev_priv->vlv_cdclk_freq);
4359 dev_priv->vlv_cdclk_freq = cdclk;
4360
Jesse Barnes30a970c2013-11-04 13:48:12 -08004361 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4362 cmd = 2;
4363 else if (cdclk == 266)
4364 cmd = 1;
4365 else
4366 cmd = 0;
4367
4368 mutex_lock(&dev_priv->rps.hw_lock);
4369 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4370 val &= ~DSPFREQGUAR_MASK;
4371 val |= (cmd << DSPFREQGUAR_SHIFT);
4372 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4373 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4374 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4375 50)) {
4376 DRM_ERROR("timed out waiting for CDclk change\n");
4377 }
4378 mutex_unlock(&dev_priv->rps.hw_lock);
4379
4380 if (cdclk == 400) {
4381 u32 divider, vco;
4382
4383 vco = valleyview_get_vco(dev_priv);
4384 divider = ((vco << 1) / cdclk) - 1;
4385
4386 mutex_lock(&dev_priv->dpio_lock);
4387 /* adjust cdclk divider */
4388 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4389 val &= ~0xf;
4390 val |= divider;
4391 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4392 mutex_unlock(&dev_priv->dpio_lock);
4393 }
4394
4395 mutex_lock(&dev_priv->dpio_lock);
4396 /* adjust self-refresh exit latency value */
4397 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4398 val &= ~0x7f;
4399
4400 /*
4401 * For high bandwidth configs, we set a higher latency in the bunit
4402 * so that the core display fetch happens in time to avoid underruns.
4403 */
4404 if (cdclk == 400)
4405 val |= 4500 / 250; /* 4.5 usec */
4406 else
4407 val |= 3000 / 250; /* 3.0 usec */
4408 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4409 mutex_unlock(&dev_priv->dpio_lock);
4410
4411 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4412 intel_i2c_reset(dev);
4413}
4414
Imre Deakd60c4472014-03-27 17:45:10 +02004415int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004416{
4417 int cur_cdclk, vco;
4418 int divider;
4419
4420 vco = valleyview_get_vco(dev_priv);
4421
4422 mutex_lock(&dev_priv->dpio_lock);
4423 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4424 mutex_unlock(&dev_priv->dpio_lock);
4425
4426 divider &= 0xf;
4427
4428 cur_cdclk = (vco << 1) / (divider + 1);
4429
4430 return cur_cdclk;
4431}
4432
4433static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4434 int max_pixclk)
4435{
Jesse Barnes30a970c2013-11-04 13:48:12 -08004436 /*
4437 * Really only a few cases to deal with, as only 4 CDclks are supported:
4438 * 200MHz
4439 * 267MHz
4440 * 320MHz
4441 * 400MHz
4442 * So we check to see whether we're above 90% of the lower bin and
4443 * adjust if needed.
4444 */
4445 if (max_pixclk > 288000) {
4446 return 400;
4447 } else if (max_pixclk > 240000) {
4448 return 320;
4449 } else
4450 return 266;
4451 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4452}
4453
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004454/* compute the max pixel clock for new configuration */
4455static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004456{
4457 struct drm_device *dev = dev_priv->dev;
4458 struct intel_crtc *intel_crtc;
4459 int max_pixclk = 0;
4460
4461 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4462 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004463 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004464 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004465 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004466 }
4467
4468 return max_pixclk;
4469}
4470
4471static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004472 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004473{
4474 struct drm_i915_private *dev_priv = dev->dev_private;
4475 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004476 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004477
Imre Deakd60c4472014-03-27 17:45:10 +02004478 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4479 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004480 return;
4481
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004482 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004483 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4484 base.head)
4485 if (intel_crtc->base.enabled)
4486 *prepare_pipes |= (1 << intel_crtc->pipe);
4487}
4488
4489static void valleyview_modeset_global_resources(struct drm_device *dev)
4490{
4491 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004492 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004493 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4494
Imre Deakd60c4472014-03-27 17:45:10 +02004495 if (req_cdclk != dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004496 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004497 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004498}
4499
Jesse Barnes89b667f2013-04-18 14:51:36 -07004500static void valleyview_crtc_enable(struct drm_crtc *crtc)
4501{
4502 struct drm_device *dev = crtc->dev;
4503 struct drm_i915_private *dev_priv = dev->dev_private;
4504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4505 struct intel_encoder *encoder;
4506 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004507 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004508
4509 WARN_ON(!crtc->enabled);
4510
4511 if (intel_crtc->active)
4512 return;
4513
4514 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004515
Jesse Barnes89b667f2013-04-18 14:51:36 -07004516 for_each_encoder_on_crtc(dev, crtc, encoder)
4517 if (encoder->pre_pll_enable)
4518 encoder->pre_pll_enable(encoder);
4519
Jani Nikula23538ef2013-08-27 15:12:22 +03004520 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4521
Chon Ming Lee9d556c92014-05-02 14:27:47 +03004522 if (!is_dsi) {
4523 if (IS_CHERRYVIEW(dev))
4524 chv_enable_pll(intel_crtc);
4525 else
4526 vlv_enable_pll(intel_crtc);
4527 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07004528
4529 for_each_encoder_on_crtc(dev, crtc, encoder)
4530 if (encoder->pre_enable)
4531 encoder->pre_enable(encoder);
4532
Jesse Barnes2dd24552013-04-25 12:55:01 -07004533 i9xx_pfit_enable(intel_crtc);
4534
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004535 intel_crtc_load_lut(crtc);
4536
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004537 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004538 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004539 intel_wait_for_vblank(dev_priv->dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004540 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004541
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004542 intel_crtc_enable_planes(crtc);
Jani Nikula50049452013-07-30 12:20:32 +03004543
4544 for_each_encoder_on_crtc(dev, crtc, encoder)
4545 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004546}
4547
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004548static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004549{
4550 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004551 struct drm_i915_private *dev_priv = dev->dev_private;
4552 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004553 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004554 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004555
Daniel Vetter08a48462012-07-02 11:43:47 +02004556 WARN_ON(!crtc->enabled);
4557
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004558 if (intel_crtc->active)
4559 return;
4560
4561 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004562
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004563 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004564 if (encoder->pre_enable)
4565 encoder->pre_enable(encoder);
4566
Daniel Vetterf6736a12013-06-05 13:34:30 +02004567 i9xx_enable_pll(intel_crtc);
4568
Jesse Barnes2dd24552013-04-25 12:55:01 -07004569 i9xx_pfit_enable(intel_crtc);
4570
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004571 intel_crtc_load_lut(crtc);
4572
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004573 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004574 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004575 intel_wait_for_vblank(dev_priv->dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004576 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02004577
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004578 intel_crtc_enable_planes(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004579
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004580 for_each_encoder_on_crtc(dev, crtc, encoder)
4581 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004582}
4583
Daniel Vetter87476d62013-04-11 16:29:06 +02004584static void i9xx_pfit_disable(struct intel_crtc *crtc)
4585{
4586 struct drm_device *dev = crtc->base.dev;
4587 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004588
4589 if (!crtc->config.gmch_pfit.control)
4590 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004591
4592 assert_pipe_disabled(dev_priv, crtc->pipe);
4593
Daniel Vetter328d8e82013-05-08 10:36:31 +02004594 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4595 I915_READ(PFIT_CONTROL));
4596 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004597}
4598
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004599static void i9xx_crtc_disable(struct drm_crtc *crtc)
4600{
4601 struct drm_device *dev = crtc->dev;
4602 struct drm_i915_private *dev_priv = dev->dev_private;
4603 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004604 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004605 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004606
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004607 if (!intel_crtc->active)
4608 return;
4609
Daniel Vetterea9d7582012-07-10 10:42:52 +02004610 for_each_encoder_on_crtc(dev, crtc, encoder)
4611 encoder->disable(encoder);
4612
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004613 intel_crtc_disable_planes(crtc);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004614
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004615 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004616 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004617
Daniel Vetter87476d62013-04-11 16:29:06 +02004618 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004619
Jesse Barnes89b667f2013-04-18 14:51:36 -07004620 for_each_encoder_on_crtc(dev, crtc, encoder)
4621 if (encoder->post_disable)
4622 encoder->post_disable(encoder);
4623
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03004624 if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI)) {
4625 if (IS_CHERRYVIEW(dev))
4626 chv_disable_pll(dev_priv, pipe);
4627 else if (IS_VALLEYVIEW(dev))
4628 vlv_disable_pll(dev_priv, pipe);
4629 else
4630 i9xx_disable_pll(dev_priv, pipe);
4631 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004632
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004633 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004634 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004635
Chris Wilson6b383a72010-09-13 13:54:26 +01004636 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004637}
4638
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004639static void i9xx_crtc_off(struct drm_crtc *crtc)
4640{
4641}
4642
Daniel Vetter976f8a22012-07-08 22:34:21 +02004643static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4644 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004645{
4646 struct drm_device *dev = crtc->dev;
4647 struct drm_i915_master_private *master_priv;
4648 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4649 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004650
4651 if (!dev->primary->master)
4652 return;
4653
4654 master_priv = dev->primary->master->driver_priv;
4655 if (!master_priv->sarea_priv)
4656 return;
4657
Jesse Barnes79e53942008-11-07 14:24:08 -08004658 switch (pipe) {
4659 case 0:
4660 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4661 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4662 break;
4663 case 1:
4664 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4665 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4666 break;
4667 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004668 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004669 break;
4670 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004671}
4672
Daniel Vetter976f8a22012-07-08 22:34:21 +02004673/**
4674 * Sets the power management mode of the pipe and plane.
4675 */
4676void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004677{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004678 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004679 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004680 struct intel_encoder *intel_encoder;
4681 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004682
Daniel Vetter976f8a22012-07-08 22:34:21 +02004683 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4684 enable |= intel_encoder->connectors_active;
4685
4686 if (enable)
4687 dev_priv->display.crtc_enable(crtc);
4688 else
4689 dev_priv->display.crtc_disable(crtc);
4690
4691 intel_crtc_update_sarea(crtc, enable);
4692}
4693
Daniel Vetter976f8a22012-07-08 22:34:21 +02004694static void intel_crtc_disable(struct drm_crtc *crtc)
4695{
4696 struct drm_device *dev = crtc->dev;
4697 struct drm_connector *connector;
4698 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004699 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004700
4701 /* crtc should still be enabled when we disable it. */
4702 WARN_ON(!crtc->enabled);
4703
4704 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004705 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004706 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004707 dev_priv->display.off(crtc);
4708
Chris Wilson931872f2012-01-16 23:01:13 +00004709 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004710 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004711 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004712
Matt Roperf4510a22014-04-01 15:22:40 -07004713 if (crtc->primary->fb) {
Chris Wilsoncdd59982010-09-08 16:30:16 +01004714 mutex_lock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004715 intel_unpin_fb_obj(to_intel_framebuffer(crtc->primary->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004716 mutex_unlock(&dev->struct_mutex);
Matt Roperf4510a22014-04-01 15:22:40 -07004717 crtc->primary->fb = NULL;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004718 }
4719
4720 /* Update computed state. */
4721 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4722 if (!connector->encoder || !connector->encoder->crtc)
4723 continue;
4724
4725 if (connector->encoder->crtc != crtc)
4726 continue;
4727
4728 connector->dpms = DRM_MODE_DPMS_OFF;
4729 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004730 }
4731}
4732
Chris Wilsonea5b2132010-08-04 13:50:23 +01004733void intel_encoder_destroy(struct drm_encoder *encoder)
4734{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004735 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004736
Chris Wilsonea5b2132010-08-04 13:50:23 +01004737 drm_encoder_cleanup(encoder);
4738 kfree(intel_encoder);
4739}
4740
Damien Lespiau92373292013-08-08 22:28:57 +01004741/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004742 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4743 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004744static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004745{
4746 if (mode == DRM_MODE_DPMS_ON) {
4747 encoder->connectors_active = true;
4748
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004749 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004750 } else {
4751 encoder->connectors_active = false;
4752
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004753 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004754 }
4755}
4756
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004757/* Cross check the actual hw state with our own modeset state tracking (and it's
4758 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004759static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004760{
4761 if (connector->get_hw_state(connector)) {
4762 struct intel_encoder *encoder = connector->encoder;
4763 struct drm_crtc *crtc;
4764 bool encoder_enabled;
4765 enum pipe pipe;
4766
4767 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4768 connector->base.base.id,
4769 drm_get_connector_name(&connector->base));
4770
4771 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4772 "wrong connector dpms state\n");
4773 WARN(connector->base.encoder != &encoder->base,
4774 "active connector not linked to encoder\n");
4775 WARN(!encoder->connectors_active,
4776 "encoder->connectors_active not set\n");
4777
4778 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4779 WARN(!encoder_enabled, "encoder not enabled\n");
4780 if (WARN_ON(!encoder->base.crtc))
4781 return;
4782
4783 crtc = encoder->base.crtc;
4784
4785 WARN(!crtc->enabled, "crtc not enabled\n");
4786 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4787 WARN(pipe != to_intel_crtc(crtc)->pipe,
4788 "encoder active on the wrong pipe\n");
4789 }
4790}
4791
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004792/* Even simpler default implementation, if there's really no special case to
4793 * consider. */
4794void intel_connector_dpms(struct drm_connector *connector, int mode)
4795{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004796 /* All the simple cases only support two dpms states. */
4797 if (mode != DRM_MODE_DPMS_ON)
4798 mode = DRM_MODE_DPMS_OFF;
4799
4800 if (mode == connector->dpms)
4801 return;
4802
4803 connector->dpms = mode;
4804
4805 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004806 if (connector->encoder)
4807 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004808
Daniel Vetterb9805142012-08-31 17:37:33 +02004809 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004810}
4811
Daniel Vetterf0947c32012-07-02 13:10:34 +02004812/* Simple connector->get_hw_state implementation for encoders that support only
4813 * one connector and no cloning and hence the encoder state determines the state
4814 * of the connector. */
4815bool intel_connector_get_hw_state(struct intel_connector *connector)
4816{
Daniel Vetter24929352012-07-02 20:28:59 +02004817 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004818 struct intel_encoder *encoder = connector->encoder;
4819
4820 return encoder->get_hw_state(encoder, &pipe);
4821}
4822
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004823static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4824 struct intel_crtc_config *pipe_config)
4825{
4826 struct drm_i915_private *dev_priv = dev->dev_private;
4827 struct intel_crtc *pipe_B_crtc =
4828 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4829
4830 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4831 pipe_name(pipe), pipe_config->fdi_lanes);
4832 if (pipe_config->fdi_lanes > 4) {
4833 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4834 pipe_name(pipe), pipe_config->fdi_lanes);
4835 return false;
4836 }
4837
Paulo Zanonibafb6552013-11-02 21:07:44 -07004838 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004839 if (pipe_config->fdi_lanes > 2) {
4840 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4841 pipe_config->fdi_lanes);
4842 return false;
4843 } else {
4844 return true;
4845 }
4846 }
4847
4848 if (INTEL_INFO(dev)->num_pipes == 2)
4849 return true;
4850
4851 /* Ivybridge 3 pipe is really complicated */
4852 switch (pipe) {
4853 case PIPE_A:
4854 return true;
4855 case PIPE_B:
4856 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4857 pipe_config->fdi_lanes > 2) {
4858 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4859 pipe_name(pipe), pipe_config->fdi_lanes);
4860 return false;
4861 }
4862 return true;
4863 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004864 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004865 pipe_B_crtc->config.fdi_lanes <= 2) {
4866 if (pipe_config->fdi_lanes > 2) {
4867 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4868 pipe_name(pipe), pipe_config->fdi_lanes);
4869 return false;
4870 }
4871 } else {
4872 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4873 return false;
4874 }
4875 return true;
4876 default:
4877 BUG();
4878 }
4879}
4880
Daniel Vettere29c22c2013-02-21 00:00:16 +01004881#define RETRY 1
4882static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4883 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004884{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004885 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004886 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004887 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004888 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004889
Daniel Vettere29c22c2013-02-21 00:00:16 +01004890retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004891 /* FDI is a binary signal running at ~2.7GHz, encoding
4892 * each output octet as 10 bits. The actual frequency
4893 * is stored as a divider into a 100MHz clock, and the
4894 * mode pixel clock is stored in units of 1KHz.
4895 * Hence the bw of each lane in terms of the mode signal
4896 * is:
4897 */
4898 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4899
Damien Lespiau241bfc32013-09-25 16:45:37 +01004900 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004901
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004902 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004903 pipe_config->pipe_bpp);
4904
4905 pipe_config->fdi_lanes = lane;
4906
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004907 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004908 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004909
Daniel Vettere29c22c2013-02-21 00:00:16 +01004910 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4911 intel_crtc->pipe, pipe_config);
4912 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4913 pipe_config->pipe_bpp -= 2*3;
4914 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4915 pipe_config->pipe_bpp);
4916 needs_recompute = true;
4917 pipe_config->bw_constrained = true;
4918
4919 goto retry;
4920 }
4921
4922 if (needs_recompute)
4923 return RETRY;
4924
4925 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004926}
4927
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004928static void hsw_compute_ips_config(struct intel_crtc *crtc,
4929 struct intel_crtc_config *pipe_config)
4930{
Jani Nikulad330a952014-01-21 11:24:25 +02004931 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004932 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004933 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004934}
4935
Daniel Vettera43f6e02013-06-07 23:10:32 +02004936static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004937 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004938{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004939 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004940 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004941
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004942 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004943 if (INTEL_INFO(dev)->gen < 4) {
4944 struct drm_i915_private *dev_priv = dev->dev_private;
4945 int clock_limit =
4946 dev_priv->display.get_display_clock_speed(dev);
4947
4948 /*
4949 * Enable pixel doubling when the dot clock
4950 * is > 90% of the (display) core speed.
4951 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004952 * GDG double wide on either pipe,
4953 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004954 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004955 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004956 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004957 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004958 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004959 }
4960
Damien Lespiau241bfc32013-09-25 16:45:37 +01004961 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004962 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004963 }
Chris Wilson89749352010-09-12 18:25:19 +01004964
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004965 /*
4966 * Pipe horizontal size must be even in:
4967 * - DVO ganged mode
4968 * - LVDS dual channel mode
4969 * - Double wide pipe
4970 */
4971 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4972 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4973 pipe_config->pipe_src_w &= ~1;
4974
Damien Lespiau8693a822013-05-03 18:48:11 +01004975 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4976 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004977 */
4978 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4979 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004980 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004981
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004982 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004983 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004984 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004985 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4986 * for lvds. */
4987 pipe_config->pipe_bpp = 8*3;
4988 }
4989
Damien Lespiauf5adf942013-06-24 18:29:34 +01004990 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004991 hsw_compute_ips_config(crtc, pipe_config);
4992
4993 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4994 * clock survives for now. */
4995 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4996 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004997
Daniel Vetter877d48d2013-04-19 11:24:43 +02004998 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004999 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005000
Daniel Vettere29c22c2013-02-21 00:00:16 +01005001 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005002}
5003
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005004static int valleyview_get_display_clock_speed(struct drm_device *dev)
5005{
5006 return 400000; /* FIXME */
5007}
5008
Jesse Barnese70236a2009-09-21 10:42:27 -07005009static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005010{
Jesse Barnese70236a2009-09-21 10:42:27 -07005011 return 400000;
5012}
Jesse Barnes79e53942008-11-07 14:24:08 -08005013
Jesse Barnese70236a2009-09-21 10:42:27 -07005014static int i915_get_display_clock_speed(struct drm_device *dev)
5015{
5016 return 333000;
5017}
Jesse Barnes79e53942008-11-07 14:24:08 -08005018
Jesse Barnese70236a2009-09-21 10:42:27 -07005019static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5020{
5021 return 200000;
5022}
Jesse Barnes79e53942008-11-07 14:24:08 -08005023
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005024static int pnv_get_display_clock_speed(struct drm_device *dev)
5025{
5026 u16 gcfgc = 0;
5027
5028 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5029
5030 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5031 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5032 return 267000;
5033 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5034 return 333000;
5035 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5036 return 444000;
5037 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5038 return 200000;
5039 default:
5040 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5041 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5042 return 133000;
5043 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5044 return 167000;
5045 }
5046}
5047
Jesse Barnese70236a2009-09-21 10:42:27 -07005048static int i915gm_get_display_clock_speed(struct drm_device *dev)
5049{
5050 u16 gcfgc = 0;
5051
5052 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5053
5054 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005055 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005056 else {
5057 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5058 case GC_DISPLAY_CLOCK_333_MHZ:
5059 return 333000;
5060 default:
5061 case GC_DISPLAY_CLOCK_190_200_MHZ:
5062 return 190000;
5063 }
5064 }
5065}
Jesse Barnes79e53942008-11-07 14:24:08 -08005066
Jesse Barnese70236a2009-09-21 10:42:27 -07005067static int i865_get_display_clock_speed(struct drm_device *dev)
5068{
5069 return 266000;
5070}
5071
5072static int i855_get_display_clock_speed(struct drm_device *dev)
5073{
5074 u16 hpllcc = 0;
5075 /* Assume that the hardware is in the high speed state. This
5076 * should be the default.
5077 */
5078 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5079 case GC_CLOCK_133_200:
5080 case GC_CLOCK_100_200:
5081 return 200000;
5082 case GC_CLOCK_166_250:
5083 return 250000;
5084 case GC_CLOCK_100_133:
5085 return 133000;
5086 }
5087
5088 /* Shouldn't happen */
5089 return 0;
5090}
5091
5092static int i830_get_display_clock_speed(struct drm_device *dev)
5093{
5094 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005095}
5096
Zhenyu Wang2c072452009-06-05 15:38:42 +08005097static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005098intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005099{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005100 while (*num > DATA_LINK_M_N_MASK ||
5101 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005102 *num >>= 1;
5103 *den >>= 1;
5104 }
5105}
5106
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005107static void compute_m_n(unsigned int m, unsigned int n,
5108 uint32_t *ret_m, uint32_t *ret_n)
5109{
5110 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5111 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5112 intel_reduce_m_n_ratio(ret_m, ret_n);
5113}
5114
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005115void
5116intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5117 int pixel_clock, int link_clock,
5118 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005119{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005120 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005121
5122 compute_m_n(bits_per_pixel * pixel_clock,
5123 link_clock * nlanes * 8,
5124 &m_n->gmch_m, &m_n->gmch_n);
5125
5126 compute_m_n(pixel_clock, link_clock,
5127 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005128}
5129
Chris Wilsona7615032011-01-12 17:04:08 +00005130static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5131{
Jani Nikulad330a952014-01-21 11:24:25 +02005132 if (i915.panel_use_ssc >= 0)
5133 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005134 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005135 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005136}
5137
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005138static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
5139{
5140 struct drm_device *dev = crtc->dev;
5141 struct drm_i915_private *dev_priv = dev->dev_private;
5142 int refclk;
5143
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005144 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005145 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005146 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005147 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005148 refclk = dev_priv->vbt.lvds_ssc_freq;
5149 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005150 } else if (!IS_GEN2(dev)) {
5151 refclk = 96000;
5152 } else {
5153 refclk = 48000;
5154 }
5155
5156 return refclk;
5157}
5158
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005159static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005160{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005161 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005162}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005163
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005164static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5165{
5166 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005167}
5168
Daniel Vetterf47709a2013-03-28 10:42:02 +01005169static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005170 intel_clock_t *reduced_clock)
5171{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005172 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005173 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005174 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005175 u32 fp, fp2 = 0;
5176
5177 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005178 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005179 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005180 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005181 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005182 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005183 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005184 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005185 }
5186
5187 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005188 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005189
Daniel Vetterf47709a2013-03-28 10:42:02 +01005190 crtc->lowfreq_avail = false;
5191 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005192 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08005193 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005194 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005195 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005196 } else {
5197 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005198 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005199 }
5200}
5201
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005202static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5203 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005204{
5205 u32 reg_val;
5206
5207 /*
5208 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5209 * and set it to a reasonable value instead.
5210 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005211 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005212 reg_val &= 0xffffff00;
5213 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005214 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005215
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005216 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005217 reg_val &= 0x8cffffff;
5218 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005219 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005220
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005221 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005222 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005223 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005224
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005225 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005226 reg_val &= 0x00ffffff;
5227 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005228 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005229}
5230
Daniel Vetterb5518422013-05-03 11:49:48 +02005231static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5232 struct intel_link_m_n *m_n)
5233{
5234 struct drm_device *dev = crtc->base.dev;
5235 struct drm_i915_private *dev_priv = dev->dev_private;
5236 int pipe = crtc->pipe;
5237
Daniel Vettere3b95f12013-05-03 11:49:49 +02005238 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5239 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5240 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5241 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005242}
5243
5244static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5245 struct intel_link_m_n *m_n)
5246{
5247 struct drm_device *dev = crtc->base.dev;
5248 struct drm_i915_private *dev_priv = dev->dev_private;
5249 int pipe = crtc->pipe;
5250 enum transcoder transcoder = crtc->config.cpu_transcoder;
5251
5252 if (INTEL_INFO(dev)->gen >= 5) {
5253 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5254 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5255 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5256 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5257 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005258 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5259 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5260 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5261 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005262 }
5263}
5264
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005265static void intel_dp_set_m_n(struct intel_crtc *crtc)
5266{
5267 if (crtc->config.has_pch_encoder)
5268 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5269 else
5270 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5271}
5272
Daniel Vetterf47709a2013-03-28 10:42:02 +01005273static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005274{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005275 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005276 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005277 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005278 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005279 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005280 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005281
Daniel Vetter09153002012-12-12 14:06:44 +01005282 mutex_lock(&dev_priv->dpio_lock);
5283
Daniel Vetterf47709a2013-03-28 10:42:02 +01005284 bestn = crtc->config.dpll.n;
5285 bestm1 = crtc->config.dpll.m1;
5286 bestm2 = crtc->config.dpll.m2;
5287 bestp1 = crtc->config.dpll.p1;
5288 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005289
Jesse Barnes89b667f2013-04-18 14:51:36 -07005290 /* See eDP HDMI DPIO driver vbios notes doc */
5291
5292 /* PLL B needs special handling */
5293 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005294 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005295
5296 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005297 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005298
5299 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005300 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005301 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005302 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005303
5304 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005305 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005306
5307 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005308 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5309 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5310 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005311 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005312
5313 /*
5314 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5315 * but we don't support that).
5316 * Note: don't use the DAC post divider as it seems unstable.
5317 */
5318 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005319 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005320
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005321 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005322 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005323
Jesse Barnes89b667f2013-04-18 14:51:36 -07005324 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005325 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005326 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005327 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005328 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005329 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005330 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005331 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005332 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005333
Jesse Barnes89b667f2013-04-18 14:51:36 -07005334 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5335 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5336 /* Use SSC source */
5337 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005338 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005339 0x0df40000);
5340 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005341 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005342 0x0df70000);
5343 } else { /* HDMI or VGA */
5344 /* Use bend source */
5345 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005346 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005347 0x0df70000);
5348 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005349 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005350 0x0df40000);
5351 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005352
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005353 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005354 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5355 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5356 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5357 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005358 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005359
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005360 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005361
Imre Deake5cbfbf2014-01-09 17:08:16 +02005362 /*
5363 * Enable DPIO clock input. We should never disable the reference
5364 * clock for pipe B, since VGA hotplug / manual detection depends
5365 * on it.
5366 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005367 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5368 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005369 /* We should never disable this, set it here for state tracking */
5370 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005371 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005372 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005373 crtc->config.dpll_hw_state.dpll = dpll;
5374
Daniel Vetteref1b4602013-06-01 17:17:04 +02005375 dpll_md = (crtc->config.pixel_multiplier - 1)
5376 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005377 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5378
Daniel Vetter09153002012-12-12 14:06:44 +01005379 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005380}
5381
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005382static void chv_update_pll(struct intel_crtc *crtc)
5383{
5384 struct drm_device *dev = crtc->base.dev;
5385 struct drm_i915_private *dev_priv = dev->dev_private;
5386 int pipe = crtc->pipe;
5387 int dpll_reg = DPLL(crtc->pipe);
5388 enum dpio_channel port = vlv_pipe_to_channel(pipe);
5389 u32 val, loopfilter, intcoeff;
5390 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5391 int refclk;
5392
5393 mutex_lock(&dev_priv->dpio_lock);
5394
5395 bestn = crtc->config.dpll.n;
5396 bestm2_frac = crtc->config.dpll.m2 & 0x3fffff;
5397 bestm1 = crtc->config.dpll.m1;
5398 bestm2 = crtc->config.dpll.m2 >> 22;
5399 bestp1 = crtc->config.dpll.p1;
5400 bestp2 = crtc->config.dpll.p2;
5401
5402 /*
5403 * Enable Refclk and SSC
5404 */
5405 val = I915_READ(dpll_reg);
5406 val |= (DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV);
5407 I915_WRITE(dpll_reg, val);
5408
5409 /* Propagate soft reset to data lane reset */
5410 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS_DW0(port));
5411 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
5412 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port), val);
5413
5414 /* Disable 10bit clock to display controller */
5415 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
5416 val &= ~DPIO_DCLKP_EN;
5417 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
5418
5419 /* p1 and p2 divider */
5420 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5421 5 << DPIO_CHV_S1_DIV_SHIFT |
5422 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
5423 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
5424 1 << DPIO_CHV_K_DIV_SHIFT);
5425
5426 /* Feedback post-divider - m2 */
5427 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
5428
5429 /* Feedback refclk divider - n and m1 */
5430 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
5431 DPIO_CHV_M1_DIV_BY_2 |
5432 1 << DPIO_CHV_N_DIV_SHIFT);
5433
5434 /* M2 fraction division */
5435 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
5436
5437 /* M2 fraction division enable */
5438 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
5439 DPIO_CHV_FRAC_DIV_EN |
5440 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
5441
5442 /* Loop filter */
5443 refclk = i9xx_get_refclk(&crtc->base, 0);
5444 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
5445 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
5446 if (refclk == 100000)
5447 intcoeff = 11;
5448 else if (refclk == 38400)
5449 intcoeff = 10;
5450 else
5451 intcoeff = 9;
5452 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
5453 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
5454
5455 /* AFC Recal */
5456 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
5457 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
5458 DPIO_AFC_RECAL);
5459
5460 mutex_unlock(&dev_priv->dpio_lock);
5461}
5462
Daniel Vetterf47709a2013-03-28 10:42:02 +01005463static void i9xx_update_pll(struct intel_crtc *crtc,
5464 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005465 int num_connectors)
5466{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005467 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005468 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005469 u32 dpll;
5470 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005471 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005472
Daniel Vetterf47709a2013-03-28 10:42:02 +01005473 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305474
Daniel Vetterf47709a2013-03-28 10:42:02 +01005475 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5476 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005477
5478 dpll = DPLL_VGA_MODE_DIS;
5479
Daniel Vetterf47709a2013-03-28 10:42:02 +01005480 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005481 dpll |= DPLLB_MODE_LVDS;
5482 else
5483 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005484
Daniel Vetteref1b4602013-06-01 17:17:04 +02005485 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005486 dpll |= (crtc->config.pixel_multiplier - 1)
5487 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005488 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005489
5490 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005491 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005492
Daniel Vetterf47709a2013-03-28 10:42:02 +01005493 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005494 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005495
5496 /* compute bitmask from p1 value */
5497 if (IS_PINEVIEW(dev))
5498 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5499 else {
5500 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5501 if (IS_G4X(dev) && reduced_clock)
5502 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5503 }
5504 switch (clock->p2) {
5505 case 5:
5506 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5507 break;
5508 case 7:
5509 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5510 break;
5511 case 10:
5512 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5513 break;
5514 case 14:
5515 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5516 break;
5517 }
5518 if (INTEL_INFO(dev)->gen >= 4)
5519 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5520
Daniel Vetter09ede542013-04-30 14:01:45 +02005521 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005522 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005523 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005524 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5525 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5526 else
5527 dpll |= PLL_REF_INPUT_DREFCLK;
5528
5529 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005530 crtc->config.dpll_hw_state.dpll = dpll;
5531
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005532 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005533 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5534 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005535 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005536 }
5537}
5538
Daniel Vetterf47709a2013-03-28 10:42:02 +01005539static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005540 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005541 int num_connectors)
5542{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005543 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005544 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005545 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005546 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005547
Daniel Vetterf47709a2013-03-28 10:42:02 +01005548 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305549
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005550 dpll = DPLL_VGA_MODE_DIS;
5551
Daniel Vetterf47709a2013-03-28 10:42:02 +01005552 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005553 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5554 } else {
5555 if (clock->p1 == 2)
5556 dpll |= PLL_P1_DIVIDE_BY_TWO;
5557 else
5558 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5559 if (clock->p2 == 4)
5560 dpll |= PLL_P2_DIVIDE_BY_4;
5561 }
5562
Daniel Vetter4a33e482013-07-06 12:52:05 +02005563 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5564 dpll |= DPLL_DVO_2X_MODE;
5565
Daniel Vetterf47709a2013-03-28 10:42:02 +01005566 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005567 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5568 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5569 else
5570 dpll |= PLL_REF_INPUT_DREFCLK;
5571
5572 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005573 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005574}
5575
Daniel Vetter8a654f32013-06-01 17:16:22 +02005576static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005577{
5578 struct drm_device *dev = intel_crtc->base.dev;
5579 struct drm_i915_private *dev_priv = dev->dev_private;
5580 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005581 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005582 struct drm_display_mode *adjusted_mode =
5583 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005584 uint32_t crtc_vtotal, crtc_vblank_end;
5585 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005586
5587 /* We need to be careful not to changed the adjusted mode, for otherwise
5588 * the hw state checker will get angry at the mismatch. */
5589 crtc_vtotal = adjusted_mode->crtc_vtotal;
5590 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005591
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005592 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005593 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005594 crtc_vtotal -= 1;
5595 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02005596
5597 if (intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5598 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
5599 else
5600 vsyncshift = adjusted_mode->crtc_hsync_start -
5601 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02005602 if (vsyncshift < 0)
5603 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005604 }
5605
5606 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005607 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005608
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005609 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005610 (adjusted_mode->crtc_hdisplay - 1) |
5611 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005612 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005613 (adjusted_mode->crtc_hblank_start - 1) |
5614 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005615 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005616 (adjusted_mode->crtc_hsync_start - 1) |
5617 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5618
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005619 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005620 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005621 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005622 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005623 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005624 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005625 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005626 (adjusted_mode->crtc_vsync_start - 1) |
5627 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5628
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005629 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5630 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5631 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5632 * bits. */
5633 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5634 (pipe == PIPE_B || pipe == PIPE_C))
5635 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5636
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005637 /* pipesrc controls the size that is scaled from, which should
5638 * always be the user's requested size.
5639 */
5640 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005641 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5642 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005643}
5644
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005645static void intel_get_pipe_timings(struct intel_crtc *crtc,
5646 struct intel_crtc_config *pipe_config)
5647{
5648 struct drm_device *dev = crtc->base.dev;
5649 struct drm_i915_private *dev_priv = dev->dev_private;
5650 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5651 uint32_t tmp;
5652
5653 tmp = I915_READ(HTOTAL(cpu_transcoder));
5654 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5655 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5656 tmp = I915_READ(HBLANK(cpu_transcoder));
5657 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5658 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5659 tmp = I915_READ(HSYNC(cpu_transcoder));
5660 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5661 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5662
5663 tmp = I915_READ(VTOTAL(cpu_transcoder));
5664 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5665 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5666 tmp = I915_READ(VBLANK(cpu_transcoder));
5667 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5668 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5669 tmp = I915_READ(VSYNC(cpu_transcoder));
5670 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5671 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5672
5673 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5674 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5675 pipe_config->adjusted_mode.crtc_vtotal += 1;
5676 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5677 }
5678
5679 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005680 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5681 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5682
5683 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5684 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005685}
5686
Daniel Vetterf6a83282014-02-11 15:28:57 -08005687void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5688 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005689{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005690 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5691 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5692 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5693 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005694
Daniel Vetterf6a83282014-02-11 15:28:57 -08005695 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5696 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5697 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5698 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005699
Daniel Vetterf6a83282014-02-11 15:28:57 -08005700 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005701
Daniel Vetterf6a83282014-02-11 15:28:57 -08005702 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5703 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005704}
5705
Daniel Vetter84b046f2013-02-19 18:48:54 +01005706static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5707{
5708 struct drm_device *dev = intel_crtc->base.dev;
5709 struct drm_i915_private *dev_priv = dev->dev_private;
5710 uint32_t pipeconf;
5711
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005712 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005713
Daniel Vetter67c72a12013-09-24 11:46:14 +02005714 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5715 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5716 pipeconf |= PIPECONF_ENABLE;
5717
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005718 if (intel_crtc->config.double_wide)
5719 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005720
Daniel Vetterff9ce462013-04-24 14:57:17 +02005721 /* only g4x and later have fancy bpc/dither controls */
5722 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005723 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5724 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5725 pipeconf |= PIPECONF_DITHER_EN |
5726 PIPECONF_DITHER_TYPE_SP;
5727
5728 switch (intel_crtc->config.pipe_bpp) {
5729 case 18:
5730 pipeconf |= PIPECONF_6BPC;
5731 break;
5732 case 24:
5733 pipeconf |= PIPECONF_8BPC;
5734 break;
5735 case 30:
5736 pipeconf |= PIPECONF_10BPC;
5737 break;
5738 default:
5739 /* Case prevented by intel_choose_pipe_bpp_dither. */
5740 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005741 }
5742 }
5743
5744 if (HAS_PIPE_CXSR(dev)) {
5745 if (intel_crtc->lowfreq_avail) {
5746 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5747 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5748 } else {
5749 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005750 }
5751 }
5752
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02005753 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
5754 if (INTEL_INFO(dev)->gen < 4 ||
5755 intel_pipe_has_type(&intel_crtc->base, INTEL_OUTPUT_SDVO))
5756 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5757 else
5758 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
5759 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01005760 pipeconf |= PIPECONF_PROGRESSIVE;
5761
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005762 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5763 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005764
Daniel Vetter84b046f2013-02-19 18:48:54 +01005765 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5766 POSTING_READ(PIPECONF(intel_crtc->pipe));
5767}
5768
Eric Anholtf564048e2011-03-30 13:01:02 -07005769static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005770 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005771 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005772{
5773 struct drm_device *dev = crtc->dev;
5774 struct drm_i915_private *dev_priv = dev->dev_private;
5775 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5776 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005777 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005778 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005779 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005780 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005781 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005782 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005783 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005784 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005785 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005786
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005787 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005788 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005789 case INTEL_OUTPUT_LVDS:
5790 is_lvds = true;
5791 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005792 case INTEL_OUTPUT_DSI:
5793 is_dsi = true;
5794 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005795 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005796
Eric Anholtc751ce42010-03-25 11:48:48 -07005797 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005798 }
5799
Jani Nikulaf2335332013-09-13 11:03:09 +03005800 if (is_dsi)
5801 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005802
Jani Nikulaf2335332013-09-13 11:03:09 +03005803 if (!intel_crtc->config.clock_set) {
5804 refclk = i9xx_get_refclk(crtc, num_connectors);
5805
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005806 /*
5807 * Returns a set of divisors for the desired target clock with
5808 * the given refclk, or FALSE. The returned values represent
5809 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5810 * 2) / p1 / p2.
5811 */
5812 limit = intel_limit(crtc, refclk);
5813 ok = dev_priv->display.find_dpll(limit, crtc,
5814 intel_crtc->config.port_clock,
5815 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005816 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005817 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5818 return -EINVAL;
5819 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005820
Jani Nikulaf2335332013-09-13 11:03:09 +03005821 if (is_lvds && dev_priv->lvds_downclock_avail) {
5822 /*
5823 * Ensure we match the reduced clock's P to the target
5824 * clock. If the clocks don't match, we can't switch
5825 * the display clock by using the FP0/FP1. In such case
5826 * we will disable the LVDS downclock feature.
5827 */
5828 has_reduced_clock =
5829 dev_priv->display.find_dpll(limit, crtc,
5830 dev_priv->lvds_downclock,
5831 refclk, &clock,
5832 &reduced_clock);
5833 }
5834 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005835 intel_crtc->config.dpll.n = clock.n;
5836 intel_crtc->config.dpll.m1 = clock.m1;
5837 intel_crtc->config.dpll.m2 = clock.m2;
5838 intel_crtc->config.dpll.p1 = clock.p1;
5839 intel_crtc->config.dpll.p2 = clock.p2;
5840 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005841
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005842 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005843 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305844 has_reduced_clock ? &reduced_clock : NULL,
5845 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005846 } else if (IS_CHERRYVIEW(dev)) {
5847 chv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005848 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005849 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005850 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005851 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005852 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005853 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005854 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005855
Jani Nikulaf2335332013-09-13 11:03:09 +03005856skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005857 /* Set up the display plane register */
5858 dspcntr = DISPPLANE_GAMMA_ENABLE;
5859
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005860 if (!IS_VALLEYVIEW(dev)) {
5861 if (pipe == 0)
5862 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5863 else
5864 dspcntr |= DISPPLANE_SEL_PIPE_B;
5865 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005866
Ville Syrjälä2070f002014-03-31 18:21:25 +03005867 if (intel_crtc->config.has_dp_encoder)
5868 intel_dp_set_m_n(intel_crtc);
5869
Daniel Vetter8a654f32013-06-01 17:16:22 +02005870 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005871
5872 /* pipesrc and dspsize control the size that is scaled from,
5873 * which should always be the user's requested size.
5874 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005875 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005876 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5877 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005878 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005879
Daniel Vetter84b046f2013-02-19 18:48:54 +01005880 i9xx_set_pipeconf(intel_crtc);
5881
Eric Anholtf564048e2011-03-30 13:01:02 -07005882 I915_WRITE(DSPCNTR(plane), dspcntr);
5883 POSTING_READ(DSPCNTR(plane));
5884
Daniel Vetter94352cf2012-07-05 22:51:56 +02005885 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005886
Eric Anholtf564048e2011-03-30 13:01:02 -07005887 return ret;
5888}
5889
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005890static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5891 struct intel_crtc_config *pipe_config)
5892{
5893 struct drm_device *dev = crtc->base.dev;
5894 struct drm_i915_private *dev_priv = dev->dev_private;
5895 uint32_t tmp;
5896
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005897 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5898 return;
5899
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005900 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005901 if (!(tmp & PFIT_ENABLE))
5902 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005903
Daniel Vetter06922822013-07-11 13:35:40 +02005904 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005905 if (INTEL_INFO(dev)->gen < 4) {
5906 if (crtc->pipe != PIPE_B)
5907 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005908 } else {
5909 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5910 return;
5911 }
5912
Daniel Vetter06922822013-07-11 13:35:40 +02005913 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005914 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5915 if (INTEL_INFO(dev)->gen < 5)
5916 pipe_config->gmch_pfit.lvds_border_bits =
5917 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5918}
5919
Jesse Barnesacbec812013-09-20 11:29:32 -07005920static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5921 struct intel_crtc_config *pipe_config)
5922{
5923 struct drm_device *dev = crtc->base.dev;
5924 struct drm_i915_private *dev_priv = dev->dev_private;
5925 int pipe = pipe_config->cpu_transcoder;
5926 intel_clock_t clock;
5927 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005928 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005929
5930 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005931 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005932 mutex_unlock(&dev_priv->dpio_lock);
5933
5934 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5935 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5936 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5937 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5938 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5939
Ville Syrjäläf6466282013-10-14 14:50:31 +03005940 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005941
Ville Syrjäläf6466282013-10-14 14:50:31 +03005942 /* clock.dot is the fast clock */
5943 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005944}
5945
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005946static void i9xx_get_plane_config(struct intel_crtc *crtc,
5947 struct intel_plane_config *plane_config)
5948{
5949 struct drm_device *dev = crtc->base.dev;
5950 struct drm_i915_private *dev_priv = dev->dev_private;
5951 u32 val, base, offset;
5952 int pipe = crtc->pipe, plane = crtc->plane;
5953 int fourcc, pixel_format;
5954 int aligned_height;
5955
Dave Airlie66e514c2014-04-03 07:51:54 +10005956 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
5957 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005958 DRM_DEBUG_KMS("failed to alloc fb\n");
5959 return;
5960 }
5961
5962 val = I915_READ(DSPCNTR(plane));
5963
5964 if (INTEL_INFO(dev)->gen >= 4)
5965 if (val & DISPPLANE_TILED)
5966 plane_config->tiled = true;
5967
5968 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5969 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10005970 crtc->base.primary->fb->pixel_format = fourcc;
5971 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005972 drm_format_plane_cpp(fourcc, 0) * 8;
5973
5974 if (INTEL_INFO(dev)->gen >= 4) {
5975 if (plane_config->tiled)
5976 offset = I915_READ(DSPTILEOFF(plane));
5977 else
5978 offset = I915_READ(DSPLINOFF(plane));
5979 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5980 } else {
5981 base = I915_READ(DSPADDR(plane));
5982 }
5983 plane_config->base = base;
5984
5985 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005986 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
5987 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005988
5989 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10005990 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005991
Dave Airlie66e514c2014-04-03 07:51:54 +10005992 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005993 plane_config->tiled);
5994
Dave Airlie66e514c2014-04-03 07:51:54 +10005995 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005996 aligned_height, PAGE_SIZE);
5997
5998 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10005999 pipe, plane, crtc->base.primary->fb->width,
6000 crtc->base.primary->fb->height,
6001 crtc->base.primary->fb->bits_per_pixel, base,
6002 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006003 plane_config->size);
6004
6005}
6006
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006007static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6008 struct intel_crtc_config *pipe_config)
6009{
6010 struct drm_device *dev = crtc->base.dev;
6011 struct drm_i915_private *dev_priv = dev->dev_private;
6012 uint32_t tmp;
6013
Imre Deakb5482bd2014-03-05 16:20:55 +02006014 if (!intel_display_power_enabled(dev_priv,
6015 POWER_DOMAIN_PIPE(crtc->pipe)))
6016 return false;
6017
Daniel Vettere143a212013-07-04 12:01:15 +02006018 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006019 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006020
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006021 tmp = I915_READ(PIPECONF(crtc->pipe));
6022 if (!(tmp & PIPECONF_ENABLE))
6023 return false;
6024
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006025 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6026 switch (tmp & PIPECONF_BPC_MASK) {
6027 case PIPECONF_6BPC:
6028 pipe_config->pipe_bpp = 18;
6029 break;
6030 case PIPECONF_8BPC:
6031 pipe_config->pipe_bpp = 24;
6032 break;
6033 case PIPECONF_10BPC:
6034 pipe_config->pipe_bpp = 30;
6035 break;
6036 default:
6037 break;
6038 }
6039 }
6040
Ville Syrjälä282740f2013-09-04 18:30:03 +03006041 if (INTEL_INFO(dev)->gen < 4)
6042 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6043
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006044 intel_get_pipe_timings(crtc, pipe_config);
6045
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006046 i9xx_get_pfit_config(crtc, pipe_config);
6047
Daniel Vetter6c49f242013-06-06 12:45:25 +02006048 if (INTEL_INFO(dev)->gen >= 4) {
6049 tmp = I915_READ(DPLL_MD(crtc->pipe));
6050 pipe_config->pixel_multiplier =
6051 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6052 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006053 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006054 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6055 tmp = I915_READ(DPLL(crtc->pipe));
6056 pipe_config->pixel_multiplier =
6057 ((tmp & SDVO_MULTIPLIER_MASK)
6058 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6059 } else {
6060 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6061 * port and will be fixed up in the encoder->get_config
6062 * function. */
6063 pipe_config->pixel_multiplier = 1;
6064 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006065 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6066 if (!IS_VALLEYVIEW(dev)) {
6067 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6068 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006069 } else {
6070 /* Mask out read-only status bits. */
6071 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6072 DPLL_PORTC_READY_MASK |
6073 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006074 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006075
Jesse Barnesacbec812013-09-20 11:29:32 -07006076 if (IS_VALLEYVIEW(dev))
6077 vlv_crtc_clock_get(crtc, pipe_config);
6078 else
6079 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006080
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006081 return true;
6082}
6083
Paulo Zanonidde86e22012-12-01 12:04:25 -02006084static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006085{
6086 struct drm_i915_private *dev_priv = dev->dev_private;
6087 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006088 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006089 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006090 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006091 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006092 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006093 bool has_ck505 = false;
6094 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006095
6096 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07006097 list_for_each_entry(encoder, &mode_config->encoder_list,
6098 base.head) {
6099 switch (encoder->type) {
6100 case INTEL_OUTPUT_LVDS:
6101 has_panel = true;
6102 has_lvds = true;
6103 break;
6104 case INTEL_OUTPUT_EDP:
6105 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006106 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006107 has_cpu_edp = true;
6108 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006109 }
6110 }
6111
Keith Packard99eb6a02011-09-26 14:29:12 -07006112 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006113 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006114 can_ssc = has_ck505;
6115 } else {
6116 has_ck505 = false;
6117 can_ssc = true;
6118 }
6119
Imre Deak2de69052013-05-08 13:14:04 +03006120 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6121 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006122
6123 /* Ironlake: try to setup display ref clock before DPLL
6124 * enabling. This is only under driver's control after
6125 * PCH B stepping, previous chipset stepping should be
6126 * ignoring this setting.
6127 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006128 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006129
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006130 /* As we must carefully and slowly disable/enable each source in turn,
6131 * compute the final state we want first and check if we need to
6132 * make any changes at all.
6133 */
6134 final = val;
6135 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006136 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006137 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006138 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006139 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6140
6141 final &= ~DREF_SSC_SOURCE_MASK;
6142 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6143 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006144
Keith Packard199e5d72011-09-22 12:01:57 -07006145 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006146 final |= DREF_SSC_SOURCE_ENABLE;
6147
6148 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6149 final |= DREF_SSC1_ENABLE;
6150
6151 if (has_cpu_edp) {
6152 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6153 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6154 else
6155 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6156 } else
6157 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6158 } else {
6159 final |= DREF_SSC_SOURCE_DISABLE;
6160 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6161 }
6162
6163 if (final == val)
6164 return;
6165
6166 /* Always enable nonspread source */
6167 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6168
6169 if (has_ck505)
6170 val |= DREF_NONSPREAD_CK505_ENABLE;
6171 else
6172 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6173
6174 if (has_panel) {
6175 val &= ~DREF_SSC_SOURCE_MASK;
6176 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006177
Keith Packard199e5d72011-09-22 12:01:57 -07006178 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006179 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006180 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006181 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006182 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006183 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006184
6185 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006186 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006187 POSTING_READ(PCH_DREF_CONTROL);
6188 udelay(200);
6189
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006190 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006191
6192 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006193 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006194 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006195 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006196 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006197 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07006198 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006199 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006200 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006201 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006202
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006203 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006204 POSTING_READ(PCH_DREF_CONTROL);
6205 udelay(200);
6206 } else {
6207 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6208
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006209 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006210
6211 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006212 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006213
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006214 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006215 POSTING_READ(PCH_DREF_CONTROL);
6216 udelay(200);
6217
6218 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006219 val &= ~DREF_SSC_SOURCE_MASK;
6220 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006221
6222 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006223 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006224
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006225 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006226 POSTING_READ(PCH_DREF_CONTROL);
6227 udelay(200);
6228 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006229
6230 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006231}
6232
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006233static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006234{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006235 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006236
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006237 tmp = I915_READ(SOUTH_CHICKEN2);
6238 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6239 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006240
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006241 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6242 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6243 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006244
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006245 tmp = I915_READ(SOUTH_CHICKEN2);
6246 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6247 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006248
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006249 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6250 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6251 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006252}
6253
6254/* WaMPhyProgramming:hsw */
6255static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6256{
6257 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006258
6259 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6260 tmp &= ~(0xFF << 24);
6261 tmp |= (0x12 << 24);
6262 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6263
Paulo Zanonidde86e22012-12-01 12:04:25 -02006264 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6265 tmp |= (1 << 11);
6266 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6267
6268 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6269 tmp |= (1 << 11);
6270 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6271
Paulo Zanonidde86e22012-12-01 12:04:25 -02006272 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6273 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6274 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6275
6276 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6277 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6278 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6279
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006280 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6281 tmp &= ~(7 << 13);
6282 tmp |= (5 << 13);
6283 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006284
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006285 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6286 tmp &= ~(7 << 13);
6287 tmp |= (5 << 13);
6288 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006289
6290 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6291 tmp &= ~0xFF;
6292 tmp |= 0x1C;
6293 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6294
6295 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6296 tmp &= ~0xFF;
6297 tmp |= 0x1C;
6298 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6299
6300 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6301 tmp &= ~(0xFF << 16);
6302 tmp |= (0x1C << 16);
6303 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6304
6305 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6306 tmp &= ~(0xFF << 16);
6307 tmp |= (0x1C << 16);
6308 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6309
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006310 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6311 tmp |= (1 << 27);
6312 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006313
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006314 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6315 tmp |= (1 << 27);
6316 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006317
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006318 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6319 tmp &= ~(0xF << 28);
6320 tmp |= (4 << 28);
6321 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006322
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006323 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6324 tmp &= ~(0xF << 28);
6325 tmp |= (4 << 28);
6326 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006327}
6328
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006329/* Implements 3 different sequences from BSpec chapter "Display iCLK
6330 * Programming" based on the parameters passed:
6331 * - Sequence to enable CLKOUT_DP
6332 * - Sequence to enable CLKOUT_DP without spread
6333 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6334 */
6335static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6336 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006337{
6338 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006339 uint32_t reg, tmp;
6340
6341 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6342 with_spread = true;
6343 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6344 with_fdi, "LP PCH doesn't have FDI\n"))
6345 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006346
6347 mutex_lock(&dev_priv->dpio_lock);
6348
6349 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6350 tmp &= ~SBI_SSCCTL_DISABLE;
6351 tmp |= SBI_SSCCTL_PATHALT;
6352 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6353
6354 udelay(24);
6355
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006356 if (with_spread) {
6357 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6358 tmp &= ~SBI_SSCCTL_PATHALT;
6359 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006360
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006361 if (with_fdi) {
6362 lpt_reset_fdi_mphy(dev_priv);
6363 lpt_program_fdi_mphy(dev_priv);
6364 }
6365 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006366
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006367 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6368 SBI_GEN0 : SBI_DBUFF0;
6369 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6370 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6371 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006372
6373 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006374}
6375
Paulo Zanoni47701c32013-07-23 11:19:25 -03006376/* Sequence to disable CLKOUT_DP */
6377static void lpt_disable_clkout_dp(struct drm_device *dev)
6378{
6379 struct drm_i915_private *dev_priv = dev->dev_private;
6380 uint32_t reg, tmp;
6381
6382 mutex_lock(&dev_priv->dpio_lock);
6383
6384 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6385 SBI_GEN0 : SBI_DBUFF0;
6386 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6387 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6388 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6389
6390 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6391 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6392 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6393 tmp |= SBI_SSCCTL_PATHALT;
6394 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6395 udelay(32);
6396 }
6397 tmp |= SBI_SSCCTL_DISABLE;
6398 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6399 }
6400
6401 mutex_unlock(&dev_priv->dpio_lock);
6402}
6403
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006404static void lpt_init_pch_refclk(struct drm_device *dev)
6405{
6406 struct drm_mode_config *mode_config = &dev->mode_config;
6407 struct intel_encoder *encoder;
6408 bool has_vga = false;
6409
6410 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6411 switch (encoder->type) {
6412 case INTEL_OUTPUT_ANALOG:
6413 has_vga = true;
6414 break;
6415 }
6416 }
6417
Paulo Zanoni47701c32013-07-23 11:19:25 -03006418 if (has_vga)
6419 lpt_enable_clkout_dp(dev, true, true);
6420 else
6421 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006422}
6423
Paulo Zanonidde86e22012-12-01 12:04:25 -02006424/*
6425 * Initialize reference clocks when the driver loads
6426 */
6427void intel_init_pch_refclk(struct drm_device *dev)
6428{
6429 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6430 ironlake_init_pch_refclk(dev);
6431 else if (HAS_PCH_LPT(dev))
6432 lpt_init_pch_refclk(dev);
6433}
6434
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006435static int ironlake_get_refclk(struct drm_crtc *crtc)
6436{
6437 struct drm_device *dev = crtc->dev;
6438 struct drm_i915_private *dev_priv = dev->dev_private;
6439 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006440 int num_connectors = 0;
6441 bool is_lvds = false;
6442
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006443 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006444 switch (encoder->type) {
6445 case INTEL_OUTPUT_LVDS:
6446 is_lvds = true;
6447 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006448 }
6449 num_connectors++;
6450 }
6451
6452 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006453 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006454 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006455 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006456 }
6457
6458 return 120000;
6459}
6460
Daniel Vetter6ff93602013-04-19 11:24:36 +02006461static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006462{
6463 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6465 int pipe = intel_crtc->pipe;
6466 uint32_t val;
6467
Daniel Vetter78114072013-06-13 00:54:57 +02006468 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006469
Daniel Vetter965e0c42013-03-27 00:44:57 +01006470 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006471 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006472 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006473 break;
6474 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006475 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006476 break;
6477 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006478 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006479 break;
6480 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006481 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006482 break;
6483 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006484 /* Case prevented by intel_choose_pipe_bpp_dither. */
6485 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006486 }
6487
Daniel Vetterd8b32242013-04-25 17:54:44 +02006488 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006489 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6490
Daniel Vetter6ff93602013-04-19 11:24:36 +02006491 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006492 val |= PIPECONF_INTERLACED_ILK;
6493 else
6494 val |= PIPECONF_PROGRESSIVE;
6495
Daniel Vetter50f3b012013-03-27 00:44:56 +01006496 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006497 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006498
Paulo Zanonic8203562012-09-12 10:06:29 -03006499 I915_WRITE(PIPECONF(pipe), val);
6500 POSTING_READ(PIPECONF(pipe));
6501}
6502
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006503/*
6504 * Set up the pipe CSC unit.
6505 *
6506 * Currently only full range RGB to limited range RGB conversion
6507 * is supported, but eventually this should handle various
6508 * RGB<->YCbCr scenarios as well.
6509 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006510static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006511{
6512 struct drm_device *dev = crtc->dev;
6513 struct drm_i915_private *dev_priv = dev->dev_private;
6514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6515 int pipe = intel_crtc->pipe;
6516 uint16_t coeff = 0x7800; /* 1.0 */
6517
6518 /*
6519 * TODO: Check what kind of values actually come out of the pipe
6520 * with these coeff/postoff values and adjust to get the best
6521 * accuracy. Perhaps we even need to take the bpc value into
6522 * consideration.
6523 */
6524
Daniel Vetter50f3b012013-03-27 00:44:56 +01006525 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006526 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6527
6528 /*
6529 * GY/GU and RY/RU should be the other way around according
6530 * to BSpec, but reality doesn't agree. Just set them up in
6531 * a way that results in the correct picture.
6532 */
6533 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6534 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6535
6536 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6537 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6538
6539 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6540 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6541
6542 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6543 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6544 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6545
6546 if (INTEL_INFO(dev)->gen > 6) {
6547 uint16_t postoff = 0;
6548
Daniel Vetter50f3b012013-03-27 00:44:56 +01006549 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006550 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006551
6552 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6553 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6554 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6555
6556 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6557 } else {
6558 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6559
Daniel Vetter50f3b012013-03-27 00:44:56 +01006560 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006561 mode |= CSC_BLACK_SCREEN_OFFSET;
6562
6563 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6564 }
6565}
6566
Daniel Vetter6ff93602013-04-19 11:24:36 +02006567static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006568{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006569 struct drm_device *dev = crtc->dev;
6570 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006572 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006573 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006574 uint32_t val;
6575
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006576 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006577
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006578 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006579 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6580
Daniel Vetter6ff93602013-04-19 11:24:36 +02006581 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006582 val |= PIPECONF_INTERLACED_ILK;
6583 else
6584 val |= PIPECONF_PROGRESSIVE;
6585
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006586 I915_WRITE(PIPECONF(cpu_transcoder), val);
6587 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006588
6589 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6590 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006591
6592 if (IS_BROADWELL(dev)) {
6593 val = 0;
6594
6595 switch (intel_crtc->config.pipe_bpp) {
6596 case 18:
6597 val |= PIPEMISC_DITHER_6_BPC;
6598 break;
6599 case 24:
6600 val |= PIPEMISC_DITHER_8_BPC;
6601 break;
6602 case 30:
6603 val |= PIPEMISC_DITHER_10_BPC;
6604 break;
6605 case 36:
6606 val |= PIPEMISC_DITHER_12_BPC;
6607 break;
6608 default:
6609 /* Case prevented by pipe_config_set_bpp. */
6610 BUG();
6611 }
6612
6613 if (intel_crtc->config.dither)
6614 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6615
6616 I915_WRITE(PIPEMISC(pipe), val);
6617 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006618}
6619
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006620static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006621 intel_clock_t *clock,
6622 bool *has_reduced_clock,
6623 intel_clock_t *reduced_clock)
6624{
6625 struct drm_device *dev = crtc->dev;
6626 struct drm_i915_private *dev_priv = dev->dev_private;
6627 struct intel_encoder *intel_encoder;
6628 int refclk;
6629 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006630 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006631
6632 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6633 switch (intel_encoder->type) {
6634 case INTEL_OUTPUT_LVDS:
6635 is_lvds = true;
6636 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006637 }
6638 }
6639
6640 refclk = ironlake_get_refclk(crtc);
6641
6642 /*
6643 * Returns a set of divisors for the desired target clock with the given
6644 * refclk, or FALSE. The returned values represent the clock equation:
6645 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6646 */
6647 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006648 ret = dev_priv->display.find_dpll(limit, crtc,
6649 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006650 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006651 if (!ret)
6652 return false;
6653
6654 if (is_lvds && dev_priv->lvds_downclock_avail) {
6655 /*
6656 * Ensure we match the reduced clock's P to the target clock.
6657 * If the clocks don't match, we can't switch the display clock
6658 * by using the FP0/FP1. In such case we will disable the LVDS
6659 * downclock feature.
6660 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006661 *has_reduced_clock =
6662 dev_priv->display.find_dpll(limit, crtc,
6663 dev_priv->lvds_downclock,
6664 refclk, clock,
6665 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006666 }
6667
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006668 return true;
6669}
6670
Paulo Zanonid4b19312012-11-29 11:29:32 -02006671int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6672{
6673 /*
6674 * Account for spread spectrum to avoid
6675 * oversubscribing the link. Max center spread
6676 * is 2.5%; use 5% for safety's sake.
6677 */
6678 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006679 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006680}
6681
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006682static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006683{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006684 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006685}
6686
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006687static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006688 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006689 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006690{
6691 struct drm_crtc *crtc = &intel_crtc->base;
6692 struct drm_device *dev = crtc->dev;
6693 struct drm_i915_private *dev_priv = dev->dev_private;
6694 struct intel_encoder *intel_encoder;
6695 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006696 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006697 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006698
6699 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6700 switch (intel_encoder->type) {
6701 case INTEL_OUTPUT_LVDS:
6702 is_lvds = true;
6703 break;
6704 case INTEL_OUTPUT_SDVO:
6705 case INTEL_OUTPUT_HDMI:
6706 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006707 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006708 }
6709
6710 num_connectors++;
6711 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006712
Chris Wilsonc1858122010-12-03 21:35:48 +00006713 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006714 factor = 21;
6715 if (is_lvds) {
6716 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006717 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006718 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006719 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006720 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006721 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006722
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006723 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006724 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006725
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006726 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6727 *fp2 |= FP_CB_TUNE;
6728
Chris Wilson5eddb702010-09-11 13:48:45 +01006729 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006730
Eric Anholta07d6782011-03-30 13:01:08 -07006731 if (is_lvds)
6732 dpll |= DPLLB_MODE_LVDS;
6733 else
6734 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006735
Daniel Vetteref1b4602013-06-01 17:17:04 +02006736 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6737 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006738
6739 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006740 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006741 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006742 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006743
Eric Anholta07d6782011-03-30 13:01:08 -07006744 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006745 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006746 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006747 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006748
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006749 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006750 case 5:
6751 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6752 break;
6753 case 7:
6754 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6755 break;
6756 case 10:
6757 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6758 break;
6759 case 14:
6760 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6761 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006762 }
6763
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006764 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006765 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006766 else
6767 dpll |= PLL_REF_INPUT_DREFCLK;
6768
Daniel Vetter959e16d2013-06-05 13:34:21 +02006769 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006770}
6771
Jesse Barnes79e53942008-11-07 14:24:08 -08006772static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006773 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006774 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006775{
6776 struct drm_device *dev = crtc->dev;
6777 struct drm_i915_private *dev_priv = dev->dev_private;
6778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6779 int pipe = intel_crtc->pipe;
6780 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006781 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006782 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006783 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006784 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006785 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006786 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006787 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006788 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006789
6790 for_each_encoder_on_crtc(dev, crtc, encoder) {
6791 switch (encoder->type) {
6792 case INTEL_OUTPUT_LVDS:
6793 is_lvds = true;
6794 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006795 }
6796
6797 num_connectors++;
6798 }
6799
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006800 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6801 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6802
Daniel Vetterff9a6752013-06-01 17:16:21 +02006803 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006804 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006805 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006806 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6807 return -EINVAL;
6808 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006809 /* Compat-code for transition, will disappear. */
6810 if (!intel_crtc->config.clock_set) {
6811 intel_crtc->config.dpll.n = clock.n;
6812 intel_crtc->config.dpll.m1 = clock.m1;
6813 intel_crtc->config.dpll.m2 = clock.m2;
6814 intel_crtc->config.dpll.p1 = clock.p1;
6815 intel_crtc->config.dpll.p2 = clock.p2;
6816 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006817
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006818 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006819 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006820 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006821 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006822 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006823
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006824 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006825 &fp, &reduced_clock,
6826 has_reduced_clock ? &fp2 : NULL);
6827
Daniel Vetter959e16d2013-06-05 13:34:21 +02006828 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006829 intel_crtc->config.dpll_hw_state.fp0 = fp;
6830 if (has_reduced_clock)
6831 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6832 else
6833 intel_crtc->config.dpll_hw_state.fp1 = fp;
6834
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006835 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006836 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006837 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6838 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006839 return -EINVAL;
6840 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006841 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006842 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006843
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006844 if (intel_crtc->config.has_dp_encoder)
6845 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006846
Jani Nikulad330a952014-01-21 11:24:25 +02006847 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006848 intel_crtc->lowfreq_avail = true;
6849 else
6850 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006851
Daniel Vetter8a654f32013-06-01 17:16:22 +02006852 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006853
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006854 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006855 intel_cpu_transcoder_set_m_n(intel_crtc,
6856 &intel_crtc->config.fdi_m_n);
6857 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006858
Daniel Vetter6ff93602013-04-19 11:24:36 +02006859 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006860
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006861 /* Set up the display plane register */
6862 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006863 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006864
Daniel Vetter94352cf2012-07-05 22:51:56 +02006865 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006866
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006867 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006868}
6869
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006870static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6871 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006872{
6873 struct drm_device *dev = crtc->base.dev;
6874 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006875 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006876
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006877 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6878 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6879 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6880 & ~TU_SIZE_MASK;
6881 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6882 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6883 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6884}
6885
6886static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6887 enum transcoder transcoder,
6888 struct intel_link_m_n *m_n)
6889{
6890 struct drm_device *dev = crtc->base.dev;
6891 struct drm_i915_private *dev_priv = dev->dev_private;
6892 enum pipe pipe = crtc->pipe;
6893
6894 if (INTEL_INFO(dev)->gen >= 5) {
6895 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6896 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6897 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6898 & ~TU_SIZE_MASK;
6899 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6900 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6901 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6902 } else {
6903 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6904 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6905 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6906 & ~TU_SIZE_MASK;
6907 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6908 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6909 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6910 }
6911}
6912
6913void intel_dp_get_m_n(struct intel_crtc *crtc,
6914 struct intel_crtc_config *pipe_config)
6915{
6916 if (crtc->config.has_pch_encoder)
6917 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6918 else
6919 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6920 &pipe_config->dp_m_n);
6921}
6922
Daniel Vetter72419202013-04-04 13:28:53 +02006923static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6924 struct intel_crtc_config *pipe_config)
6925{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006926 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6927 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006928}
6929
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006930static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6931 struct intel_crtc_config *pipe_config)
6932{
6933 struct drm_device *dev = crtc->base.dev;
6934 struct drm_i915_private *dev_priv = dev->dev_private;
6935 uint32_t tmp;
6936
6937 tmp = I915_READ(PF_CTL(crtc->pipe));
6938
6939 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006940 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006941 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6942 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006943
6944 /* We currently do not free assignements of panel fitters on
6945 * ivb/hsw (since we don't use the higher upscaling modes which
6946 * differentiates them) so just WARN about this case for now. */
6947 if (IS_GEN7(dev)) {
6948 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6949 PF_PIPE_SEL_IVB(crtc->pipe));
6950 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006951 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006952}
6953
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006954static void ironlake_get_plane_config(struct intel_crtc *crtc,
6955 struct intel_plane_config *plane_config)
6956{
6957 struct drm_device *dev = crtc->base.dev;
6958 struct drm_i915_private *dev_priv = dev->dev_private;
6959 u32 val, base, offset;
6960 int pipe = crtc->pipe, plane = crtc->plane;
6961 int fourcc, pixel_format;
6962 int aligned_height;
6963
Dave Airlie66e514c2014-04-03 07:51:54 +10006964 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6965 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006966 DRM_DEBUG_KMS("failed to alloc fb\n");
6967 return;
6968 }
6969
6970 val = I915_READ(DSPCNTR(plane));
6971
6972 if (INTEL_INFO(dev)->gen >= 4)
6973 if (val & DISPPLANE_TILED)
6974 plane_config->tiled = true;
6975
6976 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6977 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006978 crtc->base.primary->fb->pixel_format = fourcc;
6979 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006980 drm_format_plane_cpp(fourcc, 0) * 8;
6981
6982 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6983 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6984 offset = I915_READ(DSPOFFSET(plane));
6985 } else {
6986 if (plane_config->tiled)
6987 offset = I915_READ(DSPTILEOFF(plane));
6988 else
6989 offset = I915_READ(DSPLINOFF(plane));
6990 }
6991 plane_config->base = base;
6992
6993 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006994 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6995 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006996
6997 val = I915_READ(DSPSTRIDE(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006998 crtc->base.primary->fb->pitches[0] = val & 0xffffff80;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006999
Dave Airlie66e514c2014-04-03 07:51:54 +10007000 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007001 plane_config->tiled);
7002
Dave Airlie66e514c2014-04-03 07:51:54 +10007003 plane_config->size = ALIGN(crtc->base.primary->fb->pitches[0] *
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007004 aligned_height, PAGE_SIZE);
7005
7006 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007007 pipe, plane, crtc->base.primary->fb->width,
7008 crtc->base.primary->fb->height,
7009 crtc->base.primary->fb->bits_per_pixel, base,
7010 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007011 plane_config->size);
7012}
7013
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007014static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7015 struct intel_crtc_config *pipe_config)
7016{
7017 struct drm_device *dev = crtc->base.dev;
7018 struct drm_i915_private *dev_priv = dev->dev_private;
7019 uint32_t tmp;
7020
Daniel Vettere143a212013-07-04 12:01:15 +02007021 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007022 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007023
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007024 tmp = I915_READ(PIPECONF(crtc->pipe));
7025 if (!(tmp & PIPECONF_ENABLE))
7026 return false;
7027
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007028 switch (tmp & PIPECONF_BPC_MASK) {
7029 case PIPECONF_6BPC:
7030 pipe_config->pipe_bpp = 18;
7031 break;
7032 case PIPECONF_8BPC:
7033 pipe_config->pipe_bpp = 24;
7034 break;
7035 case PIPECONF_10BPC:
7036 pipe_config->pipe_bpp = 30;
7037 break;
7038 case PIPECONF_12BPC:
7039 pipe_config->pipe_bpp = 36;
7040 break;
7041 default:
7042 break;
7043 }
7044
Daniel Vetterab9412b2013-05-03 11:49:46 +02007045 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007046 struct intel_shared_dpll *pll;
7047
Daniel Vetter88adfff2013-03-28 10:42:01 +01007048 pipe_config->has_pch_encoder = true;
7049
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007050 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7051 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7052 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007053
7054 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007055
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007056 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007057 pipe_config->shared_dpll =
7058 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007059 } else {
7060 tmp = I915_READ(PCH_DPLL_SEL);
7061 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7062 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7063 else
7064 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7065 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007066
7067 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7068
7069 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7070 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007071
7072 tmp = pipe_config->dpll_hw_state.dpll;
7073 pipe_config->pixel_multiplier =
7074 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7075 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007076
7077 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007078 } else {
7079 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007080 }
7081
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007082 intel_get_pipe_timings(crtc, pipe_config);
7083
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007084 ironlake_get_pfit_config(crtc, pipe_config);
7085
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007086 return true;
7087}
7088
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007089static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7090{
7091 struct drm_device *dev = dev_priv->dev;
7092 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
7093 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007094
7095 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02007096 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007097 pipe_name(crtc->pipe));
7098
7099 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7100 WARN(plls->spll_refcount, "SPLL enabled\n");
7101 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
7102 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
7103 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7104 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
7105 "CPU PWM1 enabled\n");
7106 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
7107 "CPU PWM2 enabled\n");
7108 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
7109 "PCH PWM1 enabled\n");
7110 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
7111 "Utility pin enabled\n");
7112 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
7113
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007114 /*
7115 * In theory we can still leave IRQs enabled, as long as only the HPD
7116 * interrupts remain enabled. We used to check for that, but since it's
7117 * gen-specific and since we only disable LCPLL after we fully disable
7118 * the interrupts, the check below should be enough.
7119 */
7120 WARN(!dev_priv->pm.irqs_disabled, "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007121}
7122
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007123static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7124{
7125 struct drm_device *dev = dev_priv->dev;
7126
7127 if (IS_HASWELL(dev)) {
7128 mutex_lock(&dev_priv->rps.hw_lock);
7129 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7130 val))
7131 DRM_ERROR("Failed to disable D_COMP\n");
7132 mutex_unlock(&dev_priv->rps.hw_lock);
7133 } else {
7134 I915_WRITE(D_COMP, val);
7135 }
7136 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007137}
7138
7139/*
7140 * This function implements pieces of two sequences from BSpec:
7141 * - Sequence for display software to disable LCPLL
7142 * - Sequence for display software to allow package C8+
7143 * The steps implemented here are just the steps that actually touch the LCPLL
7144 * register. Callers should take care of disabling all the display engine
7145 * functions, doing the mode unset, fixing interrupts, etc.
7146 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007147static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7148 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007149{
7150 uint32_t val;
7151
7152 assert_can_disable_lcpll(dev_priv);
7153
7154 val = I915_READ(LCPLL_CTL);
7155
7156 if (switch_to_fclk) {
7157 val |= LCPLL_CD_SOURCE_FCLK;
7158 I915_WRITE(LCPLL_CTL, val);
7159
7160 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7161 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7162 DRM_ERROR("Switching to FCLK failed\n");
7163
7164 val = I915_READ(LCPLL_CTL);
7165 }
7166
7167 val |= LCPLL_PLL_DISABLE;
7168 I915_WRITE(LCPLL_CTL, val);
7169 POSTING_READ(LCPLL_CTL);
7170
7171 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7172 DRM_ERROR("LCPLL still locked\n");
7173
7174 val = I915_READ(D_COMP);
7175 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007176 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007177 ndelay(100);
7178
7179 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
7180 DRM_ERROR("D_COMP RCOMP still in progress\n");
7181
7182 if (allow_power_down) {
7183 val = I915_READ(LCPLL_CTL);
7184 val |= LCPLL_POWER_DOWN_ALLOW;
7185 I915_WRITE(LCPLL_CTL, val);
7186 POSTING_READ(LCPLL_CTL);
7187 }
7188}
7189
7190/*
7191 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7192 * source.
7193 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007194static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007195{
7196 uint32_t val;
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007197 unsigned long irqflags;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007198
7199 val = I915_READ(LCPLL_CTL);
7200
7201 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7202 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7203 return;
7204
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007205 /*
7206 * Make sure we're not on PC8 state before disabling PC8, otherwise
7207 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7208 *
7209 * The other problem is that hsw_restore_lcpll() is called as part of
7210 * the runtime PM resume sequence, so we can't just call
7211 * gen6_gt_force_wake_get() because that function calls
7212 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7213 * while we are on the resume sequence. So to solve this problem we have
7214 * to call special forcewake code that doesn't touch runtime PM and
7215 * doesn't enable the forcewake delayed work.
7216 */
7217 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7218 if (dev_priv->uncore.forcewake_count++ == 0)
7219 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
7220 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007221
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007222 if (val & LCPLL_POWER_DOWN_ALLOW) {
7223 val &= ~LCPLL_POWER_DOWN_ALLOW;
7224 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007225 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007226 }
7227
7228 val = I915_READ(D_COMP);
7229 val |= D_COMP_COMP_FORCE;
7230 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007231 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007232
7233 val = I915_READ(LCPLL_CTL);
7234 val &= ~LCPLL_PLL_DISABLE;
7235 I915_WRITE(LCPLL_CTL, val);
7236
7237 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7238 DRM_ERROR("LCPLL not locked yet\n");
7239
7240 if (val & LCPLL_CD_SOURCE_FCLK) {
7241 val = I915_READ(LCPLL_CTL);
7242 val &= ~LCPLL_CD_SOURCE_FCLK;
7243 I915_WRITE(LCPLL_CTL, val);
7244
7245 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7246 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7247 DRM_ERROR("Switching back to LCPLL failed\n");
7248 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007249
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007250 /* See the big comment above. */
7251 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
7252 if (--dev_priv->uncore.forcewake_count == 0)
7253 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
7254 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007255}
7256
Paulo Zanoni765dab62014-03-07 20:08:18 -03007257/*
7258 * Package states C8 and deeper are really deep PC states that can only be
7259 * reached when all the devices on the system allow it, so even if the graphics
7260 * device allows PC8+, it doesn't mean the system will actually get to these
7261 * states. Our driver only allows PC8+ when going into runtime PM.
7262 *
7263 * The requirements for PC8+ are that all the outputs are disabled, the power
7264 * well is disabled and most interrupts are disabled, and these are also
7265 * requirements for runtime PM. When these conditions are met, we manually do
7266 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7267 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7268 * hang the machine.
7269 *
7270 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7271 * the state of some registers, so when we come back from PC8+ we need to
7272 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7273 * need to take care of the registers kept by RC6. Notice that this happens even
7274 * if we don't put the device in PCI D3 state (which is what currently happens
7275 * because of the runtime PM support).
7276 *
7277 * For more, read "Display Sequences for Package C8" on the hardware
7278 * documentation.
7279 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007280void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007281{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007282 struct drm_device *dev = dev_priv->dev;
7283 uint32_t val;
7284
Paulo Zanonic67a4702013-08-19 13:18:09 -03007285 DRM_DEBUG_KMS("Enabling package C8+\n");
7286
Paulo Zanonic67a4702013-08-19 13:18:09 -03007287 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7288 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7289 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7290 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7291 }
7292
7293 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007294 hsw_disable_lcpll(dev_priv, true, true);
7295}
7296
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007297void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007298{
7299 struct drm_device *dev = dev_priv->dev;
7300 uint32_t val;
7301
Paulo Zanonic67a4702013-08-19 13:18:09 -03007302 DRM_DEBUG_KMS("Disabling package C8+\n");
7303
7304 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007305 lpt_init_pch_refclk(dev);
7306
7307 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7308 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7309 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7310 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7311 }
7312
7313 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007314}
7315
Paulo Zanoni9a952a02014-03-07 20:12:34 -03007316static void snb_modeset_global_resources(struct drm_device *dev)
7317{
7318 modeset_update_crtc_power_domains(dev);
7319}
7320
Imre Deak4f074122013-10-16 17:25:51 +03007321static void haswell_modeset_global_resources(struct drm_device *dev)
7322{
Paulo Zanonida723562013-12-19 11:54:51 -02007323 modeset_update_crtc_power_domains(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007324}
7325
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007326static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007327 int x, int y,
7328 struct drm_framebuffer *fb)
7329{
7330 struct drm_device *dev = crtc->dev;
7331 struct drm_i915_private *dev_priv = dev->dev_private;
7332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007333 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007334 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007335
Paulo Zanoni566b7342013-11-25 15:27:08 -02007336 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007337 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007338 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007339
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007340 if (intel_crtc->config.has_dp_encoder)
7341 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007342
7343 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007344
Daniel Vetter8a654f32013-06-01 17:16:22 +02007345 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007346
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007347 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007348 intel_cpu_transcoder_set_m_n(intel_crtc,
7349 &intel_crtc->config.fdi_m_n);
7350 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007351
Daniel Vetter6ff93602013-04-19 11:24:36 +02007352 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007353
Daniel Vetter50f3b012013-03-27 00:44:56 +01007354 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007355
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007356 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007357 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007358 POSTING_READ(DSPCNTR(plane));
7359
7360 ret = intel_pipe_set_base(crtc, x, y, fb);
7361
Jesse Barnes79e53942008-11-07 14:24:08 -08007362 return ret;
7363}
7364
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007365static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7366 struct intel_crtc_config *pipe_config)
7367{
7368 struct drm_device *dev = crtc->base.dev;
7369 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007370 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007371 uint32_t tmp;
7372
Imre Deakb5482bd2014-03-05 16:20:55 +02007373 if (!intel_display_power_enabled(dev_priv,
7374 POWER_DOMAIN_PIPE(crtc->pipe)))
7375 return false;
7376
Daniel Vettere143a212013-07-04 12:01:15 +02007377 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007378 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7379
Daniel Vettereccb1402013-05-22 00:50:22 +02007380 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7381 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7382 enum pipe trans_edp_pipe;
7383 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7384 default:
7385 WARN(1, "unknown pipe linked to edp transcoder\n");
7386 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7387 case TRANS_DDI_EDP_INPUT_A_ON:
7388 trans_edp_pipe = PIPE_A;
7389 break;
7390 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7391 trans_edp_pipe = PIPE_B;
7392 break;
7393 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7394 trans_edp_pipe = PIPE_C;
7395 break;
7396 }
7397
7398 if (trans_edp_pipe == crtc->pipe)
7399 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7400 }
7401
Imre Deakda7e29b2014-02-18 00:02:02 +02007402 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007403 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007404 return false;
7405
Daniel Vettereccb1402013-05-22 00:50:22 +02007406 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007407 if (!(tmp & PIPECONF_ENABLE))
7408 return false;
7409
Daniel Vetter88adfff2013-03-28 10:42:01 +01007410 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007411 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007412 * DDI E. So just check whether this pipe is wired to DDI E and whether
7413 * the PCH transcoder is on.
7414 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007415 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007416 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007417 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007418 pipe_config->has_pch_encoder = true;
7419
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007420 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7421 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7422 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007423
7424 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007425 }
7426
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007427 intel_get_pipe_timings(crtc, pipe_config);
7428
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007429 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007430 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007431 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007432
Jesse Barnese59150d2014-01-07 13:30:45 -08007433 if (IS_HASWELL(dev))
7434 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7435 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007436
Daniel Vetter6c49f242013-06-06 12:45:25 +02007437 pipe_config->pixel_multiplier = 1;
7438
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007439 return true;
7440}
7441
Eric Anholtf564048e2011-03-30 13:01:02 -07007442static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07007443 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007444 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007445{
7446 struct drm_device *dev = crtc->dev;
7447 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007448 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007449 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007450 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007451 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007452 int ret;
7453
Eric Anholt0b701d22011-03-30 13:01:03 -07007454 drm_vblank_pre_modeset(dev, pipe);
7455
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007456 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7457
Jesse Barnes79e53942008-11-07 14:24:08 -08007458 drm_vblank_post_modeset(dev, pipe);
7459
Daniel Vetter9256aa12012-10-31 19:26:13 +01007460 if (ret != 0)
7461 return ret;
7462
7463 for_each_encoder_on_crtc(dev, crtc, encoder) {
7464 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7465 encoder->base.base.id,
7466 drm_get_encoder_name(&encoder->base),
7467 mode->base.id, mode->name);
Daniel Vetter0d56bf02014-04-24 23:54:37 +02007468
7469 if (encoder->mode_set)
7470 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007471 }
7472
7473 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007474}
7475
Jani Nikula1a915102013-10-16 12:34:48 +03007476static struct {
7477 int clock;
7478 u32 config;
7479} hdmi_audio_clock[] = {
7480 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7481 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7482 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7483 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7484 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7485 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7486 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7487 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7488 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7489 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7490};
7491
7492/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7493static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7494{
7495 int i;
7496
7497 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7498 if (mode->clock == hdmi_audio_clock[i].clock)
7499 break;
7500 }
7501
7502 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7503 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7504 i = 1;
7505 }
7506
7507 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7508 hdmi_audio_clock[i].clock,
7509 hdmi_audio_clock[i].config);
7510
7511 return hdmi_audio_clock[i].config;
7512}
7513
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007514static bool intel_eld_uptodate(struct drm_connector *connector,
7515 int reg_eldv, uint32_t bits_eldv,
7516 int reg_elda, uint32_t bits_elda,
7517 int reg_edid)
7518{
7519 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7520 uint8_t *eld = connector->eld;
7521 uint32_t i;
7522
7523 i = I915_READ(reg_eldv);
7524 i &= bits_eldv;
7525
7526 if (!eld[0])
7527 return !i;
7528
7529 if (!i)
7530 return false;
7531
7532 i = I915_READ(reg_elda);
7533 i &= ~bits_elda;
7534 I915_WRITE(reg_elda, i);
7535
7536 for (i = 0; i < eld[2]; i++)
7537 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7538 return false;
7539
7540 return true;
7541}
7542
Wu Fengguange0dac652011-09-05 14:25:34 +08007543static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007544 struct drm_crtc *crtc,
7545 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007546{
7547 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7548 uint8_t *eld = connector->eld;
7549 uint32_t eldv;
7550 uint32_t len;
7551 uint32_t i;
7552
7553 i = I915_READ(G4X_AUD_VID_DID);
7554
7555 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7556 eldv = G4X_ELDV_DEVCL_DEVBLC;
7557 else
7558 eldv = G4X_ELDV_DEVCTG;
7559
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007560 if (intel_eld_uptodate(connector,
7561 G4X_AUD_CNTL_ST, eldv,
7562 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7563 G4X_HDMIW_HDMIEDID))
7564 return;
7565
Wu Fengguange0dac652011-09-05 14:25:34 +08007566 i = I915_READ(G4X_AUD_CNTL_ST);
7567 i &= ~(eldv | G4X_ELD_ADDR);
7568 len = (i >> 9) & 0x1f; /* ELD buffer size */
7569 I915_WRITE(G4X_AUD_CNTL_ST, i);
7570
7571 if (!eld[0])
7572 return;
7573
7574 len = min_t(uint8_t, eld[2], len);
7575 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7576 for (i = 0; i < len; i++)
7577 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7578
7579 i = I915_READ(G4X_AUD_CNTL_ST);
7580 i |= eldv;
7581 I915_WRITE(G4X_AUD_CNTL_ST, i);
7582}
7583
Wang Xingchao83358c852012-08-16 22:43:37 +08007584static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007585 struct drm_crtc *crtc,
7586 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007587{
7588 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7589 uint8_t *eld = connector->eld;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007591 uint32_t eldv;
7592 uint32_t i;
7593 int len;
7594 int pipe = to_intel_crtc(crtc)->pipe;
7595 int tmp;
7596
7597 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7598 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7599 int aud_config = HSW_AUD_CFG(pipe);
7600 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7601
Wang Xingchao83358c852012-08-16 22:43:37 +08007602 /* Audio output enable */
7603 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7604 tmp = I915_READ(aud_cntrl_st2);
7605 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7606 I915_WRITE(aud_cntrl_st2, tmp);
Daniel Vetterc7905792014-04-16 16:56:09 +02007607 POSTING_READ(aud_cntrl_st2);
Wang Xingchao83358c852012-08-16 22:43:37 +08007608
Daniel Vetterc7905792014-04-16 16:56:09 +02007609 assert_pipe_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Wang Xingchao83358c852012-08-16 22:43:37 +08007610
7611 /* Set ELD valid state */
7612 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007613 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007614 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7615 I915_WRITE(aud_cntrl_st2, tmp);
7616 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007617 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007618
7619 /* Enable HDMI mode */
7620 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007621 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007622 /* clear N_programing_enable and N_value_index */
7623 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7624 I915_WRITE(aud_config, tmp);
7625
7626 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7627
7628 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007629 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007630
7631 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7632 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7633 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7634 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007635 } else {
7636 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7637 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007638
7639 if (intel_eld_uptodate(connector,
7640 aud_cntrl_st2, eldv,
7641 aud_cntl_st, IBX_ELD_ADDRESS,
7642 hdmiw_hdmiedid))
7643 return;
7644
7645 i = I915_READ(aud_cntrl_st2);
7646 i &= ~eldv;
7647 I915_WRITE(aud_cntrl_st2, i);
7648
7649 if (!eld[0])
7650 return;
7651
7652 i = I915_READ(aud_cntl_st);
7653 i &= ~IBX_ELD_ADDRESS;
7654 I915_WRITE(aud_cntl_st, i);
7655 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7656 DRM_DEBUG_DRIVER("port num:%d\n", i);
7657
7658 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7659 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7660 for (i = 0; i < len; i++)
7661 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7662
7663 i = I915_READ(aud_cntrl_st2);
7664 i |= eldv;
7665 I915_WRITE(aud_cntrl_st2, i);
7666
7667}
7668
Wu Fengguange0dac652011-09-05 14:25:34 +08007669static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007670 struct drm_crtc *crtc,
7671 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007672{
7673 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7674 uint8_t *eld = connector->eld;
7675 uint32_t eldv;
7676 uint32_t i;
7677 int len;
7678 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007679 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007680 int aud_cntl_st;
7681 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007682 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007683
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007684 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007685 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7686 aud_config = IBX_AUD_CFG(pipe);
7687 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007688 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007689 } else if (IS_VALLEYVIEW(connector->dev)) {
7690 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7691 aud_config = VLV_AUD_CFG(pipe);
7692 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7693 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007694 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007695 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7696 aud_config = CPT_AUD_CFG(pipe);
7697 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007698 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007699 }
7700
Wang Xingchao9b138a82012-08-09 16:52:18 +08007701 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007702
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007703 if (IS_VALLEYVIEW(connector->dev)) {
7704 struct intel_encoder *intel_encoder;
7705 struct intel_digital_port *intel_dig_port;
7706
7707 intel_encoder = intel_attached_encoder(connector);
7708 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7709 i = intel_dig_port->port;
7710 } else {
7711 i = I915_READ(aud_cntl_st);
7712 i = (i >> 29) & DIP_PORT_SEL_MASK;
7713 /* DIP_Port_Select, 0x1 = PortB */
7714 }
7715
Wu Fengguange0dac652011-09-05 14:25:34 +08007716 if (!i) {
7717 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7718 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007719 eldv = IBX_ELD_VALIDB;
7720 eldv |= IBX_ELD_VALIDB << 4;
7721 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007722 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007723 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007724 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007725 }
7726
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007727 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7728 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7729 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007730 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007731 } else {
7732 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7733 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007734
7735 if (intel_eld_uptodate(connector,
7736 aud_cntrl_st2, eldv,
7737 aud_cntl_st, IBX_ELD_ADDRESS,
7738 hdmiw_hdmiedid))
7739 return;
7740
Wu Fengguange0dac652011-09-05 14:25:34 +08007741 i = I915_READ(aud_cntrl_st2);
7742 i &= ~eldv;
7743 I915_WRITE(aud_cntrl_st2, i);
7744
7745 if (!eld[0])
7746 return;
7747
Wu Fengguange0dac652011-09-05 14:25:34 +08007748 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007749 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007750 I915_WRITE(aud_cntl_st, i);
7751
7752 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7753 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7754 for (i = 0; i < len; i++)
7755 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7756
7757 i = I915_READ(aud_cntrl_st2);
7758 i |= eldv;
7759 I915_WRITE(aud_cntrl_st2, i);
7760}
7761
7762void intel_write_eld(struct drm_encoder *encoder,
7763 struct drm_display_mode *mode)
7764{
7765 struct drm_crtc *crtc = encoder->crtc;
7766 struct drm_connector *connector;
7767 struct drm_device *dev = encoder->dev;
7768 struct drm_i915_private *dev_priv = dev->dev_private;
7769
7770 connector = drm_select_eld(encoder, mode);
7771 if (!connector)
7772 return;
7773
7774 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7775 connector->base.id,
7776 drm_get_connector_name(connector),
7777 connector->encoder->base.id,
7778 drm_get_encoder_name(connector->encoder));
7779
7780 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7781
7782 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007783 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007784}
7785
Chris Wilson560b85b2010-08-07 11:01:38 +01007786static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7787{
7788 struct drm_device *dev = crtc->dev;
7789 struct drm_i915_private *dev_priv = dev->dev_private;
7790 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7791 bool visible = base != 0;
7792 u32 cntl;
7793
7794 if (intel_crtc->cursor_visible == visible)
7795 return;
7796
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007797 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007798 if (visible) {
7799 /* On these chipsets we can only modify the base whilst
7800 * the cursor is disabled.
7801 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007802 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007803
7804 cntl &= ~(CURSOR_FORMAT_MASK);
7805 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7806 cntl |= CURSOR_ENABLE |
7807 CURSOR_GAMMA_ENABLE |
7808 CURSOR_FORMAT_ARGB;
7809 } else
7810 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007811 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007812
7813 intel_crtc->cursor_visible = visible;
7814}
7815
7816static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7817{
7818 struct drm_device *dev = crtc->dev;
7819 struct drm_i915_private *dev_priv = dev->dev_private;
7820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7821 int pipe = intel_crtc->pipe;
7822 bool visible = base != 0;
7823
7824 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307825 int16_t width = intel_crtc->cursor_width;
Jesse Barnes548f2452011-02-17 10:40:53 -08007826 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007827 if (base) {
7828 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307829 cntl |= MCURSOR_GAMMA_ENABLE;
7830
7831 switch (width) {
7832 case 64:
7833 cntl |= CURSOR_MODE_64_ARGB_AX;
7834 break;
7835 case 128:
7836 cntl |= CURSOR_MODE_128_ARGB_AX;
7837 break;
7838 case 256:
7839 cntl |= CURSOR_MODE_256_ARGB_AX;
7840 break;
7841 default:
7842 WARN_ON(1);
7843 return;
7844 }
Chris Wilson560b85b2010-08-07 11:01:38 +01007845 cntl |= pipe << 28; /* Connect to correct pipe */
7846 } else {
7847 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7848 cntl |= CURSOR_MODE_DISABLE;
7849 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007850 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007851
7852 intel_crtc->cursor_visible = visible;
7853 }
7854 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007855 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007856 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007857 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007858}
7859
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007860static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7861{
7862 struct drm_device *dev = crtc->dev;
7863 struct drm_i915_private *dev_priv = dev->dev_private;
7864 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7865 int pipe = intel_crtc->pipe;
7866 bool visible = base != 0;
7867
7868 if (intel_crtc->cursor_visible != visible) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307869 int16_t width = intel_crtc->cursor_width;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007870 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7871 if (base) {
7872 cntl &= ~CURSOR_MODE;
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307873 cntl |= MCURSOR_GAMMA_ENABLE;
7874 switch (width) {
7875 case 64:
7876 cntl |= CURSOR_MODE_64_ARGB_AX;
7877 break;
7878 case 128:
7879 cntl |= CURSOR_MODE_128_ARGB_AX;
7880 break;
7881 case 256:
7882 cntl |= CURSOR_MODE_256_ARGB_AX;
7883 break;
7884 default:
7885 WARN_ON(1);
7886 return;
7887 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007888 } else {
7889 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7890 cntl |= CURSOR_MODE_DISABLE;
7891 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007892 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007893 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007894 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7895 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007896 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7897
7898 intel_crtc->cursor_visible = visible;
7899 }
7900 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007901 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007902 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007903 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007904}
7905
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007906/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007907static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7908 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007909{
7910 struct drm_device *dev = crtc->dev;
7911 struct drm_i915_private *dev_priv = dev->dev_private;
7912 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7913 int pipe = intel_crtc->pipe;
7914 int x = intel_crtc->cursor_x;
7915 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007916 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007917 bool visible;
7918
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007919 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007920 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007921
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007922 if (x >= intel_crtc->config.pipe_src_w)
7923 base = 0;
7924
7925 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007926 base = 0;
7927
7928 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007929 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007930 base = 0;
7931
7932 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7933 x = -x;
7934 }
7935 pos |= x << CURSOR_X_SHIFT;
7936
7937 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007938 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007939 base = 0;
7940
7941 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7942 y = -y;
7943 }
7944 pos |= y << CURSOR_Y_SHIFT;
7945
7946 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007947 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007948 return;
7949
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007950 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007951 I915_WRITE(CURPOS_IVB(pipe), pos);
7952 ivb_update_cursor(crtc, base);
7953 } else {
7954 I915_WRITE(CURPOS(pipe), pos);
7955 if (IS_845G(dev) || IS_I865G(dev))
7956 i845_update_cursor(crtc, base);
7957 else
7958 i9xx_update_cursor(crtc, base);
7959 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007960}
7961
Jesse Barnes79e53942008-11-07 14:24:08 -08007962static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007963 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007964 uint32_t handle,
7965 uint32_t width, uint32_t height)
7966{
7967 struct drm_device *dev = crtc->dev;
7968 struct drm_i915_private *dev_priv = dev->dev_private;
7969 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007970 struct drm_i915_gem_object *obj;
Chris Wilson64f962e2014-03-26 12:38:15 +00007971 unsigned old_width;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007972 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007973 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007974
Jesse Barnes79e53942008-11-07 14:24:08 -08007975 /* if we want to turn off the cursor ignore width and height */
7976 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007977 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007978 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007979 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007980 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007981 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007982 }
7983
Sagar Kamble4726e0b2014-03-10 17:06:23 +05307984 /* Check for which cursor types we support */
7985 if (!((width == 64 && height == 64) ||
7986 (width == 128 && height == 128 && !IS_GEN2(dev)) ||
7987 (width == 256 && height == 256 && !IS_GEN2(dev)))) {
7988 DRM_DEBUG("Cursor dimension not supported\n");
Jesse Barnes79e53942008-11-07 14:24:08 -08007989 return -EINVAL;
7990 }
7991
Chris Wilson05394f32010-11-08 19:18:58 +00007992 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007993 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007994 return -ENOENT;
7995
Chris Wilson05394f32010-11-08 19:18:58 +00007996 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007997 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007998 ret = -ENOMEM;
7999 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008000 }
8001
Dave Airlie71acb5e2008-12-30 20:31:46 +10008002 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008003 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008004 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00008005 unsigned alignment;
8006
Chris Wilsond9e86c02010-11-10 16:40:20 +00008007 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008008 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008009 ret = -EINVAL;
8010 goto fail_locked;
8011 }
8012
Chris Wilson693db182013-03-05 14:52:39 +00008013 /* Note that the w/a also requires 2 PTE of padding following
8014 * the bo. We currently fill all unused PTE with the shadow
8015 * page and so we should always have valid PTE following the
8016 * cursor preventing the VT-d warning.
8017 */
8018 alignment = 0;
8019 if (need_vtd_wa(dev))
8020 alignment = 64*1024;
8021
8022 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01008023 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008024 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01008025 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008026 }
8027
Chris Wilsond9e86c02010-11-10 16:40:20 +00008028 ret = i915_gem_object_put_fence(obj);
8029 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008030 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00008031 goto fail_unpin;
8032 }
8033
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008034 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008035 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008036 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00008037 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01008038 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
8039 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10008040 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01008041 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008042 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10008043 }
Chris Wilson05394f32010-11-08 19:18:58 +00008044 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008045 }
8046
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008047 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04008048 I915_WRITE(CURSIZE, (height << 12) | width);
8049
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008050 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008051 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008052 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00008053 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10008054 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
8055 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01008056 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00008057 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008058 }
Jesse Barnes80824002009-09-10 15:28:06 -07008059
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008060 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008061
Chris Wilson64f962e2014-03-26 12:38:15 +00008062 old_width = intel_crtc->cursor_width;
8063
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008064 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00008065 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008066 intel_crtc->cursor_width = width;
8067 intel_crtc->cursor_height = height;
8068
Chris Wilson64f962e2014-03-26 12:38:15 +00008069 if (intel_crtc->active) {
8070 if (old_width != width)
8071 intel_update_watermarks(crtc);
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008072 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Chris Wilson64f962e2014-03-26 12:38:15 +00008073 }
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05008074
Jesse Barnes79e53942008-11-07 14:24:08 -08008075 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01008076fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01008077 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05008078fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10008079 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00008080fail:
Chris Wilson05394f32010-11-08 19:18:58 +00008081 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10008082 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008083}
8084
8085static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
8086{
Jesse Barnes79e53942008-11-07 14:24:08 -08008087 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008088
Ville Syrjälä92e76c82013-10-21 19:01:58 +03008089 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
8090 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07008091
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03008092 if (intel_crtc->active)
8093 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08008094
8095 return 0;
8096}
8097
Jesse Barnes79e53942008-11-07 14:24:08 -08008098static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008099 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008100{
James Simmons72034252010-08-03 01:33:19 +01008101 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008102 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008103
James Simmons72034252010-08-03 01:33:19 +01008104 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008105 intel_crtc->lut_r[i] = red[i] >> 8;
8106 intel_crtc->lut_g[i] = green[i] >> 8;
8107 intel_crtc->lut_b[i] = blue[i] >> 8;
8108 }
8109
8110 intel_crtc_load_lut(crtc);
8111}
8112
Jesse Barnes79e53942008-11-07 14:24:08 -08008113/* VESA 640x480x72Hz mode to set on the pipe */
8114static struct drm_display_mode load_detect_mode = {
8115 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8116 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8117};
8118
Daniel Vettera8bb6812014-02-10 18:00:39 +01008119struct drm_framebuffer *
8120__intel_framebuffer_create(struct drm_device *dev,
8121 struct drm_mode_fb_cmd2 *mode_cmd,
8122 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008123{
8124 struct intel_framebuffer *intel_fb;
8125 int ret;
8126
8127 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8128 if (!intel_fb) {
8129 drm_gem_object_unreference_unlocked(&obj->base);
8130 return ERR_PTR(-ENOMEM);
8131 }
8132
8133 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008134 if (ret)
8135 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008136
8137 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008138err:
8139 drm_gem_object_unreference_unlocked(&obj->base);
8140 kfree(intel_fb);
8141
8142 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008143}
8144
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008145static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008146intel_framebuffer_create(struct drm_device *dev,
8147 struct drm_mode_fb_cmd2 *mode_cmd,
8148 struct drm_i915_gem_object *obj)
8149{
8150 struct drm_framebuffer *fb;
8151 int ret;
8152
8153 ret = i915_mutex_lock_interruptible(dev);
8154 if (ret)
8155 return ERR_PTR(ret);
8156 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8157 mutex_unlock(&dev->struct_mutex);
8158
8159 return fb;
8160}
8161
Chris Wilsond2dff872011-04-19 08:36:26 +01008162static u32
8163intel_framebuffer_pitch_for_width(int width, int bpp)
8164{
8165 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8166 return ALIGN(pitch, 64);
8167}
8168
8169static u32
8170intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8171{
8172 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
8173 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
8174}
8175
8176static struct drm_framebuffer *
8177intel_framebuffer_create_for_mode(struct drm_device *dev,
8178 struct drm_display_mode *mode,
8179 int depth, int bpp)
8180{
8181 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008182 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008183
8184 obj = i915_gem_alloc_object(dev,
8185 intel_framebuffer_size_for_mode(mode, bpp));
8186 if (obj == NULL)
8187 return ERR_PTR(-ENOMEM);
8188
8189 mode_cmd.width = mode->hdisplay;
8190 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008191 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8192 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008193 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008194
8195 return intel_framebuffer_create(dev, &mode_cmd, obj);
8196}
8197
8198static struct drm_framebuffer *
8199mode_fits_in_fbdev(struct drm_device *dev,
8200 struct drm_display_mode *mode)
8201{
Daniel Vetter4520f532013-10-09 09:18:51 +02008202#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008203 struct drm_i915_private *dev_priv = dev->dev_private;
8204 struct drm_i915_gem_object *obj;
8205 struct drm_framebuffer *fb;
8206
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008207 if (!dev_priv->fbdev)
8208 return NULL;
8209
8210 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008211 return NULL;
8212
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008213 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008214 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008215
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008216 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008217 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8218 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008219 return NULL;
8220
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008221 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008222 return NULL;
8223
8224 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008225#else
8226 return NULL;
8227#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008228}
8229
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008230bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008231 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01008232 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008233{
8234 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008235 struct intel_encoder *intel_encoder =
8236 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008237 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008238 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008239 struct drm_crtc *crtc = NULL;
8240 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008241 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08008242 int i = -1;
8243
Chris Wilsond2dff872011-04-19 08:36:26 +01008244 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8245 connector->base.id, drm_get_connector_name(connector),
8246 encoder->base.id, drm_get_encoder_name(encoder));
8247
Jesse Barnes79e53942008-11-07 14:24:08 -08008248 /*
8249 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008250 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008251 * - if the connector already has an assigned crtc, use it (but make
8252 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008253 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008254 * - try to find the first unused crtc that can drive this connector,
8255 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008256 */
8257
8258 /* See if we already have a CRTC for this connector */
8259 if (encoder->crtc) {
8260 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008261
Daniel Vetter7b240562012-12-12 00:35:33 +01008262 mutex_lock(&crtc->mutex);
8263
Daniel Vetter24218aa2012-08-12 19:27:11 +02008264 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008265 old->load_detect_temp = false;
8266
8267 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008268 if (connector->dpms != DRM_MODE_DPMS_ON)
8269 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008270
Chris Wilson71731882011-04-19 23:10:58 +01008271 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008272 }
8273
8274 /* Find an unused one (if possible) */
8275 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8276 i++;
8277 if (!(encoder->possible_crtcs & (1 << i)))
8278 continue;
8279 if (!possible_crtc->enabled) {
8280 crtc = possible_crtc;
8281 break;
8282 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008283 }
8284
8285 /*
8286 * If we didn't find an unused CRTC, don't use any.
8287 */
8288 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008289 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8290 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008291 }
8292
Daniel Vetter7b240562012-12-12 00:35:33 +01008293 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008294 intel_encoder->new_crtc = to_intel_crtc(crtc);
8295 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008296
8297 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008298 intel_crtc->new_enabled = true;
8299 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008300 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008301 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008302 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008303
Chris Wilson64927112011-04-20 07:25:26 +01008304 if (!mode)
8305 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008306
Chris Wilsond2dff872011-04-19 08:36:26 +01008307 /* We need a framebuffer large enough to accommodate all accesses
8308 * that the plane may generate whilst we perform load detection.
8309 * We can not rely on the fbcon either being present (we get called
8310 * during its initialisation to detect all boot displays, or it may
8311 * not even exist) or that it is large enough to satisfy the
8312 * requested mode.
8313 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008314 fb = mode_fits_in_fbdev(dev, mode);
8315 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008316 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008317 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8318 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008319 } else
8320 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008321 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008322 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008323 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008324 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008325
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008326 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008327 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008328 if (old->release_fb)
8329 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008330 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008331 }
Chris Wilson71731882011-04-19 23:10:58 +01008332
Jesse Barnes79e53942008-11-07 14:24:08 -08008333 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008334 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008335 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008336
8337 fail:
8338 intel_crtc->new_enabled = crtc->enabled;
8339 if (intel_crtc->new_enabled)
8340 intel_crtc->new_config = &intel_crtc->config;
8341 else
8342 intel_crtc->new_config = NULL;
8343 mutex_unlock(&crtc->mutex);
8344 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008345}
8346
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008347void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008348 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008349{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008350 struct intel_encoder *intel_encoder =
8351 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008352 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008353 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008354 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008355
Chris Wilsond2dff872011-04-19 08:36:26 +01008356 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8357 connector->base.id, drm_get_connector_name(connector),
8358 encoder->base.id, drm_get_encoder_name(encoder));
8359
Chris Wilson8261b192011-04-19 23:18:09 +01008360 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008361 to_intel_connector(connector)->new_encoder = NULL;
8362 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008363 intel_crtc->new_enabled = false;
8364 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008365 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008366
Daniel Vetter36206362012-12-10 20:42:17 +01008367 if (old->release_fb) {
8368 drm_framebuffer_unregister_private(old->release_fb);
8369 drm_framebuffer_unreference(old->release_fb);
8370 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008371
Daniel Vetter67c96402013-01-23 16:25:09 +00008372 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008373 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008374 }
8375
Eric Anholtc751ce42010-03-25 11:48:48 -07008376 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008377 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8378 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008379
8380 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008381}
8382
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008383static int i9xx_pll_refclk(struct drm_device *dev,
8384 const struct intel_crtc_config *pipe_config)
8385{
8386 struct drm_i915_private *dev_priv = dev->dev_private;
8387 u32 dpll = pipe_config->dpll_hw_state.dpll;
8388
8389 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008390 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008391 else if (HAS_PCH_SPLIT(dev))
8392 return 120000;
8393 else if (!IS_GEN2(dev))
8394 return 96000;
8395 else
8396 return 48000;
8397}
8398
Jesse Barnes79e53942008-11-07 14:24:08 -08008399/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008400static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8401 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008402{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008403 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008404 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008405 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008406 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008407 u32 fp;
8408 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008409 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008410
8411 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008412 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008413 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008414 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008415
8416 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008417 if (IS_PINEVIEW(dev)) {
8418 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8419 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008420 } else {
8421 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8422 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8423 }
8424
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008425 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008426 if (IS_PINEVIEW(dev))
8427 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8428 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008429 else
8430 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008431 DPLL_FPA01_P1_POST_DIV_SHIFT);
8432
8433 switch (dpll & DPLL_MODE_MASK) {
8434 case DPLLB_MODE_DAC_SERIAL:
8435 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8436 5 : 10;
8437 break;
8438 case DPLLB_MODE_LVDS:
8439 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8440 7 : 14;
8441 break;
8442 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008443 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008444 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008445 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008446 }
8447
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008448 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008449 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008450 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008451 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008452 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008453 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008454 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008455
8456 if (is_lvds) {
8457 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8458 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008459
8460 if (lvds & LVDS_CLKB_POWER_UP)
8461 clock.p2 = 7;
8462 else
8463 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008464 } else {
8465 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8466 clock.p1 = 2;
8467 else {
8468 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8469 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8470 }
8471 if (dpll & PLL_P2_DIVIDE_BY_4)
8472 clock.p2 = 4;
8473 else
8474 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008475 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008476
8477 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008478 }
8479
Ville Syrjälä18442d02013-09-13 16:00:08 +03008480 /*
8481 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008482 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008483 * encoder's get_config() function.
8484 */
8485 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008486}
8487
Ville Syrjälä6878da02013-09-13 15:59:11 +03008488int intel_dotclock_calculate(int link_freq,
8489 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008490{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008491 /*
8492 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008493 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008494 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008495 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008496 *
8497 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008498 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008499 */
8500
Ville Syrjälä6878da02013-09-13 15:59:11 +03008501 if (!m_n->link_n)
8502 return 0;
8503
8504 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8505}
8506
Ville Syrjälä18442d02013-09-13 16:00:08 +03008507static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8508 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008509{
8510 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008511
8512 /* read out port_clock from the DPLL */
8513 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008514
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008515 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008516 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008517 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008518 * agree once we know their relationship in the encoder's
8519 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008520 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008521 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008522 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8523 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008524}
8525
8526/** Returns the currently programmed mode of the given pipe. */
8527struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8528 struct drm_crtc *crtc)
8529{
Jesse Barnes548f2452011-02-17 10:40:53 -08008530 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008531 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008532 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008533 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008534 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008535 int htot = I915_READ(HTOTAL(cpu_transcoder));
8536 int hsync = I915_READ(HSYNC(cpu_transcoder));
8537 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8538 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008539 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008540
8541 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8542 if (!mode)
8543 return NULL;
8544
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008545 /*
8546 * Construct a pipe_config sufficient for getting the clock info
8547 * back out of crtc_clock_get.
8548 *
8549 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8550 * to use a real value here instead.
8551 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008552 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008553 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008554 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8555 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8556 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008557 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8558
Ville Syrjälä773ae032013-09-23 17:48:20 +03008559 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008560 mode->hdisplay = (htot & 0xffff) + 1;
8561 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8562 mode->hsync_start = (hsync & 0xffff) + 1;
8563 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8564 mode->vdisplay = (vtot & 0xffff) + 1;
8565 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8566 mode->vsync_start = (vsync & 0xffff) + 1;
8567 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8568
8569 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008570
8571 return mode;
8572}
8573
Daniel Vetter3dec0092010-08-20 21:40:52 +02008574static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008575{
8576 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008577 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008578 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8579 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008580 int dpll_reg = DPLL(pipe);
8581 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008582
Eric Anholtbad720f2009-10-22 16:11:14 -07008583 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008584 return;
8585
8586 if (!dev_priv->lvds_downclock_avail)
8587 return;
8588
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008589 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008590 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008591 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008592
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008593 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008594
8595 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8596 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008597 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008598
Jesse Barnes652c3932009-08-17 13:31:43 -07008599 dpll = I915_READ(dpll_reg);
8600 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008601 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008602 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008603}
8604
8605static void intel_decrease_pllclock(struct drm_crtc *crtc)
8606{
8607 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008608 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008609 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008610
Eric Anholtbad720f2009-10-22 16:11:14 -07008611 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008612 return;
8613
8614 if (!dev_priv->lvds_downclock_avail)
8615 return;
8616
8617 /*
8618 * Since this is called by a timer, we should never get here in
8619 * the manual case.
8620 */
8621 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008622 int pipe = intel_crtc->pipe;
8623 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008624 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008625
Zhao Yakui44d98a62009-10-09 11:39:40 +08008626 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008627
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008628 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008629
Chris Wilson074b5e12012-05-02 12:07:06 +01008630 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008631 dpll |= DISPLAY_RATE_SELECT_FPA1;
8632 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008633 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008634 dpll = I915_READ(dpll_reg);
8635 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008636 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008637 }
8638
8639}
8640
Chris Wilsonf047e392012-07-21 12:31:41 +01008641void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008642{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008643 struct drm_i915_private *dev_priv = dev->dev_private;
8644
Chris Wilsonf62a0072014-02-21 17:55:39 +00008645 if (dev_priv->mm.busy)
8646 return;
8647
Paulo Zanoni43694d62014-03-07 20:08:08 -03008648 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008649 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008650 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008651}
8652
8653void intel_mark_idle(struct drm_device *dev)
8654{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008655 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008656 struct drm_crtc *crtc;
8657
Chris Wilsonf62a0072014-02-21 17:55:39 +00008658 if (!dev_priv->mm.busy)
8659 return;
8660
8661 dev_priv->mm.busy = false;
8662
Jani Nikulad330a952014-01-21 11:24:25 +02008663 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008664 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008665
8666 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008667 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008668 continue;
8669
8670 intel_decrease_pllclock(crtc);
8671 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008672
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008673 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008674 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008675
8676out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008677 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008678}
8679
Chris Wilsonc65355b2013-06-06 16:53:41 -03008680void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8681 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008682{
8683 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008684 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008685
Jani Nikulad330a952014-01-21 11:24:25 +02008686 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008687 return;
8688
Jesse Barnes652c3932009-08-17 13:31:43 -07008689 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Matt Roperf4510a22014-04-01 15:22:40 -07008690 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -07008691 continue;
8692
Matt Roperf4510a22014-04-01 15:22:40 -07008693 if (to_intel_framebuffer(crtc->primary->fb)->obj != obj)
Chris Wilsonc65355b2013-06-06 16:53:41 -03008694 continue;
8695
8696 intel_increase_pllclock(crtc);
8697 if (ring && intel_fbc_enabled(dev))
8698 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008699 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008700}
8701
Jesse Barnes79e53942008-11-07 14:24:08 -08008702static void intel_crtc_destroy(struct drm_crtc *crtc)
8703{
8704 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008705 struct drm_device *dev = crtc->dev;
8706 struct intel_unpin_work *work;
8707 unsigned long flags;
8708
8709 spin_lock_irqsave(&dev->event_lock, flags);
8710 work = intel_crtc->unpin_work;
8711 intel_crtc->unpin_work = NULL;
8712 spin_unlock_irqrestore(&dev->event_lock, flags);
8713
8714 if (work) {
8715 cancel_work_sync(&work->work);
8716 kfree(work);
8717 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008718
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008719 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8720
Jesse Barnes79e53942008-11-07 14:24:08 -08008721 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008722
Jesse Barnes79e53942008-11-07 14:24:08 -08008723 kfree(intel_crtc);
8724}
8725
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008726static void intel_unpin_work_fn(struct work_struct *__work)
8727{
8728 struct intel_unpin_work *work =
8729 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008730 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008731
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008732 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008733 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008734 drm_gem_object_unreference(&work->pending_flip_obj->base);
8735 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008736
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008737 intel_update_fbc(dev);
8738 mutex_unlock(&dev->struct_mutex);
8739
8740 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8741 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8742
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008743 kfree(work);
8744}
8745
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008746static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008747 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008748{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008749 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008750 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8751 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008752 unsigned long flags;
8753
8754 /* Ignore early vblank irqs */
8755 if (intel_crtc == NULL)
8756 return;
8757
8758 spin_lock_irqsave(&dev->event_lock, flags);
8759 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008760
8761 /* Ensure we don't miss a work->pending update ... */
8762 smp_rmb();
8763
8764 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008765 spin_unlock_irqrestore(&dev->event_lock, flags);
8766 return;
8767 }
8768
Chris Wilsone7d841c2012-12-03 11:36:30 +00008769 /* and that the unpin work is consistent wrt ->pending. */
8770 smp_rmb();
8771
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008772 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008773
Rob Clark45a066e2012-10-08 14:50:40 -05008774 if (work->event)
8775 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008776
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008777 drm_vblank_put(dev, intel_crtc->pipe);
8778
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008779 spin_unlock_irqrestore(&dev->event_lock, flags);
8780
Daniel Vetter2c10d572012-12-20 21:24:07 +01008781 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008782
8783 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008784
8785 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008786}
8787
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008788void intel_finish_page_flip(struct drm_device *dev, int pipe)
8789{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008790 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008791 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8792
Mario Kleiner49b14a52010-12-09 07:00:07 +01008793 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008794}
8795
8796void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8797{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008798 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008799 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8800
Mario Kleiner49b14a52010-12-09 07:00:07 +01008801 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008802}
8803
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008804void intel_prepare_page_flip(struct drm_device *dev, int plane)
8805{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008806 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008807 struct intel_crtc *intel_crtc =
8808 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8809 unsigned long flags;
8810
Chris Wilsone7d841c2012-12-03 11:36:30 +00008811 /* NB: An MMIO update of the plane base pointer will also
8812 * generate a page-flip completion irq, i.e. every modeset
8813 * is also accompanied by a spurious intel_prepare_page_flip().
8814 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008815 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008816 if (intel_crtc->unpin_work)
8817 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008818 spin_unlock_irqrestore(&dev->event_lock, flags);
8819}
8820
Chris Wilsone7d841c2012-12-03 11:36:30 +00008821inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8822{
8823 /* Ensure that the work item is consistent when activating it ... */
8824 smp_wmb();
8825 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8826 /* and that it is marked active as soon as the irq could fire. */
8827 smp_wmb();
8828}
8829
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008830static int intel_gen2_queue_flip(struct drm_device *dev,
8831 struct drm_crtc *crtc,
8832 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008833 struct drm_i915_gem_object *obj,
8834 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008835{
8836 struct drm_i915_private *dev_priv = dev->dev_private;
8837 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008838 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008839 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008840 int ret;
8841
Daniel Vetter6d90c952012-04-26 23:28:05 +02008842 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008843 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008844 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008845
Daniel Vetter6d90c952012-04-26 23:28:05 +02008846 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008847 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008848 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008849
8850 /* Can't queue multiple flips, so wait for the previous
8851 * one to finish before executing the next.
8852 */
8853 if (intel_crtc->plane)
8854 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8855 else
8856 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008857 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8858 intel_ring_emit(ring, MI_NOOP);
8859 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8860 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8861 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008862 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008863 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008864
8865 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008866 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008867 return 0;
8868
8869err_unpin:
8870 intel_unpin_fb_obj(obj);
8871err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008872 return ret;
8873}
8874
8875static int intel_gen3_queue_flip(struct drm_device *dev,
8876 struct drm_crtc *crtc,
8877 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008878 struct drm_i915_gem_object *obj,
8879 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008880{
8881 struct drm_i915_private *dev_priv = dev->dev_private;
8882 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008883 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008884 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008885 int ret;
8886
Daniel Vetter6d90c952012-04-26 23:28:05 +02008887 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008888 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008889 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008890
Daniel Vetter6d90c952012-04-26 23:28:05 +02008891 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008892 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008893 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008894
8895 if (intel_crtc->plane)
8896 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8897 else
8898 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008899 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8900 intel_ring_emit(ring, MI_NOOP);
8901 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8902 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8903 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008904 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008905 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008906
Chris Wilsone7d841c2012-12-03 11:36:30 +00008907 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008908 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008909 return 0;
8910
8911err_unpin:
8912 intel_unpin_fb_obj(obj);
8913err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008914 return ret;
8915}
8916
8917static int intel_gen4_queue_flip(struct drm_device *dev,
8918 struct drm_crtc *crtc,
8919 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008920 struct drm_i915_gem_object *obj,
8921 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008922{
8923 struct drm_i915_private *dev_priv = dev->dev_private;
8924 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8925 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008926 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008927 int ret;
8928
Daniel Vetter6d90c952012-04-26 23:28:05 +02008929 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008930 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008931 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008932
Daniel Vetter6d90c952012-04-26 23:28:05 +02008933 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008934 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008935 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008936
8937 /* i965+ uses the linear or tiled offsets from the
8938 * Display Registers (which do not change across a page-flip)
8939 * so we need only reprogram the base address.
8940 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008941 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8942 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8943 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008944 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008945 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008946 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008947
8948 /* XXX Enabling the panel-fitter across page-flip is so far
8949 * untested on non-native modes, so ignore it for now.
8950 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8951 */
8952 pf = 0;
8953 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008954 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008955
8956 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008957 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008958 return 0;
8959
8960err_unpin:
8961 intel_unpin_fb_obj(obj);
8962err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008963 return ret;
8964}
8965
8966static int intel_gen6_queue_flip(struct drm_device *dev,
8967 struct drm_crtc *crtc,
8968 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008969 struct drm_i915_gem_object *obj,
8970 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008971{
8972 struct drm_i915_private *dev_priv = dev->dev_private;
8973 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008974 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008975 uint32_t pf, pipesrc;
8976 int ret;
8977
Daniel Vetter6d90c952012-04-26 23:28:05 +02008978 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008979 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008980 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008981
Daniel Vetter6d90c952012-04-26 23:28:05 +02008982 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008983 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008984 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008985
Daniel Vetter6d90c952012-04-26 23:28:05 +02008986 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8987 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8988 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008989 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008990
Chris Wilson99d9acd2012-04-17 20:37:00 +01008991 /* Contrary to the suggestions in the documentation,
8992 * "Enable Panel Fitter" does not seem to be required when page
8993 * flipping with a non-native mode, and worse causes a normal
8994 * modeset to fail.
8995 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8996 */
8997 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008998 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008999 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009000
9001 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009002 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009003 return 0;
9004
9005err_unpin:
9006 intel_unpin_fb_obj(obj);
9007err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009008 return ret;
9009}
9010
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009011static int intel_gen7_queue_flip(struct drm_device *dev,
9012 struct drm_crtc *crtc,
9013 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009014 struct drm_i915_gem_object *obj,
9015 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009016{
9017 struct drm_i915_private *dev_priv = dev->dev_private;
9018 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009019 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009020 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009021 int len, ret;
9022
9023 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01009024 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01009025 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009026
9027 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
9028 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009029 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009030
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009031 switch(intel_crtc->plane) {
9032 case PLANE_A:
9033 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9034 break;
9035 case PLANE_B:
9036 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9037 break;
9038 case PLANE_C:
9039 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9040 break;
9041 default:
9042 WARN_ONCE(1, "unknown plane in flip command\n");
9043 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03009044 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009045 }
9046
Chris Wilsonffe74d72013-08-26 20:58:12 +01009047 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009048 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009049 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009050 /*
9051 * On Gen 8, SRM is now taking an extra dword to accommodate
9052 * 48bits addresses, and we need a NOOP for the batch size to
9053 * stay even.
9054 */
9055 if (IS_GEN8(dev))
9056 len += 2;
9057 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009058
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009059 /*
9060 * BSpec MI_DISPLAY_FLIP for IVB:
9061 * "The full packet must be contained within the same cache line."
9062 *
9063 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9064 * cacheline, if we ever start emitting more commands before
9065 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9066 * then do the cacheline alignment, and finally emit the
9067 * MI_DISPLAY_FLIP.
9068 */
9069 ret = intel_ring_cacheline_align(ring);
9070 if (ret)
9071 goto err_unpin;
9072
Chris Wilsonffe74d72013-08-26 20:58:12 +01009073 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009074 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01009075 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009076
Chris Wilsonffe74d72013-08-26 20:58:12 +01009077 /* Unmask the flip-done completion message. Note that the bspec says that
9078 * we should do this for both the BCS and RCS, and that we must not unmask
9079 * more than one flip event at any time (or ensure that one flip message
9080 * can be sent by waiting for flip-done prior to queueing new flips).
9081 * Experimentation says that BCS works despite DERRMR masking all
9082 * flip-done completion events and that unmasking all planes at once
9083 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9084 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9085 */
9086 if (ring->id == RCS) {
9087 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9088 intel_ring_emit(ring, DERRMR);
9089 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9090 DERRMR_PIPEB_PRI_FLIP_DONE |
9091 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009092 if (IS_GEN8(dev))
9093 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9094 MI_SRM_LRM_GLOBAL_GTT);
9095 else
9096 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9097 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009098 intel_ring_emit(ring, DERRMR);
9099 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009100 if (IS_GEN8(dev)) {
9101 intel_ring_emit(ring, 0);
9102 intel_ring_emit(ring, MI_NOOP);
9103 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009104 }
9105
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009106 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009107 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07009108 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009109 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009110
9111 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009112 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009113 return 0;
9114
9115err_unpin:
9116 intel_unpin_fb_obj(obj);
9117err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009118 return ret;
9119}
9120
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009121static int intel_default_queue_flip(struct drm_device *dev,
9122 struct drm_crtc *crtc,
9123 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009124 struct drm_i915_gem_object *obj,
9125 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009126{
9127 return -ENODEV;
9128}
9129
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009130static int intel_crtc_page_flip(struct drm_crtc *crtc,
9131 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009132 struct drm_pending_vblank_event *event,
9133 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009134{
9135 struct drm_device *dev = crtc->dev;
9136 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009137 struct drm_framebuffer *old_fb = crtc->primary->fb;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009138 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009139 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9140 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009141 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01009142 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009143
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009144 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009145 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009146 return -EINVAL;
9147
9148 /*
9149 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9150 * Note that pitch changes could also affect these register.
9151 */
9152 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009153 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9154 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009155 return -EINVAL;
9156
Chris Wilsonf900db42014-02-20 09:26:13 +00009157 if (i915_terminally_wedged(&dev_priv->gpu_error))
9158 goto out_hang;
9159
Daniel Vetterb14c5672013-09-19 12:18:32 +02009160 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009161 if (work == NULL)
9162 return -ENOMEM;
9163
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009164 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009165 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02009166 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009167 INIT_WORK(&work->work, intel_unpin_work_fn);
9168
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009169 ret = drm_vblank_get(dev, intel_crtc->pipe);
9170 if (ret)
9171 goto free_work;
9172
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009173 /* We borrow the event spin lock for protecting unpin_work */
9174 spin_lock_irqsave(&dev->event_lock, flags);
9175 if (intel_crtc->unpin_work) {
9176 spin_unlock_irqrestore(&dev->event_lock, flags);
9177 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009178 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01009179
9180 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009181 return -EBUSY;
9182 }
9183 intel_crtc->unpin_work = work;
9184 spin_unlock_irqrestore(&dev->event_lock, flags);
9185
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009186 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9187 flush_workqueue(dev_priv->wq);
9188
Chris Wilson79158102012-05-23 11:13:58 +01009189 ret = i915_mutex_lock_interruptible(dev);
9190 if (ret)
9191 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009192
Jesse Barnes75dfca82010-02-10 15:09:44 -08009193 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009194 drm_gem_object_reference(&work->old_fb_obj->base);
9195 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009196
Matt Roperf4510a22014-04-01 15:22:40 -07009197 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009198
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009199 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009200
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01009201 work->enable_stall_check = true;
9202
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009203 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009204 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009205
Keith Packarded8d1972013-07-22 18:49:58 -07009206 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009207 if (ret)
9208 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009209
Chris Wilson7782de32011-07-08 12:22:41 +01009210 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03009211 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009212 mutex_unlock(&dev->struct_mutex);
9213
Jesse Barnese5510fa2010-07-01 16:48:37 -07009214 trace_i915_flip_request(intel_crtc->plane, obj);
9215
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009216 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009217
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009218cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009219 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009220 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009221 drm_gem_object_unreference(&work->old_fb_obj->base);
9222 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009223 mutex_unlock(&dev->struct_mutex);
9224
Chris Wilson79158102012-05-23 11:13:58 +01009225cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01009226 spin_lock_irqsave(&dev->event_lock, flags);
9227 intel_crtc->unpin_work = NULL;
9228 spin_unlock_irqrestore(&dev->event_lock, flags);
9229
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009230 drm_vblank_put(dev, intel_crtc->pipe);
9231free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009232 kfree(work);
9233
Chris Wilsonf900db42014-02-20 09:26:13 +00009234 if (ret == -EIO) {
9235out_hang:
9236 intel_crtc_wait_for_pending_flips(crtc);
9237 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
9238 if (ret == 0 && event)
9239 drm_send_vblank_event(dev, intel_crtc->pipe, event);
9240 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009241 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009242}
9243
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009244static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009245 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9246 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009247};
9248
Daniel Vetter9a935852012-07-05 22:34:27 +02009249/**
9250 * intel_modeset_update_staged_output_state
9251 *
9252 * Updates the staged output configuration state, e.g. after we've read out the
9253 * current hw state.
9254 */
9255static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9256{
Ville Syrjälä76688512014-01-10 11:28:06 +02009257 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009258 struct intel_encoder *encoder;
9259 struct intel_connector *connector;
9260
9261 list_for_each_entry(connector, &dev->mode_config.connector_list,
9262 base.head) {
9263 connector->new_encoder =
9264 to_intel_encoder(connector->base.encoder);
9265 }
9266
9267 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9268 base.head) {
9269 encoder->new_crtc =
9270 to_intel_crtc(encoder->base.crtc);
9271 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009272
9273 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9274 base.head) {
9275 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009276
9277 if (crtc->new_enabled)
9278 crtc->new_config = &crtc->config;
9279 else
9280 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009281 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009282}
9283
9284/**
9285 * intel_modeset_commit_output_state
9286 *
9287 * This function copies the stage display pipe configuration to the real one.
9288 */
9289static void intel_modeset_commit_output_state(struct drm_device *dev)
9290{
Ville Syrjälä76688512014-01-10 11:28:06 +02009291 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009292 struct intel_encoder *encoder;
9293 struct intel_connector *connector;
9294
9295 list_for_each_entry(connector, &dev->mode_config.connector_list,
9296 base.head) {
9297 connector->base.encoder = &connector->new_encoder->base;
9298 }
9299
9300 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9301 base.head) {
9302 encoder->base.crtc = &encoder->new_crtc->base;
9303 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009304
9305 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9306 base.head) {
9307 crtc->base.enabled = crtc->new_enabled;
9308 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009309}
9310
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009311static void
9312connected_sink_compute_bpp(struct intel_connector * connector,
9313 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009314{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009315 int bpp = pipe_config->pipe_bpp;
9316
9317 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9318 connector->base.base.id,
9319 drm_get_connector_name(&connector->base));
9320
9321 /* Don't use an invalid EDID bpc value */
9322 if (connector->base.display_info.bpc &&
9323 connector->base.display_info.bpc * 3 < bpp) {
9324 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9325 bpp, connector->base.display_info.bpc*3);
9326 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9327 }
9328
9329 /* Clamp bpp to 8 on screens without EDID 1.4 */
9330 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9331 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9332 bpp);
9333 pipe_config->pipe_bpp = 24;
9334 }
9335}
9336
9337static int
9338compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9339 struct drm_framebuffer *fb,
9340 struct intel_crtc_config *pipe_config)
9341{
9342 struct drm_device *dev = crtc->base.dev;
9343 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009344 int bpp;
9345
Daniel Vetterd42264b2013-03-28 16:38:08 +01009346 switch (fb->pixel_format) {
9347 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009348 bpp = 8*3; /* since we go through a colormap */
9349 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009350 case DRM_FORMAT_XRGB1555:
9351 case DRM_FORMAT_ARGB1555:
9352 /* checked in intel_framebuffer_init already */
9353 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9354 return -EINVAL;
9355 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009356 bpp = 6*3; /* min is 18bpp */
9357 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009358 case DRM_FORMAT_XBGR8888:
9359 case DRM_FORMAT_ABGR8888:
9360 /* checked in intel_framebuffer_init already */
9361 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9362 return -EINVAL;
9363 case DRM_FORMAT_XRGB8888:
9364 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009365 bpp = 8*3;
9366 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009367 case DRM_FORMAT_XRGB2101010:
9368 case DRM_FORMAT_ARGB2101010:
9369 case DRM_FORMAT_XBGR2101010:
9370 case DRM_FORMAT_ABGR2101010:
9371 /* checked in intel_framebuffer_init already */
9372 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009373 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009374 bpp = 10*3;
9375 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009376 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009377 default:
9378 DRM_DEBUG_KMS("unsupported depth\n");
9379 return -EINVAL;
9380 }
9381
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009382 pipe_config->pipe_bpp = bpp;
9383
9384 /* Clamp display bpp to EDID value */
9385 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009386 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009387 if (!connector->new_encoder ||
9388 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009389 continue;
9390
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009391 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009392 }
9393
9394 return bpp;
9395}
9396
Daniel Vetter644db712013-09-19 14:53:58 +02009397static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9398{
9399 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9400 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009401 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009402 mode->crtc_hdisplay, mode->crtc_hsync_start,
9403 mode->crtc_hsync_end, mode->crtc_htotal,
9404 mode->crtc_vdisplay, mode->crtc_vsync_start,
9405 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9406}
9407
Daniel Vetterc0b03412013-05-28 12:05:54 +02009408static void intel_dump_pipe_config(struct intel_crtc *crtc,
9409 struct intel_crtc_config *pipe_config,
9410 const char *context)
9411{
9412 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9413 context, pipe_name(crtc->pipe));
9414
9415 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9416 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9417 pipe_config->pipe_bpp, pipe_config->dither);
9418 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9419 pipe_config->has_pch_encoder,
9420 pipe_config->fdi_lanes,
9421 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9422 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9423 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009424 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9425 pipe_config->has_dp_encoder,
9426 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9427 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9428 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009429 DRM_DEBUG_KMS("requested mode:\n");
9430 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9431 DRM_DEBUG_KMS("adjusted mode:\n");
9432 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009433 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009434 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009435 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9436 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009437 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9438 pipe_config->gmch_pfit.control,
9439 pipe_config->gmch_pfit.pgm_ratios,
9440 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009441 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009442 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009443 pipe_config->pch_pfit.size,
9444 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009445 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009446 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009447}
9448
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009449static bool encoders_cloneable(const struct intel_encoder *a,
9450 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009451{
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009452 /* masks could be asymmetric, so check both ways */
9453 return a == b || (a->cloneable & (1 << b->type) &&
9454 b->cloneable & (1 << a->type));
9455}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009456
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009457static bool check_single_encoder_cloning(struct intel_crtc *crtc,
9458 struct intel_encoder *encoder)
9459{
9460 struct drm_device *dev = crtc->base.dev;
9461 struct intel_encoder *source_encoder;
9462
9463 list_for_each_entry(source_encoder,
9464 &dev->mode_config.encoder_list, base.head) {
9465 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009466 continue;
9467
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009468 if (!encoders_cloneable(encoder, source_encoder))
9469 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009470 }
9471
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009472 return true;
9473}
9474
9475static bool check_encoder_cloning(struct intel_crtc *crtc)
9476{
9477 struct drm_device *dev = crtc->base.dev;
9478 struct intel_encoder *encoder;
9479
9480 list_for_each_entry(encoder,
9481 &dev->mode_config.encoder_list, base.head) {
9482 if (encoder->new_crtc != crtc)
9483 continue;
9484
9485 if (!check_single_encoder_cloning(crtc, encoder))
9486 return false;
9487 }
9488
9489 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009490}
9491
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009492static struct intel_crtc_config *
9493intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009494 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009495 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009496{
9497 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009498 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009499 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009500 int plane_bpp, ret = -EINVAL;
9501 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009502
Ville Syrjäläbc079e82014-03-03 16:15:28 +02009503 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009504 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9505 return ERR_PTR(-EINVAL);
9506 }
9507
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009508 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9509 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009510 return ERR_PTR(-ENOMEM);
9511
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009512 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9513 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009514
Daniel Vettere143a212013-07-04 12:01:15 +02009515 pipe_config->cpu_transcoder =
9516 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009517 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009518
Imre Deak2960bc92013-07-30 13:36:32 +03009519 /*
9520 * Sanitize sync polarity flags based on requested ones. If neither
9521 * positive or negative polarity is requested, treat this as meaning
9522 * negative polarity.
9523 */
9524 if (!(pipe_config->adjusted_mode.flags &
9525 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9526 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9527
9528 if (!(pipe_config->adjusted_mode.flags &
9529 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9530 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9531
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009532 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9533 * plane pixel format and any sink constraints into account. Returns the
9534 * source plane bpp so that dithering can be selected on mismatches
9535 * after encoders and crtc also have had their say. */
9536 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9537 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009538 if (plane_bpp < 0)
9539 goto fail;
9540
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009541 /*
9542 * Determine the real pipe dimensions. Note that stereo modes can
9543 * increase the actual pipe size due to the frame doubling and
9544 * insertion of additional space for blanks between the frame. This
9545 * is stored in the crtc timings. We use the requested mode to do this
9546 * computation to clearly distinguish it from the adjusted mode, which
9547 * can be changed by the connectors in the below retry loop.
9548 */
9549 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9550 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9551 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9552
Daniel Vettere29c22c2013-02-21 00:00:16 +01009553encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009554 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009555 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009556 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009557
Daniel Vetter135c81b2013-07-21 21:37:09 +02009558 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009559 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009560
Daniel Vetter7758a112012-07-08 19:40:39 +02009561 /* Pass our mode to the connectors and the CRTC to give them a chance to
9562 * adjust it according to limitations or connector properties, and also
9563 * a chance to reject the mode entirely.
9564 */
9565 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9566 base.head) {
9567
9568 if (&encoder->new_crtc->base != crtc)
9569 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009570
Daniel Vetterefea6e82013-07-21 21:36:59 +02009571 if (!(encoder->compute_config(encoder, pipe_config))) {
9572 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009573 goto fail;
9574 }
9575 }
9576
Daniel Vetterff9a6752013-06-01 17:16:21 +02009577 /* Set default port clock if not overwritten by the encoder. Needs to be
9578 * done afterwards in case the encoder adjusts the mode. */
9579 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009580 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9581 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009582
Daniel Vettera43f6e02013-06-07 23:10:32 +02009583 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009584 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009585 DRM_DEBUG_KMS("CRTC fixup failed\n");
9586 goto fail;
9587 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009588
9589 if (ret == RETRY) {
9590 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9591 ret = -EINVAL;
9592 goto fail;
9593 }
9594
9595 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9596 retry = false;
9597 goto encoder_retry;
9598 }
9599
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009600 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9601 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9602 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9603
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009604 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009605fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009606 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009607 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009608}
9609
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009610/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9611 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9612static void
9613intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9614 unsigned *prepare_pipes, unsigned *disable_pipes)
9615{
9616 struct intel_crtc *intel_crtc;
9617 struct drm_device *dev = crtc->dev;
9618 struct intel_encoder *encoder;
9619 struct intel_connector *connector;
9620 struct drm_crtc *tmp_crtc;
9621
9622 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9623
9624 /* Check which crtcs have changed outputs connected to them, these need
9625 * to be part of the prepare_pipes mask. We don't (yet) support global
9626 * modeset across multiple crtcs, so modeset_pipes will only have one
9627 * bit set at most. */
9628 list_for_each_entry(connector, &dev->mode_config.connector_list,
9629 base.head) {
9630 if (connector->base.encoder == &connector->new_encoder->base)
9631 continue;
9632
9633 if (connector->base.encoder) {
9634 tmp_crtc = connector->base.encoder->crtc;
9635
9636 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9637 }
9638
9639 if (connector->new_encoder)
9640 *prepare_pipes |=
9641 1 << connector->new_encoder->new_crtc->pipe;
9642 }
9643
9644 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9645 base.head) {
9646 if (encoder->base.crtc == &encoder->new_crtc->base)
9647 continue;
9648
9649 if (encoder->base.crtc) {
9650 tmp_crtc = encoder->base.crtc;
9651
9652 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9653 }
9654
9655 if (encoder->new_crtc)
9656 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9657 }
9658
Ville Syrjälä76688512014-01-10 11:28:06 +02009659 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009660 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9661 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009662 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009663 continue;
9664
Ville Syrjälä76688512014-01-10 11:28:06 +02009665 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009666 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009667 else
9668 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009669 }
9670
9671
9672 /* set_mode is also used to update properties on life display pipes. */
9673 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009674 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009675 *prepare_pipes |= 1 << intel_crtc->pipe;
9676
Daniel Vetterb6c51642013-04-12 18:48:43 +02009677 /*
9678 * For simplicity do a full modeset on any pipe where the output routing
9679 * changed. We could be more clever, but that would require us to be
9680 * more careful with calling the relevant encoder->mode_set functions.
9681 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009682 if (*prepare_pipes)
9683 *modeset_pipes = *prepare_pipes;
9684
9685 /* ... and mask these out. */
9686 *modeset_pipes &= ~(*disable_pipes);
9687 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009688
9689 /*
9690 * HACK: We don't (yet) fully support global modesets. intel_set_config
9691 * obies this rule, but the modeset restore mode of
9692 * intel_modeset_setup_hw_state does not.
9693 */
9694 *modeset_pipes &= 1 << intel_crtc->pipe;
9695 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009696
9697 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9698 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009699}
9700
Daniel Vetterea9d7582012-07-10 10:42:52 +02009701static bool intel_crtc_in_use(struct drm_crtc *crtc)
9702{
9703 struct drm_encoder *encoder;
9704 struct drm_device *dev = crtc->dev;
9705
9706 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9707 if (encoder->crtc == crtc)
9708 return true;
9709
9710 return false;
9711}
9712
9713static void
9714intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9715{
9716 struct intel_encoder *intel_encoder;
9717 struct intel_crtc *intel_crtc;
9718 struct drm_connector *connector;
9719
9720 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9721 base.head) {
9722 if (!intel_encoder->base.crtc)
9723 continue;
9724
9725 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9726
9727 if (prepare_pipes & (1 << intel_crtc->pipe))
9728 intel_encoder->connectors_active = false;
9729 }
9730
9731 intel_modeset_commit_output_state(dev);
9732
Ville Syrjälä76688512014-01-10 11:28:06 +02009733 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009734 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9735 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009736 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009737 WARN_ON(intel_crtc->new_config &&
9738 intel_crtc->new_config != &intel_crtc->config);
9739 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009740 }
9741
9742 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9743 if (!connector->encoder || !connector->encoder->crtc)
9744 continue;
9745
9746 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9747
9748 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009749 struct drm_property *dpms_property =
9750 dev->mode_config.dpms_property;
9751
Daniel Vetterea9d7582012-07-10 10:42:52 +02009752 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009753 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009754 dpms_property,
9755 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009756
9757 intel_encoder = to_intel_encoder(connector->encoder);
9758 intel_encoder->connectors_active = true;
9759 }
9760 }
9761
9762}
9763
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009764static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009765{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009766 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009767
9768 if (clock1 == clock2)
9769 return true;
9770
9771 if (!clock1 || !clock2)
9772 return false;
9773
9774 diff = abs(clock1 - clock2);
9775
9776 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9777 return true;
9778
9779 return false;
9780}
9781
Daniel Vetter25c5b262012-07-08 22:08:04 +02009782#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9783 list_for_each_entry((intel_crtc), \
9784 &(dev)->mode_config.crtc_list, \
9785 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009786 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009787
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009788static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009789intel_pipe_config_compare(struct drm_device *dev,
9790 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009791 struct intel_crtc_config *pipe_config)
9792{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009793#define PIPE_CONF_CHECK_X(name) \
9794 if (current_config->name != pipe_config->name) { \
9795 DRM_ERROR("mismatch in " #name " " \
9796 "(expected 0x%08x, found 0x%08x)\n", \
9797 current_config->name, \
9798 pipe_config->name); \
9799 return false; \
9800 }
9801
Daniel Vetter08a24032013-04-19 11:25:34 +02009802#define PIPE_CONF_CHECK_I(name) \
9803 if (current_config->name != pipe_config->name) { \
9804 DRM_ERROR("mismatch in " #name " " \
9805 "(expected %i, found %i)\n", \
9806 current_config->name, \
9807 pipe_config->name); \
9808 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009809 }
9810
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009811#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9812 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009813 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009814 "(expected %i, found %i)\n", \
9815 current_config->name & (mask), \
9816 pipe_config->name & (mask)); \
9817 return false; \
9818 }
9819
Ville Syrjälä5e550652013-09-06 23:29:07 +03009820#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9821 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9822 DRM_ERROR("mismatch in " #name " " \
9823 "(expected %i, found %i)\n", \
9824 current_config->name, \
9825 pipe_config->name); \
9826 return false; \
9827 }
9828
Daniel Vetterbb760062013-06-06 14:55:52 +02009829#define PIPE_CONF_QUIRK(quirk) \
9830 ((current_config->quirks | pipe_config->quirks) & (quirk))
9831
Daniel Vettereccb1402013-05-22 00:50:22 +02009832 PIPE_CONF_CHECK_I(cpu_transcoder);
9833
Daniel Vetter08a24032013-04-19 11:25:34 +02009834 PIPE_CONF_CHECK_I(has_pch_encoder);
9835 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009836 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9837 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9838 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9839 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9840 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009841
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009842 PIPE_CONF_CHECK_I(has_dp_encoder);
9843 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9844 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9845 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9846 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9847 PIPE_CONF_CHECK_I(dp_m_n.tu);
9848
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009849 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9850 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9851 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9852 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9853 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9854 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9855
9856 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9857 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9858 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9859 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9860 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9861 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9862
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009863 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009864
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009865 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9866 DRM_MODE_FLAG_INTERLACE);
9867
Daniel Vetterbb760062013-06-06 14:55:52 +02009868 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9869 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9870 DRM_MODE_FLAG_PHSYNC);
9871 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9872 DRM_MODE_FLAG_NHSYNC);
9873 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9874 DRM_MODE_FLAG_PVSYNC);
9875 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9876 DRM_MODE_FLAG_NVSYNC);
9877 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009878
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009879 PIPE_CONF_CHECK_I(pipe_src_w);
9880 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009881
Daniel Vetter99535992014-04-13 12:00:33 +02009882 /*
9883 * FIXME: BIOS likes to set up a cloned config with lvds+external
9884 * screen. Since we don't yet re-compute the pipe config when moving
9885 * just the lvds port away to another pipe the sw tracking won't match.
9886 *
9887 * Proper atomic modesets with recomputed global state will fix this.
9888 * Until then just don't check gmch state for inherited modes.
9889 */
9890 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
9891 PIPE_CONF_CHECK_I(gmch_pfit.control);
9892 /* pfit ratios are autocomputed by the hw on gen4+ */
9893 if (INTEL_INFO(dev)->gen < 4)
9894 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9895 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
9896 }
9897
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009898 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9899 if (current_config->pch_pfit.enabled) {
9900 PIPE_CONF_CHECK_I(pch_pfit.pos);
9901 PIPE_CONF_CHECK_I(pch_pfit.size);
9902 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009903
Jesse Barnese59150d2014-01-07 13:30:45 -08009904 /* BDW+ don't expose a synchronous way to read the state */
9905 if (IS_HASWELL(dev))
9906 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009907
Ville Syrjälä282740f2013-09-04 18:30:03 +03009908 PIPE_CONF_CHECK_I(double_wide);
9909
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009910 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009911 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009912 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009913 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9914 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009915
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009916 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9917 PIPE_CONF_CHECK_I(pipe_bpp);
9918
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009919 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9920 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009921
Daniel Vetter66e985c2013-06-05 13:34:20 +02009922#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009923#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009924#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009925#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009926#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009927
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009928 return true;
9929}
9930
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009931static void
9932check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009933{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009934 struct intel_connector *connector;
9935
9936 list_for_each_entry(connector, &dev->mode_config.connector_list,
9937 base.head) {
9938 /* This also checks the encoder/connector hw state with the
9939 * ->get_hw_state callbacks. */
9940 intel_connector_check_state(connector);
9941
9942 WARN(&connector->new_encoder->base != connector->base.encoder,
9943 "connector's staged encoder doesn't match current encoder\n");
9944 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009945}
9946
9947static void
9948check_encoder_state(struct drm_device *dev)
9949{
9950 struct intel_encoder *encoder;
9951 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009952
9953 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9954 base.head) {
9955 bool enabled = false;
9956 bool active = false;
9957 enum pipe pipe, tracked_pipe;
9958
9959 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9960 encoder->base.base.id,
9961 drm_get_encoder_name(&encoder->base));
9962
9963 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9964 "encoder's stage crtc doesn't match current crtc\n");
9965 WARN(encoder->connectors_active && !encoder->base.crtc,
9966 "encoder's active_connectors set, but no crtc\n");
9967
9968 list_for_each_entry(connector, &dev->mode_config.connector_list,
9969 base.head) {
9970 if (connector->base.encoder != &encoder->base)
9971 continue;
9972 enabled = true;
9973 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9974 active = true;
9975 }
9976 WARN(!!encoder->base.crtc != enabled,
9977 "encoder's enabled state mismatch "
9978 "(expected %i, found %i)\n",
9979 !!encoder->base.crtc, enabled);
9980 WARN(active && !encoder->base.crtc,
9981 "active encoder with no crtc\n");
9982
9983 WARN(encoder->connectors_active != active,
9984 "encoder's computed active state doesn't match tracked active state "
9985 "(expected %i, found %i)\n", active, encoder->connectors_active);
9986
9987 active = encoder->get_hw_state(encoder, &pipe);
9988 WARN(active != encoder->connectors_active,
9989 "encoder's hw state doesn't match sw tracking "
9990 "(expected %i, found %i)\n",
9991 encoder->connectors_active, active);
9992
9993 if (!encoder->base.crtc)
9994 continue;
9995
9996 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9997 WARN(active && pipe != tracked_pipe,
9998 "active encoder's pipe doesn't match"
9999 "(expected %i, found %i)\n",
10000 tracked_pipe, pipe);
10001
10002 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010003}
10004
10005static void
10006check_crtc_state(struct drm_device *dev)
10007{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010008 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010009 struct intel_crtc *crtc;
10010 struct intel_encoder *encoder;
10011 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010012
10013 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10014 base.head) {
10015 bool enabled = false;
10016 bool active = false;
10017
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010018 memset(&pipe_config, 0, sizeof(pipe_config));
10019
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010020 DRM_DEBUG_KMS("[CRTC:%d]\n",
10021 crtc->base.base.id);
10022
10023 WARN(crtc->active && !crtc->base.enabled,
10024 "active crtc, but not enabled in sw tracking\n");
10025
10026 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10027 base.head) {
10028 if (encoder->base.crtc != &crtc->base)
10029 continue;
10030 enabled = true;
10031 if (encoder->connectors_active)
10032 active = true;
10033 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010034
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010035 WARN(active != crtc->active,
10036 "crtc's computed active state doesn't match tracked active state "
10037 "(expected %i, found %i)\n", active, crtc->active);
10038 WARN(enabled != crtc->base.enabled,
10039 "crtc's computed enabled state doesn't match tracked enabled state "
10040 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10041
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010042 active = dev_priv->display.get_pipe_config(crtc,
10043 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010044
10045 /* hw state is inconsistent with the pipe A quirk */
10046 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
10047 active = crtc->active;
10048
Daniel Vetter6c49f242013-06-06 12:45:25 +020010049 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10050 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010051 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010052 if (encoder->base.crtc != &crtc->base)
10053 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010054 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010055 encoder->get_config(encoder, &pipe_config);
10056 }
10057
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010058 WARN(crtc->active != active,
10059 "crtc active state doesn't match with hw state "
10060 "(expected %i, found %i)\n", crtc->active, active);
10061
Daniel Vetterc0b03412013-05-28 12:05:54 +020010062 if (active &&
10063 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
10064 WARN(1, "pipe state doesn't match!\n");
10065 intel_dump_pipe_config(crtc, &pipe_config,
10066 "[hw state]");
10067 intel_dump_pipe_config(crtc, &crtc->config,
10068 "[sw state]");
10069 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010070 }
10071}
10072
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010073static void
10074check_shared_dpll_state(struct drm_device *dev)
10075{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010076 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010077 struct intel_crtc *crtc;
10078 struct intel_dpll_hw_state dpll_hw_state;
10079 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010080
10081 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10082 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10083 int enabled_crtcs = 0, active_crtcs = 0;
10084 bool active;
10085
10086 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10087
10088 DRM_DEBUG_KMS("%s\n", pll->name);
10089
10090 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10091
10092 WARN(pll->active > pll->refcount,
10093 "more active pll users than references: %i vs %i\n",
10094 pll->active, pll->refcount);
10095 WARN(pll->active && !pll->on,
10096 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +020010097 WARN(pll->on && !pll->active,
10098 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010099 WARN(pll->on != active,
10100 "pll on state mismatch (expected %i, found %i)\n",
10101 pll->on, active);
10102
10103 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10104 base.head) {
10105 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10106 enabled_crtcs++;
10107 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10108 active_crtcs++;
10109 }
10110 WARN(pll->active != active_crtcs,
10111 "pll active crtcs mismatch (expected %i, found %i)\n",
10112 pll->active, active_crtcs);
10113 WARN(pll->refcount != enabled_crtcs,
10114 "pll enabled crtcs mismatch (expected %i, found %i)\n",
10115 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010116
10117 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
10118 sizeof(dpll_hw_state)),
10119 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010120 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010121}
10122
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010123void
10124intel_modeset_check_state(struct drm_device *dev)
10125{
10126 check_connector_state(dev);
10127 check_encoder_state(dev);
10128 check_crtc_state(dev);
10129 check_shared_dpll_state(dev);
10130}
10131
Ville Syrjälä18442d02013-09-13 16:00:08 +030010132void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10133 int dotclock)
10134{
10135 /*
10136 * FDI already provided one idea for the dotclock.
10137 * Yell if the encoder disagrees.
10138 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010139 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010140 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010141 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010142}
10143
Daniel Vetterf30da182013-04-11 20:22:50 +020010144static int __intel_set_mode(struct drm_crtc *crtc,
10145 struct drm_display_mode *mode,
10146 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +020010147{
10148 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010149 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010150 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010151 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010152 struct intel_crtc *intel_crtc;
10153 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010154 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010155
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010156 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010157 if (!saved_mode)
10158 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010159
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010160 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +020010161 &prepare_pipes, &disable_pipes);
10162
Tim Gardner3ac18232012-12-07 07:54:26 -070010163 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010164
Daniel Vetter25c5b262012-07-08 22:08:04 +020010165 /* Hack: Because we don't (yet) support global modeset on multiple
10166 * crtcs, we don't keep track of the new mode for more than one crtc.
10167 * Hence simply check whether any bit is set in modeset_pipes in all the
10168 * pieces of code that are not yet converted to deal with mutliple crtcs
10169 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010170 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010171 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010172 if (IS_ERR(pipe_config)) {
10173 ret = PTR_ERR(pipe_config);
10174 pipe_config = NULL;
10175
Tim Gardner3ac18232012-12-07 07:54:26 -070010176 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010177 }
Daniel Vetterc0b03412013-05-28 12:05:54 +020010178 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10179 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010180 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +020010181 }
10182
Jesse Barnes30a970c2013-11-04 13:48:12 -080010183 /*
10184 * See if the config requires any additional preparation, e.g.
10185 * to adjust global state with pipes off. We need to do this
10186 * here so we can get the modeset_pipe updated config for the new
10187 * mode set on this crtc. For other crtcs we need to use the
10188 * adjusted_mode bits in the crtc directly.
10189 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010190 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010191 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010192
Ville Syrjäläc164f832013-11-05 22:34:12 +020010193 /* may have added more to prepare_pipes than we should */
10194 prepare_pipes &= ~disable_pipes;
10195 }
10196
Daniel Vetter460da9162013-03-27 00:44:51 +010010197 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10198 intel_crtc_disable(&intel_crtc->base);
10199
Daniel Vetterea9d7582012-07-10 10:42:52 +020010200 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10201 if (intel_crtc->base.enabled)
10202 dev_priv->display.crtc_disable(&intel_crtc->base);
10203 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010204
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010205 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10206 * to set it here already despite that we pass it down the callchain.
10207 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010208 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010209 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010210 /* mode_set/enable/disable functions rely on a correct pipe
10211 * config. */
10212 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010213 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010214
10215 /*
10216 * Calculate and store various constants which
10217 * are later needed by vblank and swap-completion
10218 * timestamping. They are derived from true hwmode.
10219 */
10220 drm_calc_timestamping_constants(crtc,
10221 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010222 }
Daniel Vetter7758a112012-07-08 19:40:39 +020010223
Daniel Vetterea9d7582012-07-10 10:42:52 +020010224 /* Only after disabling all output pipelines that will be changed can we
10225 * update the the output configuration. */
10226 intel_modeset_update_state(dev, prepare_pipes);
10227
Daniel Vetter47fab732012-10-26 10:58:18 +020010228 if (dev_priv->display.modeset_global_resources)
10229 dev_priv->display.modeset_global_resources(dev);
10230
Daniel Vettera6778b32012-07-02 09:56:42 +020010231 /* Set up the DPLL and any encoders state that needs to adjust or depend
10232 * on the DPLL.
10233 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010234 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010235 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010236 x, y, fb);
10237 if (ret)
10238 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +020010239 }
10240
10241 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +020010242 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
10243 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +020010244
Daniel Vettera6778b32012-07-02 09:56:42 +020010245 /* FIXME: add subpixel order */
10246done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010247 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070010248 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010249
Tim Gardner3ac18232012-12-07 07:54:26 -070010250out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010251 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070010252 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020010253 return ret;
10254}
10255
Damien Lespiaue7457a92013-08-08 22:28:59 +010010256static int intel_set_mode(struct drm_crtc *crtc,
10257 struct drm_display_mode *mode,
10258 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020010259{
10260 int ret;
10261
10262 ret = __intel_set_mode(crtc, mode, x, y, fb);
10263
10264 if (ret == 0)
10265 intel_modeset_check_state(crtc->dev);
10266
10267 return ret;
10268}
10269
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010270void intel_crtc_restore_mode(struct drm_crtc *crtc)
10271{
Matt Roperf4510a22014-04-01 15:22:40 -070010272 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010273}
10274
Daniel Vetter25c5b262012-07-08 22:08:04 +020010275#undef for_each_intel_crtc_masked
10276
Daniel Vetterd9e55602012-07-04 22:16:09 +020010277static void intel_set_config_free(struct intel_set_config *config)
10278{
10279 if (!config)
10280 return;
10281
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010282 kfree(config->save_connector_encoders);
10283 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020010284 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020010285 kfree(config);
10286}
10287
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010288static int intel_set_config_save_state(struct drm_device *dev,
10289 struct intel_set_config *config)
10290{
Ville Syrjälä76688512014-01-10 11:28:06 +020010291 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010292 struct drm_encoder *encoder;
10293 struct drm_connector *connector;
10294 int count;
10295
Ville Syrjälä76688512014-01-10 11:28:06 +020010296 config->save_crtc_enabled =
10297 kcalloc(dev->mode_config.num_crtc,
10298 sizeof(bool), GFP_KERNEL);
10299 if (!config->save_crtc_enabled)
10300 return -ENOMEM;
10301
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010302 config->save_encoder_crtcs =
10303 kcalloc(dev->mode_config.num_encoder,
10304 sizeof(struct drm_crtc *), GFP_KERNEL);
10305 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010306 return -ENOMEM;
10307
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010308 config->save_connector_encoders =
10309 kcalloc(dev->mode_config.num_connector,
10310 sizeof(struct drm_encoder *), GFP_KERNEL);
10311 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010312 return -ENOMEM;
10313
10314 /* Copy data. Note that driver private data is not affected.
10315 * Should anything bad happen only the expected state is
10316 * restored, not the drivers personal bookkeeping.
10317 */
10318 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010319 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10320 config->save_crtc_enabled[count++] = crtc->enabled;
10321 }
10322
10323 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010324 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010325 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010326 }
10327
10328 count = 0;
10329 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010330 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010331 }
10332
10333 return 0;
10334}
10335
10336static void intel_set_config_restore_state(struct drm_device *dev,
10337 struct intel_set_config *config)
10338{
Ville Syrjälä76688512014-01-10 11:28:06 +020010339 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010340 struct intel_encoder *encoder;
10341 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010342 int count;
10343
10344 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010345 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10346 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010347
10348 if (crtc->new_enabled)
10349 crtc->new_config = &crtc->config;
10350 else
10351 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010352 }
10353
10354 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010355 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10356 encoder->new_crtc =
10357 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010358 }
10359
10360 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010361 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10362 connector->new_encoder =
10363 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010364 }
10365}
10366
Imre Deake3de42b2013-05-03 19:44:07 +020010367static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010368is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010369{
10370 int i;
10371
Chris Wilson2e57f472013-07-17 12:14:40 +010010372 if (set->num_connectors == 0)
10373 return false;
10374
10375 if (WARN_ON(set->connectors == NULL))
10376 return false;
10377
10378 for (i = 0; i < set->num_connectors; i++)
10379 if (set->connectors[i]->encoder &&
10380 set->connectors[i]->encoder->crtc == set->crtc &&
10381 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010382 return true;
10383
10384 return false;
10385}
10386
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010387static void
10388intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10389 struct intel_set_config *config)
10390{
10391
10392 /* We should be able to check here if the fb has the same properties
10393 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010394 if (is_crtc_connector_off(set)) {
10395 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070010396 } else if (set->crtc->primary->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010397 /* If we have no fb then treat it as a full mode set */
Matt Roperf4510a22014-04-01 15:22:40 -070010398 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010399 struct intel_crtc *intel_crtc =
10400 to_intel_crtc(set->crtc);
10401
Jani Nikulad330a952014-01-21 11:24:25 +020010402 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010403 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10404 config->fb_changed = true;
10405 } else {
10406 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10407 config->mode_changed = true;
10408 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010409 } else if (set->fb == NULL) {
10410 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010411 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070010412 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010413 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010414 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010415 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010416 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010417 }
10418
Daniel Vetter835c5872012-07-10 18:11:08 +020010419 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010420 config->fb_changed = true;
10421
10422 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10423 DRM_DEBUG_KMS("modes are different, full mode set\n");
10424 drm_mode_debug_printmodeline(&set->crtc->mode);
10425 drm_mode_debug_printmodeline(set->mode);
10426 config->mode_changed = true;
10427 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010428
10429 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10430 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010431}
10432
Daniel Vetter2e431052012-07-04 22:42:15 +020010433static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010434intel_modeset_stage_output_state(struct drm_device *dev,
10435 struct drm_mode_set *set,
10436 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010437{
Daniel Vetter9a935852012-07-05 22:34:27 +020010438 struct intel_connector *connector;
10439 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010440 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010441 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010442
Damien Lespiau9abdda72013-02-13 13:29:23 +000010443 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010444 * of connectors. For paranoia, double-check this. */
10445 WARN_ON(!set->fb && (set->num_connectors != 0));
10446 WARN_ON(set->fb && (set->num_connectors == 0));
10447
Daniel Vetter9a935852012-07-05 22:34:27 +020010448 list_for_each_entry(connector, &dev->mode_config.connector_list,
10449 base.head) {
10450 /* Otherwise traverse passed in connector list and get encoders
10451 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010452 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010453 if (set->connectors[ro] == &connector->base) {
10454 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010455 break;
10456 }
10457 }
10458
Daniel Vetter9a935852012-07-05 22:34:27 +020010459 /* If we disable the crtc, disable all its connectors. Also, if
10460 * the connector is on the changing crtc but not on the new
10461 * connector list, disable it. */
10462 if ((!set->fb || ro == set->num_connectors) &&
10463 connector->base.encoder &&
10464 connector->base.encoder->crtc == set->crtc) {
10465 connector->new_encoder = NULL;
10466
10467 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10468 connector->base.base.id,
10469 drm_get_connector_name(&connector->base));
10470 }
10471
10472
10473 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010474 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010475 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010476 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010477 }
10478 /* connector->new_encoder is now updated for all connectors. */
10479
10480 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010481 list_for_each_entry(connector, &dev->mode_config.connector_list,
10482 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010483 struct drm_crtc *new_crtc;
10484
Daniel Vetter9a935852012-07-05 22:34:27 +020010485 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010486 continue;
10487
Daniel Vetter9a935852012-07-05 22:34:27 +020010488 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010489
10490 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010491 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010492 new_crtc = set->crtc;
10493 }
10494
10495 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010496 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10497 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010498 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010499 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010500 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10501
10502 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10503 connector->base.base.id,
10504 drm_get_connector_name(&connector->base),
10505 new_crtc->base.id);
10506 }
10507
10508 /* Check for any encoders that needs to be disabled. */
10509 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10510 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010511 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010512 list_for_each_entry(connector,
10513 &dev->mode_config.connector_list,
10514 base.head) {
10515 if (connector->new_encoder == encoder) {
10516 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010517 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010518 }
10519 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010520
10521 if (num_connectors == 0)
10522 encoder->new_crtc = NULL;
10523 else if (num_connectors > 1)
10524 return -EINVAL;
10525
Daniel Vetter9a935852012-07-05 22:34:27 +020010526 /* Only now check for crtc changes so we don't miss encoders
10527 * that will be disabled. */
10528 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010529 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010530 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010531 }
10532 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010533 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010534
Ville Syrjälä76688512014-01-10 11:28:06 +020010535 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10536 base.head) {
10537 crtc->new_enabled = false;
10538
10539 list_for_each_entry(encoder,
10540 &dev->mode_config.encoder_list,
10541 base.head) {
10542 if (encoder->new_crtc == crtc) {
10543 crtc->new_enabled = true;
10544 break;
10545 }
10546 }
10547
10548 if (crtc->new_enabled != crtc->base.enabled) {
10549 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10550 crtc->new_enabled ? "en" : "dis");
10551 config->mode_changed = true;
10552 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010553
10554 if (crtc->new_enabled)
10555 crtc->new_config = &crtc->config;
10556 else
10557 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010558 }
10559
Daniel Vetter2e431052012-07-04 22:42:15 +020010560 return 0;
10561}
10562
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010563static void disable_crtc_nofb(struct intel_crtc *crtc)
10564{
10565 struct drm_device *dev = crtc->base.dev;
10566 struct intel_encoder *encoder;
10567 struct intel_connector *connector;
10568
10569 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10570 pipe_name(crtc->pipe));
10571
10572 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10573 if (connector->new_encoder &&
10574 connector->new_encoder->new_crtc == crtc)
10575 connector->new_encoder = NULL;
10576 }
10577
10578 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10579 if (encoder->new_crtc == crtc)
10580 encoder->new_crtc = NULL;
10581 }
10582
10583 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010584 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010585}
10586
Daniel Vetter2e431052012-07-04 22:42:15 +020010587static int intel_crtc_set_config(struct drm_mode_set *set)
10588{
10589 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010590 struct drm_mode_set save_set;
10591 struct intel_set_config *config;
10592 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010593
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010594 BUG_ON(!set);
10595 BUG_ON(!set->crtc);
10596 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010597
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010598 /* Enforce sane interface api - has been abused by the fb helper. */
10599 BUG_ON(!set->mode && set->fb);
10600 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010601
Daniel Vetter2e431052012-07-04 22:42:15 +020010602 if (set->fb) {
10603 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10604 set->crtc->base.id, set->fb->base.id,
10605 (int)set->num_connectors, set->x, set->y);
10606 } else {
10607 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010608 }
10609
10610 dev = set->crtc->dev;
10611
10612 ret = -ENOMEM;
10613 config = kzalloc(sizeof(*config), GFP_KERNEL);
10614 if (!config)
10615 goto out_config;
10616
10617 ret = intel_set_config_save_state(dev, config);
10618 if (ret)
10619 goto out_config;
10620
10621 save_set.crtc = set->crtc;
10622 save_set.mode = &set->crtc->mode;
10623 save_set.x = set->crtc->x;
10624 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070010625 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020010626
10627 /* Compute whether we need a full modeset, only an fb base update or no
10628 * change at all. In the future we might also check whether only the
10629 * mode changed, e.g. for LVDS where we only change the panel fitter in
10630 * such cases. */
10631 intel_set_config_compute_mode_changes(set, config);
10632
Daniel Vetter9a935852012-07-05 22:34:27 +020010633 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010634 if (ret)
10635 goto fail;
10636
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010637 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010638 ret = intel_set_mode(set->crtc, set->mode,
10639 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010640 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010641 intel_crtc_wait_for_pending_flips(set->crtc);
10642
Daniel Vetter4f660f42012-07-02 09:47:37 +020010643 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010644 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010645 /*
10646 * In the fastboot case this may be our only check of the
10647 * state after boot. It would be better to only do it on
10648 * the first update, but we don't have a nice way of doing that
10649 * (and really, set_config isn't used much for high freq page
10650 * flipping, so increasing its cost here shouldn't be a big
10651 * deal).
10652 */
Jani Nikulad330a952014-01-21 11:24:25 +020010653 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010654 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010655 }
10656
Chris Wilson2d05eae2013-05-03 17:36:25 +010010657 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010658 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10659 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010660fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010661 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010662
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010663 /*
10664 * HACK: if the pipe was on, but we didn't have a framebuffer,
10665 * force the pipe off to avoid oopsing in the modeset code
10666 * due to fb==NULL. This should only happen during boot since
10667 * we don't yet reconstruct the FB from the hardware state.
10668 */
10669 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10670 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10671
Chris Wilson2d05eae2013-05-03 17:36:25 +010010672 /* Try to restore the config */
10673 if (config->mode_changed &&
10674 intel_set_mode(save_set.crtc, save_set.mode,
10675 save_set.x, save_set.y, save_set.fb))
10676 DRM_ERROR("failed to restore config after modeset failure\n");
10677 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010678
Daniel Vetterd9e55602012-07-04 22:16:09 +020010679out_config:
10680 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010681 return ret;
10682}
10683
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010684static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010685 .cursor_set = intel_crtc_cursor_set,
10686 .cursor_move = intel_crtc_cursor_move,
10687 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010688 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010689 .destroy = intel_crtc_destroy,
10690 .page_flip = intel_crtc_page_flip,
10691};
10692
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010693static void intel_cpu_pll_init(struct drm_device *dev)
10694{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010695 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010696 intel_ddi_pll_init(dev);
10697}
10698
Daniel Vetter53589012013-06-05 13:34:16 +020010699static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10700 struct intel_shared_dpll *pll,
10701 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010702{
Daniel Vetter53589012013-06-05 13:34:16 +020010703 uint32_t val;
10704
10705 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010706 hw_state->dpll = val;
10707 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10708 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010709
10710 return val & DPLL_VCO_ENABLE;
10711}
10712
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010713static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10714 struct intel_shared_dpll *pll)
10715{
10716 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10717 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10718}
10719
Daniel Vettere7b903d2013-06-05 13:34:14 +020010720static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10721 struct intel_shared_dpll *pll)
10722{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010723 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010724 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010725
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010726 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10727
10728 /* Wait for the clocks to stabilize. */
10729 POSTING_READ(PCH_DPLL(pll->id));
10730 udelay(150);
10731
10732 /* The pixel multiplier can only be updated once the
10733 * DPLL is enabled and the clocks are stable.
10734 *
10735 * So write it again.
10736 */
10737 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10738 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010739 udelay(200);
10740}
10741
10742static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10743 struct intel_shared_dpll *pll)
10744{
10745 struct drm_device *dev = dev_priv->dev;
10746 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010747
10748 /* Make sure no transcoder isn't still depending on us. */
10749 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10750 if (intel_crtc_to_shared_dpll(crtc) == pll)
10751 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10752 }
10753
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010754 I915_WRITE(PCH_DPLL(pll->id), 0);
10755 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010756 udelay(200);
10757}
10758
Daniel Vetter46edb022013-06-05 13:34:12 +020010759static char *ibx_pch_dpll_names[] = {
10760 "PCH DPLL A",
10761 "PCH DPLL B",
10762};
10763
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010764static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010765{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010766 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010767 int i;
10768
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010769 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010770
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010771 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010772 dev_priv->shared_dplls[i].id = i;
10773 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010774 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010775 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10776 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010777 dev_priv->shared_dplls[i].get_hw_state =
10778 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010779 }
10780}
10781
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010782static void intel_shared_dpll_init(struct drm_device *dev)
10783{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010784 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010785
10786 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10787 ibx_pch_dpll_init(dev);
10788 else
10789 dev_priv->num_shared_dpll = 0;
10790
10791 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010792}
10793
Hannes Ederb358d0a2008-12-18 21:18:47 +010010794static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010795{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010796 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010797 struct intel_crtc *intel_crtc;
10798 int i;
10799
Daniel Vetter955382f2013-09-19 14:05:45 +020010800 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010801 if (intel_crtc == NULL)
10802 return;
10803
10804 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10805
10806 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010807 for (i = 0; i < 256; i++) {
10808 intel_crtc->lut_r[i] = i;
10809 intel_crtc->lut_g[i] = i;
10810 intel_crtc->lut_b[i] = i;
10811 }
10812
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010813 /*
10814 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10815 * is hooked to plane B. Hence we want plane A feeding pipe B.
10816 */
Jesse Barnes80824002009-09-10 15:28:06 -070010817 intel_crtc->pipe = pipe;
10818 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010819 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010820 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010821 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010822 }
10823
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030010824 init_waitqueue_head(&intel_crtc->vbl_wait);
10825
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010826 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10827 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10828 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10829 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10830
Jesse Barnes79e53942008-11-07 14:24:08 -080010831 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010832}
10833
Jesse Barnes752aa882013-10-31 18:55:49 +020010834enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10835{
10836 struct drm_encoder *encoder = connector->base.encoder;
10837
10838 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10839
10840 if (!encoder)
10841 return INVALID_PIPE;
10842
10843 return to_intel_crtc(encoder->crtc)->pipe;
10844}
10845
Carl Worth08d7b3d2009-04-29 14:43:54 -070010846int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010847 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010848{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010849 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010850 struct drm_mode_object *drmmode_obj;
10851 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010852
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010853 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10854 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010855
Daniel Vetterc05422d2009-08-11 16:05:30 +020010856 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10857 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010858
Daniel Vetterc05422d2009-08-11 16:05:30 +020010859 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010860 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010861 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010862 }
10863
Daniel Vetterc05422d2009-08-11 16:05:30 +020010864 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10865 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010866
Daniel Vetterc05422d2009-08-11 16:05:30 +020010867 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010868}
10869
Daniel Vetter66a92782012-07-12 20:08:18 +020010870static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010871{
Daniel Vetter66a92782012-07-12 20:08:18 +020010872 struct drm_device *dev = encoder->base.dev;
10873 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010874 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010875 int entry = 0;
10876
Daniel Vetter66a92782012-07-12 20:08:18 +020010877 list_for_each_entry(source_encoder,
10878 &dev->mode_config.encoder_list, base.head) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010879 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020010880 index_mask |= (1 << entry);
10881
Jesse Barnes79e53942008-11-07 14:24:08 -080010882 entry++;
10883 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010884
Jesse Barnes79e53942008-11-07 14:24:08 -080010885 return index_mask;
10886}
10887
Chris Wilson4d302442010-12-14 19:21:29 +000010888static bool has_edp_a(struct drm_device *dev)
10889{
10890 struct drm_i915_private *dev_priv = dev->dev_private;
10891
10892 if (!IS_MOBILE(dev))
10893 return false;
10894
10895 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10896 return false;
10897
Damien Lespiaue3589902014-02-07 19:12:50 +000010898 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010899 return false;
10900
10901 return true;
10902}
10903
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010904const char *intel_output_name(int output)
10905{
10906 static const char *names[] = {
10907 [INTEL_OUTPUT_UNUSED] = "Unused",
10908 [INTEL_OUTPUT_ANALOG] = "Analog",
10909 [INTEL_OUTPUT_DVO] = "DVO",
10910 [INTEL_OUTPUT_SDVO] = "SDVO",
10911 [INTEL_OUTPUT_LVDS] = "LVDS",
10912 [INTEL_OUTPUT_TVOUT] = "TV",
10913 [INTEL_OUTPUT_HDMI] = "HDMI",
10914 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10915 [INTEL_OUTPUT_EDP] = "eDP",
10916 [INTEL_OUTPUT_DSI] = "DSI",
10917 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10918 };
10919
10920 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10921 return "Invalid";
10922
10923 return names[output];
10924}
10925
Jesse Barnes79e53942008-11-07 14:24:08 -080010926static void intel_setup_outputs(struct drm_device *dev)
10927{
Eric Anholt725e30a2009-01-22 13:01:02 -080010928 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010929 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010930 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010931
Daniel Vetterc9093352013-06-06 22:22:47 +020010932 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010933
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010934 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010935 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010936
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010937 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010938 int found;
10939
10940 /* Haswell uses DDI functions to detect digital outputs */
10941 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10942 /* DDI A only supports eDP */
10943 if (found)
10944 intel_ddi_init(dev, PORT_A);
10945
10946 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10947 * register */
10948 found = I915_READ(SFUSE_STRAP);
10949
10950 if (found & SFUSE_STRAP_DDIB_DETECTED)
10951 intel_ddi_init(dev, PORT_B);
10952 if (found & SFUSE_STRAP_DDIC_DETECTED)
10953 intel_ddi_init(dev, PORT_C);
10954 if (found & SFUSE_STRAP_DDID_DETECTED)
10955 intel_ddi_init(dev, PORT_D);
10956 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010957 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010958 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010959
10960 if (has_edp_a(dev))
10961 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010962
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010963 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010964 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010965 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010966 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010967 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010968 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010969 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010970 }
10971
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010972 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010973 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010974
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010975 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010976 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010977
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010978 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010979 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010980
Daniel Vetter270b3042012-10-27 15:52:05 +020010981 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010982 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010983 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010984 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10985 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10986 PORT_B);
10987 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10988 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10989 }
10990
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010991 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10992 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10993 PORT_C);
10994 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010995 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010996 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010997
Jani Nikula3cfca972013-08-27 15:12:26 +030010998 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010999 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011000 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080011001
Paulo Zanonie2debe92013-02-18 19:00:27 -030011002 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011003 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011004 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011005 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
11006 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011007 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011008 }
Ma Ling27185ae2009-08-24 13:50:23 +080011009
Imre Deake7281ea2013-05-08 13:14:08 +030011010 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011011 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080011012 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011013
11014 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040011015
Paulo Zanonie2debe92013-02-18 19:00:27 -030011016 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011017 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011018 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011019 }
Ma Ling27185ae2009-08-24 13:50:23 +080011020
Paulo Zanonie2debe92013-02-18 19:00:27 -030011021 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080011022
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011023 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
11024 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030011025 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011026 }
Imre Deake7281ea2013-05-08 13:14:08 +030011027 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011028 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080011029 }
Ma Ling27185ae2009-08-24 13:50:23 +080011030
Jesse Barnesb01f2c32009-12-11 11:07:17 -080011031 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030011032 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030011033 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070011034 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011035 intel_dvo_init(dev);
11036
Zhenyu Wang103a1962009-11-27 11:44:36 +080011037 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080011038 intel_tv_init(dev);
11039
Chris Wilson4ef69c72010-09-09 15:14:28 +010011040 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
11041 encoder->base.possible_crtcs = encoder->crtc_mask;
11042 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020011043 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080011044 }
Chris Wilson47356eb2011-01-11 17:06:04 +000011045
Paulo Zanonidde86e22012-12-01 12:04:25 -020011046 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020011047
11048 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011049}
11050
11051static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
11052{
11053 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080011054
Daniel Vetteref2d6332014-02-10 18:00:38 +010011055 drm_framebuffer_cleanup(fb);
11056 WARN_ON(!intel_fb->obj->framebuffer_references--);
11057 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011058 kfree(intel_fb);
11059}
11060
11061static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000011062 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080011063 unsigned int *handle)
11064{
11065 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000011066 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011067
Chris Wilson05394f32010-11-08 19:18:58 +000011068 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080011069}
11070
11071static const struct drm_framebuffer_funcs intel_fb_funcs = {
11072 .destroy = intel_user_framebuffer_destroy,
11073 .create_handle = intel_user_framebuffer_create_handle,
11074};
11075
Daniel Vetterb5ea6422014-03-02 21:18:00 +010011076static int intel_framebuffer_init(struct drm_device *dev,
11077 struct intel_framebuffer *intel_fb,
11078 struct drm_mode_fb_cmd2 *mode_cmd,
11079 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080011080{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011081 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011082 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080011083 int ret;
11084
Daniel Vetterdd4916c2013-10-09 21:23:51 +020011085 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
11086
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011087 if (obj->tiling_mode == I915_TILING_Y) {
11088 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010011089 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011090 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011091
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011092 if (mode_cmd->pitches[0] & 63) {
11093 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
11094 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010011095 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011096 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011097
Chris Wilsona35cdaa2013-06-25 17:26:45 +010011098 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
11099 pitch_limit = 32*1024;
11100 } else if (INTEL_INFO(dev)->gen >= 4) {
11101 if (obj->tiling_mode)
11102 pitch_limit = 16*1024;
11103 else
11104 pitch_limit = 32*1024;
11105 } else if (INTEL_INFO(dev)->gen >= 3) {
11106 if (obj->tiling_mode)
11107 pitch_limit = 8*1024;
11108 else
11109 pitch_limit = 16*1024;
11110 } else
11111 /* XXX DSPC is limited to 4k tiled */
11112 pitch_limit = 8*1024;
11113
11114 if (mode_cmd->pitches[0] > pitch_limit) {
11115 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
11116 obj->tiling_mode ? "tiled" : "linear",
11117 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011118 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011119 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011120
11121 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011122 mode_cmd->pitches[0] != obj->stride) {
11123 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
11124 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011125 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011126 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020011127
Ville Syrjälä57779d02012-10-31 17:50:14 +020011128 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011129 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020011130 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020011131 case DRM_FORMAT_RGB565:
11132 case DRM_FORMAT_XRGB8888:
11133 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020011134 break;
11135 case DRM_FORMAT_XRGB1555:
11136 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011137 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011138 DRM_DEBUG("unsupported pixel format: %s\n",
11139 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011140 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011141 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020011142 break;
11143 case DRM_FORMAT_XBGR8888:
11144 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020011145 case DRM_FORMAT_XRGB2101010:
11146 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020011147 case DRM_FORMAT_XBGR2101010:
11148 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011149 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011150 DRM_DEBUG("unsupported pixel format: %s\n",
11151 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011152 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011153 }
Jesse Barnesb5626742011-06-24 12:19:27 -070011154 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020011155 case DRM_FORMAT_YUYV:
11156 case DRM_FORMAT_UYVY:
11157 case DRM_FORMAT_YVYU:
11158 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011159 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011160 DRM_DEBUG("unsupported pixel format: %s\n",
11161 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020011162 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000011163 }
Chris Wilson57cd6502010-08-08 12:34:44 +010011164 break;
11165 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000011166 DRM_DEBUG("unsupported pixel format: %s\n",
11167 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010011168 return -EINVAL;
11169 }
11170
Ville Syrjälä90f9a332012-10-31 17:50:19 +020011171 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
11172 if (mode_cmd->offsets[0] != 0)
11173 return -EINVAL;
11174
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080011175 aligned_height = intel_align_height(dev, mode_cmd->height,
11176 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020011177 /* FIXME drm helper for size checks (especially planar formats)? */
11178 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
11179 return -EINVAL;
11180
Daniel Vetterc7d73f62012-12-13 23:38:38 +010011181 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
11182 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020011183 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010011184
Jesse Barnes79e53942008-11-07 14:24:08 -080011185 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
11186 if (ret) {
11187 DRM_ERROR("framebuffer init failed %d\n", ret);
11188 return ret;
11189 }
11190
Jesse Barnes79e53942008-11-07 14:24:08 -080011191 return 0;
11192}
11193
Jesse Barnes79e53942008-11-07 14:24:08 -080011194static struct drm_framebuffer *
11195intel_user_framebuffer_create(struct drm_device *dev,
11196 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011197 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080011198{
Chris Wilson05394f32010-11-08 19:18:58 +000011199 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080011200
Jesse Barnes308e5bc2011-11-14 14:51:28 -080011201 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
11202 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000011203 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010011204 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080011205
Chris Wilsond2dff872011-04-19 08:36:26 +010011206 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080011207}
11208
Daniel Vetter4520f532013-10-09 09:18:51 +020011209#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020011210static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020011211{
11212}
11213#endif
11214
Jesse Barnes79e53942008-11-07 14:24:08 -080011215static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080011216 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020011217 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080011218};
11219
Jesse Barnese70236a2009-09-21 10:42:27 -070011220/* Set up chip specific display functions */
11221static void intel_init_display(struct drm_device *dev)
11222{
11223 struct drm_i915_private *dev_priv = dev->dev_private;
11224
Daniel Vetteree9300b2013-06-03 22:40:22 +020011225 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
11226 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030011227 else if (IS_CHERRYVIEW(dev))
11228 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020011229 else if (IS_VALLEYVIEW(dev))
11230 dev_priv->display.find_dpll = vlv_find_best_dpll;
11231 else if (IS_PINEVIEW(dev))
11232 dev_priv->display.find_dpll = pnv_find_best_dpll;
11233 else
11234 dev_priv->display.find_dpll = i9xx_find_best_dpll;
11235
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011236 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011237 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011238 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011239 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020011240 dev_priv->display.crtc_enable = haswell_crtc_enable;
11241 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011242 dev_priv->display.off = haswell_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011243 dev_priv->display.update_primary_plane =
11244 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030011245 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011246 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080011247 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011248 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011249 dev_priv->display.crtc_enable = ironlake_crtc_enable;
11250 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011251 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011252 dev_priv->display.update_primary_plane =
11253 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011254 } else if (IS_VALLEYVIEW(dev)) {
11255 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011256 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070011257 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
11258 dev_priv->display.crtc_enable = valleyview_crtc_enable;
11259 dev_priv->display.crtc_disable = i9xx_crtc_disable;
11260 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011261 dev_priv->display.update_primary_plane =
11262 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011263 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011264 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080011265 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070011266 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020011267 dev_priv->display.crtc_enable = i9xx_crtc_enable;
11268 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011269 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070011270 dev_priv->display.update_primary_plane =
11271 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070011272 }
Jesse Barnese70236a2009-09-21 10:42:27 -070011273
Jesse Barnese70236a2009-09-21 10:42:27 -070011274 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070011275 if (IS_VALLEYVIEW(dev))
11276 dev_priv->display.get_display_clock_speed =
11277 valleyview_get_display_clock_speed;
11278 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070011279 dev_priv->display.get_display_clock_speed =
11280 i945_get_display_clock_speed;
11281 else if (IS_I915G(dev))
11282 dev_priv->display.get_display_clock_speed =
11283 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011284 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011285 dev_priv->display.get_display_clock_speed =
11286 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020011287 else if (IS_PINEVIEW(dev))
11288 dev_priv->display.get_display_clock_speed =
11289 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070011290 else if (IS_I915GM(dev))
11291 dev_priv->display.get_display_clock_speed =
11292 i915gm_get_display_clock_speed;
11293 else if (IS_I865G(dev))
11294 dev_priv->display.get_display_clock_speed =
11295 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020011296 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070011297 dev_priv->display.get_display_clock_speed =
11298 i855_get_display_clock_speed;
11299 else /* 852, 830 */
11300 dev_priv->display.get_display_clock_speed =
11301 i830_get_display_clock_speed;
11302
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080011303 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011304 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011305 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011306 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011307 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011308 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011309 dev_priv->display.write_eld = ironlake_write_eld;
Paulo Zanoni9a952a02014-03-07 20:12:34 -030011310 dev_priv->display.modeset_global_resources =
11311 snb_modeset_global_resources;
Jesse Barnes357555c2011-04-28 15:09:55 -070011312 } else if (IS_IVYBRIDGE(dev)) {
11313 /* FIXME: detect B0+ stepping and use auto training */
11314 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011315 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011316 dev_priv->display.modeset_global_resources =
11317 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011318 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011319 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011320 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011321 dev_priv->display.modeset_global_resources =
11322 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011323 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011324 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011325 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011326 } else if (IS_VALLEYVIEW(dev)) {
11327 dev_priv->display.modeset_global_resources =
11328 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011329 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011330 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011331
11332 /* Default just returns -ENODEV to indicate unsupported */
11333 dev_priv->display.queue_flip = intel_default_queue_flip;
11334
11335 switch (INTEL_INFO(dev)->gen) {
11336 case 2:
11337 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11338 break;
11339
11340 case 3:
11341 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11342 break;
11343
11344 case 4:
11345 case 5:
11346 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11347 break;
11348
11349 case 6:
11350 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11351 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011352 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011353 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011354 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11355 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011356 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011357
11358 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011359}
11360
Jesse Barnesb690e962010-07-19 13:53:12 -070011361/*
11362 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11363 * resume, or other times. This quirk makes sure that's the case for
11364 * affected systems.
11365 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011366static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011367{
11368 struct drm_i915_private *dev_priv = dev->dev_private;
11369
11370 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011371 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011372}
11373
Keith Packard435793d2011-07-12 14:56:22 -070011374/*
11375 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11376 */
11377static void quirk_ssc_force_disable(struct drm_device *dev)
11378{
11379 struct drm_i915_private *dev_priv = dev->dev_private;
11380 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011381 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011382}
11383
Carsten Emde4dca20e2012-03-15 15:56:26 +010011384/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011385 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11386 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011387 */
11388static void quirk_invert_brightness(struct drm_device *dev)
11389{
11390 struct drm_i915_private *dev_priv = dev->dev_private;
11391 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011392 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011393}
11394
11395struct intel_quirk {
11396 int device;
11397 int subsystem_vendor;
11398 int subsystem_device;
11399 void (*hook)(struct drm_device *dev);
11400};
11401
Egbert Eich5f85f1762012-10-14 15:46:38 +020011402/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11403struct intel_dmi_quirk {
11404 void (*hook)(struct drm_device *dev);
11405 const struct dmi_system_id (*dmi_id_list)[];
11406};
11407
11408static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11409{
11410 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11411 return 1;
11412}
11413
11414static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11415 {
11416 .dmi_id_list = &(const struct dmi_system_id[]) {
11417 {
11418 .callback = intel_dmi_reverse_brightness,
11419 .ident = "NCR Corporation",
11420 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11421 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11422 },
11423 },
11424 { } /* terminating entry */
11425 },
11426 .hook = quirk_invert_brightness,
11427 },
11428};
11429
Ben Widawskyc43b5632012-04-16 14:07:40 -070011430static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011431 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011432 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011433
Jesse Barnesb690e962010-07-19 13:53:12 -070011434 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11435 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11436
Jesse Barnesb690e962010-07-19 13:53:12 -070011437 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11438 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11439
Chris Wilsona4945f92013-10-08 11:16:59 +010011440 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011441 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011442
11443 /* Lenovo U160 cannot use SSC on LVDS */
11444 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011445
11446 /* Sony Vaio Y cannot use SSC on LVDS */
11447 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011448
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011449 /* Acer Aspire 5734Z must invert backlight brightness */
11450 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11451
11452 /* Acer/eMachines G725 */
11453 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11454
11455 /* Acer/eMachines e725 */
11456 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11457
11458 /* Acer/Packard Bell NCL20 */
11459 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11460
11461 /* Acer Aspire 4736Z */
11462 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011463
11464 /* Acer Aspire 5336 */
11465 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011466};
11467
11468static void intel_init_quirks(struct drm_device *dev)
11469{
11470 struct pci_dev *d = dev->pdev;
11471 int i;
11472
11473 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11474 struct intel_quirk *q = &intel_quirks[i];
11475
11476 if (d->device == q->device &&
11477 (d->subsystem_vendor == q->subsystem_vendor ||
11478 q->subsystem_vendor == PCI_ANY_ID) &&
11479 (d->subsystem_device == q->subsystem_device ||
11480 q->subsystem_device == PCI_ANY_ID))
11481 q->hook(dev);
11482 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020011483 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11484 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11485 intel_dmi_quirks[i].hook(dev);
11486 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011487}
11488
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011489/* Disable the VGA plane that we never use */
11490static void i915_disable_vga(struct drm_device *dev)
11491{
11492 struct drm_i915_private *dev_priv = dev->dev_private;
11493 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011494 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011495
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011496 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011497 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011498 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011499 sr1 = inb(VGA_SR_DATA);
11500 outb(sr1 | 1<<5, VGA_SR_DATA);
11501 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11502 udelay(300);
11503
11504 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11505 POSTING_READ(vga_reg);
11506}
11507
Daniel Vetterf8175862012-04-10 15:50:11 +020011508void intel_modeset_init_hw(struct drm_device *dev)
11509{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011510 intel_prepare_ddi(dev);
11511
Daniel Vetterf8175862012-04-10 15:50:11 +020011512 intel_init_clock_gating(dev);
11513
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011514 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011515
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011516 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020011517}
11518
Imre Deak7d708ee2013-04-17 14:04:50 +030011519void intel_modeset_suspend_hw(struct drm_device *dev)
11520{
11521 intel_suspend_hw(dev);
11522}
11523
Jesse Barnes79e53942008-11-07 14:24:08 -080011524void intel_modeset_init(struct drm_device *dev)
11525{
Jesse Barnes652c3932009-08-17 13:31:43 -070011526 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011527 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011528 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011529 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011530
11531 drm_mode_config_init(dev);
11532
11533 dev->mode_config.min_width = 0;
11534 dev->mode_config.min_height = 0;
11535
Dave Airlie019d96c2011-09-29 16:20:42 +010011536 dev->mode_config.preferred_depth = 24;
11537 dev->mode_config.prefer_shadow = 1;
11538
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011539 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011540
Jesse Barnesb690e962010-07-19 13:53:12 -070011541 intel_init_quirks(dev);
11542
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011543 intel_init_pm(dev);
11544
Ben Widawskye3c74752013-04-05 13:12:39 -070011545 if (INTEL_INFO(dev)->num_pipes == 0)
11546 return;
11547
Jesse Barnese70236a2009-09-21 10:42:27 -070011548 intel_init_display(dev);
11549
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011550 if (IS_GEN2(dev)) {
11551 dev->mode_config.max_width = 2048;
11552 dev->mode_config.max_height = 2048;
11553 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011554 dev->mode_config.max_width = 4096;
11555 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011556 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011557 dev->mode_config.max_width = 8192;
11558 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011559 }
Damien Lespiau068be562014-03-28 14:17:49 +000011560
11561 if (IS_GEN2(dev)) {
11562 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
11563 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
11564 } else {
11565 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
11566 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
11567 }
11568
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011569 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011570
Zhao Yakui28c97732009-10-09 11:39:41 +080011571 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011572 INTEL_INFO(dev)->num_pipes,
11573 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011574
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011575 for_each_pipe(pipe) {
11576 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011577 for_each_sprite(pipe, sprite) {
11578 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011579 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011580 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011581 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011582 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011583 }
11584
Jesse Barnesf42bb702013-12-16 16:34:23 -080011585 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011586 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011587
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011588 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011589 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011590
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011591 /* Just disable it once at startup */
11592 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011593 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011594
11595 /* Just in case the BIOS is doing something questionable. */
11596 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011597
Jesse Barnes8b687df2014-02-21 13:13:39 -080011598 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011599 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011600 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011601
11602 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11603 base.head) {
11604 if (!crtc->active)
11605 continue;
11606
Jesse Barnes46f297f2014-03-07 08:57:48 -080011607 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080011608 * Note that reserving the BIOS fb up front prevents us
11609 * from stuffing other stolen allocations like the ring
11610 * on top. This prevents some ugliness at boot time, and
11611 * can even allow for smooth boot transitions if the BIOS
11612 * fb is large enough for the active pipe configuration.
11613 */
11614 if (dev_priv->display.get_plane_config) {
11615 dev_priv->display.get_plane_config(crtc,
11616 &crtc->plane_config);
11617 /*
11618 * If the fb is shared between multiple heads, we'll
11619 * just get the first one.
11620 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080011621 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011622 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080011623 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011624}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011625
Daniel Vetter24929352012-07-02 20:28:59 +020011626static void
11627intel_connector_break_all_links(struct intel_connector *connector)
11628{
11629 connector->base.dpms = DRM_MODE_DPMS_OFF;
11630 connector->base.encoder = NULL;
11631 connector->encoder->connectors_active = false;
11632 connector->encoder->base.crtc = NULL;
11633}
11634
Daniel Vetter7fad7982012-07-04 17:51:47 +020011635static void intel_enable_pipe_a(struct drm_device *dev)
11636{
11637 struct intel_connector *connector;
11638 struct drm_connector *crt = NULL;
11639 struct intel_load_detect_pipe load_detect_temp;
11640
11641 /* We can't just switch on the pipe A, we need to set things up with a
11642 * proper mode and output configuration. As a gross hack, enable pipe A
11643 * by enabling the load detect pipe once. */
11644 list_for_each_entry(connector,
11645 &dev->mode_config.connector_list,
11646 base.head) {
11647 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11648 crt = &connector->base;
11649 break;
11650 }
11651 }
11652
11653 if (!crt)
11654 return;
11655
11656 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11657 intel_release_load_detect_pipe(crt, &load_detect_temp);
11658
11659
11660}
11661
Daniel Vetterfa555832012-10-10 23:14:00 +020011662static bool
11663intel_check_plane_mapping(struct intel_crtc *crtc)
11664{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011665 struct drm_device *dev = crtc->base.dev;
11666 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011667 u32 reg, val;
11668
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011669 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011670 return true;
11671
11672 reg = DSPCNTR(!crtc->plane);
11673 val = I915_READ(reg);
11674
11675 if ((val & DISPLAY_PLANE_ENABLE) &&
11676 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11677 return false;
11678
11679 return true;
11680}
11681
Daniel Vetter24929352012-07-02 20:28:59 +020011682static void intel_sanitize_crtc(struct intel_crtc *crtc)
11683{
11684 struct drm_device *dev = crtc->base.dev;
11685 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011686 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011687
Daniel Vetter24929352012-07-02 20:28:59 +020011688 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011689 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011690 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11691
11692 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011693 * disable the crtc (and hence change the state) if it is wrong. Note
11694 * that gen4+ has a fixed plane -> pipe mapping. */
11695 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011696 struct intel_connector *connector;
11697 bool plane;
11698
Daniel Vetter24929352012-07-02 20:28:59 +020011699 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11700 crtc->base.base.id);
11701
11702 /* Pipe has the wrong plane attached and the plane is active.
11703 * Temporarily change the plane mapping and disable everything
11704 * ... */
11705 plane = crtc->plane;
11706 crtc->plane = !plane;
11707 dev_priv->display.crtc_disable(&crtc->base);
11708 crtc->plane = plane;
11709
11710 /* ... and break all links. */
11711 list_for_each_entry(connector, &dev->mode_config.connector_list,
11712 base.head) {
11713 if (connector->encoder->base.crtc != &crtc->base)
11714 continue;
11715
11716 intel_connector_break_all_links(connector);
11717 }
11718
11719 WARN_ON(crtc->active);
11720 crtc->base.enabled = false;
11721 }
Daniel Vetter24929352012-07-02 20:28:59 +020011722
Daniel Vetter7fad7982012-07-04 17:51:47 +020011723 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11724 crtc->pipe == PIPE_A && !crtc->active) {
11725 /* BIOS forgot to enable pipe A, this mostly happens after
11726 * resume. Force-enable the pipe to fix this, the update_dpms
11727 * call below we restore the pipe to the right state, but leave
11728 * the required bits on. */
11729 intel_enable_pipe_a(dev);
11730 }
11731
Daniel Vetter24929352012-07-02 20:28:59 +020011732 /* Adjust the state of the output pipe according to whether we
11733 * have active connectors/encoders. */
11734 intel_crtc_update_dpms(&crtc->base);
11735
11736 if (crtc->active != crtc->base.enabled) {
11737 struct intel_encoder *encoder;
11738
11739 /* This can happen either due to bugs in the get_hw_state
11740 * functions or because the pipe is force-enabled due to the
11741 * pipe A quirk. */
11742 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11743 crtc->base.base.id,
11744 crtc->base.enabled ? "enabled" : "disabled",
11745 crtc->active ? "enabled" : "disabled");
11746
11747 crtc->base.enabled = crtc->active;
11748
11749 /* Because we only establish the connector -> encoder ->
11750 * crtc links if something is active, this means the
11751 * crtc is now deactivated. Break the links. connector
11752 * -> encoder links are only establish when things are
11753 * actually up, hence no need to break them. */
11754 WARN_ON(crtc->active);
11755
11756 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11757 WARN_ON(encoder->connectors_active);
11758 encoder->base.crtc = NULL;
11759 }
11760 }
Daniel Vetter4cc31482014-03-24 00:01:41 +010011761 if (crtc->active) {
11762 /*
11763 * We start out with underrun reporting disabled to avoid races.
11764 * For correct bookkeeping mark this on active crtcs.
11765 *
11766 * No protection against concurrent access is required - at
11767 * worst a fifo underrun happens which also sets this to false.
11768 */
11769 crtc->cpu_fifo_underrun_disabled = true;
11770 crtc->pch_fifo_underrun_disabled = true;
11771 }
Daniel Vetter24929352012-07-02 20:28:59 +020011772}
11773
11774static void intel_sanitize_encoder(struct intel_encoder *encoder)
11775{
11776 struct intel_connector *connector;
11777 struct drm_device *dev = encoder->base.dev;
11778
11779 /* We need to check both for a crtc link (meaning that the
11780 * encoder is active and trying to read from a pipe) and the
11781 * pipe itself being active. */
11782 bool has_active_crtc = encoder->base.crtc &&
11783 to_intel_crtc(encoder->base.crtc)->active;
11784
11785 if (encoder->connectors_active && !has_active_crtc) {
11786 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11787 encoder->base.base.id,
11788 drm_get_encoder_name(&encoder->base));
11789
11790 /* Connector is active, but has no active pipe. This is
11791 * fallout from our resume register restoring. Disable
11792 * the encoder manually again. */
11793 if (encoder->base.crtc) {
11794 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11795 encoder->base.base.id,
11796 drm_get_encoder_name(&encoder->base));
11797 encoder->disable(encoder);
11798 }
11799
11800 /* Inconsistent output/port/pipe state happens presumably due to
11801 * a bug in one of the get_hw_state functions. Or someplace else
11802 * in our code, like the register restore mess on resume. Clamp
11803 * things to off as a safer default. */
11804 list_for_each_entry(connector,
11805 &dev->mode_config.connector_list,
11806 base.head) {
11807 if (connector->encoder != encoder)
11808 continue;
11809
11810 intel_connector_break_all_links(connector);
11811 }
11812 }
11813 /* Enabled encoders without active connectors will be fixed in
11814 * the crtc fixup. */
11815}
11816
Imre Deak04098752014-02-18 00:02:16 +020011817void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011818{
11819 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011820 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011821
Imre Deak04098752014-02-18 00:02:16 +020011822 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11823 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11824 i915_disable_vga(dev);
11825 }
11826}
11827
11828void i915_redisable_vga(struct drm_device *dev)
11829{
11830 struct drm_i915_private *dev_priv = dev->dev_private;
11831
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011832 /* This function can be called both from intel_modeset_setup_hw_state or
11833 * at a very early point in our resume sequence, where the power well
11834 * structures are not yet restored. Since this function is at a very
11835 * paranoid "someone might have enabled VGA while we were not looking"
11836 * level, just check if the power well is enabled instead of trying to
11837 * follow the "don't touch the power well if we don't need it" policy
11838 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011839 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011840 return;
11841
Imre Deak04098752014-02-18 00:02:16 +020011842 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011843}
11844
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011845static bool primary_get_hw_state(struct intel_crtc *crtc)
11846{
11847 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
11848
11849 if (!crtc->active)
11850 return false;
11851
11852 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
11853}
11854
Daniel Vetter30e984d2013-06-05 13:34:17 +020011855static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011856{
11857 struct drm_i915_private *dev_priv = dev->dev_private;
11858 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011859 struct intel_crtc *crtc;
11860 struct intel_encoder *encoder;
11861 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011862 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011863
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011864 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11865 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011866 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011867
Daniel Vetter99535992014-04-13 12:00:33 +020011868 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
11869
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011870 crtc->active = dev_priv->display.get_pipe_config(crtc,
11871 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011872
11873 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030011874 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020011875
11876 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11877 crtc->base.base.id,
11878 crtc->active ? "enabled" : "disabled");
11879 }
11880
Daniel Vetter53589012013-06-05 13:34:16 +020011881 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011882 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011883 intel_ddi_setup_hw_pll_state(dev);
11884
Daniel Vetter53589012013-06-05 13:34:16 +020011885 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11886 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11887
11888 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11889 pll->active = 0;
11890 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11891 base.head) {
11892 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11893 pll->active++;
11894 }
11895 pll->refcount = pll->active;
11896
Daniel Vetter35c95372013-07-17 06:55:04 +020011897 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11898 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011899 }
11900
Daniel Vetter24929352012-07-02 20:28:59 +020011901 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11902 base.head) {
11903 pipe = 0;
11904
11905 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011906 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11907 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011908 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011909 } else {
11910 encoder->base.crtc = NULL;
11911 }
11912
11913 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011914 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011915 encoder->base.base.id,
11916 drm_get_encoder_name(&encoder->base),
11917 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011918 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011919 }
11920
11921 list_for_each_entry(connector, &dev->mode_config.connector_list,
11922 base.head) {
11923 if (connector->get_hw_state(connector)) {
11924 connector->base.dpms = DRM_MODE_DPMS_ON;
11925 connector->encoder->connectors_active = true;
11926 connector->base.encoder = &connector->encoder->base;
11927 } else {
11928 connector->base.dpms = DRM_MODE_DPMS_OFF;
11929 connector->base.encoder = NULL;
11930 }
11931 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11932 connector->base.base.id,
11933 drm_get_connector_name(&connector->base),
11934 connector->base.encoder ? "enabled" : "disabled");
11935 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011936}
11937
11938/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11939 * and i915 state tracking structures. */
11940void intel_modeset_setup_hw_state(struct drm_device *dev,
11941 bool force_restore)
11942{
11943 struct drm_i915_private *dev_priv = dev->dev_private;
11944 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011945 struct intel_crtc *crtc;
11946 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011947 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011948
11949 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011950
Jesse Barnesbabea612013-06-26 18:57:38 +030011951 /*
11952 * Now that we have the config, copy it to each CRTC struct
11953 * Note that this could go away if we move to using crtc_config
11954 * checking everywhere.
11955 */
11956 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11957 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011958 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011959 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011960 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11961 crtc->base.base.id);
11962 drm_mode_debug_printmodeline(&crtc->base.mode);
11963 }
11964 }
11965
Daniel Vetter24929352012-07-02 20:28:59 +020011966 /* HW state is read out, now we need to sanitize this mess. */
11967 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11968 base.head) {
11969 intel_sanitize_encoder(encoder);
11970 }
11971
11972 for_each_pipe(pipe) {
11973 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11974 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011975 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011976 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011977
Daniel Vetter35c95372013-07-17 06:55:04 +020011978 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11979 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11980
11981 if (!pll->on || pll->active)
11982 continue;
11983
11984 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11985
11986 pll->disable(dev_priv, pll);
11987 pll->on = false;
11988 }
11989
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011990 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011991 ilk_wm_get_hw_state(dev);
11992
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011993 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011994 i915_redisable_vga(dev);
11995
Daniel Vetterf30da182013-04-11 20:22:50 +020011996 /*
11997 * We need to use raw interfaces for restoring state to avoid
11998 * checking (bogus) intermediate states.
11999 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012000 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070012001 struct drm_crtc *crtc =
12002 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020012003
12004 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
Matt Roperf4510a22014-04-01 15:22:40 -070012005 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010012006 }
12007 } else {
12008 intel_modeset_update_staged_output_state(dev);
12009 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020012010
12011 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010012012}
12013
12014void intel_modeset_gem_init(struct drm_device *dev)
12015{
Jesse Barnes484b41d2014-03-07 08:57:55 -080012016 struct drm_crtc *c;
12017 struct intel_framebuffer *fb;
12018
Imre Deakae484342014-03-31 15:10:44 +030012019 mutex_lock(&dev->struct_mutex);
12020 intel_init_gt_powersave(dev);
12021 mutex_unlock(&dev->struct_mutex);
12022
Chris Wilson1833b132012-05-09 11:56:28 +010012023 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020012024
12025 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012026
12027 /*
12028 * Make sure any fbs we allocated at startup are properly
12029 * pinned & fenced. When we do the allocation it's too early
12030 * for this.
12031 */
12032 mutex_lock(&dev->struct_mutex);
12033 list_for_each_entry(c, &dev->mode_config.crtc_list, head) {
Dave Airlie66e514c2014-04-03 07:51:54 +100012034 if (!c->primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -080012035 continue;
12036
Dave Airlie66e514c2014-04-03 07:51:54 +100012037 fb = to_intel_framebuffer(c->primary->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -080012038 if (intel_pin_and_fence_fb_obj(dev, fb->obj, NULL)) {
12039 DRM_ERROR("failed to pin boot fb on pipe %d\n",
12040 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100012041 drm_framebuffer_unreference(c->primary->fb);
12042 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080012043 }
12044 }
12045 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012046}
12047
Imre Deak4932e2c2014-02-11 17:12:48 +020012048void intel_connector_unregister(struct intel_connector *intel_connector)
12049{
12050 struct drm_connector *connector = &intel_connector->base;
12051
12052 intel_panel_destroy_backlight(connector);
12053 drm_sysfs_connector_remove(connector);
12054}
12055
Jesse Barnes79e53942008-11-07 14:24:08 -080012056void intel_modeset_cleanup(struct drm_device *dev)
12057{
Jesse Barnes652c3932009-08-17 13:31:43 -070012058 struct drm_i915_private *dev_priv = dev->dev_private;
12059 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030012060 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070012061
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012062 /*
12063 * Interrupts and polling as the first thing to avoid creating havoc.
12064 * Too much stuff here (turning of rps, connectors, ...) would
12065 * experience fancy races otherwise.
12066 */
12067 drm_irq_uninstall(dev);
12068 cancel_work_sync(&dev_priv->hotplug_work);
12069 /*
12070 * Due to the hpd irq storm handling the hotplug work can re-arm the
12071 * poll handlers. Hence disable polling after hpd handling is shut down.
12072 */
Keith Packardf87ea762010-10-03 19:36:26 -070012073 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020012074
Jesse Barnes652c3932009-08-17 13:31:43 -070012075 mutex_lock(&dev->struct_mutex);
12076
Jesse Barnes723bfd72010-10-07 16:01:13 -070012077 intel_unregister_dsm_handler();
12078
Jesse Barnes652c3932009-08-17 13:31:43 -070012079 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
12080 /* Skip inactive CRTCs */
Matt Roperf4510a22014-04-01 15:22:40 -070012081 if (!crtc->primary->fb)
Jesse Barnes652c3932009-08-17 13:31:43 -070012082 continue;
12083
Daniel Vetter3dec0092010-08-20 21:40:52 +020012084 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070012085 }
12086
Chris Wilson973d04f2011-07-08 12:22:37 +010012087 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070012088
Daniel Vetter8090c6b2012-06-24 16:42:32 +020012089 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000012090
Daniel Vetter930ebb42012-06-29 23:32:16 +020012091 ironlake_teardown_rc6(dev);
12092
Kristian Høgsberg69341a52009-11-11 12:19:17 -050012093 mutex_unlock(&dev->struct_mutex);
12094
Chris Wilson1630fe72011-07-08 12:22:42 +010012095 /* flush any delayed tasks or pending work */
12096 flush_scheduled_work();
12097
Jani Nikuladb31af12013-11-08 16:48:53 +020012098 /* destroy the backlight and sysfs files before encoders/connectors */
12099 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020012100 struct intel_connector *intel_connector;
12101
12102 intel_connector = to_intel_connector(connector);
12103 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020012104 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030012105
Jesse Barnes79e53942008-11-07 14:24:08 -080012106 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010012107
12108 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030012109
12110 mutex_lock(&dev->struct_mutex);
12111 intel_cleanup_gt_powersave(dev);
12112 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012113}
12114
Dave Airlie28d52042009-09-21 14:33:58 +100012115/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080012116 * Return which encoder is currently attached for connector.
12117 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010012118struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080012119{
Chris Wilsondf0e9242010-09-09 16:20:55 +010012120 return &intel_attached_encoder(connector)->base;
12121}
Jesse Barnes79e53942008-11-07 14:24:08 -080012122
Chris Wilsondf0e9242010-09-09 16:20:55 +010012123void intel_connector_attach_encoder(struct intel_connector *connector,
12124 struct intel_encoder *encoder)
12125{
12126 connector->encoder = encoder;
12127 drm_mode_connector_attach_encoder(&connector->base,
12128 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080012129}
Dave Airlie28d52042009-09-21 14:33:58 +100012130
12131/*
12132 * set vga decode state - true == enable VGA decode
12133 */
12134int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
12135{
12136 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000012137 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100012138 u16 gmch_ctrl;
12139
Chris Wilson75fa0412014-02-07 18:37:02 -020012140 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
12141 DRM_ERROR("failed to read control word\n");
12142 return -EIO;
12143 }
12144
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020012145 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
12146 return 0;
12147
Dave Airlie28d52042009-09-21 14:33:58 +100012148 if (state)
12149 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
12150 else
12151 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020012152
12153 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
12154 DRM_ERROR("failed to write control word\n");
12155 return -EIO;
12156 }
12157
Dave Airlie28d52042009-09-21 14:33:58 +100012158 return 0;
12159}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012160
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012161struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012162
12163 u32 power_well_driver;
12164
Chris Wilson63b66e52013-08-08 15:12:06 +020012165 int num_transcoders;
12166
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012167 struct intel_cursor_error_state {
12168 u32 control;
12169 u32 position;
12170 u32 base;
12171 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010012172 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012173
12174 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020012175 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012176 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030012177 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010012178 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012179
12180 struct intel_plane_error_state {
12181 u32 control;
12182 u32 stride;
12183 u32 size;
12184 u32 pos;
12185 u32 addr;
12186 u32 surface;
12187 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010012188 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020012189
12190 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020012191 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020012192 enum transcoder cpu_transcoder;
12193
12194 u32 conf;
12195
12196 u32 htotal;
12197 u32 hblank;
12198 u32 hsync;
12199 u32 vtotal;
12200 u32 vblank;
12201 u32 vsync;
12202 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012203};
12204
12205struct intel_display_error_state *
12206intel_display_capture_error_state(struct drm_device *dev)
12207{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012208 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012209 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020012210 int transcoders[] = {
12211 TRANSCODER_A,
12212 TRANSCODER_B,
12213 TRANSCODER_C,
12214 TRANSCODER_EDP,
12215 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012216 int i;
12217
Chris Wilson63b66e52013-08-08 15:12:06 +020012218 if (INTEL_INFO(dev)->num_pipes == 0)
12219 return NULL;
12220
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012221 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012222 if (error == NULL)
12223 return NULL;
12224
Imre Deak190be112013-11-25 17:15:31 +020012225 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012226 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
12227
Damien Lespiau52331302012-08-15 19:23:25 +010012228 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020012229 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012230 intel_display_power_enabled_sw(dev_priv,
12231 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020012232 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012233 continue;
12234
Paulo Zanonia18c4c32013-03-06 20:03:12 -030012235 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
12236 error->cursor[i].control = I915_READ(CURCNTR(i));
12237 error->cursor[i].position = I915_READ(CURPOS(i));
12238 error->cursor[i].base = I915_READ(CURBASE(i));
12239 } else {
12240 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
12241 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
12242 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
12243 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012244
12245 error->plane[i].control = I915_READ(DSPCNTR(i));
12246 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012247 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030012248 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012249 error->plane[i].pos = I915_READ(DSPPOS(i));
12250 }
Paulo Zanonica291362013-03-06 20:03:14 -030012251 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
12252 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012253 if (INTEL_INFO(dev)->gen >= 4) {
12254 error->plane[i].surface = I915_READ(DSPSURF(i));
12255 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
12256 }
12257
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012258 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030012259
12260 if (!HAS_PCH_SPLIT(dev))
12261 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020012262 }
12263
12264 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
12265 if (HAS_DDI(dev_priv->dev))
12266 error->num_transcoders++; /* Account for eDP. */
12267
12268 for (i = 0; i < error->num_transcoders; i++) {
12269 enum transcoder cpu_transcoder = transcoders[i];
12270
Imre Deakddf9c532013-11-27 22:02:02 +020012271 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020012272 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020012273 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012274 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020012275 continue;
12276
Chris Wilson63b66e52013-08-08 15:12:06 +020012277 error->transcoder[i].cpu_transcoder = cpu_transcoder;
12278
12279 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
12280 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
12281 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
12282 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
12283 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
12284 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
12285 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012286 }
12287
12288 return error;
12289}
12290
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012291#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
12292
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012293void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012294intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012295 struct drm_device *dev,
12296 struct intel_display_error_state *error)
12297{
12298 int i;
12299
Chris Wilson63b66e52013-08-08 15:12:06 +020012300 if (!error)
12301 return;
12302
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012303 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020012304 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012305 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030012306 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010012307 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012308 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020012309 err_printf(m, " Power: %s\n",
12310 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012311 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030012312 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012313
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012314 err_printf(m, "Plane [%d]:\n", i);
12315 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
12316 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012317 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012318 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
12319 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030012320 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030012321 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012322 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012323 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012324 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
12325 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012326 }
12327
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030012328 err_printf(m, "Cursor [%d]:\n", i);
12329 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
12330 err_printf(m, " POS: %08x\n", error->cursor[i].position);
12331 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012332 }
Chris Wilson63b66e52013-08-08 15:12:06 +020012333
12334 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010012335 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020012336 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020012337 err_printf(m, " Power: %s\n",
12338 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020012339 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
12340 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
12341 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
12342 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
12343 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
12344 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
12345 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
12346 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000012347}