blob: 1fb40db94bb58ee30b8c07a5a0f2afa734da62a1 [file] [log] [blame]
Vimal Singh67ce04b2009-05-12 13:47:03 -07001/*
2 * Copyright © 2004 Texas Instruments, Jian Zhang <jzhang@ti.com>
3 * Copyright © 2004 Micron Technology Inc.
4 * Copyright © 2004 David Brownell
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/platform_device.h>
Russell King763e7352012-04-25 00:16:00 +010012#include <linux/dmaengine.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070013#include <linux/dma-mapping.h>
14#include <linux/delay.h>
Paul Gortmakera0e5cc52011-07-03 15:17:31 -040015#include <linux/module.h>
Sukumar Ghorai4e070372011-01-28 15:42:06 +053016#include <linux/interrupt.h>
vimal singhc276aca2009-06-27 11:07:06 +053017#include <linux/jiffies.h>
18#include <linux/sched.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070019#include <linux/mtd/mtd.h>
20#include <linux/mtd/nand.h>
21#include <linux/mtd/partitions.h>
Russell King763e7352012-04-25 00:16:00 +010022#include <linux/omap-dma.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070023#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090024#include <linux/slab.h>
Philip Avinash62116e52013-01-04 13:26:51 +053025#include <linux/of.h>
26#include <linux/of_device.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070027
Pekon Gupta32d42a82013-10-24 18:20:23 +053028#include <linux/mtd/nand_bch.h>
Philip Avinash62116e52013-01-04 13:26:51 +053029#include <linux/platform_data/elm.h>
Ivan Djelic0e618ef2012-04-30 12:17:18 +020030
Arnd Bergmann22037472012-08-24 15:21:06 +020031#include <linux/platform_data/mtd-nand-omap2.h>
Vimal Singh67ce04b2009-05-12 13:47:03 -070032
Vimal Singh67ce04b2009-05-12 13:47:03 -070033#define DRIVER_NAME "omap2-nand"
Sukumar Ghorai4e070372011-01-28 15:42:06 +053034#define OMAP_NAND_TIMEOUT_MS 5000
Vimal Singh67ce04b2009-05-12 13:47:03 -070035
Vimal Singh67ce04b2009-05-12 13:47:03 -070036#define NAND_Ecc_P1e (1 << 0)
37#define NAND_Ecc_P2e (1 << 1)
38#define NAND_Ecc_P4e (1 << 2)
39#define NAND_Ecc_P8e (1 << 3)
40#define NAND_Ecc_P16e (1 << 4)
41#define NAND_Ecc_P32e (1 << 5)
42#define NAND_Ecc_P64e (1 << 6)
43#define NAND_Ecc_P128e (1 << 7)
44#define NAND_Ecc_P256e (1 << 8)
45#define NAND_Ecc_P512e (1 << 9)
46#define NAND_Ecc_P1024e (1 << 10)
47#define NAND_Ecc_P2048e (1 << 11)
48
49#define NAND_Ecc_P1o (1 << 16)
50#define NAND_Ecc_P2o (1 << 17)
51#define NAND_Ecc_P4o (1 << 18)
52#define NAND_Ecc_P8o (1 << 19)
53#define NAND_Ecc_P16o (1 << 20)
54#define NAND_Ecc_P32o (1 << 21)
55#define NAND_Ecc_P64o (1 << 22)
56#define NAND_Ecc_P128o (1 << 23)
57#define NAND_Ecc_P256o (1 << 24)
58#define NAND_Ecc_P512o (1 << 25)
59#define NAND_Ecc_P1024o (1 << 26)
60#define NAND_Ecc_P2048o (1 << 27)
61
62#define TF(value) (value ? 1 : 0)
63
64#define P2048e(a) (TF(a & NAND_Ecc_P2048e) << 0)
65#define P2048o(a) (TF(a & NAND_Ecc_P2048o) << 1)
66#define P1e(a) (TF(a & NAND_Ecc_P1e) << 2)
67#define P1o(a) (TF(a & NAND_Ecc_P1o) << 3)
68#define P2e(a) (TF(a & NAND_Ecc_P2e) << 4)
69#define P2o(a) (TF(a & NAND_Ecc_P2o) << 5)
70#define P4e(a) (TF(a & NAND_Ecc_P4e) << 6)
71#define P4o(a) (TF(a & NAND_Ecc_P4o) << 7)
72
73#define P8e(a) (TF(a & NAND_Ecc_P8e) << 0)
74#define P8o(a) (TF(a & NAND_Ecc_P8o) << 1)
75#define P16e(a) (TF(a & NAND_Ecc_P16e) << 2)
76#define P16o(a) (TF(a & NAND_Ecc_P16o) << 3)
77#define P32e(a) (TF(a & NAND_Ecc_P32e) << 4)
78#define P32o(a) (TF(a & NAND_Ecc_P32o) << 5)
79#define P64e(a) (TF(a & NAND_Ecc_P64e) << 6)
80#define P64o(a) (TF(a & NAND_Ecc_P64o) << 7)
81
82#define P128e(a) (TF(a & NAND_Ecc_P128e) << 0)
83#define P128o(a) (TF(a & NAND_Ecc_P128o) << 1)
84#define P256e(a) (TF(a & NAND_Ecc_P256e) << 2)
85#define P256o(a) (TF(a & NAND_Ecc_P256o) << 3)
86#define P512e(a) (TF(a & NAND_Ecc_P512e) << 4)
87#define P512o(a) (TF(a & NAND_Ecc_P512o) << 5)
88#define P1024e(a) (TF(a & NAND_Ecc_P1024e) << 6)
89#define P1024o(a) (TF(a & NAND_Ecc_P1024o) << 7)
90
91#define P8e_s(a) (TF(a & NAND_Ecc_P8e) << 0)
92#define P8o_s(a) (TF(a & NAND_Ecc_P8o) << 1)
93#define P16e_s(a) (TF(a & NAND_Ecc_P16e) << 2)
94#define P16o_s(a) (TF(a & NAND_Ecc_P16o) << 3)
95#define P1e_s(a) (TF(a & NAND_Ecc_P1e) << 4)
96#define P1o_s(a) (TF(a & NAND_Ecc_P1o) << 5)
97#define P2e_s(a) (TF(a & NAND_Ecc_P2e) << 6)
98#define P2o_s(a) (TF(a & NAND_Ecc_P2o) << 7)
99
100#define P4e_s(a) (TF(a & NAND_Ecc_P4e) << 0)
101#define P4o_s(a) (TF(a & NAND_Ecc_P4o) << 1)
102
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700103#define PREFETCH_CONFIG1_CS_SHIFT 24
104#define ECC_CONFIG_CS_SHIFT 1
105#define CS_MASK 0x7
106#define ENABLE_PREFETCH (0x1 << 7)
107#define DMA_MPU_MODE_SHIFT 2
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +0530108#define ECCSIZE0_SHIFT 12
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700109#define ECCSIZE1_SHIFT 22
110#define ECC1RESULTSIZE 0x1
111#define ECCCLEAR 0x100
112#define ECC1 0x1
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530113#define PREFETCH_FIFOTHRESHOLD_MAX 0x40
114#define PREFETCH_FIFOTHRESHOLD(val) ((val) << 8)
115#define PREFETCH_STATUS_COUNT(val) (val & 0x00003fff)
116#define PREFETCH_STATUS_FIFO_CNT(val) ((val >> 24) & 0x7F)
117#define STATUS_BUFF_EMPTY 0x00000001
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700118
Lokesh Vutlad5e7c862012-10-15 14:03:51 -0700119#define OMAP24XX_DMA_GPMC 4
120
Philip Avinash62116e52013-01-04 13:26:51 +0530121#define SECTOR_BYTES 512
122/* 4 bit padding to make byte aligned, 56 = 52 + 4 */
123#define BCH4_BIT_PAD 4
Philip Avinash62116e52013-01-04 13:26:51 +0530124
125/* GPMC ecc engine settings for read */
126#define BCH_WRAPMODE_1 1 /* BCH wrap mode 1 */
127#define BCH8R_ECC_SIZE0 0x1a /* ecc_size0 = 26 */
128#define BCH8R_ECC_SIZE1 0x2 /* ecc_size1 = 2 */
129#define BCH4R_ECC_SIZE0 0xd /* ecc_size0 = 13 */
130#define BCH4R_ECC_SIZE1 0x3 /* ecc_size1 = 3 */
131
132/* GPMC ecc engine settings for write */
133#define BCH_WRAPMODE_6 6 /* BCH wrap mode 6 */
134#define BCH_ECC_SIZE0 0x0 /* ecc_size0 = 0, no oob protection */
135#define BCH_ECC_SIZE1 0x20 /* ecc_size1 = 32 */
136
Pekon Guptab491da72013-10-24 18:20:22 +0530137#define BADBLOCK_MARKER_LENGTH 2
Pekon Guptaa919e512013-10-24 18:20:21 +0530138
pekon gupta9748fff2014-03-24 16:50:05 +0530139static u_char bch16_vector[] = {0xf5, 0x24, 0x1c, 0xd0, 0x61, 0xb3, 0xf1, 0x55,
140 0x2e, 0x2c, 0x86, 0xa3, 0xed, 0x36, 0x1b, 0x78,
141 0x48, 0x76, 0xa9, 0x3b, 0x97, 0xd1, 0x7a, 0x93,
142 0x07, 0x0e};
Philip Avinash62116e52013-01-04 13:26:51 +0530143static u_char bch8_vector[] = {0xf3, 0xdb, 0x14, 0x16, 0x8b, 0xd2, 0xbe, 0xcc,
144 0xac, 0x6b, 0xff, 0x99, 0x7b};
145static u_char bch4_vector[] = {0x00, 0x6b, 0x31, 0xdd, 0x41, 0xbc, 0x10};
Philip Avinash62116e52013-01-04 13:26:51 +0530146
Rostislav Lisovy1dc338e2014-10-29 11:10:59 +0100147/* Shared among all NAND instances to synchronize access to the ECC Engine */
148static struct nand_hw_control omap_gpmc_controller = {
149 .lock = __SPIN_LOCK_UNLOCKED(omap_gpmc_controller.lock),
150 .wq = __WAIT_QUEUE_HEAD_INITIALIZER(omap_gpmc_controller.wq),
151};
vimal singh59e9c5a2009-07-13 16:26:24 +0530152
Vimal Singh67ce04b2009-05-12 13:47:03 -0700153struct omap_nand_info {
Vimal Singh67ce04b2009-05-12 13:47:03 -0700154 struct omap_nand_platform_data *pdata;
155 struct mtd_info mtd;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700156 struct nand_chip nand;
157 struct platform_device *pdev;
158
159 int gpmc_cs;
160 unsigned long phys_base;
Pekon Gupta4e558072014-03-18 18:56:42 +0530161 enum omap_ecc ecc_opt;
vimal singhdfe32892009-07-13 16:29:16 +0530162 struct completion comp;
Russell King763e7352012-04-25 00:16:00 +0100163 struct dma_chan *dma;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700164 int gpmc_irq_fifo;
165 int gpmc_irq_count;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530166 enum {
167 OMAP_NAND_IO_READ = 0, /* read */
168 OMAP_NAND_IO_WRITE, /* write */
169 } iomode;
170 u_char *buf;
171 int buf_len;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700172 struct gpmc_nand_regs reg;
Rostislav Lisovy94cb4ee2014-10-02 14:16:12 +0200173 /* generated at runtime depending on ECC algorithm and layout selected */
174 struct nand_ecclayout oobinfo;
Pekon Guptaa919e512013-10-24 18:20:21 +0530175 /* fields specific for BCHx_HW ECC scheme */
Philip Avinash62116e52013-01-04 13:26:51 +0530176 struct device *elm_dev;
177 struct device_node *of_node;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700178};
179
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100180static inline struct omap_nand_info *mtd_to_omap(struct mtd_info *mtd)
181{
182 return container_of(mtd, struct omap_nand_info, mtd);
183}
Vimal Singh67ce04b2009-05-12 13:47:03 -0700184/**
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700185 * omap_prefetch_enable - configures and starts prefetch transfer
186 * @cs: cs (chip select) number
187 * @fifo_th: fifo threshold to be used for read/ write
188 * @dma_mode: dma mode enable (1) or disable (0)
189 * @u32_count: number of bytes to be transferred
190 * @is_write: prefetch read(0) or write post(1) mode
191 */
192static int omap_prefetch_enable(int cs, int fifo_th, int dma_mode,
193 unsigned int u32_count, int is_write, struct omap_nand_info *info)
194{
195 u32 val;
196
197 if (fifo_th > PREFETCH_FIFOTHRESHOLD_MAX)
198 return -1;
199
200 if (readl(info->reg.gpmc_prefetch_control))
201 return -EBUSY;
202
203 /* Set the amount of bytes to be prefetched */
204 writel(u32_count, info->reg.gpmc_prefetch_config2);
205
206 /* Set dma/mpu mode, the prefetch read / post write and
207 * enable the engine. Set which cs is has requested for.
208 */
209 val = ((cs << PREFETCH_CONFIG1_CS_SHIFT) |
210 PREFETCH_FIFOTHRESHOLD(fifo_th) | ENABLE_PREFETCH |
211 (dma_mode << DMA_MPU_MODE_SHIFT) | (0x1 & is_write));
212 writel(val, info->reg.gpmc_prefetch_config1);
213
214 /* Start the prefetch engine */
215 writel(0x1, info->reg.gpmc_prefetch_control);
216
217 return 0;
218}
219
220/**
221 * omap_prefetch_reset - disables and stops the prefetch engine
222 */
223static int omap_prefetch_reset(int cs, struct omap_nand_info *info)
224{
225 u32 config1;
226
227 /* check if the same module/cs is trying to reset */
228 config1 = readl(info->reg.gpmc_prefetch_config1);
229 if (((config1 >> PREFETCH_CONFIG1_CS_SHIFT) & CS_MASK) != cs)
230 return -EINVAL;
231
232 /* Stop the PFPW engine */
233 writel(0x0, info->reg.gpmc_prefetch_control);
234
235 /* Reset/disable the PFPW engine */
236 writel(0x0, info->reg.gpmc_prefetch_config1);
237
238 return 0;
239}
240
241/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700242 * omap_hwcontrol - hardware specific access to control-lines
243 * @mtd: MTD device structure
244 * @cmd: command to device
245 * @ctrl:
246 * NAND_NCE: bit 0 -> don't care
247 * NAND_CLE: bit 1 -> Command Latch
248 * NAND_ALE: bit 2 -> Address Latch
249 *
250 * NOTE: boards may use different bits for these!!
251 */
252static void omap_hwcontrol(struct mtd_info *mtd, int cmd, unsigned int ctrl)
253{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100254 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700255
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000256 if (cmd != NAND_CMD_NONE) {
257 if (ctrl & NAND_CLE)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700258 writeb(cmd, info->reg.gpmc_nand_command);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700259
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000260 else if (ctrl & NAND_ALE)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700261 writeb(cmd, info->reg.gpmc_nand_address);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000262
263 else /* NAND_NCE */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700264 writeb(cmd, info->reg.gpmc_nand_data);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700265 }
Vimal Singh67ce04b2009-05-12 13:47:03 -0700266}
267
268/**
vimal singh59e9c5a2009-07-13 16:26:24 +0530269 * omap_read_buf8 - read data from NAND controller into buffer
270 * @mtd: MTD device structure
271 * @buf: buffer to store date
272 * @len: number of bytes to read
273 */
274static void omap_read_buf8(struct mtd_info *mtd, u_char *buf, int len)
275{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100276 struct nand_chip *nand = mtd_to_nand(mtd);
vimal singh59e9c5a2009-07-13 16:26:24 +0530277
278 ioread8_rep(nand->IO_ADDR_R, buf, len);
279}
280
281/**
282 * omap_write_buf8 - write buffer to NAND controller
283 * @mtd: MTD device structure
284 * @buf: data buffer
285 * @len: number of bytes to write
286 */
287static void omap_write_buf8(struct mtd_info *mtd, const u_char *buf, int len)
288{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100289 struct omap_nand_info *info = mtd_to_omap(mtd);
vimal singh59e9c5a2009-07-13 16:26:24 +0530290 u_char *p = (u_char *)buf;
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000291 u32 status = 0;
vimal singh59e9c5a2009-07-13 16:26:24 +0530292
293 while (len--) {
294 iowrite8(*p++, info->nand.IO_ADDR_W);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000295 /* wait until buffer is available for write */
296 do {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700297 status = readl(info->reg.gpmc_status) &
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530298 STATUS_BUFF_EMPTY;
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000299 } while (!status);
vimal singh59e9c5a2009-07-13 16:26:24 +0530300 }
301}
302
303/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700304 * omap_read_buf16 - read data from NAND controller into buffer
305 * @mtd: MTD device structure
306 * @buf: buffer to store date
307 * @len: number of bytes to read
308 */
309static void omap_read_buf16(struct mtd_info *mtd, u_char *buf, int len)
310{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100311 struct nand_chip *nand = mtd_to_nand(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700312
vimal singh59e9c5a2009-07-13 16:26:24 +0530313 ioread16_rep(nand->IO_ADDR_R, buf, len / 2);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700314}
315
316/**
317 * omap_write_buf16 - write buffer to NAND controller
318 * @mtd: MTD device structure
319 * @buf: data buffer
320 * @len: number of bytes to write
321 */
322static void omap_write_buf16(struct mtd_info *mtd, const u_char * buf, int len)
323{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100324 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700325 u16 *p = (u16 *) buf;
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000326 u32 status = 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700327 /* FIXME try bursts of writesw() or DMA ... */
328 len >>= 1;
329
330 while (len--) {
vimal singh59e9c5a2009-07-13 16:26:24 +0530331 iowrite16(*p++, info->nand.IO_ADDR_W);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000332 /* wait until buffer is available for write */
333 do {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700334 status = readl(info->reg.gpmc_status) &
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530335 STATUS_BUFF_EMPTY;
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000336 } while (!status);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700337 }
338}
vimal singh59e9c5a2009-07-13 16:26:24 +0530339
340/**
341 * omap_read_buf_pref - read data from NAND controller into buffer
342 * @mtd: MTD device structure
343 * @buf: buffer to store date
344 * @len: number of bytes to read
345 */
346static void omap_read_buf_pref(struct mtd_info *mtd, u_char *buf, int len)
347{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100348 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000349 uint32_t r_count = 0;
vimal singh59e9c5a2009-07-13 16:26:24 +0530350 int ret = 0;
351 u32 *p = (u32 *)buf;
352
353 /* take care of subpage reads */
Vimal Singhc3341d02010-01-07 12:16:26 +0530354 if (len % 4) {
355 if (info->nand.options & NAND_BUSWIDTH_16)
356 omap_read_buf16(mtd, buf, len % 4);
357 else
358 omap_read_buf8(mtd, buf, len % 4);
359 p = (u32 *) (buf + len % 4);
360 len -= len % 4;
vimal singh59e9c5a2009-07-13 16:26:24 +0530361 }
vimal singh59e9c5a2009-07-13 16:26:24 +0530362
363 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700364 ret = omap_prefetch_enable(info->gpmc_cs,
365 PREFETCH_FIFOTHRESHOLD_MAX, 0x0, len, 0x0, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530366 if (ret) {
367 /* PFPW engine is busy, use cpu copy method */
368 if (info->nand.options & NAND_BUSWIDTH_16)
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530369 omap_read_buf16(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530370 else
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530371 omap_read_buf8(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530372 } else {
373 do {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700374 r_count = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530375 r_count = PREFETCH_STATUS_FIFO_CNT(r_count);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000376 r_count = r_count >> 2;
377 ioread32_rep(info->nand.IO_ADDR_R, p, r_count);
vimal singh59e9c5a2009-07-13 16:26:24 +0530378 p += r_count;
379 len -= r_count << 2;
380 } while (len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530381 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700382 omap_prefetch_reset(info->gpmc_cs, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530383 }
384}
385
386/**
387 * omap_write_buf_pref - write buffer to NAND controller
388 * @mtd: MTD device structure
389 * @buf: data buffer
390 * @len: number of bytes to write
391 */
392static void omap_write_buf_pref(struct mtd_info *mtd,
393 const u_char *buf, int len)
394{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100395 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530396 uint32_t w_count = 0;
vimal singh59e9c5a2009-07-13 16:26:24 +0530397 int i = 0, ret = 0;
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530398 u16 *p = (u16 *)buf;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530399 unsigned long tim, limit;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700400 u32 val;
vimal singh59e9c5a2009-07-13 16:26:24 +0530401
402 /* take care of subpage writes */
403 if (len % 2 != 0) {
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000404 writeb(*buf, info->nand.IO_ADDR_W);
vimal singh59e9c5a2009-07-13 16:26:24 +0530405 p = (u16 *)(buf + 1);
406 len--;
407 }
408
409 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700410 ret = omap_prefetch_enable(info->gpmc_cs,
411 PREFETCH_FIFOTHRESHOLD_MAX, 0x0, len, 0x1, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530412 if (ret) {
413 /* PFPW engine is busy, use cpu copy method */
414 if (info->nand.options & NAND_BUSWIDTH_16)
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530415 omap_write_buf16(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530416 else
Kishore Kadiyalac5d8c0c2011-05-11 21:17:27 +0530417 omap_write_buf8(mtd, (u_char *)p, len);
vimal singh59e9c5a2009-07-13 16:26:24 +0530418 } else {
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000419 while (len) {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700420 w_count = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530421 w_count = PREFETCH_STATUS_FIFO_CNT(w_count);
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000422 w_count = w_count >> 1;
vimal singh59e9c5a2009-07-13 16:26:24 +0530423 for (i = 0; (i < w_count) && len; i++, len -= 2)
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000424 iowrite16(*p++, info->nand.IO_ADDR_W);
vimal singh59e9c5a2009-07-13 16:26:24 +0530425 }
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000426 /* wait for data to flushed-out before reset the prefetch */
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530427 tim = 0;
428 limit = (loops_per_jiffy *
429 msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700430 do {
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530431 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700432 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530433 val = PREFETCH_STATUS_COUNT(val);
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700434 } while (val && (tim++ < limit));
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530435
vimal singh59e9c5a2009-07-13 16:26:24 +0530436 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700437 omap_prefetch_reset(info->gpmc_cs, info);
vimal singh59e9c5a2009-07-13 16:26:24 +0530438 }
439}
440
vimal singhdfe32892009-07-13 16:29:16 +0530441/*
Russell King2df41d02012-04-25 00:19:39 +0100442 * omap_nand_dma_callback: callback on the completion of dma transfer
vimal singhdfe32892009-07-13 16:29:16 +0530443 * @data: pointer to completion data structure
444 */
Russell King763e7352012-04-25 00:16:00 +0100445static void omap_nand_dma_callback(void *data)
446{
447 complete((struct completion *) data);
448}
vimal singhdfe32892009-07-13 16:29:16 +0530449
450/*
Peter Meerwald4cacbe22012-07-19 13:21:04 +0200451 * omap_nand_dma_transfer: configure and start dma transfer
vimal singhdfe32892009-07-13 16:29:16 +0530452 * @mtd: MTD device structure
453 * @addr: virtual address in RAM of source/destination
454 * @len: number of data bytes to be transferred
455 * @is_write: flag for read/write operation
456 */
457static inline int omap_nand_dma_transfer(struct mtd_info *mtd, void *addr,
458 unsigned int len, int is_write)
459{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100460 struct omap_nand_info *info = mtd_to_omap(mtd);
Russell King2df41d02012-04-25 00:19:39 +0100461 struct dma_async_tx_descriptor *tx;
vimal singhdfe32892009-07-13 16:29:16 +0530462 enum dma_data_direction dir = is_write ? DMA_TO_DEVICE :
463 DMA_FROM_DEVICE;
Russell King2df41d02012-04-25 00:19:39 +0100464 struct scatterlist sg;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530465 unsigned long tim, limit;
Russell King2df41d02012-04-25 00:19:39 +0100466 unsigned n;
467 int ret;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700468 u32 val;
vimal singhdfe32892009-07-13 16:29:16 +0530469
470 if (addr >= high_memory) {
471 struct page *p1;
472
473 if (((size_t)addr & PAGE_MASK) !=
474 ((size_t)(addr + len - 1) & PAGE_MASK))
475 goto out_copy;
476 p1 = vmalloc_to_page(addr);
477 if (!p1)
478 goto out_copy;
479 addr = page_address(p1) + ((size_t)addr & ~PAGE_MASK);
480 }
481
Russell King2df41d02012-04-25 00:19:39 +0100482 sg_init_one(&sg, addr, len);
483 n = dma_map_sg(info->dma->device->dev, &sg, 1, dir);
484 if (n == 0) {
vimal singhdfe32892009-07-13 16:29:16 +0530485 dev_err(&info->pdev->dev,
486 "Couldn't DMA map a %d byte buffer\n", len);
487 goto out_copy;
488 }
489
Russell King2df41d02012-04-25 00:19:39 +0100490 tx = dmaengine_prep_slave_sg(info->dma, &sg, n,
491 is_write ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
492 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
493 if (!tx)
494 goto out_copy_unmap;
495
496 tx->callback = omap_nand_dma_callback;
497 tx->callback_param = &info->comp;
498 dmaengine_submit(tx);
499
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700500 /* configure and start prefetch transfer */
501 ret = omap_prefetch_enable(info->gpmc_cs,
502 PREFETCH_FIFOTHRESHOLD_MAX, 0x1, len, is_write, info);
vimal singhdfe32892009-07-13 16:29:16 +0530503 if (ret)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530504 /* PFPW engine is busy, use cpu copy method */
Grazvydas Ignotasd7efe222012-04-11 04:04:34 +0300505 goto out_copy_unmap;
vimal singhdfe32892009-07-13 16:29:16 +0530506
507 init_completion(&info->comp);
Russell King2df41d02012-04-25 00:19:39 +0100508 dma_async_issue_pending(info->dma);
vimal singhdfe32892009-07-13 16:29:16 +0530509
510 /* setup and start DMA using dma_addr */
511 wait_for_completion(&info->comp);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530512 tim = 0;
513 limit = (loops_per_jiffy * msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700514
515 do {
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530516 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700517 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530518 val = PREFETCH_STATUS_COUNT(val);
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700519 } while (val && (tim++ < limit));
vimal singhdfe32892009-07-13 16:29:16 +0530520
vimal singhdfe32892009-07-13 16:29:16 +0530521 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700522 omap_prefetch_reset(info->gpmc_cs, info);
vimal singhdfe32892009-07-13 16:29:16 +0530523
Russell King2df41d02012-04-25 00:19:39 +0100524 dma_unmap_sg(info->dma->device->dev, &sg, 1, dir);
vimal singhdfe32892009-07-13 16:29:16 +0530525 return 0;
526
Grazvydas Ignotasd7efe222012-04-11 04:04:34 +0300527out_copy_unmap:
Russell King2df41d02012-04-25 00:19:39 +0100528 dma_unmap_sg(info->dma->device->dev, &sg, 1, dir);
vimal singhdfe32892009-07-13 16:29:16 +0530529out_copy:
530 if (info->nand.options & NAND_BUSWIDTH_16)
531 is_write == 0 ? omap_read_buf16(mtd, (u_char *) addr, len)
532 : omap_write_buf16(mtd, (u_char *) addr, len);
533 else
534 is_write == 0 ? omap_read_buf8(mtd, (u_char *) addr, len)
535 : omap_write_buf8(mtd, (u_char *) addr, len);
536 return 0;
537}
vimal singhdfe32892009-07-13 16:29:16 +0530538
539/**
540 * omap_read_buf_dma_pref - read data from NAND controller into buffer
541 * @mtd: MTD device structure
542 * @buf: buffer to store date
543 * @len: number of bytes to read
544 */
545static void omap_read_buf_dma_pref(struct mtd_info *mtd, u_char *buf, int len)
546{
547 if (len <= mtd->oobsize)
548 omap_read_buf_pref(mtd, buf, len);
549 else
550 /* start transfer in DMA mode */
551 omap_nand_dma_transfer(mtd, buf, len, 0x0);
552}
553
554/**
555 * omap_write_buf_dma_pref - write buffer to NAND controller
556 * @mtd: MTD device structure
557 * @buf: data buffer
558 * @len: number of bytes to write
559 */
560static void omap_write_buf_dma_pref(struct mtd_info *mtd,
561 const u_char *buf, int len)
562{
563 if (len <= mtd->oobsize)
564 omap_write_buf_pref(mtd, buf, len);
565 else
566 /* start transfer in DMA mode */
Vimal Singhbdaefc42010-01-05 12:49:24 +0530567 omap_nand_dma_transfer(mtd, (u_char *) buf, len, 0x1);
vimal singhdfe32892009-07-13 16:29:16 +0530568}
569
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530570/*
Peter Meerwald4cacbe22012-07-19 13:21:04 +0200571 * omap_nand_irq - GPMC irq handler
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530572 * @this_irq: gpmc irq number
573 * @dev: omap_nand_info structure pointer is passed here
574 */
575static irqreturn_t omap_nand_irq(int this_irq, void *dev)
576{
577 struct omap_nand_info *info = (struct omap_nand_info *) dev;
578 u32 bytes;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530579
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700580 bytes = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530581 bytes = PREFETCH_STATUS_FIFO_CNT(bytes);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530582 bytes = bytes & 0xFFFC; /* io in multiple of 4 bytes */
583 if (info->iomode == OMAP_NAND_IO_WRITE) { /* checks for write io */
Afzal Mohammed5c468452012-08-30 12:53:24 -0700584 if (this_irq == info->gpmc_irq_count)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530585 goto done;
586
587 if (info->buf_len && (info->buf_len < bytes))
588 bytes = info->buf_len;
589 else if (!info->buf_len)
590 bytes = 0;
591 iowrite32_rep(info->nand.IO_ADDR_W,
592 (u32 *)info->buf, bytes >> 2);
593 info->buf = info->buf + bytes;
594 info->buf_len -= bytes;
595
596 } else {
597 ioread32_rep(info->nand.IO_ADDR_R,
598 (u32 *)info->buf, bytes >> 2);
599 info->buf = info->buf + bytes;
600
Afzal Mohammed5c468452012-08-30 12:53:24 -0700601 if (this_irq == info->gpmc_irq_count)
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530602 goto done;
603 }
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530604
605 return IRQ_HANDLED;
606
607done:
608 complete(&info->comp);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530609
Afzal Mohammed5c468452012-08-30 12:53:24 -0700610 disable_irq_nosync(info->gpmc_irq_fifo);
611 disable_irq_nosync(info->gpmc_irq_count);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530612
613 return IRQ_HANDLED;
614}
615
616/*
617 * omap_read_buf_irq_pref - read data from NAND controller into buffer
618 * @mtd: MTD device structure
619 * @buf: buffer to store date
620 * @len: number of bytes to read
621 */
622static void omap_read_buf_irq_pref(struct mtd_info *mtd, u_char *buf, int len)
623{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100624 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530625 int ret = 0;
626
627 if (len <= mtd->oobsize) {
628 omap_read_buf_pref(mtd, buf, len);
629 return;
630 }
631
632 info->iomode = OMAP_NAND_IO_READ;
633 info->buf = buf;
634 init_completion(&info->comp);
635
636 /* configure and start prefetch transfer */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700637 ret = omap_prefetch_enable(info->gpmc_cs,
638 PREFETCH_FIFOTHRESHOLD_MAX/2, 0x0, len, 0x0, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530639 if (ret)
640 /* PFPW engine is busy, use cpu copy method */
641 goto out_copy;
642
643 info->buf_len = len;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700644
645 enable_irq(info->gpmc_irq_count);
646 enable_irq(info->gpmc_irq_fifo);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530647
648 /* waiting for read to complete */
649 wait_for_completion(&info->comp);
650
651 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700652 omap_prefetch_reset(info->gpmc_cs, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530653 return;
654
655out_copy:
656 if (info->nand.options & NAND_BUSWIDTH_16)
657 omap_read_buf16(mtd, buf, len);
658 else
659 omap_read_buf8(mtd, buf, len);
660}
661
662/*
663 * omap_write_buf_irq_pref - write buffer to NAND controller
664 * @mtd: MTD device structure
665 * @buf: data buffer
666 * @len: number of bytes to write
667 */
668static void omap_write_buf_irq_pref(struct mtd_info *mtd,
669 const u_char *buf, int len)
670{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100671 struct omap_nand_info *info = mtd_to_omap(mtd);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530672 int ret = 0;
673 unsigned long tim, limit;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700674 u32 val;
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530675
676 if (len <= mtd->oobsize) {
677 omap_write_buf_pref(mtd, buf, len);
678 return;
679 }
680
681 info->iomode = OMAP_NAND_IO_WRITE;
682 info->buf = (u_char *) buf;
683 init_completion(&info->comp);
684
Sukumar Ghorai317379a2011-01-28 15:42:07 +0530685 /* configure and start prefetch transfer : size=24 */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700686 ret = omap_prefetch_enable(info->gpmc_cs,
687 (PREFETCH_FIFOTHRESHOLD_MAX * 3) / 8, 0x0, len, 0x1, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530688 if (ret)
689 /* PFPW engine is busy, use cpu copy method */
690 goto out_copy;
691
692 info->buf_len = len;
Afzal Mohammed5c468452012-08-30 12:53:24 -0700693
694 enable_irq(info->gpmc_irq_count);
695 enable_irq(info->gpmc_irq_fifo);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530696
697 /* waiting for write to complete */
698 wait_for_completion(&info->comp);
Afzal Mohammed5c468452012-08-30 12:53:24 -0700699
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530700 /* wait for data to flushed-out before reset the prefetch */
701 tim = 0;
702 limit = (loops_per_jiffy * msecs_to_jiffies(OMAP_NAND_TIMEOUT_MS));
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700703 do {
704 val = readl(info->reg.gpmc_prefetch_status);
Afzal Mohammed47f88af42012-09-29 18:20:11 +0530705 val = PREFETCH_STATUS_COUNT(val);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530706 cpu_relax();
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700707 } while (val && (tim++ < limit));
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530708
709 /* disable and stop the PFPW engine */
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700710 omap_prefetch_reset(info->gpmc_cs, info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +0530711 return;
712
713out_copy:
714 if (info->nand.options & NAND_BUSWIDTH_16)
715 omap_write_buf16(mtd, buf, len);
716 else
717 omap_write_buf8(mtd, buf, len);
718}
719
Vimal Singh67ce04b2009-05-12 13:47:03 -0700720/**
Vimal Singh67ce04b2009-05-12 13:47:03 -0700721 * gen_true_ecc - This function will generate true ECC value
722 * @ecc_buf: buffer to store ecc code
723 *
724 * This generated true ECC value can be used when correcting
725 * data read from NAND flash memory core
726 */
727static void gen_true_ecc(u8 *ecc_buf)
728{
729 u32 tmp = ecc_buf[0] | (ecc_buf[1] << 16) |
730 ((ecc_buf[2] & 0xF0) << 20) | ((ecc_buf[2] & 0x0F) << 8);
731
732 ecc_buf[0] = ~(P64o(tmp) | P64e(tmp) | P32o(tmp) | P32e(tmp) |
733 P16o(tmp) | P16e(tmp) | P8o(tmp) | P8e(tmp));
734 ecc_buf[1] = ~(P1024o(tmp) | P1024e(tmp) | P512o(tmp) | P512e(tmp) |
735 P256o(tmp) | P256e(tmp) | P128o(tmp) | P128e(tmp));
736 ecc_buf[2] = ~(P4o(tmp) | P4e(tmp) | P2o(tmp) | P2e(tmp) | P1o(tmp) |
737 P1e(tmp) | P2048o(tmp) | P2048e(tmp));
738}
739
740/**
741 * omap_compare_ecc - Detect (2 bits) and correct (1 bit) error in data
742 * @ecc_data1: ecc code from nand spare area
743 * @ecc_data2: ecc code from hardware register obtained from hardware ecc
744 * @page_data: page data
745 *
746 * This function compares two ECC's and indicates if there is an error.
747 * If the error can be corrected it will be corrected to the buffer.
John Ogness74f1b722011-02-28 13:12:46 +0100748 * If there is no error, %0 is returned. If there is an error but it
749 * was corrected, %1 is returned. Otherwise, %-1 is returned.
Vimal Singh67ce04b2009-05-12 13:47:03 -0700750 */
751static int omap_compare_ecc(u8 *ecc_data1, /* read from NAND memory */
752 u8 *ecc_data2, /* read from register */
753 u8 *page_data)
754{
755 uint i;
756 u8 tmp0_bit[8], tmp1_bit[8], tmp2_bit[8];
757 u8 comp0_bit[8], comp1_bit[8], comp2_bit[8];
758 u8 ecc_bit[24];
759 u8 ecc_sum = 0;
760 u8 find_bit = 0;
761 uint find_byte = 0;
762 int isEccFF;
763
764 isEccFF = ((*(u32 *)ecc_data1 & 0xFFFFFF) == 0xFFFFFF);
765
766 gen_true_ecc(ecc_data1);
767 gen_true_ecc(ecc_data2);
768
769 for (i = 0; i <= 2; i++) {
770 *(ecc_data1 + i) = ~(*(ecc_data1 + i));
771 *(ecc_data2 + i) = ~(*(ecc_data2 + i));
772 }
773
774 for (i = 0; i < 8; i++) {
775 tmp0_bit[i] = *ecc_data1 % 2;
776 *ecc_data1 = *ecc_data1 / 2;
777 }
778
779 for (i = 0; i < 8; i++) {
780 tmp1_bit[i] = *(ecc_data1 + 1) % 2;
781 *(ecc_data1 + 1) = *(ecc_data1 + 1) / 2;
782 }
783
784 for (i = 0; i < 8; i++) {
785 tmp2_bit[i] = *(ecc_data1 + 2) % 2;
786 *(ecc_data1 + 2) = *(ecc_data1 + 2) / 2;
787 }
788
789 for (i = 0; i < 8; i++) {
790 comp0_bit[i] = *ecc_data2 % 2;
791 *ecc_data2 = *ecc_data2 / 2;
792 }
793
794 for (i = 0; i < 8; i++) {
795 comp1_bit[i] = *(ecc_data2 + 1) % 2;
796 *(ecc_data2 + 1) = *(ecc_data2 + 1) / 2;
797 }
798
799 for (i = 0; i < 8; i++) {
800 comp2_bit[i] = *(ecc_data2 + 2) % 2;
801 *(ecc_data2 + 2) = *(ecc_data2 + 2) / 2;
802 }
803
804 for (i = 0; i < 6; i++)
805 ecc_bit[i] = tmp2_bit[i + 2] ^ comp2_bit[i + 2];
806
807 for (i = 0; i < 8; i++)
808 ecc_bit[i + 6] = tmp0_bit[i] ^ comp0_bit[i];
809
810 for (i = 0; i < 8; i++)
811 ecc_bit[i + 14] = tmp1_bit[i] ^ comp1_bit[i];
812
813 ecc_bit[22] = tmp2_bit[0] ^ comp2_bit[0];
814 ecc_bit[23] = tmp2_bit[1] ^ comp2_bit[1];
815
816 for (i = 0; i < 24; i++)
817 ecc_sum += ecc_bit[i];
818
819 switch (ecc_sum) {
820 case 0:
821 /* Not reached because this function is not called if
822 * ECC values are equal
823 */
824 return 0;
825
826 case 1:
827 /* Uncorrectable error */
Brian Norris289c0522011-07-19 10:06:09 -0700828 pr_debug("ECC UNCORRECTED_ERROR 1\n");
Vimal Singh67ce04b2009-05-12 13:47:03 -0700829 return -1;
830
831 case 11:
832 /* UN-Correctable error */
Brian Norris289c0522011-07-19 10:06:09 -0700833 pr_debug("ECC UNCORRECTED_ERROR B\n");
Vimal Singh67ce04b2009-05-12 13:47:03 -0700834 return -1;
835
836 case 12:
837 /* Correctable error */
838 find_byte = (ecc_bit[23] << 8) +
839 (ecc_bit[21] << 7) +
840 (ecc_bit[19] << 6) +
841 (ecc_bit[17] << 5) +
842 (ecc_bit[15] << 4) +
843 (ecc_bit[13] << 3) +
844 (ecc_bit[11] << 2) +
845 (ecc_bit[9] << 1) +
846 ecc_bit[7];
847
848 find_bit = (ecc_bit[5] << 2) + (ecc_bit[3] << 1) + ecc_bit[1];
849
Brian Norris0a32a102011-07-19 10:06:10 -0700850 pr_debug("Correcting single bit ECC error at offset: "
851 "%d, bit: %d\n", find_byte, find_bit);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700852
853 page_data[find_byte] ^= (1 << find_bit);
854
John Ogness74f1b722011-02-28 13:12:46 +0100855 return 1;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700856 default:
857 if (isEccFF) {
858 if (ecc_data2[0] == 0 &&
859 ecc_data2[1] == 0 &&
860 ecc_data2[2] == 0)
861 return 0;
862 }
Brian Norris289c0522011-07-19 10:06:09 -0700863 pr_debug("UNCORRECTED_ERROR default\n");
Vimal Singh67ce04b2009-05-12 13:47:03 -0700864 return -1;
865 }
866}
867
868/**
869 * omap_correct_data - Compares the ECC read with HW generated ECC
870 * @mtd: MTD device structure
871 * @dat: page data
872 * @read_ecc: ecc read from nand flash
873 * @calc_ecc: ecc read from HW ECC registers
874 *
875 * Compares the ecc read from nand spare area with ECC registers values
John Ogness74f1b722011-02-28 13:12:46 +0100876 * and if ECC's mismatched, it will call 'omap_compare_ecc' for error
877 * detection and correction. If there are no errors, %0 is returned. If
878 * there were errors and all of the errors were corrected, the number of
879 * corrected errors is returned. If uncorrectable errors exist, %-1 is
880 * returned.
Vimal Singh67ce04b2009-05-12 13:47:03 -0700881 */
882static int omap_correct_data(struct mtd_info *mtd, u_char *dat,
883 u_char *read_ecc, u_char *calc_ecc)
884{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100885 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700886 int blockCnt = 0, i = 0, ret = 0;
John Ogness74f1b722011-02-28 13:12:46 +0100887 int stat = 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700888
889 /* Ex NAND_ECC_HW12_2048 */
890 if ((info->nand.ecc.mode == NAND_ECC_HW) &&
891 (info->nand.ecc.size == 2048))
892 blockCnt = 4;
893 else
894 blockCnt = 1;
895
896 for (i = 0; i < blockCnt; i++) {
897 if (memcmp(read_ecc, calc_ecc, 3) != 0) {
898 ret = omap_compare_ecc(read_ecc, calc_ecc, dat);
899 if (ret < 0)
900 return ret;
John Ogness74f1b722011-02-28 13:12:46 +0100901 /* keep track of the number of corrected errors */
902 stat += ret;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700903 }
904 read_ecc += 3;
905 calc_ecc += 3;
906 dat += 512;
907 }
John Ogness74f1b722011-02-28 13:12:46 +0100908 return stat;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700909}
910
911/**
912 * omap_calcuate_ecc - Generate non-inverted ECC bytes.
913 * @mtd: MTD device structure
914 * @dat: The pointer to data on which ecc is computed
915 * @ecc_code: The ecc_code buffer
916 *
917 * Using noninverted ECC can be considered ugly since writing a blank
918 * page ie. padding will clear the ECC bytes. This is no problem as long
919 * nobody is trying to write data on the seemingly unused page. Reading
920 * an erased page will produce an ECC mismatch between generated and read
921 * ECC bytes that has to be dealt with separately.
922 */
923static int omap_calculate_ecc(struct mtd_info *mtd, const u_char *dat,
924 u_char *ecc_code)
925{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100926 struct omap_nand_info *info = mtd_to_omap(mtd);
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700927 u32 val;
928
929 val = readl(info->reg.gpmc_ecc_config);
Roger Quadros40ddbf52014-08-25 16:15:33 -0700930 if (((val >> ECC_CONFIG_CS_SHIFT) & CS_MASK) != info->gpmc_cs)
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700931 return -EINVAL;
932
933 /* read ecc result */
934 val = readl(info->reg.gpmc_ecc1_result);
935 *ecc_code++ = val; /* P128e, ..., P1e */
936 *ecc_code++ = val >> 16; /* P128o, ..., P1o */
937 /* P2048o, P1024o, P512o, P256o, P2048e, P1024e, P512e, P256e */
938 *ecc_code++ = ((val >> 8) & 0x0f) | ((val >> 20) & 0xf0);
939
940 return 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700941}
942
943/**
944 * omap_enable_hwecc - This function enables the hardware ecc functionality
945 * @mtd: MTD device structure
946 * @mode: Read/Write mode
947 */
948static void omap_enable_hwecc(struct mtd_info *mtd, int mode)
949{
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100950 struct omap_nand_info *info = mtd_to_omap(mtd);
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100951 struct nand_chip *chip = mtd_to_nand(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700952 unsigned int dev_width = (chip->options & NAND_BUSWIDTH_16) ? 1 : 0;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700953 u32 val;
Vimal Singh67ce04b2009-05-12 13:47:03 -0700954
Afzal Mohammed65b97cf2012-08-30 12:53:22 -0700955 /* clear ecc and enable bits */
956 val = ECCCLEAR | ECC1;
957 writel(val, info->reg.gpmc_ecc_control);
958
959 /* program ecc and result sizes */
960 val = ((((info->nand.ecc.size >> 1) - 1) << ECCSIZE1_SHIFT) |
961 ECC1RESULTSIZE);
962 writel(val, info->reg.gpmc_ecc_size_config);
963
964 switch (mode) {
965 case NAND_ECC_READ:
966 case NAND_ECC_WRITE:
967 writel(ECCCLEAR | ECC1, info->reg.gpmc_ecc_control);
968 break;
969 case NAND_ECC_READSYN:
970 writel(ECCCLEAR, info->reg.gpmc_ecc_control);
971 break;
972 default:
973 dev_info(&info->pdev->dev,
974 "error: unrecognized Mode[%d]!\n", mode);
975 break;
976 }
977
978 /* (ECC 16 or 8 bit col) | ( CS ) | ECC Enable */
979 val = (dev_width << 7) | (info->gpmc_cs << 1) | (0x1);
980 writel(val, info->reg.gpmc_ecc_config);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700981}
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +0000982
Vimal Singh67ce04b2009-05-12 13:47:03 -0700983/**
984 * omap_wait - wait until the command is done
985 * @mtd: MTD device structure
986 * @chip: NAND Chip structure
987 *
988 * Wait function is called during Program and erase operations and
989 * the way it is called from MTD layer, we should wait till the NAND
990 * chip is ready after the programming/erase operation has completed.
991 *
992 * Erase can take up to 400ms and program up to 20ms according to
993 * general NAND and SmartMedia specs
994 */
995static int omap_wait(struct mtd_info *mtd, struct nand_chip *chip)
996{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100997 struct nand_chip *this = mtd_to_nand(mtd);
Boris BREZILLON4578ea92015-12-10 08:59:48 +0100998 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -0700999 unsigned long timeo = jiffies;
Ivan Djelica9c465f2012-04-17 13:11:53 +02001000 int status, state = this->state;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001001
1002 if (state == FL_ERASING)
Toan Pham4ff67722013-03-15 10:44:59 -07001003 timeo += msecs_to_jiffies(400);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001004 else
Toan Pham4ff67722013-03-15 10:44:59 -07001005 timeo += msecs_to_jiffies(20);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001006
Afzal Mohammed65b97cf2012-08-30 12:53:22 -07001007 writeb(NAND_CMD_STATUS & 0xFF, info->reg.gpmc_nand_command);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001008 while (time_before(jiffies, timeo)) {
Afzal Mohammed65b97cf2012-08-30 12:53:22 -07001009 status = readb(info->reg.gpmc_nand_data);
vimal singhc276aca2009-06-27 11:07:06 +05301010 if (status & NAND_STATUS_READY)
Vimal Singh67ce04b2009-05-12 13:47:03 -07001011 break;
vimal singhc276aca2009-06-27 11:07:06 +05301012 cond_resched();
Vimal Singh67ce04b2009-05-12 13:47:03 -07001013 }
Ivan Djelica9c465f2012-04-17 13:11:53 +02001014
Afzal Mohammed4ea1e4b2012-09-29 11:22:21 +05301015 status = readb(info->reg.gpmc_nand_data);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001016 return status;
1017}
1018
1019/**
1020 * omap_dev_ready - calls the platform specific dev_ready function
1021 * @mtd: MTD device structure
1022 */
1023static int omap_dev_ready(struct mtd_info *mtd)
1024{
Sukumar Ghorai2c01946c2010-07-09 09:14:45 +00001025 unsigned int val = 0;
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001026 struct omap_nand_info *info = mtd_to_omap(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001027
Afzal Mohammed65b97cf2012-08-30 12:53:22 -07001028 val = readl(info->reg.gpmc_status);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001029
Afzal Mohammed65b97cf2012-08-30 12:53:22 -07001030 if ((val & 0x100) == 0x100) {
1031 return 1;
1032 } else {
1033 return 0;
1034 }
Vimal Singh67ce04b2009-05-12 13:47:03 -07001035}
1036
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001037/**
Pekon Gupta7c977c32014-03-03 15:38:30 +05301038 * omap_enable_hwecc_bch - Program GPMC to perform BCH ECC calculation
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001039 * @mtd: MTD device structure
1040 * @mode: Read/Write mode
Philip Avinash62116e52013-01-04 13:26:51 +05301041 *
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001042 * When using BCH with SW correction (i.e. no ELM), sector size is set
1043 * to 512 bytes and we use BCH_WRAPMODE_6 wrapping mode
1044 * for both reading and writing with:
Philip Avinash62116e52013-01-04 13:26:51 +05301045 * eccsize0 = 0 (no additional protected byte in spare area)
1046 * eccsize1 = 32 (skip 32 nibbles = 16 bytes per sector in spare area)
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001047 */
Pekon Gupta7c977c32014-03-03 15:38:30 +05301048static void __maybe_unused omap_enable_hwecc_bch(struct mtd_info *mtd, int mode)
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001049{
Pekon Gupta16e69322014-03-03 15:38:32 +05301050 unsigned int bch_type;
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301051 unsigned int dev_width, nsectors;
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001052 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Guptac5957a32014-03-03 15:38:31 +05301053 enum omap_ecc ecc_opt = info->ecc_opt;
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +01001054 struct nand_chip *chip = mtd_to_nand(mtd);
Philip Avinash62116e52013-01-04 13:26:51 +05301055 u32 val, wr_mode;
1056 unsigned int ecc_size1, ecc_size0;
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001057
Pekon Guptac5957a32014-03-03 15:38:31 +05301058 /* GPMC configurations for calculating ECC */
1059 switch (ecc_opt) {
1060 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301061 bch_type = 0;
1062 nsectors = 1;
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001063 wr_mode = BCH_WRAPMODE_6;
1064 ecc_size0 = BCH_ECC_SIZE0;
1065 ecc_size1 = BCH_ECC_SIZE1;
Pekon Guptac5957a32014-03-03 15:38:31 +05301066 break;
1067 case OMAP_ECC_BCH4_CODE_HW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301068 bch_type = 0;
1069 nsectors = chip->ecc.steps;
Pekon Guptac5957a32014-03-03 15:38:31 +05301070 if (mode == NAND_ECC_READ) {
1071 wr_mode = BCH_WRAPMODE_1;
1072 ecc_size0 = BCH4R_ECC_SIZE0;
1073 ecc_size1 = BCH4R_ECC_SIZE1;
1074 } else {
1075 wr_mode = BCH_WRAPMODE_6;
1076 ecc_size0 = BCH_ECC_SIZE0;
1077 ecc_size1 = BCH_ECC_SIZE1;
1078 }
1079 break;
1080 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301081 bch_type = 1;
1082 nsectors = 1;
Nicholas Mc Guire0760e812015-02-04 12:24:06 -05001083 wr_mode = BCH_WRAPMODE_6;
1084 ecc_size0 = BCH_ECC_SIZE0;
1085 ecc_size1 = BCH_ECC_SIZE1;
Pekon Guptac5957a32014-03-03 15:38:31 +05301086 break;
1087 case OMAP_ECC_BCH8_CODE_HW:
Pekon Gupta16e69322014-03-03 15:38:32 +05301088 bch_type = 1;
1089 nsectors = chip->ecc.steps;
Pekon Guptac5957a32014-03-03 15:38:31 +05301090 if (mode == NAND_ECC_READ) {
1091 wr_mode = BCH_WRAPMODE_1;
1092 ecc_size0 = BCH8R_ECC_SIZE0;
1093 ecc_size1 = BCH8R_ECC_SIZE1;
1094 } else {
1095 wr_mode = BCH_WRAPMODE_6;
1096 ecc_size0 = BCH_ECC_SIZE0;
1097 ecc_size1 = BCH_ECC_SIZE1;
1098 }
1099 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301100 case OMAP_ECC_BCH16_CODE_HW:
1101 bch_type = 0x2;
1102 nsectors = chip->ecc.steps;
1103 if (mode == NAND_ECC_READ) {
1104 wr_mode = 0x01;
1105 ecc_size0 = 52; /* ECC bits in nibbles per sector */
1106 ecc_size1 = 0; /* non-ECC bits in nibbles per sector */
1107 } else {
1108 wr_mode = 0x01;
1109 ecc_size0 = 0; /* extra bits in nibbles per sector */
1110 ecc_size1 = 52; /* OOB bits in nibbles per sector */
1111 }
1112 break;
Pekon Guptac5957a32014-03-03 15:38:31 +05301113 default:
1114 return;
1115 }
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301116
1117 writel(ECC1, info->reg.gpmc_ecc_control);
1118
Philip Avinash62116e52013-01-04 13:26:51 +05301119 /* Configure ecc size for BCH */
1120 val = (ecc_size1 << ECCSIZE1_SHIFT) | (ecc_size0 << ECCSIZE0_SHIFT);
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301121 writel(val, info->reg.gpmc_ecc_size_config);
1122
Philip Avinash62116e52013-01-04 13:26:51 +05301123 dev_width = (chip->options & NAND_BUSWIDTH_16) ? 1 : 0;
1124
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301125 /* BCH configuration */
1126 val = ((1 << 16) | /* enable BCH */
Pekon Gupta16e69322014-03-03 15:38:32 +05301127 (bch_type << 12) | /* BCH4/BCH8/BCH16 */
Philip Avinash62116e52013-01-04 13:26:51 +05301128 (wr_mode << 8) | /* wrap mode */
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301129 (dev_width << 7) | /* bus width */
1130 (((nsectors-1) & 0x7) << 4) | /* number of sectors */
1131 (info->gpmc_cs << 1) | /* ECC CS */
1132 (0x1)); /* enable ECC */
1133
1134 writel(val, info->reg.gpmc_ecc_config);
1135
Philip Avinash62116e52013-01-04 13:26:51 +05301136 /* Clear ecc and enable bits */
Afzal Mohammed2ef9f3d2012-10-04 19:03:06 +05301137 writel(ECCCLEAR | ECC1, info->reg.gpmc_ecc_control);
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001138}
Pekon Gupta7c977c32014-03-03 15:38:30 +05301139
Pekon Gupta2c9f2362014-02-26 15:53:13 +05301140static u8 bch4_polynomial[] = {0x28, 0x13, 0xcc, 0x39, 0x96, 0xac, 0x7f};
Pekon Gupta7bcd1dc2014-02-26 15:53:14 +05301141static u8 bch8_polynomial[] = {0xef, 0x51, 0x2e, 0x09, 0xed, 0x93, 0x9a, 0xc2,
1142 0x97, 0x79, 0xe5, 0x24, 0xb5};
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001143
1144/**
Pekon Guptaa4c7ca02014-02-26 15:53:11 +05301145 * omap_calculate_ecc_bch - Generate bytes of ECC bytes
Philip Avinash62116e52013-01-04 13:26:51 +05301146 * @mtd: MTD device structure
1147 * @dat: The pointer to data on which ecc is computed
1148 * @ecc_code: The ecc_code buffer
1149 *
1150 * Support calculating of BCH4/8 ecc vectors for the page
1151 */
Pekon Guptaa4c7ca02014-02-26 15:53:11 +05301152static int __maybe_unused omap_calculate_ecc_bch(struct mtd_info *mtd,
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301153 const u_char *dat, u_char *ecc_calc)
Philip Avinash62116e52013-01-04 13:26:51 +05301154{
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001155 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301156 int eccbytes = info->nand.ecc.bytes;
1157 struct gpmc_nand_regs *gpmc_regs = &info->reg;
1158 u8 *ecc_code;
Philip Avinash62116e52013-01-04 13:26:51 +05301159 unsigned long nsectors, bch_val1, bch_val2, bch_val3, bch_val4;
pekon gupta9748fff2014-03-24 16:50:05 +05301160 u32 val;
Ted Juan2913aae2014-05-28 22:33:06 +08001161 int i, j;
Philip Avinash62116e52013-01-04 13:26:51 +05301162
1163 nsectors = ((readl(info->reg.gpmc_ecc_config) >> 4) & 0x7) + 1;
Philip Avinash62116e52013-01-04 13:26:51 +05301164 for (i = 0; i < nsectors; i++) {
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301165 ecc_code = ecc_calc;
1166 switch (info->ecc_opt) {
Pekon Gupta7bcd1dc2014-02-26 15:53:14 +05301167 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301168 case OMAP_ECC_BCH8_CODE_HW:
1169 bch_val1 = readl(gpmc_regs->gpmc_bch_result0[i]);
1170 bch_val2 = readl(gpmc_regs->gpmc_bch_result1[i]);
1171 bch_val3 = readl(gpmc_regs->gpmc_bch_result2[i]);
1172 bch_val4 = readl(gpmc_regs->gpmc_bch_result3[i]);
Philip Avinash62116e52013-01-04 13:26:51 +05301173 *ecc_code++ = (bch_val4 & 0xFF);
1174 *ecc_code++ = ((bch_val3 >> 24) & 0xFF);
1175 *ecc_code++ = ((bch_val3 >> 16) & 0xFF);
1176 *ecc_code++ = ((bch_val3 >> 8) & 0xFF);
1177 *ecc_code++ = (bch_val3 & 0xFF);
1178 *ecc_code++ = ((bch_val2 >> 24) & 0xFF);
1179 *ecc_code++ = ((bch_val2 >> 16) & 0xFF);
1180 *ecc_code++ = ((bch_val2 >> 8) & 0xFF);
1181 *ecc_code++ = (bch_val2 & 0xFF);
1182 *ecc_code++ = ((bch_val1 >> 24) & 0xFF);
1183 *ecc_code++ = ((bch_val1 >> 16) & 0xFF);
1184 *ecc_code++ = ((bch_val1 >> 8) & 0xFF);
1185 *ecc_code++ = (bch_val1 & 0xFF);
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301186 break;
Pekon Gupta2c9f2362014-02-26 15:53:13 +05301187 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301188 case OMAP_ECC_BCH4_CODE_HW:
1189 bch_val1 = readl(gpmc_regs->gpmc_bch_result0[i]);
1190 bch_val2 = readl(gpmc_regs->gpmc_bch_result1[i]);
Philip Avinash62116e52013-01-04 13:26:51 +05301191 *ecc_code++ = ((bch_val2 >> 12) & 0xFF);
1192 *ecc_code++ = ((bch_val2 >> 4) & 0xFF);
1193 *ecc_code++ = ((bch_val2 & 0xF) << 4) |
1194 ((bch_val1 >> 28) & 0xF);
1195 *ecc_code++ = ((bch_val1 >> 20) & 0xFF);
1196 *ecc_code++ = ((bch_val1 >> 12) & 0xFF);
1197 *ecc_code++ = ((bch_val1 >> 4) & 0xFF);
1198 *ecc_code++ = ((bch_val1 & 0xF) << 4);
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301199 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301200 case OMAP_ECC_BCH16_CODE_HW:
1201 val = readl(gpmc_regs->gpmc_bch_result6[i]);
1202 ecc_code[0] = ((val >> 8) & 0xFF);
1203 ecc_code[1] = ((val >> 0) & 0xFF);
1204 val = readl(gpmc_regs->gpmc_bch_result5[i]);
1205 ecc_code[2] = ((val >> 24) & 0xFF);
1206 ecc_code[3] = ((val >> 16) & 0xFF);
1207 ecc_code[4] = ((val >> 8) & 0xFF);
1208 ecc_code[5] = ((val >> 0) & 0xFF);
1209 val = readl(gpmc_regs->gpmc_bch_result4[i]);
1210 ecc_code[6] = ((val >> 24) & 0xFF);
1211 ecc_code[7] = ((val >> 16) & 0xFF);
1212 ecc_code[8] = ((val >> 8) & 0xFF);
1213 ecc_code[9] = ((val >> 0) & 0xFF);
1214 val = readl(gpmc_regs->gpmc_bch_result3[i]);
1215 ecc_code[10] = ((val >> 24) & 0xFF);
1216 ecc_code[11] = ((val >> 16) & 0xFF);
1217 ecc_code[12] = ((val >> 8) & 0xFF);
1218 ecc_code[13] = ((val >> 0) & 0xFF);
1219 val = readl(gpmc_regs->gpmc_bch_result2[i]);
1220 ecc_code[14] = ((val >> 24) & 0xFF);
1221 ecc_code[15] = ((val >> 16) & 0xFF);
1222 ecc_code[16] = ((val >> 8) & 0xFF);
1223 ecc_code[17] = ((val >> 0) & 0xFF);
1224 val = readl(gpmc_regs->gpmc_bch_result1[i]);
1225 ecc_code[18] = ((val >> 24) & 0xFF);
1226 ecc_code[19] = ((val >> 16) & 0xFF);
1227 ecc_code[20] = ((val >> 8) & 0xFF);
1228 ecc_code[21] = ((val >> 0) & 0xFF);
1229 val = readl(gpmc_regs->gpmc_bch_result0[i]);
1230 ecc_code[22] = ((val >> 24) & 0xFF);
1231 ecc_code[23] = ((val >> 16) & 0xFF);
1232 ecc_code[24] = ((val >> 8) & 0xFF);
1233 ecc_code[25] = ((val >> 0) & 0xFF);
1234 break;
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301235 default:
1236 return -EINVAL;
Philip Avinash62116e52013-01-04 13:26:51 +05301237 }
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301238
1239 /* ECC scheme specific syndrome customizations */
1240 switch (info->ecc_opt) {
Pekon Gupta2c9f2362014-02-26 15:53:13 +05301241 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1242 /* Add constant polynomial to remainder, so that
1243 * ECC of blank pages results in 0x0 on reading back */
Ted Juan2913aae2014-05-28 22:33:06 +08001244 for (j = 0; j < eccbytes; j++)
1245 ecc_calc[j] ^= bch4_polynomial[j];
Pekon Gupta2c9f2362014-02-26 15:53:13 +05301246 break;
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301247 case OMAP_ECC_BCH4_CODE_HW:
1248 /* Set 8th ECC byte as 0x0 for ROM compatibility */
1249 ecc_calc[eccbytes - 1] = 0x0;
1250 break;
Pekon Gupta7bcd1dc2014-02-26 15:53:14 +05301251 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1252 /* Add constant polynomial to remainder, so that
1253 * ECC of blank pages results in 0x0 on reading back */
Ted Juan2913aae2014-05-28 22:33:06 +08001254 for (j = 0; j < eccbytes; j++)
1255 ecc_calc[j] ^= bch8_polynomial[j];
Pekon Gupta7bcd1dc2014-02-26 15:53:14 +05301256 break;
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301257 case OMAP_ECC_BCH8_CODE_HW:
1258 /* Set 14th ECC byte as 0x0 for ROM compatibility */
1259 ecc_calc[eccbytes - 1] = 0x0;
1260 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301261 case OMAP_ECC_BCH16_CODE_HW:
1262 break;
Pekon Guptaf5dc06f2014-02-26 15:53:12 +05301263 default:
1264 return -EINVAL;
1265 }
1266
1267 ecc_calc += eccbytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301268 }
1269
1270 return 0;
1271}
1272
1273/**
1274 * erased_sector_bitflips - count bit flips
1275 * @data: data sector buffer
1276 * @oob: oob buffer
1277 * @info: omap_nand_info
1278 *
1279 * Check the bit flips in erased page falls below correctable level.
1280 * If falls below, report the page as erased with correctable bit
1281 * flip, else report as uncorrectable page.
1282 */
1283static int erased_sector_bitflips(u_char *data, u_char *oob,
1284 struct omap_nand_info *info)
1285{
1286 int flip_bits = 0, i;
1287
1288 for (i = 0; i < info->nand.ecc.size; i++) {
1289 flip_bits += hweight8(~data[i]);
1290 if (flip_bits > info->nand.ecc.strength)
1291 return 0;
1292 }
1293
1294 for (i = 0; i < info->nand.ecc.bytes - 1; i++) {
1295 flip_bits += hweight8(~oob[i]);
1296 if (flip_bits > info->nand.ecc.strength)
1297 return 0;
1298 }
1299
1300 /*
1301 * Bit flips falls in correctable level.
1302 * Fill data area with 0xFF
1303 */
1304 if (flip_bits) {
1305 memset(data, 0xFF, info->nand.ecc.size);
1306 memset(oob, 0xFF, info->nand.ecc.bytes);
1307 }
1308
1309 return flip_bits;
1310}
1311
1312/**
1313 * omap_elm_correct_data - corrects page data area in case error reported
1314 * @mtd: MTD device structure
1315 * @data: page data
1316 * @read_ecc: ecc read from nand flash
1317 * @calc_ecc: ecc read from HW ECC registers
1318 *
1319 * Calculated ecc vector reported as zero in case of non-error pages.
Pekon Gupta78f43c52014-03-18 18:56:44 +05301320 * In case of non-zero ecc vector, first filter out erased-pages, and
1321 * then process data via ELM to detect bit-flips.
Philip Avinash62116e52013-01-04 13:26:51 +05301322 */
1323static int omap_elm_correct_data(struct mtd_info *mtd, u_char *data,
1324 u_char *read_ecc, u_char *calc_ecc)
1325{
Boris BREZILLON4578ea92015-12-10 08:59:48 +01001326 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Guptade0a4d62014-03-18 18:56:43 +05301327 struct nand_ecc_ctrl *ecc = &info->nand.ecc;
Philip Avinash62116e52013-01-04 13:26:51 +05301328 int eccsteps = info->nand.ecc.steps;
1329 int i , j, stat = 0;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301330 int eccflag, actual_eccbytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301331 struct elm_errorvec err_vec[ERROR_VECTOR_MAX];
1332 u_char *ecc_vec = calc_ecc;
1333 u_char *spare_ecc = read_ecc;
1334 u_char *erased_ecc_vec;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301335 u_char *buf;
1336 int bitflip_count;
Philip Avinash62116e52013-01-04 13:26:51 +05301337 bool is_error_reported = false;
Pekon Guptab08e1f62014-03-18 18:56:45 +05301338 u32 bit_pos, byte_pos, error_max, pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301339 int err;
Philip Avinash62116e52013-01-04 13:26:51 +05301340
Pekon Guptade0a4d62014-03-18 18:56:43 +05301341 switch (info->ecc_opt) {
1342 case OMAP_ECC_BCH4_CODE_HW:
1343 /* omit 7th ECC byte reserved for ROM code compatibility */
1344 actual_eccbytes = ecc->bytes - 1;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301345 erased_ecc_vec = bch4_vector;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301346 break;
1347 case OMAP_ECC_BCH8_CODE_HW:
1348 /* omit 14th ECC byte reserved for ROM code compatibility */
1349 actual_eccbytes = ecc->bytes - 1;
Pekon Gupta78f43c52014-03-18 18:56:44 +05301350 erased_ecc_vec = bch8_vector;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301351 break;
pekon gupta9748fff2014-03-24 16:50:05 +05301352 case OMAP_ECC_BCH16_CODE_HW:
1353 actual_eccbytes = ecc->bytes;
1354 erased_ecc_vec = bch16_vector;
1355 break;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301356 default:
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001357 dev_err(&info->pdev->dev, "invalid driver configuration\n");
Pekon Guptade0a4d62014-03-18 18:56:43 +05301358 return -EINVAL;
1359 }
1360
Philip Avinash62116e52013-01-04 13:26:51 +05301361 /* Initialize elm error vector to zero */
1362 memset(err_vec, 0, sizeof(err_vec));
1363
Philip Avinash62116e52013-01-04 13:26:51 +05301364 for (i = 0; i < eccsteps ; i++) {
1365 eccflag = 0; /* initialize eccflag */
1366
1367 /*
1368 * Check any error reported,
1369 * In case of error, non zero ecc reported.
1370 */
Pekon Guptade0a4d62014-03-18 18:56:43 +05301371 for (j = 0; j < actual_eccbytes; j++) {
Philip Avinash62116e52013-01-04 13:26:51 +05301372 if (calc_ecc[j] != 0) {
1373 eccflag = 1; /* non zero ecc, error present */
1374 break;
1375 }
1376 }
1377
1378 if (eccflag == 1) {
Pekon Gupta78f43c52014-03-18 18:56:44 +05301379 if (memcmp(calc_ecc, erased_ecc_vec,
1380 actual_eccbytes) == 0) {
Philip Avinash62116e52013-01-04 13:26:51 +05301381 /*
Pekon Gupta78f43c52014-03-18 18:56:44 +05301382 * calc_ecc[] matches pattern for ECC(all 0xff)
1383 * so this is definitely an erased-page
Philip Avinash62116e52013-01-04 13:26:51 +05301384 */
Philip Avinash62116e52013-01-04 13:26:51 +05301385 } else {
Pekon Gupta78f43c52014-03-18 18:56:44 +05301386 buf = &data[info->nand.ecc.size * i];
1387 /*
1388 * count number of 0-bits in read_buf.
1389 * This check can be removed once a similar
1390 * check is introduced in generic NAND driver
1391 */
1392 bitflip_count = erased_sector_bitflips(
1393 buf, read_ecc, info);
1394 if (bitflip_count) {
1395 /*
1396 * number of 0-bits within ECC limits
1397 * So this may be an erased-page
1398 */
1399 stat += bitflip_count;
1400 } else {
1401 /*
1402 * Too many 0-bits. It may be a
1403 * - programmed-page, OR
1404 * - erased-page with many bit-flips
1405 * So this page requires check by ELM
1406 */
1407 err_vec[i].error_reported = true;
1408 is_error_reported = true;
Philip Avinash62116e52013-01-04 13:26:51 +05301409 }
1410 }
1411 }
1412
1413 /* Update the ecc vector */
Pekon Guptade0a4d62014-03-18 18:56:43 +05301414 calc_ecc += ecc->bytes;
1415 read_ecc += ecc->bytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301416 }
1417
1418 /* Check if any error reported */
1419 if (!is_error_reported)
pekon guptaf306e8c2014-03-20 18:49:58 +05301420 return stat;
Philip Avinash62116e52013-01-04 13:26:51 +05301421
1422 /* Decode BCH error using ELM module */
1423 elm_decode_bch_error_page(info->elm_dev, ecc_vec, err_vec);
1424
Pekon Gupta13fbe062014-03-18 18:56:46 +05301425 err = 0;
Philip Avinash62116e52013-01-04 13:26:51 +05301426 for (i = 0; i < eccsteps; i++) {
Pekon Gupta13fbe062014-03-18 18:56:46 +05301427 if (err_vec[i].error_uncorrectable) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001428 dev_err(&info->pdev->dev,
1429 "uncorrectable bit-flips found\n");
Pekon Gupta13fbe062014-03-18 18:56:46 +05301430 err = -EBADMSG;
1431 } else if (err_vec[i].error_reported) {
Philip Avinash62116e52013-01-04 13:26:51 +05301432 for (j = 0; j < err_vec[i].error_count; j++) {
Pekon Guptab08e1f62014-03-18 18:56:45 +05301433 switch (info->ecc_opt) {
1434 case OMAP_ECC_BCH4_CODE_HW:
1435 /* Add 4 bits to take care of padding */
Philip Avinash62116e52013-01-04 13:26:51 +05301436 pos = err_vec[i].error_loc[j] +
1437 BCH4_BIT_PAD;
Pekon Guptab08e1f62014-03-18 18:56:45 +05301438 break;
1439 case OMAP_ECC_BCH8_CODE_HW:
pekon gupta9748fff2014-03-24 16:50:05 +05301440 case OMAP_ECC_BCH16_CODE_HW:
Pekon Guptab08e1f62014-03-18 18:56:45 +05301441 pos = err_vec[i].error_loc[j];
1442 break;
1443 default:
1444 return -EINVAL;
1445 }
1446 error_max = (ecc->size + actual_eccbytes) * 8;
Philip Avinash62116e52013-01-04 13:26:51 +05301447 /* Calculate bit position of error */
1448 bit_pos = pos % 8;
1449
1450 /* Calculate byte position of error */
1451 byte_pos = (error_max - pos - 1) / 8;
1452
1453 if (pos < error_max) {
Pekon Gupta13fbe062014-03-18 18:56:46 +05301454 if (byte_pos < 512) {
1455 pr_debug("bitflip@dat[%d]=%x\n",
1456 byte_pos, data[byte_pos]);
Philip Avinash62116e52013-01-04 13:26:51 +05301457 data[byte_pos] ^= 1 << bit_pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301458 } else {
1459 pr_debug("bitflip@oob[%d]=%x\n",
1460 (byte_pos - 512),
1461 spare_ecc[byte_pos - 512]);
Philip Avinash62116e52013-01-04 13:26:51 +05301462 spare_ecc[byte_pos - 512] ^=
1463 1 << bit_pos;
Pekon Gupta13fbe062014-03-18 18:56:46 +05301464 }
1465 } else {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001466 dev_err(&info->pdev->dev,
1467 "invalid bit-flip @ %d:%d\n",
1468 byte_pos, bit_pos);
Pekon Gupta13fbe062014-03-18 18:56:46 +05301469 err = -EBADMSG;
Philip Avinash62116e52013-01-04 13:26:51 +05301470 }
Philip Avinash62116e52013-01-04 13:26:51 +05301471 }
1472 }
1473
1474 /* Update number of correctable errors */
1475 stat += err_vec[i].error_count;
1476
1477 /* Update page data with sector size */
Pekon Guptab08e1f62014-03-18 18:56:45 +05301478 data += ecc->size;
Pekon Guptade0a4d62014-03-18 18:56:43 +05301479 spare_ecc += ecc->bytes;
Philip Avinash62116e52013-01-04 13:26:51 +05301480 }
1481
Pekon Gupta13fbe062014-03-18 18:56:46 +05301482 return (err) ? err : stat;
Philip Avinash62116e52013-01-04 13:26:51 +05301483}
1484
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001485/**
Philip Avinash62116e52013-01-04 13:26:51 +05301486 * omap_write_page_bch - BCH ecc based write page function for entire page
1487 * @mtd: mtd info structure
1488 * @chip: nand chip info structure
1489 * @buf: data buffer
1490 * @oob_required: must write chip->oob_poi to OOB
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02001491 * @page: page
Philip Avinash62116e52013-01-04 13:26:51 +05301492 *
1493 * Custom write page method evolved to support multi sector writing in one shot
1494 */
1495static int omap_write_page_bch(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +02001496 const uint8_t *buf, int oob_required, int page)
Philip Avinash62116e52013-01-04 13:26:51 +05301497{
1498 int i;
1499 uint8_t *ecc_calc = chip->buffers->ecccalc;
1500 uint32_t *eccpos = chip->ecc.layout->eccpos;
1501
1502 /* Enable GPMC ecc engine */
1503 chip->ecc.hwctl(mtd, NAND_ECC_WRITE);
1504
1505 /* Write data */
1506 chip->write_buf(mtd, buf, mtd->writesize);
1507
1508 /* Update ecc vector from GPMC result registers */
1509 chip->ecc.calculate(mtd, buf, &ecc_calc[0]);
1510
1511 for (i = 0; i < chip->ecc.total; i++)
1512 chip->oob_poi[eccpos[i]] = ecc_calc[i];
1513
1514 /* Write ecc vector to OOB area */
1515 chip->write_buf(mtd, chip->oob_poi, mtd->oobsize);
1516 return 0;
1517}
1518
1519/**
1520 * omap_read_page_bch - BCH ecc based page read function for entire page
1521 * @mtd: mtd info structure
1522 * @chip: nand chip info structure
1523 * @buf: buffer to store read data
1524 * @oob_required: caller requires OOB data read to chip->oob_poi
1525 * @page: page number to read
1526 *
1527 * For BCH ecc scheme, GPMC used for syndrome calculation and ELM module
1528 * used for error correction.
1529 * Custom method evolved to support ELM error correction & multi sector
1530 * reading. On reading page data area is read along with OOB data with
1531 * ecc engine enabled. ecc vector updated after read of OOB data.
1532 * For non error pages ecc vector reported as zero.
1533 */
1534static int omap_read_page_bch(struct mtd_info *mtd, struct nand_chip *chip,
1535 uint8_t *buf, int oob_required, int page)
1536{
1537 uint8_t *ecc_calc = chip->buffers->ecccalc;
1538 uint8_t *ecc_code = chip->buffers->ecccode;
1539 uint32_t *eccpos = chip->ecc.layout->eccpos;
1540 uint8_t *oob = &chip->oob_poi[eccpos[0]];
1541 uint32_t oob_pos = mtd->writesize + chip->ecc.layout->eccpos[0];
1542 int stat;
1543 unsigned int max_bitflips = 0;
1544
1545 /* Enable GPMC ecc engine */
1546 chip->ecc.hwctl(mtd, NAND_ECC_READ);
1547
1548 /* Read data */
1549 chip->read_buf(mtd, buf, mtd->writesize);
1550
1551 /* Read oob bytes */
1552 chip->cmdfunc(mtd, NAND_CMD_RNDOUT, oob_pos, -1);
1553 chip->read_buf(mtd, oob, chip->ecc.total);
1554
1555 /* Calculate ecc bytes */
1556 chip->ecc.calculate(mtd, buf, ecc_calc);
1557
1558 memcpy(ecc_code, &chip->oob_poi[eccpos[0]], chip->ecc.total);
1559
1560 stat = chip->ecc.correct(mtd, buf, ecc_code, ecc_calc);
1561
1562 if (stat < 0) {
1563 mtd->ecc_stats.failed++;
1564 } else {
1565 mtd->ecc_stats.corrected += stat;
1566 max_bitflips = max_t(unsigned int, max_bitflips, stat);
1567 }
1568
1569 return max_bitflips;
1570}
1571
1572/**
Pekon Guptaa919e512013-10-24 18:20:21 +05301573 * is_elm_present - checks for presence of ELM module by scanning DT nodes
1574 * @omap_nand_info: NAND device structure containing platform data
Pekon Guptaa919e512013-10-24 18:20:21 +05301575 */
Ezequiel García93af53b2014-09-20 17:53:12 +01001576static bool is_elm_present(struct omap_nand_info *info,
1577 struct device_node *elm_node)
Pekon Guptaa919e512013-10-24 18:20:21 +05301578{
1579 struct platform_device *pdev;
Ezequiel García93af53b2014-09-20 17:53:12 +01001580
Pekon Guptaa919e512013-10-24 18:20:21 +05301581 /* check whether elm-id is passed via DT */
1582 if (!elm_node) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001583 dev_err(&info->pdev->dev, "ELM devicetree node not found\n");
Ezequiel García93af53b2014-09-20 17:53:12 +01001584 return false;
Pekon Guptaa919e512013-10-24 18:20:21 +05301585 }
1586 pdev = of_find_device_by_node(elm_node);
1587 /* check whether ELM device is registered */
1588 if (!pdev) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001589 dev_err(&info->pdev->dev, "ELM device not found\n");
Ezequiel García93af53b2014-09-20 17:53:12 +01001590 return false;
Pekon Guptaa919e512013-10-24 18:20:21 +05301591 }
1592 /* ELM module available, now configure it */
1593 info->elm_dev = &pdev->dev;
Ezequiel García93af53b2014-09-20 17:53:12 +01001594 return true;
Pekon Guptaa919e512013-10-24 18:20:21 +05301595}
Ezequiel García93af53b2014-09-20 17:53:12 +01001596
1597static bool omap2_nand_ecc_check(struct omap_nand_info *info,
1598 struct omap_nand_platform_data *pdata)
1599{
1600 bool ecc_needs_bch, ecc_needs_omap_bch, ecc_needs_elm;
1601
1602 switch (info->ecc_opt) {
1603 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
1604 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
1605 ecc_needs_omap_bch = false;
1606 ecc_needs_bch = true;
1607 ecc_needs_elm = false;
1608 break;
1609 case OMAP_ECC_BCH4_CODE_HW:
1610 case OMAP_ECC_BCH8_CODE_HW:
1611 case OMAP_ECC_BCH16_CODE_HW:
1612 ecc_needs_omap_bch = true;
1613 ecc_needs_bch = false;
1614 ecc_needs_elm = true;
1615 break;
1616 default:
1617 ecc_needs_omap_bch = false;
1618 ecc_needs_bch = false;
1619 ecc_needs_elm = false;
1620 break;
1621 }
1622
1623 if (ecc_needs_bch && !IS_ENABLED(CONFIG_MTD_NAND_ECC_BCH)) {
1624 dev_err(&info->pdev->dev,
1625 "CONFIG_MTD_NAND_ECC_BCH not enabled\n");
1626 return false;
1627 }
1628 if (ecc_needs_omap_bch && !IS_ENABLED(CONFIG_MTD_NAND_OMAP_BCH)) {
1629 dev_err(&info->pdev->dev,
1630 "CONFIG_MTD_NAND_OMAP_BCH not enabled\n");
1631 return false;
1632 }
1633 if (ecc_needs_elm && !is_elm_present(info, pdata->elm_of_node)) {
1634 dev_err(&info->pdev->dev, "ELM not available\n");
1635 return false;
1636 }
1637
1638 return true;
1639}
Pekon Guptaa919e512013-10-24 18:20:21 +05301640
Bill Pemberton06f25512012-11-19 13:23:07 -05001641static int omap_nand_probe(struct platform_device *pdev)
Vimal Singh67ce04b2009-05-12 13:47:03 -07001642{
1643 struct omap_nand_info *info;
1644 struct omap_nand_platform_data *pdata;
Pekon Gupta633deb52013-10-24 18:20:19 +05301645 struct mtd_info *mtd;
1646 struct nand_chip *nand_chip;
Pekon Guptab491da72013-10-24 18:20:22 +05301647 struct nand_ecclayout *ecclayout;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001648 int err;
Pekon Guptab491da72013-10-24 18:20:22 +05301649 int i;
Pekon Gupta633deb52013-10-24 18:20:19 +05301650 dma_cap_mask_t mask;
1651 unsigned sig;
Pekon Guptaeae39cb2014-02-17 13:11:23 +05301652 unsigned oob_index;
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07001653 struct resource *res;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001654
Jingoo Han453810b2013-07-30 17:18:33 +09001655 pdata = dev_get_platdata(&pdev->dev);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001656 if (pdata == NULL) {
1657 dev_err(&pdev->dev, "platform data missing\n");
1658 return -ENODEV;
1659 }
1660
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301661 info = devm_kzalloc(&pdev->dev, sizeof(struct omap_nand_info),
1662 GFP_KERNEL);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001663 if (!info)
1664 return -ENOMEM;
1665
1666 platform_set_drvdata(pdev, info);
1667
Pekon Gupta633deb52013-10-24 18:20:19 +05301668 info->pdev = pdev;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001669 info->gpmc_cs = pdata->cs;
Afzal Mohammed65b97cf2012-08-30 12:53:22 -07001670 info->reg = pdata->reg;
Pekon Guptaa919e512013-10-24 18:20:21 +05301671 info->of_node = pdata->of_node;
Pekon Gupta4e558072014-03-18 18:56:42 +05301672 info->ecc_opt = pdata->ecc_opt;
Pekon Gupta633deb52013-10-24 18:20:19 +05301673 mtd = &info->mtd;
1674 mtd->priv = &info->nand;
Frans Klaver853f1c52015-06-10 22:38:57 +02001675 mtd->dev.parent = &pdev->dev;
Pekon Gupta633deb52013-10-24 18:20:19 +05301676 nand_chip = &info->nand;
Pekon Gupta32d42a82013-10-24 18:20:23 +05301677 nand_chip->ecc.priv = NULL;
Brian Norrisa61ae812015-10-30 20:33:25 -07001678 nand_set_flash_node(nand_chip, pdata->of_node);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001679
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07001680 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jingoo Han00d09892014-02-12 11:34:37 +09001681 nand_chip->IO_ADDR_R = devm_ioremap_resource(&pdev->dev, res);
1682 if (IS_ERR(nand_chip->IO_ADDR_R))
1683 return PTR_ERR(nand_chip->IO_ADDR_R);
Vimal Singh67ce04b2009-05-12 13:47:03 -07001684
Afzal Mohammed9c4c2f82012-08-30 12:53:23 -07001685 info->phys_base = res->start;
vimal singh59e9c5a2009-07-13 16:26:24 +05301686
Rostislav Lisovy1dc338e2014-10-29 11:10:59 +01001687 nand_chip->controller = &omap_gpmc_controller;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001688
Pekon Gupta633deb52013-10-24 18:20:19 +05301689 nand_chip->IO_ADDR_W = nand_chip->IO_ADDR_R;
1690 nand_chip->cmd_ctrl = omap_hwcontrol;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001691
Vimal Singh67ce04b2009-05-12 13:47:03 -07001692 /*
1693 * If RDY/BSY line is connected to OMAP then use the omap ready
Peter Meerwald4cacbe22012-07-19 13:21:04 +02001694 * function and the generic nand_wait function which reads the status
1695 * register after monitoring the RDY/BSY line. Otherwise use a standard
Vimal Singh67ce04b2009-05-12 13:47:03 -07001696 * chip delay which is slightly more than tR (AC Timing) of the NAND
1697 * device and read status register until you get a failure or success
1698 */
1699 if (pdata->dev_ready) {
Pekon Gupta633deb52013-10-24 18:20:19 +05301700 nand_chip->dev_ready = omap_dev_ready;
1701 nand_chip->chip_delay = 0;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001702 } else {
Pekon Gupta633deb52013-10-24 18:20:19 +05301703 nand_chip->waitfunc = omap_wait;
1704 nand_chip->chip_delay = 50;
Vimal Singh67ce04b2009-05-12 13:47:03 -07001705 }
1706
Ezequiel Garcíafef775c2014-09-11 12:02:08 -03001707 if (pdata->flash_bbt)
1708 nand_chip->bbt_options |= NAND_BBT_USE_FLASH | NAND_BBT_NO_OOB;
1709 else
1710 nand_chip->options |= NAND_SKIP_BBTSCAN;
1711
Pekon Guptaf18befb2013-10-24 18:20:20 +05301712 /* scan NAND device connected to chip controller */
1713 nand_chip->options |= pdata->devsize & NAND_BUSWIDTH_16;
1714 if (nand_scan_ident(mtd, 1, NULL)) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001715 dev_err(&info->pdev->dev, "scan failed, may be bus-width mismatch\n");
Pekon Guptaf18befb2013-10-24 18:20:20 +05301716 err = -ENXIO;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301717 goto return_error;
Pekon Guptaf18befb2013-10-24 18:20:20 +05301718 }
1719
1720 /* re-populate low-level callbacks based on xfer modes */
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301721 switch (pdata->xfer_type) {
1722 case NAND_OMAP_PREFETCH_POLLED:
Pekon Gupta633deb52013-10-24 18:20:19 +05301723 nand_chip->read_buf = omap_read_buf_pref;
1724 nand_chip->write_buf = omap_write_buf_pref;
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301725 break;
vimal singhdfe32892009-07-13 16:29:16 +05301726
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301727 case NAND_OMAP_POLLED:
Brian Norriscf0e4d22013-10-30 19:39:51 -04001728 /* Use nand_base defaults for {read,write}_buf */
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301729 break;
1730
1731 case NAND_OMAP_PREFETCH_DMA:
Russell King763e7352012-04-25 00:16:00 +01001732 dma_cap_zero(mask);
1733 dma_cap_set(DMA_SLAVE, mask);
1734 sig = OMAP24XX_DMA_GPMC;
1735 info->dma = dma_request_channel(mask, omap_dma_filter_fn, &sig);
1736 if (!info->dma) {
Russell King2df41d02012-04-25 00:19:39 +01001737 dev_err(&pdev->dev, "DMA engine request failed\n");
1738 err = -ENXIO;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301739 goto return_error;
Russell King763e7352012-04-25 00:16:00 +01001740 } else {
1741 struct dma_slave_config cfg;
Russell King763e7352012-04-25 00:16:00 +01001742
1743 memset(&cfg, 0, sizeof(cfg));
1744 cfg.src_addr = info->phys_base;
1745 cfg.dst_addr = info->phys_base;
1746 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1747 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
1748 cfg.src_maxburst = 16;
1749 cfg.dst_maxburst = 16;
Arnd Bergmannd680e2c2012-08-04 11:05:25 +00001750 err = dmaengine_slave_config(info->dma, &cfg);
1751 if (err) {
Russell King763e7352012-04-25 00:16:00 +01001752 dev_err(&pdev->dev, "DMA engine slave config failed: %d\n",
Arnd Bergmannd680e2c2012-08-04 11:05:25 +00001753 err);
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301754 goto return_error;
Russell King763e7352012-04-25 00:16:00 +01001755 }
Pekon Gupta633deb52013-10-24 18:20:19 +05301756 nand_chip->read_buf = omap_read_buf_dma_pref;
1757 nand_chip->write_buf = omap_write_buf_dma_pref;
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301758 }
1759 break;
1760
Sukumar Ghorai4e070372011-01-28 15:42:06 +05301761 case NAND_OMAP_PREFETCH_IRQ:
Afzal Mohammed5c468452012-08-30 12:53:24 -07001762 info->gpmc_irq_fifo = platform_get_irq(pdev, 0);
1763 if (info->gpmc_irq_fifo <= 0) {
1764 dev_err(&pdev->dev, "error getting fifo irq\n");
1765 err = -ENODEV;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301766 goto return_error;
Afzal Mohammed5c468452012-08-30 12:53:24 -07001767 }
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301768 err = devm_request_irq(&pdev->dev, info->gpmc_irq_fifo,
1769 omap_nand_irq, IRQF_SHARED,
1770 "gpmc-nand-fifo", info);
Sukumar Ghorai4e070372011-01-28 15:42:06 +05301771 if (err) {
1772 dev_err(&pdev->dev, "requesting irq(%d) error:%d",
Afzal Mohammed5c468452012-08-30 12:53:24 -07001773 info->gpmc_irq_fifo, err);
1774 info->gpmc_irq_fifo = 0;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301775 goto return_error;
Sukumar Ghorai4e070372011-01-28 15:42:06 +05301776 }
Afzal Mohammed5c468452012-08-30 12:53:24 -07001777
1778 info->gpmc_irq_count = platform_get_irq(pdev, 1);
1779 if (info->gpmc_irq_count <= 0) {
1780 dev_err(&pdev->dev, "error getting count irq\n");
1781 err = -ENODEV;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301782 goto return_error;
Afzal Mohammed5c468452012-08-30 12:53:24 -07001783 }
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301784 err = devm_request_irq(&pdev->dev, info->gpmc_irq_count,
1785 omap_nand_irq, IRQF_SHARED,
1786 "gpmc-nand-count", info);
Afzal Mohammed5c468452012-08-30 12:53:24 -07001787 if (err) {
1788 dev_err(&pdev->dev, "requesting irq(%d) error:%d",
1789 info->gpmc_irq_count, err);
1790 info->gpmc_irq_count = 0;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301791 goto return_error;
Afzal Mohammed5c468452012-08-30 12:53:24 -07001792 }
1793
Pekon Gupta633deb52013-10-24 18:20:19 +05301794 nand_chip->read_buf = omap_read_buf_irq_pref;
1795 nand_chip->write_buf = omap_write_buf_irq_pref;
Afzal Mohammed5c468452012-08-30 12:53:24 -07001796
Sukumar Ghorai4e070372011-01-28 15:42:06 +05301797 break;
1798
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301799 default:
1800 dev_err(&pdev->dev,
1801 "xfer_type(%d) not supported!\n", pdata->xfer_type);
1802 err = -EINVAL;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301803 goto return_error;
vimal singh59e9c5a2009-07-13 16:26:24 +05301804 }
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05301805
Ezequiel García93af53b2014-09-20 17:53:12 +01001806 if (!omap2_nand_ecc_check(info, pdata)) {
1807 err = -EINVAL;
1808 goto return_error;
1809 }
1810
Pekon Guptaa919e512013-10-24 18:20:21 +05301811 /* populate MTD interface based on ECC scheme */
Rostislav Lisovy94cb4ee2014-10-02 14:16:12 +02001812 ecclayout = &info->oobinfo;
Pekon Gupta4e558072014-03-18 18:56:42 +05301813 switch (info->ecc_opt) {
Roger Quadros7d5929c2014-08-25 16:15:32 -07001814 case OMAP_ECC_HAM1_CODE_SW:
1815 nand_chip->ecc.mode = NAND_ECC_SOFT;
1816 break;
1817
Pekon Guptaa919e512013-10-24 18:20:21 +05301818 case OMAP_ECC_HAM1_CODE_HW:
1819 pr_info("nand: using OMAP_ECC_HAM1_CODE_HW\n");
1820 nand_chip->ecc.mode = NAND_ECC_HW;
Pekon Gupta633deb52013-10-24 18:20:19 +05301821 nand_chip->ecc.bytes = 3;
1822 nand_chip->ecc.size = 512;
1823 nand_chip->ecc.strength = 1;
1824 nand_chip->ecc.calculate = omap_calculate_ecc;
1825 nand_chip->ecc.hwctl = omap_enable_hwecc;
1826 nand_chip->ecc.correct = omap_correct_data;
Pekon Guptab491da72013-10-24 18:20:22 +05301827 /* define ECC layout */
1828 ecclayout->eccbytes = nand_chip->ecc.bytes *
1829 (mtd->writesize /
1830 nand_chip->ecc.size);
1831 if (nand_chip->options & NAND_BUSWIDTH_16)
Pekon Guptaeae39cb2014-02-17 13:11:23 +05301832 oob_index = BADBLOCK_MARKER_LENGTH;
Pekon Guptab491da72013-10-24 18:20:22 +05301833 else
Pekon Guptaeae39cb2014-02-17 13:11:23 +05301834 oob_index = 1;
1835 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++)
1836 ecclayout->eccpos[i] = oob_index;
Pekon Guptaaa6092f2014-02-17 13:11:24 +05301837 /* no reserved-marker in ecclayout for this ecc-scheme */
1838 ecclayout->oobfree->offset =
1839 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
Pekon Guptaa919e512013-10-24 18:20:21 +05301840 break;
1841
1842 case OMAP_ECC_BCH4_CODE_HW_DETECTION_SW:
Pekon Guptaa919e512013-10-24 18:20:21 +05301843 pr_info("nand: using OMAP_ECC_BCH4_CODE_HW_DETECTION_SW\n");
1844 nand_chip->ecc.mode = NAND_ECC_HW;
1845 nand_chip->ecc.size = 512;
1846 nand_chip->ecc.bytes = 7;
1847 nand_chip->ecc.strength = 4;
Pekon Gupta7c977c32014-03-03 15:38:30 +05301848 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
Pekon Gupta32d42a82013-10-24 18:20:23 +05301849 nand_chip->ecc.correct = nand_bch_correct_data;
Pekon Gupta2c9f2362014-02-26 15:53:13 +05301850 nand_chip->ecc.calculate = omap_calculate_ecc_bch;
Pekon Guptab491da72013-10-24 18:20:22 +05301851 /* define ECC layout */
1852 ecclayout->eccbytes = nand_chip->ecc.bytes *
1853 (mtd->writesize /
1854 nand_chip->ecc.size);
Pekon Guptaeae39cb2014-02-17 13:11:23 +05301855 oob_index = BADBLOCK_MARKER_LENGTH;
1856 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++) {
1857 ecclayout->eccpos[i] = oob_index;
1858 if (((i + 1) % nand_chip->ecc.bytes) == 0)
1859 oob_index++;
1860 }
Pekon Guptaaa6092f2014-02-17 13:11:24 +05301861 /* include reserved-marker in ecclayout->oobfree calculation */
1862 ecclayout->oobfree->offset = 1 +
1863 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
Pekon Guptaa919e512013-10-24 18:20:21 +05301864 /* software bch library is used for locating errors */
Pekon Gupta32d42a82013-10-24 18:20:23 +05301865 nand_chip->ecc.priv = nand_bch_init(mtd,
1866 nand_chip->ecc.size,
1867 nand_chip->ecc.bytes,
Roger Quadros7d5929c2014-08-25 16:15:32 -07001868 &ecclayout);
Pekon Gupta32d42a82013-10-24 18:20:23 +05301869 if (!nand_chip->ecc.priv) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001870 dev_err(&info->pdev->dev, "unable to use BCH library\n");
Pekon Guptaa919e512013-10-24 18:20:21 +05301871 err = -EINVAL;
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001872 goto return_error;
Pekon Guptaa919e512013-10-24 18:20:21 +05301873 }
1874 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05301875
1876 case OMAP_ECC_BCH4_CODE_HW:
Pekon Guptaa919e512013-10-24 18:20:21 +05301877 pr_info("nand: using OMAP_ECC_BCH4_CODE_HW ECC scheme\n");
1878 nand_chip->ecc.mode = NAND_ECC_HW;
1879 nand_chip->ecc.size = 512;
1880 /* 14th bit is kept reserved for ROM-code compatibility */
1881 nand_chip->ecc.bytes = 7 + 1;
1882 nand_chip->ecc.strength = 4;
Pekon Gupta7c977c32014-03-03 15:38:30 +05301883 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
Pekon Guptaa919e512013-10-24 18:20:21 +05301884 nand_chip->ecc.correct = omap_elm_correct_data;
Pekon Guptaa4c7ca02014-02-26 15:53:11 +05301885 nand_chip->ecc.calculate = omap_calculate_ecc_bch;
Pekon Guptaa919e512013-10-24 18:20:21 +05301886 nand_chip->ecc.read_page = omap_read_page_bch;
1887 nand_chip->ecc.write_page = omap_write_page_bch;
Pekon Guptab491da72013-10-24 18:20:22 +05301888 /* define ECC layout */
1889 ecclayout->eccbytes = nand_chip->ecc.bytes *
1890 (mtd->writesize /
1891 nand_chip->ecc.size);
Pekon Guptaeae39cb2014-02-17 13:11:23 +05301892 oob_index = BADBLOCK_MARKER_LENGTH;
1893 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++)
1894 ecclayout->eccpos[i] = oob_index;
Pekon Guptaaa6092f2014-02-17 13:11:24 +05301895 /* reserved marker already included in ecclayout->eccbytes */
1896 ecclayout->oobfree->offset =
1897 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
Ezequiel García93af53b2014-09-20 17:53:12 +01001898
1899 err = elm_config(info->elm_dev, BCH4_ECC,
1900 info->mtd.writesize / nand_chip->ecc.size,
1901 nand_chip->ecc.size, nand_chip->ecc.bytes);
1902 if (err < 0)
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301903 goto return_error;
Pekon Guptaa919e512013-10-24 18:20:21 +05301904 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05301905
1906 case OMAP_ECC_BCH8_CODE_HW_DETECTION_SW:
Pekon Guptaa919e512013-10-24 18:20:21 +05301907 pr_info("nand: using OMAP_ECC_BCH8_CODE_HW_DETECTION_SW\n");
1908 nand_chip->ecc.mode = NAND_ECC_HW;
1909 nand_chip->ecc.size = 512;
1910 nand_chip->ecc.bytes = 13;
1911 nand_chip->ecc.strength = 8;
Pekon Gupta7c977c32014-03-03 15:38:30 +05301912 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
Pekon Gupta32d42a82013-10-24 18:20:23 +05301913 nand_chip->ecc.correct = nand_bch_correct_data;
Pekon Gupta7bcd1dc2014-02-26 15:53:14 +05301914 nand_chip->ecc.calculate = omap_calculate_ecc_bch;
Pekon Guptab491da72013-10-24 18:20:22 +05301915 /* define ECC layout */
1916 ecclayout->eccbytes = nand_chip->ecc.bytes *
1917 (mtd->writesize /
1918 nand_chip->ecc.size);
Pekon Guptaeae39cb2014-02-17 13:11:23 +05301919 oob_index = BADBLOCK_MARKER_LENGTH;
1920 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++) {
1921 ecclayout->eccpos[i] = oob_index;
1922 if (((i + 1) % nand_chip->ecc.bytes) == 0)
1923 oob_index++;
1924 }
Pekon Guptaaa6092f2014-02-17 13:11:24 +05301925 /* include reserved-marker in ecclayout->oobfree calculation */
1926 ecclayout->oobfree->offset = 1 +
1927 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
Pekon Guptaa919e512013-10-24 18:20:21 +05301928 /* software bch library is used for locating errors */
Pekon Gupta32d42a82013-10-24 18:20:23 +05301929 nand_chip->ecc.priv = nand_bch_init(mtd,
1930 nand_chip->ecc.size,
1931 nand_chip->ecc.bytes,
Roger Quadros7d5929c2014-08-25 16:15:32 -07001932 &ecclayout);
Pekon Gupta32d42a82013-10-24 18:20:23 +05301933 if (!nand_chip->ecc.priv) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01001934 dev_err(&info->pdev->dev, "unable to use BCH library\n");
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001935 err = -EINVAL;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301936 goto return_error;
Ivan Djelic0e618ef2012-04-30 12:17:18 +02001937 }
Pekon Guptaa919e512013-10-24 18:20:21 +05301938 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05301939
1940 case OMAP_ECC_BCH8_CODE_HW:
Pekon Guptaa919e512013-10-24 18:20:21 +05301941 pr_info("nand: using OMAP_ECC_BCH8_CODE_HW ECC scheme\n");
1942 nand_chip->ecc.mode = NAND_ECC_HW;
1943 nand_chip->ecc.size = 512;
1944 /* 14th bit is kept reserved for ROM-code compatibility */
1945 nand_chip->ecc.bytes = 13 + 1;
1946 nand_chip->ecc.strength = 8;
Pekon Gupta7c977c32014-03-03 15:38:30 +05301947 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
Pekon Guptaa919e512013-10-24 18:20:21 +05301948 nand_chip->ecc.correct = omap_elm_correct_data;
Pekon Guptaa4c7ca02014-02-26 15:53:11 +05301949 nand_chip->ecc.calculate = omap_calculate_ecc_bch;
Pekon Guptaa919e512013-10-24 18:20:21 +05301950 nand_chip->ecc.read_page = omap_read_page_bch;
1951 nand_chip->ecc.write_page = omap_write_page_bch;
Ezequiel García93af53b2014-09-20 17:53:12 +01001952
1953 err = elm_config(info->elm_dev, BCH8_ECC,
1954 info->mtd.writesize / nand_chip->ecc.size,
1955 nand_chip->ecc.size, nand_chip->ecc.bytes);
1956 if (err < 0)
Pekon Gupta70ba6d72013-10-24 18:20:25 +05301957 goto return_error;
Ezequiel García93af53b2014-09-20 17:53:12 +01001958
Pekon Guptab491da72013-10-24 18:20:22 +05301959 /* define ECC layout */
1960 ecclayout->eccbytes = nand_chip->ecc.bytes *
1961 (mtd->writesize /
1962 nand_chip->ecc.size);
Pekon Guptaeae39cb2014-02-17 13:11:23 +05301963 oob_index = BADBLOCK_MARKER_LENGTH;
1964 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++)
1965 ecclayout->eccpos[i] = oob_index;
Pekon Guptaaa6092f2014-02-17 13:11:24 +05301966 /* reserved marker already included in ecclayout->eccbytes */
1967 ecclayout->oobfree->offset =
1968 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
Pekon Guptaa919e512013-10-24 18:20:21 +05301969 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05301970
pekon gupta9748fff2014-03-24 16:50:05 +05301971 case OMAP_ECC_BCH16_CODE_HW:
pekon gupta9748fff2014-03-24 16:50:05 +05301972 pr_info("using OMAP_ECC_BCH16_CODE_HW ECC scheme\n");
1973 nand_chip->ecc.mode = NAND_ECC_HW;
1974 nand_chip->ecc.size = 512;
1975 nand_chip->ecc.bytes = 26;
1976 nand_chip->ecc.strength = 16;
1977 nand_chip->ecc.hwctl = omap_enable_hwecc_bch;
1978 nand_chip->ecc.correct = omap_elm_correct_data;
1979 nand_chip->ecc.calculate = omap_calculate_ecc_bch;
1980 nand_chip->ecc.read_page = omap_read_page_bch;
1981 nand_chip->ecc.write_page = omap_write_page_bch;
Ezequiel García93af53b2014-09-20 17:53:12 +01001982
1983 err = elm_config(info->elm_dev, BCH16_ECC,
1984 info->mtd.writesize / nand_chip->ecc.size,
1985 nand_chip->ecc.size, nand_chip->ecc.bytes);
1986 if (err < 0)
pekon gupta9748fff2014-03-24 16:50:05 +05301987 goto return_error;
Ezequiel García93af53b2014-09-20 17:53:12 +01001988
pekon gupta9748fff2014-03-24 16:50:05 +05301989 /* define ECC layout */
1990 ecclayout->eccbytes = nand_chip->ecc.bytes *
1991 (mtd->writesize /
1992 nand_chip->ecc.size);
1993 oob_index = BADBLOCK_MARKER_LENGTH;
1994 for (i = 0; i < ecclayout->eccbytes; i++, oob_index++)
1995 ecclayout->eccpos[i] = oob_index;
1996 /* reserved marker already included in ecclayout->eccbytes */
1997 ecclayout->oobfree->offset =
1998 ecclayout->eccpos[ecclayout->eccbytes - 1] + 1;
1999 break;
Pekon Guptaa919e512013-10-24 18:20:21 +05302000 default:
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01002001 dev_err(&info->pdev->dev, "invalid or unsupported ECC scheme\n");
Pekon Guptaa919e512013-10-24 18:20:21 +05302002 err = -EINVAL;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302003 goto return_error;
Sukumar Ghoraif3d73f32011-01-28 15:42:08 +05302004 }
Vimal Singh67ce04b2009-05-12 13:47:03 -07002005
Roger Quadros7d5929c2014-08-25 16:15:32 -07002006 if (info->ecc_opt == OMAP_ECC_HAM1_CODE_SW)
2007 goto scan_tail;
2008
Pekon Guptabb38eef2014-02-17 13:11:25 +05302009 /* all OOB bytes from oobfree->offset till end off OOB are free */
2010 ecclayout->oobfree->length = mtd->oobsize - ecclayout->oobfree->offset;
Pekon Guptab491da72013-10-24 18:20:22 +05302011 /* check if NAND device's OOB is enough to store ECC signatures */
2012 if (mtd->oobsize < (ecclayout->eccbytes + BADBLOCK_MARKER_LENGTH)) {
Ezequiel Garcíad2f08c72014-09-20 17:53:13 +01002013 dev_err(&info->pdev->dev,
2014 "not enough OOB bytes required = %d, available=%d\n",
2015 ecclayout->eccbytes, mtd->oobsize);
Pekon Guptab491da72013-10-24 18:20:22 +05302016 err = -EINVAL;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302017 goto return_error;
Sukumar Ghoraif040d332011-01-28 15:42:09 +05302018 }
Roger Quadros7d5929c2014-08-25 16:15:32 -07002019 nand_chip->ecc.layout = ecclayout;
Sukumar Ghorai1b0b323c2011-01-28 15:42:04 +05302020
Roger Quadros7d5929c2014-08-25 16:15:32 -07002021scan_tail:
Jan Weitzela80f1c12011-04-19 16:15:34 +02002022 /* second phase scan */
Pekon Gupta633deb52013-10-24 18:20:19 +05302023 if (nand_scan_tail(mtd)) {
Jan Weitzela80f1c12011-04-19 16:15:34 +02002024 err = -ENXIO;
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302025 goto return_error;
Jan Weitzela80f1c12011-04-19 16:15:34 +02002026 }
2027
Brian Norrisa61ae812015-10-30 20:33:25 -07002028 mtd_device_register(mtd, pdata->parts, pdata->nr_parts);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002029
Pekon Gupta633deb52013-10-24 18:20:19 +05302030 platform_set_drvdata(pdev, mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002031
2032 return 0;
2033
Pekon Gupta70ba6d72013-10-24 18:20:25 +05302034return_error:
Russell King763e7352012-04-25 00:16:00 +01002035 if (info->dma)
2036 dma_release_channel(info->dma);
Pekon Gupta32d42a82013-10-24 18:20:23 +05302037 if (nand_chip->ecc.priv) {
2038 nand_bch_free(nand_chip->ecc.priv);
2039 nand_chip->ecc.priv = NULL;
2040 }
Vimal Singh67ce04b2009-05-12 13:47:03 -07002041 return err;
2042}
2043
2044static int omap_nand_remove(struct platform_device *pdev)
2045{
2046 struct mtd_info *mtd = platform_get_drvdata(pdev);
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +01002047 struct nand_chip *nand_chip = mtd_to_nand(mtd);
Boris BREZILLON4578ea92015-12-10 08:59:48 +01002048 struct omap_nand_info *info = mtd_to_omap(mtd);
Pekon Gupta32d42a82013-10-24 18:20:23 +05302049 if (nand_chip->ecc.priv) {
2050 nand_bch_free(nand_chip->ecc.priv);
2051 nand_chip->ecc.priv = NULL;
2052 }
Russell King763e7352012-04-25 00:16:00 +01002053 if (info->dma)
2054 dma_release_channel(info->dma);
Pekon Gupta633deb52013-10-24 18:20:19 +05302055 nand_release(mtd);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002056 return 0;
2057}
2058
2059static struct platform_driver omap_nand_driver = {
2060 .probe = omap_nand_probe,
2061 .remove = omap_nand_remove,
2062 .driver = {
2063 .name = DRIVER_NAME,
Vimal Singh67ce04b2009-05-12 13:47:03 -07002064 },
2065};
2066
Axel Linf99640d2011-11-27 20:45:03 +08002067module_platform_driver(omap_nand_driver);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002068
Axel Linc804c732011-03-07 11:04:24 +08002069MODULE_ALIAS("platform:" DRIVER_NAME);
Vimal Singh67ce04b2009-05-12 13:47:03 -07002070MODULE_LICENSE("GPL");
2071MODULE_DESCRIPTION("Glue layer for NAND flash on TI OMAP boards");