blob: 4f0c0b954686cbf5e980f761b5b9bd4f7bc2df9a [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -070036#include <linux/atomic.h>
Gleb Natapovc5cc4212012-08-05 15:58:30 +030037#include <linux/jump_label.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030038#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030039#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030040#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030041#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020042#include "cpuid.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030043
Marcelo Tosattib682b812009-02-10 20:41:41 -020044#ifndef CONFIG_X86_64
45#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
46#else
47#define mod_64(x, y) ((x) % (y))
48#endif
49
Eddie Dong97222cc2007-09-12 10:58:04 +030050#define PRId64 "d"
51#define PRIx64 "llx"
52#define PRIu64 "u"
53#define PRIo64 "o"
54
55#define APIC_BUS_CYCLE_NS 1
56
57/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
58#define apic_debug(fmt, arg...)
59
60#define APIC_LVT_NUM 6
61/* 14 is the version for Xeon and Pentium 8.4.8*/
62#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
63#define LAPIC_MMIO_LENGTH (1 << 12)
64/* followed define is not in apicdef.h */
65#define APIC_SHORT_MASK 0xc0000
66#define APIC_DEST_NOSHORT 0x0
67#define APIC_DEST_MASK 0x800
68#define MAX_APIC_VECTOR 256
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +090069#define APIC_VECTORS_PER_REG 32
Eddie Dong97222cc2007-09-12 10:58:04 +030070
Nadav Amit394457a2014-10-03 00:30:52 +030071#define APIC_BROADCAST 0xFF
72#define X2APIC_BROADCAST 0xFFFFFFFFul
73
Eddie Dong97222cc2007-09-12 10:58:04 +030074#define VEC_POS(v) ((v) & (32 - 1))
75#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080076
Eddie Dong97222cc2007-09-12 10:58:04 +030077static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
78{
79 *((u32 *) (apic->regs + reg_off)) = val;
80}
81
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030082static inline int apic_test_vector(int vec, void *bitmap)
83{
84 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
85}
86
Yang Zhang10606912013-04-11 19:21:38 +080087bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
88{
89 struct kvm_lapic *apic = vcpu->arch.apic;
90
91 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
92 apic_test_vector(vector, apic->regs + APIC_IRR);
93}
94
Eddie Dong97222cc2007-09-12 10:58:04 +030095static inline void apic_set_vector(int vec, void *bitmap)
96{
97 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
98}
99
100static inline void apic_clear_vector(int vec, void *bitmap)
101{
102 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
103}
104
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300105static inline int __apic_test_and_set_vector(int vec, void *bitmap)
106{
107 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
108}
109
110static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
111{
112 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
113}
114
Gleb Natapovc5cc4212012-08-05 15:58:30 +0300115struct static_key_deferred apic_hw_disabled __read_mostly;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +0300116struct static_key_deferred apic_sw_disabled __read_mostly;
117
Eddie Dong97222cc2007-09-12 10:58:04 +0300118static inline int apic_enabled(struct kvm_lapic *apic)
119{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300120 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
Gleb Natapov54e98182012-08-05 15:58:32 +0300121}
122
Eddie Dong97222cc2007-09-12 10:58:04 +0300123#define LVT_MASK \
124 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
125
126#define LINT_MASK \
127 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
128 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
129
130static inline int kvm_apic_id(struct kvm_lapic *apic)
131{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300132 return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
Eddie Dong97222cc2007-09-12 10:58:04 +0300133}
134
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300135static void recalculate_apic_map(struct kvm *kvm)
136{
137 struct kvm_apic_map *new, *old = NULL;
138 struct kvm_vcpu *vcpu;
139 int i;
140
141 new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
142
143 mutex_lock(&kvm->arch.apic_map_lock);
144
145 if (!new)
146 goto out;
147
148 new->ldr_bits = 8;
149 /* flat mode is default */
150 new->cid_shift = 8;
151 new->cid_mask = 0;
152 new->lid_mask = 0xff;
Nadav Amit394457a2014-10-03 00:30:52 +0300153 new->broadcast = APIC_BROADCAST;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300154
155 kvm_for_each_vcpu(i, vcpu, kvm) {
156 struct kvm_lapic *apic = vcpu->arch.apic;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300157
158 if (!kvm_apic_present(vcpu))
159 continue;
160
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300161 if (apic_x2apic_mode(apic)) {
162 new->ldr_bits = 32;
163 new->cid_shift = 16;
Radim Krčmář45c30942014-11-27 20:03:13 +0100164 new->cid_mask = new->lid_mask = 0xffff;
Nadav Amit394457a2014-10-03 00:30:52 +0300165 new->broadcast = X2APIC_BROADCAST;
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100166 } else if (kvm_apic_get_reg(apic, APIC_LDR)) {
Nadav Amit173beed2014-11-02 11:54:54 +0200167 if (kvm_apic_get_reg(apic, APIC_DFR) ==
168 APIC_DFR_CLUSTER) {
169 new->cid_shift = 4;
170 new->cid_mask = 0xf;
171 new->lid_mask = 0xf;
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100172 } else {
173 new->cid_shift = 8;
174 new->cid_mask = 0;
175 new->lid_mask = 0xff;
Nadav Amit173beed2014-11-02 11:54:54 +0200176 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300177 }
Paolo Bonzinia3e339e2014-11-06 10:51:45 +0100178
179 /*
180 * All APICs have to be configured in the same mode by an OS.
181 * We take advatage of this while building logical id loockup
182 * table. After reset APICs are in software disabled mode, so if
183 * we find apic with different setting we assume this is the mode
184 * OS wants all apics to be in; build lookup table accordingly.
185 */
186 if (kvm_apic_sw_enabled(apic))
187 break;
Nadav Amit173beed2014-11-02 11:54:54 +0200188 }
189
190 kvm_for_each_vcpu(i, vcpu, kvm) {
191 struct kvm_lapic *apic = vcpu->arch.apic;
192 u16 cid, lid;
Radim Krčmář25995e52014-11-27 23:30:19 +0100193 u32 ldr, aid;
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300194
Radim Krčmář25995e52014-11-27 23:30:19 +0100195 aid = kvm_apic_id(apic);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300196 ldr = kvm_apic_get_reg(apic, APIC_LDR);
197 cid = apic_cluster_id(new, ldr);
198 lid = apic_logical_id(new, ldr);
199
Radim Krčmář25995e52014-11-27 23:30:19 +0100200 if (aid < ARRAY_SIZE(new->phys_map))
201 new->phys_map[aid] = apic;
202 if (lid && cid < ARRAY_SIZE(new->logical_map))
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300203 new->logical_map[cid][ffs(lid) - 1] = apic;
204 }
205out:
206 old = rcu_dereference_protected(kvm->arch.apic_map,
207 lockdep_is_held(&kvm->arch.apic_map_lock));
208 rcu_assign_pointer(kvm->arch.apic_map, new);
209 mutex_unlock(&kvm->arch.apic_map_lock);
210
211 if (old)
212 kfree_rcu(old, rcu);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800213
Yang Zhang3d81bc72013-04-11 19:25:13 +0800214 kvm_vcpu_request_scan_ioapic(kvm);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300215}
216
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300217static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
218{
Radim Krčmáře4627552014-10-30 15:06:45 +0100219 bool enabled = val & APIC_SPIV_APIC_ENABLED;
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300220
221 apic_set_reg(apic, APIC_SPIV, val);
Radim Krčmáře4627552014-10-30 15:06:45 +0100222
223 if (enabled != apic->sw_enabled) {
224 apic->sw_enabled = enabled;
225 if (enabled) {
Nadav Amit1e1b6c22014-08-19 00:03:00 +0300226 static_key_slow_dec_deferred(&apic_sw_disabled);
227 recalculate_apic_map(apic->vcpu->kvm);
228 } else
229 static_key_slow_inc(&apic_sw_disabled.key);
230 }
231}
232
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300233static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
234{
235 apic_set_reg(apic, APIC_ID, id << 24);
236 recalculate_apic_map(apic->vcpu->kvm);
237}
238
239static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
240{
241 apic_set_reg(apic, APIC_LDR, id);
242 recalculate_apic_map(apic->vcpu->kvm);
243}
244
Eddie Dong97222cc2007-09-12 10:58:04 +0300245static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
246{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300247 return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
Eddie Dong97222cc2007-09-12 10:58:04 +0300248}
249
250static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
251{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300252 return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
Eddie Dong97222cc2007-09-12 10:58:04 +0300253}
254
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800255static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
256{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100257 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_ONESHOT;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800258}
259
Eddie Dong97222cc2007-09-12 10:58:04 +0300260static inline int apic_lvtt_period(struct kvm_lapic *apic)
261{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100262 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_PERIODIC;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800263}
264
265static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
266{
Radim Krčmářf30ebc32014-10-30 15:06:47 +0100267 return apic->lapic_timer.timer_mode == APIC_LVT_TIMER_TSCDEADLINE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300268}
269
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200270static inline int apic_lvt_nmi_mode(u32 lvt_val)
271{
272 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
273}
274
Gleb Natapovfc61b802009-07-05 17:39:35 +0300275void kvm_apic_set_version(struct kvm_vcpu *vcpu)
276{
277 struct kvm_lapic *apic = vcpu->arch.apic;
278 struct kvm_cpuid_entry2 *feat;
279 u32 v = APIC_VERSION;
280
Gleb Natapovc48f1492012-08-05 15:58:33 +0300281 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapovfc61b802009-07-05 17:39:35 +0300282 return;
283
284 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
285 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
286 v |= APIC_LVR_DIRECTED_EOI;
287 apic_set_reg(apic, APIC_LVR, v);
288}
289
Mathias Krausef1d24832012-08-30 01:30:18 +0200290static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800291 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300292 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
293 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
294 LINT_MASK, LINT_MASK, /* LVT0-1 */
295 LVT_MASK /* LVTERR */
296};
297
298static int find_highest_vector(void *bitmap)
299{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900300 int vec;
301 u32 *reg;
Eddie Dong97222cc2007-09-12 10:58:04 +0300302
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900303 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
304 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
305 reg = bitmap + REG_POS(vec);
306 if (*reg)
307 return fls(*reg) - 1 + vec;
308 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300309
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900310 return -1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300311}
312
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300313static u8 count_vectors(void *bitmap)
314{
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900315 int vec;
316 u32 *reg;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300317 u8 count = 0;
Takuya Yoshikawaecba9a52012-09-05 19:30:01 +0900318
319 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
320 reg = bitmap + REG_POS(vec);
321 count += hweight32(*reg);
322 }
323
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300324 return count;
325}
326
Yang Zhanga20ed542013-04-11 19:25:15 +0800327void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
328{
329 u32 i, pir_val;
330 struct kvm_lapic *apic = vcpu->arch.apic;
331
332 for (i = 0; i <= 7; i++) {
333 pir_val = xchg(&pir[i], 0);
334 if (pir_val)
335 *((u32 *)(apic->regs + APIC_IRR + i * 0x10)) |= pir_val;
336 }
337}
338EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
339
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200340static inline void apic_set_irr(int vec, struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300341{
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200342 apic_set_vector(vec, apic->regs + APIC_IRR);
Nadav Amitf210f752014-11-16 23:49:07 +0200343 /*
344 * irr_pending must be true if any interrupt is pending; set it after
345 * APIC_IRR to avoid race with apic_clear_irr
346 */
347 apic->irr_pending = true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300348}
349
Gleb Natapov33e4c682009-06-11 11:06:51 +0300350static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300351{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300352 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300353}
354
355static inline int apic_find_highest_irr(struct kvm_lapic *apic)
356{
357 int result;
358
Yang Zhangc7c9c562013-01-25 10:18:51 +0800359 /*
360 * Note that irr_pending is just a hint. It will be always
361 * true with virtual interrupt delivery enabled.
362 */
Gleb Natapov33e4c682009-06-11 11:06:51 +0300363 if (!apic->irr_pending)
364 return -1;
365
Yang Zhang5a717852013-04-11 19:25:16 +0800366 kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
Gleb Natapov33e4c682009-06-11 11:06:51 +0300367 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300368 ASSERT(result == -1 || result >= 16);
369
370 return result;
371}
372
Gleb Natapov33e4c682009-06-11 11:06:51 +0300373static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
374{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800375 struct kvm_vcpu *vcpu;
376
377 vcpu = apic->vcpu;
378
Nadav Amitf210f752014-11-16 23:49:07 +0200379 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm))) {
Wanpeng Li56cc2402014-08-05 12:42:24 +0800380 /* try to update RVI */
Nadav Amitf210f752014-11-16 23:49:07 +0200381 apic_clear_vector(vec, apic->regs + APIC_IRR);
Wanpeng Li56cc2402014-08-05 12:42:24 +0800382 kvm_make_request(KVM_REQ_EVENT, vcpu);
Nadav Amitf210f752014-11-16 23:49:07 +0200383 } else {
384 apic->irr_pending = false;
385 apic_clear_vector(vec, apic->regs + APIC_IRR);
386 if (apic_search_irr(apic) != -1)
387 apic->irr_pending = true;
Wanpeng Li56cc2402014-08-05 12:42:24 +0800388 }
Gleb Natapov33e4c682009-06-11 11:06:51 +0300389}
390
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300391static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
392{
Wanpeng Li56cc2402014-08-05 12:42:24 +0800393 struct kvm_vcpu *vcpu;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200394
Wanpeng Li56cc2402014-08-05 12:42:24 +0800395 if (__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
396 return;
397
398 vcpu = apic->vcpu;
399
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300400 /*
Wanpeng Li56cc2402014-08-05 12:42:24 +0800401 * With APIC virtualization enabled, all caching is disabled
402 * because the processor can modify ISR under the hood. Instead
403 * just set SVI.
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300404 */
Wanpeng Li56cc2402014-08-05 12:42:24 +0800405 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm)))
406 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, vec);
407 else {
408 ++apic->isr_count;
409 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
410 /*
411 * ISR (in service register) bit is set when injecting an interrupt.
412 * The highest vector is injected. Thus the latest bit set matches
413 * the highest bit in ISR.
414 */
415 apic->highest_isr_cache = vec;
416 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300417}
418
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200419static inline int apic_find_highest_isr(struct kvm_lapic *apic)
420{
421 int result;
422
423 /*
424 * Note that isr_count is always 1, and highest_isr_cache
425 * is always -1, with APIC virtualization enabled.
426 */
427 if (!apic->isr_count)
428 return -1;
429 if (likely(apic->highest_isr_cache != -1))
430 return apic->highest_isr_cache;
431
432 result = find_highest_vector(apic->regs + APIC_ISR);
433 ASSERT(result == -1 || result >= 16);
434
435 return result;
436}
437
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300438static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
439{
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200440 struct kvm_vcpu *vcpu;
441 if (!__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
442 return;
443
444 vcpu = apic->vcpu;
445
446 /*
447 * We do get here for APIC virtualization enabled if the guest
448 * uses the Hyper-V APIC enlightenment. In this case we may need
449 * to trigger a new interrupt delivery by writing the SVI field;
450 * on the other hand isr_count and highest_isr_cache are unused
451 * and must be left alone.
452 */
453 if (unlikely(kvm_apic_vid_enabled(vcpu->kvm)))
454 kvm_x86_ops->hwapic_isr_update(vcpu->kvm,
455 apic_find_highest_isr(apic));
456 else {
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300457 --apic->isr_count;
Paolo Bonzinifc57ac22014-05-14 17:40:58 +0200458 BUG_ON(apic->isr_count < 0);
459 apic->highest_isr_cache = -1;
460 }
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300461}
462
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800463int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
464{
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800465 int highest_irr;
466
Gleb Natapov33e4c682009-06-11 11:06:51 +0300467 /* This may race with setting of irr in __apic_accept_irq() and
468 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
469 * will cause vmexit immediately and the value will be recalculated
470 * on the next vmentry.
471 */
Gleb Natapovc48f1492012-08-05 15:58:33 +0300472 if (!kvm_vcpu_has_lapic(vcpu))
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800473 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +0300474 highest_irr = apic_find_highest_irr(vcpu->arch.apic);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800475
476 return highest_irr;
477}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800478
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200479static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800480 int vector, int level, int trig_mode,
481 unsigned long *dest_map);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200482
Yang Zhangb4f22252013-04-11 19:21:37 +0800483int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
484 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300485{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800486 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800487
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200488 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
Yang Zhangb4f22252013-04-11 19:21:37 +0800489 irq->level, irq->trig_mode, dest_map);
Eddie Dong97222cc2007-09-12 10:58:04 +0300490}
491
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300492static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
493{
494
495 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
496 sizeof(val));
497}
498
499static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
500{
501
502 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
503 sizeof(*val));
504}
505
506static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
507{
508 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
509}
510
511static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
512{
513 u8 val;
514 if (pv_eoi_get_user(vcpu, &val) < 0)
515 apic_debug("Can't read EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800516 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300517 return val & 0x1;
518}
519
520static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
521{
522 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
523 apic_debug("Can't set EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800524 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300525 return;
526 }
527 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
528}
529
530static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
531{
532 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
533 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
Chen Fan96893972014-01-02 17:14:11 +0800534 (unsigned long long)vcpu->arch.pv_eoi.msr_val);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300535 return;
536 }
537 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
538}
539
Yang Zhangcf9e65b2013-04-11 19:25:14 +0800540void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
541{
542 struct kvm_lapic *apic = vcpu->arch.apic;
543 int i;
544
545 for (i = 0; i < 8; i++)
546 apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
547}
548
Eddie Dong97222cc2007-09-12 10:58:04 +0300549static void apic_update_ppr(struct kvm_lapic *apic)
550{
Avi Kivity3842d132010-07-27 12:30:24 +0300551 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300552 int isr;
553
Gleb Natapovc48f1492012-08-05 15:58:33 +0300554 old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
555 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300556 isr = apic_find_highest_isr(apic);
557 isrv = (isr != -1) ? isr : 0;
558
559 if ((tpr & 0xf0) >= (isrv & 0xf0))
560 ppr = tpr & 0xff;
561 else
562 ppr = isrv & 0xf0;
563
564 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
565 apic, ppr, isr, isrv);
566
Avi Kivity3842d132010-07-27 12:30:24 +0300567 if (old_ppr != ppr) {
568 apic_set_reg(apic, APIC_PROCPRI, ppr);
Avi Kivity83bcacb2010-10-25 15:23:55 +0200569 if (ppr < old_ppr)
570 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +0300571 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300572}
573
574static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
575{
576 apic_set_reg(apic, APIC_TASKPRI, tpr);
577 apic_update_ppr(apic);
578}
579
Nadav Amit394457a2014-10-03 00:30:52 +0300580static int kvm_apic_broadcast(struct kvm_lapic *apic, u32 dest)
Eddie Dong97222cc2007-09-12 10:58:04 +0300581{
Nadav Amit394457a2014-10-03 00:30:52 +0300582 return dest == (apic_x2apic_mode(apic) ?
583 X2APIC_BROADCAST : APIC_BROADCAST);
Eddie Dong97222cc2007-09-12 10:58:04 +0300584}
585
Nadav Amit394457a2014-10-03 00:30:52 +0300586int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u32 dest)
587{
588 return kvm_apic_id(apic) == dest || kvm_apic_broadcast(apic, dest);
589}
590
591int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u32 mda)
Eddie Dong97222cc2007-09-12 10:58:04 +0300592{
593 int result = 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300594 u32 logical_id;
595
Nadav Amit394457a2014-10-03 00:30:52 +0300596 if (kvm_apic_broadcast(apic, mda))
597 return 1;
598
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300599 if (apic_x2apic_mode(apic)) {
Gleb Natapovc48f1492012-08-05 15:58:33 +0300600 logical_id = kvm_apic_get_reg(apic, APIC_LDR);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300601 return logical_id & mda;
602 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300603
Gleb Natapovc48f1492012-08-05 15:58:33 +0300604 logical_id = GET_APIC_LOGICAL_ID(kvm_apic_get_reg(apic, APIC_LDR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300605
Gleb Natapovc48f1492012-08-05 15:58:33 +0300606 switch (kvm_apic_get_reg(apic, APIC_DFR)) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300607 case APIC_DFR_FLAT:
608 if (logical_id & mda)
609 result = 1;
610 break;
611 case APIC_DFR_CLUSTER:
612 if (((logical_id >> 4) == (mda >> 0x4))
613 && (logical_id & mda & 0xf))
614 result = 1;
615 break;
616 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200617 apic_debug("Bad DFR vcpu %d: %08x\n",
Gleb Natapovc48f1492012-08-05 15:58:33 +0300618 apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300619 break;
620 }
621
622 return result;
623}
624
Gleb Natapov343f94f2009-03-05 16:34:54 +0200625int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Nadav Amit394457a2014-10-03 00:30:52 +0300626 int short_hand, unsigned int dest, int dest_mode)
Eddie Dong97222cc2007-09-12 10:58:04 +0300627{
628 int result = 0;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800629 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300630
631 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200632 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300633 target, source, dest, dest_mode, short_hand);
634
Zachary Amsdenbd371392010-06-14 11:42:15 -1000635 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300636 switch (short_hand) {
637 case APIC_DEST_NOSHORT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200638 if (dest_mode == 0)
Eddie Dong97222cc2007-09-12 10:58:04 +0300639 /* Physical mode. */
Gleb Natapov343f94f2009-03-05 16:34:54 +0200640 result = kvm_apic_match_physical_addr(target, dest);
641 else
Eddie Dong97222cc2007-09-12 10:58:04 +0300642 /* Logical mode. */
643 result = kvm_apic_match_logical_addr(target, dest);
644 break;
645 case APIC_DEST_SELF:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200646 result = (target == source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300647 break;
648 case APIC_DEST_ALLINC:
649 result = 1;
650 break;
651 case APIC_DEST_ALLBUT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200652 result = (target != source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300653 break;
654 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200655 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
656 short_hand);
Eddie Dong97222cc2007-09-12 10:58:04 +0300657 break;
658 }
659
660 return result;
661}
662
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300663bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
Yang Zhangb4f22252013-04-11 19:21:37 +0800664 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300665{
666 struct kvm_apic_map *map;
667 unsigned long bitmap = 1;
668 struct kvm_lapic **dst;
669 int i;
670 bool ret = false;
671
672 *r = -1;
673
674 if (irq->shorthand == APIC_DEST_SELF) {
Yang Zhangb4f22252013-04-11 19:21:37 +0800675 *r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300676 return true;
677 }
678
679 if (irq->shorthand)
680 return false;
681
682 rcu_read_lock();
683 map = rcu_dereference(kvm->arch.apic_map);
684
685 if (!map)
686 goto out;
687
Nadav Amit394457a2014-10-03 00:30:52 +0300688 if (irq->dest_id == map->broadcast)
689 goto out;
690
Radim Krčmář698f9752014-11-27 20:03:14 +0100691 ret = true;
692
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300693 if (irq->dest_mode == 0) { /* physical mode */
Radim Krčmářfa834e92014-11-27 20:03:12 +0100694 if (irq->dest_id >= ARRAY_SIZE(map->phys_map))
695 goto out;
696
697 dst = &map->phys_map[irq->dest_id];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300698 } else {
699 u32 mda = irq->dest_id << (32 - map->ldr_bits);
Radim Krčmář45c30942014-11-27 20:03:13 +0100700 u16 cid = apic_cluster_id(map, mda);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300701
Radim Krčmář45c30942014-11-27 20:03:13 +0100702 if (cid >= ARRAY_SIZE(map->logical_map))
703 goto out;
704
705 dst = map->logical_map[cid];
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300706
707 bitmap = apic_logical_id(map, mda);
708
709 if (irq->delivery_mode == APIC_DM_LOWEST) {
710 int l = -1;
711 for_each_set_bit(i, &bitmap, 16) {
712 if (!dst[i])
713 continue;
714 if (l < 0)
715 l = i;
716 else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
717 l = i;
718 }
719
720 bitmap = (l >= 0) ? 1 << l : 0;
721 }
722 }
723
724 for_each_set_bit(i, &bitmap, 16) {
725 if (!dst[i])
726 continue;
727 if (*r < 0)
728 *r = 0;
Yang Zhangb4f22252013-04-11 19:21:37 +0800729 *r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300730 }
Gleb Natapov1e08ec42012-09-13 17:19:24 +0300731out:
732 rcu_read_unlock();
733 return ret;
734}
735
Eddie Dong97222cc2007-09-12 10:58:04 +0300736/*
737 * Add a pending IRQ into lapic.
738 * Return 1 if successfully added and 0 if discarded.
739 */
740static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
Yang Zhangb4f22252013-04-11 19:21:37 +0800741 int vector, int level, int trig_mode,
742 unsigned long *dest_map)
Eddie Dong97222cc2007-09-12 10:58:04 +0300743{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200744 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300745 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300746
Paolo Bonzinia183b632014-09-11 11:51:02 +0200747 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
748 trig_mode, vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300749 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300750 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200751 vcpu->arch.apic_arb_prio++;
752 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300753 /* FIXME add logic for vcpu on reset */
754 if (unlikely(!apic_enabled(apic)))
755 break;
756
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200757 result = 1;
758
Yang Zhangb4f22252013-04-11 19:21:37 +0800759 if (dest_map)
760 __set_bit(vcpu->vcpu_id, dest_map);
Avi Kivitya5d36f82009-12-29 12:42:16 +0200761
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200762 if (kvm_x86_ops->deliver_posted_interrupt)
Yang Zhang5a717852013-04-11 19:25:16 +0800763 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
Jan Kiszka11f5cc02013-07-25 09:58:45 +0200764 else {
765 apic_set_irr(vector, apic);
Yang Zhang5a717852013-04-11 19:25:16 +0800766
767 kvm_make_request(KVM_REQ_EVENT, vcpu);
768 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300769 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300770 break;
771
772 case APIC_DM_REMRD:
Raghavendra K T24d21662013-08-26 14:18:35 +0530773 result = 1;
774 vcpu->arch.pv.pv_unhalted = 1;
775 kvm_make_request(KVM_REQ_EVENT, vcpu);
776 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300777 break;
778
779 case APIC_DM_SMI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200780 apic_debug("Ignoring guest SMI\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300781 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800782
Eddie Dong97222cc2007-09-12 10:58:04 +0300783 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200784 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800785 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200786 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300787 break;
788
789 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +0100790 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200791 result = 1;
Jan Kiszka66450a22013-03-13 12:42:34 +0100792 /* assumes that there are only KVM_APIC_INIT/SIPI */
793 apic->pending_events = (1UL << KVM_APIC_INIT);
794 /* make sure pending_events is visible before sending
795 * the request */
796 smp_wmb();
Avi Kivity3842d132010-07-27 12:30:24 +0300797 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300798 kvm_vcpu_kick(vcpu);
799 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200800 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
801 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300802 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300803 break;
804
805 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200806 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
807 vcpu->vcpu_id, vector);
Jan Kiszka66450a22013-03-13 12:42:34 +0100808 result = 1;
809 apic->sipi_vector = vector;
810 /* make sure sipi_vector is visible for the receiver */
811 smp_wmb();
812 set_bit(KVM_APIC_SIPI, &apic->pending_events);
813 kvm_make_request(KVM_REQ_EVENT, vcpu);
814 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300815 break;
816
Jan Kiszka23930f92008-09-26 09:30:52 +0200817 case APIC_DM_EXTINT:
818 /*
819 * Should only be called by kvm_apic_local_deliver() with LVT0,
820 * before NMI watchdog was enabled. Already handled by
821 * kvm_apic_accept_pic_intr().
822 */
823 break;
824
Eddie Dong97222cc2007-09-12 10:58:04 +0300825 default:
826 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
827 delivery_mode);
828 break;
829 }
830 return result;
831}
832
Gleb Natapove1035712009-03-05 16:34:59 +0200833int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300834{
Gleb Natapove1035712009-03-05 16:34:59 +0200835 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800836}
837
Yang Zhangc7c9c562013-01-25 10:18:51 +0800838static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
839{
840 if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
841 kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
842 int trigger_mode;
843 if (apic_test_vector(vector, apic->regs + APIC_TMR))
844 trigger_mode = IOAPIC_LEVEL_TRIG;
845 else
846 trigger_mode = IOAPIC_EDGE_TRIG;
Yang Zhang1fcc7892013-04-11 19:21:35 +0800847 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
Yang Zhangc7c9c562013-01-25 10:18:51 +0800848 }
849}
850
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300851static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300852{
853 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300854
855 trace_kvm_eoi(apic, vector);
856
Eddie Dong97222cc2007-09-12 10:58:04 +0300857 /*
858 * Not every write EOI will has corresponding ISR,
859 * one example is when Kernel check timer on setup_IO_APIC
860 */
861 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300862 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300863
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300864 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300865 apic_update_ppr(apic);
866
Yang Zhangc7c9c562013-01-25 10:18:51 +0800867 kvm_ioapic_send_eoi(apic, vector);
Avi Kivity3842d132010-07-27 12:30:24 +0300868 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300869 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300870}
871
Yang Zhangc7c9c562013-01-25 10:18:51 +0800872/*
873 * this interface assumes a trap-like exit, which has already finished
874 * desired side effect including vISR and vPPR update.
875 */
876void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
877{
878 struct kvm_lapic *apic = vcpu->arch.apic;
879
880 trace_kvm_eoi(apic, vector);
881
882 kvm_ioapic_send_eoi(apic, vector);
883 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
884}
885EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
886
Eddie Dong97222cc2007-09-12 10:58:04 +0300887static void apic_send_ipi(struct kvm_lapic *apic)
888{
Gleb Natapovc48f1492012-08-05 15:58:33 +0300889 u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
890 u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200891 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300892
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200893 irq.vector = icr_low & APIC_VECTOR_MASK;
894 irq.delivery_mode = icr_low & APIC_MODE_MASK;
895 irq.dest_mode = icr_low & APIC_DEST_MASK;
896 irq.level = icr_low & APIC_INT_ASSERT;
897 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
898 irq.shorthand = icr_low & APIC_SHORT_MASK;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300899 if (apic_x2apic_mode(apic))
900 irq.dest_id = icr_high;
901 else
902 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300903
Gleb Natapov1000ff82009-07-07 16:00:57 +0300904 trace_kvm_apic_ipi(icr_low, irq.dest_id);
905
Eddie Dong97222cc2007-09-12 10:58:04 +0300906 apic_debug("icr_high 0x%x, icr_low 0x%x, "
907 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
908 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400909 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200910 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
911 irq.vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300912
Yang Zhangb4f22252013-04-11 19:21:37 +0800913 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
Eddie Dong97222cc2007-09-12 10:58:04 +0300914}
915
916static u32 apic_get_tmcct(struct kvm_lapic *apic)
917{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200918 ktime_t remaining;
919 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200920 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300921
922 ASSERT(apic != NULL);
923
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200924 /* if initial count is 0, current count should also be 0 */
Andy Honigb963a222013-11-19 14:12:18 -0800925 if (kvm_apic_get_reg(apic, APIC_TMICT) == 0 ||
926 apic->lapic_timer.period == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200927 return 0;
928
Marcelo Tosattiace15462009-10-08 10:55:03 -0300929 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200930 if (ktime_to_ns(remaining) < 0)
931 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300932
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300933 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
934 tmcct = div64_u64(ns,
935 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300936
937 return tmcct;
938}
939
Avi Kivityb209749f2007-10-22 16:50:39 +0200940static void __report_tpr_access(struct kvm_lapic *apic, bool write)
941{
942 struct kvm_vcpu *vcpu = apic->vcpu;
943 struct kvm_run *run = vcpu->run;
944
Avi Kivitya8eeb042010-05-10 12:34:53 +0300945 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300946 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200947 run->tpr_access.is_write = write;
948}
949
950static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
951{
952 if (apic->vcpu->arch.tpr_access_reporting)
953 __report_tpr_access(apic, write);
954}
955
Eddie Dong97222cc2007-09-12 10:58:04 +0300956static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
957{
958 u32 val = 0;
959
960 if (offset >= LAPIC_MMIO_LENGTH)
961 return 0;
962
963 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300964 case APIC_ID:
965 if (apic_x2apic_mode(apic))
966 val = kvm_apic_id(apic);
967 else
968 val = kvm_apic_id(apic) << 24;
969 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300970 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200971 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300972 break;
973
974 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800975 if (apic_lvtt_tscdeadline(apic))
976 return 0;
977
Eddie Dong97222cc2007-09-12 10:58:04 +0300978 val = apic_get_tmcct(apic);
979 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +0300980 case APIC_PROCPRI:
981 apic_update_ppr(apic);
Gleb Natapovc48f1492012-08-05 15:58:33 +0300982 val = kvm_apic_get_reg(apic, offset);
Avi Kivity4a4541a2012-07-22 17:41:00 +0300983 break;
Avi Kivityb209749f2007-10-22 16:50:39 +0200984 case APIC_TASKPRI:
985 report_tpr_access(apic, false);
986 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300987 default:
Gleb Natapovc48f1492012-08-05 15:58:33 +0300988 val = kvm_apic_get_reg(apic, offset);
Eddie Dong97222cc2007-09-12 10:58:04 +0300989 break;
990 }
991
992 return val;
993}
994
Gregory Haskinsd76685c2009-06-01 12:54:50 -0400995static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
996{
997 return container_of(dev, struct kvm_lapic, dev);
998}
999
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001000static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
1001 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001002{
Eddie Dong97222cc2007-09-12 10:58:04 +03001003 unsigned char alignment = offset & 0xf;
1004 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001005 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001006 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +03001007
1008 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001009 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
1010 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001011 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001012 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001013
1014 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +03001015 apic_debug("KVM_APIC_READ: read reserved register %x\n",
1016 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001017 return 1;
1018 }
1019
Eddie Dong97222cc2007-09-12 10:58:04 +03001020 result = __apic_read(apic, offset & ~0xf);
1021
Marcelo Tosatti229456f2009-06-17 09:22:14 -03001022 trace_kvm_apic_read(offset, result);
1023
Eddie Dong97222cc2007-09-12 10:58:04 +03001024 switch (len) {
1025 case 1:
1026 case 2:
1027 case 4:
1028 memcpy(data, (char *)&result + alignment, len);
1029 break;
1030 default:
1031 printk(KERN_ERR "Local APIC read with len = %x, "
1032 "should be 1,2, or 4 instead\n", len);
1033 break;
1034 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001035 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001036}
1037
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001038static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
1039{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001040 return kvm_apic_hw_enabled(apic) &&
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001041 addr >= apic->base_address &&
1042 addr < apic->base_address + LAPIC_MMIO_LENGTH;
1043}
1044
1045static int apic_mmio_read(struct kvm_io_device *this,
1046 gpa_t address, int len, void *data)
1047{
1048 struct kvm_lapic *apic = to_lapic(this);
1049 u32 offset = address - apic->base_address;
1050
1051 if (!apic_mmio_in_range(apic, address))
1052 return -EOPNOTSUPP;
1053
1054 apic_reg_read(apic, offset, len, data);
1055
1056 return 0;
1057}
1058
Eddie Dong97222cc2007-09-12 10:58:04 +03001059static void update_divide_count(struct kvm_lapic *apic)
1060{
1061 u32 tmp1, tmp2, tdcr;
1062
Gleb Natapovc48f1492012-08-05 15:58:33 +03001063 tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
Eddie Dong97222cc2007-09-12 10:58:04 +03001064 tmp1 = tdcr & 0xf;
1065 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001066 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +03001067
1068 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -04001069 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +03001070}
1071
Radim Krčmář5d87db72014-10-10 19:15:08 +02001072static void apic_timer_expired(struct kvm_lapic *apic)
1073{
1074 struct kvm_vcpu *vcpu = apic->vcpu;
1075 wait_queue_head_t *q = &vcpu->wq;
1076
1077 /*
1078 * Note: KVM_REQ_PENDING_TIMER is implicitly checked in
1079 * vcpu_enter_guest.
1080 */
1081 if (atomic_read(&apic->lapic_timer.pending))
1082 return;
1083
1084 atomic_inc(&apic->lapic_timer.pending);
1085 /* FIXME: this code should not know anything about vcpus */
1086 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1087
1088 if (waitqueue_active(q))
1089 wake_up_interruptible(q);
1090}
1091
Eddie Dong97222cc2007-09-12 10:58:04 +03001092static void start_apic_timer(struct kvm_lapic *apic)
1093{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001094 ktime_t now;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001095 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +02001096
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001097 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Guo Chaod5b0b5b2012-06-28 15:22:57 +08001098 /* lapic timer in oneshot or periodic mode */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001099 now = apic->lapic_timer.timer.base->get_time();
Gleb Natapovc48f1492012-08-05 15:58:33 +03001100 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001101 * APIC_BUS_CYCLE_NS * apic->divide_count;
Jan Kiszka9bc57912011-09-12 14:10:22 +02001102
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001103 if (!apic->lapic_timer.period)
1104 return;
1105 /*
1106 * Do not allow the guest to program periodic timers with small
1107 * interval, since the hrtimers are not throttled by the host
1108 * scheduler.
1109 */
1110 if (apic_lvtt_period(apic)) {
1111 s64 min_period = min_timer_period_us * 1000LL;
1112
1113 if (apic->lapic_timer.period < min_period) {
1114 pr_info_ratelimited(
1115 "kvm: vcpu %i: requested %lld ns "
1116 "lapic timer period limited to %lld ns\n",
1117 apic->vcpu->vcpu_id,
1118 apic->lapic_timer.period, min_period);
1119 apic->lapic_timer.period = min_period;
1120 }
Jan Kiszka9bc57912011-09-12 14:10:22 +02001121 }
Avi Kivity0b975a32008-02-24 14:37:50 +02001122
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001123 hrtimer_start(&apic->lapic_timer.timer,
1124 ktime_add_ns(now, apic->lapic_timer.period),
1125 HRTIMER_MODE_ABS);
Eddie Dong97222cc2007-09-12 10:58:04 +03001126
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001127 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
Eddie Dong97222cc2007-09-12 10:58:04 +03001128 PRIx64 ", "
1129 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001130 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001131 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
Gleb Natapovc48f1492012-08-05 15:58:33 +03001132 kvm_apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001133 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +03001134 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001135 apic->lapic_timer.period)));
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001136 } else if (apic_lvtt_tscdeadline(apic)) {
1137 /* lapic timer in tsc deadline mode */
1138 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1139 u64 ns = 0;
1140 struct kvm_vcpu *vcpu = apic->vcpu;
Zachary Amsdencc578282012-02-03 15:43:50 -02001141 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001142 unsigned long flags;
1143
1144 if (unlikely(!tscdeadline || !this_tsc_khz))
1145 return;
1146
1147 local_irq_save(flags);
1148
1149 now = apic->lapic_timer.timer.base->get_time();
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001150 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001151 if (likely(tscdeadline > guest_tsc)) {
1152 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1153 do_div(ns, this_tsc_khz);
Radim Krčmář1e0ad702014-10-10 19:15:09 +02001154 hrtimer_start(&apic->lapic_timer.timer,
1155 ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
1156 } else
1157 apic_timer_expired(apic);
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001158
1159 local_irq_restore(flags);
1160 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001161}
1162
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001163static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1164{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001165 int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001166
1167 if (apic_lvt_nmi_mode(lvt0_val)) {
1168 if (!nmi_wd_enabled) {
1169 apic_debug("Receive NMI setting on APIC_LVT0 "
1170 "for cpu %d\n", apic->vcpu->vcpu_id);
1171 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
1172 }
1173 } else if (nmi_wd_enabled)
1174 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
1175}
1176
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001177static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +03001178{
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001179 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001180
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001181 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001182
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001183 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001184 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001185 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001186 kvm_apic_set_id(apic, val >> 24);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001187 else
1188 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001189 break;
1190
1191 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +02001192 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +03001193 apic_set_tpr(apic, val & 0xff);
1194 break;
1195
1196 case APIC_EOI:
1197 apic_set_eoi(apic);
1198 break;
1199
1200 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001201 if (!apic_x2apic_mode(apic))
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001202 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001203 else
1204 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001205 break;
1206
1207 case APIC_DFR:
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001208 if (!apic_x2apic_mode(apic)) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001209 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001210 recalculate_apic_map(apic->vcpu->kvm);
1211 } else
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001212 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001213 break;
1214
Gleb Natapovfc61b802009-07-05 17:39:35 +03001215 case APIC_SPIV: {
1216 u32 mask = 0x3ff;
Gleb Natapovc48f1492012-08-05 15:58:33 +03001217 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
Gleb Natapovfc61b802009-07-05 17:39:35 +03001218 mask |= APIC_SPIV_DIRECTED_EOI;
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001219 apic_set_spiv(apic, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +03001220 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1221 int i;
1222 u32 lvt_val;
1223
1224 for (i = 0; i < APIC_LVT_NUM; i++) {
Gleb Natapovc48f1492012-08-05 15:58:33 +03001225 lvt_val = kvm_apic_get_reg(apic,
Eddie Dong97222cc2007-09-12 10:58:04 +03001226 APIC_LVTT + 0x10 * i);
1227 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1228 lvt_val | APIC_LVT_MASKED);
1229 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001230 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001231
1232 }
1233 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001234 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001235 case APIC_ICR:
1236 /* No delay here, so we always clear the pending bit */
1237 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1238 apic_send_ipi(apic);
1239 break;
1240
1241 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001242 if (!apic_x2apic_mode(apic))
1243 val &= 0xff000000;
1244 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001245 break;
1246
Jan Kiszka23930f92008-09-26 09:30:52 +02001247 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +02001248 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001249 case APIC_LVTTHMR:
1250 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +03001251 case APIC_LVT1:
1252 case APIC_LVTERR:
1253 /* TODO: Check vector */
Gleb Natapovc48f1492012-08-05 15:58:33 +03001254 if (!kvm_apic_sw_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001255 val |= APIC_LVT_MASKED;
1256
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001257 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1258 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001259
1260 break;
1261
Radim Krčmářa323b402014-10-30 15:06:46 +01001262 case APIC_LVTT: {
1263 u32 timer_mode = val & apic->lapic_timer.timer_mode_mask;
1264
1265 if (apic->lapic_timer.timer_mode != timer_mode) {
1266 apic->lapic_timer.timer_mode = timer_mode;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001267 hrtimer_cancel(&apic->lapic_timer.timer);
Radim Krčmářa323b402014-10-30 15:06:46 +01001268 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001269
Gleb Natapovc48f1492012-08-05 15:58:33 +03001270 if (!kvm_apic_sw_enabled(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001271 val |= APIC_LVT_MASKED;
1272 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1273 apic_set_reg(apic, APIC_LVTT, val);
1274 break;
Radim Krčmářa323b402014-10-30 15:06:46 +01001275 }
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001276
Eddie Dong97222cc2007-09-12 10:58:04 +03001277 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001278 if (apic_lvtt_tscdeadline(apic))
1279 break;
1280
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001281 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001282 apic_set_reg(apic, APIC_TMICT, val);
1283 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001284 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001285
1286 case APIC_TDCR:
1287 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +02001288 apic_debug("KVM_WRITE:TDCR %x\n", val);
Eddie Dong97222cc2007-09-12 10:58:04 +03001289 apic_set_reg(apic, APIC_TDCR, val);
1290 update_divide_count(apic);
1291 break;
1292
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001293 case APIC_ESR:
1294 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +02001295 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001296 ret = 1;
1297 }
1298 break;
1299
1300 case APIC_SELF_IPI:
1301 if (apic_x2apic_mode(apic)) {
1302 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1303 } else
1304 ret = 1;
1305 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001306 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001307 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001308 break;
1309 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001310 if (ret)
1311 apic_debug("Local APIC Write to read-only register %x\n", reg);
1312 return ret;
1313}
1314
1315static int apic_mmio_write(struct kvm_io_device *this,
1316 gpa_t address, int len, const void *data)
1317{
1318 struct kvm_lapic *apic = to_lapic(this);
1319 unsigned int offset = address - apic->base_address;
1320 u32 val;
1321
1322 if (!apic_mmio_in_range(apic, address))
1323 return -EOPNOTSUPP;
1324
1325 /*
1326 * APIC register must be aligned on 128-bits boundary.
1327 * 32/64/128 bits registers must be accessed thru 32 bits.
1328 * Refer SDM 8.4.1
1329 */
1330 if (len != 4 || (offset & 0xf)) {
1331 /* Don't shout loud, $infamous_os would cause only noise. */
1332 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001333 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001334 }
1335
1336 val = *(u32*)data;
1337
1338 /* too common printing */
1339 if (offset != APIC_EOI)
1340 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1341 "0x%x\n", __func__, offset, len, val);
1342
1343 apic_reg_write(apic, offset & 0xff0, val);
1344
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001345 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001346}
1347
Kevin Tian58fbbf22011-08-30 13:56:17 +03001348void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1349{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001350 if (kvm_vcpu_has_lapic(vcpu))
Kevin Tian58fbbf22011-08-30 13:56:17 +03001351 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1352}
1353EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1354
Yang Zhang83d4c282013-01-25 10:18:49 +08001355/* emulate APIC access in a trap manner */
1356void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1357{
1358 u32 val = 0;
1359
1360 /* hw has done the conditional check and inst decode */
1361 offset &= 0xff0;
1362
1363 apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1364
1365 /* TODO: optimize to just emulate side effect w/o one more write */
1366 apic_reg_write(vcpu->arch.apic, offset, val);
1367}
1368EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1369
Rusty Russelld5894442007-10-08 10:48:30 +10001370void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001371{
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001372 struct kvm_lapic *apic = vcpu->arch.apic;
1373
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001374 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001375 return;
1376
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001377 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001378
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001379 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1380 static_key_slow_dec_deferred(&apic_hw_disabled);
1381
Radim Krčmáře4627552014-10-30 15:06:45 +01001382 if (!apic->sw_enabled)
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001383 static_key_slow_dec_deferred(&apic_sw_disabled);
Eddie Dong97222cc2007-09-12 10:58:04 +03001384
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001385 if (apic->regs)
1386 free_page((unsigned long)apic->regs);
1387
1388 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001389}
1390
1391/*
1392 *----------------------------------------------------------------------
1393 * LAPIC interface
1394 *----------------------------------------------------------------------
1395 */
1396
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001397u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1398{
1399 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001400
Gleb Natapovc48f1492012-08-05 15:58:33 +03001401 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001402 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001403 return 0;
1404
1405 return apic->lapic_timer.tscdeadline;
1406}
1407
1408void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1409{
1410 struct kvm_lapic *apic = vcpu->arch.apic;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001411
Gleb Natapovc48f1492012-08-05 15:58:33 +03001412 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
Gleb Natapov54e98182012-08-05 15:58:32 +03001413 apic_lvtt_period(apic))
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001414 return;
1415
1416 hrtimer_cancel(&apic->lapic_timer.timer);
1417 apic->lapic_timer.tscdeadline = data;
1418 start_apic_timer(apic);
1419}
1420
Eddie Dong97222cc2007-09-12 10:58:04 +03001421void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1422{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001423 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001424
Gleb Natapovc48f1492012-08-05 15:58:33 +03001425 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001426 return;
Gleb Natapov54e98182012-08-05 15:58:32 +03001427
Avi Kivityb93463a2007-10-25 16:52:32 +02001428 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
Gleb Natapovc48f1492012-08-05 15:58:33 +03001429 | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001430}
1431
1432u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1433{
Eddie Dong97222cc2007-09-12 10:58:04 +03001434 u64 tpr;
1435
Gleb Natapovc48f1492012-08-05 15:58:33 +03001436 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001437 return 0;
Gleb Natapov54e98182012-08-05 15:58:32 +03001438
Gleb Natapovc48f1492012-08-05 15:58:33 +03001439 tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +03001440
1441 return (tpr & 0xf0) >> 4;
1442}
1443
1444void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1445{
Yang Zhang8d146952013-01-25 10:18:50 +08001446 u64 old_value = vcpu->arch.apic_base;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001447 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001448
1449 if (!apic) {
1450 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001451 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +03001452 return;
1453 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001454
Jan Kiszkae66d2ae2013-12-29 02:29:30 +01001455 if (!kvm_vcpu_is_bsp(apic->vcpu))
1456 value &= ~MSR_IA32_APICBASE_BSP;
1457 vcpu->arch.apic_base = value;
1458
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001459 /* update jump label if enable bit changes */
Andrew Jones0dce7cd2014-01-15 13:39:59 +01001460 if ((old_value ^ value) & MSR_IA32_APICBASE_ENABLE) {
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001461 if (value & MSR_IA32_APICBASE_ENABLE)
1462 static_key_slow_dec_deferred(&apic_hw_disabled);
1463 else
1464 static_key_slow_inc(&apic_hw_disabled.key);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001465 recalculate_apic_map(vcpu->kvm);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001466 }
1467
Yang Zhang8d146952013-01-25 10:18:50 +08001468 if ((old_value ^ value) & X2APIC_ENABLE) {
1469 if (value & X2APIC_ENABLE) {
1470 u32 id = kvm_apic_id(apic);
1471 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
1472 kvm_apic_set_ldr(apic, ldr);
1473 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1474 } else
1475 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001476 }
Yang Zhang8d146952013-01-25 10:18:50 +08001477
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001478 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001479 MSR_IA32_APICBASE_BASE;
1480
Nadav Amitdb324fe2014-11-02 11:54:59 +02001481 if ((value & MSR_IA32_APICBASE_ENABLE) &&
1482 apic->base_address != APIC_DEFAULT_PHYS_BASE)
1483 pr_warn_once("APIC base relocation is unsupported by KVM");
1484
Eddie Dong97222cc2007-09-12 10:58:04 +03001485 /* with FSB delivery interrupt, we can restart APIC functionality */
1486 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001487 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001488
1489}
1490
He, Qingc5ec1532007-09-03 17:07:41 +03001491void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001492{
1493 struct kvm_lapic *apic;
1494 int i;
1495
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001496 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001497
1498 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001499 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001500 ASSERT(apic != NULL);
1501
1502 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001503 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001504
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001505 kvm_apic_set_id(apic, vcpu->vcpu_id);
Gleb Natapovfc61b802009-07-05 17:39:35 +03001506 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001507
1508 for (i = 0; i < APIC_LVT_NUM; i++)
1509 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Radim Krčmářa323b402014-10-30 15:06:46 +01001510 apic->lapic_timer.timer_mode = 0;
Qing He40487c62007-09-17 14:47:13 +08001511 apic_set_reg(apic, APIC_LVT0,
1512 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +03001513
1514 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001515 apic_set_spiv(apic, 0xff);
Eddie Dong97222cc2007-09-12 10:58:04 +03001516 apic_set_reg(apic, APIC_TASKPRI, 0);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001517 kvm_apic_set_ldr(apic, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +03001518 apic_set_reg(apic, APIC_ESR, 0);
1519 apic_set_reg(apic, APIC_ICR, 0);
1520 apic_set_reg(apic, APIC_ICR2, 0);
1521 apic_set_reg(apic, APIC_TDCR, 0);
1522 apic_set_reg(apic, APIC_TMICT, 0);
1523 for (i = 0; i < 8; i++) {
1524 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1525 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1526 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1527 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08001528 apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
1529 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001530 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001531 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001532 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001533 if (kvm_vcpu_is_bsp(vcpu))
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001534 kvm_lapic_set_base(vcpu,
1535 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001536 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001537 apic_update_ppr(apic);
1538
Gleb Natapove1035712009-03-05 16:34:59 +02001539 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001540 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001541
Nadav Amit98eff522014-06-29 12:28:51 +03001542 apic_debug("%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001543 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001544 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001545 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001546}
1547
Eddie Dong97222cc2007-09-12 10:58:04 +03001548/*
1549 *----------------------------------------------------------------------
1550 * timer interface
1551 *----------------------------------------------------------------------
1552 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001553
Avi Kivity2a6eac92012-07-26 18:01:51 +03001554static bool lapic_is_periodic(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001555{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001556 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001557}
1558
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001559int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1560{
Gleb Natapov54e98182012-08-05 15:58:32 +03001561 struct kvm_lapic *apic = vcpu->arch.apic;
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001562
Gleb Natapovc48f1492012-08-05 15:58:33 +03001563 if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
Gleb Natapov54e98182012-08-05 15:58:32 +03001564 apic_lvt_enabled(apic, APIC_LVTT))
1565 return atomic_read(&apic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001566
1567 return 0;
1568}
1569
Avi Kivity89342082011-11-10 14:57:21 +02001570int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001571{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001572 u32 reg = kvm_apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001573 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001574
Gleb Natapovc48f1492012-08-05 15:58:33 +03001575 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001576 vector = reg & APIC_VECTOR_MASK;
1577 mode = reg & APIC_MODE_MASK;
1578 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
Yang Zhangb4f22252013-04-11 19:21:37 +08001579 return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1580 NULL);
Jan Kiszka23930f92008-09-26 09:30:52 +02001581 }
1582 return 0;
1583}
1584
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001585void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001586{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001587 struct kvm_lapic *apic = vcpu->arch.apic;
1588
1589 if (apic)
1590 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001591}
1592
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001593static const struct kvm_io_device_ops apic_mmio_ops = {
1594 .read = apic_mmio_read,
1595 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001596};
1597
Avi Kivitye9d90d42012-07-26 18:01:50 +03001598static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1599{
1600 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
Avi Kivity2a6eac92012-07-26 18:01:51 +03001601 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001602
Radim Krčmář5d87db72014-10-10 19:15:08 +02001603 apic_timer_expired(apic);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001604
Avi Kivity2a6eac92012-07-26 18:01:51 +03001605 if (lapic_is_periodic(apic)) {
Avi Kivitye9d90d42012-07-26 18:01:50 +03001606 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1607 return HRTIMER_RESTART;
1608 } else
1609 return HRTIMER_NORESTART;
1610}
1611
Eddie Dong97222cc2007-09-12 10:58:04 +03001612int kvm_create_lapic(struct kvm_vcpu *vcpu)
1613{
1614 struct kvm_lapic *apic;
1615
1616 ASSERT(vcpu != NULL);
1617 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1618
1619 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1620 if (!apic)
1621 goto nomem;
1622
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001623 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001624
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001625 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1626 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001627 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1628 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001629 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001630 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001631 apic->vcpu = vcpu;
1632
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001633 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1634 HRTIMER_MODE_ABS);
Avi Kivitye9d90d42012-07-26 18:01:50 +03001635 apic->lapic_timer.timer.function = apic_timer_fn;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001636
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001637 /*
1638 * APIC is created enabled. This will prevent kvm_lapic_set_base from
1639 * thinking that APIC satet has changed.
1640 */
1641 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
Gleb Natapov6aed64a2012-08-05 15:58:28 +03001642 kvm_lapic_set_base(vcpu,
1643 APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
Eddie Dong97222cc2007-09-12 10:58:04 +03001644
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03001645 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
He, Qingc5ec1532007-09-03 17:07:41 +03001646 kvm_lapic_reset(vcpu);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001647 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001648
1649 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001650nomem_free_apic:
1651 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001652nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001653 return -ENOMEM;
1654}
Eddie Dong97222cc2007-09-12 10:58:04 +03001655
1656int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1657{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001658 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001659 int highest_irr;
1660
Gleb Natapovc48f1492012-08-05 15:58:33 +03001661 if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
Eddie Dong97222cc2007-09-12 10:58:04 +03001662 return -1;
1663
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001664 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001665 highest_irr = apic_find_highest_irr(apic);
1666 if ((highest_irr == -1) ||
Gleb Natapovc48f1492012-08-05 15:58:33 +03001667 ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
Eddie Dong97222cc2007-09-12 10:58:04 +03001668 return -1;
1669 return highest_irr;
1670}
1671
Qing He40487c62007-09-17 14:47:13 +08001672int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1673{
Gleb Natapovc48f1492012-08-05 15:58:33 +03001674 u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001675 int r = 0;
1676
Gleb Natapovc48f1492012-08-05 15:58:33 +03001677 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001678 r = 1;
1679 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1680 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1681 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001682 return r;
1683}
1684
Eddie Dong1b9778d2007-09-03 16:56:58 +03001685void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1686{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001687 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001688
Gleb Natapovc48f1492012-08-05 15:58:33 +03001689 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov54e98182012-08-05 15:58:32 +03001690 return;
1691
1692 if (atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001693 kvm_apic_local_deliver(apic, APIC_LVTT);
Nadav Amitfae0ba22014-08-18 22:42:13 +03001694 if (apic_lvtt_tscdeadline(apic))
1695 apic->lapic_timer.tscdeadline = 0;
Jan Kiszkaf1ed0452013-04-28 14:00:41 +02001696 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001697 }
1698}
1699
Eddie Dong97222cc2007-09-12 10:58:04 +03001700int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1701{
1702 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001703 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001704
1705 if (vector == -1)
1706 return -1;
1707
Wanpeng Li56cc2402014-08-05 12:42:24 +08001708 /*
1709 * We get here even with APIC virtualization enabled, if doing
1710 * nested virtualization and L1 runs with the "acknowledge interrupt
1711 * on exit" mode. Then we cannot inject the interrupt via RVI,
1712 * because the process would deliver it through the IDT.
1713 */
1714
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001715 apic_set_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001716 apic_update_ppr(apic);
1717 apic_clear_irr(vector, apic);
1718 return vector;
1719}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001720
Gleb Natapov64eb0622012-08-08 15:24:36 +03001721void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1722 struct kvm_lapic_state *s)
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001723{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001724 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001725
Gleb Natapov5dbc8f32012-08-05 15:58:27 +03001726 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
Gleb Natapov64eb0622012-08-08 15:24:36 +03001727 /* set SPIV separately to get count of SW disabled APICs right */
1728 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1729 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
Gleb Natapov1e08ec42012-09-13 17:19:24 +03001730 /* call kvm_apic_set_id() to put apic into apic_map */
1731 kvm_apic_set_id(apic, kvm_apic_id(apic));
Gleb Natapovfc61b802009-07-05 17:39:35 +03001732 kvm_apic_set_version(vcpu);
1733
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001734 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001735 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001736 update_divide_count(apic);
1737 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001738 apic->irr_pending = true;
Yang Zhangc7c9c562013-01-25 10:18:51 +08001739 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
1740 1 : count_vectors(apic->regs + APIC_ISR);
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001741 apic->highest_isr_cache = -1;
Wei Wang4114c272014-11-05 10:53:43 +08001742 if (kvm_x86_ops->hwapic_irr_update)
1743 kvm_x86_ops->hwapic_irr_update(vcpu,
1744 apic_find_highest_irr(apic));
Yang Zhangc7c9c562013-01-25 10:18:51 +08001745 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, apic_find_highest_isr(apic));
Avi Kivity3842d132010-07-27 12:30:24 +03001746 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang Zhang10606912013-04-11 19:21:38 +08001747 kvm_rtc_eoi_tracking_restore_one(vcpu);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001748}
Eddie Donga3d7f852007-09-03 16:15:12 +03001749
Avi Kivity2f52d582008-01-16 12:49:30 +02001750void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001751{
Eddie Donga3d7f852007-09-03 16:15:12 +03001752 struct hrtimer *timer;
1753
Gleb Natapovc48f1492012-08-05 15:58:33 +03001754 if (!kvm_vcpu_has_lapic(vcpu))
Eddie Donga3d7f852007-09-03 16:15:12 +03001755 return;
1756
Gleb Natapov54e98182012-08-05 15:58:32 +03001757 timer = &vcpu->arch.apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001758 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001759 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001760}
Avi Kivityb93463a2007-10-25 16:52:32 +02001761
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001762/*
1763 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1764 *
1765 * Detect whether guest triggered PV EOI since the
1766 * last entry. If yes, set EOI on guests's behalf.
1767 * Clear PV EOI in guest memory in any case.
1768 */
1769static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1770 struct kvm_lapic *apic)
1771{
1772 bool pending;
1773 int vector;
1774 /*
1775 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1776 * and KVM_PV_EOI_ENABLED in guest memory as follows:
1777 *
1778 * KVM_APIC_PV_EOI_PENDING is unset:
1779 * -> host disabled PV EOI.
1780 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1781 * -> host enabled PV EOI, guest did not execute EOI yet.
1782 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1783 * -> host enabled PV EOI, guest executed EOI.
1784 */
1785 BUG_ON(!pv_eoi_enabled(vcpu));
1786 pending = pv_eoi_get_pending(vcpu);
1787 /*
1788 * Clear pending bit in any case: it will be set again on vmentry.
1789 * While this might not be ideal from performance point of view,
1790 * this makes sure pv eoi is only enabled when we know it's safe.
1791 */
1792 pv_eoi_clr_pending(vcpu);
1793 if (pending)
1794 return;
1795 vector = apic_set_eoi(apic);
1796 trace_kvm_pv_eoi(apic, vector);
1797}
1798
Avi Kivityb93463a2007-10-25 16:52:32 +02001799void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1800{
1801 u32 data;
Avi Kivityb93463a2007-10-25 16:52:32 +02001802
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001803 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1804 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1805
Gleb Natapov41383772012-04-19 14:06:29 +03001806 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001807 return;
1808
Andy Honigfda4e2e82013-11-20 10:23:22 -08001809 kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1810 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001811
1812 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1813}
1814
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001815/*
1816 * apic_sync_pv_eoi_to_guest - called before vmentry
1817 *
1818 * Detect whether it's safe to enable PV EOI and
1819 * if yes do so.
1820 */
1821static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1822 struct kvm_lapic *apic)
1823{
1824 if (!pv_eoi_enabled(vcpu) ||
1825 /* IRR set or many bits in ISR: could be nested. */
1826 apic->irr_pending ||
1827 /* Cache not set: could be safe but we don't bother. */
1828 apic->highest_isr_cache == -1 ||
1829 /* Need EOI to update ioapic. */
1830 kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
1831 /*
1832 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
1833 * so we need not do anything here.
1834 */
1835 return;
1836 }
1837
1838 pv_eoi_set_pending(apic->vcpu);
1839}
1840
Avi Kivityb93463a2007-10-25 16:52:32 +02001841void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1842{
1843 u32 data, tpr;
1844 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001845 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02001846
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001847 apic_sync_pv_eoi_to_guest(vcpu, apic);
1848
Gleb Natapov41383772012-04-19 14:06:29 +03001849 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001850 return;
1851
Gleb Natapovc48f1492012-08-05 15:58:33 +03001852 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
Avi Kivityb93463a2007-10-25 16:52:32 +02001853 max_irr = apic_find_highest_irr(apic);
1854 if (max_irr < 0)
1855 max_irr = 0;
1856 max_isr = apic_find_highest_isr(apic);
1857 if (max_isr < 0)
1858 max_isr = 0;
1859 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1860
Andy Honigfda4e2e82013-11-20 10:23:22 -08001861 kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apic->vapic_cache, &data,
1862 sizeof(u32));
Avi Kivityb93463a2007-10-25 16:52:32 +02001863}
1864
Andy Honigfda4e2e82013-11-20 10:23:22 -08001865int kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
Avi Kivityb93463a2007-10-25 16:52:32 +02001866{
Andy Honigfda4e2e82013-11-20 10:23:22 -08001867 if (vapic_addr) {
1868 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
1869 &vcpu->arch.apic->vapic_cache,
1870 vapic_addr, sizeof(u32)))
1871 return -EINVAL;
Gleb Natapov41383772012-04-19 14:06:29 +03001872 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e82013-11-20 10:23:22 -08001873 } else {
Gleb Natapov41383772012-04-19 14:06:29 +03001874 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Andy Honigfda4e2e82013-11-20 10:23:22 -08001875 }
1876
1877 vcpu->arch.apic->vapic_addr = vapic_addr;
1878 return 0;
Avi Kivityb93463a2007-10-25 16:52:32 +02001879}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001880
1881int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1882{
1883 struct kvm_lapic *apic = vcpu->arch.apic;
1884 u32 reg = (msr - APIC_BASE_MSR) << 4;
1885
1886 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1887 return 1;
1888
Nadav Amitc69d3d92014-11-26 17:56:25 +02001889 if (reg == APIC_ICR2)
1890 return 1;
1891
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001892 /* if this is ICR write vector before command */
Radim Krčmářdecdc282014-11-26 17:07:05 +01001893 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001894 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1895 return apic_reg_write(apic, reg, (u32)data);
1896}
1897
1898int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1899{
1900 struct kvm_lapic *apic = vcpu->arch.apic;
1901 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1902
1903 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1904 return 1;
1905
Nadav Amitc69d3d92014-11-26 17:56:25 +02001906 if (reg == APIC_DFR || reg == APIC_ICR2) {
1907 apic_debug("KVM_APIC_READ: read x2apic reserved register %x\n",
1908 reg);
1909 return 1;
1910 }
1911
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001912 if (apic_reg_read(apic, reg, 4, &low))
1913 return 1;
Radim Krčmářdecdc282014-11-26 17:07:05 +01001914 if (reg == APIC_ICR)
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001915 apic_reg_read(apic, APIC_ICR2, 4, &high);
1916
1917 *data = (((u64)high) << 32) | low;
1918
1919 return 0;
1920}
Gleb Natapov10388a02010-01-17 15:51:23 +02001921
1922int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1923{
1924 struct kvm_lapic *apic = vcpu->arch.apic;
1925
Gleb Natapovc48f1492012-08-05 15:58:33 +03001926 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001927 return 1;
1928
1929 /* if this is ICR write vector before command */
1930 if (reg == APIC_ICR)
1931 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1932 return apic_reg_write(apic, reg, (u32)data);
1933}
1934
1935int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
1936{
1937 struct kvm_lapic *apic = vcpu->arch.apic;
1938 u32 low, high = 0;
1939
Gleb Natapovc48f1492012-08-05 15:58:33 +03001940 if (!kvm_vcpu_has_lapic(vcpu))
Gleb Natapov10388a02010-01-17 15:51:23 +02001941 return 1;
1942
1943 if (apic_reg_read(apic, reg, 4, &low))
1944 return 1;
1945 if (reg == APIC_ICR)
1946 apic_reg_read(apic, APIC_ICR2, 4, &high);
1947
1948 *data = (((u64)high) << 32) | low;
1949
1950 return 0;
1951}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001952
1953int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
1954{
1955 u64 addr = data & ~KVM_MSR_ENABLED;
1956 if (!IS_ALIGNED(addr, 4))
1957 return 1;
1958
1959 vcpu->arch.pv_eoi.msr_val = data;
1960 if (!pv_eoi_enabled(vcpu))
1961 return 0;
1962 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
Andrew Honig8f964522013-03-29 09:35:21 -07001963 addr, sizeof(u8));
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001964}
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001965
Jan Kiszka66450a22013-03-13 12:42:34 +01001966void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
1967{
1968 struct kvm_lapic *apic = vcpu->arch.apic;
Paolo Bonzini2b4a2732014-11-24 14:35:24 +01001969 u8 sipi_vector;
Gleb Natapov299018f2013-06-03 11:30:02 +03001970 unsigned long pe;
Jan Kiszka66450a22013-03-13 12:42:34 +01001971
Gleb Natapov299018f2013-06-03 11:30:02 +03001972 if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
Jan Kiszka66450a22013-03-13 12:42:34 +01001973 return;
1974
Gleb Natapov299018f2013-06-03 11:30:02 +03001975 pe = xchg(&apic->pending_events, 0);
1976
1977 if (test_bit(KVM_APIC_INIT, &pe)) {
Jan Kiszka66450a22013-03-13 12:42:34 +01001978 kvm_lapic_reset(vcpu);
1979 kvm_vcpu_reset(vcpu);
1980 if (kvm_vcpu_is_bsp(apic->vcpu))
1981 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1982 else
1983 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
1984 }
Gleb Natapov299018f2013-06-03 11:30:02 +03001985 if (test_bit(KVM_APIC_SIPI, &pe) &&
Jan Kiszka66450a22013-03-13 12:42:34 +01001986 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
1987 /* evaluate pending_events before reading the vector */
1988 smp_rmb();
1989 sipi_vector = apic->sipi_vector;
Nadav Amit98eff522014-06-29 12:28:51 +03001990 apic_debug("vcpu %d received sipi with vector # %x\n",
Jan Kiszka66450a22013-03-13 12:42:34 +01001991 vcpu->vcpu_id, sipi_vector);
1992 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
1993 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1994 }
1995}
1996
Gleb Natapovc5cc4212012-08-05 15:58:30 +03001997void kvm_lapic_init(void)
1998{
1999 /* do not patch jump label more than once per second */
2000 jump_label_rate_limit(&apic_hw_disabled, HZ);
Gleb Natapovf8c1ea12012-08-05 15:58:31 +03002001 jump_label_rate_limit(&apic_sw_disabled, HZ);
Gleb Natapovc5cc4212012-08-05 15:58:30 +03002002}