blob: 384b45c519f132bd99da0614ba5572f6c4690a5c [file] [log] [blame]
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -07001/******************************************************************************
2 *
3 * GPL LICENSE SUMMARY
4 *
5 * Copyright(c) 2008 - 2010 Intel Corporation. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of version 2 of the GNU General Public License as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
19 * USA
20 *
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.GPL.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
Wey-Yi Guy8d801082010-03-17 13:34:36 -070029#include <linux/etherdevice.h>
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -070030#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/init.h>
33#include <linux/sched.h>
34
35#include "iwl-dev.h"
36#include "iwl-core.h"
37#include "iwl-io.h"
38#include "iwl-helpers.h"
39#include "iwl-agn-hw.h"
40#include "iwl-agn.h"
41
42static inline u32 iwlagn_get_scd_ssn(struct iwl5000_tx_resp *tx_resp)
43{
44 return le32_to_cpup((__le32 *)&tx_resp->status +
45 tx_resp->frame_count) & MAX_SN;
46}
47
48static int iwlagn_tx_status_reply_tx(struct iwl_priv *priv,
49 struct iwl_ht_agg *agg,
50 struct iwl5000_tx_resp *tx_resp,
51 int txq_id, u16 start_idx)
52{
53 u16 status;
54 struct agg_tx_status *frame_status = &tx_resp->status;
55 struct ieee80211_tx_info *info = NULL;
56 struct ieee80211_hdr *hdr = NULL;
57 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
58 int i, sh, idx;
59 u16 seq;
60
61 if (agg->wait_for_ba)
62 IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
63
64 agg->frame_count = tx_resp->frame_count;
65 agg->start_idx = start_idx;
66 agg->rate_n_flags = rate_n_flags;
67 agg->bitmap = 0;
68
69 /* # frames attempted by Tx command */
70 if (agg->frame_count == 1) {
71 /* Only one frame was attempted; no block-ack will arrive */
72 status = le16_to_cpu(frame_status[0].status);
73 idx = start_idx;
74
75 /* FIXME: code repetition */
76 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
77 agg->frame_count, agg->start_idx, idx);
78
79 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
80 info->status.rates[0].count = tx_resp->failure_frame + 1;
81 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
82 info->flags |= iwl_tx_status_to_mac80211(status);
Wey-Yi Guy8d801082010-03-17 13:34:36 -070083 iwlagn_hwrate_to_tx_control(priv, rate_n_flags, info);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -070084
85 /* FIXME: code repetition end */
86
87 IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
88 status & 0xff, tx_resp->failure_frame);
89 IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
90
91 agg->wait_for_ba = 0;
92 } else {
93 /* Two or more frames were attempted; expect block-ack */
94 u64 bitmap = 0;
95 int start = agg->start_idx;
96
97 /* Construct bit-map of pending frames within Tx window */
98 for (i = 0; i < agg->frame_count; i++) {
99 u16 sc;
100 status = le16_to_cpu(frame_status[i].status);
101 seq = le16_to_cpu(frame_status[i].sequence);
102 idx = SEQ_TO_INDEX(seq);
103 txq_id = SEQ_TO_QUEUE(seq);
104
105 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
106 AGG_TX_STATE_ABORT_MSK))
107 continue;
108
109 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
110 agg->frame_count, txq_id, idx);
111
112 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
113 if (!hdr) {
114 IWL_ERR(priv,
115 "BUG_ON idx doesn't point to valid skb"
116 " idx=%d, txq_id=%d\n", idx, txq_id);
117 return -1;
118 }
119
120 sc = le16_to_cpu(hdr->seq_ctrl);
121 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
122 IWL_ERR(priv,
123 "BUG_ON idx doesn't match seq control"
124 " idx=%d, seq_idx=%d, seq=%d\n",
125 idx, SEQ_TO_SN(sc),
126 hdr->seq_ctrl);
127 return -1;
128 }
129
130 IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
131 i, idx, SEQ_TO_SN(sc));
132
133 sh = idx - start;
134 if (sh > 64) {
135 sh = (start - idx) + 0xff;
136 bitmap = bitmap << sh;
137 sh = 0;
138 start = idx;
139 } else if (sh < -64)
140 sh = 0xff - (start - idx);
141 else if (sh < 0) {
142 sh = start - idx;
143 start = idx;
144 bitmap = bitmap << sh;
145 sh = 0;
146 }
147 bitmap |= 1ULL << sh;
148 IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
149 start, (unsigned long long)bitmap);
150 }
151
152 agg->bitmap = bitmap;
153 agg->start_idx = start;
154 IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
155 agg->frame_count, agg->start_idx,
156 (unsigned long long)agg->bitmap);
157
158 if (bitmap)
159 agg->wait_for_ba = 1;
160 }
161 return 0;
162}
163
Wey-Yi Guy04569cb2010-03-31 17:57:28 -0700164void iwl_check_abort_status(struct iwl_priv *priv,
165 u8 frame_count, u32 status)
166{
167 if (frame_count == 1 && status == TX_STATUS_FAIL_RFKILL_FLUSH) {
168 IWL_ERR(priv, "TODO: Implement Tx flush command!!!\n");
169 }
170}
171
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700172static void iwlagn_rx_reply_tx(struct iwl_priv *priv,
173 struct iwl_rx_mem_buffer *rxb)
174{
175 struct iwl_rx_packet *pkt = rxb_addr(rxb);
176 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
177 int txq_id = SEQ_TO_QUEUE(sequence);
178 int index = SEQ_TO_INDEX(sequence);
179 struct iwl_tx_queue *txq = &priv->txq[txq_id];
180 struct ieee80211_tx_info *info;
181 struct iwl5000_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
182 u32 status = le16_to_cpu(tx_resp->status.status);
183 int tid;
184 int sta_id;
185 int freed;
186
187 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
188 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
189 "is out of range [0-%d] %d %d\n", txq_id,
190 index, txq->q.n_bd, txq->q.write_ptr,
191 txq->q.read_ptr);
192 return;
193 }
194
195 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
196 memset(&info->status, 0, sizeof(info->status));
197
198 tid = (tx_resp->ra_tid & IWL50_TX_RES_TID_MSK) >> IWL50_TX_RES_TID_POS;
199 sta_id = (tx_resp->ra_tid & IWL50_TX_RES_RA_MSK) >> IWL50_TX_RES_RA_POS;
200
201 if (txq->sched_retry) {
202 const u32 scd_ssn = iwlagn_get_scd_ssn(tx_resp);
203 struct iwl_ht_agg *agg = NULL;
204
205 agg = &priv->stations[sta_id].tid[tid].agg;
206
207 iwlagn_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
208
209 /* check if BAR is needed */
210 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
211 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
212
213 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
214 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
215 IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
216 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
217 scd_ssn , index, txq_id, txq->swq_id);
218
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700219 freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700220 iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
221
222 if (priv->mac80211_registered &&
223 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
224 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
225 if (agg->state == IWL_AGG_OFF)
226 iwl_wake_queue(priv, txq_id);
227 else
228 iwl_wake_queue(priv, txq->swq_id);
229 }
230 }
231 } else {
232 BUG_ON(txq_id != txq->swq_id);
233
234 info->status.rates[0].count = tx_resp->failure_frame + 1;
235 info->flags |= iwl_tx_status_to_mac80211(status);
Wey-Yi Guy8d801082010-03-17 13:34:36 -0700236 iwlagn_hwrate_to_tx_control(priv,
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700237 le32_to_cpu(tx_resp->rate_n_flags),
238 info);
239
240 IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
241 "0x%x retries %d\n",
242 txq_id,
243 iwl_get_tx_fail_reason(status), status,
244 le32_to_cpu(tx_resp->rate_n_flags),
245 tx_resp->failure_frame);
246
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700247 freed = iwlagn_tx_queue_reclaim(priv, txq_id, index);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700248 iwl_free_tfds_in_queue(priv, sta_id, tid, freed);
249
250 if (priv->mac80211_registered &&
251 (iwl_queue_space(&txq->q) > txq->q.low_mark))
252 iwl_wake_queue(priv, txq_id);
253 }
254
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700255 iwlagn_txq_check_empty(priv, sta_id, tid, txq_id);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700256
Wey-Yi Guy04569cb2010-03-31 17:57:28 -0700257 iwl_check_abort_status(priv, tx_resp->frame_count, status);
Wey-Yi Guye04ed0a2010-03-16 17:47:58 -0700258}
259
260void iwlagn_rx_handler_setup(struct iwl_priv *priv)
261{
262 /* init calibration handlers */
263 priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
264 iwlagn_rx_calib_result;
265 priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
266 iwlagn_rx_calib_complete;
267 priv->rx_handlers[REPLY_TX] = iwlagn_rx_reply_tx;
268}
269
270void iwlagn_setup_deferred_work(struct iwl_priv *priv)
271{
272 /* in agn, the tx power calibration is done in uCode */
273 priv->disable_tx_power_cal = 1;
274}
275
276int iwlagn_hw_valid_rtc_data_addr(u32 addr)
277{
278 return (addr >= IWLAGN_RTC_DATA_LOWER_BOUND) &&
279 (addr < IWLAGN_RTC_DATA_UPPER_BOUND);
280}
281
282int iwlagn_send_tx_power(struct iwl_priv *priv)
283{
284 struct iwl5000_tx_power_dbm_cmd tx_power_cmd;
285 u8 tx_ant_cfg_cmd;
286
287 /* half dBm need to multiply */
288 tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
289
290 if (priv->tx_power_lmt_in_half_dbm &&
291 priv->tx_power_lmt_in_half_dbm < tx_power_cmd.global_lmt) {
292 /*
293 * For the newer devices which using enhanced/extend tx power
294 * table in EEPROM, the format is in half dBm. driver need to
295 * convert to dBm format before report to mac80211.
296 * By doing so, there is a possibility of 1/2 dBm resolution
297 * lost. driver will perform "round-up" operation before
298 * reporting, but it will cause 1/2 dBm tx power over the
299 * regulatory limit. Perform the checking here, if the
300 * "tx_power_user_lmt" is higher than EEPROM value (in
301 * half-dBm format), lower the tx power based on EEPROM
302 */
303 tx_power_cmd.global_lmt = priv->tx_power_lmt_in_half_dbm;
304 }
305 tx_power_cmd.flags = IWL50_TX_POWER_NO_CLOSED;
306 tx_power_cmd.srv_chan_lmt = IWL50_TX_POWER_AUTO;
307
308 if (IWL_UCODE_API(priv->ucode_ver) == 1)
309 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
310 else
311 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
312
313 return iwl_send_cmd_pdu_async(priv, tx_ant_cfg_cmd,
314 sizeof(tx_power_cmd), &tx_power_cmd,
315 NULL);
316}
317
318void iwlagn_temperature(struct iwl_priv *priv)
319{
320 /* store temperature from statistics (in Celsius) */
321 priv->temperature = le32_to_cpu(priv->statistics.general.temperature);
322 iwl_tt_handler(priv);
323}
324
325u16 iwlagn_eeprom_calib_version(struct iwl_priv *priv)
326{
327 struct iwl_eeprom_calib_hdr {
328 u8 version;
329 u8 pa_type;
330 u16 voltage;
331 } *hdr;
332
333 hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
334 EEPROM_5000_CALIB_ALL);
335 return hdr->version;
336
337}
338
339/*
340 * EEPROM
341 */
342static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
343{
344 u16 offset = 0;
345
346 if ((address & INDIRECT_ADDRESS) == 0)
347 return address;
348
349 switch (address & INDIRECT_TYPE_MSK) {
350 case INDIRECT_HOST:
351 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_HOST);
352 break;
353 case INDIRECT_GENERAL:
354 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_GENERAL);
355 break;
356 case INDIRECT_REGULATORY:
357 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_REGULATORY);
358 break;
359 case INDIRECT_CALIBRATION:
360 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_CALIBRATION);
361 break;
362 case INDIRECT_PROCESS_ADJST:
363 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_PROCESS_ADJST);
364 break;
365 case INDIRECT_OTHERS:
366 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_OTHERS);
367 break;
368 default:
369 IWL_ERR(priv, "illegal indirect type: 0x%X\n",
370 address & INDIRECT_TYPE_MSK);
371 break;
372 }
373
374 /* translate the offset from words to byte */
375 return (address & ADDRESS_MSK) + (offset << 1);
376}
377
378const u8 *iwlagn_eeprom_query_addr(const struct iwl_priv *priv,
379 size_t offset)
380{
381 u32 address = eeprom_indirect_address(priv, offset);
382 BUG_ON(address >= priv->cfg->eeprom_size);
383 return &priv->eeprom[address];
384}
Wey-Yi Guy348ee7cd2010-03-16 12:37:27 -0700385
386struct iwl_mod_params iwlagn_mod_params = {
387 .amsdu_size_8K = 1,
388 .restart_fw = 1,
389 /* the rest are 0 by default */
390};
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700391
392void iwlagn_rx_queue_reset(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
393{
394 unsigned long flags;
395 int i;
396 spin_lock_irqsave(&rxq->lock, flags);
397 INIT_LIST_HEAD(&rxq->rx_free);
398 INIT_LIST_HEAD(&rxq->rx_used);
399 /* Fill the rx_used queue with _all_ of the Rx buffers */
400 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
401 /* In the reset function, these buffers may have been allocated
402 * to an SKB, so we need to unmap and free potential storage */
403 if (rxq->pool[i].page != NULL) {
404 pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
405 PAGE_SIZE << priv->hw_params.rx_page_order,
406 PCI_DMA_FROMDEVICE);
407 __iwl_free_pages(priv, rxq->pool[i].page);
408 rxq->pool[i].page = NULL;
409 }
410 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
411 }
412
Zhu Yi6aac74b2010-03-22 19:33:41 -0700413 for (i = 0; i < RX_QUEUE_SIZE; i++)
414 rxq->queue[i] = NULL;
415
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700416 /* Set us so that we have processed and used all buffers, but have
417 * not restocked the Rx queue with fresh buffers */
418 rxq->read = rxq->write = 0;
419 rxq->write_actual = 0;
420 rxq->free_count = 0;
421 spin_unlock_irqrestore(&rxq->lock, flags);
422}
423
424int iwlagn_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
425{
426 u32 rb_size;
427 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
428 u32 rb_timeout = 0; /* FIXME: RX_RB_TIMEOUT for all devices? */
429
430 if (!priv->cfg->use_isr_legacy)
431 rb_timeout = RX_RB_TIMEOUT;
432
433 if (priv->cfg->mod_params->amsdu_size_8K)
434 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
435 else
436 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
437
438 /* Stop Rx DMA */
439 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
440
441 /* Reset driver's Rx queue write index */
442 iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
443
444 /* Tell device where to find RBD circular buffer in DRAM */
445 iwl_write_direct32(priv, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
446 (u32)(rxq->dma_addr >> 8));
447
448 /* Tell device where in DRAM to update its Rx status */
449 iwl_write_direct32(priv, FH_RSCSR_CHNL0_STTS_WPTR_REG,
450 rxq->rb_stts_dma >> 4);
451
452 /* Enable Rx DMA
453 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
454 * the credit mechanism in 5000 HW RX FIFO
455 * Direct rx interrupts to hosts
456 * Rx buffer size 4 or 8k
457 * RB timeout 0x10
458 * 256 RBDs
459 */
460 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG,
461 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
462 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
463 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
464 FH_RCSR_CHNL0_RX_CONFIG_SINGLE_FRAME_MSK |
465 rb_size|
466 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
467 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
468
469 /* Set interrupt coalescing timer to default (2048 usecs) */
470 iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
471
472 return 0;
473}
474
475int iwlagn_hw_nic_init(struct iwl_priv *priv)
476{
477 unsigned long flags;
478 struct iwl_rx_queue *rxq = &priv->rxq;
479 int ret;
480
481 /* nic_init */
482 spin_lock_irqsave(&priv->lock, flags);
483 priv->cfg->ops->lib->apm_ops.init(priv);
484
485 /* Set interrupt coalescing calibration timer to default (512 usecs) */
486 iwl_write8(priv, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
487
488 spin_unlock_irqrestore(&priv->lock, flags);
489
490 ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
491
492 priv->cfg->ops->lib->apm_ops.config(priv);
493
494 /* Allocate the RX queue, or reset if it is already allocated */
495 if (!rxq->bd) {
496 ret = iwl_rx_queue_alloc(priv);
497 if (ret) {
498 IWL_ERR(priv, "Unable to initialize Rx queue\n");
499 return -ENOMEM;
500 }
501 } else
502 iwlagn_rx_queue_reset(priv, rxq);
503
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700504 iwlagn_rx_replenish(priv);
Wey-Yi Guy74bcdb32010-03-17 13:34:34 -0700505
506 iwlagn_rx_init(priv, rxq);
507
508 spin_lock_irqsave(&priv->lock, flags);
509
510 rxq->need_update = 1;
511 iwl_rx_queue_update_write_ptr(priv, rxq);
512
513 spin_unlock_irqrestore(&priv->lock, flags);
514
515 /* Allocate and init all Tx and Command queues */
516 ret = iwlagn_txq_ctx_reset(priv);
517 if (ret)
518 return ret;
519
520 set_bit(STATUS_INIT, &priv->status);
521
522 return 0;
523}
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700524
525/**
526 * iwlagn_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
527 */
528static inline __le32 iwlagn_dma_addr2rbd_ptr(struct iwl_priv *priv,
529 dma_addr_t dma_addr)
530{
531 return cpu_to_le32((u32)(dma_addr >> 8));
532}
533
534/**
535 * iwlagn_rx_queue_restock - refill RX queue from pre-allocated pool
536 *
537 * If there are slots in the RX queue that need to be restocked,
538 * and we have free pre-allocated buffers, fill the ranks as much
539 * as we can, pulling from rx_free.
540 *
541 * This moves the 'write' index forward to catch up with 'processed', and
542 * also updates the memory address in the firmware to reference the new
543 * target buffer.
544 */
545void iwlagn_rx_queue_restock(struct iwl_priv *priv)
546{
547 struct iwl_rx_queue *rxq = &priv->rxq;
548 struct list_head *element;
549 struct iwl_rx_mem_buffer *rxb;
550 unsigned long flags;
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700551
552 spin_lock_irqsave(&rxq->lock, flags);
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700553 while ((iwl_rx_queue_space(rxq) > 0) && (rxq->free_count)) {
Zhu Yi6aac74b2010-03-22 19:33:41 -0700554 /* The overwritten rxb must be a used one */
555 rxb = rxq->queue[rxq->write];
556 BUG_ON(rxb && rxb->page);
557
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700558 /* Get next free Rx buffer, remove from free list */
559 element = rxq->rx_free.next;
560 rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
561 list_del(element);
562
563 /* Point to Rx buffer via next RBD in circular buffer */
564 rxq->bd[rxq->write] = iwlagn_dma_addr2rbd_ptr(priv,
565 rxb->page_dma);
566 rxq->queue[rxq->write] = rxb;
567 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
568 rxq->free_count--;
569 }
570 spin_unlock_irqrestore(&rxq->lock, flags);
571 /* If the pre-allocated buffer pool is dropping low, schedule to
572 * refill it */
573 if (rxq->free_count <= RX_LOW_WATERMARK)
574 queue_work(priv->workqueue, &priv->rx_replenish);
575
576
577 /* If we've added more space for the firmware to place data, tell it.
578 * Increment device's write pointer in multiples of 8. */
579 if (rxq->write_actual != (rxq->write & ~0x7)) {
580 spin_lock_irqsave(&rxq->lock, flags);
581 rxq->need_update = 1;
582 spin_unlock_irqrestore(&rxq->lock, flags);
583 iwl_rx_queue_update_write_ptr(priv, rxq);
584 }
585}
586
587/**
588 * iwlagn_rx_replenish - Move all used packet from rx_used to rx_free
589 *
590 * When moving to rx_free an SKB is allocated for the slot.
591 *
592 * Also restock the Rx queue via iwl_rx_queue_restock.
593 * This is called as a scheduled work item (except for during initialization)
594 */
595void iwlagn_rx_allocate(struct iwl_priv *priv, gfp_t priority)
596{
597 struct iwl_rx_queue *rxq = &priv->rxq;
598 struct list_head *element;
599 struct iwl_rx_mem_buffer *rxb;
600 struct page *page;
601 unsigned long flags;
602 gfp_t gfp_mask = priority;
603
604 while (1) {
605 spin_lock_irqsave(&rxq->lock, flags);
606 if (list_empty(&rxq->rx_used)) {
607 spin_unlock_irqrestore(&rxq->lock, flags);
608 return;
609 }
610 spin_unlock_irqrestore(&rxq->lock, flags);
611
612 if (rxq->free_count > RX_LOW_WATERMARK)
613 gfp_mask |= __GFP_NOWARN;
614
615 if (priv->hw_params.rx_page_order > 0)
616 gfp_mask |= __GFP_COMP;
617
618 /* Alloc a new receive buffer */
619 page = alloc_pages(gfp_mask, priv->hw_params.rx_page_order);
620 if (!page) {
621 if (net_ratelimit())
622 IWL_DEBUG_INFO(priv, "alloc_pages failed, "
623 "order: %d\n",
624 priv->hw_params.rx_page_order);
625
626 if ((rxq->free_count <= RX_LOW_WATERMARK) &&
627 net_ratelimit())
628 IWL_CRIT(priv, "Failed to alloc_pages with %s. Only %u free buffers remaining.\n",
629 priority == GFP_ATOMIC ? "GFP_ATOMIC" : "GFP_KERNEL",
630 rxq->free_count);
631 /* We don't reschedule replenish work here -- we will
632 * call the restock method and if it still needs
633 * more buffers it will schedule replenish */
634 return;
635 }
636
637 spin_lock_irqsave(&rxq->lock, flags);
638
639 if (list_empty(&rxq->rx_used)) {
640 spin_unlock_irqrestore(&rxq->lock, flags);
641 __free_pages(page, priv->hw_params.rx_page_order);
642 return;
643 }
644 element = rxq->rx_used.next;
645 rxb = list_entry(element, struct iwl_rx_mem_buffer, list);
646 list_del(element);
647
648 spin_unlock_irqrestore(&rxq->lock, flags);
649
Zhu Yi6aac74b2010-03-22 19:33:41 -0700650 BUG_ON(rxb->page);
Wey-Yi Guy54b81552010-03-17 13:34:35 -0700651 rxb->page = page;
652 /* Get physical address of the RB */
653 rxb->page_dma = pci_map_page(priv->pci_dev, page, 0,
654 PAGE_SIZE << priv->hw_params.rx_page_order,
655 PCI_DMA_FROMDEVICE);
656 /* dma address must be no more than 36 bits */
657 BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
658 /* and also 256 byte aligned! */
659 BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
660
661 spin_lock_irqsave(&rxq->lock, flags);
662
663 list_add_tail(&rxb->list, &rxq->rx_free);
664 rxq->free_count++;
665 priv->alloc_rxb_page++;
666
667 spin_unlock_irqrestore(&rxq->lock, flags);
668 }
669}
670
671void iwlagn_rx_replenish(struct iwl_priv *priv)
672{
673 unsigned long flags;
674
675 iwlagn_rx_allocate(priv, GFP_KERNEL);
676
677 spin_lock_irqsave(&priv->lock, flags);
678 iwlagn_rx_queue_restock(priv);
679 spin_unlock_irqrestore(&priv->lock, flags);
680}
681
682void iwlagn_rx_replenish_now(struct iwl_priv *priv)
683{
684 iwlagn_rx_allocate(priv, GFP_ATOMIC);
685
686 iwlagn_rx_queue_restock(priv);
687}
688
689/* Assumes that the skb field of the buffers in 'pool' is kept accurate.
690 * If an SKB has been detached, the POOL needs to have its SKB set to NULL
691 * This free routine walks the list of POOL entries and if SKB is set to
692 * non NULL it is unmapped and freed
693 */
694void iwlagn_rx_queue_free(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
695{
696 int i;
697 for (i = 0; i < RX_QUEUE_SIZE + RX_FREE_BUFFERS; i++) {
698 if (rxq->pool[i].page != NULL) {
699 pci_unmap_page(priv->pci_dev, rxq->pool[i].page_dma,
700 PAGE_SIZE << priv->hw_params.rx_page_order,
701 PCI_DMA_FROMDEVICE);
702 __iwl_free_pages(priv, rxq->pool[i].page);
703 rxq->pool[i].page = NULL;
704 }
705 }
706
707 dma_free_coherent(&priv->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
708 rxq->dma_addr);
709 dma_free_coherent(&priv->pci_dev->dev, sizeof(struct iwl_rb_status),
710 rxq->rb_stts, rxq->rb_stts_dma);
711 rxq->bd = NULL;
712 rxq->rb_stts = NULL;
713}
714
715int iwlagn_rxq_stop(struct iwl_priv *priv)
716{
717
718 /* stop Rx DMA */
719 iwl_write_direct32(priv, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
720 iwl_poll_direct_bit(priv, FH_MEM_RSSR_RX_STATUS_REG,
721 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
722
723 return 0;
724}
Wey-Yi Guy8d801082010-03-17 13:34:36 -0700725
726int iwlagn_hwrate_to_mac80211_idx(u32 rate_n_flags, enum ieee80211_band band)
727{
728 int idx = 0;
729 int band_offset = 0;
730
731 /* HT rate format: mac80211 wants an MCS number, which is just LSB */
732 if (rate_n_flags & RATE_MCS_HT_MSK) {
733 idx = (rate_n_flags & 0xff);
734 return idx;
735 /* Legacy rate format, search for match in table */
736 } else {
737 if (band == IEEE80211_BAND_5GHZ)
738 band_offset = IWL_FIRST_OFDM_RATE;
739 for (idx = band_offset; idx < IWL_RATE_COUNT_LEGACY; idx++)
740 if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
741 return idx - band_offset;
742 }
743
744 return -1;
745}
746
747/* Calc max signal level (dBm) among 3 possible receivers */
748static inline int iwlagn_calc_rssi(struct iwl_priv *priv,
749 struct iwl_rx_phy_res *rx_resp)
750{
751 return priv->cfg->ops->utils->calc_rssi(priv, rx_resp);
752}
753
754#ifdef CONFIG_IWLWIFI_DEBUG
755/**
756 * iwlagn_dbg_report_frame - dump frame to syslog during debug sessions
757 *
758 * You may hack this function to show different aspects of received frames,
759 * including selective frame dumps.
760 * group100 parameter selects whether to show 1 out of 100 good data frames.
761 * All beacon and probe response frames are printed.
762 */
763static void iwlagn_dbg_report_frame(struct iwl_priv *priv,
764 struct iwl_rx_phy_res *phy_res, u16 length,
765 struct ieee80211_hdr *header, int group100)
766{
767 u32 to_us;
768 u32 print_summary = 0;
769 u32 print_dump = 0; /* set to 1 to dump all frames' contents */
770 u32 hundred = 0;
771 u32 dataframe = 0;
772 __le16 fc;
773 u16 seq_ctl;
774 u16 channel;
775 u16 phy_flags;
776 u32 rate_n_flags;
777 u32 tsf_low;
778 int rssi;
779
780 if (likely(!(iwl_get_debug_level(priv) & IWL_DL_RX)))
781 return;
782
783 /* MAC header */
784 fc = header->frame_control;
785 seq_ctl = le16_to_cpu(header->seq_ctrl);
786
787 /* metadata */
788 channel = le16_to_cpu(phy_res->channel);
789 phy_flags = le16_to_cpu(phy_res->phy_flags);
790 rate_n_flags = le32_to_cpu(phy_res->rate_n_flags);
791
792 /* signal statistics */
793 rssi = iwlagn_calc_rssi(priv, phy_res);
794 tsf_low = le64_to_cpu(phy_res->timestamp) & 0x0ffffffff;
795
796 to_us = !compare_ether_addr(header->addr1, priv->mac_addr);
797
798 /* if data frame is to us and all is good,
799 * (optionally) print summary for only 1 out of every 100 */
800 if (to_us && (fc & ~cpu_to_le16(IEEE80211_FCTL_PROTECTED)) ==
801 cpu_to_le16(IEEE80211_FCTL_FROMDS | IEEE80211_FTYPE_DATA)) {
802 dataframe = 1;
803 if (!group100)
804 print_summary = 1; /* print each frame */
805 else if (priv->framecnt_to_us < 100) {
806 priv->framecnt_to_us++;
807 print_summary = 0;
808 } else {
809 priv->framecnt_to_us = 0;
810 print_summary = 1;
811 hundred = 1;
812 }
813 } else {
814 /* print summary for all other frames */
815 print_summary = 1;
816 }
817
818 if (print_summary) {
819 char *title;
820 int rate_idx;
821 u32 bitrate;
822
823 if (hundred)
824 title = "100Frames";
825 else if (ieee80211_has_retry(fc))
826 title = "Retry";
827 else if (ieee80211_is_assoc_resp(fc))
828 title = "AscRsp";
829 else if (ieee80211_is_reassoc_resp(fc))
830 title = "RasRsp";
831 else if (ieee80211_is_probe_resp(fc)) {
832 title = "PrbRsp";
833 print_dump = 1; /* dump frame contents */
834 } else if (ieee80211_is_beacon(fc)) {
835 title = "Beacon";
836 print_dump = 1; /* dump frame contents */
837 } else if (ieee80211_is_atim(fc))
838 title = "ATIM";
839 else if (ieee80211_is_auth(fc))
840 title = "Auth";
841 else if (ieee80211_is_deauth(fc))
842 title = "DeAuth";
843 else if (ieee80211_is_disassoc(fc))
844 title = "DisAssoc";
845 else
846 title = "Frame";
847
848 rate_idx = iwl_hwrate_to_plcp_idx(rate_n_flags);
849 if (unlikely((rate_idx < 0) || (rate_idx >= IWL_RATE_COUNT))) {
850 bitrate = 0;
851 WARN_ON_ONCE(1);
852 } else {
853 bitrate = iwl_rates[rate_idx].ieee / 2;
854 }
855
856 /* print frame summary.
857 * MAC addresses show just the last byte (for brevity),
858 * but you can hack it to show more, if you'd like to. */
859 if (dataframe)
860 IWL_DEBUG_RX(priv, "%s: mhd=0x%04x, dst=0x%02x, "
Frans Pop91dd6c22010-03-24 14:19:58 -0700861 "len=%u, rssi=%d, chnl=%d, rate=%u,\n",
Wey-Yi Guy8d801082010-03-17 13:34:36 -0700862 title, le16_to_cpu(fc), header->addr1[5],
863 length, rssi, channel, bitrate);
864 else {
865 /* src/dst addresses assume managed mode */
866 IWL_DEBUG_RX(priv, "%s: 0x%04x, dst=0x%02x, src=0x%02x, "
867 "len=%u, rssi=%d, tim=%lu usec, "
868 "phy=0x%02x, chnl=%d\n",
869 title, le16_to_cpu(fc), header->addr1[5],
870 header->addr3[5], length, rssi,
871 tsf_low - priv->scan_start_tsf,
872 phy_flags, channel);
873 }
874 }
875 if (print_dump)
876 iwl_print_hex_dump(priv, IWL_DL_RX, header, length);
877}
878#endif
879
880static u32 iwlagn_translate_rx_status(struct iwl_priv *priv, u32 decrypt_in)
881{
882 u32 decrypt_out = 0;
883
884 if ((decrypt_in & RX_RES_STATUS_STATION_FOUND) ==
885 RX_RES_STATUS_STATION_FOUND)
886 decrypt_out |= (RX_RES_STATUS_STATION_FOUND |
887 RX_RES_STATUS_NO_STATION_INFO_MISMATCH);
888
889 decrypt_out |= (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK);
890
891 /* packet was not encrypted */
892 if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
893 RX_RES_STATUS_SEC_TYPE_NONE)
894 return decrypt_out;
895
896 /* packet was encrypted with unknown alg */
897 if ((decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) ==
898 RX_RES_STATUS_SEC_TYPE_ERR)
899 return decrypt_out;
900
901 /* decryption was not done in HW */
902 if ((decrypt_in & RX_MPDU_RES_STATUS_DEC_DONE_MSK) !=
903 RX_MPDU_RES_STATUS_DEC_DONE_MSK)
904 return decrypt_out;
905
906 switch (decrypt_in & RX_RES_STATUS_SEC_TYPE_MSK) {
907
908 case RX_RES_STATUS_SEC_TYPE_CCMP:
909 /* alg is CCM: check MIC only */
910 if (!(decrypt_in & RX_MPDU_RES_STATUS_MIC_OK))
911 /* Bad MIC */
912 decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
913 else
914 decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
915
916 break;
917
918 case RX_RES_STATUS_SEC_TYPE_TKIP:
919 if (!(decrypt_in & RX_MPDU_RES_STATUS_TTAK_OK)) {
920 /* Bad TTAK */
921 decrypt_out |= RX_RES_STATUS_BAD_KEY_TTAK;
922 break;
923 }
924 /* fall through if TTAK OK */
925 default:
926 if (!(decrypt_in & RX_MPDU_RES_STATUS_ICV_OK))
927 decrypt_out |= RX_RES_STATUS_BAD_ICV_MIC;
928 else
929 decrypt_out |= RX_RES_STATUS_DECRYPT_OK;
930 break;
931 };
932
933 IWL_DEBUG_RX(priv, "decrypt_in:0x%x decrypt_out = 0x%x\n",
934 decrypt_in, decrypt_out);
935
936 return decrypt_out;
937}
938
939static void iwlagn_pass_packet_to_mac80211(struct iwl_priv *priv,
940 struct ieee80211_hdr *hdr,
941 u16 len,
942 u32 ampdu_status,
943 struct iwl_rx_mem_buffer *rxb,
944 struct ieee80211_rx_status *stats)
945{
946 struct sk_buff *skb;
Wey-Yi Guy8d801082010-03-17 13:34:36 -0700947 __le16 fc = hdr->frame_control;
948
949 /* We only process data packets if the interface is open */
950 if (unlikely(!priv->is_open)) {
951 IWL_DEBUG_DROP_LIMIT(priv,
952 "Dropping packet while interface is not open.\n");
953 return;
954 }
955
956 /* In case of HW accelerated crypto and bad decryption, drop */
957 if (!priv->cfg->mod_params->sw_crypto &&
958 iwl_set_decrypted_flag(priv, hdr, ampdu_status, stats))
959 return;
960
Zhu Yiecdf94b2010-03-29 16:42:26 +0800961 skb = dev_alloc_skb(128);
Wey-Yi Guy8d801082010-03-17 13:34:36 -0700962 if (!skb) {
Zhu Yiecdf94b2010-03-29 16:42:26 +0800963 IWL_ERR(priv, "dev_alloc_skb failed\n");
Wey-Yi Guy8d801082010-03-17 13:34:36 -0700964 return;
965 }
966
Wey-Yi Guy8d801082010-03-17 13:34:36 -0700967 skb_add_rx_frag(skb, 0, rxb->page, (void *)hdr - rxb_addr(rxb), len);
968
Wey-Yi Guy8d801082010-03-17 13:34:36 -0700969 iwl_update_stats(priv, false, fc, len);
970 memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
971
972 ieee80211_rx(priv->hw, skb);
Wey-Yi Guy8d801082010-03-17 13:34:36 -0700973 priv->alloc_rxb_page--;
974 rxb->page = NULL;
975}
976
977/* Called for REPLY_RX (legacy ABG frames), or
978 * REPLY_RX_MPDU_CMD (HT high-throughput N frames). */
979void iwlagn_rx_reply_rx(struct iwl_priv *priv,
980 struct iwl_rx_mem_buffer *rxb)
981{
982 struct ieee80211_hdr *header;
983 struct ieee80211_rx_status rx_status;
984 struct iwl_rx_packet *pkt = rxb_addr(rxb);
985 struct iwl_rx_phy_res *phy_res;
986 __le32 rx_pkt_status;
987 struct iwl4965_rx_mpdu_res_start *amsdu;
988 u32 len;
989 u32 ampdu_status;
990 u32 rate_n_flags;
991
992 /**
993 * REPLY_RX and REPLY_RX_MPDU_CMD are handled differently.
994 * REPLY_RX: physical layer info is in this buffer
995 * REPLY_RX_MPDU_CMD: physical layer info was sent in separate
996 * command and cached in priv->last_phy_res
997 *
998 * Here we set up local variables depending on which command is
999 * received.
1000 */
1001 if (pkt->hdr.cmd == REPLY_RX) {
1002 phy_res = (struct iwl_rx_phy_res *)pkt->u.raw;
1003 header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*phy_res)
1004 + phy_res->cfg_phy_cnt);
1005
1006 len = le16_to_cpu(phy_res->byte_count);
1007 rx_pkt_status = *(__le32 *)(pkt->u.raw + sizeof(*phy_res) +
1008 phy_res->cfg_phy_cnt + len);
1009 ampdu_status = le32_to_cpu(rx_pkt_status);
1010 } else {
Johannes Berg05d57522010-03-31 08:59:17 -07001011 if (!priv->_agn.last_phy_res_valid) {
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001012 IWL_ERR(priv, "MPDU frame without cached PHY data\n");
1013 return;
1014 }
Johannes Berg05d57522010-03-31 08:59:17 -07001015 phy_res = &priv->_agn.last_phy_res;
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001016 amsdu = (struct iwl4965_rx_mpdu_res_start *)pkt->u.raw;
1017 header = (struct ieee80211_hdr *)(pkt->u.raw + sizeof(*amsdu));
1018 len = le16_to_cpu(amsdu->byte_count);
1019 rx_pkt_status = *(__le32 *)(pkt->u.raw + sizeof(*amsdu) + len);
1020 ampdu_status = iwlagn_translate_rx_status(priv,
1021 le32_to_cpu(rx_pkt_status));
1022 }
1023
1024 if ((unlikely(phy_res->cfg_phy_cnt > 20))) {
1025 IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
1026 phy_res->cfg_phy_cnt);
1027 return;
1028 }
1029
1030 if (!(rx_pkt_status & RX_RES_STATUS_NO_CRC32_ERROR) ||
1031 !(rx_pkt_status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
1032 IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n",
1033 le32_to_cpu(rx_pkt_status));
1034 return;
1035 }
1036
1037 /* This will be used in several places later */
1038 rate_n_flags = le32_to_cpu(phy_res->rate_n_flags);
1039
1040 /* rx_status carries information about the packet to mac80211 */
1041 rx_status.mactime = le64_to_cpu(phy_res->timestamp);
1042 rx_status.freq =
1043 ieee80211_channel_to_frequency(le16_to_cpu(phy_res->channel));
1044 rx_status.band = (phy_res->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
1045 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
1046 rx_status.rate_idx =
1047 iwlagn_hwrate_to_mac80211_idx(rate_n_flags, rx_status.band);
1048 rx_status.flag = 0;
1049
1050 /* TSF isn't reliable. In order to allow smooth user experience,
1051 * this W/A doesn't propagate it to the mac80211 */
1052 /*rx_status.flag |= RX_FLAG_TSFT;*/
1053
1054 priv->ucode_beacon_time = le32_to_cpu(phy_res->beacon_time_stamp);
1055
1056 /* Find max signal strength (dBm) among 3 antenna/receiver chains */
1057 rx_status.signal = iwlagn_calc_rssi(priv, phy_res);
1058
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001059#ifdef CONFIG_IWLWIFI_DEBUG
1060 /* Set "1" to report good data frames in groups of 100 */
1061 if (unlikely(iwl_get_debug_level(priv) & IWL_DL_RX))
1062 iwlagn_dbg_report_frame(priv, phy_res, len, header, 1);
1063#endif
1064 iwl_dbg_log_rx_data_frame(priv, len, header);
Johannes Berged1b6e92010-03-18 09:58:27 -07001065 IWL_DEBUG_STATS_LIMIT(priv, "Rssi %d, TSF %llu\n",
1066 rx_status.signal, (unsigned long long)rx_status.mactime);
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001067
1068 /*
1069 * "antenna number"
1070 *
1071 * It seems that the antenna field in the phy flags value
1072 * is actually a bit field. This is undefined by radiotap,
1073 * it wants an actual antenna number but I always get "7"
1074 * for most legacy frames I receive indicating that the
1075 * same frame was received on all three RX chains.
1076 *
1077 * I think this field should be removed in favor of a
1078 * new 802.11n radiotap field "RX chains" that is defined
1079 * as a bitmask.
1080 */
1081 rx_status.antenna =
1082 (le16_to_cpu(phy_res->phy_flags) & RX_RES_PHY_FLAGS_ANTENNA_MSK)
1083 >> RX_RES_PHY_FLAGS_ANTENNA_POS;
1084
1085 /* set the preamble flag if appropriate */
1086 if (phy_res->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
1087 rx_status.flag |= RX_FLAG_SHORTPRE;
1088
1089 /* Set up the HT phy flags */
1090 if (rate_n_flags & RATE_MCS_HT_MSK)
1091 rx_status.flag |= RX_FLAG_HT;
1092 if (rate_n_flags & RATE_MCS_HT40_MSK)
1093 rx_status.flag |= RX_FLAG_40MHZ;
1094 if (rate_n_flags & RATE_MCS_SGI_MSK)
1095 rx_status.flag |= RX_FLAG_SHORT_GI;
1096
1097 iwlagn_pass_packet_to_mac80211(priv, header, len, ampdu_status,
1098 rxb, &rx_status);
1099}
1100
1101/* Cache phy data (Rx signal strength, etc) for HT frame (REPLY_RX_PHY_CMD).
1102 * This will be used later in iwl_rx_reply_rx() for REPLY_RX_MPDU_CMD. */
1103void iwlagn_rx_reply_rx_phy(struct iwl_priv *priv,
Johannes Berg05d57522010-03-31 08:59:17 -07001104 struct iwl_rx_mem_buffer *rxb)
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001105{
1106 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Johannes Berg05d57522010-03-31 08:59:17 -07001107 priv->_agn.last_phy_res_valid = true;
1108 memcpy(&priv->_agn.last_phy_res, pkt->u.raw,
Wey-Yi Guy8d801082010-03-17 13:34:36 -07001109 sizeof(struct iwl_rx_phy_res));
1110}