blob: 994d02c1fb6928da3245dd35d85d39bb995398ec [file] [log] [blame]
Jerry Wong685e4212013-02-06 11:06:37 -08001/*
2 * max98090.c -- MAX98090 ALSA SoC Audio driver
3 *
4 * Copyright 2011-2012 Maxim Integrated Products
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/delay.h>
12#include <linux/i2c.h>
13#include <linux/module.h>
Sachin Kamat6e1f29d2014-04-04 11:29:10 +053014#include <linux/of.h>
Jerry Wong685e4212013-02-06 11:06:37 -080015#include <linux/pm.h>
16#include <linux/pm_runtime.h>
17#include <linux/regmap.h>
18#include <linux/slab.h>
Jarkko Nikula70f29d32014-05-16 16:55:25 +030019#include <linux/acpi.h>
Tushar Beherab10ab7b2014-05-26 13:58:21 +053020#include <linux/clk.h>
Jerry Wong685e4212013-02-06 11:06:37 -080021#include <sound/jack.h>
22#include <sound/pcm.h>
23#include <sound/pcm_params.h>
24#include <sound/soc.h>
25#include <sound/tlv.h>
26#include <sound/max98090.h>
27#include "max98090.h"
28
Jerry Wong685e4212013-02-06 11:06:37 -080029/* Allows for sparsely populated register maps */
30static struct reg_default max98090_reg[] = {
31 { 0x00, 0x00 }, /* 00 Software Reset */
32 { 0x03, 0x04 }, /* 03 Interrupt Masks */
33 { 0x04, 0x00 }, /* 04 System Clock Quick */
34 { 0x05, 0x00 }, /* 05 Sample Rate Quick */
35 { 0x06, 0x00 }, /* 06 DAI Interface Quick */
36 { 0x07, 0x00 }, /* 07 DAC Path Quick */
37 { 0x08, 0x00 }, /* 08 Mic/Direct to ADC Quick */
38 { 0x09, 0x00 }, /* 09 Line to ADC Quick */
39 { 0x0A, 0x00 }, /* 0A Analog Mic Loop Quick */
40 { 0x0B, 0x00 }, /* 0B Analog Line Loop Quick */
41 { 0x0C, 0x00 }, /* 0C Reserved */
42 { 0x0D, 0x00 }, /* 0D Input Config */
43 { 0x0E, 0x1B }, /* 0E Line Input Level */
44 { 0x0F, 0x00 }, /* 0F Line Config */
45
46 { 0x10, 0x14 }, /* 10 Mic1 Input Level */
47 { 0x11, 0x14 }, /* 11 Mic2 Input Level */
48 { 0x12, 0x00 }, /* 12 Mic Bias Voltage */
49 { 0x13, 0x00 }, /* 13 Digital Mic Config */
50 { 0x14, 0x00 }, /* 14 Digital Mic Mode */
51 { 0x15, 0x00 }, /* 15 Left ADC Mixer */
52 { 0x16, 0x00 }, /* 16 Right ADC Mixer */
53 { 0x17, 0x03 }, /* 17 Left ADC Level */
54 { 0x18, 0x03 }, /* 18 Right ADC Level */
55 { 0x19, 0x00 }, /* 19 ADC Biquad Level */
56 { 0x1A, 0x00 }, /* 1A ADC Sidetone */
57 { 0x1B, 0x00 }, /* 1B System Clock */
58 { 0x1C, 0x00 }, /* 1C Clock Mode */
59 { 0x1D, 0x00 }, /* 1D Any Clock 1 */
60 { 0x1E, 0x00 }, /* 1E Any Clock 2 */
61 { 0x1F, 0x00 }, /* 1F Any Clock 3 */
62
63 { 0x20, 0x00 }, /* 20 Any Clock 4 */
64 { 0x21, 0x00 }, /* 21 Master Mode */
65 { 0x22, 0x00 }, /* 22 Interface Format */
66 { 0x23, 0x00 }, /* 23 TDM Format 1*/
67 { 0x24, 0x00 }, /* 24 TDM Format 2*/
68 { 0x25, 0x00 }, /* 25 I/O Configuration */
69 { 0x26, 0x80 }, /* 26 Filter Config */
70 { 0x27, 0x00 }, /* 27 DAI Playback Level */
71 { 0x28, 0x00 }, /* 28 EQ Playback Level */
72 { 0x29, 0x00 }, /* 29 Left HP Mixer */
73 { 0x2A, 0x00 }, /* 2A Right HP Mixer */
74 { 0x2B, 0x00 }, /* 2B HP Control */
75 { 0x2C, 0x1A }, /* 2C Left HP Volume */
76 { 0x2D, 0x1A }, /* 2D Right HP Volume */
77 { 0x2E, 0x00 }, /* 2E Left Spk Mixer */
78 { 0x2F, 0x00 }, /* 2F Right Spk Mixer */
79
80 { 0x30, 0x00 }, /* 30 Spk Control */
81 { 0x31, 0x2C }, /* 31 Left Spk Volume */
82 { 0x32, 0x2C }, /* 32 Right Spk Volume */
83 { 0x33, 0x00 }, /* 33 ALC Timing */
84 { 0x34, 0x00 }, /* 34 ALC Compressor */
85 { 0x35, 0x00 }, /* 35 ALC Expander */
86 { 0x36, 0x00 }, /* 36 ALC Gain */
87 { 0x37, 0x00 }, /* 37 Rcv/Line OutL Mixer */
88 { 0x38, 0x00 }, /* 38 Rcv/Line OutL Control */
89 { 0x39, 0x15 }, /* 39 Rcv/Line OutL Volume */
90 { 0x3A, 0x00 }, /* 3A Line OutR Mixer */
91 { 0x3B, 0x00 }, /* 3B Line OutR Control */
92 { 0x3C, 0x15 }, /* 3C Line OutR Volume */
93 { 0x3D, 0x00 }, /* 3D Jack Detect */
94 { 0x3E, 0x00 }, /* 3E Input Enable */
95 { 0x3F, 0x00 }, /* 3F Output Enable */
96
97 { 0x40, 0x00 }, /* 40 Level Control */
98 { 0x41, 0x00 }, /* 41 DSP Filter Enable */
99 { 0x42, 0x00 }, /* 42 Bias Control */
100 { 0x43, 0x00 }, /* 43 DAC Control */
101 { 0x44, 0x06 }, /* 44 ADC Control */
102 { 0x45, 0x00 }, /* 45 Device Shutdown */
103 { 0x46, 0x00 }, /* 46 Equalizer Band 1 Coefficient B0 */
104 { 0x47, 0x00 }, /* 47 Equalizer Band 1 Coefficient B0 */
105 { 0x48, 0x00 }, /* 48 Equalizer Band 1 Coefficient B0 */
106 { 0x49, 0x00 }, /* 49 Equalizer Band 1 Coefficient B1 */
107 { 0x4A, 0x00 }, /* 4A Equalizer Band 1 Coefficient B1 */
108 { 0x4B, 0x00 }, /* 4B Equalizer Band 1 Coefficient B1 */
109 { 0x4C, 0x00 }, /* 4C Equalizer Band 1 Coefficient B2 */
110 { 0x4D, 0x00 }, /* 4D Equalizer Band 1 Coefficient B2 */
111 { 0x4E, 0x00 }, /* 4E Equalizer Band 1 Coefficient B2 */
112 { 0x4F, 0x00 }, /* 4F Equalizer Band 1 Coefficient A1 */
113
114 { 0x50, 0x00 }, /* 50 Equalizer Band 1 Coefficient A1 */
115 { 0x51, 0x00 }, /* 51 Equalizer Band 1 Coefficient A1 */
116 { 0x52, 0x00 }, /* 52 Equalizer Band 1 Coefficient A2 */
117 { 0x53, 0x00 }, /* 53 Equalizer Band 1 Coefficient A2 */
118 { 0x54, 0x00 }, /* 54 Equalizer Band 1 Coefficient A2 */
119 { 0x55, 0x00 }, /* 55 Equalizer Band 2 Coefficient B0 */
120 { 0x56, 0x00 }, /* 56 Equalizer Band 2 Coefficient B0 */
121 { 0x57, 0x00 }, /* 57 Equalizer Band 2 Coefficient B0 */
122 { 0x58, 0x00 }, /* 58 Equalizer Band 2 Coefficient B1 */
123 { 0x59, 0x00 }, /* 59 Equalizer Band 2 Coefficient B1 */
124 { 0x5A, 0x00 }, /* 5A Equalizer Band 2 Coefficient B1 */
125 { 0x5B, 0x00 }, /* 5B Equalizer Band 2 Coefficient B2 */
126 { 0x5C, 0x00 }, /* 5C Equalizer Band 2 Coefficient B2 */
127 { 0x5D, 0x00 }, /* 5D Equalizer Band 2 Coefficient B2 */
128 { 0x5E, 0x00 }, /* 5E Equalizer Band 2 Coefficient A1 */
129 { 0x5F, 0x00 }, /* 5F Equalizer Band 2 Coefficient A1 */
130
131 { 0x60, 0x00 }, /* 60 Equalizer Band 2 Coefficient A1 */
132 { 0x61, 0x00 }, /* 61 Equalizer Band 2 Coefficient A2 */
133 { 0x62, 0x00 }, /* 62 Equalizer Band 2 Coefficient A2 */
134 { 0x63, 0x00 }, /* 63 Equalizer Band 2 Coefficient A2 */
135 { 0x64, 0x00 }, /* 64 Equalizer Band 3 Coefficient B0 */
136 { 0x65, 0x00 }, /* 65 Equalizer Band 3 Coefficient B0 */
137 { 0x66, 0x00 }, /* 66 Equalizer Band 3 Coefficient B0 */
138 { 0x67, 0x00 }, /* 67 Equalizer Band 3 Coefficient B1 */
139 { 0x68, 0x00 }, /* 68 Equalizer Band 3 Coefficient B1 */
140 { 0x69, 0x00 }, /* 69 Equalizer Band 3 Coefficient B1 */
141 { 0x6A, 0x00 }, /* 6A Equalizer Band 3 Coefficient B2 */
142 { 0x6B, 0x00 }, /* 6B Equalizer Band 3 Coefficient B2 */
143 { 0x6C, 0x00 }, /* 6C Equalizer Band 3 Coefficient B2 */
144 { 0x6D, 0x00 }, /* 6D Equalizer Band 3 Coefficient A1 */
145 { 0x6E, 0x00 }, /* 6E Equalizer Band 3 Coefficient A1 */
146 { 0x6F, 0x00 }, /* 6F Equalizer Band 3 Coefficient A1 */
147
148 { 0x70, 0x00 }, /* 70 Equalizer Band 3 Coefficient A2 */
149 { 0x71, 0x00 }, /* 71 Equalizer Band 3 Coefficient A2 */
150 { 0x72, 0x00 }, /* 72 Equalizer Band 3 Coefficient A2 */
151 { 0x73, 0x00 }, /* 73 Equalizer Band 4 Coefficient B0 */
152 { 0x74, 0x00 }, /* 74 Equalizer Band 4 Coefficient B0 */
153 { 0x75, 0x00 }, /* 75 Equalizer Band 4 Coefficient B0 */
154 { 0x76, 0x00 }, /* 76 Equalizer Band 4 Coefficient B1 */
155 { 0x77, 0x00 }, /* 77 Equalizer Band 4 Coefficient B1 */
156 { 0x78, 0x00 }, /* 78 Equalizer Band 4 Coefficient B1 */
157 { 0x79, 0x00 }, /* 79 Equalizer Band 4 Coefficient B2 */
158 { 0x7A, 0x00 }, /* 7A Equalizer Band 4 Coefficient B2 */
159 { 0x7B, 0x00 }, /* 7B Equalizer Band 4 Coefficient B2 */
160 { 0x7C, 0x00 }, /* 7C Equalizer Band 4 Coefficient A1 */
161 { 0x7D, 0x00 }, /* 7D Equalizer Band 4 Coefficient A1 */
162 { 0x7E, 0x00 }, /* 7E Equalizer Band 4 Coefficient A1 */
163 { 0x7F, 0x00 }, /* 7F Equalizer Band 4 Coefficient A2 */
164
165 { 0x80, 0x00 }, /* 80 Equalizer Band 4 Coefficient A2 */
166 { 0x81, 0x00 }, /* 81 Equalizer Band 4 Coefficient A2 */
167 { 0x82, 0x00 }, /* 82 Equalizer Band 5 Coefficient B0 */
168 { 0x83, 0x00 }, /* 83 Equalizer Band 5 Coefficient B0 */
169 { 0x84, 0x00 }, /* 84 Equalizer Band 5 Coefficient B0 */
170 { 0x85, 0x00 }, /* 85 Equalizer Band 5 Coefficient B1 */
171 { 0x86, 0x00 }, /* 86 Equalizer Band 5 Coefficient B1 */
172 { 0x87, 0x00 }, /* 87 Equalizer Band 5 Coefficient B1 */
173 { 0x88, 0x00 }, /* 88 Equalizer Band 5 Coefficient B2 */
174 { 0x89, 0x00 }, /* 89 Equalizer Band 5 Coefficient B2 */
175 { 0x8A, 0x00 }, /* 8A Equalizer Band 5 Coefficient B2 */
176 { 0x8B, 0x00 }, /* 8B Equalizer Band 5 Coefficient A1 */
177 { 0x8C, 0x00 }, /* 8C Equalizer Band 5 Coefficient A1 */
178 { 0x8D, 0x00 }, /* 8D Equalizer Band 5 Coefficient A1 */
179 { 0x8E, 0x00 }, /* 8E Equalizer Band 5 Coefficient A2 */
180 { 0x8F, 0x00 }, /* 8F Equalizer Band 5 Coefficient A2 */
181
182 { 0x90, 0x00 }, /* 90 Equalizer Band 5 Coefficient A2 */
183 { 0x91, 0x00 }, /* 91 Equalizer Band 6 Coefficient B0 */
184 { 0x92, 0x00 }, /* 92 Equalizer Band 6 Coefficient B0 */
185 { 0x93, 0x00 }, /* 93 Equalizer Band 6 Coefficient B0 */
186 { 0x94, 0x00 }, /* 94 Equalizer Band 6 Coefficient B1 */
187 { 0x95, 0x00 }, /* 95 Equalizer Band 6 Coefficient B1 */
188 { 0x96, 0x00 }, /* 96 Equalizer Band 6 Coefficient B1 */
189 { 0x97, 0x00 }, /* 97 Equalizer Band 6 Coefficient B2 */
190 { 0x98, 0x00 }, /* 98 Equalizer Band 6 Coefficient B2 */
191 { 0x99, 0x00 }, /* 99 Equalizer Band 6 Coefficient B2 */
192 { 0x9A, 0x00 }, /* 9A Equalizer Band 6 Coefficient A1 */
193 { 0x9B, 0x00 }, /* 9B Equalizer Band 6 Coefficient A1 */
194 { 0x9C, 0x00 }, /* 9C Equalizer Band 6 Coefficient A1 */
195 { 0x9D, 0x00 }, /* 9D Equalizer Band 6 Coefficient A2 */
196 { 0x9E, 0x00 }, /* 9E Equalizer Band 6 Coefficient A2 */
197 { 0x9F, 0x00 }, /* 9F Equalizer Band 6 Coefficient A2 */
198
199 { 0xA0, 0x00 }, /* A0 Equalizer Band 7 Coefficient B0 */
200 { 0xA1, 0x00 }, /* A1 Equalizer Band 7 Coefficient B0 */
201 { 0xA2, 0x00 }, /* A2 Equalizer Band 7 Coefficient B0 */
202 { 0xA3, 0x00 }, /* A3 Equalizer Band 7 Coefficient B1 */
203 { 0xA4, 0x00 }, /* A4 Equalizer Band 7 Coefficient B1 */
204 { 0xA5, 0x00 }, /* A5 Equalizer Band 7 Coefficient B1 */
205 { 0xA6, 0x00 }, /* A6 Equalizer Band 7 Coefficient B2 */
206 { 0xA7, 0x00 }, /* A7 Equalizer Band 7 Coefficient B2 */
207 { 0xA8, 0x00 }, /* A8 Equalizer Band 7 Coefficient B2 */
208 { 0xA9, 0x00 }, /* A9 Equalizer Band 7 Coefficient A1 */
209 { 0xAA, 0x00 }, /* AA Equalizer Band 7 Coefficient A1 */
210 { 0xAB, 0x00 }, /* AB Equalizer Band 7 Coefficient A1 */
211 { 0xAC, 0x00 }, /* AC Equalizer Band 7 Coefficient A2 */
212 { 0xAD, 0x00 }, /* AD Equalizer Band 7 Coefficient A2 */
213 { 0xAE, 0x00 }, /* AE Equalizer Band 7 Coefficient A2 */
214 { 0xAF, 0x00 }, /* AF ADC Biquad Coefficient B0 */
215
216 { 0xB0, 0x00 }, /* B0 ADC Biquad Coefficient B0 */
217 { 0xB1, 0x00 }, /* B1 ADC Biquad Coefficient B0 */
218 { 0xB2, 0x00 }, /* B2 ADC Biquad Coefficient B1 */
219 { 0xB3, 0x00 }, /* B3 ADC Biquad Coefficient B1 */
220 { 0xB4, 0x00 }, /* B4 ADC Biquad Coefficient B1 */
221 { 0xB5, 0x00 }, /* B5 ADC Biquad Coefficient B2 */
222 { 0xB6, 0x00 }, /* B6 ADC Biquad Coefficient B2 */
223 { 0xB7, 0x00 }, /* B7 ADC Biquad Coefficient B2 */
224 { 0xB8, 0x00 }, /* B8 ADC Biquad Coefficient A1 */
225 { 0xB9, 0x00 }, /* B9 ADC Biquad Coefficient A1 */
226 { 0xBA, 0x00 }, /* BA ADC Biquad Coefficient A1 */
227 { 0xBB, 0x00 }, /* BB ADC Biquad Coefficient A2 */
228 { 0xBC, 0x00 }, /* BC ADC Biquad Coefficient A2 */
229 { 0xBD, 0x00 }, /* BD ADC Biquad Coefficient A2 */
230 { 0xBE, 0x00 }, /* BE Digital Mic 3 Volume */
231 { 0xBF, 0x00 }, /* BF Digital Mic 4 Volume */
232
233 { 0xC0, 0x00 }, /* C0 Digital Mic 34 Biquad Pre Atten */
234 { 0xC1, 0x00 }, /* C1 Record TDM Slot */
235 { 0xC2, 0x00 }, /* C2 Sample Rate */
236 { 0xC3, 0x00 }, /* C3 Digital Mic 34 Biquad Coefficient C3 */
237 { 0xC4, 0x00 }, /* C4 Digital Mic 34 Biquad Coefficient C4 */
238 { 0xC5, 0x00 }, /* C5 Digital Mic 34 Biquad Coefficient C5 */
239 { 0xC6, 0x00 }, /* C6 Digital Mic 34 Biquad Coefficient C6 */
240 { 0xC7, 0x00 }, /* C7 Digital Mic 34 Biquad Coefficient C7 */
241 { 0xC8, 0x00 }, /* C8 Digital Mic 34 Biquad Coefficient C8 */
242 { 0xC9, 0x00 }, /* C9 Digital Mic 34 Biquad Coefficient C9 */
243 { 0xCA, 0x00 }, /* CA Digital Mic 34 Biquad Coefficient CA */
244 { 0xCB, 0x00 }, /* CB Digital Mic 34 Biquad Coefficient CB */
245 { 0xCC, 0x00 }, /* CC Digital Mic 34 Biquad Coefficient CC */
246 { 0xCD, 0x00 }, /* CD Digital Mic 34 Biquad Coefficient CD */
247 { 0xCE, 0x00 }, /* CE Digital Mic 34 Biquad Coefficient CE */
248 { 0xCF, 0x00 }, /* CF Digital Mic 34 Biquad Coefficient CF */
249
250 { 0xD0, 0x00 }, /* D0 Digital Mic 34 Biquad Coefficient D0 */
251 { 0xD1, 0x00 }, /* D1 Digital Mic 34 Biquad Coefficient D1 */
252};
253
254static bool max98090_volatile_register(struct device *dev, unsigned int reg)
255{
256 switch (reg) {
Liam Girdwood25b4ab432014-05-16 16:55:20 +0300257 case M98090_REG_SOFTWARE_RESET:
Jerry Wong685e4212013-02-06 11:06:37 -0800258 case M98090_REG_DEVICE_STATUS:
259 case M98090_REG_JACK_STATUS:
260 case M98090_REG_REVISION_ID:
261 return true;
262 default:
263 return false;
264 }
265}
266
267static bool max98090_readable_register(struct device *dev, unsigned int reg)
268{
269 switch (reg) {
270 case M98090_REG_DEVICE_STATUS:
271 case M98090_REG_JACK_STATUS:
272 case M98090_REG_INTERRUPT_S:
273 case M98090_REG_RESERVED:
274 case M98090_REG_LINE_INPUT_CONFIG:
275 case M98090_REG_LINE_INPUT_LEVEL:
276 case M98090_REG_INPUT_MODE:
277 case M98090_REG_MIC1_INPUT_LEVEL:
278 case M98090_REG_MIC2_INPUT_LEVEL:
279 case M98090_REG_MIC_BIAS_VOLTAGE:
280 case M98090_REG_DIGITAL_MIC_ENABLE:
281 case M98090_REG_DIGITAL_MIC_CONFIG:
282 case M98090_REG_LEFT_ADC_MIXER:
283 case M98090_REG_RIGHT_ADC_MIXER:
284 case M98090_REG_LEFT_ADC_LEVEL:
285 case M98090_REG_RIGHT_ADC_LEVEL:
286 case M98090_REG_ADC_BIQUAD_LEVEL:
287 case M98090_REG_ADC_SIDETONE:
288 case M98090_REG_SYSTEM_CLOCK:
289 case M98090_REG_CLOCK_MODE:
290 case M98090_REG_CLOCK_RATIO_NI_MSB:
291 case M98090_REG_CLOCK_RATIO_NI_LSB:
292 case M98090_REG_CLOCK_RATIO_MI_MSB:
293 case M98090_REG_CLOCK_RATIO_MI_LSB:
294 case M98090_REG_MASTER_MODE:
295 case M98090_REG_INTERFACE_FORMAT:
296 case M98090_REG_TDM_CONTROL:
297 case M98090_REG_TDM_FORMAT:
298 case M98090_REG_IO_CONFIGURATION:
299 case M98090_REG_FILTER_CONFIG:
300 case M98090_REG_DAI_PLAYBACK_LEVEL:
301 case M98090_REG_DAI_PLAYBACK_LEVEL_EQ:
302 case M98090_REG_LEFT_HP_MIXER:
303 case M98090_REG_RIGHT_HP_MIXER:
304 case M98090_REG_HP_CONTROL:
305 case M98090_REG_LEFT_HP_VOLUME:
306 case M98090_REG_RIGHT_HP_VOLUME:
307 case M98090_REG_LEFT_SPK_MIXER:
308 case M98090_REG_RIGHT_SPK_MIXER:
309 case M98090_REG_SPK_CONTROL:
310 case M98090_REG_LEFT_SPK_VOLUME:
311 case M98090_REG_RIGHT_SPK_VOLUME:
312 case M98090_REG_DRC_TIMING:
313 case M98090_REG_DRC_COMPRESSOR:
314 case M98090_REG_DRC_EXPANDER:
315 case M98090_REG_DRC_GAIN:
316 case M98090_REG_RCV_LOUTL_MIXER:
317 case M98090_REG_RCV_LOUTL_CONTROL:
318 case M98090_REG_RCV_LOUTL_VOLUME:
319 case M98090_REG_LOUTR_MIXER:
320 case M98090_REG_LOUTR_CONTROL:
321 case M98090_REG_LOUTR_VOLUME:
322 case M98090_REG_JACK_DETECT:
323 case M98090_REG_INPUT_ENABLE:
324 case M98090_REG_OUTPUT_ENABLE:
325 case M98090_REG_LEVEL_CONTROL:
326 case M98090_REG_DSP_FILTER_ENABLE:
327 case M98090_REG_BIAS_CONTROL:
328 case M98090_REG_DAC_CONTROL:
329 case M98090_REG_ADC_CONTROL:
330 case M98090_REG_DEVICE_SHUTDOWN:
331 case M98090_REG_EQUALIZER_BASE ... M98090_REG_EQUALIZER_BASE + 0x68:
332 case M98090_REG_RECORD_BIQUAD_BASE ... M98090_REG_RECORD_BIQUAD_BASE + 0x0E:
333 case M98090_REG_DMIC3_VOLUME:
334 case M98090_REG_DMIC4_VOLUME:
335 case M98090_REG_DMIC34_BQ_PREATTEN:
336 case M98090_REG_RECORD_TDM_SLOT:
337 case M98090_REG_SAMPLE_RATE:
338 case M98090_REG_DMIC34_BIQUAD_BASE ... M98090_REG_DMIC34_BIQUAD_BASE + 0x0E:
Stephen Warrene126a642014-02-13 16:54:24 -0700339 case M98090_REG_REVISION_ID:
Jerry Wong685e4212013-02-06 11:06:37 -0800340 return true;
341 default:
342 return false;
343 }
344}
345
346static int max98090_reset(struct max98090_priv *max98090)
347{
348 int ret;
349
350 /* Reset the codec by writing to this write-only reset register */
351 ret = regmap_write(max98090->regmap, M98090_REG_SOFTWARE_RESET,
352 M98090_SWRESET_MASK);
353 if (ret < 0) {
354 dev_err(max98090->codec->dev,
355 "Failed to reset codec: %d\n", ret);
356 return ret;
357 }
358
359 msleep(20);
360 return ret;
361}
362
363static const unsigned int max98090_micboost_tlv[] = {
364 TLV_DB_RANGE_HEAD(2),
365 0, 1, TLV_DB_SCALE_ITEM(0, 2000, 0),
366 2, 2, TLV_DB_SCALE_ITEM(3000, 0, 0),
367};
368
369static const DECLARE_TLV_DB_SCALE(max98090_mic_tlv, 0, 100, 0);
370
371static const DECLARE_TLV_DB_SCALE(max98090_line_single_ended_tlv,
372 -600, 600, 0);
373
374static const unsigned int max98090_line_tlv[] = {
375 TLV_DB_RANGE_HEAD(2),
376 0, 3, TLV_DB_SCALE_ITEM(-600, 300, 0),
377 4, 5, TLV_DB_SCALE_ITEM(1400, 600, 0),
378};
379
380static const DECLARE_TLV_DB_SCALE(max98090_avg_tlv, 0, 600, 0);
381static const DECLARE_TLV_DB_SCALE(max98090_av_tlv, -1200, 100, 0);
382
383static const DECLARE_TLV_DB_SCALE(max98090_dvg_tlv, 0, 600, 0);
384static const DECLARE_TLV_DB_SCALE(max98090_dv_tlv, -1500, 100, 0);
385
386static const DECLARE_TLV_DB_SCALE(max98090_sidetone_tlv, -6050, 200, 0);
387
388static const DECLARE_TLV_DB_SCALE(max98090_alc_tlv, -1500, 100, 0);
389static const DECLARE_TLV_DB_SCALE(max98090_alcmakeup_tlv, 0, 100, 0);
390static const DECLARE_TLV_DB_SCALE(max98090_alccomp_tlv, -3100, 100, 0);
391static const DECLARE_TLV_DB_SCALE(max98090_drcexp_tlv, -6600, 100, 0);
Liam Girdwood729af1c2014-05-16 16:55:19 +0300392static const DECLARE_TLV_DB_SCALE(max98090_sdg_tlv, 50, 200, 0);
Jerry Wong685e4212013-02-06 11:06:37 -0800393
394static const unsigned int max98090_mixout_tlv[] = {
395 TLV_DB_RANGE_HEAD(2),
396 0, 1, TLV_DB_SCALE_ITEM(-1200, 250, 0),
397 2, 3, TLV_DB_SCALE_ITEM(-600, 600, 0),
398};
399
400static const unsigned int max98090_hp_tlv[] = {
401 TLV_DB_RANGE_HEAD(5),
402 0, 6, TLV_DB_SCALE_ITEM(-6700, 400, 0),
403 7, 14, TLV_DB_SCALE_ITEM(-4000, 300, 0),
404 15, 21, TLV_DB_SCALE_ITEM(-1700, 200, 0),
405 22, 27, TLV_DB_SCALE_ITEM(-400, 100, 0),
406 28, 31, TLV_DB_SCALE_ITEM(150, 50, 0),
407};
408
409static const unsigned int max98090_spk_tlv[] = {
410 TLV_DB_RANGE_HEAD(5),
411 0, 4, TLV_DB_SCALE_ITEM(-4800, 400, 0),
412 5, 10, TLV_DB_SCALE_ITEM(-2900, 300, 0),
413 11, 14, TLV_DB_SCALE_ITEM(-1200, 200, 0),
414 15, 29, TLV_DB_SCALE_ITEM(-500, 100, 0),
415 30, 39, TLV_DB_SCALE_ITEM(950, 50, 0),
416};
417
418static const unsigned int max98090_rcv_lout_tlv[] = {
419 TLV_DB_RANGE_HEAD(5),
420 0, 6, TLV_DB_SCALE_ITEM(-6200, 400, 0),
421 7, 14, TLV_DB_SCALE_ITEM(-3500, 300, 0),
422 15, 21, TLV_DB_SCALE_ITEM(-1200, 200, 0),
423 22, 27, TLV_DB_SCALE_ITEM(100, 100, 0),
424 28, 31, TLV_DB_SCALE_ITEM(650, 50, 0),
425};
426
427static int max98090_get_enab_tlv(struct snd_kcontrol *kcontrol,
428 struct snd_ctl_elem_value *ucontrol)
429{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100430 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Jerry Wong685e4212013-02-06 11:06:37 -0800431 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
432 struct soc_mixer_control *mc =
433 (struct soc_mixer_control *)kcontrol->private_value;
434 unsigned int mask = (1 << fls(mc->max)) - 1;
435 unsigned int val = snd_soc_read(codec, mc->reg);
436 unsigned int *select;
437
438 switch (mc->reg) {
439 case M98090_REG_MIC1_INPUT_LEVEL:
440 select = &(max98090->pa1en);
441 break;
442 case M98090_REG_MIC2_INPUT_LEVEL:
443 select = &(max98090->pa2en);
444 break;
445 case M98090_REG_ADC_SIDETONE:
446 select = &(max98090->sidetone);
447 break;
448 default:
449 return -EINVAL;
450 }
451
452 val = (val >> mc->shift) & mask;
453
454 if (val >= 1) {
455 /* If on, return the volume */
456 val = val - 1;
457 *select = val;
458 } else {
459 /* If off, return last stored value */
460 val = *select;
461 }
462
463 ucontrol->value.integer.value[0] = val;
464 return 0;
465}
466
467static int max98090_put_enab_tlv(struct snd_kcontrol *kcontrol,
468 struct snd_ctl_elem_value *ucontrol)
469{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100470 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Jerry Wong685e4212013-02-06 11:06:37 -0800471 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
472 struct soc_mixer_control *mc =
473 (struct soc_mixer_control *)kcontrol->private_value;
474 unsigned int mask = (1 << fls(mc->max)) - 1;
475 unsigned int sel = ucontrol->value.integer.value[0];
476 unsigned int val = snd_soc_read(codec, mc->reg);
477 unsigned int *select;
478
479 switch (mc->reg) {
480 case M98090_REG_MIC1_INPUT_LEVEL:
481 select = &(max98090->pa1en);
482 break;
483 case M98090_REG_MIC2_INPUT_LEVEL:
484 select = &(max98090->pa2en);
485 break;
486 case M98090_REG_ADC_SIDETONE:
487 select = &(max98090->sidetone);
488 break;
489 default:
490 return -EINVAL;
491 }
492
493 val = (val >> mc->shift) & mask;
494
495 *select = sel;
496
497 /* Setting a volume is only valid if it is already On */
498 if (val >= 1) {
499 sel = sel + 1;
500 } else {
501 /* Write what was already there */
502 sel = val;
503 }
504
505 snd_soc_update_bits(codec, mc->reg,
506 mask << mc->shift,
507 sel << mc->shift);
508
509 return 0;
510}
511
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530512static const char *max98090_perf_pwr_text[] =
Jerry Wong685e4212013-02-06 11:06:37 -0800513 { "High Performance", "Low Power" };
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530514static const char *max98090_pwr_perf_text[] =
Jerry Wong685e4212013-02-06 11:06:37 -0800515 { "Low Power", "High Performance" };
516
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100517static SOC_ENUM_SINGLE_DECL(max98090_vcmbandgap_enum,
518 M98090_REG_BIAS_CONTROL,
519 M98090_VCM_MODE_SHIFT,
520 max98090_pwr_perf_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800521
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530522static const char *max98090_osr128_text[] = { "64*fs", "128*fs" };
Jerry Wong685e4212013-02-06 11:06:37 -0800523
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100524static SOC_ENUM_SINGLE_DECL(max98090_osr128_enum,
525 M98090_REG_ADC_CONTROL,
526 M98090_OSR128_SHIFT,
527 max98090_osr128_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800528
529static const char *max98090_mode_text[] = { "Voice", "Music" };
530
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100531static SOC_ENUM_SINGLE_DECL(max98090_mode_enum,
532 M98090_REG_FILTER_CONFIG,
533 M98090_MODE_SHIFT,
534 max98090_mode_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800535
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100536static SOC_ENUM_SINGLE_DECL(max98090_filter_dmic34mode_enum,
537 M98090_REG_FILTER_CONFIG,
538 M98090_FLT_DMIC34MODE_SHIFT,
539 max98090_mode_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800540
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530541static const char *max98090_drcatk_text[] =
Jerry Wong685e4212013-02-06 11:06:37 -0800542 { "0.5ms", "1ms", "5ms", "10ms", "25ms", "50ms", "100ms", "200ms" };
543
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100544static SOC_ENUM_SINGLE_DECL(max98090_drcatk_enum,
545 M98090_REG_DRC_TIMING,
546 M98090_DRCATK_SHIFT,
547 max98090_drcatk_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800548
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530549static const char *max98090_drcrls_text[] =
Jerry Wong685e4212013-02-06 11:06:37 -0800550 { "8s", "4s", "2s", "1s", "0.5s", "0.25s", "0.125s", "0.0625s" };
551
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100552static SOC_ENUM_SINGLE_DECL(max98090_drcrls_enum,
553 M98090_REG_DRC_TIMING,
554 M98090_DRCRLS_SHIFT,
555 max98090_drcrls_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800556
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530557static const char *max98090_alccmp_text[] =
Jerry Wong685e4212013-02-06 11:06:37 -0800558 { "1:1", "1:1.5", "1:2", "1:4", "1:INF" };
559
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100560static SOC_ENUM_SINGLE_DECL(max98090_alccmp_enum,
561 M98090_REG_DRC_COMPRESSOR,
562 M98090_DRCCMP_SHIFT,
563 max98090_alccmp_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800564
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530565static const char *max98090_drcexp_text[] = { "1:1", "2:1", "3:1" };
Jerry Wong685e4212013-02-06 11:06:37 -0800566
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100567static SOC_ENUM_SINGLE_DECL(max98090_drcexp_enum,
568 M98090_REG_DRC_EXPANDER,
569 M98090_DRCEXP_SHIFT,
570 max98090_drcexp_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800571
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100572static SOC_ENUM_SINGLE_DECL(max98090_dac_perfmode_enum,
573 M98090_REG_DAC_CONTROL,
574 M98090_PERFMODE_SHIFT,
575 max98090_perf_pwr_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800576
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100577static SOC_ENUM_SINGLE_DECL(max98090_dachp_enum,
578 M98090_REG_DAC_CONTROL,
579 M98090_DACHP_SHIFT,
580 max98090_pwr_perf_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800581
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100582static SOC_ENUM_SINGLE_DECL(max98090_adchp_enum,
583 M98090_REG_ADC_CONTROL,
584 M98090_ADCHP_SHIFT,
585 max98090_pwr_perf_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800586
587static const struct snd_kcontrol_new max98090_snd_controls[] = {
588 SOC_ENUM("MIC Bias VCM Bandgap", max98090_vcmbandgap_enum),
589
590 SOC_SINGLE("DMIC MIC Comp Filter Config", M98090_REG_DIGITAL_MIC_CONFIG,
591 M98090_DMIC_COMP_SHIFT, M98090_DMIC_COMP_NUM - 1, 0),
592
593 SOC_SINGLE_EXT_TLV("MIC1 Boost Volume",
594 M98090_REG_MIC1_INPUT_LEVEL, M98090_MIC_PA1EN_SHIFT,
595 M98090_MIC_PA1EN_NUM - 1, 0, max98090_get_enab_tlv,
596 max98090_put_enab_tlv, max98090_micboost_tlv),
597
598 SOC_SINGLE_EXT_TLV("MIC2 Boost Volume",
599 M98090_REG_MIC2_INPUT_LEVEL, M98090_MIC_PA2EN_SHIFT,
600 M98090_MIC_PA2EN_NUM - 1, 0, max98090_get_enab_tlv,
601 max98090_put_enab_tlv, max98090_micboost_tlv),
602
603 SOC_SINGLE_TLV("MIC1 Volume", M98090_REG_MIC1_INPUT_LEVEL,
604 M98090_MIC_PGAM1_SHIFT, M98090_MIC_PGAM1_NUM - 1, 1,
605 max98090_mic_tlv),
606
607 SOC_SINGLE_TLV("MIC2 Volume", M98090_REG_MIC2_INPUT_LEVEL,
608 M98090_MIC_PGAM2_SHIFT, M98090_MIC_PGAM2_NUM - 1, 1,
609 max98090_mic_tlv),
610
611 SOC_SINGLE_RANGE_TLV("LINEA Single Ended Volume",
612 M98090_REG_LINE_INPUT_LEVEL, M98090_MIXG135_SHIFT, 0,
613 M98090_MIXG135_NUM - 1, 1, max98090_line_single_ended_tlv),
614
615 SOC_SINGLE_RANGE_TLV("LINEB Single Ended Volume",
616 M98090_REG_LINE_INPUT_LEVEL, M98090_MIXG246_SHIFT, 0,
617 M98090_MIXG246_NUM - 1, 1, max98090_line_single_ended_tlv),
618
619 SOC_SINGLE_RANGE_TLV("LINEA Volume", M98090_REG_LINE_INPUT_LEVEL,
620 M98090_LINAPGA_SHIFT, 0, M98090_LINAPGA_NUM - 1, 1,
621 max98090_line_tlv),
622
623 SOC_SINGLE_RANGE_TLV("LINEB Volume", M98090_REG_LINE_INPUT_LEVEL,
624 M98090_LINBPGA_SHIFT, 0, M98090_LINBPGA_NUM - 1, 1,
625 max98090_line_tlv),
626
627 SOC_SINGLE("LINEA Ext Resistor Gain Mode", M98090_REG_INPUT_MODE,
628 M98090_EXTBUFA_SHIFT, M98090_EXTBUFA_NUM - 1, 0),
629 SOC_SINGLE("LINEB Ext Resistor Gain Mode", M98090_REG_INPUT_MODE,
630 M98090_EXTBUFB_SHIFT, M98090_EXTBUFB_NUM - 1, 0),
631
632 SOC_SINGLE_TLV("ADCL Boost Volume", M98090_REG_LEFT_ADC_LEVEL,
633 M98090_AVLG_SHIFT, M98090_AVLG_NUM - 1, 0,
634 max98090_avg_tlv),
635 SOC_SINGLE_TLV("ADCR Boost Volume", M98090_REG_RIGHT_ADC_LEVEL,
636 M98090_AVRG_SHIFT, M98090_AVLG_NUM - 1, 0,
637 max98090_avg_tlv),
638
639 SOC_SINGLE_TLV("ADCL Volume", M98090_REG_LEFT_ADC_LEVEL,
640 M98090_AVL_SHIFT, M98090_AVL_NUM - 1, 1,
641 max98090_av_tlv),
642 SOC_SINGLE_TLV("ADCR Volume", M98090_REG_RIGHT_ADC_LEVEL,
643 M98090_AVR_SHIFT, M98090_AVR_NUM - 1, 1,
644 max98090_av_tlv),
645
646 SOC_ENUM("ADC Oversampling Rate", max98090_osr128_enum),
647 SOC_SINGLE("ADC Quantizer Dither", M98090_REG_ADC_CONTROL,
648 M98090_ADCDITHER_SHIFT, M98090_ADCDITHER_NUM - 1, 0),
649 SOC_ENUM("ADC High Performance Mode", max98090_adchp_enum),
650
651 SOC_SINGLE("DAC Mono Mode", M98090_REG_IO_CONFIGURATION,
652 M98090_DMONO_SHIFT, M98090_DMONO_NUM - 1, 0),
653 SOC_SINGLE("SDIN Mode", M98090_REG_IO_CONFIGURATION,
654 M98090_SDIEN_SHIFT, M98090_SDIEN_NUM - 1, 0),
655 SOC_SINGLE("SDOUT Mode", M98090_REG_IO_CONFIGURATION,
656 M98090_SDOEN_SHIFT, M98090_SDOEN_NUM - 1, 0),
657 SOC_SINGLE("SDOUT Hi-Z Mode", M98090_REG_IO_CONFIGURATION,
658 M98090_HIZOFF_SHIFT, M98090_HIZOFF_NUM - 1, 1),
659 SOC_ENUM("Filter Mode", max98090_mode_enum),
660 SOC_SINGLE("Record Path DC Blocking", M98090_REG_FILTER_CONFIG,
661 M98090_AHPF_SHIFT, M98090_AHPF_NUM - 1, 0),
662 SOC_SINGLE("Playback Path DC Blocking", M98090_REG_FILTER_CONFIG,
663 M98090_DHPF_SHIFT, M98090_DHPF_NUM - 1, 0),
664 SOC_SINGLE_TLV("Digital BQ Volume", M98090_REG_ADC_BIQUAD_LEVEL,
665 M98090_AVBQ_SHIFT, M98090_AVBQ_NUM - 1, 1, max98090_dv_tlv),
666 SOC_SINGLE_EXT_TLV("Digital Sidetone Volume",
667 M98090_REG_ADC_SIDETONE, M98090_DVST_SHIFT,
668 M98090_DVST_NUM - 1, 1, max98090_get_enab_tlv,
Liam Girdwood729af1c2014-05-16 16:55:19 +0300669 max98090_put_enab_tlv, max98090_sdg_tlv),
Jerry Wong685e4212013-02-06 11:06:37 -0800670 SOC_SINGLE_TLV("Digital Coarse Volume", M98090_REG_DAI_PLAYBACK_LEVEL,
671 M98090_DVG_SHIFT, M98090_DVG_NUM - 1, 0,
672 max98090_dvg_tlv),
673 SOC_SINGLE_TLV("Digital Volume", M98090_REG_DAI_PLAYBACK_LEVEL,
674 M98090_DV_SHIFT, M98090_DV_NUM - 1, 1,
675 max98090_dv_tlv),
676 SND_SOC_BYTES("EQ Coefficients", M98090_REG_EQUALIZER_BASE, 105),
677 SOC_SINGLE("Digital EQ 3 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
678 M98090_EQ3BANDEN_SHIFT, M98090_EQ3BANDEN_NUM - 1, 0),
679 SOC_SINGLE("Digital EQ 5 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
680 M98090_EQ5BANDEN_SHIFT, M98090_EQ5BANDEN_NUM - 1, 0),
681 SOC_SINGLE("Digital EQ 7 Band Switch", M98090_REG_DSP_FILTER_ENABLE,
682 M98090_EQ7BANDEN_SHIFT, M98090_EQ7BANDEN_NUM - 1, 0),
683 SOC_SINGLE("Digital EQ Clipping Detection", M98090_REG_DAI_PLAYBACK_LEVEL_EQ,
684 M98090_EQCLPN_SHIFT, M98090_EQCLPN_NUM - 1,
685 1),
686 SOC_SINGLE_TLV("Digital EQ Volume", M98090_REG_DAI_PLAYBACK_LEVEL_EQ,
687 M98090_DVEQ_SHIFT, M98090_DVEQ_NUM - 1, 1,
688 max98090_dv_tlv),
689
690 SOC_SINGLE("ALC Enable", M98090_REG_DRC_TIMING,
691 M98090_DRCEN_SHIFT, M98090_DRCEN_NUM - 1, 0),
692 SOC_ENUM("ALC Attack Time", max98090_drcatk_enum),
693 SOC_ENUM("ALC Release Time", max98090_drcrls_enum),
694 SOC_SINGLE_TLV("ALC Make Up Volume", M98090_REG_DRC_GAIN,
695 M98090_DRCG_SHIFT, M98090_DRCG_NUM - 1, 0,
696 max98090_alcmakeup_tlv),
697 SOC_ENUM("ALC Compression Ratio", max98090_alccmp_enum),
698 SOC_ENUM("ALC Expansion Ratio", max98090_drcexp_enum),
699 SOC_SINGLE_TLV("ALC Compression Threshold Volume",
700 M98090_REG_DRC_COMPRESSOR, M98090_DRCTHC_SHIFT,
701 M98090_DRCTHC_NUM - 1, 1, max98090_alccomp_tlv),
702 SOC_SINGLE_TLV("ALC Expansion Threshold Volume",
703 M98090_REG_DRC_EXPANDER, M98090_DRCTHE_SHIFT,
704 M98090_DRCTHE_NUM - 1, 1, max98090_drcexp_tlv),
705
706 SOC_ENUM("DAC HP Playback Performance Mode",
707 max98090_dac_perfmode_enum),
708 SOC_ENUM("DAC High Performance Mode", max98090_dachp_enum),
709
710 SOC_SINGLE_TLV("Headphone Left Mixer Volume",
711 M98090_REG_HP_CONTROL, M98090_MIXHPLG_SHIFT,
712 M98090_MIXHPLG_NUM - 1, 1, max98090_mixout_tlv),
713 SOC_SINGLE_TLV("Headphone Right Mixer Volume",
714 M98090_REG_HP_CONTROL, M98090_MIXHPRG_SHIFT,
715 M98090_MIXHPRG_NUM - 1, 1, max98090_mixout_tlv),
716
717 SOC_SINGLE_TLV("Speaker Left Mixer Volume",
718 M98090_REG_SPK_CONTROL, M98090_MIXSPLG_SHIFT,
719 M98090_MIXSPLG_NUM - 1, 1, max98090_mixout_tlv),
720 SOC_SINGLE_TLV("Speaker Right Mixer Volume",
721 M98090_REG_SPK_CONTROL, M98090_MIXSPRG_SHIFT,
722 M98090_MIXSPRG_NUM - 1, 1, max98090_mixout_tlv),
723
724 SOC_SINGLE_TLV("Receiver Left Mixer Volume",
725 M98090_REG_RCV_LOUTL_CONTROL, M98090_MIXRCVLG_SHIFT,
726 M98090_MIXRCVLG_NUM - 1, 1, max98090_mixout_tlv),
727 SOC_SINGLE_TLV("Receiver Right Mixer Volume",
728 M98090_REG_LOUTR_CONTROL, M98090_MIXRCVRG_SHIFT,
729 M98090_MIXRCVRG_NUM - 1, 1, max98090_mixout_tlv),
730
731 SOC_DOUBLE_R_TLV("Headphone Volume", M98090_REG_LEFT_HP_VOLUME,
732 M98090_REG_RIGHT_HP_VOLUME, M98090_HPVOLL_SHIFT,
733 M98090_HPVOLL_NUM - 1, 0, max98090_hp_tlv),
734
735 SOC_DOUBLE_R_RANGE_TLV("Speaker Volume",
736 M98090_REG_LEFT_SPK_VOLUME, M98090_REG_RIGHT_SPK_VOLUME,
737 M98090_SPVOLL_SHIFT, 24, M98090_SPVOLL_NUM - 1 + 24,
738 0, max98090_spk_tlv),
739
740 SOC_DOUBLE_R_TLV("Receiver Volume", M98090_REG_RCV_LOUTL_VOLUME,
741 M98090_REG_LOUTR_VOLUME, M98090_RCVLVOL_SHIFT,
742 M98090_RCVLVOL_NUM - 1, 0, max98090_rcv_lout_tlv),
743
744 SOC_SINGLE("Headphone Left Switch", M98090_REG_LEFT_HP_VOLUME,
745 M98090_HPLM_SHIFT, 1, 1),
746 SOC_SINGLE("Headphone Right Switch", M98090_REG_RIGHT_HP_VOLUME,
747 M98090_HPRM_SHIFT, 1, 1),
748
749 SOC_SINGLE("Speaker Left Switch", M98090_REG_LEFT_SPK_VOLUME,
750 M98090_SPLM_SHIFT, 1, 1),
751 SOC_SINGLE("Speaker Right Switch", M98090_REG_RIGHT_SPK_VOLUME,
752 M98090_SPRM_SHIFT, 1, 1),
753
754 SOC_SINGLE("Receiver Left Switch", M98090_REG_RCV_LOUTL_VOLUME,
755 M98090_RCVLM_SHIFT, 1, 1),
756 SOC_SINGLE("Receiver Right Switch", M98090_REG_LOUTR_VOLUME,
757 M98090_RCVRM_SHIFT, 1, 1),
758
759 SOC_SINGLE("Zero-Crossing Detection", M98090_REG_LEVEL_CONTROL,
760 M98090_ZDENN_SHIFT, M98090_ZDENN_NUM - 1, 1),
761 SOC_SINGLE("Enhanced Vol Smoothing", M98090_REG_LEVEL_CONTROL,
762 M98090_VS2ENN_SHIFT, M98090_VS2ENN_NUM - 1, 1),
763 SOC_SINGLE("Volume Adjustment Smoothing", M98090_REG_LEVEL_CONTROL,
764 M98090_VSENN_SHIFT, M98090_VSENN_NUM - 1, 1),
765
766 SND_SOC_BYTES("Biquad Coefficients", M98090_REG_RECORD_BIQUAD_BASE, 15),
767 SOC_SINGLE("Biquad Switch", M98090_REG_DSP_FILTER_ENABLE,
768 M98090_ADCBQEN_SHIFT, M98090_ADCBQEN_NUM - 1, 0),
769};
770
771static const struct snd_kcontrol_new max98091_snd_controls[] = {
772
773 SOC_SINGLE("DMIC34 Zeropad", M98090_REG_SAMPLE_RATE,
774 M98090_DMIC34_ZEROPAD_SHIFT,
775 M98090_DMIC34_ZEROPAD_NUM - 1, 0),
776
777 SOC_ENUM("Filter DMIC34 Mode", max98090_filter_dmic34mode_enum),
778 SOC_SINGLE("DMIC34 DC Blocking", M98090_REG_FILTER_CONFIG,
779 M98090_FLT_DMIC34HPF_SHIFT,
780 M98090_FLT_DMIC34HPF_NUM - 1, 0),
781
782 SOC_SINGLE_TLV("DMIC3 Boost Volume", M98090_REG_DMIC3_VOLUME,
783 M98090_DMIC_AV3G_SHIFT, M98090_DMIC_AV3G_NUM - 1, 0,
784 max98090_avg_tlv),
785 SOC_SINGLE_TLV("DMIC4 Boost Volume", M98090_REG_DMIC4_VOLUME,
786 M98090_DMIC_AV4G_SHIFT, M98090_DMIC_AV4G_NUM - 1, 0,
787 max98090_avg_tlv),
788
789 SOC_SINGLE_TLV("DMIC3 Volume", M98090_REG_DMIC3_VOLUME,
790 M98090_DMIC_AV3_SHIFT, M98090_DMIC_AV3_NUM - 1, 1,
791 max98090_av_tlv),
792 SOC_SINGLE_TLV("DMIC4 Volume", M98090_REG_DMIC4_VOLUME,
793 M98090_DMIC_AV4_SHIFT, M98090_DMIC_AV4_NUM - 1, 1,
794 max98090_av_tlv),
795
796 SND_SOC_BYTES("DMIC34 Biquad Coefficients",
797 M98090_REG_DMIC34_BIQUAD_BASE, 15),
798 SOC_SINGLE("DMIC34 Biquad Switch", M98090_REG_DSP_FILTER_ENABLE,
799 M98090_DMIC34BQEN_SHIFT, M98090_DMIC34BQEN_NUM - 1, 0),
800
801 SOC_SINGLE_TLV("DMIC34 BQ PreAttenuation Volume",
802 M98090_REG_DMIC34_BQ_PREATTEN, M98090_AV34BQ_SHIFT,
803 M98090_AV34BQ_NUM - 1, 1, max98090_dv_tlv),
804};
805
806static int max98090_micinput_event(struct snd_soc_dapm_widget *w,
807 struct snd_kcontrol *kcontrol, int event)
808{
809 struct snd_soc_codec *codec = w->codec;
810 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
811
812 unsigned int val = snd_soc_read(codec, w->reg);
813
814 if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
815 val = (val & M98090_MIC_PA1EN_MASK) >> M98090_MIC_PA1EN_SHIFT;
816 else
817 val = (val & M98090_MIC_PA2EN_MASK) >> M98090_MIC_PA2EN_SHIFT;
818
Jerry Wong685e4212013-02-06 11:06:37 -0800819 if (val >= 1) {
820 if (w->reg == M98090_REG_MIC1_INPUT_LEVEL) {
821 max98090->pa1en = val - 1; /* Update for volatile */
822 } else {
823 max98090->pa2en = val - 1; /* Update for volatile */
824 }
825 }
826
827 switch (event) {
828 case SND_SOC_DAPM_POST_PMU:
829 /* If turning on, set to most recently selected volume */
830 if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
831 val = max98090->pa1en + 1;
832 else
833 val = max98090->pa2en + 1;
834 break;
835 case SND_SOC_DAPM_POST_PMD:
836 /* If turning off, turn off */
837 val = 0;
838 break;
839 default:
840 return -EINVAL;
841 }
842
843 if (w->reg == M98090_REG_MIC1_INPUT_LEVEL)
844 snd_soc_update_bits(codec, w->reg, M98090_MIC_PA1EN_MASK,
845 val << M98090_MIC_PA1EN_SHIFT);
846 else
847 snd_soc_update_bits(codec, w->reg, M98090_MIC_PA2EN_MASK,
848 val << M98090_MIC_PA2EN_SHIFT);
849
850 return 0;
851}
852
853static const char *mic1_mux_text[] = { "IN12", "IN56" };
854
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100855static SOC_ENUM_SINGLE_DECL(mic1_mux_enum,
856 M98090_REG_INPUT_MODE,
857 M98090_EXTMIC1_SHIFT,
858 mic1_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800859
860static const struct snd_kcontrol_new max98090_mic1_mux =
861 SOC_DAPM_ENUM("MIC1 Mux", mic1_mux_enum);
862
863static const char *mic2_mux_text[] = { "IN34", "IN56" };
864
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100865static SOC_ENUM_SINGLE_DECL(mic2_mux_enum,
866 M98090_REG_INPUT_MODE,
867 M98090_EXTMIC2_SHIFT,
868 mic2_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800869
870static const struct snd_kcontrol_new max98090_mic2_mux =
871 SOC_DAPM_ENUM("MIC2 Mux", mic2_mux_enum);
872
Andrew Brestickerfd5f9402013-05-16 12:03:54 -0700873static const char *dmic_mux_text[] = { "ADC", "DMIC" };
874
Lars-Peter Clausenba513112014-02-28 08:31:07 +0100875static SOC_ENUM_SINGLE_VIRT_DECL(dmic_mux_enum, dmic_mux_text);
Andrew Brestickerfd5f9402013-05-16 12:03:54 -0700876
877static const struct snd_kcontrol_new max98090_dmic_mux =
Lars-Peter Clausenaae11372014-04-14 21:30:59 +0200878 SOC_DAPM_ENUM("DMIC Mux", dmic_mux_enum);
Andrew Brestickerfd5f9402013-05-16 12:03:54 -0700879
Sachin Kamat4ca74fe2013-02-21 12:24:59 +0530880static const char *max98090_micpre_text[] = { "Off", "On" };
Jerry Wong685e4212013-02-06 11:06:37 -0800881
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100882static SOC_ENUM_SINGLE_DECL(max98090_pa1en_enum,
883 M98090_REG_MIC1_INPUT_LEVEL,
884 M98090_MIC_PA1EN_SHIFT,
885 max98090_micpre_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800886
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100887static SOC_ENUM_SINGLE_DECL(max98090_pa2en_enum,
888 M98090_REG_MIC2_INPUT_LEVEL,
889 M98090_MIC_PA2EN_SHIFT,
890 max98090_micpre_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800891
892/* LINEA mixer switch */
893static const struct snd_kcontrol_new max98090_linea_mixer_controls[] = {
894 SOC_DAPM_SINGLE("IN1 Switch", M98090_REG_LINE_INPUT_CONFIG,
895 M98090_IN1SEEN_SHIFT, 1, 0),
896 SOC_DAPM_SINGLE("IN3 Switch", M98090_REG_LINE_INPUT_CONFIG,
897 M98090_IN3SEEN_SHIFT, 1, 0),
898 SOC_DAPM_SINGLE("IN5 Switch", M98090_REG_LINE_INPUT_CONFIG,
899 M98090_IN5SEEN_SHIFT, 1, 0),
900 SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_LINE_INPUT_CONFIG,
901 M98090_IN34DIFF_SHIFT, 1, 0),
902};
903
904/* LINEB mixer switch */
905static const struct snd_kcontrol_new max98090_lineb_mixer_controls[] = {
906 SOC_DAPM_SINGLE("IN2 Switch", M98090_REG_LINE_INPUT_CONFIG,
907 M98090_IN2SEEN_SHIFT, 1, 0),
908 SOC_DAPM_SINGLE("IN4 Switch", M98090_REG_LINE_INPUT_CONFIG,
909 M98090_IN4SEEN_SHIFT, 1, 0),
910 SOC_DAPM_SINGLE("IN6 Switch", M98090_REG_LINE_INPUT_CONFIG,
911 M98090_IN6SEEN_SHIFT, 1, 0),
912 SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_LINE_INPUT_CONFIG,
913 M98090_IN56DIFF_SHIFT, 1, 0),
914};
915
916/* Left ADC mixer switch */
917static const struct snd_kcontrol_new max98090_left_adc_mixer_controls[] = {
918 SOC_DAPM_SINGLE("IN12 Switch", M98090_REG_LEFT_ADC_MIXER,
919 M98090_MIXADL_IN12DIFF_SHIFT, 1, 0),
920 SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_LEFT_ADC_MIXER,
921 M98090_MIXADL_IN34DIFF_SHIFT, 1, 0),
922 SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_LEFT_ADC_MIXER,
923 M98090_MIXADL_IN65DIFF_SHIFT, 1, 0),
924 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_ADC_MIXER,
925 M98090_MIXADL_LINEA_SHIFT, 1, 0),
926 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_ADC_MIXER,
927 M98090_MIXADL_LINEB_SHIFT, 1, 0),
928 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_ADC_MIXER,
929 M98090_MIXADL_MIC1_SHIFT, 1, 0),
930 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_ADC_MIXER,
931 M98090_MIXADL_MIC2_SHIFT, 1, 0),
932};
933
934/* Right ADC mixer switch */
935static const struct snd_kcontrol_new max98090_right_adc_mixer_controls[] = {
936 SOC_DAPM_SINGLE("IN12 Switch", M98090_REG_RIGHT_ADC_MIXER,
937 M98090_MIXADR_IN12DIFF_SHIFT, 1, 0),
938 SOC_DAPM_SINGLE("IN34 Switch", M98090_REG_RIGHT_ADC_MIXER,
939 M98090_MIXADR_IN34DIFF_SHIFT, 1, 0),
940 SOC_DAPM_SINGLE("IN56 Switch", M98090_REG_RIGHT_ADC_MIXER,
941 M98090_MIXADR_IN65DIFF_SHIFT, 1, 0),
942 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_ADC_MIXER,
943 M98090_MIXADR_LINEA_SHIFT, 1, 0),
944 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_ADC_MIXER,
945 M98090_MIXADR_LINEB_SHIFT, 1, 0),
946 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_ADC_MIXER,
947 M98090_MIXADR_MIC1_SHIFT, 1, 0),
948 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_ADC_MIXER,
949 M98090_MIXADR_MIC2_SHIFT, 1, 0),
950};
951
952static const char *lten_mux_text[] = { "Normal", "Loopthrough" };
953
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100954static SOC_ENUM_SINGLE_DECL(ltenl_mux_enum,
955 M98090_REG_IO_CONFIGURATION,
956 M98090_LTEN_SHIFT,
957 lten_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800958
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100959static SOC_ENUM_SINGLE_DECL(ltenr_mux_enum,
960 M98090_REG_IO_CONFIGURATION,
961 M98090_LTEN_SHIFT,
962 lten_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800963
964static const struct snd_kcontrol_new max98090_ltenl_mux =
965 SOC_DAPM_ENUM("LTENL Mux", ltenl_mux_enum);
966
967static const struct snd_kcontrol_new max98090_ltenr_mux =
968 SOC_DAPM_ENUM("LTENR Mux", ltenr_mux_enum);
969
970static const char *lben_mux_text[] = { "Normal", "Loopback" };
971
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100972static SOC_ENUM_SINGLE_DECL(lbenl_mux_enum,
973 M98090_REG_IO_CONFIGURATION,
974 M98090_LBEN_SHIFT,
975 lben_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800976
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100977static SOC_ENUM_SINGLE_DECL(lbenr_mux_enum,
978 M98090_REG_IO_CONFIGURATION,
979 M98090_LBEN_SHIFT,
980 lben_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800981
982static const struct snd_kcontrol_new max98090_lbenl_mux =
983 SOC_DAPM_ENUM("LBENL Mux", lbenl_mux_enum);
984
985static const struct snd_kcontrol_new max98090_lbenr_mux =
986 SOC_DAPM_ENUM("LBENR Mux", lbenr_mux_enum);
987
988static const char *stenl_mux_text[] = { "Normal", "Sidetone Left" };
989
990static const char *stenr_mux_text[] = { "Normal", "Sidetone Right" };
991
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100992static SOC_ENUM_SINGLE_DECL(stenl_mux_enum,
993 M98090_REG_ADC_SIDETONE,
994 M98090_DSTSL_SHIFT,
995 stenl_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -0800996
Takashi Iwai2907cbc2014-02-18 10:14:13 +0100997static SOC_ENUM_SINGLE_DECL(stenr_mux_enum,
998 M98090_REG_ADC_SIDETONE,
999 M98090_DSTSR_SHIFT,
1000 stenr_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -08001001
1002static const struct snd_kcontrol_new max98090_stenl_mux =
1003 SOC_DAPM_ENUM("STENL Mux", stenl_mux_enum);
1004
1005static const struct snd_kcontrol_new max98090_stenr_mux =
1006 SOC_DAPM_ENUM("STENR Mux", stenr_mux_enum);
1007
1008/* Left speaker mixer switch */
1009static const struct
1010 snd_kcontrol_new max98090_left_speaker_mixer_controls[] = {
1011 SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LEFT_SPK_MIXER,
1012 M98090_MIXSPL_DACL_SHIFT, 1, 0),
1013 SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LEFT_SPK_MIXER,
1014 M98090_MIXSPL_DACR_SHIFT, 1, 0),
1015 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_SPK_MIXER,
1016 M98090_MIXSPL_LINEA_SHIFT, 1, 0),
1017 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_SPK_MIXER,
1018 M98090_MIXSPL_LINEB_SHIFT, 1, 0),
1019 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_SPK_MIXER,
1020 M98090_MIXSPL_MIC1_SHIFT, 1, 0),
1021 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_SPK_MIXER,
1022 M98090_MIXSPL_MIC2_SHIFT, 1, 0),
1023};
1024
1025/* Right speaker mixer switch */
1026static const struct
1027 snd_kcontrol_new max98090_right_speaker_mixer_controls[] = {
1028 SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RIGHT_SPK_MIXER,
1029 M98090_MIXSPR_DACL_SHIFT, 1, 0),
1030 SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RIGHT_SPK_MIXER,
1031 M98090_MIXSPR_DACR_SHIFT, 1, 0),
1032 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_SPK_MIXER,
1033 M98090_MIXSPR_LINEA_SHIFT, 1, 0),
1034 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_SPK_MIXER,
1035 M98090_MIXSPR_LINEB_SHIFT, 1, 0),
1036 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_SPK_MIXER,
1037 M98090_MIXSPR_MIC1_SHIFT, 1, 0),
1038 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_SPK_MIXER,
1039 M98090_MIXSPR_MIC2_SHIFT, 1, 0),
1040};
1041
1042/* Left headphone mixer switch */
1043static const struct snd_kcontrol_new max98090_left_hp_mixer_controls[] = {
1044 SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LEFT_HP_MIXER,
1045 M98090_MIXHPL_DACL_SHIFT, 1, 0),
1046 SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LEFT_HP_MIXER,
1047 M98090_MIXHPL_DACR_SHIFT, 1, 0),
1048 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LEFT_HP_MIXER,
1049 M98090_MIXHPL_LINEA_SHIFT, 1, 0),
1050 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LEFT_HP_MIXER,
1051 M98090_MIXHPL_LINEB_SHIFT, 1, 0),
1052 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LEFT_HP_MIXER,
1053 M98090_MIXHPL_MIC1_SHIFT, 1, 0),
1054 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LEFT_HP_MIXER,
1055 M98090_MIXHPL_MIC2_SHIFT, 1, 0),
1056};
1057
1058/* Right headphone mixer switch */
1059static const struct snd_kcontrol_new max98090_right_hp_mixer_controls[] = {
1060 SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RIGHT_HP_MIXER,
1061 M98090_MIXHPR_DACL_SHIFT, 1, 0),
1062 SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RIGHT_HP_MIXER,
1063 M98090_MIXHPR_DACR_SHIFT, 1, 0),
1064 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RIGHT_HP_MIXER,
1065 M98090_MIXHPR_LINEA_SHIFT, 1, 0),
1066 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RIGHT_HP_MIXER,
1067 M98090_MIXHPR_LINEB_SHIFT, 1, 0),
1068 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RIGHT_HP_MIXER,
1069 M98090_MIXHPR_MIC1_SHIFT, 1, 0),
1070 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RIGHT_HP_MIXER,
1071 M98090_MIXHPR_MIC2_SHIFT, 1, 0),
1072};
1073
1074/* Left receiver mixer switch */
1075static const struct snd_kcontrol_new max98090_left_rcv_mixer_controls[] = {
1076 SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_RCV_LOUTL_MIXER,
1077 M98090_MIXRCVL_DACL_SHIFT, 1, 0),
1078 SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_RCV_LOUTL_MIXER,
1079 M98090_MIXRCVL_DACR_SHIFT, 1, 0),
1080 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_RCV_LOUTL_MIXER,
1081 M98090_MIXRCVL_LINEA_SHIFT, 1, 0),
1082 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_RCV_LOUTL_MIXER,
1083 M98090_MIXRCVL_LINEB_SHIFT, 1, 0),
1084 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_RCV_LOUTL_MIXER,
1085 M98090_MIXRCVL_MIC1_SHIFT, 1, 0),
1086 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_RCV_LOUTL_MIXER,
1087 M98090_MIXRCVL_MIC2_SHIFT, 1, 0),
1088};
1089
1090/* Right receiver mixer switch */
1091static const struct snd_kcontrol_new max98090_right_rcv_mixer_controls[] = {
1092 SOC_DAPM_SINGLE("Left DAC Switch", M98090_REG_LOUTR_MIXER,
1093 M98090_MIXRCVR_DACL_SHIFT, 1, 0),
1094 SOC_DAPM_SINGLE("Right DAC Switch", M98090_REG_LOUTR_MIXER,
1095 M98090_MIXRCVR_DACR_SHIFT, 1, 0),
1096 SOC_DAPM_SINGLE("LINEA Switch", M98090_REG_LOUTR_MIXER,
1097 M98090_MIXRCVR_LINEA_SHIFT, 1, 0),
1098 SOC_DAPM_SINGLE("LINEB Switch", M98090_REG_LOUTR_MIXER,
1099 M98090_MIXRCVR_LINEB_SHIFT, 1, 0),
1100 SOC_DAPM_SINGLE("MIC1 Switch", M98090_REG_LOUTR_MIXER,
1101 M98090_MIXRCVR_MIC1_SHIFT, 1, 0),
1102 SOC_DAPM_SINGLE("MIC2 Switch", M98090_REG_LOUTR_MIXER,
1103 M98090_MIXRCVR_MIC2_SHIFT, 1, 0),
1104};
1105
1106static const char *linmod_mux_text[] = { "Left Only", "Left and Right" };
1107
Takashi Iwai2907cbc2014-02-18 10:14:13 +01001108static SOC_ENUM_SINGLE_DECL(linmod_mux_enum,
1109 M98090_REG_LOUTR_MIXER,
1110 M98090_LINMOD_SHIFT,
1111 linmod_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -08001112
1113static const struct snd_kcontrol_new max98090_linmod_mux =
1114 SOC_DAPM_ENUM("LINMOD Mux", linmod_mux_enum);
1115
1116static const char *mixhpsel_mux_text[] = { "DAC Only", "HP Mixer" };
1117
1118/*
1119 * This is a mux as it selects the HP output, but to DAPM it is a Mixer enable
1120 */
Takashi Iwai2907cbc2014-02-18 10:14:13 +01001121static SOC_ENUM_SINGLE_DECL(mixhplsel_mux_enum,
1122 M98090_REG_HP_CONTROL,
1123 M98090_MIXHPLSEL_SHIFT,
1124 mixhpsel_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -08001125
1126static const struct snd_kcontrol_new max98090_mixhplsel_mux =
1127 SOC_DAPM_ENUM("MIXHPLSEL Mux", mixhplsel_mux_enum);
1128
Takashi Iwai2907cbc2014-02-18 10:14:13 +01001129static SOC_ENUM_SINGLE_DECL(mixhprsel_mux_enum,
1130 M98090_REG_HP_CONTROL,
1131 M98090_MIXHPRSEL_SHIFT,
1132 mixhpsel_mux_text);
Jerry Wong685e4212013-02-06 11:06:37 -08001133
1134static const struct snd_kcontrol_new max98090_mixhprsel_mux =
1135 SOC_DAPM_ENUM("MIXHPRSEL Mux", mixhprsel_mux_enum);
1136
1137static const struct snd_soc_dapm_widget max98090_dapm_widgets[] = {
Jerry Wong685e4212013-02-06 11:06:37 -08001138 SND_SOC_DAPM_INPUT("MIC1"),
1139 SND_SOC_DAPM_INPUT("MIC2"),
1140 SND_SOC_DAPM_INPUT("DMICL"),
1141 SND_SOC_DAPM_INPUT("DMICR"),
1142 SND_SOC_DAPM_INPUT("IN1"),
1143 SND_SOC_DAPM_INPUT("IN2"),
1144 SND_SOC_DAPM_INPUT("IN3"),
1145 SND_SOC_DAPM_INPUT("IN4"),
1146 SND_SOC_DAPM_INPUT("IN5"),
1147 SND_SOC_DAPM_INPUT("IN6"),
1148 SND_SOC_DAPM_INPUT("IN12"),
1149 SND_SOC_DAPM_INPUT("IN34"),
1150 SND_SOC_DAPM_INPUT("IN56"),
1151
1152 SND_SOC_DAPM_SUPPLY("MICBIAS", M98090_REG_INPUT_ENABLE,
1153 M98090_MBEN_SHIFT, 0, NULL, 0),
1154 SND_SOC_DAPM_SUPPLY("SHDN", M98090_REG_DEVICE_SHUTDOWN,
1155 M98090_SHDNN_SHIFT, 0, NULL, 0),
1156 SND_SOC_DAPM_SUPPLY("SDIEN", M98090_REG_IO_CONFIGURATION,
1157 M98090_SDIEN_SHIFT, 0, NULL, 0),
1158 SND_SOC_DAPM_SUPPLY("SDOEN", M98090_REG_IO_CONFIGURATION,
1159 M98090_SDOEN_SHIFT, 0, NULL, 0),
1160 SND_SOC_DAPM_SUPPLY("DMICL_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
1161 M98090_DIGMICL_SHIFT, 0, NULL, 0),
1162 SND_SOC_DAPM_SUPPLY("DMICR_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
1163 M98090_DIGMICR_SHIFT, 0, NULL, 0),
1164 SND_SOC_DAPM_SUPPLY("AHPF", M98090_REG_FILTER_CONFIG,
1165 M98090_AHPF_SHIFT, 0, NULL, 0),
1166
1167/*
1168 * Note: Sysclk and misc power supplies are taken care of by SHDN
1169 */
1170
1171 SND_SOC_DAPM_MUX("MIC1 Mux", SND_SOC_NOPM,
1172 0, 0, &max98090_mic1_mux),
1173
1174 SND_SOC_DAPM_MUX("MIC2 Mux", SND_SOC_NOPM,
1175 0, 0, &max98090_mic2_mux),
1176
Lars-Peter Clausenaae11372014-04-14 21:30:59 +02001177 SND_SOC_DAPM_MUX("DMIC Mux", SND_SOC_NOPM, 0, 0, &max98090_dmic_mux),
Andrew Brestickerfd5f9402013-05-16 12:03:54 -07001178
Jerry Wong685e4212013-02-06 11:06:37 -08001179 SND_SOC_DAPM_PGA_E("MIC1 Input", M98090_REG_MIC1_INPUT_LEVEL,
1180 M98090_MIC_PA1EN_SHIFT, 0, NULL, 0, max98090_micinput_event,
1181 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
1182
1183 SND_SOC_DAPM_PGA_E("MIC2 Input", M98090_REG_MIC2_INPUT_LEVEL,
1184 M98090_MIC_PA2EN_SHIFT, 0, NULL, 0, max98090_micinput_event,
1185 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
1186
1187 SND_SOC_DAPM_MIXER("LINEA Mixer", SND_SOC_NOPM, 0, 0,
1188 &max98090_linea_mixer_controls[0],
1189 ARRAY_SIZE(max98090_linea_mixer_controls)),
1190
1191 SND_SOC_DAPM_MIXER("LINEB Mixer", SND_SOC_NOPM, 0, 0,
1192 &max98090_lineb_mixer_controls[0],
1193 ARRAY_SIZE(max98090_lineb_mixer_controls)),
1194
1195 SND_SOC_DAPM_PGA("LINEA Input", M98090_REG_INPUT_ENABLE,
1196 M98090_LINEAEN_SHIFT, 0, NULL, 0),
1197 SND_SOC_DAPM_PGA("LINEB Input", M98090_REG_INPUT_ENABLE,
1198 M98090_LINEBEN_SHIFT, 0, NULL, 0),
1199
1200 SND_SOC_DAPM_MIXER("Left ADC Mixer", SND_SOC_NOPM, 0, 0,
1201 &max98090_left_adc_mixer_controls[0],
1202 ARRAY_SIZE(max98090_left_adc_mixer_controls)),
1203
1204 SND_SOC_DAPM_MIXER("Right ADC Mixer", SND_SOC_NOPM, 0, 0,
1205 &max98090_right_adc_mixer_controls[0],
1206 ARRAY_SIZE(max98090_right_adc_mixer_controls)),
1207
1208 SND_SOC_DAPM_ADC("ADCL", NULL, M98090_REG_INPUT_ENABLE,
1209 M98090_ADLEN_SHIFT, 0),
1210 SND_SOC_DAPM_ADC("ADCR", NULL, M98090_REG_INPUT_ENABLE,
1211 M98090_ADREN_SHIFT, 0),
1212
1213 SND_SOC_DAPM_AIF_OUT("AIFOUTL", "HiFi Capture", 0,
1214 SND_SOC_NOPM, 0, 0),
1215 SND_SOC_DAPM_AIF_OUT("AIFOUTR", "HiFi Capture", 1,
1216 SND_SOC_NOPM, 0, 0),
1217
1218 SND_SOC_DAPM_MUX("LBENL Mux", SND_SOC_NOPM,
1219 0, 0, &max98090_lbenl_mux),
1220
1221 SND_SOC_DAPM_MUX("LBENR Mux", SND_SOC_NOPM,
1222 0, 0, &max98090_lbenr_mux),
1223
1224 SND_SOC_DAPM_MUX("LTENL Mux", SND_SOC_NOPM,
1225 0, 0, &max98090_ltenl_mux),
1226
1227 SND_SOC_DAPM_MUX("LTENR Mux", SND_SOC_NOPM,
1228 0, 0, &max98090_ltenr_mux),
1229
1230 SND_SOC_DAPM_MUX("STENL Mux", SND_SOC_NOPM,
1231 0, 0, &max98090_stenl_mux),
1232
1233 SND_SOC_DAPM_MUX("STENR Mux", SND_SOC_NOPM,
1234 0, 0, &max98090_stenr_mux),
1235
1236 SND_SOC_DAPM_AIF_IN("AIFINL", "HiFi Playback", 0, SND_SOC_NOPM, 0, 0),
1237 SND_SOC_DAPM_AIF_IN("AIFINR", "HiFi Playback", 1, SND_SOC_NOPM, 0, 0),
1238
1239 SND_SOC_DAPM_DAC("DACL", NULL, M98090_REG_OUTPUT_ENABLE,
1240 M98090_DALEN_SHIFT, 0),
1241 SND_SOC_DAPM_DAC("DACR", NULL, M98090_REG_OUTPUT_ENABLE,
1242 M98090_DAREN_SHIFT, 0),
1243
1244 SND_SOC_DAPM_MIXER("Left Headphone Mixer", SND_SOC_NOPM, 0, 0,
1245 &max98090_left_hp_mixer_controls[0],
1246 ARRAY_SIZE(max98090_left_hp_mixer_controls)),
1247
1248 SND_SOC_DAPM_MIXER("Right Headphone Mixer", SND_SOC_NOPM, 0, 0,
1249 &max98090_right_hp_mixer_controls[0],
1250 ARRAY_SIZE(max98090_right_hp_mixer_controls)),
1251
1252 SND_SOC_DAPM_MIXER("Left Speaker Mixer", SND_SOC_NOPM, 0, 0,
1253 &max98090_left_speaker_mixer_controls[0],
1254 ARRAY_SIZE(max98090_left_speaker_mixer_controls)),
1255
1256 SND_SOC_DAPM_MIXER("Right Speaker Mixer", SND_SOC_NOPM, 0, 0,
1257 &max98090_right_speaker_mixer_controls[0],
1258 ARRAY_SIZE(max98090_right_speaker_mixer_controls)),
1259
1260 SND_SOC_DAPM_MIXER("Left Receiver Mixer", SND_SOC_NOPM, 0, 0,
1261 &max98090_left_rcv_mixer_controls[0],
1262 ARRAY_SIZE(max98090_left_rcv_mixer_controls)),
1263
1264 SND_SOC_DAPM_MIXER("Right Receiver Mixer", SND_SOC_NOPM, 0, 0,
1265 &max98090_right_rcv_mixer_controls[0],
1266 ARRAY_SIZE(max98090_right_rcv_mixer_controls)),
1267
1268 SND_SOC_DAPM_MUX("LINMOD Mux", M98090_REG_LOUTR_MIXER,
1269 M98090_LINMOD_SHIFT, 0, &max98090_linmod_mux),
1270
1271 SND_SOC_DAPM_MUX("MIXHPLSEL Mux", M98090_REG_HP_CONTROL,
1272 M98090_MIXHPLSEL_SHIFT, 0, &max98090_mixhplsel_mux),
1273
1274 SND_SOC_DAPM_MUX("MIXHPRSEL Mux", M98090_REG_HP_CONTROL,
1275 M98090_MIXHPRSEL_SHIFT, 0, &max98090_mixhprsel_mux),
1276
1277 SND_SOC_DAPM_PGA("HP Left Out", M98090_REG_OUTPUT_ENABLE,
1278 M98090_HPLEN_SHIFT, 0, NULL, 0),
1279 SND_SOC_DAPM_PGA("HP Right Out", M98090_REG_OUTPUT_ENABLE,
1280 M98090_HPREN_SHIFT, 0, NULL, 0),
1281
1282 SND_SOC_DAPM_PGA("SPK Left Out", M98090_REG_OUTPUT_ENABLE,
1283 M98090_SPLEN_SHIFT, 0, NULL, 0),
1284 SND_SOC_DAPM_PGA("SPK Right Out", M98090_REG_OUTPUT_ENABLE,
1285 M98090_SPREN_SHIFT, 0, NULL, 0),
1286
1287 SND_SOC_DAPM_PGA("RCV Left Out", M98090_REG_OUTPUT_ENABLE,
1288 M98090_RCVLEN_SHIFT, 0, NULL, 0),
1289 SND_SOC_DAPM_PGA("RCV Right Out", M98090_REG_OUTPUT_ENABLE,
1290 M98090_RCVREN_SHIFT, 0, NULL, 0),
1291
1292 SND_SOC_DAPM_OUTPUT("HPL"),
1293 SND_SOC_DAPM_OUTPUT("HPR"),
1294 SND_SOC_DAPM_OUTPUT("SPKL"),
1295 SND_SOC_DAPM_OUTPUT("SPKR"),
1296 SND_SOC_DAPM_OUTPUT("RCVL"),
1297 SND_SOC_DAPM_OUTPUT("RCVR"),
1298};
1299
1300static const struct snd_soc_dapm_widget max98091_dapm_widgets[] = {
Jerry Wong685e4212013-02-06 11:06:37 -08001301 SND_SOC_DAPM_INPUT("DMIC3"),
1302 SND_SOC_DAPM_INPUT("DMIC4"),
1303
1304 SND_SOC_DAPM_SUPPLY("DMIC3_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
1305 M98090_DIGMIC3_SHIFT, 0, NULL, 0),
1306 SND_SOC_DAPM_SUPPLY("DMIC4_ENA", M98090_REG_DIGITAL_MIC_ENABLE,
1307 M98090_DIGMIC4_SHIFT, 0, NULL, 0),
1308};
1309
1310static const struct snd_soc_dapm_route max98090_dapm_routes[] = {
Jerry Wong685e4212013-02-06 11:06:37 -08001311 {"MIC1 Input", NULL, "MIC1"},
1312 {"MIC2 Input", NULL, "MIC2"},
1313
Jarkko Nikula4cf703a2014-11-24 15:32:35 +02001314 {"DMICL", NULL, "DMICL_ENA"},
1315 {"DMICL", NULL, "DMICR_ENA"},
1316 {"DMICR", NULL, "DMICL_ENA"},
1317 {"DMICR", NULL, "DMICR_ENA"},
Jerry Wong685e4212013-02-06 11:06:37 -08001318 {"DMICL", NULL, "AHPF"},
1319 {"DMICR", NULL, "AHPF"},
1320
1321 /* MIC1 input mux */
1322 {"MIC1 Mux", "IN12", "IN12"},
1323 {"MIC1 Mux", "IN56", "IN56"},
1324
1325 /* MIC2 input mux */
1326 {"MIC2 Mux", "IN34", "IN34"},
1327 {"MIC2 Mux", "IN56", "IN56"},
1328
1329 {"MIC1 Input", NULL, "MIC1 Mux"},
1330 {"MIC2 Input", NULL, "MIC2 Mux"},
1331
1332 /* Left ADC input mixer */
1333 {"Left ADC Mixer", "IN12 Switch", "IN12"},
1334 {"Left ADC Mixer", "IN34 Switch", "IN34"},
1335 {"Left ADC Mixer", "IN56 Switch", "IN56"},
1336 {"Left ADC Mixer", "LINEA Switch", "LINEA Input"},
1337 {"Left ADC Mixer", "LINEB Switch", "LINEB Input"},
1338 {"Left ADC Mixer", "MIC1 Switch", "MIC1 Input"},
1339 {"Left ADC Mixer", "MIC2 Switch", "MIC2 Input"},
1340
1341 /* Right ADC input mixer */
1342 {"Right ADC Mixer", "IN12 Switch", "IN12"},
1343 {"Right ADC Mixer", "IN34 Switch", "IN34"},
1344 {"Right ADC Mixer", "IN56 Switch", "IN56"},
1345 {"Right ADC Mixer", "LINEA Switch", "LINEA Input"},
1346 {"Right ADC Mixer", "LINEB Switch", "LINEB Input"},
1347 {"Right ADC Mixer", "MIC1 Switch", "MIC1 Input"},
1348 {"Right ADC Mixer", "MIC2 Switch", "MIC2 Input"},
1349
1350 /* Line A input mixer */
1351 {"LINEA Mixer", "IN1 Switch", "IN1"},
1352 {"LINEA Mixer", "IN3 Switch", "IN3"},
1353 {"LINEA Mixer", "IN5 Switch", "IN5"},
1354 {"LINEA Mixer", "IN34 Switch", "IN34"},
1355
1356 /* Line B input mixer */
1357 {"LINEB Mixer", "IN2 Switch", "IN2"},
1358 {"LINEB Mixer", "IN4 Switch", "IN4"},
1359 {"LINEB Mixer", "IN6 Switch", "IN6"},
1360 {"LINEB Mixer", "IN56 Switch", "IN56"},
1361
1362 {"LINEA Input", NULL, "LINEA Mixer"},
1363 {"LINEB Input", NULL, "LINEB Mixer"},
1364
1365 /* Inputs */
1366 {"ADCL", NULL, "Left ADC Mixer"},
1367 {"ADCR", NULL, "Right ADC Mixer"},
1368 {"ADCL", NULL, "SHDN"},
1369 {"ADCR", NULL, "SHDN"},
1370
Andrew Brestickerfd5f9402013-05-16 12:03:54 -07001371 {"DMIC Mux", "ADC", "ADCL"},
1372 {"DMIC Mux", "ADC", "ADCR"},
1373 {"DMIC Mux", "DMIC", "DMICL"},
1374 {"DMIC Mux", "DMIC", "DMICR"},
1375
1376 {"LBENL Mux", "Normal", "DMIC Mux"},
Jerry Wong685e4212013-02-06 11:06:37 -08001377 {"LBENL Mux", "Loopback", "LTENL Mux"},
Andrew Brestickerfd5f9402013-05-16 12:03:54 -07001378 {"LBENR Mux", "Normal", "DMIC Mux"},
Jerry Wong685e4212013-02-06 11:06:37 -08001379 {"LBENR Mux", "Loopback", "LTENR Mux"},
1380
1381 {"AIFOUTL", NULL, "LBENL Mux"},
1382 {"AIFOUTR", NULL, "LBENR Mux"},
1383 {"AIFOUTL", NULL, "SHDN"},
1384 {"AIFOUTR", NULL, "SHDN"},
1385 {"AIFOUTL", NULL, "SDOEN"},
1386 {"AIFOUTR", NULL, "SDOEN"},
1387
1388 {"LTENL Mux", "Normal", "AIFINL"},
1389 {"LTENL Mux", "Loopthrough", "LBENL Mux"},
1390 {"LTENR Mux", "Normal", "AIFINR"},
1391 {"LTENR Mux", "Loopthrough", "LBENR Mux"},
1392
1393 {"DACL", NULL, "LTENL Mux"},
1394 {"DACR", NULL, "LTENR Mux"},
1395
1396 {"STENL Mux", "Sidetone Left", "ADCL"},
1397 {"STENL Mux", "Sidetone Left", "DMICL"},
1398 {"STENR Mux", "Sidetone Right", "ADCR"},
1399 {"STENR Mux", "Sidetone Right", "DMICR"},
1400 {"DACL", "NULL", "STENL Mux"},
1401 {"DACR", "NULL", "STENL Mux"},
1402
1403 {"AIFINL", NULL, "SHDN"},
1404 {"AIFINR", NULL, "SHDN"},
1405 {"AIFINL", NULL, "SDIEN"},
1406 {"AIFINR", NULL, "SDIEN"},
1407 {"DACL", NULL, "SHDN"},
1408 {"DACR", NULL, "SHDN"},
1409
1410 /* Left headphone output mixer */
1411 {"Left Headphone Mixer", "Left DAC Switch", "DACL"},
1412 {"Left Headphone Mixer", "Right DAC Switch", "DACR"},
1413 {"Left Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
1414 {"Left Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
1415 {"Left Headphone Mixer", "LINEA Switch", "LINEA Input"},
1416 {"Left Headphone Mixer", "LINEB Switch", "LINEB Input"},
1417
1418 /* Right headphone output mixer */
1419 {"Right Headphone Mixer", "Left DAC Switch", "DACL"},
1420 {"Right Headphone Mixer", "Right DAC Switch", "DACR"},
1421 {"Right Headphone Mixer", "MIC1 Switch", "MIC1 Input"},
1422 {"Right Headphone Mixer", "MIC2 Switch", "MIC2 Input"},
1423 {"Right Headphone Mixer", "LINEA Switch", "LINEA Input"},
1424 {"Right Headphone Mixer", "LINEB Switch", "LINEB Input"},
1425
1426 /* Left speaker output mixer */
1427 {"Left Speaker Mixer", "Left DAC Switch", "DACL"},
1428 {"Left Speaker Mixer", "Right DAC Switch", "DACR"},
1429 {"Left Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
1430 {"Left Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
1431 {"Left Speaker Mixer", "LINEA Switch", "LINEA Input"},
1432 {"Left Speaker Mixer", "LINEB Switch", "LINEB Input"},
1433
1434 /* Right speaker output mixer */
1435 {"Right Speaker Mixer", "Left DAC Switch", "DACL"},
1436 {"Right Speaker Mixer", "Right DAC Switch", "DACR"},
1437 {"Right Speaker Mixer", "MIC1 Switch", "MIC1 Input"},
1438 {"Right Speaker Mixer", "MIC2 Switch", "MIC2 Input"},
1439 {"Right Speaker Mixer", "LINEA Switch", "LINEA Input"},
1440 {"Right Speaker Mixer", "LINEB Switch", "LINEB Input"},
1441
1442 /* Left Receiver output mixer */
1443 {"Left Receiver Mixer", "Left DAC Switch", "DACL"},
1444 {"Left Receiver Mixer", "Right DAC Switch", "DACR"},
1445 {"Left Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
1446 {"Left Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
1447 {"Left Receiver Mixer", "LINEA Switch", "LINEA Input"},
1448 {"Left Receiver Mixer", "LINEB Switch", "LINEB Input"},
1449
1450 /* Right Receiver output mixer */
1451 {"Right Receiver Mixer", "Left DAC Switch", "DACL"},
1452 {"Right Receiver Mixer", "Right DAC Switch", "DACR"},
1453 {"Right Receiver Mixer", "MIC1 Switch", "MIC1 Input"},
1454 {"Right Receiver Mixer", "MIC2 Switch", "MIC2 Input"},
1455 {"Right Receiver Mixer", "LINEA Switch", "LINEA Input"},
1456 {"Right Receiver Mixer", "LINEB Switch", "LINEB Input"},
1457
1458 {"MIXHPLSEL Mux", "HP Mixer", "Left Headphone Mixer"},
1459
1460 /*
1461 * Disable this for lowest power if bypassing
1462 * the DAC with an analog signal
1463 */
1464 {"HP Left Out", NULL, "DACL"},
1465 {"HP Left Out", NULL, "MIXHPLSEL Mux"},
1466
1467 {"MIXHPRSEL Mux", "HP Mixer", "Right Headphone Mixer"},
1468
1469 /*
1470 * Disable this for lowest power if bypassing
1471 * the DAC with an analog signal
1472 */
1473 {"HP Right Out", NULL, "DACR"},
1474 {"HP Right Out", NULL, "MIXHPRSEL Mux"},
1475
1476 {"SPK Left Out", NULL, "Left Speaker Mixer"},
1477 {"SPK Right Out", NULL, "Right Speaker Mixer"},
1478 {"RCV Left Out", NULL, "Left Receiver Mixer"},
1479
1480 {"LINMOD Mux", "Left and Right", "Right Receiver Mixer"},
1481 {"LINMOD Mux", "Left Only", "Left Receiver Mixer"},
1482 {"RCV Right Out", NULL, "LINMOD Mux"},
1483
1484 {"HPL", NULL, "HP Left Out"},
1485 {"HPR", NULL, "HP Right Out"},
1486 {"SPKL", NULL, "SPK Left Out"},
1487 {"SPKR", NULL, "SPK Right Out"},
1488 {"RCVL", NULL, "RCV Left Out"},
1489 {"RCVR", NULL, "RCV Right Out"},
Jerry Wong685e4212013-02-06 11:06:37 -08001490};
1491
1492static const struct snd_soc_dapm_route max98091_dapm_routes[] = {
Jerry Wong685e4212013-02-06 11:06:37 -08001493 /* DMIC inputs */
1494 {"DMIC3", NULL, "DMIC3_ENA"},
1495 {"DMIC4", NULL, "DMIC4_ENA"},
1496 {"DMIC3", NULL, "AHPF"},
1497 {"DMIC4", NULL, "AHPF"},
Jerry Wong685e4212013-02-06 11:06:37 -08001498};
1499
1500static int max98090_add_widgets(struct snd_soc_codec *codec)
1501{
1502 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
1503 struct snd_soc_dapm_context *dapm = &codec->dapm;
1504
1505 snd_soc_add_codec_controls(codec, max98090_snd_controls,
1506 ARRAY_SIZE(max98090_snd_controls));
1507
1508 if (max98090->devtype == MAX98091) {
1509 snd_soc_add_codec_controls(codec, max98091_snd_controls,
1510 ARRAY_SIZE(max98091_snd_controls));
1511 }
1512
1513 snd_soc_dapm_new_controls(dapm, max98090_dapm_widgets,
1514 ARRAY_SIZE(max98090_dapm_widgets));
1515
1516 snd_soc_dapm_add_routes(dapm, max98090_dapm_routes,
1517 ARRAY_SIZE(max98090_dapm_routes));
1518
1519 if (max98090->devtype == MAX98091) {
1520 snd_soc_dapm_new_controls(dapm, max98091_dapm_widgets,
1521 ARRAY_SIZE(max98091_dapm_widgets));
1522
1523 snd_soc_dapm_add_routes(dapm, max98091_dapm_routes,
1524 ARRAY_SIZE(max98091_dapm_routes));
Jerry Wong685e4212013-02-06 11:06:37 -08001525 }
1526
1527 return 0;
1528}
1529
1530static const int pclk_rates[] = {
1531 12000000, 12000000, 13000000, 13000000,
1532 16000000, 16000000, 19200000, 19200000
1533};
1534
1535static const int lrclk_rates[] = {
1536 8000, 16000, 8000, 16000,
1537 8000, 16000, 8000, 16000
1538};
1539
1540static const int user_pclk_rates[] = {
Chen Zhen2c81a102014-05-22 13:21:43 +02001541 13000000, 13000000, 19200000, 19200000,
Jerry Wong685e4212013-02-06 11:06:37 -08001542};
1543
1544static const int user_lrclk_rates[] = {
Chen Zhen2c81a102014-05-22 13:21:43 +02001545 44100, 48000, 44100, 48000,
Jerry Wong685e4212013-02-06 11:06:37 -08001546};
1547
1548static const unsigned long long ni_value[] = {
Chen Zhen2c81a102014-05-22 13:21:43 +02001549 3528, 768, 441, 8
Jerry Wong685e4212013-02-06 11:06:37 -08001550};
1551
1552static const unsigned long long mi_value[] = {
Chen Zhen2c81a102014-05-22 13:21:43 +02001553 8125, 1625, 1500, 25
Jerry Wong685e4212013-02-06 11:06:37 -08001554};
1555
1556static void max98090_configure_bclk(struct snd_soc_codec *codec)
1557{
1558 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
1559 unsigned long long ni;
1560 int i;
1561
1562 if (!max98090->sysclk) {
1563 dev_err(codec->dev, "No SYSCLK configured\n");
1564 return;
1565 }
1566
1567 if (!max98090->bclk || !max98090->lrclk) {
1568 dev_err(codec->dev, "No audio clocks configured\n");
1569 return;
1570 }
1571
1572 /* Skip configuration when operating as slave */
1573 if (!(snd_soc_read(codec, M98090_REG_MASTER_MODE) &
1574 M98090_MAS_MASK)) {
1575 return;
1576 }
1577
1578 /* Check for supported PCLK to LRCLK ratios */
1579 for (i = 0; i < ARRAY_SIZE(pclk_rates); i++) {
1580 if ((pclk_rates[i] == max98090->sysclk) &&
1581 (lrclk_rates[i] == max98090->lrclk)) {
1582 dev_dbg(codec->dev,
1583 "Found supported PCLK to LRCLK rates 0x%x\n",
1584 i + 0x8);
1585
1586 snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
1587 M98090_FREQ_MASK,
1588 (i + 0x8) << M98090_FREQ_SHIFT);
1589 snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
1590 M98090_USE_M1_MASK, 0);
1591 return;
1592 }
1593 }
1594
1595 /* Check for user calculated MI and NI ratios */
1596 for (i = 0; i < ARRAY_SIZE(user_pclk_rates); i++) {
1597 if ((user_pclk_rates[i] == max98090->sysclk) &&
1598 (user_lrclk_rates[i] == max98090->lrclk)) {
1599 dev_dbg(codec->dev,
1600 "Found user supported PCLK to LRCLK rates\n");
1601 dev_dbg(codec->dev, "i %d ni %lld mi %lld\n",
1602 i, ni_value[i], mi_value[i]);
1603
1604 snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
1605 M98090_FREQ_MASK, 0);
1606 snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
1607 M98090_USE_M1_MASK,
1608 1 << M98090_USE_M1_SHIFT);
1609
1610 snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_MSB,
1611 (ni_value[i] >> 8) & 0x7F);
1612 snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_LSB,
1613 ni_value[i] & 0xFF);
1614 snd_soc_write(codec, M98090_REG_CLOCK_RATIO_MI_MSB,
1615 (mi_value[i] >> 8) & 0x7F);
1616 snd_soc_write(codec, M98090_REG_CLOCK_RATIO_MI_LSB,
1617 mi_value[i] & 0xFF);
1618
1619 return;
1620 }
1621 }
1622
1623 /*
1624 * Calculate based on MI = 65536 (not as good as either method above)
1625 */
1626 snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
1627 M98090_FREQ_MASK, 0);
1628 snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
1629 M98090_USE_M1_MASK, 0);
1630
1631 /*
1632 * Configure NI when operating as master
1633 * Note: There is a small, but significant audio quality improvement
1634 * by calculating ni and mi.
1635 */
1636 ni = 65536ULL * (max98090->lrclk < 50000 ? 96ULL : 48ULL)
1637 * (unsigned long long int)max98090->lrclk;
1638 do_div(ni, (unsigned long long int)max98090->sysclk);
1639 dev_info(codec->dev, "No better method found\n");
1640 dev_info(codec->dev, "Calculating ni %lld with mi 65536\n", ni);
1641 snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_MSB,
1642 (ni >> 8) & 0x7F);
1643 snd_soc_write(codec, M98090_REG_CLOCK_RATIO_NI_LSB, ni & 0xFF);
1644}
1645
1646static int max98090_dai_set_fmt(struct snd_soc_dai *codec_dai,
1647 unsigned int fmt)
1648{
1649 struct snd_soc_codec *codec = codec_dai->codec;
1650 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
1651 struct max98090_cdata *cdata;
1652 u8 regval;
1653
1654 max98090->dai_fmt = fmt;
1655 cdata = &max98090->dai[0];
1656
1657 if (fmt != cdata->fmt) {
1658 cdata->fmt = fmt;
1659
1660 regval = 0;
1661 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1662 case SND_SOC_DAIFMT_CBS_CFS:
1663 /* Set to slave mode PLL - MAS mode off */
1664 snd_soc_write(codec,
1665 M98090_REG_CLOCK_RATIO_NI_MSB, 0x00);
1666 snd_soc_write(codec,
1667 M98090_REG_CLOCK_RATIO_NI_LSB, 0x00);
1668 snd_soc_update_bits(codec, M98090_REG_CLOCK_MODE,
1669 M98090_USE_M1_MASK, 0);
Liam Girdwood541423d2014-05-16 16:55:23 +03001670 max98090->master = false;
Jerry Wong685e4212013-02-06 11:06:37 -08001671 break;
1672 case SND_SOC_DAIFMT_CBM_CFM:
1673 /* Set to master mode */
1674 if (max98090->tdm_slots == 4) {
1675 /* TDM */
1676 regval |= M98090_MAS_MASK |
1677 M98090_BSEL_64;
1678 } else if (max98090->tdm_slots == 3) {
1679 /* TDM */
1680 regval |= M98090_MAS_MASK |
1681 M98090_BSEL_48;
1682 } else {
1683 /* Few TDM slots, or No TDM */
1684 regval |= M98090_MAS_MASK |
1685 M98090_BSEL_32;
1686 }
Liam Girdwood541423d2014-05-16 16:55:23 +03001687 max98090->master = true;
Jerry Wong685e4212013-02-06 11:06:37 -08001688 break;
1689 case SND_SOC_DAIFMT_CBS_CFM:
1690 case SND_SOC_DAIFMT_CBM_CFS:
1691 default:
1692 dev_err(codec->dev, "DAI clock mode unsupported");
1693 return -EINVAL;
1694 }
1695 snd_soc_write(codec, M98090_REG_MASTER_MODE, regval);
1696
1697 regval = 0;
1698 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1699 case SND_SOC_DAIFMT_I2S:
1700 regval |= M98090_DLY_MASK;
1701 break;
1702 case SND_SOC_DAIFMT_LEFT_J:
1703 break;
1704 case SND_SOC_DAIFMT_RIGHT_J:
1705 regval |= M98090_RJ_MASK;
1706 break;
1707 case SND_SOC_DAIFMT_DSP_A:
1708 /* Not supported mode */
1709 default:
1710 dev_err(codec->dev, "DAI format unsupported");
1711 return -EINVAL;
1712 }
1713
1714 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1715 case SND_SOC_DAIFMT_NB_NF:
1716 break;
1717 case SND_SOC_DAIFMT_NB_IF:
1718 regval |= M98090_WCI_MASK;
1719 break;
1720 case SND_SOC_DAIFMT_IB_NF:
1721 regval |= M98090_BCI_MASK;
1722 break;
1723 case SND_SOC_DAIFMT_IB_IF:
1724 regval |= M98090_BCI_MASK|M98090_WCI_MASK;
1725 break;
1726 default:
1727 dev_err(codec->dev, "DAI invert mode unsupported");
1728 return -EINVAL;
1729 }
1730
1731 /*
1732 * This accommodates an inverted logic in the MAX98090 chip
1733 * for Bit Clock Invert (BCI). The inverted logic is only
1734 * seen for the case of TDM mode. The remaining cases have
1735 * normal logic.
1736 */
Sachin Kamat959b6252013-02-21 12:25:00 +05301737 if (max98090->tdm_slots > 1)
Jerry Wong685e4212013-02-06 11:06:37 -08001738 regval ^= M98090_BCI_MASK;
Jerry Wong685e4212013-02-06 11:06:37 -08001739
1740 snd_soc_write(codec,
1741 M98090_REG_INTERFACE_FORMAT, regval);
1742 }
1743
1744 return 0;
1745}
1746
1747static int max98090_set_tdm_slot(struct snd_soc_dai *codec_dai,
1748 unsigned int tx_mask, unsigned int rx_mask, int slots, int slot_width)
1749{
1750 struct snd_soc_codec *codec = codec_dai->codec;
1751 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
1752 struct max98090_cdata *cdata;
1753 cdata = &max98090->dai[0];
1754
1755 if (slots < 0 || slots > 4)
1756 return -EINVAL;
1757
1758 max98090->tdm_slots = slots;
1759 max98090->tdm_width = slot_width;
1760
1761 if (max98090->tdm_slots > 1) {
1762 /* SLOTL SLOTR SLOTDLY */
1763 snd_soc_write(codec, M98090_REG_TDM_FORMAT,
1764 0 << M98090_TDM_SLOTL_SHIFT |
1765 1 << M98090_TDM_SLOTR_SHIFT |
1766 0 << M98090_TDM_SLOTDLY_SHIFT);
1767
1768 /* FSW TDM */
1769 snd_soc_update_bits(codec, M98090_REG_TDM_CONTROL,
1770 M98090_TDM_MASK,
1771 M98090_TDM_MASK);
1772 }
1773
1774 /*
1775 * Normally advisable to set TDM first, but this permits either order
1776 */
1777 cdata->fmt = 0;
1778 max98090_dai_set_fmt(codec_dai, max98090->dai_fmt);
1779
1780 return 0;
1781}
1782
1783static int max98090_set_bias_level(struct snd_soc_codec *codec,
1784 enum snd_soc_bias_level level)
1785{
1786 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
1787 int ret;
1788
1789 switch (level) {
1790 case SND_SOC_BIAS_ON:
Jerry Wong685e4212013-02-06 11:06:37 -08001791 break;
1792
1793 case SND_SOC_BIAS_PREPARE:
Tushar Beherab10ab7b2014-05-26 13:58:21 +05301794 /*
1795 * SND_SOC_BIAS_PREPARE is called while preparing for a
1796 * transition to ON or away from ON. If current bias_level
1797 * is SND_SOC_BIAS_ON, then it is preparing for a transition
1798 * away from ON. Disable the clock in that case, otherwise
1799 * enable it.
1800 */
1801 if (!IS_ERR(max98090->mclk)) {
1802 if (codec->dapm.bias_level == SND_SOC_BIAS_ON)
1803 clk_disable_unprepare(max98090->mclk);
1804 else
1805 clk_prepare_enable(max98090->mclk);
1806 }
Jerry Wong685e4212013-02-06 11:06:37 -08001807 break;
1808
1809 case SND_SOC_BIAS_STANDBY:
Dylan Reidc42c8922014-02-12 10:24:54 -08001810 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
1811 ret = regcache_sync(max98090->regmap);
1812 if (ret != 0) {
1813 dev_err(codec->dev,
1814 "Failed to sync cache: %d\n", ret);
1815 return ret;
1816 }
1817 }
1818 break;
1819
Jerry Wong685e4212013-02-06 11:06:37 -08001820 case SND_SOC_BIAS_OFF:
1821 /* Set internal pull-up to lowest power mode */
1822 snd_soc_update_bits(codec, M98090_REG_JACK_DETECT,
1823 M98090_JDWK_MASK, M98090_JDWK_MASK);
1824 regcache_mark_dirty(max98090->regmap);
1825 break;
1826 }
1827 codec->dapm.bias_level = level;
1828 return 0;
1829}
1830
1831static const int comp_pclk_rates[] = {
1832 11289600, 12288000, 12000000, 13000000, 19200000
1833};
1834
1835static const int dmic_micclk[] = {
1836 2, 2, 2, 2, 4, 2
1837};
1838
1839static const int comp_lrclk_rates[] = {
1840 8000, 16000, 32000, 44100, 48000, 96000
1841};
1842
1843static const int dmic_comp[6][6] = {
1844 {7, 8, 3, 3, 3, 3},
1845 {7, 8, 3, 3, 3, 3},
1846 {7, 8, 3, 3, 3, 3},
1847 {7, 8, 3, 1, 1, 1},
1848 {7, 8, 3, 1, 2, 2},
1849 {7, 8, 3, 3, 3, 3}
1850};
1851
1852static int max98090_dai_hw_params(struct snd_pcm_substream *substream,
1853 struct snd_pcm_hw_params *params,
1854 struct snd_soc_dai *dai)
1855{
1856 struct snd_soc_codec *codec = dai->codec;
1857 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
1858 struct max98090_cdata *cdata;
1859 int i, j;
1860
1861 cdata = &max98090->dai[0];
1862 max98090->bclk = snd_soc_params_to_bclk(params);
1863 if (params_channels(params) == 1)
1864 max98090->bclk *= 2;
1865
1866 max98090->lrclk = params_rate(params);
1867
Mark Brown7821afc2014-01-08 20:39:30 +00001868 switch (params_width(params)) {
1869 case 16:
Jerry Wong685e4212013-02-06 11:06:37 -08001870 snd_soc_update_bits(codec, M98090_REG_INTERFACE_FORMAT,
1871 M98090_WS_MASK, 0);
1872 break;
1873 default:
1874 return -EINVAL;
1875 }
1876
Liam Girdwood541423d2014-05-16 16:55:23 +03001877 if (max98090->master)
1878 max98090_configure_bclk(codec);
Jerry Wong685e4212013-02-06 11:06:37 -08001879
1880 cdata->rate = max98090->lrclk;
1881
1882 /* Update filter mode */
1883 if (max98090->lrclk < 24000)
1884 snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
1885 M98090_MODE_MASK, 0);
1886 else
1887 snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
1888 M98090_MODE_MASK, M98090_MODE_MASK);
1889
1890 /* Update sample rate mode */
1891 if (max98090->lrclk < 50000)
1892 snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
1893 M98090_DHF_MASK, 0);
1894 else
1895 snd_soc_update_bits(codec, M98090_REG_FILTER_CONFIG,
1896 M98090_DHF_MASK, M98090_DHF_MASK);
1897
1898 /* Check for supported PCLK to LRCLK ratios */
1899 for (j = 0; j < ARRAY_SIZE(comp_pclk_rates); j++) {
1900 if (comp_pclk_rates[j] == max98090->sysclk) {
1901 break;
1902 }
1903 }
1904
1905 for (i = 0; i < ARRAY_SIZE(comp_lrclk_rates) - 1; i++) {
1906 if (max98090->lrclk <= (comp_lrclk_rates[i] +
1907 comp_lrclk_rates[i + 1]) / 2) {
1908 break;
1909 }
1910 }
1911
1912 snd_soc_update_bits(codec, M98090_REG_DIGITAL_MIC_ENABLE,
1913 M98090_MICCLK_MASK,
1914 dmic_micclk[j] << M98090_MICCLK_SHIFT);
1915
1916 snd_soc_update_bits(codec, M98090_REG_DIGITAL_MIC_CONFIG,
1917 M98090_DMIC_COMP_MASK,
1918 dmic_comp[j][i] << M98090_DMIC_COMP_SHIFT);
1919
1920 return 0;
1921}
1922
1923/*
1924 * PLL / Sysclk
1925 */
1926static int max98090_dai_set_sysclk(struct snd_soc_dai *dai,
1927 int clk_id, unsigned int freq, int dir)
1928{
1929 struct snd_soc_codec *codec = dai->codec;
1930 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
1931
1932 /* Requested clock frequency is already setup */
1933 if (freq == max98090->sysclk)
1934 return 0;
1935
Tushar Beherab10ab7b2014-05-26 13:58:21 +05301936 if (!IS_ERR(max98090->mclk)) {
1937 freq = clk_round_rate(max98090->mclk, freq);
1938 clk_set_rate(max98090->mclk, freq);
1939 }
1940
Jerry Wong685e4212013-02-06 11:06:37 -08001941 /* Setup clocks for slave mode, and using the PLL
1942 * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
1943 * 0x02 (when master clk is 20MHz to 40MHz)..
1944 * 0x03 (when master clk is 40MHz to 60MHz)..
1945 */
Dylan Reidece509c2014-11-03 10:28:56 -08001946 if ((freq >= 10000000) && (freq <= 20000000)) {
Jerry Wong685e4212013-02-06 11:06:37 -08001947 snd_soc_write(codec, M98090_REG_SYSTEM_CLOCK,
1948 M98090_PSCLK_DIV1);
Dylan Reidece509c2014-11-03 10:28:56 -08001949 } else if ((freq > 20000000) && (freq <= 40000000)) {
Jerry Wong685e4212013-02-06 11:06:37 -08001950 snd_soc_write(codec, M98090_REG_SYSTEM_CLOCK,
1951 M98090_PSCLK_DIV2);
Dylan Reidece509c2014-11-03 10:28:56 -08001952 } else if ((freq > 40000000) && (freq <= 60000000)) {
Jerry Wong685e4212013-02-06 11:06:37 -08001953 snd_soc_write(codec, M98090_REG_SYSTEM_CLOCK,
1954 M98090_PSCLK_DIV4);
1955 } else {
1956 dev_err(codec->dev, "Invalid master clock frequency\n");
1957 return -EINVAL;
1958 }
1959
1960 max98090->sysclk = freq;
1961
Jerry Wong685e4212013-02-06 11:06:37 -08001962 return 0;
1963}
1964
1965static int max98090_dai_digital_mute(struct snd_soc_dai *codec_dai, int mute)
1966{
1967 struct snd_soc_codec *codec = codec_dai->codec;
1968 int regval;
1969
1970 regval = mute ? M98090_DVM_MASK : 0;
1971 snd_soc_update_bits(codec, M98090_REG_DAI_PLAYBACK_LEVEL,
1972 M98090_DVM_MASK, regval);
1973
1974 return 0;
1975}
1976
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03001977static int max98090_dai_trigger(struct snd_pcm_substream *substream, int cmd,
1978 struct snd_soc_dai *dai)
1979{
1980 struct snd_soc_codec *codec = dai->codec;
1981 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
1982
1983 switch (cmd) {
1984 case SNDRV_PCM_TRIGGER_START:
1985 case SNDRV_PCM_TRIGGER_RESUME:
1986 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1987 if (!max98090->master && dai->active == 1)
1988 queue_delayed_work(system_power_efficient_wq,
1989 &max98090->pll_det_enable_work,
1990 msecs_to_jiffies(10));
1991 break;
1992 case SNDRV_PCM_TRIGGER_STOP:
1993 case SNDRV_PCM_TRIGGER_SUSPEND:
1994 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
1995 if (!max98090->master && dai->active == 1)
1996 schedule_work(&max98090->pll_det_disable_work);
1997 break;
1998 default:
1999 break;
2000 }
2001
2002 return 0;
2003}
2004
2005static void max98090_pll_det_enable_work(struct work_struct *work)
2006{
2007 struct max98090_priv *max98090 =
2008 container_of(work, struct max98090_priv,
2009 pll_det_enable_work.work);
2010 struct snd_soc_codec *codec = max98090->codec;
2011 unsigned int status, mask;
2012
2013 /*
2014 * Clear status register in order to clear possibly already occurred
2015 * PLL unlock. If PLL hasn't still locked, the status will be set
2016 * again and PLL unlock interrupt will occur.
2017 * Note this will clear all status bits
2018 */
2019 regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &status);
2020
2021 /*
2022 * Queue jack work in case jack state has just changed but handler
2023 * hasn't run yet
2024 */
2025 regmap_read(max98090->regmap, M98090_REG_INTERRUPT_S, &mask);
2026 status &= mask;
2027 if (status & M98090_JDET_MASK)
2028 queue_delayed_work(system_power_efficient_wq,
2029 &max98090->jack_work,
2030 msecs_to_jiffies(100));
2031
2032 /* Enable PLL unlock interrupt */
2033 snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
2034 M98090_IULK_MASK,
2035 1 << M98090_IULK_SHIFT);
2036}
2037
2038static void max98090_pll_det_disable_work(struct work_struct *work)
2039{
2040 struct max98090_priv *max98090 =
2041 container_of(work, struct max98090_priv, pll_det_disable_work);
2042 struct snd_soc_codec *codec = max98090->codec;
2043
2044 cancel_delayed_work_sync(&max98090->pll_det_enable_work);
2045
2046 /* Disable PLL unlock interrupt */
2047 snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
2048 M98090_IULK_MASK, 0);
2049}
2050
2051static void max98090_pll_work(struct work_struct *work)
2052{
2053 struct max98090_priv *max98090 =
2054 container_of(work, struct max98090_priv, pll_work);
2055 struct snd_soc_codec *codec = max98090->codec;
2056
2057 if (!snd_soc_codec_is_active(codec))
2058 return;
2059
2060 dev_info(codec->dev, "PLL unlocked\n");
2061
2062 /* Toggle shutdown OFF then ON */
2063 snd_soc_update_bits(codec, M98090_REG_DEVICE_SHUTDOWN,
2064 M98090_SHDNN_MASK, 0);
2065 msleep(10);
2066 snd_soc_update_bits(codec, M98090_REG_DEVICE_SHUTDOWN,
2067 M98090_SHDNN_MASK, M98090_SHDNN_MASK);
2068
2069 /* Give PLL time to lock */
2070 msleep(10);
2071}
2072
Jerry Wong685e4212013-02-06 11:06:37 -08002073static void max98090_jack_work(struct work_struct *work)
2074{
2075 struct max98090_priv *max98090 = container_of(work,
2076 struct max98090_priv,
2077 jack_work.work);
2078 struct snd_soc_codec *codec = max98090->codec;
2079 struct snd_soc_dapm_context *dapm = &codec->dapm;
2080 int status = 0;
2081 int reg;
2082
2083 /* Read a second time */
2084 if (max98090->jack_state == M98090_JACK_STATE_NO_HEADSET) {
2085
2086 /* Strong pull up allows mic detection */
2087 snd_soc_update_bits(codec, M98090_REG_JACK_DETECT,
2088 M98090_JDWK_MASK, 0);
2089
2090 msleep(50);
2091
2092 reg = snd_soc_read(codec, M98090_REG_JACK_STATUS);
2093
2094 /* Weak pull up allows only insertion detection */
2095 snd_soc_update_bits(codec, M98090_REG_JACK_DETECT,
2096 M98090_JDWK_MASK, M98090_JDWK_MASK);
2097 } else {
2098 reg = snd_soc_read(codec, M98090_REG_JACK_STATUS);
2099 }
2100
2101 reg = snd_soc_read(codec, M98090_REG_JACK_STATUS);
2102
2103 switch (reg & (M98090_LSNS_MASK | M98090_JKSNS_MASK)) {
2104 case M98090_LSNS_MASK | M98090_JKSNS_MASK:
2105 dev_dbg(codec->dev, "No Headset Detected\n");
2106
2107 max98090->jack_state = M98090_JACK_STATE_NO_HEADSET;
2108
2109 status |= 0;
2110
2111 break;
2112
2113 case 0:
2114 if (max98090->jack_state ==
2115 M98090_JACK_STATE_HEADSET) {
2116
2117 dev_dbg(codec->dev,
2118 "Headset Button Down Detected\n");
2119
2120 /*
2121 * max98090_headset_button_event(codec)
2122 * could be defined, then called here.
2123 */
2124
2125 status |= SND_JACK_HEADSET;
2126 status |= SND_JACK_BTN_0;
2127
2128 break;
2129 }
2130
2131 /* Line is reported as Headphone */
2132 /* Nokia Headset is reported as Headphone */
2133 /* Mono Headphone is reported as Headphone */
2134 dev_dbg(codec->dev, "Headphone Detected\n");
2135
2136 max98090->jack_state = M98090_JACK_STATE_HEADPHONE;
2137
2138 status |= SND_JACK_HEADPHONE;
2139
2140 break;
2141
2142 case M98090_JKSNS_MASK:
2143 dev_dbg(codec->dev, "Headset Detected\n");
2144
2145 max98090->jack_state = M98090_JACK_STATE_HEADSET;
2146
2147 status |= SND_JACK_HEADSET;
2148
2149 break;
2150
2151 default:
2152 dev_dbg(codec->dev, "Unrecognized Jack Status\n");
2153 break;
2154 }
2155
2156 snd_soc_jack_report(max98090->jack, status,
2157 SND_JACK_HEADSET | SND_JACK_BTN_0);
2158
2159 snd_soc_dapm_sync(dapm);
2160}
2161
2162static irqreturn_t max98090_interrupt(int irq, void *data)
2163{
Jarkko Nikula7a7f0ba2014-09-19 14:48:17 +03002164 struct max98090_priv *max98090 = data;
2165 struct snd_soc_codec *codec = max98090->codec;
Jerry Wong685e4212013-02-06 11:06:37 -08002166 int ret;
2167 unsigned int mask;
2168 unsigned int active;
2169
Jarkko Nikula7a7f0ba2014-09-19 14:48:17 +03002170 /* Treat interrupt before codec is initialized as spurious */
2171 if (codec == NULL)
2172 return IRQ_NONE;
2173
Jerry Wong685e4212013-02-06 11:06:37 -08002174 dev_dbg(codec->dev, "***** max98090_interrupt *****\n");
2175
2176 ret = regmap_read(max98090->regmap, M98090_REG_INTERRUPT_S, &mask);
2177
2178 if (ret != 0) {
2179 dev_err(codec->dev,
2180 "failed to read M98090_REG_INTERRUPT_S: %d\n",
2181 ret);
2182 return IRQ_NONE;
2183 }
2184
2185 ret = regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &active);
2186
2187 if (ret != 0) {
2188 dev_err(codec->dev,
2189 "failed to read M98090_REG_DEVICE_STATUS: %d\n",
2190 ret);
2191 return IRQ_NONE;
2192 }
2193
2194 dev_dbg(codec->dev, "active=0x%02x mask=0x%02x -> active=0x%02x\n",
2195 active, mask, active & mask);
2196
2197 active &= mask;
2198
2199 if (!active)
2200 return IRQ_NONE;
2201
Sachin Kamat959b6252013-02-21 12:25:00 +05302202 if (active & M98090_CLD_MASK)
Jerry Wong685e4212013-02-06 11:06:37 -08002203 dev_err(codec->dev, "M98090_CLD_MASK\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002204
Sachin Kamat959b6252013-02-21 12:25:00 +05302205 if (active & M98090_SLD_MASK)
Jerry Wong685e4212013-02-06 11:06:37 -08002206 dev_dbg(codec->dev, "M98090_SLD_MASK\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002207
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002208 if (active & M98090_ULK_MASK) {
2209 dev_dbg(codec->dev, "M98090_ULK_MASK\n");
2210 schedule_work(&max98090->pll_work);
2211 }
Jerry Wong685e4212013-02-06 11:06:37 -08002212
2213 if (active & M98090_JDET_MASK) {
2214 dev_dbg(codec->dev, "M98090_JDET_MASK\n");
2215
2216 pm_wakeup_event(codec->dev, 100);
2217
Mark Brown2df7c6a2013-07-18 22:43:00 +01002218 queue_delayed_work(system_power_efficient_wq,
2219 &max98090->jack_work,
2220 msecs_to_jiffies(100));
Jerry Wong685e4212013-02-06 11:06:37 -08002221 }
2222
Sachin Kamat959b6252013-02-21 12:25:00 +05302223 if (active & M98090_DRCACT_MASK)
Jerry Wong685e4212013-02-06 11:06:37 -08002224 dev_dbg(codec->dev, "M98090_DRCACT_MASK\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002225
Sachin Kamat959b6252013-02-21 12:25:00 +05302226 if (active & M98090_DRCCLP_MASK)
Jerry Wong685e4212013-02-06 11:06:37 -08002227 dev_err(codec->dev, "M98090_DRCCLP_MASK\n");
Jerry Wong685e4212013-02-06 11:06:37 -08002228
2229 return IRQ_HANDLED;
2230}
2231
2232/**
2233 * max98090_mic_detect - Enable microphone detection via the MAX98090 IRQ
2234 *
2235 * @codec: MAX98090 codec
2236 * @jack: jack to report detection events on
2237 *
2238 * Enable microphone detection via IRQ on the MAX98090. If GPIOs are
2239 * being used to bring out signals to the processor then only platform
2240 * data configuration is needed for MAX98090 and processor GPIOs should
2241 * be configured using snd_soc_jack_add_gpios() instead.
2242 *
2243 * If no jack is supplied detection will be disabled.
2244 */
2245int max98090_mic_detect(struct snd_soc_codec *codec,
2246 struct snd_soc_jack *jack)
2247{
2248 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
2249
2250 dev_dbg(codec->dev, "max98090_mic_detect\n");
2251
2252 max98090->jack = jack;
2253 if (jack) {
2254 snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
2255 M98090_IJDET_MASK,
2256 1 << M98090_IJDET_SHIFT);
2257 } else {
2258 snd_soc_update_bits(codec, M98090_REG_INTERRUPT_S,
2259 M98090_IJDET_MASK,
2260 0);
2261 }
2262
2263 /* Send an initial empty report */
2264 snd_soc_jack_report(max98090->jack, 0,
2265 SND_JACK_HEADSET | SND_JACK_BTN_0);
2266
Mark Brown2df7c6a2013-07-18 22:43:00 +01002267 queue_delayed_work(system_power_efficient_wq,
2268 &max98090->jack_work,
2269 msecs_to_jiffies(100));
Jerry Wong685e4212013-02-06 11:06:37 -08002270
2271 return 0;
2272}
2273EXPORT_SYMBOL_GPL(max98090_mic_detect);
2274
2275#define MAX98090_RATES SNDRV_PCM_RATE_8000_96000
2276#define MAX98090_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE)
2277
2278static struct snd_soc_dai_ops max98090_dai_ops = {
2279 .set_sysclk = max98090_dai_set_sysclk,
2280 .set_fmt = max98090_dai_set_fmt,
2281 .set_tdm_slot = max98090_set_tdm_slot,
2282 .hw_params = max98090_dai_hw_params,
2283 .digital_mute = max98090_dai_digital_mute,
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002284 .trigger = max98090_dai_trigger,
Jerry Wong685e4212013-02-06 11:06:37 -08002285};
2286
2287static struct snd_soc_dai_driver max98090_dai[] = {
2288{
2289 .name = "HiFi",
2290 .playback = {
2291 .stream_name = "HiFi Playback",
2292 .channels_min = 2,
2293 .channels_max = 2,
2294 .rates = MAX98090_RATES,
2295 .formats = MAX98090_FORMATS,
2296 },
2297 .capture = {
2298 .stream_name = "HiFi Capture",
2299 .channels_min = 1,
2300 .channels_max = 2,
2301 .rates = MAX98090_RATES,
2302 .formats = MAX98090_FORMATS,
2303 },
2304 .ops = &max98090_dai_ops,
2305}
2306};
2307
Jerry Wong685e4212013-02-06 11:06:37 -08002308static int max98090_probe(struct snd_soc_codec *codec)
2309{
2310 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
2311 struct max98090_cdata *cdata;
Tushar Behera978b6412014-07-04 14:42:16 +05302312 enum max98090_type devtype;
Jerry Wong685e4212013-02-06 11:06:37 -08002313 int ret = 0;
2314
2315 dev_dbg(codec->dev, "max98090_probe\n");
2316
Tushar Beherab10ab7b2014-05-26 13:58:21 +05302317 max98090->mclk = devm_clk_get(codec->dev, "mclk");
2318 if (PTR_ERR(max98090->mclk) == -EPROBE_DEFER)
2319 return -EPROBE_DEFER;
2320
Jerry Wong685e4212013-02-06 11:06:37 -08002321 max98090->codec = codec;
2322
Jerry Wong685e4212013-02-06 11:06:37 -08002323 /* Reset the codec, the DSP core, and disable all interrupts */
2324 max98090_reset(max98090);
2325
2326 /* Initialize private data */
2327
2328 max98090->sysclk = (unsigned)-1;
Liam Girdwood541423d2014-05-16 16:55:23 +03002329 max98090->master = false;
Jerry Wong685e4212013-02-06 11:06:37 -08002330
2331 cdata = &max98090->dai[0];
2332 cdata->rate = (unsigned)-1;
2333 cdata->fmt = (unsigned)-1;
2334
2335 max98090->lin_state = 0;
2336 max98090->pa1en = 0;
2337 max98090->pa2en = 0;
Jerry Wong685e4212013-02-06 11:06:37 -08002338
2339 ret = snd_soc_read(codec, M98090_REG_REVISION_ID);
2340 if (ret < 0) {
2341 dev_err(codec->dev, "Failed to read device revision: %d\n",
2342 ret);
2343 goto err_access;
2344 }
2345
2346 if ((ret >= M98090_REVA) && (ret <= M98090_REVA + 0x0f)) {
Tushar Behera978b6412014-07-04 14:42:16 +05302347 devtype = MAX98090;
Jerry Wong685e4212013-02-06 11:06:37 -08002348 dev_info(codec->dev, "MAX98090 REVID=0x%02x\n", ret);
2349 } else if ((ret >= M98091_REVA) && (ret <= M98091_REVA + 0x0f)) {
Tushar Behera978b6412014-07-04 14:42:16 +05302350 devtype = MAX98091;
Jerry Wong685e4212013-02-06 11:06:37 -08002351 dev_info(codec->dev, "MAX98091 REVID=0x%02x\n", ret);
2352 } else {
Tushar Behera978b6412014-07-04 14:42:16 +05302353 devtype = MAX98090;
Jerry Wong685e4212013-02-06 11:06:37 -08002354 dev_err(codec->dev, "Unrecognized revision 0x%02x\n", ret);
2355 }
2356
Tushar Behera978b6412014-07-04 14:42:16 +05302357 if (max98090->devtype != devtype) {
2358 dev_warn(codec->dev, "Mismatch in DT specified CODEC type.\n");
2359 max98090->devtype = devtype;
2360 }
2361
Jerry Wong685e4212013-02-06 11:06:37 -08002362 max98090->jack_state = M98090_JACK_STATE_NO_HEADSET;
2363
2364 INIT_DELAYED_WORK(&max98090->jack_work, max98090_jack_work);
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002365 INIT_DELAYED_WORK(&max98090->pll_det_enable_work,
2366 max98090_pll_det_enable_work);
2367 INIT_WORK(&max98090->pll_det_disable_work,
2368 max98090_pll_det_disable_work);
2369 INIT_WORK(&max98090->pll_work, max98090_pll_work);
Jerry Wong685e4212013-02-06 11:06:37 -08002370
2371 /* Enable jack detection */
2372 snd_soc_write(codec, M98090_REG_JACK_DETECT,
2373 M98090_JDETEN_MASK | M98090_JDEB_25MS);
2374
Jerry Wong685e4212013-02-06 11:06:37 -08002375 /*
2376 * Clear any old interrupts.
2377 * An old interrupt ocurring prior to installing the ISR
2378 * can keep a new interrupt from generating a trigger.
2379 */
2380 snd_soc_read(codec, M98090_REG_DEVICE_STATUS);
2381
2382 /* High Performance is default */
2383 snd_soc_update_bits(codec, M98090_REG_DAC_CONTROL,
2384 M98090_DACHP_MASK,
2385 1 << M98090_DACHP_SHIFT);
2386 snd_soc_update_bits(codec, M98090_REG_DAC_CONTROL,
2387 M98090_PERFMODE_MASK,
2388 0 << M98090_PERFMODE_SHIFT);
2389 snd_soc_update_bits(codec, M98090_REG_ADC_CONTROL,
2390 M98090_ADCHP_MASK,
2391 1 << M98090_ADCHP_SHIFT);
2392
2393 /* Turn on VCM bandgap reference */
2394 snd_soc_write(codec, M98090_REG_BIAS_CONTROL,
2395 M98090_VCM_MODE_MASK);
2396
Jarkko Nikulaa735d992014-05-16 16:55:24 +03002397 snd_soc_update_bits(codec, M98090_REG_MIC_BIAS_VOLTAGE,
2398 M98090_MBVSEL_MASK, M98090_MBVSEL_2V8);
2399
Jerry Wong685e4212013-02-06 11:06:37 -08002400 max98090_add_widgets(codec);
2401
2402err_access:
2403 return ret;
2404}
2405
2406static int max98090_remove(struct snd_soc_codec *codec)
2407{
2408 struct max98090_priv *max98090 = snd_soc_codec_get_drvdata(codec);
2409
2410 cancel_delayed_work_sync(&max98090->jack_work);
Jarkko Nikulab8a3ee82014-09-03 15:42:48 +03002411 cancel_delayed_work_sync(&max98090->pll_det_enable_work);
2412 cancel_work_sync(&max98090->pll_det_disable_work);
2413 cancel_work_sync(&max98090->pll_work);
Jarkko Nikula7a7f0ba2014-09-19 14:48:17 +03002414 max98090->codec = NULL;
Jerry Wong685e4212013-02-06 11:06:37 -08002415
2416 return 0;
2417}
2418
2419static struct snd_soc_codec_driver soc_codec_dev_max98090 = {
2420 .probe = max98090_probe,
2421 .remove = max98090_remove,
2422 .set_bias_level = max98090_set_bias_level,
2423};
2424
2425static const struct regmap_config max98090_regmap = {
2426 .reg_bits = 8,
2427 .val_bits = 8,
2428
2429 .max_register = MAX98090_MAX_REGISTER,
2430 .reg_defaults = max98090_reg,
2431 .num_reg_defaults = ARRAY_SIZE(max98090_reg),
2432 .volatile_reg = max98090_volatile_register,
2433 .readable_reg = max98090_readable_register,
2434 .cache_type = REGCACHE_RBTREE,
2435};
2436
2437static int max98090_i2c_probe(struct i2c_client *i2c,
Jarkko Nikula70f29d32014-05-16 16:55:25 +03002438 const struct i2c_device_id *i2c_id)
Jerry Wong685e4212013-02-06 11:06:37 -08002439{
2440 struct max98090_priv *max98090;
Jarkko Nikula70f29d32014-05-16 16:55:25 +03002441 const struct acpi_device_id *acpi_id;
2442 kernel_ulong_t driver_data = 0;
Jerry Wong685e4212013-02-06 11:06:37 -08002443 int ret;
2444
2445 pr_debug("max98090_i2c_probe\n");
2446
2447 max98090 = devm_kzalloc(&i2c->dev, sizeof(struct max98090_priv),
2448 GFP_KERNEL);
2449 if (max98090 == NULL)
2450 return -ENOMEM;
2451
Jarkko Nikula70f29d32014-05-16 16:55:25 +03002452 if (ACPI_HANDLE(&i2c->dev)) {
2453 acpi_id = acpi_match_device(i2c->dev.driver->acpi_match_table,
2454 &i2c->dev);
2455 if (!acpi_id) {
2456 dev_err(&i2c->dev, "No driver data\n");
2457 return -EINVAL;
2458 }
2459 driver_data = acpi_id->driver_data;
2460 } else if (i2c_id) {
2461 driver_data = i2c_id->driver_data;
2462 }
2463
2464 max98090->devtype = driver_data;
Jerry Wong685e4212013-02-06 11:06:37 -08002465 i2c_set_clientdata(i2c, max98090);
Jerry Wong685e4212013-02-06 11:06:37 -08002466 max98090->pdata = i2c->dev.platform_data;
Jerry Wong685e4212013-02-06 11:06:37 -08002467
Sachin Kamata3a6cc82013-02-18 17:02:11 +05302468 max98090->regmap = devm_regmap_init_i2c(i2c, &max98090_regmap);
Jerry Wong685e4212013-02-06 11:06:37 -08002469 if (IS_ERR(max98090->regmap)) {
2470 ret = PTR_ERR(max98090->regmap);
2471 dev_err(&i2c->dev, "Failed to allocate regmap: %d\n", ret);
2472 goto err_enable;
2473 }
2474
Jarkko Nikulaced19332014-09-19 14:48:18 +03002475 ret = devm_request_threaded_irq(&i2c->dev, i2c->irq, NULL,
Jarkko Nikula7a7f0ba2014-09-19 14:48:17 +03002476 max98090_interrupt, IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
2477 "max98090_interrupt", max98090);
2478 if (ret < 0) {
2479 dev_err(&i2c->dev, "request_irq failed: %d\n",
2480 ret);
2481 return ret;
2482 }
2483
Jerry Wong685e4212013-02-06 11:06:37 -08002484 ret = snd_soc_register_codec(&i2c->dev,
2485 &soc_codec_dev_max98090, max98090_dai,
2486 ARRAY_SIZE(max98090_dai));
Jerry Wong685e4212013-02-06 11:06:37 -08002487err_enable:
2488 return ret;
2489}
2490
2491static int max98090_i2c_remove(struct i2c_client *client)
2492{
Jerry Wong685e4212013-02-06 11:06:37 -08002493 snd_soc_unregister_codec(&client->dev);
Jerry Wong685e4212013-02-06 11:06:37 -08002494 return 0;
2495}
2496
Mark Brown3722dc82013-06-05 19:33:03 +01002497#ifdef CONFIG_PM_RUNTIME
Jerry Wong685e4212013-02-06 11:06:37 -08002498static int max98090_runtime_resume(struct device *dev)
2499{
2500 struct max98090_priv *max98090 = dev_get_drvdata(dev);
2501
2502 regcache_cache_only(max98090->regmap, false);
2503
Liam Girdwood25b4ab432014-05-16 16:55:20 +03002504 max98090_reset(max98090);
2505
Jerry Wong685e4212013-02-06 11:06:37 -08002506 regcache_sync(max98090->regmap);
2507
2508 return 0;
2509}
2510
2511static int max98090_runtime_suspend(struct device *dev)
2512{
2513 struct max98090_priv *max98090 = dev_get_drvdata(dev);
2514
2515 regcache_cache_only(max98090->regmap, true);
2516
2517 return 0;
2518}
Mark Brown3722dc82013-06-05 19:33:03 +01002519#endif
Jerry Wong685e4212013-02-06 11:06:37 -08002520
Thierry Reding121eb442014-07-07 15:18:19 +02002521#ifdef CONFIG_PM_SLEEP
Liam Girdwood46b0e972014-05-16 16:55:21 +03002522static int max98090_resume(struct device *dev)
2523{
2524 struct max98090_priv *max98090 = dev_get_drvdata(dev);
2525 unsigned int status;
2526
Liam Girdwoodf1c0bc92014-05-16 16:55:22 +03002527 regcache_mark_dirty(max98090->regmap);
2528
Liam Girdwood46b0e972014-05-16 16:55:21 +03002529 max98090_reset(max98090);
2530
2531 /* clear IRQ status */
2532 regmap_read(max98090->regmap, M98090_REG_DEVICE_STATUS, &status);
2533
2534 regcache_sync(max98090->regmap);
2535
2536 return 0;
2537}
2538
2539static int max98090_suspend(struct device *dev)
2540{
2541 return 0;
2542}
2543#endif
2544
Sachin Kamat3e12af72013-02-18 17:02:12 +05302545static const struct dev_pm_ops max98090_pm = {
Jerry Wong685e4212013-02-06 11:06:37 -08002546 SET_RUNTIME_PM_OPS(max98090_runtime_suspend,
2547 max98090_runtime_resume, NULL)
Liam Girdwood46b0e972014-05-16 16:55:21 +03002548 SET_SYSTEM_SLEEP_PM_OPS(max98090_suspend, max98090_resume)
Jerry Wong685e4212013-02-06 11:06:37 -08002549};
2550
2551static const struct i2c_device_id max98090_i2c_id[] = {
2552 { "max98090", MAX98090 },
Wonjoon Lee053e69d2014-06-20 13:33:15 +05302553 { "max98091", MAX98091 },
Jerry Wong685e4212013-02-06 11:06:37 -08002554 { }
2555};
2556MODULE_DEVICE_TABLE(i2c, max98090_i2c_id);
2557
Stephen Warren2951f932014-03-31 12:38:18 -06002558static const struct of_device_id max98090_of_match[] = {
2559 { .compatible = "maxim,max98090", },
Wonjoon Lee053e69d2014-06-20 13:33:15 +05302560 { .compatible = "maxim,max98091", },
Stephen Warren2951f932014-03-31 12:38:18 -06002561 { }
2562};
2563MODULE_DEVICE_TABLE(of, max98090_of_match);
2564
Jarkko Nikula70f29d32014-05-16 16:55:25 +03002565#ifdef CONFIG_ACPI
2566static struct acpi_device_id max98090_acpi_match[] = {
2567 { "193C9890", MAX98090 },
2568 { }
2569};
2570MODULE_DEVICE_TABLE(acpi, max98090_acpi_match);
2571#endif
2572
Jerry Wong685e4212013-02-06 11:06:37 -08002573static struct i2c_driver max98090_i2c_driver = {
2574 .driver = {
2575 .name = "max98090",
2576 .owner = THIS_MODULE,
2577 .pm = &max98090_pm,
Stephen Warren2951f932014-03-31 12:38:18 -06002578 .of_match_table = of_match_ptr(max98090_of_match),
Jarkko Nikula70f29d32014-05-16 16:55:25 +03002579 .acpi_match_table = ACPI_PTR(max98090_acpi_match),
Jerry Wong685e4212013-02-06 11:06:37 -08002580 },
2581 .probe = max98090_i2c_probe,
2582 .remove = max98090_i2c_remove,
2583 .id_table = max98090_i2c_id,
2584};
2585
2586module_i2c_driver(max98090_i2c_driver);
2587
2588MODULE_DESCRIPTION("ALSA SoC MAX98090 driver");
2589MODULE_AUTHOR("Peter Hsiang, Jesse Marroqin, Jerry Wong");
2590MODULE_LICENSE("GPL");