blob: d70550d0bcff3bebb06412fbf492f0d616e0e782 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010034#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030035#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030036#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040037
Avi Kivity6aa8b732006-12-10 02:21:36 -080038#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080039#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020040#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020041#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080042#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080043#include <asm/i387.h>
44#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020045#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010046#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080047#include <asm/kexec.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080048
Marcelo Tosatti229456f2009-06-17 09:22:14 -030049#include "trace.h"
50
Avi Kivity4ecac3f2008-05-13 13:23:38 +030051#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040052#define __ex_clear(x, reg) \
53 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030054
Avi Kivity6aa8b732006-12-10 02:21:36 -080055MODULE_AUTHOR("Qumranet");
56MODULE_LICENSE("GPL");
57
Josh Triplette9bda3b2012-03-20 23:33:51 -070058static const struct x86_cpu_id vmx_cpu_id[] = {
59 X86_FEATURE_MATCH(X86_FEATURE_VMX),
60 {}
61};
62MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
63
Rusty Russell476bc002012-01-13 09:32:18 +103064static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020065module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080066
Rusty Russell476bc002012-01-13 09:32:18 +103067static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020068module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020069
Rusty Russell476bc002012-01-13 09:32:18 +103070static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020071module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080072
Rusty Russell476bc002012-01-13 09:32:18 +103073static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070074module_param_named(unrestricted_guest,
75 enable_unrestricted_guest, bool, S_IRUGO);
76
Xudong Hao83c3a332012-05-28 19:33:35 +080077static bool __read_mostly enable_ept_ad_bits = 1;
78module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
79
Avi Kivitya27685c2012-06-12 20:30:18 +030080static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020081module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030082
Rusty Russell476bc002012-01-13 09:32:18 +103083static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080084module_param(vmm_exclusive, bool, S_IRUGO);
85
Rusty Russell476bc002012-01-13 09:32:18 +103086static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030087module_param(fasteoi, bool, S_IRUGO);
88
Yang Zhang5a717852013-04-11 19:25:16 +080089static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080090module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080091
Abel Gordonabc4fc52013-04-18 14:35:25 +030092static bool __read_mostly enable_shadow_vmcs = 1;
93module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030094/*
95 * If nested=1, nested virtualization is supported, i.e., guests may use
96 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
97 * use VMX instructions.
98 */
Rusty Russell476bc002012-01-13 09:32:18 +103099static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300100module_param(nested, bool, S_IRUGO);
101
Gleb Natapov50378782013-02-04 16:00:28 +0200102#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
103#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200104#define KVM_VM_CR0_ALWAYS_ON \
105 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200106#define KVM_CR4_GUEST_OWNED_BITS \
107 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
108 | X86_CR4_OSXMMEXCPT)
109
Avi Kivitycdc0e242009-12-06 17:21:14 +0200110#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
111#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
112
Avi Kivity78ac8b42010-04-08 18:19:35 +0300113#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
114
Jan Kiszkaf4124502014-03-07 20:03:13 +0100115#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
116
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800117/*
118 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
119 * ple_gap: upper bound on the amount of time between two successive
120 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500121 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800122 * ple_window: upper bound on the amount of time a guest is allowed to execute
123 * in a PAUSE loop. Tests indicate that most spinlocks are held for
124 * less than 2^12 cycles
125 * Time is measured based on a counter that runs at the same rate as the TSC,
126 * refer SDM volume 3b section 21.6.13 & 22.1.3.
127 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200128#define KVM_VMX_DEFAULT_PLE_GAP 128
129#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
130#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
131#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
132#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
133 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
134
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800135static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
136module_param(ple_gap, int, S_IRUGO);
137
138static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
139module_param(ple_window, int, S_IRUGO);
140
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200141/* Default doubles per-vcpu window every exit. */
142static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
143module_param(ple_window_grow, int, S_IRUGO);
144
145/* Default resets per-vcpu window every exit to ple_window. */
146static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
147module_param(ple_window_shrink, int, S_IRUGO);
148
149/* Default is to compute the maximum so we can never overflow. */
150static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
151static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
152module_param(ple_window_max, int, S_IRUGO);
153
Avi Kivity83287ea422012-09-16 15:10:57 +0300154extern const ulong vmx_return;
155
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200156#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300157#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300158
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400159struct vmcs {
160 u32 revision_id;
161 u32 abort;
162 char data[0];
163};
164
Nadav Har'Eld462b812011-05-24 15:26:10 +0300165/*
166 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
167 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
168 * loaded on this CPU (so we can clear them if the CPU goes down).
169 */
170struct loaded_vmcs {
171 struct vmcs *vmcs;
172 int cpu;
173 int launched;
174 struct list_head loaded_vmcss_on_cpu_link;
175};
176
Avi Kivity26bb0982009-09-07 11:14:12 +0300177struct shared_msr_entry {
178 unsigned index;
179 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200180 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300181};
182
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300183/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300184 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
185 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
186 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
187 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
188 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
189 * More than one of these structures may exist, if L1 runs multiple L2 guests.
190 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
191 * underlying hardware which will be used to run L2.
192 * This structure is packed to ensure that its layout is identical across
193 * machines (necessary for live migration).
194 * If there are changes in this struct, VMCS12_REVISION must be changed.
195 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300196typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300197struct __packed vmcs12 {
198 /* According to the Intel spec, a VMCS region must start with the
199 * following two fields. Then follow implementation-specific data.
200 */
201 u32 revision_id;
202 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300203
Nadav Har'El27d6c862011-05-25 23:06:59 +0300204 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
205 u32 padding[7]; /* room for future expansion */
206
Nadav Har'El22bd0352011-05-25 23:05:57 +0300207 u64 io_bitmap_a;
208 u64 io_bitmap_b;
209 u64 msr_bitmap;
210 u64 vm_exit_msr_store_addr;
211 u64 vm_exit_msr_load_addr;
212 u64 vm_entry_msr_load_addr;
213 u64 tsc_offset;
214 u64 virtual_apic_page_addr;
215 u64 apic_access_addr;
216 u64 ept_pointer;
217 u64 guest_physical_address;
218 u64 vmcs_link_pointer;
219 u64 guest_ia32_debugctl;
220 u64 guest_ia32_pat;
221 u64 guest_ia32_efer;
222 u64 guest_ia32_perf_global_ctrl;
223 u64 guest_pdptr0;
224 u64 guest_pdptr1;
225 u64 guest_pdptr2;
226 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100227 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300228 u64 host_ia32_pat;
229 u64 host_ia32_efer;
230 u64 host_ia32_perf_global_ctrl;
231 u64 padding64[8]; /* room for future expansion */
232 /*
233 * To allow migration of L1 (complete with its L2 guests) between
234 * machines of different natural widths (32 or 64 bit), we cannot have
235 * unsigned long fields with no explict size. We use u64 (aliased
236 * natural_width) instead. Luckily, x86 is little-endian.
237 */
238 natural_width cr0_guest_host_mask;
239 natural_width cr4_guest_host_mask;
240 natural_width cr0_read_shadow;
241 natural_width cr4_read_shadow;
242 natural_width cr3_target_value0;
243 natural_width cr3_target_value1;
244 natural_width cr3_target_value2;
245 natural_width cr3_target_value3;
246 natural_width exit_qualification;
247 natural_width guest_linear_address;
248 natural_width guest_cr0;
249 natural_width guest_cr3;
250 natural_width guest_cr4;
251 natural_width guest_es_base;
252 natural_width guest_cs_base;
253 natural_width guest_ss_base;
254 natural_width guest_ds_base;
255 natural_width guest_fs_base;
256 natural_width guest_gs_base;
257 natural_width guest_ldtr_base;
258 natural_width guest_tr_base;
259 natural_width guest_gdtr_base;
260 natural_width guest_idtr_base;
261 natural_width guest_dr7;
262 natural_width guest_rsp;
263 natural_width guest_rip;
264 natural_width guest_rflags;
265 natural_width guest_pending_dbg_exceptions;
266 natural_width guest_sysenter_esp;
267 natural_width guest_sysenter_eip;
268 natural_width host_cr0;
269 natural_width host_cr3;
270 natural_width host_cr4;
271 natural_width host_fs_base;
272 natural_width host_gs_base;
273 natural_width host_tr_base;
274 natural_width host_gdtr_base;
275 natural_width host_idtr_base;
276 natural_width host_ia32_sysenter_esp;
277 natural_width host_ia32_sysenter_eip;
278 natural_width host_rsp;
279 natural_width host_rip;
280 natural_width paddingl[8]; /* room for future expansion */
281 u32 pin_based_vm_exec_control;
282 u32 cpu_based_vm_exec_control;
283 u32 exception_bitmap;
284 u32 page_fault_error_code_mask;
285 u32 page_fault_error_code_match;
286 u32 cr3_target_count;
287 u32 vm_exit_controls;
288 u32 vm_exit_msr_store_count;
289 u32 vm_exit_msr_load_count;
290 u32 vm_entry_controls;
291 u32 vm_entry_msr_load_count;
292 u32 vm_entry_intr_info_field;
293 u32 vm_entry_exception_error_code;
294 u32 vm_entry_instruction_len;
295 u32 tpr_threshold;
296 u32 secondary_vm_exec_control;
297 u32 vm_instruction_error;
298 u32 vm_exit_reason;
299 u32 vm_exit_intr_info;
300 u32 vm_exit_intr_error_code;
301 u32 idt_vectoring_info_field;
302 u32 idt_vectoring_error_code;
303 u32 vm_exit_instruction_len;
304 u32 vmx_instruction_info;
305 u32 guest_es_limit;
306 u32 guest_cs_limit;
307 u32 guest_ss_limit;
308 u32 guest_ds_limit;
309 u32 guest_fs_limit;
310 u32 guest_gs_limit;
311 u32 guest_ldtr_limit;
312 u32 guest_tr_limit;
313 u32 guest_gdtr_limit;
314 u32 guest_idtr_limit;
315 u32 guest_es_ar_bytes;
316 u32 guest_cs_ar_bytes;
317 u32 guest_ss_ar_bytes;
318 u32 guest_ds_ar_bytes;
319 u32 guest_fs_ar_bytes;
320 u32 guest_gs_ar_bytes;
321 u32 guest_ldtr_ar_bytes;
322 u32 guest_tr_ar_bytes;
323 u32 guest_interruptibility_info;
324 u32 guest_activity_state;
325 u32 guest_sysenter_cs;
326 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100327 u32 vmx_preemption_timer_value;
328 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300329 u16 virtual_processor_id;
330 u16 guest_es_selector;
331 u16 guest_cs_selector;
332 u16 guest_ss_selector;
333 u16 guest_ds_selector;
334 u16 guest_fs_selector;
335 u16 guest_gs_selector;
336 u16 guest_ldtr_selector;
337 u16 guest_tr_selector;
338 u16 host_es_selector;
339 u16 host_cs_selector;
340 u16 host_ss_selector;
341 u16 host_ds_selector;
342 u16 host_fs_selector;
343 u16 host_gs_selector;
344 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300345};
346
347/*
348 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
349 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
350 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
351 */
352#define VMCS12_REVISION 0x11e57ed0
353
354/*
355 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
356 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
357 * current implementation, 4K are reserved to avoid future complications.
358 */
359#define VMCS12_SIZE 0x1000
360
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300361/* Used to remember the last vmcs02 used for some recently used vmcs12s */
362struct vmcs02_list {
363 struct list_head list;
364 gpa_t vmptr;
365 struct loaded_vmcs vmcs02;
366};
367
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300368/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300369 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
370 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
371 */
372struct nested_vmx {
373 /* Has the level1 guest done vmxon? */
374 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400375 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300376
377 /* The guest-physical address of the current VMCS L1 keeps for L2 */
378 gpa_t current_vmptr;
379 /* The host-usable pointer to the above */
380 struct page *current_vmcs12_page;
381 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300382 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300383 /*
384 * Indicates if the shadow vmcs must be updated with the
385 * data hold by vmcs12
386 */
387 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300388
389 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
390 struct list_head vmcs02_pool;
391 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300392 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300393 /* L2 must run next, and mustn't decide to exit to L1. */
394 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300395 /*
396 * Guest pages referred to in vmcs02 with host-physical pointers, so
397 * we must keep them pinned while L2 runs.
398 */
399 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800400 struct page *virtual_apic_page;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800401 u64 msr_ia32_feature_control;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100402
403 struct hrtimer preemption_timer;
404 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200405
406 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
407 u64 vmcs01_debugctl;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300408};
409
Yang Zhang01e439b2013-04-11 19:25:12 +0800410#define POSTED_INTR_ON 0
411/* Posted-Interrupt Descriptor */
412struct pi_desc {
413 u32 pir[8]; /* Posted interrupt requested */
414 u32 control; /* bit 0 of control is outstanding notification bit */
415 u32 rsvd[7];
416} __aligned(64);
417
Yang Zhanga20ed542013-04-11 19:25:15 +0800418static bool pi_test_and_set_on(struct pi_desc *pi_desc)
419{
420 return test_and_set_bit(POSTED_INTR_ON,
421 (unsigned long *)&pi_desc->control);
422}
423
424static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
425{
426 return test_and_clear_bit(POSTED_INTR_ON,
427 (unsigned long *)&pi_desc->control);
428}
429
430static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
431{
432 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
433}
434
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400435struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000436 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300437 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300438 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200439 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300440 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200441 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200442 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300443 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400444 int nmsrs;
445 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800446 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400447#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300448 u64 msr_host_kernel_gs_base;
449 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400450#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200451 u32 vm_entry_controls_shadow;
452 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300453 /*
454 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
455 * non-nested (L1) guest, it always points to vmcs01. For a nested
456 * guest (L2), it points to a different VMCS.
457 */
458 struct loaded_vmcs vmcs01;
459 struct loaded_vmcs *loaded_vmcs;
460 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300461 struct msr_autoload {
462 unsigned nr;
463 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
464 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
465 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400466 struct {
467 int loaded;
468 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300469#ifdef CONFIG_X86_64
470 u16 ds_sel, es_sel;
471#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200472 int gs_ldt_reload_needed;
473 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000474 u64 msr_host_bndcfgs;
Mike Dayd77c26f2007-10-08 09:02:08 -0400475 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200476 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300477 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300478 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300479 struct kvm_segment segs[8];
480 } rmode;
481 struct {
482 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300483 struct kvm_save_segment {
484 u16 selector;
485 unsigned long base;
486 u32 limit;
487 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300488 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300489 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800490 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300491 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200492
493 /* Support for vnmi-less CPUs */
494 int soft_vnmi_blocked;
495 ktime_t entry_time;
496 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800497 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800498
499 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300500
Yang Zhang01e439b2013-04-11 19:25:12 +0800501 /* Posted interrupt descriptor */
502 struct pi_desc pi_desc;
503
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300504 /* Support for a guest hypervisor (nested VMX) */
505 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200506
507 /* Dynamic PLE window. */
508 int ple_window;
509 bool ple_window_dirty;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400510};
511
Avi Kivity2fb92db2011-04-27 19:42:18 +0300512enum segment_cache_field {
513 SEG_FIELD_SEL = 0,
514 SEG_FIELD_BASE = 1,
515 SEG_FIELD_LIMIT = 2,
516 SEG_FIELD_AR = 3,
517
518 SEG_FIELD_NR = 4
519};
520
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400521static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
522{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000523 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400524}
525
Nadav Har'El22bd0352011-05-25 23:05:57 +0300526#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
527#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
528#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
529 [number##_HIGH] = VMCS12_OFFSET(name)+4
530
Abel Gordon4607c2d2013-04-18 14:35:55 +0300531
Bandan Dasfe2b2012014-04-21 15:20:14 -0400532static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300533 /*
534 * We do NOT shadow fields that are modified when L0
535 * traps and emulates any vmx instruction (e.g. VMPTRLD,
536 * VMXON...) executed by L1.
537 * For example, VM_INSTRUCTION_ERROR is read
538 * by L1 if a vmx instruction fails (part of the error path).
539 * Note the code assumes this logic. If for some reason
540 * we start shadowing these fields then we need to
541 * force a shadow sync when L0 emulates vmx instructions
542 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
543 * by nested_vmx_failValid)
544 */
545 VM_EXIT_REASON,
546 VM_EXIT_INTR_INFO,
547 VM_EXIT_INSTRUCTION_LEN,
548 IDT_VECTORING_INFO_FIELD,
549 IDT_VECTORING_ERROR_CODE,
550 VM_EXIT_INTR_ERROR_CODE,
551 EXIT_QUALIFICATION,
552 GUEST_LINEAR_ADDRESS,
553 GUEST_PHYSICAL_ADDRESS
554};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400555static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300556 ARRAY_SIZE(shadow_read_only_fields);
557
Bandan Dasfe2b2012014-04-21 15:20:14 -0400558static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800559 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300560 GUEST_RIP,
561 GUEST_RSP,
562 GUEST_CR0,
563 GUEST_CR3,
564 GUEST_CR4,
565 GUEST_INTERRUPTIBILITY_INFO,
566 GUEST_RFLAGS,
567 GUEST_CS_SELECTOR,
568 GUEST_CS_AR_BYTES,
569 GUEST_CS_LIMIT,
570 GUEST_CS_BASE,
571 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100572 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300573 CR0_GUEST_HOST_MASK,
574 CR0_READ_SHADOW,
575 CR4_READ_SHADOW,
576 TSC_OFFSET,
577 EXCEPTION_BITMAP,
578 CPU_BASED_VM_EXEC_CONTROL,
579 VM_ENTRY_EXCEPTION_ERROR_CODE,
580 VM_ENTRY_INTR_INFO_FIELD,
581 VM_ENTRY_INSTRUCTION_LEN,
582 VM_ENTRY_EXCEPTION_ERROR_CODE,
583 HOST_FS_BASE,
584 HOST_GS_BASE,
585 HOST_FS_SELECTOR,
586 HOST_GS_SELECTOR
587};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400588static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300589 ARRAY_SIZE(shadow_read_write_fields);
590
Mathias Krause772e0312012-08-30 01:30:19 +0200591static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300592 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
593 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
594 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
595 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
596 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
597 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
598 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
599 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
600 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
601 FIELD(HOST_ES_SELECTOR, host_es_selector),
602 FIELD(HOST_CS_SELECTOR, host_cs_selector),
603 FIELD(HOST_SS_SELECTOR, host_ss_selector),
604 FIELD(HOST_DS_SELECTOR, host_ds_selector),
605 FIELD(HOST_FS_SELECTOR, host_fs_selector),
606 FIELD(HOST_GS_SELECTOR, host_gs_selector),
607 FIELD(HOST_TR_SELECTOR, host_tr_selector),
608 FIELD64(IO_BITMAP_A, io_bitmap_a),
609 FIELD64(IO_BITMAP_B, io_bitmap_b),
610 FIELD64(MSR_BITMAP, msr_bitmap),
611 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
612 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
613 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
614 FIELD64(TSC_OFFSET, tsc_offset),
615 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
616 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
617 FIELD64(EPT_POINTER, ept_pointer),
618 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
619 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
620 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
621 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
622 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
623 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
624 FIELD64(GUEST_PDPTR0, guest_pdptr0),
625 FIELD64(GUEST_PDPTR1, guest_pdptr1),
626 FIELD64(GUEST_PDPTR2, guest_pdptr2),
627 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100628 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300629 FIELD64(HOST_IA32_PAT, host_ia32_pat),
630 FIELD64(HOST_IA32_EFER, host_ia32_efer),
631 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
632 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
633 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
634 FIELD(EXCEPTION_BITMAP, exception_bitmap),
635 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
636 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
637 FIELD(CR3_TARGET_COUNT, cr3_target_count),
638 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
639 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
640 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
641 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
642 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
643 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
644 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
645 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
646 FIELD(TPR_THRESHOLD, tpr_threshold),
647 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
648 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
649 FIELD(VM_EXIT_REASON, vm_exit_reason),
650 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
651 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
652 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
653 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
654 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
655 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
656 FIELD(GUEST_ES_LIMIT, guest_es_limit),
657 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
658 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
659 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
660 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
661 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
662 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
663 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
664 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
665 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
666 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
667 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
668 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
669 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
670 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
671 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
672 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
673 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
674 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
675 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
676 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
677 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100678 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300679 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
680 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
681 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
682 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
683 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
684 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
685 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
686 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
687 FIELD(EXIT_QUALIFICATION, exit_qualification),
688 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
689 FIELD(GUEST_CR0, guest_cr0),
690 FIELD(GUEST_CR3, guest_cr3),
691 FIELD(GUEST_CR4, guest_cr4),
692 FIELD(GUEST_ES_BASE, guest_es_base),
693 FIELD(GUEST_CS_BASE, guest_cs_base),
694 FIELD(GUEST_SS_BASE, guest_ss_base),
695 FIELD(GUEST_DS_BASE, guest_ds_base),
696 FIELD(GUEST_FS_BASE, guest_fs_base),
697 FIELD(GUEST_GS_BASE, guest_gs_base),
698 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
699 FIELD(GUEST_TR_BASE, guest_tr_base),
700 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
701 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
702 FIELD(GUEST_DR7, guest_dr7),
703 FIELD(GUEST_RSP, guest_rsp),
704 FIELD(GUEST_RIP, guest_rip),
705 FIELD(GUEST_RFLAGS, guest_rflags),
706 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
707 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
708 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
709 FIELD(HOST_CR0, host_cr0),
710 FIELD(HOST_CR3, host_cr3),
711 FIELD(HOST_CR4, host_cr4),
712 FIELD(HOST_FS_BASE, host_fs_base),
713 FIELD(HOST_GS_BASE, host_gs_base),
714 FIELD(HOST_TR_BASE, host_tr_base),
715 FIELD(HOST_GDTR_BASE, host_gdtr_base),
716 FIELD(HOST_IDTR_BASE, host_idtr_base),
717 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
718 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
719 FIELD(HOST_RSP, host_rsp),
720 FIELD(HOST_RIP, host_rip),
721};
722static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
723
724static inline short vmcs_field_to_offset(unsigned long field)
725{
726 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
727 return -1;
728 return vmcs_field_to_offset_table[field];
729}
730
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300731static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
732{
733 return to_vmx(vcpu)->nested.current_vmcs12;
734}
735
736static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
737{
738 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800739 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300740 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800741
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300742 return page;
743}
744
745static void nested_release_page(struct page *page)
746{
747 kvm_release_page_dirty(page);
748}
749
750static void nested_release_page_clean(struct page *page)
751{
752 kvm_release_page_clean(page);
753}
754
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300755static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800756static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800757static void kvm_cpu_vmxon(u64 addr);
758static void kvm_cpu_vmxoff(void);
Paolo Bonzini93c4adc2014-03-05 23:19:52 +0100759static bool vmx_mpx_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200760static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300761static void vmx_set_segment(struct kvm_vcpu *vcpu,
762 struct kvm_segment *var, int seg);
763static void vmx_get_segment(struct kvm_vcpu *vcpu,
764 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200765static bool guest_state_valid(struct kvm_vcpu *vcpu);
766static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yang Zhanga20ed542013-04-11 19:25:15 +0800767static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
Abel Gordonc3114422013-04-18 14:38:55 +0300768static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300769static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Avi Kivity75880a02007-06-20 11:20:04 +0300770
Avi Kivity6aa8b732006-12-10 02:21:36 -0800771static DEFINE_PER_CPU(struct vmcs *, vmxarea);
772static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300773/*
774 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
775 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
776 */
777static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300778static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800779
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200780static unsigned long *vmx_io_bitmap_a;
781static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200782static unsigned long *vmx_msr_bitmap_legacy;
783static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800784static unsigned long *vmx_msr_bitmap_legacy_x2apic;
785static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300786static unsigned long *vmx_vmread_bitmap;
787static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300788
Avi Kivity110312c2010-12-21 12:54:20 +0200789static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200790static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200791
Sheng Yang2384d2b2008-01-17 15:14:33 +0800792static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
793static DEFINE_SPINLOCK(vmx_vpid_lock);
794
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300795static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800796 int size;
797 int order;
798 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300799 u32 pin_based_exec_ctrl;
800 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800801 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300802 u32 vmexit_ctrl;
803 u32 vmentry_ctrl;
804} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800805
Hannes Ederefff9e52008-11-28 17:02:06 +0100806static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800807 u32 ept;
808 u32 vpid;
809} vmx_capability;
810
Avi Kivity6aa8b732006-12-10 02:21:36 -0800811#define VMX_SEGMENT_FIELD(seg) \
812 [VCPU_SREG_##seg] = { \
813 .selector = GUEST_##seg##_SELECTOR, \
814 .base = GUEST_##seg##_BASE, \
815 .limit = GUEST_##seg##_LIMIT, \
816 .ar_bytes = GUEST_##seg##_AR_BYTES, \
817 }
818
Mathias Krause772e0312012-08-30 01:30:19 +0200819static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800820 unsigned selector;
821 unsigned base;
822 unsigned limit;
823 unsigned ar_bytes;
824} kvm_vmx_segment_fields[] = {
825 VMX_SEGMENT_FIELD(CS),
826 VMX_SEGMENT_FIELD(DS),
827 VMX_SEGMENT_FIELD(ES),
828 VMX_SEGMENT_FIELD(FS),
829 VMX_SEGMENT_FIELD(GS),
830 VMX_SEGMENT_FIELD(SS),
831 VMX_SEGMENT_FIELD(TR),
832 VMX_SEGMENT_FIELD(LDTR),
833};
834
Avi Kivity26bb0982009-09-07 11:14:12 +0300835static u64 host_efer;
836
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300837static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
838
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300839/*
Brian Gerst8c065852010-07-17 09:03:26 -0400840 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300841 * away by decrementing the array size.
842 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800843static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800844#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300845 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800846#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400847 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800848};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800849
Gui Jianfeng31299942010-03-15 17:29:09 +0800850static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800851{
852 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
853 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100854 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800855}
856
Gui Jianfeng31299942010-03-15 17:29:09 +0800857static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300858{
859 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
860 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100861 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300862}
863
Gui Jianfeng31299942010-03-15 17:29:09 +0800864static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500865{
866 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
867 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100868 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500869}
870
Gui Jianfeng31299942010-03-15 17:29:09 +0800871static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800872{
873 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
874 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
875}
876
Gui Jianfeng31299942010-03-15 17:29:09 +0800877static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800878{
879 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
880 INTR_INFO_VALID_MASK)) ==
881 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
882}
883
Gui Jianfeng31299942010-03-15 17:29:09 +0800884static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800885{
Sheng Yang04547152009-04-01 15:52:31 +0800886 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800887}
888
Gui Jianfeng31299942010-03-15 17:29:09 +0800889static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800890{
Sheng Yang04547152009-04-01 15:52:31 +0800891 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800892}
893
Gui Jianfeng31299942010-03-15 17:29:09 +0800894static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800895{
Sheng Yang04547152009-04-01 15:52:31 +0800896 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800897}
898
Gui Jianfeng31299942010-03-15 17:29:09 +0800899static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800900{
Sheng Yang04547152009-04-01 15:52:31 +0800901 return vmcs_config.cpu_based_exec_ctrl &
902 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800903}
904
Avi Kivity774ead32007-12-26 13:57:04 +0200905static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800906{
Sheng Yang04547152009-04-01 15:52:31 +0800907 return vmcs_config.cpu_based_2nd_exec_ctrl &
908 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
909}
910
Yang Zhang8d146952013-01-25 10:18:50 +0800911static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
912{
913 return vmcs_config.cpu_based_2nd_exec_ctrl &
914 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
915}
916
Yang Zhang83d4c282013-01-25 10:18:49 +0800917static inline bool cpu_has_vmx_apic_register_virt(void)
918{
919 return vmcs_config.cpu_based_2nd_exec_ctrl &
920 SECONDARY_EXEC_APIC_REGISTER_VIRT;
921}
922
Yang Zhangc7c9c562013-01-25 10:18:51 +0800923static inline bool cpu_has_vmx_virtual_intr_delivery(void)
924{
925 return vmcs_config.cpu_based_2nd_exec_ctrl &
926 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
927}
928
Yang Zhang01e439b2013-04-11 19:25:12 +0800929static inline bool cpu_has_vmx_posted_intr(void)
930{
931 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
932}
933
934static inline bool cpu_has_vmx_apicv(void)
935{
936 return cpu_has_vmx_apic_register_virt() &&
937 cpu_has_vmx_virtual_intr_delivery() &&
938 cpu_has_vmx_posted_intr();
939}
940
Sheng Yang04547152009-04-01 15:52:31 +0800941static inline bool cpu_has_vmx_flexpriority(void)
942{
943 return cpu_has_vmx_tpr_shadow() &&
944 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800945}
946
Marcelo Tosattie7997942009-06-11 12:07:40 -0300947static inline bool cpu_has_vmx_ept_execute_only(void)
948{
Gui Jianfeng31299942010-03-15 17:29:09 +0800949 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300950}
951
952static inline bool cpu_has_vmx_eptp_uncacheable(void)
953{
Gui Jianfeng31299942010-03-15 17:29:09 +0800954 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300955}
956
957static inline bool cpu_has_vmx_eptp_writeback(void)
958{
Gui Jianfeng31299942010-03-15 17:29:09 +0800959 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300960}
961
962static inline bool cpu_has_vmx_ept_2m_page(void)
963{
Gui Jianfeng31299942010-03-15 17:29:09 +0800964 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300965}
966
Sheng Yang878403b2010-01-05 19:02:29 +0800967static inline bool cpu_has_vmx_ept_1g_page(void)
968{
Gui Jianfeng31299942010-03-15 17:29:09 +0800969 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800970}
971
Sheng Yang4bc9b982010-06-02 14:05:24 +0800972static inline bool cpu_has_vmx_ept_4levels(void)
973{
974 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
975}
976
Xudong Hao83c3a332012-05-28 19:33:35 +0800977static inline bool cpu_has_vmx_ept_ad_bits(void)
978{
979 return vmx_capability.ept & VMX_EPT_AD_BIT;
980}
981
Gui Jianfeng31299942010-03-15 17:29:09 +0800982static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800983{
Gui Jianfeng31299942010-03-15 17:29:09 +0800984 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800985}
986
Gui Jianfeng31299942010-03-15 17:29:09 +0800987static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800988{
Gui Jianfeng31299942010-03-15 17:29:09 +0800989 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800990}
991
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800992static inline bool cpu_has_vmx_invvpid_single(void)
993{
994 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
995}
996
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800997static inline bool cpu_has_vmx_invvpid_global(void)
998{
999 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1000}
1001
Gui Jianfeng31299942010-03-15 17:29:09 +08001002static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001003{
Sheng Yang04547152009-04-01 15:52:31 +08001004 return vmcs_config.cpu_based_2nd_exec_ctrl &
1005 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001006}
1007
Gui Jianfeng31299942010-03-15 17:29:09 +08001008static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001009{
1010 return vmcs_config.cpu_based_2nd_exec_ctrl &
1011 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1012}
1013
Gui Jianfeng31299942010-03-15 17:29:09 +08001014static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001015{
1016 return vmcs_config.cpu_based_2nd_exec_ctrl &
1017 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1018}
1019
Gui Jianfeng31299942010-03-15 17:29:09 +08001020static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001021{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +08001022 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001023}
1024
Gui Jianfeng31299942010-03-15 17:29:09 +08001025static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001026{
Sheng Yang04547152009-04-01 15:52:31 +08001027 return vmcs_config.cpu_based_2nd_exec_ctrl &
1028 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001029}
1030
Gui Jianfeng31299942010-03-15 17:29:09 +08001031static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001032{
1033 return vmcs_config.cpu_based_2nd_exec_ctrl &
1034 SECONDARY_EXEC_RDTSCP;
1035}
1036
Mao, Junjiead756a12012-07-02 01:18:48 +00001037static inline bool cpu_has_vmx_invpcid(void)
1038{
1039 return vmcs_config.cpu_based_2nd_exec_ctrl &
1040 SECONDARY_EXEC_ENABLE_INVPCID;
1041}
1042
Gui Jianfeng31299942010-03-15 17:29:09 +08001043static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001044{
1045 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1046}
1047
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001048static inline bool cpu_has_vmx_wbinvd_exit(void)
1049{
1050 return vmcs_config.cpu_based_2nd_exec_ctrl &
1051 SECONDARY_EXEC_WBINVD_EXITING;
1052}
1053
Abel Gordonabc4fc52013-04-18 14:35:25 +03001054static inline bool cpu_has_vmx_shadow_vmcs(void)
1055{
1056 u64 vmx_msr;
1057 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1058 /* check if the cpu supports writing r/o exit information fields */
1059 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1060 return false;
1061
1062 return vmcs_config.cpu_based_2nd_exec_ctrl &
1063 SECONDARY_EXEC_SHADOW_VMCS;
1064}
1065
Sheng Yang04547152009-04-01 15:52:31 +08001066static inline bool report_flexpriority(void)
1067{
1068 return flexpriority_enabled;
1069}
1070
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001071static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1072{
1073 return vmcs12->cpu_based_vm_exec_control & bit;
1074}
1075
1076static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1077{
1078 return (vmcs12->cpu_based_vm_exec_control &
1079 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1080 (vmcs12->secondary_vm_exec_control & bit);
1081}
1082
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001083static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001084{
1085 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1086}
1087
Jan Kiszkaf4124502014-03-07 20:03:13 +01001088static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1089{
1090 return vmcs12->pin_based_vm_exec_control &
1091 PIN_BASED_VMX_PREEMPTION_TIMER;
1092}
1093
Nadav Har'El155a97a2013-08-05 11:07:16 +03001094static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1095{
1096 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1097}
1098
Nadav Har'El644d7112011-05-25 23:12:35 +03001099static inline bool is_exception(u32 intr_info)
1100{
1101 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1102 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1103}
1104
Jan Kiszka533558b2014-01-04 18:47:20 +01001105static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1106 u32 exit_intr_info,
1107 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001108static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1109 struct vmcs12 *vmcs12,
1110 u32 reason, unsigned long qualification);
1111
Rusty Russell8b9cf982007-07-30 16:31:43 +10001112static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001113{
1114 int i;
1115
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001116 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001117 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001118 return i;
1119 return -1;
1120}
1121
Sheng Yang2384d2b2008-01-17 15:14:33 +08001122static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1123{
1124 struct {
1125 u64 vpid : 16;
1126 u64 rsvd : 48;
1127 u64 gva;
1128 } operand = { vpid, 0, gva };
1129
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001130 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001131 /* CF==1 or ZF==1 --> rc = -1 */
1132 "; ja 1f ; ud2 ; 1:"
1133 : : "a"(&operand), "c"(ext) : "cc", "memory");
1134}
1135
Sheng Yang14394422008-04-28 12:24:45 +08001136static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1137{
1138 struct {
1139 u64 eptp, gpa;
1140 } operand = {eptp, gpa};
1141
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001142 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001143 /* CF==1 or ZF==1 --> rc = -1 */
1144 "; ja 1f ; ud2 ; 1:\n"
1145 : : "a" (&operand), "c" (ext) : "cc", "memory");
1146}
1147
Avi Kivity26bb0982009-09-07 11:14:12 +03001148static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001149{
1150 int i;
1151
Rusty Russell8b9cf982007-07-30 16:31:43 +10001152 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001153 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001154 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001155 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001156}
1157
Avi Kivity6aa8b732006-12-10 02:21:36 -08001158static void vmcs_clear(struct vmcs *vmcs)
1159{
1160 u64 phys_addr = __pa(vmcs);
1161 u8 error;
1162
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001163 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001164 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001165 : "cc", "memory");
1166 if (error)
1167 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1168 vmcs, phys_addr);
1169}
1170
Nadav Har'Eld462b812011-05-24 15:26:10 +03001171static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1172{
1173 vmcs_clear(loaded_vmcs->vmcs);
1174 loaded_vmcs->cpu = -1;
1175 loaded_vmcs->launched = 0;
1176}
1177
Dongxiao Xu7725b892010-05-11 18:29:38 +08001178static void vmcs_load(struct vmcs *vmcs)
1179{
1180 u64 phys_addr = __pa(vmcs);
1181 u8 error;
1182
1183 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001184 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001185 : "cc", "memory");
1186 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001187 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001188 vmcs, phys_addr);
1189}
1190
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001191#ifdef CONFIG_KEXEC
1192/*
1193 * This bitmap is used to indicate whether the vmclear
1194 * operation is enabled on all cpus. All disabled by
1195 * default.
1196 */
1197static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1198
1199static inline void crash_enable_local_vmclear(int cpu)
1200{
1201 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1202}
1203
1204static inline void crash_disable_local_vmclear(int cpu)
1205{
1206 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1207}
1208
1209static inline int crash_local_vmclear_enabled(int cpu)
1210{
1211 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1212}
1213
1214static void crash_vmclear_local_loaded_vmcss(void)
1215{
1216 int cpu = raw_smp_processor_id();
1217 struct loaded_vmcs *v;
1218
1219 if (!crash_local_vmclear_enabled(cpu))
1220 return;
1221
1222 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1223 loaded_vmcss_on_cpu_link)
1224 vmcs_clear(v->vmcs);
1225}
1226#else
1227static inline void crash_enable_local_vmclear(int cpu) { }
1228static inline void crash_disable_local_vmclear(int cpu) { }
1229#endif /* CONFIG_KEXEC */
1230
Nadav Har'Eld462b812011-05-24 15:26:10 +03001231static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001232{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001233 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001234 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001235
Nadav Har'Eld462b812011-05-24 15:26:10 +03001236 if (loaded_vmcs->cpu != cpu)
1237 return; /* vcpu migration can race with cpu offline */
1238 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001239 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001240 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001241 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001242
1243 /*
1244 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1245 * is before setting loaded_vmcs->vcpu to -1 which is done in
1246 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1247 * then adds the vmcs into percpu list before it is deleted.
1248 */
1249 smp_wmb();
1250
Nadav Har'Eld462b812011-05-24 15:26:10 +03001251 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001252 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001253}
1254
Nadav Har'Eld462b812011-05-24 15:26:10 +03001255static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001256{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001257 int cpu = loaded_vmcs->cpu;
1258
1259 if (cpu != -1)
1260 smp_call_function_single(cpu,
1261 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001262}
1263
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001264static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001265{
1266 if (vmx->vpid == 0)
1267 return;
1268
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001269 if (cpu_has_vmx_invvpid_single())
1270 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001271}
1272
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001273static inline void vpid_sync_vcpu_global(void)
1274{
1275 if (cpu_has_vmx_invvpid_global())
1276 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1277}
1278
1279static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1280{
1281 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001282 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001283 else
1284 vpid_sync_vcpu_global();
1285}
1286
Sheng Yang14394422008-04-28 12:24:45 +08001287static inline void ept_sync_global(void)
1288{
1289 if (cpu_has_vmx_invept_global())
1290 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1291}
1292
1293static inline void ept_sync_context(u64 eptp)
1294{
Avi Kivity089d0342009-03-23 18:26:32 +02001295 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001296 if (cpu_has_vmx_invept_context())
1297 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1298 else
1299 ept_sync_global();
1300 }
1301}
1302
Avi Kivity96304212011-05-15 10:13:13 -04001303static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001304{
Avi Kivity5e520e62011-05-15 10:13:12 -04001305 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001306
Avi Kivity5e520e62011-05-15 10:13:12 -04001307 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1308 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001309 return value;
1310}
1311
Avi Kivity96304212011-05-15 10:13:13 -04001312static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001313{
1314 return vmcs_readl(field);
1315}
1316
Avi Kivity96304212011-05-15 10:13:13 -04001317static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001318{
1319 return vmcs_readl(field);
1320}
1321
Avi Kivity96304212011-05-15 10:13:13 -04001322static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001323{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001324#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001325 return vmcs_readl(field);
1326#else
1327 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1328#endif
1329}
1330
Avi Kivitye52de1b2007-01-05 16:36:56 -08001331static noinline void vmwrite_error(unsigned long field, unsigned long value)
1332{
1333 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1334 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1335 dump_stack();
1336}
1337
Avi Kivity6aa8b732006-12-10 02:21:36 -08001338static void vmcs_writel(unsigned long field, unsigned long value)
1339{
1340 u8 error;
1341
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001342 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001343 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001344 if (unlikely(error))
1345 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001346}
1347
1348static void vmcs_write16(unsigned long field, u16 value)
1349{
1350 vmcs_writel(field, value);
1351}
1352
1353static void vmcs_write32(unsigned long field, u32 value)
1354{
1355 vmcs_writel(field, value);
1356}
1357
1358static void vmcs_write64(unsigned long field, u64 value)
1359{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001360 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001361#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001362 asm volatile ("");
1363 vmcs_writel(field+1, value >> 32);
1364#endif
1365}
1366
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001367static void vmcs_clear_bits(unsigned long field, u32 mask)
1368{
1369 vmcs_writel(field, vmcs_readl(field) & ~mask);
1370}
1371
1372static void vmcs_set_bits(unsigned long field, u32 mask)
1373{
1374 vmcs_writel(field, vmcs_readl(field) | mask);
1375}
1376
Gleb Natapov2961e8762013-11-25 15:37:13 +02001377static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1378{
1379 vmcs_write32(VM_ENTRY_CONTROLS, val);
1380 vmx->vm_entry_controls_shadow = val;
1381}
1382
1383static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1384{
1385 if (vmx->vm_entry_controls_shadow != val)
1386 vm_entry_controls_init(vmx, val);
1387}
1388
1389static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1390{
1391 return vmx->vm_entry_controls_shadow;
1392}
1393
1394
1395static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1396{
1397 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1398}
1399
1400static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1401{
1402 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1403}
1404
1405static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1406{
1407 vmcs_write32(VM_EXIT_CONTROLS, val);
1408 vmx->vm_exit_controls_shadow = val;
1409}
1410
1411static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1412{
1413 if (vmx->vm_exit_controls_shadow != val)
1414 vm_exit_controls_init(vmx, val);
1415}
1416
1417static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1418{
1419 return vmx->vm_exit_controls_shadow;
1420}
1421
1422
1423static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1424{
1425 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1426}
1427
1428static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1429{
1430 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1431}
1432
Avi Kivity2fb92db2011-04-27 19:42:18 +03001433static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1434{
1435 vmx->segment_cache.bitmask = 0;
1436}
1437
1438static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1439 unsigned field)
1440{
1441 bool ret;
1442 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1443
1444 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1445 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1446 vmx->segment_cache.bitmask = 0;
1447 }
1448 ret = vmx->segment_cache.bitmask & mask;
1449 vmx->segment_cache.bitmask |= mask;
1450 return ret;
1451}
1452
1453static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1454{
1455 u16 *p = &vmx->segment_cache.seg[seg].selector;
1456
1457 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1458 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1459 return *p;
1460}
1461
1462static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1463{
1464 ulong *p = &vmx->segment_cache.seg[seg].base;
1465
1466 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1467 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1468 return *p;
1469}
1470
1471static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1472{
1473 u32 *p = &vmx->segment_cache.seg[seg].limit;
1474
1475 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1476 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1477 return *p;
1478}
1479
1480static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1481{
1482 u32 *p = &vmx->segment_cache.seg[seg].ar;
1483
1484 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1485 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1486 return *p;
1487}
1488
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001489static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1490{
1491 u32 eb;
1492
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001493 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1494 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1495 if ((vcpu->guest_debug &
1496 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1497 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1498 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001499 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001500 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001501 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001502 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001503 if (vcpu->fpu_active)
1504 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001505
1506 /* When we are running a nested L2 guest and L1 specified for it a
1507 * certain exception bitmap, we must trap the same exceptions and pass
1508 * them to L1. When running L2, we will only handle the exceptions
1509 * specified above if L1 did not want them.
1510 */
1511 if (is_guest_mode(vcpu))
1512 eb |= get_vmcs12(vcpu)->exception_bitmap;
1513
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001514 vmcs_write32(EXCEPTION_BITMAP, eb);
1515}
1516
Gleb Natapov2961e8762013-11-25 15:37:13 +02001517static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1518 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001519{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001520 vm_entry_controls_clearbit(vmx, entry);
1521 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001522}
1523
Avi Kivity61d2ef22010-04-28 16:40:38 +03001524static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1525{
1526 unsigned i;
1527 struct msr_autoload *m = &vmx->msr_autoload;
1528
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001529 switch (msr) {
1530 case MSR_EFER:
1531 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001532 clear_atomic_switch_msr_special(vmx,
1533 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001534 VM_EXIT_LOAD_IA32_EFER);
1535 return;
1536 }
1537 break;
1538 case MSR_CORE_PERF_GLOBAL_CTRL:
1539 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001540 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001541 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1542 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1543 return;
1544 }
1545 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001546 }
1547
Avi Kivity61d2ef22010-04-28 16:40:38 +03001548 for (i = 0; i < m->nr; ++i)
1549 if (m->guest[i].index == msr)
1550 break;
1551
1552 if (i == m->nr)
1553 return;
1554 --m->nr;
1555 m->guest[i] = m->guest[m->nr];
1556 m->host[i] = m->host[m->nr];
1557 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1558 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1559}
1560
Gleb Natapov2961e8762013-11-25 15:37:13 +02001561static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1562 unsigned long entry, unsigned long exit,
1563 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1564 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001565{
1566 vmcs_write64(guest_val_vmcs, guest_val);
1567 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001568 vm_entry_controls_setbit(vmx, entry);
1569 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001570}
1571
Avi Kivity61d2ef22010-04-28 16:40:38 +03001572static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1573 u64 guest_val, u64 host_val)
1574{
1575 unsigned i;
1576 struct msr_autoload *m = &vmx->msr_autoload;
1577
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001578 switch (msr) {
1579 case MSR_EFER:
1580 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001581 add_atomic_switch_msr_special(vmx,
1582 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001583 VM_EXIT_LOAD_IA32_EFER,
1584 GUEST_IA32_EFER,
1585 HOST_IA32_EFER,
1586 guest_val, host_val);
1587 return;
1588 }
1589 break;
1590 case MSR_CORE_PERF_GLOBAL_CTRL:
1591 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001592 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001593 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1594 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1595 GUEST_IA32_PERF_GLOBAL_CTRL,
1596 HOST_IA32_PERF_GLOBAL_CTRL,
1597 guest_val, host_val);
1598 return;
1599 }
1600 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001601 }
1602
Avi Kivity61d2ef22010-04-28 16:40:38 +03001603 for (i = 0; i < m->nr; ++i)
1604 if (m->guest[i].index == msr)
1605 break;
1606
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001607 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001608 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001609 "Can't add msr %x\n", msr);
1610 return;
1611 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001612 ++m->nr;
1613 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1614 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1615 }
1616
1617 m->guest[i].index = msr;
1618 m->guest[i].value = guest_val;
1619 m->host[i].index = msr;
1620 m->host[i].value = host_val;
1621}
1622
Avi Kivity33ed6322007-05-02 16:54:03 +03001623static void reload_tss(void)
1624{
Avi Kivity33ed6322007-05-02 16:54:03 +03001625 /*
1626 * VT restores TR but not its size. Useless.
1627 */
Avi Kivityd3591922010-07-26 18:32:39 +03001628 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001629 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001630
Avi Kivityd3591922010-07-26 18:32:39 +03001631 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001632 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1633 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001634}
1635
Avi Kivity92c0d902009-10-29 11:00:16 +02001636static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001637{
Roel Kluin3a34a882009-08-04 02:08:45 -07001638 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001639 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001640
Avi Kivityf6801df2010-01-21 15:31:50 +02001641 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001642
Avi Kivity51c6cf62007-08-29 03:48:05 +03001643 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001644 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001645 * outside long mode
1646 */
1647 ignore_bits = EFER_NX | EFER_SCE;
1648#ifdef CONFIG_X86_64
1649 ignore_bits |= EFER_LMA | EFER_LME;
1650 /* SCE is meaningful only in long mode on Intel */
1651 if (guest_efer & EFER_LMA)
1652 ignore_bits &= ~(u64)EFER_SCE;
1653#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001654 guest_efer &= ~ignore_bits;
1655 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001656 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001657 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001658
1659 clear_atomic_switch_msr(vmx, MSR_EFER);
1660 /* On ept, can't emulate nx, and must switch nx atomically */
1661 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1662 guest_efer = vmx->vcpu.arch.efer;
1663 if (!(guest_efer & EFER_LMA))
1664 guest_efer &= ~EFER_LME;
1665 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1666 return false;
1667 }
1668
Avi Kivity26bb0982009-09-07 11:14:12 +03001669 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001670}
1671
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001672static unsigned long segment_base(u16 selector)
1673{
Avi Kivityd3591922010-07-26 18:32:39 +03001674 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001675 struct desc_struct *d;
1676 unsigned long table_base;
1677 unsigned long v;
1678
1679 if (!(selector & ~3))
1680 return 0;
1681
Avi Kivityd3591922010-07-26 18:32:39 +03001682 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001683
1684 if (selector & 4) { /* from ldt */
1685 u16 ldt_selector = kvm_read_ldt();
1686
1687 if (!(ldt_selector & ~3))
1688 return 0;
1689
1690 table_base = segment_base(ldt_selector);
1691 }
1692 d = (struct desc_struct *)(table_base + (selector & ~7));
1693 v = get_desc_base(d);
1694#ifdef CONFIG_X86_64
1695 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1696 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1697#endif
1698 return v;
1699}
1700
1701static inline unsigned long kvm_read_tr_base(void)
1702{
1703 u16 tr;
1704 asm("str %0" : "=g"(tr));
1705 return segment_base(tr);
1706}
1707
Avi Kivity04d2cc72007-09-10 18:10:54 +03001708static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001709{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001710 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001711 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001712
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001713 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001714 return;
1715
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001716 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001717 /*
1718 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1719 * allow segment selectors with cpl > 0 or ti == 1.
1720 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001721 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001722 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001723 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001724 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001725 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001726 vmx->host_state.fs_reload_needed = 0;
1727 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001728 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001729 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001730 }
Avi Kivity9581d442010-10-19 16:46:55 +02001731 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001732 if (!(vmx->host_state.gs_sel & 7))
1733 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001734 else {
1735 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001736 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001737 }
1738
1739#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001740 savesegment(ds, vmx->host_state.ds_sel);
1741 savesegment(es, vmx->host_state.es_sel);
1742#endif
1743
1744#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001745 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1746 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1747#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001748 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1749 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001750#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001751
1752#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001753 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1754 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001755 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001756#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001757 if (boot_cpu_has(X86_FEATURE_MPX))
1758 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03001759 for (i = 0; i < vmx->save_nmsrs; ++i)
1760 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001761 vmx->guest_msrs[i].data,
1762 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001763}
1764
Avi Kivitya9b21b62008-06-24 11:48:49 +03001765static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001766{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001767 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001768 return;
1769
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001770 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001771 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001772#ifdef CONFIG_X86_64
1773 if (is_long_mode(&vmx->vcpu))
1774 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1775#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001776 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001777 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001778#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001779 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001780#else
1781 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001782#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001783 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001784 if (vmx->host_state.fs_reload_needed)
1785 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001786#ifdef CONFIG_X86_64
1787 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1788 loadsegment(ds, vmx->host_state.ds_sel);
1789 loadsegment(es, vmx->host_state.es_sel);
1790 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001791#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001792 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001793#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001794 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001795#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001796 if (vmx->host_state.msr_host_bndcfgs)
1797 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001798 /*
1799 * If the FPU is not active (through the host task or
1800 * the guest vcpu), then restore the cr0.TS bit.
1801 */
1802 if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
1803 stts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001804 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001805}
1806
Avi Kivitya9b21b62008-06-24 11:48:49 +03001807static void vmx_load_host_state(struct vcpu_vmx *vmx)
1808{
1809 preempt_disable();
1810 __vmx_load_host_state(vmx);
1811 preempt_enable();
1812}
1813
Avi Kivity6aa8b732006-12-10 02:21:36 -08001814/*
1815 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1816 * vcpu mutex is already taken.
1817 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001818static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001819{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001820 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001821 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001822
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001823 if (!vmm_exclusive)
1824 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001825 else if (vmx->loaded_vmcs->cpu != cpu)
1826 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001827
Nadav Har'Eld462b812011-05-24 15:26:10 +03001828 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1829 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1830 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001831 }
1832
Nadav Har'Eld462b812011-05-24 15:26:10 +03001833 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001834 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001835 unsigned long sysenter_esp;
1836
Avi Kivitya8eeb042010-05-10 12:34:53 +03001837 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001838 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001839 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001840
1841 /*
1842 * Read loaded_vmcs->cpu should be before fetching
1843 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1844 * See the comments in __loaded_vmcs_clear().
1845 */
1846 smp_rmb();
1847
Nadav Har'Eld462b812011-05-24 15:26:10 +03001848 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1849 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001850 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001851 local_irq_enable();
1852
Avi Kivity6aa8b732006-12-10 02:21:36 -08001853 /*
1854 * Linux uses per-cpu TSS and GDT, so set these when switching
1855 * processors.
1856 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001857 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001858 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001859
1860 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1861 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001862 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001863 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001864}
1865
1866static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1867{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001868 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001869 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001870 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1871 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001872 kvm_cpu_vmxoff();
1873 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001874}
1875
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001876static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1877{
Avi Kivity81231c62010-01-24 16:26:40 +02001878 ulong cr0;
1879
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001880 if (vcpu->fpu_active)
1881 return;
1882 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001883 cr0 = vmcs_readl(GUEST_CR0);
1884 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1885 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1886 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001887 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001888 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001889 if (is_guest_mode(vcpu))
1890 vcpu->arch.cr0_guest_owned_bits &=
1891 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001892 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001893}
1894
Avi Kivityedcafe32009-12-30 18:07:40 +02001895static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1896
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001897/*
1898 * Return the cr0 value that a nested guest would read. This is a combination
1899 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1900 * its hypervisor (cr0_read_shadow).
1901 */
1902static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1903{
1904 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1905 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1906}
1907static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1908{
1909 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1910 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1911}
1912
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001913static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1914{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001915 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1916 * set this *before* calling this function.
1917 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001918 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001919 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001920 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001921 vcpu->arch.cr0_guest_owned_bits = 0;
1922 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001923 if (is_guest_mode(vcpu)) {
1924 /*
1925 * L1's specified read shadow might not contain the TS bit,
1926 * so now that we turned on shadowing of this bit, we need to
1927 * set this bit of the shadow. Like in nested_vmx_run we need
1928 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1929 * up-to-date here because we just decached cr0.TS (and we'll
1930 * only update vmcs12->guest_cr0 on nested exit).
1931 */
1932 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1933 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1934 (vcpu->arch.cr0 & X86_CR0_TS);
1935 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1936 } else
1937 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001938}
1939
Avi Kivity6aa8b732006-12-10 02:21:36 -08001940static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1941{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001942 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001943
Avi Kivity6de12732011-03-07 12:51:22 +02001944 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1945 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1946 rflags = vmcs_readl(GUEST_RFLAGS);
1947 if (to_vmx(vcpu)->rmode.vm86_active) {
1948 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1949 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1950 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1951 }
1952 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001953 }
Avi Kivity6de12732011-03-07 12:51:22 +02001954 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001955}
1956
1957static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1958{
Avi Kivity6de12732011-03-07 12:51:22 +02001959 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1960 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001961 if (to_vmx(vcpu)->rmode.vm86_active) {
1962 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001963 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001964 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001965 vmcs_writel(GUEST_RFLAGS, rflags);
1966}
1967
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001968static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001969{
1970 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1971 int ret = 0;
1972
1973 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001974 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001975 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001976 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001977
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02001978 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001979}
1980
1981static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1982{
1983 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1984 u32 interruptibility = interruptibility_old;
1985
1986 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1987
Jan Kiszka48005f62010-02-19 19:38:07 +01001988 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001989 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001990 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001991 interruptibility |= GUEST_INTR_STATE_STI;
1992
1993 if ((interruptibility != interruptibility_old))
1994 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1995}
1996
Avi Kivity6aa8b732006-12-10 02:21:36 -08001997static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1998{
1999 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002000
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002001 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002002 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002003 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002004
Glauber Costa2809f5d2009-05-12 16:21:05 -04002005 /* skipping an emulated instruction also counts */
2006 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002007}
2008
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002009/*
2010 * KVM wants to inject page-faults which it got to the guest. This function
2011 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002012 */
Gleb Natapove011c662013-09-25 12:51:35 +03002013static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002014{
2015 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2016
Gleb Natapove011c662013-09-25 12:51:35 +03002017 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002018 return 0;
2019
Jan Kiszka533558b2014-01-04 18:47:20 +01002020 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2021 vmcs_read32(VM_EXIT_INTR_INFO),
2022 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002023 return 1;
2024}
2025
Avi Kivity298101d2007-11-25 13:41:11 +02002026static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002027 bool has_error_code, u32 error_code,
2028 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002029{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002030 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002031 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002032
Gleb Natapove011c662013-09-25 12:51:35 +03002033 if (!reinject && is_guest_mode(vcpu) &&
2034 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002035 return;
2036
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002037 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002038 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002039 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2040 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002041
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002042 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002043 int inc_eip = 0;
2044 if (kvm_exception_is_soft(nr))
2045 inc_eip = vcpu->arch.event_exit_inst_len;
2046 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002047 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002048 return;
2049 }
2050
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002051 if (kvm_exception_is_soft(nr)) {
2052 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2053 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002054 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2055 } else
2056 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2057
2058 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002059}
2060
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002061static bool vmx_rdtscp_supported(void)
2062{
2063 return cpu_has_vmx_rdtscp();
2064}
2065
Mao, Junjiead756a12012-07-02 01:18:48 +00002066static bool vmx_invpcid_supported(void)
2067{
2068 return cpu_has_vmx_invpcid() && enable_ept;
2069}
2070
Avi Kivity6aa8b732006-12-10 02:21:36 -08002071/*
Eddie Donga75beee2007-05-17 18:55:15 +03002072 * Swap MSR entry in host/guest MSR entry array.
2073 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002074static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002075{
Avi Kivity26bb0982009-09-07 11:14:12 +03002076 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002077
2078 tmp = vmx->guest_msrs[to];
2079 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2080 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002081}
2082
Yang Zhang8d146952013-01-25 10:18:50 +08002083static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2084{
2085 unsigned long *msr_bitmap;
2086
2087 if (irqchip_in_kernel(vcpu->kvm) && apic_x2apic_mode(vcpu->arch.apic)) {
2088 if (is_long_mode(vcpu))
2089 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2090 else
2091 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2092 } else {
2093 if (is_long_mode(vcpu))
2094 msr_bitmap = vmx_msr_bitmap_longmode;
2095 else
2096 msr_bitmap = vmx_msr_bitmap_legacy;
2097 }
2098
2099 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2100}
2101
Eddie Donga75beee2007-05-17 18:55:15 +03002102/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002103 * Set up the vmcs to automatically save and restore system
2104 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2105 * mode, as fiddling with msrs is very expensive.
2106 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002107static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002108{
Avi Kivity26bb0982009-09-07 11:14:12 +03002109 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002110
Eddie Donga75beee2007-05-17 18:55:15 +03002111 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002112#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002113 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002114 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002115 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002116 move_msr_up(vmx, index, save_nmsrs++);
2117 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002118 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002119 move_msr_up(vmx, index, save_nmsrs++);
2120 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002121 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002122 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002123 index = __find_msr_index(vmx, MSR_TSC_AUX);
2124 if (index >= 0 && vmx->rdtscp_enabled)
2125 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002126 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002127 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002128 * if efer.sce is enabled.
2129 */
Brian Gerst8c065852010-07-17 09:03:26 -04002130 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002131 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002132 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002133 }
Eddie Donga75beee2007-05-17 18:55:15 +03002134#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002135 index = __find_msr_index(vmx, MSR_EFER);
2136 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002137 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002138
Avi Kivity26bb0982009-09-07 11:14:12 +03002139 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002140
Yang Zhang8d146952013-01-25 10:18:50 +08002141 if (cpu_has_vmx_msr_bitmap())
2142 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002143}
2144
2145/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002146 * reads and returns guest's timestamp counter "register"
2147 * guest_tsc = host_tsc + tsc_offset -- 21.3
2148 */
2149static u64 guest_read_tsc(void)
2150{
2151 u64 host_tsc, tsc_offset;
2152
2153 rdtscll(host_tsc);
2154 tsc_offset = vmcs_read64(TSC_OFFSET);
2155 return host_tsc + tsc_offset;
2156}
2157
2158/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002159 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2160 * counter, even if a nested guest (L2) is currently running.
2161 */
Paolo Bonzini48d89b92014-08-26 13:27:46 +02002162static u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002163{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002164 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002165
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002166 tsc_offset = is_guest_mode(vcpu) ?
2167 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2168 vmcs_read64(TSC_OFFSET);
2169 return host_tsc + tsc_offset;
2170}
2171
2172/*
Zachary Amsdencc578282012-02-03 15:43:50 -02002173 * Engage any workarounds for mis-matched TSC rates. Currently limited to
2174 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01002175 */
Zachary Amsdencc578282012-02-03 15:43:50 -02002176static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01002177{
Zachary Amsdencc578282012-02-03 15:43:50 -02002178 if (!scale)
2179 return;
2180
2181 if (user_tsc_khz > tsc_khz) {
2182 vcpu->arch.tsc_catchup = 1;
2183 vcpu->arch.tsc_always_catchup = 1;
2184 } else
2185 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01002186}
2187
Will Auldba904632012-11-29 12:42:50 -08002188static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2189{
2190 return vmcs_read64(TSC_OFFSET);
2191}
2192
Joerg Roedel4051b182011-03-25 09:44:49 +01002193/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002194 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002195 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002196static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002197{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002198 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002199 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002200 * We're here if L1 chose not to trap WRMSR to TSC. According
2201 * to the spec, this should set L1's TSC; The offset that L1
2202 * set for L2 remains unchanged, and still needs to be added
2203 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002204 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002205 struct vmcs12 *vmcs12;
2206 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2207 /* recalculate vmcs02.TSC_OFFSET: */
2208 vmcs12 = get_vmcs12(vcpu);
2209 vmcs_write64(TSC_OFFSET, offset +
2210 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2211 vmcs12->tsc_offset : 0));
2212 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002213 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2214 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002215 vmcs_write64(TSC_OFFSET, offset);
2216 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002217}
2218
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02002219static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002220{
2221 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002222
Zachary Amsdene48672f2010-08-19 22:07:23 -10002223 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002224 if (is_guest_mode(vcpu)) {
2225 /* Even when running L2, the adjustment needs to apply to L1 */
2226 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002227 } else
2228 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2229 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002230}
2231
Joerg Roedel857e4092011-03-25 09:44:50 +01002232static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2233{
2234 return target_tsc - native_read_tsc();
2235}
2236
Nadav Har'El801d3422011-05-25 23:02:23 +03002237static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2238{
2239 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2240 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2241}
2242
2243/*
2244 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2245 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2246 * all guests if the "nested" module option is off, and can also be disabled
2247 * for a single guest by disabling its VMX cpuid bit.
2248 */
2249static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2250{
2251 return nested && guest_cpuid_has_vmx(vcpu);
2252}
2253
Avi Kivity6aa8b732006-12-10 02:21:36 -08002254/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002255 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2256 * returned for the various VMX controls MSRs when nested VMX is enabled.
2257 * The same values should also be used to verify that vmcs12 control fields are
2258 * valid during nested entry from L1 to L2.
2259 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2260 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2261 * bit in the high half is on if the corresponding bit in the control field
2262 * may be on. See also vmx_control_verify().
2263 * TODO: allow these variables to be modified (downgraded) by module options
2264 * or other means.
2265 */
2266static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002267static u32 nested_vmx_true_procbased_ctls_low;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002268static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
2269static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
2270static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002271static u32 nested_vmx_true_exit_ctls_low;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002272static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
Jan Kiszka2996fca2014-06-16 13:59:43 +02002273static u32 nested_vmx_true_entry_ctls_low;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002274static u32 nested_vmx_misc_low, nested_vmx_misc_high;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03002275static u32 nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002276static __init void nested_vmx_setup_ctls_msrs(void)
2277{
2278 /*
2279 * Note that as a general rule, the high half of the MSRs (bits in
2280 * the control fields which may be 1) should be initialized by the
2281 * intersection of the underlying hardware's MSR (i.e., features which
2282 * can be supported) and the list of features we want to expose -
2283 * because they are known to be properly supported in our code.
2284 * Also, usually, the low half of the MSRs (bits which must be 1) can
2285 * be set to 0, meaning that L1 may turn off any of these bits. The
2286 * reason is that if one of these bits is necessary, it will appear
2287 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2288 * fields of vmcs01 and vmcs02, will turn these bits off - and
2289 * nested_vmx_exit_handled() will not pass related exits to L1.
2290 * These rules have exceptions below.
2291 */
2292
2293 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002294 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
2295 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high);
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002296 nested_vmx_pinbased_ctls_low |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2297 nested_vmx_pinbased_ctls_high &= PIN_BASED_EXT_INTR_MASK |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002298 PIN_BASED_NMI_EXITING | PIN_BASED_VIRTUAL_NMIS;
2299 nested_vmx_pinbased_ctls_high |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002300 PIN_BASED_VMX_PREEMPTION_TIMER;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002301
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002302 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002303 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
2304 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002305 nested_vmx_exit_ctls_low = VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002306
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002307 nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002308#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002309 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002310#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002311 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
2312 nested_vmx_exit_ctls_high |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
2313 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002314 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2315
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002316 if (vmx_mpx_supported())
2317 nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002318
Jan Kiszka2996fca2014-06-16 13:59:43 +02002319 /* We support free control of debug control saving. */
2320 nested_vmx_true_exit_ctls_low = nested_vmx_exit_ctls_low &
2321 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2322
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002323 /* entry controls */
2324 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2325 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002326 nested_vmx_entry_ctls_low = VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002327 nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002328#ifdef CONFIG_X86_64
2329 VM_ENTRY_IA32E_MODE |
2330#endif
2331 VM_ENTRY_LOAD_IA32_PAT;
Nadav Har'El8049d652013-08-05 11:07:06 +03002332 nested_vmx_entry_ctls_high |= (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR |
2333 VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002334 if (vmx_mpx_supported())
2335 nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002336
Jan Kiszka2996fca2014-06-16 13:59:43 +02002337 /* We support free control of debug control loading. */
2338 nested_vmx_true_entry_ctls_low = nested_vmx_entry_ctls_low &
2339 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2340
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002341 /* cpu-based controls */
2342 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2343 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002344 nested_vmx_procbased_ctls_low = CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002345 nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002346 CPU_BASED_VIRTUAL_INTR_PENDING |
2347 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002348 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2349 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2350 CPU_BASED_CR3_STORE_EXITING |
2351#ifdef CONFIG_X86_64
2352 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2353#endif
2354 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2355 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivitydbcb4e72012-08-13 15:38:22 +03002356 CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
Wanpeng Lia7c0b072014-08-21 19:46:50 +08002357 CPU_BASED_PAUSE_EXITING | CPU_BASED_TPR_SHADOW |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002358 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2359 /*
2360 * We can allow some features even when not supported by the
2361 * hardware. For example, L1 can specify an MSR bitmap - and we
2362 * can use it to avoid exits to L1 - even when L0 runs L2
2363 * without MSR bitmaps.
2364 */
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002365 nested_vmx_procbased_ctls_high |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
2366 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002367
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002368 /* We support free control of CR3 access interception. */
2369 nested_vmx_true_procbased_ctls_low = nested_vmx_procbased_ctls_low &
2370 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2371
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002372 /* secondary cpu-based controls */
2373 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2374 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
2375 nested_vmx_secondary_ctls_low = 0;
2376 nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002377 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02002378 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002379 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002380
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002381 if (enable_ept) {
2382 /* nested EPT: emulate EPT also to L1 */
2383 nested_vmx_secondary_ctls_high |= SECONDARY_EXEC_ENABLE_EPT;
Jan Kiszkaca72d972013-08-06 10:39:55 +02002384 nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002385 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2386 VMX_EPT_INVEPT_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002387 nested_vmx_ept_caps &= vmx_capability.ept;
2388 /*
Bandan Das4b855072014-04-19 18:17:44 -04002389 * For nested guests, we don't do anything specific
2390 * for single context invalidation. Hence, only advertise
2391 * support for global context invalidation.
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002392 */
Bandan Das4b855072014-04-19 18:17:44 -04002393 nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002394 } else
2395 nested_vmx_ept_caps = 0;
2396
Jan Kiszkac18911a2013-03-13 16:06:41 +01002397 /* miscellaneous data */
2398 rdmsr(MSR_IA32_VMX_MISC, nested_vmx_misc_low, nested_vmx_misc_high);
Jan Kiszkaf4124502014-03-07 20:03:13 +01002399 nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2400 nested_vmx_misc_low |= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
2401 VMX_MISC_ACTIVITY_HLT;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002402 nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002403}
2404
2405static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2406{
2407 /*
2408 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2409 */
2410 return ((control & high) | low) == control;
2411}
2412
2413static inline u64 vmx_control_msr(u32 low, u32 high)
2414{
2415 return low | ((u64)high << 32);
2416}
2417
Jan Kiszkacae50132014-01-04 18:47:22 +01002418/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002419static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2420{
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002421 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002422 case MSR_IA32_VMX_BASIC:
2423 /*
2424 * This MSR reports some information about VMX support. We
2425 * should return information about the VMX we emulate for the
2426 * guest, and the VMCS structure we give it - not about the
2427 * VMX support of the underlying hardware.
2428 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002429 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002430 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2431 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2432 break;
2433 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2434 case MSR_IA32_VMX_PINBASED_CTLS:
2435 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2436 nested_vmx_pinbased_ctls_high);
2437 break;
2438 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002439 *pdata = vmx_control_msr(nested_vmx_true_procbased_ctls_low,
2440 nested_vmx_procbased_ctls_high);
2441 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002442 case MSR_IA32_VMX_PROCBASED_CTLS:
2443 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2444 nested_vmx_procbased_ctls_high);
2445 break;
2446 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Jan Kiszka2996fca2014-06-16 13:59:43 +02002447 *pdata = vmx_control_msr(nested_vmx_true_exit_ctls_low,
2448 nested_vmx_exit_ctls_high);
2449 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002450 case MSR_IA32_VMX_EXIT_CTLS:
2451 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2452 nested_vmx_exit_ctls_high);
2453 break;
2454 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Jan Kiszka2996fca2014-06-16 13:59:43 +02002455 *pdata = vmx_control_msr(nested_vmx_true_entry_ctls_low,
2456 nested_vmx_entry_ctls_high);
2457 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002458 case MSR_IA32_VMX_ENTRY_CTLS:
2459 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2460 nested_vmx_entry_ctls_high);
2461 break;
2462 case MSR_IA32_VMX_MISC:
Jan Kiszkac18911a2013-03-13 16:06:41 +01002463 *pdata = vmx_control_msr(nested_vmx_misc_low,
2464 nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002465 break;
2466 /*
2467 * These MSRs specify bits which the guest must keep fixed (on or off)
2468 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2469 * We picked the standard core2 setting.
2470 */
2471#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2472#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2473 case MSR_IA32_VMX_CR0_FIXED0:
2474 *pdata = VMXON_CR0_ALWAYSON;
2475 break;
2476 case MSR_IA32_VMX_CR0_FIXED1:
2477 *pdata = -1ULL;
2478 break;
2479 case MSR_IA32_VMX_CR4_FIXED0:
2480 *pdata = VMXON_CR4_ALWAYSON;
2481 break;
2482 case MSR_IA32_VMX_CR4_FIXED1:
2483 *pdata = -1ULL;
2484 break;
2485 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002486 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002487 break;
2488 case MSR_IA32_VMX_PROCBASED_CTLS2:
2489 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2490 nested_vmx_secondary_ctls_high);
2491 break;
2492 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002493 /* Currently, no nested vpid support */
2494 *pdata = nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002495 break;
2496 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002497 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002498 }
2499
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002500 return 0;
2501}
2502
2503/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002504 * Reads an msr value (of 'msr_index') into 'pdata'.
2505 * Returns 0 on success, non-0 otherwise.
2506 * Assumes vcpu_load() was already called.
2507 */
2508static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2509{
2510 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002511 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002512
2513 if (!pdata) {
2514 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2515 return -EINVAL;
2516 }
2517
2518 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002519#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002520 case MSR_FS_BASE:
2521 data = vmcs_readl(GUEST_FS_BASE);
2522 break;
2523 case MSR_GS_BASE:
2524 data = vmcs_readl(GUEST_GS_BASE);
2525 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002526 case MSR_KERNEL_GS_BASE:
2527 vmx_load_host_state(to_vmx(vcpu));
2528 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2529 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002530#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002531 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002532 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302533 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002534 data = guest_read_tsc();
2535 break;
2536 case MSR_IA32_SYSENTER_CS:
2537 data = vmcs_read32(GUEST_SYSENTER_CS);
2538 break;
2539 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002540 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002541 break;
2542 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002543 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002544 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002545 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002546 if (!vmx_mpx_supported())
2547 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002548 data = vmcs_read64(GUEST_BNDCFGS);
2549 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002550 case MSR_IA32_FEATURE_CONTROL:
2551 if (!nested_vmx_allowed(vcpu))
2552 return 1;
2553 data = to_vmx(vcpu)->nested.msr_ia32_feature_control;
2554 break;
2555 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2556 if (!nested_vmx_allowed(vcpu))
2557 return 1;
2558 return vmx_get_vmx_msr(vcpu, msr_index, pdata);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002559 case MSR_TSC_AUX:
2560 if (!to_vmx(vcpu)->rdtscp_enabled)
2561 return 1;
2562 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002563 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002564 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002565 if (msr) {
2566 data = msr->data;
2567 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002568 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002569 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002570 }
2571
2572 *pdata = data;
2573 return 0;
2574}
2575
Jan Kiszkacae50132014-01-04 18:47:22 +01002576static void vmx_leave_nested(struct kvm_vcpu *vcpu);
2577
Avi Kivity6aa8b732006-12-10 02:21:36 -08002578/*
2579 * Writes msr value into into the appropriate "register".
2580 * Returns 0 on success, non-0 otherwise.
2581 * Assumes vcpu_load() was already called.
2582 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002583static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002584{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002585 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002586 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002587 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002588 u32 msr_index = msr_info->index;
2589 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002590
Avi Kivity6aa8b732006-12-10 02:21:36 -08002591 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002592 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002593 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002594 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002595#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002596 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002597 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002598 vmcs_writel(GUEST_FS_BASE, data);
2599 break;
2600 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002601 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002602 vmcs_writel(GUEST_GS_BASE, data);
2603 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002604 case MSR_KERNEL_GS_BASE:
2605 vmx_load_host_state(vmx);
2606 vmx->msr_guest_kernel_gs_base = data;
2607 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002608#endif
2609 case MSR_IA32_SYSENTER_CS:
2610 vmcs_write32(GUEST_SYSENTER_CS, data);
2611 break;
2612 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002613 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002614 break;
2615 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002616 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002617 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002618 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002619 if (!vmx_mpx_supported())
2620 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002621 vmcs_write64(GUEST_BNDCFGS, data);
2622 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302623 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002624 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002625 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002626 case MSR_IA32_CR_PAT:
2627 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2628 vmcs_write64(GUEST_IA32_PAT, data);
2629 vcpu->arch.pat = data;
2630 break;
2631 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002632 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002633 break;
Will Auldba904632012-11-29 12:42:50 -08002634 case MSR_IA32_TSC_ADJUST:
2635 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002636 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002637 case MSR_IA32_FEATURE_CONTROL:
2638 if (!nested_vmx_allowed(vcpu) ||
2639 (to_vmx(vcpu)->nested.msr_ia32_feature_control &
2640 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2641 return 1;
2642 vmx->nested.msr_ia32_feature_control = data;
2643 if (msr_info->host_initiated && data == 0)
2644 vmx_leave_nested(vcpu);
2645 break;
2646 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2647 return 1; /* they are read-only */
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002648 case MSR_TSC_AUX:
2649 if (!vmx->rdtscp_enabled)
2650 return 1;
2651 /* Check reserved bit, higher 32 bits should be zero */
2652 if ((data >> 32) != 0)
2653 return 1;
2654 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002655 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002656 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002657 if (msr) {
2658 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002659 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2660 preempt_disable();
Avi Kivity9ee73972012-03-06 14:16:33 +02002661 kvm_set_shared_msr(msr->index, msr->data,
2662 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002663 preempt_enable();
2664 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002665 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002666 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002667 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002668 }
2669
Eddie Dong2cc51562007-05-21 07:28:09 +03002670 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002671}
2672
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002673static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002674{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002675 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2676 switch (reg) {
2677 case VCPU_REGS_RSP:
2678 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2679 break;
2680 case VCPU_REGS_RIP:
2681 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2682 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002683 case VCPU_EXREG_PDPTR:
2684 if (enable_ept)
2685 ept_save_pdptrs(vcpu);
2686 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002687 default:
2688 break;
2689 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002690}
2691
Avi Kivity6aa8b732006-12-10 02:21:36 -08002692static __init int cpu_has_kvm_support(void)
2693{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002694 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002695}
2696
2697static __init int vmx_disabled_by_bios(void)
2698{
2699 u64 msr;
2700
2701 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002702 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002703 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002704 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2705 && tboot_enabled())
2706 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002707 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002708 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002709 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002710 && !tboot_enabled()) {
2711 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002712 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002713 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002714 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002715 /* launched w/o TXT and VMX disabled */
2716 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2717 && !tboot_enabled())
2718 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002719 }
2720
2721 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002722}
2723
Dongxiao Xu7725b892010-05-11 18:29:38 +08002724static void kvm_cpu_vmxon(u64 addr)
2725{
2726 asm volatile (ASM_VMX_VMXON_RAX
2727 : : "a"(&addr), "m"(addr)
2728 : "memory", "cc");
2729}
2730
Alexander Graf10474ae2009-09-15 11:37:46 +02002731static int hardware_enable(void *garbage)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002732{
2733 int cpu = raw_smp_processor_id();
2734 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002735 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002736
Alexander Graf10474ae2009-09-15 11:37:46 +02002737 if (read_cr4() & X86_CR4_VMXE)
2738 return -EBUSY;
2739
Nadav Har'Eld462b812011-05-24 15:26:10 +03002740 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002741
2742 /*
2743 * Now we can enable the vmclear operation in kdump
2744 * since the loaded_vmcss_on_cpu list on this cpu
2745 * has been initialized.
2746 *
2747 * Though the cpu is not in VMX operation now, there
2748 * is no problem to enable the vmclear operation
2749 * for the loaded_vmcss_on_cpu list is empty!
2750 */
2751 crash_enable_local_vmclear(cpu);
2752
Avi Kivity6aa8b732006-12-10 02:21:36 -08002753 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002754
2755 test_bits = FEATURE_CONTROL_LOCKED;
2756 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2757 if (tboot_enabled())
2758 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2759
2760 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002761 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002762 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2763 }
Rusty Russell66aee912007-07-17 23:34:16 +10002764 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002765
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002766 if (vmm_exclusive) {
2767 kvm_cpu_vmxon(phys_addr);
2768 ept_sync_global();
2769 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002770
Konrad Rzeszutek Wilk357d1222013-04-05 16:42:23 -04002771 native_store_gdt(&__get_cpu_var(host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03002772
Alexander Graf10474ae2009-09-15 11:37:46 +02002773 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002774}
2775
Nadav Har'Eld462b812011-05-24 15:26:10 +03002776static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002777{
2778 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002779 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002780
Nadav Har'Eld462b812011-05-24 15:26:10 +03002781 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2782 loaded_vmcss_on_cpu_link)
2783 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002784}
2785
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002786
2787/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2788 * tricks.
2789 */
2790static void kvm_cpu_vmxoff(void)
2791{
2792 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002793}
2794
Avi Kivity6aa8b732006-12-10 02:21:36 -08002795static void hardware_disable(void *garbage)
2796{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002797 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002798 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002799 kvm_cpu_vmxoff();
2800 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002801 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002802}
2803
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002804static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002805 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002806{
2807 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002808 u32 ctl = ctl_min | ctl_opt;
2809
2810 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2811
2812 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2813 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2814
2815 /* Ensure minimum (required) set of control bits are supported. */
2816 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002817 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002818
2819 *result = ctl;
2820 return 0;
2821}
2822
Avi Kivity110312c2010-12-21 12:54:20 +02002823static __init bool allow_1_setting(u32 msr, u32 ctl)
2824{
2825 u32 vmx_msr_low, vmx_msr_high;
2826
2827 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2828 return vmx_msr_high & ctl;
2829}
2830
Yang, Sheng002c7f72007-07-31 14:23:01 +03002831static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002832{
2833 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002834 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002835 u32 _pin_based_exec_control = 0;
2836 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002837 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002838 u32 _vmexit_control = 0;
2839 u32 _vmentry_control = 0;
2840
Raghavendra K T10166742012-02-07 23:19:20 +05302841 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002842#ifdef CONFIG_X86_64
2843 CPU_BASED_CR8_LOAD_EXITING |
2844 CPU_BASED_CR8_STORE_EXITING |
2845#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002846 CPU_BASED_CR3_LOAD_EXITING |
2847 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002848 CPU_BASED_USE_IO_BITMAPS |
2849 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002850 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002851 CPU_BASED_MWAIT_EXITING |
2852 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002853 CPU_BASED_INVLPG_EXITING |
2854 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002855
Sheng Yangf78e0e22007-10-29 09:40:42 +08002856 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002857 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002858 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002859 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2860 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002861 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002862#ifdef CONFIG_X86_64
2863 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2864 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2865 ~CPU_BASED_CR8_STORE_EXITING;
2866#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002867 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002868 min2 = 0;
2869 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002870 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002871 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002872 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002873 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002874 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002875 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00002876 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002877 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002878 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002879 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
2880 SECONDARY_EXEC_SHADOW_VMCS;
Sheng Yangd56f5462008-04-25 10:13:16 +08002881 if (adjust_vmx_controls(min2, opt2,
2882 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002883 &_cpu_based_2nd_exec_control) < 0)
2884 return -EIO;
2885 }
2886#ifndef CONFIG_X86_64
2887 if (!(_cpu_based_2nd_exec_control &
2888 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2889 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2890#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002891
2892 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2893 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002894 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002895 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2896 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002897
Sheng Yangd56f5462008-04-25 10:13:16 +08002898 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002899 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2900 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002901 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2902 CPU_BASED_CR3_STORE_EXITING |
2903 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002904 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2905 vmx_capability.ept, vmx_capability.vpid);
2906 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002907
Paolo Bonzini81908bf2014-02-21 10:32:27 +01002908 min = VM_EXIT_SAVE_DEBUG_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002909#ifdef CONFIG_X86_64
2910 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2911#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08002912 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002913 VM_EXIT_ACK_INTR_ON_EXIT | VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002914 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2915 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002916 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002917
Yang Zhang01e439b2013-04-11 19:25:12 +08002918 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2919 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
2920 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2921 &_pin_based_exec_control) < 0)
2922 return -EIO;
2923
2924 if (!(_cpu_based_2nd_exec_control &
2925 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
2926 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
2927 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2928
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01002929 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002930 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002931 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2932 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002933 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002934
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002935 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002936
2937 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2938 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002939 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002940
2941#ifdef CONFIG_X86_64
2942 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2943 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002944 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002945#endif
2946
2947 /* Require Write-Back (WB) memory type for VMCS accesses. */
2948 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002949 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002950
Yang, Sheng002c7f72007-07-31 14:23:01 +03002951 vmcs_conf->size = vmx_msr_high & 0x1fff;
2952 vmcs_conf->order = get_order(vmcs_config.size);
2953 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002954
Yang, Sheng002c7f72007-07-31 14:23:01 +03002955 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2956 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002957 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002958 vmcs_conf->vmexit_ctrl = _vmexit_control;
2959 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002960
Avi Kivity110312c2010-12-21 12:54:20 +02002961 cpu_has_load_ia32_efer =
2962 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2963 VM_ENTRY_LOAD_IA32_EFER)
2964 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2965 VM_EXIT_LOAD_IA32_EFER);
2966
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002967 cpu_has_load_perf_global_ctrl =
2968 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2969 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2970 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2971 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2972
2973 /*
2974 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2975 * but due to arrata below it can't be used. Workaround is to use
2976 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2977 *
2978 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2979 *
2980 * AAK155 (model 26)
2981 * AAP115 (model 30)
2982 * AAT100 (model 37)
2983 * BC86,AAY89,BD102 (model 44)
2984 * BA97 (model 46)
2985 *
2986 */
2987 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2988 switch (boot_cpu_data.x86_model) {
2989 case 26:
2990 case 30:
2991 case 37:
2992 case 44:
2993 case 46:
2994 cpu_has_load_perf_global_ctrl = false;
2995 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2996 "does not work properly. Using workaround\n");
2997 break;
2998 default:
2999 break;
3000 }
3001 }
3002
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003003 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003004}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003005
3006static struct vmcs *alloc_vmcs_cpu(int cpu)
3007{
3008 int node = cpu_to_node(cpu);
3009 struct page *pages;
3010 struct vmcs *vmcs;
3011
Mel Gorman6484eb32009-06-16 15:31:54 -07003012 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003013 if (!pages)
3014 return NULL;
3015 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003016 memset(vmcs, 0, vmcs_config.size);
3017 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003018 return vmcs;
3019}
3020
3021static struct vmcs *alloc_vmcs(void)
3022{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003023 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003024}
3025
3026static void free_vmcs(struct vmcs *vmcs)
3027{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003028 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003029}
3030
Nadav Har'Eld462b812011-05-24 15:26:10 +03003031/*
3032 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3033 */
3034static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3035{
3036 if (!loaded_vmcs->vmcs)
3037 return;
3038 loaded_vmcs_clear(loaded_vmcs);
3039 free_vmcs(loaded_vmcs->vmcs);
3040 loaded_vmcs->vmcs = NULL;
3041}
3042
Sam Ravnborg39959582007-06-01 00:47:13 -07003043static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003044{
3045 int cpu;
3046
Zachary Amsden3230bb42009-09-29 11:38:37 -10003047 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003048 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003049 per_cpu(vmxarea, cpu) = NULL;
3050 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003051}
3052
Bandan Dasfe2b2012014-04-21 15:20:14 -04003053static void init_vmcs_shadow_fields(void)
3054{
3055 int i, j;
3056
3057 /* No checks for read only fields yet */
3058
3059 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3060 switch (shadow_read_write_fields[i]) {
3061 case GUEST_BNDCFGS:
3062 if (!vmx_mpx_supported())
3063 continue;
3064 break;
3065 default:
3066 break;
3067 }
3068
3069 if (j < i)
3070 shadow_read_write_fields[j] =
3071 shadow_read_write_fields[i];
3072 j++;
3073 }
3074 max_shadow_read_write_fields = j;
3075
3076 /* shadowed fields guest access without vmexit */
3077 for (i = 0; i < max_shadow_read_write_fields; i++) {
3078 clear_bit(shadow_read_write_fields[i],
3079 vmx_vmwrite_bitmap);
3080 clear_bit(shadow_read_write_fields[i],
3081 vmx_vmread_bitmap);
3082 }
3083 for (i = 0; i < max_shadow_read_only_fields; i++)
3084 clear_bit(shadow_read_only_fields[i],
3085 vmx_vmread_bitmap);
3086}
3087
Avi Kivity6aa8b732006-12-10 02:21:36 -08003088static __init int alloc_kvm_area(void)
3089{
3090 int cpu;
3091
Zachary Amsden3230bb42009-09-29 11:38:37 -10003092 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003093 struct vmcs *vmcs;
3094
3095 vmcs = alloc_vmcs_cpu(cpu);
3096 if (!vmcs) {
3097 free_kvm_area();
3098 return -ENOMEM;
3099 }
3100
3101 per_cpu(vmxarea, cpu) = vmcs;
3102 }
3103 return 0;
3104}
3105
3106static __init int hardware_setup(void)
3107{
Yang, Sheng002c7f72007-07-31 14:23:01 +03003108 if (setup_vmcs_config(&vmcs_config) < 0)
3109 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01003110
3111 if (boot_cpu_has(X86_FEATURE_NX))
3112 kvm_enable_efer_bits(EFER_NX);
3113
Sheng Yang93ba03c2009-04-01 15:52:32 +08003114 if (!cpu_has_vmx_vpid())
3115 enable_vpid = 0;
Abel Gordonabc4fc52013-04-18 14:35:25 +03003116 if (!cpu_has_vmx_shadow_vmcs())
3117 enable_shadow_vmcs = 0;
Bandan Dasfe2b2012014-04-21 15:20:14 -04003118 if (enable_shadow_vmcs)
3119 init_vmcs_shadow_fields();
Sheng Yang93ba03c2009-04-01 15:52:32 +08003120
Sheng Yang4bc9b982010-06-02 14:05:24 +08003121 if (!cpu_has_vmx_ept() ||
3122 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08003123 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003124 enable_unrestricted_guest = 0;
Xudong Hao83c3a332012-05-28 19:33:35 +08003125 enable_ept_ad_bits = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003126 }
3127
Xudong Hao83c3a332012-05-28 19:33:35 +08003128 if (!cpu_has_vmx_ept_ad_bits())
3129 enable_ept_ad_bits = 0;
3130
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003131 if (!cpu_has_vmx_unrestricted_guest())
3132 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08003133
3134 if (!cpu_has_vmx_flexpriority())
3135 flexpriority_enabled = 0;
3136
Gleb Natapov95ba8273132009-04-21 17:45:08 +03003137 if (!cpu_has_vmx_tpr_shadow())
3138 kvm_x86_ops->update_cr8_intercept = NULL;
3139
Marcelo Tosatti54dee992009-06-11 12:07:44 -03003140 if (enable_ept && !cpu_has_vmx_ept_2m_page())
3141 kvm_disable_largepages();
3142
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003143 if (!cpu_has_vmx_ple())
3144 ple_gap = 0;
3145
Yang Zhang01e439b2013-04-11 19:25:12 +08003146 if (!cpu_has_vmx_apicv())
3147 enable_apicv = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08003148
Yang Zhang01e439b2013-04-11 19:25:12 +08003149 if (enable_apicv)
Yang Zhangc7c9c562013-01-25 10:18:51 +08003150 kvm_x86_ops->update_cr8_intercept = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08003151 else {
Yang Zhangc7c9c562013-01-25 10:18:51 +08003152 kvm_x86_ops->hwapic_irr_update = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08003153 kvm_x86_ops->deliver_posted_interrupt = NULL;
3154 kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
3155 }
Yang Zhang83d4c282013-01-25 10:18:49 +08003156
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03003157 if (nested)
3158 nested_vmx_setup_ctls_msrs();
3159
Avi Kivity6aa8b732006-12-10 02:21:36 -08003160 return alloc_kvm_area();
3161}
3162
3163static __exit void hardware_unsetup(void)
3164{
3165 free_kvm_area();
3166}
3167
Gleb Natapov14168782013-01-21 15:36:49 +02003168static bool emulation_required(struct kvm_vcpu *vcpu)
3169{
3170 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3171}
3172
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003173static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003174 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003175{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003176 if (!emulate_invalid_guest_state) {
3177 /*
3178 * CS and SS RPL should be equal during guest entry according
3179 * to VMX spec, but in reality it is not always so. Since vcpu
3180 * is in the middle of the transition from real mode to
3181 * protected mode it is safe to assume that RPL 0 is a good
3182 * default value.
3183 */
3184 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
3185 save->selector &= ~SELECTOR_RPL_MASK;
3186 save->dpl = save->selector & SELECTOR_RPL_MASK;
3187 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003188 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003189 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003190}
3191
3192static void enter_pmode(struct kvm_vcpu *vcpu)
3193{
3194 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003195 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003196
Gleb Natapovd99e4152012-12-20 16:57:45 +02003197 /*
3198 * Update real mode segment cache. It may be not up-to-date if sement
3199 * register was written while vcpu was in a guest mode.
3200 */
3201 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3202 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3203 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3204 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3205 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3206 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3207
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003208 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003209
Avi Kivity2fb92db2011-04-27 19:42:18 +03003210 vmx_segment_cache_clear(vmx);
3211
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003212 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003213
3214 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003215 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3216 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003217 vmcs_writel(GUEST_RFLAGS, flags);
3218
Rusty Russell66aee912007-07-17 23:34:16 +10003219 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3220 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003221
3222 update_exception_bitmap(vcpu);
3223
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003224 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3225 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3226 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3227 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3228 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3229 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003230}
3231
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003232static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003233{
Mathias Krause772e0312012-08-30 01:30:19 +02003234 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003235 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003236
Gleb Natapovd99e4152012-12-20 16:57:45 +02003237 var.dpl = 0x3;
3238 if (seg == VCPU_SREG_CS)
3239 var.type = 0x3;
3240
3241 if (!emulate_invalid_guest_state) {
3242 var.selector = var.base >> 4;
3243 var.base = var.base & 0xffff0;
3244 var.limit = 0xffff;
3245 var.g = 0;
3246 var.db = 0;
3247 var.present = 1;
3248 var.s = 1;
3249 var.l = 0;
3250 var.unusable = 0;
3251 var.type = 0x3;
3252 var.avl = 0;
3253 if (save->base & 0xf)
3254 printk_once(KERN_WARNING "kvm: segment base is not "
3255 "paragraph aligned when entering "
3256 "protected mode (seg=%d)", seg);
3257 }
3258
3259 vmcs_write16(sf->selector, var.selector);
3260 vmcs_write32(sf->base, var.base);
3261 vmcs_write32(sf->limit, var.limit);
3262 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003263}
3264
3265static void enter_rmode(struct kvm_vcpu *vcpu)
3266{
3267 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003268 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003269
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003270 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3271 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3272 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3273 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3274 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003275 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3276 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003277
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003278 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003279
Gleb Natapov776e58e2011-03-13 12:34:27 +02003280 /*
3281 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003282 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003283 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003284 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003285 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3286 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003287
Avi Kivity2fb92db2011-04-27 19:42:18 +03003288 vmx_segment_cache_clear(vmx);
3289
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003290 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003291 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003292 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3293
3294 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003295 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003296
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003297 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003298
3299 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003300 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003301 update_exception_bitmap(vcpu);
3302
Gleb Natapovd99e4152012-12-20 16:57:45 +02003303 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3304 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3305 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3306 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3307 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3308 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003309
Eddie Dong8668a3c2007-10-10 14:26:45 +08003310 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003311}
3312
Amit Shah401d10d2009-02-20 22:53:37 +05303313static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3314{
3315 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003316 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3317
3318 if (!msr)
3319 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303320
Avi Kivity44ea2b12009-09-06 15:55:37 +03003321 /*
3322 * Force kernel_gs_base reloading before EFER changes, as control
3323 * of this msr depends on is_long_mode().
3324 */
3325 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003326 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303327 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003328 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303329 msr->data = efer;
3330 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003331 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303332
3333 msr->data = efer & ~EFER_LME;
3334 }
3335 setup_msrs(vmx);
3336}
3337
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003338#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003339
3340static void enter_lmode(struct kvm_vcpu *vcpu)
3341{
3342 u32 guest_tr_ar;
3343
Avi Kivity2fb92db2011-04-27 19:42:18 +03003344 vmx_segment_cache_clear(to_vmx(vcpu));
3345
Avi Kivity6aa8b732006-12-10 02:21:36 -08003346 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
3347 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003348 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3349 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003350 vmcs_write32(GUEST_TR_AR_BYTES,
3351 (guest_tr_ar & ~AR_TYPE_MASK)
3352 | AR_TYPE_BUSY_64_TSS);
3353 }
Avi Kivityda38f432010-07-06 11:30:49 +03003354 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003355}
3356
3357static void exit_lmode(struct kvm_vcpu *vcpu)
3358{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003359 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003360 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003361}
3362
3363#endif
3364
Sheng Yang2384d2b2008-01-17 15:14:33 +08003365static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3366{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003367 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003368 if (enable_ept) {
3369 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3370 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003371 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003372 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003373}
3374
Avi Kivitye8467fd2009-12-29 18:43:06 +02003375static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3376{
3377 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3378
3379 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3380 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3381}
3382
Avi Kivityaff48ba2010-12-05 18:56:11 +02003383static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3384{
3385 if (enable_ept && is_paging(vcpu))
3386 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3387 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3388}
3389
Anthony Liguori25c4c272007-04-27 09:29:21 +03003390static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003391{
Avi Kivityfc78f512009-12-07 12:16:48 +02003392 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3393
3394 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3395 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003396}
3397
Sheng Yang14394422008-04-28 12:24:45 +08003398static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3399{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003400 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3401
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003402 if (!test_bit(VCPU_EXREG_PDPTR,
3403 (unsigned long *)&vcpu->arch.regs_dirty))
3404 return;
3405
Sheng Yang14394422008-04-28 12:24:45 +08003406 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003407 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3408 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3409 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3410 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003411 }
3412}
3413
Avi Kivity8f5d5492009-05-31 18:41:29 +03003414static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3415{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003416 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3417
Avi Kivity8f5d5492009-05-31 18:41:29 +03003418 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003419 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3420 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3421 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3422 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003423 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003424
3425 __set_bit(VCPU_EXREG_PDPTR,
3426 (unsigned long *)&vcpu->arch.regs_avail);
3427 __set_bit(VCPU_EXREG_PDPTR,
3428 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003429}
3430
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003431static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003432
3433static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3434 unsigned long cr0,
3435 struct kvm_vcpu *vcpu)
3436{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003437 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3438 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003439 if (!(cr0 & X86_CR0_PG)) {
3440 /* From paging/starting to nonpaging */
3441 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003442 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003443 (CPU_BASED_CR3_LOAD_EXITING |
3444 CPU_BASED_CR3_STORE_EXITING));
3445 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003446 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003447 } else if (!is_paging(vcpu)) {
3448 /* From nonpaging to paging */
3449 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003450 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003451 ~(CPU_BASED_CR3_LOAD_EXITING |
3452 CPU_BASED_CR3_STORE_EXITING));
3453 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003454 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003455 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003456
3457 if (!(cr0 & X86_CR0_WP))
3458 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003459}
3460
Avi Kivity6aa8b732006-12-10 02:21:36 -08003461static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3462{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003463 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003464 unsigned long hw_cr0;
3465
Gleb Natapov50378782013-02-04 16:00:28 +02003466 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003467 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003468 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003469 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003470 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003471
Gleb Natapov218e7632013-01-21 15:36:45 +02003472 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3473 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003474
Gleb Natapov218e7632013-01-21 15:36:45 +02003475 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3476 enter_rmode(vcpu);
3477 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003478
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003479#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003480 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003481 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003482 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003483 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003484 exit_lmode(vcpu);
3485 }
3486#endif
3487
Avi Kivity089d0342009-03-23 18:26:32 +02003488 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003489 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3490
Avi Kivity02daab22009-12-30 12:40:26 +02003491 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003492 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003493
Avi Kivity6aa8b732006-12-10 02:21:36 -08003494 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003495 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003496 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003497
3498 /* depends on vcpu->arch.cr0 to be set to a new value */
3499 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003500}
3501
Sheng Yang14394422008-04-28 12:24:45 +08003502static u64 construct_eptp(unsigned long root_hpa)
3503{
3504 u64 eptp;
3505
3506 /* TODO write the value reading from MSR */
3507 eptp = VMX_EPT_DEFAULT_MT |
3508 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003509 if (enable_ept_ad_bits)
3510 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003511 eptp |= (root_hpa & PAGE_MASK);
3512
3513 return eptp;
3514}
3515
Avi Kivity6aa8b732006-12-10 02:21:36 -08003516static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3517{
Sheng Yang14394422008-04-28 12:24:45 +08003518 unsigned long guest_cr3;
3519 u64 eptp;
3520
3521 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003522 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003523 eptp = construct_eptp(cr3);
3524 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003525 if (is_paging(vcpu) || is_guest_mode(vcpu))
3526 guest_cr3 = kvm_read_cr3(vcpu);
3527 else
3528 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003529 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003530 }
3531
Sheng Yang2384d2b2008-01-17 15:14:33 +08003532 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003533 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003534}
3535
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003536static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003537{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003538 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003539 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3540
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003541 if (cr4 & X86_CR4_VMXE) {
3542 /*
3543 * To use VMXON (and later other VMX instructions), a guest
3544 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3545 * So basically the check on whether to allow nested VMX
3546 * is here.
3547 */
3548 if (!nested_vmx_allowed(vcpu))
3549 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003550 }
3551 if (to_vmx(vcpu)->nested.vmxon &&
3552 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003553 return 1;
3554
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003555 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003556 if (enable_ept) {
3557 if (!is_paging(vcpu)) {
3558 hw_cr4 &= ~X86_CR4_PAE;
3559 hw_cr4 |= X86_CR4_PSE;
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003560 /*
Feng Wue1e746b2014-04-01 17:46:35 +08003561 * SMEP/SMAP is disabled if CPU is in non-paging mode
3562 * in hardware. However KVM always uses paging mode to
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003563 * emulate guest non-paging mode with TDP.
Feng Wue1e746b2014-04-01 17:46:35 +08003564 * To emulate this behavior, SMEP/SMAP needs to be
3565 * manually disabled when guest switches to non-paging
3566 * mode.
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003567 */
Feng Wue1e746b2014-04-01 17:46:35 +08003568 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP);
Avi Kivitybc230082009-12-08 12:14:42 +02003569 } else if (!(cr4 & X86_CR4_PAE)) {
3570 hw_cr4 &= ~X86_CR4_PAE;
3571 }
3572 }
Sheng Yang14394422008-04-28 12:24:45 +08003573
3574 vmcs_writel(CR4_READ_SHADOW, cr4);
3575 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003576 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003577}
3578
Avi Kivity6aa8b732006-12-10 02:21:36 -08003579static void vmx_get_segment(struct kvm_vcpu *vcpu,
3580 struct kvm_segment *var, int seg)
3581{
Avi Kivitya9179492011-01-03 14:28:52 +02003582 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003583 u32 ar;
3584
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003585 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003586 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003587 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003588 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003589 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003590 var->base = vmx_read_guest_seg_base(vmx, seg);
3591 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3592 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003593 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003594 var->base = vmx_read_guest_seg_base(vmx, seg);
3595 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3596 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3597 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003598 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003599 var->type = ar & 15;
3600 var->s = (ar >> 4) & 1;
3601 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003602 /*
3603 * Some userspaces do not preserve unusable property. Since usable
3604 * segment has to be present according to VMX spec we can use present
3605 * property to amend userspace bug by making unusable segment always
3606 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3607 * segment as unusable.
3608 */
3609 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003610 var->avl = (ar >> 12) & 1;
3611 var->l = (ar >> 13) & 1;
3612 var->db = (ar >> 14) & 1;
3613 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003614}
3615
Avi Kivitya9179492011-01-03 14:28:52 +02003616static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3617{
Avi Kivitya9179492011-01-03 14:28:52 +02003618 struct kvm_segment s;
3619
3620 if (to_vmx(vcpu)->rmode.vm86_active) {
3621 vmx_get_segment(vcpu, &s, seg);
3622 return s.base;
3623 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003624 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003625}
3626
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003627static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003628{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003629 struct vcpu_vmx *vmx = to_vmx(vcpu);
3630
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003631 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003632 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003633 else {
3634 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
3635 return AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003636 }
Avi Kivity69c73022011-03-07 15:26:44 +02003637}
3638
Avi Kivity653e3102007-05-07 10:55:37 +03003639static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003640{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003641 u32 ar;
3642
Avi Kivityf0495f92012-06-07 17:06:10 +03003643 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003644 ar = 1 << 16;
3645 else {
3646 ar = var->type & 15;
3647 ar |= (var->s & 1) << 4;
3648 ar |= (var->dpl & 3) << 5;
3649 ar |= (var->present & 1) << 7;
3650 ar |= (var->avl & 1) << 12;
3651 ar |= (var->l & 1) << 13;
3652 ar |= (var->db & 1) << 14;
3653 ar |= (var->g & 1) << 15;
3654 }
Avi Kivity653e3102007-05-07 10:55:37 +03003655
3656 return ar;
3657}
3658
3659static void vmx_set_segment(struct kvm_vcpu *vcpu,
3660 struct kvm_segment *var, int seg)
3661{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003662 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003663 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003664
Avi Kivity2fb92db2011-04-27 19:42:18 +03003665 vmx_segment_cache_clear(vmx);
3666
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003667 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3668 vmx->rmode.segs[seg] = *var;
3669 if (seg == VCPU_SREG_TR)
3670 vmcs_write16(sf->selector, var->selector);
3671 else if (var->s)
3672 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003673 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003674 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003675
Avi Kivity653e3102007-05-07 10:55:37 +03003676 vmcs_writel(sf->base, var->base);
3677 vmcs_write32(sf->limit, var->limit);
3678 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003679
3680 /*
3681 * Fix the "Accessed" bit in AR field of segment registers for older
3682 * qemu binaries.
3683 * IA32 arch specifies that at the time of processor reset the
3684 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003685 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003686 * state vmexit when "unrestricted guest" mode is turned on.
3687 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3688 * tree. Newer qemu binaries with that qemu fix would not need this
3689 * kvm hack.
3690 */
3691 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003692 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003693
Gleb Natapovf924d662012-12-12 19:10:55 +02003694 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003695
3696out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003697 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003698}
3699
Avi Kivity6aa8b732006-12-10 02:21:36 -08003700static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3701{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003702 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003703
3704 *db = (ar >> 14) & 1;
3705 *l = (ar >> 13) & 1;
3706}
3707
Gleb Natapov89a27f42010-02-16 10:51:48 +02003708static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003709{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003710 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3711 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003712}
3713
Gleb Natapov89a27f42010-02-16 10:51:48 +02003714static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003715{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003716 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3717 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003718}
3719
Gleb Natapov89a27f42010-02-16 10:51:48 +02003720static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003721{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003722 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3723 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003724}
3725
Gleb Natapov89a27f42010-02-16 10:51:48 +02003726static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003727{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003728 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3729 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003730}
3731
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003732static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3733{
3734 struct kvm_segment var;
3735 u32 ar;
3736
3737 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003738 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003739 if (seg == VCPU_SREG_CS)
3740 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003741 ar = vmx_segment_access_rights(&var);
3742
3743 if (var.base != (var.selector << 4))
3744 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003745 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003746 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003747 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003748 return false;
3749
3750 return true;
3751}
3752
3753static bool code_segment_valid(struct kvm_vcpu *vcpu)
3754{
3755 struct kvm_segment cs;
3756 unsigned int cs_rpl;
3757
3758 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3759 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3760
Avi Kivity1872a3f2009-01-04 23:26:52 +02003761 if (cs.unusable)
3762 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003763 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3764 return false;
3765 if (!cs.s)
3766 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003767 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003768 if (cs.dpl > cs_rpl)
3769 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003770 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003771 if (cs.dpl != cs_rpl)
3772 return false;
3773 }
3774 if (!cs.present)
3775 return false;
3776
3777 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3778 return true;
3779}
3780
3781static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3782{
3783 struct kvm_segment ss;
3784 unsigned int ss_rpl;
3785
3786 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3787 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3788
Avi Kivity1872a3f2009-01-04 23:26:52 +02003789 if (ss.unusable)
3790 return true;
3791 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003792 return false;
3793 if (!ss.s)
3794 return false;
3795 if (ss.dpl != ss_rpl) /* DPL != RPL */
3796 return false;
3797 if (!ss.present)
3798 return false;
3799
3800 return true;
3801}
3802
3803static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3804{
3805 struct kvm_segment var;
3806 unsigned int rpl;
3807
3808 vmx_get_segment(vcpu, &var, seg);
3809 rpl = var.selector & SELECTOR_RPL_MASK;
3810
Avi Kivity1872a3f2009-01-04 23:26:52 +02003811 if (var.unusable)
3812 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003813 if (!var.s)
3814 return false;
3815 if (!var.present)
3816 return false;
3817 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3818 if (var.dpl < rpl) /* DPL < RPL */
3819 return false;
3820 }
3821
3822 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3823 * rights flags
3824 */
3825 return true;
3826}
3827
3828static bool tr_valid(struct kvm_vcpu *vcpu)
3829{
3830 struct kvm_segment tr;
3831
3832 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3833
Avi Kivity1872a3f2009-01-04 23:26:52 +02003834 if (tr.unusable)
3835 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003836 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3837 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003838 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003839 return false;
3840 if (!tr.present)
3841 return false;
3842
3843 return true;
3844}
3845
3846static bool ldtr_valid(struct kvm_vcpu *vcpu)
3847{
3848 struct kvm_segment ldtr;
3849
3850 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3851
Avi Kivity1872a3f2009-01-04 23:26:52 +02003852 if (ldtr.unusable)
3853 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003854 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3855 return false;
3856 if (ldtr.type != 2)
3857 return false;
3858 if (!ldtr.present)
3859 return false;
3860
3861 return true;
3862}
3863
3864static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3865{
3866 struct kvm_segment cs, ss;
3867
3868 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3869 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3870
3871 return ((cs.selector & SELECTOR_RPL_MASK) ==
3872 (ss.selector & SELECTOR_RPL_MASK));
3873}
3874
3875/*
3876 * Check if guest state is valid. Returns true if valid, false if
3877 * not.
3878 * We assume that registers are always usable
3879 */
3880static bool guest_state_valid(struct kvm_vcpu *vcpu)
3881{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003882 if (enable_unrestricted_guest)
3883 return true;
3884
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003885 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003886 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003887 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3888 return false;
3889 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3890 return false;
3891 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3892 return false;
3893 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3894 return false;
3895 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3896 return false;
3897 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3898 return false;
3899 } else {
3900 /* protected mode guest state checks */
3901 if (!cs_ss_rpl_check(vcpu))
3902 return false;
3903 if (!code_segment_valid(vcpu))
3904 return false;
3905 if (!stack_segment_valid(vcpu))
3906 return false;
3907 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3908 return false;
3909 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3910 return false;
3911 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3912 return false;
3913 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3914 return false;
3915 if (!tr_valid(vcpu))
3916 return false;
3917 if (!ldtr_valid(vcpu))
3918 return false;
3919 }
3920 /* TODO:
3921 * - Add checks on RIP
3922 * - Add checks on RFLAGS
3923 */
3924
3925 return true;
3926}
3927
Mike Dayd77c26f2007-10-08 09:02:08 -04003928static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003929{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003930 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003931 u16 data = 0;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003932 int r, idx, ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003933
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003934 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003935 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003936 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3937 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003938 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003939 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003940 r = kvm_write_guest_page(kvm, fn++, &data,
3941 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003942 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003943 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003944 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3945 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003946 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003947 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3948 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003949 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003950 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003951 r = kvm_write_guest_page(kvm, fn, &data,
3952 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3953 sizeof(u8));
Izik Eidus195aefd2007-10-01 22:14:18 +02003954 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003955 goto out;
3956
3957 ret = 1;
3958out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003959 srcu_read_unlock(&kvm->srcu, idx);
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003960 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003961}
3962
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003963static int init_rmode_identity_map(struct kvm *kvm)
3964{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003965 int i, idx, r, ret;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003966 pfn_t identity_map_pfn;
3967 u32 tmp;
3968
Avi Kivity089d0342009-03-23 18:26:32 +02003969 if (!enable_ept)
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003970 return 1;
3971 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
3972 printk(KERN_ERR "EPT: identity-mapping pagetable "
3973 "haven't been allocated!\n");
3974 return 0;
3975 }
3976 if (likely(kvm->arch.ept_identity_pagetable_done))
3977 return 1;
3978 ret = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003979 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003980 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003981 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3982 if (r < 0)
3983 goto out;
3984 /* Set up identity-mapping pagetable for EPT in real mode */
3985 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3986 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3987 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3988 r = kvm_write_guest_page(kvm, identity_map_pfn,
3989 &tmp, i * sizeof(tmp), sizeof(tmp));
3990 if (r < 0)
3991 goto out;
3992 }
3993 kvm->arch.ept_identity_pagetable_done = true;
3994 ret = 1;
3995out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003996 srcu_read_unlock(&kvm->srcu, idx);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003997 return ret;
3998}
3999
Avi Kivity6aa8b732006-12-10 02:21:36 -08004000static void seg_setup(int seg)
4001{
Mathias Krause772e0312012-08-30 01:30:19 +02004002 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004003 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004004
4005 vmcs_write16(sf->selector, 0);
4006 vmcs_writel(sf->base, 0);
4007 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004008 ar = 0x93;
4009 if (seg == VCPU_SREG_CS)
4010 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004011
4012 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004013}
4014
Sheng Yangf78e0e22007-10-29 09:40:42 +08004015static int alloc_apic_access_page(struct kvm *kvm)
4016{
Xiao Guangrong44841412012-09-07 14:14:20 +08004017 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004018 struct kvm_userspace_memory_region kvm_userspace_mem;
4019 int r = 0;
4020
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004021 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004022 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004023 goto out;
4024 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
4025 kvm_userspace_mem.flags = 0;
4026 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
4027 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004028 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004029 if (r)
4030 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004031
Xiao Guangrong44841412012-09-07 14:14:20 +08004032 page = gfn_to_page(kvm, 0xfee00);
4033 if (is_error_page(page)) {
4034 r = -EFAULT;
4035 goto out;
4036 }
4037
4038 kvm->arch.apic_access_page = page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004039out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004040 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004041 return r;
4042}
4043
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004044static int alloc_identity_pagetable(struct kvm *kvm)
4045{
Xiao Guangrong44841412012-09-07 14:14:20 +08004046 struct page *page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004047 struct kvm_userspace_memory_region kvm_userspace_mem;
4048 int r = 0;
4049
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004050 mutex_lock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004051 if (kvm->arch.ept_identity_pagetable)
4052 goto out;
4053 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
4054 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08004055 kvm_userspace_mem.guest_phys_addr =
4056 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004057 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004058 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004059 if (r)
4060 goto out;
4061
Xiao Guangrong44841412012-09-07 14:14:20 +08004062 page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
4063 if (is_error_page(page)) {
4064 r = -EFAULT;
4065 goto out;
4066 }
4067
4068 kvm->arch.ept_identity_pagetable = page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004069out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004070 mutex_unlock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004071 return r;
4072}
4073
Sheng Yang2384d2b2008-01-17 15:14:33 +08004074static void allocate_vpid(struct vcpu_vmx *vmx)
4075{
4076 int vpid;
4077
4078 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02004079 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004080 return;
4081 spin_lock(&vmx_vpid_lock);
4082 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
4083 if (vpid < VMX_NR_VPIDS) {
4084 vmx->vpid = vpid;
4085 __set_bit(vpid, vmx_vpid_bitmap);
4086 }
4087 spin_unlock(&vmx_vpid_lock);
4088}
4089
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004090static void free_vpid(struct vcpu_vmx *vmx)
4091{
4092 if (!enable_vpid)
4093 return;
4094 spin_lock(&vmx_vpid_lock);
4095 if (vmx->vpid != 0)
4096 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
4097 spin_unlock(&vmx_vpid_lock);
4098}
4099
Yang Zhang8d146952013-01-25 10:18:50 +08004100#define MSR_TYPE_R 1
4101#define MSR_TYPE_W 2
4102static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4103 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004104{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004105 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004106
4107 if (!cpu_has_vmx_msr_bitmap())
4108 return;
4109
4110 /*
4111 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4112 * have the write-low and read-high bitmap offsets the wrong way round.
4113 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4114 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004115 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004116 if (type & MSR_TYPE_R)
4117 /* read-low */
4118 __clear_bit(msr, msr_bitmap + 0x000 / f);
4119
4120 if (type & MSR_TYPE_W)
4121 /* write-low */
4122 __clear_bit(msr, msr_bitmap + 0x800 / f);
4123
Sheng Yang25c5f222008-03-28 13:18:56 +08004124 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4125 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004126 if (type & MSR_TYPE_R)
4127 /* read-high */
4128 __clear_bit(msr, msr_bitmap + 0x400 / f);
4129
4130 if (type & MSR_TYPE_W)
4131 /* write-high */
4132 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4133
4134 }
4135}
4136
4137static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4138 u32 msr, int type)
4139{
4140 int f = sizeof(unsigned long);
4141
4142 if (!cpu_has_vmx_msr_bitmap())
4143 return;
4144
4145 /*
4146 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4147 * have the write-low and read-high bitmap offsets the wrong way round.
4148 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4149 */
4150 if (msr <= 0x1fff) {
4151 if (type & MSR_TYPE_R)
4152 /* read-low */
4153 __set_bit(msr, msr_bitmap + 0x000 / f);
4154
4155 if (type & MSR_TYPE_W)
4156 /* write-low */
4157 __set_bit(msr, msr_bitmap + 0x800 / f);
4158
4159 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4160 msr &= 0x1fff;
4161 if (type & MSR_TYPE_R)
4162 /* read-high */
4163 __set_bit(msr, msr_bitmap + 0x400 / f);
4164
4165 if (type & MSR_TYPE_W)
4166 /* write-high */
4167 __set_bit(msr, msr_bitmap + 0xc00 / f);
4168
Sheng Yang25c5f222008-03-28 13:18:56 +08004169 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004170}
4171
Avi Kivity58972972009-02-24 22:26:47 +02004172static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4173{
4174 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004175 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4176 msr, MSR_TYPE_R | MSR_TYPE_W);
4177 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4178 msr, MSR_TYPE_R | MSR_TYPE_W);
4179}
4180
4181static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4182{
4183 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4184 msr, MSR_TYPE_R);
4185 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4186 msr, MSR_TYPE_R);
4187}
4188
4189static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4190{
4191 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4192 msr, MSR_TYPE_R);
4193 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4194 msr, MSR_TYPE_R);
4195}
4196
4197static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4198{
4199 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4200 msr, MSR_TYPE_W);
4201 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4202 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004203}
4204
Yang Zhang01e439b2013-04-11 19:25:12 +08004205static int vmx_vm_has_apicv(struct kvm *kvm)
4206{
4207 return enable_apicv && irqchip_in_kernel(kvm);
4208}
4209
Avi Kivity6aa8b732006-12-10 02:21:36 -08004210/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004211 * Send interrupt to vcpu via posted interrupt way.
4212 * 1. If target vcpu is running(non-root mode), send posted interrupt
4213 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4214 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4215 * interrupt from PIR in next vmentry.
4216 */
4217static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4218{
4219 struct vcpu_vmx *vmx = to_vmx(vcpu);
4220 int r;
4221
4222 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4223 return;
4224
4225 r = pi_test_and_set_on(&vmx->pi_desc);
4226 kvm_make_request(KVM_REQ_EVENT, vcpu);
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004227#ifdef CONFIG_SMP
Yang Zhanga20ed542013-04-11 19:25:15 +08004228 if (!r && (vcpu->mode == IN_GUEST_MODE))
4229 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4230 POSTED_INTR_VECTOR);
4231 else
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004232#endif
Yang Zhanga20ed542013-04-11 19:25:15 +08004233 kvm_vcpu_kick(vcpu);
4234}
4235
4236static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4237{
4238 struct vcpu_vmx *vmx = to_vmx(vcpu);
4239
4240 if (!pi_test_and_clear_on(&vmx->pi_desc))
4241 return;
4242
4243 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4244}
4245
4246static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
4247{
4248 return;
4249}
4250
Avi Kivity6aa8b732006-12-10 02:21:36 -08004251/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004252 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4253 * will not change in the lifetime of the guest.
4254 * Note that host-state that does change is set elsewhere. E.g., host-state
4255 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4256 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004257static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004258{
4259 u32 low32, high32;
4260 unsigned long tmpl;
4261 struct desc_ptr dt;
4262
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004263 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004264 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
4265 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4266
4267 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004268#ifdef CONFIG_X86_64
4269 /*
4270 * Load null selectors, so we can avoid reloading them in
4271 * __vmx_load_host_state(), in case userspace uses the null selectors
4272 * too (the expected case).
4273 */
4274 vmcs_write16(HOST_DS_SELECTOR, 0);
4275 vmcs_write16(HOST_ES_SELECTOR, 0);
4276#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004277 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4278 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004279#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004280 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4281 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4282
4283 native_store_idt(&dt);
4284 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004285 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004286
Avi Kivity83287ea422012-09-16 15:10:57 +03004287 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004288
4289 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4290 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4291 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4292 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4293
4294 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4295 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4296 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4297 }
4298}
4299
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004300static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4301{
4302 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4303 if (enable_ept)
4304 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004305 if (is_guest_mode(&vmx->vcpu))
4306 vmx->vcpu.arch.cr4_guest_owned_bits &=
4307 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004308 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4309}
4310
Yang Zhang01e439b2013-04-11 19:25:12 +08004311static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4312{
4313 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4314
4315 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4316 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4317 return pin_based_exec_ctrl;
4318}
4319
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004320static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4321{
4322 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004323
4324 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4325 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4326
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004327 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
4328 exec_control &= ~CPU_BASED_TPR_SHADOW;
4329#ifdef CONFIG_X86_64
4330 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4331 CPU_BASED_CR8_LOAD_EXITING;
4332#endif
4333 }
4334 if (!enable_ept)
4335 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4336 CPU_BASED_CR3_LOAD_EXITING |
4337 CPU_BASED_INVLPG_EXITING;
4338 return exec_control;
4339}
4340
4341static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4342{
4343 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
4344 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4345 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4346 if (vmx->vpid == 0)
4347 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4348 if (!enable_ept) {
4349 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4350 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004351 /* Enable INVPCID for non-ept guests may cause performance regression. */
4352 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004353 }
4354 if (!enable_unrestricted_guest)
4355 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4356 if (!ple_gap)
4357 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Yang Zhangc7c9c562013-01-25 10:18:51 +08004358 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4359 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4360 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004361 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004362 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4363 (handle_vmptrld).
4364 We can NOT enable shadow_vmcs here because we don't have yet
4365 a current VMCS12
4366 */
4367 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004368 return exec_control;
4369}
4370
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004371static void ept_set_mmio_spte_mask(void)
4372{
4373 /*
4374 * EPT Misconfigurations can be generated if the value of bits 2:0
4375 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004376 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004377 * spte.
4378 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004379 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004380}
4381
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004382/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004383 * Sets up the vmcs for emulated real mode.
4384 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004385static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004386{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004387#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004388 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004389#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004390 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004391
Avi Kivity6aa8b732006-12-10 02:21:36 -08004392 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004393 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4394 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004395
Abel Gordon4607c2d2013-04-18 14:35:55 +03004396 if (enable_shadow_vmcs) {
4397 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4398 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4399 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004400 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004401 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004402
Avi Kivity6aa8b732006-12-10 02:21:36 -08004403 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4404
Avi Kivity6aa8b732006-12-10 02:21:36 -08004405 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004406 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004407
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004408 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004409
Sheng Yang83ff3b92007-11-21 14:33:25 +08004410 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004411 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4412 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08004413 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004414
Yang Zhang01e439b2013-04-11 19:25:12 +08004415 if (vmx_vm_has_apicv(vmx->vcpu.kvm)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004416 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4417 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4418 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4419 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4420
4421 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004422
4423 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4424 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004425 }
4426
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004427 if (ple_gap) {
4428 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004429 vmx->ple_window = ple_window;
4430 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004431 }
4432
Xiao Guangrongc3707952011-07-12 03:28:04 +08004433 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4434 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004435 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4436
Avi Kivity9581d442010-10-19 16:46:55 +02004437 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4438 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004439 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004440#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004441 rdmsrl(MSR_FS_BASE, a);
4442 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4443 rdmsrl(MSR_GS_BASE, a);
4444 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4445#else
4446 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4447 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4448#endif
4449
Eddie Dong2cc51562007-05-21 07:28:09 +03004450 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4451 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004452 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004453 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004454 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004455
Sheng Yang468d4722008-10-09 16:01:55 +08004456 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004457 u32 msr_low, msr_high;
4458 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08004459 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
4460 host_pat = msr_low | ((u64) msr_high << 32);
4461 /* Write the default value follow host pat */
4462 vmcs_write64(GUEST_IA32_PAT, host_pat);
4463 /* Keep arch.pat sync with GUEST_IA32_PAT */
4464 vmx->vcpu.arch.pat = host_pat;
4465 }
4466
Paolo Bonzini03916db2014-07-24 14:21:57 +02004467 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004468 u32 index = vmx_msr_index[i];
4469 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004470 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004471
4472 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4473 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004474 if (wrmsr_safe(index, data_low, data_high) < 0)
4475 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004476 vmx->guest_msrs[j].index = i;
4477 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004478 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004479 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004480 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004481
Gleb Natapov2961e8762013-11-25 15:37:13 +02004482
4483 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004484
4485 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02004486 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004487
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004488 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004489 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004490
4491 return 0;
4492}
4493
Jan Kiszka57f252f2013-03-12 10:20:24 +01004494static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004495{
4496 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004497 struct msr_data apic_base_msr;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004498
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004499 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004500
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004501 vmx->soft_vnmi_blocked = 0;
4502
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004503 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02004504 kvm_set_cr8(&vmx->vcpu, 0);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004505 apic_base_msr.data = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03004506 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Jan Kiszka58cb6282014-01-24 16:48:44 +01004507 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4508 apic_base_msr.host_initiated = true;
4509 kvm_set_apic_base(&vmx->vcpu, &apic_base_msr);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004510
Avi Kivity2fb92db2011-04-27 19:42:18 +03004511 vmx_segment_cache_clear(vmx);
4512
Avi Kivity5706be02008-08-20 15:07:31 +03004513 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004514 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004515 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004516
4517 seg_setup(VCPU_SREG_DS);
4518 seg_setup(VCPU_SREG_ES);
4519 seg_setup(VCPU_SREG_FS);
4520 seg_setup(VCPU_SREG_GS);
4521 seg_setup(VCPU_SREG_SS);
4522
4523 vmcs_write16(GUEST_TR_SELECTOR, 0);
4524 vmcs_writel(GUEST_TR_BASE, 0);
4525 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4526 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4527
4528 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4529 vmcs_writel(GUEST_LDTR_BASE, 0);
4530 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4531 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4532
4533 vmcs_write32(GUEST_SYSENTER_CS, 0);
4534 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4535 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4536
4537 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004538 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004539
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004540 vmcs_writel(GUEST_GDTR_BASE, 0);
4541 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4542
4543 vmcs_writel(GUEST_IDTR_BASE, 0);
4544 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4545
Anthony Liguori443381a2010-12-06 10:53:38 -06004546 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004547 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4548 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4549
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004550 /* Special registers */
4551 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4552
4553 setup_msrs(vmx);
4554
Avi Kivity6aa8b732006-12-10 02:21:36 -08004555 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4556
Sheng Yangf78e0e22007-10-29 09:40:42 +08004557 if (cpu_has_vmx_tpr_shadow()) {
4558 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4559 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
4560 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09004561 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004562 vmcs_write32(TPR_THRESHOLD, 0);
4563 }
4564
4565 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4566 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004567 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004568
Yang Zhang01e439b2013-04-11 19:25:12 +08004569 if (vmx_vm_has_apicv(vcpu->kvm))
4570 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
4571
Sheng Yang2384d2b2008-01-17 15:14:33 +08004572 if (vmx->vpid != 0)
4573 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4574
Eduardo Habkostfa400522009-10-24 02:49:58 -02004575 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004576 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004577 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004578 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004579 vmx_fpu_activate(&vmx->vcpu);
4580 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004581
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004582 vpid_sync_context(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004583}
4584
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004585/*
4586 * In nested virtualization, check if L1 asked to exit on external interrupts.
4587 * For most existing hypervisors, this will always return true.
4588 */
4589static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4590{
4591 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4592 PIN_BASED_EXT_INTR_MASK;
4593}
4594
Bandan Das77b0f5d2014-04-19 18:17:45 -04004595/*
4596 * In nested virtualization, check if L1 has set
4597 * VM_EXIT_ACK_INTR_ON_EXIT
4598 */
4599static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
4600{
4601 return get_vmcs12(vcpu)->vm_exit_controls &
4602 VM_EXIT_ACK_INTR_ON_EXIT;
4603}
4604
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004605static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
4606{
4607 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4608 PIN_BASED_NMI_EXITING;
4609}
4610
Jan Kiszkac9a79532014-03-07 20:03:15 +01004611static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004612{
4613 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02004614
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004615 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4616 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4617 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4618}
4619
Jan Kiszkac9a79532014-03-07 20:03:15 +01004620static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004621{
4622 u32 cpu_based_vm_exec_control;
4623
Jan Kiszkac9a79532014-03-07 20:03:15 +01004624 if (!cpu_has_virtual_nmis() ||
4625 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4626 enable_irq_window(vcpu);
4627 return;
4628 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004629
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004630 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4631 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4632 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4633}
4634
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004635static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004636{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004637 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004638 uint32_t intr;
4639 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004640
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004641 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004642
Avi Kivityfa89a812008-09-01 15:57:51 +03004643 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004644 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004645 int inc_eip = 0;
4646 if (vcpu->arch.interrupt.soft)
4647 inc_eip = vcpu->arch.event_exit_inst_len;
4648 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004649 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004650 return;
4651 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004652 intr = irq | INTR_INFO_VALID_MASK;
4653 if (vcpu->arch.interrupt.soft) {
4654 intr |= INTR_TYPE_SOFT_INTR;
4655 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4656 vmx->vcpu.arch.event_exit_inst_len);
4657 } else
4658 intr |= INTR_TYPE_EXT_INTR;
4659 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004660}
4661
Sheng Yangf08864b2008-05-15 18:23:25 +08004662static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4663{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004664 struct vcpu_vmx *vmx = to_vmx(vcpu);
4665
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004666 if (is_guest_mode(vcpu))
4667 return;
4668
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004669 if (!cpu_has_virtual_nmis()) {
4670 /*
4671 * Tracking the NMI-blocked state in software is built upon
4672 * finding the next open IRQ window. This, in turn, depends on
4673 * well-behaving guests: They have to keep IRQs disabled at
4674 * least as long as the NMI handler runs. Otherwise we may
4675 * cause NMI nesting, maybe breaking the guest. But as this is
4676 * highly unlikely, we can live with the residual risk.
4677 */
4678 vmx->soft_vnmi_blocked = 1;
4679 vmx->vnmi_blocked_time = 0;
4680 }
4681
Jan Kiszka487b3912008-09-26 09:30:56 +02004682 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004683 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004684 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004685 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004686 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004687 return;
4688 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004689 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4690 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004691}
4692
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004693static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4694{
4695 if (!cpu_has_virtual_nmis())
4696 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004697 if (to_vmx(vcpu)->nmi_known_unmasked)
4698 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004699 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004700}
4701
4702static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4703{
4704 struct vcpu_vmx *vmx = to_vmx(vcpu);
4705
4706 if (!cpu_has_virtual_nmis()) {
4707 if (vmx->soft_vnmi_blocked != masked) {
4708 vmx->soft_vnmi_blocked = masked;
4709 vmx->vnmi_blocked_time = 0;
4710 }
4711 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004712 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004713 if (masked)
4714 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4715 GUEST_INTR_STATE_NMI);
4716 else
4717 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4718 GUEST_INTR_STATE_NMI);
4719 }
4720}
4721
Jan Kiszka2505dc92013-04-14 12:12:47 +02004722static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4723{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004724 if (to_vmx(vcpu)->nested.nested_run_pending)
4725 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004726
Jan Kiszka2505dc92013-04-14 12:12:47 +02004727 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
4728 return 0;
4729
4730 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4731 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4732 | GUEST_INTR_STATE_NMI));
4733}
4734
Gleb Natapov78646122009-03-23 12:12:11 +02004735static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4736{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004737 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4738 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004739 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4740 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004741}
4742
Izik Eiduscbc94022007-10-25 00:29:55 +02004743static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4744{
4745 int ret;
4746 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004747 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004748 .guest_phys_addr = addr,
4749 .memory_size = PAGE_SIZE * 3,
4750 .flags = 0,
4751 };
4752
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004753 ret = kvm_set_memory_region(kvm, &tss_mem);
Izik Eiduscbc94022007-10-25 00:29:55 +02004754 if (ret)
4755 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004756 kvm->arch.tss_addr = addr;
Gleb Natapov93ea5382011-02-21 12:07:59 +02004757 if (!init_rmode_tss(kvm))
4758 return -ENOMEM;
4759
Izik Eiduscbc94022007-10-25 00:29:55 +02004760 return 0;
4761}
4762
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004763static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004764{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004765 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004766 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004767 /*
4768 * Update instruction length as we may reinject the exception
4769 * from user space while in guest debugging mode.
4770 */
4771 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4772 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004773 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004774 return false;
4775 /* fall through */
4776 case DB_VECTOR:
4777 if (vcpu->guest_debug &
4778 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4779 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004780 /* fall through */
4781 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004782 case OF_VECTOR:
4783 case BR_VECTOR:
4784 case UD_VECTOR:
4785 case DF_VECTOR:
4786 case SS_VECTOR:
4787 case GP_VECTOR:
4788 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004789 return true;
4790 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004791 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004792 return false;
4793}
4794
4795static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4796 int vec, u32 err_code)
4797{
4798 /*
4799 * Instruction with address size override prefix opcode 0x67
4800 * Cause the #SS fault with 0 error code in VM86 mode.
4801 */
4802 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
4803 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
4804 if (vcpu->arch.halt_request) {
4805 vcpu->arch.halt_request = 0;
4806 return kvm_emulate_halt(vcpu);
4807 }
4808 return 1;
4809 }
4810 return 0;
4811 }
4812
4813 /*
4814 * Forward all other exceptions that are valid in real mode.
4815 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4816 * the required debugging infrastructure rework.
4817 */
4818 kvm_queue_exception(vcpu, vec);
4819 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004820}
4821
Andi Kleena0861c02009-06-08 17:37:09 +08004822/*
4823 * Trigger machine check on the host. We assume all the MSRs are already set up
4824 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4825 * We pass a fake environment to the machine check handler because we want
4826 * the guest to be always treated like user space, no matter what context
4827 * it used internally.
4828 */
4829static void kvm_machine_check(void)
4830{
4831#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4832 struct pt_regs regs = {
4833 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4834 .flags = X86_EFLAGS_IF,
4835 };
4836
4837 do_machine_check(&regs, 0);
4838#endif
4839}
4840
Avi Kivity851ba692009-08-24 11:10:17 +03004841static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004842{
4843 /* already handled by vcpu_run */
4844 return 1;
4845}
4846
Avi Kivity851ba692009-08-24 11:10:17 +03004847static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004848{
Avi Kivity1155f762007-11-22 11:30:47 +02004849 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004850 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004851 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004852 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004853 u32 vect_info;
4854 enum emulation_result er;
4855
Avi Kivity1155f762007-11-22 11:30:47 +02004856 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004857 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004858
Andi Kleena0861c02009-06-08 17:37:09 +08004859 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004860 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004861
Jan Kiszkae4a41882008-09-26 09:30:46 +02004862 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004863 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004864
4865 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004866 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004867 return 1;
4868 }
4869
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004870 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004871 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004872 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004873 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004874 return 1;
4875 }
4876
Avi Kivity6aa8b732006-12-10 02:21:36 -08004877 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004878 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004879 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004880
4881 /*
4882 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4883 * MMIO, it is better to report an internal error.
4884 * See the comments in vmx_handle_exit.
4885 */
4886 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4887 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4888 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4889 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4890 vcpu->run->internal.ndata = 2;
4891 vcpu->run->internal.data[0] = vect_info;
4892 vcpu->run->internal.data[1] = intr_info;
4893 return 0;
4894 }
4895
Avi Kivity6aa8b732006-12-10 02:21:36 -08004896 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004897 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004898 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004899 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004900 trace_kvm_page_fault(cr2, error_code);
4901
Gleb Natapov3298b752009-05-11 13:35:46 +03004902 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004903 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004904 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004905 }
4906
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004907 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004908
4909 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4910 return handle_rmode_exception(vcpu, ex_no, error_code);
4911
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004912 switch (ex_no) {
4913 case DB_VECTOR:
4914 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4915 if (!(vcpu->guest_debug &
4916 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01004917 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03004918 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01004919 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
4920 skip_emulated_instruction(vcpu);
4921
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004922 kvm_queue_exception(vcpu, DB_VECTOR);
4923 return 1;
4924 }
4925 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4926 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4927 /* fall through */
4928 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004929 /*
4930 * Update instruction length as we may reinject #BP from
4931 * user space while in guest debugging mode. Reading it for
4932 * #DB as well causes no harm, it is not used in that case.
4933 */
4934 vmx->vcpu.arch.event_exit_inst_len =
4935 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004936 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004937 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004938 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4939 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004940 break;
4941 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004942 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4943 kvm_run->ex.exception = ex_no;
4944 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004945 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004946 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004947 return 0;
4948}
4949
Avi Kivity851ba692009-08-24 11:10:17 +03004950static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004951{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004952 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004953 return 1;
4954}
4955
Avi Kivity851ba692009-08-24 11:10:17 +03004956static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004957{
Avi Kivity851ba692009-08-24 11:10:17 +03004958 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004959 return 0;
4960}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004961
Avi Kivity851ba692009-08-24 11:10:17 +03004962static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004963{
He, Qingbfdaab02007-09-12 14:18:28 +08004964 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004965 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004966 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004967
He, Qingbfdaab02007-09-12 14:18:28 +08004968 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004969 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004970 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004971
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004972 ++vcpu->stat.io_exits;
4973
4974 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004975 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004976
4977 port = exit_qualification >> 16;
4978 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004979 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004980
4981 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004982}
4983
Ingo Molnar102d8322007-02-19 14:37:47 +02004984static void
4985vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4986{
4987 /*
4988 * Patch in the VMCALL instruction:
4989 */
4990 hypercall[0] = 0x0f;
4991 hypercall[1] = 0x01;
4992 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004993}
4994
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02004995static bool nested_cr0_valid(struct vmcs12 *vmcs12, unsigned long val)
4996{
4997 unsigned long always_on = VMXON_CR0_ALWAYSON;
4998
4999 if (nested_vmx_secondary_ctls_high &
5000 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5001 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5002 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5003 return (val & always_on) == always_on;
5004}
5005
Guo Chao0fa06072012-06-28 15:16:19 +08005006/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005007static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5008{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005009 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005010 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5011 unsigned long orig_val = val;
5012
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005013 /*
5014 * We get here when L2 changed cr0 in a way that did not change
5015 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005016 * but did change L0 shadowed bits. So we first calculate the
5017 * effective cr0 value that L1 would like to write into the
5018 * hardware. It consists of the L2-owned bits from the new
5019 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005020 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005021 val = (val & ~vmcs12->cr0_guest_host_mask) |
5022 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5023
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005024 if (!nested_cr0_valid(vmcs12, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005025 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005026
5027 if (kvm_set_cr0(vcpu, val))
5028 return 1;
5029 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005030 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005031 } else {
5032 if (to_vmx(vcpu)->nested.vmxon &&
5033 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5034 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005035 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005036 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005037}
5038
5039static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5040{
5041 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005042 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5043 unsigned long orig_val = val;
5044
5045 /* analogously to handle_set_cr0 */
5046 val = (val & ~vmcs12->cr4_guest_host_mask) |
5047 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5048 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005049 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005050 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005051 return 0;
5052 } else
5053 return kvm_set_cr4(vcpu, val);
5054}
5055
5056/* called to set cr0 as approriate for clts instruction exit. */
5057static void handle_clts(struct kvm_vcpu *vcpu)
5058{
5059 if (is_guest_mode(vcpu)) {
5060 /*
5061 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5062 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5063 * just pretend it's off (also in arch.cr0 for fpu_activate).
5064 */
5065 vmcs_writel(CR0_READ_SHADOW,
5066 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5067 vcpu->arch.cr0 &= ~X86_CR0_TS;
5068 } else
5069 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5070}
5071
Avi Kivity851ba692009-08-24 11:10:17 +03005072static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005073{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005074 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005075 int cr;
5076 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005077 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005078
He, Qingbfdaab02007-09-12 14:18:28 +08005079 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005080 cr = exit_qualification & 15;
5081 reg = (exit_qualification >> 8) & 15;
5082 switch ((exit_qualification >> 4) & 3) {
5083 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005084 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005085 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005086 switch (cr) {
5087 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005088 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005089 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005090 return 1;
5091 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005092 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005093 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005094 return 1;
5095 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005096 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005097 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005098 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005099 case 8: {
5100 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005101 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005102 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005103 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005104 if (irqchip_in_kernel(vcpu->kvm))
5105 return 1;
5106 if (cr8_prev <= cr8)
5107 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005108 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005109 return 0;
5110 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005111 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005112 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005113 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005114 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005115 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005116 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005117 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005118 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005119 case 1: /*mov from cr*/
5120 switch (cr) {
5121 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005122 val = kvm_read_cr3(vcpu);
5123 kvm_register_write(vcpu, reg, val);
5124 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005125 skip_emulated_instruction(vcpu);
5126 return 1;
5127 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005128 val = kvm_get_cr8(vcpu);
5129 kvm_register_write(vcpu, reg, val);
5130 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005131 skip_emulated_instruction(vcpu);
5132 return 1;
5133 }
5134 break;
5135 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005136 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005137 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005138 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005139
5140 skip_emulated_instruction(vcpu);
5141 return 1;
5142 default:
5143 break;
5144 }
Avi Kivity851ba692009-08-24 11:10:17 +03005145 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005146 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005147 (int)(exit_qualification >> 4) & 3, cr);
5148 return 0;
5149}
5150
Avi Kivity851ba692009-08-24 11:10:17 +03005151static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005152{
He, Qingbfdaab02007-09-12 14:18:28 +08005153 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005154 int dr, reg;
5155
Jan Kiszkaf2483412010-01-20 18:20:20 +01005156 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005157 if (!kvm_require_cpl(vcpu, 0))
5158 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005159 dr = vmcs_readl(GUEST_DR7);
5160 if (dr & DR7_GD) {
5161 /*
5162 * As the vm-exit takes precedence over the debug trap, we
5163 * need to emulate the latter, either for the host or the
5164 * guest debugging itself.
5165 */
5166 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005167 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
5168 vcpu->run->debug.arch.dr7 = dr;
5169 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005170 vmcs_readl(GUEST_CS_BASE) +
5171 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03005172 vcpu->run->debug.arch.exception = DB_VECTOR;
5173 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005174 return 0;
5175 } else {
5176 vcpu->arch.dr7 &= ~DR7_GD;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005177 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005178 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
5179 kvm_queue_exception(vcpu, DB_VECTOR);
5180 return 1;
5181 }
5182 }
5183
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005184 if (vcpu->guest_debug == 0) {
5185 u32 cpu_based_vm_exec_control;
5186
5187 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5188 cpu_based_vm_exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5189 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5190
5191 /*
5192 * No more DR vmexits; force a reload of the debug registers
5193 * and reenter on this instruction. The next vmexit will
5194 * retrieve the full state of the debug registers.
5195 */
5196 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5197 return 1;
5198 }
5199
He, Qingbfdaab02007-09-12 14:18:28 +08005200 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005201 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5202 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5203 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005204 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005205
5206 if (kvm_get_dr(vcpu, dr, &val))
5207 return 1;
5208 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005209 } else
Nadav Amit57773922014-06-18 17:19:23 +03005210 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005211 return 1;
5212
Avi Kivity6aa8b732006-12-10 02:21:36 -08005213 skip_emulated_instruction(vcpu);
5214 return 1;
5215}
5216
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005217static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5218{
5219 return vcpu->arch.dr6;
5220}
5221
5222static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5223{
5224}
5225
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005226static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5227{
5228 u32 cpu_based_vm_exec_control;
5229
5230 get_debugreg(vcpu->arch.db[0], 0);
5231 get_debugreg(vcpu->arch.db[1], 1);
5232 get_debugreg(vcpu->arch.db[2], 2);
5233 get_debugreg(vcpu->arch.db[3], 3);
5234 get_debugreg(vcpu->arch.dr6, 6);
5235 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5236
5237 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
5238
5239 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5240 cpu_based_vm_exec_control |= CPU_BASED_MOV_DR_EXITING;
5241 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5242}
5243
Gleb Natapov020df072010-04-13 10:05:23 +03005244static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5245{
5246 vmcs_writel(GUEST_DR7, val);
5247}
5248
Avi Kivity851ba692009-08-24 11:10:17 +03005249static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005250{
Avi Kivity06465c52007-02-28 20:46:53 +02005251 kvm_emulate_cpuid(vcpu);
5252 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005253}
5254
Avi Kivity851ba692009-08-24 11:10:17 +03005255static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005256{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005257 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08005258 u64 data;
5259
5260 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02005261 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005262 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005263 return 1;
5264 }
5265
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005266 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005267
Avi Kivity6aa8b732006-12-10 02:21:36 -08005268 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005269 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
5270 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005271 skip_emulated_instruction(vcpu);
5272 return 1;
5273}
5274
Avi Kivity851ba692009-08-24 11:10:17 +03005275static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005276{
Will Auld8fe8ab42012-11-29 12:42:12 -08005277 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005278 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5279 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5280 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005281
Will Auld8fe8ab42012-11-29 12:42:12 -08005282 msr.data = data;
5283 msr.index = ecx;
5284 msr.host_initiated = false;
5285 if (vmx_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005286 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005287 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005288 return 1;
5289 }
5290
Avi Kivity59200272010-01-25 19:47:02 +02005291 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005292 skip_emulated_instruction(vcpu);
5293 return 1;
5294}
5295
Avi Kivity851ba692009-08-24 11:10:17 +03005296static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005297{
Avi Kivity3842d132010-07-27 12:30:24 +03005298 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005299 return 1;
5300}
5301
Avi Kivity851ba692009-08-24 11:10:17 +03005302static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005303{
Eddie Dong85f455f2007-07-06 12:20:49 +03005304 u32 cpu_based_vm_exec_control;
5305
5306 /* clear pending irq */
5307 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5308 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5309 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005310
Avi Kivity3842d132010-07-27 12:30:24 +03005311 kvm_make_request(KVM_REQ_EVENT, vcpu);
5312
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005313 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005314
Dor Laorc1150d82007-01-05 16:36:24 -08005315 /*
5316 * If the user space waits to inject interrupts, exit as soon as
5317 * possible
5318 */
Gleb Natapov80618232009-04-21 17:44:56 +03005319 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03005320 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03005321 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005322 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08005323 return 0;
5324 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005325 return 1;
5326}
5327
Avi Kivity851ba692009-08-24 11:10:17 +03005328static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005329{
5330 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03005331 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005332}
5333
Avi Kivity851ba692009-08-24 11:10:17 +03005334static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005335{
Dor Laor510043d2007-02-19 18:25:43 +02005336 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005337 kvm_emulate_hypercall(vcpu);
5338 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02005339}
5340
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005341static int handle_invd(struct kvm_vcpu *vcpu)
5342{
Andre Przywara51d8b662010-12-21 11:12:02 +01005343 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005344}
5345
Avi Kivity851ba692009-08-24 11:10:17 +03005346static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005347{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005348 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005349
5350 kvm_mmu_invlpg(vcpu, exit_qualification);
5351 skip_emulated_instruction(vcpu);
5352 return 1;
5353}
5354
Avi Kivityfee84b02011-11-10 14:57:25 +02005355static int handle_rdpmc(struct kvm_vcpu *vcpu)
5356{
5357 int err;
5358
5359 err = kvm_rdpmc(vcpu);
5360 kvm_complete_insn_gp(vcpu, err);
5361
5362 return 1;
5363}
5364
Avi Kivity851ba692009-08-24 11:10:17 +03005365static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005366{
5367 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005368 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005369 return 1;
5370}
5371
Dexuan Cui2acf9232010-06-10 11:27:12 +08005372static int handle_xsetbv(struct kvm_vcpu *vcpu)
5373{
5374 u64 new_bv = kvm_read_edx_eax(vcpu);
5375 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5376
5377 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5378 skip_emulated_instruction(vcpu);
5379 return 1;
5380}
5381
Avi Kivity851ba692009-08-24 11:10:17 +03005382static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005383{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005384 if (likely(fasteoi)) {
5385 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5386 int access_type, offset;
5387
5388 access_type = exit_qualification & APIC_ACCESS_TYPE;
5389 offset = exit_qualification & APIC_ACCESS_OFFSET;
5390 /*
5391 * Sane guest uses MOV to write EOI, with written value
5392 * not cared. So make a short-circuit here by avoiding
5393 * heavy instruction emulation.
5394 */
5395 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5396 (offset == APIC_EOI)) {
5397 kvm_lapic_set_eoi(vcpu);
5398 skip_emulated_instruction(vcpu);
5399 return 1;
5400 }
5401 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005402 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005403}
5404
Yang Zhangc7c9c562013-01-25 10:18:51 +08005405static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5406{
5407 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5408 int vector = exit_qualification & 0xff;
5409
5410 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5411 kvm_apic_set_eoi_accelerated(vcpu, vector);
5412 return 1;
5413}
5414
Yang Zhang83d4c282013-01-25 10:18:49 +08005415static int handle_apic_write(struct kvm_vcpu *vcpu)
5416{
5417 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5418 u32 offset = exit_qualification & 0xfff;
5419
5420 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5421 kvm_apic_write_nodecode(vcpu, offset);
5422 return 1;
5423}
5424
Avi Kivity851ba692009-08-24 11:10:17 +03005425static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005426{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005427 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005428 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005429 bool has_error_code = false;
5430 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005431 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005432 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005433
5434 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005435 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005436 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005437
5438 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5439
5440 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005441 if (reason == TASK_SWITCH_GATE && idt_v) {
5442 switch (type) {
5443 case INTR_TYPE_NMI_INTR:
5444 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005445 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005446 break;
5447 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005448 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005449 kvm_clear_interrupt_queue(vcpu);
5450 break;
5451 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005452 if (vmx->idt_vectoring_info &
5453 VECTORING_INFO_DELIVER_CODE_MASK) {
5454 has_error_code = true;
5455 error_code =
5456 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5457 }
5458 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005459 case INTR_TYPE_SOFT_EXCEPTION:
5460 kvm_clear_exception_queue(vcpu);
5461 break;
5462 default:
5463 break;
5464 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005465 }
Izik Eidus37817f22008-03-24 23:14:53 +02005466 tss_selector = exit_qualification;
5467
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005468 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5469 type != INTR_TYPE_EXT_INTR &&
5470 type != INTR_TYPE_NMI_INTR))
5471 skip_emulated_instruction(vcpu);
5472
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005473 if (kvm_task_switch(vcpu, tss_selector,
5474 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5475 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005476 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5477 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5478 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005479 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005480 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005481
5482 /* clear all local breakpoint enable flags */
Nadav Amit1f854112014-05-19 09:50:50 +03005483 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~0x55);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005484
5485 /*
5486 * TODO: What about debug traps on tss switch?
5487 * Are we supposed to inject them and update dr6?
5488 */
5489
5490 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005491}
5492
Avi Kivity851ba692009-08-24 11:10:17 +03005493static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005494{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005495 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005496 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005497 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005498 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005499
Sheng Yangf9c617f2009-03-25 10:08:52 +08005500 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005501
Sheng Yang14394422008-04-28 12:24:45 +08005502 gla_validity = (exit_qualification >> 7) & 0x3;
5503 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5504 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5505 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5506 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005507 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005508 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5509 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005510 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5511 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005512 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005513 }
5514
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005515 /*
5516 * EPT violation happened while executing iret from NMI,
5517 * "blocked by NMI" bit has to be set before next VM entry.
5518 * There are errata that may cause this bit to not be set:
5519 * AAK134, BY25.
5520 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005521 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5522 cpu_has_virtual_nmis() &&
5523 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005524 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5525
Sheng Yang14394422008-04-28 12:24:45 +08005526 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005527 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005528
5529 /* It is a write fault? */
5530 error_code = exit_qualification & (1U << 1);
Yang Zhang25d92082013-08-06 12:00:32 +03005531 /* It is a fetch fault? */
5532 error_code |= (exit_qualification & (1U << 2)) << 2;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005533 /* ept page table is present? */
5534 error_code |= (exit_qualification >> 3) & 0x1;
5535
Yang Zhang25d92082013-08-06 12:00:32 +03005536 vcpu->arch.exit_qualification = exit_qualification;
5537
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005538 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005539}
5540
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005541static u64 ept_rsvd_mask(u64 spte, int level)
5542{
5543 int i;
5544 u64 mask = 0;
5545
5546 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
5547 mask |= (1ULL << i);
5548
Wanpeng Lia32e8452014-08-20 15:31:53 +08005549 if (level == 4)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005550 /* bits 7:3 reserved */
5551 mask |= 0xf8;
Wanpeng Lia32e8452014-08-20 15:31:53 +08005552 else if (spte & (1ULL << 7))
5553 /*
5554 * 1GB/2MB page, bits 29:12 or 20:12 reserved respectively,
5555 * level == 1 if the hypervisor is using the ignored bit 7.
5556 */
5557 mask |= (PAGE_SIZE << ((level - 1) * 9)) - PAGE_SIZE;
5558 else if (level > 1)
5559 /* bits 6:3 reserved */
5560 mask |= 0x78;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005561
5562 return mask;
5563}
5564
5565static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
5566 int level)
5567{
5568 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
5569
5570 /* 010b (write-only) */
5571 WARN_ON((spte & 0x7) == 0x2);
5572
5573 /* 110b (write/execute) */
5574 WARN_ON((spte & 0x7) == 0x6);
5575
5576 /* 100b (execute-only) and value not supported by logical processor */
5577 if (!cpu_has_vmx_ept_execute_only())
5578 WARN_ON((spte & 0x7) == 0x4);
5579
5580 /* not 000b */
5581 if ((spte & 0x7)) {
5582 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
5583
5584 if (rsvd_bits != 0) {
5585 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
5586 __func__, rsvd_bits);
5587 WARN_ON(1);
5588 }
5589
Wanpeng Lia32e8452014-08-20 15:31:53 +08005590 /* bits 5:3 are _not_ reserved for large page or leaf page */
5591 if ((rsvd_bits & 0x38) == 0) {
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005592 u64 ept_mem_type = (spte & 0x38) >> 3;
5593
5594 if (ept_mem_type == 2 || ept_mem_type == 3 ||
5595 ept_mem_type == 7) {
5596 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
5597 __func__, ept_mem_type);
5598 WARN_ON(1);
5599 }
5600 }
5601 }
5602}
5603
Avi Kivity851ba692009-08-24 11:10:17 +03005604static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005605{
5606 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005607 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005608 gpa_t gpa;
5609
5610 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005611 if (!kvm_io_bus_write(vcpu->kvm, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
5612 skip_emulated_instruction(vcpu);
5613 return 1;
5614 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005615
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005616 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005617 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005618 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5619 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08005620
5621 if (unlikely(ret == RET_MMIO_PF_INVALID))
5622 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
5623
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005624 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005625 return 1;
5626
5627 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005628 printk(KERN_ERR "EPT: Misconfiguration.\n");
5629 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
5630
5631 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
5632
5633 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
5634 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
5635
Avi Kivity851ba692009-08-24 11:10:17 +03005636 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5637 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005638
5639 return 0;
5640}
5641
Avi Kivity851ba692009-08-24 11:10:17 +03005642static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005643{
5644 u32 cpu_based_vm_exec_control;
5645
5646 /* clear pending NMI */
5647 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5648 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5649 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5650 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005651 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005652
5653 return 1;
5654}
5655
Mohammed Gamal80ced182009-09-01 12:48:18 +02005656static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005657{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005658 struct vcpu_vmx *vmx = to_vmx(vcpu);
5659 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005660 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005661 u32 cpu_exec_ctrl;
5662 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005663 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005664
5665 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5666 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005667
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005668 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005669 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005670 return handle_interrupt_window(&vmx->vcpu);
5671
Avi Kivityde87dcd2012-06-12 20:21:38 +03005672 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5673 return 1;
5674
Gleb Natapov991eebf2013-04-11 12:10:51 +03005675 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005676
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005677 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02005678 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005679 ret = 0;
5680 goto out;
5681 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005682
Avi Kivityde5f70e2012-06-12 20:22:28 +03005683 if (err != EMULATE_DONE) {
5684 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5685 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5686 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005687 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005688 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005689
Gleb Natapov8d76c492013-05-08 18:38:44 +03005690 if (vcpu->arch.halt_request) {
5691 vcpu->arch.halt_request = 0;
5692 ret = kvm_emulate_halt(vcpu);
5693 goto out;
5694 }
5695
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005696 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005697 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005698 if (need_resched())
5699 schedule();
5700 }
5701
Mohammed Gamal80ced182009-09-01 12:48:18 +02005702out:
5703 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005704}
5705
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005706static int __grow_ple_window(int val)
5707{
5708 if (ple_window_grow < 1)
5709 return ple_window;
5710
5711 val = min(val, ple_window_actual_max);
5712
5713 if (ple_window_grow < ple_window)
5714 val *= ple_window_grow;
5715 else
5716 val += ple_window_grow;
5717
5718 return val;
5719}
5720
5721static int __shrink_ple_window(int val, int modifier, int minimum)
5722{
5723 if (modifier < 1)
5724 return ple_window;
5725
5726 if (modifier < ple_window)
5727 val /= modifier;
5728 else
5729 val -= modifier;
5730
5731 return max(val, minimum);
5732}
5733
5734static void grow_ple_window(struct kvm_vcpu *vcpu)
5735{
5736 struct vcpu_vmx *vmx = to_vmx(vcpu);
5737 int old = vmx->ple_window;
5738
5739 vmx->ple_window = __grow_ple_window(old);
5740
5741 if (vmx->ple_window != old)
5742 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005743
5744 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005745}
5746
5747static void shrink_ple_window(struct kvm_vcpu *vcpu)
5748{
5749 struct vcpu_vmx *vmx = to_vmx(vcpu);
5750 int old = vmx->ple_window;
5751
5752 vmx->ple_window = __shrink_ple_window(old,
5753 ple_window_shrink, ple_window);
5754
5755 if (vmx->ple_window != old)
5756 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005757
5758 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005759}
5760
5761/*
5762 * ple_window_actual_max is computed to be one grow_ple_window() below
5763 * ple_window_max. (See __grow_ple_window for the reason.)
5764 * This prevents overflows, because ple_window_max is int.
5765 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
5766 * this process.
5767 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
5768 */
5769static void update_ple_window_actual_max(void)
5770{
5771 ple_window_actual_max =
5772 __shrink_ple_window(max(ple_window_max, ple_window),
5773 ple_window_grow, INT_MIN);
5774}
5775
Avi Kivity6aa8b732006-12-10 02:21:36 -08005776/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005777 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5778 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5779 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005780static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005781{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005782 if (ple_gap)
5783 grow_ple_window(vcpu);
5784
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005785 skip_emulated_instruction(vcpu);
5786 kvm_vcpu_on_spin(vcpu);
5787
5788 return 1;
5789}
5790
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005791static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08005792{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005793 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08005794 return 1;
5795}
5796
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04005797static int handle_mwait(struct kvm_vcpu *vcpu)
5798{
5799 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
5800 return handle_nop(vcpu);
5801}
5802
5803static int handle_monitor(struct kvm_vcpu *vcpu)
5804{
5805 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
5806 return handle_nop(vcpu);
5807}
5808
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005809/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005810 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
5811 * We could reuse a single VMCS for all the L2 guests, but we also want the
5812 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
5813 * allows keeping them loaded on the processor, and in the future will allow
5814 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
5815 * every entry if they never change.
5816 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
5817 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
5818 *
5819 * The following functions allocate and free a vmcs02 in this pool.
5820 */
5821
5822/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
5823static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
5824{
5825 struct vmcs02_list *item;
5826 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5827 if (item->vmptr == vmx->nested.current_vmptr) {
5828 list_move(&item->list, &vmx->nested.vmcs02_pool);
5829 return &item->vmcs02;
5830 }
5831
5832 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
5833 /* Recycle the least recently used VMCS. */
5834 item = list_entry(vmx->nested.vmcs02_pool.prev,
5835 struct vmcs02_list, list);
5836 item->vmptr = vmx->nested.current_vmptr;
5837 list_move(&item->list, &vmx->nested.vmcs02_pool);
5838 return &item->vmcs02;
5839 }
5840
5841 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02005842 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005843 if (!item)
5844 return NULL;
5845 item->vmcs02.vmcs = alloc_vmcs();
5846 if (!item->vmcs02.vmcs) {
5847 kfree(item);
5848 return NULL;
5849 }
5850 loaded_vmcs_init(&item->vmcs02);
5851 item->vmptr = vmx->nested.current_vmptr;
5852 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
5853 vmx->nested.vmcs02_num++;
5854 return &item->vmcs02;
5855}
5856
5857/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
5858static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
5859{
5860 struct vmcs02_list *item;
5861 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5862 if (item->vmptr == vmptr) {
5863 free_loaded_vmcs(&item->vmcs02);
5864 list_del(&item->list);
5865 kfree(item);
5866 vmx->nested.vmcs02_num--;
5867 return;
5868 }
5869}
5870
5871/*
5872 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02005873 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
5874 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005875 */
5876static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
5877{
5878 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02005879
5880 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005881 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02005882 /*
5883 * Something will leak if the above WARN triggers. Better than
5884 * a use-after-free.
5885 */
5886 if (vmx->loaded_vmcs == &item->vmcs02)
5887 continue;
5888
5889 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005890 list_del(&item->list);
5891 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02005892 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005893 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005894}
5895
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005896/*
5897 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5898 * set the success or error code of an emulated VMX instruction, as specified
5899 * by Vol 2B, VMX Instruction Reference, "Conventions".
5900 */
5901static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5902{
5903 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5904 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5905 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5906}
5907
5908static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5909{
5910 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5911 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5912 X86_EFLAGS_SF | X86_EFLAGS_OF))
5913 | X86_EFLAGS_CF);
5914}
5915
Abel Gordon145c28d2013-04-18 14:36:55 +03005916static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08005917 u32 vm_instruction_error)
5918{
5919 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5920 /*
5921 * failValid writes the error number to the current VMCS, which
5922 * can't be done there isn't a current VMCS.
5923 */
5924 nested_vmx_failInvalid(vcpu);
5925 return;
5926 }
5927 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5928 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5929 X86_EFLAGS_SF | X86_EFLAGS_OF))
5930 | X86_EFLAGS_ZF);
5931 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5932 /*
5933 * We don't need to force a shadow sync because
5934 * VM_INSTRUCTION_ERROR is not shadowed
5935 */
5936}
Abel Gordon145c28d2013-04-18 14:36:55 +03005937
Jan Kiszkaf4124502014-03-07 20:03:13 +01005938static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
5939{
5940 struct vcpu_vmx *vmx =
5941 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
5942
5943 vmx->nested.preemption_timer_expired = true;
5944 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
5945 kvm_vcpu_kick(&vmx->vcpu);
5946
5947 return HRTIMER_NORESTART;
5948}
5949
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005950/*
Bandan Das19677e32014-05-06 02:19:15 -04005951 * Decode the memory-address operand of a vmx instruction, as recorded on an
5952 * exit caused by such an instruction (run by a guest hypervisor).
5953 * On success, returns 0. When the operand is invalid, returns 1 and throws
5954 * #UD or #GP.
5955 */
5956static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5957 unsigned long exit_qualification,
5958 u32 vmx_instruction_info, gva_t *ret)
5959{
5960 /*
5961 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5962 * Execution", on an exit, vmx_instruction_info holds most of the
5963 * addressing components of the operand. Only the displacement part
5964 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5965 * For how an actual address is calculated from all these components,
5966 * refer to Vol. 1, "Operand Addressing".
5967 */
5968 int scaling = vmx_instruction_info & 3;
5969 int addr_size = (vmx_instruction_info >> 7) & 7;
5970 bool is_reg = vmx_instruction_info & (1u << 10);
5971 int seg_reg = (vmx_instruction_info >> 15) & 7;
5972 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5973 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5974 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5975 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5976
5977 if (is_reg) {
5978 kvm_queue_exception(vcpu, UD_VECTOR);
5979 return 1;
5980 }
5981
5982 /* Addr = segment_base + offset */
5983 /* offset = base + [index * scale] + displacement */
5984 *ret = vmx_get_segment_base(vcpu, seg_reg);
5985 if (base_is_valid)
5986 *ret += kvm_register_read(vcpu, base_reg);
5987 if (index_is_valid)
5988 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5989 *ret += exit_qualification; /* holds the displacement */
5990
5991 if (addr_size == 1) /* 32 bit */
5992 *ret &= 0xffffffff;
5993
5994 /*
5995 * TODO: throw #GP (and return 1) in various cases that the VM*
5996 * instructions require it - e.g., offset beyond segment limit,
5997 * unusable or unreadable/unwritable segment, non-canonical 64-bit
5998 * address, and so on. Currently these are not checked.
5999 */
6000 return 0;
6001}
6002
6003/*
Bandan Das3573e222014-05-06 02:19:16 -04006004 * This function performs the various checks including
6005 * - if it's 4KB aligned
6006 * - No bits beyond the physical address width are set
6007 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006008 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006009 */
Bandan Das4291b582014-05-06 02:19:18 -04006010static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6011 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006012{
6013 gva_t gva;
6014 gpa_t vmptr;
6015 struct x86_exception e;
6016 struct page *page;
6017 struct vcpu_vmx *vmx = to_vmx(vcpu);
6018 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6019
6020 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6021 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
6022 return 1;
6023
6024 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6025 sizeof(vmptr), &e)) {
6026 kvm_inject_page_fault(vcpu, &e);
6027 return 1;
6028 }
6029
6030 switch (exit_reason) {
6031 case EXIT_REASON_VMON:
6032 /*
6033 * SDM 3: 24.11.5
6034 * The first 4 bytes of VMXON region contain the supported
6035 * VMCS revision identifier
6036 *
6037 * Note - IA32_VMX_BASIC[48] will never be 1
6038 * for the nested case;
6039 * which replaces physical address width with 32
6040 *
6041 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006042 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006043 nested_vmx_failInvalid(vcpu);
6044 skip_emulated_instruction(vcpu);
6045 return 1;
6046 }
6047
6048 page = nested_get_page(vcpu, vmptr);
6049 if (page == NULL ||
6050 *(u32 *)kmap(page) != VMCS12_REVISION) {
6051 nested_vmx_failInvalid(vcpu);
6052 kunmap(page);
6053 skip_emulated_instruction(vcpu);
6054 return 1;
6055 }
6056 kunmap(page);
6057 vmx->nested.vmxon_ptr = vmptr;
6058 break;
Bandan Das4291b582014-05-06 02:19:18 -04006059 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006060 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006061 nested_vmx_failValid(vcpu,
6062 VMXERR_VMCLEAR_INVALID_ADDRESS);
6063 skip_emulated_instruction(vcpu);
6064 return 1;
6065 }
Bandan Das3573e222014-05-06 02:19:16 -04006066
Bandan Das4291b582014-05-06 02:19:18 -04006067 if (vmptr == vmx->nested.vmxon_ptr) {
6068 nested_vmx_failValid(vcpu,
6069 VMXERR_VMCLEAR_VMXON_POINTER);
6070 skip_emulated_instruction(vcpu);
6071 return 1;
6072 }
6073 break;
6074 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006075 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006076 nested_vmx_failValid(vcpu,
6077 VMXERR_VMPTRLD_INVALID_ADDRESS);
6078 skip_emulated_instruction(vcpu);
6079 return 1;
6080 }
6081
6082 if (vmptr == vmx->nested.vmxon_ptr) {
6083 nested_vmx_failValid(vcpu,
6084 VMXERR_VMCLEAR_VMXON_POINTER);
6085 skip_emulated_instruction(vcpu);
6086 return 1;
6087 }
6088 break;
Bandan Das3573e222014-05-06 02:19:16 -04006089 default:
6090 return 1; /* shouldn't happen */
6091 }
6092
Bandan Das4291b582014-05-06 02:19:18 -04006093 if (vmpointer)
6094 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006095 return 0;
6096}
6097
6098/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006099 * Emulate the VMXON instruction.
6100 * Currently, we just remember that VMX is active, and do not save or even
6101 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6102 * do not currently need to store anything in that guest-allocated memory
6103 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6104 * argument is different from the VMXON pointer (which the spec says they do).
6105 */
6106static int handle_vmon(struct kvm_vcpu *vcpu)
6107{
6108 struct kvm_segment cs;
6109 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006110 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006111 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6112 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006113
6114 /* The Intel VMX Instruction Reference lists a bunch of bits that
6115 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6116 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6117 * Otherwise, we should fail with #UD. We test these now:
6118 */
6119 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6120 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6121 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6122 kvm_queue_exception(vcpu, UD_VECTOR);
6123 return 1;
6124 }
6125
6126 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6127 if (is_long_mode(vcpu) && !cs.l) {
6128 kvm_queue_exception(vcpu, UD_VECTOR);
6129 return 1;
6130 }
6131
6132 if (vmx_get_cpl(vcpu)) {
6133 kvm_inject_gp(vcpu, 0);
6134 return 1;
6135 }
Bandan Das3573e222014-05-06 02:19:16 -04006136
Bandan Das4291b582014-05-06 02:19:18 -04006137 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006138 return 1;
6139
Abel Gordon145c28d2013-04-18 14:36:55 +03006140 if (vmx->nested.vmxon) {
6141 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6142 skip_emulated_instruction(vcpu);
6143 return 1;
6144 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006145
6146 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
6147 != VMXON_NEEDED_FEATURES) {
6148 kvm_inject_gp(vcpu, 0);
6149 return 1;
6150 }
6151
Abel Gordon8de48832013-04-18 14:37:25 +03006152 if (enable_shadow_vmcs) {
6153 shadow_vmcs = alloc_vmcs();
6154 if (!shadow_vmcs)
6155 return -ENOMEM;
6156 /* mark vmcs as shadow */
6157 shadow_vmcs->revision_id |= (1u << 31);
6158 /* init shadow vmcs */
6159 vmcs_clear(shadow_vmcs);
6160 vmx->nested.current_shadow_vmcs = shadow_vmcs;
6161 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006162
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006163 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6164 vmx->nested.vmcs02_num = 0;
6165
Jan Kiszkaf4124502014-03-07 20:03:13 +01006166 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
6167 HRTIMER_MODE_REL);
6168 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6169
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006170 vmx->nested.vmxon = true;
6171
6172 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006173 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006174 return 1;
6175}
6176
6177/*
6178 * Intel's VMX Instruction Reference specifies a common set of prerequisites
6179 * for running VMX instructions (except VMXON, whose prerequisites are
6180 * slightly different). It also specifies what exception to inject otherwise.
6181 */
6182static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
6183{
6184 struct kvm_segment cs;
6185 struct vcpu_vmx *vmx = to_vmx(vcpu);
6186
6187 if (!vmx->nested.vmxon) {
6188 kvm_queue_exception(vcpu, UD_VECTOR);
6189 return 0;
6190 }
6191
6192 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6193 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
6194 (is_long_mode(vcpu) && !cs.l)) {
6195 kvm_queue_exception(vcpu, UD_VECTOR);
6196 return 0;
6197 }
6198
6199 if (vmx_get_cpl(vcpu)) {
6200 kvm_inject_gp(vcpu, 0);
6201 return 0;
6202 }
6203
6204 return 1;
6205}
6206
Abel Gordone7953d72013-04-18 14:37:55 +03006207static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
6208{
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006209 u32 exec_control;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006210 if (vmx->nested.current_vmptr == -1ull)
6211 return;
6212
6213 /* current_vmptr and current_vmcs12 are always set/reset together */
6214 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
6215 return;
6216
Abel Gordon012f83c2013-04-18 14:39:25 +03006217 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006218 /* copy to memory all shadowed fields in case
6219 they were modified */
6220 copy_shadow_to_vmcs12(vmx);
6221 vmx->nested.sync_shadow_vmcs = false;
6222 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6223 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
6224 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6225 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03006226 }
Abel Gordone7953d72013-04-18 14:37:55 +03006227 kunmap(vmx->nested.current_vmcs12_page);
6228 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006229 vmx->nested.current_vmptr = -1ull;
6230 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03006231}
6232
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006233/*
6234 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
6235 * just stops using VMX.
6236 */
6237static void free_nested(struct vcpu_vmx *vmx)
6238{
6239 if (!vmx->nested.vmxon)
6240 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006241
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006242 vmx->nested.vmxon = false;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006243 nested_release_vmcs12(vmx);
Abel Gordone7953d72013-04-18 14:37:55 +03006244 if (enable_shadow_vmcs)
6245 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006246 /* Unpin physical memory we referred to in current vmcs02 */
6247 if (vmx->nested.apic_access_page) {
6248 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006249 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006250 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006251 if (vmx->nested.virtual_apic_page) {
6252 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006253 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006254 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006255
6256 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006257}
6258
6259/* Emulate the VMXOFF instruction */
6260static int handle_vmoff(struct kvm_vcpu *vcpu)
6261{
6262 if (!nested_vmx_check_permission(vcpu))
6263 return 1;
6264 free_nested(to_vmx(vcpu));
6265 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006266 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006267 return 1;
6268}
6269
Nadav Har'El27d6c862011-05-25 23:06:59 +03006270/* Emulate the VMCLEAR instruction */
6271static int handle_vmclear(struct kvm_vcpu *vcpu)
6272{
6273 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006274 gpa_t vmptr;
6275 struct vmcs12 *vmcs12;
6276 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03006277
6278 if (!nested_vmx_check_permission(vcpu))
6279 return 1;
6280
Bandan Das4291b582014-05-06 02:19:18 -04006281 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03006282 return 1;
6283
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006284 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03006285 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006286
6287 page = nested_get_page(vcpu, vmptr);
6288 if (page == NULL) {
6289 /*
6290 * For accurate processor emulation, VMCLEAR beyond available
6291 * physical memory should do nothing at all. However, it is
6292 * possible that a nested vmx bug, not a guest hypervisor bug,
6293 * resulted in this case, so let's shut down before doing any
6294 * more damage:
6295 */
6296 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6297 return 1;
6298 }
6299 vmcs12 = kmap(page);
6300 vmcs12->launch_state = 0;
6301 kunmap(page);
6302 nested_release_page(page);
6303
6304 nested_free_vmcs02(vmx, vmptr);
6305
6306 skip_emulated_instruction(vcpu);
6307 nested_vmx_succeed(vcpu);
6308 return 1;
6309}
6310
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006311static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
6312
6313/* Emulate the VMLAUNCH instruction */
6314static int handle_vmlaunch(struct kvm_vcpu *vcpu)
6315{
6316 return nested_vmx_run(vcpu, true);
6317}
6318
6319/* Emulate the VMRESUME instruction */
6320static int handle_vmresume(struct kvm_vcpu *vcpu)
6321{
6322
6323 return nested_vmx_run(vcpu, false);
6324}
6325
Nadav Har'El49f705c2011-05-25 23:08:30 +03006326enum vmcs_field_type {
6327 VMCS_FIELD_TYPE_U16 = 0,
6328 VMCS_FIELD_TYPE_U64 = 1,
6329 VMCS_FIELD_TYPE_U32 = 2,
6330 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
6331};
6332
6333static inline int vmcs_field_type(unsigned long field)
6334{
6335 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
6336 return VMCS_FIELD_TYPE_U32;
6337 return (field >> 13) & 0x3 ;
6338}
6339
6340static inline int vmcs_field_readonly(unsigned long field)
6341{
6342 return (((field >> 10) & 0x3) == 1);
6343}
6344
6345/*
6346 * Read a vmcs12 field. Since these can have varying lengths and we return
6347 * one type, we chose the biggest type (u64) and zero-extend the return value
6348 * to that size. Note that the caller, handle_vmread, might need to use only
6349 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
6350 * 64-bit fields are to be returned).
6351 */
6352static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
6353 unsigned long field, u64 *ret)
6354{
6355 short offset = vmcs_field_to_offset(field);
6356 char *p;
6357
6358 if (offset < 0)
6359 return 0;
6360
6361 p = ((char *)(get_vmcs12(vcpu))) + offset;
6362
6363 switch (vmcs_field_type(field)) {
6364 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6365 *ret = *((natural_width *)p);
6366 return 1;
6367 case VMCS_FIELD_TYPE_U16:
6368 *ret = *((u16 *)p);
6369 return 1;
6370 case VMCS_FIELD_TYPE_U32:
6371 *ret = *((u32 *)p);
6372 return 1;
6373 case VMCS_FIELD_TYPE_U64:
6374 *ret = *((u64 *)p);
6375 return 1;
6376 default:
6377 return 0; /* can never happen. */
6378 }
6379}
6380
Abel Gordon20b97fe2013-04-18 14:36:25 +03006381
6382static inline bool vmcs12_write_any(struct kvm_vcpu *vcpu,
6383 unsigned long field, u64 field_value){
6384 short offset = vmcs_field_to_offset(field);
6385 char *p = ((char *) get_vmcs12(vcpu)) + offset;
6386 if (offset < 0)
6387 return false;
6388
6389 switch (vmcs_field_type(field)) {
6390 case VMCS_FIELD_TYPE_U16:
6391 *(u16 *)p = field_value;
6392 return true;
6393 case VMCS_FIELD_TYPE_U32:
6394 *(u32 *)p = field_value;
6395 return true;
6396 case VMCS_FIELD_TYPE_U64:
6397 *(u64 *)p = field_value;
6398 return true;
6399 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6400 *(natural_width *)p = field_value;
6401 return true;
6402 default:
6403 return false; /* can never happen. */
6404 }
6405
6406}
6407
Abel Gordon16f5b902013-04-18 14:38:25 +03006408static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
6409{
6410 int i;
6411 unsigned long field;
6412 u64 field_value;
6413 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02006414 const unsigned long *fields = shadow_read_write_fields;
6415 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03006416
6417 vmcs_load(shadow_vmcs);
6418
6419 for (i = 0; i < num_fields; i++) {
6420 field = fields[i];
6421 switch (vmcs_field_type(field)) {
6422 case VMCS_FIELD_TYPE_U16:
6423 field_value = vmcs_read16(field);
6424 break;
6425 case VMCS_FIELD_TYPE_U32:
6426 field_value = vmcs_read32(field);
6427 break;
6428 case VMCS_FIELD_TYPE_U64:
6429 field_value = vmcs_read64(field);
6430 break;
6431 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6432 field_value = vmcs_readl(field);
6433 break;
6434 }
6435 vmcs12_write_any(&vmx->vcpu, field, field_value);
6436 }
6437
6438 vmcs_clear(shadow_vmcs);
6439 vmcs_load(vmx->loaded_vmcs->vmcs);
6440}
6441
Abel Gordonc3114422013-04-18 14:38:55 +03006442static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
6443{
Mathias Krausec2bae892013-06-26 20:36:21 +02006444 const unsigned long *fields[] = {
6445 shadow_read_write_fields,
6446 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03006447 };
Mathias Krausec2bae892013-06-26 20:36:21 +02006448 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03006449 max_shadow_read_write_fields,
6450 max_shadow_read_only_fields
6451 };
6452 int i, q;
6453 unsigned long field;
6454 u64 field_value = 0;
6455 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
6456
6457 vmcs_load(shadow_vmcs);
6458
Mathias Krausec2bae892013-06-26 20:36:21 +02006459 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03006460 for (i = 0; i < max_fields[q]; i++) {
6461 field = fields[q][i];
6462 vmcs12_read_any(&vmx->vcpu, field, &field_value);
6463
6464 switch (vmcs_field_type(field)) {
6465 case VMCS_FIELD_TYPE_U16:
6466 vmcs_write16(field, (u16)field_value);
6467 break;
6468 case VMCS_FIELD_TYPE_U32:
6469 vmcs_write32(field, (u32)field_value);
6470 break;
6471 case VMCS_FIELD_TYPE_U64:
6472 vmcs_write64(field, (u64)field_value);
6473 break;
6474 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6475 vmcs_writel(field, (long)field_value);
6476 break;
6477 }
6478 }
6479 }
6480
6481 vmcs_clear(shadow_vmcs);
6482 vmcs_load(vmx->loaded_vmcs->vmcs);
6483}
6484
Nadav Har'El49f705c2011-05-25 23:08:30 +03006485/*
6486 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
6487 * used before) all generate the same failure when it is missing.
6488 */
6489static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
6490{
6491 struct vcpu_vmx *vmx = to_vmx(vcpu);
6492 if (vmx->nested.current_vmptr == -1ull) {
6493 nested_vmx_failInvalid(vcpu);
6494 skip_emulated_instruction(vcpu);
6495 return 0;
6496 }
6497 return 1;
6498}
6499
6500static int handle_vmread(struct kvm_vcpu *vcpu)
6501{
6502 unsigned long field;
6503 u64 field_value;
6504 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6505 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6506 gva_t gva = 0;
6507
6508 if (!nested_vmx_check_permission(vcpu) ||
6509 !nested_vmx_check_vmcs12(vcpu))
6510 return 1;
6511
6512 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03006513 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03006514 /* Read the field, zero-extended to a u64 field_value */
6515 if (!vmcs12_read_any(vcpu, field, &field_value)) {
6516 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6517 skip_emulated_instruction(vcpu);
6518 return 1;
6519 }
6520 /*
6521 * Now copy part of this value to register or memory, as requested.
6522 * Note that the number of bits actually copied is 32 or 64 depending
6523 * on the guest's mode (32 or 64 bit), not on the given field's length.
6524 */
6525 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03006526 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03006527 field_value);
6528 } else {
6529 if (get_vmx_mem_address(vcpu, exit_qualification,
6530 vmx_instruction_info, &gva))
6531 return 1;
6532 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
6533 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
6534 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
6535 }
6536
6537 nested_vmx_succeed(vcpu);
6538 skip_emulated_instruction(vcpu);
6539 return 1;
6540}
6541
6542
6543static int handle_vmwrite(struct kvm_vcpu *vcpu)
6544{
6545 unsigned long field;
6546 gva_t gva;
6547 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6548 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03006549 /* The value to write might be 32 or 64 bits, depending on L1's long
6550 * mode, and eventually we need to write that into a field of several
6551 * possible lengths. The code below first zero-extends the value to 64
6552 * bit (field_value), and then copies only the approriate number of
6553 * bits into the vmcs12 field.
6554 */
6555 u64 field_value = 0;
6556 struct x86_exception e;
6557
6558 if (!nested_vmx_check_permission(vcpu) ||
6559 !nested_vmx_check_vmcs12(vcpu))
6560 return 1;
6561
6562 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03006563 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006564 (((vmx_instruction_info) >> 3) & 0xf));
6565 else {
6566 if (get_vmx_mem_address(vcpu, exit_qualification,
6567 vmx_instruction_info, &gva))
6568 return 1;
6569 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03006570 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03006571 kvm_inject_page_fault(vcpu, &e);
6572 return 1;
6573 }
6574 }
6575
6576
Nadav Amit27e6fb52014-06-18 17:19:26 +03006577 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03006578 if (vmcs_field_readonly(field)) {
6579 nested_vmx_failValid(vcpu,
6580 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
6581 skip_emulated_instruction(vcpu);
6582 return 1;
6583 }
6584
Abel Gordon20b97fe2013-04-18 14:36:25 +03006585 if (!vmcs12_write_any(vcpu, field, field_value)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03006586 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6587 skip_emulated_instruction(vcpu);
6588 return 1;
6589 }
6590
6591 nested_vmx_succeed(vcpu);
6592 skip_emulated_instruction(vcpu);
6593 return 1;
6594}
6595
Nadav Har'El63846662011-05-25 23:07:29 +03006596/* Emulate the VMPTRLD instruction */
6597static int handle_vmptrld(struct kvm_vcpu *vcpu)
6598{
6599 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03006600 gpa_t vmptr;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006601 u32 exec_control;
Nadav Har'El63846662011-05-25 23:07:29 +03006602
6603 if (!nested_vmx_check_permission(vcpu))
6604 return 1;
6605
Bandan Das4291b582014-05-06 02:19:18 -04006606 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03006607 return 1;
6608
Nadav Har'El63846662011-05-25 23:07:29 +03006609 if (vmx->nested.current_vmptr != vmptr) {
6610 struct vmcs12 *new_vmcs12;
6611 struct page *page;
6612 page = nested_get_page(vcpu, vmptr);
6613 if (page == NULL) {
6614 nested_vmx_failInvalid(vcpu);
6615 skip_emulated_instruction(vcpu);
6616 return 1;
6617 }
6618 new_vmcs12 = kmap(page);
6619 if (new_vmcs12->revision_id != VMCS12_REVISION) {
6620 kunmap(page);
6621 nested_release_page_clean(page);
6622 nested_vmx_failValid(vcpu,
6623 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
6624 skip_emulated_instruction(vcpu);
6625 return 1;
6626 }
Nadav Har'El63846662011-05-25 23:07:29 +03006627
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006628 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03006629 vmx->nested.current_vmptr = vmptr;
6630 vmx->nested.current_vmcs12 = new_vmcs12;
6631 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03006632 if (enable_shadow_vmcs) {
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006633 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6634 exec_control |= SECONDARY_EXEC_SHADOW_VMCS;
6635 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6636 vmcs_write64(VMCS_LINK_POINTER,
6637 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03006638 vmx->nested.sync_shadow_vmcs = true;
6639 }
Nadav Har'El63846662011-05-25 23:07:29 +03006640 }
6641
6642 nested_vmx_succeed(vcpu);
6643 skip_emulated_instruction(vcpu);
6644 return 1;
6645}
6646
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006647/* Emulate the VMPTRST instruction */
6648static int handle_vmptrst(struct kvm_vcpu *vcpu)
6649{
6650 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6651 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6652 gva_t vmcs_gva;
6653 struct x86_exception e;
6654
6655 if (!nested_vmx_check_permission(vcpu))
6656 return 1;
6657
6658 if (get_vmx_mem_address(vcpu, exit_qualification,
6659 vmx_instruction_info, &vmcs_gva))
6660 return 1;
6661 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
6662 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
6663 (void *)&to_vmx(vcpu)->nested.current_vmptr,
6664 sizeof(u64), &e)) {
6665 kvm_inject_page_fault(vcpu, &e);
6666 return 1;
6667 }
6668 nested_vmx_succeed(vcpu);
6669 skip_emulated_instruction(vcpu);
6670 return 1;
6671}
6672
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006673/* Emulate the INVEPT instruction */
6674static int handle_invept(struct kvm_vcpu *vcpu)
6675{
6676 u32 vmx_instruction_info, types;
6677 unsigned long type;
6678 gva_t gva;
6679 struct x86_exception e;
6680 struct {
6681 u64 eptp, gpa;
6682 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006683
6684 if (!(nested_vmx_secondary_ctls_high & SECONDARY_EXEC_ENABLE_EPT) ||
6685 !(nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
6686 kvm_queue_exception(vcpu, UD_VECTOR);
6687 return 1;
6688 }
6689
6690 if (!nested_vmx_check_permission(vcpu))
6691 return 1;
6692
6693 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
6694 kvm_queue_exception(vcpu, UD_VECTOR);
6695 return 1;
6696 }
6697
6698 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03006699 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006700
6701 types = (nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
6702
6703 if (!(types & (1UL << type))) {
6704 nested_vmx_failValid(vcpu,
6705 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
6706 return 1;
6707 }
6708
6709 /* According to the Intel VMX instruction reference, the memory
6710 * operand is read even if it isn't needed (e.g., for type==global)
6711 */
6712 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6713 vmx_instruction_info, &gva))
6714 return 1;
6715 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
6716 sizeof(operand), &e)) {
6717 kvm_inject_page_fault(vcpu, &e);
6718 return 1;
6719 }
6720
6721 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006722 case VMX_EPT_EXTENT_GLOBAL:
6723 kvm_mmu_sync_roots(vcpu);
6724 kvm_mmu_flush_tlb(vcpu);
6725 nested_vmx_succeed(vcpu);
6726 break;
6727 default:
Bandan Das4b855072014-04-19 18:17:44 -04006728 /* Trap single context invalidation invept calls */
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006729 BUG_ON(1);
6730 break;
6731 }
6732
6733 skip_emulated_instruction(vcpu);
6734 return 1;
6735}
6736
Nadav Har'El0140cae2011-05-25 23:06:28 +03006737/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08006738 * The exit handlers return 1 if the exit was handled fully and guest execution
6739 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
6740 * to be done to userspace and return 0.
6741 */
Mathias Krause772e0312012-08-30 01:30:19 +02006742static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08006743 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
6744 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08006745 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08006746 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006747 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006748 [EXIT_REASON_CR_ACCESS] = handle_cr,
6749 [EXIT_REASON_DR_ACCESS] = handle_dr,
6750 [EXIT_REASON_CPUID] = handle_cpuid,
6751 [EXIT_REASON_MSR_READ] = handle_rdmsr,
6752 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
6753 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
6754 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006755 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03006756 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02006757 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02006758 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03006759 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006760 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03006761 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006762 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006763 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006764 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006765 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006766 [EXIT_REASON_VMOFF] = handle_vmoff,
6767 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08006768 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
6769 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08006770 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08006771 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02006772 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08006773 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02006774 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08006775 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006776 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
6777 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006778 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006779 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
6780 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03006781 [EXIT_REASON_INVEPT] = handle_invept,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006782};
6783
6784static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04006785 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006786
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006787static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
6788 struct vmcs12 *vmcs12)
6789{
6790 unsigned long exit_qualification;
6791 gpa_t bitmap, last_bitmap;
6792 unsigned int port;
6793 int size;
6794 u8 b;
6795
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006796 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05006797 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006798
6799 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6800
6801 port = exit_qualification >> 16;
6802 size = (exit_qualification & 7) + 1;
6803
6804 last_bitmap = (gpa_t)-1;
6805 b = -1;
6806
6807 while (size > 0) {
6808 if (port < 0x8000)
6809 bitmap = vmcs12->io_bitmap_a;
6810 else if (port < 0x10000)
6811 bitmap = vmcs12->io_bitmap_b;
6812 else
6813 return 1;
6814 bitmap += (port & 0x7fff) / 8;
6815
6816 if (last_bitmap != bitmap)
6817 if (kvm_read_guest(vcpu->kvm, bitmap, &b, 1))
6818 return 1;
6819 if (b & (1 << (port & 7)))
6820 return 1;
6821
6822 port++;
6823 size--;
6824 last_bitmap = bitmap;
6825 }
6826
6827 return 0;
6828}
6829
Nadav Har'El644d7112011-05-25 23:12:35 +03006830/*
6831 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
6832 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
6833 * disinterest in the current event (read or write a specific MSR) by using an
6834 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
6835 */
6836static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
6837 struct vmcs12 *vmcs12, u32 exit_reason)
6838{
6839 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
6840 gpa_t bitmap;
6841
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01006842 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Nadav Har'El644d7112011-05-25 23:12:35 +03006843 return 1;
6844
6845 /*
6846 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
6847 * for the four combinations of read/write and low/high MSR numbers.
6848 * First we need to figure out which of the four to use:
6849 */
6850 bitmap = vmcs12->msr_bitmap;
6851 if (exit_reason == EXIT_REASON_MSR_WRITE)
6852 bitmap += 2048;
6853 if (msr_index >= 0xc0000000) {
6854 msr_index -= 0xc0000000;
6855 bitmap += 1024;
6856 }
6857
6858 /* Then read the msr_index'th bit from this bitmap: */
6859 if (msr_index < 1024*8) {
6860 unsigned char b;
Jan Kiszkabd31a7f2013-02-14 19:46:27 +01006861 if (kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1))
6862 return 1;
Nadav Har'El644d7112011-05-25 23:12:35 +03006863 return 1 & (b >> (msr_index & 7));
6864 } else
6865 return 1; /* let L1 handle the wrong parameter */
6866}
6867
6868/*
6869 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
6870 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
6871 * intercept (via guest_host_mask etc.) the current event.
6872 */
6873static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
6874 struct vmcs12 *vmcs12)
6875{
6876 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6877 int cr = exit_qualification & 15;
6878 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03006879 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03006880
6881 switch ((exit_qualification >> 4) & 3) {
6882 case 0: /* mov to cr */
6883 switch (cr) {
6884 case 0:
6885 if (vmcs12->cr0_guest_host_mask &
6886 (val ^ vmcs12->cr0_read_shadow))
6887 return 1;
6888 break;
6889 case 3:
6890 if ((vmcs12->cr3_target_count >= 1 &&
6891 vmcs12->cr3_target_value0 == val) ||
6892 (vmcs12->cr3_target_count >= 2 &&
6893 vmcs12->cr3_target_value1 == val) ||
6894 (vmcs12->cr3_target_count >= 3 &&
6895 vmcs12->cr3_target_value2 == val) ||
6896 (vmcs12->cr3_target_count >= 4 &&
6897 vmcs12->cr3_target_value3 == val))
6898 return 0;
6899 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
6900 return 1;
6901 break;
6902 case 4:
6903 if (vmcs12->cr4_guest_host_mask &
6904 (vmcs12->cr4_read_shadow ^ val))
6905 return 1;
6906 break;
6907 case 8:
6908 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
6909 return 1;
6910 break;
6911 }
6912 break;
6913 case 2: /* clts */
6914 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
6915 (vmcs12->cr0_read_shadow & X86_CR0_TS))
6916 return 1;
6917 break;
6918 case 1: /* mov from cr */
6919 switch (cr) {
6920 case 3:
6921 if (vmcs12->cpu_based_vm_exec_control &
6922 CPU_BASED_CR3_STORE_EXITING)
6923 return 1;
6924 break;
6925 case 8:
6926 if (vmcs12->cpu_based_vm_exec_control &
6927 CPU_BASED_CR8_STORE_EXITING)
6928 return 1;
6929 break;
6930 }
6931 break;
6932 case 3: /* lmsw */
6933 /*
6934 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
6935 * cr0. Other attempted changes are ignored, with no exit.
6936 */
6937 if (vmcs12->cr0_guest_host_mask & 0xe &
6938 (val ^ vmcs12->cr0_read_shadow))
6939 return 1;
6940 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
6941 !(vmcs12->cr0_read_shadow & 0x1) &&
6942 (val & 0x1))
6943 return 1;
6944 break;
6945 }
6946 return 0;
6947}
6948
6949/*
6950 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
6951 * should handle it ourselves in L0 (and then continue L2). Only call this
6952 * when in is_guest_mode (L2).
6953 */
6954static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
6955{
Nadav Har'El644d7112011-05-25 23:12:35 +03006956 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6957 struct vcpu_vmx *vmx = to_vmx(vcpu);
6958 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01006959 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03006960
Jan Kiszka542060e2014-01-04 18:47:21 +01006961 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
6962 vmcs_readl(EXIT_QUALIFICATION),
6963 vmx->idt_vectoring_info,
6964 intr_info,
6965 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
6966 KVM_ISA_VMX);
6967
Nadav Har'El644d7112011-05-25 23:12:35 +03006968 if (vmx->nested.nested_run_pending)
6969 return 0;
6970
6971 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006972 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
6973 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03006974 return 1;
6975 }
6976
6977 switch (exit_reason) {
6978 case EXIT_REASON_EXCEPTION_NMI:
6979 if (!is_exception(intr_info))
6980 return 0;
6981 else if (is_page_fault(intr_info))
6982 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01006983 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01006984 !(vmcs12->guest_cr0 & X86_CR0_TS))
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01006985 return 0;
Nadav Har'El644d7112011-05-25 23:12:35 +03006986 return vmcs12->exception_bitmap &
6987 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
6988 case EXIT_REASON_EXTERNAL_INTERRUPT:
6989 return 0;
6990 case EXIT_REASON_TRIPLE_FAULT:
6991 return 1;
6992 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006993 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006994 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006995 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006996 case EXIT_REASON_TASK_SWITCH:
6997 return 1;
6998 case EXIT_REASON_CPUID:
6999 return 1;
7000 case EXIT_REASON_HLT:
7001 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
7002 case EXIT_REASON_INVD:
7003 return 1;
7004 case EXIT_REASON_INVLPG:
7005 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
7006 case EXIT_REASON_RDPMC:
7007 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
7008 case EXIT_REASON_RDTSC:
7009 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
7010 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
7011 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
7012 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
7013 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
7014 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007015 case EXIT_REASON_INVEPT:
Nadav Har'El644d7112011-05-25 23:12:35 +03007016 /*
7017 * VMX instructions trap unconditionally. This allows L1 to
7018 * emulate them for its L2 guest, i.e., allows 3-level nesting!
7019 */
7020 return 1;
7021 case EXIT_REASON_CR_ACCESS:
7022 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
7023 case EXIT_REASON_DR_ACCESS:
7024 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
7025 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007026 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03007027 case EXIT_REASON_MSR_READ:
7028 case EXIT_REASON_MSR_WRITE:
7029 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
7030 case EXIT_REASON_INVALID_STATE:
7031 return 1;
7032 case EXIT_REASON_MWAIT_INSTRUCTION:
7033 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
7034 case EXIT_REASON_MONITOR_INSTRUCTION:
7035 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
7036 case EXIT_REASON_PAUSE_INSTRUCTION:
7037 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
7038 nested_cpu_has2(vmcs12,
7039 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
7040 case EXIT_REASON_MCE_DURING_VMENTRY:
7041 return 0;
7042 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007043 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03007044 case EXIT_REASON_APIC_ACCESS:
7045 return nested_cpu_has2(vmcs12,
7046 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
7047 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007048 /*
7049 * L0 always deals with the EPT violation. If nested EPT is
7050 * used, and the nested mmu code discovers that the address is
7051 * missing in the guest EPT table (EPT12), the EPT violation
7052 * will be injected with nested_ept_inject_page_fault()
7053 */
7054 return 0;
Nadav Har'El644d7112011-05-25 23:12:35 +03007055 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007056 /*
7057 * L2 never uses directly L1's EPT, but rather L0's own EPT
7058 * table (shadow on EPT) or a merged EPT table that L0 built
7059 * (EPT on EPT). So any problems with the structure of the
7060 * table is L0's fault.
7061 */
Nadav Har'El644d7112011-05-25 23:12:35 +03007062 return 0;
7063 case EXIT_REASON_WBINVD:
7064 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
7065 case EXIT_REASON_XSETBV:
7066 return 1;
7067 default:
7068 return 1;
7069 }
7070}
7071
Avi Kivity586f9602010-11-18 13:09:54 +02007072static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
7073{
7074 *info1 = vmcs_readl(EXIT_QUALIFICATION);
7075 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
7076}
7077
Avi Kivity6aa8b732006-12-10 02:21:36 -08007078/*
7079 * The guest has exited. See if we can fix it or if we need userspace
7080 * assistance.
7081 */
Avi Kivity851ba692009-08-24 11:10:17 +03007082static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007083{
Avi Kivity29bd8a72007-09-10 17:27:03 +03007084 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08007085 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02007086 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03007087
Mohammed Gamal80ced182009-09-01 12:48:18 +02007088 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02007089 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02007090 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01007091
Nadav Har'El644d7112011-05-25 23:12:35 +03007092 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01007093 nested_vmx_vmexit(vcpu, exit_reason,
7094 vmcs_read32(VM_EXIT_INTR_INFO),
7095 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03007096 return 1;
7097 }
7098
Mohammed Gamal51207022010-05-31 22:40:54 +03007099 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
7100 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
7101 vcpu->run->fail_entry.hardware_entry_failure_reason
7102 = exit_reason;
7103 return 0;
7104 }
7105
Avi Kivity29bd8a72007-09-10 17:27:03 +03007106 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03007107 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
7108 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03007109 = vmcs_read32(VM_INSTRUCTION_ERROR);
7110 return 0;
7111 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08007112
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08007113 /*
7114 * Note:
7115 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
7116 * delivery event since it indicates guest is accessing MMIO.
7117 * The vm-exit can be triggered again after return to guest that
7118 * will cause infinite loop.
7119 */
Mike Dayd77c26f2007-10-08 09:02:08 -04007120 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08007121 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02007122 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08007123 exit_reason != EXIT_REASON_TASK_SWITCH)) {
7124 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7125 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
7126 vcpu->run->internal.ndata = 2;
7127 vcpu->run->internal.data[0] = vectoring_info;
7128 vcpu->run->internal.data[1] = exit_reason;
7129 return 0;
7130 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007131
Nadav Har'El644d7112011-05-25 23:12:35 +03007132 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
7133 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03007134 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03007135 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007136 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007137 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01007138 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007139 /*
7140 * This CPU don't support us in finding the end of an
7141 * NMI-blocked window if the guest runs with IRQs
7142 * disabled. So we pull the trigger after 1 s of
7143 * futile waiting, but inform the user about this.
7144 */
7145 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
7146 "state on VCPU %d after 1 s timeout\n",
7147 __func__, vcpu->vcpu_id);
7148 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007149 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007150 }
7151
Avi Kivity6aa8b732006-12-10 02:21:36 -08007152 if (exit_reason < kvm_vmx_max_exit_handlers
7153 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03007154 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007155 else {
Avi Kivity851ba692009-08-24 11:10:17 +03007156 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
7157 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007158 }
7159 return 0;
7160}
7161
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007162static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007163{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007164 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7165
7166 if (is_guest_mode(vcpu) &&
7167 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
7168 return;
7169
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007170 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007171 vmcs_write32(TPR_THRESHOLD, 0);
7172 return;
7173 }
7174
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007175 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007176}
7177
Yang Zhang8d146952013-01-25 10:18:50 +08007178static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
7179{
7180 u32 sec_exec_control;
7181
7182 /*
7183 * There is not point to enable virtualize x2apic without enable
7184 * apicv
7185 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08007186 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
7187 !vmx_vm_has_apicv(vcpu->kvm))
Yang Zhang8d146952013-01-25 10:18:50 +08007188 return;
7189
7190 if (!vm_need_tpr_shadow(vcpu->kvm))
7191 return;
7192
7193 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7194
7195 if (set) {
7196 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7197 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
7198 } else {
7199 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
7200 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7201 }
7202 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
7203
7204 vmx_set_msr_bitmap(vcpu);
7205}
7206
Yang Zhangc7c9c562013-01-25 10:18:51 +08007207static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
7208{
7209 u16 status;
7210 u8 old;
7211
7212 if (!vmx_vm_has_apicv(kvm))
7213 return;
7214
7215 if (isr == -1)
7216 isr = 0;
7217
7218 status = vmcs_read16(GUEST_INTR_STATUS);
7219 old = status >> 8;
7220 if (isr != old) {
7221 status &= 0xff;
7222 status |= isr << 8;
7223 vmcs_write16(GUEST_INTR_STATUS, status);
7224 }
7225}
7226
7227static void vmx_set_rvi(int vector)
7228{
7229 u16 status;
7230 u8 old;
7231
7232 status = vmcs_read16(GUEST_INTR_STATUS);
7233 old = (u8)status & 0xff;
7234 if ((u8)vector != old) {
7235 status &= ~0xff;
7236 status |= (u8)vector;
7237 vmcs_write16(GUEST_INTR_STATUS, status);
7238 }
7239}
7240
7241static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
7242{
7243 if (max_irr == -1)
7244 return;
7245
Wanpeng Li963fee12014-07-17 19:03:00 +08007246 /*
7247 * If a vmexit is needed, vmx_check_nested_events handles it.
7248 */
7249 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
7250 return;
7251
7252 if (!is_guest_mode(vcpu)) {
7253 vmx_set_rvi(max_irr);
7254 return;
7255 }
7256
7257 /*
7258 * Fall back to pre-APICv interrupt injection since L2
7259 * is run without virtual interrupt delivery.
7260 */
7261 if (!kvm_event_needs_reinjection(vcpu) &&
7262 vmx_interrupt_allowed(vcpu)) {
7263 kvm_queue_interrupt(vcpu, max_irr, false);
7264 vmx_inject_irq(vcpu);
7265 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08007266}
7267
7268static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
7269{
Yang Zhang3d81bc72013-04-11 19:25:13 +08007270 if (!vmx_vm_has_apicv(vcpu->kvm))
7271 return;
7272
Yang Zhangc7c9c562013-01-25 10:18:51 +08007273 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
7274 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
7275 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
7276 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
7277}
7278
Avi Kivity51aa01d2010-07-20 14:31:20 +03007279static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03007280{
Avi Kivity00eba012011-03-07 17:24:54 +02007281 u32 exit_intr_info;
7282
7283 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
7284 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
7285 return;
7286
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007287 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02007288 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08007289
7290 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02007291 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08007292 kvm_machine_check();
7293
Gleb Natapov20f65982009-05-11 13:35:55 +03007294 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02007295 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08007296 (exit_intr_info & INTR_INFO_VALID_MASK)) {
7297 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03007298 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08007299 kvm_after_handle_nmi(&vmx->vcpu);
7300 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03007301}
Gleb Natapov20f65982009-05-11 13:35:55 +03007302
Yang Zhanga547c6d2013-04-11 19:25:10 +08007303static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
7304{
7305 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7306
7307 /*
7308 * If external interrupt exists, IF bit is set in rflags/eflags on the
7309 * interrupt stack frame, and interrupt will be enabled on a return
7310 * from interrupt handler.
7311 */
7312 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
7313 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
7314 unsigned int vector;
7315 unsigned long entry;
7316 gate_desc *desc;
7317 struct vcpu_vmx *vmx = to_vmx(vcpu);
7318#ifdef CONFIG_X86_64
7319 unsigned long tmp;
7320#endif
7321
7322 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
7323 desc = (gate_desc *)vmx->host_idt_base + vector;
7324 entry = gate_offset(*desc);
7325 asm volatile(
7326#ifdef CONFIG_X86_64
7327 "mov %%" _ASM_SP ", %[sp]\n\t"
7328 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
7329 "push $%c[ss]\n\t"
7330 "push %[sp]\n\t"
7331#endif
7332 "pushf\n\t"
7333 "orl $0x200, (%%" _ASM_SP ")\n\t"
7334 __ASM_SIZE(push) " $%c[cs]\n\t"
7335 "call *%[entry]\n\t"
7336 :
7337#ifdef CONFIG_X86_64
7338 [sp]"=&r"(tmp)
7339#endif
7340 :
7341 [entry]"r"(entry),
7342 [ss]"i"(__KERNEL_DS),
7343 [cs]"i"(__KERNEL_CS)
7344 );
7345 } else
7346 local_irq_enable();
7347}
7348
Liu, Jinsongda8999d2014-02-24 10:55:46 +00007349static bool vmx_mpx_supported(void)
7350{
7351 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
7352 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
7353}
7354
Avi Kivity51aa01d2010-07-20 14:31:20 +03007355static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
7356{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007357 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03007358 bool unblock_nmi;
7359 u8 vector;
7360 bool idtv_info_valid;
7361
7362 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03007363
Avi Kivitycf393f72008-07-01 16:20:21 +03007364 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02007365 if (vmx->nmi_known_unmasked)
7366 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02007367 /*
7368 * Can't use vmx->exit_intr_info since we're not sure what
7369 * the exit reason is.
7370 */
7371 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03007372 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
7373 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
7374 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007375 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03007376 * Re-set bit "block by NMI" before VM entry if vmexit caused by
7377 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007378 * SDM 3: 23.2.2 (September 2008)
7379 * Bit 12 is undefined in any of the following cases:
7380 * If the VM exit sets the valid bit in the IDT-vectoring
7381 * information field.
7382 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03007383 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007384 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
7385 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03007386 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7387 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02007388 else
7389 vmx->nmi_known_unmasked =
7390 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
7391 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007392 } else if (unlikely(vmx->soft_vnmi_blocked))
7393 vmx->vnmi_blocked_time +=
7394 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03007395}
7396
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007397static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03007398 u32 idt_vectoring_info,
7399 int instr_len_field,
7400 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03007401{
Avi Kivity51aa01d2010-07-20 14:31:20 +03007402 u8 vector;
7403 int type;
7404 bool idtv_info_valid;
7405
7406 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03007407
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007408 vcpu->arch.nmi_injected = false;
7409 kvm_clear_exception_queue(vcpu);
7410 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007411
7412 if (!idtv_info_valid)
7413 return;
7414
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007415 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03007416
Avi Kivity668f6122008-07-02 09:28:55 +03007417 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
7418 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03007419
Gleb Natapov64a7ec02009-03-30 16:03:29 +03007420 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03007421 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007422 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03007423 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03007424 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03007425 * Clear bit "block by NMI" before VM entry if a NMI
7426 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03007427 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007428 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007429 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03007430 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007431 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007432 /* fall through */
7433 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03007434 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03007435 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03007436 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03007437 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03007438 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007439 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007440 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007441 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03007442 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03007443 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007444 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03007445 break;
7446 default:
7447 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03007448 }
Avi Kivitycf393f72008-07-01 16:20:21 +03007449}
7450
Avi Kivity83422e12010-07-20 14:43:23 +03007451static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
7452{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007453 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03007454 VM_EXIT_INSTRUCTION_LEN,
7455 IDT_VECTORING_ERROR_CODE);
7456}
7457
Avi Kivityb463a6f2010-07-20 15:06:17 +03007458static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
7459{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01007460 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007461 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
7462 VM_ENTRY_INSTRUCTION_LEN,
7463 VM_ENTRY_EXCEPTION_ERROR_CODE);
7464
7465 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
7466}
7467
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007468static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
7469{
7470 int i, nr_msrs;
7471 struct perf_guest_switch_msr *msrs;
7472
7473 msrs = perf_guest_get_msrs(&nr_msrs);
7474
7475 if (!msrs)
7476 return;
7477
7478 for (i = 0; i < nr_msrs; i++)
7479 if (msrs[i].host == msrs[i].guest)
7480 clear_atomic_switch_msr(vmx, msrs[i].msr);
7481 else
7482 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
7483 msrs[i].host);
7484}
7485
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08007486static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007487{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007488 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007489 unsigned long debugctlmsr;
Avi Kivity104f2262010-11-18 13:12:52 +02007490
7491 /* Record the guest's net vcpu time for enforced NMI injections. */
7492 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
7493 vmx->entry_time = ktime_get();
7494
7495 /* Don't enter VMX if guest state is invalid, let the exit handler
7496 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02007497 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02007498 return;
7499
Radim Krčmářa7653ec2014-08-21 18:08:07 +02007500 if (vmx->ple_window_dirty) {
7501 vmx->ple_window_dirty = false;
7502 vmcs_write32(PLE_WINDOW, vmx->ple_window);
7503 }
7504
Abel Gordon012f83c2013-04-18 14:39:25 +03007505 if (vmx->nested.sync_shadow_vmcs) {
7506 copy_vmcs12_to_shadow(vmx);
7507 vmx->nested.sync_shadow_vmcs = false;
7508 }
7509
Avi Kivity104f2262010-11-18 13:12:52 +02007510 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
7511 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
7512 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
7513 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
7514
7515 /* When single-stepping over STI and MOV SS, we must clear the
7516 * corresponding interruptibility bits in the guest state. Otherwise
7517 * vmentry fails as it then expects bit 14 (BS) in pending debug
7518 * exceptions being set, but that's not correct for the guest debugging
7519 * case. */
7520 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
7521 vmx_set_interrupt_shadow(vcpu, 0);
7522
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007523 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007524 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02007525
Nadav Har'Eld462b812011-05-24 15:26:10 +03007526 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02007527 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08007528 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007529 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
7530 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
7531 "push %%" _ASM_CX " \n\t"
7532 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03007533 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007534 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007535 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03007536 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007537 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007538 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
7539 "mov %%cr2, %%" _ASM_DX " \n\t"
7540 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007541 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007542 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007543 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007544 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02007545 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007546 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007547 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
7548 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
7549 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
7550 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
7551 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
7552 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007553#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007554 "mov %c[r8](%0), %%r8 \n\t"
7555 "mov %c[r9](%0), %%r9 \n\t"
7556 "mov %c[r10](%0), %%r10 \n\t"
7557 "mov %c[r11](%0), %%r11 \n\t"
7558 "mov %c[r12](%0), %%r12 \n\t"
7559 "mov %c[r13](%0), %%r13 \n\t"
7560 "mov %c[r14](%0), %%r14 \n\t"
7561 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007562#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007563 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03007564
Avi Kivity6aa8b732006-12-10 02:21:36 -08007565 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03007566 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007567 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007568 "jmp 2f \n\t"
7569 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
7570 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08007571 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007572 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02007573 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007574 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
7575 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
7576 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
7577 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
7578 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
7579 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
7580 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007581#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007582 "mov %%r8, %c[r8](%0) \n\t"
7583 "mov %%r9, %c[r9](%0) \n\t"
7584 "mov %%r10, %c[r10](%0) \n\t"
7585 "mov %%r11, %c[r11](%0) \n\t"
7586 "mov %%r12, %c[r12](%0) \n\t"
7587 "mov %%r13, %c[r13](%0) \n\t"
7588 "mov %%r14, %c[r14](%0) \n\t"
7589 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007590#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007591 "mov %%cr2, %%" _ASM_AX " \n\t"
7592 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03007593
Avi Kivityb188c81f2012-09-16 15:10:58 +03007594 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02007595 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007596 ".pushsection .rodata \n\t"
7597 ".global vmx_return \n\t"
7598 "vmx_return: " _ASM_PTR " 2b \n\t"
7599 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02007600 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03007601 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02007602 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03007603 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007604 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
7605 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
7606 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
7607 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
7608 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
7609 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
7610 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007611#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007612 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
7613 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
7614 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
7615 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
7616 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
7617 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
7618 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
7619 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08007620#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02007621 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
7622 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02007623 : "cc", "memory"
7624#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03007625 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007626 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007627#else
7628 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007629#endif
7630 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08007631
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007632 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
7633 if (debugctlmsr)
7634 update_debugctlmsr(debugctlmsr);
7635
Avi Kivityaa67f602012-08-01 16:48:03 +03007636#ifndef CONFIG_X86_64
7637 /*
7638 * The sysexit path does not restore ds/es, so we must set them to
7639 * a reasonable value ourselves.
7640 *
7641 * We can't defer this to vmx_load_host_state() since that function
7642 * may be executed in interrupt context, which saves and restore segments
7643 * around it, nullifying its effect.
7644 */
7645 loadsegment(ds, __USER_DS);
7646 loadsegment(es, __USER_DS);
7647#endif
7648
Avi Kivity6de4f3a2009-05-31 22:58:47 +03007649 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02007650 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007651 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03007652 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007653 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007654 vcpu->arch.regs_dirty = 0;
7655
Avi Kivity1155f762007-11-22 11:30:47 +02007656 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
7657
Nadav Har'Eld462b812011-05-24 15:26:10 +03007658 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02007659
Avi Kivity51aa01d2010-07-20 14:31:20 +03007660 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02007661 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03007662
Gleb Natapove0b890d2013-09-25 12:51:33 +03007663 /*
7664 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
7665 * we did not inject a still-pending event to L1 now because of
7666 * nested_run_pending, we need to re-enable this bit.
7667 */
7668 if (vmx->nested.nested_run_pending)
7669 kvm_make_request(KVM_REQ_EVENT, vcpu);
7670
7671 vmx->nested.nested_run_pending = 0;
7672
Avi Kivity51aa01d2010-07-20 14:31:20 +03007673 vmx_complete_atomic_exit(vmx);
7674 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03007675 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007676}
7677
Paolo Bonzini4fa77342014-07-17 12:25:16 +02007678static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
7679{
7680 struct vcpu_vmx *vmx = to_vmx(vcpu);
7681 int cpu;
7682
7683 if (vmx->loaded_vmcs == &vmx->vmcs01)
7684 return;
7685
7686 cpu = get_cpu();
7687 vmx->loaded_vmcs = &vmx->vmcs01;
7688 vmx_vcpu_put(vcpu);
7689 vmx_vcpu_load(vcpu, cpu);
7690 vcpu->cpu = cpu;
7691 put_cpu();
7692}
7693
Avi Kivity6aa8b732006-12-10 02:21:36 -08007694static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
7695{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007696 struct vcpu_vmx *vmx = to_vmx(vcpu);
7697
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007698 free_vpid(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02007699 leave_guest_mode(vcpu);
7700 vmx_load_vmcs01(vcpu);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02007701 free_nested(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02007702 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007703 kfree(vmx->guest_msrs);
7704 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10007705 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007706}
7707
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007708static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007709{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007710 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10007711 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03007712 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007713
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007714 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007715 return ERR_PTR(-ENOMEM);
7716
Sheng Yang2384d2b2008-01-17 15:14:33 +08007717 allocate_vpid(vmx);
7718
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007719 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
7720 if (err)
7721 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007722
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007723 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02007724 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
7725 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03007726
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007727 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007728 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007729 goto uninit_vcpu;
7730 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007731
Nadav Har'Eld462b812011-05-24 15:26:10 +03007732 vmx->loaded_vmcs = &vmx->vmcs01;
7733 vmx->loaded_vmcs->vmcs = alloc_vmcs();
7734 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007735 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03007736 if (!vmm_exclusive)
7737 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
7738 loaded_vmcs_init(vmx->loaded_vmcs);
7739 if (!vmm_exclusive)
7740 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007741
Avi Kivity15ad7142007-07-11 18:17:21 +03007742 cpu = get_cpu();
7743 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10007744 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10007745 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007746 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03007747 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007748 if (err)
7749 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007750 if (vm_need_virtualize_apic_accesses(kvm)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007751 err = alloc_apic_access_page(kvm);
7752 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02007753 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007754 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007755
Sheng Yangb927a3c2009-07-21 10:42:48 +08007756 if (enable_ept) {
7757 if (!kvm->arch.ept_identity_map_addr)
7758 kvm->arch.ept_identity_map_addr =
7759 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Gleb Natapov93ea5382011-02-21 12:07:59 +02007760 err = -ENOMEM;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007761 if (alloc_identity_pagetable(kvm) != 0)
7762 goto free_vmcs;
Gleb Natapov93ea5382011-02-21 12:07:59 +02007763 if (!init_rmode_identity_map(kvm))
7764 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08007765 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007766
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03007767 vmx->nested.current_vmptr = -1ull;
7768 vmx->nested.current_vmcs12 = NULL;
7769
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007770 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007771
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007772free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08007773 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007774free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007775 kfree(vmx->guest_msrs);
7776uninit_vcpu:
7777 kvm_vcpu_uninit(&vmx->vcpu);
7778free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007779 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10007780 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007781 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007782}
7783
Yang, Sheng002c7f72007-07-31 14:23:01 +03007784static void __init vmx_check_processor_compat(void *rtn)
7785{
7786 struct vmcs_config vmcs_conf;
7787
7788 *(int *)rtn = 0;
7789 if (setup_vmcs_config(&vmcs_conf) < 0)
7790 *(int *)rtn = -EIO;
7791 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
7792 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
7793 smp_processor_id());
7794 *(int *)rtn = -EIO;
7795 }
7796}
7797
Sheng Yang67253af2008-04-25 10:20:22 +08007798static int get_ept_level(void)
7799{
7800 return VMX_EPT_DEFAULT_GAW + 1;
7801}
7802
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007803static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08007804{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007805 u64 ret;
7806
Sheng Yang522c68c2009-04-27 20:35:43 +08007807 /* For VT-d and EPT combination
7808 * 1. MMIO: always map as UC
7809 * 2. EPT with VT-d:
7810 * a. VT-d without snooping control feature: can't guarantee the
7811 * result, try to trust guest.
7812 * b. VT-d with snooping control feature: snooping control feature of
7813 * VT-d engine can guarantee the cache correctness. Just set it
7814 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08007815 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08007816 * consistent with host MTRR
7817 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007818 if (is_mmio)
7819 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Alex Williamsone0f0bbc2013-10-30 11:02:30 -06007820 else if (kvm_arch_has_noncoherent_dma(vcpu->kvm))
Sheng Yang522c68c2009-04-27 20:35:43 +08007821 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
7822 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007823 else
Sheng Yang522c68c2009-04-27 20:35:43 +08007824 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08007825 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007826
7827 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08007828}
7829
Sheng Yang17cc3932010-01-05 19:02:27 +08007830static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02007831{
Sheng Yang878403b2010-01-05 19:02:29 +08007832 if (enable_ept && !cpu_has_vmx_ept_1g_page())
7833 return PT_DIRECTORY_LEVEL;
7834 else
7835 /* For shadow and EPT supported 1GB page */
7836 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02007837}
7838
Sheng Yang0e851882009-12-18 16:48:46 +08007839static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7840{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007841 struct kvm_cpuid_entry2 *best;
7842 struct vcpu_vmx *vmx = to_vmx(vcpu);
7843 u32 exec_control;
7844
7845 vmx->rdtscp_enabled = false;
7846 if (vmx_rdtscp_supported()) {
7847 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7848 if (exec_control & SECONDARY_EXEC_RDTSCP) {
7849 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
7850 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
7851 vmx->rdtscp_enabled = true;
7852 else {
7853 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7854 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7855 exec_control);
7856 }
7857 }
7858 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007859
Mao, Junjiead756a12012-07-02 01:18:48 +00007860 /* Exposing INVPCID only when PCID is exposed */
7861 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
7862 if (vmx_invpcid_supported() &&
Ren, Yongjie4f977042012-09-07 07:36:59 +00007863 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00007864 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007865 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00007866 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
7867 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7868 exec_control);
7869 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007870 if (cpu_has_secondary_exec_ctrls()) {
7871 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7872 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
7873 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7874 exec_control);
7875 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007876 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00007877 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00007878 }
Sheng Yang0e851882009-12-18 16:48:46 +08007879}
7880
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007881static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7882{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007883 if (func == 1 && nested)
7884 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007885}
7886
Yang Zhang25d92082013-08-06 12:00:32 +03007887static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
7888 struct x86_exception *fault)
7889{
Jan Kiszka533558b2014-01-04 18:47:20 +01007890 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7891 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03007892
7893 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01007894 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03007895 else
Jan Kiszka533558b2014-01-04 18:47:20 +01007896 exit_reason = EXIT_REASON_EPT_VIOLATION;
7897 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03007898 vmcs12->guest_physical_address = fault->address;
7899}
7900
Nadav Har'El155a97a2013-08-05 11:07:16 +03007901/* Callbacks for nested_ept_init_mmu_context: */
7902
7903static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
7904{
7905 /* return the page table to be shadowed - in our case, EPT12 */
7906 return get_vmcs12(vcpu)->ept_pointer;
7907}
7908
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02007909static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03007910{
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02007911 kvm_init_shadow_ept_mmu(vcpu, &vcpu->arch.mmu,
Nadav Har'El155a97a2013-08-05 11:07:16 +03007912 nested_vmx_ept_caps & VMX_EPT_EXECUTE_ONLY_BIT);
7913
7914 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
7915 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
7916 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
7917
7918 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03007919}
7920
7921static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
7922{
7923 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
7924}
7925
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03007926static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
7927 struct x86_exception *fault)
7928{
7929 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7930
7931 WARN_ON(!is_guest_mode(vcpu));
7932
7933 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
7934 if (vmcs12->exception_bitmap & (1u << PF_VECTOR))
Jan Kiszka533558b2014-01-04 18:47:20 +01007935 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
7936 vmcs_read32(VM_EXIT_INTR_INFO),
7937 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03007938 else
7939 kvm_inject_page_fault(vcpu, fault);
7940}
7941
Wanpeng Lia2bcba52014-08-21 19:46:49 +08007942static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
7943 struct vmcs12 *vmcs12)
7944{
7945 struct vcpu_vmx *vmx = to_vmx(vcpu);
7946
7947 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007948 /* TODO: Also verify bits beyond physical address width are 0 */
Wanpeng Lia2bcba52014-08-21 19:46:49 +08007949 if (!PAGE_ALIGNED(vmcs12->apic_access_addr))
Wanpeng Lia2bcba52014-08-21 19:46:49 +08007950 return false;
7951
7952 /*
7953 * Translate L1 physical address to host physical
7954 * address for vmcs02. Keep the page pinned, so this
7955 * physical address remains valid. We keep a reference
7956 * to it so we can release it later.
7957 */
7958 if (vmx->nested.apic_access_page) /* shouldn't happen */
7959 nested_release_page(vmx->nested.apic_access_page);
7960 vmx->nested.apic_access_page =
7961 nested_get_page(vcpu, vmcs12->apic_access_addr);
7962 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007963
7964 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
7965 /* TODO: Also verify bits beyond physical address width are 0 */
7966 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr))
7967 return false;
7968
7969 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
7970 nested_release_page(vmx->nested.virtual_apic_page);
7971 vmx->nested.virtual_apic_page =
7972 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
7973
7974 /*
7975 * Failing the vm entry is _not_ what the processor does
7976 * but it's basically the only possibility we have.
7977 * We could still enter the guest if CR8 load exits are
7978 * enabled, CR8 store exits are enabled, and virtualize APIC
7979 * access is disabled; in this case the processor would never
7980 * use the TPR shadow and we could simply clear the bit from
7981 * the execution control. But such a configuration is useless,
7982 * so let's keep the code simple.
7983 */
7984 if (!vmx->nested.virtual_apic_page)
7985 return false;
7986 }
7987
Wanpeng Lia2bcba52014-08-21 19:46:49 +08007988 return true;
7989}
7990
Jan Kiszkaf4124502014-03-07 20:03:13 +01007991static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
7992{
7993 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
7994 struct vcpu_vmx *vmx = to_vmx(vcpu);
7995
7996 if (vcpu->arch.virtual_tsc_khz == 0)
7997 return;
7998
7999 /* Make sure short timeouts reliably trigger an immediate vmexit.
8000 * hrtimer_start does not guarantee this. */
8001 if (preemption_timeout <= 1) {
8002 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
8003 return;
8004 }
8005
8006 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
8007 preemption_timeout *= 1000000;
8008 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
8009 hrtimer_start(&vmx->nested.preemption_timer,
8010 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
8011}
8012
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008013/*
8014 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
8015 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
8016 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
8017 * guest in a way that will both be appropriate to L1's requests, and our
8018 * needs. In addition to modifying the active vmcs (which is vmcs02), this
8019 * function also has additional necessary side-effects, like setting various
8020 * vcpu->arch fields.
8021 */
8022static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
8023{
8024 struct vcpu_vmx *vmx = to_vmx(vcpu);
8025 u32 exec_control;
8026
8027 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
8028 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
8029 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
8030 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
8031 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
8032 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
8033 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
8034 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
8035 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
8036 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
8037 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
8038 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
8039 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
8040 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
8041 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
8042 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
8043 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
8044 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
8045 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
8046 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
8047 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
8048 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
8049 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
8050 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
8051 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
8052 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
8053 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
8054 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
8055 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
8056 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
8057 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
8058 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
8059 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
8060 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
8061 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
8062 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
8063
Jan Kiszka2996fca2014-06-16 13:59:43 +02008064 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
8065 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
8066 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
8067 } else {
8068 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
8069 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
8070 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008071 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
8072 vmcs12->vm_entry_intr_info_field);
8073 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
8074 vmcs12->vm_entry_exception_error_code);
8075 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
8076 vmcs12->vm_entry_instruction_len);
8077 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
8078 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008079 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03008080 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008081 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
8082 vmcs12->guest_pending_dbg_exceptions);
8083 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
8084 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
8085
8086 vmcs_write64(VMCS_LINK_POINTER, -1ull);
8087
Jan Kiszkaf4124502014-03-07 20:03:13 +01008088 exec_control = vmcs12->pin_based_vm_exec_control;
8089 exec_control |= vmcs_config.pin_based_exec_ctrl;
Paolo Bonzini696dfd92014-05-07 11:20:54 +02008090 exec_control &= ~(PIN_BASED_VMX_PREEMPTION_TIMER |
8091 PIN_BASED_POSTED_INTR);
Jan Kiszkaf4124502014-03-07 20:03:13 +01008092 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008093
Jan Kiszkaf4124502014-03-07 20:03:13 +01008094 vmx->nested.preemption_timer_expired = false;
8095 if (nested_cpu_has_preemption_timer(vmcs12))
8096 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01008097
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008098 /*
8099 * Whether page-faults are trapped is determined by a combination of
8100 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
8101 * If enable_ept, L0 doesn't care about page faults and we should
8102 * set all of these to L1's desires. However, if !enable_ept, L0 does
8103 * care about (at least some) page faults, and because it is not easy
8104 * (if at all possible?) to merge L0 and L1's desires, we simply ask
8105 * to exit on each and every L2 page fault. This is done by setting
8106 * MASK=MATCH=0 and (see below) EB.PF=1.
8107 * Note that below we don't need special code to set EB.PF beyond the
8108 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
8109 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
8110 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
8111 *
8112 * A problem with this approach (when !enable_ept) is that L1 may be
8113 * injected with more page faults than it asked for. This could have
8114 * caused problems, but in practice existing hypervisors don't care.
8115 * To fix this, we will need to emulate the PFEC checking (on the L1
8116 * page tables), using walk_addr(), when injecting PFs to L1.
8117 */
8118 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
8119 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
8120 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
8121 enable_ept ? vmcs12->page_fault_error_code_match : 0);
8122
8123 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01008124 exec_control = vmx_secondary_exec_control(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008125 if (!vmx->rdtscp_enabled)
8126 exec_control &= ~SECONDARY_EXEC_RDTSCP;
8127 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02008128 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
8129 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
8130 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008131 if (nested_cpu_has(vmcs12,
8132 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
8133 exec_control |= vmcs12->secondary_vm_exec_control;
8134
8135 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
8136 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008137 * If translation failed, no matter: This feature asks
8138 * to exit when accessing the given address, and if it
8139 * can never be accessed, this feature won't do
8140 * anything anyway.
8141 */
8142 if (!vmx->nested.apic_access_page)
8143 exec_control &=
8144 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8145 else
8146 vmcs_write64(APIC_ACCESS_ADDR,
8147 page_to_phys(vmx->nested.apic_access_page));
Jan Kiszkaca3f2572013-12-16 12:55:46 +01008148 } else if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm)) {
8149 exec_control |=
8150 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8151 vmcs_write64(APIC_ACCESS_ADDR,
8152 page_to_phys(vcpu->kvm->arch.apic_access_page));
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008153 }
8154
8155 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
8156 }
8157
8158
8159 /*
8160 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
8161 * Some constant fields are set here by vmx_set_constant_host_state().
8162 * Other fields are different per CPU, and will be set later when
8163 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
8164 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08008165 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008166
8167 /*
8168 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
8169 * entry, but only if the current (host) sp changed from the value
8170 * we wrote last (vmx->host_rsp). This cache is no longer relevant
8171 * if we switch vmcs, and rather than hold a separate cache per vmcs,
8172 * here we just force the write to happen on entry.
8173 */
8174 vmx->host_rsp = 0;
8175
8176 exec_control = vmx_exec_control(vmx); /* L0's desires */
8177 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
8178 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
8179 exec_control &= ~CPU_BASED_TPR_SHADOW;
8180 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008181
8182 if (exec_control & CPU_BASED_TPR_SHADOW) {
8183 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
8184 page_to_phys(vmx->nested.virtual_apic_page));
8185 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
8186 }
8187
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008188 /*
8189 * Merging of IO and MSR bitmaps not currently supported.
8190 * Rather, exit every time.
8191 */
8192 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
8193 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
8194 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
8195
8196 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
8197
8198 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
8199 * bitwise-or of what L1 wants to trap for L2, and what we want to
8200 * trap. Note that CR0.TS also needs updating - we do this later.
8201 */
8202 update_exception_bitmap(vcpu);
8203 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
8204 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
8205
Nadav Har'El8049d652013-08-05 11:07:06 +03008206 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
8207 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
8208 * bits are further modified by vmx_set_efer() below.
8209 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01008210 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03008211
8212 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
8213 * emulated by vmx_set_efer(), below.
8214 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02008215 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03008216 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
8217 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008218 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
8219
Jan Kiszka44811c02013-08-04 17:17:27 +02008220 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008221 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02008222 vcpu->arch.pat = vmcs12->guest_ia32_pat;
8223 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008224 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
8225
8226
8227 set_cr4_guest_host_mask(vmx);
8228
Paolo Bonzini36be0b92014-02-24 12:30:04 +01008229 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
8230 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
8231
Nadav Har'El27fc51b2011-08-02 15:54:52 +03008232 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
8233 vmcs_write64(TSC_OFFSET,
8234 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
8235 else
8236 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008237
8238 if (enable_vpid) {
8239 /*
8240 * Trivially support vpid by letting L2s share their parent
8241 * L1's vpid. TODO: move to a more elaborate solution, giving
8242 * each L2 its own vpid and exposing the vpid feature to L1.
8243 */
8244 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
8245 vmx_flush_tlb(vcpu);
8246 }
8247
Nadav Har'El155a97a2013-08-05 11:07:16 +03008248 if (nested_cpu_has_ept(vmcs12)) {
8249 kvm_mmu_unload(vcpu);
8250 nested_ept_init_mmu_context(vcpu);
8251 }
8252
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008253 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
8254 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02008255 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008256 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
8257 else
8258 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
8259 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
8260 vmx_set_efer(vcpu, vcpu->arch.efer);
8261
8262 /*
8263 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
8264 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
8265 * The CR0_READ_SHADOW is what L2 should have expected to read given
8266 * the specifications by L1; It's not enough to take
8267 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
8268 * have more bits than L1 expected.
8269 */
8270 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
8271 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
8272
8273 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
8274 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
8275
8276 /* shadow page tables on either EPT or shadow page tables */
8277 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
8278 kvm_mmu_reset_context(vcpu);
8279
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008280 if (!enable_ept)
8281 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
8282
Nadav Har'El3633cfc2013-08-05 11:07:07 +03008283 /*
8284 * L1 may access the L2's PDPTR, so save them to construct vmcs12
8285 */
8286 if (enable_ept) {
8287 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
8288 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
8289 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
8290 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
8291 }
8292
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03008293 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
8294 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
8295}
8296
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008297/*
8298 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
8299 * for running an L2 nested guest.
8300 */
8301static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
8302{
8303 struct vmcs12 *vmcs12;
8304 struct vcpu_vmx *vmx = to_vmx(vcpu);
8305 int cpu;
8306 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02008307 bool ia32e;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008308
8309 if (!nested_vmx_check_permission(vcpu) ||
8310 !nested_vmx_check_vmcs12(vcpu))
8311 return 1;
8312
8313 skip_emulated_instruction(vcpu);
8314 vmcs12 = get_vmcs12(vcpu);
8315
Abel Gordon012f83c2013-04-18 14:39:25 +03008316 if (enable_shadow_vmcs)
8317 copy_shadow_to_vmcs12(vmx);
8318
Nadav Har'El7c177932011-05-25 23:12:04 +03008319 /*
8320 * The nested entry process starts with enforcing various prerequisites
8321 * on vmcs12 as required by the Intel SDM, and act appropriately when
8322 * they fail: As the SDM explains, some conditions should cause the
8323 * instruction to fail, while others will cause the instruction to seem
8324 * to succeed, but return an EXIT_REASON_INVALID_STATE.
8325 * To speed up the normal (success) code path, we should avoid checking
8326 * for misconfigurations which will anyway be caught by the processor
8327 * when using the merged vmcs02.
8328 */
8329 if (vmcs12->launch_state == launch) {
8330 nested_vmx_failValid(vcpu,
8331 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
8332 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
8333 return 1;
8334 }
8335
Jan Kiszka6dfacad2013-12-04 08:58:54 +01008336 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
8337 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +02008338 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8339 return 1;
8340 }
8341
Nadav Har'El7c177932011-05-25 23:12:04 +03008342 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02008343 !PAGE_ALIGNED(vmcs12->msr_bitmap)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03008344 /*TODO: Also verify bits beyond physical address width are 0*/
8345 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8346 return 1;
8347 }
8348
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008349 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03008350 /*TODO: Also verify bits beyond physical address width are 0*/
8351 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8352 return 1;
8353 }
8354
8355 if (vmcs12->vm_entry_msr_load_count > 0 ||
8356 vmcs12->vm_exit_msr_load_count > 0 ||
8357 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02008358 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
8359 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03008360 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8361 return 1;
8362 }
8363
8364 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02008365 nested_vmx_true_procbased_ctls_low,
8366 nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03008367 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
8368 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
8369 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
8370 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
8371 !vmx_control_verify(vmcs12->vm_exit_controls,
Jan Kiszka2996fca2014-06-16 13:59:43 +02008372 nested_vmx_true_exit_ctls_low,
8373 nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03008374 !vmx_control_verify(vmcs12->vm_entry_controls,
Jan Kiszka2996fca2014-06-16 13:59:43 +02008375 nested_vmx_true_entry_ctls_low,
8376 nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +03008377 {
8378 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
8379 return 1;
8380 }
8381
8382 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
8383 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
8384 nested_vmx_failValid(vcpu,
8385 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
8386 return 1;
8387 }
8388
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02008389 if (!nested_cr0_valid(vmcs12, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03008390 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
8391 nested_vmx_entry_failure(vcpu, vmcs12,
8392 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8393 return 1;
8394 }
8395 if (vmcs12->vmcs_link_pointer != -1ull) {
8396 nested_vmx_entry_failure(vcpu, vmcs12,
8397 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
8398 return 1;
8399 }
8400
8401 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02008402 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02008403 * are performed on the field for the IA32_EFER MSR:
8404 * - Bits reserved in the IA32_EFER MSR must be 0.
8405 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
8406 * the IA-32e mode guest VM-exit control. It must also be identical
8407 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
8408 * CR0.PG) is 1.
8409 */
8410 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
8411 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
8412 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
8413 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
8414 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
8415 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
8416 nested_vmx_entry_failure(vcpu, vmcs12,
8417 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8418 return 1;
8419 }
8420 }
8421
8422 /*
8423 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
8424 * IA32_EFER MSR must be 0 in the field for that register. In addition,
8425 * the values of the LMA and LME bits in the field must each be that of
8426 * the host address-space size VM-exit control.
8427 */
8428 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
8429 ia32e = (vmcs12->vm_exit_controls &
8430 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
8431 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
8432 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
8433 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
8434 nested_vmx_entry_failure(vcpu, vmcs12,
8435 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
8436 return 1;
8437 }
8438 }
8439
8440 /*
Nadav Har'El7c177932011-05-25 23:12:04 +03008441 * We're finally done with prerequisite checking, and can start with
8442 * the nested entry.
8443 */
8444
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008445 vmcs02 = nested_get_current_vmcs02(vmx);
8446 if (!vmcs02)
8447 return -ENOMEM;
8448
8449 enter_guest_mode(vcpu);
8450
8451 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
8452
Jan Kiszka2996fca2014-06-16 13:59:43 +02008453 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
8454 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
8455
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008456 cpu = get_cpu();
8457 vmx->loaded_vmcs = vmcs02;
8458 vmx_vcpu_put(vcpu);
8459 vmx_vcpu_load(vcpu, cpu);
8460 vcpu->cpu = cpu;
8461 put_cpu();
8462
Jan Kiszka36c3cc42013-02-23 22:35:37 +01008463 vmx_segment_cache_clear(vmx);
8464
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008465 vmcs12->launch_state = 1;
8466
8467 prepare_vmcs02(vcpu, vmcs12);
8468
Jan Kiszka6dfacad2013-12-04 08:58:54 +01008469 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
8470 return kvm_emulate_halt(vcpu);
8471
Jan Kiszka7af40ad32014-01-04 18:47:23 +01008472 vmx->nested.nested_run_pending = 1;
8473
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03008474 /*
8475 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
8476 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
8477 * returned as far as L1 is concerned. It will only return (and set
8478 * the success flag) when L2 exits (see nested_vmx_vmexit()).
8479 */
8480 return 1;
8481}
8482
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008483/*
8484 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
8485 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
8486 * This function returns the new value we should put in vmcs12.guest_cr0.
8487 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
8488 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
8489 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
8490 * didn't trap the bit, because if L1 did, so would L0).
8491 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
8492 * been modified by L2, and L1 knows it. So just leave the old value of
8493 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
8494 * isn't relevant, because if L0 traps this bit it can set it to anything.
8495 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
8496 * changed these bits, and therefore they need to be updated, but L0
8497 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
8498 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
8499 */
8500static inline unsigned long
8501vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
8502{
8503 return
8504 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
8505 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
8506 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
8507 vcpu->arch.cr0_guest_owned_bits));
8508}
8509
8510static inline unsigned long
8511vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
8512{
8513 return
8514 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
8515 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
8516 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
8517 vcpu->arch.cr4_guest_owned_bits));
8518}
8519
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008520static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
8521 struct vmcs12 *vmcs12)
8522{
8523 u32 idt_vectoring;
8524 unsigned int nr;
8525
Gleb Natapov851eb6672013-09-25 12:51:34 +03008526 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008527 nr = vcpu->arch.exception.nr;
8528 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
8529
8530 if (kvm_exception_is_soft(nr)) {
8531 vmcs12->vm_exit_instruction_len =
8532 vcpu->arch.event_exit_inst_len;
8533 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
8534 } else
8535 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
8536
8537 if (vcpu->arch.exception.has_error_code) {
8538 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
8539 vmcs12->idt_vectoring_error_code =
8540 vcpu->arch.exception.error_code;
8541 }
8542
8543 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +01008544 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008545 vmcs12->idt_vectoring_info_field =
8546 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
8547 } else if (vcpu->arch.interrupt.pending) {
8548 nr = vcpu->arch.interrupt.nr;
8549 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
8550
8551 if (vcpu->arch.interrupt.soft) {
8552 idt_vectoring |= INTR_TYPE_SOFT_INTR;
8553 vmcs12->vm_entry_instruction_len =
8554 vcpu->arch.event_exit_inst_len;
8555 } else
8556 idt_vectoring |= INTR_TYPE_EXT_INTR;
8557
8558 vmcs12->idt_vectoring_info_field = idt_vectoring;
8559 }
8560}
8561
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008562static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
8563{
8564 struct vcpu_vmx *vmx = to_vmx(vcpu);
8565
Jan Kiszkaf4124502014-03-07 20:03:13 +01008566 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
8567 vmx->nested.preemption_timer_expired) {
8568 if (vmx->nested.nested_run_pending)
8569 return -EBUSY;
8570 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
8571 return 0;
8572 }
8573
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008574 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +01008575 if (vmx->nested.nested_run_pending ||
8576 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008577 return -EBUSY;
8578 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
8579 NMI_VECTOR | INTR_TYPE_NMI_INTR |
8580 INTR_INFO_VALID_MASK, 0);
8581 /*
8582 * The NMI-triggered VM exit counts as injection:
8583 * clear this one and block further NMIs.
8584 */
8585 vcpu->arch.nmi_pending = 0;
8586 vmx_set_nmi_mask(vcpu, true);
8587 return 0;
8588 }
8589
8590 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
8591 nested_exit_on_intr(vcpu)) {
8592 if (vmx->nested.nested_run_pending)
8593 return -EBUSY;
8594 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
8595 }
8596
8597 return 0;
8598}
8599
Jan Kiszkaf4124502014-03-07 20:03:13 +01008600static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
8601{
8602 ktime_t remaining =
8603 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
8604 u64 value;
8605
8606 if (ktime_to_ns(remaining) <= 0)
8607 return 0;
8608
8609 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
8610 do_div(value, 1000000);
8611 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
8612}
8613
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008614/*
8615 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
8616 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
8617 * and this function updates it to reflect the changes to the guest state while
8618 * L2 was running (and perhaps made some exits which were handled directly by L0
8619 * without going back to L1), and to reflect the exit reason.
8620 * Note that we do not have to copy here all VMCS fields, just those that
8621 * could have changed by the L2 guest or the exit - i.e., the guest-state and
8622 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
8623 * which already writes to vmcs12 directly.
8624 */
Jan Kiszka533558b2014-01-04 18:47:20 +01008625static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
8626 u32 exit_reason, u32 exit_intr_info,
8627 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008628{
8629 /* update guest state fields: */
8630 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
8631 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
8632
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008633 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
8634 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
8635 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
8636
8637 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
8638 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
8639 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
8640 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
8641 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
8642 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
8643 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
8644 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
8645 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
8646 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
8647 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
8648 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
8649 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
8650 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
8651 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
8652 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
8653 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
8654 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
8655 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
8656 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
8657 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
8658 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
8659 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
8660 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
8661 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
8662 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
8663 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
8664 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
8665 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
8666 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
8667 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
8668 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
8669 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
8670 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
8671 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
8672 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
8673
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008674 vmcs12->guest_interruptibility_info =
8675 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
8676 vmcs12->guest_pending_dbg_exceptions =
8677 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +01008678 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
8679 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
8680 else
8681 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008682
Jan Kiszkaf4124502014-03-07 20:03:13 +01008683 if (nested_cpu_has_preemption_timer(vmcs12)) {
8684 if (vmcs12->vm_exit_controls &
8685 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
8686 vmcs12->vmx_preemption_timer_value =
8687 vmx_get_preemption_timer_value(vcpu);
8688 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
8689 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +08008690
Nadav Har'El3633cfc2013-08-05 11:07:07 +03008691 /*
8692 * In some cases (usually, nested EPT), L2 is allowed to change its
8693 * own CR3 without exiting. If it has changed it, we must keep it.
8694 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
8695 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
8696 *
8697 * Additionally, restore L2's PDPTR to vmcs12.
8698 */
8699 if (enable_ept) {
8700 vmcs12->guest_cr3 = vmcs_read64(GUEST_CR3);
8701 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
8702 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
8703 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
8704 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
8705 }
8706
Jan Kiszkac18911a2013-03-13 16:06:41 +01008707 vmcs12->vm_entry_controls =
8708 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +02008709 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +01008710
Jan Kiszka2996fca2014-06-16 13:59:43 +02008711 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
8712 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
8713 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
8714 }
8715
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008716 /* TODO: These cannot have changed unless we have MSR bitmaps and
8717 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +02008718 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008719 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +02008720 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
8721 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008722 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
8723 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
8724 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01008725 if (vmx_mpx_supported())
8726 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008727
8728 /* update exit information fields: */
8729
Jan Kiszka533558b2014-01-04 18:47:20 +01008730 vmcs12->vm_exit_reason = exit_reason;
8731 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008732
Jan Kiszka533558b2014-01-04 18:47:20 +01008733 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +02008734 if ((vmcs12->vm_exit_intr_info &
8735 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
8736 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
8737 vmcs12->vm_exit_intr_error_code =
8738 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008739 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008740 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
8741 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
8742
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008743 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
8744 /* vm_entry_intr_info_field is cleared on exit. Emulate this
8745 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008746 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008747
8748 /*
8749 * Transfer the event that L0 or L1 may wanted to inject into
8750 * L2 to IDT_VECTORING_INFO_FIELD.
8751 */
8752 vmcs12_save_pending_event(vcpu, vmcs12);
8753 }
8754
8755 /*
8756 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
8757 * preserved above and would only end up incorrectly in L1.
8758 */
8759 vcpu->arch.nmi_injected = false;
8760 kvm_clear_exception_queue(vcpu);
8761 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008762}
8763
8764/*
8765 * A part of what we need to when the nested L2 guest exits and we want to
8766 * run its L1 parent, is to reset L1's guest state to the host state specified
8767 * in vmcs12.
8768 * This function is to be called not only on normal nested exit, but also on
8769 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
8770 * Failures During or After Loading Guest State").
8771 * This function should be called when the active VMCS is L1's (vmcs01).
8772 */
Jan Kiszka733568f2013-02-23 15:07:47 +01008773static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
8774 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008775{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008776 struct kvm_segment seg;
8777
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008778 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
8779 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02008780 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008781 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
8782 else
8783 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
8784 vmx_set_efer(vcpu, vcpu->arch.efer);
8785
8786 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
8787 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -07008788 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008789 /*
8790 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
8791 * actually changed, because it depends on the current state of
8792 * fpu_active (which may have changed).
8793 * Note that vmx_set_cr0 refers to efer set above.
8794 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +02008795 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008796 /*
8797 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
8798 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
8799 * but we also need to update cr0_guest_host_mask and exception_bitmap.
8800 */
8801 update_exception_bitmap(vcpu);
8802 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
8803 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
8804
8805 /*
8806 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
8807 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
8808 */
8809 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
8810 kvm_set_cr4(vcpu, vmcs12->host_cr4);
8811
Jan Kiszka29bf08f2013-12-28 16:31:52 +01008812 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +03008813
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008814 kvm_set_cr3(vcpu, vmcs12->host_cr3);
8815 kvm_mmu_reset_context(vcpu);
8816
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008817 if (!enable_ept)
8818 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
8819
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008820 if (enable_vpid) {
8821 /*
8822 * Trivially support vpid by letting L2s share their parent
8823 * L1's vpid. TODO: move to a more elaborate solution, giving
8824 * each L2 its own vpid and exposing the vpid feature to L1.
8825 */
8826 vmx_flush_tlb(vcpu);
8827 }
8828
8829
8830 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
8831 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
8832 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
8833 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
8834 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008835
Paolo Bonzini36be0b92014-02-24 12:30:04 +01008836 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
8837 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
8838 vmcs_write64(GUEST_BNDCFGS, 0);
8839
Jan Kiszka44811c02013-08-04 17:17:27 +02008840 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008841 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02008842 vcpu->arch.pat = vmcs12->host_ia32_pat;
8843 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008844 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
8845 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
8846 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008847
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008848 /* Set L1 segment info according to Intel SDM
8849 27.5.2 Loading Host Segment and Descriptor-Table Registers */
8850 seg = (struct kvm_segment) {
8851 .base = 0,
8852 .limit = 0xFFFFFFFF,
8853 .selector = vmcs12->host_cs_selector,
8854 .type = 11,
8855 .present = 1,
8856 .s = 1,
8857 .g = 1
8858 };
8859 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
8860 seg.l = 1;
8861 else
8862 seg.db = 1;
8863 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
8864 seg = (struct kvm_segment) {
8865 .base = 0,
8866 .limit = 0xFFFFFFFF,
8867 .type = 3,
8868 .present = 1,
8869 .s = 1,
8870 .db = 1,
8871 .g = 1
8872 };
8873 seg.selector = vmcs12->host_ds_selector;
8874 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
8875 seg.selector = vmcs12->host_es_selector;
8876 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
8877 seg.selector = vmcs12->host_ss_selector;
8878 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
8879 seg.selector = vmcs12->host_fs_selector;
8880 seg.base = vmcs12->host_fs_base;
8881 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
8882 seg.selector = vmcs12->host_gs_selector;
8883 seg.base = vmcs12->host_gs_base;
8884 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
8885 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +03008886 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08008887 .limit = 0x67,
8888 .selector = vmcs12->host_tr_selector,
8889 .type = 11,
8890 .present = 1
8891 };
8892 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
8893
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008894 kvm_set_dr(vcpu, 7, 0x400);
8895 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008896}
8897
8898/*
8899 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
8900 * and modify vmcs12 to make it see what it would expect to see there if
8901 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
8902 */
Jan Kiszka533558b2014-01-04 18:47:20 +01008903static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
8904 u32 exit_intr_info,
8905 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008906{
8907 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008908 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8909
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008910 /* trying to cancel vmlaunch/vmresume is a bug */
8911 WARN_ON_ONCE(vmx->nested.nested_run_pending);
8912
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008913 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +01008914 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
8915 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008916
Wanpeng Lif3380ca2014-08-05 12:42:23 +08008917 vmx_load_vmcs01(vcpu);
8918
Bandan Das77b0f5d2014-04-19 18:17:45 -04008919 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
8920 && nested_exit_intr_ack_set(vcpu)) {
8921 int irq = kvm_cpu_get_interrupt(vcpu);
8922 WARN_ON(irq < 0);
8923 vmcs12->vm_exit_intr_info = irq |
8924 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
8925 }
8926
Jan Kiszka542060e2014-01-04 18:47:21 +01008927 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
8928 vmcs12->exit_qualification,
8929 vmcs12->idt_vectoring_info_field,
8930 vmcs12->vm_exit_intr_info,
8931 vmcs12->vm_exit_intr_error_code,
8932 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008933
Gleb Natapov2961e8762013-11-25 15:37:13 +02008934 vm_entry_controls_init(vmx, vmcs_read32(VM_ENTRY_CONTROLS));
8935 vm_exit_controls_init(vmx, vmcs_read32(VM_EXIT_CONTROLS));
Jan Kiszka36c3cc42013-02-23 22:35:37 +01008936 vmx_segment_cache_clear(vmx);
8937
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008938 /* if no vmcs02 cache requested, remove the one we used */
8939 if (VMCS02_POOL_SIZE == 0)
8940 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
8941
8942 load_vmcs12_host_state(vcpu, vmcs12);
8943
Nadav Har'El27fc51b2011-08-02 15:54:52 +03008944 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008945 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
8946
8947 /* This is needed for same reason as it was needed in prepare_vmcs02 */
8948 vmx->host_rsp = 0;
8949
8950 /* Unpin physical memory we referred to in vmcs02 */
8951 if (vmx->nested.apic_access_page) {
8952 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02008953 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008954 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008955 if (vmx->nested.virtual_apic_page) {
8956 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02008957 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008958 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008959
8960 /*
8961 * Exiting from L2 to L1, we're now back to L1 which thinks it just
8962 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
8963 * success or failure flag accordingly.
8964 */
8965 if (unlikely(vmx->fail)) {
8966 vmx->fail = 0;
8967 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
8968 } else
8969 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03008970 if (enable_shadow_vmcs)
8971 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +01008972
8973 /* in case we halted in L2 */
8974 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008975}
8976
Nadav Har'El7c177932011-05-25 23:12:04 +03008977/*
Jan Kiszka42124922014-01-04 18:47:19 +01008978 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
8979 */
8980static void vmx_leave_nested(struct kvm_vcpu *vcpu)
8981{
8982 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +01008983 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +01008984 free_nested(to_vmx(vcpu));
8985}
8986
8987/*
Nadav Har'El7c177932011-05-25 23:12:04 +03008988 * L1's failure to enter L2 is a subset of a normal exit, as explained in
8989 * 23.7 "VM-entry failures during or after loading guest state" (this also
8990 * lists the acceptable exit-reason and exit-qualification parameters).
8991 * It should only be called before L2 actually succeeded to run, and when
8992 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
8993 */
8994static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
8995 struct vmcs12 *vmcs12,
8996 u32 reason, unsigned long qualification)
8997{
8998 load_vmcs12_host_state(vcpu, vmcs12);
8999 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
9000 vmcs12->exit_qualification = qualification;
9001 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03009002 if (enable_shadow_vmcs)
9003 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +03009004}
9005
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02009006static int vmx_check_intercept(struct kvm_vcpu *vcpu,
9007 struct x86_instruction_info *info,
9008 enum x86_intercept_stage stage)
9009{
9010 return X86EMUL_CONTINUE;
9011}
9012
Paolo Bonzini48d89b92014-08-26 13:27:46 +02009013static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +02009014{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02009015 if (ple_gap)
9016 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +02009017}
9018
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03009019static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08009020 .cpu_has_kvm_support = cpu_has_kvm_support,
9021 .disabled_by_bios = vmx_disabled_by_bios,
9022 .hardware_setup = hardware_setup,
9023 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03009024 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009025 .hardware_enable = hardware_enable,
9026 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08009027 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009028
9029 .vcpu_create = vmx_create_vcpu,
9030 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03009031 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009032
Avi Kivity04d2cc72007-09-10 18:10:54 +03009033 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009034 .vcpu_load = vmx_vcpu_load,
9035 .vcpu_put = vmx_vcpu_put,
9036
Jan Kiszkac8639012012-09-21 05:42:55 +02009037 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009038 .get_msr = vmx_get_msr,
9039 .set_msr = vmx_set_msr,
9040 .get_segment_base = vmx_get_segment_base,
9041 .get_segment = vmx_get_segment,
9042 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02009043 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009044 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02009045 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02009046 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03009047 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009048 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009049 .set_cr3 = vmx_set_cr3,
9050 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009051 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009052 .get_idt = vmx_get_idt,
9053 .set_idt = vmx_set_idt,
9054 .get_gdt = vmx_get_gdt,
9055 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01009056 .get_dr6 = vmx_get_dr6,
9057 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +03009058 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +01009059 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03009060 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009061 .get_rflags = vmx_get_rflags,
9062 .set_rflags = vmx_set_rflags,
Avi Kivity02daab22009-12-30 12:40:26 +02009063 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009064
9065 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009066
Avi Kivity6aa8b732006-12-10 02:21:36 -08009067 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02009068 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009069 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04009070 .set_interrupt_shadow = vmx_set_interrupt_shadow,
9071 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02009072 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03009073 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009074 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02009075 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03009076 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02009077 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009078 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01009079 .get_nmi_mask = vmx_get_nmi_mask,
9080 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009081 .enable_nmi_window = enable_nmi_window,
9082 .enable_irq_window = enable_irq_window,
9083 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +08009084 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Yang Zhangc7c9c562013-01-25 10:18:51 +08009085 .vm_has_apicv = vmx_vm_has_apicv,
9086 .load_eoi_exitmap = vmx_load_eoi_exitmap,
9087 .hwapic_irr_update = vmx_hwapic_irr_update,
9088 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +08009089 .sync_pir_to_irr = vmx_sync_pir_to_irr,
9090 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03009091
Izik Eiduscbc94022007-10-25 00:29:55 +02009092 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08009093 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009094 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03009095
Avi Kivity586f9602010-11-18 13:09:54 +02009096 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02009097
Sheng Yang17cc3932010-01-05 19:02:27 +08009098 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08009099
9100 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009101
9102 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00009103 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009104
9105 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08009106
9107 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10009108
Joerg Roedel4051b182011-03-25 09:44:49 +01009109 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -08009110 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -10009111 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10009112 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01009113 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03009114 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02009115
9116 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02009117
9118 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +08009119 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +00009120 .mpx_supported = vmx_mpx_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009121
9122 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +02009123
9124 .sched_in = vmx_sched_in,
Avi Kivity6aa8b732006-12-10 02:21:36 -08009125};
9126
9127static int __init vmx_init(void)
9128{
Yang Zhang8d146952013-01-25 10:18:50 +08009129 int r, i, msr;
Avi Kivity26bb0982009-09-07 11:14:12 +03009130
9131 rdmsrl_safe(MSR_EFER, &host_efer);
9132
Paolo Bonzini03916db2014-07-24 14:21:57 +02009133 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03009134 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03009135
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009136 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03009137 if (!vmx_io_bitmap_a)
9138 return -ENOMEM;
9139
Guo Chao2106a542012-06-15 11:31:56 +08009140 r = -ENOMEM;
9141
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009142 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08009143 if (!vmx_io_bitmap_b)
He, Qingfdef3ad2007-04-30 09:45:24 +03009144 goto out;
He, Qingfdef3ad2007-04-30 09:45:24 +03009145
Avi Kivity58972972009-02-24 22:26:47 +02009146 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08009147 if (!vmx_msr_bitmap_legacy)
Sheng Yang25c5f222008-03-28 13:18:56 +08009148 goto out1;
Guo Chao2106a542012-06-15 11:31:56 +08009149
Yang Zhang8d146952013-01-25 10:18:50 +08009150 vmx_msr_bitmap_legacy_x2apic =
9151 (unsigned long *)__get_free_page(GFP_KERNEL);
9152 if (!vmx_msr_bitmap_legacy_x2apic)
9153 goto out2;
Sheng Yang25c5f222008-03-28 13:18:56 +08009154
Avi Kivity58972972009-02-24 22:26:47 +02009155 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08009156 if (!vmx_msr_bitmap_longmode)
Yang Zhang8d146952013-01-25 10:18:50 +08009157 goto out3;
Guo Chao2106a542012-06-15 11:31:56 +08009158
Yang Zhang8d146952013-01-25 10:18:50 +08009159 vmx_msr_bitmap_longmode_x2apic =
9160 (unsigned long *)__get_free_page(GFP_KERNEL);
9161 if (!vmx_msr_bitmap_longmode_x2apic)
9162 goto out4;
Abel Gordon4607c2d2013-04-18 14:35:55 +03009163 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
9164 if (!vmx_vmread_bitmap)
9165 goto out5;
9166
9167 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
9168 if (!vmx_vmwrite_bitmap)
9169 goto out6;
9170
9171 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
9172 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
Avi Kivity58972972009-02-24 22:26:47 +02009173
He, Qingfdef3ad2007-04-30 09:45:24 +03009174 /*
9175 * Allow direct access to the PC debug port (it is often used for I/O
9176 * delays, but the vmexits simply slow things down).
9177 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009178 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
9179 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03009180
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009181 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03009182
Avi Kivity58972972009-02-24 22:26:47 +02009183 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
9184 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08009185
Sheng Yang2384d2b2008-01-17 15:14:33 +08009186 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
9187
Avi Kivity0ee75be2010-04-28 15:39:01 +03009188 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
9189 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03009190 if (r)
Abel Gordon4607c2d2013-04-18 14:35:55 +03009191 goto out7;
Sheng Yang25c5f222008-03-28 13:18:56 +08009192
Zhang Yanfei8f536b72012-12-06 23:43:34 +08009193#ifdef CONFIG_KEXEC
9194 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
9195 crash_vmclear_local_loaded_vmcss);
9196#endif
9197
Avi Kivity58972972009-02-24 22:26:47 +02009198 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
9199 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
9200 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
9201 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
9202 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
9203 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Liu, Jinsongda8999d2014-02-24 10:55:46 +00009204 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
9205
Yang Zhang8d146952013-01-25 10:18:50 +08009206 memcpy(vmx_msr_bitmap_legacy_x2apic,
9207 vmx_msr_bitmap_legacy, PAGE_SIZE);
9208 memcpy(vmx_msr_bitmap_longmode_x2apic,
9209 vmx_msr_bitmap_longmode, PAGE_SIZE);
9210
Yang Zhang01e439b2013-04-11 19:25:12 +08009211 if (enable_apicv) {
Yang Zhang8d146952013-01-25 10:18:50 +08009212 for (msr = 0x800; msr <= 0x8ff; msr++)
9213 vmx_disable_intercept_msr_read_x2apic(msr);
9214
9215 /* According SDM, in x2apic mode, the whole id reg is used.
9216 * But in KVM, it only use the highest eight bits. Need to
9217 * intercept it */
9218 vmx_enable_intercept_msr_read_x2apic(0x802);
9219 /* TMCCT */
9220 vmx_enable_intercept_msr_read_x2apic(0x839);
9221 /* TPR */
9222 vmx_disable_intercept_msr_write_x2apic(0x808);
Yang Zhangc7c9c562013-01-25 10:18:51 +08009223 /* EOI */
9224 vmx_disable_intercept_msr_write_x2apic(0x80b);
9225 /* SELF-IPI */
9226 vmx_disable_intercept_msr_write_x2apic(0x83f);
Yang Zhang8d146952013-01-25 10:18:50 +08009227 }
He, Qingfdef3ad2007-04-30 09:45:24 +03009228
Avi Kivity089d0342009-03-23 18:26:32 +02009229 if (enable_ept) {
Xudong Hao3f6d8c82012-05-22 11:23:15 +08009230 kvm_mmu_set_mask_ptes(0ull,
9231 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
9232 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
9233 0ull, VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08009234 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08009235 kvm_enable_tdp();
9236 } else
9237 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08009238
Radim Krčmářb4a2d312014-08-21 18:08:08 +02009239 update_ple_window_actual_max();
9240
He, Qingfdef3ad2007-04-30 09:45:24 +03009241 return 0;
9242
Abel Gordon4607c2d2013-04-18 14:35:55 +03009243out7:
9244 free_page((unsigned long)vmx_vmwrite_bitmap);
9245out6:
9246 free_page((unsigned long)vmx_vmread_bitmap);
Yang Zhang458f2122013-04-08 15:26:33 +08009247out5:
9248 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Yang Zhang8d146952013-01-25 10:18:50 +08009249out4:
Avi Kivity58972972009-02-24 22:26:47 +02009250 free_page((unsigned long)vmx_msr_bitmap_longmode);
Yang Zhang8d146952013-01-25 10:18:50 +08009251out3:
9252 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
Sheng Yang25c5f222008-03-28 13:18:56 +08009253out2:
Avi Kivity58972972009-02-24 22:26:47 +02009254 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03009255out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009256 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03009257out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009258 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03009259 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009260}
9261
9262static void __exit vmx_exit(void)
9263{
Yang Zhang8d146952013-01-25 10:18:50 +08009264 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
9265 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Avi Kivity58972972009-02-24 22:26:47 +02009266 free_page((unsigned long)vmx_msr_bitmap_legacy);
9267 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02009268 free_page((unsigned long)vmx_io_bitmap_b);
9269 free_page((unsigned long)vmx_io_bitmap_a);
Abel Gordon4607c2d2013-04-18 14:35:55 +03009270 free_page((unsigned long)vmx_vmwrite_bitmap);
9271 free_page((unsigned long)vmx_vmread_bitmap);
He, Qingfdef3ad2007-04-30 09:45:24 +03009272
Zhang Yanfei8f536b72012-12-06 23:43:34 +08009273#ifdef CONFIG_KEXEC
Monam Agarwal3b63a432014-03-22 12:28:10 +05309274 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08009275 synchronize_rcu();
9276#endif
9277
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08009278 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08009279}
9280
9281module_init(vmx_init)
9282module_exit(vmx_exit)