blob: d304cb87493d5b17676c524acf3132cb287ae794 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070042#include <drm/drm_plane_helper.h>
43#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080044#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080045
Matt Roper465c1202014-05-29 08:06:54 -070046/* Primary plane formats supported by all gen */
47#define COMMON_PRIMARY_FORMATS \
48 DRM_FORMAT_C8, \
49 DRM_FORMAT_RGB565, \
50 DRM_FORMAT_XRGB8888, \
51 DRM_FORMAT_ARGB8888
52
53/* Primary plane formats for gen <= 3 */
54static const uint32_t intel_primary_formats_gen2[] = {
55 COMMON_PRIMARY_FORMATS,
56 DRM_FORMAT_XRGB1555,
57 DRM_FORMAT_ARGB1555,
58};
59
60/* Primary plane formats for gen >= 4 */
61static const uint32_t intel_primary_formats_gen4[] = {
62 COMMON_PRIMARY_FORMATS, \
63 DRM_FORMAT_XBGR8888,
64 DRM_FORMAT_ABGR8888,
65 DRM_FORMAT_XRGB2101010,
66 DRM_FORMAT_ARGB2101010,
67 DRM_FORMAT_XBGR2101010,
68 DRM_FORMAT_ABGR2101010,
69};
70
Matt Roper3d7d6512014-06-10 08:28:13 -070071/* Cursor formats */
72static const uint32_t intel_cursor_formats[] = {
73 DRM_FORMAT_ARGB8888,
74};
75
Chris Wilson6b383a72010-09-13 13:54:26 +010076static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnesf1f644d2013-06-27 00:39:25 +030078static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
79 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030080static void ironlake_pch_clock_get(struct intel_crtc *crtc,
81 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030082
Damien Lespiaue7457a92013-08-08 22:28:59 +010083static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
84 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080085static int intel_framebuffer_init(struct drm_device *dev,
86 struct intel_framebuffer *ifb,
87 struct drm_mode_fb_cmd2 *mode_cmd,
88 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020089static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
90static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020091static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070092 struct intel_link_m_n *m_n,
93 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020094static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020095static void haswell_set_pipeconf(struct drm_crtc *crtc);
96static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020097static void vlv_prepare_pll(struct intel_crtc *crtc,
98 const struct intel_crtc_config *pipe_config);
99static void chv_prepare_pll(struct intel_crtc *crtc,
100 const struct intel_crtc_config *pipe_config);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100101
Dave Airlie0e32b392014-05-02 14:02:48 +1000102static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
103{
104 if (!connector->mst_port)
105 return connector->encoder;
106 else
107 return &connector->mst_port->mst_encoders[pipe]->base;
108}
109
Jesse Barnes79e53942008-11-07 14:24:08 -0800110typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400111 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800112} intel_range_t;
113
114typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 int dot_limit;
116 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800117} intel_p2_t;
118
Ma Lingd4906092009-03-18 20:13:27 +0800119typedef struct intel_limit intel_limit_t;
120struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 intel_range_t dot, vco, n, m, m1, m2, p, p1;
122 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800123};
Jesse Barnes79e53942008-11-07 14:24:08 -0800124
Daniel Vetterd2acd212012-10-20 20:57:43 +0200125int
126intel_pch_rawclk(struct drm_device *dev)
127{
128 struct drm_i915_private *dev_priv = dev->dev_private;
129
130 WARN_ON(!HAS_PCH_SPLIT(dev));
131
132 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
133}
134
Chris Wilson021357a2010-09-07 20:54:59 +0100135static inline u32 /* units of 100MHz */
136intel_fdi_link_freq(struct drm_device *dev)
137{
Chris Wilson8b99e682010-10-13 09:59:17 +0100138 if (IS_GEN5(dev)) {
139 struct drm_i915_private *dev_priv = dev->dev_private;
140 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
141 } else
142 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100143}
144
Daniel Vetter5d536e22013-07-06 12:52:06 +0200145static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400146 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200147 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200148 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400149 .m = { .min = 96, .max = 140 },
150 .m1 = { .min = 18, .max = 26 },
151 .m2 = { .min = 6, .max = 16 },
152 .p = { .min = 4, .max = 128 },
153 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700154 .p2 = { .dot_limit = 165000,
155 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700156};
157
Daniel Vetter5d536e22013-07-06 12:52:06 +0200158static const intel_limit_t intel_limits_i8xx_dvo = {
159 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200160 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200161 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200162 .m = { .min = 96, .max = 140 },
163 .m1 = { .min = 18, .max = 26 },
164 .m2 = { .min = 6, .max = 16 },
165 .p = { .min = 4, .max = 128 },
166 .p1 = { .min = 2, .max = 33 },
167 .p2 = { .dot_limit = 165000,
168 .p2_slow = 4, .p2_fast = 4 },
169};
170
Keith Packarde4b36692009-06-05 19:22:17 -0700171static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400172 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200173 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200174 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400175 .m = { .min = 96, .max = 140 },
176 .m1 = { .min = 18, .max = 26 },
177 .m2 = { .min = 6, .max = 16 },
178 .p = { .min = 4, .max = 128 },
179 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700180 .p2 = { .dot_limit = 165000,
181 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700182};
Eric Anholt273e27c2011-03-30 13:01:10 -0700183
Keith Packarde4b36692009-06-05 19:22:17 -0700184static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400185 .dot = { .min = 20000, .max = 400000 },
186 .vco = { .min = 1400000, .max = 2800000 },
187 .n = { .min = 1, .max = 6 },
188 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100189 .m1 = { .min = 8, .max = 18 },
190 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400191 .p = { .min = 5, .max = 80 },
192 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .p2 = { .dot_limit = 200000,
194 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700195};
196
197static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400198 .dot = { .min = 20000, .max = 400000 },
199 .vco = { .min = 1400000, .max = 2800000 },
200 .n = { .min = 1, .max = 6 },
201 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100202 .m1 = { .min = 8, .max = 18 },
203 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400204 .p = { .min = 7, .max = 98 },
205 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700206 .p2 = { .dot_limit = 112000,
207 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700208};
209
Eric Anholt273e27c2011-03-30 13:01:10 -0700210
Keith Packarde4b36692009-06-05 19:22:17 -0700211static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700212 .dot = { .min = 25000, .max = 270000 },
213 .vco = { .min = 1750000, .max = 3500000},
214 .n = { .min = 1, .max = 4 },
215 .m = { .min = 104, .max = 138 },
216 .m1 = { .min = 17, .max = 23 },
217 .m2 = { .min = 5, .max = 11 },
218 .p = { .min = 10, .max = 30 },
219 .p1 = { .min = 1, .max = 3},
220 .p2 = { .dot_limit = 270000,
221 .p2_slow = 10,
222 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800223 },
Keith Packarde4b36692009-06-05 19:22:17 -0700224};
225
226static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .dot = { .min = 22000, .max = 400000 },
228 .vco = { .min = 1750000, .max = 3500000},
229 .n = { .min = 1, .max = 4 },
230 .m = { .min = 104, .max = 138 },
231 .m1 = { .min = 16, .max = 23 },
232 .m2 = { .min = 5, .max = 11 },
233 .p = { .min = 5, .max = 80 },
234 .p1 = { .min = 1, .max = 8},
235 .p2 = { .dot_limit = 165000,
236 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700237};
238
239static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .dot = { .min = 20000, .max = 115000 },
241 .vco = { .min = 1750000, .max = 3500000 },
242 .n = { .min = 1, .max = 3 },
243 .m = { .min = 104, .max = 138 },
244 .m1 = { .min = 17, .max = 23 },
245 .m2 = { .min = 5, .max = 11 },
246 .p = { .min = 28, .max = 112 },
247 .p1 = { .min = 2, .max = 8 },
248 .p2 = { .dot_limit = 0,
249 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800250 },
Keith Packarde4b36692009-06-05 19:22:17 -0700251};
252
253static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700254 .dot = { .min = 80000, .max = 224000 },
255 .vco = { .min = 1750000, .max = 3500000 },
256 .n = { .min = 1, .max = 3 },
257 .m = { .min = 104, .max = 138 },
258 .m1 = { .min = 17, .max = 23 },
259 .m2 = { .min = 5, .max = 11 },
260 .p = { .min = 14, .max = 42 },
261 .p1 = { .min = 2, .max = 6 },
262 .p2 = { .dot_limit = 0,
263 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800264 },
Keith Packarde4b36692009-06-05 19:22:17 -0700265};
266
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500267static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400268 .dot = { .min = 20000, .max = 400000},
269 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700270 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400271 .n = { .min = 3, .max = 6 },
272 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700273 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .m1 = { .min = 0, .max = 0 },
275 .m2 = { .min = 0, .max = 254 },
276 .p = { .min = 5, .max = 80 },
277 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700278 .p2 = { .dot_limit = 200000,
279 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700280};
281
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500282static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400283 .dot = { .min = 20000, .max = 400000 },
284 .vco = { .min = 1700000, .max = 3500000 },
285 .n = { .min = 3, .max = 6 },
286 .m = { .min = 2, .max = 256 },
287 .m1 = { .min = 0, .max = 0 },
288 .m2 = { .min = 0, .max = 254 },
289 .p = { .min = 7, .max = 112 },
290 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700291 .p2 = { .dot_limit = 112000,
292 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700293};
294
Eric Anholt273e27c2011-03-30 13:01:10 -0700295/* Ironlake / Sandybridge
296 *
297 * We calculate clock using (register_value + 2) for N/M1/M2, so here
298 * the range value for them is (actual_value - 2).
299 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700301 .dot = { .min = 25000, .max = 350000 },
302 .vco = { .min = 1760000, .max = 3510000 },
303 .n = { .min = 1, .max = 5 },
304 .m = { .min = 79, .max = 127 },
305 .m1 = { .min = 12, .max = 22 },
306 .m2 = { .min = 5, .max = 9 },
307 .p = { .min = 5, .max = 80 },
308 .p1 = { .min = 1, .max = 8 },
309 .p2 = { .dot_limit = 225000,
310 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700311};
312
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800313static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700314 .dot = { .min = 25000, .max = 350000 },
315 .vco = { .min = 1760000, .max = 3510000 },
316 .n = { .min = 1, .max = 3 },
317 .m = { .min = 79, .max = 118 },
318 .m1 = { .min = 12, .max = 22 },
319 .m2 = { .min = 5, .max = 9 },
320 .p = { .min = 28, .max = 112 },
321 .p1 = { .min = 2, .max = 8 },
322 .p2 = { .dot_limit = 225000,
323 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800324};
325
326static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700327 .dot = { .min = 25000, .max = 350000 },
328 .vco = { .min = 1760000, .max = 3510000 },
329 .n = { .min = 1, .max = 3 },
330 .m = { .min = 79, .max = 127 },
331 .m1 = { .min = 12, .max = 22 },
332 .m2 = { .min = 5, .max = 9 },
333 .p = { .min = 14, .max = 56 },
334 .p1 = { .min = 2, .max = 8 },
335 .p2 = { .dot_limit = 225000,
336 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800337};
338
Eric Anholt273e27c2011-03-30 13:01:10 -0700339/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800340static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700341 .dot = { .min = 25000, .max = 350000 },
342 .vco = { .min = 1760000, .max = 3510000 },
343 .n = { .min = 1, .max = 2 },
344 .m = { .min = 79, .max = 126 },
345 .m1 = { .min = 12, .max = 22 },
346 .m2 = { .min = 5, .max = 9 },
347 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400348 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700349 .p2 = { .dot_limit = 225000,
350 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800351};
352
353static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700354 .dot = { .min = 25000, .max = 350000 },
355 .vco = { .min = 1760000, .max = 3510000 },
356 .n = { .min = 1, .max = 3 },
357 .m = { .min = 79, .max = 126 },
358 .m1 = { .min = 12, .max = 22 },
359 .m2 = { .min = 5, .max = 9 },
360 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400361 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700362 .p2 = { .dot_limit = 225000,
363 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800364};
365
Ville Syrjälädc730512013-09-24 21:26:30 +0300366static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300367 /*
368 * These are the data rate limits (measured in fast clocks)
369 * since those are the strictest limits we have. The fast
370 * clock and actual rate limits are more relaxed, so checking
371 * them would make no difference.
372 */
373 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200374 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700375 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700376 .m1 = { .min = 2, .max = 3 },
377 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300378 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300379 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700380};
381
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300382static const intel_limit_t intel_limits_chv = {
383 /*
384 * These are the data rate limits (measured in fast clocks)
385 * since those are the strictest limits we have. The fast
386 * clock and actual rate limits are more relaxed, so checking
387 * them would make no difference.
388 */
389 .dot = { .min = 25000 * 5, .max = 540000 * 5},
390 .vco = { .min = 4860000, .max = 6700000 },
391 .n = { .min = 1, .max = 1 },
392 .m1 = { .min = 2, .max = 2 },
393 .m2 = { .min = 24 << 22, .max = 175 << 22 },
394 .p1 = { .min = 2, .max = 4 },
395 .p2 = { .p2_slow = 1, .p2_fast = 14 },
396};
397
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300398static void vlv_clock(int refclk, intel_clock_t *clock)
399{
400 clock->m = clock->m1 * clock->m2;
401 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200402 if (WARN_ON(clock->n == 0 || clock->p == 0))
403 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300404 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
405 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300406}
407
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300408/**
409 * Returns whether any output on the specified pipe is of the specified type
410 */
Damien Lespiau40935612014-10-29 11:16:59 +0000411bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300412{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300413 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300414 struct intel_encoder *encoder;
415
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300416 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300417 if (encoder->type == type)
418 return true;
419
420 return false;
421}
422
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200423/**
424 * Returns whether any output on the specified pipe will have the specified
425 * type after a staged modeset is complete, i.e., the same as
426 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
427 * encoder->crtc.
428 */
429static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
430{
431 struct drm_device *dev = crtc->base.dev;
432 struct intel_encoder *encoder;
433
434 for_each_intel_encoder(dev, encoder)
435 if (encoder->new_crtc == crtc && encoder->type == type)
436 return true;
437
438 return false;
439}
440
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300441static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000442 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800443{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300444 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800445 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800446
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200447 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100448 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000449 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800450 limit = &intel_limits_ironlake_dual_lvds_100m;
451 else
452 limit = &intel_limits_ironlake_dual_lvds;
453 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000454 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800455 limit = &intel_limits_ironlake_single_lvds_100m;
456 else
457 limit = &intel_limits_ironlake_single_lvds;
458 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200459 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800460 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800461
462 return limit;
463}
464
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300465static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800466{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300467 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800468 const intel_limit_t *limit;
469
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200470 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100471 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700472 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800473 else
Keith Packarde4b36692009-06-05 19:22:17 -0700474 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200475 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
476 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700477 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200478 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700479 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800480 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700481 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800482
483 return limit;
484}
485
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300486static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800487{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300488 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 const intel_limit_t *limit;
490
Eric Anholtbad720f2009-10-22 16:11:14 -0700491 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000492 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800493 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800494 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500495 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200496 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500497 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800498 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300500 } else if (IS_CHERRYVIEW(dev)) {
501 limit = &intel_limits_chv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700502 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300503 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100504 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200505 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100506 limit = &intel_limits_i9xx_lvds;
507 else
508 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800509 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200510 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700511 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200512 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700513 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200514 else
515 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 }
517 return limit;
518}
519
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500520/* m1 is reserved as 0 in Pineview, n is a ring counter */
521static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800522{
Shaohua Li21778322009-02-23 15:19:16 +0800523 clock->m = clock->m2 + 2;
524 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200525 if (WARN_ON(clock->n == 0 || clock->p == 0))
526 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300527 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
528 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800529}
530
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200531static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
532{
533 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
534}
535
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200536static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800537{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200538 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800539 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200540 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
541 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300542 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
543 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800544}
545
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300546static void chv_clock(int refclk, intel_clock_t *clock)
547{
548 clock->m = clock->m1 * clock->m2;
549 clock->p = clock->p1 * clock->p2;
550 if (WARN_ON(clock->n == 0 || clock->p == 0))
551 return;
552 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
553 clock->n << 22);
554 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
555}
556
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800557#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800558/**
559 * Returns whether the given set of divisors are valid for a given refclk with
560 * the given connectors.
561 */
562
Chris Wilson1b894b52010-12-14 20:04:54 +0000563static bool intel_PLL_is_valid(struct drm_device *dev,
564 const intel_limit_t *limit,
565 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800566{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300567 if (clock->n < limit->n.min || limit->n.max < clock->n)
568 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800571 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400572 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300575
576 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
577 if (clock->m1 <= clock->m2)
578 INTELPllInvalid("m1 <= m2\n");
579
580 if (!IS_VALLEYVIEW(dev)) {
581 if (clock->p < limit->p.min || limit->p.max < clock->p)
582 INTELPllInvalid("p out of range\n");
583 if (clock->m < limit->m.min || limit->m.max < clock->m)
584 INTELPllInvalid("m out of range\n");
585 }
586
Jesse Barnes79e53942008-11-07 14:24:08 -0800587 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400588 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800589 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
590 * connector, etc., rather than just a single range.
591 */
592 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400593 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800594
595 return true;
596}
597
Ma Lingd4906092009-03-18 20:13:27 +0800598static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300599i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800600 int target, int refclk, intel_clock_t *match_clock,
601 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800602{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300603 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800605 int err = target;
606
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200607 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100609 * For LVDS just rely on its current settings for dual-channel.
610 * We haven't figured out how to reliably set up different
611 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100613 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800614 clock.p2 = limit->p2.p2_fast;
615 else
616 clock.p2 = limit->p2.p2_slow;
617 } else {
618 if (target < limit->p2.dot_limit)
619 clock.p2 = limit->p2.p2_slow;
620 else
621 clock.p2 = limit->p2.p2_fast;
622 }
623
Akshay Joshi0206e352011-08-16 15:34:10 -0400624 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800625
Zhao Yakui42158662009-11-20 11:24:18 +0800626 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
627 clock.m1++) {
628 for (clock.m2 = limit->m2.min;
629 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200630 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800631 break;
632 for (clock.n = limit->n.min;
633 clock.n <= limit->n.max; clock.n++) {
634 for (clock.p1 = limit->p1.min;
635 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800636 int this_err;
637
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200638 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000639 if (!intel_PLL_is_valid(dev, limit,
640 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800641 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800642 if (match_clock &&
643 clock.p != match_clock->p)
644 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800645
646 this_err = abs(clock.dot - target);
647 if (this_err < err) {
648 *best_clock = clock;
649 err = this_err;
650 }
651 }
652 }
653 }
654 }
655
656 return (err != target);
657}
658
Ma Lingd4906092009-03-18 20:13:27 +0800659static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300660pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200661 int target, int refclk, intel_clock_t *match_clock,
662 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200663{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300664 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200665 intel_clock_t clock;
666 int err = target;
667
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200668 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200669 /*
670 * For LVDS just rely on its current settings for dual-channel.
671 * We haven't figured out how to reliably set up different
672 * single/dual channel state, if we even can.
673 */
674 if (intel_is_dual_link_lvds(dev))
675 clock.p2 = limit->p2.p2_fast;
676 else
677 clock.p2 = limit->p2.p2_slow;
678 } else {
679 if (target < limit->p2.dot_limit)
680 clock.p2 = limit->p2.p2_slow;
681 else
682 clock.p2 = limit->p2.p2_fast;
683 }
684
685 memset(best_clock, 0, sizeof(*best_clock));
686
687 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
688 clock.m1++) {
689 for (clock.m2 = limit->m2.min;
690 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200691 for (clock.n = limit->n.min;
692 clock.n <= limit->n.max; clock.n++) {
693 for (clock.p1 = limit->p1.min;
694 clock.p1 <= limit->p1.max; clock.p1++) {
695 int this_err;
696
697 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800698 if (!intel_PLL_is_valid(dev, limit,
699 &clock))
700 continue;
701 if (match_clock &&
702 clock.p != match_clock->p)
703 continue;
704
705 this_err = abs(clock.dot - target);
706 if (this_err < err) {
707 *best_clock = clock;
708 err = this_err;
709 }
710 }
711 }
712 }
713 }
714
715 return (err != target);
716}
717
Ma Lingd4906092009-03-18 20:13:27 +0800718static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300719g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200720 int target, int refclk, intel_clock_t *match_clock,
721 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800722{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300723 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800724 intel_clock_t clock;
725 int max_n;
726 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400727 /* approximately equals target * 0.00585 */
728 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800729 found = false;
730
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200731 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100732 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800733 clock.p2 = limit->p2.p2_fast;
734 else
735 clock.p2 = limit->p2.p2_slow;
736 } else {
737 if (target < limit->p2.dot_limit)
738 clock.p2 = limit->p2.p2_slow;
739 else
740 clock.p2 = limit->p2.p2_fast;
741 }
742
743 memset(best_clock, 0, sizeof(*best_clock));
744 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200745 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800746 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200747 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800748 for (clock.m1 = limit->m1.max;
749 clock.m1 >= limit->m1.min; clock.m1--) {
750 for (clock.m2 = limit->m2.max;
751 clock.m2 >= limit->m2.min; clock.m2--) {
752 for (clock.p1 = limit->p1.max;
753 clock.p1 >= limit->p1.min; clock.p1--) {
754 int this_err;
755
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200756 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000757 if (!intel_PLL_is_valid(dev, limit,
758 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800759 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000760
761 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800762 if (this_err < err_most) {
763 *best_clock = clock;
764 err_most = this_err;
765 max_n = clock.n;
766 found = true;
767 }
768 }
769 }
770 }
771 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800772 return found;
773}
Ma Lingd4906092009-03-18 20:13:27 +0800774
Zhenyu Wang2c072452009-06-05 15:38:42 +0800775static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300776vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200777 int target, int refclk, intel_clock_t *match_clock,
778 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700779{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300780 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300781 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300782 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300783 /* min update 19.2 MHz */
784 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300785 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700786
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300787 target *= 5; /* fast clock */
788
789 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700790
791 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300792 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300793 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300794 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300795 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300796 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700797 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300798 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300799 unsigned int ppm, diff;
800
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300801 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
802 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300803
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300804 vlv_clock(refclk, &clock);
805
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300806 if (!intel_PLL_is_valid(dev, limit,
807 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300808 continue;
809
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300810 diff = abs(clock.dot - target);
811 ppm = div_u64(1000000ULL * diff, target);
812
813 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300814 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300815 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300816 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300817 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300818
Ville Syrjäläc6861222013-09-24 21:26:21 +0300819 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300820 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300821 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300822 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700823 }
824 }
825 }
826 }
827 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700828
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300829 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700830}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300832static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300833chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300834 int target, int refclk, intel_clock_t *match_clock,
835 intel_clock_t *best_clock)
836{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300837 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300838 intel_clock_t clock;
839 uint64_t m2;
840 int found = false;
841
842 memset(best_clock, 0, sizeof(*best_clock));
843
844 /*
845 * Based on hardware doc, the n always set to 1, and m1 always
846 * set to 2. If requires to support 200Mhz refclk, we need to
847 * revisit this because n may not 1 anymore.
848 */
849 clock.n = 1, clock.m1 = 2;
850 target *= 5; /* fast clock */
851
852 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
853 for (clock.p2 = limit->p2.p2_fast;
854 clock.p2 >= limit->p2.p2_slow;
855 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
856
857 clock.p = clock.p1 * clock.p2;
858
859 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
860 clock.n) << 22, refclk * clock.m1);
861
862 if (m2 > INT_MAX/clock.m1)
863 continue;
864
865 clock.m2 = m2;
866
867 chv_clock(refclk, &clock);
868
869 if (!intel_PLL_is_valid(dev, limit, &clock))
870 continue;
871
872 /* based on hardware requirement, prefer bigger p
873 */
874 if (clock.p > best_clock->p) {
875 *best_clock = clock;
876 found = true;
877 }
878 }
879 }
880
881 return found;
882}
883
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300884bool intel_crtc_active(struct drm_crtc *crtc)
885{
886 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
887
888 /* Be paranoid as we can arrive here with only partial
889 * state retrieved from the hardware during setup.
890 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100891 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300892 * as Haswell has gained clock readout/fastboot support.
893 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000894 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300895 * properly reconstruct framebuffers.
896 */
Matt Roperf4510a22014-04-01 15:22:40 -0700897 return intel_crtc->active && crtc->primary->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100898 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300899}
900
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200901enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
902 enum pipe pipe)
903{
904 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
906
Daniel Vetter3b117c82013-04-17 20:15:07 +0200907 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200908}
909
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300910static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
911{
912 struct drm_i915_private *dev_priv = dev->dev_private;
913 u32 reg = PIPEDSL(pipe);
914 u32 line1, line2;
915 u32 line_mask;
916
917 if (IS_GEN2(dev))
918 line_mask = DSL_LINEMASK_GEN2;
919 else
920 line_mask = DSL_LINEMASK_GEN3;
921
922 line1 = I915_READ(reg) & line_mask;
923 mdelay(5);
924 line2 = I915_READ(reg) & line_mask;
925
926 return line1 == line2;
927}
928
Keith Packardab7ad7f2010-10-03 00:33:06 -0700929/*
930 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300931 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700932 *
933 * After disabling a pipe, we can't wait for vblank in the usual way,
934 * spinning on the vblank interrupt status bit, since we won't actually
935 * see an interrupt when the pipe is disabled.
936 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700937 * On Gen4 and above:
938 * wait for the pipe register state bit to turn off
939 *
940 * Otherwise:
941 * wait for the display line value to settle (it usually
942 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100943 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700944 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300945static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700946{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300947 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700948 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300949 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
950 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700951
Keith Packardab7ad7f2010-10-03 00:33:06 -0700952 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200953 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700954
Keith Packardab7ad7f2010-10-03 00:33:06 -0700955 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100956 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
957 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200958 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700959 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700960 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300961 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200962 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700963 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800964}
965
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000966/*
967 * ibx_digital_port_connected - is the specified port connected?
968 * @dev_priv: i915 private structure
969 * @port: the port to test
970 *
971 * Returns true if @port is connected, false otherwise.
972 */
973bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
974 struct intel_digital_port *port)
975{
976 u32 bit;
977
Damien Lespiauc36346e2012-12-13 16:09:03 +0000978 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +0200979 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000980 case PORT_B:
981 bit = SDE_PORTB_HOTPLUG;
982 break;
983 case PORT_C:
984 bit = SDE_PORTC_HOTPLUG;
985 break;
986 case PORT_D:
987 bit = SDE_PORTD_HOTPLUG;
988 break;
989 default:
990 return true;
991 }
992 } else {
Robin Schroereba905b2014-05-18 02:24:50 +0200993 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +0000994 case PORT_B:
995 bit = SDE_PORTB_HOTPLUG_CPT;
996 break;
997 case PORT_C:
998 bit = SDE_PORTC_HOTPLUG_CPT;
999 break;
1000 case PORT_D:
1001 bit = SDE_PORTD_HOTPLUG_CPT;
1002 break;
1003 default:
1004 return true;
1005 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001006 }
1007
1008 return I915_READ(SDEISR) & bit;
1009}
1010
Jesse Barnesb24e7172011-01-04 15:09:30 -08001011static const char *state_string(bool enabled)
1012{
1013 return enabled ? "on" : "off";
1014}
1015
1016/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001017void assert_pll(struct drm_i915_private *dev_priv,
1018 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001019{
1020 int reg;
1021 u32 val;
1022 bool cur_state;
1023
1024 reg = DPLL(pipe);
1025 val = I915_READ(reg);
1026 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001027 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001028 "PLL state assertion failure (expected %s, current %s)\n",
1029 state_string(state), state_string(cur_state));
1030}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001031
Jani Nikula23538ef2013-08-27 15:12:22 +03001032/* XXX: the dsi pll is shared between MIPI DSI ports */
1033static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1034{
1035 u32 val;
1036 bool cur_state;
1037
1038 mutex_lock(&dev_priv->dpio_lock);
1039 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1040 mutex_unlock(&dev_priv->dpio_lock);
1041
1042 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001043 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001044 "DSI PLL state assertion failure (expected %s, current %s)\n",
1045 state_string(state), state_string(cur_state));
1046}
1047#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1048#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1049
Daniel Vetter55607e82013-06-16 21:42:39 +02001050struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001051intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001052{
Daniel Vettere2b78262013-06-07 23:10:03 +02001053 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1054
Daniel Vettera43f6e02013-06-07 23:10:32 +02001055 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001056 return NULL;
1057
Daniel Vettera43f6e02013-06-07 23:10:32 +02001058 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001059}
1060
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001062void assert_shared_dpll(struct drm_i915_private *dev_priv,
1063 struct intel_shared_dpll *pll,
1064 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001065{
Jesse Barnes040484a2011-01-03 12:14:26 -08001066 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001067 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001068
Chris Wilson92b27b02012-05-20 18:10:50 +01001069 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001070 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001071 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001072
Daniel Vetter53589012013-06-05 13:34:16 +02001073 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001074 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001075 "%s assertion failure (expected %s, current %s)\n",
1076 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001077}
Jesse Barnes040484a2011-01-03 12:14:26 -08001078
1079static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1080 enum pipe pipe, bool state)
1081{
1082 int reg;
1083 u32 val;
1084 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001085 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1086 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001087
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001088 if (HAS_DDI(dev_priv->dev)) {
1089 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001090 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001091 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001092 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001093 } else {
1094 reg = FDI_TX_CTL(pipe);
1095 val = I915_READ(reg);
1096 cur_state = !!(val & FDI_TX_ENABLE);
1097 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001098 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001099 "FDI TX state assertion failure (expected %s, current %s)\n",
1100 state_string(state), state_string(cur_state));
1101}
1102#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1103#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1104
1105static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1106 enum pipe pipe, bool state)
1107{
1108 int reg;
1109 u32 val;
1110 bool cur_state;
1111
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001112 reg = FDI_RX_CTL(pipe);
1113 val = I915_READ(reg);
1114 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001115 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001116 "FDI RX state assertion failure (expected %s, current %s)\n",
1117 state_string(state), state_string(cur_state));
1118}
1119#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1120#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1121
1122static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1123 enum pipe pipe)
1124{
1125 int reg;
1126 u32 val;
1127
1128 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001129 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001130 return;
1131
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001132 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001133 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001134 return;
1135
Jesse Barnes040484a2011-01-03 12:14:26 -08001136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001138 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001139}
1140
Daniel Vetter55607e82013-06-16 21:42:39 +02001141void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1142 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001143{
1144 int reg;
1145 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001146 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001147
1148 reg = FDI_RX_CTL(pipe);
1149 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001150 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001151 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001152 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1153 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001154}
1155
Daniel Vetterb680c372014-09-19 18:27:27 +02001156void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1157 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001158{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001159 struct drm_device *dev = dev_priv->dev;
1160 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001161 u32 val;
1162 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001163 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001164
Jani Nikulabedd4db2014-08-22 15:04:13 +03001165 if (WARN_ON(HAS_DDI(dev)))
1166 return;
1167
1168 if (HAS_PCH_SPLIT(dev)) {
1169 u32 port_sel;
1170
Jesse Barnesea0760c2011-01-04 15:09:32 -08001171 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001172 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1173
1174 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1175 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1176 panel_pipe = PIPE_B;
1177 /* XXX: else fix for eDP */
1178 } else if (IS_VALLEYVIEW(dev)) {
1179 /* presumably write lock depends on pipe, not port select */
1180 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1181 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001182 } else {
1183 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001184 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1185 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001186 }
1187
1188 val = I915_READ(pp_reg);
1189 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001190 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191 locked = false;
1192
Rob Clarke2c719b2014-12-15 13:56:32 -05001193 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001195 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001196}
1197
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001198static void assert_cursor(struct drm_i915_private *dev_priv,
1199 enum pipe pipe, bool state)
1200{
1201 struct drm_device *dev = dev_priv->dev;
1202 bool cur_state;
1203
Paulo Zanonid9d82082014-02-27 16:30:56 -03001204 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001205 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001206 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001207 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001208
Rob Clarke2c719b2014-12-15 13:56:32 -05001209 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001210 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1211 pipe_name(pipe), state_string(state), state_string(cur_state));
1212}
1213#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1214#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1215
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001216void assert_pipe(struct drm_i915_private *dev_priv,
1217 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001218{
1219 int reg;
1220 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001221 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001222 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1223 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001224
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001225 /* if we need the pipe quirk it must be always on */
1226 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1227 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001228 state = true;
1229
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001230 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001231 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001232 cur_state = false;
1233 } else {
1234 reg = PIPECONF(cpu_transcoder);
1235 val = I915_READ(reg);
1236 cur_state = !!(val & PIPECONF_ENABLE);
1237 }
1238
Rob Clarke2c719b2014-12-15 13:56:32 -05001239 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001240 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001241 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001242}
1243
Chris Wilson931872f2012-01-16 23:01:13 +00001244static void assert_plane(struct drm_i915_private *dev_priv,
1245 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246{
1247 int reg;
1248 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001249 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001250
1251 reg = DSPCNTR(plane);
1252 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001253 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001254 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001255 "plane %c assertion failure (expected %s, current %s)\n",
1256 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257}
1258
Chris Wilson931872f2012-01-16 23:01:13 +00001259#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1260#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1261
Jesse Barnesb24e7172011-01-04 15:09:30 -08001262static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1263 enum pipe pipe)
1264{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001265 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001266 int reg, i;
1267 u32 val;
1268 int cur_pipe;
1269
Ville Syrjälä653e1022013-06-04 13:49:05 +03001270 /* Primary planes are fixed to pipes on gen4+ */
1271 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001272 reg = DSPCNTR(pipe);
1273 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001274 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001275 "plane %c assertion failure, should be disabled but not\n",
1276 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001277 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001278 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001279
Jesse Barnesb24e7172011-01-04 15:09:30 -08001280 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001281 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001282 reg = DSPCNTR(i);
1283 val = I915_READ(reg);
1284 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1285 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001286 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001287 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1288 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289 }
1290}
1291
Jesse Barnes19332d72013-03-28 09:55:38 -07001292static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1293 enum pipe pipe)
1294{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001295 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001296 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001297 u32 val;
1298
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001299 if (INTEL_INFO(dev)->gen >= 9) {
1300 for_each_sprite(pipe, sprite) {
1301 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001302 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001303 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1304 sprite, pipe_name(pipe));
1305 }
1306 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001307 for_each_sprite(pipe, sprite) {
1308 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001309 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001310 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001311 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001312 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001313 }
1314 } else if (INTEL_INFO(dev)->gen >= 7) {
1315 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001316 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001317 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001318 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001319 plane_name(pipe), pipe_name(pipe));
1320 } else if (INTEL_INFO(dev)->gen >= 5) {
1321 reg = DVSCNTR(pipe);
1322 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001323 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001324 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1325 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001326 }
1327}
1328
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001329static void assert_vblank_disabled(struct drm_crtc *crtc)
1330{
Rob Clarke2c719b2014-12-15 13:56:32 -05001331 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001332 drm_crtc_vblank_put(crtc);
1333}
1334
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001335static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001336{
1337 u32 val;
1338 bool enabled;
1339
Rob Clarke2c719b2014-12-15 13:56:32 -05001340 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001341
Jesse Barnes92f25842011-01-04 15:09:34 -08001342 val = I915_READ(PCH_DREF_CONTROL);
1343 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1344 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001345 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001346}
1347
Daniel Vetterab9412b2013-05-03 11:49:46 +02001348static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1349 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001350{
1351 int reg;
1352 u32 val;
1353 bool enabled;
1354
Daniel Vetterab9412b2013-05-03 11:49:46 +02001355 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001356 val = I915_READ(reg);
1357 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001358 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001359 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1360 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001361}
1362
Keith Packard4e634382011-08-06 10:39:45 -07001363static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1364 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001365{
1366 if ((val & DP_PORT_EN) == 0)
1367 return false;
1368
1369 if (HAS_PCH_CPT(dev_priv->dev)) {
1370 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1371 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1372 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1373 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001374 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1375 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1376 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001377 } else {
1378 if ((val & DP_PIPE_MASK) != (pipe << 30))
1379 return false;
1380 }
1381 return true;
1382}
1383
Keith Packard1519b992011-08-06 10:35:34 -07001384static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1385 enum pipe pipe, u32 val)
1386{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001387 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001388 return false;
1389
1390 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001391 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001392 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001393 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1394 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1395 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001396 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001397 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001398 return false;
1399 }
1400 return true;
1401}
1402
1403static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1404 enum pipe pipe, u32 val)
1405{
1406 if ((val & LVDS_PORT_EN) == 0)
1407 return false;
1408
1409 if (HAS_PCH_CPT(dev_priv->dev)) {
1410 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1411 return false;
1412 } else {
1413 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1414 return false;
1415 }
1416 return true;
1417}
1418
1419static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1420 enum pipe pipe, u32 val)
1421{
1422 if ((val & ADPA_DAC_ENABLE) == 0)
1423 return false;
1424 if (HAS_PCH_CPT(dev_priv->dev)) {
1425 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1426 return false;
1427 } else {
1428 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1429 return false;
1430 }
1431 return true;
1432}
1433
Jesse Barnes291906f2011-02-02 12:28:03 -08001434static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001435 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001436{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001437 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001438 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001439 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001440 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001441
Rob Clarke2c719b2014-12-15 13:56:32 -05001442 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001443 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001444 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001445}
1446
1447static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1448 enum pipe pipe, int reg)
1449{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001450 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001451 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001452 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001453 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001454
Rob Clarke2c719b2014-12-15 13:56:32 -05001455 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001456 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001457 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001458}
1459
1460static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1461 enum pipe pipe)
1462{
1463 int reg;
1464 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001465
Keith Packardf0575e92011-07-25 22:12:43 -07001466 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1467 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1468 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001469
1470 reg = PCH_ADPA;
1471 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001472 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001473 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001474 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001475
1476 reg = PCH_LVDS;
1477 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001478 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001479 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001480 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001481
Paulo Zanonie2debe92013-02-18 19:00:27 -03001482 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1483 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1484 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001485}
1486
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001487static void intel_init_dpio(struct drm_device *dev)
1488{
1489 struct drm_i915_private *dev_priv = dev->dev_private;
1490
1491 if (!IS_VALLEYVIEW(dev))
1492 return;
1493
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001494 /*
1495 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1496 * CHV x1 PHY (DP/HDMI D)
1497 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1498 */
1499 if (IS_CHERRYVIEW(dev)) {
1500 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1501 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1502 } else {
1503 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1504 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001505}
1506
Ville Syrjäläd288f652014-10-28 13:20:22 +02001507static void vlv_enable_pll(struct intel_crtc *crtc,
1508 const struct intel_crtc_config *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001509{
Daniel Vetter426115c2013-07-11 22:13:42 +02001510 struct drm_device *dev = crtc->base.dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
1512 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001513 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001514
Daniel Vetter426115c2013-07-11 22:13:42 +02001515 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001516
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001517 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001518 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1519
1520 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001521 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001522 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001523
Daniel Vetter426115c2013-07-11 22:13:42 +02001524 I915_WRITE(reg, dpll);
1525 POSTING_READ(reg);
1526 udelay(150);
1527
1528 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1529 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1530
Ville Syrjäläd288f652014-10-28 13:20:22 +02001531 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001532 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001533
1534 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001535 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001536 POSTING_READ(reg);
1537 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001538 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001539 POSTING_READ(reg);
1540 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001541 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001542 POSTING_READ(reg);
1543 udelay(150); /* wait for warmup */
1544}
1545
Ville Syrjäläd288f652014-10-28 13:20:22 +02001546static void chv_enable_pll(struct intel_crtc *crtc,
1547 const struct intel_crtc_config *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001548{
1549 struct drm_device *dev = crtc->base.dev;
1550 struct drm_i915_private *dev_priv = dev->dev_private;
1551 int pipe = crtc->pipe;
1552 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001553 u32 tmp;
1554
1555 assert_pipe_disabled(dev_priv, crtc->pipe);
1556
1557 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1558
1559 mutex_lock(&dev_priv->dpio_lock);
1560
1561 /* Enable back the 10bit clock to display controller */
1562 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1563 tmp |= DPIO_DCLKP_EN;
1564 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1565
1566 /*
1567 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1568 */
1569 udelay(1);
1570
1571 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001572 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001573
1574 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001575 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001576 DRM_ERROR("PLL %d failed to lock\n", pipe);
1577
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001578 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001579 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001580 POSTING_READ(DPLL_MD(pipe));
1581
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001582 mutex_unlock(&dev_priv->dpio_lock);
1583}
1584
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001585static int intel_num_dvo_pipes(struct drm_device *dev)
1586{
1587 struct intel_crtc *crtc;
1588 int count = 0;
1589
1590 for_each_intel_crtc(dev, crtc)
1591 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001592 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001593
1594 return count;
1595}
1596
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001597static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001598{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001599 struct drm_device *dev = crtc->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
1601 int reg = DPLL(crtc->pipe);
1602 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001603
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001604 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001605
1606 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001607 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001608
1609 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001610 if (IS_MOBILE(dev) && !IS_I830(dev))
1611 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001612
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001613 /* Enable DVO 2x clock on both PLLs if necessary */
1614 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1615 /*
1616 * It appears to be important that we don't enable this
1617 * for the current pipe before otherwise configuring the
1618 * PLL. No idea how this should be handled if multiple
1619 * DVO outputs are enabled simultaneosly.
1620 */
1621 dpll |= DPLL_DVO_2X_MODE;
1622 I915_WRITE(DPLL(!crtc->pipe),
1623 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1624 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001625
1626 /* Wait for the clocks to stabilize. */
1627 POSTING_READ(reg);
1628 udelay(150);
1629
1630 if (INTEL_INFO(dev)->gen >= 4) {
1631 I915_WRITE(DPLL_MD(crtc->pipe),
1632 crtc->config.dpll_hw_state.dpll_md);
1633 } else {
1634 /* The pixel multiplier can only be updated once the
1635 * DPLL is enabled and the clocks are stable.
1636 *
1637 * So write it again.
1638 */
1639 I915_WRITE(reg, dpll);
1640 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001641
1642 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001643 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001644 POSTING_READ(reg);
1645 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001647 POSTING_READ(reg);
1648 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001649 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001650 POSTING_READ(reg);
1651 udelay(150); /* wait for warmup */
1652}
1653
1654/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001655 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001656 * @dev_priv: i915 private structure
1657 * @pipe: pipe PLL to disable
1658 *
1659 * Disable the PLL for @pipe, making sure the pipe is off first.
1660 *
1661 * Note! This is for pre-ILK only.
1662 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001663static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001664{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001665 struct drm_device *dev = crtc->base.dev;
1666 struct drm_i915_private *dev_priv = dev->dev_private;
1667 enum pipe pipe = crtc->pipe;
1668
1669 /* Disable DVO 2x clock on both PLLs if necessary */
1670 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001671 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001672 intel_num_dvo_pipes(dev) == 1) {
1673 I915_WRITE(DPLL(PIPE_B),
1674 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1675 I915_WRITE(DPLL(PIPE_A),
1676 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1677 }
1678
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001679 /* Don't disable pipe or pipe PLLs if needed */
1680 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1681 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001682 return;
1683
1684 /* Make sure the pipe isn't still relying on us */
1685 assert_pipe_disabled(dev_priv, pipe);
1686
Daniel Vetter50b44a42013-06-05 13:34:33 +02001687 I915_WRITE(DPLL(pipe), 0);
1688 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001689}
1690
Jesse Barnesf6071162013-10-01 10:41:38 -07001691static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1692{
1693 u32 val = 0;
1694
1695 /* Make sure the pipe isn't still relying on us */
1696 assert_pipe_disabled(dev_priv, pipe);
1697
Imre Deake5cbfbf2014-01-09 17:08:16 +02001698 /*
1699 * Leave integrated clock source and reference clock enabled for pipe B.
1700 * The latter is needed for VGA hotplug / manual detection.
1701 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001702 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001703 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001704 I915_WRITE(DPLL(pipe), val);
1705 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001706
1707}
1708
1709static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1710{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001711 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001712 u32 val;
1713
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001714 /* Make sure the pipe isn't still relying on us */
1715 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001716
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001717 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001718 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001719 if (pipe != PIPE_A)
1720 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1721 I915_WRITE(DPLL(pipe), val);
1722 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001723
1724 mutex_lock(&dev_priv->dpio_lock);
1725
1726 /* Disable 10bit clock to display controller */
1727 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1728 val &= ~DPIO_DCLKP_EN;
1729 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1730
Ville Syrjälä61407f62014-05-27 16:32:55 +03001731 /* disable left/right clock distribution */
1732 if (pipe != PIPE_B) {
1733 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1734 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1735 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1736 } else {
1737 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1738 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1739 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1740 }
1741
Ville Syrjäläd7520482014-04-09 13:28:59 +03001742 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001743}
1744
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001745void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1746 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001747{
1748 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001749 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001750
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001751 switch (dport->port) {
1752 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001753 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001754 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001755 break;
1756 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001757 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001758 dpll_reg = DPLL(0);
1759 break;
1760 case PORT_D:
1761 port_mask = DPLL_PORTD_READY_MASK;
1762 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001763 break;
1764 default:
1765 BUG();
1766 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001767
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001768 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001769 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001770 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001771}
1772
Daniel Vetterb14b1052014-04-24 23:55:13 +02001773static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1774{
1775 struct drm_device *dev = crtc->base.dev;
1776 struct drm_i915_private *dev_priv = dev->dev_private;
1777 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1778
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001779 if (WARN_ON(pll == NULL))
1780 return;
1781
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001782 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001783 if (pll->active == 0) {
1784 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1785 WARN_ON(pll->on);
1786 assert_shared_dpll_disabled(dev_priv, pll);
1787
1788 pll->mode_set(dev_priv, pll);
1789 }
1790}
1791
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001792/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001793 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001794 * @dev_priv: i915 private structure
1795 * @pipe: pipe PLL to enable
1796 *
1797 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1798 * drives the transcoder clock.
1799 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001800static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001801{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001802 struct drm_device *dev = crtc->base.dev;
1803 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001804 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001805
Daniel Vetter87a875b2013-06-05 13:34:19 +02001806 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001807 return;
1808
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001809 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001810 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001811
Damien Lespiau74dd6922014-07-29 18:06:17 +01001812 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001813 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001814 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001815
Daniel Vettercdbd2312013-06-05 13:34:03 +02001816 if (pll->active++) {
1817 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001818 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001819 return;
1820 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001821 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001822
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001823 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1824
Daniel Vetter46edb022013-06-05 13:34:12 +02001825 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001826 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001827 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001828}
1829
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001830static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001831{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001832 struct drm_device *dev = crtc->base.dev;
1833 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001834 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001835
Jesse Barnes92f25842011-01-04 15:09:34 -08001836 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001837 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001838 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001839 return;
1840
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001841 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001842 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001843
Daniel Vetter46edb022013-06-05 13:34:12 +02001844 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1845 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001846 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001847
Chris Wilson48da64a2012-05-13 20:16:12 +01001848 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001849 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001850 return;
1851 }
1852
Daniel Vettere9d69442013-06-05 13:34:15 +02001853 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001854 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001855 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001856 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001857
Daniel Vetter46edb022013-06-05 13:34:12 +02001858 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001859 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001860 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001861
1862 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001863}
1864
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001865static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1866 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001867{
Daniel Vetter23670b322012-11-01 09:15:30 +01001868 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001869 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001870 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001871 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001872
1873 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001874 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001875
1876 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001877 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001878 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001879
1880 /* FDI must be feeding us bits for PCH ports */
1881 assert_fdi_tx_enabled(dev_priv, pipe);
1882 assert_fdi_rx_enabled(dev_priv, pipe);
1883
Daniel Vetter23670b322012-11-01 09:15:30 +01001884 if (HAS_PCH_CPT(dev)) {
1885 /* Workaround: Set the timing override bit before enabling the
1886 * pch transcoder. */
1887 reg = TRANS_CHICKEN2(pipe);
1888 val = I915_READ(reg);
1889 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1890 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001891 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001892
Daniel Vetterab9412b2013-05-03 11:49:46 +02001893 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001894 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001895 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001896
1897 if (HAS_PCH_IBX(dev_priv->dev)) {
1898 /*
1899 * make the BPC in transcoder be consistent with
1900 * that in pipeconf reg.
1901 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001902 val &= ~PIPECONF_BPC_MASK;
1903 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001904 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001905
1906 val &= ~TRANS_INTERLACE_MASK;
1907 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001908 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001909 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001910 val |= TRANS_LEGACY_INTERLACED_ILK;
1911 else
1912 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001913 else
1914 val |= TRANS_PROGRESSIVE;
1915
Jesse Barnes040484a2011-01-03 12:14:26 -08001916 I915_WRITE(reg, val | TRANS_ENABLE);
1917 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001918 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001919}
1920
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001921static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001922 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001923{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001924 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001925
1926 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001927 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001928
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001929 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001930 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001931 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001932
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001933 /* Workaround: set timing override bit. */
1934 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001935 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001936 I915_WRITE(_TRANSA_CHICKEN2, val);
1937
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001938 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001939 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001940
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001941 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1942 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001943 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001944 else
1945 val |= TRANS_PROGRESSIVE;
1946
Daniel Vetterab9412b2013-05-03 11:49:46 +02001947 I915_WRITE(LPT_TRANSCONF, val);
1948 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001949 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001950}
1951
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001952static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1953 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001954{
Daniel Vetter23670b322012-11-01 09:15:30 +01001955 struct drm_device *dev = dev_priv->dev;
1956 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001957
1958 /* FDI relies on the transcoder */
1959 assert_fdi_tx_disabled(dev_priv, pipe);
1960 assert_fdi_rx_disabled(dev_priv, pipe);
1961
Jesse Barnes291906f2011-02-02 12:28:03 -08001962 /* Ports must be off as well */
1963 assert_pch_ports_disabled(dev_priv, pipe);
1964
Daniel Vetterab9412b2013-05-03 11:49:46 +02001965 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001966 val = I915_READ(reg);
1967 val &= ~TRANS_ENABLE;
1968 I915_WRITE(reg, val);
1969 /* wait for PCH transcoder off, transcoder state */
1970 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001971 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001972
1973 if (!HAS_PCH_IBX(dev)) {
1974 /* Workaround: Clear the timing override chicken bit again. */
1975 reg = TRANS_CHICKEN2(pipe);
1976 val = I915_READ(reg);
1977 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1978 I915_WRITE(reg, val);
1979 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001980}
1981
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001982static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001983{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001984 u32 val;
1985
Daniel Vetterab9412b2013-05-03 11:49:46 +02001986 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001987 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001988 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001989 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001990 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001991 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001992
1993 /* Workaround: clear timing override bit. */
1994 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001995 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001996 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001997}
1998
1999/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002000 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002001 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002002 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002003 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002004 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002005 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002006static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002007{
Paulo Zanoni03722642014-01-17 13:51:09 -02002008 struct drm_device *dev = crtc->base.dev;
2009 struct drm_i915_private *dev_priv = dev->dev_private;
2010 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002011 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2012 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002013 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002014 int reg;
2015 u32 val;
2016
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002017 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002018 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002019 assert_sprites_disabled(dev_priv, pipe);
2020
Paulo Zanoni681e5812012-12-06 11:12:38 -02002021 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002022 pch_transcoder = TRANSCODER_A;
2023 else
2024 pch_transcoder = pipe;
2025
Jesse Barnesb24e7172011-01-04 15:09:30 -08002026 /*
2027 * A pipe without a PLL won't actually be able to drive bits from
2028 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2029 * need the check.
2030 */
2031 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002032 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002033 assert_dsi_pll_enabled(dev_priv);
2034 else
2035 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002036 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02002037 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002038 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002039 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002040 assert_fdi_tx_pll_enabled(dev_priv,
2041 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002042 }
2043 /* FIXME: assert CPU port conditions for SNB+ */
2044 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002045
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002046 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002048 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002049 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2050 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002051 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002052 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002053
2054 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002055 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002056}
2057
2058/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002059 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002060 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002061 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002062 * Disable the pipe of @crtc, making sure that various hardware
2063 * specific requirements are met, if applicable, e.g. plane
2064 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002065 *
2066 * Will wait until the pipe has shut down before returning.
2067 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002068static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002069{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002070 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
2071 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2072 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073 int reg;
2074 u32 val;
2075
2076 /*
2077 * Make sure planes won't keep trying to pump pixels to us,
2078 * or we might hang the display.
2079 */
2080 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002081 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002082 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002083
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002084 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002085 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002086 if ((val & PIPECONF_ENABLE) == 0)
2087 return;
2088
Ville Syrjälä67adc642014-08-15 01:21:57 +03002089 /*
2090 * Double wide has implications for planes
2091 * so best keep it disabled when not needed.
2092 */
2093 if (crtc->config.double_wide)
2094 val &= ~PIPECONF_DOUBLE_WIDE;
2095
2096 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002097 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2098 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002099 val &= ~PIPECONF_ENABLE;
2100
2101 I915_WRITE(reg, val);
2102 if ((val & PIPECONF_ENABLE) == 0)
2103 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002104}
2105
Keith Packardd74362c2011-07-28 14:47:14 -07002106/*
2107 * Plane regs are double buffered, going from enabled->disabled needs a
2108 * trigger in order to latch. The display address reg provides this.
2109 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002110void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2111 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002112{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002113 struct drm_device *dev = dev_priv->dev;
2114 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002115
2116 I915_WRITE(reg, I915_READ(reg));
2117 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002118}
2119
Jesse Barnesb24e7172011-01-04 15:09:30 -08002120/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002121 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002122 * @plane: plane to be enabled
2123 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002124 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002125 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002126 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002127static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2128 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002129{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002130 struct drm_device *dev = plane->dev;
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002133
2134 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002135 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002136
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002137 if (intel_crtc->primary_enabled)
2138 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002139
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002140 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002141
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002142 dev_priv->display.update_primary_plane(crtc, plane->fb,
2143 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002144
2145 /*
2146 * BDW signals flip done immediately if the plane
2147 * is disabled, even if the plane enable is already
2148 * armed to occur at the next vblank :(
2149 */
2150 if (IS_BROADWELL(dev))
2151 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002152}
2153
Jesse Barnesb24e7172011-01-04 15:09:30 -08002154/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002155 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002156 * @plane: plane to be disabled
2157 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002158 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002159 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002160 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002161static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2162 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002163{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002164 struct drm_device *dev = plane->dev;
2165 struct drm_i915_private *dev_priv = dev->dev_private;
2166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2167
Matt Roper32b7eee2014-12-24 07:59:06 -08002168 if (WARN_ON(!intel_crtc->active))
2169 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002170
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002171 if (!intel_crtc->primary_enabled)
2172 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002173
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002174 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002175
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002176 dev_priv->display.update_primary_plane(crtc, plane->fb,
2177 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002178}
2179
Chris Wilson693db182013-03-05 14:52:39 +00002180static bool need_vtd_wa(struct drm_device *dev)
2181{
2182#ifdef CONFIG_INTEL_IOMMU
2183 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2184 return true;
2185#endif
2186 return false;
2187}
2188
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002189static int intel_align_height(struct drm_device *dev, int height, bool tiled)
2190{
2191 int tile_height;
2192
2193 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
2194 return ALIGN(height, tile_height);
2195}
2196
Chris Wilson127bd2a2010-07-23 23:32:05 +01002197int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002198intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2199 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002200 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002201{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002202 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002203 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002204 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002205 u32 alignment;
2206 int ret;
2207
Matt Roperebcdd392014-07-09 16:22:11 -07002208 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2209
Chris Wilson05394f32010-11-08 19:18:58 +00002210 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002211 case I915_TILING_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002212 if (INTEL_INFO(dev)->gen >= 9)
2213 alignment = 256 * 1024;
2214 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002215 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002216 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002217 alignment = 4 * 1024;
2218 else
2219 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002220 break;
2221 case I915_TILING_X:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002222 if (INTEL_INFO(dev)->gen >= 9)
2223 alignment = 256 * 1024;
2224 else {
2225 /* pin() will align the object as required by fence */
2226 alignment = 0;
2227 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002228 break;
2229 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02002230 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002231 return -EINVAL;
2232 default:
2233 BUG();
2234 }
2235
Chris Wilson693db182013-03-05 14:52:39 +00002236 /* Note that the w/a also requires 64 PTE of padding following the
2237 * bo. We currently fill all unused PTE with the shadow page and so
2238 * we should always have valid PTE following the scanout preventing
2239 * the VT-d warning.
2240 */
2241 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2242 alignment = 256 * 1024;
2243
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002244 /*
2245 * Global gtt pte registers are special registers which actually forward
2246 * writes to a chunk of system memory. Which means that there is no risk
2247 * that the register values disappear as soon as we call
2248 * intel_runtime_pm_put(), so it is correct to wrap only the
2249 * pin/unpin/fence and not more.
2250 */
2251 intel_runtime_pm_get(dev_priv);
2252
Chris Wilsonce453d82011-02-21 14:43:56 +00002253 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002254 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002255 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002256 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002257
2258 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2259 * fence, whereas 965+ only requires a fence if using
2260 * framebuffer compression. For simplicity, we always install
2261 * a fence as the cost is not that onerous.
2262 */
Chris Wilson06d98132012-04-17 15:31:24 +01002263 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002264 if (ret)
2265 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002266
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002267 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002268
Chris Wilsonce453d82011-02-21 14:43:56 +00002269 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002270 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002271 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002272
2273err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002274 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002275err_interruptible:
2276 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002277 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002278 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002279}
2280
Chris Wilson1690e1e2011-12-14 13:57:08 +01002281void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2282{
Matt Roperebcdd392014-07-09 16:22:11 -07002283 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2284
Chris Wilson1690e1e2011-12-14 13:57:08 +01002285 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002286 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002287}
2288
Daniel Vetterc2c75132012-07-05 12:17:30 +02002289/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2290 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002291unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2292 unsigned int tiling_mode,
2293 unsigned int cpp,
2294 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002295{
Chris Wilsonbc752862013-02-21 20:04:31 +00002296 if (tiling_mode != I915_TILING_NONE) {
2297 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002298
Chris Wilsonbc752862013-02-21 20:04:31 +00002299 tile_rows = *y / 8;
2300 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002301
Chris Wilsonbc752862013-02-21 20:04:31 +00002302 tiles = *x / (512/cpp);
2303 *x %= 512/cpp;
2304
2305 return tile_rows * pitch * 8 + tiles * 4096;
2306 } else {
2307 unsigned int offset;
2308
2309 offset = *y * pitch + *x * cpp;
2310 *y = 0;
2311 *x = (offset & 4095) / cpp;
2312 return offset & -4096;
2313 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002314}
2315
Jesse Barnes46f297f2014-03-07 08:57:48 -08002316int intel_format_to_fourcc(int format)
2317{
2318 switch (format) {
2319 case DISPPLANE_8BPP:
2320 return DRM_FORMAT_C8;
2321 case DISPPLANE_BGRX555:
2322 return DRM_FORMAT_XRGB1555;
2323 case DISPPLANE_BGRX565:
2324 return DRM_FORMAT_RGB565;
2325 default:
2326 case DISPPLANE_BGRX888:
2327 return DRM_FORMAT_XRGB8888;
2328 case DISPPLANE_RGBX888:
2329 return DRM_FORMAT_XBGR8888;
2330 case DISPPLANE_BGRX101010:
2331 return DRM_FORMAT_XRGB2101010;
2332 case DISPPLANE_RGBX101010:
2333 return DRM_FORMAT_XBGR2101010;
2334 }
2335}
2336
Jesse Barnes484b41d2014-03-07 08:57:55 -08002337static bool intel_alloc_plane_obj(struct intel_crtc *crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -08002338 struct intel_plane_config *plane_config)
2339{
2340 struct drm_device *dev = crtc->base.dev;
2341 struct drm_i915_gem_object *obj = NULL;
2342 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2343 u32 base = plane_config->base;
2344
Chris Wilsonff2652e2014-03-10 08:07:02 +00002345 if (plane_config->size == 0)
2346 return false;
2347
Jesse Barnes46f297f2014-03-07 08:57:48 -08002348 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2349 plane_config->size);
2350 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002351 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002352
2353 if (plane_config->tiled) {
2354 obj->tiling_mode = I915_TILING_X;
Dave Airlie66e514c2014-04-03 07:51:54 +10002355 obj->stride = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002356 }
2357
Dave Airlie66e514c2014-04-03 07:51:54 +10002358 mode_cmd.pixel_format = crtc->base.primary->fb->pixel_format;
2359 mode_cmd.width = crtc->base.primary->fb->width;
2360 mode_cmd.height = crtc->base.primary->fb->height;
2361 mode_cmd.pitches[0] = crtc->base.primary->fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002362
2363 mutex_lock(&dev->struct_mutex);
2364
Dave Airlie66e514c2014-04-03 07:51:54 +10002365 if (intel_framebuffer_init(dev, to_intel_framebuffer(crtc->base.primary->fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002366 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002367 DRM_DEBUG_KMS("intel fb init failed\n");
2368 goto out_unref_obj;
2369 }
2370
Daniel Vettera071fa02014-06-18 23:28:09 +02002371 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002372 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002373
2374 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2375 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002376
2377out_unref_obj:
2378 drm_gem_object_unreference(&obj->base);
2379 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002380 return false;
2381}
2382
2383static void intel_find_plane_obj(struct intel_crtc *intel_crtc,
2384 struct intel_plane_config *plane_config)
2385{
2386 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002387 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002388 struct drm_crtc *c;
2389 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002390 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002391
Dave Airlie66e514c2014-04-03 07:51:54 +10002392 if (!intel_crtc->base.primary->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002393 return;
2394
2395 if (intel_alloc_plane_obj(intel_crtc, plane_config))
2396 return;
2397
Dave Airlie66e514c2014-04-03 07:51:54 +10002398 kfree(intel_crtc->base.primary->fb);
2399 intel_crtc->base.primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002400
2401 /*
2402 * Failed to alloc the obj, check to see if we should share
2403 * an fb with another CRTC instead
2404 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002405 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002406 i = to_intel_crtc(c);
2407
2408 if (c == &intel_crtc->base)
2409 continue;
2410
Matt Roper2ff8fde2014-07-08 07:50:07 -07002411 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002412 continue;
2413
Matt Roper2ff8fde2014-07-08 07:50:07 -07002414 obj = intel_fb_obj(c->primary->fb);
2415 if (obj == NULL)
2416 continue;
2417
2418 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002419 if (obj->tiling_mode != I915_TILING_NONE)
2420 dev_priv->preserve_bios_swizzle = true;
2421
Dave Airlie66e514c2014-04-03 07:51:54 +10002422 drm_framebuffer_reference(c->primary->fb);
2423 intel_crtc->base.primary->fb = c->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002424 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002425 break;
2426 }
2427 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002428}
2429
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002430static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2431 struct drm_framebuffer *fb,
2432 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002433{
2434 struct drm_device *dev = crtc->dev;
2435 struct drm_i915_private *dev_priv = dev->dev_private;
2436 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002437 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002438 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002439 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002440 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002441 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302442 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002443
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002444 if (!intel_crtc->primary_enabled) {
2445 I915_WRITE(reg, 0);
2446 if (INTEL_INFO(dev)->gen >= 4)
2447 I915_WRITE(DSPSURF(plane), 0);
2448 else
2449 I915_WRITE(DSPADDR(plane), 0);
2450 POSTING_READ(reg);
2451 return;
2452 }
2453
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002454 obj = intel_fb_obj(fb);
2455 if (WARN_ON(obj == NULL))
2456 return;
2457
2458 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2459
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002460 dspcntr = DISPPLANE_GAMMA_ENABLE;
2461
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002462 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002463
2464 if (INTEL_INFO(dev)->gen < 4) {
2465 if (intel_crtc->pipe == PIPE_B)
2466 dspcntr |= DISPPLANE_SEL_PIPE_B;
2467
2468 /* pipesrc and dspsize control the size that is scaled from,
2469 * which should always be the user's requested size.
2470 */
2471 I915_WRITE(DSPSIZE(plane),
2472 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2473 (intel_crtc->config.pipe_src_w - 1));
2474 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002475 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2476 I915_WRITE(PRIMSIZE(plane),
2477 ((intel_crtc->config.pipe_src_h - 1) << 16) |
2478 (intel_crtc->config.pipe_src_w - 1));
2479 I915_WRITE(PRIMPOS(plane), 0);
2480 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002481 }
2482
Ville Syrjälä57779d02012-10-31 17:50:14 +02002483 switch (fb->pixel_format) {
2484 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002485 dspcntr |= DISPPLANE_8BPP;
2486 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002487 case DRM_FORMAT_XRGB1555:
2488 case DRM_FORMAT_ARGB1555:
2489 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002490 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002491 case DRM_FORMAT_RGB565:
2492 dspcntr |= DISPPLANE_BGRX565;
2493 break;
2494 case DRM_FORMAT_XRGB8888:
2495 case DRM_FORMAT_ARGB8888:
2496 dspcntr |= DISPPLANE_BGRX888;
2497 break;
2498 case DRM_FORMAT_XBGR8888:
2499 case DRM_FORMAT_ABGR8888:
2500 dspcntr |= DISPPLANE_RGBX888;
2501 break;
2502 case DRM_FORMAT_XRGB2101010:
2503 case DRM_FORMAT_ARGB2101010:
2504 dspcntr |= DISPPLANE_BGRX101010;
2505 break;
2506 case DRM_FORMAT_XBGR2101010:
2507 case DRM_FORMAT_ABGR2101010:
2508 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002509 break;
2510 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002511 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002512 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002513
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002514 if (INTEL_INFO(dev)->gen >= 4 &&
2515 obj->tiling_mode != I915_TILING_NONE)
2516 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002517
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002518 if (IS_G4X(dev))
2519 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2520
Ville Syrjäläb98971272014-08-27 16:51:22 +03002521 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002522
Daniel Vetterc2c75132012-07-05 12:17:30 +02002523 if (INTEL_INFO(dev)->gen >= 4) {
2524 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002525 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002526 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002527 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002528 linear_offset -= intel_crtc->dspaddr_offset;
2529 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002530 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002531 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002532
Sonika Jindal48404c12014-08-22 14:06:04 +05302533 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2534 dspcntr |= DISPPLANE_ROTATE_180;
2535
2536 x += (intel_crtc->config.pipe_src_w - 1);
2537 y += (intel_crtc->config.pipe_src_h - 1);
2538
2539 /* Finding the last pixel of the last line of the display
2540 data and adding to linear_offset*/
2541 linear_offset +=
2542 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2543 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2544 }
2545
2546 I915_WRITE(reg, dspcntr);
2547
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002548 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2549 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2550 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002551 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002552 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002553 I915_WRITE(DSPSURF(plane),
2554 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002555 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002556 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002557 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002558 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002559 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002560}
2561
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002562static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2563 struct drm_framebuffer *fb,
2564 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002565{
2566 struct drm_device *dev = crtc->dev;
2567 struct drm_i915_private *dev_priv = dev->dev_private;
2568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002569 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002570 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002571 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002572 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002573 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302574 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002575
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002576 if (!intel_crtc->primary_enabled) {
2577 I915_WRITE(reg, 0);
2578 I915_WRITE(DSPSURF(plane), 0);
2579 POSTING_READ(reg);
2580 return;
2581 }
2582
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002583 obj = intel_fb_obj(fb);
2584 if (WARN_ON(obj == NULL))
2585 return;
2586
2587 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2588
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002589 dspcntr = DISPPLANE_GAMMA_ENABLE;
2590
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002591 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002592
2593 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2594 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2595
Ville Syrjälä57779d02012-10-31 17:50:14 +02002596 switch (fb->pixel_format) {
2597 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002598 dspcntr |= DISPPLANE_8BPP;
2599 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002600 case DRM_FORMAT_RGB565:
2601 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002602 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002603 case DRM_FORMAT_XRGB8888:
2604 case DRM_FORMAT_ARGB8888:
2605 dspcntr |= DISPPLANE_BGRX888;
2606 break;
2607 case DRM_FORMAT_XBGR8888:
2608 case DRM_FORMAT_ABGR8888:
2609 dspcntr |= DISPPLANE_RGBX888;
2610 break;
2611 case DRM_FORMAT_XRGB2101010:
2612 case DRM_FORMAT_ARGB2101010:
2613 dspcntr |= DISPPLANE_BGRX101010;
2614 break;
2615 case DRM_FORMAT_XBGR2101010:
2616 case DRM_FORMAT_ABGR2101010:
2617 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002618 break;
2619 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002620 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002621 }
2622
2623 if (obj->tiling_mode != I915_TILING_NONE)
2624 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002625
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002626 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002627 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002628
Ville Syrjäläb98971272014-08-27 16:51:22 +03002629 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002630 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002631 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002632 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002633 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002634 linear_offset -= intel_crtc->dspaddr_offset;
Sonika Jindal48404c12014-08-22 14:06:04 +05302635 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180)) {
2636 dspcntr |= DISPPLANE_ROTATE_180;
2637
2638 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
2639 x += (intel_crtc->config.pipe_src_w - 1);
2640 y += (intel_crtc->config.pipe_src_h - 1);
2641
2642 /* Finding the last pixel of the last line of the display
2643 data and adding to linear_offset*/
2644 linear_offset +=
2645 (intel_crtc->config.pipe_src_h - 1) * fb->pitches[0] +
2646 (intel_crtc->config.pipe_src_w - 1) * pixel_size;
2647 }
2648 }
2649
2650 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002651
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002652 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2653 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2654 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002655 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002656 I915_WRITE(DSPSURF(plane),
2657 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002658 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002659 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2660 } else {
2661 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2662 I915_WRITE(DSPLINOFF(plane), linear_offset);
2663 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002664 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002665}
2666
Damien Lespiau70d21f02013-07-03 21:06:04 +01002667static void skylake_update_primary_plane(struct drm_crtc *crtc,
2668 struct drm_framebuffer *fb,
2669 int x, int y)
2670{
2671 struct drm_device *dev = crtc->dev;
2672 struct drm_i915_private *dev_priv = dev->dev_private;
2673 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2674 struct intel_framebuffer *intel_fb;
2675 struct drm_i915_gem_object *obj;
2676 int pipe = intel_crtc->pipe;
2677 u32 plane_ctl, stride;
2678
2679 if (!intel_crtc->primary_enabled) {
2680 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2681 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2682 POSTING_READ(PLANE_CTL(pipe, 0));
2683 return;
2684 }
2685
2686 plane_ctl = PLANE_CTL_ENABLE |
2687 PLANE_CTL_PIPE_GAMMA_ENABLE |
2688 PLANE_CTL_PIPE_CSC_ENABLE;
2689
2690 switch (fb->pixel_format) {
2691 case DRM_FORMAT_RGB565:
2692 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2693 break;
2694 case DRM_FORMAT_XRGB8888:
2695 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2696 break;
2697 case DRM_FORMAT_XBGR8888:
2698 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2699 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2700 break;
2701 case DRM_FORMAT_XRGB2101010:
2702 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2703 break;
2704 case DRM_FORMAT_XBGR2101010:
2705 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2706 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2707 break;
2708 default:
2709 BUG();
2710 }
2711
2712 intel_fb = to_intel_framebuffer(fb);
2713 obj = intel_fb->obj;
2714
2715 /*
2716 * The stride is either expressed as a multiple of 64 bytes chunks for
2717 * linear buffers or in number of tiles for tiled buffers.
2718 */
2719 switch (obj->tiling_mode) {
2720 case I915_TILING_NONE:
2721 stride = fb->pitches[0] >> 6;
2722 break;
2723 case I915_TILING_X:
2724 plane_ctl |= PLANE_CTL_TILED_X;
2725 stride = fb->pitches[0] >> 9;
2726 break;
2727 default:
2728 BUG();
2729 }
2730
2731 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Sonika Jindal1447dde2014-10-04 10:53:31 +01002732 if (to_intel_plane(crtc->primary)->rotation == BIT(DRM_ROTATE_180))
2733 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002734
2735 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2736
2737 DRM_DEBUG_KMS("Writing base %08lX %d,%d,%d,%d pitch=%d\n",
2738 i915_gem_obj_ggtt_offset(obj),
2739 x, y, fb->width, fb->height,
2740 fb->pitches[0]);
2741
2742 I915_WRITE(PLANE_POS(pipe, 0), 0);
2743 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2744 I915_WRITE(PLANE_SIZE(pipe, 0),
2745 (intel_crtc->config.pipe_src_h - 1) << 16 |
2746 (intel_crtc->config.pipe_src_w - 1));
2747 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
2748 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2749
2750 POSTING_READ(PLANE_SURF(pipe, 0));
2751}
2752
Jesse Barnes17638cd2011-06-24 12:19:23 -07002753/* Assume fb object is pinned & idle & fenced and just update base pointers */
2754static int
2755intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2756 int x, int y, enum mode_set_atomic state)
2757{
2758 struct drm_device *dev = crtc->dev;
2759 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002760
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002761 if (dev_priv->display.disable_fbc)
2762 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002763
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002764 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2765
2766 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002767}
2768
Ville Syrjälä75147472014-11-24 18:28:11 +02002769static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002770{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002771 struct drm_crtc *crtc;
2772
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002773 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002774 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2775 enum plane plane = intel_crtc->plane;
2776
2777 intel_prepare_page_flip(dev, plane);
2778 intel_finish_page_flip_plane(dev, plane);
2779 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002780}
2781
2782static void intel_update_primary_planes(struct drm_device *dev)
2783{
2784 struct drm_i915_private *dev_priv = dev->dev_private;
2785 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002786
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002787 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002788 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2789
Rob Clark51fd3712013-11-19 12:10:12 -05002790 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002791 /*
2792 * FIXME: Once we have proper support for primary planes (and
2793 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002794 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002795 */
Matt Roperf4510a22014-04-01 15:22:40 -07002796 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002797 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002798 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002799 crtc->x,
2800 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002801 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002802 }
2803}
2804
Ville Syrjälä75147472014-11-24 18:28:11 +02002805void intel_prepare_reset(struct drm_device *dev)
2806{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002807 struct drm_i915_private *dev_priv = to_i915(dev);
2808 struct intel_crtc *crtc;
2809
Ville Syrjälä75147472014-11-24 18:28:11 +02002810 /* no reset support for gen2 */
2811 if (IS_GEN2(dev))
2812 return;
2813
2814 /* reset doesn't touch the display */
2815 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2816 return;
2817
2818 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002819
2820 /*
2821 * Disabling the crtcs gracefully seems nicer. Also the
2822 * g33 docs say we should at least disable all the planes.
2823 */
2824 for_each_intel_crtc(dev, crtc) {
2825 if (crtc->active)
2826 dev_priv->display.crtc_disable(&crtc->base);
2827 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002828}
2829
2830void intel_finish_reset(struct drm_device *dev)
2831{
2832 struct drm_i915_private *dev_priv = to_i915(dev);
2833
2834 /*
2835 * Flips in the rings will be nuked by the reset,
2836 * so complete all pending flips so that user space
2837 * will get its events and not get stuck.
2838 */
2839 intel_complete_page_flips(dev);
2840
2841 /* no reset support for gen2 */
2842 if (IS_GEN2(dev))
2843 return;
2844
2845 /* reset doesn't touch the display */
2846 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
2847 /*
2848 * Flips in the rings have been nuked by the reset,
2849 * so update the base address of all primary
2850 * planes to the the last fb to make sure we're
2851 * showing the correct fb after a reset.
2852 */
2853 intel_update_primary_planes(dev);
2854 return;
2855 }
2856
2857 /*
2858 * The display has been reset as well,
2859 * so need a full re-initialization.
2860 */
2861 intel_runtime_pm_disable_interrupts(dev_priv);
2862 intel_runtime_pm_enable_interrupts(dev_priv);
2863
2864 intel_modeset_init_hw(dev);
2865
2866 spin_lock_irq(&dev_priv->irq_lock);
2867 if (dev_priv->display.hpd_irq_setup)
2868 dev_priv->display.hpd_irq_setup(dev);
2869 spin_unlock_irq(&dev_priv->irq_lock);
2870
2871 intel_modeset_setup_hw_state(dev, true);
2872
2873 intel_hpd_init(dev_priv);
2874
2875 drm_modeset_unlock_all(dev);
2876}
2877
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002878static int
Chris Wilson14667a42012-04-03 17:58:35 +01002879intel_finish_fb(struct drm_framebuffer *old_fb)
2880{
Matt Roper2ff8fde2014-07-08 07:50:07 -07002881 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01002882 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2883 bool was_interruptible = dev_priv->mm.interruptible;
2884 int ret;
2885
Chris Wilson14667a42012-04-03 17:58:35 +01002886 /* Big Hammer, we also need to ensure that any pending
2887 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2888 * current scanout is retired before unpinning the old
2889 * framebuffer.
2890 *
2891 * This should only fail upon a hung GPU, in which case we
2892 * can safely continue.
2893 */
2894 dev_priv->mm.interruptible = false;
2895 ret = i915_gem_object_finish_gpu(obj);
2896 dev_priv->mm.interruptible = was_interruptible;
2897
2898 return ret;
2899}
2900
Chris Wilson7d5e3792014-03-04 13:15:08 +00002901static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2902{
2903 struct drm_device *dev = crtc->dev;
2904 struct drm_i915_private *dev_priv = dev->dev_private;
2905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002906 bool pending;
2907
2908 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2909 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2910 return false;
2911
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002912 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002913 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02002914 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00002915
2916 return pending;
2917}
2918
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002919static void intel_update_pipe_size(struct intel_crtc *crtc)
2920{
2921 struct drm_device *dev = crtc->base.dev;
2922 struct drm_i915_private *dev_priv = dev->dev_private;
2923 const struct drm_display_mode *adjusted_mode;
2924
2925 if (!i915.fastboot)
2926 return;
2927
2928 /*
2929 * Update pipe size and adjust fitter if needed: the reason for this is
2930 * that in compute_mode_changes we check the native mode (not the pfit
2931 * mode) to see if we can flip rather than do a full mode set. In the
2932 * fastboot case, we'll flip, but if we don't update the pipesrc and
2933 * pfit state, we'll end up with a big fb scanned out into the wrong
2934 * sized surface.
2935 *
2936 * To fix this properly, we need to hoist the checks up into
2937 * compute_mode_changes (or above), check the actual pfit state and
2938 * whether the platform allows pfit disable with pipe active, and only
2939 * then update the pipesrc and pfit state, even on the flip path.
2940 */
2941
2942 adjusted_mode = &crtc->config.adjusted_mode;
2943
2944 I915_WRITE(PIPESRC(crtc->pipe),
2945 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2946 (adjusted_mode->crtc_vdisplay - 1));
2947 if (!crtc->config.pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002948 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2949 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03002950 I915_WRITE(PF_CTL(crtc->pipe), 0);
2951 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
2952 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
2953 }
2954 crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2955 crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
2956}
2957
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002958static void intel_fdi_normal_train(struct drm_crtc *crtc)
2959{
2960 struct drm_device *dev = crtc->dev;
2961 struct drm_i915_private *dev_priv = dev->dev_private;
2962 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2963 int pipe = intel_crtc->pipe;
2964 u32 reg, temp;
2965
2966 /* enable normal train */
2967 reg = FDI_TX_CTL(pipe);
2968 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002969 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002970 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2971 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002972 } else {
2973 temp &= ~FDI_LINK_TRAIN_NONE;
2974 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002975 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002976 I915_WRITE(reg, temp);
2977
2978 reg = FDI_RX_CTL(pipe);
2979 temp = I915_READ(reg);
2980 if (HAS_PCH_CPT(dev)) {
2981 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2982 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2983 } else {
2984 temp &= ~FDI_LINK_TRAIN_NONE;
2985 temp |= FDI_LINK_TRAIN_NONE;
2986 }
2987 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2988
2989 /* wait one idle pattern time */
2990 POSTING_READ(reg);
2991 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002992
2993 /* IVB wants error correction enabled */
2994 if (IS_IVYBRIDGE(dev))
2995 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2996 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002997}
2998
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002999static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01003000{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003001 return crtc->base.enabled && crtc->active &&
3002 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01003003}
3004
Daniel Vetter01a415f2012-10-27 15:58:40 +02003005static void ivb_modeset_global_resources(struct drm_device *dev)
3006{
3007 struct drm_i915_private *dev_priv = dev->dev_private;
3008 struct intel_crtc *pipe_B_crtc =
3009 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3010 struct intel_crtc *pipe_C_crtc =
3011 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
3012 uint32_t temp;
3013
Daniel Vetter1e833f42013-02-19 22:31:57 +01003014 /*
3015 * When everything is off disable fdi C so that we could enable fdi B
3016 * with all lanes. Note that we don't care about enabled pipes without
3017 * an enabled pch encoder.
3018 */
3019 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
3020 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02003021 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3022 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3023
3024 temp = I915_READ(SOUTH_CHICKEN1);
3025 temp &= ~FDI_BC_BIFURCATION_SELECT;
3026 DRM_DEBUG_KMS("disabling fdi C rx\n");
3027 I915_WRITE(SOUTH_CHICKEN1, temp);
3028 }
3029}
3030
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003031/* The FDI link training functions for ILK/Ibexpeak. */
3032static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3033{
3034 struct drm_device *dev = crtc->dev;
3035 struct drm_i915_private *dev_priv = dev->dev_private;
3036 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3037 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003038 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003039
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003040 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003041 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003042
Adam Jacksone1a44742010-06-25 15:32:14 -04003043 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3044 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003045 reg = FDI_RX_IMR(pipe);
3046 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003047 temp &= ~FDI_RX_SYMBOL_LOCK;
3048 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003049 I915_WRITE(reg, temp);
3050 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003051 udelay(150);
3052
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003053 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003054 reg = FDI_TX_CTL(pipe);
3055 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003056 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3057 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003058 temp &= ~FDI_LINK_TRAIN_NONE;
3059 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003060 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003061
Chris Wilson5eddb702010-09-11 13:48:45 +01003062 reg = FDI_RX_CTL(pipe);
3063 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003064 temp &= ~FDI_LINK_TRAIN_NONE;
3065 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003066 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3067
3068 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003069 udelay(150);
3070
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003071 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003072 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3073 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3074 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003075
Chris Wilson5eddb702010-09-11 13:48:45 +01003076 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003077 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003078 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003079 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3080
3081 if ((temp & FDI_RX_BIT_LOCK)) {
3082 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003083 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003084 break;
3085 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003086 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003087 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003088 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003089
3090 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003091 reg = FDI_TX_CTL(pipe);
3092 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003093 temp &= ~FDI_LINK_TRAIN_NONE;
3094 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003095 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003096
Chris Wilson5eddb702010-09-11 13:48:45 +01003097 reg = FDI_RX_CTL(pipe);
3098 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003099 temp &= ~FDI_LINK_TRAIN_NONE;
3100 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003101 I915_WRITE(reg, temp);
3102
3103 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003104 udelay(150);
3105
Chris Wilson5eddb702010-09-11 13:48:45 +01003106 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003107 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003108 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003109 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3110
3111 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003112 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003113 DRM_DEBUG_KMS("FDI train 2 done.\n");
3114 break;
3115 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003116 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003117 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003118 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003119
3120 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003121
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003122}
3123
Akshay Joshi0206e352011-08-16 15:34:10 -04003124static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003125 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3126 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3127 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3128 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3129};
3130
3131/* The FDI link training functions for SNB/Cougarpoint. */
3132static void gen6_fdi_link_train(struct drm_crtc *crtc)
3133{
3134 struct drm_device *dev = crtc->dev;
3135 struct drm_i915_private *dev_priv = dev->dev_private;
3136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3137 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003138 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003139
Adam Jacksone1a44742010-06-25 15:32:14 -04003140 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3141 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003142 reg = FDI_RX_IMR(pipe);
3143 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003144 temp &= ~FDI_RX_SYMBOL_LOCK;
3145 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003146 I915_WRITE(reg, temp);
3147
3148 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003149 udelay(150);
3150
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003151 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003152 reg = FDI_TX_CTL(pipe);
3153 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003154 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3155 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003156 temp &= ~FDI_LINK_TRAIN_NONE;
3157 temp |= FDI_LINK_TRAIN_PATTERN_1;
3158 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3159 /* SNB-B */
3160 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003161 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003162
Daniel Vetterd74cf322012-10-26 10:58:13 +02003163 I915_WRITE(FDI_RX_MISC(pipe),
3164 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3165
Chris Wilson5eddb702010-09-11 13:48:45 +01003166 reg = FDI_RX_CTL(pipe);
3167 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003168 if (HAS_PCH_CPT(dev)) {
3169 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3170 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3171 } else {
3172 temp &= ~FDI_LINK_TRAIN_NONE;
3173 temp |= FDI_LINK_TRAIN_PATTERN_1;
3174 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003175 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3176
3177 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003178 udelay(150);
3179
Akshay Joshi0206e352011-08-16 15:34:10 -04003180 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003181 reg = FDI_TX_CTL(pipe);
3182 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003183 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3184 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003185 I915_WRITE(reg, temp);
3186
3187 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003188 udelay(500);
3189
Sean Paulfa37d392012-03-02 12:53:39 -05003190 for (retry = 0; retry < 5; retry++) {
3191 reg = FDI_RX_IIR(pipe);
3192 temp = I915_READ(reg);
3193 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3194 if (temp & FDI_RX_BIT_LOCK) {
3195 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3196 DRM_DEBUG_KMS("FDI train 1 done.\n");
3197 break;
3198 }
3199 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003200 }
Sean Paulfa37d392012-03-02 12:53:39 -05003201 if (retry < 5)
3202 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003203 }
3204 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003205 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003206
3207 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003208 reg = FDI_TX_CTL(pipe);
3209 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003210 temp &= ~FDI_LINK_TRAIN_NONE;
3211 temp |= FDI_LINK_TRAIN_PATTERN_2;
3212 if (IS_GEN6(dev)) {
3213 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3214 /* SNB-B */
3215 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3216 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003217 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003218
Chris Wilson5eddb702010-09-11 13:48:45 +01003219 reg = FDI_RX_CTL(pipe);
3220 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003221 if (HAS_PCH_CPT(dev)) {
3222 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3223 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3224 } else {
3225 temp &= ~FDI_LINK_TRAIN_NONE;
3226 temp |= FDI_LINK_TRAIN_PATTERN_2;
3227 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003228 I915_WRITE(reg, temp);
3229
3230 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003231 udelay(150);
3232
Akshay Joshi0206e352011-08-16 15:34:10 -04003233 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003234 reg = FDI_TX_CTL(pipe);
3235 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003236 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3237 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003238 I915_WRITE(reg, temp);
3239
3240 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003241 udelay(500);
3242
Sean Paulfa37d392012-03-02 12:53:39 -05003243 for (retry = 0; retry < 5; retry++) {
3244 reg = FDI_RX_IIR(pipe);
3245 temp = I915_READ(reg);
3246 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3247 if (temp & FDI_RX_SYMBOL_LOCK) {
3248 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3249 DRM_DEBUG_KMS("FDI train 2 done.\n");
3250 break;
3251 }
3252 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003253 }
Sean Paulfa37d392012-03-02 12:53:39 -05003254 if (retry < 5)
3255 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003256 }
3257 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003258 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003259
3260 DRM_DEBUG_KMS("FDI train done.\n");
3261}
3262
Jesse Barnes357555c2011-04-28 15:09:55 -07003263/* Manual link training for Ivy Bridge A0 parts */
3264static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3265{
3266 struct drm_device *dev = crtc->dev;
3267 struct drm_i915_private *dev_priv = dev->dev_private;
3268 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3269 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003270 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003271
3272 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3273 for train result */
3274 reg = FDI_RX_IMR(pipe);
3275 temp = I915_READ(reg);
3276 temp &= ~FDI_RX_SYMBOL_LOCK;
3277 temp &= ~FDI_RX_BIT_LOCK;
3278 I915_WRITE(reg, temp);
3279
3280 POSTING_READ(reg);
3281 udelay(150);
3282
Daniel Vetter01a415f2012-10-27 15:58:40 +02003283 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3284 I915_READ(FDI_RX_IIR(pipe)));
3285
Jesse Barnes139ccd32013-08-19 11:04:55 -07003286 /* Try each vswing and preemphasis setting twice before moving on */
3287 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3288 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003289 reg = FDI_TX_CTL(pipe);
3290 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003291 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3292 temp &= ~FDI_TX_ENABLE;
3293 I915_WRITE(reg, temp);
3294
3295 reg = FDI_RX_CTL(pipe);
3296 temp = I915_READ(reg);
3297 temp &= ~FDI_LINK_TRAIN_AUTO;
3298 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3299 temp &= ~FDI_RX_ENABLE;
3300 I915_WRITE(reg, temp);
3301
3302 /* enable CPU FDI TX and PCH FDI RX */
3303 reg = FDI_TX_CTL(pipe);
3304 temp = I915_READ(reg);
3305 temp &= ~FDI_DP_PORT_WIDTH_MASK;
3306 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
3307 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003308 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003309 temp |= snb_b_fdi_train_param[j/2];
3310 temp |= FDI_COMPOSITE_SYNC;
3311 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3312
3313 I915_WRITE(FDI_RX_MISC(pipe),
3314 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3315
3316 reg = FDI_RX_CTL(pipe);
3317 temp = I915_READ(reg);
3318 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3319 temp |= FDI_COMPOSITE_SYNC;
3320 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3321
3322 POSTING_READ(reg);
3323 udelay(1); /* should be 0.5us */
3324
3325 for (i = 0; i < 4; i++) {
3326 reg = FDI_RX_IIR(pipe);
3327 temp = I915_READ(reg);
3328 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3329
3330 if (temp & FDI_RX_BIT_LOCK ||
3331 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3332 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3333 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3334 i);
3335 break;
3336 }
3337 udelay(1); /* should be 0.5us */
3338 }
3339 if (i == 4) {
3340 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3341 continue;
3342 }
3343
3344 /* Train 2 */
3345 reg = FDI_TX_CTL(pipe);
3346 temp = I915_READ(reg);
3347 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3348 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3349 I915_WRITE(reg, temp);
3350
3351 reg = FDI_RX_CTL(pipe);
3352 temp = I915_READ(reg);
3353 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3354 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003355 I915_WRITE(reg, temp);
3356
3357 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003358 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003359
Jesse Barnes139ccd32013-08-19 11:04:55 -07003360 for (i = 0; i < 4; i++) {
3361 reg = FDI_RX_IIR(pipe);
3362 temp = I915_READ(reg);
3363 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003364
Jesse Barnes139ccd32013-08-19 11:04:55 -07003365 if (temp & FDI_RX_SYMBOL_LOCK ||
3366 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3367 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3368 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3369 i);
3370 goto train_done;
3371 }
3372 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003373 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003374 if (i == 4)
3375 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003376 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003377
Jesse Barnes139ccd32013-08-19 11:04:55 -07003378train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003379 DRM_DEBUG_KMS("FDI train done.\n");
3380}
3381
Daniel Vetter88cefb62012-08-12 19:27:14 +02003382static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003383{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003384 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003385 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003386 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003387 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003388
Jesse Barnesc64e3112010-09-10 11:27:03 -07003389
Jesse Barnes0e23b992010-09-10 11:10:00 -07003390 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003391 reg = FDI_RX_CTL(pipe);
3392 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003393 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
3394 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003395 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003396 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3397
3398 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003399 udelay(200);
3400
3401 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 temp = I915_READ(reg);
3403 I915_WRITE(reg, temp | FDI_PCDCLK);
3404
3405 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003406 udelay(200);
3407
Paulo Zanoni20749732012-11-23 15:30:38 -02003408 /* Enable CPU FDI TX PLL, always on for Ironlake */
3409 reg = FDI_TX_CTL(pipe);
3410 temp = I915_READ(reg);
3411 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3412 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003413
Paulo Zanoni20749732012-11-23 15:30:38 -02003414 POSTING_READ(reg);
3415 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003416 }
3417}
3418
Daniel Vetter88cefb62012-08-12 19:27:14 +02003419static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3420{
3421 struct drm_device *dev = intel_crtc->base.dev;
3422 struct drm_i915_private *dev_priv = dev->dev_private;
3423 int pipe = intel_crtc->pipe;
3424 u32 reg, temp;
3425
3426 /* Switch from PCDclk to Rawclk */
3427 reg = FDI_RX_CTL(pipe);
3428 temp = I915_READ(reg);
3429 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3430
3431 /* Disable CPU FDI TX PLL */
3432 reg = FDI_TX_CTL(pipe);
3433 temp = I915_READ(reg);
3434 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3435
3436 POSTING_READ(reg);
3437 udelay(100);
3438
3439 reg = FDI_RX_CTL(pipe);
3440 temp = I915_READ(reg);
3441 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3442
3443 /* Wait for the clocks to turn off. */
3444 POSTING_READ(reg);
3445 udelay(100);
3446}
3447
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003448static void ironlake_fdi_disable(struct drm_crtc *crtc)
3449{
3450 struct drm_device *dev = crtc->dev;
3451 struct drm_i915_private *dev_priv = dev->dev_private;
3452 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3453 int pipe = intel_crtc->pipe;
3454 u32 reg, temp;
3455
3456 /* disable CPU FDI tx and PCH FDI rx */
3457 reg = FDI_TX_CTL(pipe);
3458 temp = I915_READ(reg);
3459 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3460 POSTING_READ(reg);
3461
3462 reg = FDI_RX_CTL(pipe);
3463 temp = I915_READ(reg);
3464 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003465 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003466 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3467
3468 POSTING_READ(reg);
3469 udelay(100);
3470
3471 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003472 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003473 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003474
3475 /* still set train pattern 1 */
3476 reg = FDI_TX_CTL(pipe);
3477 temp = I915_READ(reg);
3478 temp &= ~FDI_LINK_TRAIN_NONE;
3479 temp |= FDI_LINK_TRAIN_PATTERN_1;
3480 I915_WRITE(reg, temp);
3481
3482 reg = FDI_RX_CTL(pipe);
3483 temp = I915_READ(reg);
3484 if (HAS_PCH_CPT(dev)) {
3485 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3486 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3487 } else {
3488 temp &= ~FDI_LINK_TRAIN_NONE;
3489 temp |= FDI_LINK_TRAIN_PATTERN_1;
3490 }
3491 /* BPC in FDI rx is consistent with that in PIPECONF */
3492 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003493 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003494 I915_WRITE(reg, temp);
3495
3496 POSTING_READ(reg);
3497 udelay(100);
3498}
3499
Chris Wilson5dce5b932014-01-20 10:17:36 +00003500bool intel_has_pending_fb_unpin(struct drm_device *dev)
3501{
3502 struct intel_crtc *crtc;
3503
3504 /* Note that we don't need to be called with mode_config.lock here
3505 * as our list of CRTC objects is static for the lifetime of the
3506 * device and so cannot disappear as we iterate. Similarly, we can
3507 * happily treat the predicates as racy, atomic checks as userspace
3508 * cannot claim and pin a new fb without at least acquring the
3509 * struct_mutex and so serialising with us.
3510 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003511 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003512 if (atomic_read(&crtc->unpin_work_count) == 0)
3513 continue;
3514
3515 if (crtc->unpin_work)
3516 intel_wait_for_vblank(dev, crtc->pipe);
3517
3518 return true;
3519 }
3520
3521 return false;
3522}
3523
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003524static void page_flip_completed(struct intel_crtc *intel_crtc)
3525{
3526 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3527 struct intel_unpin_work *work = intel_crtc->unpin_work;
3528
3529 /* ensure that the unpin work is consistent wrt ->pending. */
3530 smp_rmb();
3531 intel_crtc->unpin_work = NULL;
3532
3533 if (work->event)
3534 drm_send_vblank_event(intel_crtc->base.dev,
3535 intel_crtc->pipe,
3536 work->event);
3537
3538 drm_crtc_vblank_put(&intel_crtc->base);
3539
3540 wake_up_all(&dev_priv->pending_flip_queue);
3541 queue_work(dev_priv->wq, &work->work);
3542
3543 trace_i915_flip_complete(intel_crtc->plane,
3544 work->pending_flip_obj);
3545}
3546
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003547void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003548{
Chris Wilson0f911282012-04-17 10:05:38 +01003549 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003550 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003551
Daniel Vetter2c10d572012-12-20 21:24:07 +01003552 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003553 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3554 !intel_crtc_has_pending_flip(crtc),
3555 60*HZ) == 0)) {
3556 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003557
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003558 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003559 if (intel_crtc->unpin_work) {
3560 WARN_ONCE(1, "Removing stuck page flip\n");
3561 page_flip_completed(intel_crtc);
3562 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003563 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003564 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003565
Chris Wilson975d5682014-08-20 13:13:34 +01003566 if (crtc->primary->fb) {
3567 mutex_lock(&dev->struct_mutex);
3568 intel_finish_fb(crtc->primary->fb);
3569 mutex_unlock(&dev->struct_mutex);
3570 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003571}
3572
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003573/* Program iCLKIP clock to the desired frequency */
3574static void lpt_program_iclkip(struct drm_crtc *crtc)
3575{
3576 struct drm_device *dev = crtc->dev;
3577 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003578 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003579 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3580 u32 temp;
3581
Daniel Vetter09153002012-12-12 14:06:44 +01003582 mutex_lock(&dev_priv->dpio_lock);
3583
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003584 /* It is necessary to ungate the pixclk gate prior to programming
3585 * the divisors, and gate it back when it is done.
3586 */
3587 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3588
3589 /* Disable SSCCTL */
3590 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003591 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3592 SBI_SSCCTL_DISABLE,
3593 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003594
3595 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003596 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003597 auxdiv = 1;
3598 divsel = 0x41;
3599 phaseinc = 0x20;
3600 } else {
3601 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003602 * but the adjusted_mode->crtc_clock in in KHz. To get the
3603 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003604 * convert the virtual clock precision to KHz here for higher
3605 * precision.
3606 */
3607 u32 iclk_virtual_root_freq = 172800 * 1000;
3608 u32 iclk_pi_range = 64;
3609 u32 desired_divisor, msb_divisor_value, pi_value;
3610
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003611 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003612 msb_divisor_value = desired_divisor / iclk_pi_range;
3613 pi_value = desired_divisor % iclk_pi_range;
3614
3615 auxdiv = 0;
3616 divsel = msb_divisor_value - 2;
3617 phaseinc = pi_value;
3618 }
3619
3620 /* This should not happen with any sane values */
3621 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3622 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3623 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3624 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3625
3626 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003627 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003628 auxdiv,
3629 divsel,
3630 phasedir,
3631 phaseinc);
3632
3633 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003634 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003635 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3636 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3637 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3638 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3639 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3640 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003641 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003642
3643 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003644 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003645 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3646 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003647 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003648
3649 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003650 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003651 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003652 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003653
3654 /* Wait for initialization time */
3655 udelay(24);
3656
3657 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003658
3659 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003660}
3661
Daniel Vetter275f01b22013-05-03 11:49:47 +02003662static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3663 enum pipe pch_transcoder)
3664{
3665 struct drm_device *dev = crtc->base.dev;
3666 struct drm_i915_private *dev_priv = dev->dev_private;
3667 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3668
3669 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3670 I915_READ(HTOTAL(cpu_transcoder)));
3671 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3672 I915_READ(HBLANK(cpu_transcoder)));
3673 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3674 I915_READ(HSYNC(cpu_transcoder)));
3675
3676 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3677 I915_READ(VTOTAL(cpu_transcoder)));
3678 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3679 I915_READ(VBLANK(cpu_transcoder)));
3680 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3681 I915_READ(VSYNC(cpu_transcoder)));
3682 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3683 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3684}
3685
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003686static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3687{
3688 struct drm_i915_private *dev_priv = dev->dev_private;
3689 uint32_t temp;
3690
3691 temp = I915_READ(SOUTH_CHICKEN1);
3692 if (temp & FDI_BC_BIFURCATION_SELECT)
3693 return;
3694
3695 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3696 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3697
3698 temp |= FDI_BC_BIFURCATION_SELECT;
3699 DRM_DEBUG_KMS("enabling fdi C rx\n");
3700 I915_WRITE(SOUTH_CHICKEN1, temp);
3701 POSTING_READ(SOUTH_CHICKEN1);
3702}
3703
3704static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3705{
3706 struct drm_device *dev = intel_crtc->base.dev;
3707 struct drm_i915_private *dev_priv = dev->dev_private;
3708
3709 switch (intel_crtc->pipe) {
3710 case PIPE_A:
3711 break;
3712 case PIPE_B:
3713 if (intel_crtc->config.fdi_lanes > 2)
3714 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3715 else
3716 cpt_enable_fdi_bc_bifurcation(dev);
3717
3718 break;
3719 case PIPE_C:
3720 cpt_enable_fdi_bc_bifurcation(dev);
3721
3722 break;
3723 default:
3724 BUG();
3725 }
3726}
3727
Jesse Barnesf67a5592011-01-05 10:31:48 -08003728/*
3729 * Enable PCH resources required for PCH ports:
3730 * - PCH PLLs
3731 * - FDI training & RX/TX
3732 * - update transcoder timings
3733 * - DP transcoding bits
3734 * - transcoder
3735 */
3736static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003737{
3738 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003739 struct drm_i915_private *dev_priv = dev->dev_private;
3740 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3741 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003742 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003743
Daniel Vetterab9412b2013-05-03 11:49:46 +02003744 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003745
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003746 if (IS_IVYBRIDGE(dev))
3747 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3748
Daniel Vettercd986ab2012-10-26 10:58:12 +02003749 /* Write the TU size bits before fdi link training, so that error
3750 * detection works. */
3751 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3752 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3753
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003754 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003755 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003756
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003757 /* We need to program the right clock selection before writing the pixel
3758 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003759 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003760 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003761
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003762 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003763 temp |= TRANS_DPLL_ENABLE(pipe);
3764 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003765 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003766 temp |= sel;
3767 else
3768 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003769 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003770 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003771
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003772 /* XXX: pch pll's can be enabled any time before we enable the PCH
3773 * transcoder, and we actually should do this to not upset any PCH
3774 * transcoder that already use the clock when we share it.
3775 *
3776 * Note that enable_shared_dpll tries to do the right thing, but
3777 * get_shared_dpll unconditionally resets the pll - we need that to have
3778 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003779 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003780
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003781 /* set transcoder timing, panel must allow it */
3782 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003783 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003784
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003785 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003786
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003787 /* For PCH DP, enable TRANS_DP_CTL */
Daniel Vetter0a888182014-11-03 14:37:38 +01003788 if (HAS_PCH_CPT(dev) && intel_crtc->config.has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003789 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003790 reg = TRANS_DP_CTL(pipe);
3791 temp = I915_READ(reg);
3792 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003793 TRANS_DP_SYNC_MASK |
3794 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003795 temp |= (TRANS_DP_OUTPUT_ENABLE |
3796 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003797 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003798
3799 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003800 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003801 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003802 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003803
3804 switch (intel_trans_dp_port_sel(crtc)) {
3805 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003806 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003807 break;
3808 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003809 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003810 break;
3811 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003812 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003813 break;
3814 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003815 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003816 }
3817
Chris Wilson5eddb702010-09-11 13:48:45 +01003818 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003819 }
3820
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003821 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003822}
3823
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003824static void lpt_pch_enable(struct drm_crtc *crtc)
3825{
3826 struct drm_device *dev = crtc->dev;
3827 struct drm_i915_private *dev_priv = dev->dev_private;
3828 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003829 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003830
Daniel Vetterab9412b2013-05-03 11:49:46 +02003831 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003832
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003833 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003834
Paulo Zanoni0540e482012-10-31 18:12:40 -02003835 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003836 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003837
Paulo Zanoni937bb612012-10-31 18:12:47 -02003838 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003839}
3840
Daniel Vetter716c2e52014-06-25 22:02:02 +03003841void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003842{
Daniel Vettere2b78262013-06-07 23:10:03 +02003843 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003844
3845 if (pll == NULL)
3846 return;
3847
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003848 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003849 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003850 return;
3851 }
3852
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003853 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3854 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003855 WARN_ON(pll->on);
3856 WARN_ON(pll->active);
3857 }
3858
Daniel Vettera43f6e02013-06-07 23:10:32 +02003859 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003860}
3861
Daniel Vetter716c2e52014-06-25 22:02:02 +03003862struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003863{
Daniel Vettere2b78262013-06-07 23:10:03 +02003864 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003865 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02003866 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003867
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003868 if (HAS_PCH_IBX(dev_priv->dev)) {
3869 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003870 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003871 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003872
Daniel Vetter46edb022013-06-05 13:34:12 +02003873 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3874 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003875
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003876 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003877
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003878 goto found;
3879 }
3880
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003881 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3882 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003883
3884 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003885 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003886 continue;
3887
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003888 if (memcmp(&crtc->new_config->dpll_hw_state,
3889 &pll->new_config->hw_state,
3890 sizeof(pll->new_config->hw_state)) == 0) {
3891 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003892 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003893 pll->new_config->crtc_mask,
3894 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003895 goto found;
3896 }
3897 }
3898
3899 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003900 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3901 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003902 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003903 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3904 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003905 goto found;
3906 }
3907 }
3908
3909 return NULL;
3910
3911found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003912 if (pll->new_config->crtc_mask == 0)
3913 pll->new_config->hw_state = crtc->new_config->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02003914
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003915 crtc->new_config->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003916 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3917 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003918
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003919 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003920
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003921 return pll;
3922}
3923
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003924/**
3925 * intel_shared_dpll_start_config - start a new PLL staged config
3926 * @dev_priv: DRM device
3927 * @clear_pipes: mask of pipes that will have their PLLs freed
3928 *
3929 * Starts a new PLL staged config, copying the current config but
3930 * releasing the references of pipes specified in clear_pipes.
3931 */
3932static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
3933 unsigned clear_pipes)
3934{
3935 struct intel_shared_dpll *pll;
3936 enum intel_dpll_id i;
3937
3938 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3939 pll = &dev_priv->shared_dplls[i];
3940
3941 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
3942 GFP_KERNEL);
3943 if (!pll->new_config)
3944 goto cleanup;
3945
3946 pll->new_config->crtc_mask &= ~clear_pipes;
3947 }
3948
3949 return 0;
3950
3951cleanup:
3952 while (--i >= 0) {
3953 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02003954 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02003955 pll->new_config = NULL;
3956 }
3957
3958 return -ENOMEM;
3959}
3960
3961static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
3962{
3963 struct intel_shared_dpll *pll;
3964 enum intel_dpll_id i;
3965
3966 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3967 pll = &dev_priv->shared_dplls[i];
3968
3969 WARN_ON(pll->new_config == &pll->config);
3970
3971 pll->config = *pll->new_config;
3972 kfree(pll->new_config);
3973 pll->new_config = NULL;
3974 }
3975}
3976
3977static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
3978{
3979 struct intel_shared_dpll *pll;
3980 enum intel_dpll_id i;
3981
3982 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3983 pll = &dev_priv->shared_dplls[i];
3984
3985 WARN_ON(pll->new_config == &pll->config);
3986
3987 kfree(pll->new_config);
3988 pll->new_config = NULL;
3989 }
3990}
3991
Daniel Vettera1520312013-05-03 11:49:50 +02003992static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003993{
3994 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003995 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003996 u32 temp;
3997
3998 temp = I915_READ(dslreg);
3999 udelay(500);
4000 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004001 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004002 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004003 }
4004}
4005
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004006static void skylake_pfit_enable(struct intel_crtc *crtc)
4007{
4008 struct drm_device *dev = crtc->base.dev;
4009 struct drm_i915_private *dev_priv = dev->dev_private;
4010 int pipe = crtc->pipe;
4011
4012 if (crtc->config.pch_pfit.enabled) {
4013 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
4014 I915_WRITE(PS_WIN_POS(pipe), crtc->config.pch_pfit.pos);
4015 I915_WRITE(PS_WIN_SZ(pipe), crtc->config.pch_pfit.size);
4016 }
4017}
4018
Jesse Barnesb074cec2013-04-25 12:55:02 -07004019static void ironlake_pfit_enable(struct intel_crtc *crtc)
4020{
4021 struct drm_device *dev = crtc->base.dev;
4022 struct drm_i915_private *dev_priv = dev->dev_private;
4023 int pipe = crtc->pipe;
4024
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004025 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004026 /* Force use of hard-coded filter coefficients
4027 * as some pre-programmed values are broken,
4028 * e.g. x201.
4029 */
4030 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4031 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4032 PF_PIPE_SEL_IVB(pipe));
4033 else
4034 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
4035 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
4036 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004037 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004038}
4039
Matt Roper4a3b8762014-12-23 10:41:51 -08004040static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004041{
4042 struct drm_device *dev = crtc->dev;
4043 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004044 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004045 struct intel_plane *intel_plane;
4046
Matt Roperaf2b6532014-04-01 15:22:32 -07004047 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4048 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004049 if (intel_plane->pipe == pipe)
4050 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004051 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004052}
4053
Matt Roper4a3b8762014-12-23 10:41:51 -08004054static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004055{
4056 struct drm_device *dev = crtc->dev;
4057 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004058 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004059 struct intel_plane *intel_plane;
4060
Matt Roperaf2b6532014-04-01 15:22:32 -07004061 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4062 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004063 if (intel_plane->pipe == pipe)
Matt Ropercf4c7c12014-12-04 10:27:42 -08004064 plane->funcs->disable_plane(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004065 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004066}
4067
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004068void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004069{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004070 struct drm_device *dev = crtc->base.dev;
4071 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004072
4073 if (!crtc->config.ips_enabled)
4074 return;
4075
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004076 /* We can only enable IPS after we enable a plane and wait for a vblank */
4077 intel_wait_for_vblank(dev, crtc->pipe);
4078
Paulo Zanonid77e4532013-09-24 13:52:55 -03004079 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004080 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004081 mutex_lock(&dev_priv->rps.hw_lock);
4082 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4083 mutex_unlock(&dev_priv->rps.hw_lock);
4084 /* Quoting Art Runyan: "its not safe to expect any particular
4085 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004086 * mailbox." Moreover, the mailbox may return a bogus state,
4087 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004088 */
4089 } else {
4090 I915_WRITE(IPS_CTL, IPS_ENABLE);
4091 /* The bit only becomes 1 in the next vblank, so this wait here
4092 * is essentially intel_wait_for_vblank. If we don't have this
4093 * and don't wait for vblanks until the end of crtc_enable, then
4094 * the HW state readout code will complain that the expected
4095 * IPS_CTL value is not the one we read. */
4096 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4097 DRM_ERROR("Timed out waiting for IPS enable\n");
4098 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004099}
4100
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004101void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004102{
4103 struct drm_device *dev = crtc->base.dev;
4104 struct drm_i915_private *dev_priv = dev->dev_private;
4105
4106 if (!crtc->config.ips_enabled)
4107 return;
4108
4109 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004110 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004111 mutex_lock(&dev_priv->rps.hw_lock);
4112 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4113 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004114 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4115 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4116 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004117 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004118 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004119 POSTING_READ(IPS_CTL);
4120 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004121
4122 /* We need to wait for a vblank before we can disable the plane. */
4123 intel_wait_for_vblank(dev, crtc->pipe);
4124}
4125
4126/** Loads the palette/gamma unit for the CRTC with the prepared values */
4127static void intel_crtc_load_lut(struct drm_crtc *crtc)
4128{
4129 struct drm_device *dev = crtc->dev;
4130 struct drm_i915_private *dev_priv = dev->dev_private;
4131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4132 enum pipe pipe = intel_crtc->pipe;
4133 int palreg = PALETTE(pipe);
4134 int i;
4135 bool reenable_ips = false;
4136
4137 /* The clocks have to be on to load the palette. */
4138 if (!crtc->enabled || !intel_crtc->active)
4139 return;
4140
4141 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004142 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004143 assert_dsi_pll_enabled(dev_priv);
4144 else
4145 assert_pll_enabled(dev_priv, pipe);
4146 }
4147
4148 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304149 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004150 palreg = LGC_PALETTE(pipe);
4151
4152 /* Workaround : Do not read or write the pipe palette/gamma data while
4153 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4154 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02004155 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004156 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4157 GAMMA_MODE_MODE_SPLIT)) {
4158 hsw_disable_ips(intel_crtc);
4159 reenable_ips = true;
4160 }
4161
4162 for (i = 0; i < 256; i++) {
4163 I915_WRITE(palreg + 4 * i,
4164 (intel_crtc->lut_r[i] << 16) |
4165 (intel_crtc->lut_g[i] << 8) |
4166 intel_crtc->lut_b[i]);
4167 }
4168
4169 if (reenable_ips)
4170 hsw_enable_ips(intel_crtc);
4171}
4172
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004173static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4174{
4175 if (!enable && intel_crtc->overlay) {
4176 struct drm_device *dev = intel_crtc->base.dev;
4177 struct drm_i915_private *dev_priv = dev->dev_private;
4178
4179 mutex_lock(&dev->struct_mutex);
4180 dev_priv->mm.interruptible = false;
4181 (void) intel_overlay_switch_off(intel_crtc->overlay);
4182 dev_priv->mm.interruptible = true;
4183 mutex_unlock(&dev->struct_mutex);
4184 }
4185
4186 /* Let userspace switch the overlay on again. In most cases userspace
4187 * has to recompute where to put it anyway.
4188 */
4189}
4190
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004191static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004192{
4193 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004194 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4195 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004196
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004197 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004198 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004199 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004200 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004201
4202 hsw_enable_ips(intel_crtc);
4203
4204 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004205 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004206 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004207
4208 /*
4209 * FIXME: Once we grow proper nuclear flip support out of this we need
4210 * to compute the mask of flip planes precisely. For the time being
4211 * consider this a flip from a NULL plane.
4212 */
4213 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004214}
4215
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004216static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004217{
4218 struct drm_device *dev = crtc->dev;
4219 struct drm_i915_private *dev_priv = dev->dev_private;
4220 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4221 int pipe = intel_crtc->pipe;
4222 int plane = intel_crtc->plane;
4223
4224 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004225
4226 if (dev_priv->fbc.plane == plane)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004227 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004228
4229 hsw_disable_ips(intel_crtc);
4230
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004231 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004232 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004233 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004234 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004235
Daniel Vetterf99d7062014-06-19 16:01:59 +02004236 /*
4237 * FIXME: Once we grow proper nuclear flip support out of this we need
4238 * to compute the mask of flip planes precisely. For the time being
4239 * consider this a flip to a NULL plane.
4240 */
4241 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004242}
4243
Jesse Barnesf67a5592011-01-05 10:31:48 -08004244static void ironlake_crtc_enable(struct drm_crtc *crtc)
4245{
4246 struct drm_device *dev = crtc->dev;
4247 struct drm_i915_private *dev_priv = dev->dev_private;
4248 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004249 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004250 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004251
Daniel Vetter08a48462012-07-02 11:43:47 +02004252 WARN_ON(!crtc->enabled);
4253
Jesse Barnesf67a5592011-01-05 10:31:48 -08004254 if (intel_crtc->active)
4255 return;
4256
Daniel Vetterb14b1052014-04-24 23:55:13 +02004257 if (intel_crtc->config.has_pch_encoder)
4258 intel_prepare_shared_dpll(intel_crtc);
4259
Daniel Vetter29407aa2014-04-24 23:55:08 +02004260 if (intel_crtc->config.has_dp_encoder)
4261 intel_dp_set_m_n(intel_crtc);
4262
4263 intel_set_pipe_timings(intel_crtc);
4264
4265 if (intel_crtc->config.has_pch_encoder) {
4266 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004267 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004268 }
4269
4270 ironlake_set_pipeconf(crtc);
4271
Jesse Barnesf67a5592011-01-05 10:31:48 -08004272 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004273
Daniel Vettera72e4c92014-09-30 10:56:47 +02004274 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4275 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004276
Daniel Vetterf6736a12013-06-05 13:34:30 +02004277 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004278 if (encoder->pre_enable)
4279 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004280
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004281 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004282 /* Note: FDI PLL enabling _must_ be done before we enable the
4283 * cpu pipes, hence this is separate from all the other fdi/pch
4284 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004285 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004286 } else {
4287 assert_fdi_tx_disabled(dev_priv, pipe);
4288 assert_fdi_rx_disabled(dev_priv, pipe);
4289 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004290
Jesse Barnesb074cec2013-04-25 12:55:02 -07004291 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004292
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004293 /*
4294 * On ILK+ LUT must be loaded before the pipe is running but with
4295 * clocks enabled
4296 */
4297 intel_crtc_load_lut(crtc);
4298
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004299 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004300 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004301
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004302 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004303 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004304
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004305 assert_vblank_disabled(crtc);
4306 drm_crtc_vblank_on(crtc);
4307
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004308 for_each_encoder_on_crtc(dev, crtc, encoder)
4309 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004310
4311 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004312 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004313
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004314 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004315}
4316
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004317/* IPS only exists on ULT machines and is tied to pipe A. */
4318static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4319{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004320 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004321}
4322
Paulo Zanonie4916942013-09-20 16:21:19 -03004323/*
4324 * This implements the workaround described in the "notes" section of the mode
4325 * set sequence documentation. When going from no pipes or single pipe to
4326 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4327 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4328 */
4329static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4330{
4331 struct drm_device *dev = crtc->base.dev;
4332 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4333
4334 /* We want to get the other_active_crtc only if there's only 1 other
4335 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004336 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004337 if (!crtc_it->active || crtc_it == crtc)
4338 continue;
4339
4340 if (other_active_crtc)
4341 return;
4342
4343 other_active_crtc = crtc_it;
4344 }
4345 if (!other_active_crtc)
4346 return;
4347
4348 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4349 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4350}
4351
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004352static void haswell_crtc_enable(struct drm_crtc *crtc)
4353{
4354 struct drm_device *dev = crtc->dev;
4355 struct drm_i915_private *dev_priv = dev->dev_private;
4356 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4357 struct intel_encoder *encoder;
4358 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004359
4360 WARN_ON(!crtc->enabled);
4361
4362 if (intel_crtc->active)
4363 return;
4364
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004365 if (intel_crtc_to_shared_dpll(intel_crtc))
4366 intel_enable_shared_dpll(intel_crtc);
4367
Daniel Vetter229fca92014-04-24 23:55:09 +02004368 if (intel_crtc->config.has_dp_encoder)
4369 intel_dp_set_m_n(intel_crtc);
4370
4371 intel_set_pipe_timings(intel_crtc);
4372
Clint Taylorebb69c92014-09-30 10:30:22 -07004373 if (intel_crtc->config.cpu_transcoder != TRANSCODER_EDP) {
4374 I915_WRITE(PIPE_MULT(intel_crtc->config.cpu_transcoder),
4375 intel_crtc->config.pixel_multiplier - 1);
4376 }
4377
Daniel Vetter229fca92014-04-24 23:55:09 +02004378 if (intel_crtc->config.has_pch_encoder) {
4379 intel_cpu_transcoder_set_m_n(intel_crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07004380 &intel_crtc->config.fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004381 }
4382
4383 haswell_set_pipeconf(crtc);
4384
4385 intel_set_pipe_csc(crtc);
4386
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004387 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004388
Daniel Vettera72e4c92014-09-30 10:56:47 +02004389 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004390 for_each_encoder_on_crtc(dev, crtc, encoder)
4391 if (encoder->pre_enable)
4392 encoder->pre_enable(encoder);
4393
Imre Deak4fe94672014-06-25 22:01:49 +03004394 if (intel_crtc->config.has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004395 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4396 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004397 dev_priv->display.fdi_link_train(crtc);
4398 }
4399
Paulo Zanoni1f544382012-10-24 11:32:00 -02004400 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004401
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004402 if (IS_SKYLAKE(dev))
4403 skylake_pfit_enable(intel_crtc);
4404 else
4405 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004406
4407 /*
4408 * On ILK+ LUT must be loaded before the pipe is running but with
4409 * clocks enabled
4410 */
4411 intel_crtc_load_lut(crtc);
4412
Paulo Zanoni1f544382012-10-24 11:32:00 -02004413 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004414 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004415
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004416 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004417 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004418
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004419 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004420 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004421
Dave Airlie0e32b392014-05-02 14:02:48 +10004422 if (intel_crtc->config.dp_encoder_is_mst)
4423 intel_ddi_set_vc_payload_alloc(crtc, true);
4424
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004425 assert_vblank_disabled(crtc);
4426 drm_crtc_vblank_on(crtc);
4427
Jani Nikula8807e552013-08-30 19:40:32 +03004428 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004429 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004430 intel_opregion_notify_encoder(encoder, true);
4431 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004432
Paulo Zanonie4916942013-09-20 16:21:19 -03004433 /* If we change the relative order between pipe/planes enabling, we need
4434 * to change the workaround. */
4435 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004436 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004437}
4438
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004439static void skylake_pfit_disable(struct intel_crtc *crtc)
4440{
4441 struct drm_device *dev = crtc->base.dev;
4442 struct drm_i915_private *dev_priv = dev->dev_private;
4443 int pipe = crtc->pipe;
4444
4445 /* To avoid upsetting the power well on haswell only disable the pfit if
4446 * it's in use. The hw state code will make sure we get this right. */
4447 if (crtc->config.pch_pfit.enabled) {
4448 I915_WRITE(PS_CTL(pipe), 0);
4449 I915_WRITE(PS_WIN_POS(pipe), 0);
4450 I915_WRITE(PS_WIN_SZ(pipe), 0);
4451 }
4452}
4453
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004454static void ironlake_pfit_disable(struct intel_crtc *crtc)
4455{
4456 struct drm_device *dev = crtc->base.dev;
4457 struct drm_i915_private *dev_priv = dev->dev_private;
4458 int pipe = crtc->pipe;
4459
4460 /* To avoid upsetting the power well on haswell only disable the pfit if
4461 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01004462 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004463 I915_WRITE(PF_CTL(pipe), 0);
4464 I915_WRITE(PF_WIN_POS(pipe), 0);
4465 I915_WRITE(PF_WIN_SZ(pipe), 0);
4466 }
4467}
4468
Jesse Barnes6be4a602010-09-10 10:26:01 -07004469static void ironlake_crtc_disable(struct drm_crtc *crtc)
4470{
4471 struct drm_device *dev = crtc->dev;
4472 struct drm_i915_private *dev_priv = dev->dev_private;
4473 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004474 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004475 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004476 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004477
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004478 if (!intel_crtc->active)
4479 return;
4480
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004481 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004482
Daniel Vetterea9d7582012-07-10 10:42:52 +02004483 for_each_encoder_on_crtc(dev, crtc, encoder)
4484 encoder->disable(encoder);
4485
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004486 drm_crtc_vblank_off(crtc);
4487 assert_vblank_disabled(crtc);
4488
Daniel Vetterd925c592013-06-05 13:34:04 +02004489 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004490 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004491
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004492 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004493
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004494 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004495
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004496 for_each_encoder_on_crtc(dev, crtc, encoder)
4497 if (encoder->post_disable)
4498 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004499
Daniel Vetterd925c592013-06-05 13:34:04 +02004500 if (intel_crtc->config.has_pch_encoder) {
4501 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004502
Daniel Vetterd925c592013-06-05 13:34:04 +02004503 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004504
Daniel Vetterd925c592013-06-05 13:34:04 +02004505 if (HAS_PCH_CPT(dev)) {
4506 /* disable TRANS_DP_CTL */
4507 reg = TRANS_DP_CTL(pipe);
4508 temp = I915_READ(reg);
4509 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4510 TRANS_DP_PORT_SEL_MASK);
4511 temp |= TRANS_DP_PORT_SEL_NONE;
4512 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004513
Daniel Vetterd925c592013-06-05 13:34:04 +02004514 /* disable DPLL_SEL */
4515 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004516 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004517 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004518 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004519
4520 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004521 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004522
4523 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004524 }
4525
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004526 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004527 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004528
4529 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004530 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004531 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004532}
4533
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004534static void haswell_crtc_disable(struct drm_crtc *crtc)
4535{
4536 struct drm_device *dev = crtc->dev;
4537 struct drm_i915_private *dev_priv = dev->dev_private;
4538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4539 struct intel_encoder *encoder;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004540 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004541
4542 if (!intel_crtc->active)
4543 return;
4544
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004545 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004546
Jani Nikula8807e552013-08-30 19:40:32 +03004547 for_each_encoder_on_crtc(dev, crtc, encoder) {
4548 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004549 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004550 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004551
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004552 drm_crtc_vblank_off(crtc);
4553 assert_vblank_disabled(crtc);
4554
Paulo Zanoni86642812013-04-12 17:57:57 -03004555 if (intel_crtc->config.has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004556 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4557 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004558 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004559
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004560 if (intel_crtc->config.dp_encoder_is_mst)
4561 intel_ddi_set_vc_payload_alloc(crtc, false);
4562
Paulo Zanoniad80a812012-10-24 16:06:19 -02004563 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004564
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004565 if (IS_SKYLAKE(dev))
4566 skylake_pfit_disable(intel_crtc);
4567 else
4568 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004569
Paulo Zanoni1f544382012-10-24 11:32:00 -02004570 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004571
Daniel Vetter88adfff2013-03-28 10:42:01 +01004572 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004573 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004574 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004575 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004576
Imre Deak97b040a2014-06-25 22:01:50 +03004577 for_each_encoder_on_crtc(dev, crtc, encoder)
4578 if (encoder->post_disable)
4579 encoder->post_disable(encoder);
4580
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004581 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004582 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004583
4584 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004585 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004586 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004587
4588 if (intel_crtc_to_shared_dpll(intel_crtc))
4589 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004590}
4591
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004592static void ironlake_crtc_off(struct drm_crtc *crtc)
4593{
4594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004595 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004596}
4597
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004598
Jesse Barnes2dd24552013-04-25 12:55:01 -07004599static void i9xx_pfit_enable(struct intel_crtc *crtc)
4600{
4601 struct drm_device *dev = crtc->base.dev;
4602 struct drm_i915_private *dev_priv = dev->dev_private;
4603 struct intel_crtc_config *pipe_config = &crtc->config;
4604
Daniel Vetter328d8e82013-05-08 10:36:31 +02004605 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004606 return;
4607
Daniel Vetterc0b03412013-05-28 12:05:54 +02004608 /*
4609 * The panel fitter should only be adjusted whilst the pipe is disabled,
4610 * according to register description and PRM.
4611 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004612 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4613 assert_pipe_disabled(dev_priv, crtc->pipe);
4614
Jesse Barnesb074cec2013-04-25 12:55:02 -07004615 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4616 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004617
4618 /* Border color in case we don't scale up to the full screen. Black by
4619 * default, change to something else for debugging. */
4620 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004621}
4622
Dave Airlied05410f2014-06-05 13:22:59 +10004623static enum intel_display_power_domain port_to_power_domain(enum port port)
4624{
4625 switch (port) {
4626 case PORT_A:
4627 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4628 case PORT_B:
4629 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4630 case PORT_C:
4631 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4632 case PORT_D:
4633 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4634 default:
4635 WARN_ON_ONCE(1);
4636 return POWER_DOMAIN_PORT_OTHER;
4637 }
4638}
4639
Imre Deak77d22dc2014-03-05 16:20:52 +02004640#define for_each_power_domain(domain, mask) \
4641 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4642 if ((1 << (domain)) & (mask))
4643
Imre Deak319be8a2014-03-04 19:22:57 +02004644enum intel_display_power_domain
4645intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004646{
Imre Deak319be8a2014-03-04 19:22:57 +02004647 struct drm_device *dev = intel_encoder->base.dev;
4648 struct intel_digital_port *intel_dig_port;
4649
4650 switch (intel_encoder->type) {
4651 case INTEL_OUTPUT_UNKNOWN:
4652 /* Only DDI platforms should ever use this output type */
4653 WARN_ON_ONCE(!HAS_DDI(dev));
4654 case INTEL_OUTPUT_DISPLAYPORT:
4655 case INTEL_OUTPUT_HDMI:
4656 case INTEL_OUTPUT_EDP:
4657 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004658 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004659 case INTEL_OUTPUT_DP_MST:
4660 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4661 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004662 case INTEL_OUTPUT_ANALOG:
4663 return POWER_DOMAIN_PORT_CRT;
4664 case INTEL_OUTPUT_DSI:
4665 return POWER_DOMAIN_PORT_DSI;
4666 default:
4667 return POWER_DOMAIN_PORT_OTHER;
4668 }
4669}
4670
4671static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4672{
4673 struct drm_device *dev = crtc->dev;
4674 struct intel_encoder *intel_encoder;
4675 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4676 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004677 unsigned long mask;
4678 enum transcoder transcoder;
4679
4680 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4681
4682 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4683 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004684 if (intel_crtc->config.pch_pfit.enabled ||
4685 intel_crtc->config.pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004686 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4687
Imre Deak319be8a2014-03-04 19:22:57 +02004688 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4689 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4690
Imre Deak77d22dc2014-03-05 16:20:52 +02004691 return mask;
4692}
4693
Imre Deak77d22dc2014-03-05 16:20:52 +02004694static void modeset_update_crtc_power_domains(struct drm_device *dev)
4695{
4696 struct drm_i915_private *dev_priv = dev->dev_private;
4697 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4698 struct intel_crtc *crtc;
4699
4700 /*
4701 * First get all needed power domains, then put all unneeded, to avoid
4702 * any unnecessary toggling of the power wells.
4703 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004704 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004705 enum intel_display_power_domain domain;
4706
4707 if (!crtc->base.enabled)
4708 continue;
4709
Imre Deak319be8a2014-03-04 19:22:57 +02004710 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004711
4712 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4713 intel_display_power_get(dev_priv, domain);
4714 }
4715
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004716 if (dev_priv->display.modeset_global_resources)
4717 dev_priv->display.modeset_global_resources(dev);
4718
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004719 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004720 enum intel_display_power_domain domain;
4721
4722 for_each_power_domain(domain, crtc->enabled_power_domains)
4723 intel_display_power_put(dev_priv, domain);
4724
4725 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4726 }
4727
4728 intel_display_set_init_power(dev_priv, false);
4729}
4730
Ville Syrjälädfcab172014-06-13 13:37:47 +03004731/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004732static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004733{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004734 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004735
Jesse Barnes586f49d2013-11-04 16:06:59 -08004736 /* Obtain SKU information */
4737 mutex_lock(&dev_priv->dpio_lock);
4738 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4739 CCK_FUSE_HPLL_FREQ_MASK;
4740 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004741
Ville Syrjälädfcab172014-06-13 13:37:47 +03004742 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004743}
4744
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004745static void vlv_update_cdclk(struct drm_device *dev)
4746{
4747 struct drm_i915_private *dev_priv = dev->dev_private;
4748
4749 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004750 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004751 dev_priv->vlv_cdclk_freq);
4752
4753 /*
4754 * Program the gmbus_freq based on the cdclk frequency.
4755 * BSpec erroneously claims we should aim for 4MHz, but
4756 * in fact 1MHz is the correct frequency.
4757 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004758 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004759}
4760
Jesse Barnes30a970c2013-11-04 13:48:12 -08004761/* Adjust CDclk dividers to allow high res or save power if possible */
4762static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4763{
4764 struct drm_i915_private *dev_priv = dev->dev_private;
4765 u32 val, cmd;
4766
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004767 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004768
Ville Syrjälädfcab172014-06-13 13:37:47 +03004769 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004770 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004771 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004772 cmd = 1;
4773 else
4774 cmd = 0;
4775
4776 mutex_lock(&dev_priv->rps.hw_lock);
4777 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4778 val &= ~DSPFREQGUAR_MASK;
4779 val |= (cmd << DSPFREQGUAR_SHIFT);
4780 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4781 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4782 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4783 50)) {
4784 DRM_ERROR("timed out waiting for CDclk change\n");
4785 }
4786 mutex_unlock(&dev_priv->rps.hw_lock);
4787
Ville Syrjälädfcab172014-06-13 13:37:47 +03004788 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004789 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004790
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004791 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004792
4793 mutex_lock(&dev_priv->dpio_lock);
4794 /* adjust cdclk divider */
4795 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004796 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004797 val |= divider;
4798 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004799
4800 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4801 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4802 50))
4803 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004804 mutex_unlock(&dev_priv->dpio_lock);
4805 }
4806
4807 mutex_lock(&dev_priv->dpio_lock);
4808 /* adjust self-refresh exit latency value */
4809 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4810 val &= ~0x7f;
4811
4812 /*
4813 * For high bandwidth configs, we set a higher latency in the bunit
4814 * so that the core display fetch happens in time to avoid underruns.
4815 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004816 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004817 val |= 4500 / 250; /* 4.5 usec */
4818 else
4819 val |= 3000 / 250; /* 3.0 usec */
4820 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4821 mutex_unlock(&dev_priv->dpio_lock);
4822
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004823 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004824}
4825
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004826static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4827{
4828 struct drm_i915_private *dev_priv = dev->dev_private;
4829 u32 val, cmd;
4830
4831 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4832
4833 switch (cdclk) {
4834 case 400000:
4835 cmd = 3;
4836 break;
4837 case 333333:
4838 case 320000:
4839 cmd = 2;
4840 break;
4841 case 266667:
4842 cmd = 1;
4843 break;
4844 case 200000:
4845 cmd = 0;
4846 break;
4847 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01004848 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004849 return;
4850 }
4851
4852 mutex_lock(&dev_priv->rps.hw_lock);
4853 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4854 val &= ~DSPFREQGUAR_MASK_CHV;
4855 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
4856 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4857 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4858 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
4859 50)) {
4860 DRM_ERROR("timed out waiting for CDclk change\n");
4861 }
4862 mutex_unlock(&dev_priv->rps.hw_lock);
4863
4864 vlv_update_cdclk(dev);
4865}
4866
Jesse Barnes30a970c2013-11-04 13:48:12 -08004867static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4868 int max_pixclk)
4869{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004870 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004871
Ville Syrjäläd49a3402014-06-28 02:03:58 +03004872 /* FIXME: Punit isn't quite ready yet */
4873 if (IS_CHERRYVIEW(dev_priv->dev))
4874 return 400000;
4875
Jesse Barnes30a970c2013-11-04 13:48:12 -08004876 /*
4877 * Really only a few cases to deal with, as only 4 CDclks are supported:
4878 * 200MHz
4879 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004880 * 320/333MHz (depends on HPLL freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004881 * 400MHz
4882 * So we check to see whether we're above 90% of the lower bin and
4883 * adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004884 *
4885 * We seem to get an unstable or solid color picture at 200MHz.
4886 * Not sure what's wrong. For now use 200MHz only when all pipes
4887 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08004888 */
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004889 if (max_pixclk > freq_320*9/10)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004890 return 400000;
4891 else if (max_pixclk > 266667*9/10)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03004892 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004893 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03004894 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03004895 else
4896 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004897}
4898
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004899/* compute the max pixel clock for new configuration */
4900static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004901{
4902 struct drm_device *dev = dev_priv->dev;
4903 struct intel_crtc *intel_crtc;
4904 int max_pixclk = 0;
4905
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004906 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004907 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004908 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004909 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004910 }
4911
4912 return max_pixclk;
4913}
4914
4915static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004916 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004917{
4918 struct drm_i915_private *dev_priv = dev->dev_private;
4919 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004920 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004921
Imre Deakd60c4472014-03-27 17:45:10 +02004922 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
4923 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004924 return;
4925
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004926 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004927 for_each_intel_crtc(dev, intel_crtc)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004928 if (intel_crtc->base.enabled)
4929 *prepare_pipes |= (1 << intel_crtc->pipe);
4930}
4931
4932static void valleyview_modeset_global_resources(struct drm_device *dev)
4933{
4934 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004935 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004936 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4937
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004938 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02004939 /*
4940 * FIXME: We can end up here with all power domains off, yet
4941 * with a CDCLK frequency other than the minimum. To account
4942 * for this take the PIPE-A power domain, which covers the HW
4943 * blocks needed for the following programming. This can be
4944 * removed once it's guaranteed that we get here either with
4945 * the minimum CDCLK set, or the required power domains
4946 * enabled.
4947 */
4948 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
4949
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004950 if (IS_CHERRYVIEW(dev))
4951 cherryview_set_cdclk(dev, req_cdclk);
4952 else
4953 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02004954
4955 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004956 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08004957}
4958
Jesse Barnes89b667f2013-04-18 14:51:36 -07004959static void valleyview_crtc_enable(struct drm_crtc *crtc)
4960{
4961 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02004962 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004963 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4964 struct intel_encoder *encoder;
4965 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03004966 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004967
4968 WARN_ON(!crtc->enabled);
4969
4970 if (intel_crtc->active)
4971 return;
4972
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004973 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05304974
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004975 if (!is_dsi) {
4976 if (IS_CHERRYVIEW(dev))
Ville Syrjäläd288f652014-10-28 13:20:22 +02004977 chv_prepare_pll(intel_crtc, &intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004978 else
Ville Syrjäläd288f652014-10-28 13:20:22 +02004979 vlv_prepare_pll(intel_crtc, &intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03004980 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02004981
4982 if (intel_crtc->config.has_dp_encoder)
4983 intel_dp_set_m_n(intel_crtc);
4984
4985 intel_set_pipe_timings(intel_crtc);
4986
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004987 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
4988 struct drm_i915_private *dev_priv = dev->dev_private;
4989
4990 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
4991 I915_WRITE(CHV_CANVAS(pipe), 0);
4992 }
4993
Daniel Vetter5b18e572014-04-24 23:55:06 +02004994 i9xx_set_pipeconf(intel_crtc);
4995
Jesse Barnes89b667f2013-04-18 14:51:36 -07004996 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004997
Daniel Vettera72e4c92014-09-30 10:56:47 +02004998 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03004999
Jesse Barnes89b667f2013-04-18 14:51:36 -07005000 for_each_encoder_on_crtc(dev, crtc, encoder)
5001 if (encoder->pre_pll_enable)
5002 encoder->pre_pll_enable(encoder);
5003
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005004 if (!is_dsi) {
5005 if (IS_CHERRYVIEW(dev))
Ville Syrjäläd288f652014-10-28 13:20:22 +02005006 chv_enable_pll(intel_crtc, &intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005007 else
Ville Syrjäläd288f652014-10-28 13:20:22 +02005008 vlv_enable_pll(intel_crtc, &intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005009 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005010
5011 for_each_encoder_on_crtc(dev, crtc, encoder)
5012 if (encoder->pre_enable)
5013 encoder->pre_enable(encoder);
5014
Jesse Barnes2dd24552013-04-25 12:55:01 -07005015 i9xx_pfit_enable(intel_crtc);
5016
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005017 intel_crtc_load_lut(crtc);
5018
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005019 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005020 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005021
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005022 assert_vblank_disabled(crtc);
5023 drm_crtc_vblank_on(crtc);
5024
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005025 for_each_encoder_on_crtc(dev, crtc, encoder)
5026 encoder->enable(encoder);
5027
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005028 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005029
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005030 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005031 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005032}
5033
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005034static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5035{
5036 struct drm_device *dev = crtc->base.dev;
5037 struct drm_i915_private *dev_priv = dev->dev_private;
5038
5039 I915_WRITE(FP0(crtc->pipe), crtc->config.dpll_hw_state.fp0);
5040 I915_WRITE(FP1(crtc->pipe), crtc->config.dpll_hw_state.fp1);
5041}
5042
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005043static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005044{
5045 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005046 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005047 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005048 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005049 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005050
Daniel Vetter08a48462012-07-02 11:43:47 +02005051 WARN_ON(!crtc->enabled);
5052
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005053 if (intel_crtc->active)
5054 return;
5055
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005056 i9xx_set_pll_dividers(intel_crtc);
5057
Daniel Vetter5b18e572014-04-24 23:55:06 +02005058 if (intel_crtc->config.has_dp_encoder)
5059 intel_dp_set_m_n(intel_crtc);
5060
5061 intel_set_pipe_timings(intel_crtc);
5062
Daniel Vetter5b18e572014-04-24 23:55:06 +02005063 i9xx_set_pipeconf(intel_crtc);
5064
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005065 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005066
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005067 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005068 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005069
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005070 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005071 if (encoder->pre_enable)
5072 encoder->pre_enable(encoder);
5073
Daniel Vetterf6736a12013-06-05 13:34:30 +02005074 i9xx_enable_pll(intel_crtc);
5075
Jesse Barnes2dd24552013-04-25 12:55:01 -07005076 i9xx_pfit_enable(intel_crtc);
5077
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005078 intel_crtc_load_lut(crtc);
5079
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005080 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005081 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005082
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005083 assert_vblank_disabled(crtc);
5084 drm_crtc_vblank_on(crtc);
5085
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005086 for_each_encoder_on_crtc(dev, crtc, encoder)
5087 encoder->enable(encoder);
5088
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005089 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005090
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005091 /*
5092 * Gen2 reports pipe underruns whenever all planes are disabled.
5093 * So don't enable underrun reporting before at least some planes
5094 * are enabled.
5095 * FIXME: Need to fix the logic to work when we turn off all planes
5096 * but leave the pipe running.
5097 */
5098 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005099 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005100
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005101 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005102 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005103}
5104
Daniel Vetter87476d62013-04-11 16:29:06 +02005105static void i9xx_pfit_disable(struct intel_crtc *crtc)
5106{
5107 struct drm_device *dev = crtc->base.dev;
5108 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005109
5110 if (!crtc->config.gmch_pfit.control)
5111 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005112
5113 assert_pipe_disabled(dev_priv, crtc->pipe);
5114
Daniel Vetter328d8e82013-05-08 10:36:31 +02005115 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5116 I915_READ(PFIT_CONTROL));
5117 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005118}
5119
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005120static void i9xx_crtc_disable(struct drm_crtc *crtc)
5121{
5122 struct drm_device *dev = crtc->dev;
5123 struct drm_i915_private *dev_priv = dev->dev_private;
5124 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005125 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005126 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005127
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005128 if (!intel_crtc->active)
5129 return;
5130
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005131 /*
5132 * Gen2 reports pipe underruns whenever all planes are disabled.
5133 * So diasble underrun reporting before all the planes get disabled.
5134 * FIXME: Need to fix the logic to work when we turn off all planes
5135 * but leave the pipe running.
5136 */
5137 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005138 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005139
Imre Deak564ed192014-06-13 14:54:21 +03005140 /*
5141 * Vblank time updates from the shadow to live plane control register
5142 * are blocked if the memory self-refresh mode is active at that
5143 * moment. So to make sure the plane gets truly disabled, disable
5144 * first the self-refresh mode. The self-refresh enable bit in turn
5145 * will be checked/applied by the HW only at the next frame start
5146 * event which is after the vblank start event, so we need to have a
5147 * wait-for-vblank between disabling the plane and the pipe.
5148 */
5149 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005150 intel_crtc_disable_planes(crtc);
5151
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005152 /*
5153 * On gen2 planes are double buffered but the pipe isn't, so we must
5154 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005155 * We also need to wait on all gmch platforms because of the
5156 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005157 */
Imre Deak564ed192014-06-13 14:54:21 +03005158 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005159
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005160 for_each_encoder_on_crtc(dev, crtc, encoder)
5161 encoder->disable(encoder);
5162
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005163 drm_crtc_vblank_off(crtc);
5164 assert_vblank_disabled(crtc);
5165
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005166 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005167
Daniel Vetter87476d62013-04-11 16:29:06 +02005168 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005169
Jesse Barnes89b667f2013-04-18 14:51:36 -07005170 for_each_encoder_on_crtc(dev, crtc, encoder)
5171 if (encoder->post_disable)
5172 encoder->post_disable(encoder);
5173
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005174 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005175 if (IS_CHERRYVIEW(dev))
5176 chv_disable_pll(dev_priv, pipe);
5177 else if (IS_VALLEYVIEW(dev))
5178 vlv_disable_pll(dev_priv, pipe);
5179 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005180 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005181 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005182
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005183 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005184 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005185
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005186 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005187 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005188
Daniel Vetterefa96242014-04-24 23:55:02 +02005189 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005190 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005191 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005192}
5193
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005194static void i9xx_crtc_off(struct drm_crtc *crtc)
5195{
5196}
5197
Borun Fub04c5bd2014-07-12 10:02:27 +05305198/* Master function to enable/disable CRTC and corresponding power wells */
5199void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005200{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005201 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005202 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005204 enum intel_display_power_domain domain;
5205 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005206
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005207 if (enable) {
5208 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005209 domains = get_crtc_power_domains(crtc);
5210 for_each_power_domain(domain, domains)
5211 intel_display_power_get(dev_priv, domain);
5212 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005213
5214 dev_priv->display.crtc_enable(crtc);
5215 }
5216 } else {
5217 if (intel_crtc->active) {
5218 dev_priv->display.crtc_disable(crtc);
5219
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005220 domains = intel_crtc->enabled_power_domains;
5221 for_each_power_domain(domain, domains)
5222 intel_display_power_put(dev_priv, domain);
5223 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005224 }
5225 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305226}
5227
5228/**
5229 * Sets the power management mode of the pipe and plane.
5230 */
5231void intel_crtc_update_dpms(struct drm_crtc *crtc)
5232{
5233 struct drm_device *dev = crtc->dev;
5234 struct intel_encoder *intel_encoder;
5235 bool enable = false;
5236
5237 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5238 enable |= intel_encoder->connectors_active;
5239
5240 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005241}
5242
Daniel Vetter976f8a22012-07-08 22:34:21 +02005243static void intel_crtc_disable(struct drm_crtc *crtc)
5244{
5245 struct drm_device *dev = crtc->dev;
5246 struct drm_connector *connector;
5247 struct drm_i915_private *dev_priv = dev->dev_private;
5248
5249 /* crtc should still be enabled when we disable it. */
5250 WARN_ON(!crtc->enabled);
5251
5252 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005253 dev_priv->display.off(crtc);
5254
Gustavo Padovan455a6802014-12-01 15:40:11 -08005255 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005256
5257 /* Update computed state. */
5258 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5259 if (!connector->encoder || !connector->encoder->crtc)
5260 continue;
5261
5262 if (connector->encoder->crtc != crtc)
5263 continue;
5264
5265 connector->dpms = DRM_MODE_DPMS_OFF;
5266 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005267 }
5268}
5269
Chris Wilsonea5b2132010-08-04 13:50:23 +01005270void intel_encoder_destroy(struct drm_encoder *encoder)
5271{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005272 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005273
Chris Wilsonea5b2132010-08-04 13:50:23 +01005274 drm_encoder_cleanup(encoder);
5275 kfree(intel_encoder);
5276}
5277
Damien Lespiau92373292013-08-08 22:28:57 +01005278/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005279 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5280 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005281static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005282{
5283 if (mode == DRM_MODE_DPMS_ON) {
5284 encoder->connectors_active = true;
5285
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005286 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005287 } else {
5288 encoder->connectors_active = false;
5289
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005290 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005291 }
5292}
5293
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005294/* Cross check the actual hw state with our own modeset state tracking (and it's
5295 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005296static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005297{
5298 if (connector->get_hw_state(connector)) {
5299 struct intel_encoder *encoder = connector->encoder;
5300 struct drm_crtc *crtc;
5301 bool encoder_enabled;
5302 enum pipe pipe;
5303
5304 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5305 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005306 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005307
Dave Airlie0e32b392014-05-02 14:02:48 +10005308 /* there is no real hw state for MST connectors */
5309 if (connector->mst_port)
5310 return;
5311
Rob Clarke2c719b2014-12-15 13:56:32 -05005312 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005313 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005314 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005315 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005316
Dave Airlie36cd7442014-05-02 13:44:18 +10005317 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005318 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005319 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005320
Dave Airlie36cd7442014-05-02 13:44:18 +10005321 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005322 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5323 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005324 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005325
Dave Airlie36cd7442014-05-02 13:44:18 +10005326 crtc = encoder->base.crtc;
5327
Rob Clarke2c719b2014-12-15 13:56:32 -05005328 I915_STATE_WARN(!crtc->enabled, "crtc not enabled\n");
5329 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5330 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005331 "encoder active on the wrong pipe\n");
5332 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005333 }
5334}
5335
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005336/* Even simpler default implementation, if there's really no special case to
5337 * consider. */
5338void intel_connector_dpms(struct drm_connector *connector, int mode)
5339{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005340 /* All the simple cases only support two dpms states. */
5341 if (mode != DRM_MODE_DPMS_ON)
5342 mode = DRM_MODE_DPMS_OFF;
5343
5344 if (mode == connector->dpms)
5345 return;
5346
5347 connector->dpms = mode;
5348
5349 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01005350 if (connector->encoder)
5351 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005352
Daniel Vetterb9805142012-08-31 17:37:33 +02005353 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005354}
5355
Daniel Vetterf0947c32012-07-02 13:10:34 +02005356/* Simple connector->get_hw_state implementation for encoders that support only
5357 * one connector and no cloning and hence the encoder state determines the state
5358 * of the connector. */
5359bool intel_connector_get_hw_state(struct intel_connector *connector)
5360{
Daniel Vetter24929352012-07-02 20:28:59 +02005361 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005362 struct intel_encoder *encoder = connector->encoder;
5363
5364 return encoder->get_hw_state(encoder, &pipe);
5365}
5366
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005367static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
5368 struct intel_crtc_config *pipe_config)
5369{
5370 struct drm_i915_private *dev_priv = dev->dev_private;
5371 struct intel_crtc *pipe_B_crtc =
5372 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5373
5374 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5375 pipe_name(pipe), pipe_config->fdi_lanes);
5376 if (pipe_config->fdi_lanes > 4) {
5377 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5378 pipe_name(pipe), pipe_config->fdi_lanes);
5379 return false;
5380 }
5381
Paulo Zanonibafb6552013-11-02 21:07:44 -07005382 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005383 if (pipe_config->fdi_lanes > 2) {
5384 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5385 pipe_config->fdi_lanes);
5386 return false;
5387 } else {
5388 return true;
5389 }
5390 }
5391
5392 if (INTEL_INFO(dev)->num_pipes == 2)
5393 return true;
5394
5395 /* Ivybridge 3 pipe is really complicated */
5396 switch (pipe) {
5397 case PIPE_A:
5398 return true;
5399 case PIPE_B:
5400 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5401 pipe_config->fdi_lanes > 2) {
5402 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5403 pipe_name(pipe), pipe_config->fdi_lanes);
5404 return false;
5405 }
5406 return true;
5407 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01005408 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005409 pipe_B_crtc->config.fdi_lanes <= 2) {
5410 if (pipe_config->fdi_lanes > 2) {
5411 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5412 pipe_name(pipe), pipe_config->fdi_lanes);
5413 return false;
5414 }
5415 } else {
5416 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5417 return false;
5418 }
5419 return true;
5420 default:
5421 BUG();
5422 }
5423}
5424
Daniel Vettere29c22c2013-02-21 00:00:16 +01005425#define RETRY 1
5426static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
5427 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005428{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005429 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005430 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005431 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005432 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005433
Daniel Vettere29c22c2013-02-21 00:00:16 +01005434retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005435 /* FDI is a binary signal running at ~2.7GHz, encoding
5436 * each output octet as 10 bits. The actual frequency
5437 * is stored as a divider into a 100MHz clock, and the
5438 * mode pixel clock is stored in units of 1KHz.
5439 * Hence the bw of each lane in terms of the mode signal
5440 * is:
5441 */
5442 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5443
Damien Lespiau241bfc32013-09-25 16:45:37 +01005444 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005445
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005446 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005447 pipe_config->pipe_bpp);
5448
5449 pipe_config->fdi_lanes = lane;
5450
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005451 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005452 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005453
Daniel Vettere29c22c2013-02-21 00:00:16 +01005454 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5455 intel_crtc->pipe, pipe_config);
5456 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5457 pipe_config->pipe_bpp -= 2*3;
5458 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5459 pipe_config->pipe_bpp);
5460 needs_recompute = true;
5461 pipe_config->bw_constrained = true;
5462
5463 goto retry;
5464 }
5465
5466 if (needs_recompute)
5467 return RETRY;
5468
5469 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005470}
5471
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005472static void hsw_compute_ips_config(struct intel_crtc *crtc,
5473 struct intel_crtc_config *pipe_config)
5474{
Jani Nikulad330a952014-01-21 11:24:25 +02005475 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005476 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005477 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005478}
5479
Daniel Vettera43f6e02013-06-07 23:10:32 +02005480static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01005481 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005482{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005483 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005484 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005485 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005486
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005487 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005488 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005489 int clock_limit =
5490 dev_priv->display.get_display_clock_speed(dev);
5491
5492 /*
5493 * Enable pixel doubling when the dot clock
5494 * is > 90% of the (display) core speed.
5495 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005496 * GDG double wide on either pipe,
5497 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005498 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005499 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005500 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005501 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005502 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005503 }
5504
Damien Lespiau241bfc32013-09-25 16:45:37 +01005505 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005506 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005507 }
Chris Wilson89749352010-09-12 18:25:19 +01005508
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005509 /*
5510 * Pipe horizontal size must be even in:
5511 * - DVO ganged mode
5512 * - LVDS dual channel mode
5513 * - Double wide pipe
5514 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005515 if ((intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005516 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5517 pipe_config->pipe_src_w &= ~1;
5518
Damien Lespiau8693a822013-05-03 18:48:11 +01005519 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5520 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005521 */
5522 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5523 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005524 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005525
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005526 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005527 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005528 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005529 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5530 * for lvds. */
5531 pipe_config->pipe_bpp = 8*3;
5532 }
5533
Damien Lespiauf5adf942013-06-24 18:29:34 +01005534 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005535 hsw_compute_ips_config(crtc, pipe_config);
5536
Daniel Vetter877d48d2013-04-19 11:24:43 +02005537 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005538 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005539
Daniel Vettere29c22c2013-02-21 00:00:16 +01005540 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005541}
5542
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005543static int valleyview_get_display_clock_speed(struct drm_device *dev)
5544{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005545 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005546 u32 val;
5547 int divider;
5548
Ville Syrjäläd49a3402014-06-28 02:03:58 +03005549 /* FIXME: Punit isn't quite ready yet */
5550 if (IS_CHERRYVIEW(dev))
5551 return 400000;
5552
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005553 if (dev_priv->hpll_freq == 0)
5554 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5555
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005556 mutex_lock(&dev_priv->dpio_lock);
5557 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5558 mutex_unlock(&dev_priv->dpio_lock);
5559
5560 divider = val & DISPLAY_FREQUENCY_VALUES;
5561
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005562 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5563 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5564 "cdclk change in progress\n");
5565
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005566 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005567}
5568
Jesse Barnese70236a2009-09-21 10:42:27 -07005569static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005570{
Jesse Barnese70236a2009-09-21 10:42:27 -07005571 return 400000;
5572}
Jesse Barnes79e53942008-11-07 14:24:08 -08005573
Jesse Barnese70236a2009-09-21 10:42:27 -07005574static int i915_get_display_clock_speed(struct drm_device *dev)
5575{
5576 return 333000;
5577}
Jesse Barnes79e53942008-11-07 14:24:08 -08005578
Jesse Barnese70236a2009-09-21 10:42:27 -07005579static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5580{
5581 return 200000;
5582}
Jesse Barnes79e53942008-11-07 14:24:08 -08005583
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005584static int pnv_get_display_clock_speed(struct drm_device *dev)
5585{
5586 u16 gcfgc = 0;
5587
5588 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5589
5590 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5591 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5592 return 267000;
5593 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5594 return 333000;
5595 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5596 return 444000;
5597 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5598 return 200000;
5599 default:
5600 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5601 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5602 return 133000;
5603 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5604 return 167000;
5605 }
5606}
5607
Jesse Barnese70236a2009-09-21 10:42:27 -07005608static int i915gm_get_display_clock_speed(struct drm_device *dev)
5609{
5610 u16 gcfgc = 0;
5611
5612 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5613
5614 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005615 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005616 else {
5617 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5618 case GC_DISPLAY_CLOCK_333_MHZ:
5619 return 333000;
5620 default:
5621 case GC_DISPLAY_CLOCK_190_200_MHZ:
5622 return 190000;
5623 }
5624 }
5625}
Jesse Barnes79e53942008-11-07 14:24:08 -08005626
Jesse Barnese70236a2009-09-21 10:42:27 -07005627static int i865_get_display_clock_speed(struct drm_device *dev)
5628{
5629 return 266000;
5630}
5631
5632static int i855_get_display_clock_speed(struct drm_device *dev)
5633{
5634 u16 hpllcc = 0;
5635 /* Assume that the hardware is in the high speed state. This
5636 * should be the default.
5637 */
5638 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5639 case GC_CLOCK_133_200:
5640 case GC_CLOCK_100_200:
5641 return 200000;
5642 case GC_CLOCK_166_250:
5643 return 250000;
5644 case GC_CLOCK_100_133:
5645 return 133000;
5646 }
5647
5648 /* Shouldn't happen */
5649 return 0;
5650}
5651
5652static int i830_get_display_clock_speed(struct drm_device *dev)
5653{
5654 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005655}
5656
Zhenyu Wang2c072452009-06-05 15:38:42 +08005657static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005658intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005659{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005660 while (*num > DATA_LINK_M_N_MASK ||
5661 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005662 *num >>= 1;
5663 *den >>= 1;
5664 }
5665}
5666
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005667static void compute_m_n(unsigned int m, unsigned int n,
5668 uint32_t *ret_m, uint32_t *ret_n)
5669{
5670 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5671 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5672 intel_reduce_m_n_ratio(ret_m, ret_n);
5673}
5674
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005675void
5676intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5677 int pixel_clock, int link_clock,
5678 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005679{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005680 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005681
5682 compute_m_n(bits_per_pixel * pixel_clock,
5683 link_clock * nlanes * 8,
5684 &m_n->gmch_m, &m_n->gmch_n);
5685
5686 compute_m_n(pixel_clock, link_clock,
5687 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005688}
5689
Chris Wilsona7615032011-01-12 17:04:08 +00005690static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5691{
Jani Nikulad330a952014-01-21 11:24:25 +02005692 if (i915.panel_use_ssc >= 0)
5693 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005694 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005695 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005696}
5697
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005698static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005699{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005700 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005701 struct drm_i915_private *dev_priv = dev->dev_private;
5702 int refclk;
5703
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005704 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005705 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005706 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005707 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005708 refclk = dev_priv->vbt.lvds_ssc_freq;
5709 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005710 } else if (!IS_GEN2(dev)) {
5711 refclk = 96000;
5712 } else {
5713 refclk = 48000;
5714 }
5715
5716 return refclk;
5717}
5718
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005719static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005720{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005721 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005722}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005723
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005724static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5725{
5726 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005727}
5728
Daniel Vetterf47709a2013-03-28 10:42:02 +01005729static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005730 intel_clock_t *reduced_clock)
5731{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005732 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005733 u32 fp, fp2 = 0;
5734
5735 if (IS_PINEVIEW(dev)) {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005736 fp = pnv_dpll_compute_fp(&crtc->new_config->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005737 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005738 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005739 } else {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005740 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005741 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005742 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005743 }
5744
Bob Paauwee1f234b2014-11-11 09:29:18 -08005745 crtc->new_config->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005746
Daniel Vetterf47709a2013-03-28 10:42:02 +01005747 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005748 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005749 reduced_clock && i915.powersave) {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005750 crtc->new_config->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005751 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005752 } else {
Bob Paauwee1f234b2014-11-11 09:29:18 -08005753 crtc->new_config->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005754 }
5755}
5756
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005757static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5758 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005759{
5760 u32 reg_val;
5761
5762 /*
5763 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5764 * and set it to a reasonable value instead.
5765 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005766 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005767 reg_val &= 0xffffff00;
5768 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005769 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005770
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005771 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005772 reg_val &= 0x8cffffff;
5773 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005774 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005775
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005776 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005777 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005778 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005779
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005780 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005781 reg_val &= 0x00ffffff;
5782 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005783 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005784}
5785
Daniel Vetterb5518422013-05-03 11:49:48 +02005786static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5787 struct intel_link_m_n *m_n)
5788{
5789 struct drm_device *dev = crtc->base.dev;
5790 struct drm_i915_private *dev_priv = dev->dev_private;
5791 int pipe = crtc->pipe;
5792
Daniel Vettere3b95f12013-05-03 11:49:49 +02005793 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5794 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5795 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5796 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005797}
5798
5799static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005800 struct intel_link_m_n *m_n,
5801 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005802{
5803 struct drm_device *dev = crtc->base.dev;
5804 struct drm_i915_private *dev_priv = dev->dev_private;
5805 int pipe = crtc->pipe;
5806 enum transcoder transcoder = crtc->config.cpu_transcoder;
5807
5808 if (INTEL_INFO(dev)->gen >= 5) {
5809 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5810 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5811 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5812 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07005813 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
5814 * for gen < 8) and if DRRS is supported (to make sure the
5815 * registers are not unnecessarily accessed).
5816 */
5817 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
5818 crtc->config.has_drrs) {
5819 I915_WRITE(PIPE_DATA_M2(transcoder),
5820 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
5821 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
5822 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
5823 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
5824 }
Daniel Vetterb5518422013-05-03 11:49:48 +02005825 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005826 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5827 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5828 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5829 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005830 }
5831}
5832
Vandana Kannanf769cd22014-08-05 07:51:22 -07005833void intel_dp_set_m_n(struct intel_crtc *crtc)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005834{
5835 if (crtc->config.has_pch_encoder)
5836 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5837 else
Vandana Kannanf769cd22014-08-05 07:51:22 -07005838 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n,
5839 &crtc->config.dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005840}
5841
Ville Syrjäläd288f652014-10-28 13:20:22 +02005842static void vlv_update_pll(struct intel_crtc *crtc,
5843 struct intel_crtc_config *pipe_config)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005844{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005845 u32 dpll, dpll_md;
5846
5847 /*
5848 * Enable DPIO clock input. We should never disable the reference
5849 * clock for pipe B, since VGA hotplug / manual detection depends
5850 * on it.
5851 */
5852 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5853 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
5854 /* We should never disable this, set it here for state tracking */
5855 if (crtc->pipe == PIPE_B)
5856 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
5857 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005858 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005859
Ville Syrjäläd288f652014-10-28 13:20:22 +02005860 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005861 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02005862 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005863}
5864
Ville Syrjäläd288f652014-10-28 13:20:22 +02005865static void vlv_prepare_pll(struct intel_crtc *crtc,
5866 const struct intel_crtc_config *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005867{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005868 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005869 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005870 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005871 u32 mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005872 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005873 u32 coreclk, reg_val;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005874
Daniel Vetter09153002012-12-12 14:06:44 +01005875 mutex_lock(&dev_priv->dpio_lock);
5876
Ville Syrjäläd288f652014-10-28 13:20:22 +02005877 bestn = pipe_config->dpll.n;
5878 bestm1 = pipe_config->dpll.m1;
5879 bestm2 = pipe_config->dpll.m2;
5880 bestp1 = pipe_config->dpll.p1;
5881 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005882
Jesse Barnes89b667f2013-04-18 14:51:36 -07005883 /* See eDP HDMI DPIO driver vbios notes doc */
5884
5885 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005886 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005887 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005888
5889 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005890 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005891
5892 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005893 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005894 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005895 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005896
5897 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005898 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005899
5900 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005901 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5902 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5903 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005904 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005905
5906 /*
5907 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5908 * but we don't support that).
5909 * Note: don't use the DAC post divider as it seems unstable.
5910 */
5911 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005912 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005913
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005914 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005915 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005916
Jesse Barnes89b667f2013-04-18 14:51:36 -07005917 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02005918 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005919 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
5920 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005921 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005922 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005923 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005924 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005925 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005926
Daniel Vetter0a888182014-11-03 14:37:38 +01005927 if (crtc->config.has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07005928 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005929 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005930 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005931 0x0df40000);
5932 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005933 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005934 0x0df70000);
5935 } else { /* HDMI or VGA */
5936 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02005937 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005938 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005939 0x0df70000);
5940 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005941 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005942 0x0df40000);
5943 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005944
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005945 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005946 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005947 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
5948 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07005949 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005950 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005951
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005952 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01005953 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005954}
5955
Ville Syrjäläd288f652014-10-28 13:20:22 +02005956static void chv_update_pll(struct intel_crtc *crtc,
5957 struct intel_crtc_config *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005958{
Ville Syrjäläd288f652014-10-28 13:20:22 +02005959 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005960 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
5961 DPLL_VCO_ENABLE;
5962 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02005963 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005964
Ville Syrjäläd288f652014-10-28 13:20:22 +02005965 pipe_config->dpll_hw_state.dpll_md =
5966 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005967}
5968
Ville Syrjäläd288f652014-10-28 13:20:22 +02005969static void chv_prepare_pll(struct intel_crtc *crtc,
5970 const struct intel_crtc_config *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005971{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005972 struct drm_device *dev = crtc->base.dev;
5973 struct drm_i915_private *dev_priv = dev->dev_private;
5974 int pipe = crtc->pipe;
5975 int dpll_reg = DPLL(crtc->pipe);
5976 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Ville Syrjälä580d3812014-04-09 13:29:00 +03005977 u32 loopfilter, intcoeff;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005978 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
5979 int refclk;
5980
Ville Syrjäläd288f652014-10-28 13:20:22 +02005981 bestn = pipe_config->dpll.n;
5982 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
5983 bestm1 = pipe_config->dpll.m1;
5984 bestm2 = pipe_config->dpll.m2 >> 22;
5985 bestp1 = pipe_config->dpll.p1;
5986 bestp2 = pipe_config->dpll.p2;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005987
5988 /*
5989 * Enable Refclk and SSC
5990 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005991 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02005992 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03005993
5994 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005995
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005996 /* p1 and p2 divider */
5997 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
5998 5 << DPIO_CHV_S1_DIV_SHIFT |
5999 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6000 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6001 1 << DPIO_CHV_K_DIV_SHIFT);
6002
6003 /* Feedback post-divider - m2 */
6004 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6005
6006 /* Feedback refclk divider - n and m1 */
6007 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6008 DPIO_CHV_M1_DIV_BY_2 |
6009 1 << DPIO_CHV_N_DIV_SHIFT);
6010
6011 /* M2 fraction division */
6012 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
6013
6014 /* M2 fraction division enable */
6015 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port),
6016 DPIO_CHV_FRAC_DIV_EN |
6017 (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT));
6018
6019 /* Loop filter */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006020 refclk = i9xx_get_refclk(crtc, 0);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006021 loopfilter = 5 << DPIO_CHV_PROP_COEFF_SHIFT |
6022 2 << DPIO_CHV_GAIN_CTRL_SHIFT;
6023 if (refclk == 100000)
6024 intcoeff = 11;
6025 else if (refclk == 38400)
6026 intcoeff = 10;
6027 else
6028 intcoeff = 9;
6029 loopfilter |= intcoeff << DPIO_CHV_INT_COEFF_SHIFT;
6030 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6031
6032 /* AFC Recal */
6033 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6034 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6035 DPIO_AFC_RECAL);
6036
6037 mutex_unlock(&dev_priv->dpio_lock);
6038}
6039
Ville Syrjäläd288f652014-10-28 13:20:22 +02006040/**
6041 * vlv_force_pll_on - forcibly enable just the PLL
6042 * @dev_priv: i915 private structure
6043 * @pipe: pipe PLL to enable
6044 * @dpll: PLL configuration
6045 *
6046 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6047 * in cases where we need the PLL enabled even when @pipe is not going to
6048 * be enabled.
6049 */
6050void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6051 const struct dpll *dpll)
6052{
6053 struct intel_crtc *crtc =
6054 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
6055 struct intel_crtc_config pipe_config = {
6056 .pixel_multiplier = 1,
6057 .dpll = *dpll,
6058 };
6059
6060 if (IS_CHERRYVIEW(dev)) {
6061 chv_update_pll(crtc, &pipe_config);
6062 chv_prepare_pll(crtc, &pipe_config);
6063 chv_enable_pll(crtc, &pipe_config);
6064 } else {
6065 vlv_update_pll(crtc, &pipe_config);
6066 vlv_prepare_pll(crtc, &pipe_config);
6067 vlv_enable_pll(crtc, &pipe_config);
6068 }
6069}
6070
6071/**
6072 * vlv_force_pll_off - forcibly disable just the PLL
6073 * @dev_priv: i915 private structure
6074 * @pipe: pipe PLL to disable
6075 *
6076 * Disable the PLL for @pipe. To be used in cases where we need
6077 * the PLL enabled even when @pipe is not going to be enabled.
6078 */
6079void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6080{
6081 if (IS_CHERRYVIEW(dev))
6082 chv_disable_pll(to_i915(dev), pipe);
6083 else
6084 vlv_disable_pll(to_i915(dev), pipe);
6085}
6086
Daniel Vetterf47709a2013-03-28 10:42:02 +01006087static void i9xx_update_pll(struct intel_crtc *crtc,
6088 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006089 int num_connectors)
6090{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006091 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006092 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006093 u32 dpll;
6094 bool is_sdvo;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006095 struct dpll *clock = &crtc->new_config->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006096
Daniel Vetterf47709a2013-03-28 10:42:02 +01006097 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306098
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006099 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6100 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006101
6102 dpll = DPLL_VGA_MODE_DIS;
6103
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006104 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006105 dpll |= DPLLB_MODE_LVDS;
6106 else
6107 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006108
Daniel Vetteref1b4602013-06-01 17:17:04 +02006109 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006110 dpll |= (crtc->new_config->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006111 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006112 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006113
6114 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006115 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006116
Daniel Vetter0a888182014-11-03 14:37:38 +01006117 if (crtc->new_config->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006118 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006119
6120 /* compute bitmask from p1 value */
6121 if (IS_PINEVIEW(dev))
6122 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6123 else {
6124 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6125 if (IS_G4X(dev) && reduced_clock)
6126 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6127 }
6128 switch (clock->p2) {
6129 case 5:
6130 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6131 break;
6132 case 7:
6133 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6134 break;
6135 case 10:
6136 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6137 break;
6138 case 14:
6139 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6140 break;
6141 }
6142 if (INTEL_INFO(dev)->gen >= 4)
6143 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6144
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006145 if (crtc->new_config->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006146 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006147 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006148 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6149 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6150 else
6151 dpll |= PLL_REF_INPUT_DREFCLK;
6152
6153 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006154 crtc->new_config->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006155
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006156 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006157 u32 dpll_md = (crtc->new_config->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006158 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006159 crtc->new_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006160 }
6161}
6162
Daniel Vetterf47709a2013-03-28 10:42:02 +01006163static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006164 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006165 int num_connectors)
6166{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006167 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006168 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006169 u32 dpll;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006170 struct dpll *clock = &crtc->new_config->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006171
Daniel Vetterf47709a2013-03-28 10:42:02 +01006172 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306173
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006174 dpll = DPLL_VGA_MODE_DIS;
6175
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006176 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006177 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6178 } else {
6179 if (clock->p1 == 2)
6180 dpll |= PLL_P1_DIVIDE_BY_TWO;
6181 else
6182 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6183 if (clock->p2 == 4)
6184 dpll |= PLL_P2_DIVIDE_BY_4;
6185 }
6186
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006187 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006188 dpll |= DPLL_DVO_2X_MODE;
6189
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006190 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006191 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6192 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6193 else
6194 dpll |= PLL_REF_INPUT_DREFCLK;
6195
6196 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006197 crtc->new_config->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006198}
6199
Daniel Vetter8a654f32013-06-01 17:16:22 +02006200static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006201{
6202 struct drm_device *dev = intel_crtc->base.dev;
6203 struct drm_i915_private *dev_priv = dev->dev_private;
6204 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006205 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006206 struct drm_display_mode *adjusted_mode =
6207 &intel_crtc->config.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006208 uint32_t crtc_vtotal, crtc_vblank_end;
6209 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006210
6211 /* We need to be careful not to changed the adjusted mode, for otherwise
6212 * the hw state checker will get angry at the mismatch. */
6213 crtc_vtotal = adjusted_mode->crtc_vtotal;
6214 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006215
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006216 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006217 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006218 crtc_vtotal -= 1;
6219 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006220
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006221 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006222 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6223 else
6224 vsyncshift = adjusted_mode->crtc_hsync_start -
6225 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006226 if (vsyncshift < 0)
6227 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006228 }
6229
6230 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006231 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006232
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006233 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006234 (adjusted_mode->crtc_hdisplay - 1) |
6235 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006236 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006237 (adjusted_mode->crtc_hblank_start - 1) |
6238 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006239 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006240 (adjusted_mode->crtc_hsync_start - 1) |
6241 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6242
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006243 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006244 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006245 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006246 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006247 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006248 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006249 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006250 (adjusted_mode->crtc_vsync_start - 1) |
6251 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6252
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006253 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6254 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6255 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6256 * bits. */
6257 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6258 (pipe == PIPE_B || pipe == PIPE_C))
6259 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6260
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006261 /* pipesrc controls the size that is scaled from, which should
6262 * always be the user's requested size.
6263 */
6264 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006265 ((intel_crtc->config.pipe_src_w - 1) << 16) |
6266 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006267}
6268
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006269static void intel_get_pipe_timings(struct intel_crtc *crtc,
6270 struct intel_crtc_config *pipe_config)
6271{
6272 struct drm_device *dev = crtc->base.dev;
6273 struct drm_i915_private *dev_priv = dev->dev_private;
6274 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6275 uint32_t tmp;
6276
6277 tmp = I915_READ(HTOTAL(cpu_transcoder));
6278 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6279 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
6280 tmp = I915_READ(HBLANK(cpu_transcoder));
6281 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6282 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
6283 tmp = I915_READ(HSYNC(cpu_transcoder));
6284 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6285 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
6286
6287 tmp = I915_READ(VTOTAL(cpu_transcoder));
6288 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6289 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
6290 tmp = I915_READ(VBLANK(cpu_transcoder));
6291 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6292 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
6293 tmp = I915_READ(VSYNC(cpu_transcoder));
6294 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6295 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
6296
6297 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
6298 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6299 pipe_config->adjusted_mode.crtc_vtotal += 1;
6300 pipe_config->adjusted_mode.crtc_vblank_end += 1;
6301 }
6302
6303 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006304 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6305 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6306
6307 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
6308 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006309}
6310
Daniel Vetterf6a83282014-02-11 15:28:57 -08006311void intel_mode_from_pipe_config(struct drm_display_mode *mode,
6312 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006313{
Daniel Vetterf6a83282014-02-11 15:28:57 -08006314 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
6315 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
6316 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
6317 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006318
Daniel Vetterf6a83282014-02-11 15:28:57 -08006319 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
6320 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
6321 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
6322 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006323
Daniel Vetterf6a83282014-02-11 15:28:57 -08006324 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006325
Daniel Vetterf6a83282014-02-11 15:28:57 -08006326 mode->clock = pipe_config->adjusted_mode.crtc_clock;
6327 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006328}
6329
Daniel Vetter84b046f2013-02-19 18:48:54 +01006330static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6331{
6332 struct drm_device *dev = intel_crtc->base.dev;
6333 struct drm_i915_private *dev_priv = dev->dev_private;
6334 uint32_t pipeconf;
6335
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006336 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006337
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006338 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6339 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6340 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006341
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006342 if (intel_crtc->config.double_wide)
6343 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006344
Daniel Vetterff9ce462013-04-24 14:57:17 +02006345 /* only g4x and later have fancy bpc/dither controls */
6346 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006347 /* Bspec claims that we can't use dithering for 30bpp pipes. */
6348 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
6349 pipeconf |= PIPECONF_DITHER_EN |
6350 PIPECONF_DITHER_TYPE_SP;
6351
6352 switch (intel_crtc->config.pipe_bpp) {
6353 case 18:
6354 pipeconf |= PIPECONF_6BPC;
6355 break;
6356 case 24:
6357 pipeconf |= PIPECONF_8BPC;
6358 break;
6359 case 30:
6360 pipeconf |= PIPECONF_10BPC;
6361 break;
6362 default:
6363 /* Case prevented by intel_choose_pipe_bpp_dither. */
6364 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006365 }
6366 }
6367
6368 if (HAS_PIPE_CXSR(dev)) {
6369 if (intel_crtc->lowfreq_avail) {
6370 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6371 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6372 } else {
6373 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006374 }
6375 }
6376
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006377 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
6378 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006379 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006380 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6381 else
6382 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6383 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006384 pipeconf |= PIPECONF_PROGRESSIVE;
6385
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006386 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
6387 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006388
Daniel Vetter84b046f2013-02-19 18:48:54 +01006389 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6390 POSTING_READ(PIPECONF(intel_crtc->pipe));
6391}
6392
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +02006393static int i9xx_crtc_compute_clock(struct intel_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08006394{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006395 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006396 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006397 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006398 intel_clock_t clock, reduced_clock;
Daniel Vettera16af7212013-04-30 14:01:44 +02006399 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006400 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006401 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006402 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006403
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006404 for_each_intel_encoder(dev, encoder) {
6405 if (encoder->new_crtc != crtc)
6406 continue;
6407
Chris Wilson5eddb702010-09-11 13:48:45 +01006408 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006409 case INTEL_OUTPUT_LVDS:
6410 is_lvds = true;
6411 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006412 case INTEL_OUTPUT_DSI:
6413 is_dsi = true;
6414 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02006415 default:
6416 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006417 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006418
Eric Anholtc751ce42010-03-25 11:48:48 -07006419 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006420 }
6421
Jani Nikulaf2335332013-09-13 11:03:09 +03006422 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006423 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006424
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006425 if (!crtc->new_config->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006426 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006427
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006428 /*
6429 * Returns a set of divisors for the desired target clock with
6430 * the given refclk, or FALSE. The returned values represent
6431 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6432 * 2) / p1 / p2.
6433 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006434 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006435 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006436 crtc->new_config->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006437 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006438 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006439 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6440 return -EINVAL;
6441 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006442
Jani Nikulaf2335332013-09-13 11:03:09 +03006443 if (is_lvds && dev_priv->lvds_downclock_avail) {
6444 /*
6445 * Ensure we match the reduced clock's P to the target
6446 * clock. If the clocks don't match, we can't switch
6447 * the display clock by using the FP0/FP1. In such case
6448 * we will disable the LVDS downclock feature.
6449 */
6450 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006451 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006452 dev_priv->lvds_downclock,
6453 refclk, &clock,
6454 &reduced_clock);
6455 }
6456 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006457 crtc->new_config->dpll.n = clock.n;
6458 crtc->new_config->dpll.m1 = clock.m1;
6459 crtc->new_config->dpll.m2 = clock.m2;
6460 crtc->new_config->dpll.p1 = clock.p1;
6461 crtc->new_config->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006462 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006463
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006464 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006465 i8xx_update_pll(crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306466 has_reduced_clock ? &reduced_clock : NULL,
6467 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006468 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006469 chv_update_pll(crtc, crtc->new_config);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006470 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006471 vlv_update_pll(crtc, crtc->new_config);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006472 } else {
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006473 i9xx_update_pll(crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006474 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006475 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006476 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006477
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006478 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006479}
6480
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006481static void i9xx_get_pfit_config(struct intel_crtc *crtc,
6482 struct intel_crtc_config *pipe_config)
6483{
6484 struct drm_device *dev = crtc->base.dev;
6485 struct drm_i915_private *dev_priv = dev->dev_private;
6486 uint32_t tmp;
6487
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006488 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6489 return;
6490
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006491 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006492 if (!(tmp & PFIT_ENABLE))
6493 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006494
Daniel Vetter06922822013-07-11 13:35:40 +02006495 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006496 if (INTEL_INFO(dev)->gen < 4) {
6497 if (crtc->pipe != PIPE_B)
6498 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006499 } else {
6500 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6501 return;
6502 }
6503
Daniel Vetter06922822013-07-11 13:35:40 +02006504 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006505 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6506 if (INTEL_INFO(dev)->gen < 5)
6507 pipe_config->gmch_pfit.lvds_border_bits =
6508 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6509}
6510
Jesse Barnesacbec812013-09-20 11:29:32 -07006511static void vlv_crtc_clock_get(struct intel_crtc *crtc,
6512 struct intel_crtc_config *pipe_config)
6513{
6514 struct drm_device *dev = crtc->base.dev;
6515 struct drm_i915_private *dev_priv = dev->dev_private;
6516 int pipe = pipe_config->cpu_transcoder;
6517 intel_clock_t clock;
6518 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006519 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006520
Shobhit Kumarf573de52014-07-30 20:32:37 +05306521 /* In case of MIPI DPLL will not even be used */
6522 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6523 return;
6524
Jesse Barnesacbec812013-09-20 11:29:32 -07006525 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006526 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006527 mutex_unlock(&dev_priv->dpio_lock);
6528
6529 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6530 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6531 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6532 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6533 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6534
Ville Syrjäläf6466282013-10-14 14:50:31 +03006535 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006536
Ville Syrjäläf6466282013-10-14 14:50:31 +03006537 /* clock.dot is the fast clock */
6538 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006539}
6540
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006541static void i9xx_get_plane_config(struct intel_crtc *crtc,
6542 struct intel_plane_config *plane_config)
6543{
6544 struct drm_device *dev = crtc->base.dev;
6545 struct drm_i915_private *dev_priv = dev->dev_private;
6546 u32 val, base, offset;
6547 int pipe = crtc->pipe, plane = crtc->plane;
6548 int fourcc, pixel_format;
6549 int aligned_height;
6550
Dave Airlie66e514c2014-04-03 07:51:54 +10006551 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
6552 if (!crtc->base.primary->fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006553 DRM_DEBUG_KMS("failed to alloc fb\n");
6554 return;
6555 }
6556
6557 val = I915_READ(DSPCNTR(plane));
6558
6559 if (INTEL_INFO(dev)->gen >= 4)
6560 if (val & DISPPLANE_TILED)
6561 plane_config->tiled = true;
6562
6563 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6564 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10006565 crtc->base.primary->fb->pixel_format = fourcc;
6566 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006567 drm_format_plane_cpp(fourcc, 0) * 8;
6568
6569 if (INTEL_INFO(dev)->gen >= 4) {
6570 if (plane_config->tiled)
6571 offset = I915_READ(DSPTILEOFF(plane));
6572 else
6573 offset = I915_READ(DSPLINOFF(plane));
6574 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6575 } else {
6576 base = I915_READ(DSPADDR(plane));
6577 }
6578 plane_config->base = base;
6579
6580 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10006581 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
6582 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006583
6584 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01006585 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006586
Dave Airlie66e514c2014-04-03 07:51:54 +10006587 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006588 plane_config->tiled);
6589
Fabian Frederick1267a262014-07-01 20:39:41 +02006590 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
6591 aligned_height);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006592
6593 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10006594 pipe, plane, crtc->base.primary->fb->width,
6595 crtc->base.primary->fb->height,
6596 crtc->base.primary->fb->bits_per_pixel, base,
6597 crtc->base.primary->fb->pitches[0],
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006598 plane_config->size);
6599
6600}
6601
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006602static void chv_crtc_clock_get(struct intel_crtc *crtc,
6603 struct intel_crtc_config *pipe_config)
6604{
6605 struct drm_device *dev = crtc->base.dev;
6606 struct drm_i915_private *dev_priv = dev->dev_private;
6607 int pipe = pipe_config->cpu_transcoder;
6608 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6609 intel_clock_t clock;
6610 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6611 int refclk = 100000;
6612
6613 mutex_lock(&dev_priv->dpio_lock);
6614 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6615 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6616 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6617 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6618 mutex_unlock(&dev_priv->dpio_lock);
6619
6620 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6621 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6622 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6623 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6624 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6625
6626 chv_clock(refclk, &clock);
6627
6628 /* clock.dot is the fast clock */
6629 pipe_config->port_clock = clock.dot / 5;
6630}
6631
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006632static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
6633 struct intel_crtc_config *pipe_config)
6634{
6635 struct drm_device *dev = crtc->base.dev;
6636 struct drm_i915_private *dev_priv = dev->dev_private;
6637 uint32_t tmp;
6638
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006639 if (!intel_display_power_is_enabled(dev_priv,
6640 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006641 return false;
6642
Daniel Vettere143a212013-07-04 12:01:15 +02006643 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006644 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006645
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006646 tmp = I915_READ(PIPECONF(crtc->pipe));
6647 if (!(tmp & PIPECONF_ENABLE))
6648 return false;
6649
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006650 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6651 switch (tmp & PIPECONF_BPC_MASK) {
6652 case PIPECONF_6BPC:
6653 pipe_config->pipe_bpp = 18;
6654 break;
6655 case PIPECONF_8BPC:
6656 pipe_config->pipe_bpp = 24;
6657 break;
6658 case PIPECONF_10BPC:
6659 pipe_config->pipe_bpp = 30;
6660 break;
6661 default:
6662 break;
6663 }
6664 }
6665
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006666 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6667 pipe_config->limited_color_range = true;
6668
Ville Syrjälä282740f2013-09-04 18:30:03 +03006669 if (INTEL_INFO(dev)->gen < 4)
6670 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6671
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006672 intel_get_pipe_timings(crtc, pipe_config);
6673
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006674 i9xx_get_pfit_config(crtc, pipe_config);
6675
Daniel Vetter6c49f242013-06-06 12:45:25 +02006676 if (INTEL_INFO(dev)->gen >= 4) {
6677 tmp = I915_READ(DPLL_MD(crtc->pipe));
6678 pipe_config->pixel_multiplier =
6679 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6680 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006681 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006682 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6683 tmp = I915_READ(DPLL(crtc->pipe));
6684 pipe_config->pixel_multiplier =
6685 ((tmp & SDVO_MULTIPLIER_MASK)
6686 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6687 } else {
6688 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6689 * port and will be fixed up in the encoder->get_config
6690 * function. */
6691 pipe_config->pixel_multiplier = 1;
6692 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006693 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6694 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006695 /*
6696 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6697 * on 830. Filter it out here so that we don't
6698 * report errors due to that.
6699 */
6700 if (IS_I830(dev))
6701 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6702
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006703 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6704 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006705 } else {
6706 /* Mask out read-only status bits. */
6707 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6708 DPLL_PORTC_READY_MASK |
6709 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006710 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006711
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006712 if (IS_CHERRYVIEW(dev))
6713 chv_crtc_clock_get(crtc, pipe_config);
6714 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006715 vlv_crtc_clock_get(crtc, pipe_config);
6716 else
6717 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006718
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006719 return true;
6720}
6721
Paulo Zanonidde86e22012-12-01 12:04:25 -02006722static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006723{
6724 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006725 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006726 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006727 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006728 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006729 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006730 bool has_ck505 = false;
6731 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006732
6733 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006734 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006735 switch (encoder->type) {
6736 case INTEL_OUTPUT_LVDS:
6737 has_panel = true;
6738 has_lvds = true;
6739 break;
6740 case INTEL_OUTPUT_EDP:
6741 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03006742 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07006743 has_cpu_edp = true;
6744 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02006745 default:
6746 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006747 }
6748 }
6749
Keith Packard99eb6a02011-09-26 14:29:12 -07006750 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006751 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07006752 can_ssc = has_ck505;
6753 } else {
6754 has_ck505 = false;
6755 can_ssc = true;
6756 }
6757
Imre Deak2de69052013-05-08 13:14:04 +03006758 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
6759 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006760
6761 /* Ironlake: try to setup display ref clock before DPLL
6762 * enabling. This is only under driver's control after
6763 * PCH B stepping, previous chipset stepping should be
6764 * ignoring this setting.
6765 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006766 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006767
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006768 /* As we must carefully and slowly disable/enable each source in turn,
6769 * compute the final state we want first and check if we need to
6770 * make any changes at all.
6771 */
6772 final = val;
6773 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07006774 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006775 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07006776 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006777 final |= DREF_NONSPREAD_SOURCE_ENABLE;
6778
6779 final &= ~DREF_SSC_SOURCE_MASK;
6780 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
6781 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006782
Keith Packard199e5d72011-09-22 12:01:57 -07006783 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006784 final |= DREF_SSC_SOURCE_ENABLE;
6785
6786 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6787 final |= DREF_SSC1_ENABLE;
6788
6789 if (has_cpu_edp) {
6790 if (intel_panel_use_ssc(dev_priv) && can_ssc)
6791 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
6792 else
6793 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
6794 } else
6795 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6796 } else {
6797 final |= DREF_SSC_SOURCE_DISABLE;
6798 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
6799 }
6800
6801 if (final == val)
6802 return;
6803
6804 /* Always enable nonspread source */
6805 val &= ~DREF_NONSPREAD_SOURCE_MASK;
6806
6807 if (has_ck505)
6808 val |= DREF_NONSPREAD_CK505_ENABLE;
6809 else
6810 val |= DREF_NONSPREAD_SOURCE_ENABLE;
6811
6812 if (has_panel) {
6813 val &= ~DREF_SSC_SOURCE_MASK;
6814 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006815
Keith Packard199e5d72011-09-22 12:01:57 -07006816 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07006817 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006818 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006819 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02006820 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006821 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006822
6823 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006824 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006825 POSTING_READ(PCH_DREF_CONTROL);
6826 udelay(200);
6827
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006828 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006829
6830 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07006831 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07006832 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07006833 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006834 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02006835 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006836 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07006837 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006838 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006839
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006840 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006841 POSTING_READ(PCH_DREF_CONTROL);
6842 udelay(200);
6843 } else {
6844 DRM_DEBUG_KMS("Disabling SSC entirely\n");
6845
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006846 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07006847
6848 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006849 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006850
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006851 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07006852 POSTING_READ(PCH_DREF_CONTROL);
6853 udelay(200);
6854
6855 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006856 val &= ~DREF_SSC_SOURCE_MASK;
6857 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006858
6859 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006860 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07006861
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006862 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006863 POSTING_READ(PCH_DREF_CONTROL);
6864 udelay(200);
6865 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006866
6867 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07006868}
6869
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006870static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006871{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006872 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006873
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006874 tmp = I915_READ(SOUTH_CHICKEN2);
6875 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
6876 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006877
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006878 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
6879 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
6880 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02006881
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006882 tmp = I915_READ(SOUTH_CHICKEN2);
6883 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
6884 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006885
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006886 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
6887 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
6888 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006889}
6890
6891/* WaMPhyProgramming:hsw */
6892static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
6893{
6894 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02006895
6896 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
6897 tmp &= ~(0xFF << 24);
6898 tmp |= (0x12 << 24);
6899 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
6900
Paulo Zanonidde86e22012-12-01 12:04:25 -02006901 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
6902 tmp |= (1 << 11);
6903 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
6904
6905 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
6906 tmp |= (1 << 11);
6907 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
6908
Paulo Zanonidde86e22012-12-01 12:04:25 -02006909 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
6910 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6911 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6912
6913 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6914 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6915 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6916
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006917 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6918 tmp &= ~(7 << 13);
6919 tmp |= (5 << 13);
6920 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006921
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006922 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6923 tmp &= ~(7 << 13);
6924 tmp |= (5 << 13);
6925 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006926
6927 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6928 tmp &= ~0xFF;
6929 tmp |= 0x1C;
6930 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6931
6932 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6933 tmp &= ~0xFF;
6934 tmp |= 0x1C;
6935 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6936
6937 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6938 tmp &= ~(0xFF << 16);
6939 tmp |= (0x1C << 16);
6940 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6941
6942 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6943 tmp &= ~(0xFF << 16);
6944 tmp |= (0x1C << 16);
6945 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6946
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006947 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6948 tmp |= (1 << 27);
6949 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006950
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006951 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6952 tmp |= (1 << 27);
6953 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006954
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006955 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6956 tmp &= ~(0xF << 28);
6957 tmp |= (4 << 28);
6958 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006959
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006960 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6961 tmp &= ~(0xF << 28);
6962 tmp |= (4 << 28);
6963 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006964}
6965
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006966/* Implements 3 different sequences from BSpec chapter "Display iCLK
6967 * Programming" based on the parameters passed:
6968 * - Sequence to enable CLKOUT_DP
6969 * - Sequence to enable CLKOUT_DP without spread
6970 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6971 */
6972static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6973 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006974{
6975 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006976 uint32_t reg, tmp;
6977
6978 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6979 with_spread = true;
6980 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6981 with_fdi, "LP PCH doesn't have FDI\n"))
6982 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006983
6984 mutex_lock(&dev_priv->dpio_lock);
6985
6986 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6987 tmp &= ~SBI_SSCCTL_DISABLE;
6988 tmp |= SBI_SSCCTL_PATHALT;
6989 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6990
6991 udelay(24);
6992
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006993 if (with_spread) {
6994 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6995 tmp &= ~SBI_SSCCTL_PATHALT;
6996 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006997
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006998 if (with_fdi) {
6999 lpt_reset_fdi_mphy(dev_priv);
7000 lpt_program_fdi_mphy(dev_priv);
7001 }
7002 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007003
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007004 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7005 SBI_GEN0 : SBI_DBUFF0;
7006 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7007 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7008 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007009
7010 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007011}
7012
Paulo Zanoni47701c32013-07-23 11:19:25 -03007013/* Sequence to disable CLKOUT_DP */
7014static void lpt_disable_clkout_dp(struct drm_device *dev)
7015{
7016 struct drm_i915_private *dev_priv = dev->dev_private;
7017 uint32_t reg, tmp;
7018
7019 mutex_lock(&dev_priv->dpio_lock);
7020
7021 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7022 SBI_GEN0 : SBI_DBUFF0;
7023 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7024 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7025 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7026
7027 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7028 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7029 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7030 tmp |= SBI_SSCCTL_PATHALT;
7031 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7032 udelay(32);
7033 }
7034 tmp |= SBI_SSCCTL_DISABLE;
7035 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7036 }
7037
7038 mutex_unlock(&dev_priv->dpio_lock);
7039}
7040
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007041static void lpt_init_pch_refclk(struct drm_device *dev)
7042{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007043 struct intel_encoder *encoder;
7044 bool has_vga = false;
7045
Damien Lespiaub2784e12014-08-05 11:29:37 +01007046 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007047 switch (encoder->type) {
7048 case INTEL_OUTPUT_ANALOG:
7049 has_vga = true;
7050 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007051 default:
7052 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007053 }
7054 }
7055
Paulo Zanoni47701c32013-07-23 11:19:25 -03007056 if (has_vga)
7057 lpt_enable_clkout_dp(dev, true, true);
7058 else
7059 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007060}
7061
Paulo Zanonidde86e22012-12-01 12:04:25 -02007062/*
7063 * Initialize reference clocks when the driver loads
7064 */
7065void intel_init_pch_refclk(struct drm_device *dev)
7066{
7067 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7068 ironlake_init_pch_refclk(dev);
7069 else if (HAS_PCH_LPT(dev))
7070 lpt_init_pch_refclk(dev);
7071}
7072
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007073static int ironlake_get_refclk(struct drm_crtc *crtc)
7074{
7075 struct drm_device *dev = crtc->dev;
7076 struct drm_i915_private *dev_priv = dev->dev_private;
7077 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007078 int num_connectors = 0;
7079 bool is_lvds = false;
7080
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007081 for_each_intel_encoder(dev, encoder) {
7082 if (encoder->new_crtc != to_intel_crtc(crtc))
7083 continue;
7084
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007085 switch (encoder->type) {
7086 case INTEL_OUTPUT_LVDS:
7087 is_lvds = true;
7088 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007089 default:
7090 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007091 }
7092 num_connectors++;
7093 }
7094
7095 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007096 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007097 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007098 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007099 }
7100
7101 return 120000;
7102}
7103
Daniel Vetter6ff93602013-04-19 11:24:36 +02007104static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007105{
7106 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7107 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7108 int pipe = intel_crtc->pipe;
7109 uint32_t val;
7110
Daniel Vetter78114072013-06-13 00:54:57 +02007111 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007112
Daniel Vetter965e0c42013-03-27 00:44:57 +01007113 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007114 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007115 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007116 break;
7117 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007118 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007119 break;
7120 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007121 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007122 break;
7123 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007124 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007125 break;
7126 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007127 /* Case prevented by intel_choose_pipe_bpp_dither. */
7128 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007129 }
7130
Daniel Vetterd8b32242013-04-25 17:54:44 +02007131 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007132 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7133
Daniel Vetter6ff93602013-04-19 11:24:36 +02007134 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007135 val |= PIPECONF_INTERLACED_ILK;
7136 else
7137 val |= PIPECONF_PROGRESSIVE;
7138
Daniel Vetter50f3b012013-03-27 00:44:56 +01007139 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007140 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007141
Paulo Zanonic8203562012-09-12 10:06:29 -03007142 I915_WRITE(PIPECONF(pipe), val);
7143 POSTING_READ(PIPECONF(pipe));
7144}
7145
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007146/*
7147 * Set up the pipe CSC unit.
7148 *
7149 * Currently only full range RGB to limited range RGB conversion
7150 * is supported, but eventually this should handle various
7151 * RGB<->YCbCr scenarios as well.
7152 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007153static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007154{
7155 struct drm_device *dev = crtc->dev;
7156 struct drm_i915_private *dev_priv = dev->dev_private;
7157 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7158 int pipe = intel_crtc->pipe;
7159 uint16_t coeff = 0x7800; /* 1.0 */
7160
7161 /*
7162 * TODO: Check what kind of values actually come out of the pipe
7163 * with these coeff/postoff values and adjust to get the best
7164 * accuracy. Perhaps we even need to take the bpc value into
7165 * consideration.
7166 */
7167
Daniel Vetter50f3b012013-03-27 00:44:56 +01007168 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007169 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7170
7171 /*
7172 * GY/GU and RY/RU should be the other way around according
7173 * to BSpec, but reality doesn't agree. Just set them up in
7174 * a way that results in the correct picture.
7175 */
7176 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7177 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7178
7179 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7180 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7181
7182 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7183 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7184
7185 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7186 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7187 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7188
7189 if (INTEL_INFO(dev)->gen > 6) {
7190 uint16_t postoff = 0;
7191
Daniel Vetter50f3b012013-03-27 00:44:56 +01007192 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007193 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007194
7195 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7196 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7197 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7198
7199 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7200 } else {
7201 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7202
Daniel Vetter50f3b012013-03-27 00:44:56 +01007203 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007204 mode |= CSC_BLACK_SCREEN_OFFSET;
7205
7206 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7207 }
7208}
7209
Daniel Vetter6ff93602013-04-19 11:24:36 +02007210static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007211{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007212 struct drm_device *dev = crtc->dev;
7213 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007215 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02007216 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007217 uint32_t val;
7218
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007219 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007220
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007221 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007222 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7223
Daniel Vetter6ff93602013-04-19 11:24:36 +02007224 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007225 val |= PIPECONF_INTERLACED_ILK;
7226 else
7227 val |= PIPECONF_PROGRESSIVE;
7228
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007229 I915_WRITE(PIPECONF(cpu_transcoder), val);
7230 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007231
7232 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7233 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007234
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307235 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007236 val = 0;
7237
7238 switch (intel_crtc->config.pipe_bpp) {
7239 case 18:
7240 val |= PIPEMISC_DITHER_6_BPC;
7241 break;
7242 case 24:
7243 val |= PIPEMISC_DITHER_8_BPC;
7244 break;
7245 case 30:
7246 val |= PIPEMISC_DITHER_10_BPC;
7247 break;
7248 case 36:
7249 val |= PIPEMISC_DITHER_12_BPC;
7250 break;
7251 default:
7252 /* Case prevented by pipe_config_set_bpp. */
7253 BUG();
7254 }
7255
7256 if (intel_crtc->config.dither)
7257 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7258
7259 I915_WRITE(PIPEMISC(pipe), val);
7260 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007261}
7262
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007263static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007264 intel_clock_t *clock,
7265 bool *has_reduced_clock,
7266 intel_clock_t *reduced_clock)
7267{
7268 struct drm_device *dev = crtc->dev;
7269 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007270 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007271 int refclk;
7272 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02007273 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007274
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007275 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007276
7277 refclk = ironlake_get_refclk(crtc);
7278
7279 /*
7280 * Returns a set of divisors for the desired target clock with the given
7281 * refclk, or FALSE. The returned values represent the clock equation:
7282 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7283 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007284 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007285 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007286 intel_crtc->new_config->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007287 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007288 if (!ret)
7289 return false;
7290
7291 if (is_lvds && dev_priv->lvds_downclock_avail) {
7292 /*
7293 * Ensure we match the reduced clock's P to the target clock.
7294 * If the clocks don't match, we can't switch the display clock
7295 * by using the FP0/FP1. In such case we will disable the LVDS
7296 * downclock feature.
7297 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007298 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007299 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007300 dev_priv->lvds_downclock,
7301 refclk, clock,
7302 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007303 }
7304
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007305 return true;
7306}
7307
Paulo Zanonid4b19312012-11-29 11:29:32 -02007308int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7309{
7310 /*
7311 * Account for spread spectrum to avoid
7312 * oversubscribing the link. Max center spread
7313 * is 2.5%; use 5% for safety's sake.
7314 */
7315 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007316 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007317}
7318
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007319static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007320{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007321 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007322}
7323
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007324static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007325 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007326 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007327{
7328 struct drm_crtc *crtc = &intel_crtc->base;
7329 struct drm_device *dev = crtc->dev;
7330 struct drm_i915_private *dev_priv = dev->dev_private;
7331 struct intel_encoder *intel_encoder;
7332 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007333 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007334 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007335
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007336 for_each_intel_encoder(dev, intel_encoder) {
7337 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7338 continue;
7339
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007340 switch (intel_encoder->type) {
7341 case INTEL_OUTPUT_LVDS:
7342 is_lvds = true;
7343 break;
7344 case INTEL_OUTPUT_SDVO:
7345 case INTEL_OUTPUT_HDMI:
7346 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007347 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02007348 default:
7349 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007350 }
7351
7352 num_connectors++;
7353 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007354
Chris Wilsonc1858122010-12-03 21:35:48 +00007355 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007356 factor = 21;
7357 if (is_lvds) {
7358 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007359 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007360 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007361 factor = 25;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007362 } else if (intel_crtc->new_config->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007363 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007364
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007365 if (ironlake_needs_fb_cb_tune(&intel_crtc->new_config->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007366 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007367
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007368 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7369 *fp2 |= FP_CB_TUNE;
7370
Chris Wilson5eddb702010-09-11 13:48:45 +01007371 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007372
Eric Anholta07d6782011-03-30 13:01:08 -07007373 if (is_lvds)
7374 dpll |= DPLLB_MODE_LVDS;
7375 else
7376 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007377
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007378 dpll |= (intel_crtc->new_config->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007379 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007380
7381 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007382 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007383 if (intel_crtc->new_config->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007384 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007385
Eric Anholta07d6782011-03-30 13:01:08 -07007386 /* compute bitmask from p1 value */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007387 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007388 /* also FPA1 */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007389 dpll |= (1 << (intel_crtc->new_config->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007390
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007391 switch (intel_crtc->new_config->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007392 case 5:
7393 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7394 break;
7395 case 7:
7396 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7397 break;
7398 case 10:
7399 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7400 break;
7401 case 14:
7402 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7403 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007404 }
7405
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007406 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007407 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007408 else
7409 dpll |= PLL_REF_INPUT_DREFCLK;
7410
Daniel Vetter959e16d2013-06-05 13:34:21 +02007411 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007412}
7413
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007414static int ironlake_crtc_compute_clock(struct intel_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08007415{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007416 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007417 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007418 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007419 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007420 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007421 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007422
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007423 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007424
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007425 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7426 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7427
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007428 ok = ironlake_compute_clocks(&crtc->base, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007429 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007430 if (!ok && !crtc->new_config->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007431 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7432 return -EINVAL;
7433 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007434 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007435 if (!crtc->new_config->clock_set) {
7436 crtc->new_config->dpll.n = clock.n;
7437 crtc->new_config->dpll.m1 = clock.m1;
7438 crtc->new_config->dpll.m2 = clock.m2;
7439 crtc->new_config->dpll.p1 = clock.p1;
7440 crtc->new_config->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007441 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007442
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007443 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007444 if (crtc->new_config->has_pch_encoder) {
7445 fp = i9xx_dpll_compute_fp(&crtc->new_config->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007446 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007447 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007448
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007449 dpll = ironlake_compute_dpll(crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007450 &fp, &reduced_clock,
7451 has_reduced_clock ? &fp2 : NULL);
7452
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007453 crtc->new_config->dpll_hw_state.dpll = dpll;
7454 crtc->new_config->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007455 if (has_reduced_clock)
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007456 crtc->new_config->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007457 else
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007458 crtc->new_config->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007459
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007460 pll = intel_get_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007461 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007462 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007463 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007464 return -EINVAL;
7465 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007466 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007467
Jani Nikulad330a952014-01-21 11:24:25 +02007468 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007469 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007470 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007471 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007472
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007473 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007474}
7475
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007476static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7477 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007478{
7479 struct drm_device *dev = crtc->base.dev;
7480 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007481 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007482
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007483 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7484 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7485 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7486 & ~TU_SIZE_MASK;
7487 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7488 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7489 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7490}
7491
7492static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7493 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007494 struct intel_link_m_n *m_n,
7495 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007496{
7497 struct drm_device *dev = crtc->base.dev;
7498 struct drm_i915_private *dev_priv = dev->dev_private;
7499 enum pipe pipe = crtc->pipe;
7500
7501 if (INTEL_INFO(dev)->gen >= 5) {
7502 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7503 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7504 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7505 & ~TU_SIZE_MASK;
7506 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7507 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7508 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007509 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7510 * gen < 8) and if DRRS is supported (to make sure the
7511 * registers are not unnecessarily read).
7512 */
7513 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
7514 crtc->config.has_drrs) {
7515 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7516 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7517 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7518 & ~TU_SIZE_MASK;
7519 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7520 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7521 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7522 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007523 } else {
7524 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7525 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7526 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7527 & ~TU_SIZE_MASK;
7528 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7529 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7530 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7531 }
7532}
7533
7534void intel_dp_get_m_n(struct intel_crtc *crtc,
7535 struct intel_crtc_config *pipe_config)
7536{
7537 if (crtc->config.has_pch_encoder)
7538 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7539 else
7540 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007541 &pipe_config->dp_m_n,
7542 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007543}
7544
Daniel Vetter72419202013-04-04 13:28:53 +02007545static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
7546 struct intel_crtc_config *pipe_config)
7547{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007548 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007549 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007550}
7551
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007552static void skylake_get_pfit_config(struct intel_crtc *crtc,
7553 struct intel_crtc_config *pipe_config)
7554{
7555 struct drm_device *dev = crtc->base.dev;
7556 struct drm_i915_private *dev_priv = dev->dev_private;
7557 uint32_t tmp;
7558
7559 tmp = I915_READ(PS_CTL(crtc->pipe));
7560
7561 if (tmp & PS_ENABLE) {
7562 pipe_config->pch_pfit.enabled = true;
7563 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7564 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7565 }
7566}
7567
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007568static void ironlake_get_pfit_config(struct intel_crtc *crtc,
7569 struct intel_crtc_config *pipe_config)
7570{
7571 struct drm_device *dev = crtc->base.dev;
7572 struct drm_i915_private *dev_priv = dev->dev_private;
7573 uint32_t tmp;
7574
7575 tmp = I915_READ(PF_CTL(crtc->pipe));
7576
7577 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007578 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007579 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7580 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007581
7582 /* We currently do not free assignements of panel fitters on
7583 * ivb/hsw (since we don't use the higher upscaling modes which
7584 * differentiates them) so just WARN about this case for now. */
7585 if (IS_GEN7(dev)) {
7586 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7587 PF_PIPE_SEL_IVB(crtc->pipe));
7588 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007589 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007590}
7591
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007592static void ironlake_get_plane_config(struct intel_crtc *crtc,
7593 struct intel_plane_config *plane_config)
7594{
7595 struct drm_device *dev = crtc->base.dev;
7596 struct drm_i915_private *dev_priv = dev->dev_private;
7597 u32 val, base, offset;
7598 int pipe = crtc->pipe, plane = crtc->plane;
7599 int fourcc, pixel_format;
7600 int aligned_height;
7601
Dave Airlie66e514c2014-04-03 07:51:54 +10007602 crtc->base.primary->fb = kzalloc(sizeof(struct intel_framebuffer), GFP_KERNEL);
7603 if (!crtc->base.primary->fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007604 DRM_DEBUG_KMS("failed to alloc fb\n");
7605 return;
7606 }
7607
7608 val = I915_READ(DSPCNTR(plane));
7609
7610 if (INTEL_INFO(dev)->gen >= 4)
7611 if (val & DISPPLANE_TILED)
7612 plane_config->tiled = true;
7613
7614 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
7615 fourcc = intel_format_to_fourcc(pixel_format);
Dave Airlie66e514c2014-04-03 07:51:54 +10007616 crtc->base.primary->fb->pixel_format = fourcc;
7617 crtc->base.primary->fb->bits_per_pixel =
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007618 drm_format_plane_cpp(fourcc, 0) * 8;
7619
7620 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
7621 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
7622 offset = I915_READ(DSPOFFSET(plane));
7623 } else {
7624 if (plane_config->tiled)
7625 offset = I915_READ(DSPTILEOFF(plane));
7626 else
7627 offset = I915_READ(DSPLINOFF(plane));
7628 }
7629 plane_config->base = base;
7630
7631 val = I915_READ(PIPESRC(pipe));
Dave Airlie66e514c2014-04-03 07:51:54 +10007632 crtc->base.primary->fb->width = ((val >> 16) & 0xfff) + 1;
7633 crtc->base.primary->fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007634
7635 val = I915_READ(DSPSTRIDE(pipe));
Rafael Barbalho026b96e2014-07-28 19:56:27 +01007636 crtc->base.primary->fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007637
Dave Airlie66e514c2014-04-03 07:51:54 +10007638 aligned_height = intel_align_height(dev, crtc->base.primary->fb->height,
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007639 plane_config->tiled);
7640
Fabian Frederick1267a262014-07-01 20:39:41 +02007641 plane_config->size = PAGE_ALIGN(crtc->base.primary->fb->pitches[0] *
7642 aligned_height);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007643
7644 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
Dave Airlie66e514c2014-04-03 07:51:54 +10007645 pipe, plane, crtc->base.primary->fb->width,
7646 crtc->base.primary->fb->height,
7647 crtc->base.primary->fb->bits_per_pixel, base,
7648 crtc->base.primary->fb->pitches[0],
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007649 plane_config->size);
7650}
7651
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007652static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
7653 struct intel_crtc_config *pipe_config)
7654{
7655 struct drm_device *dev = crtc->base.dev;
7656 struct drm_i915_private *dev_priv = dev->dev_private;
7657 uint32_t tmp;
7658
Daniel Vetterf458ebb2014-09-30 10:56:39 +02007659 if (!intel_display_power_is_enabled(dev_priv,
7660 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03007661 return false;
7662
Daniel Vettere143a212013-07-04 12:01:15 +02007663 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007664 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02007665
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007666 tmp = I915_READ(PIPECONF(crtc->pipe));
7667 if (!(tmp & PIPECONF_ENABLE))
7668 return false;
7669
Ville Syrjälä42571ae2013-09-06 23:29:00 +03007670 switch (tmp & PIPECONF_BPC_MASK) {
7671 case PIPECONF_6BPC:
7672 pipe_config->pipe_bpp = 18;
7673 break;
7674 case PIPECONF_8BPC:
7675 pipe_config->pipe_bpp = 24;
7676 break;
7677 case PIPECONF_10BPC:
7678 pipe_config->pipe_bpp = 30;
7679 break;
7680 case PIPECONF_12BPC:
7681 pipe_config->pipe_bpp = 36;
7682 break;
7683 default:
7684 break;
7685 }
7686
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02007687 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
7688 pipe_config->limited_color_range = true;
7689
Daniel Vetterab9412b2013-05-03 11:49:46 +02007690 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02007691 struct intel_shared_dpll *pll;
7692
Daniel Vetter88adfff2013-03-28 10:42:01 +01007693 pipe_config->has_pch_encoder = true;
7694
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007695 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
7696 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7697 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007698
7699 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007700
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007701 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02007702 pipe_config->shared_dpll =
7703 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007704 } else {
7705 tmp = I915_READ(PCH_DPLL_SEL);
7706 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
7707 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
7708 else
7709 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
7710 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02007711
7712 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
7713
7714 WARN_ON(!pll->get_hw_state(dev_priv, pll,
7715 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02007716
7717 tmp = pipe_config->dpll_hw_state.dpll;
7718 pipe_config->pixel_multiplier =
7719 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
7720 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03007721
7722 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02007723 } else {
7724 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007725 }
7726
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007727 intel_get_pipe_timings(crtc, pipe_config);
7728
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007729 ironlake_get_pfit_config(crtc, pipe_config);
7730
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007731 return true;
7732}
7733
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007734static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
7735{
7736 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007737 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007738
Damien Lespiaud3fcc802014-05-13 23:32:22 +01007739 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05007740 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007741 pipe_name(crtc->pipe));
7742
Rob Clarke2c719b2014-12-15 13:56:32 -05007743 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
7744 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
7745 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
7746 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
7747 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
7748 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007749 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03007750 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05007751 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03007752 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007753 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007754 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007755 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007756 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05007757 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007758
Paulo Zanoni9926ada2014-04-01 19:39:47 -03007759 /*
7760 * In theory we can still leave IRQs enabled, as long as only the HPD
7761 * interrupts remain enabled. We used to check for that, but since it's
7762 * gen-specific and since we only disable LCPLL after we fully disable
7763 * the interrupts, the check below should be enough.
7764 */
Rob Clarke2c719b2014-12-15 13:56:32 -05007765 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007766}
7767
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007768static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
7769{
7770 struct drm_device *dev = dev_priv->dev;
7771
7772 if (IS_HASWELL(dev))
7773 return I915_READ(D_COMP_HSW);
7774 else
7775 return I915_READ(D_COMP_BDW);
7776}
7777
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007778static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
7779{
7780 struct drm_device *dev = dev_priv->dev;
7781
7782 if (IS_HASWELL(dev)) {
7783 mutex_lock(&dev_priv->rps.hw_lock);
7784 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
7785 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03007786 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007787 mutex_unlock(&dev_priv->rps.hw_lock);
7788 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007789 I915_WRITE(D_COMP_BDW, val);
7790 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007791 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007792}
7793
7794/*
7795 * This function implements pieces of two sequences from BSpec:
7796 * - Sequence for display software to disable LCPLL
7797 * - Sequence for display software to allow package C8+
7798 * The steps implemented here are just the steps that actually touch the LCPLL
7799 * register. Callers should take care of disabling all the display engine
7800 * functions, doing the mode unset, fixing interrupts, etc.
7801 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007802static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
7803 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007804{
7805 uint32_t val;
7806
7807 assert_can_disable_lcpll(dev_priv);
7808
7809 val = I915_READ(LCPLL_CTL);
7810
7811 if (switch_to_fclk) {
7812 val |= LCPLL_CD_SOURCE_FCLK;
7813 I915_WRITE(LCPLL_CTL, val);
7814
7815 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
7816 LCPLL_CD_SOURCE_FCLK_DONE, 1))
7817 DRM_ERROR("Switching to FCLK failed\n");
7818
7819 val = I915_READ(LCPLL_CTL);
7820 }
7821
7822 val |= LCPLL_PLL_DISABLE;
7823 I915_WRITE(LCPLL_CTL, val);
7824 POSTING_READ(LCPLL_CTL);
7825
7826 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
7827 DRM_ERROR("LCPLL still locked\n");
7828
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007829 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007830 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007831 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007832 ndelay(100);
7833
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007834 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
7835 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007836 DRM_ERROR("D_COMP RCOMP still in progress\n");
7837
7838 if (allow_power_down) {
7839 val = I915_READ(LCPLL_CTL);
7840 val |= LCPLL_POWER_DOWN_ALLOW;
7841 I915_WRITE(LCPLL_CTL, val);
7842 POSTING_READ(LCPLL_CTL);
7843 }
7844}
7845
7846/*
7847 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
7848 * source.
7849 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03007850static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007851{
7852 uint32_t val;
7853
7854 val = I915_READ(LCPLL_CTL);
7855
7856 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
7857 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
7858 return;
7859
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007860 /*
7861 * Make sure we're not on PC8 state before disabling PC8, otherwise
7862 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
7863 *
7864 * The other problem is that hsw_restore_lcpll() is called as part of
7865 * the runtime PM resume sequence, so we can't just call
7866 * gen6_gt_force_wake_get() because that function calls
7867 * intel_runtime_pm_get(), and we can't change the runtime PM refcount
7868 * while we are on the resume sequence. So to solve this problem we have
7869 * to call special forcewake code that doesn't touch runtime PM and
7870 * doesn't enable the forcewake delayed work.
7871 */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007872 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007873 if (dev_priv->uncore.forcewake_count++ == 0)
7874 dev_priv->uncore.funcs.force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007875 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanoni215733f2013-08-19 13:18:07 -03007876
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007877 if (val & LCPLL_POWER_DOWN_ALLOW) {
7878 val &= ~LCPLL_POWER_DOWN_ALLOW;
7879 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02007880 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007881 }
7882
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007883 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007884 val |= D_COMP_COMP_FORCE;
7885 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03007886 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007887
7888 val = I915_READ(LCPLL_CTL);
7889 val &= ~LCPLL_PLL_DISABLE;
7890 I915_WRITE(LCPLL_CTL, val);
7891
7892 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
7893 DRM_ERROR("LCPLL not locked yet\n");
7894
7895 if (val & LCPLL_CD_SOURCE_FCLK) {
7896 val = I915_READ(LCPLL_CTL);
7897 val &= ~LCPLL_CD_SOURCE_FCLK;
7898 I915_WRITE(LCPLL_CTL, val);
7899
7900 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
7901 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
7902 DRM_ERROR("Switching back to LCPLL failed\n");
7903 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03007904
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007905 /* See the big comment above. */
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007906 spin_lock_irq(&dev_priv->uncore.lock);
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03007907 if (--dev_priv->uncore.forcewake_count == 0)
7908 dev_priv->uncore.funcs.force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterd2e40e22014-09-15 14:55:31 +02007909 spin_unlock_irq(&dev_priv->uncore.lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007910}
7911
Paulo Zanoni765dab62014-03-07 20:08:18 -03007912/*
7913 * Package states C8 and deeper are really deep PC states that can only be
7914 * reached when all the devices on the system allow it, so even if the graphics
7915 * device allows PC8+, it doesn't mean the system will actually get to these
7916 * states. Our driver only allows PC8+ when going into runtime PM.
7917 *
7918 * The requirements for PC8+ are that all the outputs are disabled, the power
7919 * well is disabled and most interrupts are disabled, and these are also
7920 * requirements for runtime PM. When these conditions are met, we manually do
7921 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
7922 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
7923 * hang the machine.
7924 *
7925 * When we really reach PC8 or deeper states (not just when we allow it) we lose
7926 * the state of some registers, so when we come back from PC8+ we need to
7927 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
7928 * need to take care of the registers kept by RC6. Notice that this happens even
7929 * if we don't put the device in PCI D3 state (which is what currently happens
7930 * because of the runtime PM support).
7931 *
7932 * For more, read "Display Sequences for Package C8" on the hardware
7933 * documentation.
7934 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007935void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007936{
Paulo Zanonic67a4702013-08-19 13:18:09 -03007937 struct drm_device *dev = dev_priv->dev;
7938 uint32_t val;
7939
Paulo Zanonic67a4702013-08-19 13:18:09 -03007940 DRM_DEBUG_KMS("Enabling package C8+\n");
7941
Paulo Zanonic67a4702013-08-19 13:18:09 -03007942 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7943 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7944 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
7945 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7946 }
7947
7948 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007949 hsw_disable_lcpll(dev_priv, true, true);
7950}
7951
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03007952void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007953{
7954 struct drm_device *dev = dev_priv->dev;
7955 uint32_t val;
7956
Paulo Zanonic67a4702013-08-19 13:18:09 -03007957 DRM_DEBUG_KMS("Disabling package C8+\n");
7958
7959 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007960 lpt_init_pch_refclk(dev);
7961
7962 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7963 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7964 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7965 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7966 }
7967
7968 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007969}
7970
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +02007971static int haswell_crtc_compute_clock(struct intel_crtc *crtc)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007972{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007973 if (!intel_ddi_pll_select(crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007974 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03007975
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007976 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02007977
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007978 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007979}
7980
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00007981static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
7982 enum port port,
7983 struct intel_crtc_config *pipe_config)
7984{
Damien Lespiau3148ade2014-11-21 16:14:56 +00007985 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00007986
7987 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
7988 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
7989
7990 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00007991 case SKL_DPLL0:
7992 /*
7993 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
7994 * of the shared DPLL framework and thus needs to be read out
7995 * separately
7996 */
7997 dpll_ctl1 = I915_READ(DPLL_CTRL1);
7998 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
7999 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008000 case SKL_DPLL1:
8001 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8002 break;
8003 case SKL_DPLL2:
8004 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8005 break;
8006 case SKL_DPLL3:
8007 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8008 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008009 }
8010}
8011
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008012static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8013 enum port port,
8014 struct intel_crtc_config *pipe_config)
8015{
8016 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8017
8018 switch (pipe_config->ddi_pll_sel) {
8019 case PORT_CLK_SEL_WRPLL1:
8020 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8021 break;
8022 case PORT_CLK_SEL_WRPLL2:
8023 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8024 break;
8025 }
8026}
8027
Daniel Vetter26804af2014-06-25 22:01:55 +03008028static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
8029 struct intel_crtc_config *pipe_config)
8030{
8031 struct drm_device *dev = crtc->base.dev;
8032 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008033 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008034 enum port port;
8035 uint32_t tmp;
8036
8037 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8038
8039 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8040
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008041 if (IS_SKYLAKE(dev))
8042 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8043 else
8044 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008045
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008046 if (pipe_config->shared_dpll >= 0) {
8047 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8048
8049 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8050 &pipe_config->dpll_hw_state));
8051 }
8052
Daniel Vetter26804af2014-06-25 22:01:55 +03008053 /*
8054 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8055 * DDI E. So just check whether this pipe is wired to DDI E and whether
8056 * the PCH transcoder is on.
8057 */
Damien Lespiauca370452013-12-03 13:56:24 +00008058 if (INTEL_INFO(dev)->gen < 9 &&
8059 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008060 pipe_config->has_pch_encoder = true;
8061
8062 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8063 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8064 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8065
8066 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8067 }
8068}
8069
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008070static bool haswell_get_pipe_config(struct intel_crtc *crtc,
8071 struct intel_crtc_config *pipe_config)
8072{
8073 struct drm_device *dev = crtc->base.dev;
8074 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008075 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008076 uint32_t tmp;
8077
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008078 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008079 POWER_DOMAIN_PIPE(crtc->pipe)))
8080 return false;
8081
Daniel Vettere143a212013-07-04 12:01:15 +02008082 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008083 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8084
Daniel Vettereccb1402013-05-22 00:50:22 +02008085 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8086 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8087 enum pipe trans_edp_pipe;
8088 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8089 default:
8090 WARN(1, "unknown pipe linked to edp transcoder\n");
8091 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8092 case TRANS_DDI_EDP_INPUT_A_ON:
8093 trans_edp_pipe = PIPE_A;
8094 break;
8095 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8096 trans_edp_pipe = PIPE_B;
8097 break;
8098 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8099 trans_edp_pipe = PIPE_C;
8100 break;
8101 }
8102
8103 if (trans_edp_pipe == crtc->pipe)
8104 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8105 }
8106
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008107 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008108 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008109 return false;
8110
Daniel Vettereccb1402013-05-22 00:50:22 +02008111 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008112 if (!(tmp & PIPECONF_ENABLE))
8113 return false;
8114
Daniel Vetter26804af2014-06-25 22:01:55 +03008115 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008116
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008117 intel_get_pipe_timings(crtc, pipe_config);
8118
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008119 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008120 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8121 if (IS_SKYLAKE(dev))
8122 skylake_get_pfit_config(crtc, pipe_config);
8123 else
8124 ironlake_get_pfit_config(crtc, pipe_config);
8125 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008126
Jesse Barnese59150d2014-01-07 13:30:45 -08008127 if (IS_HASWELL(dev))
8128 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8129 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008130
Clint Taylorebb69c92014-09-30 10:30:22 -07008131 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8132 pipe_config->pixel_multiplier =
8133 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8134 } else {
8135 pipe_config->pixel_multiplier = 1;
8136 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008137
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008138 return true;
8139}
8140
Chris Wilson560b85b2010-08-07 11:01:38 +01008141static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8142{
8143 struct drm_device *dev = crtc->dev;
8144 struct drm_i915_private *dev_priv = dev->dev_private;
8145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008146 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008147
Ville Syrjälädc41c152014-08-13 11:57:05 +03008148 if (base) {
8149 unsigned int width = intel_crtc->cursor_width;
8150 unsigned int height = intel_crtc->cursor_height;
8151 unsigned int stride = roundup_pow_of_two(width) * 4;
8152
8153 switch (stride) {
8154 default:
8155 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8156 width, stride);
8157 stride = 256;
8158 /* fallthrough */
8159 case 256:
8160 case 512:
8161 case 1024:
8162 case 2048:
8163 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008164 }
8165
Ville Syrjälädc41c152014-08-13 11:57:05 +03008166 cntl |= CURSOR_ENABLE |
8167 CURSOR_GAMMA_ENABLE |
8168 CURSOR_FORMAT_ARGB |
8169 CURSOR_STRIDE(stride);
8170
8171 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008172 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008173
Ville Syrjälädc41c152014-08-13 11:57:05 +03008174 if (intel_crtc->cursor_cntl != 0 &&
8175 (intel_crtc->cursor_base != base ||
8176 intel_crtc->cursor_size != size ||
8177 intel_crtc->cursor_cntl != cntl)) {
8178 /* On these chipsets we can only modify the base/size/stride
8179 * whilst the cursor is disabled.
8180 */
8181 I915_WRITE(_CURACNTR, 0);
8182 POSTING_READ(_CURACNTR);
8183 intel_crtc->cursor_cntl = 0;
8184 }
8185
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008186 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008187 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008188 intel_crtc->cursor_base = base;
8189 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008190
8191 if (intel_crtc->cursor_size != size) {
8192 I915_WRITE(CURSIZE, size);
8193 intel_crtc->cursor_size = size;
8194 }
8195
Chris Wilson4b0e3332014-05-30 16:35:26 +03008196 if (intel_crtc->cursor_cntl != cntl) {
8197 I915_WRITE(_CURACNTR, cntl);
8198 POSTING_READ(_CURACNTR);
8199 intel_crtc->cursor_cntl = cntl;
8200 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008201}
8202
8203static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8204{
8205 struct drm_device *dev = crtc->dev;
8206 struct drm_i915_private *dev_priv = dev->dev_private;
8207 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8208 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008209 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008210
Chris Wilson4b0e3332014-05-30 16:35:26 +03008211 cntl = 0;
8212 if (base) {
8213 cntl = MCURSOR_GAMMA_ENABLE;
8214 switch (intel_crtc->cursor_width) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308215 case 64:
8216 cntl |= CURSOR_MODE_64_ARGB_AX;
8217 break;
8218 case 128:
8219 cntl |= CURSOR_MODE_128_ARGB_AX;
8220 break;
8221 case 256:
8222 cntl |= CURSOR_MODE_256_ARGB_AX;
8223 break;
8224 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01008225 MISSING_CASE(intel_crtc->cursor_width);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308226 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008227 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008228 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008229
8230 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8231 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008232 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008233
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008234 if (to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180))
8235 cntl |= CURSOR_ROTATE_180;
8236
Chris Wilson4b0e3332014-05-30 16:35:26 +03008237 if (intel_crtc->cursor_cntl != cntl) {
8238 I915_WRITE(CURCNTR(pipe), cntl);
8239 POSTING_READ(CURCNTR(pipe));
8240 intel_crtc->cursor_cntl = cntl;
8241 }
8242
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008243 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008244 I915_WRITE(CURBASE(pipe), base);
8245 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008246
8247 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008248}
8249
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008250/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008251static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8252 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008253{
8254 struct drm_device *dev = crtc->dev;
8255 struct drm_i915_private *dev_priv = dev->dev_private;
8256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8257 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008258 int x = crtc->cursor_x;
8259 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008260 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008261
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008262 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008263 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008264
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008265 if (x >= intel_crtc->config.pipe_src_w)
8266 base = 0;
8267
8268 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008269 base = 0;
8270
8271 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008272 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008273 base = 0;
8274
8275 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8276 x = -x;
8277 }
8278 pos |= x << CURSOR_X_SHIFT;
8279
8280 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03008281 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008282 base = 0;
8283
8284 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8285 y = -y;
8286 }
8287 pos |= y << CURSOR_Y_SHIFT;
8288
Chris Wilson4b0e3332014-05-30 16:35:26 +03008289 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008290 return;
8291
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008292 I915_WRITE(CURPOS(pipe), pos);
8293
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008294 /* ILK+ do this automagically */
8295 if (HAS_GMCH_DISPLAY(dev) &&
8296 to_intel_plane(crtc->cursor)->rotation == BIT(DRM_ROTATE_180)) {
8297 base += (intel_crtc->cursor_height *
8298 intel_crtc->cursor_width - 1) * 4;
8299 }
8300
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008301 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008302 i845_update_cursor(crtc, base);
8303 else
8304 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008305}
8306
Ville Syrjälädc41c152014-08-13 11:57:05 +03008307static bool cursor_size_ok(struct drm_device *dev,
8308 uint32_t width, uint32_t height)
8309{
8310 if (width == 0 || height == 0)
8311 return false;
8312
8313 /*
8314 * 845g/865g are special in that they are only limited by
8315 * the width of their cursors, the height is arbitrary up to
8316 * the precision of the register. Everything else requires
8317 * square cursors, limited to a few power-of-two sizes.
8318 */
8319 if (IS_845G(dev) || IS_I865G(dev)) {
8320 if ((width & 63) != 0)
8321 return false;
8322
8323 if (width > (IS_845G(dev) ? 64 : 512))
8324 return false;
8325
8326 if (height > 1023)
8327 return false;
8328 } else {
8329 switch (width | height) {
8330 case 256:
8331 case 128:
8332 if (IS_GEN2(dev))
8333 return false;
8334 case 64:
8335 break;
8336 default:
8337 return false;
8338 }
8339 }
8340
8341 return true;
8342}
8343
Jesse Barnes79e53942008-11-07 14:24:08 -08008344static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008345 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008346{
James Simmons72034252010-08-03 01:33:19 +01008347 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008348 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008349
James Simmons72034252010-08-03 01:33:19 +01008350 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008351 intel_crtc->lut_r[i] = red[i] >> 8;
8352 intel_crtc->lut_g[i] = green[i] >> 8;
8353 intel_crtc->lut_b[i] = blue[i] >> 8;
8354 }
8355
8356 intel_crtc_load_lut(crtc);
8357}
8358
Jesse Barnes79e53942008-11-07 14:24:08 -08008359/* VESA 640x480x72Hz mode to set on the pipe */
8360static struct drm_display_mode load_detect_mode = {
8361 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8362 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8363};
8364
Daniel Vettera8bb6812014-02-10 18:00:39 +01008365struct drm_framebuffer *
8366__intel_framebuffer_create(struct drm_device *dev,
8367 struct drm_mode_fb_cmd2 *mode_cmd,
8368 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008369{
8370 struct intel_framebuffer *intel_fb;
8371 int ret;
8372
8373 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8374 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008375 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008376 return ERR_PTR(-ENOMEM);
8377 }
8378
8379 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008380 if (ret)
8381 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008382
8383 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008384err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008385 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008386 kfree(intel_fb);
8387
8388 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008389}
8390
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008391static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008392intel_framebuffer_create(struct drm_device *dev,
8393 struct drm_mode_fb_cmd2 *mode_cmd,
8394 struct drm_i915_gem_object *obj)
8395{
8396 struct drm_framebuffer *fb;
8397 int ret;
8398
8399 ret = i915_mutex_lock_interruptible(dev);
8400 if (ret)
8401 return ERR_PTR(ret);
8402 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8403 mutex_unlock(&dev->struct_mutex);
8404
8405 return fb;
8406}
8407
Chris Wilsond2dff872011-04-19 08:36:26 +01008408static u32
8409intel_framebuffer_pitch_for_width(int width, int bpp)
8410{
8411 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8412 return ALIGN(pitch, 64);
8413}
8414
8415static u32
8416intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8417{
8418 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008419 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008420}
8421
8422static struct drm_framebuffer *
8423intel_framebuffer_create_for_mode(struct drm_device *dev,
8424 struct drm_display_mode *mode,
8425 int depth, int bpp)
8426{
8427 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008428 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008429
8430 obj = i915_gem_alloc_object(dev,
8431 intel_framebuffer_size_for_mode(mode, bpp));
8432 if (obj == NULL)
8433 return ERR_PTR(-ENOMEM);
8434
8435 mode_cmd.width = mode->hdisplay;
8436 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008437 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8438 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008439 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008440
8441 return intel_framebuffer_create(dev, &mode_cmd, obj);
8442}
8443
8444static struct drm_framebuffer *
8445mode_fits_in_fbdev(struct drm_device *dev,
8446 struct drm_display_mode *mode)
8447{
Daniel Vetter4520f532013-10-09 09:18:51 +02008448#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008449 struct drm_i915_private *dev_priv = dev->dev_private;
8450 struct drm_i915_gem_object *obj;
8451 struct drm_framebuffer *fb;
8452
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008453 if (!dev_priv->fbdev)
8454 return NULL;
8455
8456 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008457 return NULL;
8458
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008459 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008460 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008461
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008462 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008463 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8464 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008465 return NULL;
8466
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008467 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008468 return NULL;
8469
8470 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008471#else
8472 return NULL;
8473#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008474}
8475
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008476bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008477 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008478 struct intel_load_detect_pipe *old,
8479 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008480{
8481 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008482 struct intel_encoder *intel_encoder =
8483 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008484 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008485 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008486 struct drm_crtc *crtc = NULL;
8487 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008488 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008489 struct drm_mode_config *config = &dev->mode_config;
8490 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008491
Chris Wilsond2dff872011-04-19 08:36:26 +01008492 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008493 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008494 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008495
Rob Clark51fd3712013-11-19 12:10:12 -05008496retry:
8497 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8498 if (ret)
8499 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008500
Jesse Barnes79e53942008-11-07 14:24:08 -08008501 /*
8502 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008503 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008504 * - if the connector already has an assigned crtc, use it (but make
8505 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008506 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008507 * - try to find the first unused crtc that can drive this connector,
8508 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008509 */
8510
8511 /* See if we already have a CRTC for this connector */
8512 if (encoder->crtc) {
8513 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008514
Rob Clark51fd3712013-11-19 12:10:12 -05008515 ret = drm_modeset_lock(&crtc->mutex, ctx);
8516 if (ret)
8517 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008518 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8519 if (ret)
8520 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008521
Daniel Vetter24218aa2012-08-12 19:27:11 +02008522 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008523 old->load_detect_temp = false;
8524
8525 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008526 if (connector->dpms != DRM_MODE_DPMS_ON)
8527 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008528
Chris Wilson71731882011-04-19 23:10:58 +01008529 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008530 }
8531
8532 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008533 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008534 i++;
8535 if (!(encoder->possible_crtcs & (1 << i)))
8536 continue;
Ville Syrjäläa4592492014-08-11 13:15:36 +03008537 if (possible_crtc->enabled)
8538 continue;
8539 /* This can occur when applying the pipe A quirk on resume. */
8540 if (to_intel_crtc(possible_crtc)->new_enabled)
8541 continue;
8542
8543 crtc = possible_crtc;
8544 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008545 }
8546
8547 /*
8548 * If we didn't find an unused CRTC, don't use any.
8549 */
8550 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008551 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008552 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008553 }
8554
Rob Clark51fd3712013-11-19 12:10:12 -05008555 ret = drm_modeset_lock(&crtc->mutex, ctx);
8556 if (ret)
8557 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008558 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8559 if (ret)
8560 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008561 intel_encoder->new_crtc = to_intel_crtc(crtc);
8562 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008563
8564 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008565 intel_crtc->new_enabled = true;
8566 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008567 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008568 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008569 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008570
Chris Wilson64927112011-04-20 07:25:26 +01008571 if (!mode)
8572 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008573
Chris Wilsond2dff872011-04-19 08:36:26 +01008574 /* We need a framebuffer large enough to accommodate all accesses
8575 * that the plane may generate whilst we perform load detection.
8576 * We can not rely on the fbcon either being present (we get called
8577 * during its initialisation to detect all boot displays, or it may
8578 * not even exist) or that it is large enough to satisfy the
8579 * requested mode.
8580 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008581 fb = mode_fits_in_fbdev(dev, mode);
8582 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008583 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008584 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8585 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008586 } else
8587 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008588 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008589 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008590 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008591 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008592
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008593 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008594 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008595 if (old->release_fb)
8596 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008597 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008598 }
Chris Wilson71731882011-04-19 23:10:58 +01008599
Jesse Barnes79e53942008-11-07 14:24:08 -08008600 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008601 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008602 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008603
8604 fail:
8605 intel_crtc->new_enabled = crtc->enabled;
8606 if (intel_crtc->new_enabled)
8607 intel_crtc->new_config = &intel_crtc->config;
8608 else
8609 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008610fail_unlock:
8611 if (ret == -EDEADLK) {
8612 drm_modeset_backoff(ctx);
8613 goto retry;
8614 }
8615
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008616 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008617}
8618
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008619void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008620 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008621{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008622 struct intel_encoder *intel_encoder =
8623 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008624 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008625 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008626 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008627
Chris Wilsond2dff872011-04-19 08:36:26 +01008628 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008629 connector->base.id, connector->name,
Jani Nikula8e329a02014-06-03 14:56:21 +03008630 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008631
Chris Wilson8261b192011-04-19 23:18:09 +01008632 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008633 to_intel_connector(connector)->new_encoder = NULL;
8634 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008635 intel_crtc->new_enabled = false;
8636 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008637 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008638
Daniel Vetter36206362012-12-10 20:42:17 +01008639 if (old->release_fb) {
8640 drm_framebuffer_unregister_private(old->release_fb);
8641 drm_framebuffer_unreference(old->release_fb);
8642 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008643
Chris Wilson0622a532011-04-21 09:32:11 +01008644 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008645 }
8646
Eric Anholtc751ce42010-03-25 11:48:48 -07008647 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008648 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8649 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008650}
8651
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008652static int i9xx_pll_refclk(struct drm_device *dev,
8653 const struct intel_crtc_config *pipe_config)
8654{
8655 struct drm_i915_private *dev_priv = dev->dev_private;
8656 u32 dpll = pipe_config->dpll_hw_state.dpll;
8657
8658 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008659 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008660 else if (HAS_PCH_SPLIT(dev))
8661 return 120000;
8662 else if (!IS_GEN2(dev))
8663 return 96000;
8664 else
8665 return 48000;
8666}
8667
Jesse Barnes79e53942008-11-07 14:24:08 -08008668/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008669static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8670 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008671{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008672 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008673 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008674 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008675 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008676 u32 fp;
8677 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008678 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008679
8680 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008681 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008682 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008683 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008684
8685 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008686 if (IS_PINEVIEW(dev)) {
8687 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8688 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008689 } else {
8690 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8691 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8692 }
8693
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008694 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008695 if (IS_PINEVIEW(dev))
8696 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8697 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008698 else
8699 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008700 DPLL_FPA01_P1_POST_DIV_SHIFT);
8701
8702 switch (dpll & DPLL_MODE_MASK) {
8703 case DPLLB_MODE_DAC_SERIAL:
8704 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8705 5 : 10;
8706 break;
8707 case DPLLB_MODE_LVDS:
8708 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8709 7 : 14;
8710 break;
8711 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008712 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008713 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008714 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008715 }
8716
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008717 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008718 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008719 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008720 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008721 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008722 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008723 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008724
8725 if (is_lvds) {
8726 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8727 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008728
8729 if (lvds & LVDS_CLKB_POWER_UP)
8730 clock.p2 = 7;
8731 else
8732 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008733 } else {
8734 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8735 clock.p1 = 2;
8736 else {
8737 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8738 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8739 }
8740 if (dpll & PLL_P2_DIVIDE_BY_4)
8741 clock.p2 = 4;
8742 else
8743 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008744 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008745
8746 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008747 }
8748
Ville Syrjälä18442d02013-09-13 16:00:08 +03008749 /*
8750 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008751 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008752 * encoder's get_config() function.
8753 */
8754 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008755}
8756
Ville Syrjälä6878da02013-09-13 15:59:11 +03008757int intel_dotclock_calculate(int link_freq,
8758 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008759{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008760 /*
8761 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008762 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008763 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008764 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008765 *
8766 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008767 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008768 */
8769
Ville Syrjälä6878da02013-09-13 15:59:11 +03008770 if (!m_n->link_n)
8771 return 0;
8772
8773 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8774}
8775
Ville Syrjälä18442d02013-09-13 16:00:08 +03008776static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8777 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008778{
8779 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008780
8781 /* read out port_clock from the DPLL */
8782 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008783
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008784 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008785 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008786 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008787 * agree once we know their relationship in the encoder's
8788 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008789 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008790 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008791 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8792 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008793}
8794
8795/** Returns the currently programmed mode of the given pipe. */
8796struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8797 struct drm_crtc *crtc)
8798{
Jesse Barnes548f2452011-02-17 10:40:53 -08008799 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008800 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008801 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008802 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008803 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008804 int htot = I915_READ(HTOTAL(cpu_transcoder));
8805 int hsync = I915_READ(HSYNC(cpu_transcoder));
8806 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8807 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008808 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008809
8810 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8811 if (!mode)
8812 return NULL;
8813
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008814 /*
8815 * Construct a pipe_config sufficient for getting the clock info
8816 * back out of crtc_clock_get.
8817 *
8818 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8819 * to use a real value here instead.
8820 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008821 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008822 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008823 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8824 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8825 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008826 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8827
Ville Syrjälä773ae032013-09-23 17:48:20 +03008828 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008829 mode->hdisplay = (htot & 0xffff) + 1;
8830 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8831 mode->hsync_start = (hsync & 0xffff) + 1;
8832 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8833 mode->vdisplay = (vtot & 0xffff) + 1;
8834 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8835 mode->vsync_start = (vsync & 0xffff) + 1;
8836 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8837
8838 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008839
8840 return mode;
8841}
8842
Jesse Barnes652c3932009-08-17 13:31:43 -07008843static void intel_decrease_pllclock(struct drm_crtc *crtc)
8844{
8845 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03008846 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07008847 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008848
Sonika Jindalbaff2962014-07-22 11:16:35 +05308849 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008850 return;
8851
8852 if (!dev_priv->lvds_downclock_avail)
8853 return;
8854
8855 /*
8856 * Since this is called by a timer, we should never get here in
8857 * the manual case.
8858 */
8859 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008860 int pipe = intel_crtc->pipe;
8861 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008862 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008863
Zhao Yakui44d98a62009-10-09 11:39:40 +08008864 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008865
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008866 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008867
Chris Wilson074b5e12012-05-02 12:07:06 +01008868 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008869 dpll |= DISPLAY_RATE_SELECT_FPA1;
8870 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008871 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008872 dpll = I915_READ(dpll_reg);
8873 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008874 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008875 }
8876
8877}
8878
Chris Wilsonf047e392012-07-21 12:31:41 +01008879void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008880{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008881 struct drm_i915_private *dev_priv = dev->dev_private;
8882
Chris Wilsonf62a0072014-02-21 17:55:39 +00008883 if (dev_priv->mm.busy)
8884 return;
8885
Paulo Zanoni43694d62014-03-07 20:08:08 -03008886 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008887 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008888 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008889}
8890
8891void intel_mark_idle(struct drm_device *dev)
8892{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008893 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008894 struct drm_crtc *crtc;
8895
Chris Wilsonf62a0072014-02-21 17:55:39 +00008896 if (!dev_priv->mm.busy)
8897 return;
8898
8899 dev_priv->mm.busy = false;
8900
Jani Nikulad330a952014-01-21 11:24:25 +02008901 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008902 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008903
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008904 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07008905 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00008906 continue;
8907
8908 intel_decrease_pllclock(crtc);
8909 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008910
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008911 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008912 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008913
8914out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03008915 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008916}
8917
Jesse Barnes79e53942008-11-07 14:24:08 -08008918static void intel_crtc_destroy(struct drm_crtc *crtc)
8919{
8920 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008921 struct drm_device *dev = crtc->dev;
8922 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02008923
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02008924 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008925 work = intel_crtc->unpin_work;
8926 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02008927 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008928
8929 if (work) {
8930 cancel_work_sync(&work->work);
8931 kfree(work);
8932 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008933
8934 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008935
Jesse Barnes79e53942008-11-07 14:24:08 -08008936 kfree(intel_crtc);
8937}
8938
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008939static void intel_unpin_work_fn(struct work_struct *__work)
8940{
8941 struct intel_unpin_work *work =
8942 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008943 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02008944 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008945
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008946 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008947 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008948 drm_gem_object_unreference(&work->pending_flip_obj->base);
8949 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008950
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02008951 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00008952
8953 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00008954 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008955 mutex_unlock(&dev->struct_mutex);
8956
Daniel Vetterf99d7062014-06-19 16:01:59 +02008957 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
8958
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008959 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8960 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8961
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008962 kfree(work);
8963}
8964
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008965static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008966 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008967{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8969 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008970 unsigned long flags;
8971
8972 /* Ignore early vblank irqs */
8973 if (intel_crtc == NULL)
8974 return;
8975
Daniel Vetterf3260382014-09-15 14:55:23 +02008976 /*
8977 * This is called both by irq handlers and the reset code (to complete
8978 * lost pageflips) so needs the full irqsave spinlocks.
8979 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008980 spin_lock_irqsave(&dev->event_lock, flags);
8981 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008982
8983 /* Ensure we don't miss a work->pending update ... */
8984 smp_rmb();
8985
8986 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008987 spin_unlock_irqrestore(&dev->event_lock, flags);
8988 return;
8989 }
8990
Chris Wilsond6bbafa2014-09-05 07:13:24 +01008991 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008992
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008993 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008994}
8995
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008996void intel_finish_page_flip(struct drm_device *dev, int pipe)
8997{
Jani Nikulafbee40d2014-03-31 14:27:18 +03008998 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008999 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9000
Mario Kleiner49b14a52010-12-09 07:00:07 +01009001 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009002}
9003
9004void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9005{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009006 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009007 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9008
Mario Kleiner49b14a52010-12-09 07:00:07 +01009009 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009010}
9011
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009012/* Is 'a' after or equal to 'b'? */
9013static bool g4x_flip_count_after_eq(u32 a, u32 b)
9014{
9015 return !((a - b) & 0x80000000);
9016}
9017
9018static bool page_flip_finished(struct intel_crtc *crtc)
9019{
9020 struct drm_device *dev = crtc->base.dev;
9021 struct drm_i915_private *dev_priv = dev->dev_private;
9022
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009023 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9024 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9025 return true;
9026
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009027 /*
9028 * The relevant registers doen't exist on pre-ctg.
9029 * As the flip done interrupt doesn't trigger for mmio
9030 * flips on gmch platforms, a flip count check isn't
9031 * really needed there. But since ctg has the registers,
9032 * include it in the check anyway.
9033 */
9034 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9035 return true;
9036
9037 /*
9038 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9039 * used the same base address. In that case the mmio flip might
9040 * have completed, but the CS hasn't even executed the flip yet.
9041 *
9042 * A flip count check isn't enough as the CS might have updated
9043 * the base address just after start of vblank, but before we
9044 * managed to process the interrupt. This means we'd complete the
9045 * CS flip too soon.
9046 *
9047 * Combining both checks should get us a good enough result. It may
9048 * still happen that the CS flip has been executed, but has not
9049 * yet actually completed. But in case the base address is the same
9050 * anyway, we don't really care.
9051 */
9052 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9053 crtc->unpin_work->gtt_offset &&
9054 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9055 crtc->unpin_work->flip_count);
9056}
9057
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009058void intel_prepare_page_flip(struct drm_device *dev, int plane)
9059{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009060 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009061 struct intel_crtc *intel_crtc =
9062 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9063 unsigned long flags;
9064
Daniel Vetterf3260382014-09-15 14:55:23 +02009065
9066 /*
9067 * This is called both by irq handlers and the reset code (to complete
9068 * lost pageflips) so needs the full irqsave spinlocks.
9069 *
9070 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009071 * generate a page-flip completion irq, i.e. every modeset
9072 * is also accompanied by a spurious intel_prepare_page_flip().
9073 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009074 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009075 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009076 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009077 spin_unlock_irqrestore(&dev->event_lock, flags);
9078}
9079
Robin Schroereba905b2014-05-18 02:24:50 +02009080static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009081{
9082 /* Ensure that the work item is consistent when activating it ... */
9083 smp_wmb();
9084 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9085 /* and that it is marked active as soon as the irq could fire. */
9086 smp_wmb();
9087}
9088
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009089static int intel_gen2_queue_flip(struct drm_device *dev,
9090 struct drm_crtc *crtc,
9091 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009092 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009093 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009094 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009095{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009097 u32 flip_mask;
9098 int ret;
9099
Daniel Vetter6d90c952012-04-26 23:28:05 +02009100 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009101 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009102 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009103
9104 /* Can't queue multiple flips, so wait for the previous
9105 * one to finish before executing the next.
9106 */
9107 if (intel_crtc->plane)
9108 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9109 else
9110 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009111 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9112 intel_ring_emit(ring, MI_NOOP);
9113 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9114 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9115 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009116 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009117 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009118
9119 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009120 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009121 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009122}
9123
9124static int intel_gen3_queue_flip(struct drm_device *dev,
9125 struct drm_crtc *crtc,
9126 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009127 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009128 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009129 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009130{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009131 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009132 u32 flip_mask;
9133 int ret;
9134
Daniel Vetter6d90c952012-04-26 23:28:05 +02009135 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009136 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009137 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009138
9139 if (intel_crtc->plane)
9140 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9141 else
9142 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009143 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9144 intel_ring_emit(ring, MI_NOOP);
9145 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9146 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9147 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009148 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009149 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009150
Chris Wilsone7d841c2012-12-03 11:36:30 +00009151 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009152 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009153 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009154}
9155
9156static int intel_gen4_queue_flip(struct drm_device *dev,
9157 struct drm_crtc *crtc,
9158 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009159 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009160 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009161 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009162{
9163 struct drm_i915_private *dev_priv = dev->dev_private;
9164 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9165 uint32_t pf, pipesrc;
9166 int ret;
9167
Daniel Vetter6d90c952012-04-26 23:28:05 +02009168 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009169 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009170 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009171
9172 /* i965+ uses the linear or tiled offsets from the
9173 * Display Registers (which do not change across a page-flip)
9174 * so we need only reprogram the base address.
9175 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009176 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9177 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9178 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009179 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009180 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009181
9182 /* XXX Enabling the panel-fitter across page-flip is so far
9183 * untested on non-native modes, so ignore it for now.
9184 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9185 */
9186 pf = 0;
9187 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009188 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009189
9190 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009191 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009192 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009193}
9194
9195static int intel_gen6_queue_flip(struct drm_device *dev,
9196 struct drm_crtc *crtc,
9197 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009198 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009199 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009200 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009201{
9202 struct drm_i915_private *dev_priv = dev->dev_private;
9203 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9204 uint32_t pf, pipesrc;
9205 int ret;
9206
Daniel Vetter6d90c952012-04-26 23:28:05 +02009207 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009208 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009209 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009210
Daniel Vetter6d90c952012-04-26 23:28:05 +02009211 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9212 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9213 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009214 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009215
Chris Wilson99d9acd2012-04-17 20:37:00 +01009216 /* Contrary to the suggestions in the documentation,
9217 * "Enable Panel Fitter" does not seem to be required when page
9218 * flipping with a non-native mode, and worse causes a normal
9219 * modeset to fail.
9220 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9221 */
9222 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009223 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009224 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009225
9226 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009227 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009228 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009229}
9230
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009231static int intel_gen7_queue_flip(struct drm_device *dev,
9232 struct drm_crtc *crtc,
9233 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009234 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009235 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009236 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009237{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009239 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009240 int len, ret;
9241
Robin Schroereba905b2014-05-18 02:24:50 +02009242 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009243 case PLANE_A:
9244 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9245 break;
9246 case PLANE_B:
9247 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9248 break;
9249 case PLANE_C:
9250 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9251 break;
9252 default:
9253 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009254 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009255 }
9256
Chris Wilsonffe74d72013-08-26 20:58:12 +01009257 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009258 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009259 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009260 /*
9261 * On Gen 8, SRM is now taking an extra dword to accommodate
9262 * 48bits addresses, and we need a NOOP for the batch size to
9263 * stay even.
9264 */
9265 if (IS_GEN8(dev))
9266 len += 2;
9267 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009268
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009269 /*
9270 * BSpec MI_DISPLAY_FLIP for IVB:
9271 * "The full packet must be contained within the same cache line."
9272 *
9273 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9274 * cacheline, if we ever start emitting more commands before
9275 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9276 * then do the cacheline alignment, and finally emit the
9277 * MI_DISPLAY_FLIP.
9278 */
9279 ret = intel_ring_cacheline_align(ring);
9280 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009281 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009282
Chris Wilsonffe74d72013-08-26 20:58:12 +01009283 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009284 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009285 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009286
Chris Wilsonffe74d72013-08-26 20:58:12 +01009287 /* Unmask the flip-done completion message. Note that the bspec says that
9288 * we should do this for both the BCS and RCS, and that we must not unmask
9289 * more than one flip event at any time (or ensure that one flip message
9290 * can be sent by waiting for flip-done prior to queueing new flips).
9291 * Experimentation says that BCS works despite DERRMR masking all
9292 * flip-done completion events and that unmasking all planes at once
9293 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9294 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9295 */
9296 if (ring->id == RCS) {
9297 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9298 intel_ring_emit(ring, DERRMR);
9299 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9300 DERRMR_PIPEB_PRI_FLIP_DONE |
9301 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009302 if (IS_GEN8(dev))
9303 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9304 MI_SRM_LRM_GLOBAL_GTT);
9305 else
9306 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9307 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009308 intel_ring_emit(ring, DERRMR);
9309 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009310 if (IS_GEN8(dev)) {
9311 intel_ring_emit(ring, 0);
9312 intel_ring_emit(ring, MI_NOOP);
9313 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009314 }
9315
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009316 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009317 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009318 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009319 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009320
9321 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009322 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009323 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009324}
9325
Sourab Gupta84c33a62014-06-02 16:47:17 +05309326static bool use_mmio_flip(struct intel_engine_cs *ring,
9327 struct drm_i915_gem_object *obj)
9328{
9329 /*
9330 * This is not being used for older platforms, because
9331 * non-availability of flip done interrupt forces us to use
9332 * CS flips. Older platforms derive flip done using some clever
9333 * tricks involving the flip_pending status bits and vblank irqs.
9334 * So using MMIO flips there would disrupt this mechanism.
9335 */
9336
Chris Wilson8e09bf82014-07-08 10:40:30 +01009337 if (ring == NULL)
9338 return true;
9339
Sourab Gupta84c33a62014-06-02 16:47:17 +05309340 if (INTEL_INFO(ring->dev)->gen < 5)
9341 return false;
9342
9343 if (i915.use_mmio_flip < 0)
9344 return false;
9345 else if (i915.use_mmio_flip > 0)
9346 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009347 else if (i915.enable_execlists)
9348 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309349 else
John Harrison41c52412014-11-24 18:49:43 +00009350 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309351}
9352
Damien Lespiauff944562014-11-20 14:58:16 +00009353static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9354{
9355 struct drm_device *dev = intel_crtc->base.dev;
9356 struct drm_i915_private *dev_priv = dev->dev_private;
9357 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9358 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9359 struct drm_i915_gem_object *obj = intel_fb->obj;
9360 const enum pipe pipe = intel_crtc->pipe;
9361 u32 ctl, stride;
9362
9363 ctl = I915_READ(PLANE_CTL(pipe, 0));
9364 ctl &= ~PLANE_CTL_TILED_MASK;
9365 if (obj->tiling_mode == I915_TILING_X)
9366 ctl |= PLANE_CTL_TILED_X;
9367
9368 /*
9369 * The stride is either expressed as a multiple of 64 bytes chunks for
9370 * linear buffers or in number of tiles for tiled buffers.
9371 */
9372 stride = fb->pitches[0] >> 6;
9373 if (obj->tiling_mode == I915_TILING_X)
9374 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9375
9376 /*
9377 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9378 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9379 */
9380 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9381 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9382
9383 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9384 POSTING_READ(PLANE_SURF(pipe, 0));
9385}
9386
9387static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309388{
9389 struct drm_device *dev = intel_crtc->base.dev;
9390 struct drm_i915_private *dev_priv = dev->dev_private;
9391 struct intel_framebuffer *intel_fb =
9392 to_intel_framebuffer(intel_crtc->base.primary->fb);
9393 struct drm_i915_gem_object *obj = intel_fb->obj;
9394 u32 dspcntr;
9395 u32 reg;
9396
Sourab Gupta84c33a62014-06-02 16:47:17 +05309397 reg = DSPCNTR(intel_crtc->plane);
9398 dspcntr = I915_READ(reg);
9399
Damien Lespiauc5d97472014-10-25 00:11:11 +01009400 if (obj->tiling_mode != I915_TILING_NONE)
9401 dspcntr |= DISPPLANE_TILED;
9402 else
9403 dspcntr &= ~DISPPLANE_TILED;
9404
Sourab Gupta84c33a62014-06-02 16:47:17 +05309405 I915_WRITE(reg, dspcntr);
9406
9407 I915_WRITE(DSPSURF(intel_crtc->plane),
9408 intel_crtc->unpin_work->gtt_offset);
9409 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009410
Damien Lespiauff944562014-11-20 14:58:16 +00009411}
9412
9413/*
9414 * XXX: This is the temporary way to update the plane registers until we get
9415 * around to using the usual plane update functions for MMIO flips
9416 */
9417static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9418{
9419 struct drm_device *dev = intel_crtc->base.dev;
9420 bool atomic_update;
9421 u32 start_vbl_count;
9422
9423 intel_mark_page_flip_active(intel_crtc);
9424
9425 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9426
9427 if (INTEL_INFO(dev)->gen >= 9)
9428 skl_do_mmio_flip(intel_crtc);
9429 else
9430 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9431 ilk_do_mmio_flip(intel_crtc);
9432
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009433 if (atomic_update)
9434 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309435}
9436
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009437static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309438{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009439 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009440 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009441 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309442
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009443 mmio_flip = &crtc->mmio_flip;
9444 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009445 WARN_ON(__i915_wait_request(mmio_flip->req,
9446 crtc->reset_counter,
9447 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309448
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009449 intel_do_mmio_flip(crtc);
9450 if (mmio_flip->req) {
9451 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009452 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009453 mutex_unlock(&crtc->base.dev->struct_mutex);
9454 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309455}
9456
9457static int intel_queue_mmio_flip(struct drm_device *dev,
9458 struct drm_crtc *crtc,
9459 struct drm_framebuffer *fb,
9460 struct drm_i915_gem_object *obj,
9461 struct intel_engine_cs *ring,
9462 uint32_t flags)
9463{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309465
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009466 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9467 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309468
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009469 schedule_work(&intel_crtc->mmio_flip.work);
9470
Sourab Gupta84c33a62014-06-02 16:47:17 +05309471 return 0;
9472}
9473
Damien Lespiau830c81d2014-11-13 17:51:46 +00009474static int intel_gen9_queue_flip(struct drm_device *dev,
9475 struct drm_crtc *crtc,
9476 struct drm_framebuffer *fb,
9477 struct drm_i915_gem_object *obj,
9478 struct intel_engine_cs *ring,
9479 uint32_t flags)
9480{
9481 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9482 uint32_t plane = 0, stride;
9483 int ret;
9484
9485 switch(intel_crtc->pipe) {
9486 case PIPE_A:
9487 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_A;
9488 break;
9489 case PIPE_B:
9490 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_B;
9491 break;
9492 case PIPE_C:
9493 plane = MI_DISPLAY_FLIP_SKL_PLANE_1_C;
9494 break;
9495 default:
9496 WARN_ONCE(1, "unknown plane in flip command\n");
9497 return -ENODEV;
9498 }
9499
9500 switch (obj->tiling_mode) {
9501 case I915_TILING_NONE:
9502 stride = fb->pitches[0] >> 6;
9503 break;
9504 case I915_TILING_X:
9505 stride = fb->pitches[0] >> 9;
9506 break;
9507 default:
9508 WARN_ONCE(1, "unknown tiling in flip command\n");
9509 return -ENODEV;
9510 }
9511
9512 ret = intel_ring_begin(ring, 10);
9513 if (ret)
9514 return ret;
9515
9516 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9517 intel_ring_emit(ring, DERRMR);
9518 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9519 DERRMR_PIPEB_PRI_FLIP_DONE |
9520 DERRMR_PIPEC_PRI_FLIP_DONE));
9521 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9522 MI_SRM_LRM_GLOBAL_GTT);
9523 intel_ring_emit(ring, DERRMR);
9524 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
9525 intel_ring_emit(ring, 0);
9526
9527 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane);
9528 intel_ring_emit(ring, stride << 6 | obj->tiling_mode);
9529 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
9530
9531 intel_mark_page_flip_active(intel_crtc);
9532 __intel_ring_advance(ring);
9533
9534 return 0;
9535}
9536
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009537static int intel_default_queue_flip(struct drm_device *dev,
9538 struct drm_crtc *crtc,
9539 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009540 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009541 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009542 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009543{
9544 return -ENODEV;
9545}
9546
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009547static bool __intel_pageflip_stall_check(struct drm_device *dev,
9548 struct drm_crtc *crtc)
9549{
9550 struct drm_i915_private *dev_priv = dev->dev_private;
9551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9552 struct intel_unpin_work *work = intel_crtc->unpin_work;
9553 u32 addr;
9554
9555 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9556 return true;
9557
9558 if (!work->enable_stall_check)
9559 return false;
9560
9561 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009562 if (work->flip_queued_req &&
9563 !i915_gem_request_completed(work->flip_queued_req, true))
9564 return false;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009565
9566 work->flip_ready_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9567 }
9568
9569 if (drm_vblank_count(dev, intel_crtc->pipe) - work->flip_ready_vblank < 3)
9570 return false;
9571
9572 /* Potential stall - if we see that the flip has happened,
9573 * assume a missed interrupt. */
9574 if (INTEL_INFO(dev)->gen >= 4)
9575 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9576 else
9577 addr = I915_READ(DSPADDR(intel_crtc->plane));
9578
9579 /* There is a potential issue here with a false positive after a flip
9580 * to the same address. We could address this by checking for a
9581 * non-incrementing frame counter.
9582 */
9583 return addr == work->gtt_offset;
9584}
9585
9586void intel_check_page_flip(struct drm_device *dev, int pipe)
9587{
9588 struct drm_i915_private *dev_priv = dev->dev_private;
9589 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009591
9592 WARN_ON(!in_irq());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009593
9594 if (crtc == NULL)
9595 return;
9596
Daniel Vetterf3260382014-09-15 14:55:23 +02009597 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009598 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9599 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
9600 intel_crtc->unpin_work->flip_queued_vblank, drm_vblank_count(dev, pipe));
9601 page_flip_completed(intel_crtc);
9602 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009603 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009604}
9605
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009606static int intel_crtc_page_flip(struct drm_crtc *crtc,
9607 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009608 struct drm_pending_vblank_event *event,
9609 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009610{
9611 struct drm_device *dev = crtc->dev;
9612 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009613 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009614 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009615 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009616 struct drm_plane *primary = crtc->primary;
9617 struct intel_plane *intel_plane = to_intel_plane(primary);
Daniel Vettera071fa02014-06-18 23:28:09 +02009618 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009619 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009620 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009621 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009622
Matt Roper2ff8fde2014-07-08 07:50:07 -07009623 /*
9624 * drm_mode_page_flip_ioctl() should already catch this, but double
9625 * check to be safe. In the future we may enable pageflipping from
9626 * a disabled primary plane.
9627 */
9628 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9629 return -EBUSY;
9630
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009631 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009632 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009633 return -EINVAL;
9634
9635 /*
9636 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9637 * Note that pitch changes could also affect these register.
9638 */
9639 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009640 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9641 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009642 return -EINVAL;
9643
Chris Wilsonf900db42014-02-20 09:26:13 +00009644 if (i915_terminally_wedged(&dev_priv->gpu_error))
9645 goto out_hang;
9646
Daniel Vetterb14c5672013-09-19 12:18:32 +02009647 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009648 if (work == NULL)
9649 return -ENOMEM;
9650
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009651 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009652 work->crtc = crtc;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009653 work->old_fb_obj = intel_fb_obj(old_fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009654 INIT_WORK(&work->work, intel_unpin_work_fn);
9655
Daniel Vetter87b6b102014-05-15 15:33:46 +02009656 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009657 if (ret)
9658 goto free_work;
9659
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009660 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009661 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009662 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009663 /* Before declaring the flip queue wedged, check if
9664 * the hardware completed the operation behind our backs.
9665 */
9666 if (__intel_pageflip_stall_check(dev, crtc)) {
9667 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9668 page_flip_completed(intel_crtc);
9669 } else {
9670 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009671 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009672
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009673 drm_crtc_vblank_put(crtc);
9674 kfree(work);
9675 return -EBUSY;
9676 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009677 }
9678 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009679 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009680
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009681 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9682 flush_workqueue(dev_priv->wq);
9683
Chris Wilson79158102012-05-23 11:13:58 +01009684 ret = i915_mutex_lock_interruptible(dev);
9685 if (ret)
9686 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009687
Jesse Barnes75dfca82010-02-10 15:09:44 -08009688 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00009689 drm_gem_object_reference(&work->old_fb_obj->base);
9690 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009691
Matt Roperf4510a22014-04-01 15:22:40 -07009692 crtc->primary->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01009693
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009694 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009695
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009696 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009697 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009698
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009699 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009700 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009701
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009702 if (IS_VALLEYVIEW(dev)) {
9703 ring = &dev_priv->ring[BCS];
Chris Wilson8e09bf82014-07-08 10:40:30 +01009704 if (obj->tiling_mode != work->old_fb_obj->tiling_mode)
9705 /* vlv: DISPLAY_FLIP fails to change tiling */
9706 ring = NULL;
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009707 } else if (IS_IVYBRIDGE(dev)) {
9708 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009709 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +00009710 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009711 if (ring == NULL || ring->id != RCS)
9712 ring = &dev_priv->ring[BCS];
9713 } else {
9714 ring = &dev_priv->ring[RCS];
9715 }
9716
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00009717 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009718 if (ret)
9719 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009720
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009721 work->gtt_offset =
9722 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
9723
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009724 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309725 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
9726 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009727 if (ret)
9728 goto cleanup_unpin;
9729
John Harrisonf06cc1b2014-11-24 18:49:37 +00009730 i915_gem_request_assign(&work->flip_queued_req,
9731 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009732 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +05309733 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009734 page_flip_flags);
9735 if (ret)
9736 goto cleanup_unpin;
9737
John Harrisonf06cc1b2014-11-24 18:49:37 +00009738 i915_gem_request_assign(&work->flip_queued_req,
9739 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009740 }
9741
9742 work->flip_queued_vblank = drm_vblank_count(dev, intel_crtc->pipe);
9743 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009744
Daniel Vettera071fa02014-06-18 23:28:09 +02009745 i915_gem_track_fb(work->old_fb_obj, obj,
9746 INTEL_FRONTBUFFER_PRIMARY(pipe));
9747
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009748 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009749 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009750 mutex_unlock(&dev->struct_mutex);
9751
Jesse Barnese5510fa2010-07-01 16:48:37 -07009752 trace_i915_flip_request(intel_crtc->plane, obj);
9753
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009754 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01009755
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009756cleanup_unpin:
9757 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009758cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009759 atomic_dec(&intel_crtc->unpin_work_count);
Matt Roperf4510a22014-04-01 15:22:40 -07009760 crtc->primary->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00009761 drm_gem_object_unreference(&work->old_fb_obj->base);
9762 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01009763 mutex_unlock(&dev->struct_mutex);
9764
Chris Wilson79158102012-05-23 11:13:58 +01009765cleanup:
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009766 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009767 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009768 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +01009769
Daniel Vetter87b6b102014-05-15 15:33:46 +02009770 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009771free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01009772 kfree(work);
9773
Chris Wilsonf900db42014-02-20 09:26:13 +00009774 if (ret == -EIO) {
9775out_hang:
Gustavo Padovan455a6802014-12-01 15:40:11 -08009776 ret = primary->funcs->update_plane(primary, crtc, fb,
9777 intel_plane->crtc_x,
9778 intel_plane->crtc_y,
9779 intel_plane->crtc_h,
9780 intel_plane->crtc_w,
9781 intel_plane->src_x,
9782 intel_plane->src_y,
9783 intel_plane->src_h,
9784 intel_plane->src_w);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009785 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009786 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +02009787 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009788 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +01009789 }
Chris Wilsonf900db42014-02-20 09:26:13 +00009790 }
Chris Wilson96b099f2010-06-07 14:03:04 +01009791 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009792}
9793
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009794static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009795 .mode_set_base_atomic = intel_pipe_set_base_atomic,
9796 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01009797};
9798
Daniel Vetter9a935852012-07-05 22:34:27 +02009799/**
9800 * intel_modeset_update_staged_output_state
9801 *
9802 * Updates the staged output configuration state, e.g. after we've read out the
9803 * current hw state.
9804 */
9805static void intel_modeset_update_staged_output_state(struct drm_device *dev)
9806{
Ville Syrjälä76688512014-01-10 11:28:06 +02009807 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009808 struct intel_encoder *encoder;
9809 struct intel_connector *connector;
9810
9811 list_for_each_entry(connector, &dev->mode_config.connector_list,
9812 base.head) {
9813 connector->new_encoder =
9814 to_intel_encoder(connector->base.encoder);
9815 }
9816
Damien Lespiaub2784e12014-08-05 11:29:37 +01009817 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009818 encoder->new_crtc =
9819 to_intel_crtc(encoder->base.crtc);
9820 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009821
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009822 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009823 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009824
9825 if (crtc->new_enabled)
9826 crtc->new_config = &crtc->config;
9827 else
9828 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009829 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009830}
9831
9832/**
9833 * intel_modeset_commit_output_state
9834 *
9835 * This function copies the stage display pipe configuration to the real one.
9836 */
9837static void intel_modeset_commit_output_state(struct drm_device *dev)
9838{
Ville Syrjälä76688512014-01-10 11:28:06 +02009839 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009840 struct intel_encoder *encoder;
9841 struct intel_connector *connector;
9842
9843 list_for_each_entry(connector, &dev->mode_config.connector_list,
9844 base.head) {
9845 connector->base.encoder = &connector->new_encoder->base;
9846 }
9847
Damien Lespiaub2784e12014-08-05 11:29:37 +01009848 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +02009849 encoder->base.crtc = &encoder->new_crtc->base;
9850 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009851
Damien Lespiaud3fcc802014-05-13 23:32:22 +01009852 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009853 crtc->base.enabled = crtc->new_enabled;
9854 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009855}
9856
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009857static void
Robin Schroereba905b2014-05-18 02:24:50 +02009858connected_sink_compute_bpp(struct intel_connector *connector,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009859 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009860{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009861 int bpp = pipe_config->pipe_bpp;
9862
9863 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9864 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03009865 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009866
9867 /* Don't use an invalid EDID bpc value */
9868 if (connector->base.display_info.bpc &&
9869 connector->base.display_info.bpc * 3 < bpp) {
9870 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9871 bpp, connector->base.display_info.bpc*3);
9872 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9873 }
9874
9875 /* Clamp bpp to 8 on screens without EDID 1.4 */
9876 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9877 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9878 bpp);
9879 pipe_config->pipe_bpp = 24;
9880 }
9881}
9882
9883static int
9884compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9885 struct drm_framebuffer *fb,
9886 struct intel_crtc_config *pipe_config)
9887{
9888 struct drm_device *dev = crtc->base.dev;
9889 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009890 int bpp;
9891
Daniel Vetterd42264b2013-03-28 16:38:08 +01009892 switch (fb->pixel_format) {
9893 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009894 bpp = 8*3; /* since we go through a colormap */
9895 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009896 case DRM_FORMAT_XRGB1555:
9897 case DRM_FORMAT_ARGB1555:
9898 /* checked in intel_framebuffer_init already */
9899 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9900 return -EINVAL;
9901 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009902 bpp = 6*3; /* min is 18bpp */
9903 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009904 case DRM_FORMAT_XBGR8888:
9905 case DRM_FORMAT_ABGR8888:
9906 /* checked in intel_framebuffer_init already */
9907 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9908 return -EINVAL;
9909 case DRM_FORMAT_XRGB8888:
9910 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009911 bpp = 8*3;
9912 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009913 case DRM_FORMAT_XRGB2101010:
9914 case DRM_FORMAT_ARGB2101010:
9915 case DRM_FORMAT_XBGR2101010:
9916 case DRM_FORMAT_ABGR2101010:
9917 /* checked in intel_framebuffer_init already */
9918 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009919 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009920 bpp = 10*3;
9921 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009922 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009923 default:
9924 DRM_DEBUG_KMS("unsupported depth\n");
9925 return -EINVAL;
9926 }
9927
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009928 pipe_config->pipe_bpp = bpp;
9929
9930 /* Clamp display bpp to EDID value */
9931 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009932 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009933 if (!connector->new_encoder ||
9934 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009935 continue;
9936
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009937 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009938 }
9939
9940 return bpp;
9941}
9942
Daniel Vetter644db712013-09-19 14:53:58 +02009943static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9944{
9945 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9946 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009947 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009948 mode->crtc_hdisplay, mode->crtc_hsync_start,
9949 mode->crtc_hsync_end, mode->crtc_htotal,
9950 mode->crtc_vdisplay, mode->crtc_vsync_start,
9951 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9952}
9953
Daniel Vetterc0b03412013-05-28 12:05:54 +02009954static void intel_dump_pipe_config(struct intel_crtc *crtc,
9955 struct intel_crtc_config *pipe_config,
9956 const char *context)
9957{
9958 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9959 context, pipe_name(crtc->pipe));
9960
9961 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9962 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9963 pipe_config->pipe_bpp, pipe_config->dither);
9964 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9965 pipe_config->has_pch_encoder,
9966 pipe_config->fdi_lanes,
9967 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9968 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9969 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009970 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9971 pipe_config->has_dp_encoder,
9972 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9973 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9974 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -07009975
9976 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
9977 pipe_config->has_dp_encoder,
9978 pipe_config->dp_m2_n2.gmch_m,
9979 pipe_config->dp_m2_n2.gmch_n,
9980 pipe_config->dp_m2_n2.link_m,
9981 pipe_config->dp_m2_n2.link_n,
9982 pipe_config->dp_m2_n2.tu);
9983
Daniel Vetter55072d12014-11-20 16:10:28 +01009984 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
9985 pipe_config->has_audio,
9986 pipe_config->has_infoframe);
9987
Daniel Vetterc0b03412013-05-28 12:05:54 +02009988 DRM_DEBUG_KMS("requested mode:\n");
9989 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9990 DRM_DEBUG_KMS("adjusted mode:\n");
9991 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009992 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009993 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009994 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9995 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009996 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9997 pipe_config->gmch_pfit.control,
9998 pipe_config->gmch_pfit.pgm_ratios,
9999 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010000 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010001 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010002 pipe_config->pch_pfit.size,
10003 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010004 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010005 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010006}
10007
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010008static bool encoders_cloneable(const struct intel_encoder *a,
10009 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010010{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010011 /* masks could be asymmetric, so check both ways */
10012 return a == b || (a->cloneable & (1 << b->type) &&
10013 b->cloneable & (1 << a->type));
10014}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010015
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010016static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10017 struct intel_encoder *encoder)
10018{
10019 struct drm_device *dev = crtc->base.dev;
10020 struct intel_encoder *source_encoder;
10021
Damien Lespiaub2784e12014-08-05 11:29:37 +010010022 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010023 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010024 continue;
10025
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010026 if (!encoders_cloneable(encoder, source_encoder))
10027 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010028 }
10029
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010030 return true;
10031}
10032
10033static bool check_encoder_cloning(struct intel_crtc *crtc)
10034{
10035 struct drm_device *dev = crtc->base.dev;
10036 struct intel_encoder *encoder;
10037
Damien Lespiaub2784e12014-08-05 11:29:37 +010010038 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010039 if (encoder->new_crtc != crtc)
10040 continue;
10041
10042 if (!check_single_encoder_cloning(crtc, encoder))
10043 return false;
10044 }
10045
10046 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010047}
10048
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010049static bool check_digital_port_conflicts(struct drm_device *dev)
10050{
10051 struct intel_connector *connector;
10052 unsigned int used_ports = 0;
10053
10054 /*
10055 * Walk the connector list instead of the encoder
10056 * list to detect the problem on ddi platforms
10057 * where there's just one encoder per digital port.
10058 */
10059 list_for_each_entry(connector,
10060 &dev->mode_config.connector_list, base.head) {
10061 struct intel_encoder *encoder = connector->new_encoder;
10062
10063 if (!encoder)
10064 continue;
10065
10066 WARN_ON(!encoder->new_crtc);
10067
10068 switch (encoder->type) {
10069 unsigned int port_mask;
10070 case INTEL_OUTPUT_UNKNOWN:
10071 if (WARN_ON(!HAS_DDI(dev)))
10072 break;
10073 case INTEL_OUTPUT_DISPLAYPORT:
10074 case INTEL_OUTPUT_HDMI:
10075 case INTEL_OUTPUT_EDP:
10076 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10077
10078 /* the same port mustn't appear more than once */
10079 if (used_ports & port_mask)
10080 return false;
10081
10082 used_ports |= port_mask;
10083 default:
10084 break;
10085 }
10086 }
10087
10088 return true;
10089}
10090
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010091static struct intel_crtc_config *
10092intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010093 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010094 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010095{
10096 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010097 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010098 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010099 int plane_bpp, ret = -EINVAL;
10100 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010101
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010102 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010103 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10104 return ERR_PTR(-EINVAL);
10105 }
10106
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010107 if (!check_digital_port_conflicts(dev)) {
10108 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10109 return ERR_PTR(-EINVAL);
10110 }
10111
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010112 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10113 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010114 return ERR_PTR(-ENOMEM);
10115
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010116 drm_mode_copy(&pipe_config->adjusted_mode, mode);
10117 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010118
Daniel Vettere143a212013-07-04 12:01:15 +020010119 pipe_config->cpu_transcoder =
10120 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010121 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010122
Imre Deak2960bc92013-07-30 13:36:32 +030010123 /*
10124 * Sanitize sync polarity flags based on requested ones. If neither
10125 * positive or negative polarity is requested, treat this as meaning
10126 * negative polarity.
10127 */
10128 if (!(pipe_config->adjusted_mode.flags &
10129 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
10130 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
10131
10132 if (!(pipe_config->adjusted_mode.flags &
10133 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
10134 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
10135
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010136 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10137 * plane pixel format and any sink constraints into account. Returns the
10138 * source plane bpp so that dithering can be selected on mismatches
10139 * after encoders and crtc also have had their say. */
10140 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10141 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010142 if (plane_bpp < 0)
10143 goto fail;
10144
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010145 /*
10146 * Determine the real pipe dimensions. Note that stereo modes can
10147 * increase the actual pipe size due to the frame doubling and
10148 * insertion of additional space for blanks between the frame. This
10149 * is stored in the crtc timings. We use the requested mode to do this
10150 * computation to clearly distinguish it from the adjusted mode, which
10151 * can be changed by the connectors in the below retry loop.
10152 */
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010153 drm_crtc_get_hv_timing(&pipe_config->requested_mode,
10154 &pipe_config->pipe_src_w,
10155 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010156
Daniel Vettere29c22c2013-02-21 00:00:16 +010010157encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010158 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010159 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010160 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010161
Daniel Vetter135c81b2013-07-21 21:37:09 +020010162 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +010010163 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010164
Daniel Vetter7758a112012-07-08 19:40:39 +020010165 /* Pass our mode to the connectors and the CRTC to give them a chance to
10166 * adjust it according to limitations or connector properties, and also
10167 * a chance to reject the mode entirely.
10168 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010169 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010170
10171 if (&encoder->new_crtc->base != crtc)
10172 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010173
Daniel Vetterefea6e82013-07-21 21:36:59 +020010174 if (!(encoder->compute_config(encoder, pipe_config))) {
10175 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010176 goto fail;
10177 }
10178 }
10179
Daniel Vetterff9a6752013-06-01 17:16:21 +020010180 /* Set default port clock if not overwritten by the encoder. Needs to be
10181 * done afterwards in case the encoder adjusts the mode. */
10182 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +010010183 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
10184 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010185
Daniel Vettera43f6e02013-06-07 23:10:32 +020010186 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010187 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010188 DRM_DEBUG_KMS("CRTC fixup failed\n");
10189 goto fail;
10190 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010191
10192 if (ret == RETRY) {
10193 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10194 ret = -EINVAL;
10195 goto fail;
10196 }
10197
10198 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10199 retry = false;
10200 goto encoder_retry;
10201 }
10202
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010203 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10204 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10205 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10206
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010207 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010208fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010209 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010210 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010211}
10212
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010213/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10214 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10215static void
10216intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10217 unsigned *prepare_pipes, unsigned *disable_pipes)
10218{
10219 struct intel_crtc *intel_crtc;
10220 struct drm_device *dev = crtc->dev;
10221 struct intel_encoder *encoder;
10222 struct intel_connector *connector;
10223 struct drm_crtc *tmp_crtc;
10224
10225 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10226
10227 /* Check which crtcs have changed outputs connected to them, these need
10228 * to be part of the prepare_pipes mask. We don't (yet) support global
10229 * modeset across multiple crtcs, so modeset_pipes will only have one
10230 * bit set at most. */
10231 list_for_each_entry(connector, &dev->mode_config.connector_list,
10232 base.head) {
10233 if (connector->base.encoder == &connector->new_encoder->base)
10234 continue;
10235
10236 if (connector->base.encoder) {
10237 tmp_crtc = connector->base.encoder->crtc;
10238
10239 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10240 }
10241
10242 if (connector->new_encoder)
10243 *prepare_pipes |=
10244 1 << connector->new_encoder->new_crtc->pipe;
10245 }
10246
Damien Lespiaub2784e12014-08-05 11:29:37 +010010247 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010248 if (encoder->base.crtc == &encoder->new_crtc->base)
10249 continue;
10250
10251 if (encoder->base.crtc) {
10252 tmp_crtc = encoder->base.crtc;
10253
10254 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10255 }
10256
10257 if (encoder->new_crtc)
10258 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10259 }
10260
Ville Syrjälä76688512014-01-10 11:28:06 +020010261 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010262 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010263 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010264 continue;
10265
Ville Syrjälä76688512014-01-10 11:28:06 +020010266 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010267 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010268 else
10269 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010270 }
10271
10272
10273 /* set_mode is also used to update properties on life display pipes. */
10274 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010275 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010276 *prepare_pipes |= 1 << intel_crtc->pipe;
10277
Daniel Vetterb6c51642013-04-12 18:48:43 +020010278 /*
10279 * For simplicity do a full modeset on any pipe where the output routing
10280 * changed. We could be more clever, but that would require us to be
10281 * more careful with calling the relevant encoder->mode_set functions.
10282 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010283 if (*prepare_pipes)
10284 *modeset_pipes = *prepare_pipes;
10285
10286 /* ... and mask these out. */
10287 *modeset_pipes &= ~(*disable_pipes);
10288 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010289
10290 /*
10291 * HACK: We don't (yet) fully support global modesets. intel_set_config
10292 * obies this rule, but the modeset restore mode of
10293 * intel_modeset_setup_hw_state does not.
10294 */
10295 *modeset_pipes &= 1 << intel_crtc->pipe;
10296 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010297
10298 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10299 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010300}
10301
Daniel Vetterea9d7582012-07-10 10:42:52 +020010302static bool intel_crtc_in_use(struct drm_crtc *crtc)
10303{
10304 struct drm_encoder *encoder;
10305 struct drm_device *dev = crtc->dev;
10306
10307 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10308 if (encoder->crtc == crtc)
10309 return true;
10310
10311 return false;
10312}
10313
10314static void
10315intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10316{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010317 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010318 struct intel_encoder *intel_encoder;
10319 struct intel_crtc *intel_crtc;
10320 struct drm_connector *connector;
10321
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010322 intel_shared_dpll_commit(dev_priv);
10323
Damien Lespiaub2784e12014-08-05 11:29:37 +010010324 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010325 if (!intel_encoder->base.crtc)
10326 continue;
10327
10328 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10329
10330 if (prepare_pipes & (1 << intel_crtc->pipe))
10331 intel_encoder->connectors_active = false;
10332 }
10333
10334 intel_modeset_commit_output_state(dev);
10335
Ville Syrjälä76688512014-01-10 11:28:06 +020010336 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010337 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010338 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010339 WARN_ON(intel_crtc->new_config &&
10340 intel_crtc->new_config != &intel_crtc->config);
10341 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010342 }
10343
10344 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10345 if (!connector->encoder || !connector->encoder->crtc)
10346 continue;
10347
10348 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10349
10350 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010351 struct drm_property *dpms_property =
10352 dev->mode_config.dpms_property;
10353
Daniel Vetterea9d7582012-07-10 10:42:52 +020010354 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010355 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010356 dpms_property,
10357 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010358
10359 intel_encoder = to_intel_encoder(connector->encoder);
10360 intel_encoder->connectors_active = true;
10361 }
10362 }
10363
10364}
10365
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010366static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010367{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010368 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010369
10370 if (clock1 == clock2)
10371 return true;
10372
10373 if (!clock1 || !clock2)
10374 return false;
10375
10376 diff = abs(clock1 - clock2);
10377
10378 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10379 return true;
10380
10381 return false;
10382}
10383
Daniel Vetter25c5b262012-07-08 22:08:04 +020010384#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10385 list_for_each_entry((intel_crtc), \
10386 &(dev)->mode_config.crtc_list, \
10387 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010388 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010389
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010390static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010391intel_pipe_config_compare(struct drm_device *dev,
10392 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010393 struct intel_crtc_config *pipe_config)
10394{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010395#define PIPE_CONF_CHECK_X(name) \
10396 if (current_config->name != pipe_config->name) { \
10397 DRM_ERROR("mismatch in " #name " " \
10398 "(expected 0x%08x, found 0x%08x)\n", \
10399 current_config->name, \
10400 pipe_config->name); \
10401 return false; \
10402 }
10403
Daniel Vetter08a24032013-04-19 11:25:34 +020010404#define PIPE_CONF_CHECK_I(name) \
10405 if (current_config->name != pipe_config->name) { \
10406 DRM_ERROR("mismatch in " #name " " \
10407 "(expected %i, found %i)\n", \
10408 current_config->name, \
10409 pipe_config->name); \
10410 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010411 }
10412
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010413/* This is required for BDW+ where there is only one set of registers for
10414 * switching between high and low RR.
10415 * This macro can be used whenever a comparison has to be made between one
10416 * hw state and multiple sw state variables.
10417 */
10418#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10419 if ((current_config->name != pipe_config->name) && \
10420 (current_config->alt_name != pipe_config->name)) { \
10421 DRM_ERROR("mismatch in " #name " " \
10422 "(expected %i or %i, found %i)\n", \
10423 current_config->name, \
10424 current_config->alt_name, \
10425 pipe_config->name); \
10426 return false; \
10427 }
10428
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010429#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10430 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010431 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010432 "(expected %i, found %i)\n", \
10433 current_config->name & (mask), \
10434 pipe_config->name & (mask)); \
10435 return false; \
10436 }
10437
Ville Syrjälä5e550652013-09-06 23:29:07 +030010438#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10439 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10440 DRM_ERROR("mismatch in " #name " " \
10441 "(expected %i, found %i)\n", \
10442 current_config->name, \
10443 pipe_config->name); \
10444 return false; \
10445 }
10446
Daniel Vetterbb760062013-06-06 14:55:52 +020010447#define PIPE_CONF_QUIRK(quirk) \
10448 ((current_config->quirks | pipe_config->quirks) & (quirk))
10449
Daniel Vettereccb1402013-05-22 00:50:22 +020010450 PIPE_CONF_CHECK_I(cpu_transcoder);
10451
Daniel Vetter08a24032013-04-19 11:25:34 +020010452 PIPE_CONF_CHECK_I(has_pch_encoder);
10453 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010454 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10455 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10456 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10457 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10458 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010459
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010460 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010461
10462 if (INTEL_INFO(dev)->gen < 8) {
10463 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10464 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10465 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10466 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10467 PIPE_CONF_CHECK_I(dp_m_n.tu);
10468
10469 if (current_config->has_drrs) {
10470 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10471 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10472 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10473 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10474 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10475 }
10476 } else {
10477 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10478 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10479 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10480 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10481 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10482 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010483
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010484 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
10485 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
10486 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
10487 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
10488 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
10489 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
10490
10491 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
10492 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
10493 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
10494 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
10495 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
10496 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
10497
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010498 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010499 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010500 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10501 IS_VALLEYVIEW(dev))
10502 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010503 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010504
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010505 PIPE_CONF_CHECK_I(has_audio);
10506
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010507 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10508 DRM_MODE_FLAG_INTERLACE);
10509
Daniel Vetterbb760062013-06-06 14:55:52 +020010510 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
10511 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10512 DRM_MODE_FLAG_PHSYNC);
10513 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10514 DRM_MODE_FLAG_NHSYNC);
10515 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10516 DRM_MODE_FLAG_PVSYNC);
10517 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
10518 DRM_MODE_FLAG_NVSYNC);
10519 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010520
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010521 PIPE_CONF_CHECK_I(pipe_src_w);
10522 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010523
Daniel Vetter99535992014-04-13 12:00:33 +020010524 /*
10525 * FIXME: BIOS likes to set up a cloned config with lvds+external
10526 * screen. Since we don't yet re-compute the pipe config when moving
10527 * just the lvds port away to another pipe the sw tracking won't match.
10528 *
10529 * Proper atomic modesets with recomputed global state will fix this.
10530 * Until then just don't check gmch state for inherited modes.
10531 */
10532 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10533 PIPE_CONF_CHECK_I(gmch_pfit.control);
10534 /* pfit ratios are autocomputed by the hw on gen4+ */
10535 if (INTEL_INFO(dev)->gen < 4)
10536 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10537 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10538 }
10539
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010540 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10541 if (current_config->pch_pfit.enabled) {
10542 PIPE_CONF_CHECK_I(pch_pfit.pos);
10543 PIPE_CONF_CHECK_I(pch_pfit.size);
10544 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010545
Jesse Barnese59150d2014-01-07 13:30:45 -080010546 /* BDW+ don't expose a synchronous way to read the state */
10547 if (IS_HASWELL(dev))
10548 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010549
Ville Syrjälä282740f2013-09-04 18:30:03 +030010550 PIPE_CONF_CHECK_I(double_wide);
10551
Daniel Vetter26804af2014-06-25 22:01:55 +030010552 PIPE_CONF_CHECK_X(ddi_pll_sel);
10553
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010554 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010555 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010556 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010557 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10558 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010559 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010560 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10561 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10562 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010563
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010564 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10565 PIPE_CONF_CHECK_I(pipe_bpp);
10566
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010567 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
10568 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010569
Daniel Vetter66e985c2013-06-05 13:34:20 +020010570#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010571#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010572#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010573#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010574#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010575#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010576
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010577 return true;
10578}
10579
Damien Lespiau08db6652014-11-04 17:06:52 +000010580static void check_wm_state(struct drm_device *dev)
10581{
10582 struct drm_i915_private *dev_priv = dev->dev_private;
10583 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10584 struct intel_crtc *intel_crtc;
10585 int plane;
10586
10587 if (INTEL_INFO(dev)->gen < 9)
10588 return;
10589
10590 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10591 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10592
10593 for_each_intel_crtc(dev, intel_crtc) {
10594 struct skl_ddb_entry *hw_entry, *sw_entry;
10595 const enum pipe pipe = intel_crtc->pipe;
10596
10597 if (!intel_crtc->active)
10598 continue;
10599
10600 /* planes */
10601 for_each_plane(pipe, plane) {
10602 hw_entry = &hw_ddb.plane[pipe][plane];
10603 sw_entry = &sw_ddb->plane[pipe][plane];
10604
10605 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10606 continue;
10607
10608 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10609 "(expected (%u,%u), found (%u,%u))\n",
10610 pipe_name(pipe), plane + 1,
10611 sw_entry->start, sw_entry->end,
10612 hw_entry->start, hw_entry->end);
10613 }
10614
10615 /* cursor */
10616 hw_entry = &hw_ddb.cursor[pipe];
10617 sw_entry = &sw_ddb->cursor[pipe];
10618
10619 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10620 continue;
10621
10622 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10623 "(expected (%u,%u), found (%u,%u))\n",
10624 pipe_name(pipe),
10625 sw_entry->start, sw_entry->end,
10626 hw_entry->start, hw_entry->end);
10627 }
10628}
10629
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010630static void
10631check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010632{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010633 struct intel_connector *connector;
10634
10635 list_for_each_entry(connector, &dev->mode_config.connector_list,
10636 base.head) {
10637 /* This also checks the encoder/connector hw state with the
10638 * ->get_hw_state callbacks. */
10639 intel_connector_check_state(connector);
10640
Rob Clarke2c719b2014-12-15 13:56:32 -050010641 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010642 "connector's staged encoder doesn't match current encoder\n");
10643 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010644}
10645
10646static void
10647check_encoder_state(struct drm_device *dev)
10648{
10649 struct intel_encoder *encoder;
10650 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010651
Damien Lespiaub2784e12014-08-05 11:29:37 +010010652 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010653 bool enabled = false;
10654 bool active = false;
10655 enum pipe pipe, tracked_pipe;
10656
10657 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10658 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030010659 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010660
Rob Clarke2c719b2014-12-15 13:56:32 -050010661 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010662 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010663 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010664 "encoder's active_connectors set, but no crtc\n");
10665
10666 list_for_each_entry(connector, &dev->mode_config.connector_list,
10667 base.head) {
10668 if (connector->base.encoder != &encoder->base)
10669 continue;
10670 enabled = true;
10671 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10672 active = true;
10673 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010674 /*
10675 * for MST connectors if we unplug the connector is gone
10676 * away but the encoder is still connected to a crtc
10677 * until a modeset happens in response to the hotplug.
10678 */
10679 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10680 continue;
10681
Rob Clarke2c719b2014-12-15 13:56:32 -050010682 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010683 "encoder's enabled state mismatch "
10684 "(expected %i, found %i)\n",
10685 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050010686 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010687 "active encoder with no crtc\n");
10688
Rob Clarke2c719b2014-12-15 13:56:32 -050010689 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010690 "encoder's computed active state doesn't match tracked active state "
10691 "(expected %i, found %i)\n", active, encoder->connectors_active);
10692
10693 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050010694 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010695 "encoder's hw state doesn't match sw tracking "
10696 "(expected %i, found %i)\n",
10697 encoder->connectors_active, active);
10698
10699 if (!encoder->base.crtc)
10700 continue;
10701
10702 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050010703 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010704 "active encoder's pipe doesn't match"
10705 "(expected %i, found %i)\n",
10706 tracked_pipe, pipe);
10707
10708 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010709}
10710
10711static void
10712check_crtc_state(struct drm_device *dev)
10713{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010714 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010715 struct intel_crtc *crtc;
10716 struct intel_encoder *encoder;
10717 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010718
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010719 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010720 bool enabled = false;
10721 bool active = false;
10722
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010723 memset(&pipe_config, 0, sizeof(pipe_config));
10724
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010725 DRM_DEBUG_KMS("[CRTC:%d]\n",
10726 crtc->base.base.id);
10727
Rob Clarke2c719b2014-12-15 13:56:32 -050010728 I915_STATE_WARN(crtc->active && !crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010729 "active crtc, but not enabled in sw tracking\n");
10730
Damien Lespiaub2784e12014-08-05 11:29:37 +010010731 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010732 if (encoder->base.crtc != &crtc->base)
10733 continue;
10734 enabled = true;
10735 if (encoder->connectors_active)
10736 active = true;
10737 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020010738
Rob Clarke2c719b2014-12-15 13:56:32 -050010739 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010740 "crtc's computed active state doesn't match tracked active state "
10741 "(expected %i, found %i)\n", active, crtc->active);
Rob Clarke2c719b2014-12-15 13:56:32 -050010742 I915_STATE_WARN(enabled != crtc->base.enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010743 "crtc's computed enabled state doesn't match tracked enabled state "
10744 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
10745
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010746 active = dev_priv->display.get_pipe_config(crtc,
10747 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020010748
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030010749 /* hw state is inconsistent with the pipe quirk */
10750 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
10751 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020010752 active = crtc->active;
10753
Damien Lespiaub2784e12014-08-05 11:29:37 +010010754 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030010755 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020010756 if (encoder->base.crtc != &crtc->base)
10757 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010010758 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020010759 encoder->get_config(encoder, &pipe_config);
10760 }
10761
Rob Clarke2c719b2014-12-15 13:56:32 -050010762 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010763 "crtc active state doesn't match with hw state "
10764 "(expected %i, found %i)\n", crtc->active, active);
10765
Daniel Vetterc0b03412013-05-28 12:05:54 +020010766 if (active &&
10767 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050010768 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020010769 intel_dump_pipe_config(crtc, &pipe_config,
10770 "[hw state]");
10771 intel_dump_pipe_config(crtc, &crtc->config,
10772 "[sw state]");
10773 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010774 }
10775}
10776
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010777static void
10778check_shared_dpll_state(struct drm_device *dev)
10779{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010780 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010781 struct intel_crtc *crtc;
10782 struct intel_dpll_hw_state dpll_hw_state;
10783 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020010784
10785 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
10786 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
10787 int enabled_crtcs = 0, active_crtcs = 0;
10788 bool active;
10789
10790 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
10791
10792 DRM_DEBUG_KMS("%s\n", pll->name);
10793
10794 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
10795
Rob Clarke2c719b2014-12-15 13:56:32 -050010796 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020010797 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010798 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050010799 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020010800 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010801 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020010802 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010803 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020010804 "pll on state mismatch (expected %i, found %i)\n",
10805 pll->on, active);
10806
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010807 for_each_intel_crtc(dev, crtc) {
Daniel Vetter53589012013-06-05 13:34:16 +020010808 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
10809 enabled_crtcs++;
10810 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
10811 active_crtcs++;
10812 }
Rob Clarke2c719b2014-12-15 13:56:32 -050010813 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010814 "pll active crtcs mismatch (expected %i, found %i)\n",
10815 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050010816 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020010817 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020010818 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010819
Rob Clarke2c719b2014-12-15 13:56:32 -050010820 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020010821 sizeof(dpll_hw_state)),
10822 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020010823 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010824}
10825
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010826void
10827intel_modeset_check_state(struct drm_device *dev)
10828{
Damien Lespiau08db6652014-11-04 17:06:52 +000010829 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010830 check_connector_state(dev);
10831 check_encoder_state(dev);
10832 check_crtc_state(dev);
10833 check_shared_dpll_state(dev);
10834}
10835
Ville Syrjälä18442d02013-09-13 16:00:08 +030010836void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
10837 int dotclock)
10838{
10839 /*
10840 * FDI already provided one idea for the dotclock.
10841 * Yell if the encoder disagrees.
10842 */
Damien Lespiau241bfc32013-09-25 16:45:37 +010010843 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030010844 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +010010845 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030010846}
10847
Ville Syrjälä80715b22014-05-15 20:23:23 +030010848static void update_scanline_offset(struct intel_crtc *crtc)
10849{
10850 struct drm_device *dev = crtc->base.dev;
10851
10852 /*
10853 * The scanline counter increments at the leading edge of hsync.
10854 *
10855 * On most platforms it starts counting from vtotal-1 on the
10856 * first active line. That means the scanline counter value is
10857 * always one less than what we would expect. Ie. just after
10858 * start of vblank, which also occurs at start of hsync (on the
10859 * last active line), the scanline counter will read vblank_start-1.
10860 *
10861 * On gen2 the scanline counter starts counting from 1 instead
10862 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
10863 * to keep the value positive), instead of adding one.
10864 *
10865 * On HSW+ the behaviour of the scanline counter depends on the output
10866 * type. For DP ports it behaves like most other platforms, but on HDMI
10867 * there's an extra 1 line difference. So we need to add two instead of
10868 * one to the value.
10869 */
10870 if (IS_GEN2(dev)) {
10871 const struct drm_display_mode *mode = &crtc->config.adjusted_mode;
10872 int vtotal;
10873
10874 vtotal = mode->crtc_vtotal;
10875 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
10876 vtotal /= 2;
10877
10878 crtc->scanline_offset = vtotal - 1;
10879 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030010880 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030010881 crtc->scanline_offset = 2;
10882 } else
10883 crtc->scanline_offset = 1;
10884}
10885
Jesse Barnes7f271262014-11-05 14:26:06 -080010886static struct intel_crtc_config *
10887intel_modeset_compute_config(struct drm_crtc *crtc,
10888 struct drm_display_mode *mode,
10889 struct drm_framebuffer *fb,
10890 unsigned *modeset_pipes,
10891 unsigned *prepare_pipes,
10892 unsigned *disable_pipes)
10893{
10894 struct intel_crtc_config *pipe_config = NULL;
10895
10896 intel_modeset_affected_pipes(crtc, modeset_pipes,
10897 prepare_pipes, disable_pipes);
10898
10899 if ((*modeset_pipes) == 0)
10900 goto out;
10901
10902 /*
10903 * Note this needs changes when we start tracking multiple modes
10904 * and crtcs. At that point we'll need to compute the whole config
10905 * (i.e. one pipe_config for each crtc) rather than just the one
10906 * for this crtc.
10907 */
10908 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
10909 if (IS_ERR(pipe_config)) {
10910 goto out;
10911 }
10912 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
10913 "[modeset]");
Jesse Barnes7f271262014-11-05 14:26:06 -080010914
10915out:
10916 return pipe_config;
10917}
10918
Daniel Vetterf30da182013-04-11 20:22:50 +020010919static int __intel_set_mode(struct drm_crtc *crtc,
10920 struct drm_display_mode *mode,
Jesse Barnes7f271262014-11-05 14:26:06 -080010921 int x, int y, struct drm_framebuffer *fb,
10922 struct intel_crtc_config *pipe_config,
10923 unsigned modeset_pipes,
10924 unsigned prepare_pipes,
10925 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020010926{
10927 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030010928 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010929 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020010930 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010931 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020010932
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030010933 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010934 if (!saved_mode)
10935 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020010936
Tim Gardner3ac18232012-12-07 07:54:26 -070010937 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020010938
Ville Syrjäläb9950a12014-11-21 21:00:36 +020010939 if (modeset_pipes)
10940 to_intel_crtc(crtc)->new_config = pipe_config;
10941
Jesse Barnes30a970c2013-11-04 13:48:12 -080010942 /*
10943 * See if the config requires any additional preparation, e.g.
10944 * to adjust global state with pipes off. We need to do this
10945 * here so we can get the modeset_pipe updated config for the new
10946 * mode set on this crtc. For other crtcs we need to use the
10947 * adjusted_mode bits in the crtc directly.
10948 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020010949 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020010950 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080010951
Ville Syrjäläc164f832013-11-05 22:34:12 +020010952 /* may have added more to prepare_pipes than we should */
10953 prepare_pipes &= ~disable_pipes;
10954 }
10955
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020010956 if (dev_priv->display.crtc_compute_clock) {
10957 unsigned clear_pipes = modeset_pipes | disable_pipes;
10958
10959 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
10960 if (ret)
10961 goto done;
10962
10963 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
10964 ret = dev_priv->display.crtc_compute_clock(intel_crtc);
10965 if (ret) {
10966 intel_shared_dpll_abort_config(dev_priv);
10967 goto done;
10968 }
10969 }
10970 }
10971
Daniel Vetter460da9162013-03-27 00:44:51 +010010972 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
10973 intel_crtc_disable(&intel_crtc->base);
10974
Daniel Vetterea9d7582012-07-10 10:42:52 +020010975 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
10976 if (intel_crtc->base.enabled)
10977 dev_priv->display.crtc_disable(&intel_crtc->base);
10978 }
Daniel Vettera6778b32012-07-02 09:56:42 +020010979
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010980 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
10981 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f271262014-11-05 14:26:06 -080010982 *
10983 * Note we'll need to fix this up when we start tracking multiple
10984 * pipes; here we assume a single modeset_pipe and only track the
10985 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020010986 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010987 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020010988 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010989 /* mode_set/enable/disable functions rely on a correct pipe
10990 * config. */
10991 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +020010992 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020010993
10994 /*
10995 * Calculate and store various constants which
10996 * are later needed by vblank and swap-completion
10997 * timestamping. They are derived from true hwmode.
10998 */
10999 drm_calc_timestamping_constants(crtc,
11000 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011001 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011002
Daniel Vetterea9d7582012-07-10 10:42:52 +020011003 /* Only after disabling all output pipelines that will be changed can we
11004 * update the the output configuration. */
11005 intel_modeset_update_state(dev, prepare_pipes);
11006
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011007 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011008
Daniel Vettera6778b32012-07-02 09:56:42 +020011009 /* Set up the DPLL and any encoders state that needs to adjust or depend
11010 * on the DPLL.
11011 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011012 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011013 struct drm_plane *primary = intel_crtc->base.primary;
11014 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011015
Gustavo Padovan455a6802014-12-01 15:40:11 -080011016 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11017 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11018 fb, 0, 0,
11019 hdisplay, vdisplay,
11020 x << 16, y << 16,
11021 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011022 }
11023
11024 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011025 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11026 update_scanline_offset(intel_crtc);
11027
Daniel Vetter25c5b262012-07-08 22:08:04 +020011028 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011029 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011030
Daniel Vettera6778b32012-07-02 09:56:42 +020011031 /* FIXME: add subpixel order */
11032done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011033 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -070011034 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011035
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011036 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -070011037 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011038 return ret;
11039}
11040
Jesse Barnes7f271262014-11-05 14:26:06 -080011041static int intel_set_mode_pipes(struct drm_crtc *crtc,
11042 struct drm_display_mode *mode,
11043 int x, int y, struct drm_framebuffer *fb,
11044 struct intel_crtc_config *pipe_config,
11045 unsigned modeset_pipes,
11046 unsigned prepare_pipes,
11047 unsigned disable_pipes)
11048{
11049 int ret;
11050
11051 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11052 prepare_pipes, disable_pipes);
11053
11054 if (ret == 0)
11055 intel_modeset_check_state(crtc->dev);
11056
11057 return ret;
11058}
11059
Damien Lespiaue7457a92013-08-08 22:28:59 +010011060static int intel_set_mode(struct drm_crtc *crtc,
11061 struct drm_display_mode *mode,
11062 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011063{
Jesse Barnes7f271262014-11-05 14:26:06 -080011064 struct intel_crtc_config *pipe_config;
11065 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011066
Jesse Barnes7f271262014-11-05 14:26:06 -080011067 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11068 &modeset_pipes,
11069 &prepare_pipes,
11070 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011071
Jesse Barnes7f271262014-11-05 14:26:06 -080011072 if (IS_ERR(pipe_config))
11073 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011074
Jesse Barnes7f271262014-11-05 14:26:06 -080011075 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11076 modeset_pipes, prepare_pipes,
11077 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011078}
11079
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011080void intel_crtc_restore_mode(struct drm_crtc *crtc)
11081{
Matt Roperf4510a22014-04-01 15:22:40 -070011082 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011083}
11084
Daniel Vetter25c5b262012-07-08 22:08:04 +020011085#undef for_each_intel_crtc_masked
11086
Daniel Vetterd9e55602012-07-04 22:16:09 +020011087static void intel_set_config_free(struct intel_set_config *config)
11088{
11089 if (!config)
11090 return;
11091
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011092 kfree(config->save_connector_encoders);
11093 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011094 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011095 kfree(config);
11096}
11097
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011098static int intel_set_config_save_state(struct drm_device *dev,
11099 struct intel_set_config *config)
11100{
Ville Syrjälä76688512014-01-10 11:28:06 +020011101 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011102 struct drm_encoder *encoder;
11103 struct drm_connector *connector;
11104 int count;
11105
Ville Syrjälä76688512014-01-10 11:28:06 +020011106 config->save_crtc_enabled =
11107 kcalloc(dev->mode_config.num_crtc,
11108 sizeof(bool), GFP_KERNEL);
11109 if (!config->save_crtc_enabled)
11110 return -ENOMEM;
11111
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011112 config->save_encoder_crtcs =
11113 kcalloc(dev->mode_config.num_encoder,
11114 sizeof(struct drm_crtc *), GFP_KERNEL);
11115 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011116 return -ENOMEM;
11117
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011118 config->save_connector_encoders =
11119 kcalloc(dev->mode_config.num_connector,
11120 sizeof(struct drm_encoder *), GFP_KERNEL);
11121 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011122 return -ENOMEM;
11123
11124 /* Copy data. Note that driver private data is not affected.
11125 * Should anything bad happen only the expected state is
11126 * restored, not the drivers personal bookkeeping.
11127 */
11128 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011129 for_each_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011130 config->save_crtc_enabled[count++] = crtc->enabled;
11131 }
11132
11133 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011134 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011135 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011136 }
11137
11138 count = 0;
11139 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011140 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011141 }
11142
11143 return 0;
11144}
11145
11146static void intel_set_config_restore_state(struct drm_device *dev,
11147 struct intel_set_config *config)
11148{
Ville Syrjälä76688512014-01-10 11:28:06 +020011149 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011150 struct intel_encoder *encoder;
11151 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011152 int count;
11153
11154 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011155 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011156 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011157
11158 if (crtc->new_enabled)
11159 crtc->new_config = &crtc->config;
11160 else
11161 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011162 }
11163
11164 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011165 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011166 encoder->new_crtc =
11167 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011168 }
11169
11170 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011171 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11172 connector->new_encoder =
11173 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011174 }
11175}
11176
Imre Deake3de42b2013-05-03 19:44:07 +020011177static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011178is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011179{
11180 int i;
11181
Chris Wilson2e57f472013-07-17 12:14:40 +010011182 if (set->num_connectors == 0)
11183 return false;
11184
11185 if (WARN_ON(set->connectors == NULL))
11186 return false;
11187
11188 for (i = 0; i < set->num_connectors; i++)
11189 if (set->connectors[i]->encoder &&
11190 set->connectors[i]->encoder->crtc == set->crtc &&
11191 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011192 return true;
11193
11194 return false;
11195}
11196
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011197static void
11198intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11199 struct intel_set_config *config)
11200{
11201
11202 /* We should be able to check here if the fb has the same properties
11203 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011204 if (is_crtc_connector_off(set)) {
11205 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011206 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011207 /*
11208 * If we have no fb, we can only flip as long as the crtc is
11209 * active, otherwise we need a full mode set. The crtc may
11210 * be active if we've only disabled the primary plane, or
11211 * in fastboot situations.
11212 */
Matt Roperf4510a22014-04-01 15:22:40 -070011213 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011214 struct intel_crtc *intel_crtc =
11215 to_intel_crtc(set->crtc);
11216
Matt Roper3b150f02014-05-29 08:06:53 -070011217 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011218 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11219 config->fb_changed = true;
11220 } else {
11221 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11222 config->mode_changed = true;
11223 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011224 } else if (set->fb == NULL) {
11225 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011226 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011227 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011228 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011229 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011230 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011231 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011232 }
11233
Daniel Vetter835c5872012-07-10 18:11:08 +020011234 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011235 config->fb_changed = true;
11236
11237 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11238 DRM_DEBUG_KMS("modes are different, full mode set\n");
11239 drm_mode_debug_printmodeline(&set->crtc->mode);
11240 drm_mode_debug_printmodeline(set->mode);
11241 config->mode_changed = true;
11242 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011243
11244 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11245 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011246}
11247
Daniel Vetter2e431052012-07-04 22:42:15 +020011248static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011249intel_modeset_stage_output_state(struct drm_device *dev,
11250 struct drm_mode_set *set,
11251 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011252{
Daniel Vetter9a935852012-07-05 22:34:27 +020011253 struct intel_connector *connector;
11254 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011255 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011256 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011257
Damien Lespiau9abdda72013-02-13 13:29:23 +000011258 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011259 * of connectors. For paranoia, double-check this. */
11260 WARN_ON(!set->fb && (set->num_connectors != 0));
11261 WARN_ON(set->fb && (set->num_connectors == 0));
11262
Daniel Vetter9a935852012-07-05 22:34:27 +020011263 list_for_each_entry(connector, &dev->mode_config.connector_list,
11264 base.head) {
11265 /* Otherwise traverse passed in connector list and get encoders
11266 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011267 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011268 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011269 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011270 break;
11271 }
11272 }
11273
Daniel Vetter9a935852012-07-05 22:34:27 +020011274 /* If we disable the crtc, disable all its connectors. Also, if
11275 * the connector is on the changing crtc but not on the new
11276 * connector list, disable it. */
11277 if ((!set->fb || ro == set->num_connectors) &&
11278 connector->base.encoder &&
11279 connector->base.encoder->crtc == set->crtc) {
11280 connector->new_encoder = NULL;
11281
11282 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11283 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011284 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011285 }
11286
11287
11288 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011289 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011290 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011291 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011292 }
11293 /* connector->new_encoder is now updated for all connectors. */
11294
11295 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020011296 list_for_each_entry(connector, &dev->mode_config.connector_list,
11297 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011298 struct drm_crtc *new_crtc;
11299
Daniel Vetter9a935852012-07-05 22:34:27 +020011300 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011301 continue;
11302
Daniel Vetter9a935852012-07-05 22:34:27 +020011303 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011304
11305 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011306 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011307 new_crtc = set->crtc;
11308 }
11309
11310 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011311 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11312 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011313 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011314 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011315 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011316
11317 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11318 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011319 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011320 new_crtc->base.id);
11321 }
11322
11323 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011324 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011325 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020011326 list_for_each_entry(connector,
11327 &dev->mode_config.connector_list,
11328 base.head) {
11329 if (connector->new_encoder == encoder) {
11330 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011331 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011332 }
11333 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011334
11335 if (num_connectors == 0)
11336 encoder->new_crtc = NULL;
11337 else if (num_connectors > 1)
11338 return -EINVAL;
11339
Daniel Vetter9a935852012-07-05 22:34:27 +020011340 /* Only now check for crtc changes so we don't miss encoders
11341 * that will be disabled. */
11342 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020011343 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011344 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011345 }
11346 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011347 /* Now we've also updated encoder->new_crtc for all encoders. */
Dave Airlie0e32b392014-05-02 14:02:48 +100011348 list_for_each_entry(connector, &dev->mode_config.connector_list,
11349 base.head) {
11350 if (connector->new_encoder)
11351 if (connector->new_encoder != connector->encoder)
11352 connector->encoder = connector->new_encoder;
11353 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011354 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011355 crtc->new_enabled = false;
11356
Damien Lespiaub2784e12014-08-05 11:29:37 +010011357 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011358 if (encoder->new_crtc == crtc) {
11359 crtc->new_enabled = true;
11360 break;
11361 }
11362 }
11363
11364 if (crtc->new_enabled != crtc->base.enabled) {
11365 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
11366 crtc->new_enabled ? "en" : "dis");
11367 config->mode_changed = true;
11368 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011369
11370 if (crtc->new_enabled)
11371 crtc->new_config = &crtc->config;
11372 else
11373 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011374 }
11375
Daniel Vetter2e431052012-07-04 22:42:15 +020011376 return 0;
11377}
11378
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011379static void disable_crtc_nofb(struct intel_crtc *crtc)
11380{
11381 struct drm_device *dev = crtc->base.dev;
11382 struct intel_encoder *encoder;
11383 struct intel_connector *connector;
11384
11385 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11386 pipe_name(crtc->pipe));
11387
11388 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
11389 if (connector->new_encoder &&
11390 connector->new_encoder->new_crtc == crtc)
11391 connector->new_encoder = NULL;
11392 }
11393
Damien Lespiaub2784e12014-08-05 11:29:37 +010011394 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011395 if (encoder->new_crtc == crtc)
11396 encoder->new_crtc = NULL;
11397 }
11398
11399 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011400 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011401}
11402
Daniel Vetter2e431052012-07-04 22:42:15 +020011403static int intel_crtc_set_config(struct drm_mode_set *set)
11404{
11405 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011406 struct drm_mode_set save_set;
11407 struct intel_set_config *config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011408 struct intel_crtc_config *pipe_config;
11409 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011410 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011411
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011412 BUG_ON(!set);
11413 BUG_ON(!set->crtc);
11414 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011415
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011416 /* Enforce sane interface api - has been abused by the fb helper. */
11417 BUG_ON(!set->mode && set->fb);
11418 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011419
Daniel Vetter2e431052012-07-04 22:42:15 +020011420 if (set->fb) {
11421 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11422 set->crtc->base.id, set->fb->base.id,
11423 (int)set->num_connectors, set->x, set->y);
11424 } else {
11425 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011426 }
11427
11428 dev = set->crtc->dev;
11429
11430 ret = -ENOMEM;
11431 config = kzalloc(sizeof(*config), GFP_KERNEL);
11432 if (!config)
11433 goto out_config;
11434
11435 ret = intel_set_config_save_state(dev, config);
11436 if (ret)
11437 goto out_config;
11438
11439 save_set.crtc = set->crtc;
11440 save_set.mode = &set->crtc->mode;
11441 save_set.x = set->crtc->x;
11442 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011443 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011444
11445 /* Compute whether we need a full modeset, only an fb base update or no
11446 * change at all. In the future we might also check whether only the
11447 * mode changed, e.g. for LVDS where we only change the panel fitter in
11448 * such cases. */
11449 intel_set_config_compute_mode_changes(set, config);
11450
Daniel Vetter9a935852012-07-05 22:34:27 +020011451 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011452 if (ret)
11453 goto fail;
11454
Jesse Barnes50f52752014-11-07 13:11:00 -080011455 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11456 set->fb,
11457 &modeset_pipes,
11458 &prepare_pipes,
11459 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011460 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011461 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011462 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011463 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011464 if (pipe_config->has_audio !=
Jesse Barnes20664592014-11-05 14:26:09 -080011465 to_intel_crtc(set->crtc)->config.has_audio)
11466 config->mode_changed = true;
11467
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011468 /*
11469 * Note we have an issue here with infoframes: current code
11470 * only updates them on the full mode set path per hw
11471 * requirements. So here we should be checking for any
11472 * required changes and forcing a mode set.
11473 */
Jesse Barnes20664592014-11-05 14:26:09 -080011474 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011475
11476 /* set_mode will free it in the mode_changed case */
11477 if (!config->mode_changed)
11478 kfree(pipe_config);
11479
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011480 intel_update_pipe_size(to_intel_crtc(set->crtc));
11481
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011482 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011483 ret = intel_set_mode_pipes(set->crtc, set->mode,
11484 set->x, set->y, set->fb, pipe_config,
11485 modeset_pipes, prepare_pipes,
11486 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011487 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011488 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011489 struct drm_plane *primary = set->crtc->primary;
11490 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011491
Gustavo Padovan455a6802014-12-01 15:40:11 -080011492 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11493 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11494 0, 0, hdisplay, vdisplay,
11495 set->x << 16, set->y << 16,
11496 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011497
11498 /*
11499 * We need to make sure the primary plane is re-enabled if it
11500 * has previously been turned off.
11501 */
11502 if (!intel_crtc->primary_enabled && ret == 0) {
11503 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011504 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011505 }
11506
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011507 /*
11508 * In the fastboot case this may be our only check of the
11509 * state after boot. It would be better to only do it on
11510 * the first update, but we don't have a nice way of doing that
11511 * (and really, set_config isn't used much for high freq page
11512 * flipping, so increasing its cost here shouldn't be a big
11513 * deal).
11514 */
Jani Nikulad330a952014-01-21 11:24:25 +020011515 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011516 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011517 }
11518
Chris Wilson2d05eae2013-05-03 17:36:25 +010011519 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011520 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11521 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011522fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011523 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011524
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011525 /*
11526 * HACK: if the pipe was on, but we didn't have a framebuffer,
11527 * force the pipe off to avoid oopsing in the modeset code
11528 * due to fb==NULL. This should only happen during boot since
11529 * we don't yet reconstruct the FB from the hardware state.
11530 */
11531 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11532 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11533
Chris Wilson2d05eae2013-05-03 17:36:25 +010011534 /* Try to restore the config */
11535 if (config->mode_changed &&
11536 intel_set_mode(save_set.crtc, save_set.mode,
11537 save_set.x, save_set.y, save_set.fb))
11538 DRM_ERROR("failed to restore config after modeset failure\n");
11539 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011540
Daniel Vetterd9e55602012-07-04 22:16:09 +020011541out_config:
11542 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011543 return ret;
11544}
11545
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011546static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011547 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011548 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011549 .destroy = intel_crtc_destroy,
11550 .page_flip = intel_crtc_page_flip,
11551};
11552
Daniel Vetter53589012013-06-05 13:34:16 +020011553static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11554 struct intel_shared_dpll *pll,
11555 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011556{
Daniel Vetter53589012013-06-05 13:34:16 +020011557 uint32_t val;
11558
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011559 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011560 return false;
11561
Daniel Vetter53589012013-06-05 13:34:16 +020011562 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011563 hw_state->dpll = val;
11564 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11565 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011566
11567 return val & DPLL_VCO_ENABLE;
11568}
11569
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011570static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11571 struct intel_shared_dpll *pll)
11572{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011573 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11574 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011575}
11576
Daniel Vettere7b903d2013-06-05 13:34:14 +020011577static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11578 struct intel_shared_dpll *pll)
11579{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011580 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011581 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011582
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011583 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011584
11585 /* Wait for the clocks to stabilize. */
11586 POSTING_READ(PCH_DPLL(pll->id));
11587 udelay(150);
11588
11589 /* The pixel multiplier can only be updated once the
11590 * DPLL is enabled and the clocks are stable.
11591 *
11592 * So write it again.
11593 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011594 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011595 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011596 udelay(200);
11597}
11598
11599static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11600 struct intel_shared_dpll *pll)
11601{
11602 struct drm_device *dev = dev_priv->dev;
11603 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011604
11605 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011606 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011607 if (intel_crtc_to_shared_dpll(crtc) == pll)
11608 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11609 }
11610
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011611 I915_WRITE(PCH_DPLL(pll->id), 0);
11612 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011613 udelay(200);
11614}
11615
Daniel Vetter46edb022013-06-05 13:34:12 +020011616static char *ibx_pch_dpll_names[] = {
11617 "PCH DPLL A",
11618 "PCH DPLL B",
11619};
11620
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011621static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011622{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011623 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011624 int i;
11625
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011626 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011627
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011628 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011629 dev_priv->shared_dplls[i].id = i;
11630 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011631 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011632 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11633 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011634 dev_priv->shared_dplls[i].get_hw_state =
11635 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011636 }
11637}
11638
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011639static void intel_shared_dpll_init(struct drm_device *dev)
11640{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011641 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011642
Daniel Vetter9cd86932014-06-25 22:01:57 +030011643 if (HAS_DDI(dev))
11644 intel_ddi_pll_init(dev);
11645 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011646 ibx_pch_dpll_init(dev);
11647 else
11648 dev_priv->num_shared_dpll = 0;
11649
11650 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011651}
11652
Matt Roper6beb8c232014-12-01 15:40:14 -080011653/**
11654 * intel_prepare_plane_fb - Prepare fb for usage on plane
11655 * @plane: drm plane to prepare for
11656 * @fb: framebuffer to prepare for presentation
11657 *
11658 * Prepares a framebuffer for usage on a display plane. Generally this
11659 * involves pinning the underlying object and updating the frontbuffer tracking
11660 * bits. Some older platforms need special physical address handling for
11661 * cursor planes.
11662 *
11663 * Returns 0 on success, negative error code on failure.
11664 */
11665int
11666intel_prepare_plane_fb(struct drm_plane *plane,
11667 struct drm_framebuffer *fb)
11668{
11669 struct drm_device *dev = plane->dev;
11670 struct intel_plane *intel_plane = to_intel_plane(plane);
11671 enum pipe pipe = intel_plane->pipe;
11672 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11673 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11674 unsigned frontbuffer_bits = 0;
11675 int ret = 0;
11676
11677 if (WARN_ON(fb == plane->fb || !obj))
11678 return 0;
11679
11680 switch (plane->type) {
11681 case DRM_PLANE_TYPE_PRIMARY:
11682 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11683 break;
11684 case DRM_PLANE_TYPE_CURSOR:
11685 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11686 break;
11687 case DRM_PLANE_TYPE_OVERLAY:
11688 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11689 break;
11690 }
11691
11692 mutex_lock(&dev->struct_mutex);
11693
11694 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11695 INTEL_INFO(dev)->cursor_needs_physical) {
11696 int align = IS_I830(dev) ? 16 * 1024 : 256;
11697 ret = i915_gem_object_attach_phys(obj, align);
11698 if (ret)
11699 DRM_DEBUG_KMS("failed to attach phys object\n");
11700 } else {
11701 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
11702 }
11703
11704 if (ret == 0)
11705 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
11706
11707 mutex_unlock(&dev->struct_mutex);
11708
11709 return ret;
11710}
11711
Matt Roper38f3ce32014-12-02 07:45:25 -080011712/**
11713 * intel_cleanup_plane_fb - Cleans up an fb after plane use
11714 * @plane: drm plane to clean up for
11715 * @fb: old framebuffer that was on plane
11716 *
11717 * Cleans up a framebuffer that has just been removed from a plane.
11718 */
11719void
11720intel_cleanup_plane_fb(struct drm_plane *plane,
11721 struct drm_framebuffer *fb)
11722{
11723 struct drm_device *dev = plane->dev;
11724 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11725
11726 if (WARN_ON(!obj))
11727 return;
11728
11729 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
11730 !INTEL_INFO(dev)->cursor_needs_physical) {
11731 mutex_lock(&dev->struct_mutex);
11732 intel_unpin_fb_obj(obj);
11733 mutex_unlock(&dev->struct_mutex);
11734 }
11735}
11736
Matt Roper465c1202014-05-29 08:06:54 -070011737static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011738intel_check_primary_plane(struct drm_plane *plane,
11739 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070011740{
Matt Roper32b7eee2014-12-24 07:59:06 -080011741 struct drm_device *dev = plane->dev;
11742 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080011743 struct drm_crtc *crtc = state->base.crtc;
Matt Roper32b7eee2014-12-24 07:59:06 -080011744 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11745 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080011746 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011747 struct drm_rect *dest = &state->dst;
11748 struct drm_rect *src = &state->src;
11749 const struct drm_rect *clip = &state->clip;
Matt Roperc59cb172014-12-01 15:40:16 -080011750 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011751
Matt Roperc59cb172014-12-01 15:40:16 -080011752 ret = drm_plane_helper_check_update(plane, crtc, fb,
11753 src, dest, clip,
11754 DRM_PLANE_HELPER_NO_SCALING,
11755 DRM_PLANE_HELPER_NO_SCALING,
11756 false, true, &state->visible);
11757 if (ret)
11758 return ret;
11759
Matt Roper32b7eee2014-12-24 07:59:06 -080011760 if (intel_crtc->active) {
11761 intel_crtc->atomic.wait_for_flips = true;
11762
11763 /*
11764 * FBC does not work on some platforms for rotated
11765 * planes, so disable it when rotation is not 0 and
11766 * update it when rotation is set back to 0.
11767 *
11768 * FIXME: This is redundant with the fbc update done in
11769 * the primary plane enable function except that that
11770 * one is done too late. We eventually need to unify
11771 * this.
11772 */
11773 if (intel_crtc->primary_enabled &&
11774 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
11775 dev_priv->fbc.plane == intel_crtc->plane &&
11776 intel_plane->rotation != BIT(DRM_ROTATE_0)) {
11777 intel_crtc->atomic.disable_fbc = true;
11778 }
11779
11780 if (state->visible) {
11781 /*
11782 * BDW signals flip done immediately if the plane
11783 * is disabled, even if the plane enable is already
11784 * armed to occur at the next vblank :(
11785 */
11786 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
11787 intel_crtc->atomic.wait_vblank = true;
11788 }
11789
11790 intel_crtc->atomic.fb_bits |=
11791 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
11792
11793 intel_crtc->atomic.update_fbc = true;
Matt Roperc59cb172014-12-01 15:40:16 -080011794 }
11795
11796 return 0;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011797}
11798
Gustavo Padovan14af2932014-10-24 14:51:31 +010011799static void
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011800intel_commit_primary_plane(struct drm_plane *plane,
11801 struct intel_plane_state *state)
11802{
Matt Roper2b875c22014-12-01 15:40:13 -080011803 struct drm_crtc *crtc = state->base.crtc;
11804 struct drm_framebuffer *fb = state->base.fb;
11805 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053011806 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper465c1202014-05-29 08:06:54 -070011807 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -070011808 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Sonika Jindalce54d852014-08-21 11:44:39 +053011809 struct intel_plane *intel_plane = to_intel_plane(plane);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011810 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080011811
11812 plane->fb = fb;
Matt Roper9dc806f2014-11-17 18:10:38 -080011813 crtc->x = src->x1 >> 16;
11814 crtc->y = src->y1 >> 16;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011815
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011816 intel_plane->crtc_x = state->orig_dst.x1;
11817 intel_plane->crtc_y = state->orig_dst.y1;
11818 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
11819 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
11820 intel_plane->src_x = state->orig_src.x1;
11821 intel_plane->src_y = state->orig_src.y1;
11822 intel_plane->src_w = drm_rect_width(&state->orig_src);
11823 intel_plane->src_h = drm_rect_height(&state->orig_src);
Sonika Jindalce54d852014-08-21 11:44:39 +053011824 intel_plane->obj = obj;
Matt Roper465c1202014-05-29 08:06:54 -070011825
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011826 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011827 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011828 /* FIXME: kill this fastboot hack */
11829 intel_update_pipe_size(intel_crtc);
11830
11831 intel_crtc->primary_enabled = true;
11832
11833 dev_priv->display.update_primary_plane(crtc, plane->fb,
11834 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011835 } else {
11836 /*
11837 * If clipping results in a non-visible primary plane,
11838 * we'll disable the primary plane. Note that this is
11839 * a bit different than what happens if userspace
11840 * explicitly disables the plane by passing fb=0
11841 * because plane->fb still gets set and pinned.
11842 */
11843 intel_disable_primary_hw_plane(plane, crtc);
11844 }
Matt Roper32b7eee2014-12-24 07:59:06 -080011845 }
11846}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011847
Matt Roper32b7eee2014-12-24 07:59:06 -080011848static void intel_begin_crtc_commit(struct drm_crtc *crtc)
11849{
11850 struct drm_device *dev = crtc->dev;
11851 struct drm_i915_private *dev_priv = dev->dev_private;
11852 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011853
Matt Roper32b7eee2014-12-24 07:59:06 -080011854 if (intel_crtc->atomic.wait_for_flips)
11855 intel_crtc_wait_for_pending_flips(crtc);
11856
11857 if (intel_crtc->atomic.disable_fbc)
11858 intel_fbc_disable(dev);
11859
11860 if (intel_crtc->atomic.pre_disable_primary)
11861 intel_pre_disable_primary(crtc);
11862
11863 if (intel_crtc->atomic.update_wm)
11864 intel_update_watermarks(crtc);
11865
11866 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080011867
11868 /* Perform vblank evasion around commit operation */
11869 if (intel_crtc->active)
11870 intel_crtc->atomic.evade =
11871 intel_pipe_update_start(intel_crtc,
11872 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080011873}
11874
11875static void intel_finish_crtc_commit(struct drm_crtc *crtc)
11876{
11877 struct drm_device *dev = crtc->dev;
11878 struct drm_i915_private *dev_priv = dev->dev_private;
11879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11880 struct drm_plane *p;
11881
Matt Roperc34c9ee2014-12-23 10:41:50 -080011882 if (intel_crtc->atomic.evade)
11883 intel_pipe_update_end(intel_crtc,
11884 intel_crtc->atomic.start_vbl_count);
11885
Matt Roper32b7eee2014-12-24 07:59:06 -080011886 intel_runtime_pm_put(dev_priv);
11887
11888 if (intel_crtc->atomic.wait_vblank)
11889 intel_wait_for_vblank(dev, intel_crtc->pipe);
11890
11891 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
11892
11893 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011894 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020011895 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030011896 mutex_unlock(&dev->struct_mutex);
11897 }
Matt Roper32b7eee2014-12-24 07:59:06 -080011898
11899 if (intel_crtc->atomic.post_enable_primary)
11900 intel_post_enable_primary(crtc);
11901
11902 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
11903 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
11904 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
11905 false, false);
11906
11907 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Matt Roper465c1202014-05-29 08:06:54 -070011908}
11909
Matt Roperc59cb172014-12-01 15:40:16 -080011910int
11911intel_update_plane(struct drm_plane *plane, struct drm_crtc *crtc,
11912 struct drm_framebuffer *fb, int crtc_x, int crtc_y,
11913 unsigned int crtc_w, unsigned int crtc_h,
11914 uint32_t src_x, uint32_t src_y,
11915 uint32_t src_w, uint32_t src_h)
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011916{
Matt Roper38f3ce32014-12-02 07:45:25 -080011917 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080011918 struct drm_framebuffer *old_fb = plane->fb;
Matt Roper32b7eee2014-12-24 07:59:06 -080011919 struct intel_plane_state state = {{ 0 }};
Matt Roperc59cb172014-12-01 15:40:16 -080011920 struct intel_plane *intel_plane = to_intel_plane(plane);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011921 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
11922 int ret;
11923
Matt Ropere614c3c2014-12-01 15:40:17 -080011924 state.base.crtc = crtc ? crtc : plane->crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080011925 state.base.fb = fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011926
11927 /* sample coordinates in 16.16 fixed point */
11928 state.src.x1 = src_x;
11929 state.src.x2 = src_x + src_w;
11930 state.src.y1 = src_y;
11931 state.src.y2 = src_y + src_h;
11932
11933 /* integer pixels */
11934 state.dst.x1 = crtc_x;
11935 state.dst.x2 = crtc_x + crtc_w;
11936 state.dst.y1 = crtc_y;
11937 state.dst.y2 = crtc_y + crtc_h;
11938
11939 state.clip.x1 = 0;
11940 state.clip.y1 = 0;
11941 state.clip.x2 = intel_crtc->active ? intel_crtc->config.pipe_src_w : 0;
11942 state.clip.y2 = intel_crtc->active ? intel_crtc->config.pipe_src_h : 0;
11943
11944 state.orig_src = state.src;
11945 state.orig_dst = state.dst;
11946
Matt Roperc59cb172014-12-01 15:40:16 -080011947 ret = intel_plane->check_plane(plane, &state);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011948 if (ret)
11949 return ret;
11950
Matt Roper6beb8c232014-12-01 15:40:14 -080011951 if (fb != old_fb && fb) {
11952 ret = intel_prepare_plane_fb(plane, fb);
11953 if (ret)
11954 return ret;
11955 }
Gustavo Padovan14af2932014-10-24 14:51:31 +010011956
Matt Roper32b7eee2014-12-24 07:59:06 -080011957 if (!state.base.fb) {
11958 unsigned fb_bits = 0;
11959
11960 switch (plane->type) {
11961 case DRM_PLANE_TYPE_PRIMARY:
11962 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
11963 break;
11964 case DRM_PLANE_TYPE_CURSOR:
11965 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
11966 break;
11967 case DRM_PLANE_TYPE_OVERLAY:
11968 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
11969 break;
11970 }
11971
11972 /*
11973 * 'prepare' is never called when plane is being disabled, so
11974 * we need to handle frontbuffer tracking here
11975 */
11976 mutex_lock(&dev->struct_mutex);
11977 i915_gem_track_fb(intel_fb_obj(plane->fb), NULL, fb_bits);
11978 mutex_unlock(&dev->struct_mutex);
11979 }
11980
11981 intel_begin_crtc_commit(crtc);
Matt Roperc59cb172014-12-01 15:40:16 -080011982 intel_plane->commit_plane(plane, &state);
Matt Roper32b7eee2014-12-24 07:59:06 -080011983 intel_finish_crtc_commit(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011984
Matt Roper38f3ce32014-12-02 07:45:25 -080011985 if (fb != old_fb && old_fb) {
11986 if (intel_crtc->active)
11987 intel_wait_for_vblank(dev, intel_crtc->pipe);
11988 intel_cleanup_plane_fb(plane, old_fb);
11989 }
11990
Matt Roperc59cb172014-12-01 15:40:16 -080011991 plane->fb = fb;
11992
Gustavo Padovan3c692a42014-09-05 17:04:49 -030011993 return 0;
11994}
11995
Matt Ropercf4c7c12014-12-04 10:27:42 -080011996/**
11997 * intel_disable_plane - disable a plane
11998 * @plane: plane to disable
11999 *
12000 * General disable handler for all plane types.
12001 */
12002int
12003intel_disable_plane(struct drm_plane *plane)
12004{
12005 if (!plane->fb)
12006 return 0;
12007
12008 if (WARN_ON(!plane->crtc))
12009 return -EINVAL;
12010
12011 return plane->funcs->update_plane(plane, plane->crtc, NULL,
12012 0, 0, 0, 0, 0, 0, 0, 0);
12013}
12014
Matt Roper4a3b8762014-12-23 10:41:51 -080012015/**
12016 * intel_plane_destroy - destroy a plane
12017 * @plane: plane to destroy
12018 *
12019 * Common destruction function for all types of planes (primary, cursor,
12020 * sprite).
12021 */
12022void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012023{
12024 struct intel_plane *intel_plane = to_intel_plane(plane);
12025 drm_plane_cleanup(plane);
12026 kfree(intel_plane);
12027}
12028
12029static const struct drm_plane_funcs intel_primary_plane_funcs = {
Matt Roperc59cb172014-12-01 15:40:16 -080012030 .update_plane = intel_update_plane,
Matt Ropercf4c7c12014-12-04 10:27:42 -080012031 .disable_plane = intel_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070012032 .destroy = intel_plane_destroy,
Sonika Jindal48404c12014-08-22 14:06:04 +053012033 .set_property = intel_plane_set_property
Matt Roper465c1202014-05-29 08:06:54 -070012034};
12035
12036static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12037 int pipe)
12038{
12039 struct intel_plane *primary;
12040 const uint32_t *intel_primary_formats;
12041 int num_formats;
12042
12043 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12044 if (primary == NULL)
12045 return NULL;
12046
12047 primary->can_scale = false;
12048 primary->max_downscale = 1;
12049 primary->pipe = pipe;
12050 primary->plane = pipe;
Sonika Jindal48404c12014-08-22 14:06:04 +053012051 primary->rotation = BIT(DRM_ROTATE_0);
Matt Roperc59cb172014-12-01 15:40:16 -080012052 primary->check_plane = intel_check_primary_plane;
12053 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070012054 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12055 primary->plane = !pipe;
12056
12057 if (INTEL_INFO(dev)->gen <= 3) {
12058 intel_primary_formats = intel_primary_formats_gen2;
12059 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12060 } else {
12061 intel_primary_formats = intel_primary_formats_gen4;
12062 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12063 }
12064
12065 drm_universal_plane_init(dev, &primary->base, 0,
12066 &intel_primary_plane_funcs,
12067 intel_primary_formats, num_formats,
12068 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012069
12070 if (INTEL_INFO(dev)->gen >= 4) {
12071 if (!dev->mode_config.rotation_property)
12072 dev->mode_config.rotation_property =
12073 drm_mode_create_rotation_property(dev,
12074 BIT(DRM_ROTATE_0) |
12075 BIT(DRM_ROTATE_180));
12076 if (dev->mode_config.rotation_property)
12077 drm_object_attach_property(&primary->base.base,
12078 dev->mode_config.rotation_property,
12079 primary->rotation);
12080 }
12081
Matt Roper465c1202014-05-29 08:06:54 -070012082 return &primary->base;
12083}
12084
Matt Roper3d7d6512014-06-10 08:28:13 -070012085static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012086intel_check_cursor_plane(struct drm_plane *plane,
12087 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012088{
Matt Roper2b875c22014-12-01 15:40:13 -080012089 struct drm_crtc *crtc = state->base.crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012090 struct drm_device *dev = crtc->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012091 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012092 struct drm_rect *dest = &state->dst;
12093 struct drm_rect *src = &state->src;
12094 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012095 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roper32b7eee2014-12-24 07:59:06 -080012096 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012097 int crtc_w, crtc_h;
12098 unsigned stride;
12099 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012100
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012101 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012102 src, dest, clip,
12103 DRM_PLANE_HELPER_NO_SCALING,
12104 DRM_PLANE_HELPER_NO_SCALING,
12105 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012106 if (ret)
12107 return ret;
12108
12109
12110 /* if we want to turn off the cursor ignore width and height */
12111 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012112 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012113
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012114 /* Check for which cursor types we support */
12115 crtc_w = drm_rect_width(&state->orig_dst);
12116 crtc_h = drm_rect_height(&state->orig_dst);
12117 if (!cursor_size_ok(dev, crtc_w, crtc_h)) {
12118 DRM_DEBUG("Cursor dimension not supported\n");
12119 return -EINVAL;
12120 }
12121
12122 stride = roundup_pow_of_two(crtc_w) * 4;
12123 if (obj->base.size < stride * crtc_h) {
12124 DRM_DEBUG_KMS("buffer is too small\n");
12125 return -ENOMEM;
12126 }
12127
Gustavo Padovane391ea82014-09-24 14:20:25 -030012128 if (fb == crtc->cursor->fb)
12129 return 0;
12130
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012131 /* we only need to pin inside GTT if cursor is non-phy */
12132 mutex_lock(&dev->struct_mutex);
12133 if (!INTEL_INFO(dev)->cursor_needs_physical && obj->tiling_mode) {
12134 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12135 ret = -EINVAL;
12136 }
12137 mutex_unlock(&dev->struct_mutex);
12138
Matt Roper32b7eee2014-12-24 07:59:06 -080012139finish:
12140 if (intel_crtc->active) {
12141 if (intel_crtc->cursor_width !=
12142 drm_rect_width(&state->orig_dst))
12143 intel_crtc->atomic.update_wm = true;
12144
12145 intel_crtc->atomic.fb_bits |=
12146 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12147 }
12148
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012149 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012150}
12151
Matt Roperf4a2cf22014-12-01 15:40:12 -080012152static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012153intel_commit_cursor_plane(struct drm_plane *plane,
12154 struct intel_plane_state *state)
12155{
Matt Roper2b875c22014-12-01 15:40:13 -080012156 struct drm_crtc *crtc = state->base.crtc;
Gustavo Padovana912f122014-12-01 15:40:10 -080012157 struct drm_device *dev = crtc->dev;
Matt Roper3d7d6512014-06-10 08:28:13 -070012158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012159 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -080012160 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012161 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012162
Matt Roper2b875c22014-12-01 15:40:13 -080012163 plane->fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012164 crtc->cursor_x = state->orig_dst.x1;
12165 crtc->cursor_y = state->orig_dst.y1;
Sonika Jindala919db92014-10-23 07:41:33 -070012166
12167 intel_plane->crtc_x = state->orig_dst.x1;
12168 intel_plane->crtc_y = state->orig_dst.y1;
12169 intel_plane->crtc_w = drm_rect_width(&state->orig_dst);
12170 intel_plane->crtc_h = drm_rect_height(&state->orig_dst);
12171 intel_plane->src_x = state->orig_src.x1;
12172 intel_plane->src_y = state->orig_src.y1;
12173 intel_plane->src_w = drm_rect_width(&state->orig_src);
12174 intel_plane->src_h = drm_rect_height(&state->orig_src);
12175 intel_plane->obj = obj;
12176
Gustavo Padovana912f122014-12-01 15:40:10 -080012177 if (intel_crtc->cursor_bo == obj)
12178 goto update;
12179
Matt Roperf4a2cf22014-12-01 15:40:12 -080012180 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012181 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012182 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012183 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012184 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012185 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012186
Gustavo Padovana912f122014-12-01 15:40:10 -080012187 intel_crtc->cursor_addr = addr;
12188 intel_crtc->cursor_bo = obj;
12189update:
Gustavo Padovana912f122014-12-01 15:40:10 -080012190 intel_crtc->cursor_width = drm_rect_width(&state->orig_dst);
12191 intel_crtc->cursor_height = drm_rect_height(&state->orig_dst);
12192
Matt Roper32b7eee2014-12-24 07:59:06 -080012193 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012194 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012195}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012196
Matt Roper3d7d6512014-06-10 08:28:13 -070012197static const struct drm_plane_funcs intel_cursor_plane_funcs = {
Matt Roperc59cb172014-12-01 15:40:16 -080012198 .update_plane = intel_update_plane,
Matt Ropercf4c7c12014-12-04 10:27:42 -080012199 .disable_plane = intel_disable_plane,
Matt Roper3d7d6512014-06-10 08:28:13 -070012200 .destroy = intel_plane_destroy,
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012201 .set_property = intel_plane_set_property,
Matt Roper3d7d6512014-06-10 08:28:13 -070012202};
12203
12204static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12205 int pipe)
12206{
12207 struct intel_plane *cursor;
12208
12209 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12210 if (cursor == NULL)
12211 return NULL;
12212
12213 cursor->can_scale = false;
12214 cursor->max_downscale = 1;
12215 cursor->pipe = pipe;
12216 cursor->plane = pipe;
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012217 cursor->rotation = BIT(DRM_ROTATE_0);
Matt Roperc59cb172014-12-01 15:40:16 -080012218 cursor->check_plane = intel_check_cursor_plane;
12219 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012220
12221 drm_universal_plane_init(dev, &cursor->base, 0,
12222 &intel_cursor_plane_funcs,
12223 intel_cursor_formats,
12224 ARRAY_SIZE(intel_cursor_formats),
12225 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012226
12227 if (INTEL_INFO(dev)->gen >= 4) {
12228 if (!dev->mode_config.rotation_property)
12229 dev->mode_config.rotation_property =
12230 drm_mode_create_rotation_property(dev,
12231 BIT(DRM_ROTATE_0) |
12232 BIT(DRM_ROTATE_180));
12233 if (dev->mode_config.rotation_property)
12234 drm_object_attach_property(&cursor->base.base,
12235 dev->mode_config.rotation_property,
12236 cursor->rotation);
12237 }
12238
Matt Roper3d7d6512014-06-10 08:28:13 -070012239 return &cursor->base;
12240}
12241
Hannes Ederb358d0a2008-12-18 21:18:47 +010012242static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012243{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012244 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012245 struct intel_crtc *intel_crtc;
Matt Roper3d7d6512014-06-10 08:28:13 -070012246 struct drm_plane *primary = NULL;
12247 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012248 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012249
Daniel Vetter955382f2013-09-19 14:05:45 +020012250 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012251 if (intel_crtc == NULL)
12252 return;
12253
Matt Roper465c1202014-05-29 08:06:54 -070012254 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012255 if (!primary)
12256 goto fail;
12257
12258 cursor = intel_cursor_plane_create(dev, pipe);
12259 if (!cursor)
12260 goto fail;
12261
Matt Roper465c1202014-05-29 08:06:54 -070012262 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012263 cursor, &intel_crtc_funcs);
12264 if (ret)
12265 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012266
12267 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012268 for (i = 0; i < 256; i++) {
12269 intel_crtc->lut_r[i] = i;
12270 intel_crtc->lut_g[i] = i;
12271 intel_crtc->lut_b[i] = i;
12272 }
12273
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012274 /*
12275 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012276 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012277 */
Jesse Barnes80824002009-09-10 15:28:06 -070012278 intel_crtc->pipe = pipe;
12279 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012280 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012281 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012282 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012283 }
12284
Chris Wilson4b0e3332014-05-30 16:35:26 +030012285 intel_crtc->cursor_base = ~0;
12286 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012287 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012288
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012289 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12290 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12291 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12292 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12293
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012294 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12295
Jesse Barnes79e53942008-11-07 14:24:08 -080012296 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012297
12298 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012299 return;
12300
12301fail:
12302 if (primary)
12303 drm_plane_cleanup(primary);
12304 if (cursor)
12305 drm_plane_cleanup(cursor);
12306 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012307}
12308
Jesse Barnes752aa882013-10-31 18:55:49 +020012309enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12310{
12311 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012312 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012313
Rob Clark51fd3712013-11-19 12:10:12 -050012314 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012315
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012316 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012317 return INVALID_PIPE;
12318
12319 return to_intel_crtc(encoder->crtc)->pipe;
12320}
12321
Carl Worth08d7b3d2009-04-29 14:43:54 -070012322int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012323 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012324{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012325 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012326 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012327 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012328
Daniel Vetter1cff8f62012-04-24 09:55:08 +020012329 if (!drm_core_check_feature(dev, DRIVER_MODESET))
12330 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012331
Rob Clark7707e652014-07-17 23:30:04 -040012332 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012333
Rob Clark7707e652014-07-17 23:30:04 -040012334 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012335 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012336 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012337 }
12338
Rob Clark7707e652014-07-17 23:30:04 -040012339 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012340 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012341
Daniel Vetterc05422d2009-08-11 16:05:30 +020012342 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012343}
12344
Daniel Vetter66a92782012-07-12 20:08:18 +020012345static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012346{
Daniel Vetter66a92782012-07-12 20:08:18 +020012347 struct drm_device *dev = encoder->base.dev;
12348 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012349 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012350 int entry = 0;
12351
Damien Lespiaub2784e12014-08-05 11:29:37 +010012352 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012353 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012354 index_mask |= (1 << entry);
12355
Jesse Barnes79e53942008-11-07 14:24:08 -080012356 entry++;
12357 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012358
Jesse Barnes79e53942008-11-07 14:24:08 -080012359 return index_mask;
12360}
12361
Chris Wilson4d302442010-12-14 19:21:29 +000012362static bool has_edp_a(struct drm_device *dev)
12363{
12364 struct drm_i915_private *dev_priv = dev->dev_private;
12365
12366 if (!IS_MOBILE(dev))
12367 return false;
12368
12369 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12370 return false;
12371
Damien Lespiaue3589902014-02-07 19:12:50 +000012372 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012373 return false;
12374
12375 return true;
12376}
12377
Jesse Barnes84b4e042014-06-25 08:24:29 -070012378static bool intel_crt_present(struct drm_device *dev)
12379{
12380 struct drm_i915_private *dev_priv = dev->dev_private;
12381
Damien Lespiau884497e2013-12-03 13:56:23 +000012382 if (INTEL_INFO(dev)->gen >= 9)
12383 return false;
12384
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012385 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012386 return false;
12387
12388 if (IS_CHERRYVIEW(dev))
12389 return false;
12390
12391 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12392 return false;
12393
12394 return true;
12395}
12396
Jesse Barnes79e53942008-11-07 14:24:08 -080012397static void intel_setup_outputs(struct drm_device *dev)
12398{
Eric Anholt725e30a2009-01-22 13:01:02 -080012399 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012400 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012401 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012402
Daniel Vetterc9093352013-06-06 22:22:47 +020012403 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012404
Jesse Barnes84b4e042014-06-25 08:24:29 -070012405 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012406 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012407
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012408 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012409 int found;
12410
12411 /* Haswell uses DDI functions to detect digital outputs */
12412 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
12413 /* DDI A only supports eDP */
12414 if (found)
12415 intel_ddi_init(dev, PORT_A);
12416
12417 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12418 * register */
12419 found = I915_READ(SFUSE_STRAP);
12420
12421 if (found & SFUSE_STRAP_DDIB_DETECTED)
12422 intel_ddi_init(dev, PORT_B);
12423 if (found & SFUSE_STRAP_DDIC_DETECTED)
12424 intel_ddi_init(dev, PORT_C);
12425 if (found & SFUSE_STRAP_DDID_DETECTED)
12426 intel_ddi_init(dev, PORT_D);
12427 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012428 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012429 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012430
12431 if (has_edp_a(dev))
12432 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012433
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012434 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012435 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012436 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012437 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012438 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012439 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012440 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012441 }
12442
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012443 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012444 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012445
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012446 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012447 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012448
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012449 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012450 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012451
Daniel Vetter270b3042012-10-27 15:52:05 +020012452 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012453 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012454 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012455 /*
12456 * The DP_DETECTED bit is the latched state of the DDC
12457 * SDA pin at boot. However since eDP doesn't require DDC
12458 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12459 * eDP ports may have been muxed to an alternate function.
12460 * Thus we can't rely on the DP_DETECTED bit alone to detect
12461 * eDP ports. Consult the VBT as well as DP_DETECTED to
12462 * detect eDP ports.
12463 */
12464 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED)
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012465 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12466 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012467 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12468 intel_dp_is_edp(dev, PORT_B))
12469 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012470
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012471 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED)
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012472 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12473 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012474 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12475 intel_dp_is_edp(dev, PORT_C))
12476 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012477
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012478 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012479 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012480 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12481 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012482 /* eDP not supported on port D, so don't check VBT */
12483 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12484 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012485 }
12486
Jani Nikula3cfca972013-08-27 15:12:26 +030012487 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012488 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012489 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012490
Paulo Zanonie2debe92013-02-18 19:00:27 -030012491 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012492 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012493 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012494 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12495 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012496 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012497 }
Ma Ling27185ae2009-08-24 13:50:23 +080012498
Imre Deake7281ea2013-05-08 13:14:08 +030012499 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012500 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012501 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012502
12503 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012504
Paulo Zanonie2debe92013-02-18 19:00:27 -030012505 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012506 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012507 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012508 }
Ma Ling27185ae2009-08-24 13:50:23 +080012509
Paulo Zanonie2debe92013-02-18 19:00:27 -030012510 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012511
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012512 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12513 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012514 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012515 }
Imre Deake7281ea2013-05-08 13:14:08 +030012516 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012517 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012518 }
Ma Ling27185ae2009-08-24 13:50:23 +080012519
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012520 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012521 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012522 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012523 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012524 intel_dvo_init(dev);
12525
Zhenyu Wang103a1962009-11-27 11:44:36 +080012526 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012527 intel_tv_init(dev);
12528
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012529 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012530
Damien Lespiaub2784e12014-08-05 11:29:37 +010012531 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012532 encoder->base.possible_crtcs = encoder->crtc_mask;
12533 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012534 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012535 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012536
Paulo Zanonidde86e22012-12-01 12:04:25 -020012537 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012538
12539 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012540}
12541
12542static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12543{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012544 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012545 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012546
Daniel Vetteref2d6332014-02-10 18:00:38 +010012547 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012548 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012549 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012550 drm_gem_object_unreference(&intel_fb->obj->base);
12551 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012552 kfree(intel_fb);
12553}
12554
12555static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012556 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012557 unsigned int *handle)
12558{
12559 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012560 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012561
Chris Wilson05394f32010-11-08 19:18:58 +000012562 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012563}
12564
12565static const struct drm_framebuffer_funcs intel_fb_funcs = {
12566 .destroy = intel_user_framebuffer_destroy,
12567 .create_handle = intel_user_framebuffer_create_handle,
12568};
12569
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012570static int intel_framebuffer_init(struct drm_device *dev,
12571 struct intel_framebuffer *intel_fb,
12572 struct drm_mode_fb_cmd2 *mode_cmd,
12573 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012574{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012575 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012576 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080012577 int ret;
12578
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012579 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12580
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012581 if (obj->tiling_mode == I915_TILING_Y) {
12582 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010012583 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012584 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012585
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012586 if (mode_cmd->pitches[0] & 63) {
12587 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
12588 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012589 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012590 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012591
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012592 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
12593 pitch_limit = 32*1024;
12594 } else if (INTEL_INFO(dev)->gen >= 4) {
12595 if (obj->tiling_mode)
12596 pitch_limit = 16*1024;
12597 else
12598 pitch_limit = 32*1024;
12599 } else if (INTEL_INFO(dev)->gen >= 3) {
12600 if (obj->tiling_mode)
12601 pitch_limit = 8*1024;
12602 else
12603 pitch_limit = 16*1024;
12604 } else
12605 /* XXX DSPC is limited to 4k tiled */
12606 pitch_limit = 8*1024;
12607
12608 if (mode_cmd->pitches[0] > pitch_limit) {
12609 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
12610 obj->tiling_mode ? "tiled" : "linear",
12611 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012612 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012613 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012614
12615 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012616 mode_cmd->pitches[0] != obj->stride) {
12617 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12618 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012619 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012620 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012621
Ville Syrjälä57779d02012-10-31 17:50:14 +020012622 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012623 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012624 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012625 case DRM_FORMAT_RGB565:
12626 case DRM_FORMAT_XRGB8888:
12627 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012628 break;
12629 case DRM_FORMAT_XRGB1555:
12630 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012631 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012632 DRM_DEBUG("unsupported pixel format: %s\n",
12633 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012634 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012635 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012636 break;
12637 case DRM_FORMAT_XBGR8888:
12638 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012639 case DRM_FORMAT_XRGB2101010:
12640 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012641 case DRM_FORMAT_XBGR2101010:
12642 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012643 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012644 DRM_DEBUG("unsupported pixel format: %s\n",
12645 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012646 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012647 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012648 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012649 case DRM_FORMAT_YUYV:
12650 case DRM_FORMAT_UYVY:
12651 case DRM_FORMAT_YVYU:
12652 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012653 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012654 DRM_DEBUG("unsupported pixel format: %s\n",
12655 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012656 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012657 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012658 break;
12659 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012660 DRM_DEBUG("unsupported pixel format: %s\n",
12661 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012662 return -EINVAL;
12663 }
12664
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012665 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12666 if (mode_cmd->offsets[0] != 0)
12667 return -EINVAL;
12668
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012669 aligned_height = intel_align_height(dev, mode_cmd->height,
12670 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020012671 /* FIXME drm helper for size checks (especially planar formats)? */
12672 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12673 return -EINVAL;
12674
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012675 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12676 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012677 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012678
Jesse Barnes79e53942008-11-07 14:24:08 -080012679 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12680 if (ret) {
12681 DRM_ERROR("framebuffer init failed %d\n", ret);
12682 return ret;
12683 }
12684
Jesse Barnes79e53942008-11-07 14:24:08 -080012685 return 0;
12686}
12687
Jesse Barnes79e53942008-11-07 14:24:08 -080012688static struct drm_framebuffer *
12689intel_user_framebuffer_create(struct drm_device *dev,
12690 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012691 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080012692{
Chris Wilson05394f32010-11-08 19:18:58 +000012693 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012694
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012695 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
12696 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000012697 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010012698 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080012699
Chris Wilsond2dff872011-04-19 08:36:26 +010012700 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080012701}
12702
Daniel Vetter4520f532013-10-09 09:18:51 +020012703#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020012704static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020012705{
12706}
12707#endif
12708
Jesse Barnes79e53942008-11-07 14:24:08 -080012709static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080012710 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020012711 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080012712};
12713
Jesse Barnese70236a2009-09-21 10:42:27 -070012714/* Set up chip specific display functions */
12715static void intel_init_display(struct drm_device *dev)
12716{
12717 struct drm_i915_private *dev_priv = dev->dev_private;
12718
Daniel Vetteree9300b2013-06-03 22:40:22 +020012719 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
12720 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030012721 else if (IS_CHERRYVIEW(dev))
12722 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020012723 else if (IS_VALLEYVIEW(dev))
12724 dev_priv->display.find_dpll = vlv_find_best_dpll;
12725 else if (IS_PINEVIEW(dev))
12726 dev_priv->display.find_dpll = pnv_find_best_dpll;
12727 else
12728 dev_priv->display.find_dpll = i9xx_find_best_dpll;
12729
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012730 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012731 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012732 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020012733 dev_priv->display.crtc_compute_clock =
12734 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020012735 dev_priv->display.crtc_enable = haswell_crtc_enable;
12736 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030012737 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiau70d21f02013-07-03 21:06:04 +010012738 if (INTEL_INFO(dev)->gen >= 9)
12739 dev_priv->display.update_primary_plane =
12740 skylake_update_primary_plane;
12741 else
12742 dev_priv->display.update_primary_plane =
12743 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030012744 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012745 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080012746 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020012747 dev_priv->display.crtc_compute_clock =
12748 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012749 dev_priv->display.crtc_enable = ironlake_crtc_enable;
12750 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012751 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012752 dev_priv->display.update_primary_plane =
12753 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012754 } else if (IS_VALLEYVIEW(dev)) {
12755 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012756 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012757 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070012758 dev_priv->display.crtc_enable = valleyview_crtc_enable;
12759 dev_priv->display.crtc_disable = i9xx_crtc_disable;
12760 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012761 dev_priv->display.update_primary_plane =
12762 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012763 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010012764 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080012765 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020012766 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020012767 dev_priv->display.crtc_enable = i9xx_crtc_enable;
12768 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010012769 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070012770 dev_priv->display.update_primary_plane =
12771 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070012772 }
Jesse Barnese70236a2009-09-21 10:42:27 -070012773
Jesse Barnese70236a2009-09-21 10:42:27 -070012774 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070012775 if (IS_VALLEYVIEW(dev))
12776 dev_priv->display.get_display_clock_speed =
12777 valleyview_get_display_clock_speed;
12778 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070012779 dev_priv->display.get_display_clock_speed =
12780 i945_get_display_clock_speed;
12781 else if (IS_I915G(dev))
12782 dev_priv->display.get_display_clock_speed =
12783 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012784 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012785 dev_priv->display.get_display_clock_speed =
12786 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020012787 else if (IS_PINEVIEW(dev))
12788 dev_priv->display.get_display_clock_speed =
12789 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070012790 else if (IS_I915GM(dev))
12791 dev_priv->display.get_display_clock_speed =
12792 i915gm_get_display_clock_speed;
12793 else if (IS_I865G(dev))
12794 dev_priv->display.get_display_clock_speed =
12795 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020012796 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070012797 dev_priv->display.get_display_clock_speed =
12798 i855_get_display_clock_speed;
12799 else /* 852, 830 */
12800 dev_priv->display.get_display_clock_speed =
12801 i830_get_display_clock_speed;
12802
Jani Nikula7c10a2b2014-10-27 16:26:43 +020012803 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012804 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012805 } else if (IS_GEN6(dev)) {
12806 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012807 } else if (IS_IVYBRIDGE(dev)) {
12808 /* FIXME: detect B0+ stepping and use auto training */
12809 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012810 dev_priv->display.modeset_global_resources =
12811 ivb_modeset_global_resources;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030012812 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053012813 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080012814 } else if (IS_VALLEYVIEW(dev)) {
12815 dev_priv->display.modeset_global_resources =
12816 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070012817 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012818
12819 /* Default just returns -ENODEV to indicate unsupported */
12820 dev_priv->display.queue_flip = intel_default_queue_flip;
12821
12822 switch (INTEL_INFO(dev)->gen) {
12823 case 2:
12824 dev_priv->display.queue_flip = intel_gen2_queue_flip;
12825 break;
12826
12827 case 3:
12828 dev_priv->display.queue_flip = intel_gen3_queue_flip;
12829 break;
12830
12831 case 4:
12832 case 5:
12833 dev_priv->display.queue_flip = intel_gen4_queue_flip;
12834 break;
12835
12836 case 6:
12837 dev_priv->display.queue_flip = intel_gen6_queue_flip;
12838 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012839 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070012840 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070012841 dev_priv->display.queue_flip = intel_gen7_queue_flip;
12842 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000012843 case 9:
12844 dev_priv->display.queue_flip = intel_gen9_queue_flip;
12845 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070012846 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020012847
12848 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030012849
12850 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070012851}
12852
Jesse Barnesb690e962010-07-19 13:53:12 -070012853/*
12854 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
12855 * resume, or other times. This quirk makes sure that's the case for
12856 * affected systems.
12857 */
Akshay Joshi0206e352011-08-16 15:34:10 -040012858static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070012859{
12860 struct drm_i915_private *dev_priv = dev->dev_private;
12861
12862 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012863 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012864}
12865
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012866static void quirk_pipeb_force(struct drm_device *dev)
12867{
12868 struct drm_i915_private *dev_priv = dev->dev_private;
12869
12870 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
12871 DRM_INFO("applying pipe b force quirk\n");
12872}
12873
Keith Packard435793d2011-07-12 14:56:22 -070012874/*
12875 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
12876 */
12877static void quirk_ssc_force_disable(struct drm_device *dev)
12878{
12879 struct drm_i915_private *dev_priv = dev->dev_private;
12880 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012881 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070012882}
12883
Carsten Emde4dca20e2012-03-15 15:56:26 +010012884/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010012885 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
12886 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010012887 */
12888static void quirk_invert_brightness(struct drm_device *dev)
12889{
12890 struct drm_i915_private *dev_priv = dev->dev_private;
12891 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020012892 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070012893}
12894
Scot Doyle9c72cc62014-07-03 23:27:50 +000012895/* Some VBT's incorrectly indicate no backlight is present */
12896static void quirk_backlight_present(struct drm_device *dev)
12897{
12898 struct drm_i915_private *dev_priv = dev->dev_private;
12899 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
12900 DRM_INFO("applying backlight present quirk\n");
12901}
12902
Jesse Barnesb690e962010-07-19 13:53:12 -070012903struct intel_quirk {
12904 int device;
12905 int subsystem_vendor;
12906 int subsystem_device;
12907 void (*hook)(struct drm_device *dev);
12908};
12909
Egbert Eich5f85f1762012-10-14 15:46:38 +020012910/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
12911struct intel_dmi_quirk {
12912 void (*hook)(struct drm_device *dev);
12913 const struct dmi_system_id (*dmi_id_list)[];
12914};
12915
12916static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
12917{
12918 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
12919 return 1;
12920}
12921
12922static const struct intel_dmi_quirk intel_dmi_quirks[] = {
12923 {
12924 .dmi_id_list = &(const struct dmi_system_id[]) {
12925 {
12926 .callback = intel_dmi_reverse_brightness,
12927 .ident = "NCR Corporation",
12928 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
12929 DMI_MATCH(DMI_PRODUCT_NAME, ""),
12930 },
12931 },
12932 { } /* terminating entry */
12933 },
12934 .hook = quirk_invert_brightness,
12935 },
12936};
12937
Ben Widawskyc43b5632012-04-16 14:07:40 -070012938static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070012939 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040012940 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070012941
Jesse Barnesb690e962010-07-19 13:53:12 -070012942 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
12943 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
12944
Jesse Barnesb690e962010-07-19 13:53:12 -070012945 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
12946 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
12947
Ville Syrjälä5f080c02014-08-15 01:22:06 +030012948 /* 830 needs to leave pipe A & dpll A up */
12949 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
12950
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030012951 /* 830 needs to leave pipe B & dpll B up */
12952 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
12953
Keith Packard435793d2011-07-12 14:56:22 -070012954 /* Lenovo U160 cannot use SSC on LVDS */
12955 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020012956
12957 /* Sony Vaio Y cannot use SSC on LVDS */
12958 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010012959
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010012960 /* Acer Aspire 5734Z must invert backlight brightness */
12961 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
12962
12963 /* Acer/eMachines G725 */
12964 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
12965
12966 /* Acer/eMachines e725 */
12967 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
12968
12969 /* Acer/Packard Bell NCL20 */
12970 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
12971
12972 /* Acer Aspire 4736Z */
12973 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020012974
12975 /* Acer Aspire 5336 */
12976 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000012977
12978 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
12979 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000012980
Scot Doyledfb3d47b2014-08-21 16:08:02 +000012981 /* Acer C720 Chromebook (Core i3 4005U) */
12982 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
12983
jens steinb2a96012014-10-28 20:25:53 +010012984 /* Apple Macbook 2,1 (Core 2 T7400) */
12985 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
12986
Scot Doyled4967d82014-07-03 23:27:52 +000012987 /* Toshiba CB35 Chromebook (Celeron 2955U) */
12988 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000012989
12990 /* HP Chromebook 14 (Celeron 2955U) */
12991 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070012992};
12993
12994static void intel_init_quirks(struct drm_device *dev)
12995{
12996 struct pci_dev *d = dev->pdev;
12997 int i;
12998
12999 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13000 struct intel_quirk *q = &intel_quirks[i];
13001
13002 if (d->device == q->device &&
13003 (d->subsystem_vendor == q->subsystem_vendor ||
13004 q->subsystem_vendor == PCI_ANY_ID) &&
13005 (d->subsystem_device == q->subsystem_device ||
13006 q->subsystem_device == PCI_ANY_ID))
13007 q->hook(dev);
13008 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020013009 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13010 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13011 intel_dmi_quirks[i].hook(dev);
13012 }
Jesse Barnesb690e962010-07-19 13:53:12 -070013013}
13014
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013015/* Disable the VGA plane that we never use */
13016static void i915_disable_vga(struct drm_device *dev)
13017{
13018 struct drm_i915_private *dev_priv = dev->dev_private;
13019 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013020 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013021
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013022 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013023 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013024 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013025 sr1 = inb(VGA_SR_DATA);
13026 outb(sr1 | 1<<5, VGA_SR_DATA);
13027 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13028 udelay(300);
13029
Ville Syrjälä01f5a622014-12-16 18:38:37 +020013030 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013031 POSTING_READ(vga_reg);
13032}
13033
Daniel Vetterf8175862012-04-10 15:50:11 +020013034void intel_modeset_init_hw(struct drm_device *dev)
13035{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013036 intel_prepare_ddi(dev);
13037
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013038 if (IS_VALLEYVIEW(dev))
13039 vlv_update_cdclk(dev);
13040
Daniel Vetterf8175862012-04-10 15:50:11 +020013041 intel_init_clock_gating(dev);
13042
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013043 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013044}
13045
Jesse Barnes79e53942008-11-07 14:24:08 -080013046void intel_modeset_init(struct drm_device *dev)
13047{
Jesse Barnes652c3932009-08-17 13:31:43 -070013048 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013049 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013050 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013051 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013052
13053 drm_mode_config_init(dev);
13054
13055 dev->mode_config.min_width = 0;
13056 dev->mode_config.min_height = 0;
13057
Dave Airlie019d96c2011-09-29 16:20:42 +010013058 dev->mode_config.preferred_depth = 24;
13059 dev->mode_config.prefer_shadow = 1;
13060
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013061 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013062
Jesse Barnesb690e962010-07-19 13:53:12 -070013063 intel_init_quirks(dev);
13064
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013065 intel_init_pm(dev);
13066
Ben Widawskye3c74752013-04-05 13:12:39 -070013067 if (INTEL_INFO(dev)->num_pipes == 0)
13068 return;
13069
Jesse Barnese70236a2009-09-21 10:42:27 -070013070 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013071 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013072
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013073 if (IS_GEN2(dev)) {
13074 dev->mode_config.max_width = 2048;
13075 dev->mode_config.max_height = 2048;
13076 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013077 dev->mode_config.max_width = 4096;
13078 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013079 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013080 dev->mode_config.max_width = 8192;
13081 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013082 }
Damien Lespiau068be562014-03-28 14:17:49 +000013083
Ville Syrjälädc41c152014-08-13 11:57:05 +030013084 if (IS_845G(dev) || IS_I865G(dev)) {
13085 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13086 dev->mode_config.cursor_height = 1023;
13087 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013088 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13089 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13090 } else {
13091 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13092 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13093 }
13094
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013095 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013096
Zhao Yakui28c97732009-10-09 11:39:41 +080013097 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013098 INTEL_INFO(dev)->num_pipes,
13099 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013100
Damien Lespiau055e3932014-08-18 13:49:10 +010013101 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013102 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000013103 for_each_sprite(pipe, sprite) {
13104 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013105 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013106 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013107 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013108 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013109 }
13110
Jesse Barnesf42bb702013-12-16 16:34:23 -080013111 intel_init_dpio(dev);
13112
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013113 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013114
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013115 /* Just disable it once at startup */
13116 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013117 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013118
13119 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013120 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013121
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013122 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013123 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013124 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013125
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013126 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013127 if (!crtc->active)
13128 continue;
13129
Jesse Barnes46f297f2014-03-07 08:57:48 -080013130 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013131 * Note that reserving the BIOS fb up front prevents us
13132 * from stuffing other stolen allocations like the ring
13133 * on top. This prevents some ugliness at boot time, and
13134 * can even allow for smooth boot transitions if the BIOS
13135 * fb is large enough for the active pipe configuration.
13136 */
13137 if (dev_priv->display.get_plane_config) {
13138 dev_priv->display.get_plane_config(crtc,
13139 &crtc->plane_config);
13140 /*
13141 * If the fb is shared between multiple heads, we'll
13142 * just get the first one.
13143 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013144 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013145 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013146 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013147}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013148
Daniel Vetter7fad7982012-07-04 17:51:47 +020013149static void intel_enable_pipe_a(struct drm_device *dev)
13150{
13151 struct intel_connector *connector;
13152 struct drm_connector *crt = NULL;
13153 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013154 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013155
13156 /* We can't just switch on the pipe A, we need to set things up with a
13157 * proper mode and output configuration. As a gross hack, enable pipe A
13158 * by enabling the load detect pipe once. */
13159 list_for_each_entry(connector,
13160 &dev->mode_config.connector_list,
13161 base.head) {
13162 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13163 crt = &connector->base;
13164 break;
13165 }
13166 }
13167
13168 if (!crt)
13169 return;
13170
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013171 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13172 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013173}
13174
Daniel Vetterfa555832012-10-10 23:14:00 +020013175static bool
13176intel_check_plane_mapping(struct intel_crtc *crtc)
13177{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013178 struct drm_device *dev = crtc->base.dev;
13179 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013180 u32 reg, val;
13181
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013182 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013183 return true;
13184
13185 reg = DSPCNTR(!crtc->plane);
13186 val = I915_READ(reg);
13187
13188 if ((val & DISPLAY_PLANE_ENABLE) &&
13189 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13190 return false;
13191
13192 return true;
13193}
13194
Daniel Vetter24929352012-07-02 20:28:59 +020013195static void intel_sanitize_crtc(struct intel_crtc *crtc)
13196{
13197 struct drm_device *dev = crtc->base.dev;
13198 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013199 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013200
Daniel Vetter24929352012-07-02 20:28:59 +020013201 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020013202 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013203 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13204
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013205 /* restore vblank interrupts to correct state */
Ville Syrjäläd297e102014-08-06 14:50:01 +030013206 if (crtc->active) {
13207 update_scanline_offset(crtc);
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013208 drm_vblank_on(dev, crtc->pipe);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013209 } else
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013210 drm_vblank_off(dev, crtc->pipe);
13211
Daniel Vetter24929352012-07-02 20:28:59 +020013212 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013213 * disable the crtc (and hence change the state) if it is wrong. Note
13214 * that gen4+ has a fixed plane -> pipe mapping. */
13215 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013216 struct intel_connector *connector;
13217 bool plane;
13218
Daniel Vetter24929352012-07-02 20:28:59 +020013219 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13220 crtc->base.base.id);
13221
13222 /* Pipe has the wrong plane attached and the plane is active.
13223 * Temporarily change the plane mapping and disable everything
13224 * ... */
13225 plane = crtc->plane;
13226 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013227 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013228 dev_priv->display.crtc_disable(&crtc->base);
13229 crtc->plane = plane;
13230
13231 /* ... and break all links. */
13232 list_for_each_entry(connector, &dev->mode_config.connector_list,
13233 base.head) {
13234 if (connector->encoder->base.crtc != &crtc->base)
13235 continue;
13236
Egbert Eich7f1950f2014-04-25 10:56:22 +020013237 connector->base.dpms = DRM_MODE_DPMS_OFF;
13238 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013239 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013240 /* multiple connectors may have the same encoder:
13241 * handle them and break crtc link separately */
13242 list_for_each_entry(connector, &dev->mode_config.connector_list,
13243 base.head)
13244 if (connector->encoder->base.crtc == &crtc->base) {
13245 connector->encoder->base.crtc = NULL;
13246 connector->encoder->connectors_active = false;
13247 }
Daniel Vetter24929352012-07-02 20:28:59 +020013248
13249 WARN_ON(crtc->active);
13250 crtc->base.enabled = false;
13251 }
Daniel Vetter24929352012-07-02 20:28:59 +020013252
Daniel Vetter7fad7982012-07-04 17:51:47 +020013253 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13254 crtc->pipe == PIPE_A && !crtc->active) {
13255 /* BIOS forgot to enable pipe A, this mostly happens after
13256 * resume. Force-enable the pipe to fix this, the update_dpms
13257 * call below we restore the pipe to the right state, but leave
13258 * the required bits on. */
13259 intel_enable_pipe_a(dev);
13260 }
13261
Daniel Vetter24929352012-07-02 20:28:59 +020013262 /* Adjust the state of the output pipe according to whether we
13263 * have active connectors/encoders. */
13264 intel_crtc_update_dpms(&crtc->base);
13265
13266 if (crtc->active != crtc->base.enabled) {
13267 struct intel_encoder *encoder;
13268
13269 /* This can happen either due to bugs in the get_hw_state
13270 * functions or because the pipe is force-enabled due to the
13271 * pipe A quirk. */
13272 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13273 crtc->base.base.id,
13274 crtc->base.enabled ? "enabled" : "disabled",
13275 crtc->active ? "enabled" : "disabled");
13276
13277 crtc->base.enabled = crtc->active;
13278
13279 /* Because we only establish the connector -> encoder ->
13280 * crtc links if something is active, this means the
13281 * crtc is now deactivated. Break the links. connector
13282 * -> encoder links are only establish when things are
13283 * actually up, hence no need to break them. */
13284 WARN_ON(crtc->active);
13285
13286 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13287 WARN_ON(encoder->connectors_active);
13288 encoder->base.crtc = NULL;
13289 }
13290 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013291
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013292 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013293 /*
13294 * We start out with underrun reporting disabled to avoid races.
13295 * For correct bookkeeping mark this on active crtcs.
13296 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013297 * Also on gmch platforms we dont have any hardware bits to
13298 * disable the underrun reporting. Which means we need to start
13299 * out with underrun reporting disabled also on inactive pipes,
13300 * since otherwise we'll complain about the garbage we read when
13301 * e.g. coming up after runtime pm.
13302 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013303 * No protection against concurrent access is required - at
13304 * worst a fifo underrun happens which also sets this to false.
13305 */
13306 crtc->cpu_fifo_underrun_disabled = true;
13307 crtc->pch_fifo_underrun_disabled = true;
13308 }
Daniel Vetter24929352012-07-02 20:28:59 +020013309}
13310
13311static void intel_sanitize_encoder(struct intel_encoder *encoder)
13312{
13313 struct intel_connector *connector;
13314 struct drm_device *dev = encoder->base.dev;
13315
13316 /* We need to check both for a crtc link (meaning that the
13317 * encoder is active and trying to read from a pipe) and the
13318 * pipe itself being active. */
13319 bool has_active_crtc = encoder->base.crtc &&
13320 to_intel_crtc(encoder->base.crtc)->active;
13321
13322 if (encoder->connectors_active && !has_active_crtc) {
13323 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13324 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013325 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013326
13327 /* Connector is active, but has no active pipe. This is
13328 * fallout from our resume register restoring. Disable
13329 * the encoder manually again. */
13330 if (encoder->base.crtc) {
13331 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13332 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013333 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013334 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013335 if (encoder->post_disable)
13336 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013337 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013338 encoder->base.crtc = NULL;
13339 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013340
13341 /* Inconsistent output/port/pipe state happens presumably due to
13342 * a bug in one of the get_hw_state functions. Or someplace else
13343 * in our code, like the register restore mess on resume. Clamp
13344 * things to off as a safer default. */
13345 list_for_each_entry(connector,
13346 &dev->mode_config.connector_list,
13347 base.head) {
13348 if (connector->encoder != encoder)
13349 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013350 connector->base.dpms = DRM_MODE_DPMS_OFF;
13351 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013352 }
13353 }
13354 /* Enabled encoders without active connectors will be fixed in
13355 * the crtc fixup. */
13356}
13357
Imre Deak04098752014-02-18 00:02:16 +020013358void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013359{
13360 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013361 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013362
Imre Deak04098752014-02-18 00:02:16 +020013363 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13364 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13365 i915_disable_vga(dev);
13366 }
13367}
13368
13369void i915_redisable_vga(struct drm_device *dev)
13370{
13371 struct drm_i915_private *dev_priv = dev->dev_private;
13372
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013373 /* This function can be called both from intel_modeset_setup_hw_state or
13374 * at a very early point in our resume sequence, where the power well
13375 * structures are not yet restored. Since this function is at a very
13376 * paranoid "someone might have enabled VGA while we were not looking"
13377 * level, just check if the power well is enabled instead of trying to
13378 * follow the "don't touch the power well if we don't need it" policy
13379 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013380 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013381 return;
13382
Imre Deak04098752014-02-18 00:02:16 +020013383 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013384}
13385
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013386static bool primary_get_hw_state(struct intel_crtc *crtc)
13387{
13388 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13389
13390 if (!crtc->active)
13391 return false;
13392
13393 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13394}
13395
Daniel Vetter30e984d2013-06-05 13:34:17 +020013396static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013397{
13398 struct drm_i915_private *dev_priv = dev->dev_private;
13399 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013400 struct intel_crtc *crtc;
13401 struct intel_encoder *encoder;
13402 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013403 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013404
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013405 for_each_intel_crtc(dev, crtc) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010013406 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013407
Daniel Vetter99535992014-04-13 12:00:33 +020013408 crtc->config.quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
13409
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013410 crtc->active = dev_priv->display.get_pipe_config(crtc,
13411 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013412
13413 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013414 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013415
13416 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13417 crtc->base.base.id,
13418 crtc->active ? "enabled" : "disabled");
13419 }
13420
Daniel Vetter53589012013-06-05 13:34:16 +020013421 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13422 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13423
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013424 pll->on = pll->get_hw_state(dev_priv, pll,
13425 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013426 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013427 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013428 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013429 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013430 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013431 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013432 }
Daniel Vetter53589012013-06-05 13:34:16 +020013433 }
Daniel Vetter53589012013-06-05 13:34:16 +020013434
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013435 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013436 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013437
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013438 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013439 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013440 }
13441
Damien Lespiaub2784e12014-08-05 11:29:37 +010013442 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013443 pipe = 0;
13444
13445 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013446 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13447 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010013448 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013449 } else {
13450 encoder->base.crtc = NULL;
13451 }
13452
13453 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013454 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013455 encoder->base.base.id,
Jani Nikula8e329a02014-06-03 14:56:21 +030013456 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013457 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013458 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013459 }
13460
13461 list_for_each_entry(connector, &dev->mode_config.connector_list,
13462 base.head) {
13463 if (connector->get_hw_state(connector)) {
13464 connector->base.dpms = DRM_MODE_DPMS_ON;
13465 connector->encoder->connectors_active = true;
13466 connector->base.encoder = &connector->encoder->base;
13467 } else {
13468 connector->base.dpms = DRM_MODE_DPMS_OFF;
13469 connector->base.encoder = NULL;
13470 }
13471 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13472 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013473 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013474 connector->base.encoder ? "enabled" : "disabled");
13475 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013476}
13477
13478/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13479 * and i915 state tracking structures. */
13480void intel_modeset_setup_hw_state(struct drm_device *dev,
13481 bool force_restore)
13482{
13483 struct drm_i915_private *dev_priv = dev->dev_private;
13484 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013485 struct intel_crtc *crtc;
13486 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013487 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013488
13489 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013490
Jesse Barnesbabea612013-06-26 18:57:38 +030013491 /*
13492 * Now that we have the config, copy it to each CRTC struct
13493 * Note that this could go away if we move to using crtc_config
13494 * checking everywhere.
13495 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013496 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013497 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080013498 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013499 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13500 crtc->base.base.id);
13501 drm_mode_debug_printmodeline(&crtc->base.mode);
13502 }
13503 }
13504
Daniel Vetter24929352012-07-02 20:28:59 +020013505 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013506 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013507 intel_sanitize_encoder(encoder);
13508 }
13509
Damien Lespiau055e3932014-08-18 13:49:10 +010013510 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013511 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13512 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020013513 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013514 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013515
Daniel Vetter35c95372013-07-17 06:55:04 +020013516 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13517 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13518
13519 if (!pll->on || pll->active)
13520 continue;
13521
13522 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13523
13524 pll->disable(dev_priv, pll);
13525 pll->on = false;
13526 }
13527
Pradeep Bhat30789992014-11-04 17:06:45 +000013528 if (IS_GEN9(dev))
13529 skl_wm_get_hw_state(dev);
13530 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013531 ilk_wm_get_hw_state(dev);
13532
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013533 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013534 i915_redisable_vga(dev);
13535
Daniel Vetterf30da182013-04-11 20:22:50 +020013536 /*
13537 * We need to use raw interfaces for restoring state to avoid
13538 * checking (bogus) intermediate states.
13539 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013540 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013541 struct drm_crtc *crtc =
13542 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013543
Jesse Barnes7f271262014-11-05 14:26:06 -080013544 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13545 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013546 }
13547 } else {
13548 intel_modeset_update_staged_output_state(dev);
13549 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013550
13551 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013552}
13553
13554void intel_modeset_gem_init(struct drm_device *dev)
13555{
Jesse Barnes92122782014-10-09 12:57:42 -070013556 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013557 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013558 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013559
Imre Deakae484342014-03-31 15:10:44 +030013560 mutex_lock(&dev->struct_mutex);
13561 intel_init_gt_powersave(dev);
13562 mutex_unlock(&dev->struct_mutex);
13563
Jesse Barnes92122782014-10-09 12:57:42 -070013564 /*
13565 * There may be no VBT; and if the BIOS enabled SSC we can
13566 * just keep using it to avoid unnecessary flicker. Whereas if the
13567 * BIOS isn't using it, don't assume it will work even if the VBT
13568 * indicates as much.
13569 */
13570 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13571 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13572 DREF_SSC1_ENABLE);
13573
Chris Wilson1833b132012-05-09 11:56:28 +010013574 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013575
13576 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013577
13578 /*
13579 * Make sure any fbs we allocated at startup are properly
13580 * pinned & fenced. When we do the allocation it's too early
13581 * for this.
13582 */
13583 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013584 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013585 obj = intel_fb_obj(c->primary->fb);
13586 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013587 continue;
13588
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013589 if (intel_pin_and_fence_fb_obj(c->primary,
13590 c->primary->fb,
13591 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013592 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13593 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013594 drm_framebuffer_unreference(c->primary->fb);
13595 c->primary->fb = NULL;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013596 }
13597 }
13598 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013599
13600 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013601}
13602
Imre Deak4932e2c2014-02-11 17:12:48 +020013603void intel_connector_unregister(struct intel_connector *intel_connector)
13604{
13605 struct drm_connector *connector = &intel_connector->base;
13606
13607 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013608 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013609}
13610
Jesse Barnes79e53942008-11-07 14:24:08 -080013611void intel_modeset_cleanup(struct drm_device *dev)
13612{
Jesse Barnes652c3932009-08-17 13:31:43 -070013613 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013614 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013615
Imre Deak2eb52522014-11-19 15:30:05 +020013616 intel_disable_gt_powersave(dev);
13617
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013618 intel_backlight_unregister(dev);
13619
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013620 /*
13621 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013622 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013623 * experience fancy races otherwise.
13624 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013625 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013626
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013627 /*
13628 * Due to the hpd irq storm handling the hotplug work can re-arm the
13629 * poll handlers. Hence disable polling after hpd handling is shut down.
13630 */
Keith Packardf87ea762010-10-03 19:36:26 -070013631 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013632
Jesse Barnes652c3932009-08-17 13:31:43 -070013633 mutex_lock(&dev->struct_mutex);
13634
Jesse Barnes723bfd72010-10-07 16:01:13 -070013635 intel_unregister_dsm_handler();
13636
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013637 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013638
Daniel Vetter930ebb42012-06-29 23:32:16 +020013639 ironlake_teardown_rc6(dev);
13640
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013641 mutex_unlock(&dev->struct_mutex);
13642
Chris Wilson1630fe72011-07-08 12:22:42 +010013643 /* flush any delayed tasks or pending work */
13644 flush_scheduled_work();
13645
Jani Nikuladb31af12013-11-08 16:48:53 +020013646 /* destroy the backlight and sysfs files before encoders/connectors */
13647 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013648 struct intel_connector *intel_connector;
13649
13650 intel_connector = to_intel_connector(connector);
13651 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020013652 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013653
Jesse Barnes79e53942008-11-07 14:24:08 -080013654 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013655
13656 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013657
13658 mutex_lock(&dev->struct_mutex);
13659 intel_cleanup_gt_powersave(dev);
13660 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013661}
13662
Dave Airlie28d52042009-09-21 14:33:58 +100013663/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013664 * Return which encoder is currently attached for connector.
13665 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013666struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013667{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013668 return &intel_attached_encoder(connector)->base;
13669}
Jesse Barnes79e53942008-11-07 14:24:08 -080013670
Chris Wilsondf0e9242010-09-09 16:20:55 +010013671void intel_connector_attach_encoder(struct intel_connector *connector,
13672 struct intel_encoder *encoder)
13673{
13674 connector->encoder = encoder;
13675 drm_mode_connector_attach_encoder(&connector->base,
13676 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080013677}
Dave Airlie28d52042009-09-21 14:33:58 +100013678
13679/*
13680 * set vga decode state - true == enable VGA decode
13681 */
13682int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
13683{
13684 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000013685 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100013686 u16 gmch_ctrl;
13687
Chris Wilson75fa0412014-02-07 18:37:02 -020013688 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
13689 DRM_ERROR("failed to read control word\n");
13690 return -EIO;
13691 }
13692
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020013693 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
13694 return 0;
13695
Dave Airlie28d52042009-09-21 14:33:58 +100013696 if (state)
13697 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
13698 else
13699 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020013700
13701 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
13702 DRM_ERROR("failed to write control word\n");
13703 return -EIO;
13704 }
13705
Dave Airlie28d52042009-09-21 14:33:58 +100013706 return 0;
13707}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013708
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013709struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013710
13711 u32 power_well_driver;
13712
Chris Wilson63b66e52013-08-08 15:12:06 +020013713 int num_transcoders;
13714
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013715 struct intel_cursor_error_state {
13716 u32 control;
13717 u32 position;
13718 u32 base;
13719 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010013720 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013721
13722 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013723 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013724 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030013725 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010013726 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013727
13728 struct intel_plane_error_state {
13729 u32 control;
13730 u32 stride;
13731 u32 size;
13732 u32 pos;
13733 u32 addr;
13734 u32 surface;
13735 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010013736 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020013737
13738 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020013739 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020013740 enum transcoder cpu_transcoder;
13741
13742 u32 conf;
13743
13744 u32 htotal;
13745 u32 hblank;
13746 u32 hsync;
13747 u32 vtotal;
13748 u32 vblank;
13749 u32 vsync;
13750 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013751};
13752
13753struct intel_display_error_state *
13754intel_display_capture_error_state(struct drm_device *dev)
13755{
Jani Nikulafbee40d2014-03-31 14:27:18 +030013756 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013757 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020013758 int transcoders[] = {
13759 TRANSCODER_A,
13760 TRANSCODER_B,
13761 TRANSCODER_C,
13762 TRANSCODER_EDP,
13763 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013764 int i;
13765
Chris Wilson63b66e52013-08-08 15:12:06 +020013766 if (INTEL_INFO(dev)->num_pipes == 0)
13767 return NULL;
13768
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013769 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013770 if (error == NULL)
13771 return NULL;
13772
Imre Deak190be112013-11-25 17:15:31 +020013773 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013774 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
13775
Damien Lespiau055e3932014-08-18 13:49:10 +010013776 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020013777 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013778 __intel_display_power_is_enabled(dev_priv,
13779 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020013780 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013781 continue;
13782
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030013783 error->cursor[i].control = I915_READ(CURCNTR(i));
13784 error->cursor[i].position = I915_READ(CURPOS(i));
13785 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013786
13787 error->plane[i].control = I915_READ(DSPCNTR(i));
13788 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013789 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030013790 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013791 error->plane[i].pos = I915_READ(DSPPOS(i));
13792 }
Paulo Zanonica291362013-03-06 20:03:14 -030013793 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
13794 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013795 if (INTEL_INFO(dev)->gen >= 4) {
13796 error->plane[i].surface = I915_READ(DSPSURF(i));
13797 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
13798 }
13799
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013800 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030013801
Sonika Jindal3abfce72014-07-21 15:23:43 +053013802 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030013803 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020013804 }
13805
13806 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
13807 if (HAS_DDI(dev_priv->dev))
13808 error->num_transcoders++; /* Account for eDP. */
13809
13810 for (i = 0; i < error->num_transcoders; i++) {
13811 enum transcoder cpu_transcoder = transcoders[i];
13812
Imre Deakddf9c532013-11-27 22:02:02 +020013813 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013814 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020013815 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013816 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020013817 continue;
13818
Chris Wilson63b66e52013-08-08 15:12:06 +020013819 error->transcoder[i].cpu_transcoder = cpu_transcoder;
13820
13821 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
13822 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
13823 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
13824 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
13825 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
13826 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
13827 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013828 }
13829
13830 return error;
13831}
13832
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013833#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
13834
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013835void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013836intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013837 struct drm_device *dev,
13838 struct intel_display_error_state *error)
13839{
Damien Lespiau055e3932014-08-18 13:49:10 +010013840 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013841 int i;
13842
Chris Wilson63b66e52013-08-08 15:12:06 +020013843 if (!error)
13844 return;
13845
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013846 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020013847 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013848 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030013849 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010013850 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013851 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020013852 err_printf(m, " Power: %s\n",
13853 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013854 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030013855 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013856
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013857 err_printf(m, "Plane [%d]:\n", i);
13858 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
13859 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013860 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013861 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
13862 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030013863 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030013864 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013865 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013866 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013867 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
13868 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013869 }
13870
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030013871 err_printf(m, "Cursor [%d]:\n", i);
13872 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
13873 err_printf(m, " POS: %08x\n", error->cursor[i].position);
13874 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013875 }
Chris Wilson63b66e52013-08-08 15:12:06 +020013876
13877 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010013878 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020013879 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020013880 err_printf(m, " Power: %s\n",
13881 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020013882 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
13883 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
13884 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
13885 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
13886 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
13887 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
13888 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
13889 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000013890}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013891
13892void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
13893{
13894 struct intel_crtc *crtc;
13895
13896 for_each_intel_crtc(dev, crtc) {
13897 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013898
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013899 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013900
13901 work = crtc->unpin_work;
13902
13903 if (work && work->event &&
13904 work->event->base.file_priv == file) {
13905 kfree(work->event);
13906 work->event = NULL;
13907 }
13908
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020013909 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030013910 }
13911}