blob: ed91c7e9f7c20312ccc9f25564187c84f8e118af [file] [log] [blame]
Andrew Victorb2c65612007-02-08 09:42:40 +01001/*
2 * arch/arm/mach-at91/at91sam9263.c
3 *
4 * Copyright (C) 2007 Atmel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
13#include <linux/module.h>
14
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -040015#include <asm/proc-fns.h>
Russell King80b02c12009-01-08 10:01:47 +000016#include <asm/irq.h>
Andrew Victorb2c65612007-02-08 09:42:40 +010017#include <asm/mach/arch.h>
18#include <asm/mach/map.h>
David Howells9f97da72012-03-28 18:30:01 +010019#include <asm/system_misc.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010020#include <mach/at91sam9263.h>
21#include <mach/at91_pmc.h>
22#include <mach/at91_rstc.h>
Andrew Victorb2c65612007-02-08 09:42:40 +010023
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080024#include "soc.h"
Andrew Victorb2c65612007-02-08 09:42:40 +010025#include "generic.h"
26#include "clock.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080027#include "sam9_smc.h"
Andrew Victorb2c65612007-02-08 09:42:40 +010028
Andrew Victorb2c65612007-02-08 09:42:40 +010029/* --------------------------------------------------------------------
30 * Clocks
31 * -------------------------------------------------------------------- */
32
33/*
34 * The peripheral clocks.
35 */
36static struct clk pioA_clk = {
37 .name = "pioA_clk",
38 .pmc_mask = 1 << AT91SAM9263_ID_PIOA,
39 .type = CLK_TYPE_PERIPHERAL,
40};
41static struct clk pioB_clk = {
42 .name = "pioB_clk",
43 .pmc_mask = 1 << AT91SAM9263_ID_PIOB,
44 .type = CLK_TYPE_PERIPHERAL,
45};
46static struct clk pioCDE_clk = {
47 .name = "pioCDE_clk",
48 .pmc_mask = 1 << AT91SAM9263_ID_PIOCDE,
49 .type = CLK_TYPE_PERIPHERAL,
50};
51static struct clk usart0_clk = {
52 .name = "usart0_clk",
53 .pmc_mask = 1 << AT91SAM9263_ID_US0,
54 .type = CLK_TYPE_PERIPHERAL,
55};
56static struct clk usart1_clk = {
57 .name = "usart1_clk",
58 .pmc_mask = 1 << AT91SAM9263_ID_US1,
59 .type = CLK_TYPE_PERIPHERAL,
60};
61static struct clk usart2_clk = {
62 .name = "usart2_clk",
63 .pmc_mask = 1 << AT91SAM9263_ID_US2,
64 .type = CLK_TYPE_PERIPHERAL,
65};
66static struct clk mmc0_clk = {
67 .name = "mci0_clk",
68 .pmc_mask = 1 << AT91SAM9263_ID_MCI0,
69 .type = CLK_TYPE_PERIPHERAL,
70};
71static struct clk mmc1_clk = {
72 .name = "mci1_clk",
73 .pmc_mask = 1 << AT91SAM9263_ID_MCI1,
74 .type = CLK_TYPE_PERIPHERAL,
75};
Andrew Victore8788ba2007-05-02 17:14:57 +010076static struct clk can_clk = {
77 .name = "can_clk",
78 .pmc_mask = 1 << AT91SAM9263_ID_CAN,
79 .type = CLK_TYPE_PERIPHERAL,
80};
Andrew Victorb2c65612007-02-08 09:42:40 +010081static struct clk twi_clk = {
82 .name = "twi_clk",
83 .pmc_mask = 1 << AT91SAM9263_ID_TWI,
84 .type = CLK_TYPE_PERIPHERAL,
85};
86static struct clk spi0_clk = {
87 .name = "spi0_clk",
88 .pmc_mask = 1 << AT91SAM9263_ID_SPI0,
89 .type = CLK_TYPE_PERIPHERAL,
90};
91static struct clk spi1_clk = {
92 .name = "spi1_clk",
93 .pmc_mask = 1 << AT91SAM9263_ID_SPI1,
94 .type = CLK_TYPE_PERIPHERAL,
95};
Andrew Victore8788ba2007-05-02 17:14:57 +010096static struct clk ssc0_clk = {
97 .name = "ssc0_clk",
98 .pmc_mask = 1 << AT91SAM9263_ID_SSC0,
99 .type = CLK_TYPE_PERIPHERAL,
100};
101static struct clk ssc1_clk = {
102 .name = "ssc1_clk",
103 .pmc_mask = 1 << AT91SAM9263_ID_SSC1,
104 .type = CLK_TYPE_PERIPHERAL,
105};
106static struct clk ac97_clk = {
107 .name = "ac97_clk",
108 .pmc_mask = 1 << AT91SAM9263_ID_AC97C,
109 .type = CLK_TYPE_PERIPHERAL,
110};
Andrew Victorb2c65612007-02-08 09:42:40 +0100111static struct clk tcb_clk = {
112 .name = "tcb_clk",
113 .pmc_mask = 1 << AT91SAM9263_ID_TCB,
114 .type = CLK_TYPE_PERIPHERAL,
115};
Andrew Victorbb1ad682008-09-18 19:42:37 +0100116static struct clk pwm_clk = {
117 .name = "pwm_clk",
Andrew Victore8788ba2007-05-02 17:14:57 +0100118 .pmc_mask = 1 << AT91SAM9263_ID_PWMC,
119 .type = CLK_TYPE_PERIPHERAL,
120};
Andrew Victor69b2e992007-02-14 08:44:43 +0100121static struct clk macb_clk = {
Jamie Iles865d6052011-08-09 16:51:11 +0200122 .name = "pclk",
Andrew Victorb2c65612007-02-08 09:42:40 +0100123 .pmc_mask = 1 << AT91SAM9263_ID_EMAC,
124 .type = CLK_TYPE_PERIPHERAL,
125};
Andrew Victore8788ba2007-05-02 17:14:57 +0100126static struct clk dma_clk = {
127 .name = "dma_clk",
128 .pmc_mask = 1 << AT91SAM9263_ID_DMA,
129 .type = CLK_TYPE_PERIPHERAL,
130};
131static struct clk twodge_clk = {
132 .name = "2dge_clk",
133 .pmc_mask = 1 << AT91SAM9263_ID_2DGE,
134 .type = CLK_TYPE_PERIPHERAL,
135};
Andrew Victorb2c65612007-02-08 09:42:40 +0100136static struct clk udc_clk = {
137 .name = "udc_clk",
138 .pmc_mask = 1 << AT91SAM9263_ID_UDP,
139 .type = CLK_TYPE_PERIPHERAL,
140};
141static struct clk isi_clk = {
142 .name = "isi_clk",
143 .pmc_mask = 1 << AT91SAM9263_ID_ISI,
144 .type = CLK_TYPE_PERIPHERAL,
145};
146static struct clk lcdc_clk = {
147 .name = "lcdc_clk",
Andrew Victor7f6e2d92007-02-22 07:34:56 +0100148 .pmc_mask = 1 << AT91SAM9263_ID_LCDC,
Andrew Victorb2c65612007-02-08 09:42:40 +0100149 .type = CLK_TYPE_PERIPHERAL,
150};
151static struct clk ohci_clk = {
152 .name = "ohci_clk",
153 .pmc_mask = 1 << AT91SAM9263_ID_UHP,
154 .type = CLK_TYPE_PERIPHERAL,
155};
156
157static struct clk *periph_clocks[] __initdata = {
158 &pioA_clk,
159 &pioB_clk,
160 &pioCDE_clk,
161 &usart0_clk,
162 &usart1_clk,
163 &usart2_clk,
164 &mmc0_clk,
165 &mmc1_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100166 &can_clk,
Andrew Victorb2c65612007-02-08 09:42:40 +0100167 &twi_clk,
168 &spi0_clk,
169 &spi1_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100170 &ssc0_clk,
171 &ssc1_clk,
172 &ac97_clk,
Andrew Victorb2c65612007-02-08 09:42:40 +0100173 &tcb_clk,
Andrew Victorbb1ad682008-09-18 19:42:37 +0100174 &pwm_clk,
Andrew Victor69b2e992007-02-14 08:44:43 +0100175 &macb_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100176 &twodge_clk,
Andrew Victorb2c65612007-02-08 09:42:40 +0100177 &udc_clk,
178 &isi_clk,
179 &lcdc_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100180 &dma_clk,
Andrew Victorb2c65612007-02-08 09:42:40 +0100181 &ohci_clk,
182 // irq0 .. irq1
183};
184
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100185static struct clk_lookup periph_clocks_lookups[] = {
Jamie Iles865d6052011-08-09 16:51:11 +0200186 /* One additional fake clock for macb_hclk */
187 CLKDEV_CON_ID("hclk", &macb_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100188 CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
189 CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
190 CLKDEV_CON_DEV_ID("mci_clk", "at91_mci.0", &mmc0_clk),
191 CLKDEV_CON_DEV_ID("mci_clk", "at91_mci.1", &mmc1_clk),
192 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
193 CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
194 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb_clk),
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200195 /* fake hclk clock */
196 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
Jean-Christophe PLAGNIOL-VILLARD619d4a42011-11-13 13:00:58 +0800197 CLKDEV_CON_ID("pioA", &pioA_clk),
198 CLKDEV_CON_ID("pioB", &pioB_clk),
199 CLKDEV_CON_ID("pioC", &pioCDE_clk),
200 CLKDEV_CON_ID("pioD", &pioCDE_clk),
201 CLKDEV_CON_ID("pioE", &pioCDE_clk),
Jean-Christophe PLAGNIOL-VILLARD4abb3672012-02-26 19:12:43 +0800202 /* more usart lookup table for DT entries */
203 CLKDEV_CON_DEV_ID("usart", "ffffee00.serial", &mck),
204 CLKDEV_CON_DEV_ID("usart", "fff8c000.serial", &usart0_clk),
205 CLKDEV_CON_DEV_ID("usart", "fff90000.serial", &usart1_clk),
206 CLKDEV_CON_DEV_ID("usart", "fff94000.serial", &usart2_clk),
207 /* more tc lookup table for DT entries */
208 CLKDEV_CON_DEV_ID("t0_clk", "fff7c000.timer", &tcb_clk),
209 CLKDEV_CON_DEV_ID("hclk", "a00000.ohci", &ohci_clk),
210 CLKDEV_CON_DEV_ID("spi_clk", "fffa4000.spi", &spi0_clk),
211 CLKDEV_CON_DEV_ID("spi_clk", "fffa8000.spi", &spi1_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100212};
213
214static struct clk_lookup usart_clocks_lookups[] = {
215 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
216 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
217 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
218 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
219};
220
Andrew Victorb2c65612007-02-08 09:42:40 +0100221/*
222 * The four programmable clocks.
223 * You must configure pin multiplexing to bring these signals out.
224 */
225static struct clk pck0 = {
226 .name = "pck0",
227 .pmc_mask = AT91_PMC_PCK0,
228 .type = CLK_TYPE_PROGRAMMABLE,
229 .id = 0,
230};
231static struct clk pck1 = {
232 .name = "pck1",
233 .pmc_mask = AT91_PMC_PCK1,
234 .type = CLK_TYPE_PROGRAMMABLE,
235 .id = 1,
236};
237static struct clk pck2 = {
238 .name = "pck2",
239 .pmc_mask = AT91_PMC_PCK2,
240 .type = CLK_TYPE_PROGRAMMABLE,
241 .id = 2,
242};
243static struct clk pck3 = {
244 .name = "pck3",
245 .pmc_mask = AT91_PMC_PCK3,
246 .type = CLK_TYPE_PROGRAMMABLE,
247 .id = 3,
248};
249
250static void __init at91sam9263_register_clocks(void)
251{
252 int i;
253
254 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
255 clk_register(periph_clocks[i]);
256
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100257 clkdev_add_table(periph_clocks_lookups,
258 ARRAY_SIZE(periph_clocks_lookups));
259 clkdev_add_table(usart_clocks_lookups,
260 ARRAY_SIZE(usart_clocks_lookups));
261
Andrew Victorb2c65612007-02-08 09:42:40 +0100262 clk_register(&pck0);
263 clk_register(&pck1);
264 clk_register(&pck2);
265 clk_register(&pck3);
266}
267
268/* --------------------------------------------------------------------
269 * GPIO
270 * -------------------------------------------------------------------- */
271
Jean-Christophe PLAGNIOL-VILLARD1a2d9152011-10-17 14:28:38 +0800272static struct at91_gpio_bank at91sam9263_gpio[] __initdata = {
Andrew Victorb2c65612007-02-08 09:42:40 +0100273 {
274 .id = AT91SAM9263_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800275 .regbase = AT91SAM9263_BASE_PIOA,
Andrew Victorb2c65612007-02-08 09:42:40 +0100276 }, {
277 .id = AT91SAM9263_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800278 .regbase = AT91SAM9263_BASE_PIOB,
Andrew Victorb2c65612007-02-08 09:42:40 +0100279 }, {
280 .id = AT91SAM9263_ID_PIOCDE,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800281 .regbase = AT91SAM9263_BASE_PIOC,
Andrew Victorb2c65612007-02-08 09:42:40 +0100282 }, {
283 .id = AT91SAM9263_ID_PIOCDE,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800284 .regbase = AT91SAM9263_BASE_PIOD,
Andrew Victorb2c65612007-02-08 09:42:40 +0100285 }, {
286 .id = AT91SAM9263_ID_PIOCDE,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800287 .regbase = AT91SAM9263_BASE_PIOE,
Andrew Victorb2c65612007-02-08 09:42:40 +0100288 }
289};
290
Andrew Victorb2c65612007-02-08 09:42:40 +0100291/* --------------------------------------------------------------------
292 * AT91SAM9263 processor initialization
293 * -------------------------------------------------------------------- */
294
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800295static void __init at91sam9263_map_io(void)
Andrew Victorb2c65612007-02-08 09:42:40 +0100296{
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800297 at91_init_sram(0, AT91SAM9263_SRAM0_BASE, AT91SAM9263_SRAM0_SIZE);
298 at91_init_sram(1, AT91SAM9263_SRAM1_BASE, AT91SAM9263_SRAM1_SIZE);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800299}
Andrew Victorb2c65612007-02-08 09:42:40 +0100300
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800301static void __init at91sam9263_ioremap_registers(void)
302{
Jean-Christophe PLAGNIOL-VILLARDf22deee2011-11-01 01:23:20 +0800303 at91_ioremap_shdwc(AT91SAM9263_BASE_SHDWC);
Jean-Christophe PLAGNIOL-VILLARDe9f68b52011-11-18 01:25:52 +0800304 at91_ioremap_rstc(AT91SAM9263_BASE_RSTC);
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +0800305 at91_ioremap_ramc(0, AT91SAM9263_BASE_SDRAMC0, 512);
306 at91_ioremap_ramc(1, AT91SAM9263_BASE_SDRAMC1, 512);
Jean-Christophe PLAGNIOL-VILLARD4ab0c5992011-09-18 22:29:50 +0800307 at91sam926x_ioremap_pit(AT91SAM9263_BASE_PIT);
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +0800308 at91sam9_ioremap_smc(0, AT91SAM9263_BASE_SMC0);
309 at91sam9_ioremap_smc(1, AT91SAM9263_BASE_SMC1);
Jean-Christophe PLAGNIOL-VILLARD4342d642011-11-27 23:15:50 +0800310 at91_ioremap_matrix(AT91SAM9263_BASE_MATRIX);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800311}
312
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800313static void __init at91sam9263_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800314{
Jean-Christophe PLAGNIOL-VILLARD0d781712012-02-05 20:25:32 +0800315 arm_pm_idle = at91sam9_idle;
Russell King1b2073e2011-11-03 09:53:29 +0000316 arm_pm_restart = at91sam9_alt_restart;
Andrew Victorb2c65612007-02-08 09:42:40 +0100317 at91_extern_irq = (1 << AT91SAM9263_ID_IRQ0) | (1 << AT91SAM9263_ID_IRQ1);
318
Andrew Victorb2c65612007-02-08 09:42:40 +0100319 /* Register GPIO subsystem */
320 at91_gpio_init(at91sam9263_gpio, 5);
321}
322
323/* --------------------------------------------------------------------
324 * Interrupt initialization
325 * -------------------------------------------------------------------- */
326
327/*
328 * The default interrupt priority levels (0 = lowest, 7 = highest).
329 */
330static unsigned int at91sam9263_default_irq_priority[NR_AIC_IRQS] __initdata = {
331 7, /* Advanced Interrupt Controller (FIQ) */
332 7, /* System Peripherals */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100333 1, /* Parallel IO Controller A */
334 1, /* Parallel IO Controller B */
335 1, /* Parallel IO Controller C, D and E */
Andrew Victorb2c65612007-02-08 09:42:40 +0100336 0,
337 0,
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100338 5, /* USART 0 */
339 5, /* USART 1 */
340 5, /* USART 2 */
Andrew Victorb2c65612007-02-08 09:42:40 +0100341 0, /* Multimedia Card Interface 0 */
342 0, /* Multimedia Card Interface 1 */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100343 3, /* CAN */
344 6, /* Two-Wire Interface */
345 5, /* Serial Peripheral Interface 0 */
346 5, /* Serial Peripheral Interface 1 */
347 4, /* Serial Synchronous Controller 0 */
348 4, /* Serial Synchronous Controller 1 */
349 5, /* AC97 Controller */
Andrew Victorb2c65612007-02-08 09:42:40 +0100350 0, /* Timer Counter 0, 1 and 2 */
351 0, /* Pulse Width Modulation Controller */
352 3, /* Ethernet */
353 0,
354 0, /* 2D Graphic Engine */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100355 2, /* USB Device Port */
Andrew Victorb2c65612007-02-08 09:42:40 +0100356 0, /* Image Sensor Interface */
357 3, /* LDC Controller */
358 0, /* DMA Controller */
359 0,
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100360 2, /* USB Host port */
Andrew Victorb2c65612007-02-08 09:42:40 +0100361 0, /* Advanced Interrupt Controller (IRQ0) */
362 0, /* Advanced Interrupt Controller (IRQ1) */
363};
364
Jean-Christophe PLAGNIOL-VILLARD8c3583b2011-04-23 22:12:57 +0800365struct at91_init_soc __initdata at91sam9263_soc = {
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800366 .map_io = at91sam9263_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800367 .default_irq_priority = at91sam9263_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800368 .ioremap_registers = at91sam9263_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800369 .register_clocks = at91sam9263_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800370 .init = at91sam9263_initialize,
371};