blob: 826a4bd63d4a2bf360206b56004c7d5ee383fab1 [file] [log] [blame]
Marc Zyngier021f6532014-06-30 16:01:31 +01001/*
2 * Copyright (C) 2013, 2014 ARM Limited, All Rights Reserved.
3 * Author: Marc Zyngier <marc.zyngier@arm.com>
4 *
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18#ifndef __LINUX_IRQCHIP_ARM_GIC_V3_H
19#define __LINUX_IRQCHIP_ARM_GIC_V3_H
20
Catalin Marinas72c58392014-07-24 14:14:42 +010021#include <asm/sysreg.h>
22
Marc Zyngier021f6532014-06-30 16:01:31 +010023/*
24 * Distributor registers. We assume we're running non-secure, with ARE
25 * being set. Secure-only and non-ARE registers are not described.
26 */
27#define GICD_CTLR 0x0000
28#define GICD_TYPER 0x0004
29#define GICD_IIDR 0x0008
30#define GICD_STATUSR 0x0010
31#define GICD_SETSPI_NSR 0x0040
32#define GICD_CLRSPI_NSR 0x0048
33#define GICD_SETSPI_SR 0x0050
34#define GICD_CLRSPI_SR 0x0058
35#define GICD_SEIR 0x0068
Andre Przywaraa0675c22014-06-07 00:54:51 +020036#define GICD_IGROUPR 0x0080
Marc Zyngier021f6532014-06-30 16:01:31 +010037#define GICD_ISENABLER 0x0100
38#define GICD_ICENABLER 0x0180
39#define GICD_ISPENDR 0x0200
40#define GICD_ICPENDR 0x0280
41#define GICD_ISACTIVER 0x0300
42#define GICD_ICACTIVER 0x0380
43#define GICD_IPRIORITYR 0x0400
44#define GICD_ICFGR 0x0C00
Andre Przywaraa0675c22014-06-07 00:54:51 +020045#define GICD_IGRPMODR 0x0D00
46#define GICD_NSACR 0x0E00
Marc Zyngier021f6532014-06-30 16:01:31 +010047#define GICD_IROUTER 0x6000
Andre Przywaraa0675c22014-06-07 00:54:51 +020048#define GICD_IDREGS 0xFFD0
Marc Zyngier021f6532014-06-30 16:01:31 +010049#define GICD_PIDR2 0xFFE8
50
Andre Przywaraa0675c22014-06-07 00:54:51 +020051/*
52 * Those registers are actually from GICv2, but the spec demands that they
53 * are implemented as RES0 if ARE is 1 (which we do in KVM's emulated GICv3).
54 */
55#define GICD_ITARGETSR 0x0800
56#define GICD_SGIR 0x0F00
57#define GICD_CPENDSGIR 0x0F10
58#define GICD_SPENDSGIR 0x0F20
59
Marc Zyngier021f6532014-06-30 16:01:31 +010060#define GICD_CTLR_RWP (1U << 31)
Andre Przywaraa0675c22014-06-07 00:54:51 +020061#define GICD_CTLR_DS (1U << 6)
Marc Zyngier021f6532014-06-30 16:01:31 +010062#define GICD_CTLR_ARE_NS (1U << 4)
63#define GICD_CTLR_ENABLE_G1A (1U << 1)
64#define GICD_CTLR_ENABLE_G1 (1U << 0)
65
Andre Przywaraa0675c22014-06-07 00:54:51 +020066/*
67 * In systems with a single security state (what we emulate in KVM)
68 * the meaning of the interrupt group enable bits is slightly different
69 */
70#define GICD_CTLR_ENABLE_SS_G1 (1U << 1)
71#define GICD_CTLR_ENABLE_SS_G0 (1U << 0)
72
73#define GICD_TYPER_LPIS (1U << 17)
74#define GICD_TYPER_MBIS (1U << 16)
75
Marc Zyngierf5c14342014-11-24 14:35:10 +000076#define GICD_TYPER_ID_BITS(typer) ((((typer) >> 19) & 0x1f) + 1)
77#define GICD_TYPER_IRQS(typer) ((((typer) & 0x1f) + 1) * 32)
78#define GICD_TYPER_LPIS (1U << 17)
79
Marc Zyngier021f6532014-06-30 16:01:31 +010080#define GICD_IROUTER_SPI_MODE_ONE (0U << 31)
81#define GICD_IROUTER_SPI_MODE_ANY (1U << 31)
82
83#define GIC_PIDR2_ARCH_MASK 0xf0
84#define GIC_PIDR2_ARCH_GICv3 0x30
85#define GIC_PIDR2_ARCH_GICv4 0x40
86
Andre Przywaraa0675c22014-06-07 00:54:51 +020087#define GIC_V3_DIST_SIZE 0x10000
88
Marc Zyngier021f6532014-06-30 16:01:31 +010089/*
90 * Re-Distributor registers, offsets from RD_base
91 */
92#define GICR_CTLR GICD_CTLR
93#define GICR_IIDR 0x0004
94#define GICR_TYPER 0x0008
95#define GICR_STATUSR GICD_STATUSR
96#define GICR_WAKER 0x0014
97#define GICR_SETLPIR 0x0040
98#define GICR_CLRLPIR 0x0048
99#define GICR_SEIR GICD_SEIR
100#define GICR_PROPBASER 0x0070
101#define GICR_PENDBASER 0x0078
102#define GICR_INVLPIR 0x00A0
103#define GICR_INVALLR 0x00B0
104#define GICR_SYNCR 0x00C0
105#define GICR_MOVLPIR 0x0100
106#define GICR_MOVALLR 0x0110
Andre Przywaraa0675c22014-06-07 00:54:51 +0200107#define GICR_IDREGS GICD_IDREGS
Marc Zyngier021f6532014-06-30 16:01:31 +0100108#define GICR_PIDR2 GICD_PIDR2
109
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000110#define GICR_CTLR_ENABLE_LPIS (1UL << 0)
111
112#define GICR_TYPER_CPU_NUMBER(r) (((r) >> 8) & 0xffff)
113
Marc Zyngier021f6532014-06-30 16:01:31 +0100114#define GICR_WAKER_ProcessorSleep (1U << 1)
115#define GICR_WAKER_ChildrenAsleep (1U << 2)
116
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000117#define GICR_PROPBASER_NonShareable (0U << 10)
118#define GICR_PROPBASER_InnerShareable (1U << 10)
119#define GICR_PROPBASER_OuterShareable (2U << 10)
120#define GICR_PROPBASER_SHAREABILITY_MASK (3UL << 10)
121#define GICR_PROPBASER_nCnB (0U << 7)
122#define GICR_PROPBASER_nC (1U << 7)
123#define GICR_PROPBASER_RaWt (2U << 7)
124#define GICR_PROPBASER_RaWb (3U << 7)
125#define GICR_PROPBASER_WaWt (4U << 7)
126#define GICR_PROPBASER_WaWb (5U << 7)
127#define GICR_PROPBASER_RaWaWt (6U << 7)
128#define GICR_PROPBASER_RaWaWb (7U << 7)
129#define GICR_PROPBASER_IDBITS_MASK (0x1f)
130
Marc Zyngier4ad3e362015-03-27 14:15:04 +0000131#define GICR_PENDBASER_NonShareable (0U << 10)
132#define GICR_PENDBASER_InnerShareable (1U << 10)
133#define GICR_PENDBASER_OuterShareable (2U << 10)
134#define GICR_PENDBASER_SHAREABILITY_MASK (3UL << 10)
135#define GICR_PENDBASER_nCnB (0U << 7)
136#define GICR_PENDBASER_nC (1U << 7)
137#define GICR_PENDBASER_RaWt (2U << 7)
138#define GICR_PENDBASER_RaWb (3U << 7)
139#define GICR_PENDBASER_WaWt (4U << 7)
140#define GICR_PENDBASER_WaWb (5U << 7)
141#define GICR_PENDBASER_RaWaWt (6U << 7)
142#define GICR_PENDBASER_RaWaWb (7U << 7)
143
Marc Zyngier021f6532014-06-30 16:01:31 +0100144/*
145 * Re-Distributor registers, offsets from SGI_base
146 */
Andre Przywaraa0675c22014-06-07 00:54:51 +0200147#define GICR_IGROUPR0 GICD_IGROUPR
Marc Zyngier021f6532014-06-30 16:01:31 +0100148#define GICR_ISENABLER0 GICD_ISENABLER
149#define GICR_ICENABLER0 GICD_ICENABLER
150#define GICR_ISPENDR0 GICD_ISPENDR
151#define GICR_ICPENDR0 GICD_ICPENDR
152#define GICR_ISACTIVER0 GICD_ISACTIVER
153#define GICR_ICACTIVER0 GICD_ICACTIVER
154#define GICR_IPRIORITYR0 GICD_IPRIORITYR
155#define GICR_ICFGR0 GICD_ICFGR
Andre Przywaraa0675c22014-06-07 00:54:51 +0200156#define GICR_IGRPMODR0 GICD_IGRPMODR
157#define GICR_NSACR GICD_NSACR
Marc Zyngier021f6532014-06-30 16:01:31 +0100158
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000159#define GICR_TYPER_PLPIS (1U << 0)
Marc Zyngier021f6532014-06-30 16:01:31 +0100160#define GICR_TYPER_VLPIS (1U << 1)
161#define GICR_TYPER_LAST (1U << 4)
162
Andre Przywaraa0675c22014-06-07 00:54:51 +0200163#define GIC_V3_REDIST_SIZE 0x20000
164
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000165#define LPI_PROP_GROUP1 (1 << 1)
166#define LPI_PROP_ENABLED (1 << 0)
167
168/*
169 * ITS registers, offsets from ITS_base
170 */
171#define GITS_CTLR 0x0000
172#define GITS_IIDR 0x0004
173#define GITS_TYPER 0x0008
174#define GITS_CBASER 0x0080
175#define GITS_CWRITER 0x0088
176#define GITS_CREADR 0x0090
177#define GITS_BASER 0x0100
178#define GITS_PIDR2 GICR_PIDR2
179
180#define GITS_TRANSLATER 0x10040
181
Yun Wu7cb99112015-03-06 16:37:49 +0000182#define GITS_CTLR_ENABLE (1U << 0)
183#define GITS_CTLR_QUIESCENT (1U << 31)
184
Marc Zyngierf54b97e2015-03-06 16:37:41 +0000185#define GITS_TYPER_DEVBITS_SHIFT 13
186#define GITS_TYPER_DEVBITS(r) ((((r) >> GITS_TYPER_DEVBITS_SHIFT) & 0x1f) + 1)
Marc Zyngiercc2d3212014-11-24 14:35:11 +0000187#define GITS_TYPER_PTA (1UL << 19)
188
189#define GITS_CBASER_VALID (1UL << 63)
190#define GITS_CBASER_nCnB (0UL << 59)
191#define GITS_CBASER_nC (1UL << 59)
192#define GITS_CBASER_RaWt (2UL << 59)
193#define GITS_CBASER_RaWb (3UL << 59)
194#define GITS_CBASER_WaWt (4UL << 59)
195#define GITS_CBASER_WaWb (5UL << 59)
196#define GITS_CBASER_RaWaWt (6UL << 59)
197#define GITS_CBASER_RaWaWb (7UL << 59)
198#define GITS_CBASER_NonShareable (0UL << 10)
199#define GITS_CBASER_InnerShareable (1UL << 10)
200#define GITS_CBASER_OuterShareable (2UL << 10)
201#define GITS_CBASER_SHAREABILITY_MASK (3UL << 10)
202
203#define GITS_BASER_NR_REGS 8
204
205#define GITS_BASER_VALID (1UL << 63)
206#define GITS_BASER_nCnB (0UL << 59)
207#define GITS_BASER_nC (1UL << 59)
208#define GITS_BASER_RaWt (2UL << 59)
209#define GITS_BASER_RaWb (3UL << 59)
210#define GITS_BASER_WaWt (4UL << 59)
211#define GITS_BASER_WaWb (5UL << 59)
212#define GITS_BASER_RaWaWt (6UL << 59)
213#define GITS_BASER_RaWaWb (7UL << 59)
214#define GITS_BASER_TYPE_SHIFT (56)
215#define GITS_BASER_TYPE(r) (((r) >> GITS_BASER_TYPE_SHIFT) & 7)
216#define GITS_BASER_ENTRY_SIZE_SHIFT (48)
217#define GITS_BASER_ENTRY_SIZE(r) ((((r) >> GITS_BASER_ENTRY_SIZE_SHIFT) & 0xff) + 1)
218#define GITS_BASER_NonShareable (0UL << 10)
219#define GITS_BASER_InnerShareable (1UL << 10)
220#define GITS_BASER_OuterShareable (2UL << 10)
221#define GITS_BASER_SHAREABILITY_SHIFT (10)
222#define GITS_BASER_SHAREABILITY_MASK (3UL << GITS_BASER_SHAREABILITY_SHIFT)
223#define GITS_BASER_PAGE_SIZE_SHIFT (8)
224#define GITS_BASER_PAGE_SIZE_4K (0UL << GITS_BASER_PAGE_SIZE_SHIFT)
225#define GITS_BASER_PAGE_SIZE_16K (1UL << GITS_BASER_PAGE_SIZE_SHIFT)
226#define GITS_BASER_PAGE_SIZE_64K (2UL << GITS_BASER_PAGE_SIZE_SHIFT)
227#define GITS_BASER_PAGE_SIZE_MASK (3UL << GITS_BASER_PAGE_SIZE_SHIFT)
228
229#define GITS_BASER_TYPE_NONE 0
230#define GITS_BASER_TYPE_DEVICE 1
231#define GITS_BASER_TYPE_VCPU 2
232#define GITS_BASER_TYPE_CPU 3
233#define GITS_BASER_TYPE_COLLECTION 4
234#define GITS_BASER_TYPE_RESERVED5 5
235#define GITS_BASER_TYPE_RESERVED6 6
236#define GITS_BASER_TYPE_RESERVED7 7
237
238/*
239 * ITS commands
240 */
241#define GITS_CMD_MAPD 0x08
242#define GITS_CMD_MAPC 0x09
243#define GITS_CMD_MAPVI 0x0a
244#define GITS_CMD_MOVI 0x01
245#define GITS_CMD_DISCARD 0x0f
246#define GITS_CMD_INV 0x0c
247#define GITS_CMD_MOVALL 0x0e
248#define GITS_CMD_INVALL 0x0d
249#define GITS_CMD_INT 0x03
250#define GITS_CMD_CLEAR 0x04
251#define GITS_CMD_SYNC 0x05
252
Marc Zyngier021f6532014-06-30 16:01:31 +0100253/*
254 * CPU interface registers
255 */
256#define ICC_CTLR_EL1_EOImode_drop_dir (0U << 1)
257#define ICC_CTLR_EL1_EOImode_drop (1U << 1)
258#define ICC_SRE_EL1_SRE (1U << 0)
259
260/*
261 * Hypervisor interface registers (SRE only)
262 */
263#define ICH_LR_VIRTUAL_ID_MASK ((1UL << 32) - 1)
264
265#define ICH_LR_EOI (1UL << 41)
266#define ICH_LR_GROUP (1UL << 60)
267#define ICH_LR_STATE (3UL << 62)
268#define ICH_LR_PENDING_BIT (1UL << 62)
269#define ICH_LR_ACTIVE_BIT (1UL << 63)
270
271#define ICH_MISR_EOI (1 << 0)
272#define ICH_MISR_U (1 << 1)
273
274#define ICH_HCR_EN (1 << 0)
275#define ICH_HCR_UIE (1 << 1)
276
277#define ICH_VMCR_CTLR_SHIFT 0
278#define ICH_VMCR_CTLR_MASK (0x21f << ICH_VMCR_CTLR_SHIFT)
279#define ICH_VMCR_BPR1_SHIFT 18
280#define ICH_VMCR_BPR1_MASK (7 << ICH_VMCR_BPR1_SHIFT)
281#define ICH_VMCR_BPR0_SHIFT 21
282#define ICH_VMCR_BPR0_MASK (7 << ICH_VMCR_BPR0_SHIFT)
283#define ICH_VMCR_PMR_SHIFT 24
284#define ICH_VMCR_PMR_MASK (0xffUL << ICH_VMCR_PMR_SHIFT)
285
Catalin Marinas72c58392014-07-24 14:14:42 +0100286#define ICC_EOIR1_EL1 sys_reg(3, 0, 12, 12, 1)
287#define ICC_IAR1_EL1 sys_reg(3, 0, 12, 12, 0)
288#define ICC_SGI1R_EL1 sys_reg(3, 0, 12, 11, 5)
289#define ICC_PMR_EL1 sys_reg(3, 0, 4, 6, 0)
290#define ICC_CTLR_EL1 sys_reg(3, 0, 12, 12, 4)
291#define ICC_SRE_EL1 sys_reg(3, 0, 12, 12, 5)
292#define ICC_GRPEN1_EL1 sys_reg(3, 0, 12, 12, 7)
Marc Zyngier021f6532014-06-30 16:01:31 +0100293
294#define ICC_IAR1_EL1_SPURIOUS 0x3ff
295
Catalin Marinas72c58392014-07-24 14:14:42 +0100296#define ICC_SRE_EL2 sys_reg(3, 4, 12, 9, 5)
Marc Zyngier021f6532014-06-30 16:01:31 +0100297
298#define ICC_SRE_EL2_SRE (1 << 0)
299#define ICC_SRE_EL2_ENABLE (1 << 3)
300
Andre Przywara7e580272014-11-12 13:46:06 +0000301#define ICC_SGI1R_TARGET_LIST_SHIFT 0
302#define ICC_SGI1R_TARGET_LIST_MASK (0xffff << ICC_SGI1R_TARGET_LIST_SHIFT)
303#define ICC_SGI1R_AFFINITY_1_SHIFT 16
304#define ICC_SGI1R_AFFINITY_1_MASK (0xff << ICC_SGI1R_AFFINITY_1_SHIFT)
305#define ICC_SGI1R_SGI_ID_SHIFT 24
306#define ICC_SGI1R_SGI_ID_MASK (0xff << ICC_SGI1R_SGI_ID_SHIFT)
307#define ICC_SGI1R_AFFINITY_2_SHIFT 32
308#define ICC_SGI1R_AFFINITY_2_MASK (0xffULL << ICC_SGI1R_AFFINITY_1_SHIFT)
309#define ICC_SGI1R_IRQ_ROUTING_MODE_BIT 40
310#define ICC_SGI1R_AFFINITY_3_SHIFT 48
311#define ICC_SGI1R_AFFINITY_3_MASK (0xffULL << ICC_SGI1R_AFFINITY_1_SHIFT)
312
Marc Zyngier021f6532014-06-30 16:01:31 +0100313/*
314 * System register definitions
315 */
Catalin Marinas72c58392014-07-24 14:14:42 +0100316#define ICH_VSEIR_EL2 sys_reg(3, 4, 12, 9, 4)
317#define ICH_HCR_EL2 sys_reg(3, 4, 12, 11, 0)
318#define ICH_VTR_EL2 sys_reg(3, 4, 12, 11, 1)
319#define ICH_MISR_EL2 sys_reg(3, 4, 12, 11, 2)
320#define ICH_EISR_EL2 sys_reg(3, 4, 12, 11, 3)
321#define ICH_ELSR_EL2 sys_reg(3, 4, 12, 11, 5)
322#define ICH_VMCR_EL2 sys_reg(3, 4, 12, 11, 7)
Marc Zyngier021f6532014-06-30 16:01:31 +0100323
Catalin Marinas72c58392014-07-24 14:14:42 +0100324#define __LR0_EL2(x) sys_reg(3, 4, 12, 12, x)
325#define __LR8_EL2(x) sys_reg(3, 4, 12, 13, x)
Marc Zyngier021f6532014-06-30 16:01:31 +0100326
327#define ICH_LR0_EL2 __LR0_EL2(0)
328#define ICH_LR1_EL2 __LR0_EL2(1)
329#define ICH_LR2_EL2 __LR0_EL2(2)
330#define ICH_LR3_EL2 __LR0_EL2(3)
331#define ICH_LR4_EL2 __LR0_EL2(4)
332#define ICH_LR5_EL2 __LR0_EL2(5)
333#define ICH_LR6_EL2 __LR0_EL2(6)
334#define ICH_LR7_EL2 __LR0_EL2(7)
335#define ICH_LR8_EL2 __LR8_EL2(0)
336#define ICH_LR9_EL2 __LR8_EL2(1)
337#define ICH_LR10_EL2 __LR8_EL2(2)
338#define ICH_LR11_EL2 __LR8_EL2(3)
339#define ICH_LR12_EL2 __LR8_EL2(4)
340#define ICH_LR13_EL2 __LR8_EL2(5)
341#define ICH_LR14_EL2 __LR8_EL2(6)
342#define ICH_LR15_EL2 __LR8_EL2(7)
343
Catalin Marinas72c58392014-07-24 14:14:42 +0100344#define __AP0Rx_EL2(x) sys_reg(3, 4, 12, 8, x)
Marc Zyngier021f6532014-06-30 16:01:31 +0100345#define ICH_AP0R0_EL2 __AP0Rx_EL2(0)
346#define ICH_AP0R1_EL2 __AP0Rx_EL2(1)
347#define ICH_AP0R2_EL2 __AP0Rx_EL2(2)
348#define ICH_AP0R3_EL2 __AP0Rx_EL2(3)
349
Catalin Marinas72c58392014-07-24 14:14:42 +0100350#define __AP1Rx_EL2(x) sys_reg(3, 4, 12, 9, x)
Marc Zyngier021f6532014-06-30 16:01:31 +0100351#define ICH_AP1R0_EL2 __AP1Rx_EL2(0)
352#define ICH_AP1R1_EL2 __AP1Rx_EL2(1)
353#define ICH_AP1R2_EL2 __AP1Rx_EL2(2)
354#define ICH_AP1R3_EL2 __AP1Rx_EL2(3)
355
356#ifndef __ASSEMBLY__
357
358#include <linux/stringify.h>
359
Marc Zyngierb48ac832014-11-24 14:35:16 +0000360/*
361 * We need a value to serve as a irq-type for LPIs. Choose one that will
362 * hopefully pique the interest of the reviewer.
363 */
364#define GIC_IRQ_TYPE_LPI 0xa110c8ed
365
Marc Zyngierf5c14342014-11-24 14:35:10 +0000366struct rdists {
367 struct {
368 void __iomem *rd_base;
369 struct page *pend_page;
370 phys_addr_t phys_base;
371 } __percpu *rdist;
372 struct page *prop_page;
373 int id_bits;
374 u64 flags;
375};
376
Marc Zyngier021f6532014-06-30 16:01:31 +0100377static inline void gic_write_eoir(u64 irq)
378{
Catalin Marinas72c58392014-07-24 14:14:42 +0100379 asm volatile("msr_s " __stringify(ICC_EOIR1_EL1) ", %0" : : "r" (irq));
Marc Zyngier021f6532014-06-30 16:01:31 +0100380 isb();
381}
382
Marc Zyngierda33f312014-11-24 14:35:18 +0000383struct irq_domain;
384int its_cpu_init(void);
385int its_init(struct device_node *node, struct rdists *rdists,
386 struct irq_domain *domain);
387
Marc Zyngier021f6532014-06-30 16:01:31 +0100388#endif
389
390#endif