blob: 89f9ca41d9af3c6ef4c7e94afc23177358617458 [file] [log] [blame]
Bo Shen32b16d42013-12-13 14:41:49 +08001/*
2 * Driver for Atmel Pulse Width Modulation Controller
3 *
4 * Copyright (C) 2013 Atmel Corporation
5 * Bo Shen <voice.shen@atmel.com>
6 *
7 * Licensed under GPLv2.
8 */
9
10#include <linux/clk.h>
11#include <linux/err.h>
12#include <linux/io.h>
13#include <linux/module.h>
14#include <linux/of.h>
15#include <linux/of_device.h>
16#include <linux/platform_device.h>
17#include <linux/pwm.h>
18#include <linux/slab.h>
19
20/* The following is global registers for PWM controller */
21#define PWM_ENA 0x04
22#define PWM_DIS 0x08
23#define PWM_SR 0x0C
24/* Bit field in SR */
25#define PWM_SR_ALL_CH_ON 0x0F
26
27/* The following register is PWM channel related registers */
28#define PWM_CH_REG_OFFSET 0x200
29#define PWM_CH_REG_SIZE 0x20
30
31#define PWM_CMR 0x0
32/* Bit field in CMR */
33#define PWM_CMR_CPOL (1 << 9)
34#define PWM_CMR_UPD_CDTY (1 << 10)
Alexandre Belloni8db9e292014-03-14 15:19:08 +010035#define PWM_CMR_CPRE_MSK 0xF
Bo Shen32b16d42013-12-13 14:41:49 +080036
37/* The following registers for PWM v1 */
38#define PWMV1_CDTY 0x04
39#define PWMV1_CPRD 0x08
40#define PWMV1_CUPD 0x10
41
42/* The following registers for PWM v2 */
43#define PWMV2_CDTY 0x04
44#define PWMV2_CDTYUPD 0x08
45#define PWMV2_CPRD 0x0C
46#define PWMV2_CPRDUPD 0x10
47
48/*
49 * Max value for duty and period
50 *
51 * Although the duty and period register is 32 bit,
52 * however only the LSB 16 bits are significant.
53 */
54#define PWM_MAX_DTY 0xFFFF
55#define PWM_MAX_PRD 0xFFFF
56#define PRD_MAX_PRES 10
57
58struct atmel_pwm_chip {
59 struct pwm_chip chip;
60 struct clk *clk;
61 void __iomem *base;
62
63 void (*config)(struct pwm_chip *chip, struct pwm_device *pwm,
64 unsigned long dty, unsigned long prd);
65};
66
67static inline struct atmel_pwm_chip *to_atmel_pwm_chip(struct pwm_chip *chip)
68{
69 return container_of(chip, struct atmel_pwm_chip, chip);
70}
71
72static inline u32 atmel_pwm_readl(struct atmel_pwm_chip *chip,
73 unsigned long offset)
74{
75 return readl_relaxed(chip->base + offset);
76}
77
78static inline void atmel_pwm_writel(struct atmel_pwm_chip *chip,
79 unsigned long offset, unsigned long val)
80{
81 writel_relaxed(val, chip->base + offset);
82}
83
84static inline u32 atmel_pwm_ch_readl(struct atmel_pwm_chip *chip,
85 unsigned int ch, unsigned long offset)
86{
87 unsigned long base = PWM_CH_REG_OFFSET + ch * PWM_CH_REG_SIZE;
88
89 return readl_relaxed(chip->base + base + offset);
90}
91
92static inline void atmel_pwm_ch_writel(struct atmel_pwm_chip *chip,
93 unsigned int ch, unsigned long offset,
94 unsigned long val)
95{
96 unsigned long base = PWM_CH_REG_OFFSET + ch * PWM_CH_REG_SIZE;
97
98 writel_relaxed(val, chip->base + base + offset);
99}
100
101static int atmel_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
102 int duty_ns, int period_ns)
103{
104 struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
Nikolaus Vosse2e08972014-09-23 15:30:21 +0200105 unsigned long prd, dty;
Bo Shen32b16d42013-12-13 14:41:49 +0800106 unsigned long long div;
107 unsigned int pres = 0;
Alexandre Belloni8db9e292014-03-14 15:19:08 +0100108 u32 val;
Bo Shen32b16d42013-12-13 14:41:49 +0800109 int ret;
110
111 if (test_bit(PWMF_ENABLED, &pwm->flags) && (period_ns != pwm->period)) {
112 dev_err(chip->dev, "cannot change PWM period while enabled\n");
113 return -EBUSY;
114 }
115
Nikolaus Vosse2e08972014-09-23 15:30:21 +0200116 /* Calculate the period cycles and prescale value */
117 div = (unsigned long long)clk_get_rate(atmel_pwm->clk) * period_ns;
118 do_div(div, NSEC_PER_SEC);
Bo Shen32b16d42013-12-13 14:41:49 +0800119
Bo Shen32b16d42013-12-13 14:41:49 +0800120 while (div > PWM_MAX_PRD) {
Nikolaus Vosse2e08972014-09-23 15:30:21 +0200121 div >>= 1;
122 pres++;
123 }
Bo Shen32b16d42013-12-13 14:41:49 +0800124
Nikolaus Vosse2e08972014-09-23 15:30:21 +0200125 if (pres > PRD_MAX_PRES) {
126 dev_err(chip->dev, "pres exceeds the maximum value\n");
127 return -EINVAL;
Bo Shen32b16d42013-12-13 14:41:49 +0800128 }
129
130 /* Calculate the duty cycles */
131 prd = div;
132 div *= duty_ns;
133 do_div(div, period_ns);
Alexandre Belloni916030d2014-03-14 15:19:09 +0100134 dty = prd - div;
Bo Shen32b16d42013-12-13 14:41:49 +0800135
136 ret = clk_enable(atmel_pwm->clk);
137 if (ret) {
138 dev_err(chip->dev, "failed to enable PWM clock\n");
139 return ret;
140 }
141
Alexandre Belloni8db9e292014-03-14 15:19:08 +0100142 /* It is necessary to preserve CPOL, inside CMR */
143 val = atmel_pwm_ch_readl(atmel_pwm, pwm->hwpwm, PWM_CMR);
144 val = (val & ~PWM_CMR_CPRE_MSK) | (pres & PWM_CMR_CPRE_MSK);
145 atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWM_CMR, val);
Bo Shen32b16d42013-12-13 14:41:49 +0800146 atmel_pwm->config(chip, pwm, dty, prd);
147
148 clk_disable(atmel_pwm->clk);
149 return ret;
150}
151
152static void atmel_pwm_config_v1(struct pwm_chip *chip, struct pwm_device *pwm,
153 unsigned long dty, unsigned long prd)
154{
155 struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
156 unsigned int val;
157
Bo Shen32b16d42013-12-13 14:41:49 +0800158
Alexandre Belloni4c027f72015-05-25 15:19:55 +0200159 atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWMV1_CUPD, dty);
160
161 val = atmel_pwm_ch_readl(atmel_pwm, pwm->hwpwm, PWM_CMR);
162 val &= ~PWM_CMR_UPD_CDTY;
163 atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWM_CMR, val);
164
165 /*
166 * If the PWM channel is enabled, only update CDTY by using the update
167 * register, it needs to set bit 10 of CMR to 0
168 */
169 if (test_bit(PWMF_ENABLED, &pwm->flags))
170 return;
171 /*
172 * If the PWM channel is disabled, write value to duty and period
173 * registers directly.
174 */
175 atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWMV1_CDTY, dty);
176 atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWMV1_CPRD, prd);
Bo Shen32b16d42013-12-13 14:41:49 +0800177}
178
179static void atmel_pwm_config_v2(struct pwm_chip *chip, struct pwm_device *pwm,
180 unsigned long dty, unsigned long prd)
181{
182 struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
183
184 if (test_bit(PWMF_ENABLED, &pwm->flags)) {
185 /*
186 * If the PWM channel is enabled, using the duty update register
187 * to update the value.
188 */
189 atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWMV2_CDTYUPD, dty);
190 } else {
191 /*
192 * If the PWM channel is disabled, write value to duty and
193 * period registers directly.
194 */
195 atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWMV2_CDTY, dty);
196 atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWMV2_CPRD, prd);
197 }
198}
199
200static int atmel_pwm_set_polarity(struct pwm_chip *chip, struct pwm_device *pwm,
201 enum pwm_polarity polarity)
202{
203 struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
204 u32 val;
205 int ret;
206
207 val = atmel_pwm_ch_readl(atmel_pwm, pwm->hwpwm, PWM_CMR);
208
209 if (polarity == PWM_POLARITY_NORMAL)
210 val &= ~PWM_CMR_CPOL;
211 else
212 val |= PWM_CMR_CPOL;
213
214 ret = clk_enable(atmel_pwm->clk);
215 if (ret) {
216 dev_err(chip->dev, "failed to enable PWM clock\n");
217 return ret;
218 }
219
220 atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWM_CMR, val);
221
222 clk_disable(atmel_pwm->clk);
223
224 return 0;
225}
226
227static int atmel_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
228{
229 struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
230 int ret;
231
232 ret = clk_enable(atmel_pwm->clk);
233 if (ret) {
234 dev_err(chip->dev, "failed to enable PWM clock\n");
235 return ret;
236 }
237
238 atmel_pwm_writel(atmel_pwm, PWM_ENA, 1 << pwm->hwpwm);
239
240 return 0;
241}
242
243static void atmel_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
244{
245 struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
246
247 atmel_pwm_writel(atmel_pwm, PWM_DIS, 1 << pwm->hwpwm);
248
249 clk_disable(atmel_pwm->clk);
250}
251
252static const struct pwm_ops atmel_pwm_ops = {
253 .config = atmel_pwm_config,
254 .set_polarity = atmel_pwm_set_polarity,
255 .enable = atmel_pwm_enable,
256 .disable = atmel_pwm_disable,
257 .owner = THIS_MODULE,
258};
259
260struct atmel_pwm_data {
261 void (*config)(struct pwm_chip *chip, struct pwm_device *pwm,
262 unsigned long dty, unsigned long prd);
263};
264
265static const struct atmel_pwm_data atmel_pwm_data_v1 = {
266 .config = atmel_pwm_config_v1,
267};
268
269static const struct atmel_pwm_data atmel_pwm_data_v2 = {
270 .config = atmel_pwm_config_v2,
271};
272
273static const struct platform_device_id atmel_pwm_devtypes[] = {
274 {
275 .name = "at91sam9rl-pwm",
276 .driver_data = (kernel_ulong_t)&atmel_pwm_data_v1,
277 }, {
278 .name = "sama5d3-pwm",
279 .driver_data = (kernel_ulong_t)&atmel_pwm_data_v2,
280 }, {
281 /* sentinel */
282 },
283};
284MODULE_DEVICE_TABLE(platform, atmel_pwm_devtypes);
285
286static const struct of_device_id atmel_pwm_dt_ids[] = {
287 {
288 .compatible = "atmel,at91sam9rl-pwm",
289 .data = &atmel_pwm_data_v1,
290 }, {
291 .compatible = "atmel,sama5d3-pwm",
292 .data = &atmel_pwm_data_v2,
293 }, {
294 /* sentinel */
295 },
296};
297MODULE_DEVICE_TABLE(of, atmel_pwm_dt_ids);
298
299static inline const struct atmel_pwm_data *
300atmel_pwm_get_driver_data(struct platform_device *pdev)
301{
302 if (pdev->dev.of_node) {
303 const struct of_device_id *match;
304
305 match = of_match_device(atmel_pwm_dt_ids, &pdev->dev);
306 if (!match)
307 return NULL;
308
309 return match->data;
310 } else {
311 const struct platform_device_id *id;
312
313 id = platform_get_device_id(pdev);
314
315 return (struct atmel_pwm_data *)id->driver_data;
316 }
317}
318
319static int atmel_pwm_probe(struct platform_device *pdev)
320{
321 const struct atmel_pwm_data *data;
322 struct atmel_pwm_chip *atmel_pwm;
323 struct resource *res;
324 int ret;
325
326 data = atmel_pwm_get_driver_data(pdev);
327 if (!data)
328 return -ENODEV;
329
330 atmel_pwm = devm_kzalloc(&pdev->dev, sizeof(*atmel_pwm), GFP_KERNEL);
331 if (!atmel_pwm)
332 return -ENOMEM;
333
334 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
335 atmel_pwm->base = devm_ioremap_resource(&pdev->dev, res);
336 if (IS_ERR(atmel_pwm->base))
337 return PTR_ERR(atmel_pwm->base);
338
339 atmel_pwm->clk = devm_clk_get(&pdev->dev, NULL);
340 if (IS_ERR(atmel_pwm->clk))
341 return PTR_ERR(atmel_pwm->clk);
342
343 ret = clk_prepare(atmel_pwm->clk);
344 if (ret) {
345 dev_err(&pdev->dev, "failed to prepare PWM clock\n");
346 return ret;
347 }
348
349 atmel_pwm->chip.dev = &pdev->dev;
350 atmel_pwm->chip.ops = &atmel_pwm_ops;
351
352 if (pdev->dev.of_node) {
353 atmel_pwm->chip.of_xlate = of_pwm_xlate_with_flags;
354 atmel_pwm->chip.of_pwm_n_cells = 3;
355 }
356
357 atmel_pwm->chip.base = -1;
358 atmel_pwm->chip.npwm = 4;
Alexandre Bellonicf3a3842014-04-09 20:26:09 +0200359 atmel_pwm->chip.can_sleep = true;
Bo Shen32b16d42013-12-13 14:41:49 +0800360 atmel_pwm->config = data->config;
361
362 ret = pwmchip_add(&atmel_pwm->chip);
363 if (ret < 0) {
364 dev_err(&pdev->dev, "failed to add PWM chip %d\n", ret);
365 goto unprepare_clk;
366 }
367
368 platform_set_drvdata(pdev, atmel_pwm);
369
Bo Shen6a683352013-12-19 11:42:22 +0800370 return ret;
371
Bo Shen32b16d42013-12-13 14:41:49 +0800372unprepare_clk:
373 clk_unprepare(atmel_pwm->clk);
374 return ret;
375}
376
377static int atmel_pwm_remove(struct platform_device *pdev)
378{
379 struct atmel_pwm_chip *atmel_pwm = platform_get_drvdata(pdev);
380
381 clk_unprepare(atmel_pwm->clk);
382
383 return pwmchip_remove(&atmel_pwm->chip);
384}
385
386static struct platform_driver atmel_pwm_driver = {
387 .driver = {
388 .name = "atmel-pwm",
389 .of_match_table = of_match_ptr(atmel_pwm_dt_ids),
390 },
391 .id_table = atmel_pwm_devtypes,
392 .probe = atmel_pwm_probe,
393 .remove = atmel_pwm_remove,
394};
395module_platform_driver(atmel_pwm_driver);
396
397MODULE_ALIAS("platform:atmel-pwm");
398MODULE_AUTHOR("Bo Shen <voice.shen@atmel.com>");
399MODULE_DESCRIPTION("Atmel PWM driver");
400MODULE_LICENSE("GPL v2");