blob: 9fc18770d20721cdc9c47d01a620baadf90bc11b [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Daniel Vetter3dec0092010-08-20 21:40:52 +020044static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010045static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080046
Jesse Barnesf1f644d2013-06-27 00:39:25 +030047static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
48 struct intel_crtc_config *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030049static void ironlake_pch_clock_get(struct intel_crtc *crtc,
50 struct intel_crtc_config *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030051
Damien Lespiaue7457a92013-08-08 22:28:59 +010052static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
53 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080054static int intel_framebuffer_init(struct drm_device *dev,
55 struct intel_framebuffer *ifb,
56 struct drm_mode_fb_cmd2 *mode_cmd,
57 struct drm_i915_gem_object *obj);
Damien Lespiaue7457a92013-08-08 22:28:59 +010058
Jesse Barnes79e53942008-11-07 14:24:08 -080059typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080061} intel_range_t;
62
63typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040064 int dot_limit;
65 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080066} intel_p2_t;
67
Ma Lingd4906092009-03-18 20:13:27 +080068typedef struct intel_limit intel_limit_t;
69struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040070 intel_range_t dot, vco, n, m, m1, m2, p, p1;
71 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +080072};
Jesse Barnes79e53942008-11-07 14:24:08 -080073
Daniel Vetterd2acd212012-10-20 20:57:43 +020074int
75intel_pch_rawclk(struct drm_device *dev)
76{
77 struct drm_i915_private *dev_priv = dev->dev_private;
78
79 WARN_ON(!HAS_PCH_SPLIT(dev));
80
81 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
82}
83
Chris Wilson021357a2010-09-07 20:54:59 +010084static inline u32 /* units of 100MHz */
85intel_fdi_link_freq(struct drm_device *dev)
86{
Chris Wilson8b99e682010-10-13 09:59:17 +010087 if (IS_GEN5(dev)) {
88 struct drm_i915_private *dev_priv = dev->dev_private;
89 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
90 } else
91 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +010092}
93
Daniel Vetter5d536e22013-07-06 12:52:06 +020094static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -040095 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +020096 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +020097 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -040098 .m = { .min = 96, .max = 140 },
99 .m1 = { .min = 18, .max = 26 },
100 .m2 = { .min = 6, .max = 16 },
101 .p = { .min = 4, .max = 128 },
102 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700103 .p2 = { .dot_limit = 165000,
104 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700105};
106
Daniel Vetter5d536e22013-07-06 12:52:06 +0200107static const intel_limit_t intel_limits_i8xx_dvo = {
108 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200109 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200110 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200111 .m = { .min = 96, .max = 140 },
112 .m1 = { .min = 18, .max = 26 },
113 .m2 = { .min = 6, .max = 16 },
114 .p = { .min = 4, .max = 128 },
115 .p1 = { .min = 2, .max = 33 },
116 .p2 = { .dot_limit = 165000,
117 .p2_slow = 4, .p2_fast = 4 },
118};
119
Keith Packarde4b36692009-06-05 19:22:17 -0700120static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400121 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200122 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200123 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400124 .m = { .min = 96, .max = 140 },
125 .m1 = { .min = 18, .max = 26 },
126 .m2 = { .min = 6, .max = 16 },
127 .p = { .min = 4, .max = 128 },
128 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700129 .p2 = { .dot_limit = 165000,
130 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
Eric Anholt273e27c2011-03-30 13:01:10 -0700132
Keith Packarde4b36692009-06-05 19:22:17 -0700133static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 20000, .max = 400000 },
135 .vco = { .min = 1400000, .max = 2800000 },
136 .n = { .min = 1, .max = 6 },
137 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100138 .m1 = { .min = 8, .max = 18 },
139 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400140 .p = { .min = 5, .max = 80 },
141 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 200000,
143 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700144};
145
146static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400147 .dot = { .min = 20000, .max = 400000 },
148 .vco = { .min = 1400000, .max = 2800000 },
149 .n = { .min = 1, .max = 6 },
150 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100151 .m1 = { .min = 8, .max = 18 },
152 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .p = { .min = 7, .max = 98 },
154 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700155 .p2 = { .dot_limit = 112000,
156 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700157};
158
Eric Anholt273e27c2011-03-30 13:01:10 -0700159
Keith Packarde4b36692009-06-05 19:22:17 -0700160static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700161 .dot = { .min = 25000, .max = 270000 },
162 .vco = { .min = 1750000, .max = 3500000},
163 .n = { .min = 1, .max = 4 },
164 .m = { .min = 104, .max = 138 },
165 .m1 = { .min = 17, .max = 23 },
166 .m2 = { .min = 5, .max = 11 },
167 .p = { .min = 10, .max = 30 },
168 .p1 = { .min = 1, .max = 3},
169 .p2 = { .dot_limit = 270000,
170 .p2_slow = 10,
171 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800172 },
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
175static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700176 .dot = { .min = 22000, .max = 400000 },
177 .vco = { .min = 1750000, .max = 3500000},
178 .n = { .min = 1, .max = 4 },
179 .m = { .min = 104, .max = 138 },
180 .m1 = { .min = 16, .max = 23 },
181 .m2 = { .min = 5, .max = 11 },
182 .p = { .min = 5, .max = 80 },
183 .p1 = { .min = 1, .max = 8},
184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
187
188static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700189 .dot = { .min = 20000, .max = 115000 },
190 .vco = { .min = 1750000, .max = 3500000 },
191 .n = { .min = 1, .max = 3 },
192 .m = { .min = 104, .max = 138 },
193 .m1 = { .min = 17, .max = 23 },
194 .m2 = { .min = 5, .max = 11 },
195 .p = { .min = 28, .max = 112 },
196 .p1 = { .min = 2, .max = 8 },
197 .p2 = { .dot_limit = 0,
198 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800199 },
Keith Packarde4b36692009-06-05 19:22:17 -0700200};
201
202static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700203 .dot = { .min = 80000, .max = 224000 },
204 .vco = { .min = 1750000, .max = 3500000 },
205 .n = { .min = 1, .max = 3 },
206 .m = { .min = 104, .max = 138 },
207 .m1 = { .min = 17, .max = 23 },
208 .m2 = { .min = 5, .max = 11 },
209 .p = { .min = 14, .max = 42 },
210 .p1 = { .min = 2, .max = 6 },
211 .p2 = { .dot_limit = 0,
212 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800213 },
Keith Packarde4b36692009-06-05 19:22:17 -0700214};
215
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500216static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400217 .dot = { .min = 20000, .max = 400000},
218 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700219 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400220 .n = { .min = 3, .max = 6 },
221 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400223 .m1 = { .min = 0, .max = 0 },
224 .m2 = { .min = 0, .max = 254 },
225 .p = { .min = 5, .max = 80 },
226 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700227 .p2 = { .dot_limit = 200000,
228 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700229};
230
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500231static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400232 .dot = { .min = 20000, .max = 400000 },
233 .vco = { .min = 1700000, .max = 3500000 },
234 .n = { .min = 3, .max = 6 },
235 .m = { .min = 2, .max = 256 },
236 .m1 = { .min = 0, .max = 0 },
237 .m2 = { .min = 0, .max = 254 },
238 .p = { .min = 7, .max = 112 },
239 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700240 .p2 = { .dot_limit = 112000,
241 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700242};
243
Eric Anholt273e27c2011-03-30 13:01:10 -0700244/* Ironlake / Sandybridge
245 *
246 * We calculate clock using (register_value + 2) for N/M1/M2, so here
247 * the range value for them is (actual_value - 2).
248 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800249static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700250 .dot = { .min = 25000, .max = 350000 },
251 .vco = { .min = 1760000, .max = 3510000 },
252 .n = { .min = 1, .max = 5 },
253 .m = { .min = 79, .max = 127 },
254 .m1 = { .min = 12, .max = 22 },
255 .m2 = { .min = 5, .max = 9 },
256 .p = { .min = 5, .max = 80 },
257 .p1 = { .min = 1, .max = 8 },
258 .p2 = { .dot_limit = 225000,
259 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700260};
261
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800262static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 .dot = { .min = 25000, .max = 350000 },
264 .vco = { .min = 1760000, .max = 3510000 },
265 .n = { .min = 1, .max = 3 },
266 .m = { .min = 79, .max = 118 },
267 .m1 = { .min = 12, .max = 22 },
268 .m2 = { .min = 5, .max = 9 },
269 .p = { .min = 28, .max = 112 },
270 .p1 = { .min = 2, .max = 8 },
271 .p2 = { .dot_limit = 225000,
272 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800273};
274
275static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700276 .dot = { .min = 25000, .max = 350000 },
277 .vco = { .min = 1760000, .max = 3510000 },
278 .n = { .min = 1, .max = 3 },
279 .m = { .min = 79, .max = 127 },
280 .m1 = { .min = 12, .max = 22 },
281 .m2 = { .min = 5, .max = 9 },
282 .p = { .min = 14, .max = 56 },
283 .p1 = { .min = 2, .max = 8 },
284 .p2 = { .dot_limit = 225000,
285 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800286};
287
Eric Anholt273e27c2011-03-30 13:01:10 -0700288/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800289static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700290 .dot = { .min = 25000, .max = 350000 },
291 .vco = { .min = 1760000, .max = 3510000 },
292 .n = { .min = 1, .max = 2 },
293 .m = { .min = 79, .max = 126 },
294 .m1 = { .min = 12, .max = 22 },
295 .m2 = { .min = 5, .max = 9 },
296 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400297 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700298 .p2 = { .dot_limit = 225000,
299 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800300};
301
302static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700303 .dot = { .min = 25000, .max = 350000 },
304 .vco = { .min = 1760000, .max = 3510000 },
305 .n = { .min = 1, .max = 3 },
306 .m = { .min = 79, .max = 126 },
307 .m1 = { .min = 12, .max = 22 },
308 .m2 = { .min = 5, .max = 9 },
309 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400310 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700311 .p2 = { .dot_limit = 225000,
312 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800313};
314
Ville Syrjälädc730512013-09-24 21:26:30 +0300315static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300316 /*
317 * These are the data rate limits (measured in fast clocks)
318 * since those are the strictest limits we have. The fast
319 * clock and actual rate limits are more relaxed, so checking
320 * them would make no difference.
321 */
322 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200323 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700324 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700325 .m1 = { .min = 2, .max = 3 },
326 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300327 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300328 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700329};
330
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300331static void vlv_clock(int refclk, intel_clock_t *clock)
332{
333 clock->m = clock->m1 * clock->m2;
334 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200335 if (WARN_ON(clock->n == 0 || clock->p == 0))
336 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300337 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
338 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300339}
340
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300341/**
342 * Returns whether any output on the specified pipe is of the specified type
343 */
344static bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
345{
346 struct drm_device *dev = crtc->dev;
347 struct intel_encoder *encoder;
348
349 for_each_encoder_on_crtc(dev, crtc, encoder)
350 if (encoder->type == type)
351 return true;
352
353 return false;
354}
355
Chris Wilson1b894b52010-12-14 20:04:54 +0000356static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
357 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800358{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800359 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800360 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800361
362 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100363 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000364 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800365 limit = &intel_limits_ironlake_dual_lvds_100m;
366 else
367 limit = &intel_limits_ironlake_dual_lvds;
368 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000369 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800370 limit = &intel_limits_ironlake_single_lvds_100m;
371 else
372 limit = &intel_limits_ironlake_single_lvds;
373 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200374 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800375 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800376
377 return limit;
378}
379
Ma Ling044c7c42009-03-18 20:13:23 +0800380static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
381{
382 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800383 const intel_limit_t *limit;
384
385 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100386 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700387 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800388 else
Keith Packarde4b36692009-06-05 19:22:17 -0700389 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800390 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
391 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700392 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800393 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700394 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800395 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700396 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800397
398 return limit;
399}
400
Chris Wilson1b894b52010-12-14 20:04:54 +0000401static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800402{
403 struct drm_device *dev = crtc->dev;
404 const intel_limit_t *limit;
405
Eric Anholtbad720f2009-10-22 16:11:14 -0700406 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000407 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800408 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800409 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500410 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800411 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500412 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800413 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500414 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700415 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300416 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100417 } else if (!IS_GEN2(dev)) {
418 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
419 limit = &intel_limits_i9xx_lvds;
420 else
421 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800422 } else {
423 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i8xx_lvds;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200425 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700426 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200427 else
428 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800429 }
430 return limit;
431}
432
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500433/* m1 is reserved as 0 in Pineview, n is a ring counter */
434static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800435{
Shaohua Li21778322009-02-23 15:19:16 +0800436 clock->m = clock->m2 + 2;
437 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200438 if (WARN_ON(clock->n == 0 || clock->p == 0))
439 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300440 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
441 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800442}
443
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200444static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
445{
446 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
447}
448
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200449static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800450{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200451 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800452 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200453 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
454 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300455 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
456 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800457}
458
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800459#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800460/**
461 * Returns whether the given set of divisors are valid for a given refclk with
462 * the given connectors.
463 */
464
Chris Wilson1b894b52010-12-14 20:04:54 +0000465static bool intel_PLL_is_valid(struct drm_device *dev,
466 const intel_limit_t *limit,
467 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800468{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300469 if (clock->n < limit->n.min || limit->n.max < clock->n)
470 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800471 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400472 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800473 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400474 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400476 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300477
478 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
479 if (clock->m1 <= clock->m2)
480 INTELPllInvalid("m1 <= m2\n");
481
482 if (!IS_VALLEYVIEW(dev)) {
483 if (clock->p < limit->p.min || limit->p.max < clock->p)
484 INTELPllInvalid("p out of range\n");
485 if (clock->m < limit->m.min || limit->m.max < clock->m)
486 INTELPllInvalid("m out of range\n");
487 }
488
Jesse Barnes79e53942008-11-07 14:24:08 -0800489 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400490 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800491 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
492 * connector, etc., rather than just a single range.
493 */
494 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400495 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800496
497 return true;
498}
499
Ma Lingd4906092009-03-18 20:13:27 +0800500static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200501i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800502 int target, int refclk, intel_clock_t *match_clock,
503 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800504{
505 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800506 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800507 int err = target;
508
Daniel Vettera210b022012-11-26 17:22:08 +0100509 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800510 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100511 * For LVDS just rely on its current settings for dual-channel.
512 * We haven't figured out how to reliably set up different
513 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800514 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100515 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800516 clock.p2 = limit->p2.p2_fast;
517 else
518 clock.p2 = limit->p2.p2_slow;
519 } else {
520 if (target < limit->p2.dot_limit)
521 clock.p2 = limit->p2.p2_slow;
522 else
523 clock.p2 = limit->p2.p2_fast;
524 }
525
Akshay Joshi0206e352011-08-16 15:34:10 -0400526 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800527
Zhao Yakui42158662009-11-20 11:24:18 +0800528 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
529 clock.m1++) {
530 for (clock.m2 = limit->m2.min;
531 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200532 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800533 break;
534 for (clock.n = limit->n.min;
535 clock.n <= limit->n.max; clock.n++) {
536 for (clock.p1 = limit->p1.min;
537 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800538 int this_err;
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000541 if (!intel_PLL_is_valid(dev, limit,
542 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800544 if (match_clock &&
545 clock.p != match_clock->p)
546 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547
548 this_err = abs(clock.dot - target);
549 if (this_err < err) {
550 *best_clock = clock;
551 err = this_err;
552 }
553 }
554 }
555 }
556 }
557
558 return (err != target);
559}
560
Ma Lingd4906092009-03-18 20:13:27 +0800561static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200562pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
563 int target, int refclk, intel_clock_t *match_clock,
564 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200565{
566 struct drm_device *dev = crtc->dev;
567 intel_clock_t clock;
568 int err = target;
569
570 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
571 /*
572 * For LVDS just rely on its current settings for dual-channel.
573 * We haven't figured out how to reliably set up different
574 * single/dual channel state, if we even can.
575 */
576 if (intel_is_dual_link_lvds(dev))
577 clock.p2 = limit->p2.p2_fast;
578 else
579 clock.p2 = limit->p2.p2_slow;
580 } else {
581 if (target < limit->p2.dot_limit)
582 clock.p2 = limit->p2.p2_slow;
583 else
584 clock.p2 = limit->p2.p2_fast;
585 }
586
587 memset(best_clock, 0, sizeof(*best_clock));
588
589 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
590 clock.m1++) {
591 for (clock.m2 = limit->m2.min;
592 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200593 for (clock.n = limit->n.min;
594 clock.n <= limit->n.max; clock.n++) {
595 for (clock.p1 = limit->p1.min;
596 clock.p1 <= limit->p1.max; clock.p1++) {
597 int this_err;
598
599 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800600 if (!intel_PLL_is_valid(dev, limit,
601 &clock))
602 continue;
603 if (match_clock &&
604 clock.p != match_clock->p)
605 continue;
606
607 this_err = abs(clock.dot - target);
608 if (this_err < err) {
609 *best_clock = clock;
610 err = this_err;
611 }
612 }
613 }
614 }
615 }
616
617 return (err != target);
618}
619
Ma Lingd4906092009-03-18 20:13:27 +0800620static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200621g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
622 int target, int refclk, intel_clock_t *match_clock,
623 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800624{
625 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800626 intel_clock_t clock;
627 int max_n;
628 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400629 /* approximately equals target * 0.00585 */
630 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800631 found = false;
632
633 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100634 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800635 clock.p2 = limit->p2.p2_fast;
636 else
637 clock.p2 = limit->p2.p2_slow;
638 } else {
639 if (target < limit->p2.dot_limit)
640 clock.p2 = limit->p2.p2_slow;
641 else
642 clock.p2 = limit->p2.p2_fast;
643 }
644
645 memset(best_clock, 0, sizeof(*best_clock));
646 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200647 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800648 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200649 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800650 for (clock.m1 = limit->m1.max;
651 clock.m1 >= limit->m1.min; clock.m1--) {
652 for (clock.m2 = limit->m2.max;
653 clock.m2 >= limit->m2.min; clock.m2--) {
654 for (clock.p1 = limit->p1.max;
655 clock.p1 >= limit->p1.min; clock.p1--) {
656 int this_err;
657
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200658 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000659 if (!intel_PLL_is_valid(dev, limit,
660 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800661 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000662
663 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800664 if (this_err < err_most) {
665 *best_clock = clock;
666 err_most = this_err;
667 max_n = clock.n;
668 found = true;
669 }
670 }
671 }
672 }
673 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800674 return found;
675}
Ma Lingd4906092009-03-18 20:13:27 +0800676
Zhenyu Wang2c072452009-06-05 15:38:42 +0800677static bool
Daniel Vetteree9300b2013-06-03 22:40:22 +0200678vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
679 int target, int refclk, intel_clock_t *match_clock,
680 intel_clock_t *best_clock)
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700681{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300682 struct drm_device *dev = crtc->dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300683 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300684 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300685 /* min update 19.2 MHz */
686 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300687 bool found = false;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700688
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300689 target *= 5; /* fast clock */
690
691 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700692
693 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300694 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300695 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300696 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300697 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300698 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700699 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300700 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300701 unsigned int ppm, diff;
702
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300703 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
704 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300705
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300706 vlv_clock(refclk, &clock);
707
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300708 if (!intel_PLL_is_valid(dev, limit,
709 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300710 continue;
711
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300712 diff = abs(clock.dot - target);
713 ppm = div_u64(1000000ULL * diff, target);
714
715 if (ppm < 100 && clock.p > best_clock->p) {
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300716 bestppm = 0;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300717 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300718 found = true;
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300719 }
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300720
Ville Syrjäläc6861222013-09-24 21:26:21 +0300721 if (bestppm >= 10 && ppm < bestppm - 10) {
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300722 bestppm = ppm;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300723 *best_clock = clock;
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300724 found = true;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700725 }
726 }
727 }
728 }
729 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700730
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300731 return found;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700732}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700733
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300734bool intel_crtc_active(struct drm_crtc *crtc)
735{
736 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
737
738 /* Be paranoid as we can arrive here with only partial
739 * state retrieved from the hardware during setup.
740 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100741 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300742 * as Haswell has gained clock readout/fastboot support.
743 *
744 * We can ditch the crtc->fb check as soon as we can
745 * properly reconstruct framebuffers.
746 */
747 return intel_crtc->active && crtc->fb &&
Damien Lespiau241bfc32013-09-25 16:45:37 +0100748 intel_crtc->config.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300749}
750
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200751enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
752 enum pipe pipe)
753{
754 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
755 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
756
Daniel Vetter3b117c82013-04-17 20:15:07 +0200757 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200758}
759
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200760static void g4x_wait_for_vblank(struct drm_device *dev, int pipe)
Paulo Zanonia928d532012-05-04 17:18:15 -0300761{
762 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200763 u32 frame, frame_reg = PIPE_FRMCOUNT_GM45(pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300764
765 frame = I915_READ(frame_reg);
766
767 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
768 DRM_DEBUG_KMS("vblank wait timed out\n");
769}
770
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700771/**
772 * intel_wait_for_vblank - wait for vblank on a given pipe
773 * @dev: drm device
774 * @pipe: pipe to wait for
775 *
776 * Wait for vblank to occur on a given pipe. Needed for various bits of
777 * mode setting code.
778 */
779void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800780{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800782 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783
Ville Syrjälä57e22f42013-11-06 13:56:28 -0200784 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
785 g4x_wait_for_vblank(dev, pipe);
Paulo Zanonia928d532012-05-04 17:18:15 -0300786 return;
787 }
788
Chris Wilson300387c2010-09-05 20:25:43 +0100789 /* Clear existing vblank status. Note this will clear any other
790 * sticky status fields as well.
791 *
792 * This races with i915_driver_irq_handler() with the result
793 * that either function could miss a vblank event. Here it is not
794 * fatal, as we will either wait upon the next vblank interrupt or
795 * timeout. Generally speaking intel_wait_for_vblank() is only
796 * called during modeset at which time the GPU should be idle and
797 * should *not* be performing page flips and thus not waiting on
798 * vblanks...
799 * Currently, the result of us stealing a vblank from the irq
800 * handler is that a single frame will be skipped during swapbuffers.
801 */
802 I915_WRITE(pipestat_reg,
803 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
804
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700805 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100806 if (wait_for(I915_READ(pipestat_reg) &
807 PIPE_VBLANK_INTERRUPT_STATUS,
808 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700809 DRM_DEBUG_KMS("vblank wait timed out\n");
810}
811
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300812static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
813{
814 struct drm_i915_private *dev_priv = dev->dev_private;
815 u32 reg = PIPEDSL(pipe);
816 u32 line1, line2;
817 u32 line_mask;
818
819 if (IS_GEN2(dev))
820 line_mask = DSL_LINEMASK_GEN2;
821 else
822 line_mask = DSL_LINEMASK_GEN3;
823
824 line1 = I915_READ(reg) & line_mask;
825 mdelay(5);
826 line2 = I915_READ(reg) & line_mask;
827
828 return line1 == line2;
829}
830
Keith Packardab7ad7f2010-10-03 00:33:06 -0700831/*
832 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700833 * @dev: drm device
834 * @pipe: pipe to wait for
835 *
836 * After disabling a pipe, we can't wait for vblank in the usual way,
837 * spinning on the vblank interrupt status bit, since we won't actually
838 * see an interrupt when the pipe is disabled.
839 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700840 * On Gen4 and above:
841 * wait for the pipe register state bit to turn off
842 *
843 * Otherwise:
844 * wait for the display line value to settle (it usually
845 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100846 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700847 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100848void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700849{
850 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200851 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
852 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700853
Keith Packardab7ad7f2010-10-03 00:33:06 -0700854 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200855 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700856
Keith Packardab7ad7f2010-10-03 00:33:06 -0700857 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100858 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
859 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200860 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700861 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700862 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300863 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200864 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700865 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800866}
867
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000868/*
869 * ibx_digital_port_connected - is the specified port connected?
870 * @dev_priv: i915 private structure
871 * @port: the port to test
872 *
873 * Returns true if @port is connected, false otherwise.
874 */
875bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
876 struct intel_digital_port *port)
877{
878 u32 bit;
879
Damien Lespiauc36346e2012-12-13 16:09:03 +0000880 if (HAS_PCH_IBX(dev_priv->dev)) {
881 switch(port->port) {
882 case PORT_B:
883 bit = SDE_PORTB_HOTPLUG;
884 break;
885 case PORT_C:
886 bit = SDE_PORTC_HOTPLUG;
887 break;
888 case PORT_D:
889 bit = SDE_PORTD_HOTPLUG;
890 break;
891 default:
892 return true;
893 }
894 } else {
895 switch(port->port) {
896 case PORT_B:
897 bit = SDE_PORTB_HOTPLUG_CPT;
898 break;
899 case PORT_C:
900 bit = SDE_PORTC_HOTPLUG_CPT;
901 break;
902 case PORT_D:
903 bit = SDE_PORTD_HOTPLUG_CPT;
904 break;
905 default:
906 return true;
907 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000908 }
909
910 return I915_READ(SDEISR) & bit;
911}
912
Jesse Barnesb24e7172011-01-04 15:09:30 -0800913static const char *state_string(bool enabled)
914{
915 return enabled ? "on" : "off";
916}
917
918/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +0200919void assert_pll(struct drm_i915_private *dev_priv,
920 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -0800921{
922 int reg;
923 u32 val;
924 bool cur_state;
925
926 reg = DPLL(pipe);
927 val = I915_READ(reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PLL state assertion failure (expected %s, current %s)\n",
931 state_string(state), state_string(cur_state));
932}
Jesse Barnesb24e7172011-01-04 15:09:30 -0800933
Jani Nikula23538ef2013-08-27 15:12:22 +0300934/* XXX: the dsi pll is shared between MIPI DSI ports */
935static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
936{
937 u32 val;
938 bool cur_state;
939
940 mutex_lock(&dev_priv->dpio_lock);
941 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
942 mutex_unlock(&dev_priv->dpio_lock);
943
944 cur_state = val & DSI_PLL_VCO_EN;
945 WARN(cur_state != state,
946 "DSI PLL state assertion failure (expected %s, current %s)\n",
947 state_string(state), state_string(cur_state));
948}
949#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
950#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
951
Daniel Vetter55607e82013-06-16 21:42:39 +0200952struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +0200953intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -0800954{
Daniel Vettere2b78262013-06-07 23:10:03 +0200955 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
956
Daniel Vettera43f6e02013-06-07 23:10:32 +0200957 if (crtc->config.shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +0200958 return NULL;
959
Daniel Vettera43f6e02013-06-07 23:10:32 +0200960 return &dev_priv->shared_dplls[crtc->config.shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +0200961}
962
Jesse Barnesb24e7172011-01-04 15:09:30 -0800963/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +0200964void assert_shared_dpll(struct drm_i915_private *dev_priv,
965 struct intel_shared_dpll *pll,
966 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800967{
Jesse Barnes040484a2011-01-03 12:14:26 -0800968 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +0200969 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -0800970
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300971 if (HAS_PCH_LPT(dev_priv->dev)) {
972 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
973 return;
974 }
975
Chris Wilson92b27b02012-05-20 18:10:50 +0100976 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +0200977 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100978 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100979
Daniel Vetter53589012013-06-05 13:34:16 +0200980 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Chris Wilson92b27b02012-05-20 18:10:50 +0100981 WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +0200982 "%s assertion failure (expected %s, current %s)\n",
983 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -0800984}
Jesse Barnes040484a2011-01-03 12:14:26 -0800985
986static void assert_fdi_tx(struct drm_i915_private *dev_priv,
987 enum pipe pipe, bool state)
988{
989 int reg;
990 u32 val;
991 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200992 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
993 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800994
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200995 if (HAS_DDI(dev_priv->dev)) {
996 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200997 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300998 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200999 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001000 } else {
1001 reg = FDI_TX_CTL(pipe);
1002 val = I915_READ(reg);
1003 cur_state = !!(val & FDI_TX_ENABLE);
1004 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001005 WARN(cur_state != state,
1006 "FDI TX state assertion failure (expected %s, current %s)\n",
1007 state_string(state), state_string(cur_state));
1008}
1009#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1010#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1011
1012static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1013 enum pipe pipe, bool state)
1014{
1015 int reg;
1016 u32 val;
1017 bool cur_state;
1018
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001019 reg = FDI_RX_CTL(pipe);
1020 val = I915_READ(reg);
1021 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -08001022 WARN(cur_state != state,
1023 "FDI RX state assertion failure (expected %s, current %s)\n",
1024 state_string(state), state_string(cur_state));
1025}
1026#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1027#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1028
1029static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1030 enum pipe pipe)
1031{
1032 int reg;
1033 u32 val;
1034
1035 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001036 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001037 return;
1038
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001039 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001040 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001041 return;
1042
Jesse Barnes040484a2011-01-03 12:14:26 -08001043 reg = FDI_TX_CTL(pipe);
1044 val = I915_READ(reg);
1045 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1046}
1047
Daniel Vetter55607e82013-06-16 21:42:39 +02001048void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1049 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001050{
1051 int reg;
1052 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001053 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001054
1055 reg = FDI_RX_CTL(pipe);
1056 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001057 cur_state = !!(val & FDI_RX_PLL_ENABLE);
1058 WARN(cur_state != state,
1059 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1060 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001061}
1062
Jesse Barnesea0760c2011-01-04 15:09:32 -08001063static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1064 enum pipe pipe)
1065{
1066 int pp_reg, lvds_reg;
1067 u32 val;
1068 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001069 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001070
1071 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1072 pp_reg = PCH_PP_CONTROL;
1073 lvds_reg = PCH_LVDS;
1074 } else {
1075 pp_reg = PP_CONTROL;
1076 lvds_reg = LVDS;
1077 }
1078
1079 val = I915_READ(pp_reg);
1080 if (!(val & PANEL_POWER_ON) ||
1081 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1082 locked = false;
1083
1084 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1085 panel_pipe = PIPE_B;
1086
1087 WARN(panel_pipe == pipe && locked,
1088 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001089 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001090}
1091
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001092static void assert_cursor(struct drm_i915_private *dev_priv,
1093 enum pipe pipe, bool state)
1094{
1095 struct drm_device *dev = dev_priv->dev;
1096 bool cur_state;
1097
1098 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1099 cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
1100 else if (IS_845G(dev) || IS_I865G(dev))
1101 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
1102 else
1103 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
1104
1105 WARN(cur_state != state,
1106 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1107 pipe_name(pipe), state_string(state), state_string(cur_state));
1108}
1109#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1110#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1111
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001112void assert_pipe(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001114{
1115 int reg;
1116 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001117 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001120
Daniel Vetter8e636782012-01-22 01:36:48 +01001121 /* if we need the pipe A quirk it must be always on */
1122 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1123 state = true;
1124
Imre Deakda7e29b2014-02-18 00:02:02 +02001125 if (!intel_display_power_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001126 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001127 cur_state = false;
1128 } else {
1129 reg = PIPECONF(cpu_transcoder);
1130 val = I915_READ(reg);
1131 cur_state = !!(val & PIPECONF_ENABLE);
1132 }
1133
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001134 WARN(cur_state != state,
1135 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001136 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001137}
1138
Chris Wilson931872f2012-01-16 23:01:13 +00001139static void assert_plane(struct drm_i915_private *dev_priv,
1140 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001141{
1142 int reg;
1143 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001144 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001145
1146 reg = DSPCNTR(plane);
1147 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001148 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1149 WARN(cur_state != state,
1150 "plane %c assertion failure (expected %s, current %s)\n",
1151 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001152}
1153
Chris Wilson931872f2012-01-16 23:01:13 +00001154#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1155#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1156
Jesse Barnesb24e7172011-01-04 15:09:30 -08001157static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1158 enum pipe pipe)
1159{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001160 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001161 int reg, i;
1162 u32 val;
1163 int cur_pipe;
1164
Ville Syrjälä653e1022013-06-04 13:49:05 +03001165 /* Primary planes are fixed to pipes on gen4+ */
1166 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001167 reg = DSPCNTR(pipe);
1168 val = I915_READ(reg);
1169 WARN((val & DISPLAY_PLANE_ENABLE),
1170 "plane %c assertion failure, should be disabled but not\n",
1171 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001172 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001173 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001174
Jesse Barnesb24e7172011-01-04 15:09:30 -08001175 /* Need to check both planes against the pipe */
Damien Lespiau08e2a7d2013-07-11 20:10:54 +01001176 for_each_pipe(i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001177 reg = DSPCNTR(i);
1178 val = I915_READ(reg);
1179 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1180 DISPPLANE_SEL_PIPE_SHIFT;
1181 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001182 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1183 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001184 }
1185}
1186
Jesse Barnes19332d72013-03-28 09:55:38 -07001187static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1188 enum pipe pipe)
1189{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001190 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001191 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001192 u32 val;
1193
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001194 if (IS_VALLEYVIEW(dev)) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001195 for_each_sprite(pipe, sprite) {
1196 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001197 val = I915_READ(reg);
1198 WARN((val & SP_ENABLE),
1199 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001200 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001201 }
1202 } else if (INTEL_INFO(dev)->gen >= 7) {
1203 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001204 val = I915_READ(reg);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001205 WARN((val & SPRITE_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001206 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001207 plane_name(pipe), pipe_name(pipe));
1208 } else if (INTEL_INFO(dev)->gen >= 5) {
1209 reg = DVSCNTR(pipe);
1210 val = I915_READ(reg);
1211 WARN((val & DVS_ENABLE),
1212 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1213 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001214 }
1215}
1216
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001217static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001218{
1219 u32 val;
1220 bool enabled;
1221
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001222 WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001223
Jesse Barnes92f25842011-01-04 15:09:34 -08001224 val = I915_READ(PCH_DREF_CONTROL);
1225 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1226 DREF_SUPERSPREAD_SOURCE_MASK));
1227 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1228}
1229
Daniel Vetterab9412b2013-05-03 11:49:46 +02001230static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1231 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001232{
1233 int reg;
1234 u32 val;
1235 bool enabled;
1236
Daniel Vetterab9412b2013-05-03 11:49:46 +02001237 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001238 val = I915_READ(reg);
1239 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001240 WARN(enabled,
1241 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1242 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001243}
1244
Keith Packard4e634382011-08-06 10:39:45 -07001245static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001247{
1248 if ((val & DP_PORT_EN) == 0)
1249 return false;
1250
1251 if (HAS_PCH_CPT(dev_priv->dev)) {
1252 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1253 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1254 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1255 return false;
1256 } else {
1257 if ((val & DP_PIPE_MASK) != (pipe << 30))
1258 return false;
1259 }
1260 return true;
1261}
1262
Keith Packard1519b992011-08-06 10:35:34 -07001263static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, u32 val)
1265{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001266 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001267 return false;
1268
1269 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001270 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001271 return false;
1272 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001273 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001274 return false;
1275 }
1276 return true;
1277}
1278
1279static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1280 enum pipe pipe, u32 val)
1281{
1282 if ((val & LVDS_PORT_EN) == 0)
1283 return false;
1284
1285 if (HAS_PCH_CPT(dev_priv->dev)) {
1286 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1287 return false;
1288 } else {
1289 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1290 return false;
1291 }
1292 return true;
1293}
1294
1295static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe, u32 val)
1297{
1298 if ((val & ADPA_DAC_ENABLE) == 0)
1299 return false;
1300 if (HAS_PCH_CPT(dev_priv->dev)) {
1301 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1302 return false;
1303 } else {
1304 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1305 return false;
1306 }
1307 return true;
1308}
1309
Jesse Barnes291906f2011-02-02 12:28:03 -08001310static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001311 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001312{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001313 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001314 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001315 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001316 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001317
Daniel Vetter75c5da22012-09-10 21:58:29 +02001318 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1319 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001320 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001321}
1322
1323static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1324 enum pipe pipe, int reg)
1325{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001326 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001327 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001328 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001329 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001330
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001331 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001332 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001333 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001334}
1335
1336static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1337 enum pipe pipe)
1338{
1339 int reg;
1340 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001341
Keith Packardf0575e92011-07-25 22:12:43 -07001342 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1343 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1344 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001345
1346 reg = PCH_ADPA;
1347 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001348 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001349 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001350 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001351
1352 reg = PCH_LVDS;
1353 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001354 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001355 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001356 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001357
Paulo Zanonie2debe92013-02-18 19:00:27 -03001358 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1359 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1360 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001361}
1362
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001363static void intel_init_dpio(struct drm_device *dev)
1364{
1365 struct drm_i915_private *dev_priv = dev->dev_private;
1366
1367 if (!IS_VALLEYVIEW(dev))
1368 return;
1369
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001370 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001371}
1372
1373static void intel_reset_dpio(struct drm_device *dev)
1374{
1375 struct drm_i915_private *dev_priv = dev->dev_private;
1376
1377 if (!IS_VALLEYVIEW(dev))
1378 return;
1379
Imre Deake5cbfbf2014-01-09 17:08:16 +02001380 /*
1381 * Enable the CRI clock source so we can get at the display and the
1382 * reference clock for VGA hotplug / manual detection.
1383 */
Imre Deak404faab2014-01-09 17:08:15 +02001384 I915_WRITE(DPLL(PIPE_B), I915_READ(DPLL(PIPE_B)) |
Imre Deake5cbfbf2014-01-09 17:08:16 +02001385 DPLL_REFA_CLK_ENABLE_VLV |
Imre Deak404faab2014-01-09 17:08:15 +02001386 DPLL_INTEGRATED_CRI_CLK_VLV);
1387
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001388 /*
1389 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1390 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1391 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1392 * b. The other bits such as sfr settings / modesel may all be set
1393 * to 0.
1394 *
1395 * This should only be done on init and resume from S3 with both
1396 * PLLs disabled, or we risk losing DPIO and PLL synchronization.
1397 */
1398 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1399}
1400
Daniel Vetter426115c2013-07-11 22:13:42 +02001401static void vlv_enable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001402{
Daniel Vetter426115c2013-07-11 22:13:42 +02001403 struct drm_device *dev = crtc->base.dev;
1404 struct drm_i915_private *dev_priv = dev->dev_private;
1405 int reg = DPLL(crtc->pipe);
1406 u32 dpll = crtc->config.dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001407
Daniel Vetter426115c2013-07-11 22:13:42 +02001408 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001409
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001410 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001411 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1412
1413 /* PLL is protected by panel, make sure we can write it */
1414 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001415 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001416
Daniel Vetter426115c2013-07-11 22:13:42 +02001417 I915_WRITE(reg, dpll);
1418 POSTING_READ(reg);
1419 udelay(150);
1420
1421 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1422 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1423
1424 I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
1425 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001426
1427 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001428 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001429 POSTING_READ(reg);
1430 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001431 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001432 POSTING_READ(reg);
1433 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001434 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001435 POSTING_READ(reg);
1436 udelay(150); /* wait for warmup */
1437}
1438
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001439static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001440{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001441 struct drm_device *dev = crtc->base.dev;
1442 struct drm_i915_private *dev_priv = dev->dev_private;
1443 int reg = DPLL(crtc->pipe);
1444 u32 dpll = crtc->config.dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001445
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001446 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001447
1448 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001449 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450
1451 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001452 if (IS_MOBILE(dev) && !IS_I830(dev))
1453 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001454
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001455 I915_WRITE(reg, dpll);
1456
1457 /* Wait for the clocks to stabilize. */
1458 POSTING_READ(reg);
1459 udelay(150);
1460
1461 if (INTEL_INFO(dev)->gen >= 4) {
1462 I915_WRITE(DPLL_MD(crtc->pipe),
1463 crtc->config.dpll_hw_state.dpll_md);
1464 } else {
1465 /* The pixel multiplier can only be updated once the
1466 * DPLL is enabled and the clocks are stable.
1467 *
1468 * So write it again.
1469 */
1470 I915_WRITE(reg, dpll);
1471 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001472
1473 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001474 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001475 POSTING_READ(reg);
1476 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001477 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001478 POSTING_READ(reg);
1479 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001480 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001481 POSTING_READ(reg);
1482 udelay(150); /* wait for warmup */
1483}
1484
1485/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001486 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001487 * @dev_priv: i915 private structure
1488 * @pipe: pipe PLL to disable
1489 *
1490 * Disable the PLL for @pipe, making sure the pipe is off first.
1491 *
1492 * Note! This is for pre-ILK only.
1493 */
Daniel Vetter50b44a42013-06-05 13:34:33 +02001494static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001495{
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001496 /* Don't disable pipe A or pipe A PLLs if needed */
1497 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1498 return;
1499
1500 /* Make sure the pipe isn't still relying on us */
1501 assert_pipe_disabled(dev_priv, pipe);
1502
Daniel Vetter50b44a42013-06-05 13:34:33 +02001503 I915_WRITE(DPLL(pipe), 0);
1504 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001505}
1506
Jesse Barnesf6071162013-10-01 10:41:38 -07001507static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1508{
1509 u32 val = 0;
1510
1511 /* Make sure the pipe isn't still relying on us */
1512 assert_pipe_disabled(dev_priv, pipe);
1513
Imre Deake5cbfbf2014-01-09 17:08:16 +02001514 /*
1515 * Leave integrated clock source and reference clock enabled for pipe B.
1516 * The latter is needed for VGA hotplug / manual detection.
1517 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001518 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001519 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001520 I915_WRITE(DPLL(pipe), val);
1521 POSTING_READ(DPLL(pipe));
1522}
1523
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001524void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1525 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001526{
1527 u32 port_mask;
1528
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001529 switch (dport->port) {
1530 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001531 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001532 break;
1533 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001534 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001535 break;
1536 default:
1537 BUG();
1538 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001539
1540 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1541 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Ville Syrjäläbe46ffd2013-11-29 13:21:49 +02001542 port_name(dport->port), I915_READ(DPLL(0)));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001543}
1544
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001545/**
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001546 * ironlake_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001547 * @dev_priv: i915 private structure
1548 * @pipe: pipe PLL to enable
1549 *
1550 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1551 * drives the transcoder clock.
1552 */
Daniel Vettere2b78262013-06-07 23:10:03 +02001553static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001554{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001555 struct drm_device *dev = crtc->base.dev;
1556 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001557 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001558
Chris Wilson48da64a2012-05-13 20:16:12 +01001559 /* PCH PLLs only available on ILK, SNB and IVB */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001560 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001561 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001562 return;
1563
1564 if (WARN_ON(pll->refcount == 0))
1565 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001566
Daniel Vetter46edb022013-06-05 13:34:12 +02001567 DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
1568 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001569 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001570
Daniel Vettercdbd2312013-06-05 13:34:03 +02001571 if (pll->active++) {
1572 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001573 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001574 return;
1575 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001576 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001577
Daniel Vetter46edb022013-06-05 13:34:12 +02001578 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001579 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001580 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001581}
1582
Daniel Vettere2b78262013-06-07 23:10:03 +02001583static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001584{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001585 struct drm_device *dev = crtc->base.dev;
1586 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001587 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001588
Jesse Barnes92f25842011-01-04 15:09:34 -08001589 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001590 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001591 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001592 return;
1593
Chris Wilson48da64a2012-05-13 20:16:12 +01001594 if (WARN_ON(pll->refcount == 0))
1595 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001596
Daniel Vetter46edb022013-06-05 13:34:12 +02001597 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1598 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001599 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001600
Chris Wilson48da64a2012-05-13 20:16:12 +01001601 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001602 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001603 return;
1604 }
1605
Daniel Vettere9d69442013-06-05 13:34:15 +02001606 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001607 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001608 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001609 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001610
Daniel Vetter46edb022013-06-05 13:34:12 +02001611 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001612 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001613 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001614}
1615
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001616static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1617 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001618{
Daniel Vetter23670b322012-11-01 09:15:30 +01001619 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001620 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001621 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001622 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001623
1624 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001625 BUG_ON(INTEL_INFO(dev)->gen < 5);
Jesse Barnes040484a2011-01-03 12:14:26 -08001626
1627 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001628 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001629 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001630
1631 /* FDI must be feeding us bits for PCH ports */
1632 assert_fdi_tx_enabled(dev_priv, pipe);
1633 assert_fdi_rx_enabled(dev_priv, pipe);
1634
Daniel Vetter23670b322012-11-01 09:15:30 +01001635 if (HAS_PCH_CPT(dev)) {
1636 /* Workaround: Set the timing override bit before enabling the
1637 * pch transcoder. */
1638 reg = TRANS_CHICKEN2(pipe);
1639 val = I915_READ(reg);
1640 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1641 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001642 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001643
Daniel Vetterab9412b2013-05-03 11:49:46 +02001644 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001645 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001646 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001647
1648 if (HAS_PCH_IBX(dev_priv->dev)) {
1649 /*
1650 * make the BPC in transcoder be consistent with
1651 * that in pipeconf reg.
1652 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001653 val &= ~PIPECONF_BPC_MASK;
1654 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001655 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001656
1657 val &= ~TRANS_INTERLACE_MASK;
1658 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001659 if (HAS_PCH_IBX(dev_priv->dev) &&
1660 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1661 val |= TRANS_LEGACY_INTERLACED_ILK;
1662 else
1663 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001664 else
1665 val |= TRANS_PROGRESSIVE;
1666
Jesse Barnes040484a2011-01-03 12:14:26 -08001667 I915_WRITE(reg, val | TRANS_ENABLE);
1668 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001669 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001670}
1671
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001672static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001673 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001674{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001675 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001676
1677 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001678 BUG_ON(INTEL_INFO(dev_priv->dev)->gen < 5);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001679
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001680 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001681 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001682 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001683
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001684 /* Workaround: set timing override bit. */
1685 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001686 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001687 I915_WRITE(_TRANSA_CHICKEN2, val);
1688
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001689 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001690 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001691
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001692 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1693 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001694 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001695 else
1696 val |= TRANS_PROGRESSIVE;
1697
Daniel Vetterab9412b2013-05-03 11:49:46 +02001698 I915_WRITE(LPT_TRANSCONF, val);
1699 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001700 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001701}
1702
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001703static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1704 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001705{
Daniel Vetter23670b322012-11-01 09:15:30 +01001706 struct drm_device *dev = dev_priv->dev;
1707 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001708
1709 /* FDI relies on the transcoder */
1710 assert_fdi_tx_disabled(dev_priv, pipe);
1711 assert_fdi_rx_disabled(dev_priv, pipe);
1712
Jesse Barnes291906f2011-02-02 12:28:03 -08001713 /* Ports must be off as well */
1714 assert_pch_ports_disabled(dev_priv, pipe);
1715
Daniel Vetterab9412b2013-05-03 11:49:46 +02001716 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001717 val = I915_READ(reg);
1718 val &= ~TRANS_ENABLE;
1719 I915_WRITE(reg, val);
1720 /* wait for PCH transcoder off, transcoder state */
1721 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001722 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001723
1724 if (!HAS_PCH_IBX(dev)) {
1725 /* Workaround: Clear the timing override chicken bit again. */
1726 reg = TRANS_CHICKEN2(pipe);
1727 val = I915_READ(reg);
1728 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1729 I915_WRITE(reg, val);
1730 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001731}
1732
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001733static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001734{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001735 u32 val;
1736
Daniel Vetterab9412b2013-05-03 11:49:46 +02001737 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001738 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001739 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001740 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001741 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001742 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001743
1744 /* Workaround: clear timing override bit. */
1745 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001746 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001747 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001748}
1749
1750/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001751 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02001752 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001753 *
Paulo Zanoni03722642014-01-17 13:51:09 -02001754 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001755 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08001756 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001757static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001758{
Paulo Zanoni03722642014-01-17 13:51:09 -02001759 struct drm_device *dev = crtc->base.dev;
1760 struct drm_i915_private *dev_priv = dev->dev_private;
1761 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001762 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1763 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001764 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001765 int reg;
1766 u32 val;
1767
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001768 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001769 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001770 assert_sprites_disabled(dev_priv, pipe);
1771
Paulo Zanoni681e5812012-12-06 11:12:38 -02001772 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001773 pch_transcoder = TRANSCODER_A;
1774 else
1775 pch_transcoder = pipe;
1776
Jesse Barnesb24e7172011-01-04 15:09:30 -08001777 /*
1778 * A pipe without a PLL won't actually be able to drive bits from
1779 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1780 * need the check.
1781 */
1782 if (!HAS_PCH_SPLIT(dev_priv->dev))
Paulo Zanonifbf32182014-01-17 13:51:11 -02001783 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03001784 assert_dsi_pll_enabled(dev_priv);
1785 else
1786 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001787 else {
Paulo Zanoni30421c42014-01-17 13:51:10 -02001788 if (crtc->config.has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08001789 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001790 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001791 assert_fdi_tx_pll_enabled(dev_priv,
1792 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001793 }
1794 /* FIXME: assert CPU port conditions for SNB+ */
1795 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001796
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001797 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001798 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001799 if (val & PIPECONF_ENABLE) {
1800 WARN_ON(!(pipe == PIPE_A &&
1801 dev_priv->quirks & QUIRK_PIPEA_FORCE));
Chris Wilson00d70b12011-03-17 07:18:29 +00001802 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02001803 }
Chris Wilson00d70b12011-03-17 07:18:29 +00001804
1805 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02001806 POSTING_READ(reg);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02001807
1808 /*
1809 * There's no guarantee the pipe will really start running now. It
1810 * depends on the Gen, the output type and the relative order between
1811 * pipe and plane enabling. Avoid waiting on HSW+ since it's not
1812 * necessary.
1813 * TODO: audit the previous gens.
1814 */
1815 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Paulo Zanoni851855d2013-12-19 19:12:29 -02001816 intel_wait_for_vblank(dev_priv->dev, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001817}
1818
1819/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001820 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001821 * @dev_priv: i915 private structure
1822 * @pipe: pipe to disable
1823 *
1824 * Disable @pipe, making sure that various hardware specific requirements
1825 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1826 *
1827 * @pipe should be %PIPE_A or %PIPE_B.
1828 *
1829 * Will wait until the pipe has shut down before returning.
1830 */
1831static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1832 enum pipe pipe)
1833{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001834 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1835 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001836 int reg;
1837 u32 val;
1838
1839 /*
1840 * Make sure planes won't keep trying to pump pixels to us,
1841 * or we might hang the display.
1842 */
1843 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001844 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001845 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001846
1847 /* Don't disable pipe A or pipe A PLLs if needed */
1848 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1849 return;
1850
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001851 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001852 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001853 if ((val & PIPECONF_ENABLE) == 0)
1854 return;
1855
1856 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001857 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1858}
1859
Keith Packardd74362c2011-07-28 14:47:14 -07001860/*
1861 * Plane regs are double buffered, going from enabled->disabled needs a
1862 * trigger in order to latch. The display address reg provides this.
1863 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001864void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
1865 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07001866{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001867 struct drm_device *dev = dev_priv->dev;
1868 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001869
1870 I915_WRITE(reg, I915_READ(reg));
1871 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07001872}
1873
Jesse Barnesb24e7172011-01-04 15:09:30 -08001874/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001875 * intel_enable_primary_plane - enable the primary plane on a given pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08001876 * @dev_priv: i915 private structure
1877 * @plane: plane to enable
1878 * @pipe: pipe being fed
1879 *
1880 * Enable @plane on @pipe, making sure that @pipe is running first.
1881 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001882static void intel_enable_primary_plane(struct drm_i915_private *dev_priv,
1883 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001884{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001885 struct intel_crtc *intel_crtc =
1886 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001887 int reg;
1888 u32 val;
1889
1890 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1891 assert_pipe_enabled(dev_priv, pipe);
1892
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001893 WARN(intel_crtc->primary_enabled, "Primary plane already enabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001894
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001895 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001896
Jesse Barnesb24e7172011-01-04 15:09:30 -08001897 reg = DSPCNTR(plane);
1898 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001899 if (val & DISPLAY_PLANE_ENABLE)
1900 return;
1901
1902 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001903 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001904 intel_wait_for_vblank(dev_priv->dev, pipe);
1905}
1906
Jesse Barnesb24e7172011-01-04 15:09:30 -08001907/**
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001908 * intel_disable_primary_plane - disable the primary plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08001909 * @dev_priv: i915 private structure
1910 * @plane: plane to disable
1911 * @pipe: pipe consuming the data
1912 *
1913 * Disable @plane; should be an independent operation.
1914 */
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03001915static void intel_disable_primary_plane(struct drm_i915_private *dev_priv,
1916 enum plane plane, enum pipe pipe)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001917{
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001918 struct intel_crtc *intel_crtc =
1919 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001920 int reg;
1921 u32 val;
1922
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001923 WARN(!intel_crtc->primary_enabled, "Primary plane already disabled\n");
Ville Syrjälä0037f712013-10-01 18:02:20 +03001924
Ville Syrjälä4c445e02013-10-09 17:24:58 +03001925 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03001926
Jesse Barnesb24e7172011-01-04 15:09:30 -08001927 reg = DSPCNTR(plane);
1928 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001929 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1930 return;
1931
1932 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03001933 intel_flush_primary_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001934 intel_wait_for_vblank(dev_priv->dev, pipe);
1935}
1936
Chris Wilson693db182013-03-05 14:52:39 +00001937static bool need_vtd_wa(struct drm_device *dev)
1938{
1939#ifdef CONFIG_INTEL_IOMMU
1940 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1941 return true;
1942#endif
1943 return false;
1944}
1945
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08001946static int intel_align_height(struct drm_device *dev, int height, bool tiled)
1947{
1948 int tile_height;
1949
1950 tile_height = tiled ? (IS_GEN2(dev) ? 16 : 8) : 1;
1951 return ALIGN(height, tile_height);
1952}
1953
Chris Wilson127bd2a2010-07-23 23:32:05 +01001954int
Chris Wilson48b956c2010-09-14 12:50:34 +01001955intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001956 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001957 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001958{
Chris Wilsonce453d82011-02-21 14:43:56 +00001959 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001960 u32 alignment;
1961 int ret;
1962
Chris Wilson05394f32010-11-08 19:18:58 +00001963 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001964 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001965 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1966 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001967 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001968 alignment = 4 * 1024;
1969 else
1970 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001971 break;
1972 case I915_TILING_X:
1973 /* pin() will align the object as required by fence */
1974 alignment = 0;
1975 break;
1976 case I915_TILING_Y:
Daniel Vetter80075d42013-10-09 21:23:52 +02001977 WARN(1, "Y tiled bo slipped through, driver bug!\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001978 return -EINVAL;
1979 default:
1980 BUG();
1981 }
1982
Chris Wilson693db182013-03-05 14:52:39 +00001983 /* Note that the w/a also requires 64 PTE of padding following the
1984 * bo. We currently fill all unused PTE with the shadow page and so
1985 * we should always have valid PTE following the scanout preventing
1986 * the VT-d warning.
1987 */
1988 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1989 alignment = 256 * 1024;
1990
Chris Wilsonce453d82011-02-21 14:43:56 +00001991 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001992 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001993 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001994 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001995
1996 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1997 * fence, whereas 965+ only requires a fence if using
1998 * framebuffer compression. For simplicity, we always install
1999 * a fence as the cost is not that onerous.
2000 */
Chris Wilson06d98132012-04-17 15:31:24 +01002001 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002002 if (ret)
2003 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002004
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002005 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002006
Chris Wilsonce453d82011-02-21 14:43:56 +00002007 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002008 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002009
2010err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002011 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002012err_interruptible:
2013 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002014 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002015}
2016
Chris Wilson1690e1e2011-12-14 13:57:08 +01002017void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2018{
2019 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002020 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002021}
2022
Daniel Vetterc2c75132012-07-05 12:17:30 +02002023/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2024 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002025unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2026 unsigned int tiling_mode,
2027 unsigned int cpp,
2028 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002029{
Chris Wilsonbc752862013-02-21 20:04:31 +00002030 if (tiling_mode != I915_TILING_NONE) {
2031 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002032
Chris Wilsonbc752862013-02-21 20:04:31 +00002033 tile_rows = *y / 8;
2034 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002035
Chris Wilsonbc752862013-02-21 20:04:31 +00002036 tiles = *x / (512/cpp);
2037 *x %= 512/cpp;
2038
2039 return tile_rows * pitch * 8 + tiles * 4096;
2040 } else {
2041 unsigned int offset;
2042
2043 offset = *y * pitch + *x * cpp;
2044 *y = 0;
2045 *x = (offset & 4095) / cpp;
2046 return offset & -4096;
2047 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002048}
2049
Jesse Barnes46f297f2014-03-07 08:57:48 -08002050int intel_format_to_fourcc(int format)
2051{
2052 switch (format) {
2053 case DISPPLANE_8BPP:
2054 return DRM_FORMAT_C8;
2055 case DISPPLANE_BGRX555:
2056 return DRM_FORMAT_XRGB1555;
2057 case DISPPLANE_BGRX565:
2058 return DRM_FORMAT_RGB565;
2059 default:
2060 case DISPPLANE_BGRX888:
2061 return DRM_FORMAT_XRGB8888;
2062 case DISPPLANE_RGBX888:
2063 return DRM_FORMAT_XBGR8888;
2064 case DISPPLANE_BGRX101010:
2065 return DRM_FORMAT_XRGB2101010;
2066 case DISPPLANE_RGBX101010:
2067 return DRM_FORMAT_XBGR2101010;
2068 }
2069}
2070
2071static void intel_alloc_plane_obj(struct intel_crtc *crtc,
2072 struct intel_plane_config *plane_config)
2073{
2074 struct drm_device *dev = crtc->base.dev;
2075 struct drm_i915_gem_object *obj = NULL;
2076 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
2077 u32 base = plane_config->base;
2078
2079 if (!plane_config->fb)
2080 return;
2081
2082 obj = i915_gem_object_create_stolen_for_preallocated(dev, base, base,
2083 plane_config->size);
2084 if (!obj)
2085 return;
2086
2087 if (plane_config->tiled) {
2088 obj->tiling_mode = I915_TILING_X;
2089 obj->stride = plane_config->fb->base.pitches[0];
2090 }
2091
2092 mode_cmd.pixel_format = plane_config->fb->base.pixel_format;
2093 mode_cmd.width = plane_config->fb->base.width;
2094 mode_cmd.height = plane_config->fb->base.height;
2095 mode_cmd.pitches[0] = plane_config->fb->base.pitches[0];
2096
2097 mutex_lock(&dev->struct_mutex);
2098
2099 if (intel_framebuffer_init(dev, plane_config->fb, &mode_cmd, obj)) {
2100 DRM_DEBUG_KMS("intel fb init failed\n");
2101 goto out_unref_obj;
2102 }
2103
2104 mutex_unlock(&dev->struct_mutex);
2105 DRM_DEBUG_KMS("plane fb obj %p\n", plane_config->fb->obj);
2106 return;
2107
2108out_unref_obj:
2109 drm_gem_object_unreference(&obj->base);
2110 mutex_unlock(&dev->struct_mutex);
2111
2112}
2113
Jesse Barnes17638cd2011-06-24 12:19:23 -07002114static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2115 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002116{
2117 struct drm_device *dev = crtc->dev;
2118 struct drm_i915_private *dev_priv = dev->dev_private;
2119 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2120 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002121 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002122 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002123 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002124 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002125 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002126
2127 switch (plane) {
2128 case 0:
2129 case 1:
2130 break;
2131 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002132 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07002133 return -EINVAL;
2134 }
2135
2136 intel_fb = to_intel_framebuffer(fb);
2137 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002138
Chris Wilson5eddb702010-09-11 13:48:45 +01002139 reg = DSPCNTR(plane);
2140 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002141 /* Mask out pixel format bits in case we change it */
2142 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002143 switch (fb->pixel_format) {
2144 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002145 dspcntr |= DISPPLANE_8BPP;
2146 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002147 case DRM_FORMAT_XRGB1555:
2148 case DRM_FORMAT_ARGB1555:
2149 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002150 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002151 case DRM_FORMAT_RGB565:
2152 dspcntr |= DISPPLANE_BGRX565;
2153 break;
2154 case DRM_FORMAT_XRGB8888:
2155 case DRM_FORMAT_ARGB8888:
2156 dspcntr |= DISPPLANE_BGRX888;
2157 break;
2158 case DRM_FORMAT_XBGR8888:
2159 case DRM_FORMAT_ABGR8888:
2160 dspcntr |= DISPPLANE_RGBX888;
2161 break;
2162 case DRM_FORMAT_XRGB2101010:
2163 case DRM_FORMAT_ARGB2101010:
2164 dspcntr |= DISPPLANE_BGRX101010;
2165 break;
2166 case DRM_FORMAT_XBGR2101010:
2167 case DRM_FORMAT_ABGR2101010:
2168 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002169 break;
2170 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002171 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002172 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002173
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002174 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002175 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002176 dspcntr |= DISPPLANE_TILED;
2177 else
2178 dspcntr &= ~DISPPLANE_TILED;
2179 }
2180
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002181 if (IS_G4X(dev))
2182 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2183
Chris Wilson5eddb702010-09-11 13:48:45 +01002184 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002185
Daniel Vettere506a0c2012-07-05 12:17:29 +02002186 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002187
Daniel Vetterc2c75132012-07-05 12:17:30 +02002188 if (INTEL_INFO(dev)->gen >= 4) {
2189 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002190 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2191 fb->bits_per_pixel / 8,
2192 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002193 linear_offset -= intel_crtc->dspaddr_offset;
2194 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002195 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002196 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002197
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002198 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2199 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2200 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002201 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002202 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002203 I915_WRITE(DSPSURF(plane),
2204 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002205 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002206 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002207 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002208 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002209 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002210
Jesse Barnes17638cd2011-06-24 12:19:23 -07002211 return 0;
2212}
2213
2214static int ironlake_update_plane(struct drm_crtc *crtc,
2215 struct drm_framebuffer *fb, int x, int y)
2216{
2217 struct drm_device *dev = crtc->dev;
2218 struct drm_i915_private *dev_priv = dev->dev_private;
2219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2220 struct intel_framebuffer *intel_fb;
2221 struct drm_i915_gem_object *obj;
2222 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002223 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002224 u32 dspcntr;
2225 u32 reg;
2226
2227 switch (plane) {
2228 case 0:
2229 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002230 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002231 break;
2232 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002233 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07002234 return -EINVAL;
2235 }
2236
2237 intel_fb = to_intel_framebuffer(fb);
2238 obj = intel_fb->obj;
2239
2240 reg = DSPCNTR(plane);
2241 dspcntr = I915_READ(reg);
2242 /* Mask out pixel format bits in case we change it */
2243 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002244 switch (fb->pixel_format) {
2245 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002246 dspcntr |= DISPPLANE_8BPP;
2247 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002248 case DRM_FORMAT_RGB565:
2249 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002250 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002251 case DRM_FORMAT_XRGB8888:
2252 case DRM_FORMAT_ARGB8888:
2253 dspcntr |= DISPPLANE_BGRX888;
2254 break;
2255 case DRM_FORMAT_XBGR8888:
2256 case DRM_FORMAT_ABGR8888:
2257 dspcntr |= DISPPLANE_RGBX888;
2258 break;
2259 case DRM_FORMAT_XRGB2101010:
2260 case DRM_FORMAT_ARGB2101010:
2261 dspcntr |= DISPPLANE_BGRX101010;
2262 break;
2263 case DRM_FORMAT_XBGR2101010:
2264 case DRM_FORMAT_ABGR2101010:
2265 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002266 break;
2267 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002268 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002269 }
2270
2271 if (obj->tiling_mode != I915_TILING_NONE)
2272 dspcntr |= DISPPLANE_TILED;
2273 else
2274 dspcntr &= ~DISPPLANE_TILED;
2275
Ville Syrjäläb42c6002013-11-03 13:47:27 +02002276 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002277 dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
2278 else
2279 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002280
2281 I915_WRITE(reg, dspcntr);
2282
Daniel Vettere506a0c2012-07-05 12:17:29 +02002283 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002284 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002285 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2286 fb->bits_per_pixel / 8,
2287 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002288 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002289
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002290 DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
2291 i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
2292 fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002293 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002294 I915_WRITE(DSPSURF(plane),
2295 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002296 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002297 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2298 } else {
2299 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2300 I915_WRITE(DSPLINOFF(plane), linear_offset);
2301 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002302 POSTING_READ(reg);
2303
2304 return 0;
2305}
2306
2307/* Assume fb object is pinned & idle & fenced and just update base pointers */
2308static int
2309intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2310 int x, int y, enum mode_set_atomic state)
2311{
2312 struct drm_device *dev = crtc->dev;
2313 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002314
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002315 if (dev_priv->display.disable_fbc)
2316 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002317 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002318
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002319 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002320}
2321
Ville Syrjälä96a02912013-02-18 19:08:49 +02002322void intel_display_handle_reset(struct drm_device *dev)
2323{
2324 struct drm_i915_private *dev_priv = dev->dev_private;
2325 struct drm_crtc *crtc;
2326
2327 /*
2328 * Flips in the rings have been nuked by the reset,
2329 * so complete all pending flips so that user space
2330 * will get its events and not get stuck.
2331 *
2332 * Also update the base address of all primary
2333 * planes to the the last fb to make sure we're
2334 * showing the correct fb after a reset.
2335 *
2336 * Need to make two loops over the crtcs so that we
2337 * don't try to grab a crtc mutex before the
2338 * pending_flip_queue really got woken up.
2339 */
2340
2341 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2343 enum plane plane = intel_crtc->plane;
2344
2345 intel_prepare_page_flip(dev, plane);
2346 intel_finish_page_flip_plane(dev, plane);
2347 }
2348
2349 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2350 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2351
2352 mutex_lock(&crtc->mutex);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002353 /*
2354 * FIXME: Once we have proper support for primary planes (and
2355 * disabling them without disabling the entire crtc) allow again
2356 * a NULL crtc->fb.
2357 */
2358 if (intel_crtc->active && crtc->fb)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002359 dev_priv->display.update_plane(crtc, crtc->fb,
2360 crtc->x, crtc->y);
2361 mutex_unlock(&crtc->mutex);
2362 }
2363}
2364
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002365static int
Chris Wilson14667a42012-04-03 17:58:35 +01002366intel_finish_fb(struct drm_framebuffer *old_fb)
2367{
2368 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2369 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2370 bool was_interruptible = dev_priv->mm.interruptible;
2371 int ret;
2372
Chris Wilson14667a42012-04-03 17:58:35 +01002373 /* Big Hammer, we also need to ensure that any pending
2374 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2375 * current scanout is retired before unpinning the old
2376 * framebuffer.
2377 *
2378 * This should only fail upon a hung GPU, in which case we
2379 * can safely continue.
2380 */
2381 dev_priv->mm.interruptible = false;
2382 ret = i915_gem_object_finish_gpu(obj);
2383 dev_priv->mm.interruptible = was_interruptible;
2384
2385 return ret;
2386}
2387
Chris Wilson7d5e3792014-03-04 13:15:08 +00002388static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2389{
2390 struct drm_device *dev = crtc->dev;
2391 struct drm_i915_private *dev_priv = dev->dev_private;
2392 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2393 unsigned long flags;
2394 bool pending;
2395
2396 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2397 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
2398 return false;
2399
2400 spin_lock_irqsave(&dev->event_lock, flags);
2401 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2402 spin_unlock_irqrestore(&dev->event_lock, flags);
2403
2404 return pending;
2405}
2406
Chris Wilson14667a42012-04-03 17:58:35 +01002407static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002408intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002409 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002410{
2411 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002412 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002413 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002414 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002415 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002416
Chris Wilson7d5e3792014-03-04 13:15:08 +00002417 if (intel_crtc_has_pending_flip(crtc)) {
2418 DRM_ERROR("pipe is still busy with an old pageflip\n");
2419 return -EBUSY;
2420 }
2421
Jesse Barnes79e53942008-11-07 14:24:08 -08002422 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002423 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002424 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002425 return 0;
2426 }
2427
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002428 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002429 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2430 plane_name(intel_crtc->plane),
2431 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002432 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002433 }
2434
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002435 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002436 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002437 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002438 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002439 if (ret != 0) {
2440 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002441 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002442 return ret;
2443 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002444
Damien Lespiaubb2043d2013-09-30 14:21:49 +01002445 /*
2446 * Update pipe size and adjust fitter if needed: the reason for this is
2447 * that in compute_mode_changes we check the native mode (not the pfit
2448 * mode) to see if we can flip rather than do a full mode set. In the
2449 * fastboot case, we'll flip, but if we don't update the pipesrc and
2450 * pfit state, we'll end up with a big fb scanned out into the wrong
2451 * sized surface.
2452 *
2453 * To fix this properly, we need to hoist the checks up into
2454 * compute_mode_changes (or above), check the actual pfit state and
2455 * whether the platform allows pfit disable with pipe active, and only
2456 * then update the pipesrc and pfit state, even on the flip path.
2457 */
Jani Nikulad330a952014-01-21 11:24:25 +02002458 if (i915.fastboot) {
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002459 const struct drm_display_mode *adjusted_mode =
2460 &intel_crtc->config.adjusted_mode;
2461
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002462 I915_WRITE(PIPESRC(intel_crtc->pipe),
Damien Lespiaud7bf63f2013-09-30 14:21:50 +01002463 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
2464 (adjusted_mode->crtc_vdisplay - 1));
Chris Wilsonfd4daa92013-08-27 17:04:17 +01002465 if (!intel_crtc->config.pch_pfit.enabled &&
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002466 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
2467 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
2468 I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
2469 I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
2470 I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
2471 }
Jesse Barnes0637d602013-12-19 10:48:01 -08002472 intel_crtc->config.pipe_src_w = adjusted_mode->crtc_hdisplay;
2473 intel_crtc->config.pipe_src_h = adjusted_mode->crtc_vdisplay;
Jesse Barnes4d6a3e62013-06-26 01:38:18 +03002474 }
2475
Daniel Vetter94352cf2012-07-05 22:51:56 +02002476 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002477 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002478 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002479 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002480 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002481 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002482 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002483
Daniel Vetter94352cf2012-07-05 22:51:56 +02002484 old_fb = crtc->fb;
2485 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002486 crtc->x = x;
2487 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002488
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002489 if (old_fb) {
Daniel Vetterd7697ee2013-06-02 17:23:01 +02002490 if (intel_crtc->active && old_fb != fb)
2491 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002492 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002493 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002494
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002495 intel_update_fbc(dev);
Rodrigo Vivi49065572013-07-11 18:45:05 -03002496 intel_edp_psr_update(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002497 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002498
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002499 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002500}
2501
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002502static void intel_fdi_normal_train(struct drm_crtc *crtc)
2503{
2504 struct drm_device *dev = crtc->dev;
2505 struct drm_i915_private *dev_priv = dev->dev_private;
2506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2507 int pipe = intel_crtc->pipe;
2508 u32 reg, temp;
2509
2510 /* enable normal train */
2511 reg = FDI_TX_CTL(pipe);
2512 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002513 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002514 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2515 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002516 } else {
2517 temp &= ~FDI_LINK_TRAIN_NONE;
2518 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002519 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002520 I915_WRITE(reg, temp);
2521
2522 reg = FDI_RX_CTL(pipe);
2523 temp = I915_READ(reg);
2524 if (HAS_PCH_CPT(dev)) {
2525 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2526 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2527 } else {
2528 temp &= ~FDI_LINK_TRAIN_NONE;
2529 temp |= FDI_LINK_TRAIN_NONE;
2530 }
2531 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2532
2533 /* wait one idle pattern time */
2534 POSTING_READ(reg);
2535 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002536
2537 /* IVB wants error correction enabled */
2538 if (IS_IVYBRIDGE(dev))
2539 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2540 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002541}
2542
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002543static bool pipe_has_enabled_pch(struct intel_crtc *crtc)
Daniel Vetter1e833f42013-02-19 22:31:57 +01002544{
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01002545 return crtc->base.enabled && crtc->active &&
2546 crtc->config.has_pch_encoder;
Daniel Vetter1e833f42013-02-19 22:31:57 +01002547}
2548
Daniel Vetter01a415f2012-10-27 15:58:40 +02002549static void ivb_modeset_global_resources(struct drm_device *dev)
2550{
2551 struct drm_i915_private *dev_priv = dev->dev_private;
2552 struct intel_crtc *pipe_B_crtc =
2553 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2554 struct intel_crtc *pipe_C_crtc =
2555 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2556 uint32_t temp;
2557
Daniel Vetter1e833f42013-02-19 22:31:57 +01002558 /*
2559 * When everything is off disable fdi C so that we could enable fdi B
2560 * with all lanes. Note that we don't care about enabled pipes without
2561 * an enabled pch encoder.
2562 */
2563 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2564 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002565 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2566 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2567
2568 temp = I915_READ(SOUTH_CHICKEN1);
2569 temp &= ~FDI_BC_BIFURCATION_SELECT;
2570 DRM_DEBUG_KMS("disabling fdi C rx\n");
2571 I915_WRITE(SOUTH_CHICKEN1, temp);
2572 }
2573}
2574
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002575/* The FDI link training functions for ILK/Ibexpeak. */
2576static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2577{
2578 struct drm_device *dev = crtc->dev;
2579 struct drm_i915_private *dev_priv = dev->dev_private;
2580 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2581 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002582 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002583 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002584
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002585 /* FDI needs bits from pipe & plane first */
2586 assert_pipe_enabled(dev_priv, pipe);
2587 assert_plane_enabled(dev_priv, plane);
2588
Adam Jacksone1a44742010-06-25 15:32:14 -04002589 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2590 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002591 reg = FDI_RX_IMR(pipe);
2592 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002593 temp &= ~FDI_RX_SYMBOL_LOCK;
2594 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002595 I915_WRITE(reg, temp);
2596 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002597 udelay(150);
2598
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002599 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002600 reg = FDI_TX_CTL(pipe);
2601 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002602 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2603 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002604 temp &= ~FDI_LINK_TRAIN_NONE;
2605 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002606 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002607
Chris Wilson5eddb702010-09-11 13:48:45 +01002608 reg = FDI_RX_CTL(pipe);
2609 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002610 temp &= ~FDI_LINK_TRAIN_NONE;
2611 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002612 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2613
2614 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002615 udelay(150);
2616
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002617 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002618 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2619 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2620 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002621
Chris Wilson5eddb702010-09-11 13:48:45 +01002622 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002623 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002624 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002625 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2626
2627 if ((temp & FDI_RX_BIT_LOCK)) {
2628 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002629 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002630 break;
2631 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002632 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002633 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002634 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002635
2636 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002637 reg = FDI_TX_CTL(pipe);
2638 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002639 temp &= ~FDI_LINK_TRAIN_NONE;
2640 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002641 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002642
Chris Wilson5eddb702010-09-11 13:48:45 +01002643 reg = FDI_RX_CTL(pipe);
2644 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002645 temp &= ~FDI_LINK_TRAIN_NONE;
2646 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002647 I915_WRITE(reg, temp);
2648
2649 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002650 udelay(150);
2651
Chris Wilson5eddb702010-09-11 13:48:45 +01002652 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002653 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002654 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002655 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2656
2657 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002658 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002659 DRM_DEBUG_KMS("FDI train 2 done.\n");
2660 break;
2661 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002662 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002663 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002664 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002665
2666 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002667
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002668}
2669
Akshay Joshi0206e352011-08-16 15:34:10 -04002670static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002671 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2672 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2673 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2674 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2675};
2676
2677/* The FDI link training functions for SNB/Cougarpoint. */
2678static void gen6_fdi_link_train(struct drm_crtc *crtc)
2679{
2680 struct drm_device *dev = crtc->dev;
2681 struct drm_i915_private *dev_priv = dev->dev_private;
2682 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2683 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002684 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002685
Adam Jacksone1a44742010-06-25 15:32:14 -04002686 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2687 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002688 reg = FDI_RX_IMR(pipe);
2689 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002690 temp &= ~FDI_RX_SYMBOL_LOCK;
2691 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002692 I915_WRITE(reg, temp);
2693
2694 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002695 udelay(150);
2696
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002697 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002698 reg = FDI_TX_CTL(pipe);
2699 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002700 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2701 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002702 temp &= ~FDI_LINK_TRAIN_NONE;
2703 temp |= FDI_LINK_TRAIN_PATTERN_1;
2704 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2705 /* SNB-B */
2706 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002707 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002708
Daniel Vetterd74cf322012-10-26 10:58:13 +02002709 I915_WRITE(FDI_RX_MISC(pipe),
2710 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2711
Chris Wilson5eddb702010-09-11 13:48:45 +01002712 reg = FDI_RX_CTL(pipe);
2713 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002714 if (HAS_PCH_CPT(dev)) {
2715 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2716 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2717 } else {
2718 temp &= ~FDI_LINK_TRAIN_NONE;
2719 temp |= FDI_LINK_TRAIN_PATTERN_1;
2720 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002721 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2722
2723 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002724 udelay(150);
2725
Akshay Joshi0206e352011-08-16 15:34:10 -04002726 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002727 reg = FDI_TX_CTL(pipe);
2728 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002729 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2730 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002731 I915_WRITE(reg, temp);
2732
2733 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002734 udelay(500);
2735
Sean Paulfa37d392012-03-02 12:53:39 -05002736 for (retry = 0; retry < 5; retry++) {
2737 reg = FDI_RX_IIR(pipe);
2738 temp = I915_READ(reg);
2739 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2740 if (temp & FDI_RX_BIT_LOCK) {
2741 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2742 DRM_DEBUG_KMS("FDI train 1 done.\n");
2743 break;
2744 }
2745 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002746 }
Sean Paulfa37d392012-03-02 12:53:39 -05002747 if (retry < 5)
2748 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002749 }
2750 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002751 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002752
2753 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002754 reg = FDI_TX_CTL(pipe);
2755 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002756 temp &= ~FDI_LINK_TRAIN_NONE;
2757 temp |= FDI_LINK_TRAIN_PATTERN_2;
2758 if (IS_GEN6(dev)) {
2759 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2760 /* SNB-B */
2761 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2762 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002763 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002764
Chris Wilson5eddb702010-09-11 13:48:45 +01002765 reg = FDI_RX_CTL(pipe);
2766 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002767 if (HAS_PCH_CPT(dev)) {
2768 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2769 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2770 } else {
2771 temp &= ~FDI_LINK_TRAIN_NONE;
2772 temp |= FDI_LINK_TRAIN_PATTERN_2;
2773 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002774 I915_WRITE(reg, temp);
2775
2776 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002777 udelay(150);
2778
Akshay Joshi0206e352011-08-16 15:34:10 -04002779 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002780 reg = FDI_TX_CTL(pipe);
2781 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002782 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2783 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002784 I915_WRITE(reg, temp);
2785
2786 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002787 udelay(500);
2788
Sean Paulfa37d392012-03-02 12:53:39 -05002789 for (retry = 0; retry < 5; retry++) {
2790 reg = FDI_RX_IIR(pipe);
2791 temp = I915_READ(reg);
2792 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2793 if (temp & FDI_RX_SYMBOL_LOCK) {
2794 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2795 DRM_DEBUG_KMS("FDI train 2 done.\n");
2796 break;
2797 }
2798 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002799 }
Sean Paulfa37d392012-03-02 12:53:39 -05002800 if (retry < 5)
2801 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002802 }
2803 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002804 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002805
2806 DRM_DEBUG_KMS("FDI train done.\n");
2807}
2808
Jesse Barnes357555c2011-04-28 15:09:55 -07002809/* Manual link training for Ivy Bridge A0 parts */
2810static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2811{
2812 struct drm_device *dev = crtc->dev;
2813 struct drm_i915_private *dev_priv = dev->dev_private;
2814 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2815 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002816 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07002817
2818 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2819 for train result */
2820 reg = FDI_RX_IMR(pipe);
2821 temp = I915_READ(reg);
2822 temp &= ~FDI_RX_SYMBOL_LOCK;
2823 temp &= ~FDI_RX_BIT_LOCK;
2824 I915_WRITE(reg, temp);
2825
2826 POSTING_READ(reg);
2827 udelay(150);
2828
Daniel Vetter01a415f2012-10-27 15:58:40 +02002829 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2830 I915_READ(FDI_RX_IIR(pipe)));
2831
Jesse Barnes139ccd32013-08-19 11:04:55 -07002832 /* Try each vswing and preemphasis setting twice before moving on */
2833 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
2834 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07002835 reg = FDI_TX_CTL(pipe);
2836 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002837 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2838 temp &= ~FDI_TX_ENABLE;
2839 I915_WRITE(reg, temp);
2840
2841 reg = FDI_RX_CTL(pipe);
2842 temp = I915_READ(reg);
2843 temp &= ~FDI_LINK_TRAIN_AUTO;
2844 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2845 temp &= ~FDI_RX_ENABLE;
2846 I915_WRITE(reg, temp);
2847
2848 /* enable CPU FDI TX and PCH FDI RX */
2849 reg = FDI_TX_CTL(pipe);
2850 temp = I915_READ(reg);
2851 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2852 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
2853 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07002854 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07002855 temp |= snb_b_fdi_train_param[j/2];
2856 temp |= FDI_COMPOSITE_SYNC;
2857 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2858
2859 I915_WRITE(FDI_RX_MISC(pipe),
2860 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2861
2862 reg = FDI_RX_CTL(pipe);
2863 temp = I915_READ(reg);
2864 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2865 temp |= FDI_COMPOSITE_SYNC;
2866 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2867
2868 POSTING_READ(reg);
2869 udelay(1); /* should be 0.5us */
2870
2871 for (i = 0; i < 4; i++) {
2872 reg = FDI_RX_IIR(pipe);
2873 temp = I915_READ(reg);
2874 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2875
2876 if (temp & FDI_RX_BIT_LOCK ||
2877 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2878 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2879 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
2880 i);
2881 break;
2882 }
2883 udelay(1); /* should be 0.5us */
2884 }
2885 if (i == 4) {
2886 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
2887 continue;
2888 }
2889
2890 /* Train 2 */
2891 reg = FDI_TX_CTL(pipe);
2892 temp = I915_READ(reg);
2893 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2894 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2895 I915_WRITE(reg, temp);
2896
2897 reg = FDI_RX_CTL(pipe);
2898 temp = I915_READ(reg);
2899 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2900 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07002901 I915_WRITE(reg, temp);
2902
2903 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07002904 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002905
Jesse Barnes139ccd32013-08-19 11:04:55 -07002906 for (i = 0; i < 4; i++) {
2907 reg = FDI_RX_IIR(pipe);
2908 temp = I915_READ(reg);
2909 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07002910
Jesse Barnes139ccd32013-08-19 11:04:55 -07002911 if (temp & FDI_RX_SYMBOL_LOCK ||
2912 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
2913 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2914 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
2915 i);
2916 goto train_done;
2917 }
2918 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07002919 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07002920 if (i == 4)
2921 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07002922 }
Jesse Barnes357555c2011-04-28 15:09:55 -07002923
Jesse Barnes139ccd32013-08-19 11:04:55 -07002924train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07002925 DRM_DEBUG_KMS("FDI train done.\n");
2926}
2927
Daniel Vetter88cefb62012-08-12 19:27:14 +02002928static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002929{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002930 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002931 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002932 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002933 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002934
Jesse Barnesc64e3112010-09-10 11:27:03 -07002935
Jesse Barnes0e23b992010-09-10 11:10:00 -07002936 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002937 reg = FDI_RX_CTL(pipe);
2938 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002939 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2940 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002941 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002942 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2943
2944 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002945 udelay(200);
2946
2947 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002948 temp = I915_READ(reg);
2949 I915_WRITE(reg, temp | FDI_PCDCLK);
2950
2951 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002952 udelay(200);
2953
Paulo Zanoni20749732012-11-23 15:30:38 -02002954 /* Enable CPU FDI TX PLL, always on for Ironlake */
2955 reg = FDI_TX_CTL(pipe);
2956 temp = I915_READ(reg);
2957 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2958 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002959
Paulo Zanoni20749732012-11-23 15:30:38 -02002960 POSTING_READ(reg);
2961 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002962 }
2963}
2964
Daniel Vetter88cefb62012-08-12 19:27:14 +02002965static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2966{
2967 struct drm_device *dev = intel_crtc->base.dev;
2968 struct drm_i915_private *dev_priv = dev->dev_private;
2969 int pipe = intel_crtc->pipe;
2970 u32 reg, temp;
2971
2972 /* Switch from PCDclk to Rawclk */
2973 reg = FDI_RX_CTL(pipe);
2974 temp = I915_READ(reg);
2975 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2976
2977 /* Disable CPU FDI TX PLL */
2978 reg = FDI_TX_CTL(pipe);
2979 temp = I915_READ(reg);
2980 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2981
2982 POSTING_READ(reg);
2983 udelay(100);
2984
2985 reg = FDI_RX_CTL(pipe);
2986 temp = I915_READ(reg);
2987 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2988
2989 /* Wait for the clocks to turn off. */
2990 POSTING_READ(reg);
2991 udelay(100);
2992}
2993
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002994static void ironlake_fdi_disable(struct drm_crtc *crtc)
2995{
2996 struct drm_device *dev = crtc->dev;
2997 struct drm_i915_private *dev_priv = dev->dev_private;
2998 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2999 int pipe = intel_crtc->pipe;
3000 u32 reg, temp;
3001
3002 /* disable CPU FDI tx and PCH FDI rx */
3003 reg = FDI_TX_CTL(pipe);
3004 temp = I915_READ(reg);
3005 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3006 POSTING_READ(reg);
3007
3008 reg = FDI_RX_CTL(pipe);
3009 temp = I915_READ(reg);
3010 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003011 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003012 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3013
3014 POSTING_READ(reg);
3015 udelay(100);
3016
3017 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003018 if (HAS_PCH_IBX(dev)) {
3019 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003020 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003021
3022 /* still set train pattern 1 */
3023 reg = FDI_TX_CTL(pipe);
3024 temp = I915_READ(reg);
3025 temp &= ~FDI_LINK_TRAIN_NONE;
3026 temp |= FDI_LINK_TRAIN_PATTERN_1;
3027 I915_WRITE(reg, temp);
3028
3029 reg = FDI_RX_CTL(pipe);
3030 temp = I915_READ(reg);
3031 if (HAS_PCH_CPT(dev)) {
3032 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3033 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3034 } else {
3035 temp &= ~FDI_LINK_TRAIN_NONE;
3036 temp |= FDI_LINK_TRAIN_PATTERN_1;
3037 }
3038 /* BPC in FDI rx is consistent with that in PIPECONF */
3039 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003040 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003041 I915_WRITE(reg, temp);
3042
3043 POSTING_READ(reg);
3044 udelay(100);
3045}
3046
Chris Wilson5dce5b932014-01-20 10:17:36 +00003047bool intel_has_pending_fb_unpin(struct drm_device *dev)
3048{
3049 struct intel_crtc *crtc;
3050
3051 /* Note that we don't need to be called with mode_config.lock here
3052 * as our list of CRTC objects is static for the lifetime of the
3053 * device and so cannot disappear as we iterate. Similarly, we can
3054 * happily treat the predicates as racy, atomic checks as userspace
3055 * cannot claim and pin a new fb without at least acquring the
3056 * struct_mutex and so serialising with us.
3057 */
3058 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
3059 if (atomic_read(&crtc->unpin_work_count) == 0)
3060 continue;
3061
3062 if (crtc->unpin_work)
3063 intel_wait_for_vblank(dev, crtc->pipe);
3064
3065 return true;
3066 }
3067
3068 return false;
3069}
3070
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003071static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
3072{
Chris Wilson0f911282012-04-17 10:05:38 +01003073 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003074 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003075
3076 if (crtc->fb == NULL)
3077 return;
3078
Daniel Vetter2c10d572012-12-20 21:24:07 +01003079 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
3080
Chris Wilson5bb61642012-09-27 21:25:58 +01003081 wait_event(dev_priv->pending_flip_queue,
3082 !intel_crtc_has_pending_flip(crtc));
3083
Chris Wilson0f911282012-04-17 10:05:38 +01003084 mutex_lock(&dev->struct_mutex);
3085 intel_finish_fb(crtc->fb);
3086 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003087}
3088
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003089/* Program iCLKIP clock to the desired frequency */
3090static void lpt_program_iclkip(struct drm_crtc *crtc)
3091{
3092 struct drm_device *dev = crtc->dev;
3093 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau241bfc32013-09-25 16:45:37 +01003094 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003095 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3096 u32 temp;
3097
Daniel Vetter09153002012-12-12 14:06:44 +01003098 mutex_lock(&dev_priv->dpio_lock);
3099
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003100 /* It is necessary to ungate the pixclk gate prior to programming
3101 * the divisors, and gate it back when it is done.
3102 */
3103 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3104
3105 /* Disable SSCCTL */
3106 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003107 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3108 SBI_SSCCTL_DISABLE,
3109 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003110
3111 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003112 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003113 auxdiv = 1;
3114 divsel = 0x41;
3115 phaseinc = 0x20;
3116 } else {
3117 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003118 * but the adjusted_mode->crtc_clock in in KHz. To get the
3119 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003120 * convert the virtual clock precision to KHz here for higher
3121 * precision.
3122 */
3123 u32 iclk_virtual_root_freq = 172800 * 1000;
3124 u32 iclk_pi_range = 64;
3125 u32 desired_divisor, msb_divisor_value, pi_value;
3126
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003127 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003128 msb_divisor_value = desired_divisor / iclk_pi_range;
3129 pi_value = desired_divisor % iclk_pi_range;
3130
3131 auxdiv = 0;
3132 divsel = msb_divisor_value - 2;
3133 phaseinc = pi_value;
3134 }
3135
3136 /* This should not happen with any sane values */
3137 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3138 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3139 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3140 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3141
3142 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003143 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003144 auxdiv,
3145 divsel,
3146 phasedir,
3147 phaseinc);
3148
3149 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003150 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003151 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3152 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3153 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3154 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3155 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3156 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003157 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003158
3159 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003160 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003161 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3162 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003163 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003164
3165 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003166 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003167 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003168 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003169
3170 /* Wait for initialization time */
3171 udelay(24);
3172
3173 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003174
3175 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003176}
3177
Daniel Vetter275f01b22013-05-03 11:49:47 +02003178static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3179 enum pipe pch_transcoder)
3180{
3181 struct drm_device *dev = crtc->base.dev;
3182 struct drm_i915_private *dev_priv = dev->dev_private;
3183 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
3184
3185 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3186 I915_READ(HTOTAL(cpu_transcoder)));
3187 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3188 I915_READ(HBLANK(cpu_transcoder)));
3189 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3190 I915_READ(HSYNC(cpu_transcoder)));
3191
3192 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3193 I915_READ(VTOTAL(cpu_transcoder)));
3194 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3195 I915_READ(VBLANK(cpu_transcoder)));
3196 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3197 I915_READ(VSYNC(cpu_transcoder)));
3198 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3199 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3200}
3201
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003202static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
3203{
3204 struct drm_i915_private *dev_priv = dev->dev_private;
3205 uint32_t temp;
3206
3207 temp = I915_READ(SOUTH_CHICKEN1);
3208 if (temp & FDI_BC_BIFURCATION_SELECT)
3209 return;
3210
3211 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3212 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3213
3214 temp |= FDI_BC_BIFURCATION_SELECT;
3215 DRM_DEBUG_KMS("enabling fdi C rx\n");
3216 I915_WRITE(SOUTH_CHICKEN1, temp);
3217 POSTING_READ(SOUTH_CHICKEN1);
3218}
3219
3220static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3221{
3222 struct drm_device *dev = intel_crtc->base.dev;
3223 struct drm_i915_private *dev_priv = dev->dev_private;
3224
3225 switch (intel_crtc->pipe) {
3226 case PIPE_A:
3227 break;
3228 case PIPE_B:
3229 if (intel_crtc->config.fdi_lanes > 2)
3230 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
3231 else
3232 cpt_enable_fdi_bc_bifurcation(dev);
3233
3234 break;
3235 case PIPE_C:
3236 cpt_enable_fdi_bc_bifurcation(dev);
3237
3238 break;
3239 default:
3240 BUG();
3241 }
3242}
3243
Jesse Barnesf67a5592011-01-05 10:31:48 -08003244/*
3245 * Enable PCH resources required for PCH ports:
3246 * - PCH PLLs
3247 * - FDI training & RX/TX
3248 * - update transcoder timings
3249 * - DP transcoding bits
3250 * - transcoder
3251 */
3252static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003253{
3254 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003255 struct drm_i915_private *dev_priv = dev->dev_private;
3256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3257 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003258 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003259
Daniel Vetterab9412b2013-05-03 11:49:46 +02003260 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003261
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003262 if (IS_IVYBRIDGE(dev))
3263 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3264
Daniel Vettercd986ab2012-10-26 10:58:12 +02003265 /* Write the TU size bits before fdi link training, so that error
3266 * detection works. */
3267 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3268 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3269
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003270 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003271 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003272
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003273 /* We need to program the right clock selection before writing the pixel
3274 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003275 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003276 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003277
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003278 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003279 temp |= TRANS_DPLL_ENABLE(pipe);
3280 sel = TRANS_DPLLB_SEL(pipe);
Daniel Vettera43f6e02013-06-07 23:10:32 +02003281 if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003282 temp |= sel;
3283 else
3284 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003285 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003286 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003287
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003288 /* XXX: pch pll's can be enabled any time before we enable the PCH
3289 * transcoder, and we actually should do this to not upset any PCH
3290 * transcoder that already use the clock when we share it.
3291 *
3292 * Note that enable_shared_dpll tries to do the right thing, but
3293 * get_shared_dpll unconditionally resets the pll - we need that to have
3294 * the right LVDS enable sequence. */
3295 ironlake_enable_shared_dpll(intel_crtc);
3296
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003297 /* set transcoder timing, panel must allow it */
3298 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003299 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003300
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003301 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003302
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003303 /* For PCH DP, enable TRANS_DP_CTL */
3304 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003305 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3306 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003307 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003308 reg = TRANS_DP_CTL(pipe);
3309 temp = I915_READ(reg);
3310 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003311 TRANS_DP_SYNC_MASK |
3312 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003313 temp |= (TRANS_DP_OUTPUT_ENABLE |
3314 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003315 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003316
3317 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003318 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003319 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003320 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003321
3322 switch (intel_trans_dp_port_sel(crtc)) {
3323 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003324 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003325 break;
3326 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003327 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003328 break;
3329 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003330 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003331 break;
3332 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003333 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003334 }
3335
Chris Wilson5eddb702010-09-11 13:48:45 +01003336 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003337 }
3338
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003339 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003340}
3341
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003342static void lpt_pch_enable(struct drm_crtc *crtc)
3343{
3344 struct drm_device *dev = crtc->dev;
3345 struct drm_i915_private *dev_priv = dev->dev_private;
3346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003347 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003348
Daniel Vetterab9412b2013-05-03 11:49:46 +02003349 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003350
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003351 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003352
Paulo Zanoni0540e482012-10-31 18:12:40 -02003353 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003354 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003355
Paulo Zanoni937bb612012-10-31 18:12:47 -02003356 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003357}
3358
Daniel Vettere2b78262013-06-07 23:10:03 +02003359static void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003360{
Daniel Vettere2b78262013-06-07 23:10:03 +02003361 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003362
3363 if (pll == NULL)
3364 return;
3365
3366 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003367 WARN(1, "bad %s refcount\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003368 return;
3369 }
3370
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003371 if (--pll->refcount == 0) {
3372 WARN_ON(pll->on);
3373 WARN_ON(pll->active);
3374 }
3375
Daniel Vettera43f6e02013-06-07 23:10:32 +02003376 crtc->config.shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003377}
3378
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003379static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003380{
Daniel Vettere2b78262013-06-07 23:10:03 +02003381 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3382 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
3383 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003384
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003385 if (pll) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003386 DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
3387 crtc->base.base.id, pll->name);
Daniel Vettere2b78262013-06-07 23:10:03 +02003388 intel_put_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003389 }
3390
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003391 if (HAS_PCH_IBX(dev_priv->dev)) {
3392 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02003393 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003394 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003395
Daniel Vetter46edb022013-06-05 13:34:12 +02003396 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
3397 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003398
3399 goto found;
3400 }
3401
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003402 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3403 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003404
3405 /* Only want to check enabled timings first */
3406 if (pll->refcount == 0)
3407 continue;
3408
Daniel Vetterb89a1d32013-06-05 13:34:24 +02003409 if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
3410 sizeof(pll->hw_state)) == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003411 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
Daniel Vettere2b78262013-06-07 23:10:03 +02003412 crtc->base.base.id,
Daniel Vetter46edb022013-06-05 13:34:12 +02003413 pll->name, pll->refcount, pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003414
3415 goto found;
3416 }
3417 }
3418
3419 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003420 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3421 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003422 if (pll->refcount == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02003423 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
3424 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003425 goto found;
3426 }
3427 }
3428
3429 return NULL;
3430
3431found:
Daniel Vettera43f6e02013-06-07 23:10:32 +02003432 crtc->config.shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02003433 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
3434 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02003435
Daniel Vettercdbd2312013-06-05 13:34:03 +02003436 if (pll->active == 0) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02003437 memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
3438 sizeof(pll->hw_state));
3439
Daniel Vetter46edb022013-06-05 13:34:12 +02003440 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003441 WARN_ON(pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02003442 assert_shared_dpll_disabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003443
Daniel Vetter15bdd4c2013-06-05 13:34:23 +02003444 pll->mode_set(dev_priv, pll);
Daniel Vettercdbd2312013-06-05 13:34:03 +02003445 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003446 pll->refcount++;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003447
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003448 return pll;
3449}
3450
Daniel Vettera1520312013-05-03 11:49:50 +02003451static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003452{
3453 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003454 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003455 u32 temp;
3456
3457 temp = I915_READ(dslreg);
3458 udelay(500);
3459 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003460 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003461 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003462 }
3463}
3464
Jesse Barnesb074cec2013-04-25 12:55:02 -07003465static void ironlake_pfit_enable(struct intel_crtc *crtc)
3466{
3467 struct drm_device *dev = crtc->base.dev;
3468 struct drm_i915_private *dev_priv = dev->dev_private;
3469 int pipe = crtc->pipe;
3470
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003471 if (crtc->config.pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003472 /* Force use of hard-coded filter coefficients
3473 * as some pre-programmed values are broken,
3474 * e.g. x201.
3475 */
3476 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3477 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3478 PF_PIPE_SEL_IVB(pipe));
3479 else
3480 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3481 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3482 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08003483 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003484}
3485
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003486static void intel_enable_planes(struct drm_crtc *crtc)
3487{
3488 struct drm_device *dev = crtc->dev;
3489 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3490 struct intel_plane *intel_plane;
3491
3492 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3493 if (intel_plane->pipe == pipe)
3494 intel_plane_restore(&intel_plane->base);
3495}
3496
3497static void intel_disable_planes(struct drm_crtc *crtc)
3498{
3499 struct drm_device *dev = crtc->dev;
3500 enum pipe pipe = to_intel_crtc(crtc)->pipe;
3501 struct intel_plane *intel_plane;
3502
3503 list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
3504 if (intel_plane->pipe == pipe)
3505 intel_plane_disable(&intel_plane->base);
3506}
3507
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003508void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003509{
3510 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
3511
3512 if (!crtc->config.ips_enabled)
3513 return;
3514
3515 /* We can only enable IPS after we enable a plane and wait for a vblank.
3516 * We guarantee that the plane is enabled by calling intel_enable_ips
3517 * only after intel_enable_plane. And intel_enable_plane already waits
3518 * for a vblank, so all we need to do here is to enable the IPS bit. */
3519 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003520 if (IS_BROADWELL(crtc->base.dev)) {
3521 mutex_lock(&dev_priv->rps.hw_lock);
3522 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
3523 mutex_unlock(&dev_priv->rps.hw_lock);
3524 /* Quoting Art Runyan: "its not safe to expect any particular
3525 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08003526 * mailbox." Moreover, the mailbox may return a bogus state,
3527 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003528 */
3529 } else {
3530 I915_WRITE(IPS_CTL, IPS_ENABLE);
3531 /* The bit only becomes 1 in the next vblank, so this wait here
3532 * is essentially intel_wait_for_vblank. If we don't have this
3533 * and don't wait for vblanks until the end of crtc_enable, then
3534 * the HW state readout code will complain that the expected
3535 * IPS_CTL value is not the one we read. */
3536 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
3537 DRM_ERROR("Timed out waiting for IPS enable\n");
3538 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003539}
3540
Ville Syrjälä20bc86732013-10-01 18:02:17 +03003541void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03003542{
3543 struct drm_device *dev = crtc->base.dev;
3544 struct drm_i915_private *dev_priv = dev->dev_private;
3545
3546 if (!crtc->config.ips_enabled)
3547 return;
3548
3549 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003550 if (IS_BROADWELL(crtc->base.dev)) {
3551 mutex_lock(&dev_priv->rps.hw_lock);
3552 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
3553 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnese59150d2014-01-07 13:30:45 -08003554 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07003555 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08003556 POSTING_READ(IPS_CTL);
3557 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03003558
3559 /* We need to wait for a vblank before we can disable the plane. */
3560 intel_wait_for_vblank(dev, crtc->pipe);
3561}
3562
3563/** Loads the palette/gamma unit for the CRTC with the prepared values */
3564static void intel_crtc_load_lut(struct drm_crtc *crtc)
3565{
3566 struct drm_device *dev = crtc->dev;
3567 struct drm_i915_private *dev_priv = dev->dev_private;
3568 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3569 enum pipe pipe = intel_crtc->pipe;
3570 int palreg = PALETTE(pipe);
3571 int i;
3572 bool reenable_ips = false;
3573
3574 /* The clocks have to be on to load the palette. */
3575 if (!crtc->enabled || !intel_crtc->active)
3576 return;
3577
3578 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
3579 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
3580 assert_dsi_pll_enabled(dev_priv);
3581 else
3582 assert_pll_enabled(dev_priv, pipe);
3583 }
3584
3585 /* use legacy palette for Ironlake */
3586 if (HAS_PCH_SPLIT(dev))
3587 palreg = LGC_PALETTE(pipe);
3588
3589 /* Workaround : Do not read or write the pipe palette/gamma data while
3590 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
3591 */
Paulo Zanoni41e6fc42014-01-08 17:26:31 -02003592 if (IS_HASWELL(dev) && intel_crtc->config.ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03003593 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
3594 GAMMA_MODE_MODE_SPLIT)) {
3595 hsw_disable_ips(intel_crtc);
3596 reenable_ips = true;
3597 }
3598
3599 for (i = 0; i < 256; i++) {
3600 I915_WRITE(palreg + 4 * i,
3601 (intel_crtc->lut_r[i] << 16) |
3602 (intel_crtc->lut_g[i] << 8) |
3603 intel_crtc->lut_b[i]);
3604 }
3605
3606 if (reenable_ips)
3607 hsw_enable_ips(intel_crtc);
3608}
3609
Jesse Barnesf67a5592011-01-05 10:31:48 -08003610static void ironlake_crtc_enable(struct drm_crtc *crtc)
3611{
3612 struct drm_device *dev = crtc->dev;
3613 struct drm_i915_private *dev_priv = dev->dev_private;
3614 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003615 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003616 int pipe = intel_crtc->pipe;
3617 int plane = intel_crtc->plane;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003618
Daniel Vetter08a48462012-07-02 11:43:47 +02003619 WARN_ON(!crtc->enabled);
3620
Jesse Barnesf67a5592011-01-05 10:31:48 -08003621 if (intel_crtc->active)
3622 return;
3623
3624 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003625
3626 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3627 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3628
Daniel Vetterf6736a12013-06-05 13:34:30 +02003629 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02003630 if (encoder->pre_enable)
3631 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003632
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003633 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003634 /* Note: FDI PLL enabling _must_ be done before we enable the
3635 * cpu pipes, hence this is separate from all the other fdi/pch
3636 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003637 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003638 } else {
3639 assert_fdi_tx_disabled(dev_priv, pipe);
3640 assert_fdi_rx_disabled(dev_priv, pipe);
3641 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003642
Jesse Barnesb074cec2013-04-25 12:55:02 -07003643 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003644
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003645 /*
3646 * On ILK+ LUT must be loaded before the pipe is running but with
3647 * clocks enabled
3648 */
3649 intel_crtc_load_lut(crtc);
3650
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003651 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003652 intel_enable_pipe(intel_crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003653 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003654 intel_enable_planes(crtc);
Ville Syrjälä5c38d482013-06-04 13:49:00 +03003655 intel_crtc_update_cursor(crtc, true);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003656
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003657 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003658 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003659
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003660 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003661 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003662 mutex_unlock(&dev->struct_mutex);
3663
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003664 for_each_encoder_on_crtc(dev, crtc, encoder)
3665 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003666
3667 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003668 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003669
3670 /*
3671 * There seems to be a race in PCH platform hw (at least on some
3672 * outputs) where an enabled pipe still completes any pageflip right
3673 * away (as if the pipe is off) instead of waiting for vblank. As soon
3674 * as the first vblank happend, everything works as expected. Hence just
3675 * wait for one vblank before returning to avoid strange things
3676 * happening.
3677 */
3678 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003679}
3680
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003681/* IPS only exists on ULT machines and is tied to pipe A. */
3682static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
3683{
Damien Lespiauf5adf942013-06-24 18:29:34 +01003684 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003685}
3686
Ville Syrjälädda9a662013-09-19 17:00:37 -03003687static void haswell_crtc_enable_planes(struct drm_crtc *crtc)
3688{
3689 struct drm_device *dev = crtc->dev;
3690 struct drm_i915_private *dev_priv = dev->dev_private;
3691 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3692 int pipe = intel_crtc->pipe;
3693 int plane = intel_crtc->plane;
3694
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003695 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003696 intel_enable_planes(crtc);
3697 intel_crtc_update_cursor(crtc, true);
3698
3699 hsw_enable_ips(intel_crtc);
3700
3701 mutex_lock(&dev->struct_mutex);
3702 intel_update_fbc(dev);
3703 mutex_unlock(&dev->struct_mutex);
3704}
3705
3706static void haswell_crtc_disable_planes(struct drm_crtc *crtc)
3707{
3708 struct drm_device *dev = crtc->dev;
3709 struct drm_i915_private *dev_priv = dev->dev_private;
3710 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3711 int pipe = intel_crtc->pipe;
3712 int plane = intel_crtc->plane;
3713
3714 intel_crtc_wait_for_pending_flips(crtc);
3715 drm_vblank_off(dev, pipe);
3716
3717 /* FBC must be disabled before disabling the plane on HSW. */
3718 if (dev_priv->fbc.plane == plane)
3719 intel_disable_fbc(dev);
3720
3721 hsw_disable_ips(intel_crtc);
3722
3723 intel_crtc_update_cursor(crtc, false);
3724 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003725 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003726}
3727
Paulo Zanonie4916942013-09-20 16:21:19 -03003728/*
3729 * This implements the workaround described in the "notes" section of the mode
3730 * set sequence documentation. When going from no pipes or single pipe to
3731 * multiple pipes, and planes are enabled after the pipe, we need to wait at
3732 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
3733 */
3734static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
3735{
3736 struct drm_device *dev = crtc->base.dev;
3737 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
3738
3739 /* We want to get the other_active_crtc only if there's only 1 other
3740 * active crtc. */
3741 list_for_each_entry(crtc_it, &dev->mode_config.crtc_list, base.head) {
3742 if (!crtc_it->active || crtc_it == crtc)
3743 continue;
3744
3745 if (other_active_crtc)
3746 return;
3747
3748 other_active_crtc = crtc_it;
3749 }
3750 if (!other_active_crtc)
3751 return;
3752
3753 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3754 intel_wait_for_vblank(dev, other_active_crtc->pipe);
3755}
3756
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003757static void haswell_crtc_enable(struct drm_crtc *crtc)
3758{
3759 struct drm_device *dev = crtc->dev;
3760 struct drm_i915_private *dev_priv = dev->dev_private;
3761 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3762 struct intel_encoder *encoder;
3763 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003764
3765 WARN_ON(!crtc->enabled);
3766
3767 if (intel_crtc->active)
3768 return;
3769
3770 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003771
3772 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3773 if (intel_crtc->config.has_pch_encoder)
3774 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3775
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003776 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003777 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003778
3779 for_each_encoder_on_crtc(dev, crtc, encoder)
3780 if (encoder->pre_enable)
3781 encoder->pre_enable(encoder);
3782
Paulo Zanoni1f544382012-10-24 11:32:00 -02003783 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003784
Jesse Barnesb074cec2013-04-25 12:55:02 -07003785 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003786
3787 /*
3788 * On ILK+ LUT must be loaded before the pipe is running but with
3789 * clocks enabled
3790 */
3791 intel_crtc_load_lut(crtc);
3792
Paulo Zanoni1f544382012-10-24 11:32:00 -02003793 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003794 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003795
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03003796 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02003797 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03003798
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003799 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003800 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003801
Jani Nikula8807e552013-08-30 19:40:32 +03003802 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003803 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003804 intel_opregion_notify_encoder(encoder, true);
3805 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003806
Paulo Zanonie4916942013-09-20 16:21:19 -03003807 /* If we change the relative order between pipe/planes enabling, we need
3808 * to change the workaround. */
3809 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03003810 haswell_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003811}
3812
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003813static void ironlake_pfit_disable(struct intel_crtc *crtc)
3814{
3815 struct drm_device *dev = crtc->base.dev;
3816 struct drm_i915_private *dev_priv = dev->dev_private;
3817 int pipe = crtc->pipe;
3818
3819 /* To avoid upsetting the power well on haswell only disable the pfit if
3820 * it's in use. The hw state code will make sure we get this right. */
Chris Wilsonfd4daa92013-08-27 17:04:17 +01003821 if (crtc->config.pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003822 I915_WRITE(PF_CTL(pipe), 0);
3823 I915_WRITE(PF_WIN_POS(pipe), 0);
3824 I915_WRITE(PF_WIN_SZ(pipe), 0);
3825 }
3826}
3827
Jesse Barnes6be4a602010-09-10 10:26:01 -07003828static void ironlake_crtc_disable(struct drm_crtc *crtc)
3829{
3830 struct drm_device *dev = crtc->dev;
3831 struct drm_i915_private *dev_priv = dev->dev_private;
3832 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003833 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003834 int pipe = intel_crtc->pipe;
3835 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003836 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003837
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003838
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003839 if (!intel_crtc->active)
3840 return;
3841
Daniel Vetterea9d7582012-07-10 10:42:52 +02003842 for_each_encoder_on_crtc(dev, crtc, encoder)
3843 encoder->disable(encoder);
3844
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003845 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003846 drm_vblank_off(dev, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003847
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07003848 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01003849 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003850
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003851 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03003852 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03003853 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03003854
Daniel Vetterd925c592013-06-05 13:34:04 +02003855 if (intel_crtc->config.has_pch_encoder)
3856 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
3857
Jesse Barnesb24e7172011-01-04 15:09:30 -08003858 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003859
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003860 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003861
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003862 for_each_encoder_on_crtc(dev, crtc, encoder)
3863 if (encoder->post_disable)
3864 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003865
Daniel Vetterd925c592013-06-05 13:34:04 +02003866 if (intel_crtc->config.has_pch_encoder) {
3867 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003868
Daniel Vetterd925c592013-06-05 13:34:04 +02003869 ironlake_disable_pch_transcoder(dev_priv, pipe);
3870 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003871
Daniel Vetterd925c592013-06-05 13:34:04 +02003872 if (HAS_PCH_CPT(dev)) {
3873 /* disable TRANS_DP_CTL */
3874 reg = TRANS_DP_CTL(pipe);
3875 temp = I915_READ(reg);
3876 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
3877 TRANS_DP_PORT_SEL_MASK);
3878 temp |= TRANS_DP_PORT_SEL_NONE;
3879 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003880
Daniel Vetterd925c592013-06-05 13:34:04 +02003881 /* disable DPLL_SEL */
3882 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003883 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02003884 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003885 }
Daniel Vetterd925c592013-06-05 13:34:04 +02003886
3887 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003888 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02003889
3890 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003891 }
3892
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003893 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003894 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003895
3896 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003897 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003898 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003899}
3900
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003901static void haswell_crtc_disable(struct drm_crtc *crtc)
3902{
3903 struct drm_device *dev = crtc->dev;
3904 struct drm_i915_private *dev_priv = dev->dev_private;
3905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3906 struct intel_encoder *encoder;
3907 int pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003908 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003909
3910 if (!intel_crtc->active)
3911 return;
3912
Ville Syrjälädda9a662013-09-19 17:00:37 -03003913 haswell_crtc_disable_planes(crtc);
3914
Jani Nikula8807e552013-08-30 19:40:32 +03003915 for_each_encoder_on_crtc(dev, crtc, encoder) {
3916 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003917 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03003918 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003919
Paulo Zanoni86642812013-04-12 17:57:57 -03003920 if (intel_crtc->config.has_pch_encoder)
3921 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003922 intel_disable_pipe(dev_priv, pipe);
3923
Paulo Zanoniad80a812012-10-24 16:06:19 -02003924 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003925
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003926 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003927
Paulo Zanoni1f544382012-10-24 11:32:00 -02003928 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003929
3930 for_each_encoder_on_crtc(dev, crtc, encoder)
3931 if (encoder->post_disable)
3932 encoder->post_disable(encoder);
3933
Daniel Vetter88adfff2013-03-28 10:42:01 +01003934 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003935 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003936 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003937 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003938 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003939
3940 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003941 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003942
3943 mutex_lock(&dev->struct_mutex);
3944 intel_update_fbc(dev);
3945 mutex_unlock(&dev->struct_mutex);
3946}
3947
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003948static void ironlake_crtc_off(struct drm_crtc *crtc)
3949{
3950 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02003951 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003952}
3953
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003954static void haswell_crtc_off(struct drm_crtc *crtc)
3955{
3956 intel_ddi_put_crtc_pll(crtc);
3957}
3958
Daniel Vetter02e792f2009-09-15 22:57:34 +02003959static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3960{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003961 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003962 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003963 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003964
Chris Wilson23f09ce2010-08-12 13:53:37 +01003965 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003966 dev_priv->mm.interruptible = false;
3967 (void) intel_overlay_switch_off(intel_crtc->overlay);
3968 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003969 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003970 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003971
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003972 /* Let userspace switch the overlay on again. In most cases userspace
3973 * has to recompute where to put it anyway.
3974 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003975}
3976
Egbert Eich61bc95c2013-03-04 09:24:38 -05003977/**
3978 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3979 * cursor plane briefly if not already running after enabling the display
3980 * plane.
3981 * This workaround avoids occasional blank screens when self refresh is
3982 * enabled.
3983 */
3984static void
3985g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3986{
3987 u32 cntl = I915_READ(CURCNTR(pipe));
3988
3989 if ((cntl & CURSOR_MODE) == 0) {
3990 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3991
3992 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3993 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3994 intel_wait_for_vblank(dev_priv->dev, pipe);
3995 I915_WRITE(CURCNTR(pipe), cntl);
3996 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3997 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3998 }
3999}
4000
Jesse Barnes2dd24552013-04-25 12:55:01 -07004001static void i9xx_pfit_enable(struct intel_crtc *crtc)
4002{
4003 struct drm_device *dev = crtc->base.dev;
4004 struct drm_i915_private *dev_priv = dev->dev_private;
4005 struct intel_crtc_config *pipe_config = &crtc->config;
4006
Daniel Vetter328d8e82013-05-08 10:36:31 +02004007 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004008 return;
4009
Daniel Vetterc0b03412013-05-28 12:05:54 +02004010 /*
4011 * The panel fitter should only be adjusted whilst the pipe is disabled,
4012 * according to register description and PRM.
4013 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004014 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4015 assert_pipe_disabled(dev_priv, crtc->pipe);
4016
Jesse Barnesb074cec2013-04-25 12:55:02 -07004017 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4018 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004019
4020 /* Border color in case we don't scale up to the full screen. Black by
4021 * default, change to something else for debugging. */
4022 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004023}
4024
Imre Deak77d22dc2014-03-05 16:20:52 +02004025#define for_each_power_domain(domain, mask) \
4026 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4027 if ((1 << (domain)) & (mask))
4028
Imre Deak319be8a2014-03-04 19:22:57 +02004029enum intel_display_power_domain
4030intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004031{
Imre Deak319be8a2014-03-04 19:22:57 +02004032 struct drm_device *dev = intel_encoder->base.dev;
4033 struct intel_digital_port *intel_dig_port;
4034
4035 switch (intel_encoder->type) {
4036 case INTEL_OUTPUT_UNKNOWN:
4037 /* Only DDI platforms should ever use this output type */
4038 WARN_ON_ONCE(!HAS_DDI(dev));
4039 case INTEL_OUTPUT_DISPLAYPORT:
4040 case INTEL_OUTPUT_HDMI:
4041 case INTEL_OUTPUT_EDP:
4042 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
4043 switch (intel_dig_port->port) {
4044 case PORT_A:
4045 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4046 case PORT_B:
4047 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4048 case PORT_C:
4049 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4050 case PORT_D:
4051 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4052 default:
4053 WARN_ON_ONCE(1);
4054 return POWER_DOMAIN_PORT_OTHER;
4055 }
4056 case INTEL_OUTPUT_ANALOG:
4057 return POWER_DOMAIN_PORT_CRT;
4058 case INTEL_OUTPUT_DSI:
4059 return POWER_DOMAIN_PORT_DSI;
4060 default:
4061 return POWER_DOMAIN_PORT_OTHER;
4062 }
4063}
4064
4065static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4066{
4067 struct drm_device *dev = crtc->dev;
4068 struct intel_encoder *intel_encoder;
4069 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4070 enum pipe pipe = intel_crtc->pipe;
4071 bool pfit_enabled = intel_crtc->config.pch_pfit.enabled;
Imre Deak77d22dc2014-03-05 16:20:52 +02004072 unsigned long mask;
4073 enum transcoder transcoder;
4074
4075 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4076
4077 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4078 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
4079 if (pfit_enabled)
4080 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4081
Imre Deak319be8a2014-03-04 19:22:57 +02004082 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4083 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4084
Imre Deak77d22dc2014-03-05 16:20:52 +02004085 return mask;
4086}
4087
4088void intel_display_set_init_power(struct drm_i915_private *dev_priv,
4089 bool enable)
4090{
4091 if (dev_priv->power_domains.init_power_on == enable)
4092 return;
4093
4094 if (enable)
4095 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
4096 else
4097 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
4098
4099 dev_priv->power_domains.init_power_on = enable;
4100}
4101
4102static void modeset_update_crtc_power_domains(struct drm_device *dev)
4103{
4104 struct drm_i915_private *dev_priv = dev->dev_private;
4105 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4106 struct intel_crtc *crtc;
4107
4108 /*
4109 * First get all needed power domains, then put all unneeded, to avoid
4110 * any unnecessary toggling of the power wells.
4111 */
4112 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4113 enum intel_display_power_domain domain;
4114
4115 if (!crtc->base.enabled)
4116 continue;
4117
Imre Deak319be8a2014-03-04 19:22:57 +02004118 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004119
4120 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4121 intel_display_power_get(dev_priv, domain);
4122 }
4123
4124 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
4125 enum intel_display_power_domain domain;
4126
4127 for_each_power_domain(domain, crtc->enabled_power_domains)
4128 intel_display_power_put(dev_priv, domain);
4129
4130 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4131 }
4132
4133 intel_display_set_init_power(dev_priv, false);
4134}
4135
Jesse Barnes586f49d2013-11-04 16:06:59 -08004136int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004137{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004138 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004139
Jesse Barnes586f49d2013-11-04 16:06:59 -08004140 /* Obtain SKU information */
4141 mutex_lock(&dev_priv->dpio_lock);
4142 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4143 CCK_FUSE_HPLL_FREQ_MASK;
4144 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004145
Jesse Barnes586f49d2013-11-04 16:06:59 -08004146 return vco_freq[hpll_freq];
Jesse Barnes30a970c2013-11-04 13:48:12 -08004147}
4148
4149/* Adjust CDclk dividers to allow high res or save power if possible */
4150static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4151{
4152 struct drm_i915_private *dev_priv = dev->dev_private;
4153 u32 val, cmd;
4154
4155 if (cdclk >= 320) /* jump to highest voltage for 400MHz too */
4156 cmd = 2;
4157 else if (cdclk == 266)
4158 cmd = 1;
4159 else
4160 cmd = 0;
4161
4162 mutex_lock(&dev_priv->rps.hw_lock);
4163 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4164 val &= ~DSPFREQGUAR_MASK;
4165 val |= (cmd << DSPFREQGUAR_SHIFT);
4166 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4167 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4168 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4169 50)) {
4170 DRM_ERROR("timed out waiting for CDclk change\n");
4171 }
4172 mutex_unlock(&dev_priv->rps.hw_lock);
4173
4174 if (cdclk == 400) {
4175 u32 divider, vco;
4176
4177 vco = valleyview_get_vco(dev_priv);
4178 divider = ((vco << 1) / cdclk) - 1;
4179
4180 mutex_lock(&dev_priv->dpio_lock);
4181 /* adjust cdclk divider */
4182 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4183 val &= ~0xf;
4184 val |= divider;
4185 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
4186 mutex_unlock(&dev_priv->dpio_lock);
4187 }
4188
4189 mutex_lock(&dev_priv->dpio_lock);
4190 /* adjust self-refresh exit latency value */
4191 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4192 val &= ~0x7f;
4193
4194 /*
4195 * For high bandwidth configs, we set a higher latency in the bunit
4196 * so that the core display fetch happens in time to avoid underruns.
4197 */
4198 if (cdclk == 400)
4199 val |= 4500 / 250; /* 4.5 usec */
4200 else
4201 val |= 3000 / 250; /* 3.0 usec */
4202 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4203 mutex_unlock(&dev_priv->dpio_lock);
4204
4205 /* Since we changed the CDclk, we need to update the GMBUSFREQ too */
4206 intel_i2c_reset(dev);
4207}
4208
4209static int valleyview_cur_cdclk(struct drm_i915_private *dev_priv)
4210{
4211 int cur_cdclk, vco;
4212 int divider;
4213
4214 vco = valleyview_get_vco(dev_priv);
4215
4216 mutex_lock(&dev_priv->dpio_lock);
4217 divider = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
4218 mutex_unlock(&dev_priv->dpio_lock);
4219
4220 divider &= 0xf;
4221
4222 cur_cdclk = (vco << 1) / (divider + 1);
4223
4224 return cur_cdclk;
4225}
4226
4227static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
4228 int max_pixclk)
4229{
4230 int cur_cdclk;
4231
4232 cur_cdclk = valleyview_cur_cdclk(dev_priv);
4233
4234 /*
4235 * Really only a few cases to deal with, as only 4 CDclks are supported:
4236 * 200MHz
4237 * 267MHz
4238 * 320MHz
4239 * 400MHz
4240 * So we check to see whether we're above 90% of the lower bin and
4241 * adjust if needed.
4242 */
4243 if (max_pixclk > 288000) {
4244 return 400;
4245 } else if (max_pixclk > 240000) {
4246 return 320;
4247 } else
4248 return 266;
4249 /* Looks like the 200MHz CDclk freq doesn't work on some configs */
4250}
4251
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004252/* compute the max pixel clock for new configuration */
4253static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004254{
4255 struct drm_device *dev = dev_priv->dev;
4256 struct intel_crtc *intel_crtc;
4257 int max_pixclk = 0;
4258
4259 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4260 base.head) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004261 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004262 max_pixclk = max(max_pixclk,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004263 intel_crtc->new_config->adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004264 }
4265
4266 return max_pixclk;
4267}
4268
4269static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004270 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004271{
4272 struct drm_i915_private *dev_priv = dev->dev_private;
4273 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004274 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004275 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4276
4277 if (valleyview_calc_cdclk(dev_priv, max_pixclk) == cur_cdclk)
4278 return;
4279
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004280 /* disable/enable all currently active pipes while we change cdclk */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004281 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
4282 base.head)
4283 if (intel_crtc->base.enabled)
4284 *prepare_pipes |= (1 << intel_crtc->pipe);
4285}
4286
4287static void valleyview_modeset_global_resources(struct drm_device *dev)
4288{
4289 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02004290 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004291 int cur_cdclk = valleyview_cur_cdclk(dev_priv);
4292 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
4293
4294 if (req_cdclk != cur_cdclk)
4295 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak77961eb2014-03-05 16:20:56 +02004296 modeset_update_crtc_power_domains(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004297}
4298
Jesse Barnes89b667f2013-04-18 14:51:36 -07004299static void valleyview_crtc_enable(struct drm_crtc *crtc)
4300{
4301 struct drm_device *dev = crtc->dev;
4302 struct drm_i915_private *dev_priv = dev->dev_private;
4303 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4304 struct intel_encoder *encoder;
4305 int pipe = intel_crtc->pipe;
4306 int plane = intel_crtc->plane;
Jani Nikula23538ef2013-08-27 15:12:22 +03004307 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004308
4309 WARN_ON(!crtc->enabled);
4310
4311 if (intel_crtc->active)
4312 return;
4313
4314 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004315
Jesse Barnes89b667f2013-04-18 14:51:36 -07004316 for_each_encoder_on_crtc(dev, crtc, encoder)
4317 if (encoder->pre_pll_enable)
4318 encoder->pre_pll_enable(encoder);
4319
Jani Nikula23538ef2013-08-27 15:12:22 +03004320 is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
4321
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004322 if (!is_dsi)
4323 vlv_enable_pll(intel_crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004324
4325 for_each_encoder_on_crtc(dev, crtc, encoder)
4326 if (encoder->pre_enable)
4327 encoder->pre_enable(encoder);
4328
Jesse Barnes2dd24552013-04-25 12:55:01 -07004329 i9xx_pfit_enable(intel_crtc);
4330
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004331 intel_crtc_load_lut(crtc);
4332
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004333 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004334 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004335 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004336 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004337 intel_enable_planes(crtc);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004338 intel_crtc_update_cursor(crtc, true);
4339
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004340 intel_update_fbc(dev);
Jani Nikula50049452013-07-30 12:20:32 +03004341
4342 for_each_encoder_on_crtc(dev, crtc, encoder)
4343 encoder->enable(encoder);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004344}
4345
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004346static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004347{
4348 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08004349 struct drm_i915_private *dev_priv = dev->dev_private;
4350 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004351 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08004352 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004353 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08004354
Daniel Vetter08a48462012-07-02 11:43:47 +02004355 WARN_ON(!crtc->enabled);
4356
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004357 if (intel_crtc->active)
4358 return;
4359
4360 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01004361
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02004362 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02004363 if (encoder->pre_enable)
4364 encoder->pre_enable(encoder);
4365
Daniel Vetterf6736a12013-06-05 13:34:30 +02004366 i9xx_enable_pll(intel_crtc);
4367
Jesse Barnes2dd24552013-04-25 12:55:01 -07004368 i9xx_pfit_enable(intel_crtc);
4369
Ville Syrjälä63cbb072013-06-04 13:48:59 +03004370 intel_crtc_load_lut(crtc);
4371
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004372 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004373 intel_enable_pipe(intel_crtc);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004374 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004375 intel_enable_primary_plane(dev_priv, plane, pipe);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004376 intel_enable_planes(crtc);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004377 /* The fixup needs to happen before cursor is enabled */
Egbert Eich61bc95c2013-03-04 09:24:38 -05004378 if (IS_G4X(dev))
4379 g4x_fixup_plane(dev_priv, pipe);
Ville Syrjälä22e407d2013-06-07 18:52:24 +03004380 intel_crtc_update_cursor(crtc, true);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004381
4382 /* Give the overlay scaler a chance to enable if it's on this pipe */
4383 intel_crtc_dpms_overlay(intel_crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004384
Ville Syrjäläf440eb12013-06-04 13:49:01 +03004385 intel_update_fbc(dev);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004386
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004387 for_each_encoder_on_crtc(dev, crtc, encoder)
4388 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004389}
4390
Daniel Vetter87476d62013-04-11 16:29:06 +02004391static void i9xx_pfit_disable(struct intel_crtc *crtc)
4392{
4393 struct drm_device *dev = crtc->base.dev;
4394 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02004395
4396 if (!crtc->config.gmch_pfit.control)
4397 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02004398
4399 assert_pipe_disabled(dev_priv, crtc->pipe);
4400
Daniel Vetter328d8e82013-05-08 10:36:31 +02004401 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
4402 I915_READ(PFIT_CONTROL));
4403 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02004404}
4405
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004406static void i9xx_crtc_disable(struct drm_crtc *crtc)
4407{
4408 struct drm_device *dev = crtc->dev;
4409 struct drm_i915_private *dev_priv = dev->dev_private;
4410 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004411 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004412 int pipe = intel_crtc->pipe;
4413 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004414
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004415 if (!intel_crtc->active)
4416 return;
4417
Daniel Vetterea9d7582012-07-10 10:42:52 +02004418 for_each_encoder_on_crtc(dev, crtc, encoder)
4419 encoder->disable(encoder);
4420
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004421 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01004422 intel_crtc_wait_for_pending_flips(crtc);
4423 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004424
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07004425 if (dev_priv->fbc.plane == plane)
Chris Wilson973d04f2011-07-08 12:22:37 +01004426 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004427
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004428 intel_crtc_dpms_overlay(intel_crtc, false);
4429 intel_crtc_update_cursor(crtc, false);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004430 intel_disable_planes(crtc);
Ville Syrjäläd1de00e2013-10-01 18:02:19 +03004431 intel_disable_primary_plane(dev_priv, plane, pipe);
Ville Syrjälä0d5b8c62013-06-04 13:49:02 +03004432
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004433 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08004434 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004435
Daniel Vetter87476d62013-04-11 16:29:06 +02004436 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02004437
Jesse Barnes89b667f2013-04-18 14:51:36 -07004438 for_each_encoder_on_crtc(dev, crtc, encoder)
4439 if (encoder->post_disable)
4440 encoder->post_disable(encoder);
4441
Jesse Barnesf6071162013-10-01 10:41:38 -07004442 if (IS_VALLEYVIEW(dev) && !intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
4443 vlv_disable_pll(dev_priv, pipe);
4444 else if (!IS_VALLEYVIEW(dev))
Jani Nikulae9fd1c02013-08-27 15:12:23 +03004445 i9xx_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004446
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004447 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004448 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004449
Chris Wilson6b383a72010-09-13 13:54:26 +01004450 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07004451}
4452
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004453static void i9xx_crtc_off(struct drm_crtc *crtc)
4454{
4455}
4456
Daniel Vetter976f8a22012-07-08 22:34:21 +02004457static void intel_crtc_update_sarea(struct drm_crtc *crtc,
4458 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004459{
4460 struct drm_device *dev = crtc->dev;
4461 struct drm_i915_master_private *master_priv;
4462 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4463 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08004464
4465 if (!dev->primary->master)
4466 return;
4467
4468 master_priv = dev->primary->master->driver_priv;
4469 if (!master_priv->sarea_priv)
4470 return;
4471
Jesse Barnes79e53942008-11-07 14:24:08 -08004472 switch (pipe) {
4473 case 0:
4474 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
4475 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
4476 break;
4477 case 1:
4478 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
4479 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
4480 break;
4481 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004482 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08004483 break;
4484 }
Jesse Barnes79e53942008-11-07 14:24:08 -08004485}
4486
Daniel Vetter976f8a22012-07-08 22:34:21 +02004487/**
4488 * Sets the power management mode of the pipe and plane.
4489 */
4490void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01004491{
Chris Wilsoncdd59982010-09-08 16:30:16 +01004492 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004493 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004494 struct intel_encoder *intel_encoder;
4495 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004496
Daniel Vetter976f8a22012-07-08 22:34:21 +02004497 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4498 enable |= intel_encoder->connectors_active;
4499
4500 if (enable)
4501 dev_priv->display.crtc_enable(crtc);
4502 else
4503 dev_priv->display.crtc_disable(crtc);
4504
4505 intel_crtc_update_sarea(crtc, enable);
4506}
4507
Daniel Vetter976f8a22012-07-08 22:34:21 +02004508static void intel_crtc_disable(struct drm_crtc *crtc)
4509{
4510 struct drm_device *dev = crtc->dev;
4511 struct drm_connector *connector;
4512 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08004513 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004514
4515 /* crtc should still be enabled when we disable it. */
4516 WARN_ON(!crtc->enabled);
4517
4518 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03004519 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02004520 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004521 dev_priv->display.off(crtc);
4522
Chris Wilson931872f2012-01-16 23:01:13 +00004523 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03004524 assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
Chris Wilson931872f2012-01-16 23:01:13 +00004525 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004526
4527 if (crtc->fb) {
4528 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01004529 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01004530 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02004531 crtc->fb = NULL;
4532 }
4533
4534 /* Update computed state. */
4535 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
4536 if (!connector->encoder || !connector->encoder->crtc)
4537 continue;
4538
4539 if (connector->encoder->crtc != crtc)
4540 continue;
4541
4542 connector->dpms = DRM_MODE_DPMS_OFF;
4543 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01004544 }
4545}
4546
Chris Wilsonea5b2132010-08-04 13:50:23 +01004547void intel_encoder_destroy(struct drm_encoder *encoder)
4548{
Chris Wilson4ef69c72010-09-09 15:14:28 +01004549 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004550
Chris Wilsonea5b2132010-08-04 13:50:23 +01004551 drm_encoder_cleanup(encoder);
4552 kfree(intel_encoder);
4553}
4554
Damien Lespiau92373292013-08-08 22:28:57 +01004555/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004556 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
4557 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01004558static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004559{
4560 if (mode == DRM_MODE_DPMS_ON) {
4561 encoder->connectors_active = true;
4562
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004563 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004564 } else {
4565 encoder->connectors_active = false;
4566
Daniel Vetterb2cabb02012-07-01 22:42:24 +02004567 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004568 }
4569}
4570
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004571/* Cross check the actual hw state with our own modeset state tracking (and it's
4572 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02004573static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004574{
4575 if (connector->get_hw_state(connector)) {
4576 struct intel_encoder *encoder = connector->encoder;
4577 struct drm_crtc *crtc;
4578 bool encoder_enabled;
4579 enum pipe pipe;
4580
4581 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
4582 connector->base.base.id,
4583 drm_get_connector_name(&connector->base));
4584
4585 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
4586 "wrong connector dpms state\n");
4587 WARN(connector->base.encoder != &encoder->base,
4588 "active connector not linked to encoder\n");
4589 WARN(!encoder->connectors_active,
4590 "encoder->connectors_active not set\n");
4591
4592 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
4593 WARN(!encoder_enabled, "encoder not enabled\n");
4594 if (WARN_ON(!encoder->base.crtc))
4595 return;
4596
4597 crtc = encoder->base.crtc;
4598
4599 WARN(!crtc->enabled, "crtc not enabled\n");
4600 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
4601 WARN(pipe != to_intel_crtc(crtc)->pipe,
4602 "encoder active on the wrong pipe\n");
4603 }
4604}
4605
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004606/* Even simpler default implementation, if there's really no special case to
4607 * consider. */
4608void intel_connector_dpms(struct drm_connector *connector, int mode)
4609{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004610 /* All the simple cases only support two dpms states. */
4611 if (mode != DRM_MODE_DPMS_ON)
4612 mode = DRM_MODE_DPMS_OFF;
4613
4614 if (mode == connector->dpms)
4615 return;
4616
4617 connector->dpms = mode;
4618
4619 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dc2013-09-29 19:15:07 +01004620 if (connector->encoder)
4621 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02004622
Daniel Vetterb9805142012-08-31 17:37:33 +02004623 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02004624}
4625
Daniel Vetterf0947c32012-07-02 13:10:34 +02004626/* Simple connector->get_hw_state implementation for encoders that support only
4627 * one connector and no cloning and hence the encoder state determines the state
4628 * of the connector. */
4629bool intel_connector_get_hw_state(struct intel_connector *connector)
4630{
Daniel Vetter24929352012-07-02 20:28:59 +02004631 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02004632 struct intel_encoder *encoder = connector->encoder;
4633
4634 return encoder->get_hw_state(encoder, &pipe);
4635}
4636
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004637static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
4638 struct intel_crtc_config *pipe_config)
4639{
4640 struct drm_i915_private *dev_priv = dev->dev_private;
4641 struct intel_crtc *pipe_B_crtc =
4642 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
4643
4644 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
4645 pipe_name(pipe), pipe_config->fdi_lanes);
4646 if (pipe_config->fdi_lanes > 4) {
4647 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
4648 pipe_name(pipe), pipe_config->fdi_lanes);
4649 return false;
4650 }
4651
Paulo Zanonibafb6552013-11-02 21:07:44 -07004652 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004653 if (pipe_config->fdi_lanes > 2) {
4654 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
4655 pipe_config->fdi_lanes);
4656 return false;
4657 } else {
4658 return true;
4659 }
4660 }
4661
4662 if (INTEL_INFO(dev)->num_pipes == 2)
4663 return true;
4664
4665 /* Ivybridge 3 pipe is really complicated */
4666 switch (pipe) {
4667 case PIPE_A:
4668 return true;
4669 case PIPE_B:
4670 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
4671 pipe_config->fdi_lanes > 2) {
4672 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4673 pipe_name(pipe), pipe_config->fdi_lanes);
4674 return false;
4675 }
4676 return true;
4677 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01004678 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004679 pipe_B_crtc->config.fdi_lanes <= 2) {
4680 if (pipe_config->fdi_lanes > 2) {
4681 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
4682 pipe_name(pipe), pipe_config->fdi_lanes);
4683 return false;
4684 }
4685 } else {
4686 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
4687 return false;
4688 }
4689 return true;
4690 default:
4691 BUG();
4692 }
4693}
4694
Daniel Vettere29c22c2013-02-21 00:00:16 +01004695#define RETRY 1
4696static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
4697 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02004698{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004699 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004700 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02004701 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01004702 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004703
Daniel Vettere29c22c2013-02-21 00:00:16 +01004704retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02004705 /* FDI is a binary signal running at ~2.7GHz, encoding
4706 * each output octet as 10 bits. The actual frequency
4707 * is stored as a divider into a 100MHz clock, and the
4708 * mode pixel clock is stored in units of 1KHz.
4709 * Hence the bw of each lane in terms of the mode signal
4710 * is:
4711 */
4712 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
4713
Damien Lespiau241bfc32013-09-25 16:45:37 +01004714 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004715
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004716 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004717 pipe_config->pipe_bpp);
4718
4719 pipe_config->fdi_lanes = lane;
4720
Daniel Vetter2bd89a02013-06-01 17:16:19 +02004721 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02004722 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004723
Daniel Vettere29c22c2013-02-21 00:00:16 +01004724 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
4725 intel_crtc->pipe, pipe_config);
4726 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
4727 pipe_config->pipe_bpp -= 2*3;
4728 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
4729 pipe_config->pipe_bpp);
4730 needs_recompute = true;
4731 pipe_config->bw_constrained = true;
4732
4733 goto retry;
4734 }
4735
4736 if (needs_recompute)
4737 return RETRY;
4738
4739 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02004740}
4741
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004742static void hsw_compute_ips_config(struct intel_crtc *crtc,
4743 struct intel_crtc_config *pipe_config)
4744{
Jani Nikulad330a952014-01-21 11:24:25 +02004745 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03004746 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07004747 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004748}
4749
Daniel Vettera43f6e02013-06-07 23:10:32 +02004750static int intel_crtc_compute_config(struct intel_crtc *crtc,
Daniel Vettere29c22c2013-02-21 00:00:16 +01004751 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08004752{
Daniel Vettera43f6e02013-06-07 23:10:32 +02004753 struct drm_device *dev = crtc->base.dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004754 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01004755
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004756 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004757 if (INTEL_INFO(dev)->gen < 4) {
4758 struct drm_i915_private *dev_priv = dev->dev_private;
4759 int clock_limit =
4760 dev_priv->display.get_display_clock_speed(dev);
4761
4762 /*
4763 * Enable pixel doubling when the dot clock
4764 * is > 90% of the (display) core speed.
4765 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03004766 * GDG double wide on either pipe,
4767 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004768 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03004769 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01004770 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004771 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03004772 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03004773 }
4774
Damien Lespiau241bfc32013-09-25 16:45:37 +01004775 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004776 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004777 }
Chris Wilson89749352010-09-12 18:25:19 +01004778
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03004779 /*
4780 * Pipe horizontal size must be even in:
4781 * - DVO ganged mode
4782 * - LVDS dual channel mode
4783 * - Double wide pipe
4784 */
4785 if ((intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
4786 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
4787 pipe_config->pipe_src_w &= ~1;
4788
Damien Lespiau8693a822013-05-03 18:48:11 +01004789 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4790 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004791 */
4792 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4793 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004794 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004795
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004796 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004797 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004798 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004799 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4800 * for lvds. */
4801 pipe_config->pipe_bpp = 8*3;
4802 }
4803
Damien Lespiauf5adf942013-06-24 18:29:34 +01004804 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02004805 hsw_compute_ips_config(crtc, pipe_config);
4806
4807 /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
4808 * clock survives for now. */
4809 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
4810 pipe_config->shared_dpll = crtc->config.shared_dpll;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004811
Daniel Vetter877d48d2013-04-19 11:24:43 +02004812 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02004813 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004814
Daniel Vettere29c22c2013-02-21 00:00:16 +01004815 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004816}
4817
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004818static int valleyview_get_display_clock_speed(struct drm_device *dev)
4819{
4820 return 400000; /* FIXME */
4821}
4822
Jesse Barnese70236a2009-09-21 10:42:27 -07004823static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004824{
Jesse Barnese70236a2009-09-21 10:42:27 -07004825 return 400000;
4826}
Jesse Barnes79e53942008-11-07 14:24:08 -08004827
Jesse Barnese70236a2009-09-21 10:42:27 -07004828static int i915_get_display_clock_speed(struct drm_device *dev)
4829{
4830 return 333000;
4831}
Jesse Barnes79e53942008-11-07 14:24:08 -08004832
Jesse Barnese70236a2009-09-21 10:42:27 -07004833static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4834{
4835 return 200000;
4836}
Jesse Barnes79e53942008-11-07 14:24:08 -08004837
Daniel Vetter257a7ff2013-07-26 08:35:42 +02004838static int pnv_get_display_clock_speed(struct drm_device *dev)
4839{
4840 u16 gcfgc = 0;
4841
4842 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4843
4844 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4845 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
4846 return 267000;
4847 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
4848 return 333000;
4849 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
4850 return 444000;
4851 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
4852 return 200000;
4853 default:
4854 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
4855 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
4856 return 133000;
4857 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
4858 return 167000;
4859 }
4860}
4861
Jesse Barnese70236a2009-09-21 10:42:27 -07004862static int i915gm_get_display_clock_speed(struct drm_device *dev)
4863{
4864 u16 gcfgc = 0;
4865
4866 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4867
4868 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004869 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004870 else {
4871 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4872 case GC_DISPLAY_CLOCK_333_MHZ:
4873 return 333000;
4874 default:
4875 case GC_DISPLAY_CLOCK_190_200_MHZ:
4876 return 190000;
4877 }
4878 }
4879}
Jesse Barnes79e53942008-11-07 14:24:08 -08004880
Jesse Barnese70236a2009-09-21 10:42:27 -07004881static int i865_get_display_clock_speed(struct drm_device *dev)
4882{
4883 return 266000;
4884}
4885
4886static int i855_get_display_clock_speed(struct drm_device *dev)
4887{
4888 u16 hpllcc = 0;
4889 /* Assume that the hardware is in the high speed state. This
4890 * should be the default.
4891 */
4892 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4893 case GC_CLOCK_133_200:
4894 case GC_CLOCK_100_200:
4895 return 200000;
4896 case GC_CLOCK_166_250:
4897 return 250000;
4898 case GC_CLOCK_100_133:
4899 return 133000;
4900 }
4901
4902 /* Shouldn't happen */
4903 return 0;
4904}
4905
4906static int i830_get_display_clock_speed(struct drm_device *dev)
4907{
4908 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004909}
4910
Zhenyu Wang2c072452009-06-05 15:38:42 +08004911static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004912intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004913{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004914 while (*num > DATA_LINK_M_N_MASK ||
4915 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004916 *num >>= 1;
4917 *den >>= 1;
4918 }
4919}
4920
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004921static void compute_m_n(unsigned int m, unsigned int n,
4922 uint32_t *ret_m, uint32_t *ret_n)
4923{
4924 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4925 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4926 intel_reduce_m_n_ratio(ret_m, ret_n);
4927}
4928
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004929void
4930intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4931 int pixel_clock, int link_clock,
4932 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004933{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004934 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004935
4936 compute_m_n(bits_per_pixel * pixel_clock,
4937 link_clock * nlanes * 8,
4938 &m_n->gmch_m, &m_n->gmch_n);
4939
4940 compute_m_n(pixel_clock, link_clock,
4941 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004942}
4943
Chris Wilsona7615032011-01-12 17:04:08 +00004944static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4945{
Jani Nikulad330a952014-01-21 11:24:25 +02004946 if (i915.panel_use_ssc >= 0)
4947 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004948 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004949 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004950}
4951
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004952static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4953{
4954 struct drm_device *dev = crtc->dev;
4955 struct drm_i915_private *dev_priv = dev->dev_private;
4956 int refclk;
4957
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004958 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02004959 refclk = 100000;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004960 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004961 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02004962 refclk = dev_priv->vbt.lvds_ssc_freq;
4963 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004964 } else if (!IS_GEN2(dev)) {
4965 refclk = 96000;
4966 } else {
4967 refclk = 48000;
4968 }
4969
4970 return refclk;
4971}
4972
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004973static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004974{
Daniel Vetter7df00d72013-05-21 21:54:55 +02004975 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004976}
Daniel Vetterf47709a2013-03-28 10:42:02 +01004977
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004978static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4979{
4980 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004981}
4982
Daniel Vetterf47709a2013-03-28 10:42:02 +01004983static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004984 intel_clock_t *reduced_clock)
4985{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004986 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004987 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004988 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004989 u32 fp, fp2 = 0;
4990
4991 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004992 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004993 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004994 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004995 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004996 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004997 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004998 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004999 }
5000
5001 I915_WRITE(FP0(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005002 crtc->config.dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005003
Daniel Vetterf47709a2013-03-28 10:42:02 +01005004 crtc->lowfreq_avail = false;
5005 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005006 reduced_clock && i915.powersave) {
Jesse Barnesa7516a02011-12-15 12:30:37 -08005007 I915_WRITE(FP1(pipe), fp2);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005008 crtc->config.dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005009 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005010 } else {
5011 I915_WRITE(FP1(pipe), fp);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005012 crtc->config.dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005013 }
5014}
5015
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005016static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5017 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005018{
5019 u32 reg_val;
5020
5021 /*
5022 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5023 * and set it to a reasonable value instead.
5024 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005025 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005026 reg_val &= 0xffffff00;
5027 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005028 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005029
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005030 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005031 reg_val &= 0x8cffffff;
5032 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005033 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005034
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005035 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005036 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005037 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005038
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005039 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005040 reg_val &= 0x00ffffff;
5041 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005042 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005043}
5044
Daniel Vetterb5518422013-05-03 11:49:48 +02005045static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5046 struct intel_link_m_n *m_n)
5047{
5048 struct drm_device *dev = crtc->base.dev;
5049 struct drm_i915_private *dev_priv = dev->dev_private;
5050 int pipe = crtc->pipe;
5051
Daniel Vettere3b95f12013-05-03 11:49:49 +02005052 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5053 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5054 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5055 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005056}
5057
5058static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
5059 struct intel_link_m_n *m_n)
5060{
5061 struct drm_device *dev = crtc->base.dev;
5062 struct drm_i915_private *dev_priv = dev->dev_private;
5063 int pipe = crtc->pipe;
5064 enum transcoder transcoder = crtc->config.cpu_transcoder;
5065
5066 if (INTEL_INFO(dev)->gen >= 5) {
5067 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
5068 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
5069 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
5070 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
5071 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02005072 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5073 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
5074 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
5075 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005076 }
5077}
5078
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005079static void intel_dp_set_m_n(struct intel_crtc *crtc)
5080{
5081 if (crtc->config.has_pch_encoder)
5082 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5083 else
5084 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
5085}
5086
Daniel Vetterf47709a2013-03-28 10:42:02 +01005087static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005088{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005089 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005090 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005091 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005092 u32 dpll, mdiv;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005093 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005094 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005095
Daniel Vetter09153002012-12-12 14:06:44 +01005096 mutex_lock(&dev_priv->dpio_lock);
5097
Daniel Vetterf47709a2013-03-28 10:42:02 +01005098 bestn = crtc->config.dpll.n;
5099 bestm1 = crtc->config.dpll.m1;
5100 bestm2 = crtc->config.dpll.m2;
5101 bestp1 = crtc->config.dpll.p1;
5102 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005103
Jesse Barnes89b667f2013-04-18 14:51:36 -07005104 /* See eDP HDMI DPIO driver vbios notes doc */
5105
5106 /* PLL B needs special handling */
5107 if (pipe)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005108 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005109
5110 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005111 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005112
5113 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005114 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005115 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005116 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005117
5118 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005119 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005120
5121 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005122 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
5123 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
5124 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005125 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07005126
5127 /*
5128 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
5129 * but we don't support that).
5130 * Note: don't use the DAC post divider as it seems unstable.
5131 */
5132 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005133 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005134
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005135 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005136 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005137
Jesse Barnes89b667f2013-04-18 14:51:36 -07005138 /* Set HBR and RBR LPF coefficients */
Daniel Vetterff9a6752013-06-01 17:16:21 +02005139 if (crtc->config.port_clock == 162000 ||
Ville Syrjälä99750bd2013-06-14 14:02:52 +03005140 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
Jesse Barnes89b667f2013-04-18 14:51:36 -07005141 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005142 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03005143 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005144 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005145 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005146 0x00d0000f);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005147
Jesse Barnes89b667f2013-04-18 14:51:36 -07005148 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
5149 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
5150 /* Use SSC source */
5151 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005152 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005153 0x0df40000);
5154 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005155 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005156 0x0df70000);
5157 } else { /* HDMI or VGA */
5158 /* Use bend source */
5159 if (!pipe)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005160 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005161 0x0df70000);
5162 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005163 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07005164 0x0df40000);
5165 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005166
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005167 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005168 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
5169 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
5170 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
5171 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005172 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005173
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005174 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005175
Imre Deake5cbfbf2014-01-09 17:08:16 +02005176 /*
5177 * Enable DPIO clock input. We should never disable the reference
5178 * clock for pipe B, since VGA hotplug / manual detection depends
5179 * on it.
5180 */
Jesse Barnes89b667f2013-04-18 14:51:36 -07005181 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
5182 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07005183 /* We should never disable this, set it here for state tracking */
5184 if (pipe == PIPE_B)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005185 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005186 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005187 crtc->config.dpll_hw_state.dpll = dpll;
5188
Daniel Vetteref1b4602013-06-01 17:17:04 +02005189 dpll_md = (crtc->config.pixel_multiplier - 1)
5190 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005191 crtc->config.dpll_hw_state.dpll_md = dpll_md;
5192
Daniel Vetterf47709a2013-03-28 10:42:02 +01005193 if (crtc->config.has_dp_encoder)
5194 intel_dp_set_m_n(crtc);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305195
Daniel Vetter09153002012-12-12 14:06:44 +01005196 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07005197}
5198
Daniel Vetterf47709a2013-03-28 10:42:02 +01005199static void i9xx_update_pll(struct intel_crtc *crtc,
5200 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005201 int num_connectors)
5202{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005203 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005204 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005205 u32 dpll;
5206 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005207 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005208
Daniel Vetterf47709a2013-03-28 10:42:02 +01005209 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305210
Daniel Vetterf47709a2013-03-28 10:42:02 +01005211 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
5212 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005213
5214 dpll = DPLL_VGA_MODE_DIS;
5215
Daniel Vetterf47709a2013-03-28 10:42:02 +01005216 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005217 dpll |= DPLLB_MODE_LVDS;
5218 else
5219 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005220
Daniel Vetteref1b4602013-06-01 17:17:04 +02005221 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02005222 dpll |= (crtc->config.pixel_multiplier - 1)
5223 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005224 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005225
5226 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02005227 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005228
Daniel Vetterf47709a2013-03-28 10:42:02 +01005229 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vetter4a33e482013-07-06 12:52:05 +02005230 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005231
5232 /* compute bitmask from p1 value */
5233 if (IS_PINEVIEW(dev))
5234 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
5235 else {
5236 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5237 if (IS_G4X(dev) && reduced_clock)
5238 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5239 }
5240 switch (clock->p2) {
5241 case 5:
5242 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5243 break;
5244 case 7:
5245 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5246 break;
5247 case 10:
5248 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5249 break;
5250 case 14:
5251 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5252 break;
5253 }
5254 if (INTEL_INFO(dev)->gen >= 4)
5255 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
5256
Daniel Vetter09ede542013-04-30 14:01:45 +02005257 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005258 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005259 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005260 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5261 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5262 else
5263 dpll |= PLL_REF_INPUT_DREFCLK;
5264
5265 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005266 crtc->config.dpll_hw_state.dpll = dpll;
5267
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005268 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetteref1b4602013-06-01 17:17:04 +02005269 u32 dpll_md = (crtc->config.pixel_multiplier - 1)
5270 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005271 crtc->config.dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005272 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005273
5274 if (crtc->config.has_dp_encoder)
5275 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005276}
5277
Daniel Vetterf47709a2013-03-28 10:42:02 +01005278static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vetterf47709a2013-03-28 10:42:02 +01005279 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005280 int num_connectors)
5281{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005282 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005283 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005284 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005285 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005286
Daniel Vetterf47709a2013-03-28 10:42:02 +01005287 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305288
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005289 dpll = DPLL_VGA_MODE_DIS;
5290
Daniel Vetterf47709a2013-03-28 10:42:02 +01005291 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005292 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5293 } else {
5294 if (clock->p1 == 2)
5295 dpll |= PLL_P1_DIVIDE_BY_TWO;
5296 else
5297 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5298 if (clock->p2 == 4)
5299 dpll |= PLL_P2_DIVIDE_BY_4;
5300 }
5301
Daniel Vetter4a33e482013-07-06 12:52:05 +02005302 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
5303 dpll |= DPLL_DVO_2X_MODE;
5304
Daniel Vetterf47709a2013-03-28 10:42:02 +01005305 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005306 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5307 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5308 else
5309 dpll |= PLL_REF_INPUT_DREFCLK;
5310
5311 dpll |= DPLL_VCO_ENABLE;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005312 crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005313}
5314
Daniel Vetter8a654f32013-06-01 17:16:22 +02005315static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005316{
5317 struct drm_device *dev = intel_crtc->base.dev;
5318 struct drm_i915_private *dev_priv = dev->dev_private;
5319 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02005320 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02005321 struct drm_display_mode *adjusted_mode =
5322 &intel_crtc->config.adjusted_mode;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005323 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
5324
5325 /* We need to be careful not to changed the adjusted mode, for otherwise
5326 * the hw state checker will get angry at the mismatch. */
5327 crtc_vtotal = adjusted_mode->crtc_vtotal;
5328 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005329
5330 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
5331 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005332 crtc_vtotal -= 1;
5333 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005334 vsyncshift = adjusted_mode->crtc_hsync_start
5335 - adjusted_mode->crtc_htotal / 2;
5336 } else {
5337 vsyncshift = 0;
5338 }
5339
5340 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005341 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005342
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005343 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005344 (adjusted_mode->crtc_hdisplay - 1) |
5345 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005346 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005347 (adjusted_mode->crtc_hblank_start - 1) |
5348 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005349 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005350 (adjusted_mode->crtc_hsync_start - 1) |
5351 ((adjusted_mode->crtc_hsync_end - 1) << 16));
5352
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005353 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005354 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005355 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005356 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005357 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02005358 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02005359 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005360 (adjusted_mode->crtc_vsync_start - 1) |
5361 ((adjusted_mode->crtc_vsync_end - 1) << 16));
5362
Paulo Zanonib5e508d2012-10-24 11:34:43 -02005363 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
5364 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
5365 * documented on the DDI_FUNC_CTL register description, EDP Input Select
5366 * bits. */
5367 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
5368 (pipe == PIPE_B || pipe == PIPE_C))
5369 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
5370
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005371 /* pipesrc controls the size that is scaled from, which should
5372 * always be the user's requested size.
5373 */
5374 I915_WRITE(PIPESRC(pipe),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005375 ((intel_crtc->config.pipe_src_w - 1) << 16) |
5376 (intel_crtc->config.pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005377}
5378
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005379static void intel_get_pipe_timings(struct intel_crtc *crtc,
5380 struct intel_crtc_config *pipe_config)
5381{
5382 struct drm_device *dev = crtc->base.dev;
5383 struct drm_i915_private *dev_priv = dev->dev_private;
5384 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
5385 uint32_t tmp;
5386
5387 tmp = I915_READ(HTOTAL(cpu_transcoder));
5388 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
5389 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
5390 tmp = I915_READ(HBLANK(cpu_transcoder));
5391 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
5392 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
5393 tmp = I915_READ(HSYNC(cpu_transcoder));
5394 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
5395 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
5396
5397 tmp = I915_READ(VTOTAL(cpu_transcoder));
5398 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
5399 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
5400 tmp = I915_READ(VBLANK(cpu_transcoder));
5401 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
5402 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
5403 tmp = I915_READ(VSYNC(cpu_transcoder));
5404 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
5405 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
5406
5407 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
5408 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
5409 pipe_config->adjusted_mode.crtc_vtotal += 1;
5410 pipe_config->adjusted_mode.crtc_vblank_end += 1;
5411 }
5412
5413 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005414 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
5415 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
5416
5417 pipe_config->requested_mode.vdisplay = pipe_config->pipe_src_h;
5418 pipe_config->requested_mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005419}
5420
Daniel Vetterf6a83282014-02-11 15:28:57 -08005421void intel_mode_from_pipe_config(struct drm_display_mode *mode,
5422 struct intel_crtc_config *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03005423{
Daniel Vetterf6a83282014-02-11 15:28:57 -08005424 mode->hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
5425 mode->htotal = pipe_config->adjusted_mode.crtc_htotal;
5426 mode->hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
5427 mode->hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005428
Daniel Vetterf6a83282014-02-11 15:28:57 -08005429 mode->vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
5430 mode->vtotal = pipe_config->adjusted_mode.crtc_vtotal;
5431 mode->vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
5432 mode->vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03005433
Daniel Vetterf6a83282014-02-11 15:28:57 -08005434 mode->flags = pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005435
Daniel Vetterf6a83282014-02-11 15:28:57 -08005436 mode->clock = pipe_config->adjusted_mode.crtc_clock;
5437 mode->flags |= pipe_config->adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03005438}
5439
Daniel Vetter84b046f2013-02-19 18:48:54 +01005440static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
5441{
5442 struct drm_device *dev = intel_crtc->base.dev;
5443 struct drm_i915_private *dev_priv = dev->dev_private;
5444 uint32_t pipeconf;
5445
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005446 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005447
Daniel Vetter67c72a12013-09-24 11:46:14 +02005448 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
5449 I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE)
5450 pipeconf |= PIPECONF_ENABLE;
5451
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005452 if (intel_crtc->config.double_wide)
5453 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005454
Daniel Vetterff9ce462013-04-24 14:57:17 +02005455 /* only g4x and later have fancy bpc/dither controls */
5456 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02005457 /* Bspec claims that we can't use dithering for 30bpp pipes. */
5458 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
5459 pipeconf |= PIPECONF_DITHER_EN |
5460 PIPECONF_DITHER_TYPE_SP;
5461
5462 switch (intel_crtc->config.pipe_bpp) {
5463 case 18:
5464 pipeconf |= PIPECONF_6BPC;
5465 break;
5466 case 24:
5467 pipeconf |= PIPECONF_8BPC;
5468 break;
5469 case 30:
5470 pipeconf |= PIPECONF_10BPC;
5471 break;
5472 default:
5473 /* Case prevented by intel_choose_pipe_bpp_dither. */
5474 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01005475 }
5476 }
5477
5478 if (HAS_PIPE_CXSR(dev)) {
5479 if (intel_crtc->lowfreq_avail) {
5480 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
5481 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
5482 } else {
5483 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01005484 }
5485 }
5486
Daniel Vetter84b046f2013-02-19 18:48:54 +01005487 if (!IS_GEN2(dev) &&
5488 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
5489 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
5490 else
5491 pipeconf |= PIPECONF_PROGRESSIVE;
5492
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02005493 if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
5494 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03005495
Daniel Vetter84b046f2013-02-19 18:48:54 +01005496 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
5497 POSTING_READ(PIPECONF(intel_crtc->pipe));
5498}
5499
Eric Anholtf564048e2011-03-30 13:01:02 -07005500static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005501 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005502 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005503{
5504 struct drm_device *dev = crtc->dev;
5505 struct drm_i915_private *dev_priv = dev->dev_private;
5506 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5507 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07005508 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07005509 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07005510 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01005511 u32 dspcntr;
Daniel Vettera16af7212013-04-30 14:01:44 +02005512 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005513 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01005514 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08005515 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005516 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005517
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005518 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01005519 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005520 case INTEL_OUTPUT_LVDS:
5521 is_lvds = true;
5522 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005523 case INTEL_OUTPUT_DSI:
5524 is_dsi = true;
5525 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005526 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005527
Eric Anholtc751ce42010-03-25 11:48:48 -07005528 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08005529 }
5530
Jani Nikulaf2335332013-09-13 11:03:09 +03005531 if (is_dsi)
5532 goto skip_dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08005533
Jani Nikulaf2335332013-09-13 11:03:09 +03005534 if (!intel_crtc->config.clock_set) {
5535 refclk = i9xx_get_refclk(crtc, num_connectors);
5536
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005537 /*
5538 * Returns a set of divisors for the desired target clock with
5539 * the given refclk, or FALSE. The returned values represent
5540 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
5541 * 2) / p1 / p2.
5542 */
5543 limit = intel_limit(crtc, refclk);
5544 ok = dev_priv->display.find_dpll(limit, crtc,
5545 intel_crtc->config.port_clock,
5546 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03005547 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005548 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5549 return -EINVAL;
5550 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005551
Jani Nikulaf2335332013-09-13 11:03:09 +03005552 if (is_lvds && dev_priv->lvds_downclock_avail) {
5553 /*
5554 * Ensure we match the reduced clock's P to the target
5555 * clock. If the clocks don't match, we can't switch
5556 * the display clock by using the FP0/FP1. In such case
5557 * we will disable the LVDS downclock feature.
5558 */
5559 has_reduced_clock =
5560 dev_priv->display.find_dpll(limit, crtc,
5561 dev_priv->lvds_downclock,
5562 refclk, &clock,
5563 &reduced_clock);
5564 }
5565 /* Compat-code for transition, will disappear. */
Daniel Vetterf47709a2013-03-28 10:42:02 +01005566 intel_crtc->config.dpll.n = clock.n;
5567 intel_crtc->config.dpll.m1 = clock.m1;
5568 intel_crtc->config.dpll.m2 = clock.m2;
5569 intel_crtc->config.dpll.p1 = clock.p1;
5570 intel_crtc->config.dpll.p2 = clock.p2;
5571 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005572
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005573 if (IS_GEN2(dev)) {
Daniel Vetter8a654f32013-06-01 17:16:22 +02005574 i8xx_update_pll(intel_crtc,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05305575 has_reduced_clock ? &reduced_clock : NULL,
5576 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005577 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaf2335332013-09-13 11:03:09 +03005578 vlv_update_pll(intel_crtc);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005579 } else {
Daniel Vetterf47709a2013-03-28 10:42:02 +01005580 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02005581 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07005582 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03005583 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005584
Jani Nikulaf2335332013-09-13 11:03:09 +03005585skip_dpll:
Eric Anholtf564048e2011-03-30 13:01:02 -07005586 /* Set up the display plane register */
5587 dspcntr = DISPPLANE_GAMMA_ENABLE;
5588
Jesse Barnesda6ecc52013-03-08 10:46:00 -08005589 if (!IS_VALLEYVIEW(dev)) {
5590 if (pipe == 0)
5591 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
5592 else
5593 dspcntr |= DISPPLANE_SEL_PIPE_B;
5594 }
Eric Anholtf564048e2011-03-30 13:01:02 -07005595
Daniel Vetter8a654f32013-06-01 17:16:22 +02005596 intel_set_pipe_timings(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07005597
5598 /* pipesrc and dspsize control the size that is scaled from,
5599 * which should always be the user's requested size.
5600 */
Eric Anholt929c77f2011-03-30 13:01:04 -07005601 I915_WRITE(DSPSIZE(plane),
Ville Syrjälä37327ab2013-09-04 18:25:28 +03005602 ((intel_crtc->config.pipe_src_h - 1) << 16) |
5603 (intel_crtc->config.pipe_src_w - 1));
Eric Anholt929c77f2011-03-30 13:01:04 -07005604 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07005605
Daniel Vetter84b046f2013-02-19 18:48:54 +01005606 i9xx_set_pipeconf(intel_crtc);
5607
Eric Anholtf564048e2011-03-30 13:01:02 -07005608 I915_WRITE(DSPCNTR(plane), dspcntr);
5609 POSTING_READ(DSPCNTR(plane));
5610
Daniel Vetter94352cf2012-07-05 22:51:56 +02005611 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07005612
Eric Anholtf564048e2011-03-30 13:01:02 -07005613 return ret;
5614}
5615
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005616static void i9xx_get_pfit_config(struct intel_crtc *crtc,
5617 struct intel_crtc_config *pipe_config)
5618{
5619 struct drm_device *dev = crtc->base.dev;
5620 struct drm_i915_private *dev_priv = dev->dev_private;
5621 uint32_t tmp;
5622
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02005623 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
5624 return;
5625
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005626 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02005627 if (!(tmp & PFIT_ENABLE))
5628 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005629
Daniel Vetter06922822013-07-11 13:35:40 +02005630 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005631 if (INTEL_INFO(dev)->gen < 4) {
5632 if (crtc->pipe != PIPE_B)
5633 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005634 } else {
5635 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
5636 return;
5637 }
5638
Daniel Vetter06922822013-07-11 13:35:40 +02005639 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005640 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
5641 if (INTEL_INFO(dev)->gen < 5)
5642 pipe_config->gmch_pfit.lvds_border_bits =
5643 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
5644}
5645
Jesse Barnesacbec812013-09-20 11:29:32 -07005646static void vlv_crtc_clock_get(struct intel_crtc *crtc,
5647 struct intel_crtc_config *pipe_config)
5648{
5649 struct drm_device *dev = crtc->base.dev;
5650 struct drm_i915_private *dev_priv = dev->dev_private;
5651 int pipe = pipe_config->cpu_transcoder;
5652 intel_clock_t clock;
5653 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07005654 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07005655
5656 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005657 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07005658 mutex_unlock(&dev_priv->dpio_lock);
5659
5660 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
5661 clock.m2 = mdiv & DPIO_M2DIV_MASK;
5662 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
5663 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
5664 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
5665
Ville Syrjäläf6466282013-10-14 14:50:31 +03005666 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07005667
Ville Syrjäläf6466282013-10-14 14:50:31 +03005668 /* clock.dot is the fast clock */
5669 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07005670}
5671
Jesse Barnes1ad292b2014-03-07 08:57:49 -08005672static void i9xx_get_plane_config(struct intel_crtc *crtc,
5673 struct intel_plane_config *plane_config)
5674{
5675 struct drm_device *dev = crtc->base.dev;
5676 struct drm_i915_private *dev_priv = dev->dev_private;
5677 u32 val, base, offset;
5678 int pipe = crtc->pipe, plane = crtc->plane;
5679 int fourcc, pixel_format;
5680 int aligned_height;
5681
5682 plane_config->fb = kzalloc(sizeof(*plane_config->fb), GFP_KERNEL);
5683 if (!plane_config->fb) {
5684 DRM_DEBUG_KMS("failed to alloc fb\n");
5685 return;
5686 }
5687
5688 val = I915_READ(DSPCNTR(plane));
5689
5690 if (INTEL_INFO(dev)->gen >= 4)
5691 if (val & DISPPLANE_TILED)
5692 plane_config->tiled = true;
5693
5694 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
5695 fourcc = intel_format_to_fourcc(pixel_format);
5696 plane_config->fb->base.pixel_format = fourcc;
5697 plane_config->fb->base.bits_per_pixel =
5698 drm_format_plane_cpp(fourcc, 0) * 8;
5699
5700 if (INTEL_INFO(dev)->gen >= 4) {
5701 if (plane_config->tiled)
5702 offset = I915_READ(DSPTILEOFF(plane));
5703 else
5704 offset = I915_READ(DSPLINOFF(plane));
5705 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
5706 } else {
5707 base = I915_READ(DSPADDR(plane));
5708 }
5709 plane_config->base = base;
5710
5711 val = I915_READ(PIPESRC(pipe));
5712 plane_config->fb->base.width = ((val >> 16) & 0xfff) + 1;
5713 plane_config->fb->base.height = ((val >> 0) & 0xfff) + 1;
5714
5715 val = I915_READ(DSPSTRIDE(pipe));
5716 plane_config->fb->base.pitches[0] = val & 0xffffff80;
5717
5718 aligned_height = intel_align_height(dev, plane_config->fb->base.height,
5719 plane_config->tiled);
5720
5721 plane_config->size = ALIGN(plane_config->fb->base.pitches[0] *
5722 aligned_height, PAGE_SIZE);
5723
5724 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
5725 pipe, plane, plane_config->fb->base.width,
5726 plane_config->fb->base.height,
5727 plane_config->fb->base.bits_per_pixel, base,
5728 plane_config->fb->base.pitches[0],
5729 plane_config->size);
5730
5731}
5732
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005733static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
5734 struct intel_crtc_config *pipe_config)
5735{
5736 struct drm_device *dev = crtc->base.dev;
5737 struct drm_i915_private *dev_priv = dev->dev_private;
5738 uint32_t tmp;
5739
Imre Deakb5482bd2014-03-05 16:20:55 +02005740 if (!intel_display_power_enabled(dev_priv,
5741 POWER_DOMAIN_PIPE(crtc->pipe)))
5742 return false;
5743
Daniel Vettere143a212013-07-04 12:01:15 +02005744 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02005745 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02005746
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005747 tmp = I915_READ(PIPECONF(crtc->pipe));
5748 if (!(tmp & PIPECONF_ENABLE))
5749 return false;
5750
Ville Syrjälä42571ae2013-09-06 23:29:00 +03005751 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
5752 switch (tmp & PIPECONF_BPC_MASK) {
5753 case PIPECONF_6BPC:
5754 pipe_config->pipe_bpp = 18;
5755 break;
5756 case PIPECONF_8BPC:
5757 pipe_config->pipe_bpp = 24;
5758 break;
5759 case PIPECONF_10BPC:
5760 pipe_config->pipe_bpp = 30;
5761 break;
5762 default:
5763 break;
5764 }
5765 }
5766
Ville Syrjälä282740f2013-09-04 18:30:03 +03005767 if (INTEL_INFO(dev)->gen < 4)
5768 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
5769
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005770 intel_get_pipe_timings(crtc, pipe_config);
5771
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005772 i9xx_get_pfit_config(crtc, pipe_config);
5773
Daniel Vetter6c49f242013-06-06 12:45:25 +02005774 if (INTEL_INFO(dev)->gen >= 4) {
5775 tmp = I915_READ(DPLL_MD(crtc->pipe));
5776 pipe_config->pixel_multiplier =
5777 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
5778 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005779 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02005780 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
5781 tmp = I915_READ(DPLL(crtc->pipe));
5782 pipe_config->pixel_multiplier =
5783 ((tmp & SDVO_MULTIPLIER_MASK)
5784 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
5785 } else {
5786 /* Note that on i915G/GM the pixel multiplier is in the sdvo
5787 * port and will be fixed up in the encoder->get_config
5788 * function. */
5789 pipe_config->pixel_multiplier = 1;
5790 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005791 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
5792 if (!IS_VALLEYVIEW(dev)) {
5793 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
5794 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03005795 } else {
5796 /* Mask out read-only status bits. */
5797 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
5798 DPLL_PORTC_READY_MASK |
5799 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02005800 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02005801
Jesse Barnesacbec812013-09-20 11:29:32 -07005802 if (IS_VALLEYVIEW(dev))
5803 vlv_crtc_clock_get(crtc, pipe_config);
5804 else
5805 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03005806
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005807 return true;
5808}
5809
Paulo Zanonidde86e22012-12-01 12:04:25 -02005810static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07005811{
5812 struct drm_i915_private *dev_priv = dev->dev_private;
5813 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005814 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005815 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005816 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005817 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07005818 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07005819 bool has_ck505 = false;
5820 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005821
5822 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07005823 list_for_each_entry(encoder, &mode_config->encoder_list,
5824 base.head) {
5825 switch (encoder->type) {
5826 case INTEL_OUTPUT_LVDS:
5827 has_panel = true;
5828 has_lvds = true;
5829 break;
5830 case INTEL_OUTPUT_EDP:
5831 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03005832 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07005833 has_cpu_edp = true;
5834 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005835 }
5836 }
5837
Keith Packard99eb6a02011-09-26 14:29:12 -07005838 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005839 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07005840 can_ssc = has_ck505;
5841 } else {
5842 has_ck505 = false;
5843 can_ssc = true;
5844 }
5845
Imre Deak2de69052013-05-08 13:14:04 +03005846 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
5847 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005848
5849 /* Ironlake: try to setup display ref clock before DPLL
5850 * enabling. This is only under driver's control after
5851 * PCH B stepping, previous chipset stepping should be
5852 * ignoring this setting.
5853 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005854 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005855
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005856 /* As we must carefully and slowly disable/enable each source in turn,
5857 * compute the final state we want first and check if we need to
5858 * make any changes at all.
5859 */
5860 final = val;
5861 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07005862 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005863 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07005864 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005865 final |= DREF_NONSPREAD_SOURCE_ENABLE;
5866
5867 final &= ~DREF_SSC_SOURCE_MASK;
5868 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
5869 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005870
Keith Packard199e5d72011-09-22 12:01:57 -07005871 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005872 final |= DREF_SSC_SOURCE_ENABLE;
5873
5874 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5875 final |= DREF_SSC1_ENABLE;
5876
5877 if (has_cpu_edp) {
5878 if (intel_panel_use_ssc(dev_priv) && can_ssc)
5879 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
5880 else
5881 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
5882 } else
5883 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5884 } else {
5885 final |= DREF_SSC_SOURCE_DISABLE;
5886 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5887 }
5888
5889 if (final == val)
5890 return;
5891
5892 /* Always enable nonspread source */
5893 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5894
5895 if (has_ck505)
5896 val |= DREF_NONSPREAD_CK505_ENABLE;
5897 else
5898 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5899
5900 if (has_panel) {
5901 val &= ~DREF_SSC_SOURCE_MASK;
5902 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005903
Keith Packard199e5d72011-09-22 12:01:57 -07005904 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005905 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005906 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005907 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005908 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005909 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005910
5911 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005912 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005913 POSTING_READ(PCH_DREF_CONTROL);
5914 udelay(200);
5915
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005916 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005917
5918 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005919 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005920 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005921 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005922 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005923 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005924 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005925 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005926 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005927 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005928
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005929 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005930 POSTING_READ(PCH_DREF_CONTROL);
5931 udelay(200);
5932 } else {
5933 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5934
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005935 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005936
5937 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005938 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005939
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005940 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005941 POSTING_READ(PCH_DREF_CONTROL);
5942 udelay(200);
5943
5944 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005945 val &= ~DREF_SSC_SOURCE_MASK;
5946 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005947
5948 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005949 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005950
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005951 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005952 POSTING_READ(PCH_DREF_CONTROL);
5953 udelay(200);
5954 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005955
5956 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005957}
5958
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005959static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02005960{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005961 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005962
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005963 tmp = I915_READ(SOUTH_CHICKEN2);
5964 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5965 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005966
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005967 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5968 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5969 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02005970
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005971 tmp = I915_READ(SOUTH_CHICKEN2);
5972 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5973 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005974
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03005975 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5976 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
5977 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03005978}
5979
5980/* WaMPhyProgramming:hsw */
5981static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
5982{
5983 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02005984
5985 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5986 tmp &= ~(0xFF << 24);
5987 tmp |= (0x12 << 24);
5988 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5989
Paulo Zanonidde86e22012-12-01 12:04:25 -02005990 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5991 tmp |= (1 << 11);
5992 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5993
5994 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5995 tmp |= (1 << 11);
5996 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5997
Paulo Zanonidde86e22012-12-01 12:04:25 -02005998 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5999 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6000 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
6001
6002 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
6003 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
6004 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
6005
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006006 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
6007 tmp &= ~(7 << 13);
6008 tmp |= (5 << 13);
6009 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006010
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006011 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
6012 tmp &= ~(7 << 13);
6013 tmp |= (5 << 13);
6014 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006015
6016 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
6017 tmp &= ~0xFF;
6018 tmp |= 0x1C;
6019 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
6020
6021 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
6022 tmp &= ~0xFF;
6023 tmp |= 0x1C;
6024 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
6025
6026 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
6027 tmp &= ~(0xFF << 16);
6028 tmp |= (0x1C << 16);
6029 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
6030
6031 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
6032 tmp &= ~(0xFF << 16);
6033 tmp |= (0x1C << 16);
6034 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
6035
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006036 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
6037 tmp |= (1 << 27);
6038 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006039
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006040 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
6041 tmp |= (1 << 27);
6042 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006043
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006044 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
6045 tmp &= ~(0xF << 28);
6046 tmp |= (4 << 28);
6047 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006048
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03006049 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
6050 tmp &= ~(0xF << 28);
6051 tmp |= (4 << 28);
6052 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006053}
6054
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006055/* Implements 3 different sequences from BSpec chapter "Display iCLK
6056 * Programming" based on the parameters passed:
6057 * - Sequence to enable CLKOUT_DP
6058 * - Sequence to enable CLKOUT_DP without spread
6059 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
6060 */
6061static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
6062 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006063{
6064 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006065 uint32_t reg, tmp;
6066
6067 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
6068 with_spread = true;
6069 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
6070 with_fdi, "LP PCH doesn't have FDI\n"))
6071 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006072
6073 mutex_lock(&dev_priv->dpio_lock);
6074
6075 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6076 tmp &= ~SBI_SSCCTL_DISABLE;
6077 tmp |= SBI_SSCCTL_PATHALT;
6078 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6079
6080 udelay(24);
6081
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006082 if (with_spread) {
6083 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6084 tmp &= ~SBI_SSCCTL_PATHALT;
6085 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03006086
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006087 if (with_fdi) {
6088 lpt_reset_fdi_mphy(dev_priv);
6089 lpt_program_fdi_mphy(dev_priv);
6090 }
6091 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02006092
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03006093 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6094 SBI_GEN0 : SBI_DBUFF0;
6095 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6096 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6097 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01006098
6099 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02006100}
6101
Paulo Zanoni47701c32013-07-23 11:19:25 -03006102/* Sequence to disable CLKOUT_DP */
6103static void lpt_disable_clkout_dp(struct drm_device *dev)
6104{
6105 struct drm_i915_private *dev_priv = dev->dev_private;
6106 uint32_t reg, tmp;
6107
6108 mutex_lock(&dev_priv->dpio_lock);
6109
6110 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
6111 SBI_GEN0 : SBI_DBUFF0;
6112 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
6113 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
6114 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
6115
6116 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
6117 if (!(tmp & SBI_SSCCTL_DISABLE)) {
6118 if (!(tmp & SBI_SSCCTL_PATHALT)) {
6119 tmp |= SBI_SSCCTL_PATHALT;
6120 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6121 udelay(32);
6122 }
6123 tmp |= SBI_SSCCTL_DISABLE;
6124 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
6125 }
6126
6127 mutex_unlock(&dev_priv->dpio_lock);
6128}
6129
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006130static void lpt_init_pch_refclk(struct drm_device *dev)
6131{
6132 struct drm_mode_config *mode_config = &dev->mode_config;
6133 struct intel_encoder *encoder;
6134 bool has_vga = false;
6135
6136 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
6137 switch (encoder->type) {
6138 case INTEL_OUTPUT_ANALOG:
6139 has_vga = true;
6140 break;
6141 }
6142 }
6143
Paulo Zanoni47701c32013-07-23 11:19:25 -03006144 if (has_vga)
6145 lpt_enable_clkout_dp(dev, true, true);
6146 else
6147 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03006148}
6149
Paulo Zanonidde86e22012-12-01 12:04:25 -02006150/*
6151 * Initialize reference clocks when the driver loads
6152 */
6153void intel_init_pch_refclk(struct drm_device *dev)
6154{
6155 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
6156 ironlake_init_pch_refclk(dev);
6157 else if (HAS_PCH_LPT(dev))
6158 lpt_init_pch_refclk(dev);
6159}
6160
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006161static int ironlake_get_refclk(struct drm_crtc *crtc)
6162{
6163 struct drm_device *dev = crtc->dev;
6164 struct drm_i915_private *dev_priv = dev->dev_private;
6165 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006166 int num_connectors = 0;
6167 bool is_lvds = false;
6168
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02006169 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006170 switch (encoder->type) {
6171 case INTEL_OUTPUT_LVDS:
6172 is_lvds = true;
6173 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006174 }
6175 num_connectors++;
6176 }
6177
6178 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006179 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03006180 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006181 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07006182 }
6183
6184 return 120000;
6185}
6186
Daniel Vetter6ff93602013-04-19 11:24:36 +02006187static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03006188{
6189 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
6190 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6191 int pipe = intel_crtc->pipe;
6192 uint32_t val;
6193
Daniel Vetter78114072013-06-13 00:54:57 +02006194 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03006195
Daniel Vetter965e0c42013-03-27 00:44:57 +01006196 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03006197 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006198 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006199 break;
6200 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006201 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006202 break;
6203 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006204 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006205 break;
6206 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01006207 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03006208 break;
6209 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03006210 /* Case prevented by intel_choose_pipe_bpp_dither. */
6211 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03006212 }
6213
Daniel Vetterd8b32242013-04-25 17:54:44 +02006214 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03006215 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6216
Daniel Vetter6ff93602013-04-19 11:24:36 +02006217 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03006218 val |= PIPECONF_INTERLACED_ILK;
6219 else
6220 val |= PIPECONF_PROGRESSIVE;
6221
Daniel Vetter50f3b012013-03-27 00:44:56 +01006222 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006223 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02006224
Paulo Zanonic8203562012-09-12 10:06:29 -03006225 I915_WRITE(PIPECONF(pipe), val);
6226 POSTING_READ(PIPECONF(pipe));
6227}
6228
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006229/*
6230 * Set up the pipe CSC unit.
6231 *
6232 * Currently only full range RGB to limited range RGB conversion
6233 * is supported, but eventually this should handle various
6234 * RGB<->YCbCr scenarios as well.
6235 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01006236static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006237{
6238 struct drm_device *dev = crtc->dev;
6239 struct drm_i915_private *dev_priv = dev->dev_private;
6240 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6241 int pipe = intel_crtc->pipe;
6242 uint16_t coeff = 0x7800; /* 1.0 */
6243
6244 /*
6245 * TODO: Check what kind of values actually come out of the pipe
6246 * with these coeff/postoff values and adjust to get the best
6247 * accuracy. Perhaps we even need to take the bpc value into
6248 * consideration.
6249 */
6250
Daniel Vetter50f3b012013-03-27 00:44:56 +01006251 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006252 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
6253
6254 /*
6255 * GY/GU and RY/RU should be the other way around according
6256 * to BSpec, but reality doesn't agree. Just set them up in
6257 * a way that results in the correct picture.
6258 */
6259 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
6260 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
6261
6262 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
6263 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
6264
6265 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
6266 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
6267
6268 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
6269 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
6270 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
6271
6272 if (INTEL_INFO(dev)->gen > 6) {
6273 uint16_t postoff = 0;
6274
Daniel Vetter50f3b012013-03-27 00:44:56 +01006275 if (intel_crtc->config.limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02006276 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006277
6278 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
6279 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
6280 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
6281
6282 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
6283 } else {
6284 uint32_t mode = CSC_MODE_YUV_TO_RGB;
6285
Daniel Vetter50f3b012013-03-27 00:44:56 +01006286 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006287 mode |= CSC_BLACK_SCREEN_OFFSET;
6288
6289 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
6290 }
6291}
6292
Daniel Vetter6ff93602013-04-19 11:24:36 +02006293static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006294{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006295 struct drm_device *dev = crtc->dev;
6296 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006298 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02006299 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006300 uint32_t val;
6301
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006302 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006303
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006304 if (IS_HASWELL(dev) && intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006305 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
6306
Daniel Vetter6ff93602013-04-19 11:24:36 +02006307 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006308 val |= PIPECONF_INTERLACED_ILK;
6309 else
6310 val |= PIPECONF_PROGRESSIVE;
6311
Paulo Zanoni702e7a52012-10-23 18:29:59 -02006312 I915_WRITE(PIPECONF(cpu_transcoder), val);
6313 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02006314
6315 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
6316 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07006317
6318 if (IS_BROADWELL(dev)) {
6319 val = 0;
6320
6321 switch (intel_crtc->config.pipe_bpp) {
6322 case 18:
6323 val |= PIPEMISC_DITHER_6_BPC;
6324 break;
6325 case 24:
6326 val |= PIPEMISC_DITHER_8_BPC;
6327 break;
6328 case 30:
6329 val |= PIPEMISC_DITHER_10_BPC;
6330 break;
6331 case 36:
6332 val |= PIPEMISC_DITHER_12_BPC;
6333 break;
6334 default:
6335 /* Case prevented by pipe_config_set_bpp. */
6336 BUG();
6337 }
6338
6339 if (intel_crtc->config.dither)
6340 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
6341
6342 I915_WRITE(PIPEMISC(pipe), val);
6343 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03006344}
6345
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006346static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006347 intel_clock_t *clock,
6348 bool *has_reduced_clock,
6349 intel_clock_t *reduced_clock)
6350{
6351 struct drm_device *dev = crtc->dev;
6352 struct drm_i915_private *dev_priv = dev->dev_private;
6353 struct intel_encoder *intel_encoder;
6354 int refclk;
6355 const intel_limit_t *limit;
Daniel Vettera16af7212013-04-30 14:01:44 +02006356 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006357
6358 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6359 switch (intel_encoder->type) {
6360 case INTEL_OUTPUT_LVDS:
6361 is_lvds = true;
6362 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006363 }
6364 }
6365
6366 refclk = ironlake_get_refclk(crtc);
6367
6368 /*
6369 * Returns a set of divisors for the desired target clock with the given
6370 * refclk, or FALSE. The returned values represent the clock equation:
6371 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
6372 */
6373 limit = intel_limit(crtc, refclk);
Daniel Vetterff9a6752013-06-01 17:16:21 +02006374 ret = dev_priv->display.find_dpll(limit, crtc,
6375 to_intel_crtc(crtc)->config.port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02006376 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006377 if (!ret)
6378 return false;
6379
6380 if (is_lvds && dev_priv->lvds_downclock_avail) {
6381 /*
6382 * Ensure we match the reduced clock's P to the target clock.
6383 * If the clocks don't match, we can't switch the display clock
6384 * by using the FP0/FP1. In such case we will disable the LVDS
6385 * downclock feature.
6386 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02006387 *has_reduced_clock =
6388 dev_priv->display.find_dpll(limit, crtc,
6389 dev_priv->lvds_downclock,
6390 refclk, clock,
6391 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006392 }
6393
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006394 return true;
6395}
6396
Paulo Zanonid4b19312012-11-29 11:29:32 -02006397int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
6398{
6399 /*
6400 * Account for spread spectrum to avoid
6401 * oversubscribing the link. Max center spread
6402 * is 2.5%; use 5% for safety's sake.
6403 */
6404 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02006405 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02006406}
6407
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006408static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02006409{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006410 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006411}
6412
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006413static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006414 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006415 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006416{
6417 struct drm_crtc *crtc = &intel_crtc->base;
6418 struct drm_device *dev = crtc->dev;
6419 struct drm_i915_private *dev_priv = dev->dev_private;
6420 struct intel_encoder *intel_encoder;
6421 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006422 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02006423 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006424
6425 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
6426 switch (intel_encoder->type) {
6427 case INTEL_OUTPUT_LVDS:
6428 is_lvds = true;
6429 break;
6430 case INTEL_OUTPUT_SDVO:
6431 case INTEL_OUTPUT_HDMI:
6432 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006433 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006434 }
6435
6436 num_connectors++;
6437 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006438
Chris Wilsonc1858122010-12-03 21:35:48 +00006439 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07006440 factor = 21;
6441 if (is_lvds) {
6442 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02006443 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02006444 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07006445 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02006446 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07006447 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00006448
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006449 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02006450 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00006451
Daniel Vetter9a7c7892013-04-04 22:20:34 +02006452 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
6453 *fp2 |= FP_CB_TUNE;
6454
Chris Wilson5eddb702010-09-11 13:48:45 +01006455 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08006456
Eric Anholta07d6782011-03-30 13:01:08 -07006457 if (is_lvds)
6458 dpll |= DPLLB_MODE_LVDS;
6459 else
6460 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006461
Daniel Vetteref1b4602013-06-01 17:17:04 +02006462 dpll |= (intel_crtc->config.pixel_multiplier - 1)
6463 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006464
6465 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006466 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02006467 if (intel_crtc->config.has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006468 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08006469
Eric Anholta07d6782011-03-30 13:01:08 -07006470 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006471 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006472 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006473 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07006474
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006475 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07006476 case 5:
6477 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6478 break;
6479 case 7:
6480 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6481 break;
6482 case 10:
6483 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6484 break;
6485 case 14:
6486 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6487 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006488 }
6489
Daniel Vetterb4c09f32013-04-30 14:01:42 +02006490 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006491 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08006492 else
6493 dpll |= PLL_REF_INPUT_DREFCLK;
6494
Daniel Vetter959e16d2013-06-05 13:34:21 +02006495 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006496}
6497
Jesse Barnes79e53942008-11-07 14:24:08 -08006498static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08006499 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02006500 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08006501{
6502 struct drm_device *dev = crtc->dev;
6503 struct drm_i915_private *dev_priv = dev->dev_private;
6504 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6505 int pipe = intel_crtc->pipe;
6506 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006507 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006508 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006509 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03006510 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01006511 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03006512 struct intel_encoder *encoder;
Daniel Vettere2b78262013-06-07 23:10:03 +02006513 struct intel_shared_dpll *pll;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03006514 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006515
6516 for_each_encoder_on_crtc(dev, crtc, encoder) {
6517 switch (encoder->type) {
6518 case INTEL_OUTPUT_LVDS:
6519 is_lvds = true;
6520 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006521 }
6522
6523 num_connectors++;
6524 }
6525
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006526 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
6527 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
6528
Daniel Vetterff9a6752013-06-01 17:16:21 +02006529 ok = ironlake_compute_clocks(crtc, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03006530 &has_reduced_clock, &reduced_clock);
Daniel Vetteree9300b2013-06-03 22:40:22 +02006531 if (!ok && !intel_crtc->config.clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006532 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6533 return -EINVAL;
6534 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01006535 /* Compat-code for transition, will disappear. */
6536 if (!intel_crtc->config.clock_set) {
6537 intel_crtc->config.dpll.n = clock.n;
6538 intel_crtc->config.dpll.m1 = clock.m1;
6539 intel_crtc->config.dpll.m2 = clock.m2;
6540 intel_crtc->config.dpll.p1 = clock.p1;
6541 intel_crtc->config.dpll.p2 = clock.p2;
6542 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006543
Paulo Zanoni5dc52982012-10-05 12:05:56 -03006544 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01006545 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006546 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006547 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006548 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006549
Daniel Vetter7429e9d2013-04-20 17:19:46 +02006550 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02006551 &fp, &reduced_clock,
6552 has_reduced_clock ? &fp2 : NULL);
6553
Daniel Vetter959e16d2013-06-05 13:34:21 +02006554 intel_crtc->config.dpll_hw_state.dpll = dpll;
Daniel Vetter66e985c2013-06-05 13:34:20 +02006555 intel_crtc->config.dpll_hw_state.fp0 = fp;
6556 if (has_reduced_clock)
6557 intel_crtc->config.dpll_hw_state.fp1 = fp2;
6558 else
6559 intel_crtc->config.dpll_hw_state.fp1 = fp;
6560
Daniel Vetterb89a1d32013-06-05 13:34:24 +02006561 pll = intel_get_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006562 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03006563 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
6564 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07006565 return -EINVAL;
6566 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01006567 } else
Daniel Vettere72f9fb2013-06-05 13:34:06 +02006568 intel_put_shared_dpll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006569
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006570 if (intel_crtc->config.has_dp_encoder)
6571 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006572
Jani Nikulad330a952014-01-21 11:24:25 +02006573 if (is_lvds && has_reduced_clock && i915.powersave)
Daniel Vetterbcd644e2013-06-05 13:34:22 +02006574 intel_crtc->lowfreq_avail = true;
6575 else
6576 intel_crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02006577
Daniel Vetter8a654f32013-06-01 17:16:22 +02006578 intel_set_pipe_timings(intel_crtc);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02006579
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006580 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01006581 intel_cpu_transcoder_set_m_n(intel_crtc,
6582 &intel_crtc->config.fdi_m_n);
6583 }
Chris Wilson5eddb702010-09-11 13:48:45 +01006584
Daniel Vetter6ff93602013-04-19 11:24:36 +02006585 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006586
Paulo Zanonia1f9e772012-09-12 10:06:32 -03006587 /* Set up the display plane register */
6588 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08006589 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08006590
Daniel Vetter94352cf2012-07-05 22:51:56 +02006591 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08006592
Daniel Vetter1857e1d2013-04-29 19:34:16 +02006593 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006594}
6595
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006596static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
6597 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02006598{
6599 struct drm_device *dev = crtc->base.dev;
6600 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006601 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02006602
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006603 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
6604 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
6605 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
6606 & ~TU_SIZE_MASK;
6607 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
6608 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
6609 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6610}
6611
6612static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
6613 enum transcoder transcoder,
6614 struct intel_link_m_n *m_n)
6615{
6616 struct drm_device *dev = crtc->base.dev;
6617 struct drm_i915_private *dev_priv = dev->dev_private;
6618 enum pipe pipe = crtc->pipe;
6619
6620 if (INTEL_INFO(dev)->gen >= 5) {
6621 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
6622 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
6623 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
6624 & ~TU_SIZE_MASK;
6625 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
6626 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
6627 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6628 } else {
6629 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
6630 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
6631 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
6632 & ~TU_SIZE_MASK;
6633 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
6634 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
6635 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
6636 }
6637}
6638
6639void intel_dp_get_m_n(struct intel_crtc *crtc,
6640 struct intel_crtc_config *pipe_config)
6641{
6642 if (crtc->config.has_pch_encoder)
6643 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
6644 else
6645 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6646 &pipe_config->dp_m_n);
6647}
6648
Daniel Vetter72419202013-04-04 13:28:53 +02006649static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
6650 struct intel_crtc_config *pipe_config)
6651{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03006652 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
6653 &pipe_config->fdi_m_n);
Daniel Vetter72419202013-04-04 13:28:53 +02006654}
6655
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006656static void ironlake_get_pfit_config(struct intel_crtc *crtc,
6657 struct intel_crtc_config *pipe_config)
6658{
6659 struct drm_device *dev = crtc->base.dev;
6660 struct drm_i915_private *dev_priv = dev->dev_private;
6661 uint32_t tmp;
6662
6663 tmp = I915_READ(PF_CTL(crtc->pipe));
6664
6665 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01006666 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006667 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
6668 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02006669
6670 /* We currently do not free assignements of panel fitters on
6671 * ivb/hsw (since we don't use the higher upscaling modes which
6672 * differentiates them) so just WARN about this case for now. */
6673 if (IS_GEN7(dev)) {
6674 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
6675 PF_PIPE_SEL_IVB(crtc->pipe));
6676 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006677 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006678}
6679
Jesse Barnes4c6baa52014-03-07 08:57:50 -08006680static void ironlake_get_plane_config(struct intel_crtc *crtc,
6681 struct intel_plane_config *plane_config)
6682{
6683 struct drm_device *dev = crtc->base.dev;
6684 struct drm_i915_private *dev_priv = dev->dev_private;
6685 u32 val, base, offset;
6686 int pipe = crtc->pipe, plane = crtc->plane;
6687 int fourcc, pixel_format;
6688 int aligned_height;
6689
6690 plane_config->fb = kzalloc(sizeof(*plane_config->fb), GFP_KERNEL);
6691 if (!plane_config->fb) {
6692 DRM_DEBUG_KMS("failed to alloc fb\n");
6693 return;
6694 }
6695
6696 val = I915_READ(DSPCNTR(plane));
6697
6698 if (INTEL_INFO(dev)->gen >= 4)
6699 if (val & DISPPLANE_TILED)
6700 plane_config->tiled = true;
6701
6702 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
6703 fourcc = intel_format_to_fourcc(pixel_format);
6704 plane_config->fb->base.pixel_format = fourcc;
6705 plane_config->fb->base.bits_per_pixel =
6706 drm_format_plane_cpp(fourcc, 0) * 8;
6707
6708 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6709 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
6710 offset = I915_READ(DSPOFFSET(plane));
6711 } else {
6712 if (plane_config->tiled)
6713 offset = I915_READ(DSPTILEOFF(plane));
6714 else
6715 offset = I915_READ(DSPLINOFF(plane));
6716 }
6717 plane_config->base = base;
6718
6719 val = I915_READ(PIPESRC(pipe));
6720 plane_config->fb->base.width = ((val >> 16) & 0xfff) + 1;
6721 plane_config->fb->base.height = ((val >> 0) & 0xfff) + 1;
6722
6723 val = I915_READ(DSPSTRIDE(pipe));
6724 plane_config->fb->base.pitches[0] = val & 0xffffff80;
6725
6726 aligned_height = intel_align_height(dev, plane_config->fb->base.height,
6727 plane_config->tiled);
6728
6729 plane_config->size = ALIGN(plane_config->fb->base.pitches[0] *
6730 aligned_height, PAGE_SIZE);
6731
6732 DRM_DEBUG_KMS("pipe/plane %d/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6733 pipe, plane, plane_config->fb->base.width,
6734 plane_config->fb->base.height,
6735 plane_config->fb->base.bits_per_pixel, base,
6736 plane_config->fb->base.pitches[0],
6737 plane_config->size);
6738}
6739
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006740static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
6741 struct intel_crtc_config *pipe_config)
6742{
6743 struct drm_device *dev = crtc->base.dev;
6744 struct drm_i915_private *dev_priv = dev->dev_private;
6745 uint32_t tmp;
6746
Daniel Vettere143a212013-07-04 12:01:15 +02006747 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006748 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006749
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006750 tmp = I915_READ(PIPECONF(crtc->pipe));
6751 if (!(tmp & PIPECONF_ENABLE))
6752 return false;
6753
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006754 switch (tmp & PIPECONF_BPC_MASK) {
6755 case PIPECONF_6BPC:
6756 pipe_config->pipe_bpp = 18;
6757 break;
6758 case PIPECONF_8BPC:
6759 pipe_config->pipe_bpp = 24;
6760 break;
6761 case PIPECONF_10BPC:
6762 pipe_config->pipe_bpp = 30;
6763 break;
6764 case PIPECONF_12BPC:
6765 pipe_config->pipe_bpp = 36;
6766 break;
6767 default:
6768 break;
6769 }
6770
Daniel Vetterab9412b2013-05-03 11:49:46 +02006771 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02006772 struct intel_shared_dpll *pll;
6773
Daniel Vetter88adfff2013-03-28 10:42:01 +01006774 pipe_config->has_pch_encoder = true;
6775
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006776 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
6777 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
6778 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02006779
6780 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006781
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006782 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02006783 pipe_config->shared_dpll =
6784 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006785 } else {
6786 tmp = I915_READ(PCH_DPLL_SEL);
6787 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
6788 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
6789 else
6790 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
6791 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02006792
6793 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
6794
6795 WARN_ON(!pll->get_hw_state(dev_priv, pll,
6796 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02006797
6798 tmp = pipe_config->dpll_hw_state.dpll;
6799 pipe_config->pixel_multiplier =
6800 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
6801 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03006802
6803 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02006804 } else {
6805 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006806 }
6807
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006808 intel_get_pipe_timings(crtc, pipe_config);
6809
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006810 ironlake_get_pfit_config(crtc, pipe_config);
6811
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006812 return true;
6813}
6814
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006815static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
6816{
6817 struct drm_device *dev = dev_priv->dev;
6818 struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
6819 struct intel_crtc *crtc;
6820 unsigned long irqflags;
Paulo Zanonibd633a72013-08-19 13:18:08 -03006821 uint32_t val;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006822
6823 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
Paulo Zanoni798183c2013-12-06 20:29:01 -02006824 WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006825 pipe_name(crtc->pipe));
6826
6827 WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
6828 WARN(plls->spll_refcount, "SPLL enabled\n");
6829 WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
6830 WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
6831 WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
6832 WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
6833 "CPU PWM1 enabled\n");
6834 WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
6835 "CPU PWM2 enabled\n");
6836 WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
6837 "PCH PWM1 enabled\n");
6838 WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
6839 "Utility pin enabled\n");
6840 WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
6841
6842 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
6843 val = I915_READ(DEIMR);
Paulo Zanoni6806e632013-11-21 13:47:24 -02006844 WARN((val | DE_PCH_EVENT_IVB) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006845 "Unexpected DEIMR bits enabled: 0x%x\n", val);
6846 val = I915_READ(SDEIMR);
Paulo Zanonibd633a72013-08-19 13:18:08 -03006847 WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006848 "Unexpected SDEIMR bits enabled: 0x%x\n", val);
6849 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
6850}
6851
6852/*
6853 * This function implements pieces of two sequences from BSpec:
6854 * - Sequence for display software to disable LCPLL
6855 * - Sequence for display software to allow package C8+
6856 * The steps implemented here are just the steps that actually touch the LCPLL
6857 * register. Callers should take care of disabling all the display engine
6858 * functions, doing the mode unset, fixing interrupts, etc.
6859 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006860static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
6861 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006862{
6863 uint32_t val;
6864
6865 assert_can_disable_lcpll(dev_priv);
6866
6867 val = I915_READ(LCPLL_CTL);
6868
6869 if (switch_to_fclk) {
6870 val |= LCPLL_CD_SOURCE_FCLK;
6871 I915_WRITE(LCPLL_CTL, val);
6872
6873 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
6874 LCPLL_CD_SOURCE_FCLK_DONE, 1))
6875 DRM_ERROR("Switching to FCLK failed\n");
6876
6877 val = I915_READ(LCPLL_CTL);
6878 }
6879
6880 val |= LCPLL_PLL_DISABLE;
6881 I915_WRITE(LCPLL_CTL, val);
6882 POSTING_READ(LCPLL_CTL);
6883
6884 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
6885 DRM_ERROR("LCPLL still locked\n");
6886
6887 val = I915_READ(D_COMP);
6888 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006889 mutex_lock(&dev_priv->rps.hw_lock);
6890 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6891 DRM_ERROR("Failed to disable D_COMP\n");
6892 mutex_unlock(&dev_priv->rps.hw_lock);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006893 POSTING_READ(D_COMP);
6894 ndelay(100);
6895
6896 if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
6897 DRM_ERROR("D_COMP RCOMP still in progress\n");
6898
6899 if (allow_power_down) {
6900 val = I915_READ(LCPLL_CTL);
6901 val |= LCPLL_POWER_DOWN_ALLOW;
6902 I915_WRITE(LCPLL_CTL, val);
6903 POSTING_READ(LCPLL_CTL);
6904 }
6905}
6906
6907/*
6908 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
6909 * source.
6910 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03006911static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006912{
6913 uint32_t val;
6914
6915 val = I915_READ(LCPLL_CTL);
6916
6917 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
6918 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
6919 return;
6920
Paulo Zanoni215733f2013-08-19 13:18:07 -03006921 /* Make sure we're not on PC8 state before disabling PC8, otherwise
6922 * we'll hang the machine! */
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006923 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03006924
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006925 if (val & LCPLL_POWER_DOWN_ALLOW) {
6926 val &= ~LCPLL_POWER_DOWN_ALLOW;
6927 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006928 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006929 }
6930
6931 val = I915_READ(D_COMP);
6932 val |= D_COMP_COMP_FORCE;
6933 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni515b2392013-09-10 19:36:37 -03006934 mutex_lock(&dev_priv->rps.hw_lock);
6935 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP, val))
6936 DRM_ERROR("Failed to enable D_COMP\n");
6937 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02006938 POSTING_READ(D_COMP);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006939
6940 val = I915_READ(LCPLL_CTL);
6941 val &= ~LCPLL_PLL_DISABLE;
6942 I915_WRITE(LCPLL_CTL, val);
6943
6944 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
6945 DRM_ERROR("LCPLL not locked yet\n");
6946
6947 if (val & LCPLL_CD_SOURCE_FCLK) {
6948 val = I915_READ(LCPLL_CTL);
6949 val &= ~LCPLL_CD_SOURCE_FCLK;
6950 I915_WRITE(LCPLL_CTL, val);
6951
6952 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
6953 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
6954 DRM_ERROR("Switching back to LCPLL failed\n");
6955 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03006956
Daniel Vetter0d9d3492014-01-16 22:06:30 +01006957 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03006958}
6959
Paulo Zanonic67a4702013-08-19 13:18:09 -03006960void hsw_enable_pc8_work(struct work_struct *__work)
6961{
6962 struct drm_i915_private *dev_priv =
6963 container_of(to_delayed_work(__work), struct drm_i915_private,
6964 pc8.enable_work);
6965 struct drm_device *dev = dev_priv->dev;
6966 uint32_t val;
6967
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02006968 WARN_ON(!HAS_PC8(dev));
6969
Paulo Zanonic67a4702013-08-19 13:18:09 -03006970 if (dev_priv->pc8.enabled)
6971 return;
6972
6973 DRM_DEBUG_KMS("Enabling package C8+\n");
6974
6975 dev_priv->pc8.enabled = true;
6976
6977 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
6978 val = I915_READ(SOUTH_DSPCLK_GATE_D);
6979 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
6980 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
6981 }
6982
6983 lpt_disable_clkout_dp(dev);
6984 hsw_pc8_disable_interrupts(dev);
6985 hsw_disable_lcpll(dev_priv, true, true);
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02006986
6987 intel_runtime_pm_put(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03006988}
6989
6990static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
6991{
6992 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
6993 WARN(dev_priv->pc8.disable_count < 1,
6994 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
6995
6996 dev_priv->pc8.disable_count--;
6997 if (dev_priv->pc8.disable_count != 0)
6998 return;
6999
7000 schedule_delayed_work(&dev_priv->pc8.enable_work,
Jani Nikulad330a952014-01-21 11:24:25 +02007001 msecs_to_jiffies(i915.pc8_timeout));
Paulo Zanonic67a4702013-08-19 13:18:09 -03007002}
7003
7004static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
7005{
7006 struct drm_device *dev = dev_priv->dev;
7007 uint32_t val;
7008
7009 WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
7010 WARN(dev_priv->pc8.disable_count < 0,
7011 "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
7012
7013 dev_priv->pc8.disable_count++;
7014 if (dev_priv->pc8.disable_count != 1)
7015 return;
7016
Paulo Zanoni7125ecb82013-11-21 13:47:15 -02007017 WARN_ON(!HAS_PC8(dev));
7018
Paulo Zanonic67a4702013-08-19 13:18:09 -03007019 cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
7020 if (!dev_priv->pc8.enabled)
7021 return;
7022
7023 DRM_DEBUG_KMS("Disabling package C8+\n");
7024
Paulo Zanoni8771a7f2013-11-21 13:47:28 -02007025 intel_runtime_pm_get(dev_priv);
7026
Paulo Zanonic67a4702013-08-19 13:18:09 -03007027 hsw_restore_lcpll(dev_priv);
7028 hsw_pc8_restore_interrupts(dev);
7029 lpt_init_pch_refclk(dev);
7030
7031 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
7032 val = I915_READ(SOUTH_DSPCLK_GATE_D);
7033 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
7034 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
7035 }
7036
7037 intel_prepare_ddi(dev);
7038 i915_gem_init_swizzling(dev);
7039 mutex_lock(&dev_priv->rps.hw_lock);
7040 gen6_update_ring_freq(dev);
7041 mutex_unlock(&dev_priv->rps.hw_lock);
7042 dev_priv->pc8.enabled = false;
7043}
7044
7045void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
7046{
Chris Wilson7c6c2652013-11-18 18:32:37 -08007047 if (!HAS_PC8(dev_priv->dev))
7048 return;
7049
Paulo Zanonic67a4702013-08-19 13:18:09 -03007050 mutex_lock(&dev_priv->pc8.lock);
7051 __hsw_enable_package_c8(dev_priv);
7052 mutex_unlock(&dev_priv->pc8.lock);
7053}
7054
7055void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
7056{
Chris Wilson7c6c2652013-11-18 18:32:37 -08007057 if (!HAS_PC8(dev_priv->dev))
7058 return;
7059
Paulo Zanonic67a4702013-08-19 13:18:09 -03007060 mutex_lock(&dev_priv->pc8.lock);
7061 __hsw_disable_package_c8(dev_priv);
7062 mutex_unlock(&dev_priv->pc8.lock);
7063}
7064
7065static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
7066{
7067 struct drm_device *dev = dev_priv->dev;
7068 struct intel_crtc *crtc;
7069 uint32_t val;
7070
7071 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
7072 if (crtc->base.enabled)
7073 return false;
7074
7075 /* This case is still possible since we have the i915.disable_power_well
7076 * parameter and also the KVMr or something else might be requesting the
7077 * power well. */
7078 val = I915_READ(HSW_PWR_WELL_DRIVER);
7079 if (val != 0) {
7080 DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
7081 return false;
7082 }
7083
7084 return true;
7085}
7086
7087/* Since we're called from modeset_global_resources there's no way to
7088 * symmetrically increase and decrease the refcount, so we use
7089 * dev_priv->pc8.requirements_met to track whether we already have the refcount
7090 * or not.
7091 */
7092static void hsw_update_package_c8(struct drm_device *dev)
7093{
7094 struct drm_i915_private *dev_priv = dev->dev_private;
7095 bool allow;
7096
Chris Wilson7c6c2652013-11-18 18:32:37 -08007097 if (!HAS_PC8(dev_priv->dev))
7098 return;
7099
Jani Nikulad330a952014-01-21 11:24:25 +02007100 if (!i915.enable_pc8)
Paulo Zanonic67a4702013-08-19 13:18:09 -03007101 return;
7102
7103 mutex_lock(&dev_priv->pc8.lock);
7104
7105 allow = hsw_can_enable_package_c8(dev_priv);
7106
7107 if (allow == dev_priv->pc8.requirements_met)
7108 goto done;
7109
7110 dev_priv->pc8.requirements_met = allow;
7111
7112 if (allow)
7113 __hsw_enable_package_c8(dev_priv);
7114 else
7115 __hsw_disable_package_c8(dev_priv);
7116
7117done:
7118 mutex_unlock(&dev_priv->pc8.lock);
7119}
7120
Imre Deak4f074122013-10-16 17:25:51 +03007121static void haswell_modeset_global_resources(struct drm_device *dev)
7122{
Paulo Zanonida723562013-12-19 11:54:51 -02007123 modeset_update_crtc_power_domains(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03007124 hsw_update_package_c8(dev);
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02007125}
7126
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007127static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007128 int x, int y,
7129 struct drm_framebuffer *fb)
7130{
7131 struct drm_device *dev = crtc->dev;
7132 struct drm_i915_private *dev_priv = dev->dev_private;
7133 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007134 int plane = intel_crtc->plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007135 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007136
Paulo Zanoni566b7342013-11-25 15:27:08 -02007137 if (!intel_ddi_pll_select(intel_crtc))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007138 return -EINVAL;
Paulo Zanoni566b7342013-11-25 15:27:08 -02007139 intel_ddi_pll_enable(intel_crtc);
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007140
Daniel Vetter03afc4a2013-04-02 23:42:31 +02007141 if (intel_crtc->config.has_dp_encoder)
7142 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007143
7144 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007145
Daniel Vetter8a654f32013-06-01 17:16:22 +02007146 intel_set_pipe_timings(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007147
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007148 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01007149 intel_cpu_transcoder_set_m_n(intel_crtc,
7150 &intel_crtc->config.fdi_m_n);
7151 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007152
Daniel Vetter6ff93602013-04-19 11:24:36 +02007153 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007154
Daniel Vetter50f3b012013-03-27 00:44:56 +01007155 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007156
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007157 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007158 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03007159 POSTING_READ(DSPCNTR(plane));
7160
7161 ret = intel_pipe_set_base(crtc, x, y, fb);
7162
Jesse Barnes79e53942008-11-07 14:24:08 -08007163 return ret;
7164}
7165
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007166static bool haswell_get_pipe_config(struct intel_crtc *crtc,
7167 struct intel_crtc_config *pipe_config)
7168{
7169 struct drm_device *dev = crtc->base.dev;
7170 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007171 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007172 uint32_t tmp;
7173
Imre Deakb5482bd2014-03-05 16:20:55 +02007174 if (!intel_display_power_enabled(dev_priv,
7175 POWER_DOMAIN_PIPE(crtc->pipe)))
7176 return false;
7177
Daniel Vettere143a212013-07-04 12:01:15 +02007178 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02007179 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
7180
Daniel Vettereccb1402013-05-22 00:50:22 +02007181 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
7182 if (tmp & TRANS_DDI_FUNC_ENABLE) {
7183 enum pipe trans_edp_pipe;
7184 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
7185 default:
7186 WARN(1, "unknown pipe linked to edp transcoder\n");
7187 case TRANS_DDI_EDP_INPUT_A_ONOFF:
7188 case TRANS_DDI_EDP_INPUT_A_ON:
7189 trans_edp_pipe = PIPE_A;
7190 break;
7191 case TRANS_DDI_EDP_INPUT_B_ONOFF:
7192 trans_edp_pipe = PIPE_B;
7193 break;
7194 case TRANS_DDI_EDP_INPUT_C_ONOFF:
7195 trans_edp_pipe = PIPE_C;
7196 break;
7197 }
7198
7199 if (trans_edp_pipe == crtc->pipe)
7200 pipe_config->cpu_transcoder = TRANSCODER_EDP;
7201 }
7202
Imre Deakda7e29b2014-02-18 00:02:02 +02007203 if (!intel_display_power_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02007204 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03007205 return false;
7206
Daniel Vettereccb1402013-05-22 00:50:22 +02007207 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007208 if (!(tmp & PIPECONF_ENABLE))
7209 return false;
7210
Daniel Vetter88adfff2013-03-28 10:42:01 +01007211 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03007212 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01007213 * DDI E. So just check whether this pipe is wired to DDI E and whether
7214 * the PCH transcoder is on.
7215 */
Daniel Vettereccb1402013-05-22 00:50:22 +02007216 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01007217 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02007218 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01007219 pipe_config->has_pch_encoder = true;
7220
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007221 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
7222 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
7223 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02007224
7225 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02007226 }
7227
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007228 intel_get_pipe_timings(crtc, pipe_config);
7229
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007230 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Imre Deakda7e29b2014-02-18 00:02:02 +02007231 if (intel_display_power_enabled(dev_priv, pfit_domain))
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007232 ironlake_get_pfit_config(crtc, pipe_config);
Daniel Vetter88adfff2013-03-28 10:42:01 +01007233
Jesse Barnese59150d2014-01-07 13:30:45 -08007234 if (IS_HASWELL(dev))
7235 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
7236 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03007237
Daniel Vetter6c49f242013-06-06 12:45:25 +02007238 pipe_config->pixel_multiplier = 1;
7239
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007240 return true;
7241}
7242
Eric Anholtf564048e2011-03-30 13:01:02 -07007243static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07007244 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007245 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07007246{
7247 struct drm_device *dev = crtc->dev;
7248 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01007249 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07007250 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007251 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07007252 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07007253 int ret;
7254
Eric Anholt0b701d22011-03-30 13:01:03 -07007255 drm_vblank_pre_modeset(dev, pipe);
7256
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007257 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
7258
Jesse Barnes79e53942008-11-07 14:24:08 -08007259 drm_vblank_post_modeset(dev, pipe);
7260
Daniel Vetter9256aa12012-10-31 19:26:13 +01007261 if (ret != 0)
7262 return ret;
7263
7264 for_each_encoder_on_crtc(dev, crtc, encoder) {
7265 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
7266 encoder->base.base.id,
7267 drm_get_encoder_name(&encoder->base),
7268 mode->base.id, mode->name);
Daniel Vetter36f2d1f2013-07-21 21:37:08 +02007269 encoder->mode_set(encoder);
Daniel Vetter9256aa12012-10-31 19:26:13 +01007270 }
7271
7272 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007273}
7274
Jani Nikula1a915102013-10-16 12:34:48 +03007275static struct {
7276 int clock;
7277 u32 config;
7278} hdmi_audio_clock[] = {
7279 { DIV_ROUND_UP(25200 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 },
7280 { 25200, AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 }, /* default per bspec */
7281 { 27000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 },
7282 { 27000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 },
7283 { 54000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 },
7284 { 54000 * 1001 / 1000, AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 },
7285 { DIV_ROUND_UP(74250 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 },
7286 { 74250, AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 },
7287 { DIV_ROUND_UP(148500 * 1000, 1001), AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 },
7288 { 148500, AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 },
7289};
7290
7291/* get AUD_CONFIG_PIXEL_CLOCK_HDMI_* value for mode */
7292static u32 audio_config_hdmi_pixel_clock(struct drm_display_mode *mode)
7293{
7294 int i;
7295
7296 for (i = 0; i < ARRAY_SIZE(hdmi_audio_clock); i++) {
7297 if (mode->clock == hdmi_audio_clock[i].clock)
7298 break;
7299 }
7300
7301 if (i == ARRAY_SIZE(hdmi_audio_clock)) {
7302 DRM_DEBUG_KMS("HDMI audio pixel clock setting for %d not found, falling back to defaults\n", mode->clock);
7303 i = 1;
7304 }
7305
7306 DRM_DEBUG_KMS("Configuring HDMI audio for pixel clock %d (0x%08x)\n",
7307 hdmi_audio_clock[i].clock,
7308 hdmi_audio_clock[i].config);
7309
7310 return hdmi_audio_clock[i].config;
7311}
7312
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007313static bool intel_eld_uptodate(struct drm_connector *connector,
7314 int reg_eldv, uint32_t bits_eldv,
7315 int reg_elda, uint32_t bits_elda,
7316 int reg_edid)
7317{
7318 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7319 uint8_t *eld = connector->eld;
7320 uint32_t i;
7321
7322 i = I915_READ(reg_eldv);
7323 i &= bits_eldv;
7324
7325 if (!eld[0])
7326 return !i;
7327
7328 if (!i)
7329 return false;
7330
7331 i = I915_READ(reg_elda);
7332 i &= ~bits_elda;
7333 I915_WRITE(reg_elda, i);
7334
7335 for (i = 0; i < eld[2]; i++)
7336 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
7337 return false;
7338
7339 return true;
7340}
7341
Wu Fengguange0dac652011-09-05 14:25:34 +08007342static void g4x_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007343 struct drm_crtc *crtc,
7344 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007345{
7346 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7347 uint8_t *eld = connector->eld;
7348 uint32_t eldv;
7349 uint32_t len;
7350 uint32_t i;
7351
7352 i = I915_READ(G4X_AUD_VID_DID);
7353
7354 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
7355 eldv = G4X_ELDV_DEVCL_DEVBLC;
7356 else
7357 eldv = G4X_ELDV_DEVCTG;
7358
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007359 if (intel_eld_uptodate(connector,
7360 G4X_AUD_CNTL_ST, eldv,
7361 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
7362 G4X_HDMIW_HDMIEDID))
7363 return;
7364
Wu Fengguange0dac652011-09-05 14:25:34 +08007365 i = I915_READ(G4X_AUD_CNTL_ST);
7366 i &= ~(eldv | G4X_ELD_ADDR);
7367 len = (i >> 9) & 0x1f; /* ELD buffer size */
7368 I915_WRITE(G4X_AUD_CNTL_ST, i);
7369
7370 if (!eld[0])
7371 return;
7372
7373 len = min_t(uint8_t, eld[2], len);
7374 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7375 for (i = 0; i < len; i++)
7376 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
7377
7378 i = I915_READ(G4X_AUD_CNTL_ST);
7379 i |= eldv;
7380 I915_WRITE(G4X_AUD_CNTL_ST, i);
7381}
7382
Wang Xingchao83358c852012-08-16 22:43:37 +08007383static void haswell_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007384 struct drm_crtc *crtc,
7385 struct drm_display_mode *mode)
Wang Xingchao83358c852012-08-16 22:43:37 +08007386{
7387 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7388 uint8_t *eld = connector->eld;
7389 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007390 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08007391 uint32_t eldv;
7392 uint32_t i;
7393 int len;
7394 int pipe = to_intel_crtc(crtc)->pipe;
7395 int tmp;
7396
7397 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
7398 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
7399 int aud_config = HSW_AUD_CFG(pipe);
7400 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
7401
7402
7403 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
7404
7405 /* Audio output enable */
7406 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
7407 tmp = I915_READ(aud_cntrl_st2);
7408 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
7409 I915_WRITE(aud_cntrl_st2, tmp);
7410
7411 /* Wait for 1 vertical blank */
7412 intel_wait_for_vblank(dev, pipe);
7413
7414 /* Set ELD valid state */
7415 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007416 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007417 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
7418 I915_WRITE(aud_cntrl_st2, tmp);
7419 tmp = I915_READ(aud_cntrl_st2);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007420 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007421
7422 /* Enable HDMI mode */
7423 tmp = I915_READ(aud_config);
Takashi Iwai7e7cb342013-09-10 07:30:36 +02007424 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%08x\n", tmp);
Wang Xingchao83358c852012-08-16 22:43:37 +08007425 /* clear N_programing_enable and N_value_index */
7426 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
7427 I915_WRITE(aud_config, tmp);
7428
7429 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
7430
7431 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08007432 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08007433
7434 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7435 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7436 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
7437 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007438 } else {
7439 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7440 }
Wang Xingchao83358c852012-08-16 22:43:37 +08007441
7442 if (intel_eld_uptodate(connector,
7443 aud_cntrl_st2, eldv,
7444 aud_cntl_st, IBX_ELD_ADDRESS,
7445 hdmiw_hdmiedid))
7446 return;
7447
7448 i = I915_READ(aud_cntrl_st2);
7449 i &= ~eldv;
7450 I915_WRITE(aud_cntrl_st2, i);
7451
7452 if (!eld[0])
7453 return;
7454
7455 i = I915_READ(aud_cntl_st);
7456 i &= ~IBX_ELD_ADDRESS;
7457 I915_WRITE(aud_cntl_st, i);
7458 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
7459 DRM_DEBUG_DRIVER("port num:%d\n", i);
7460
7461 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7462 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7463 for (i = 0; i < len; i++)
7464 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7465
7466 i = I915_READ(aud_cntrl_st2);
7467 i |= eldv;
7468 I915_WRITE(aud_cntrl_st2, i);
7469
7470}
7471
Wu Fengguange0dac652011-09-05 14:25:34 +08007472static void ironlake_write_eld(struct drm_connector *connector,
Jani Nikula34427052013-10-16 12:34:47 +03007473 struct drm_crtc *crtc,
7474 struct drm_display_mode *mode)
Wu Fengguange0dac652011-09-05 14:25:34 +08007475{
7476 struct drm_i915_private *dev_priv = connector->dev->dev_private;
7477 uint8_t *eld = connector->eld;
7478 uint32_t eldv;
7479 uint32_t i;
7480 int len;
7481 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06007482 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08007483 int aud_cntl_st;
7484 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08007485 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08007486
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08007487 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007488 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
7489 aud_config = IBX_AUD_CFG(pipe);
7490 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007491 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007492 } else if (IS_VALLEYVIEW(connector->dev)) {
7493 hdmiw_hdmiedid = VLV_HDMIW_HDMIEDID(pipe);
7494 aud_config = VLV_AUD_CFG(pipe);
7495 aud_cntl_st = VLV_AUD_CNTL_ST(pipe);
7496 aud_cntrl_st2 = VLV_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007497 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08007498 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
7499 aud_config = CPT_AUD_CFG(pipe);
7500 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007501 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08007502 }
7503
Wang Xingchao9b138a82012-08-09 16:52:18 +08007504 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08007505
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007506 if (IS_VALLEYVIEW(connector->dev)) {
7507 struct intel_encoder *intel_encoder;
7508 struct intel_digital_port *intel_dig_port;
7509
7510 intel_encoder = intel_attached_encoder(connector);
7511 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
7512 i = intel_dig_port->port;
7513 } else {
7514 i = I915_READ(aud_cntl_st);
7515 i = (i >> 29) & DIP_PORT_SEL_MASK;
7516 /* DIP_Port_Select, 0x1 = PortB */
7517 }
7518
Wu Fengguange0dac652011-09-05 14:25:34 +08007519 if (!i) {
7520 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
7521 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007522 eldv = IBX_ELD_VALIDB;
7523 eldv |= IBX_ELD_VALIDB << 4;
7524 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08007525 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03007526 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007527 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08007528 }
7529
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007530 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
7531 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
7532 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06007533 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
Jani Nikula1a915102013-10-16 12:34:48 +03007534 } else {
7535 I915_WRITE(aud_config, audio_config_hdmi_pixel_clock(mode));
7536 }
Wu Fengguang3a9627f2011-12-09 20:42:19 +08007537
7538 if (intel_eld_uptodate(connector,
7539 aud_cntrl_st2, eldv,
7540 aud_cntl_st, IBX_ELD_ADDRESS,
7541 hdmiw_hdmiedid))
7542 return;
7543
Wu Fengguange0dac652011-09-05 14:25:34 +08007544 i = I915_READ(aud_cntrl_st2);
7545 i &= ~eldv;
7546 I915_WRITE(aud_cntrl_st2, i);
7547
7548 if (!eld[0])
7549 return;
7550
Wu Fengguange0dac652011-09-05 14:25:34 +08007551 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08007552 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08007553 I915_WRITE(aud_cntl_st, i);
7554
7555 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
7556 DRM_DEBUG_DRIVER("ELD size %d\n", len);
7557 for (i = 0; i < len; i++)
7558 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
7559
7560 i = I915_READ(aud_cntrl_st2);
7561 i |= eldv;
7562 I915_WRITE(aud_cntrl_st2, i);
7563}
7564
7565void intel_write_eld(struct drm_encoder *encoder,
7566 struct drm_display_mode *mode)
7567{
7568 struct drm_crtc *crtc = encoder->crtc;
7569 struct drm_connector *connector;
7570 struct drm_device *dev = encoder->dev;
7571 struct drm_i915_private *dev_priv = dev->dev_private;
7572
7573 connector = drm_select_eld(encoder, mode);
7574 if (!connector)
7575 return;
7576
7577 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
7578 connector->base.id,
7579 drm_get_connector_name(connector),
7580 connector->encoder->base.id,
7581 drm_get_encoder_name(connector->encoder));
7582
7583 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
7584
7585 if (dev_priv->display.write_eld)
Jani Nikula34427052013-10-16 12:34:47 +03007586 dev_priv->display.write_eld(connector, crtc, mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08007587}
7588
Chris Wilson560b85b2010-08-07 11:01:38 +01007589static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
7590{
7591 struct drm_device *dev = crtc->dev;
7592 struct drm_i915_private *dev_priv = dev->dev_private;
7593 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7594 bool visible = base != 0;
7595 u32 cntl;
7596
7597 if (intel_crtc->cursor_visible == visible)
7598 return;
7599
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007600 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01007601 if (visible) {
7602 /* On these chipsets we can only modify the base whilst
7603 * the cursor is disabled.
7604 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007605 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01007606
7607 cntl &= ~(CURSOR_FORMAT_MASK);
7608 /* XXX width must be 64, stride 256 => 0x00 << 28 */
7609 cntl |= CURSOR_ENABLE |
7610 CURSOR_GAMMA_ENABLE |
7611 CURSOR_FORMAT_ARGB;
7612 } else
7613 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007614 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007615
7616 intel_crtc->cursor_visible = visible;
7617}
7618
7619static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
7620{
7621 struct drm_device *dev = crtc->dev;
7622 struct drm_i915_private *dev_priv = dev->dev_private;
7623 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7624 int pipe = intel_crtc->pipe;
7625 bool visible = base != 0;
7626
7627 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08007628 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007629 if (base) {
7630 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
7631 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7632 cntl |= pipe << 28; /* Connect to correct pipe */
7633 } else {
7634 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7635 cntl |= CURSOR_MODE_DISABLE;
7636 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007637 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01007638
7639 intel_crtc->cursor_visible = visible;
7640 }
7641 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007642 POSTING_READ(CURCNTR(pipe));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08007643 I915_WRITE(CURBASE(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007644 POSTING_READ(CURBASE(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01007645}
7646
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007647static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
7648{
7649 struct drm_device *dev = crtc->dev;
7650 struct drm_i915_private *dev_priv = dev->dev_private;
7651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7652 int pipe = intel_crtc->pipe;
7653 bool visible = base != 0;
7654
7655 if (intel_crtc->cursor_visible != visible) {
7656 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
7657 if (base) {
7658 cntl &= ~CURSOR_MODE;
7659 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
7660 } else {
7661 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
7662 cntl |= CURSOR_MODE_DISABLE;
7663 }
Ville Syrjälä6bbfa1c2013-11-02 21:07:39 -07007664 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007665 cntl |= CURSOR_PIPE_CSC_ENABLE;
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03007666 cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
7667 }
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007668 I915_WRITE(CURCNTR_IVB(pipe), cntl);
7669
7670 intel_crtc->cursor_visible = visible;
7671 }
7672 /* and commit changes on next vblank */
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007673 POSTING_READ(CURCNTR_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007674 I915_WRITE(CURBASE_IVB(pipe), base);
Daniel Vetterb2ea8ef2013-11-04 08:13:45 +01007675 POSTING_READ(CURBASE_IVB(pipe));
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007676}
7677
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007678/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01007679static void intel_crtc_update_cursor(struct drm_crtc *crtc,
7680 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007681{
7682 struct drm_device *dev = crtc->dev;
7683 struct drm_i915_private *dev_priv = dev->dev_private;
7684 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7685 int pipe = intel_crtc->pipe;
7686 int x = intel_crtc->cursor_x;
7687 int y = intel_crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007688 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007689 bool visible;
7690
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007691 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007692 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007693
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03007694 if (x >= intel_crtc->config.pipe_src_w)
7695 base = 0;
7696
7697 if (y >= intel_crtc->config.pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007698 base = 0;
7699
7700 if (x < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007701 if (x + intel_crtc->cursor_width <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007702 base = 0;
7703
7704 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
7705 x = -x;
7706 }
7707 pos |= x << CURSOR_X_SHIFT;
7708
7709 if (y < 0) {
Ville Syrjäläefc90642013-09-04 18:25:30 +03007710 if (y + intel_crtc->cursor_height <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007711 base = 0;
7712
7713 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
7714 y = -y;
7715 }
7716 pos |= y << CURSOR_Y_SHIFT;
7717
7718 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01007719 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007720 return;
7721
Paulo Zanonib3dc6852013-11-02 21:07:33 -07007722 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07007723 I915_WRITE(CURPOS_IVB(pipe), pos);
7724 ivb_update_cursor(crtc, base);
7725 } else {
7726 I915_WRITE(CURPOS(pipe), pos);
7727 if (IS_845G(dev) || IS_I865G(dev))
7728 i845_update_cursor(crtc, base);
7729 else
7730 i9xx_update_cursor(crtc, base);
7731 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007732}
7733
Jesse Barnes79e53942008-11-07 14:24:08 -08007734static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00007735 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08007736 uint32_t handle,
7737 uint32_t width, uint32_t height)
7738{
7739 struct drm_device *dev = crtc->dev;
7740 struct drm_i915_private *dev_priv = dev->dev_private;
7741 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00007742 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007743 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007744 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007745
Jesse Barnes79e53942008-11-07 14:24:08 -08007746 /* if we want to turn off the cursor ignore width and height */
7747 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08007748 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007749 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00007750 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10007751 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007752 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08007753 }
7754
7755 /* Currently we only support 64x64 cursors */
7756 if (width != 64 || height != 64) {
7757 DRM_ERROR("we currently only support 64x64 cursors\n");
7758 return -EINVAL;
7759 }
7760
Chris Wilson05394f32010-11-08 19:18:58 +00007761 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00007762 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08007763 return -ENOENT;
7764
Chris Wilson05394f32010-11-08 19:18:58 +00007765 if (obj->base.size < width * height * 4) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007766 DRM_DEBUG_KMS("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10007767 ret = -ENOMEM;
7768 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08007769 }
7770
Dave Airlie71acb5e2008-12-30 20:31:46 +10007771 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007772 mutex_lock(&dev->struct_mutex);
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007773 if (!INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00007774 unsigned alignment;
7775
Chris Wilsond9e86c02010-11-10 16:40:20 +00007776 if (obj->tiling_mode) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007777 DRM_DEBUG_KMS("cursor cannot be tiled\n");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007778 ret = -EINVAL;
7779 goto fail_locked;
7780 }
7781
Chris Wilson693db182013-03-05 14:52:39 +00007782 /* Note that the w/a also requires 2 PTE of padding following
7783 * the bo. We currently fill all unused PTE with the shadow
7784 * page and so we should always have valid PTE following the
7785 * cursor preventing the VT-d warning.
7786 */
7787 alignment = 0;
7788 if (need_vtd_wa(dev))
7789 alignment = 64*1024;
7790
7791 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01007792 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007793 DRM_DEBUG_KMS("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01007794 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007795 }
7796
Chris Wilsond9e86c02010-11-10 16:40:20 +00007797 ret = i915_gem_object_put_fence(obj);
7798 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007799 DRM_DEBUG_KMS("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00007800 goto fail_unpin;
7801 }
7802
Ben Widawskyf343c5f2013-07-05 14:41:04 -07007803 addr = i915_gem_obj_ggtt_offset(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007804 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007805 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00007806 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01007807 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
7808 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10007809 if (ret) {
Daniel Vetter3b25b312014-02-14 14:06:06 +01007810 DRM_DEBUG_KMS("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007811 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10007812 }
Chris Wilson05394f32010-11-08 19:18:58 +00007813 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007814 }
7815
Chris Wilsona6c45cf2010-09-17 00:32:17 +01007816 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04007817 I915_WRITE(CURSIZE, (height << 12) | width);
7818
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007819 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007820 if (intel_crtc->cursor_bo) {
Damien Lespiau3d13ef22014-02-07 19:12:47 +00007821 if (INTEL_INFO(dev)->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00007822 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10007823 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
7824 } else
Chris Wilsoncc98b412013-08-09 12:25:09 +01007825 i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00007826 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007827 }
Jesse Barnes80824002009-09-10 15:28:06 -07007828
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007829 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007830
7831 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00007832 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01007833 intel_crtc->cursor_width = width;
7834 intel_crtc->cursor_height = height;
7835
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007836 if (intel_crtc->active)
7837 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05007838
Jesse Barnes79e53942008-11-07 14:24:08 -08007839 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01007840fail_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01007841 i915_gem_object_unpin_from_display_plane(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05007842fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10007843 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00007844fail:
Chris Wilson05394f32010-11-08 19:18:58 +00007845 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10007846 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08007847}
7848
7849static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
7850{
Jesse Barnes79e53942008-11-07 14:24:08 -08007851 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007852
Ville Syrjälä92e76c82013-10-21 19:01:58 +03007853 intel_crtc->cursor_x = clamp_t(int, x, SHRT_MIN, SHRT_MAX);
7854 intel_crtc->cursor_y = clamp_t(int, y, SHRT_MIN, SHRT_MAX);
Jesse Barnes652c3932009-08-17 13:31:43 -07007855
Ville Syrjäläf2f5f772013-09-17 18:33:44 +03007856 if (intel_crtc->active)
7857 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08007858
7859 return 0;
7860}
7861
Jesse Barnes79e53942008-11-07 14:24:08 -08007862static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01007863 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08007864{
James Simmons72034252010-08-03 01:33:19 +01007865 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08007866 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08007867
James Simmons72034252010-08-03 01:33:19 +01007868 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007869 intel_crtc->lut_r[i] = red[i] >> 8;
7870 intel_crtc->lut_g[i] = green[i] >> 8;
7871 intel_crtc->lut_b[i] = blue[i] >> 8;
7872 }
7873
7874 intel_crtc_load_lut(crtc);
7875}
7876
Jesse Barnes79e53942008-11-07 14:24:08 -08007877/* VESA 640x480x72Hz mode to set on the pipe */
7878static struct drm_display_mode load_detect_mode = {
7879 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
7880 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
7881};
7882
Daniel Vettera8bb6812014-02-10 18:00:39 +01007883struct drm_framebuffer *
7884__intel_framebuffer_create(struct drm_device *dev,
7885 struct drm_mode_fb_cmd2 *mode_cmd,
7886 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01007887{
7888 struct intel_framebuffer *intel_fb;
7889 int ret;
7890
7891 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
7892 if (!intel_fb) {
7893 drm_gem_object_unreference_unlocked(&obj->base);
7894 return ERR_PTR(-ENOMEM);
7895 }
7896
7897 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007898 if (ret)
7899 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01007900
7901 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02007902err:
7903 drm_gem_object_unreference_unlocked(&obj->base);
7904 kfree(intel_fb);
7905
7906 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01007907}
7908
Daniel Vetterb5ea6422014-03-02 21:18:00 +01007909static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01007910intel_framebuffer_create(struct drm_device *dev,
7911 struct drm_mode_fb_cmd2 *mode_cmd,
7912 struct drm_i915_gem_object *obj)
7913{
7914 struct drm_framebuffer *fb;
7915 int ret;
7916
7917 ret = i915_mutex_lock_interruptible(dev);
7918 if (ret)
7919 return ERR_PTR(ret);
7920 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
7921 mutex_unlock(&dev->struct_mutex);
7922
7923 return fb;
7924}
7925
Chris Wilsond2dff872011-04-19 08:36:26 +01007926static u32
7927intel_framebuffer_pitch_for_width(int width, int bpp)
7928{
7929 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
7930 return ALIGN(pitch, 64);
7931}
7932
7933static u32
7934intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
7935{
7936 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
7937 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
7938}
7939
7940static struct drm_framebuffer *
7941intel_framebuffer_create_for_mode(struct drm_device *dev,
7942 struct drm_display_mode *mode,
7943 int depth, int bpp)
7944{
7945 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00007946 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01007947
7948 obj = i915_gem_alloc_object(dev,
7949 intel_framebuffer_size_for_mode(mode, bpp));
7950 if (obj == NULL)
7951 return ERR_PTR(-ENOMEM);
7952
7953 mode_cmd.width = mode->hdisplay;
7954 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08007955 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
7956 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00007957 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01007958
7959 return intel_framebuffer_create(dev, &mode_cmd, obj);
7960}
7961
7962static struct drm_framebuffer *
7963mode_fits_in_fbdev(struct drm_device *dev,
7964 struct drm_display_mode *mode)
7965{
Daniel Vetter4520f532013-10-09 09:18:51 +02007966#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01007967 struct drm_i915_private *dev_priv = dev->dev_private;
7968 struct drm_i915_gem_object *obj;
7969 struct drm_framebuffer *fb;
7970
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007971 if (!dev_priv->fbdev)
7972 return NULL;
7973
7974 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01007975 return NULL;
7976
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007977 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01007978 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01007979
Jesse Barnes8bcd4552014-02-07 12:10:38 -08007980 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007981 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
7982 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01007983 return NULL;
7984
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007985 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01007986 return NULL;
7987
7988 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02007989#else
7990 return NULL;
7991#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01007992}
7993
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007994bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01007995 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01007996 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08007997{
7998 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02007999 struct intel_encoder *intel_encoder =
8000 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008001 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008002 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008003 struct drm_crtc *crtc = NULL;
8004 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008005 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08008006 int i = -1;
8007
Chris Wilsond2dff872011-04-19 08:36:26 +01008008 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8009 connector->base.id, drm_get_connector_name(connector),
8010 encoder->base.id, drm_get_encoder_name(encoder));
8011
Jesse Barnes79e53942008-11-07 14:24:08 -08008012 /*
8013 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008014 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008015 * - if the connector already has an assigned crtc, use it (but make
8016 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008017 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008018 * - try to find the first unused crtc that can drive this connector,
8019 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008020 */
8021
8022 /* See if we already have a CRTC for this connector */
8023 if (encoder->crtc) {
8024 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008025
Daniel Vetter7b240562012-12-12 00:35:33 +01008026 mutex_lock(&crtc->mutex);
8027
Daniel Vetter24218aa2012-08-12 19:27:11 +02008028 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008029 old->load_detect_temp = false;
8030
8031 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008032 if (connector->dpms != DRM_MODE_DPMS_ON)
8033 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008034
Chris Wilson71731882011-04-19 23:10:58 +01008035 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008036 }
8037
8038 /* Find an unused one (if possible) */
8039 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
8040 i++;
8041 if (!(encoder->possible_crtcs & (1 << i)))
8042 continue;
8043 if (!possible_crtc->enabled) {
8044 crtc = possible_crtc;
8045 break;
8046 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008047 }
8048
8049 /*
8050 * If we didn't find an unused CRTC, don't use any.
8051 */
8052 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008053 DRM_DEBUG_KMS("no pipe available for load-detect\n");
8054 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008055 }
8056
Daniel Vetter7b240562012-12-12 00:35:33 +01008057 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02008058 intel_encoder->new_crtc = to_intel_crtc(crtc);
8059 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008060
8061 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008062 intel_crtc->new_enabled = true;
8063 intel_crtc->new_config = &intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008064 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008065 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008066 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008067
Chris Wilson64927112011-04-20 07:25:26 +01008068 if (!mode)
8069 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008070
Chris Wilsond2dff872011-04-19 08:36:26 +01008071 /* We need a framebuffer large enough to accommodate all accesses
8072 * that the plane may generate whilst we perform load detection.
8073 * We can not rely on the fbcon either being present (we get called
8074 * during its initialisation to detect all boot displays, or it may
8075 * not even exist) or that it is large enough to satisfy the
8076 * requested mode.
8077 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008078 fb = mode_fits_in_fbdev(dev, mode);
8079 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008080 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008081 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8082 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008083 } else
8084 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008085 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008086 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008087 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008088 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008089
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008090 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008091 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008092 if (old->release_fb)
8093 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008094 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008095 }
Chris Wilson71731882011-04-19 23:10:58 +01008096
Jesse Barnes79e53942008-11-07 14:24:08 -08008097 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008098 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008099 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008100
8101 fail:
8102 intel_crtc->new_enabled = crtc->enabled;
8103 if (intel_crtc->new_enabled)
8104 intel_crtc->new_config = &intel_crtc->config;
8105 else
8106 intel_crtc->new_config = NULL;
8107 mutex_unlock(&crtc->mutex);
8108 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008109}
8110
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008111void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01008112 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008113{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008114 struct intel_encoder *intel_encoder =
8115 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008116 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008117 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008118 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008119
Chris Wilsond2dff872011-04-19 08:36:26 +01008120 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
8121 connector->base.id, drm_get_connector_name(connector),
8122 encoder->base.id, drm_get_encoder_name(encoder));
8123
Chris Wilson8261b192011-04-19 23:18:09 +01008124 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008125 to_intel_connector(connector)->new_encoder = NULL;
8126 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008127 intel_crtc->new_enabled = false;
8128 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008129 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008130
Daniel Vetter36206362012-12-10 20:42:17 +01008131 if (old->release_fb) {
8132 drm_framebuffer_unregister_private(old->release_fb);
8133 drm_framebuffer_unreference(old->release_fb);
8134 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008135
Daniel Vetter67c96402013-01-23 16:25:09 +00008136 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01008137 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008138 }
8139
Eric Anholtc751ce42010-03-25 11:48:48 -07008140 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008141 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8142 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01008143
8144 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08008145}
8146
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008147static int i9xx_pll_refclk(struct drm_device *dev,
8148 const struct intel_crtc_config *pipe_config)
8149{
8150 struct drm_i915_private *dev_priv = dev->dev_private;
8151 u32 dpll = pipe_config->dpll_hw_state.dpll;
8152
8153 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02008154 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008155 else if (HAS_PCH_SPLIT(dev))
8156 return 120000;
8157 else if (!IS_GEN2(dev))
8158 return 96000;
8159 else
8160 return 48000;
8161}
8162
Jesse Barnes79e53942008-11-07 14:24:08 -08008163/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008164static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
8165 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08008166{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008167 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08008168 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008169 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008170 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08008171 u32 fp;
8172 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008173 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08008174
8175 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03008176 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008177 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03008178 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008179
8180 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008181 if (IS_PINEVIEW(dev)) {
8182 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
8183 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08008184 } else {
8185 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
8186 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
8187 }
8188
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008189 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008190 if (IS_PINEVIEW(dev))
8191 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
8192 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08008193 else
8194 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08008195 DPLL_FPA01_P1_POST_DIV_SHIFT);
8196
8197 switch (dpll & DPLL_MODE_MASK) {
8198 case DPLLB_MODE_DAC_SERIAL:
8199 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
8200 5 : 10;
8201 break;
8202 case DPLLB_MODE_LVDS:
8203 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
8204 7 : 14;
8205 break;
8206 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08008207 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08008208 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008209 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008210 }
8211
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008212 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008213 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02008214 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008215 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008216 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02008217 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008218 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08008219
8220 if (is_lvds) {
8221 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
8222 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02008223
8224 if (lvds & LVDS_CLKB_POWER_UP)
8225 clock.p2 = 7;
8226 else
8227 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08008228 } else {
8229 if (dpll & PLL_P1_DIVIDE_BY_TWO)
8230 clock.p1 = 2;
8231 else {
8232 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
8233 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
8234 }
8235 if (dpll & PLL_P2_DIVIDE_BY_4)
8236 clock.p2 = 4;
8237 else
8238 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08008239 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008240
8241 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08008242 }
8243
Ville Syrjälä18442d02013-09-13 16:00:08 +03008244 /*
8245 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01008246 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03008247 * encoder's get_config() function.
8248 */
8249 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008250}
8251
Ville Syrjälä6878da02013-09-13 15:59:11 +03008252int intel_dotclock_calculate(int link_freq,
8253 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008254{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008255 /*
8256 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008257 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008258 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008259 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008260 *
8261 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03008262 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08008263 */
8264
Ville Syrjälä6878da02013-09-13 15:59:11 +03008265 if (!m_n->link_n)
8266 return 0;
8267
8268 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
8269}
8270
Ville Syrjälä18442d02013-09-13 16:00:08 +03008271static void ironlake_pch_clock_get(struct intel_crtc *crtc,
8272 struct intel_crtc_config *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03008273{
8274 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008275
8276 /* read out port_clock from the DPLL */
8277 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03008278
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008279 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03008280 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01008281 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03008282 * agree once we know their relationship in the encoder's
8283 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008284 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01008285 pipe_config->adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03008286 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
8287 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08008288}
8289
8290/** Returns the currently programmed mode of the given pipe. */
8291struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
8292 struct drm_crtc *crtc)
8293{
Jesse Barnes548f2452011-02-17 10:40:53 -08008294 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008295 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02008296 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008297 struct drm_display_mode *mode;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008298 struct intel_crtc_config pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02008299 int htot = I915_READ(HTOTAL(cpu_transcoder));
8300 int hsync = I915_READ(HSYNC(cpu_transcoder));
8301 int vtot = I915_READ(VTOTAL(cpu_transcoder));
8302 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03008303 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08008304
8305 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
8306 if (!mode)
8307 return NULL;
8308
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008309 /*
8310 * Construct a pipe_config sufficient for getting the clock info
8311 * back out of crtc_clock_get.
8312 *
8313 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
8314 * to use a real value here instead.
8315 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03008316 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008317 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03008318 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
8319 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
8320 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03008321 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
8322
Ville Syrjälä773ae032013-09-23 17:48:20 +03008323 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08008324 mode->hdisplay = (htot & 0xffff) + 1;
8325 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
8326 mode->hsync_start = (hsync & 0xffff) + 1;
8327 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
8328 mode->vdisplay = (vtot & 0xffff) + 1;
8329 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
8330 mode->vsync_start = (vsync & 0xffff) + 1;
8331 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
8332
8333 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008334
8335 return mode;
8336}
8337
Daniel Vetter3dec0092010-08-20 21:40:52 +02008338static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07008339{
8340 struct drm_device *dev = crtc->dev;
8341 drm_i915_private_t *dev_priv = dev->dev_private;
8342 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8343 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008344 int dpll_reg = DPLL(pipe);
8345 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07008346
Eric Anholtbad720f2009-10-22 16:11:14 -07008347 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008348 return;
8349
8350 if (!dev_priv->lvds_downclock_avail)
8351 return;
8352
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008353 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008354 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08008355 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008356
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008357 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008358
8359 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
8360 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008361 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08008362
Jesse Barnes652c3932009-08-17 13:31:43 -07008363 dpll = I915_READ(dpll_reg);
8364 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08008365 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008366 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008367}
8368
8369static void intel_decrease_pllclock(struct drm_crtc *crtc)
8370{
8371 struct drm_device *dev = crtc->dev;
8372 drm_i915_private_t *dev_priv = dev->dev_private;
8373 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07008374
Eric Anholtbad720f2009-10-22 16:11:14 -07008375 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07008376 return;
8377
8378 if (!dev_priv->lvds_downclock_avail)
8379 return;
8380
8381 /*
8382 * Since this is called by a timer, we should never get here in
8383 * the manual case.
8384 */
8385 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01008386 int pipe = intel_crtc->pipe;
8387 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02008388 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01008389
Zhao Yakui44d98a62009-10-09 11:39:40 +08008390 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008391
Sean Paul8ac5a6d2012-02-13 13:14:51 -05008392 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008393
Chris Wilson074b5e12012-05-02 12:07:06 +01008394 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07008395 dpll |= DISPLAY_RATE_SELECT_FPA1;
8396 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008397 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07008398 dpll = I915_READ(dpll_reg);
8399 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08008400 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07008401 }
8402
8403}
8404
Chris Wilsonf047e392012-07-21 12:31:41 +01008405void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07008406{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008407 struct drm_i915_private *dev_priv = dev->dev_private;
8408
Chris Wilsonf62a0072014-02-21 17:55:39 +00008409 if (dev_priv->mm.busy)
8410 return;
8411
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03008412 hsw_disable_package_c8(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008413 i915_update_gfx_val(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00008414 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01008415}
8416
8417void intel_mark_idle(struct drm_device *dev)
8418{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008419 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00008420 struct drm_crtc *crtc;
8421
Chris Wilsonf62a0072014-02-21 17:55:39 +00008422 if (!dev_priv->mm.busy)
8423 return;
8424
8425 dev_priv->mm.busy = false;
8426
Jani Nikulad330a952014-01-21 11:24:25 +02008427 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008428 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00008429
8430 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
8431 if (!crtc->fb)
8432 continue;
8433
8434 intel_decrease_pllclock(crtc);
8435 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008436
Damien Lespiau3d13ef22014-02-07 19:12:47 +00008437 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01008438 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03008439
8440out:
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03008441 hsw_enable_package_c8(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01008442}
8443
Chris Wilsonc65355b2013-06-06 16:53:41 -03008444void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
8445 struct intel_ring_buffer *ring)
Chris Wilsonf047e392012-07-21 12:31:41 +01008446{
8447 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07008448 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07008449
Jani Nikulad330a952014-01-21 11:24:25 +02008450 if (!i915.powersave)
Jesse Barnes652c3932009-08-17 13:31:43 -07008451 return;
8452
Jesse Barnes652c3932009-08-17 13:31:43 -07008453 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07008454 if (!crtc->fb)
8455 continue;
8456
Chris Wilsonc65355b2013-06-06 16:53:41 -03008457 if (to_intel_framebuffer(crtc->fb)->obj != obj)
8458 continue;
8459
8460 intel_increase_pllclock(crtc);
8461 if (ring && intel_fbc_enabled(dev))
8462 ring->fbc_dirty = true;
Jesse Barnes652c3932009-08-17 13:31:43 -07008463 }
Jesse Barnes652c3932009-08-17 13:31:43 -07008464}
8465
Jesse Barnes79e53942008-11-07 14:24:08 -08008466static void intel_crtc_destroy(struct drm_crtc *crtc)
8467{
8468 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008469 struct drm_device *dev = crtc->dev;
8470 struct intel_unpin_work *work;
8471 unsigned long flags;
8472
8473 spin_lock_irqsave(&dev->event_lock, flags);
8474 work = intel_crtc->unpin_work;
8475 intel_crtc->unpin_work = NULL;
8476 spin_unlock_irqrestore(&dev->event_lock, flags);
8477
8478 if (work) {
8479 cancel_work_sync(&work->work);
8480 kfree(work);
8481 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008482
Mika Kuoppala40ccc722013-04-23 17:27:08 +03008483 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
8484
Jesse Barnes79e53942008-11-07 14:24:08 -08008485 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02008486
Jesse Barnes79e53942008-11-07 14:24:08 -08008487 kfree(intel_crtc);
8488}
8489
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008490static void intel_unpin_work_fn(struct work_struct *__work)
8491{
8492 struct intel_unpin_work *work =
8493 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008494 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008495
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008496 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01008497 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00008498 drm_gem_object_unreference(&work->pending_flip_obj->base);
8499 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00008500
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008501 intel_update_fbc(dev);
8502 mutex_unlock(&dev->struct_mutex);
8503
8504 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
8505 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
8506
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008507 kfree(work);
8508}
8509
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008510static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01008511 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008512{
8513 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8515 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008516 unsigned long flags;
8517
8518 /* Ignore early vblank irqs */
8519 if (intel_crtc == NULL)
8520 return;
8521
8522 spin_lock_irqsave(&dev->event_lock, flags);
8523 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00008524
8525 /* Ensure we don't miss a work->pending update ... */
8526 smp_rmb();
8527
8528 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008529 spin_unlock_irqrestore(&dev->event_lock, flags);
8530 return;
8531 }
8532
Chris Wilsone7d841c2012-12-03 11:36:30 +00008533 /* and that the unpin work is consistent wrt ->pending. */
8534 smp_rmb();
8535
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008536 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008537
Rob Clark45a066e2012-10-08 14:50:40 -05008538 if (work->event)
8539 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008540
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01008541 drm_vblank_put(dev, intel_crtc->pipe);
8542
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008543 spin_unlock_irqrestore(&dev->event_lock, flags);
8544
Daniel Vetter2c10d572012-12-20 21:24:07 +01008545 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008546
8547 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07008548
8549 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008550}
8551
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008552void intel_finish_page_flip(struct drm_device *dev, int pipe)
8553{
8554 drm_i915_private_t *dev_priv = dev->dev_private;
8555 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
8556
Mario Kleiner49b14a52010-12-09 07:00:07 +01008557 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008558}
8559
8560void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
8561{
8562 drm_i915_private_t *dev_priv = dev->dev_private;
8563 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
8564
Mario Kleiner49b14a52010-12-09 07:00:07 +01008565 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07008566}
8567
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008568void intel_prepare_page_flip(struct drm_device *dev, int plane)
8569{
8570 drm_i915_private_t *dev_priv = dev->dev_private;
8571 struct intel_crtc *intel_crtc =
8572 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
8573 unsigned long flags;
8574
Chris Wilsone7d841c2012-12-03 11:36:30 +00008575 /* NB: An MMIO update of the plane base pointer will also
8576 * generate a page-flip completion irq, i.e. every modeset
8577 * is also accompanied by a spurious intel_prepare_page_flip().
8578 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008579 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008580 if (intel_crtc->unpin_work)
8581 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008582 spin_unlock_irqrestore(&dev->event_lock, flags);
8583}
8584
Chris Wilsone7d841c2012-12-03 11:36:30 +00008585inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
8586{
8587 /* Ensure that the work item is consistent when activating it ... */
8588 smp_wmb();
8589 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
8590 /* and that it is marked active as soon as the irq could fire. */
8591 smp_wmb();
8592}
8593
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008594static int intel_gen2_queue_flip(struct drm_device *dev,
8595 struct drm_crtc *crtc,
8596 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008597 struct drm_i915_gem_object *obj,
8598 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008599{
8600 struct drm_i915_private *dev_priv = dev->dev_private;
8601 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008602 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008603 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008604 int ret;
8605
Daniel Vetter6d90c952012-04-26 23:28:05 +02008606 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008607 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008608 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008609
Daniel Vetter6d90c952012-04-26 23:28:05 +02008610 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008611 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008612 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008613
8614 /* Can't queue multiple flips, so wait for the previous
8615 * one to finish before executing the next.
8616 */
8617 if (intel_crtc->plane)
8618 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8619 else
8620 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008621 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8622 intel_ring_emit(ring, MI_NOOP);
8623 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8624 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8625 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008626 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008627 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00008628
8629 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008630 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008631 return 0;
8632
8633err_unpin:
8634 intel_unpin_fb_obj(obj);
8635err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008636 return ret;
8637}
8638
8639static int intel_gen3_queue_flip(struct drm_device *dev,
8640 struct drm_crtc *crtc,
8641 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008642 struct drm_i915_gem_object *obj,
8643 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008644{
8645 struct drm_i915_private *dev_priv = dev->dev_private;
8646 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008647 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008648 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008649 int ret;
8650
Daniel Vetter6d90c952012-04-26 23:28:05 +02008651 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008652 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008653 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008654
Daniel Vetter6d90c952012-04-26 23:28:05 +02008655 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008656 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008657 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008658
8659 if (intel_crtc->plane)
8660 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
8661 else
8662 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008663 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
8664 intel_ring_emit(ring, MI_NOOP);
8665 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
8666 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8667 intel_ring_emit(ring, fb->pitches[0]);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008668 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008669 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008670
Chris Wilsone7d841c2012-12-03 11:36:30 +00008671 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008672 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008673 return 0;
8674
8675err_unpin:
8676 intel_unpin_fb_obj(obj);
8677err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008678 return ret;
8679}
8680
8681static int intel_gen4_queue_flip(struct drm_device *dev,
8682 struct drm_crtc *crtc,
8683 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008684 struct drm_i915_gem_object *obj,
8685 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008686{
8687 struct drm_i915_private *dev_priv = dev->dev_private;
8688 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8689 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008690 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008691 int ret;
8692
Daniel Vetter6d90c952012-04-26 23:28:05 +02008693 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008694 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008695 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008696
Daniel Vetter6d90c952012-04-26 23:28:05 +02008697 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008698 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008699 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008700
8701 /* i965+ uses the linear or tiled offsets from the
8702 * Display Registers (which do not change across a page-flip)
8703 * so we need only reprogram the base address.
8704 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02008705 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8706 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8707 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02008708 intel_ring_emit(ring,
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008709 (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
Daniel Vetterc2c75132012-07-05 12:17:30 +02008710 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008711
8712 /* XXX Enabling the panel-fitter across page-flip is so far
8713 * untested on non-native modes, so ignore it for now.
8714 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
8715 */
8716 pf = 0;
8717 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008718 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008719
8720 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008721 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008722 return 0;
8723
8724err_unpin:
8725 intel_unpin_fb_obj(obj);
8726err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008727 return ret;
8728}
8729
8730static int intel_gen6_queue_flip(struct drm_device *dev,
8731 struct drm_crtc *crtc,
8732 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008733 struct drm_i915_gem_object *obj,
8734 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008735{
8736 struct drm_i915_private *dev_priv = dev->dev_private;
8737 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02008738 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008739 uint32_t pf, pipesrc;
8740 int ret;
8741
Daniel Vetter6d90c952012-04-26 23:28:05 +02008742 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008743 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008744 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008745
Daniel Vetter6d90c952012-04-26 23:28:05 +02008746 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008747 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008748 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008749
Daniel Vetter6d90c952012-04-26 23:28:05 +02008750 intel_ring_emit(ring, MI_DISPLAY_FLIP |
8751 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
8752 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008753 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008754
Chris Wilson99d9acd2012-04-17 20:37:00 +01008755 /* Contrary to the suggestions in the documentation,
8756 * "Enable Panel Fitter" does not seem to be required when page
8757 * flipping with a non-native mode, and worse causes a normal
8758 * modeset to fail.
8759 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
8760 */
8761 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008762 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02008763 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00008764
8765 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008766 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008767 return 0;
8768
8769err_unpin:
8770 intel_unpin_fb_obj(obj);
8771err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008772 return ret;
8773}
8774
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008775static int intel_gen7_queue_flip(struct drm_device *dev,
8776 struct drm_crtc *crtc,
8777 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008778 struct drm_i915_gem_object *obj,
8779 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008780{
8781 struct drm_i915_private *dev_priv = dev->dev_private;
8782 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008783 struct intel_ring_buffer *ring;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008784 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01008785 int len, ret;
8786
8787 ring = obj->ring;
Chris Wilson1c5fd082013-09-04 10:54:30 +01008788 if (IS_VALLEYVIEW(dev) || ring == NULL || ring->id != RCS)
Chris Wilsonffe74d72013-08-26 20:58:12 +01008789 ring = &dev_priv->ring[BCS];
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008790
8791 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
8792 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008793 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008794
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008795 switch(intel_crtc->plane) {
8796 case PLANE_A:
8797 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
8798 break;
8799 case PLANE_B:
8800 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
8801 break;
8802 case PLANE_C:
8803 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
8804 break;
8805 default:
8806 WARN_ONCE(1, "unknown plane in flip command\n");
8807 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03008808 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008809 }
8810
Chris Wilsonffe74d72013-08-26 20:58:12 +01008811 len = 4;
8812 if (ring->id == RCS)
8813 len += 6;
8814
8815 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008816 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01008817 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008818
Chris Wilsonffe74d72013-08-26 20:58:12 +01008819 /* Unmask the flip-done completion message. Note that the bspec says that
8820 * we should do this for both the BCS and RCS, and that we must not unmask
8821 * more than one flip event at any time (or ensure that one flip message
8822 * can be sent by waiting for flip-done prior to queueing new flips).
8823 * Experimentation says that BCS works despite DERRMR masking all
8824 * flip-done completion events and that unmasking all planes at once
8825 * for the RCS also doesn't appear to drop events. Setting the DERRMR
8826 * to zero does lead to lockups within MI_DISPLAY_FLIP.
8827 */
8828 if (ring->id == RCS) {
8829 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
8830 intel_ring_emit(ring, DERRMR);
8831 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
8832 DERRMR_PIPEB_PRI_FLIP_DONE |
8833 DERRMR_PIPEC_PRI_FLIP_DONE));
Ville Syrjälä22613c92013-11-29 13:13:42 +02008834 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
8835 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01008836 intel_ring_emit(ring, DERRMR);
8837 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
8838 }
8839
Daniel Vettercb05d8d2012-05-23 14:02:00 +02008840 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008841 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ben Widawskyf343c5f2013-07-05 14:41:04 -07008842 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008843 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00008844
8845 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01008846 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01008847 return 0;
8848
8849err_unpin:
8850 intel_unpin_fb_obj(obj);
8851err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008852 return ret;
8853}
8854
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008855static int intel_default_queue_flip(struct drm_device *dev,
8856 struct drm_crtc *crtc,
8857 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008858 struct drm_i915_gem_object *obj,
8859 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008860{
8861 return -ENODEV;
8862}
8863
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008864static int intel_crtc_page_flip(struct drm_crtc *crtc,
8865 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07008866 struct drm_pending_vblank_event *event,
8867 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008868{
8869 struct drm_device *dev = crtc->dev;
8870 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008871 struct drm_framebuffer *old_fb = crtc->fb;
8872 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008873 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8874 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008875 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01008876 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008877
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03008878 /* Can't change pixel format via MI display flips. */
8879 if (fb->pixel_format != crtc->fb->pixel_format)
8880 return -EINVAL;
8881
8882 /*
8883 * TILEOFF/LINOFF registers can't be changed via MI display flips.
8884 * Note that pitch changes could also affect these register.
8885 */
8886 if (INTEL_INFO(dev)->gen > 3 &&
8887 (fb->offsets[0] != crtc->fb->offsets[0] ||
8888 fb->pitches[0] != crtc->fb->pitches[0]))
8889 return -EINVAL;
8890
Chris Wilsonf900db42014-02-20 09:26:13 +00008891 if (i915_terminally_wedged(&dev_priv->gpu_error))
8892 goto out_hang;
8893
Daniel Vetterb14c5672013-09-19 12:18:32 +02008894 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008895 if (work == NULL)
8896 return -ENOMEM;
8897
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008898 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008899 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008900 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008901 INIT_WORK(&work->work, intel_unpin_work_fn);
8902
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008903 ret = drm_vblank_get(dev, intel_crtc->pipe);
8904 if (ret)
8905 goto free_work;
8906
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008907 /* We borrow the event spin lock for protecting unpin_work */
8908 spin_lock_irqsave(&dev->event_lock, flags);
8909 if (intel_crtc->unpin_work) {
8910 spin_unlock_irqrestore(&dev->event_lock, flags);
8911 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008912 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01008913
8914 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008915 return -EBUSY;
8916 }
8917 intel_crtc->unpin_work = work;
8918 spin_unlock_irqrestore(&dev->event_lock, flags);
8919
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008920 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
8921 flush_workqueue(dev_priv->wq);
8922
Chris Wilson79158102012-05-23 11:13:58 +01008923 ret = i915_mutex_lock_interruptible(dev);
8924 if (ret)
8925 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008926
Jesse Barnes75dfca82010-02-10 15:09:44 -08008927 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00008928 drm_gem_object_reference(&work->old_fb_obj->base);
8929 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008930
8931 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01008932
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008933 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008934
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01008935 work->enable_stall_check = true;
8936
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008937 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02008938 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01008939
Keith Packarded8d1972013-07-22 18:49:58 -07008940 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008941 if (ret)
8942 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008943
Chris Wilson7782de32011-07-08 12:22:41 +01008944 intel_disable_fbc(dev);
Chris Wilsonc65355b2013-06-06 16:53:41 -03008945 intel_mark_fb_busy(obj, NULL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008946 mutex_unlock(&dev->struct_mutex);
8947
Jesse Barnese5510fa2010-07-01 16:48:37 -07008948 trace_i915_flip_request(intel_crtc->plane, obj);
8949
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008950 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01008951
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008952cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00008953 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02008954 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00008955 drm_gem_object_unreference(&work->old_fb_obj->base);
8956 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01008957 mutex_unlock(&dev->struct_mutex);
8958
Chris Wilson79158102012-05-23 11:13:58 +01008959cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01008960 spin_lock_irqsave(&dev->event_lock, flags);
8961 intel_crtc->unpin_work = NULL;
8962 spin_unlock_irqrestore(&dev->event_lock, flags);
8963
Jesse Barnes7317c75e62011-08-29 09:45:28 -07008964 drm_vblank_put(dev, intel_crtc->pipe);
8965free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01008966 kfree(work);
8967
Chris Wilsonf900db42014-02-20 09:26:13 +00008968 if (ret == -EIO) {
8969out_hang:
8970 intel_crtc_wait_for_pending_flips(crtc);
8971 ret = intel_pipe_set_base(crtc, crtc->x, crtc->y, fb);
8972 if (ret == 0 && event)
8973 drm_send_vblank_event(dev, intel_crtc->pipe, event);
8974 }
Chris Wilson96b099f2010-06-07 14:03:04 +01008975 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05008976}
8977
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008978static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008979 .mode_set_base_atomic = intel_pipe_set_base_atomic,
8980 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008981};
8982
Daniel Vetter9a935852012-07-05 22:34:27 +02008983/**
8984 * intel_modeset_update_staged_output_state
8985 *
8986 * Updates the staged output configuration state, e.g. after we've read out the
8987 * current hw state.
8988 */
8989static void intel_modeset_update_staged_output_state(struct drm_device *dev)
8990{
Ville Syrjälä76688512014-01-10 11:28:06 +02008991 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008992 struct intel_encoder *encoder;
8993 struct intel_connector *connector;
8994
8995 list_for_each_entry(connector, &dev->mode_config.connector_list,
8996 base.head) {
8997 connector->new_encoder =
8998 to_intel_encoder(connector->base.encoder);
8999 }
9000
9001 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9002 base.head) {
9003 encoder->new_crtc =
9004 to_intel_crtc(encoder->base.crtc);
9005 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009006
9007 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9008 base.head) {
9009 crtc->new_enabled = crtc->base.enabled;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009010
9011 if (crtc->new_enabled)
9012 crtc->new_config = &crtc->config;
9013 else
9014 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +02009015 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009016}
9017
9018/**
9019 * intel_modeset_commit_output_state
9020 *
9021 * This function copies the stage display pipe configuration to the real one.
9022 */
9023static void intel_modeset_commit_output_state(struct drm_device *dev)
9024{
Ville Syrjälä76688512014-01-10 11:28:06 +02009025 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02009026 struct intel_encoder *encoder;
9027 struct intel_connector *connector;
9028
9029 list_for_each_entry(connector, &dev->mode_config.connector_list,
9030 base.head) {
9031 connector->base.encoder = &connector->new_encoder->base;
9032 }
9033
9034 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9035 base.head) {
9036 encoder->base.crtc = &encoder->new_crtc->base;
9037 }
Ville Syrjälä76688512014-01-10 11:28:06 +02009038
9039 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9040 base.head) {
9041 crtc->base.enabled = crtc->new_enabled;
9042 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009043}
9044
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009045static void
9046connected_sink_compute_bpp(struct intel_connector * connector,
9047 struct intel_crtc_config *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009048{
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009049 int bpp = pipe_config->pipe_bpp;
9050
9051 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
9052 connector->base.base.id,
9053 drm_get_connector_name(&connector->base));
9054
9055 /* Don't use an invalid EDID bpc value */
9056 if (connector->base.display_info.bpc &&
9057 connector->base.display_info.bpc * 3 < bpp) {
9058 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
9059 bpp, connector->base.display_info.bpc*3);
9060 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
9061 }
9062
9063 /* Clamp bpp to 8 on screens without EDID 1.4 */
9064 if (connector->base.display_info.bpc == 0 && bpp > 24) {
9065 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
9066 bpp);
9067 pipe_config->pipe_bpp = 24;
9068 }
9069}
9070
9071static int
9072compute_baseline_pipe_bpp(struct intel_crtc *crtc,
9073 struct drm_framebuffer *fb,
9074 struct intel_crtc_config *pipe_config)
9075{
9076 struct drm_device *dev = crtc->base.dev;
9077 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009078 int bpp;
9079
Daniel Vetterd42264b2013-03-28 16:38:08 +01009080 switch (fb->pixel_format) {
9081 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009082 bpp = 8*3; /* since we go through a colormap */
9083 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009084 case DRM_FORMAT_XRGB1555:
9085 case DRM_FORMAT_ARGB1555:
9086 /* checked in intel_framebuffer_init already */
9087 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
9088 return -EINVAL;
9089 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009090 bpp = 6*3; /* min is 18bpp */
9091 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009092 case DRM_FORMAT_XBGR8888:
9093 case DRM_FORMAT_ABGR8888:
9094 /* checked in intel_framebuffer_init already */
9095 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
9096 return -EINVAL;
9097 case DRM_FORMAT_XRGB8888:
9098 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009099 bpp = 8*3;
9100 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01009101 case DRM_FORMAT_XRGB2101010:
9102 case DRM_FORMAT_ARGB2101010:
9103 case DRM_FORMAT_XBGR2101010:
9104 case DRM_FORMAT_ABGR2101010:
9105 /* checked in intel_framebuffer_init already */
9106 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01009107 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009108 bpp = 10*3;
9109 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01009110 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009111 default:
9112 DRM_DEBUG_KMS("unsupported depth\n");
9113 return -EINVAL;
9114 }
9115
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009116 pipe_config->pipe_bpp = bpp;
9117
9118 /* Clamp display bpp to EDID value */
9119 list_for_each_entry(connector, &dev->mode_config.connector_list,
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009120 base.head) {
Daniel Vetter1b829e02013-06-02 13:26:24 +02009121 if (!connector->new_encoder ||
9122 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009123 continue;
9124
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009125 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009126 }
9127
9128 return bpp;
9129}
9130
Daniel Vetter644db712013-09-19 14:53:58 +02009131static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
9132{
9133 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
9134 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +01009135 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +02009136 mode->crtc_hdisplay, mode->crtc_hsync_start,
9137 mode->crtc_hsync_end, mode->crtc_htotal,
9138 mode->crtc_vdisplay, mode->crtc_vsync_start,
9139 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
9140}
9141
Daniel Vetterc0b03412013-05-28 12:05:54 +02009142static void intel_dump_pipe_config(struct intel_crtc *crtc,
9143 struct intel_crtc_config *pipe_config,
9144 const char *context)
9145{
9146 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
9147 context, pipe_name(crtc->pipe));
9148
9149 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
9150 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
9151 pipe_config->pipe_bpp, pipe_config->dither);
9152 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9153 pipe_config->has_pch_encoder,
9154 pipe_config->fdi_lanes,
9155 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
9156 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
9157 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009158 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
9159 pipe_config->has_dp_encoder,
9160 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
9161 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
9162 pipe_config->dp_m_n.tu);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009163 DRM_DEBUG_KMS("requested mode:\n");
9164 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
9165 DRM_DEBUG_KMS("adjusted mode:\n");
9166 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
Daniel Vetter644db712013-09-19 14:53:58 +02009167 intel_dump_crtc_timings(&pipe_config->adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +03009168 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009169 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
9170 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009171 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
9172 pipe_config->gmch_pfit.control,
9173 pipe_config->gmch_pfit.pgm_ratios,
9174 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009175 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +02009176 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009177 pipe_config->pch_pfit.size,
9178 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009179 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03009180 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009181}
9182
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009183static bool check_encoder_cloning(struct drm_crtc *crtc)
9184{
9185 int num_encoders = 0;
9186 bool uncloneable_encoders = false;
9187 struct intel_encoder *encoder;
9188
9189 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
9190 base.head) {
9191 if (&encoder->new_crtc->base != crtc)
9192 continue;
9193
9194 num_encoders++;
9195 if (!encoder->cloneable)
9196 uncloneable_encoders = true;
9197 }
9198
9199 return !(num_encoders > 1 && uncloneable_encoders);
9200}
9201
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009202static struct intel_crtc_config *
9203intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009204 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009205 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02009206{
9207 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02009208 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009209 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01009210 int plane_bpp, ret = -EINVAL;
9211 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02009212
Daniel Vetteraccfc0c2013-05-30 15:04:25 +02009213 if (!check_encoder_cloning(crtc)) {
9214 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
9215 return ERR_PTR(-EINVAL);
9216 }
9217
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009218 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
9219 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02009220 return ERR_PTR(-ENOMEM);
9221
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009222 drm_mode_copy(&pipe_config->adjusted_mode, mode);
9223 drm_mode_copy(&pipe_config->requested_mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009224
Daniel Vettere143a212013-07-04 12:01:15 +02009225 pipe_config->cpu_transcoder =
9226 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009227 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009228
Imre Deak2960bc92013-07-30 13:36:32 +03009229 /*
9230 * Sanitize sync polarity flags based on requested ones. If neither
9231 * positive or negative polarity is requested, treat this as meaning
9232 * negative polarity.
9233 */
9234 if (!(pipe_config->adjusted_mode.flags &
9235 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
9236 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
9237
9238 if (!(pipe_config->adjusted_mode.flags &
9239 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
9240 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
9241
Daniel Vetter050f7ae2013-06-02 13:26:23 +02009242 /* Compute a starting value for pipe_config->pipe_bpp taking the source
9243 * plane pixel format and any sink constraints into account. Returns the
9244 * source plane bpp so that dithering can be selected on mismatches
9245 * after encoders and crtc also have had their say. */
9246 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
9247 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009248 if (plane_bpp < 0)
9249 goto fail;
9250
Ville Syrjäläe41a56b2013-10-01 22:52:14 +03009251 /*
9252 * Determine the real pipe dimensions. Note that stereo modes can
9253 * increase the actual pipe size due to the frame doubling and
9254 * insertion of additional space for blanks between the frame. This
9255 * is stored in the crtc timings. We use the requested mode to do this
9256 * computation to clearly distinguish it from the adjusted mode, which
9257 * can be changed by the connectors in the below retry loop.
9258 */
9259 drm_mode_set_crtcinfo(&pipe_config->requested_mode, CRTC_STEREO_DOUBLE);
9260 pipe_config->pipe_src_w = pipe_config->requested_mode.crtc_hdisplay;
9261 pipe_config->pipe_src_h = pipe_config->requested_mode.crtc_vdisplay;
9262
Daniel Vettere29c22c2013-02-21 00:00:16 +01009263encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +02009264 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +02009265 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +02009266 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009267
Daniel Vetter135c81b2013-07-21 21:37:09 +02009268 /* Fill in default crtc timings, allow encoders to overwrite them. */
Damien Lespiau6ce70f52013-09-25 16:45:38 +01009269 drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +02009270
Daniel Vetter7758a112012-07-08 19:40:39 +02009271 /* Pass our mode to the connectors and the CRTC to give them a chance to
9272 * adjust it according to limitations or connector properties, and also
9273 * a chance to reject the mode entirely.
9274 */
9275 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9276 base.head) {
9277
9278 if (&encoder->new_crtc->base != crtc)
9279 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01009280
Daniel Vetterefea6e82013-07-21 21:36:59 +02009281 if (!(encoder->compute_config(encoder, pipe_config))) {
9282 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +02009283 goto fail;
9284 }
9285 }
9286
Daniel Vetterff9a6752013-06-01 17:16:21 +02009287 /* Set default port clock if not overwritten by the encoder. Needs to be
9288 * done afterwards in case the encoder adjusts the mode. */
9289 if (!pipe_config->port_clock)
Damien Lespiau241bfc32013-09-25 16:45:37 +01009290 pipe_config->port_clock = pipe_config->adjusted_mode.crtc_clock
9291 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +02009292
Daniel Vettera43f6e02013-06-07 23:10:32 +02009293 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009294 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02009295 DRM_DEBUG_KMS("CRTC fixup failed\n");
9296 goto fail;
9297 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01009298
9299 if (ret == RETRY) {
9300 if (WARN(!retry, "loop in pipe configuration computation\n")) {
9301 ret = -EINVAL;
9302 goto fail;
9303 }
9304
9305 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
9306 retry = false;
9307 goto encoder_retry;
9308 }
9309
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009310 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
9311 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
9312 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
9313
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009314 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02009315fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009316 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01009317 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02009318}
9319
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009320/* Computes which crtcs are affected and sets the relevant bits in the mask. For
9321 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
9322static void
9323intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
9324 unsigned *prepare_pipes, unsigned *disable_pipes)
9325{
9326 struct intel_crtc *intel_crtc;
9327 struct drm_device *dev = crtc->dev;
9328 struct intel_encoder *encoder;
9329 struct intel_connector *connector;
9330 struct drm_crtc *tmp_crtc;
9331
9332 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
9333
9334 /* Check which crtcs have changed outputs connected to them, these need
9335 * to be part of the prepare_pipes mask. We don't (yet) support global
9336 * modeset across multiple crtcs, so modeset_pipes will only have one
9337 * bit set at most. */
9338 list_for_each_entry(connector, &dev->mode_config.connector_list,
9339 base.head) {
9340 if (connector->base.encoder == &connector->new_encoder->base)
9341 continue;
9342
9343 if (connector->base.encoder) {
9344 tmp_crtc = connector->base.encoder->crtc;
9345
9346 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9347 }
9348
9349 if (connector->new_encoder)
9350 *prepare_pipes |=
9351 1 << connector->new_encoder->new_crtc->pipe;
9352 }
9353
9354 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9355 base.head) {
9356 if (encoder->base.crtc == &encoder->new_crtc->base)
9357 continue;
9358
9359 if (encoder->base.crtc) {
9360 tmp_crtc = encoder->base.crtc;
9361
9362 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
9363 }
9364
9365 if (encoder->new_crtc)
9366 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
9367 }
9368
Ville Syrjälä76688512014-01-10 11:28:06 +02009369 /* Check for pipes that will be enabled/disabled ... */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009370 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9371 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009372 if (intel_crtc->base.enabled == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009373 continue;
9374
Ville Syrjälä76688512014-01-10 11:28:06 +02009375 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009376 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +02009377 else
9378 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009379 }
9380
9381
9382 /* set_mode is also used to update properties on life display pipes. */
9383 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +02009384 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009385 *prepare_pipes |= 1 << intel_crtc->pipe;
9386
Daniel Vetterb6c51642013-04-12 18:48:43 +02009387 /*
9388 * For simplicity do a full modeset on any pipe where the output routing
9389 * changed. We could be more clever, but that would require us to be
9390 * more careful with calling the relevant encoder->mode_set functions.
9391 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009392 if (*prepare_pipes)
9393 *modeset_pipes = *prepare_pipes;
9394
9395 /* ... and mask these out. */
9396 *modeset_pipes &= ~(*disable_pipes);
9397 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02009398
9399 /*
9400 * HACK: We don't (yet) fully support global modesets. intel_set_config
9401 * obies this rule, but the modeset restore mode of
9402 * intel_modeset_setup_hw_state does not.
9403 */
9404 *modeset_pipes &= 1 << intel_crtc->pipe;
9405 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02009406
9407 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
9408 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009409}
9410
Daniel Vetterea9d7582012-07-10 10:42:52 +02009411static bool intel_crtc_in_use(struct drm_crtc *crtc)
9412{
9413 struct drm_encoder *encoder;
9414 struct drm_device *dev = crtc->dev;
9415
9416 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
9417 if (encoder->crtc == crtc)
9418 return true;
9419
9420 return false;
9421}
9422
9423static void
9424intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
9425{
9426 struct intel_encoder *intel_encoder;
9427 struct intel_crtc *intel_crtc;
9428 struct drm_connector *connector;
9429
9430 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
9431 base.head) {
9432 if (!intel_encoder->base.crtc)
9433 continue;
9434
9435 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
9436
9437 if (prepare_pipes & (1 << intel_crtc->pipe))
9438 intel_encoder->connectors_active = false;
9439 }
9440
9441 intel_modeset_commit_output_state(dev);
9442
Ville Syrjälä76688512014-01-10 11:28:06 +02009443 /* Double check state. */
Daniel Vetterea9d7582012-07-10 10:42:52 +02009444 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
9445 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +02009446 WARN_ON(intel_crtc->base.enabled != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +02009447 WARN_ON(intel_crtc->new_config &&
9448 intel_crtc->new_config != &intel_crtc->config);
9449 WARN_ON(intel_crtc->base.enabled != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009450 }
9451
9452 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
9453 if (!connector->encoder || !connector->encoder->crtc)
9454 continue;
9455
9456 intel_crtc = to_intel_crtc(connector->encoder->crtc);
9457
9458 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02009459 struct drm_property *dpms_property =
9460 dev->mode_config.dpms_property;
9461
Daniel Vetterea9d7582012-07-10 10:42:52 +02009462 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05009463 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02009464 dpms_property,
9465 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02009466
9467 intel_encoder = to_intel_encoder(connector->encoder);
9468 intel_encoder->connectors_active = true;
9469 }
9470 }
9471
9472}
9473
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009474static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009475{
Ville Syrjälä3bd26262013-09-06 23:29:02 +03009476 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009477
9478 if (clock1 == clock2)
9479 return true;
9480
9481 if (!clock1 || !clock2)
9482 return false;
9483
9484 diff = abs(clock1 - clock2);
9485
9486 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
9487 return true;
9488
9489 return false;
9490}
9491
Daniel Vetter25c5b262012-07-08 22:08:04 +02009492#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
9493 list_for_each_entry((intel_crtc), \
9494 &(dev)->mode_config.crtc_list, \
9495 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02009496 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02009497
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009498static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009499intel_pipe_config_compare(struct drm_device *dev,
9500 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009501 struct intel_crtc_config *pipe_config)
9502{
Daniel Vetter66e985c2013-06-05 13:34:20 +02009503#define PIPE_CONF_CHECK_X(name) \
9504 if (current_config->name != pipe_config->name) { \
9505 DRM_ERROR("mismatch in " #name " " \
9506 "(expected 0x%08x, found 0x%08x)\n", \
9507 current_config->name, \
9508 pipe_config->name); \
9509 return false; \
9510 }
9511
Daniel Vetter08a24032013-04-19 11:25:34 +02009512#define PIPE_CONF_CHECK_I(name) \
9513 if (current_config->name != pipe_config->name) { \
9514 DRM_ERROR("mismatch in " #name " " \
9515 "(expected %i, found %i)\n", \
9516 current_config->name, \
9517 pipe_config->name); \
9518 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01009519 }
9520
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009521#define PIPE_CONF_CHECK_FLAGS(name, mask) \
9522 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -07009523 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009524 "(expected %i, found %i)\n", \
9525 current_config->name & (mask), \
9526 pipe_config->name & (mask)); \
9527 return false; \
9528 }
9529
Ville Syrjälä5e550652013-09-06 23:29:07 +03009530#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
9531 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
9532 DRM_ERROR("mismatch in " #name " " \
9533 "(expected %i, found %i)\n", \
9534 current_config->name, \
9535 pipe_config->name); \
9536 return false; \
9537 }
9538
Daniel Vetterbb760062013-06-06 14:55:52 +02009539#define PIPE_CONF_QUIRK(quirk) \
9540 ((current_config->quirks | pipe_config->quirks) & (quirk))
9541
Daniel Vettereccb1402013-05-22 00:50:22 +02009542 PIPE_CONF_CHECK_I(cpu_transcoder);
9543
Daniel Vetter08a24032013-04-19 11:25:34 +02009544 PIPE_CONF_CHECK_I(has_pch_encoder);
9545 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02009546 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
9547 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
9548 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
9549 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
9550 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02009551
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03009552 PIPE_CONF_CHECK_I(has_dp_encoder);
9553 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
9554 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
9555 PIPE_CONF_CHECK_I(dp_m_n.link_m);
9556 PIPE_CONF_CHECK_I(dp_m_n.link_n);
9557 PIPE_CONF_CHECK_I(dp_m_n.tu);
9558
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009559 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
9560 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
9561 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
9562 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
9563 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
9564 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
9565
9566 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
9567 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
9568 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
9569 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
9570 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
9571 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
9572
Daniel Vetterc93f54c2013-06-27 19:47:19 +02009573 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6c49f242013-06-06 12:45:25 +02009574
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009575 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9576 DRM_MODE_FLAG_INTERLACE);
9577
Daniel Vetterbb760062013-06-06 14:55:52 +02009578 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
9579 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9580 DRM_MODE_FLAG_PHSYNC);
9581 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9582 DRM_MODE_FLAG_NHSYNC);
9583 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9584 DRM_MODE_FLAG_PVSYNC);
9585 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
9586 DRM_MODE_FLAG_NVSYNC);
9587 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009588
Ville Syrjälä37327ab2013-09-04 18:25:28 +03009589 PIPE_CONF_CHECK_I(pipe_src_w);
9590 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009591
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009592 PIPE_CONF_CHECK_I(gmch_pfit.control);
9593 /* pfit ratios are autocomputed by the hw on gen4+ */
9594 if (INTEL_INFO(dev)->gen < 4)
9595 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
9596 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01009597 PIPE_CONF_CHECK_I(pch_pfit.enabled);
9598 if (current_config->pch_pfit.enabled) {
9599 PIPE_CONF_CHECK_I(pch_pfit.pos);
9600 PIPE_CONF_CHECK_I(pch_pfit.size);
9601 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02009602
Jesse Barnese59150d2014-01-07 13:30:45 -08009603 /* BDW+ don't expose a synchronous way to read the state */
9604 if (IS_HASWELL(dev))
9605 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03009606
Ville Syrjälä282740f2013-09-04 18:30:03 +03009607 PIPE_CONF_CHECK_I(double_wide);
9608
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009609 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009610 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02009611 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009612 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
9613 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterc0d43d62013-06-07 23:11:08 +02009614
Ville Syrjälä42571ae2013-09-06 23:29:00 +03009615 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
9616 PIPE_CONF_CHECK_I(pipe_bpp);
9617
Jesse Barnesa9a7e982014-01-20 14:18:04 -08009618 PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.crtc_clock);
9619 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +03009620
Daniel Vetter66e985c2013-06-05 13:34:20 +02009621#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +02009622#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02009623#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +03009624#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +02009625#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +02009626
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009627 return true;
9628}
9629
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009630static void
9631check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009632{
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009633 struct intel_connector *connector;
9634
9635 list_for_each_entry(connector, &dev->mode_config.connector_list,
9636 base.head) {
9637 /* This also checks the encoder/connector hw state with the
9638 * ->get_hw_state callbacks. */
9639 intel_connector_check_state(connector);
9640
9641 WARN(&connector->new_encoder->base != connector->base.encoder,
9642 "connector's staged encoder doesn't match current encoder\n");
9643 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009644}
9645
9646static void
9647check_encoder_state(struct drm_device *dev)
9648{
9649 struct intel_encoder *encoder;
9650 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009651
9652 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9653 base.head) {
9654 bool enabled = false;
9655 bool active = false;
9656 enum pipe pipe, tracked_pipe;
9657
9658 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
9659 encoder->base.base.id,
9660 drm_get_encoder_name(&encoder->base));
9661
9662 WARN(&encoder->new_crtc->base != encoder->base.crtc,
9663 "encoder's stage crtc doesn't match current crtc\n");
9664 WARN(encoder->connectors_active && !encoder->base.crtc,
9665 "encoder's active_connectors set, but no crtc\n");
9666
9667 list_for_each_entry(connector, &dev->mode_config.connector_list,
9668 base.head) {
9669 if (connector->base.encoder != &encoder->base)
9670 continue;
9671 enabled = true;
9672 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
9673 active = true;
9674 }
9675 WARN(!!encoder->base.crtc != enabled,
9676 "encoder's enabled state mismatch "
9677 "(expected %i, found %i)\n",
9678 !!encoder->base.crtc, enabled);
9679 WARN(active && !encoder->base.crtc,
9680 "active encoder with no crtc\n");
9681
9682 WARN(encoder->connectors_active != active,
9683 "encoder's computed active state doesn't match tracked active state "
9684 "(expected %i, found %i)\n", active, encoder->connectors_active);
9685
9686 active = encoder->get_hw_state(encoder, &pipe);
9687 WARN(active != encoder->connectors_active,
9688 "encoder's hw state doesn't match sw tracking "
9689 "(expected %i, found %i)\n",
9690 encoder->connectors_active, active);
9691
9692 if (!encoder->base.crtc)
9693 continue;
9694
9695 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
9696 WARN(active && pipe != tracked_pipe,
9697 "active encoder's pipe doesn't match"
9698 "(expected %i, found %i)\n",
9699 tracked_pipe, pipe);
9700
9701 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009702}
9703
9704static void
9705check_crtc_state(struct drm_device *dev)
9706{
9707 drm_i915_private_t *dev_priv = dev->dev_private;
9708 struct intel_crtc *crtc;
9709 struct intel_encoder *encoder;
9710 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009711
9712 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9713 base.head) {
9714 bool enabled = false;
9715 bool active = false;
9716
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009717 memset(&pipe_config, 0, sizeof(pipe_config));
9718
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009719 DRM_DEBUG_KMS("[CRTC:%d]\n",
9720 crtc->base.base.id);
9721
9722 WARN(crtc->active && !crtc->base.enabled,
9723 "active crtc, but not enabled in sw tracking\n");
9724
9725 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9726 base.head) {
9727 if (encoder->base.crtc != &crtc->base)
9728 continue;
9729 enabled = true;
9730 if (encoder->connectors_active)
9731 active = true;
9732 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02009733
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009734 WARN(active != crtc->active,
9735 "crtc's computed active state doesn't match tracked active state "
9736 "(expected %i, found %i)\n", active, crtc->active);
9737 WARN(enabled != crtc->base.enabled,
9738 "crtc's computed enabled state doesn't match tracked enabled state "
9739 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
9740
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009741 active = dev_priv->display.get_pipe_config(crtc,
9742 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +02009743
9744 /* hw state is inconsistent with the pipe A quirk */
9745 if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
9746 active = crtc->active;
9747
Daniel Vetter6c49f242013-06-06 12:45:25 +02009748 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9749 base.head) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +03009750 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +02009751 if (encoder->base.crtc != &crtc->base)
9752 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +01009753 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +02009754 encoder->get_config(encoder, &pipe_config);
9755 }
9756
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009757 WARN(crtc->active != active,
9758 "crtc active state doesn't match with hw state "
9759 "(expected %i, found %i)\n", crtc->active, active);
9760
Daniel Vetterc0b03412013-05-28 12:05:54 +02009761 if (active &&
9762 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
9763 WARN(1, "pipe state doesn't match!\n");
9764 intel_dump_pipe_config(crtc, &pipe_config,
9765 "[hw state]");
9766 intel_dump_pipe_config(crtc, &crtc->config,
9767 "[sw state]");
9768 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009769 }
9770}
9771
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009772static void
9773check_shared_dpll_state(struct drm_device *dev)
9774{
9775 drm_i915_private_t *dev_priv = dev->dev_private;
9776 struct intel_crtc *crtc;
9777 struct intel_dpll_hw_state dpll_hw_state;
9778 int i;
Daniel Vetter53589012013-06-05 13:34:16 +02009779
9780 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
9781 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
9782 int enabled_crtcs = 0, active_crtcs = 0;
9783 bool active;
9784
9785 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
9786
9787 DRM_DEBUG_KMS("%s\n", pll->name);
9788
9789 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
9790
9791 WARN(pll->active > pll->refcount,
9792 "more active pll users than references: %i vs %i\n",
9793 pll->active, pll->refcount);
9794 WARN(pll->active && !pll->on,
9795 "pll in active use but not on in sw tracking\n");
Daniel Vetter35c95372013-07-17 06:55:04 +02009796 WARN(pll->on && !pll->active,
9797 "pll in on but not on in use in sw tracking\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009798 WARN(pll->on != active,
9799 "pll on state mismatch (expected %i, found %i)\n",
9800 pll->on, active);
9801
9802 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9803 base.head) {
9804 if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
9805 enabled_crtcs++;
9806 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
9807 active_crtcs++;
9808 }
9809 WARN(pll->active != active_crtcs,
9810 "pll active crtcs mismatch (expected %i, found %i)\n",
9811 pll->active, active_crtcs);
9812 WARN(pll->refcount != enabled_crtcs,
9813 "pll enabled crtcs mismatch (expected %i, found %i)\n",
9814 pll->refcount, enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +02009815
9816 WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
9817 sizeof(dpll_hw_state)),
9818 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +02009819 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009820}
9821
Daniel Vetter91d1b4b2013-06-05 13:34:18 +02009822void
9823intel_modeset_check_state(struct drm_device *dev)
9824{
9825 check_connector_state(dev);
9826 check_encoder_state(dev);
9827 check_crtc_state(dev);
9828 check_shared_dpll_state(dev);
9829}
9830
Ville Syrjälä18442d02013-09-13 16:00:08 +03009831void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
9832 int dotclock)
9833{
9834 /*
9835 * FDI already provided one idea for the dotclock.
9836 * Yell if the encoder disagrees.
9837 */
Damien Lespiau241bfc32013-09-25 16:45:37 +01009838 WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +03009839 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +01009840 pipe_config->adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +03009841}
9842
Daniel Vetterf30da182013-04-11 20:22:50 +02009843static int __intel_set_mode(struct drm_crtc *crtc,
9844 struct drm_display_mode *mode,
9845 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02009846{
9847 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02009848 drm_i915_private_t *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009849 struct drm_display_mode *saved_mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009850 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009851 struct intel_crtc *intel_crtc;
9852 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009853 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02009854
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009855 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009856 if (!saved_mode)
9857 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +02009858
Daniel Vettere2e1ed42012-07-08 21:14:38 +02009859 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02009860 &prepare_pipes, &disable_pipes);
9861
Tim Gardner3ac18232012-12-07 07:54:26 -07009862 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009863
Daniel Vetter25c5b262012-07-08 22:08:04 +02009864 /* Hack: Because we don't (yet) support global modeset on multiple
9865 * crtcs, we don't keep track of the new mode for more than one crtc.
9866 * Hence simply check whether any bit is set in modeset_pipes in all the
9867 * pieces of code that are not yet converted to deal with mutliple crtcs
9868 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009869 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01009870 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009871 if (IS_ERR(pipe_config)) {
9872 ret = PTR_ERR(pipe_config);
9873 pipe_config = NULL;
9874
Tim Gardner3ac18232012-12-07 07:54:26 -07009875 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02009876 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02009877 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
9878 "[modeset]");
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009879 to_intel_crtc(crtc)->new_config = pipe_config;
Daniel Vettera6778b32012-07-02 09:56:42 +02009880 }
9881
Jesse Barnes30a970c2013-11-04 13:48:12 -08009882 /*
9883 * See if the config requires any additional preparation, e.g.
9884 * to adjust global state with pipes off. We need to do this
9885 * here so we can get the modeset_pipe updated config for the new
9886 * mode set on this crtc. For other crtcs we need to use the
9887 * adjusted_mode bits in the crtc directly.
9888 */
Ville Syrjäläc164f832013-11-05 22:34:12 +02009889 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02009890 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -08009891
Ville Syrjäläc164f832013-11-05 22:34:12 +02009892 /* may have added more to prepare_pipes than we should */
9893 prepare_pipes &= ~disable_pipes;
9894 }
9895
Daniel Vetter460da9162013-03-27 00:44:51 +01009896 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
9897 intel_crtc_disable(&intel_crtc->base);
9898
Daniel Vetterea9d7582012-07-10 10:42:52 +02009899 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
9900 if (intel_crtc->base.enabled)
9901 dev_priv->display.crtc_disable(&intel_crtc->base);
9902 }
Daniel Vettera6778b32012-07-02 09:56:42 +02009903
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02009904 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
9905 * to set it here already despite that we pass it down the callchain.
9906 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009907 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02009908 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009909 /* mode_set/enable/disable functions rely on a correct pipe
9910 * config. */
9911 to_intel_crtc(crtc)->config = *pipe_config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +02009912 to_intel_crtc(crtc)->new_config = &to_intel_crtc(crtc)->config;
Ville Syrjäläc326c0a2013-10-28 12:53:41 +02009913
9914 /*
9915 * Calculate and store various constants which
9916 * are later needed by vblank and swap-completion
9917 * timestamping. They are derived from true hwmode.
9918 */
9919 drm_calc_timestamping_constants(crtc,
9920 &pipe_config->adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009921 }
Daniel Vetter7758a112012-07-08 19:40:39 +02009922
Daniel Vetterea9d7582012-07-10 10:42:52 +02009923 /* Only after disabling all output pipelines that will be changed can we
9924 * update the the output configuration. */
9925 intel_modeset_update_state(dev, prepare_pipes);
9926
Daniel Vetter47fab732012-10-26 10:58:18 +02009927 if (dev_priv->display.modeset_global_resources)
9928 dev_priv->display.modeset_global_resources(dev);
9929
Daniel Vettera6778b32012-07-02 09:56:42 +02009930 /* Set up the DPLL and any encoders state that needs to adjust or depend
9931 * on the DPLL.
9932 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009933 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009934 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009935 x, y, fb);
9936 if (ret)
9937 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02009938 }
9939
9940 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02009941 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
9942 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02009943
Daniel Vettera6778b32012-07-02 09:56:42 +02009944 /* FIXME: add subpixel order */
9945done:
Ville Syrjälä4b4b9232013-10-26 17:59:30 +03009946 if (ret && crtc->enabled)
Tim Gardner3ac18232012-12-07 07:54:26 -07009947 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02009948
Tim Gardner3ac18232012-12-07 07:54:26 -07009949out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01009950 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07009951 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02009952 return ret;
9953}
9954
Damien Lespiaue7457a92013-08-08 22:28:59 +01009955static int intel_set_mode(struct drm_crtc *crtc,
9956 struct drm_display_mode *mode,
9957 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +02009958{
9959 int ret;
9960
9961 ret = __intel_set_mode(crtc, mode, x, y, fb);
9962
9963 if (ret == 0)
9964 intel_modeset_check_state(crtc->dev);
9965
9966 return ret;
9967}
9968
Chris Wilsonc0c36b942012-12-19 16:08:43 +00009969void intel_crtc_restore_mode(struct drm_crtc *crtc)
9970{
9971 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
9972}
9973
Daniel Vetter25c5b262012-07-08 22:08:04 +02009974#undef for_each_intel_crtc_masked
9975
Daniel Vetterd9e55602012-07-04 22:16:09 +02009976static void intel_set_config_free(struct intel_set_config *config)
9977{
9978 if (!config)
9979 return;
9980
Daniel Vetter1aa4b622012-07-05 16:20:48 +02009981 kfree(config->save_connector_encoders);
9982 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +02009983 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +02009984 kfree(config);
9985}
9986
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009987static int intel_set_config_save_state(struct drm_device *dev,
9988 struct intel_set_config *config)
9989{
Ville Syrjälä76688512014-01-10 11:28:06 +02009990 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02009991 struct drm_encoder *encoder;
9992 struct drm_connector *connector;
9993 int count;
9994
Ville Syrjälä76688512014-01-10 11:28:06 +02009995 config->save_crtc_enabled =
9996 kcalloc(dev->mode_config.num_crtc,
9997 sizeof(bool), GFP_KERNEL);
9998 if (!config->save_crtc_enabled)
9999 return -ENOMEM;
10000
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010001 config->save_encoder_crtcs =
10002 kcalloc(dev->mode_config.num_encoder,
10003 sizeof(struct drm_crtc *), GFP_KERNEL);
10004 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010005 return -ENOMEM;
10006
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010007 config->save_connector_encoders =
10008 kcalloc(dev->mode_config.num_connector,
10009 sizeof(struct drm_encoder *), GFP_KERNEL);
10010 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010011 return -ENOMEM;
10012
10013 /* Copy data. Note that driver private data is not affected.
10014 * Should anything bad happen only the expected state is
10015 * restored, not the drivers personal bookkeeping.
10016 */
10017 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010018 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
10019 config->save_crtc_enabled[count++] = crtc->enabled;
10020 }
10021
10022 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010023 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010024 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010025 }
10026
10027 count = 0;
10028 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020010029 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010030 }
10031
10032 return 0;
10033}
10034
10035static void intel_set_config_restore_state(struct drm_device *dev,
10036 struct intel_set_config *config)
10037{
Ville Syrjälä76688512014-01-10 11:28:06 +020010038 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010039 struct intel_encoder *encoder;
10040 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010041 int count;
10042
10043 count = 0;
Ville Syrjälä76688512014-01-10 11:28:06 +020010044 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10045 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010046
10047 if (crtc->new_enabled)
10048 crtc->new_config = &crtc->config;
10049 else
10050 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010051 }
10052
10053 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010054 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10055 encoder->new_crtc =
10056 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010057 }
10058
10059 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010060 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10061 connector->new_encoder =
10062 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020010063 }
10064}
10065
Imre Deake3de42b2013-05-03 19:44:07 +020010066static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010010067is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020010068{
10069 int i;
10070
Chris Wilson2e57f472013-07-17 12:14:40 +010010071 if (set->num_connectors == 0)
10072 return false;
10073
10074 if (WARN_ON(set->connectors == NULL))
10075 return false;
10076
10077 for (i = 0; i < set->num_connectors; i++)
10078 if (set->connectors[i]->encoder &&
10079 set->connectors[i]->encoder->crtc == set->crtc &&
10080 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020010081 return true;
10082
10083 return false;
10084}
10085
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010086static void
10087intel_set_config_compute_mode_changes(struct drm_mode_set *set,
10088 struct intel_set_config *config)
10089{
10090
10091 /* We should be able to check here if the fb has the same properties
10092 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010010093 if (is_crtc_connector_off(set)) {
10094 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010095 } else if (set->crtc->fb != set->fb) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010096 /* If we have no fb then treat it as a full mode set */
10097 if (set->crtc->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010098 struct intel_crtc *intel_crtc =
10099 to_intel_crtc(set->crtc);
10100
Jani Nikulad330a952014-01-21 11:24:25 +020010101 if (intel_crtc->active && i915.fastboot) {
Jesse Barnes319d9822013-06-26 01:38:19 +030010102 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
10103 config->fb_changed = true;
10104 } else {
10105 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
10106 config->mode_changed = true;
10107 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010108 } else if (set->fb == NULL) {
10109 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010010110 } else if (set->fb->pixel_format !=
10111 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010112 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010113 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010114 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020010115 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010116 }
10117
Daniel Vetter835c5872012-07-10 18:11:08 +020010118 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010119 config->fb_changed = true;
10120
10121 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
10122 DRM_DEBUG_KMS("modes are different, full mode set\n");
10123 drm_mode_debug_printmodeline(&set->crtc->mode);
10124 drm_mode_debug_printmodeline(set->mode);
10125 config->mode_changed = true;
10126 }
Chris Wilsona1d95702013-08-13 18:48:47 +010010127
10128 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
10129 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010130}
10131
Daniel Vetter2e431052012-07-04 22:42:15 +020010132static int
Daniel Vetter9a935852012-07-05 22:34:27 +020010133intel_modeset_stage_output_state(struct drm_device *dev,
10134 struct drm_mode_set *set,
10135 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020010136{
Daniel Vetter9a935852012-07-05 22:34:27 +020010137 struct intel_connector *connector;
10138 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020010139 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030010140 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020010141
Damien Lespiau9abdda72013-02-13 13:29:23 +000010142 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020010143 * of connectors. For paranoia, double-check this. */
10144 WARN_ON(!set->fb && (set->num_connectors != 0));
10145 WARN_ON(set->fb && (set->num_connectors == 0));
10146
Daniel Vetter9a935852012-07-05 22:34:27 +020010147 list_for_each_entry(connector, &dev->mode_config.connector_list,
10148 base.head) {
10149 /* Otherwise traverse passed in connector list and get encoders
10150 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010151 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010152 if (set->connectors[ro] == &connector->base) {
10153 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +020010154 break;
10155 }
10156 }
10157
Daniel Vetter9a935852012-07-05 22:34:27 +020010158 /* If we disable the crtc, disable all its connectors. Also, if
10159 * the connector is on the changing crtc but not on the new
10160 * connector list, disable it. */
10161 if ((!set->fb || ro == set->num_connectors) &&
10162 connector->base.encoder &&
10163 connector->base.encoder->crtc == set->crtc) {
10164 connector->new_encoder = NULL;
10165
10166 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
10167 connector->base.base.id,
10168 drm_get_connector_name(&connector->base));
10169 }
10170
10171
10172 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010173 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010174 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010175 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010176 }
10177 /* connector->new_encoder is now updated for all connectors. */
10178
10179 /* Update crtc of enabled connectors. */
Daniel Vetter9a935852012-07-05 22:34:27 +020010180 list_for_each_entry(connector, &dev->mode_config.connector_list,
10181 base.head) {
Ville Syrjälä76688512014-01-10 11:28:06 +020010182 struct drm_crtc *new_crtc;
10183
Daniel Vetter9a935852012-07-05 22:34:27 +020010184 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020010185 continue;
10186
Daniel Vetter9a935852012-07-05 22:34:27 +020010187 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020010188
10189 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010190 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020010191 new_crtc = set->crtc;
10192 }
10193
10194 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010010195 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
10196 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010197 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020010198 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010199 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
10200
10201 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
10202 connector->base.base.id,
10203 drm_get_connector_name(&connector->base),
10204 new_crtc->base.id);
10205 }
10206
10207 /* Check for any encoders that needs to be disabled. */
10208 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
10209 base.head) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010210 int num_connectors = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +020010211 list_for_each_entry(connector,
10212 &dev->mode_config.connector_list,
10213 base.head) {
10214 if (connector->new_encoder == encoder) {
10215 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010216 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020010217 }
10218 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020010219
10220 if (num_connectors == 0)
10221 encoder->new_crtc = NULL;
10222 else if (num_connectors > 1)
10223 return -EINVAL;
10224
Daniel Vetter9a935852012-07-05 22:34:27 +020010225 /* Only now check for crtc changes so we don't miss encoders
10226 * that will be disabled. */
10227 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +020010228 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010229 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020010230 }
10231 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010232 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +020010233
Ville Syrjälä76688512014-01-10 11:28:06 +020010234 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
10235 base.head) {
10236 crtc->new_enabled = false;
10237
10238 list_for_each_entry(encoder,
10239 &dev->mode_config.encoder_list,
10240 base.head) {
10241 if (encoder->new_crtc == crtc) {
10242 crtc->new_enabled = true;
10243 break;
10244 }
10245 }
10246
10247 if (crtc->new_enabled != crtc->base.enabled) {
10248 DRM_DEBUG_KMS("crtc %sabled, full mode switch\n",
10249 crtc->new_enabled ? "en" : "dis");
10250 config->mode_changed = true;
10251 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010252
10253 if (crtc->new_enabled)
10254 crtc->new_config = &crtc->config;
10255 else
10256 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010257 }
10258
Daniel Vetter2e431052012-07-04 22:42:15 +020010259 return 0;
10260}
10261
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010262static void disable_crtc_nofb(struct intel_crtc *crtc)
10263{
10264 struct drm_device *dev = crtc->base.dev;
10265 struct intel_encoder *encoder;
10266 struct intel_connector *connector;
10267
10268 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
10269 pipe_name(crtc->pipe));
10270
10271 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
10272 if (connector->new_encoder &&
10273 connector->new_encoder->new_crtc == crtc)
10274 connector->new_encoder = NULL;
10275 }
10276
10277 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10278 if (encoder->new_crtc == crtc)
10279 encoder->new_crtc = NULL;
10280 }
10281
10282 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010283 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010284}
10285
Daniel Vetter2e431052012-07-04 22:42:15 +020010286static int intel_crtc_set_config(struct drm_mode_set *set)
10287{
10288 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020010289 struct drm_mode_set save_set;
10290 struct intel_set_config *config;
10291 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020010292
Daniel Vetter8d3e3752012-07-05 16:09:09 +020010293 BUG_ON(!set);
10294 BUG_ON(!set->crtc);
10295 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020010296
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010010297 /* Enforce sane interface api - has been abused by the fb helper. */
10298 BUG_ON(!set->mode && set->fb);
10299 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020010300
Daniel Vetter2e431052012-07-04 22:42:15 +020010301 if (set->fb) {
10302 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
10303 set->crtc->base.id, set->fb->base.id,
10304 (int)set->num_connectors, set->x, set->y);
10305 } else {
10306 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020010307 }
10308
10309 dev = set->crtc->dev;
10310
10311 ret = -ENOMEM;
10312 config = kzalloc(sizeof(*config), GFP_KERNEL);
10313 if (!config)
10314 goto out_config;
10315
10316 ret = intel_set_config_save_state(dev, config);
10317 if (ret)
10318 goto out_config;
10319
10320 save_set.crtc = set->crtc;
10321 save_set.mode = &set->crtc->mode;
10322 save_set.x = set->crtc->x;
10323 save_set.y = set->crtc->y;
10324 save_set.fb = set->crtc->fb;
10325
10326 /* Compute whether we need a full modeset, only an fb base update or no
10327 * change at all. In the future we might also check whether only the
10328 * mode changed, e.g. for LVDS where we only change the panel fitter in
10329 * such cases. */
10330 intel_set_config_compute_mode_changes(set, config);
10331
Daniel Vetter9a935852012-07-05 22:34:27 +020010332 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020010333 if (ret)
10334 goto fail;
10335
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010336 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +000010337 ret = intel_set_mode(set->crtc, set->mode,
10338 set->x, set->y, set->fb);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020010339 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +020010340 intel_crtc_wait_for_pending_flips(set->crtc);
10341
Daniel Vetter4f660f42012-07-02 09:47:37 +020010342 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +020010343 set->x, set->y, set->fb);
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010344 /*
10345 * In the fastboot case this may be our only check of the
10346 * state after boot. It would be better to only do it on
10347 * the first update, but we don't have a nice way of doing that
10348 * (and really, set_config isn't used much for high freq page
10349 * flipping, so increasing its cost here shouldn't be a big
10350 * deal).
10351 */
Jani Nikulad330a952014-01-21 11:24:25 +020010352 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080010353 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020010354 }
10355
Chris Wilson2d05eae2013-05-03 17:36:25 +010010356 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020010357 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
10358 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020010359fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010010360 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010361
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020010362 /*
10363 * HACK: if the pipe was on, but we didn't have a framebuffer,
10364 * force the pipe off to avoid oopsing in the modeset code
10365 * due to fb==NULL. This should only happen during boot since
10366 * we don't yet reconstruct the FB from the hardware state.
10367 */
10368 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
10369 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
10370
Chris Wilson2d05eae2013-05-03 17:36:25 +010010371 /* Try to restore the config */
10372 if (config->mode_changed &&
10373 intel_set_mode(save_set.crtc, save_set.mode,
10374 save_set.x, save_set.y, save_set.fb))
10375 DRM_ERROR("failed to restore config after modeset failure\n");
10376 }
Daniel Vetter50f56112012-07-02 09:35:43 +020010377
Daniel Vetterd9e55602012-07-04 22:16:09 +020010378out_config:
10379 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020010380 return ret;
10381}
10382
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010383static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010384 .cursor_set = intel_crtc_cursor_set,
10385 .cursor_move = intel_crtc_cursor_move,
10386 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020010387 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010388 .destroy = intel_crtc_destroy,
10389 .page_flip = intel_crtc_page_flip,
10390};
10391
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010392static void intel_cpu_pll_init(struct drm_device *dev)
10393{
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010394 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -030010395 intel_ddi_pll_init(dev);
10396}
10397
Daniel Vetter53589012013-06-05 13:34:16 +020010398static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
10399 struct intel_shared_dpll *pll,
10400 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010401{
Daniel Vetter53589012013-06-05 13:34:16 +020010402 uint32_t val;
10403
10404 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020010405 hw_state->dpll = val;
10406 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
10407 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020010408
10409 return val & DPLL_VCO_ENABLE;
10410}
10411
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010412static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
10413 struct intel_shared_dpll *pll)
10414{
10415 I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
10416 I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
10417}
10418
Daniel Vettere7b903d2013-06-05 13:34:14 +020010419static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
10420 struct intel_shared_dpll *pll)
10421{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010422 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020010423 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020010424
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010425 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10426
10427 /* Wait for the clocks to stabilize. */
10428 POSTING_READ(PCH_DPLL(pll->id));
10429 udelay(150);
10430
10431 /* The pixel multiplier can only be updated once the
10432 * DPLL is enabled and the clocks are stable.
10433 *
10434 * So write it again.
10435 */
10436 I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
10437 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010438 udelay(200);
10439}
10440
10441static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
10442 struct intel_shared_dpll *pll)
10443{
10444 struct drm_device *dev = dev_priv->dev;
10445 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010446
10447 /* Make sure no transcoder isn't still depending on us. */
10448 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
10449 if (intel_crtc_to_shared_dpll(crtc) == pll)
10450 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
10451 }
10452
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010453 I915_WRITE(PCH_DPLL(pll->id), 0);
10454 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020010455 udelay(200);
10456}
10457
Daniel Vetter46edb022013-06-05 13:34:12 +020010458static char *ibx_pch_dpll_names[] = {
10459 "PCH DPLL A",
10460 "PCH DPLL B",
10461};
10462
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010463static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010464{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010465 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010466 int i;
10467
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010468 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010469
Daniel Vettere72f9fb2013-06-05 13:34:06 +020010470 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020010471 dev_priv->shared_dplls[i].id = i;
10472 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020010473 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020010474 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
10475 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020010476 dev_priv->shared_dplls[i].get_hw_state =
10477 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010478 }
10479}
10480
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010481static void intel_shared_dpll_init(struct drm_device *dev)
10482{
Daniel Vettere7b903d2013-06-05 13:34:14 +020010483 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010484
10485 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
10486 ibx_pch_dpll_init(dev);
10487 else
10488 dev_priv->num_shared_dpll = 0;
10489
10490 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020010491}
10492
Hannes Ederb358d0a2008-12-18 21:18:47 +010010493static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080010494{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010495 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080010496 struct intel_crtc *intel_crtc;
10497 int i;
10498
Daniel Vetter955382f2013-09-19 14:05:45 +020010499 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080010500 if (intel_crtc == NULL)
10501 return;
10502
10503 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
10504
10505 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080010506 for (i = 0; i < 256; i++) {
10507 intel_crtc->lut_r[i] = i;
10508 intel_crtc->lut_g[i] = i;
10509 intel_crtc->lut_b[i] = i;
10510 }
10511
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020010512 /*
10513 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
10514 * is hooked to plane B. Hence we want plane A feeding pipe B.
10515 */
Jesse Barnes80824002009-09-10 15:28:06 -070010516 intel_crtc->pipe = pipe;
10517 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010010518 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080010519 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010010520 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070010521 }
10522
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080010523 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
10524 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
10525 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
10526 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
10527
Jesse Barnes79e53942008-11-07 14:24:08 -080010528 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -080010529}
10530
Jesse Barnes752aa882013-10-31 18:55:49 +020010531enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
10532{
10533 struct drm_encoder *encoder = connector->base.encoder;
10534
10535 WARN_ON(!mutex_is_locked(&connector->base.dev->mode_config.mutex));
10536
10537 if (!encoder)
10538 return INVALID_PIPE;
10539
10540 return to_intel_crtc(encoder->crtc)->pipe;
10541}
10542
Carl Worth08d7b3d2009-04-29 14:43:54 -070010543int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000010544 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070010545{
Carl Worth08d7b3d2009-04-29 14:43:54 -070010546 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +020010547 struct drm_mode_object *drmmode_obj;
10548 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010549
Daniel Vetter1cff8f62012-04-24 09:55:08 +020010550 if (!drm_core_check_feature(dev, DRIVER_MODESET))
10551 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010552
Daniel Vetterc05422d2009-08-11 16:05:30 +020010553 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
10554 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -070010555
Daniel Vetterc05422d2009-08-11 16:05:30 +020010556 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070010557 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030010558 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010559 }
10560
Daniel Vetterc05422d2009-08-11 16:05:30 +020010561 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
10562 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010563
Daniel Vetterc05422d2009-08-11 16:05:30 +020010564 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070010565}
10566
Daniel Vetter66a92782012-07-12 20:08:18 +020010567static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010568{
Daniel Vetter66a92782012-07-12 20:08:18 +020010569 struct drm_device *dev = encoder->base.dev;
10570 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080010571 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080010572 int entry = 0;
10573
Daniel Vetter66a92782012-07-12 20:08:18 +020010574 list_for_each_entry(source_encoder,
10575 &dev->mode_config.encoder_list, base.head) {
10576
10577 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080010578 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +020010579
10580 /* Intel hw has only one MUX where enocoders could be cloned. */
10581 if (encoder->cloneable && source_encoder->cloneable)
10582 index_mask |= (1 << entry);
10583
Jesse Barnes79e53942008-11-07 14:24:08 -080010584 entry++;
10585 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010010586
Jesse Barnes79e53942008-11-07 14:24:08 -080010587 return index_mask;
10588}
10589
Chris Wilson4d302442010-12-14 19:21:29 +000010590static bool has_edp_a(struct drm_device *dev)
10591{
10592 struct drm_i915_private *dev_priv = dev->dev_private;
10593
10594 if (!IS_MOBILE(dev))
10595 return false;
10596
10597 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
10598 return false;
10599
Damien Lespiaue3589902014-02-07 19:12:50 +000010600 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000010601 return false;
10602
10603 return true;
10604}
10605
Damien Lespiauba0fbca2014-01-08 14:18:23 +000010606const char *intel_output_name(int output)
10607{
10608 static const char *names[] = {
10609 [INTEL_OUTPUT_UNUSED] = "Unused",
10610 [INTEL_OUTPUT_ANALOG] = "Analog",
10611 [INTEL_OUTPUT_DVO] = "DVO",
10612 [INTEL_OUTPUT_SDVO] = "SDVO",
10613 [INTEL_OUTPUT_LVDS] = "LVDS",
10614 [INTEL_OUTPUT_TVOUT] = "TV",
10615 [INTEL_OUTPUT_HDMI] = "HDMI",
10616 [INTEL_OUTPUT_DISPLAYPORT] = "DisplayPort",
10617 [INTEL_OUTPUT_EDP] = "eDP",
10618 [INTEL_OUTPUT_DSI] = "DSI",
10619 [INTEL_OUTPUT_UNKNOWN] = "Unknown",
10620 };
10621
10622 if (output < 0 || output >= ARRAY_SIZE(names) || !names[output])
10623 return "Invalid";
10624
10625 return names[output];
10626}
10627
Jesse Barnes79e53942008-11-07 14:24:08 -080010628static void intel_setup_outputs(struct drm_device *dev)
10629{
Eric Anholt725e30a2009-01-22 13:01:02 -080010630 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010010631 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010632 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080010633
Daniel Vetterc9093352013-06-06 22:22:47 +020010634 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010635
Paulo Zanonic40c0f52013-04-12 18:16:53 -030010636 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020010637 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010638
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010639 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030010640 int found;
10641
10642 /* Haswell uses DDI functions to detect digital outputs */
10643 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
10644 /* DDI A only supports eDP */
10645 if (found)
10646 intel_ddi_init(dev, PORT_A);
10647
10648 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
10649 * register */
10650 found = I915_READ(SFUSE_STRAP);
10651
10652 if (found & SFUSE_STRAP_DDIB_DETECTED)
10653 intel_ddi_init(dev, PORT_B);
10654 if (found & SFUSE_STRAP_DDIC_DETECTED)
10655 intel_ddi_init(dev, PORT_C);
10656 if (found & SFUSE_STRAP_DDID_DETECTED)
10657 intel_ddi_init(dev, PORT_D);
10658 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010659 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010660 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020010661
10662 if (has_edp_a(dev))
10663 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040010664
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010665 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080010666 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010010667 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010668 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010669 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010670 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010671 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010672 }
10673
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010674 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010675 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010676
Paulo Zanonidc0fa712013-02-19 16:21:46 -030010677 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030010678 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080010679
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010680 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010681 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080010682
Daniel Vetter270b3042012-10-27 15:52:05 +020010683 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010684 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070010685 } else if (IS_VALLEYVIEW(dev)) {
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030010686 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
10687 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
10688 PORT_B);
10689 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
10690 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
10691 }
10692
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010693 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
10694 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
10695 PORT_C);
10696 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020010697 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Jesse Barnes6f6005a2013-08-09 09:34:35 -070010698 }
Gajanan Bhat19c03922012-09-27 19:13:07 +053010699
Jani Nikula3cfca972013-08-27 15:12:26 +030010700 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080010701 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010702 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080010703
Paulo Zanonie2debe92013-02-18 19:00:27 -030010704 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010705 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010706 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010707 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
10708 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010709 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010710 }
Ma Ling27185ae2009-08-24 13:50:23 +080010711
Imre Deake7281ea2013-05-08 13:14:08 +030010712 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010713 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080010714 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010715
10716 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040010717
Paulo Zanonie2debe92013-02-18 19:00:27 -030010718 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010719 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010720 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010721 }
Ma Ling27185ae2009-08-24 13:50:23 +080010722
Paulo Zanonie2debe92013-02-18 19:00:27 -030010723 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080010724
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010725 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
10726 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030010727 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010728 }
Imre Deake7281ea2013-05-08 13:14:08 +030010729 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010730 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080010731 }
Ma Ling27185ae2009-08-24 13:50:23 +080010732
Jesse Barnesb01f2c32009-12-11 11:07:17 -080010733 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030010734 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030010735 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070010736 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010737 intel_dvo_init(dev);
10738
Zhenyu Wang103a1962009-11-27 11:44:36 +080010739 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080010740 intel_tv_init(dev);
10741
Chris Wilson4ef69c72010-09-09 15:14:28 +010010742 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
10743 encoder->base.possible_crtcs = encoder->crtc_mask;
10744 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020010745 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080010746 }
Chris Wilson47356eb2011-01-11 17:06:04 +000010747
Paulo Zanonidde86e22012-12-01 12:04:25 -020010748 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020010749
10750 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080010751}
10752
10753static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
10754{
10755 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080010756
Daniel Vetteref2d6332014-02-10 18:00:38 +010010757 drm_framebuffer_cleanup(fb);
10758 WARN_ON(!intel_fb->obj->framebuffer_references--);
10759 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080010760 kfree(intel_fb);
10761}
10762
10763static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000010764 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080010765 unsigned int *handle)
10766{
10767 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010768 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010769
Chris Wilson05394f32010-11-08 19:18:58 +000010770 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080010771}
10772
10773static const struct drm_framebuffer_funcs intel_fb_funcs = {
10774 .destroy = intel_user_framebuffer_destroy,
10775 .create_handle = intel_user_framebuffer_create_handle,
10776};
10777
Daniel Vetterb5ea6422014-03-02 21:18:00 +010010778static int intel_framebuffer_init(struct drm_device *dev,
10779 struct intel_framebuffer *intel_fb,
10780 struct drm_mode_fb_cmd2 *mode_cmd,
10781 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080010782{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010783 int aligned_height;
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010784 int pitch_limit;
Jesse Barnes79e53942008-11-07 14:24:08 -080010785 int ret;
10786
Daniel Vetterdd4916c2013-10-09 21:23:51 +020010787 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
10788
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010789 if (obj->tiling_mode == I915_TILING_Y) {
10790 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +010010791 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010792 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010793
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010794 if (mode_cmd->pitches[0] & 63) {
10795 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
10796 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010010797 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010798 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010799
Chris Wilsona35cdaa2013-06-25 17:26:45 +010010800 if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
10801 pitch_limit = 32*1024;
10802 } else if (INTEL_INFO(dev)->gen >= 4) {
10803 if (obj->tiling_mode)
10804 pitch_limit = 16*1024;
10805 else
10806 pitch_limit = 32*1024;
10807 } else if (INTEL_INFO(dev)->gen >= 3) {
10808 if (obj->tiling_mode)
10809 pitch_limit = 8*1024;
10810 else
10811 pitch_limit = 16*1024;
10812 } else
10813 /* XXX DSPC is limited to 4k tiled */
10814 pitch_limit = 8*1024;
10815
10816 if (mode_cmd->pitches[0] > pitch_limit) {
10817 DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
10818 obj->tiling_mode ? "tiled" : "linear",
10819 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010820 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010821 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010822
10823 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010824 mode_cmd->pitches[0] != obj->stride) {
10825 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
10826 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010827 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010828 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020010829
Ville Syrjälä57779d02012-10-31 17:50:14 +020010830 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010831 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020010832 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010833 case DRM_FORMAT_RGB565:
10834 case DRM_FORMAT_XRGB8888:
10835 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010836 break;
10837 case DRM_FORMAT_XRGB1555:
10838 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010839 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010840 DRM_DEBUG("unsupported pixel format: %s\n",
10841 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010842 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010843 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020010844 break;
10845 case DRM_FORMAT_XBGR8888:
10846 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020010847 case DRM_FORMAT_XRGB2101010:
10848 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020010849 case DRM_FORMAT_XBGR2101010:
10850 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010851 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010852 DRM_DEBUG("unsupported pixel format: %s\n",
10853 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010854 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010855 }
Jesse Barnesb5626742011-06-24 12:19:27 -070010856 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020010857 case DRM_FORMAT_YUYV:
10858 case DRM_FORMAT_UYVY:
10859 case DRM_FORMAT_YVYU:
10860 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010861 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010862 DRM_DEBUG("unsupported pixel format: %s\n",
10863 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020010864 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000010865 }
Chris Wilson57cd6502010-08-08 12:34:44 +010010866 break;
10867 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000010868 DRM_DEBUG("unsupported pixel format: %s\n",
10869 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010010870 return -EINVAL;
10871 }
10872
Ville Syrjälä90f9a332012-10-31 17:50:19 +020010873 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
10874 if (mode_cmd->offsets[0] != 0)
10875 return -EINVAL;
10876
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080010877 aligned_height = intel_align_height(dev, mode_cmd->height,
10878 obj->tiling_mode);
Daniel Vetter53155c02013-10-09 21:55:33 +020010879 /* FIXME drm helper for size checks (especially planar formats)? */
10880 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
10881 return -EINVAL;
10882
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010883 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
10884 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020010885 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010010886
Jesse Barnes79e53942008-11-07 14:24:08 -080010887 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
10888 if (ret) {
10889 DRM_ERROR("framebuffer init failed %d\n", ret);
10890 return ret;
10891 }
10892
Jesse Barnes79e53942008-11-07 14:24:08 -080010893 return 0;
10894}
10895
Jesse Barnes79e53942008-11-07 14:24:08 -080010896static struct drm_framebuffer *
10897intel_user_framebuffer_create(struct drm_device *dev,
10898 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010899 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080010900{
Chris Wilson05394f32010-11-08 19:18:58 +000010901 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080010902
Jesse Barnes308e5bc2011-11-14 14:51:28 -080010903 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
10904 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000010905 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010010906 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080010907
Chris Wilsond2dff872011-04-19 08:36:26 +010010908 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080010909}
10910
Daniel Vetter4520f532013-10-09 09:18:51 +020010911#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020010912static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020010913{
10914}
10915#endif
10916
Jesse Barnes79e53942008-11-07 14:24:08 -080010917static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080010918 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020010919 .output_poll_changed = intel_fbdev_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -080010920};
10921
Jesse Barnese70236a2009-09-21 10:42:27 -070010922/* Set up chip specific display functions */
10923static void intel_init_display(struct drm_device *dev)
10924{
10925 struct drm_i915_private *dev_priv = dev->dev_private;
10926
Daniel Vetteree9300b2013-06-03 22:40:22 +020010927 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
10928 dev_priv->display.find_dpll = g4x_find_best_dpll;
10929 else if (IS_VALLEYVIEW(dev))
10930 dev_priv->display.find_dpll = vlv_find_best_dpll;
10931 else if (IS_PINEVIEW(dev))
10932 dev_priv->display.find_dpll = pnv_find_best_dpll;
10933 else
10934 dev_priv->display.find_dpll = i9xx_find_best_dpll;
10935
Paulo Zanoniaffa9352012-11-23 15:30:39 -020010936 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010937 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010938 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010939 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020010940 dev_priv->display.crtc_enable = haswell_crtc_enable;
10941 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -030010942 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030010943 dev_priv->display.update_plane = ironlake_update_plane;
10944 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010945 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Jesse Barnes4c6baa52014-03-07 08:57:50 -080010946 dev_priv->display.get_plane_config = ironlake_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010947 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010948 dev_priv->display.crtc_enable = ironlake_crtc_enable;
10949 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010950 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010951 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010952 } else if (IS_VALLEYVIEW(dev)) {
10953 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080010954 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Jesse Barnes89b667f2013-04-18 14:51:36 -070010955 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
10956 dev_priv->display.crtc_enable = valleyview_crtc_enable;
10957 dev_priv->display.crtc_disable = i9xx_crtc_disable;
10958 dev_priv->display.off = i9xx_crtc_off;
10959 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010960 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010961 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Jesse Barnes1ad292b2014-03-07 08:57:49 -080010962 dev_priv->display.get_plane_config = i9xx_get_plane_config;
Eric Anholtf564048e2011-03-30 13:01:02 -070010963 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +020010964 dev_priv->display.crtc_enable = i9xx_crtc_enable;
10965 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010010966 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -070010967 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070010968 }
Jesse Barnese70236a2009-09-21 10:42:27 -070010969
Jesse Barnese70236a2009-09-21 10:42:27 -070010970 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070010971 if (IS_VALLEYVIEW(dev))
10972 dev_priv->display.get_display_clock_speed =
10973 valleyview_get_display_clock_speed;
10974 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070010975 dev_priv->display.get_display_clock_speed =
10976 i945_get_display_clock_speed;
10977 else if (IS_I915G(dev))
10978 dev_priv->display.get_display_clock_speed =
10979 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010980 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010981 dev_priv->display.get_display_clock_speed =
10982 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020010983 else if (IS_PINEVIEW(dev))
10984 dev_priv->display.get_display_clock_speed =
10985 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070010986 else if (IS_I915GM(dev))
10987 dev_priv->display.get_display_clock_speed =
10988 i915gm_get_display_clock_speed;
10989 else if (IS_I865G(dev))
10990 dev_priv->display.get_display_clock_speed =
10991 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020010992 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070010993 dev_priv->display.get_display_clock_speed =
10994 i855_get_display_clock_speed;
10995 else /* 852, 830 */
10996 dev_priv->display.get_display_clock_speed =
10997 i830_get_display_clock_speed;
10998
Zhenyu Wang7f8a8562010-04-01 13:07:53 +080010999 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +010011000 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011001 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011002 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +080011003 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -070011004 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011005 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -070011006 } else if (IS_IVYBRIDGE(dev)) {
11007 /* FIXME: detect B0+ stepping and use auto training */
11008 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +080011009 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +020011010 dev_priv->display.modeset_global_resources =
11011 ivb_modeset_global_resources;
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011012 } else if (IS_HASWELL(dev) || IS_GEN8(dev)) {
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -030011013 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +080011014 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -020011015 dev_priv->display.modeset_global_resources =
11016 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -020011017 }
Jesse Barnes6067aae2011-04-28 15:04:31 -070011018 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +080011019 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnes30a970c2013-11-04 13:48:12 -080011020 } else if (IS_VALLEYVIEW(dev)) {
11021 dev_priv->display.modeset_global_resources =
11022 valleyview_modeset_global_resources;
Mengdong Lin9ca2fe72013-11-01 00:17:03 -040011023 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -070011024 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011025
11026 /* Default just returns -ENODEV to indicate unsupported */
11027 dev_priv->display.queue_flip = intel_default_queue_flip;
11028
11029 switch (INTEL_INFO(dev)->gen) {
11030 case 2:
11031 dev_priv->display.queue_flip = intel_gen2_queue_flip;
11032 break;
11033
11034 case 3:
11035 dev_priv->display.queue_flip = intel_gen3_queue_flip;
11036 break;
11037
11038 case 4:
11039 case 5:
11040 dev_priv->display.queue_flip = intel_gen4_queue_flip;
11041 break;
11042
11043 case 6:
11044 dev_priv->display.queue_flip = intel_gen6_queue_flip;
11045 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011046 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070011047 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070011048 dev_priv->display.queue_flip = intel_gen7_queue_flip;
11049 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070011050 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020011051
11052 intel_panel_init_backlight_funcs(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011053}
11054
Jesse Barnesb690e962010-07-19 13:53:12 -070011055/*
11056 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
11057 * resume, or other times. This quirk makes sure that's the case for
11058 * affected systems.
11059 */
Akshay Joshi0206e352011-08-16 15:34:10 -040011060static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070011061{
11062 struct drm_i915_private *dev_priv = dev->dev_private;
11063
11064 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011065 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011066}
11067
Keith Packard435793d2011-07-12 14:56:22 -070011068/*
11069 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
11070 */
11071static void quirk_ssc_force_disable(struct drm_device *dev)
11072{
11073 struct drm_i915_private *dev_priv = dev->dev_private;
11074 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011075 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070011076}
11077
Carsten Emde4dca20e2012-03-15 15:56:26 +010011078/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010011079 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
11080 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010011081 */
11082static void quirk_invert_brightness(struct drm_device *dev)
11083{
11084 struct drm_i915_private *dev_priv = dev->dev_private;
11085 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020011086 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070011087}
11088
11089struct intel_quirk {
11090 int device;
11091 int subsystem_vendor;
11092 int subsystem_device;
11093 void (*hook)(struct drm_device *dev);
11094};
11095
Egbert Eich5f85f1762012-10-14 15:46:38 +020011096/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
11097struct intel_dmi_quirk {
11098 void (*hook)(struct drm_device *dev);
11099 const struct dmi_system_id (*dmi_id_list)[];
11100};
11101
11102static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
11103{
11104 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
11105 return 1;
11106}
11107
11108static const struct intel_dmi_quirk intel_dmi_quirks[] = {
11109 {
11110 .dmi_id_list = &(const struct dmi_system_id[]) {
11111 {
11112 .callback = intel_dmi_reverse_brightness,
11113 .ident = "NCR Corporation",
11114 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
11115 DMI_MATCH(DMI_PRODUCT_NAME, ""),
11116 },
11117 },
11118 { } /* terminating entry */
11119 },
11120 .hook = quirk_invert_brightness,
11121 },
11122};
11123
Ben Widawskyc43b5632012-04-16 14:07:40 -070011124static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070011125 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040011126 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070011127
Jesse Barnesb690e962010-07-19 13:53:12 -070011128 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
11129 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
11130
Jesse Barnesb690e962010-07-19 13:53:12 -070011131 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
11132 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
11133
Chris Wilsona4945f92013-10-08 11:16:59 +010011134 /* 830 needs to leave pipe A & dpll A up */
Daniel Vetterdcdaed62012-08-12 21:19:34 +020011135 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -070011136
11137 /* Lenovo U160 cannot use SSC on LVDS */
11138 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020011139
11140 /* Sony Vaio Y cannot use SSC on LVDS */
11141 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010011142
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010011143 /* Acer Aspire 5734Z must invert backlight brightness */
11144 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
11145
11146 /* Acer/eMachines G725 */
11147 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
11148
11149 /* Acer/eMachines e725 */
11150 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
11151
11152 /* Acer/Packard Bell NCL20 */
11153 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
11154
11155 /* Acer Aspire 4736Z */
11156 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020011157
11158 /* Acer Aspire 5336 */
11159 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -070011160};
11161
11162static void intel_init_quirks(struct drm_device *dev)
11163{
11164 struct pci_dev *d = dev->pdev;
11165 int i;
11166
11167 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
11168 struct intel_quirk *q = &intel_quirks[i];
11169
11170 if (d->device == q->device &&
11171 (d->subsystem_vendor == q->subsystem_vendor ||
11172 q->subsystem_vendor == PCI_ANY_ID) &&
11173 (d->subsystem_device == q->subsystem_device ||
11174 q->subsystem_device == PCI_ANY_ID))
11175 q->hook(dev);
11176 }
Egbert Eich5f85f1762012-10-14 15:46:38 +020011177 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
11178 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
11179 intel_dmi_quirks[i].hook(dev);
11180 }
Jesse Barnesb690e962010-07-19 13:53:12 -070011181}
11182
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011183/* Disable the VGA plane that we never use */
11184static void i915_disable_vga(struct drm_device *dev)
11185{
11186 struct drm_i915_private *dev_priv = dev->dev_private;
11187 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011188 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011189
Ville Syrjälä2b37c612014-01-22 21:32:38 +020011190 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011191 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070011192 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011193 sr1 = inb(VGA_SR_DATA);
11194 outb(sr1 | 1<<5, VGA_SR_DATA);
11195 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
11196 udelay(300);
11197
11198 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
11199 POSTING_READ(vga_reg);
11200}
11201
Daniel Vetterf8175862012-04-10 15:50:11 +020011202void intel_modeset_init_hw(struct drm_device *dev)
11203{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030011204 intel_prepare_ddi(dev);
11205
Daniel Vetterf8175862012-04-10 15:50:11 +020011206 intel_init_clock_gating(dev);
11207
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011208 intel_reset_dpio(dev);
Jesse Barnes40e9cf62013-10-03 11:35:46 -070011209
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011210 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011211 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +020011212 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +020011213}
11214
Imre Deak7d708ee2013-04-17 14:04:50 +030011215void intel_modeset_suspend_hw(struct drm_device *dev)
11216{
11217 intel_suspend_hw(dev);
11218}
11219
Jesse Barnes79e53942008-11-07 14:24:08 -080011220void intel_modeset_init(struct drm_device *dev)
11221{
Jesse Barnes652c3932009-08-17 13:31:43 -070011222 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000011223 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011224 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080011225 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080011226
11227 drm_mode_config_init(dev);
11228
11229 dev->mode_config.min_width = 0;
11230 dev->mode_config.min_height = 0;
11231
Dave Airlie019d96c2011-09-29 16:20:42 +010011232 dev->mode_config.preferred_depth = 24;
11233 dev->mode_config.prefer_shadow = 1;
11234
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020011235 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080011236
Jesse Barnesb690e962010-07-19 13:53:12 -070011237 intel_init_quirks(dev);
11238
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030011239 intel_init_pm(dev);
11240
Ben Widawskye3c74752013-04-05 13:12:39 -070011241 if (INTEL_INFO(dev)->num_pipes == 0)
11242 return;
11243
Jesse Barnese70236a2009-09-21 10:42:27 -070011244 intel_init_display(dev);
11245
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011246 if (IS_GEN2(dev)) {
11247 dev->mode_config.max_width = 2048;
11248 dev->mode_config.max_height = 2048;
11249 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070011250 dev->mode_config.max_width = 4096;
11251 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080011252 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010011253 dev->mode_config.max_width = 8192;
11254 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080011255 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -080011256 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080011257
Zhao Yakui28c97732009-10-09 11:39:41 +080011258 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011259 INTEL_INFO(dev)->num_pipes,
11260 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080011261
Damien Lespiau8cc87b72014-03-03 17:31:44 +000011262 for_each_pipe(pipe) {
11263 intel_crtc_init(dev, pipe);
Damien Lespiau1fe47782014-03-03 17:31:47 +000011264 for_each_sprite(pipe, sprite) {
11265 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011266 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030011267 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000011268 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070011269 }
Jesse Barnes79e53942008-11-07 14:24:08 -080011270 }
11271
Jesse Barnesf42bb702013-12-16 16:34:23 -080011272 intel_init_dpio(dev);
Jesse Barnes5382f5f352013-12-16 16:34:24 -080011273 intel_reset_dpio(dev);
Jesse Barnesf42bb702013-12-16 16:34:23 -080011274
Paulo Zanoni79f689a2012-10-05 12:05:52 -030011275 intel_cpu_pll_init(dev);
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011276 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011277
Jesse Barnes9cce37f2010-08-13 15:11:26 -070011278 /* Just disable it once at startup */
11279 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011280 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000011281
11282 /* Just in case the BIOS is doing something questionable. */
11283 intel_disable_fbc(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011284
Jesse Barnes8b687df2014-02-21 13:13:39 -080011285 mutex_lock(&dev->mode_config.mutex);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080011286 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes8b687df2014-02-21 13:13:39 -080011287 mutex_unlock(&dev->mode_config.mutex);
Jesse Barnes46f297f2014-03-07 08:57:48 -080011288
11289 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11290 base.head) {
11291 if (!crtc->active)
11292 continue;
11293
11294#if IS_ENABLED(CONFIG_FB)
11295 /*
11296 * We don't have a good way of freeing the buffer w/o the FB
11297 * layer owning it...
11298 * Note that reserving the BIOS fb up front prevents us
11299 * from stuffing other stolen allocations like the ring
11300 * on top. This prevents some ugliness at boot time, and
11301 * can even allow for smooth boot transitions if the BIOS
11302 * fb is large enough for the active pipe configuration.
11303 */
11304 if (dev_priv->display.get_plane_config) {
11305 dev_priv->display.get_plane_config(crtc,
11306 &crtc->plane_config);
11307 /*
11308 * If the fb is shared between multiple heads, we'll
11309 * just get the first one.
11310 */
11311 intel_alloc_plane_obj(crtc, &crtc->plane_config);
11312 }
11313#endif
11314 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010011315}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080011316
Daniel Vetter24929352012-07-02 20:28:59 +020011317static void
11318intel_connector_break_all_links(struct intel_connector *connector)
11319{
11320 connector->base.dpms = DRM_MODE_DPMS_OFF;
11321 connector->base.encoder = NULL;
11322 connector->encoder->connectors_active = false;
11323 connector->encoder->base.crtc = NULL;
11324}
11325
Daniel Vetter7fad7982012-07-04 17:51:47 +020011326static void intel_enable_pipe_a(struct drm_device *dev)
11327{
11328 struct intel_connector *connector;
11329 struct drm_connector *crt = NULL;
11330 struct intel_load_detect_pipe load_detect_temp;
11331
11332 /* We can't just switch on the pipe A, we need to set things up with a
11333 * proper mode and output configuration. As a gross hack, enable pipe A
11334 * by enabling the load detect pipe once. */
11335 list_for_each_entry(connector,
11336 &dev->mode_config.connector_list,
11337 base.head) {
11338 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
11339 crt = &connector->base;
11340 break;
11341 }
11342 }
11343
11344 if (!crt)
11345 return;
11346
11347 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
11348 intel_release_load_detect_pipe(crt, &load_detect_temp);
11349
11350
11351}
11352
Daniel Vetterfa555832012-10-10 23:14:00 +020011353static bool
11354intel_check_plane_mapping(struct intel_crtc *crtc)
11355{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011356 struct drm_device *dev = crtc->base.dev;
11357 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011358 u32 reg, val;
11359
Ben Widawsky7eb552a2013-03-13 14:05:41 -070011360 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020011361 return true;
11362
11363 reg = DSPCNTR(!crtc->plane);
11364 val = I915_READ(reg);
11365
11366 if ((val & DISPLAY_PLANE_ENABLE) &&
11367 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
11368 return false;
11369
11370 return true;
11371}
11372
Daniel Vetter24929352012-07-02 20:28:59 +020011373static void intel_sanitize_crtc(struct intel_crtc *crtc)
11374{
11375 struct drm_device *dev = crtc->base.dev;
11376 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020011377 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020011378
Daniel Vetter24929352012-07-02 20:28:59 +020011379 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +020011380 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020011381 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
11382
11383 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020011384 * disable the crtc (and hence change the state) if it is wrong. Note
11385 * that gen4+ has a fixed plane -> pipe mapping. */
11386 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020011387 struct intel_connector *connector;
11388 bool plane;
11389
Daniel Vetter24929352012-07-02 20:28:59 +020011390 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
11391 crtc->base.base.id);
11392
11393 /* Pipe has the wrong plane attached and the plane is active.
11394 * Temporarily change the plane mapping and disable everything
11395 * ... */
11396 plane = crtc->plane;
11397 crtc->plane = !plane;
11398 dev_priv->display.crtc_disable(&crtc->base);
11399 crtc->plane = plane;
11400
11401 /* ... and break all links. */
11402 list_for_each_entry(connector, &dev->mode_config.connector_list,
11403 base.head) {
11404 if (connector->encoder->base.crtc != &crtc->base)
11405 continue;
11406
11407 intel_connector_break_all_links(connector);
11408 }
11409
11410 WARN_ON(crtc->active);
11411 crtc->base.enabled = false;
11412 }
Daniel Vetter24929352012-07-02 20:28:59 +020011413
Daniel Vetter7fad7982012-07-04 17:51:47 +020011414 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
11415 crtc->pipe == PIPE_A && !crtc->active) {
11416 /* BIOS forgot to enable pipe A, this mostly happens after
11417 * resume. Force-enable the pipe to fix this, the update_dpms
11418 * call below we restore the pipe to the right state, but leave
11419 * the required bits on. */
11420 intel_enable_pipe_a(dev);
11421 }
11422
Daniel Vetter24929352012-07-02 20:28:59 +020011423 /* Adjust the state of the output pipe according to whether we
11424 * have active connectors/encoders. */
11425 intel_crtc_update_dpms(&crtc->base);
11426
11427 if (crtc->active != crtc->base.enabled) {
11428 struct intel_encoder *encoder;
11429
11430 /* This can happen either due to bugs in the get_hw_state
11431 * functions or because the pipe is force-enabled due to the
11432 * pipe A quirk. */
11433 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
11434 crtc->base.base.id,
11435 crtc->base.enabled ? "enabled" : "disabled",
11436 crtc->active ? "enabled" : "disabled");
11437
11438 crtc->base.enabled = crtc->active;
11439
11440 /* Because we only establish the connector -> encoder ->
11441 * crtc links if something is active, this means the
11442 * crtc is now deactivated. Break the links. connector
11443 * -> encoder links are only establish when things are
11444 * actually up, hence no need to break them. */
11445 WARN_ON(crtc->active);
11446
11447 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
11448 WARN_ON(encoder->connectors_active);
11449 encoder->base.crtc = NULL;
11450 }
11451 }
11452}
11453
11454static void intel_sanitize_encoder(struct intel_encoder *encoder)
11455{
11456 struct intel_connector *connector;
11457 struct drm_device *dev = encoder->base.dev;
11458
11459 /* We need to check both for a crtc link (meaning that the
11460 * encoder is active and trying to read from a pipe) and the
11461 * pipe itself being active. */
11462 bool has_active_crtc = encoder->base.crtc &&
11463 to_intel_crtc(encoder->base.crtc)->active;
11464
11465 if (encoder->connectors_active && !has_active_crtc) {
11466 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
11467 encoder->base.base.id,
11468 drm_get_encoder_name(&encoder->base));
11469
11470 /* Connector is active, but has no active pipe. This is
11471 * fallout from our resume register restoring. Disable
11472 * the encoder manually again. */
11473 if (encoder->base.crtc) {
11474 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
11475 encoder->base.base.id,
11476 drm_get_encoder_name(&encoder->base));
11477 encoder->disable(encoder);
11478 }
11479
11480 /* Inconsistent output/port/pipe state happens presumably due to
11481 * a bug in one of the get_hw_state functions. Or someplace else
11482 * in our code, like the register restore mess on resume. Clamp
11483 * things to off as a safer default. */
11484 list_for_each_entry(connector,
11485 &dev->mode_config.connector_list,
11486 base.head) {
11487 if (connector->encoder != encoder)
11488 continue;
11489
11490 intel_connector_break_all_links(connector);
11491 }
11492 }
11493 /* Enabled encoders without active connectors will be fixed in
11494 * the crtc fixup. */
11495}
11496
Imre Deak04098752014-02-18 00:02:16 +020011497void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011498{
11499 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020011500 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011501
Imre Deak04098752014-02-18 00:02:16 +020011502 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
11503 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
11504 i915_disable_vga(dev);
11505 }
11506}
11507
11508void i915_redisable_vga(struct drm_device *dev)
11509{
11510 struct drm_i915_private *dev_priv = dev->dev_private;
11511
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011512 /* This function can be called both from intel_modeset_setup_hw_state or
11513 * at a very early point in our resume sequence, where the power well
11514 * structures are not yet restored. Since this function is at a very
11515 * paranoid "someone might have enabled VGA while we were not looking"
11516 * level, just check if the power well is enabled instead of trying to
11517 * follow the "don't touch the power well if we don't need it" policy
11518 * the rest of the driver uses. */
Imre Deak04098752014-02-18 00:02:16 +020011519 if (!intel_display_power_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030011520 return;
11521
Imre Deak04098752014-02-18 00:02:16 +020011522 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010011523}
11524
Daniel Vetter30e984d2013-06-05 13:34:17 +020011525static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020011526{
11527 struct drm_i915_private *dev_priv = dev->dev_private;
11528 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020011529 struct intel_crtc *crtc;
11530 struct intel_encoder *encoder;
11531 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020011532 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020011533
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011534 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11535 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +010011536 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020011537
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011538 crtc->active = dev_priv->display.get_pipe_config(crtc,
11539 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011540
11541 crtc->base.enabled = crtc->active;
Ville Syrjälä4c445e02013-10-09 17:24:58 +030011542 crtc->primary_enabled = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020011543
11544 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
11545 crtc->base.base.id,
11546 crtc->active ? "enabled" : "disabled");
11547 }
11548
Daniel Vetter53589012013-06-05 13:34:16 +020011549 /* FIXME: Smash this into the new shared dpll infrastructure. */
Paulo Zanoniaffa9352012-11-23 15:30:39 -020011550 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -030011551 intel_ddi_setup_hw_pll_state(dev);
11552
Daniel Vetter53589012013-06-05 13:34:16 +020011553 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11554 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11555
11556 pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
11557 pll->active = 0;
11558 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11559 base.head) {
11560 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11561 pll->active++;
11562 }
11563 pll->refcount = pll->active;
11564
Daniel Vetter35c95372013-07-17 06:55:04 +020011565 DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
11566 pll->name, pll->refcount, pll->on);
Daniel Vetter53589012013-06-05 13:34:16 +020011567 }
11568
Daniel Vetter24929352012-07-02 20:28:59 +020011569 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11570 base.head) {
11571 pipe = 0;
11572
11573 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011574 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11575 encoder->base.crtc = &crtc->base;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011576 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020011577 } else {
11578 encoder->base.crtc = NULL;
11579 }
11580
11581 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011582 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020011583 encoder->base.base.id,
11584 drm_get_encoder_name(&encoder->base),
11585 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010011586 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020011587 }
11588
11589 list_for_each_entry(connector, &dev->mode_config.connector_list,
11590 base.head) {
11591 if (connector->get_hw_state(connector)) {
11592 connector->base.dpms = DRM_MODE_DPMS_ON;
11593 connector->encoder->connectors_active = true;
11594 connector->base.encoder = &connector->encoder->base;
11595 } else {
11596 connector->base.dpms = DRM_MODE_DPMS_OFF;
11597 connector->base.encoder = NULL;
11598 }
11599 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
11600 connector->base.base.id,
11601 drm_get_connector_name(&connector->base),
11602 connector->base.encoder ? "enabled" : "disabled");
11603 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020011604}
11605
11606/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
11607 * and i915 state tracking structures. */
11608void intel_modeset_setup_hw_state(struct drm_device *dev,
11609 bool force_restore)
11610{
11611 struct drm_i915_private *dev_priv = dev->dev_private;
11612 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011613 struct intel_crtc *crtc;
11614 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020011615 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020011616
11617 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020011618
Jesse Barnesbabea612013-06-26 18:57:38 +030011619 /*
11620 * Now that we have the config, copy it to each CRTC struct
11621 * Note that this could go away if we move to using crtc_config
11622 * checking everywhere.
11623 */
11624 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
11625 base.head) {
Jani Nikulad330a952014-01-21 11:24:25 +020011626 if (crtc->active && i915.fastboot) {
Daniel Vetterf6a83282014-02-11 15:28:57 -080011627 intel_mode_from_pipe_config(&crtc->base.mode, &crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030011628 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
11629 crtc->base.base.id);
11630 drm_mode_debug_printmodeline(&crtc->base.mode);
11631 }
11632 }
11633
Daniel Vetter24929352012-07-02 20:28:59 +020011634 /* HW state is read out, now we need to sanitize this mess. */
11635 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
11636 base.head) {
11637 intel_sanitize_encoder(encoder);
11638 }
11639
11640 for_each_pipe(pipe) {
11641 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
11642 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +020011643 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020011644 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011645
Daniel Vetter35c95372013-07-17 06:55:04 +020011646 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11647 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11648
11649 if (!pll->on || pll->active)
11650 continue;
11651
11652 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
11653
11654 pll->disable(dev_priv, pll);
11655 pll->on = false;
11656 }
11657
Ville Syrjälä96f90c52013-12-05 15:51:38 +020011658 if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030011659 ilk_wm_get_hw_state(dev);
11660
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011661 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030011662 i915_redisable_vga(dev);
11663
Daniel Vetterf30da182013-04-11 20:22:50 +020011664 /*
11665 * We need to use raw interfaces for restoring state to avoid
11666 * checking (bogus) intermediate states.
11667 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011668 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070011669 struct drm_crtc *crtc =
11670 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020011671
11672 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
11673 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010011674 }
11675 } else {
11676 intel_modeset_update_staged_output_state(dev);
11677 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011678
11679 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010011680}
11681
11682void intel_modeset_gem_init(struct drm_device *dev)
11683{
Chris Wilson1833b132012-05-09 11:56:28 +010011684 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020011685
11686 intel_setup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011687}
11688
Imre Deak4932e2c2014-02-11 17:12:48 +020011689void intel_connector_unregister(struct intel_connector *intel_connector)
11690{
11691 struct drm_connector *connector = &intel_connector->base;
11692
11693 intel_panel_destroy_backlight(connector);
11694 drm_sysfs_connector_remove(connector);
11695}
11696
Jesse Barnes79e53942008-11-07 14:24:08 -080011697void intel_modeset_cleanup(struct drm_device *dev)
11698{
Jesse Barnes652c3932009-08-17 13:31:43 -070011699 struct drm_i915_private *dev_priv = dev->dev_private;
11700 struct drm_crtc *crtc;
Paulo Zanonid9255d52013-09-26 20:05:59 -030011701 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070011702
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011703 /*
11704 * Interrupts and polling as the first thing to avoid creating havoc.
11705 * Too much stuff here (turning of rps, connectors, ...) would
11706 * experience fancy races otherwise.
11707 */
11708 drm_irq_uninstall(dev);
11709 cancel_work_sync(&dev_priv->hotplug_work);
11710 /*
11711 * Due to the hpd irq storm handling the hotplug work can re-arm the
11712 * poll handlers. Hence disable polling after hpd handling is shut down.
11713 */
Keith Packardf87ea762010-10-03 19:36:26 -070011714 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020011715
Jesse Barnes652c3932009-08-17 13:31:43 -070011716 mutex_lock(&dev->struct_mutex);
11717
Jesse Barnes723bfd72010-10-07 16:01:13 -070011718 intel_unregister_dsm_handler();
11719
Jesse Barnes652c3932009-08-17 13:31:43 -070011720 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
11721 /* Skip inactive CRTCs */
11722 if (!crtc->fb)
11723 continue;
11724
Daniel Vetter3dec0092010-08-20 21:40:52 +020011725 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -070011726 }
11727
Chris Wilson973d04f2011-07-08 12:22:37 +010011728 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070011729
Daniel Vetter8090c6b2012-06-24 16:42:32 +020011730 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +000011731
Daniel Vetter930ebb42012-06-29 23:32:16 +020011732 ironlake_teardown_rc6(dev);
11733
Kristian Høgsberg69341a52009-11-11 12:19:17 -050011734 mutex_unlock(&dev->struct_mutex);
11735
Chris Wilson1630fe72011-07-08 12:22:42 +010011736 /* flush any delayed tasks or pending work */
11737 flush_scheduled_work();
11738
Jani Nikuladb31af12013-11-08 16:48:53 +020011739 /* destroy the backlight and sysfs files before encoders/connectors */
11740 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020011741 struct intel_connector *intel_connector;
11742
11743 intel_connector = to_intel_connector(connector);
11744 intel_connector->unregister(intel_connector);
Jani Nikuladb31af12013-11-08 16:48:53 +020011745 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030011746
Jesse Barnes79e53942008-11-07 14:24:08 -080011747 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010011748
11749 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080011750}
11751
Dave Airlie28d52042009-09-21 14:33:58 +100011752/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080011753 * Return which encoder is currently attached for connector.
11754 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010011755struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080011756{
Chris Wilsondf0e9242010-09-09 16:20:55 +010011757 return &intel_attached_encoder(connector)->base;
11758}
Jesse Barnes79e53942008-11-07 14:24:08 -080011759
Chris Wilsondf0e9242010-09-09 16:20:55 +010011760void intel_connector_attach_encoder(struct intel_connector *connector,
11761 struct intel_encoder *encoder)
11762{
11763 connector->encoder = encoder;
11764 drm_mode_connector_attach_encoder(&connector->base,
11765 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080011766}
Dave Airlie28d52042009-09-21 14:33:58 +100011767
11768/*
11769 * set vga decode state - true == enable VGA decode
11770 */
11771int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
11772{
11773 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000011774 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100011775 u16 gmch_ctrl;
11776
Chris Wilson75fa0412014-02-07 18:37:02 -020011777 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
11778 DRM_ERROR("failed to read control word\n");
11779 return -EIO;
11780 }
11781
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020011782 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
11783 return 0;
11784
Dave Airlie28d52042009-09-21 14:33:58 +100011785 if (state)
11786 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
11787 else
11788 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020011789
11790 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
11791 DRM_ERROR("failed to write control word\n");
11792 return -EIO;
11793 }
11794
Dave Airlie28d52042009-09-21 14:33:58 +100011795 return 0;
11796}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011797
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011798struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011799
11800 u32 power_well_driver;
11801
Chris Wilson63b66e52013-08-08 15:12:06 +020011802 int num_transcoders;
11803
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011804 struct intel_cursor_error_state {
11805 u32 control;
11806 u32 position;
11807 u32 base;
11808 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010011809 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011810
11811 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011812 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011813 u32 source;
Damien Lespiau52331302012-08-15 19:23:25 +010011814 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011815
11816 struct intel_plane_error_state {
11817 u32 control;
11818 u32 stride;
11819 u32 size;
11820 u32 pos;
11821 u32 addr;
11822 u32 surface;
11823 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010011824 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020011825
11826 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020011827 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020011828 enum transcoder cpu_transcoder;
11829
11830 u32 conf;
11831
11832 u32 htotal;
11833 u32 hblank;
11834 u32 hsync;
11835 u32 vtotal;
11836 u32 vblank;
11837 u32 vsync;
11838 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011839};
11840
11841struct intel_display_error_state *
11842intel_display_capture_error_state(struct drm_device *dev)
11843{
Akshay Joshi0206e352011-08-16 15:34:10 -040011844 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011845 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020011846 int transcoders[] = {
11847 TRANSCODER_A,
11848 TRANSCODER_B,
11849 TRANSCODER_C,
11850 TRANSCODER_EDP,
11851 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011852 int i;
11853
Chris Wilson63b66e52013-08-08 15:12:06 +020011854 if (INTEL_INFO(dev)->num_pipes == 0)
11855 return NULL;
11856
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011857 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011858 if (error == NULL)
11859 return NULL;
11860
Imre Deak190be112013-11-25 17:15:31 +020011861 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011862 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
11863
Damien Lespiau52331302012-08-15 19:23:25 +010011864 for_each_pipe(i) {
Imre Deakddf9c532013-11-27 22:02:02 +020011865 error->pipe[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011866 intel_display_power_enabled_sw(dev_priv,
11867 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020011868 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011869 continue;
11870
Paulo Zanonia18c4c32013-03-06 20:03:12 -030011871 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
11872 error->cursor[i].control = I915_READ(CURCNTR(i));
11873 error->cursor[i].position = I915_READ(CURPOS(i));
11874 error->cursor[i].base = I915_READ(CURBASE(i));
11875 } else {
11876 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
11877 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
11878 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
11879 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011880
11881 error->plane[i].control = I915_READ(DSPCNTR(i));
11882 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011883 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030011884 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011885 error->plane[i].pos = I915_READ(DSPPOS(i));
11886 }
Paulo Zanonica291362013-03-06 20:03:14 -030011887 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
11888 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011889 if (INTEL_INFO(dev)->gen >= 4) {
11890 error->plane[i].surface = I915_READ(DSPSURF(i));
11891 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
11892 }
11893
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011894 error->pipe[i].source = I915_READ(PIPESRC(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020011895 }
11896
11897 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
11898 if (HAS_DDI(dev_priv->dev))
11899 error->num_transcoders++; /* Account for eDP. */
11900
11901 for (i = 0; i < error->num_transcoders; i++) {
11902 enum transcoder cpu_transcoder = transcoders[i];
11903
Imre Deakddf9c532013-11-27 22:02:02 +020011904 error->transcoder[i].power_domain_on =
Imre Deakda7e29b2014-02-18 00:02:02 +020011905 intel_display_power_enabled_sw(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020011906 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011907 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020011908 continue;
11909
Chris Wilson63b66e52013-08-08 15:12:06 +020011910 error->transcoder[i].cpu_transcoder = cpu_transcoder;
11911
11912 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
11913 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
11914 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
11915 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
11916 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
11917 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
11918 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011919 }
11920
11921 return error;
11922}
11923
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011924#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
11925
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011926void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011927intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011928 struct drm_device *dev,
11929 struct intel_display_error_state *error)
11930{
11931 int i;
11932
Chris Wilson63b66e52013-08-08 15:12:06 +020011933 if (!error)
11934 return;
11935
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011936 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020011937 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011938 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030011939 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +010011940 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011941 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020011942 err_printf(m, " Power: %s\n",
11943 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011944 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011945
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011946 err_printf(m, "Plane [%d]:\n", i);
11947 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
11948 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011949 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011950 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
11951 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030011952 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030011953 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011954 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011955 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011956 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
11957 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011958 }
11959
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030011960 err_printf(m, "Cursor [%d]:\n", i);
11961 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
11962 err_printf(m, " POS: %08x\n", error->cursor[i].position);
11963 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011964 }
Chris Wilson63b66e52013-08-08 15:12:06 +020011965
11966 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010011967 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020011968 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020011969 err_printf(m, " Power: %s\n",
11970 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020011971 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
11972 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
11973 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
11974 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
11975 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
11976 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
11977 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
11978 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000011979}