blob: 14bbaa17e2ca8ec8729eda3702c6883865558406 [file] [log] [blame]
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -07001/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
mark gross98bcef52008-02-23 15:23:35 -080017 * Copyright (C) 2006-2008 Intel Corporation
18 * Author: Ashok Raj <ashok.raj@intel.com>
19 * Author: Shaohua Li <shaohua.li@intel.com>
20 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070021 *
Suresh Siddhae61d98d2008-07-10 11:16:35 -070022 * This file implements early detection/parsing of Remapping Devices
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070023 * reported to OS through BIOS via DMA remapping reporting (DMAR) ACPI
24 * tables.
Suresh Siddhae61d98d2008-07-10 11:16:35 -070025 *
26 * These routines are used by both DMA-remapping and Interrupt-remapping
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070027 */
28
29#include <linux/pci.h>
30#include <linux/dmar.h>
Kay, Allen M38717942008-09-09 18:37:29 +030031#include <linux/iova.h>
32#include <linux/intel-iommu.h>
Suresh Siddhafe962e92008-07-10 11:16:42 -070033#include <linux/timer.h>
Suresh Siddha0ac24912009-03-16 17:04:54 -070034#include <linux/irq.h>
35#include <linux/interrupt.h>
Shane Wang69575d32009-09-01 18:25:07 -070036#include <linux/tboot.h>
Len Browneb27cae2009-07-06 23:40:19 -040037#include <linux/dmi.h>
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070038
Len Browna192a952009-07-28 16:45:54 -040039#define PREFIX "DMAR: "
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070040
41/* No locks are needed as DMA remapping hardware unit
42 * list is constructed at boot time and hotplug of
43 * these units are not supported by the architecture.
44 */
45LIST_HEAD(dmar_drhd_units);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070046
47static struct acpi_table_header * __initdata dmar_tbl;
Yinghai Lu8e1568f2009-02-11 01:06:59 -080048static acpi_size dmar_tbl_size;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070049
50static void __init dmar_register_drhd_unit(struct dmar_drhd_unit *drhd)
51{
52 /*
53 * add INCLUDE_ALL at the tail, so scan the list will find it at
54 * the very end.
55 */
56 if (drhd->include_all)
57 list_add_tail(&drhd->list, &dmar_drhd_units);
58 else
59 list_add(&drhd->list, &dmar_drhd_units);
60}
61
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -070062static int __init dmar_parse_one_dev_scope(struct acpi_dmar_device_scope *scope,
63 struct pci_dev **dev, u16 segment)
64{
65 struct pci_bus *bus;
66 struct pci_dev *pdev = NULL;
67 struct acpi_dmar_pci_path *path;
68 int count;
69
70 bus = pci_find_bus(segment, scope->bus);
71 path = (struct acpi_dmar_pci_path *)(scope + 1);
72 count = (scope->length - sizeof(struct acpi_dmar_device_scope))
73 / sizeof(struct acpi_dmar_pci_path);
74
75 while (count) {
76 if (pdev)
77 pci_dev_put(pdev);
78 /*
79 * Some BIOSes list non-exist devices in DMAR table, just
80 * ignore it
81 */
82 if (!bus) {
83 printk(KERN_WARNING
84 PREFIX "Device scope bus [%d] not found\n",
85 scope->bus);
86 break;
87 }
88 pdev = pci_get_slot(bus, PCI_DEVFN(path->dev, path->fn));
89 if (!pdev) {
90 printk(KERN_WARNING PREFIX
91 "Device scope device [%04x:%02x:%02x.%02x] not found\n",
92 segment, bus->number, path->dev, path->fn);
93 break;
94 }
95 path ++;
96 count --;
97 bus = pdev->subordinate;
98 }
99 if (!pdev) {
100 printk(KERN_WARNING PREFIX
101 "Device scope device [%04x:%02x:%02x.%02x] not found\n",
102 segment, scope->bus, path->dev, path->fn);
103 *dev = NULL;
104 return 0;
105 }
106 if ((scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT && \
107 pdev->subordinate) || (scope->entry_type == \
108 ACPI_DMAR_SCOPE_TYPE_BRIDGE && !pdev->subordinate)) {
109 pci_dev_put(pdev);
110 printk(KERN_WARNING PREFIX
111 "Device scope type does not match for %s\n",
112 pci_name(pdev));
113 return -EINVAL;
114 }
115 *dev = pdev;
116 return 0;
117}
118
119static int __init dmar_parse_dev_scope(void *start, void *end, int *cnt,
120 struct pci_dev ***devices, u16 segment)
121{
122 struct acpi_dmar_device_scope *scope;
123 void * tmp = start;
124 int index;
125 int ret;
126
127 *cnt = 0;
128 while (start < end) {
129 scope = start;
130 if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT ||
131 scope->entry_type == ACPI_DMAR_SCOPE_TYPE_BRIDGE)
132 (*cnt)++;
133 else
134 printk(KERN_WARNING PREFIX
135 "Unsupported device scope\n");
136 start += scope->length;
137 }
138 if (*cnt == 0)
139 return 0;
140
141 *devices = kcalloc(*cnt, sizeof(struct pci_dev *), GFP_KERNEL);
142 if (!*devices)
143 return -ENOMEM;
144
145 start = tmp;
146 index = 0;
147 while (start < end) {
148 scope = start;
149 if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT ||
150 scope->entry_type == ACPI_DMAR_SCOPE_TYPE_BRIDGE) {
151 ret = dmar_parse_one_dev_scope(scope,
152 &(*devices)[index], segment);
153 if (ret) {
154 kfree(*devices);
155 return ret;
156 }
157 index ++;
158 }
159 start += scope->length;
160 }
161
162 return 0;
163}
164
165/**
166 * dmar_parse_one_drhd - parses exactly one DMA remapping hardware definition
167 * structure which uniquely represent one DMA remapping hardware unit
168 * present in the platform
169 */
170static int __init
171dmar_parse_one_drhd(struct acpi_dmar_header *header)
172{
173 struct acpi_dmar_hardware_unit *drhd;
174 struct dmar_drhd_unit *dmaru;
175 int ret = 0;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700176
David Woodhousee523b382009-04-10 22:27:48 -0700177 drhd = (struct acpi_dmar_hardware_unit *)header;
178 if (!drhd->address) {
179 /* Promote an attitude of violence to a BIOS engineer today */
180 WARN(1, "Your BIOS is broken; DMAR reported at address zero!\n"
181 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
182 dmi_get_system_info(DMI_BIOS_VENDOR),
183 dmi_get_system_info(DMI_BIOS_VERSION),
184 dmi_get_system_info(DMI_PRODUCT_VERSION));
185 return -ENODEV;
186 }
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700187 dmaru = kzalloc(sizeof(*dmaru), GFP_KERNEL);
188 if (!dmaru)
189 return -ENOMEM;
190
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700191 dmaru->hdr = header;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700192 dmaru->reg_base_addr = drhd->address;
David Woodhouse276dbf992009-04-04 01:45:37 +0100193 dmaru->segment = drhd->segment;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700194 dmaru->include_all = drhd->flags & 0x1; /* BIT0: INCLUDE_ALL */
195
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700196 ret = alloc_iommu(dmaru);
197 if (ret) {
198 kfree(dmaru);
199 return ret;
200 }
201 dmar_register_drhd_unit(dmaru);
202 return 0;
203}
204
David Woodhousef82851a2008-10-18 15:43:14 +0100205static int __init dmar_parse_dev(struct dmar_drhd_unit *dmaru)
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700206{
207 struct acpi_dmar_hardware_unit *drhd;
David Woodhousef82851a2008-10-18 15:43:14 +0100208 int ret = 0;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700209
210 drhd = (struct acpi_dmar_hardware_unit *) dmaru->hdr;
211
Yu Zhao2e824f72008-12-22 16:54:58 +0800212 if (dmaru->include_all)
213 return 0;
214
215 ret = dmar_parse_dev_scope((void *)(drhd + 1),
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700216 ((void *)drhd) + drhd->header.length,
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700217 &dmaru->devices_cnt, &dmaru->devices,
218 drhd->segment);
Suresh Siddha1c7d1bc2008-09-03 16:58:35 -0700219 if (ret) {
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700220 list_del(&dmaru->list);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700221 kfree(dmaru);
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700222 }
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700223 return ret;
224}
225
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700226#ifdef CONFIG_DMAR
227LIST_HEAD(dmar_rmrr_units);
228
229static void __init dmar_register_rmrr_unit(struct dmar_rmrr_unit *rmrr)
230{
231 list_add(&rmrr->list, &dmar_rmrr_units);
232}
233
234
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700235static int __init
236dmar_parse_one_rmrr(struct acpi_dmar_header *header)
237{
238 struct acpi_dmar_reserved_memory *rmrr;
239 struct dmar_rmrr_unit *rmrru;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700240
241 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
242 if (!rmrru)
243 return -ENOMEM;
244
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700245 rmrru->hdr = header;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700246 rmrr = (struct acpi_dmar_reserved_memory *)header;
247 rmrru->base_address = rmrr->base_address;
248 rmrru->end_address = rmrr->end_address;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700249
250 dmar_register_rmrr_unit(rmrru);
251 return 0;
252}
253
254static int __init
255rmrr_parse_dev(struct dmar_rmrr_unit *rmrru)
256{
257 struct acpi_dmar_reserved_memory *rmrr;
258 int ret;
259
260 rmrr = (struct acpi_dmar_reserved_memory *) rmrru->hdr;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700261 ret = dmar_parse_dev_scope((void *)(rmrr + 1),
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700262 ((void *)rmrr) + rmrr->header.length,
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700263 &rmrru->devices_cnt, &rmrru->devices, rmrr->segment);
264
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700265 if (ret || (rmrru->devices_cnt == 0)) {
266 list_del(&rmrru->list);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700267 kfree(rmrru);
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700268 }
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700269 return ret;
270}
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800271
272static LIST_HEAD(dmar_atsr_units);
273
274static int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
275{
276 struct acpi_dmar_atsr *atsr;
277 struct dmar_atsr_unit *atsru;
278
279 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
280 atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
281 if (!atsru)
282 return -ENOMEM;
283
284 atsru->hdr = hdr;
285 atsru->include_all = atsr->flags & 0x1;
286
287 list_add(&atsru->list, &dmar_atsr_units);
288
289 return 0;
290}
291
292static int __init atsr_parse_dev(struct dmar_atsr_unit *atsru)
293{
294 int rc;
295 struct acpi_dmar_atsr *atsr;
296
297 if (atsru->include_all)
298 return 0;
299
300 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
301 rc = dmar_parse_dev_scope((void *)(atsr + 1),
302 (void *)atsr + atsr->header.length,
303 &atsru->devices_cnt, &atsru->devices,
304 atsr->segment);
305 if (rc || !atsru->devices_cnt) {
306 list_del(&atsru->list);
307 kfree(atsru);
308 }
309
310 return rc;
311}
312
313int dmar_find_matched_atsr_unit(struct pci_dev *dev)
314{
315 int i;
316 struct pci_bus *bus;
317 struct acpi_dmar_atsr *atsr;
318 struct dmar_atsr_unit *atsru;
319
320 list_for_each_entry(atsru, &dmar_atsr_units, list) {
321 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
322 if (atsr->segment == pci_domain_nr(dev->bus))
323 goto found;
324 }
325
326 return 0;
327
328found:
329 for (bus = dev->bus; bus; bus = bus->parent) {
330 struct pci_dev *bridge = bus->self;
331
332 if (!bridge || !bridge->is_pcie ||
333 bridge->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE)
334 return 0;
335
336 if (bridge->pcie_type == PCI_EXP_TYPE_ROOT_PORT) {
337 for (i = 0; i < atsru->devices_cnt; i++)
338 if (atsru->devices[i] == bridge)
339 return 1;
340 break;
341 }
342 }
343
344 if (atsru->include_all)
345 return 1;
346
347 return 0;
348}
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700349#endif
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700350
351static void __init
352dmar_table_print_dmar_entry(struct acpi_dmar_header *header)
353{
354 struct acpi_dmar_hardware_unit *drhd;
355 struct acpi_dmar_reserved_memory *rmrr;
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800356 struct acpi_dmar_atsr *atsr;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700357
358 switch (header->type) {
359 case ACPI_DMAR_TYPE_HARDWARE_UNIT:
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800360 drhd = container_of(header, struct acpi_dmar_hardware_unit,
361 header);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700362 printk (KERN_INFO PREFIX
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800363 "DRHD base: %#016Lx flags: %#x\n",
364 (unsigned long long)drhd->address, drhd->flags);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700365 break;
366 case ACPI_DMAR_TYPE_RESERVED_MEMORY:
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800367 rmrr = container_of(header, struct acpi_dmar_reserved_memory,
368 header);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700369 printk (KERN_INFO PREFIX
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800370 "RMRR base: %#016Lx end: %#016Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700371 (unsigned long long)rmrr->base_address,
372 (unsigned long long)rmrr->end_address);
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700373 break;
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800374 case ACPI_DMAR_TYPE_ATSR:
375 atsr = container_of(header, struct acpi_dmar_atsr, header);
376 printk(KERN_INFO PREFIX "ATSR flags: %#x\n", atsr->flags);
377 break;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700378 }
379}
380
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700381/**
382 * dmar_table_detect - checks to see if the platform supports DMAR devices
383 */
384static int __init dmar_table_detect(void)
385{
386 acpi_status status = AE_OK;
387
388 /* if we could find DMAR table, then there are DMAR devices */
Yinghai Lu8e1568f2009-02-11 01:06:59 -0800389 status = acpi_get_table_with_size(ACPI_SIG_DMAR, 0,
390 (struct acpi_table_header **)&dmar_tbl,
391 &dmar_tbl_size);
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700392
393 if (ACPI_SUCCESS(status) && !dmar_tbl) {
394 printk (KERN_WARNING PREFIX "Unable to map DMAR\n");
395 status = AE_NOT_FOUND;
396 }
397
398 return (ACPI_SUCCESS(status) ? 1 : 0);
399}
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700400
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700401/**
402 * parse_dmar_table - parses the DMA reporting table
403 */
404static int __init
405parse_dmar_table(void)
406{
407 struct acpi_table_dmar *dmar;
408 struct acpi_dmar_header *entry_header;
409 int ret = 0;
410
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700411 /*
412 * Do it again, earlier dmar_tbl mapping could be mapped with
413 * fixed map.
414 */
415 dmar_table_detect();
416
Joseph Cihulaa59b50e2009-06-30 19:31:10 -0700417 /*
418 * ACPI tables may not be DMA protected by tboot, so use DMAR copy
419 * SINIT saved in SinitMleData in TXT heap (which is DMA protected)
420 */
421 dmar_tbl = tboot_get_dmar_table(dmar_tbl);
422
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700423 dmar = (struct acpi_table_dmar *)dmar_tbl;
424 if (!dmar)
425 return -ENODEV;
426
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700427 if (dmar->width < PAGE_SHIFT - 1) {
Fenghua Yu093f87d2007-11-21 15:07:14 -0800428 printk(KERN_WARNING PREFIX "Invalid DMAR haw\n");
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700429 return -EINVAL;
430 }
431
432 printk (KERN_INFO PREFIX "Host address width %d\n",
433 dmar->width + 1);
434
435 entry_header = (struct acpi_dmar_header *)(dmar + 1);
436 while (((unsigned long)entry_header) <
437 (((unsigned long)dmar) + dmar_tbl->length)) {
Tony Battersby084eb962009-02-11 13:24:19 -0800438 /* Avoid looping forever on bad ACPI tables */
439 if (entry_header->length == 0) {
440 printk(KERN_WARNING PREFIX
441 "Invalid 0-length structure\n");
442 ret = -EINVAL;
443 break;
444 }
445
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700446 dmar_table_print_dmar_entry(entry_header);
447
448 switch (entry_header->type) {
449 case ACPI_DMAR_TYPE_HARDWARE_UNIT:
450 ret = dmar_parse_one_drhd(entry_header);
451 break;
452 case ACPI_DMAR_TYPE_RESERVED_MEMORY:
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700453#ifdef CONFIG_DMAR
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700454 ret = dmar_parse_one_rmrr(entry_header);
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700455#endif
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700456 break;
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800457 case ACPI_DMAR_TYPE_ATSR:
458#ifdef CONFIG_DMAR
459 ret = dmar_parse_one_atsr(entry_header);
460#endif
461 break;
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700462 default:
463 printk(KERN_WARNING PREFIX
464 "Unknown DMAR structure type\n");
465 ret = 0; /* for forward compatibility */
466 break;
467 }
468 if (ret)
469 break;
470
471 entry_header = ((void *)entry_header + entry_header->length);
472 }
473 return ret;
474}
475
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700476int dmar_pci_device_match(struct pci_dev *devices[], int cnt,
477 struct pci_dev *dev)
478{
479 int index;
480
481 while (dev) {
482 for (index = 0; index < cnt; index++)
483 if (dev == devices[index])
484 return 1;
485
486 /* Check our parent */
487 dev = dev->bus->self;
488 }
489
490 return 0;
491}
492
493struct dmar_drhd_unit *
494dmar_find_matched_drhd_unit(struct pci_dev *dev)
495{
Yu Zhao2e824f72008-12-22 16:54:58 +0800496 struct dmar_drhd_unit *dmaru = NULL;
497 struct acpi_dmar_hardware_unit *drhd;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700498
Yu Zhao2e824f72008-12-22 16:54:58 +0800499 list_for_each_entry(dmaru, &dmar_drhd_units, list) {
500 drhd = container_of(dmaru->hdr,
501 struct acpi_dmar_hardware_unit,
502 header);
503
504 if (dmaru->include_all &&
505 drhd->segment == pci_domain_nr(dev->bus))
506 return dmaru;
507
508 if (dmar_pci_device_match(dmaru->devices,
509 dmaru->devices_cnt, dev))
510 return dmaru;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700511 }
512
513 return NULL;
514}
515
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700516int __init dmar_dev_scope_init(void)
517{
Suresh Siddha04e2ea62008-09-03 16:58:34 -0700518 struct dmar_drhd_unit *drhd, *drhd_n;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700519 int ret = -ENODEV;
520
Suresh Siddha04e2ea62008-09-03 16:58:34 -0700521 list_for_each_entry_safe(drhd, drhd_n, &dmar_drhd_units, list) {
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700522 ret = dmar_parse_dev(drhd);
523 if (ret)
524 return ret;
525 }
526
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700527#ifdef CONFIG_DMAR
528 {
Suresh Siddha04e2ea62008-09-03 16:58:34 -0700529 struct dmar_rmrr_unit *rmrr, *rmrr_n;
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800530 struct dmar_atsr_unit *atsr, *atsr_n;
531
Suresh Siddha04e2ea62008-09-03 16:58:34 -0700532 list_for_each_entry_safe(rmrr, rmrr_n, &dmar_rmrr_units, list) {
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700533 ret = rmrr_parse_dev(rmrr);
534 if (ret)
535 return ret;
536 }
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800537
538 list_for_each_entry_safe(atsr, atsr_n, &dmar_atsr_units, list) {
539 ret = atsr_parse_dev(atsr);
540 if (ret)
541 return ret;
542 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700543 }
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700544#endif
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700545
546 return ret;
547}
548
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700549
550int __init dmar_table_init(void)
551{
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700552 static int dmar_table_initialized;
Fenghua Yu093f87d2007-11-21 15:07:14 -0800553 int ret;
554
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700555 if (dmar_table_initialized)
556 return 0;
557
558 dmar_table_initialized = 1;
559
Fenghua Yu093f87d2007-11-21 15:07:14 -0800560 ret = parse_dmar_table();
561 if (ret) {
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700562 if (ret != -ENODEV)
563 printk(KERN_INFO PREFIX "parse DMAR table failure.\n");
Fenghua Yu093f87d2007-11-21 15:07:14 -0800564 return ret;
565 }
566
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700567 if (list_empty(&dmar_drhd_units)) {
568 printk(KERN_INFO PREFIX "No DMAR devices found\n");
569 return -ENODEV;
570 }
Fenghua Yu093f87d2007-11-21 15:07:14 -0800571
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700572#ifdef CONFIG_DMAR
Suresh Siddha2d6b5f82008-07-10 11:16:39 -0700573 if (list_empty(&dmar_rmrr_units))
Fenghua Yu093f87d2007-11-21 15:07:14 -0800574 printk(KERN_INFO PREFIX "No RMRR found\n");
Yu Zhaoaa5d2b52009-05-18 13:51:34 +0800575
576 if (list_empty(&dmar_atsr_units))
577 printk(KERN_INFO PREFIX "No ATSR found\n");
Suresh Siddhaaaa9d1d2008-07-10 11:16:38 -0700578#endif
Fenghua Yu093f87d2007-11-21 15:07:14 -0800579
Keshavamurthy, Anil S10e52472007-10-21 16:41:41 -0700580 return 0;
581}
582
Suresh Siddha2ae21012008-07-10 11:16:43 -0700583void __init detect_intel_iommu(void)
584{
585 int ret;
586
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700587 ret = dmar_table_detect();
Suresh Siddha2ae21012008-07-10 11:16:43 -0700588
Suresh Siddha2ae21012008-07-10 11:16:43 -0700589 {
Youquan Songcacd4212008-10-16 16:31:57 -0700590#ifdef CONFIG_INTR_REMAP
Suresh Siddha1cb11582008-07-10 11:16:51 -0700591 struct acpi_table_dmar *dmar;
592 /*
593 * for now we will disable dma-remapping when interrupt
594 * remapping is enabled.
595 * When support for queued invalidation for IOTLB invalidation
596 * is added, we will not need this any more.
597 */
598 dmar = (struct acpi_table_dmar *) dmar_tbl;
Youquan Songcacd4212008-10-16 16:31:57 -0700599 if (ret && cpu_has_x2apic && dmar->flags & 0x1)
Suresh Siddha1cb11582008-07-10 11:16:51 -0700600 printk(KERN_INFO
601 "Queued invalidation will be enabled to support "
602 "x2apic and Intr-remapping.\n");
Youquan Songcacd4212008-10-16 16:31:57 -0700603#endif
Youquan Songcacd4212008-10-16 16:31:57 -0700604#ifdef CONFIG_DMAR
Suresh Siddha2ae21012008-07-10 11:16:43 -0700605 if (ret && !no_iommu && !iommu_detected && !swiotlb &&
606 !dmar_disabled)
607 iommu_detected = 1;
Suresh Siddha2ae21012008-07-10 11:16:43 -0700608#endif
Youquan Songcacd4212008-10-16 16:31:57 -0700609 }
Yinghai Lu8e1568f2009-02-11 01:06:59 -0800610 early_acpi_os_unmap_memory(dmar_tbl, dmar_tbl_size);
Yinghai Luf6dd5c32008-09-03 16:58:32 -0700611 dmar_tbl = NULL;
Suresh Siddha2ae21012008-07-10 11:16:43 -0700612}
613
614
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700615int alloc_iommu(struct dmar_drhd_unit *drhd)
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700616{
Suresh Siddhac42d9f32008-07-10 11:16:36 -0700617 struct intel_iommu *iommu;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700618 int map_size;
619 u32 ver;
Suresh Siddhac42d9f32008-07-10 11:16:36 -0700620 static int iommu_allocated = 0;
Joerg Roedel43f73922009-01-03 23:56:27 +0100621 int agaw = 0;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700622 int msagaw = 0;
Suresh Siddhac42d9f32008-07-10 11:16:36 -0700623
624 iommu = kzalloc(sizeof(*iommu), GFP_KERNEL);
625 if (!iommu)
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700626 return -ENOMEM;
Suresh Siddhac42d9f32008-07-10 11:16:36 -0700627
628 iommu->seq_id = iommu_allocated++;
Suresh Siddha9d783ba2009-03-16 17:04:55 -0700629 sprintf (iommu->name, "dmar%d", iommu->seq_id);
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700630
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700631 iommu->reg = ioremap(drhd->reg_base_addr, VTD_PAGE_SIZE);
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700632 if (!iommu->reg) {
633 printk(KERN_ERR "IOMMU: can't map the region\n");
634 goto error;
635 }
636 iommu->cap = dmar_readq(iommu->reg + DMAR_CAP_REG);
637 iommu->ecap = dmar_readq(iommu->reg + DMAR_ECAP_REG);
638
David Woodhouse08155652009-08-04 09:17:20 +0100639 if (iommu->cap == (uint64_t)-1 && iommu->ecap == (uint64_t)-1) {
640 /* Promote an attitude of violence to a BIOS engineer today */
641 WARN(1, "Your BIOS is broken; DMAR reported at address %llx returns all ones!\n"
642 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
643 drhd->reg_base_addr,
644 dmi_get_system_info(DMI_BIOS_VENDOR),
645 dmi_get_system_info(DMI_BIOS_VERSION),
646 dmi_get_system_info(DMI_PRODUCT_VERSION));
647 goto err_unmap;
648 }
649
Joerg Roedel43f73922009-01-03 23:56:27 +0100650#ifdef CONFIG_DMAR
Weidong Han1b573682008-12-08 15:34:06 +0800651 agaw = iommu_calculate_agaw(iommu);
652 if (agaw < 0) {
653 printk(KERN_ERR
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700654 "Cannot get a valid agaw for iommu (seq_id = %d)\n",
655 iommu->seq_id);
David Woodhouse08155652009-08-04 09:17:20 +0100656 goto err_unmap;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700657 }
658 msagaw = iommu_calculate_max_sagaw(iommu);
659 if (msagaw < 0) {
660 printk(KERN_ERR
661 "Cannot get a valid max agaw for iommu (seq_id = %d)\n",
Weidong Han1b573682008-12-08 15:34:06 +0800662 iommu->seq_id);
David Woodhouse08155652009-08-04 09:17:20 +0100663 goto err_unmap;
Weidong Han1b573682008-12-08 15:34:06 +0800664 }
Joerg Roedel43f73922009-01-03 23:56:27 +0100665#endif
Weidong Han1b573682008-12-08 15:34:06 +0800666 iommu->agaw = agaw;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700667 iommu->msagaw = msagaw;
Weidong Han1b573682008-12-08 15:34:06 +0800668
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700669 /* the registers might be more than one page */
670 map_size = max_t(int, ecap_max_iotlb_offset(iommu->ecap),
671 cap_max_fault_reg_offset(iommu->cap));
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700672 map_size = VTD_PAGE_ALIGN(map_size);
673 if (map_size > VTD_PAGE_SIZE) {
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700674 iounmap(iommu->reg);
675 iommu->reg = ioremap(drhd->reg_base_addr, map_size);
676 if (!iommu->reg) {
677 printk(KERN_ERR "IOMMU: can't map the region\n");
678 goto error;
679 }
680 }
681
682 ver = readl(iommu->reg + DMAR_VER_REG);
David Woodhouse08155652009-08-04 09:17:20 +0100683 pr_info("IOMMU %llx: ver %d:%d cap %llx ecap %llx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700684 (unsigned long long)drhd->reg_base_addr,
685 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver),
686 (unsigned long long)iommu->cap,
687 (unsigned long long)iommu->ecap);
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700688
689 spin_lock_init(&iommu->register_lock);
690
691 drhd->iommu = iommu;
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700692 return 0;
David Woodhouse08155652009-08-04 09:17:20 +0100693
694 err_unmap:
695 iounmap(iommu->reg);
696 error:
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700697 kfree(iommu);
Suresh Siddha1886e8a2008-07-10 11:16:37 -0700698 return -1;
Suresh Siddhae61d98d2008-07-10 11:16:35 -0700699}
700
701void free_iommu(struct intel_iommu *iommu)
702{
703 if (!iommu)
704 return;
705
706#ifdef CONFIG_DMAR
707 free_dmar_iommu(iommu);
708#endif
709
710 if (iommu->reg)
711 iounmap(iommu->reg);
712 kfree(iommu);
713}
Suresh Siddhafe962e92008-07-10 11:16:42 -0700714
715/*
716 * Reclaim all the submitted descriptors which have completed its work.
717 */
718static inline void reclaim_free_desc(struct q_inval *qi)
719{
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800720 while (qi->desc_status[qi->free_tail] == QI_DONE ||
721 qi->desc_status[qi->free_tail] == QI_ABORT) {
Suresh Siddhafe962e92008-07-10 11:16:42 -0700722 qi->desc_status[qi->free_tail] = QI_FREE;
723 qi->free_tail = (qi->free_tail + 1) % QI_LENGTH;
724 qi->free_cnt++;
725 }
726}
727
Yu Zhao704126a2009-01-04 16:28:52 +0800728static int qi_check_fault(struct intel_iommu *iommu, int index)
729{
730 u32 fault;
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800731 int head, tail;
Yu Zhao704126a2009-01-04 16:28:52 +0800732 struct q_inval *qi = iommu->qi;
733 int wait_index = (index + 1) % QI_LENGTH;
734
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800735 if (qi->desc_status[wait_index] == QI_ABORT)
736 return -EAGAIN;
737
Yu Zhao704126a2009-01-04 16:28:52 +0800738 fault = readl(iommu->reg + DMAR_FSTS_REG);
739
740 /*
741 * If IQE happens, the head points to the descriptor associated
742 * with the error. No new descriptors are fetched until the IQE
743 * is cleared.
744 */
745 if (fault & DMA_FSTS_IQE) {
746 head = readl(iommu->reg + DMAR_IQH_REG);
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800747 if ((head >> DMAR_IQ_SHIFT) == index) {
748 printk(KERN_ERR "VT-d detected invalid descriptor: "
749 "low=%llx, high=%llx\n",
750 (unsigned long long)qi->desc[index].low,
751 (unsigned long long)qi->desc[index].high);
Yu Zhao704126a2009-01-04 16:28:52 +0800752 memcpy(&qi->desc[index], &qi->desc[wait_index],
753 sizeof(struct qi_desc));
754 __iommu_flush_cache(iommu, &qi->desc[index],
755 sizeof(struct qi_desc));
756 writel(DMA_FSTS_IQE, iommu->reg + DMAR_FSTS_REG);
757 return -EINVAL;
758 }
759 }
760
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800761 /*
762 * If ITE happens, all pending wait_desc commands are aborted.
763 * No new descriptors are fetched until the ITE is cleared.
764 */
765 if (fault & DMA_FSTS_ITE) {
766 head = readl(iommu->reg + DMAR_IQH_REG);
767 head = ((head >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;
768 head |= 1;
769 tail = readl(iommu->reg + DMAR_IQT_REG);
770 tail = ((tail >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;
771
772 writel(DMA_FSTS_ITE, iommu->reg + DMAR_FSTS_REG);
773
774 do {
775 if (qi->desc_status[head] == QI_IN_USE)
776 qi->desc_status[head] = QI_ABORT;
777 head = (head - 2 + QI_LENGTH) % QI_LENGTH;
778 } while (head != tail);
779
780 if (qi->desc_status[wait_index] == QI_ABORT)
781 return -EAGAIN;
782 }
783
784 if (fault & DMA_FSTS_ICE)
785 writel(DMA_FSTS_ICE, iommu->reg + DMAR_FSTS_REG);
786
Yu Zhao704126a2009-01-04 16:28:52 +0800787 return 0;
788}
789
Suresh Siddhafe962e92008-07-10 11:16:42 -0700790/*
791 * Submit the queued invalidation descriptor to the remapping
792 * hardware unit and wait for its completion.
793 */
Yu Zhao704126a2009-01-04 16:28:52 +0800794int qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu)
Suresh Siddhafe962e92008-07-10 11:16:42 -0700795{
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800796 int rc;
Suresh Siddhafe962e92008-07-10 11:16:42 -0700797 struct q_inval *qi = iommu->qi;
798 struct qi_desc *hw, wait_desc;
799 int wait_index, index;
800 unsigned long flags;
801
802 if (!qi)
Yu Zhao704126a2009-01-04 16:28:52 +0800803 return 0;
Suresh Siddhafe962e92008-07-10 11:16:42 -0700804
805 hw = qi->desc;
806
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800807restart:
808 rc = 0;
809
Suresh Siddhaf05810c2008-10-16 16:31:54 -0700810 spin_lock_irqsave(&qi->q_lock, flags);
Suresh Siddhafe962e92008-07-10 11:16:42 -0700811 while (qi->free_cnt < 3) {
Suresh Siddhaf05810c2008-10-16 16:31:54 -0700812 spin_unlock_irqrestore(&qi->q_lock, flags);
Suresh Siddhafe962e92008-07-10 11:16:42 -0700813 cpu_relax();
Suresh Siddhaf05810c2008-10-16 16:31:54 -0700814 spin_lock_irqsave(&qi->q_lock, flags);
Suresh Siddhafe962e92008-07-10 11:16:42 -0700815 }
816
817 index = qi->free_head;
818 wait_index = (index + 1) % QI_LENGTH;
819
820 qi->desc_status[index] = qi->desc_status[wait_index] = QI_IN_USE;
821
822 hw[index] = *desc;
823
Yu Zhao704126a2009-01-04 16:28:52 +0800824 wait_desc.low = QI_IWD_STATUS_DATA(QI_DONE) |
825 QI_IWD_STATUS_WRITE | QI_IWD_TYPE;
Suresh Siddhafe962e92008-07-10 11:16:42 -0700826 wait_desc.high = virt_to_phys(&qi->desc_status[wait_index]);
827
828 hw[wait_index] = wait_desc;
829
830 __iommu_flush_cache(iommu, &hw[index], sizeof(struct qi_desc));
831 __iommu_flush_cache(iommu, &hw[wait_index], sizeof(struct qi_desc));
832
833 qi->free_head = (qi->free_head + 2) % QI_LENGTH;
834 qi->free_cnt -= 2;
835
Suresh Siddhafe962e92008-07-10 11:16:42 -0700836 /*
837 * update the HW tail register indicating the presence of
838 * new descriptors.
839 */
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800840 writel(qi->free_head << DMAR_IQ_SHIFT, iommu->reg + DMAR_IQT_REG);
Suresh Siddhafe962e92008-07-10 11:16:42 -0700841
842 while (qi->desc_status[wait_index] != QI_DONE) {
Suresh Siddhaf05810c2008-10-16 16:31:54 -0700843 /*
844 * We will leave the interrupts disabled, to prevent interrupt
845 * context to queue another cmd while a cmd is already submitted
846 * and waiting for completion on this cpu. This is to avoid
847 * a deadlock where the interrupt context can wait indefinitely
848 * for free slots in the queue.
849 */
Yu Zhao704126a2009-01-04 16:28:52 +0800850 rc = qi_check_fault(iommu, index);
851 if (rc)
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800852 break;
Yu Zhao704126a2009-01-04 16:28:52 +0800853
Suresh Siddhafe962e92008-07-10 11:16:42 -0700854 spin_unlock(&qi->q_lock);
855 cpu_relax();
856 spin_lock(&qi->q_lock);
857 }
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800858
859 qi->desc_status[index] = QI_DONE;
Suresh Siddhafe962e92008-07-10 11:16:42 -0700860
861 reclaim_free_desc(qi);
Suresh Siddhaf05810c2008-10-16 16:31:54 -0700862 spin_unlock_irqrestore(&qi->q_lock, flags);
Yu Zhao704126a2009-01-04 16:28:52 +0800863
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800864 if (rc == -EAGAIN)
865 goto restart;
866
Yu Zhao704126a2009-01-04 16:28:52 +0800867 return rc;
Suresh Siddhafe962e92008-07-10 11:16:42 -0700868}
869
870/*
871 * Flush the global interrupt entry cache.
872 */
873void qi_global_iec(struct intel_iommu *iommu)
874{
875 struct qi_desc desc;
876
877 desc.low = QI_IEC_TYPE;
878 desc.high = 0;
879
Yu Zhao704126a2009-01-04 16:28:52 +0800880 /* should never fail */
Suresh Siddhafe962e92008-07-10 11:16:42 -0700881 qi_submit_sync(&desc, iommu);
882}
883
David Woodhouse4c25a2c2009-05-10 17:16:06 +0100884void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid, u8 fm,
885 u64 type)
Youquan Song3481f212008-10-16 16:31:55 -0700886{
Youquan Song3481f212008-10-16 16:31:55 -0700887 struct qi_desc desc;
888
Youquan Song3481f212008-10-16 16:31:55 -0700889 desc.low = QI_CC_FM(fm) | QI_CC_SID(sid) | QI_CC_DID(did)
890 | QI_CC_GRAN(type) | QI_CC_TYPE;
891 desc.high = 0;
892
David Woodhouse4c25a2c2009-05-10 17:16:06 +0100893 qi_submit_sync(&desc, iommu);
Youquan Song3481f212008-10-16 16:31:55 -0700894}
895
David Woodhouse1f0ef2a2009-05-10 19:58:49 +0100896void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr,
897 unsigned int size_order, u64 type)
Youquan Song3481f212008-10-16 16:31:55 -0700898{
899 u8 dw = 0, dr = 0;
900
901 struct qi_desc desc;
902 int ih = 0;
903
Youquan Song3481f212008-10-16 16:31:55 -0700904 if (cap_write_drain(iommu->cap))
905 dw = 1;
906
907 if (cap_read_drain(iommu->cap))
908 dr = 1;
909
910 desc.low = QI_IOTLB_DID(did) | QI_IOTLB_DR(dr) | QI_IOTLB_DW(dw)
911 | QI_IOTLB_GRAN(type) | QI_IOTLB_TYPE;
912 desc.high = QI_IOTLB_ADDR(addr) | QI_IOTLB_IH(ih)
913 | QI_IOTLB_AM(size_order);
914
David Woodhouse1f0ef2a2009-05-10 19:58:49 +0100915 qi_submit_sync(&desc, iommu);
Youquan Song3481f212008-10-16 16:31:55 -0700916}
917
Yu Zhao6ba6c3a2009-05-18 13:51:35 +0800918void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 qdep,
919 u64 addr, unsigned mask)
920{
921 struct qi_desc desc;
922
923 if (mask) {
924 BUG_ON(addr & ((1 << (VTD_PAGE_SHIFT + mask)) - 1));
925 addr |= (1 << (VTD_PAGE_SHIFT + mask - 1)) - 1;
926 desc.high = QI_DEV_IOTLB_ADDR(addr) | QI_DEV_IOTLB_SIZE;
927 } else
928 desc.high = QI_DEV_IOTLB_ADDR(addr);
929
930 if (qdep >= QI_DEV_IOTLB_MAX_INVS)
931 qdep = 0;
932
933 desc.low = QI_DEV_IOTLB_SID(sid) | QI_DEV_IOTLB_QDEP(qdep) |
934 QI_DIOTLB_TYPE;
935
936 qi_submit_sync(&desc, iommu);
937}
938
Suresh Siddhafe962e92008-07-10 11:16:42 -0700939/*
Suresh Siddhaeba67e52009-03-16 17:04:56 -0700940 * Disable Queued Invalidation interface.
941 */
942void dmar_disable_qi(struct intel_iommu *iommu)
943{
944 unsigned long flags;
945 u32 sts;
946 cycles_t start_time = get_cycles();
947
948 if (!ecap_qis(iommu->ecap))
949 return;
950
951 spin_lock_irqsave(&iommu->register_lock, flags);
952
953 sts = dmar_readq(iommu->reg + DMAR_GSTS_REG);
954 if (!(sts & DMA_GSTS_QIES))
955 goto end;
956
957 /*
958 * Give a chance to HW to complete the pending invalidation requests.
959 */
960 while ((readl(iommu->reg + DMAR_IQT_REG) !=
961 readl(iommu->reg + DMAR_IQH_REG)) &&
962 (DMAR_OPERATION_TIMEOUT > (get_cycles() - start_time)))
963 cpu_relax();
964
965 iommu->gcmd &= ~DMA_GCMD_QIE;
Suresh Siddhaeba67e52009-03-16 17:04:56 -0700966 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
967
968 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl,
969 !(sts & DMA_GSTS_QIES), sts);
970end:
971 spin_unlock_irqrestore(&iommu->register_lock, flags);
972}
973
974/*
Fenghua Yueb4a52b2009-03-27 14:22:43 -0700975 * Enable queued invalidation.
976 */
977static void __dmar_enable_qi(struct intel_iommu *iommu)
978{
David Woodhousec416daa2009-05-10 20:30:58 +0100979 u32 sts;
Fenghua Yueb4a52b2009-03-27 14:22:43 -0700980 unsigned long flags;
981 struct q_inval *qi = iommu->qi;
982
983 qi->free_head = qi->free_tail = 0;
984 qi->free_cnt = QI_LENGTH;
985
986 spin_lock_irqsave(&iommu->register_lock, flags);
987
988 /* write zero to the tail reg */
989 writel(0, iommu->reg + DMAR_IQT_REG);
990
991 dmar_writeq(iommu->reg + DMAR_IQA_REG, virt_to_phys(qi->desc));
992
Fenghua Yueb4a52b2009-03-27 14:22:43 -0700993 iommu->gcmd |= DMA_GCMD_QIE;
David Woodhousec416daa2009-05-10 20:30:58 +0100994 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Fenghua Yueb4a52b2009-03-27 14:22:43 -0700995
996 /* Make sure hardware complete it */
997 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl, (sts & DMA_GSTS_QIES), sts);
998
999 spin_unlock_irqrestore(&iommu->register_lock, flags);
1000}
1001
1002/*
Suresh Siddhafe962e92008-07-10 11:16:42 -07001003 * Enable Queued Invalidation interface. This is a must to support
1004 * interrupt-remapping. Also used by DMA-remapping, which replaces
1005 * register based IOTLB invalidation.
1006 */
1007int dmar_enable_qi(struct intel_iommu *iommu)
1008{
Suresh Siddhafe962e92008-07-10 11:16:42 -07001009 struct q_inval *qi;
1010
1011 if (!ecap_qis(iommu->ecap))
1012 return -ENOENT;
1013
1014 /*
1015 * queued invalidation is already setup and enabled.
1016 */
1017 if (iommu->qi)
1018 return 0;
1019
Suresh Siddhafa4b57c2009-03-16 17:05:05 -07001020 iommu->qi = kmalloc(sizeof(*qi), GFP_ATOMIC);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001021 if (!iommu->qi)
1022 return -ENOMEM;
1023
1024 qi = iommu->qi;
1025
Suresh Siddhafa4b57c2009-03-16 17:05:05 -07001026 qi->desc = (void *)(get_zeroed_page(GFP_ATOMIC));
Suresh Siddhafe962e92008-07-10 11:16:42 -07001027 if (!qi->desc) {
1028 kfree(qi);
1029 iommu->qi = 0;
1030 return -ENOMEM;
1031 }
1032
Suresh Siddhafa4b57c2009-03-16 17:05:05 -07001033 qi->desc_status = kmalloc(QI_LENGTH * sizeof(int), GFP_ATOMIC);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001034 if (!qi->desc_status) {
1035 free_page((unsigned long) qi->desc);
1036 kfree(qi);
1037 iommu->qi = 0;
1038 return -ENOMEM;
1039 }
1040
1041 qi->free_head = qi->free_tail = 0;
1042 qi->free_cnt = QI_LENGTH;
1043
1044 spin_lock_init(&qi->q_lock);
1045
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001046 __dmar_enable_qi(iommu);
Suresh Siddhafe962e92008-07-10 11:16:42 -07001047
1048 return 0;
1049}
Suresh Siddha0ac24912009-03-16 17:04:54 -07001050
1051/* iommu interrupt handling. Most stuff are MSI-like. */
1052
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001053enum faulttype {
1054 DMA_REMAP,
1055 INTR_REMAP,
1056 UNKNOWN,
1057};
1058
1059static const char *dma_remap_fault_reasons[] =
Suresh Siddha0ac24912009-03-16 17:04:54 -07001060{
1061 "Software",
1062 "Present bit in root entry is clear",
1063 "Present bit in context entry is clear",
1064 "Invalid context entry",
1065 "Access beyond MGAW",
1066 "PTE Write access is not set",
1067 "PTE Read access is not set",
1068 "Next page table ptr is invalid",
1069 "Root table address invalid",
1070 "Context table ptr is invalid",
1071 "non-zero reserved fields in RTP",
1072 "non-zero reserved fields in CTP",
1073 "non-zero reserved fields in PTE",
1074};
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001075
1076static const char *intr_remap_fault_reasons[] =
1077{
1078 "Detected reserved fields in the decoded interrupt-remapped request",
1079 "Interrupt index exceeded the interrupt-remapping table size",
1080 "Present field in the IRTE entry is clear",
1081 "Error accessing interrupt-remapping table pointed by IRTA_REG",
1082 "Detected reserved fields in the IRTE entry",
1083 "Blocked a compatibility format interrupt request",
1084 "Blocked an interrupt request due to source-id verification failure",
1085};
1086
Suresh Siddha0ac24912009-03-16 17:04:54 -07001087#define MAX_FAULT_REASON_IDX (ARRAY_SIZE(fault_reason_strings) - 1)
1088
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001089const char *dmar_get_fault_reason(u8 fault_reason, int *fault_type)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001090{
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001091 if (fault_reason >= 0x20 && (fault_reason <= 0x20 +
1092 ARRAY_SIZE(intr_remap_fault_reasons))) {
1093 *fault_type = INTR_REMAP;
1094 return intr_remap_fault_reasons[fault_reason - 0x20];
1095 } else if (fault_reason < ARRAY_SIZE(dma_remap_fault_reasons)) {
1096 *fault_type = DMA_REMAP;
1097 return dma_remap_fault_reasons[fault_reason];
1098 } else {
1099 *fault_type = UNKNOWN;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001100 return "Unknown";
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001101 }
Suresh Siddha0ac24912009-03-16 17:04:54 -07001102}
1103
1104void dmar_msi_unmask(unsigned int irq)
1105{
1106 struct intel_iommu *iommu = get_irq_data(irq);
1107 unsigned long flag;
1108
1109 /* unmask it */
1110 spin_lock_irqsave(&iommu->register_lock, flag);
1111 writel(0, iommu->reg + DMAR_FECTL_REG);
1112 /* Read a reg to force flush the post write */
1113 readl(iommu->reg + DMAR_FECTL_REG);
1114 spin_unlock_irqrestore(&iommu->register_lock, flag);
1115}
1116
1117void dmar_msi_mask(unsigned int irq)
1118{
1119 unsigned long flag;
1120 struct intel_iommu *iommu = get_irq_data(irq);
1121
1122 /* mask it */
1123 spin_lock_irqsave(&iommu->register_lock, flag);
1124 writel(DMA_FECTL_IM, iommu->reg + DMAR_FECTL_REG);
1125 /* Read a reg to force flush the post write */
1126 readl(iommu->reg + DMAR_FECTL_REG);
1127 spin_unlock_irqrestore(&iommu->register_lock, flag);
1128}
1129
1130void dmar_msi_write(int irq, struct msi_msg *msg)
1131{
1132 struct intel_iommu *iommu = get_irq_data(irq);
1133 unsigned long flag;
1134
1135 spin_lock_irqsave(&iommu->register_lock, flag);
1136 writel(msg->data, iommu->reg + DMAR_FEDATA_REG);
1137 writel(msg->address_lo, iommu->reg + DMAR_FEADDR_REG);
1138 writel(msg->address_hi, iommu->reg + DMAR_FEUADDR_REG);
1139 spin_unlock_irqrestore(&iommu->register_lock, flag);
1140}
1141
1142void dmar_msi_read(int irq, struct msi_msg *msg)
1143{
1144 struct intel_iommu *iommu = get_irq_data(irq);
1145 unsigned long flag;
1146
1147 spin_lock_irqsave(&iommu->register_lock, flag);
1148 msg->data = readl(iommu->reg + DMAR_FEDATA_REG);
1149 msg->address_lo = readl(iommu->reg + DMAR_FEADDR_REG);
1150 msg->address_hi = readl(iommu->reg + DMAR_FEUADDR_REG);
1151 spin_unlock_irqrestore(&iommu->register_lock, flag);
1152}
1153
1154static int dmar_fault_do_one(struct intel_iommu *iommu, int type,
1155 u8 fault_reason, u16 source_id, unsigned long long addr)
1156{
1157 const char *reason;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001158 int fault_type;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001159
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001160 reason = dmar_get_fault_reason(fault_reason, &fault_type);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001161
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001162 if (fault_type == INTR_REMAP)
1163 printk(KERN_ERR "INTR-REMAP: Request device [[%02x:%02x.%d] "
1164 "fault index %llx\n"
1165 "INTR-REMAP:[fault reason %02d] %s\n",
1166 (source_id >> 8), PCI_SLOT(source_id & 0xFF),
1167 PCI_FUNC(source_id & 0xFF), addr >> 48,
1168 fault_reason, reason);
1169 else
1170 printk(KERN_ERR
1171 "DMAR:[%s] Request device [%02x:%02x.%d] "
1172 "fault addr %llx \n"
1173 "DMAR:[fault reason %02d] %s\n",
1174 (type ? "DMA Read" : "DMA Write"),
1175 (source_id >> 8), PCI_SLOT(source_id & 0xFF),
1176 PCI_FUNC(source_id & 0xFF), addr, fault_reason, reason);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001177 return 0;
1178}
1179
1180#define PRIMARY_FAULT_REG_LEN (16)
Suresh Siddha1531a6a2009-03-16 17:04:57 -07001181irqreturn_t dmar_fault(int irq, void *dev_id)
Suresh Siddha0ac24912009-03-16 17:04:54 -07001182{
1183 struct intel_iommu *iommu = dev_id;
1184 int reg, fault_index;
1185 u32 fault_status;
1186 unsigned long flag;
1187
1188 spin_lock_irqsave(&iommu->register_lock, flag);
1189 fault_status = readl(iommu->reg + DMAR_FSTS_REG);
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001190 if (fault_status)
1191 printk(KERN_ERR "DRHD: handling fault status reg %x\n",
1192 fault_status);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001193
1194 /* TBD: ignore advanced fault log currently */
1195 if (!(fault_status & DMA_FSTS_PPF))
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001196 goto clear_rest;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001197
1198 fault_index = dma_fsts_fault_record_index(fault_status);
1199 reg = cap_fault_reg_offset(iommu->cap);
1200 while (1) {
1201 u8 fault_reason;
1202 u16 source_id;
1203 u64 guest_addr;
1204 int type;
1205 u32 data;
1206
1207 /* highest 32 bits */
1208 data = readl(iommu->reg + reg +
1209 fault_index * PRIMARY_FAULT_REG_LEN + 12);
1210 if (!(data & DMA_FRCD_F))
1211 break;
1212
1213 fault_reason = dma_frcd_fault_reason(data);
1214 type = dma_frcd_type(data);
1215
1216 data = readl(iommu->reg + reg +
1217 fault_index * PRIMARY_FAULT_REG_LEN + 8);
1218 source_id = dma_frcd_source_id(data);
1219
1220 guest_addr = dmar_readq(iommu->reg + reg +
1221 fault_index * PRIMARY_FAULT_REG_LEN);
1222 guest_addr = dma_frcd_page_addr(guest_addr);
1223 /* clear the fault */
1224 writel(DMA_FRCD_F, iommu->reg + reg +
1225 fault_index * PRIMARY_FAULT_REG_LEN + 12);
1226
1227 spin_unlock_irqrestore(&iommu->register_lock, flag);
1228
1229 dmar_fault_do_one(iommu, type, fault_reason,
1230 source_id, guest_addr);
1231
1232 fault_index++;
Troy Heber8211a7b2009-08-19 15:26:11 -06001233 if (fault_index >= cap_num_fault_regs(iommu->cap))
Suresh Siddha0ac24912009-03-16 17:04:54 -07001234 fault_index = 0;
1235 spin_lock_irqsave(&iommu->register_lock, flag);
1236 }
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001237clear_rest:
1238 /* clear all the other faults */
Suresh Siddha0ac24912009-03-16 17:04:54 -07001239 fault_status = readl(iommu->reg + DMAR_FSTS_REG);
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001240 writel(fault_status, iommu->reg + DMAR_FSTS_REG);
Suresh Siddha0ac24912009-03-16 17:04:54 -07001241
1242 spin_unlock_irqrestore(&iommu->register_lock, flag);
1243 return IRQ_HANDLED;
1244}
1245
1246int dmar_set_interrupt(struct intel_iommu *iommu)
1247{
1248 int irq, ret;
1249
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001250 /*
1251 * Check if the fault interrupt is already initialized.
1252 */
1253 if (iommu->irq)
1254 return 0;
1255
Suresh Siddha0ac24912009-03-16 17:04:54 -07001256 irq = create_irq();
1257 if (!irq) {
1258 printk(KERN_ERR "IOMMU: no free vectors\n");
1259 return -EINVAL;
1260 }
1261
1262 set_irq_data(irq, iommu);
1263 iommu->irq = irq;
1264
1265 ret = arch_setup_dmar_msi(irq);
1266 if (ret) {
1267 set_irq_data(irq, NULL);
1268 iommu->irq = 0;
1269 destroy_irq(irq);
Chris Wrightdd726432009-05-13 15:55:52 -07001270 return ret;
Suresh Siddha0ac24912009-03-16 17:04:54 -07001271 }
1272
Suresh Siddha0ac24912009-03-16 17:04:54 -07001273 ret = request_irq(irq, dmar_fault, 0, iommu->name, iommu);
1274 if (ret)
1275 printk(KERN_ERR "IOMMU: can't request irq\n");
1276 return ret;
1277}
Suresh Siddha9d783ba2009-03-16 17:04:55 -07001278
1279int __init enable_drhd_fault_handling(void)
1280{
1281 struct dmar_drhd_unit *drhd;
1282
1283 /*
1284 * Enable fault control interrupt.
1285 */
1286 for_each_drhd_unit(drhd) {
1287 int ret;
1288 struct intel_iommu *iommu = drhd->iommu;
1289 ret = dmar_set_interrupt(iommu);
1290
1291 if (ret) {
1292 printk(KERN_ERR "DRHD %Lx: failed to enable fault, "
1293 " interrupt, ret %d\n",
1294 (unsigned long long)drhd->reg_base_addr, ret);
1295 return -1;
1296 }
1297 }
1298
1299 return 0;
1300}
Fenghua Yueb4a52b2009-03-27 14:22:43 -07001301
1302/*
1303 * Re-enable Queued Invalidation interface.
1304 */
1305int dmar_reenable_qi(struct intel_iommu *iommu)
1306{
1307 if (!ecap_qis(iommu->ecap))
1308 return -ENOENT;
1309
1310 if (!iommu->qi)
1311 return -ENOENT;
1312
1313 /*
1314 * First disable queued invalidation.
1315 */
1316 dmar_disable_qi(iommu);
1317 /*
1318 * Then enable queued invalidation again. Since there is no pending
1319 * invalidation requests now, it's safe to re-enable queued
1320 * invalidation.
1321 */
1322 __dmar_enable_qi(iommu);
1323
1324 return 0;
1325}
Youquan Song074835f2009-09-09 12:05:39 -04001326
1327/*
1328 * Check interrupt remapping support in DMAR table description.
1329 */
1330int dmar_ir_support(void)
1331{
1332 struct acpi_table_dmar *dmar;
1333 dmar = (struct acpi_table_dmar *)dmar_tbl;
1334 return dmar->flags & 0x1;
1335}