Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1 | /* |
Yang Li | 8a56e1e | 2012-11-01 18:53:42 +0000 | [diff] [blame] | 2 | * Copyright 2009 Freescale Semiconductor, Inc. |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 3 | * |
| 4 | * This program is free software; you can redistribute it and/or |
| 5 | * modify it under the terms of the GNU General Public License |
| 6 | * as published by the Free Software Foundation; either version |
| 7 | * 2 of the License, or (at your option) any later version. |
| 8 | * |
| 9 | * provides masks and opcode images for use by code generation, emulation |
| 10 | * and for instructions that older assemblers might not know about |
| 11 | */ |
| 12 | #ifndef _ASM_POWERPC_PPC_OPCODE_H |
| 13 | #define _ASM_POWERPC_PPC_OPCODE_H |
| 14 | |
| 15 | #include <linux/stringify.h> |
| 16 | #include <asm/asm-compat.h> |
| 17 | |
Michael Neuling | 0972def | 2012-06-25 13:33:22 +0000 | [diff] [blame] | 18 | #define __REG_R0 0 |
| 19 | #define __REG_R1 1 |
| 20 | #define __REG_R2 2 |
| 21 | #define __REG_R3 3 |
| 22 | #define __REG_R4 4 |
| 23 | #define __REG_R5 5 |
| 24 | #define __REG_R6 6 |
| 25 | #define __REG_R7 7 |
| 26 | #define __REG_R8 8 |
| 27 | #define __REG_R9 9 |
| 28 | #define __REG_R10 10 |
| 29 | #define __REG_R11 11 |
| 30 | #define __REG_R12 12 |
| 31 | #define __REG_R13 13 |
| 32 | #define __REG_R14 14 |
| 33 | #define __REG_R15 15 |
| 34 | #define __REG_R16 16 |
| 35 | #define __REG_R17 17 |
| 36 | #define __REG_R18 18 |
| 37 | #define __REG_R19 19 |
| 38 | #define __REG_R20 20 |
| 39 | #define __REG_R21 21 |
| 40 | #define __REG_R22 22 |
| 41 | #define __REG_R23 23 |
| 42 | #define __REG_R24 24 |
| 43 | #define __REG_R25 25 |
| 44 | #define __REG_R26 26 |
| 45 | #define __REG_R27 27 |
| 46 | #define __REG_R28 28 |
| 47 | #define __REG_R29 29 |
| 48 | #define __REG_R30 30 |
| 49 | #define __REG_R31 31 |
| 50 | |
Michael Neuling | f4c0157 | 2012-06-25 13:33:24 +0000 | [diff] [blame] | 51 | #define __REGA0_0 0 |
| 52 | #define __REGA0_R1 1 |
| 53 | #define __REGA0_R2 2 |
| 54 | #define __REGA0_R3 3 |
| 55 | #define __REGA0_R4 4 |
| 56 | #define __REGA0_R5 5 |
| 57 | #define __REGA0_R6 6 |
| 58 | #define __REGA0_R7 7 |
| 59 | #define __REGA0_R8 8 |
| 60 | #define __REGA0_R9 9 |
| 61 | #define __REGA0_R10 10 |
| 62 | #define __REGA0_R11 11 |
| 63 | #define __REGA0_R12 12 |
| 64 | #define __REGA0_R13 13 |
| 65 | #define __REGA0_R14 14 |
| 66 | #define __REGA0_R15 15 |
| 67 | #define __REGA0_R16 16 |
| 68 | #define __REGA0_R17 17 |
| 69 | #define __REGA0_R18 18 |
| 70 | #define __REGA0_R19 19 |
| 71 | #define __REGA0_R20 20 |
| 72 | #define __REGA0_R21 21 |
| 73 | #define __REGA0_R22 22 |
| 74 | #define __REGA0_R23 23 |
| 75 | #define __REGA0_R24 24 |
| 76 | #define __REGA0_R25 25 |
| 77 | #define __REGA0_R26 26 |
| 78 | #define __REGA0_R27 27 |
| 79 | #define __REGA0_R28 28 |
| 80 | #define __REGA0_R29 29 |
| 81 | #define __REGA0_R30 30 |
| 82 | #define __REGA0_R31 31 |
| 83 | |
Hongtao Jia | 9123c5e | 2013-04-28 13:20:07 +0800 | [diff] [blame] | 84 | /* opcode and xopcode for instructions */ |
| 85 | #define OP_TRAP 3 |
| 86 | #define OP_TRAP_64 2 |
| 87 | |
| 88 | #define OP_31_XOP_TRAP 4 |
| 89 | #define OP_31_XOP_LWZX 23 |
| 90 | #define OP_31_XOP_DCBST 54 |
| 91 | #define OP_31_XOP_LWZUX 55 |
| 92 | #define OP_31_XOP_TRAP_64 68 |
| 93 | #define OP_31_XOP_DCBF 86 |
| 94 | #define OP_31_XOP_LBZX 87 |
| 95 | #define OP_31_XOP_STWX 151 |
| 96 | #define OP_31_XOP_STBX 215 |
| 97 | #define OP_31_XOP_LBZUX 119 |
| 98 | #define OP_31_XOP_STBUX 247 |
| 99 | #define OP_31_XOP_LHZX 279 |
| 100 | #define OP_31_XOP_LHZUX 311 |
| 101 | #define OP_31_XOP_MFSPR 339 |
| 102 | #define OP_31_XOP_LHAX 343 |
| 103 | #define OP_31_XOP_LHAUX 375 |
| 104 | #define OP_31_XOP_STHX 407 |
| 105 | #define OP_31_XOP_STHUX 439 |
| 106 | #define OP_31_XOP_MTSPR 467 |
| 107 | #define OP_31_XOP_DCBI 470 |
| 108 | #define OP_31_XOP_LWBRX 534 |
| 109 | #define OP_31_XOP_TLBSYNC 566 |
| 110 | #define OP_31_XOP_STWBRX 662 |
| 111 | #define OP_31_XOP_LHBRX 790 |
| 112 | #define OP_31_XOP_STHBRX 918 |
| 113 | |
| 114 | #define OP_LWZ 32 |
| 115 | #define OP_LD 58 |
| 116 | #define OP_LWZU 33 |
| 117 | #define OP_LBZ 34 |
| 118 | #define OP_LBZU 35 |
| 119 | #define OP_STW 36 |
| 120 | #define OP_STWU 37 |
| 121 | #define OP_STD 62 |
| 122 | #define OP_STB 38 |
| 123 | #define OP_STBU 39 |
| 124 | #define OP_LHZ 40 |
| 125 | #define OP_LHZU 41 |
| 126 | #define OP_LHA 42 |
| 127 | #define OP_LHAU 43 |
| 128 | #define OP_STH 44 |
| 129 | #define OP_STHU 45 |
| 130 | |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 131 | /* sorted alphabetically */ |
Anshuman Khandual | 9521395 | 2013-04-22 19:42:40 +0000 | [diff] [blame] | 132 | #define PPC_INST_BHRBE 0x7c00025c |
| 133 | #define PPC_INST_CLRBHRB 0x7c00035c |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 134 | #define PPC_INST_DCBA 0x7c0005ec |
| 135 | #define PPC_INST_DCBA_MASK 0xfc0007fe |
| 136 | #define PPC_INST_DCBAL 0x7c2005ec |
| 137 | #define PPC_INST_DCBZL 0x7c2007ec |
Tony Breeds | 1afc149 | 2012-10-02 15:52:19 +0000 | [diff] [blame] | 138 | #define PPC_INST_ICBT 0x7c00002c |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 139 | #define PPC_INST_ISEL 0x7c00001e |
| 140 | #define PPC_INST_ISEL_MASK 0xfc00003e |
Anton Blanchard | 864b9e6 | 2010-02-10 01:02:36 +0000 | [diff] [blame] | 141 | #define PPC_INST_LDARX 0x7c0000a8 |
Stewart Smith | 9678cda | 2014-07-18 14:18:43 +1000 | [diff] [blame] | 142 | #define PPC_INST_LOGMPP 0x7c0007e4 |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 143 | #define PPC_INST_LSWI 0x7c0004aa |
| 144 | #define PPC_INST_LSWX 0x7c00042a |
Kumar Gala | d6ccb1f | 2010-03-10 23:33:25 -0600 | [diff] [blame] | 145 | #define PPC_INST_LWARX 0x7c000028 |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 146 | #define PPC_INST_LWSYNC 0x7c2004ac |
James Yang | 9863c28 | 2013-07-03 16:26:47 -0500 | [diff] [blame] | 147 | #define PPC_INST_SYNC 0x7c0004ac |
| 148 | #define PPC_INST_SYNC_MASK 0xfc0007fe |
Michael Neuling | dfb432c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 149 | #define PPC_INST_LXVD2X 0x7c000698 |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 150 | #define PPC_INST_MCRXR 0x7c000400 |
| 151 | #define PPC_INST_MCRXR_MASK 0xfc0007fe |
| 152 | #define PPC_INST_MFSPR_PVR 0x7c1f42a6 |
| 153 | #define PPC_INST_MFSPR_PVR_MASK 0xfc1fffff |
Andy Fleming | e16c876 | 2011-12-08 01:20:27 -0600 | [diff] [blame] | 154 | #define PPC_INST_MFTMR 0x7c0002dc |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 155 | #define PPC_INST_MSGSND 0x7c00019c |
Paul Mackerras | 755563b | 2015-03-19 19:29:01 +1100 | [diff] [blame] | 156 | #define PPC_INST_MSGCLR 0x7c0001dc |
Ian Munsie | 42d02b8 | 2012-11-14 18:49:44 +0000 | [diff] [blame] | 157 | #define PPC_INST_MSGSNDP 0x7c00011c |
Andy Fleming | e16c876 | 2011-12-08 01:20:27 -0600 | [diff] [blame] | 158 | #define PPC_INST_MTTMR 0x7c0003dc |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 159 | #define PPC_INST_NOP 0x60000000 |
| 160 | #define PPC_INST_POPCNTB 0x7c0000f4 |
| 161 | #define PPC_INST_POPCNTB_MASK 0xfc0007fe |
Anton Blanchard | b5f9b66 | 2010-12-07 19:58:17 +0000 | [diff] [blame] | 162 | #define PPC_INST_POPCNTD 0x7c0003f4 |
| 163 | #define PPC_INST_POPCNTW 0x7c0002f4 |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 164 | #define PPC_INST_RFCI 0x4c000066 |
| 165 | #define PPC_INST_RFDI 0x4c00004e |
| 166 | #define PPC_INST_RFMCI 0x4c00004c |
Alexey Kardashevskiy | efcac65 | 2011-03-02 15:18:48 +0000 | [diff] [blame] | 167 | #define PPC_INST_MFSPR_DSCR 0x7c1102a6 |
| 168 | #define PPC_INST_MFSPR_DSCR_MASK 0xfc1fffff |
| 169 | #define PPC_INST_MTSPR_DSCR 0x7c1103a6 |
| 170 | #define PPC_INST_MTSPR_DSCR_MASK 0xfc1fffff |
Anton Blanchard | 73d2fb7 | 2013-05-01 20:06:33 +0000 | [diff] [blame] | 171 | #define PPC_INST_MFSPR_DSCR_USER 0x7c0302a6 |
| 172 | #define PPC_INST_MFSPR_DSCR_USER_MASK 0xfc1fffff |
| 173 | #define PPC_INST_MTSPR_DSCR_USER 0x7c0303a6 |
| 174 | #define PPC_INST_MTSPR_DSCR_USER_MASK 0xfc1fffff |
Paul Mackerras | 697d389 | 2011-12-12 12:36:37 +0000 | [diff] [blame] | 175 | #define PPC_INST_SLBFEE 0x7c0007a7 |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 176 | |
| 177 | #define PPC_INST_STRING 0x7c00042a |
| 178 | #define PPC_INST_STRING_MASK 0xfc0007fe |
| 179 | #define PPC_INST_STRING_GEN_MASK 0xfc00067e |
| 180 | |
| 181 | #define PPC_INST_STSWI 0x7c0005aa |
| 182 | #define PPC_INST_STSWX 0x7c00052a |
Michael Neuling | dfb432c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 183 | #define PPC_INST_STXVD2X 0x7c000798 |
Milton Miller | 60dbf43 | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 184 | #define PPC_INST_TLBIE 0x7c000264 |
Kumar Gala | 7281f5d | 2009-04-06 15:25:52 -0500 | [diff] [blame] | 185 | #define PPC_INST_TLBILX 0x7c000024 |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 186 | #define PPC_INST_WAIT 0x7c00007c |
Benjamin Herrenschmidt | 29c09e8 | 2009-07-23 23:15:11 +0000 | [diff] [blame] | 187 | #define PPC_INST_TLBIVAX 0x7c000624 |
| 188 | #define PPC_INST_TLBSRX_DOT 0x7c0006a5 |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 189 | #define PPC_INST_XXLOR 0xf0000510 |
Anton Blanchard | 926f160 | 2013-09-23 12:04:39 +1000 | [diff] [blame] | 190 | #define PPC_INST_XXSWAPD 0xf0000250 |
Michael Neuling | b92a66a | 2012-09-10 00:35:26 +0000 | [diff] [blame] | 191 | #define PPC_INST_XVCPSGNDP 0xf0000780 |
Michael Neuling | 14c39a4 | 2013-02-13 16:21:30 +0000 | [diff] [blame] | 192 | #define PPC_INST_TRECHKPT 0x7c0007dd |
| 193 | #define PPC_INST_TRECLAIM 0x7c00075d |
| 194 | #define PPC_INST_TABORT 0x7c00071d |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 195 | |
Benjamin Herrenschmidt | 948cf67 | 2011-01-24 18:42:41 +1100 | [diff] [blame] | 196 | #define PPC_INST_NAP 0x4c000364 |
| 197 | #define PPC_INST_SLEEP 0x4c0003a4 |
Shreyas B. Prabhu | 77b54e9 | 2014-12-10 00:26:53 +0530 | [diff] [blame] | 198 | #define PPC_INST_WINKLE 0x4c0003e4 |
Benjamin Herrenschmidt | 948cf67 | 2011-01-24 18:42:41 +1100 | [diff] [blame] | 199 | |
Benjamin Herrenschmidt | 931e124 | 2011-04-14 22:31:56 +0000 | [diff] [blame] | 200 | /* A2 specific instructions */ |
| 201 | #define PPC_INST_ERATWE 0x7c0001a6 |
| 202 | #define PPC_INST_ERATRE 0x7c000166 |
| 203 | #define PPC_INST_ERATILX 0x7c000066 |
| 204 | #define PPC_INST_ERATIVAX 0x7c000666 |
| 205 | #define PPC_INST_ERATSX 0x7c000126 |
| 206 | #define PPC_INST_ERATSX_DOT 0x7c000127 |
| 207 | |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 208 | /* Misc instructions for BPF compiler */ |
Denis Kirjanov | 4e23576 | 2014-10-30 09:12:15 +0300 | [diff] [blame] | 209 | #define PPC_INST_LBZ 0x88000000 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 210 | #define PPC_INST_LD 0xe8000000 |
| 211 | #define PPC_INST_LHZ 0xa0000000 |
Philippe Bergheaud | 9c662ca | 2013-09-24 14:13:35 +0200 | [diff] [blame] | 212 | #define PPC_INST_LHBRX 0x7c00062c |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 213 | #define PPC_INST_LWZ 0x80000000 |
| 214 | #define PPC_INST_STD 0xf8000000 |
| 215 | #define PPC_INST_STDU 0xf8000001 |
Denis Kirjanov | 693930d | 2015-02-17 10:04:39 +0300 | [diff] [blame] | 216 | #define PPC_INST_STW 0x90000000 |
| 217 | #define PPC_INST_STWU 0x94000000 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 218 | #define PPC_INST_MFLR 0x7c0802a6 |
| 219 | #define PPC_INST_MTLR 0x7c0803a6 |
| 220 | #define PPC_INST_CMPWI 0x2c000000 |
| 221 | #define PPC_INST_CMPDI 0x2c200000 |
| 222 | #define PPC_INST_CMPLW 0x7c000040 |
| 223 | #define PPC_INST_CMPLWI 0x28000000 |
| 224 | #define PPC_INST_ADDI 0x38000000 |
| 225 | #define PPC_INST_ADDIS 0x3c000000 |
| 226 | #define PPC_INST_ADD 0x7c000214 |
| 227 | #define PPC_INST_SUB 0x7c000050 |
| 228 | #define PPC_INST_BLR 0x4e800020 |
| 229 | #define PPC_INST_BLRL 0x4e800021 |
| 230 | #define PPC_INST_MULLW 0x7c0001d6 |
| 231 | #define PPC_INST_MULHWU 0x7c000016 |
| 232 | #define PPC_INST_MULLI 0x1c000000 |
Vladimir Murzin | a40a2b6 | 2013-09-28 10:22:00 +0200 | [diff] [blame] | 233 | #define PPC_INST_DIVWU 0x7c000396 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 234 | #define PPC_INST_RLWINM 0x54000000 |
| 235 | #define PPC_INST_RLDICR 0x78000004 |
| 236 | #define PPC_INST_SLW 0x7c000030 |
| 237 | #define PPC_INST_SRW 0x7c000430 |
| 238 | #define PPC_INST_AND 0x7c000038 |
| 239 | #define PPC_INST_ANDDOT 0x7c000039 |
| 240 | #define PPC_INST_OR 0x7c000378 |
Daniel Borkmann | 0287190 | 2012-11-08 11:39:41 +0000 | [diff] [blame] | 241 | #define PPC_INST_XOR 0x7c000278 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 242 | #define PPC_INST_ANDI 0x70000000 |
| 243 | #define PPC_INST_ORI 0x60000000 |
| 244 | #define PPC_INST_ORIS 0x64000000 |
Daniel Borkmann | 0287190 | 2012-11-08 11:39:41 +0000 | [diff] [blame] | 245 | #define PPC_INST_XORI 0x68000000 |
| 246 | #define PPC_INST_XORIS 0x6c000000 |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 247 | #define PPC_INST_NEG 0x7c0000d0 |
| 248 | #define PPC_INST_BRANCH 0x48000000 |
| 249 | #define PPC_INST_BRANCH_COND 0x40800000 |
Michael Neuling | 4404a9f | 2012-06-25 13:33:13 +0000 | [diff] [blame] | 250 | #define PPC_INST_LBZCIX 0x7c0006aa |
| 251 | #define PPC_INST_STBCIX 0x7c0007aa |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 252 | |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 253 | /* macros to insert fields into opcodes */ |
Michael Neuling | 55a5db1 | 2012-06-25 13:33:20 +0000 | [diff] [blame] | 254 | #define ___PPC_RA(a) (((a) & 0x1f) << 16) |
| 255 | #define ___PPC_RB(b) (((b) & 0x1f) << 11) |
| 256 | #define ___PPC_RS(s) (((s) & 0x1f) << 21) |
| 257 | #define ___PPC_RT(t) ___PPC_RS(t) |
Michael Neuling | 0b7673c | 2012-06-25 13:33:23 +0000 | [diff] [blame] | 258 | #define __PPC_RA(a) ___PPC_RA(__REG_##a) |
Michael Neuling | f4c0157 | 2012-06-25 13:33:24 +0000 | [diff] [blame] | 259 | #define __PPC_RA0(a) ___PPC_RA(__REGA0_##a) |
Michael Neuling | 0b7673c | 2012-06-25 13:33:23 +0000 | [diff] [blame] | 260 | #define __PPC_RB(b) ___PPC_RB(__REG_##b) |
| 261 | #define __PPC_RS(s) ___PPC_RS(__REG_##s) |
| 262 | #define __PPC_RT(t) ___PPC_RT(__REG_##t) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 263 | #define __PPC_XA(a) ((((a) & 0x1f) << 16) | (((a) & 0x20) >> 3)) |
| 264 | #define __PPC_XB(b) ((((b) & 0x1f) << 11) | (((b) & 0x20) >> 4)) |
Michael Neuling | dfb432c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 265 | #define __PPC_XS(s) ((((s) & 0x1f) << 21) | (((s) & 0x20) >> 5)) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 266 | #define __PPC_XT(s) __PPC_XS(s) |
Michael Neuling | da6b43c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 267 | #define __PPC_T_TLB(t) (((t) & 0x3) << 21) |
| 268 | #define __PPC_WC(w) (((w) & 0x3) << 21) |
Benjamin Herrenschmidt | 931e124 | 2011-04-14 22:31:56 +0000 | [diff] [blame] | 269 | #define __PPC_WS(w) (((w) & 0x1f) << 11) |
Matt Evans | 0ca87f0 | 2011-07-20 15:51:00 +0000 | [diff] [blame] | 270 | #define __PPC_SH(s) __PPC_WS(s) |
| 271 | #define __PPC_MB(s) (((s) & 0x1f) << 6) |
| 272 | #define __PPC_ME(s) (((s) & 0x1f) << 1) |
| 273 | #define __PPC_BI(s) (((s) & 0x1f) << 16) |
Tony Breeds | 1afc149 | 2012-10-02 15:52:19 +0000 | [diff] [blame] | 274 | #define __PPC_CT(t) (((t) & 0x0f) << 21) |
Benjamin Herrenschmidt | 931e124 | 2011-04-14 22:31:56 +0000 | [diff] [blame] | 275 | |
Anton Blanchard | 4e14a4d | 2010-02-10 00:57:28 +0000 | [diff] [blame] | 276 | /* |
Kumar Gala | d6ccb1f | 2010-03-10 23:33:25 -0600 | [diff] [blame] | 277 | * Only use the larx hint bit on 64bit CPUs. e500v1/v2 based CPUs will treat a |
| 278 | * larx with EH set as an illegal instruction. |
Anton Blanchard | 4e14a4d | 2010-02-10 00:57:28 +0000 | [diff] [blame] | 279 | */ |
| 280 | #ifdef CONFIG_PPC64 |
| 281 | #define __PPC_EH(eh) (((eh) & 0x1) << 0) |
| 282 | #else |
| 283 | #define __PPC_EH(eh) 0 |
| 284 | #endif |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 285 | |
Stewart Smith | 9678cda | 2014-07-18 14:18:43 +1000 | [diff] [blame] | 286 | /* POWER8 Micro Partition Prefetch (MPP) parameters */ |
| 287 | /* Address mask is common for LOGMPP instruction and MPPR SPR */ |
| 288 | #define PPC_MPPE_ADDRESS_MASK 0xffffffffc000 |
| 289 | |
| 290 | /* Bits 60 and 61 of MPP SPR should be set to one of the following */ |
| 291 | /* Aborting the fetch is indeed setting 00 in the table size bits */ |
| 292 | #define PPC_MPPR_FETCH_ABORT (0x0ULL << 60) |
| 293 | #define PPC_MPPR_FETCH_WHOLE_TABLE (0x2ULL << 60) |
| 294 | |
| 295 | /* Bits 54 and 55 of register for LOGMPP instruction should be set to: */ |
| 296 | #define PPC_LOGMPP_LOG_L2 (0x02ULL << 54) |
| 297 | #define PPC_LOGMPP_LOG_L2L3 (0x01ULL << 54) |
| 298 | #define PPC_LOGMPP_LOG_ABORT (0x03ULL << 54) |
| 299 | |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 300 | /* Deal with instructions that older assemblers aren't aware of */ |
| 301 | #define PPC_DCBAL(a, b) stringify_in_c(.long PPC_INST_DCBAL | \ |
| 302 | __PPC_RA(a) | __PPC_RB(b)) |
| 303 | #define PPC_DCBZL(a, b) stringify_in_c(.long PPC_INST_DCBZL | \ |
| 304 | __PPC_RA(a) | __PPC_RB(b)) |
Anton Blanchard | 864b9e6 | 2010-02-10 01:02:36 +0000 | [diff] [blame] | 305 | #define PPC_LDARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LDARX | \ |
Michael Neuling | cdaade71 | 2012-06-25 13:33:21 +0000 | [diff] [blame] | 306 | ___PPC_RT(t) | ___PPC_RA(a) | \ |
| 307 | ___PPC_RB(b) | __PPC_EH(eh)) |
Stewart Smith | 9678cda | 2014-07-18 14:18:43 +1000 | [diff] [blame] | 308 | #define PPC_LOGMPP(b) stringify_in_c(.long PPC_INST_LOGMPP | \ |
| 309 | __PPC_RB(b)) |
Anton Blanchard | 4e14a4d | 2010-02-10 00:57:28 +0000 | [diff] [blame] | 310 | #define PPC_LWARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LWARX | \ |
Michael Neuling | cdaade71 | 2012-06-25 13:33:21 +0000 | [diff] [blame] | 311 | ___PPC_RT(t) | ___PPC_RA(a) | \ |
| 312 | ___PPC_RB(b) | __PPC_EH(eh)) |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 313 | #define PPC_MSGSND(b) stringify_in_c(.long PPC_INST_MSGSND | \ |
Michael Neuling | cdaade71 | 2012-06-25 13:33:21 +0000 | [diff] [blame] | 314 | ___PPC_RB(b)) |
Paul Mackerras | 755563b | 2015-03-19 19:29:01 +1100 | [diff] [blame] | 315 | #define PPC_MSGCLR(b) stringify_in_c(.long PPC_INST_MSGCLR | \ |
| 316 | ___PPC_RB(b)) |
Ian Munsie | 42d02b8 | 2012-11-14 18:49:44 +0000 | [diff] [blame] | 317 | #define PPC_MSGSNDP(b) stringify_in_c(.long PPC_INST_MSGSNDP | \ |
| 318 | ___PPC_RB(b)) |
Anton Blanchard | b5f9b66 | 2010-12-07 19:58:17 +0000 | [diff] [blame] | 319 | #define PPC_POPCNTB(a, s) stringify_in_c(.long PPC_INST_POPCNTB | \ |
| 320 | __PPC_RA(a) | __PPC_RS(s)) |
| 321 | #define PPC_POPCNTD(a, s) stringify_in_c(.long PPC_INST_POPCNTD | \ |
| 322 | __PPC_RA(a) | __PPC_RS(s)) |
| 323 | #define PPC_POPCNTW(a, s) stringify_in_c(.long PPC_INST_POPCNTW | \ |
| 324 | __PPC_RA(a) | __PPC_RS(s)) |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 325 | #define PPC_RFCI stringify_in_c(.long PPC_INST_RFCI) |
| 326 | #define PPC_RFDI stringify_in_c(.long PPC_INST_RFDI) |
| 327 | #define PPC_RFMCI stringify_in_c(.long PPC_INST_RFMCI) |
| 328 | #define PPC_TLBILX(t, a, b) stringify_in_c(.long PPC_INST_TLBILX | \ |
Michael Neuling | 962cffb | 2012-06-25 13:33:25 +0000 | [diff] [blame] | 329 | __PPC_T_TLB(t) | __PPC_RA0(a) | __PPC_RB(b)) |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 330 | #define PPC_TLBILX_ALL(a, b) PPC_TLBILX(0, a, b) |
| 331 | #define PPC_TLBILX_PID(a, b) PPC_TLBILX(1, a, b) |
| 332 | #define PPC_TLBILX_VA(a, b) PPC_TLBILX(3, a, b) |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 333 | #define PPC_WAIT(w) stringify_in_c(.long PPC_INST_WAIT | \ |
| 334 | __PPC_WC(w)) |
Milton Miller | 60dbf43 | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 335 | #define PPC_TLBIE(lp,a) stringify_in_c(.long PPC_INST_TLBIE | \ |
Michael Neuling | cdaade71 | 2012-06-25 13:33:21 +0000 | [diff] [blame] | 336 | ___PPC_RB(a) | ___PPC_RS(lp)) |
Benjamin Herrenschmidt | 29c09e8 | 2009-07-23 23:15:11 +0000 | [diff] [blame] | 337 | #define PPC_TLBSRX_DOT(a,b) stringify_in_c(.long PPC_INST_TLBSRX_DOT | \ |
Michael Neuling | 962cffb | 2012-06-25 13:33:25 +0000 | [diff] [blame] | 338 | __PPC_RA0(a) | __PPC_RB(b)) |
Benjamin Herrenschmidt | 29c09e8 | 2009-07-23 23:15:11 +0000 | [diff] [blame] | 339 | #define PPC_TLBIVAX(a,b) stringify_in_c(.long PPC_INST_TLBIVAX | \ |
Michael Neuling | 962cffb | 2012-06-25 13:33:25 +0000 | [diff] [blame] | 340 | __PPC_RA0(a) | __PPC_RB(b)) |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 341 | |
Benjamin Herrenschmidt | 931e124 | 2011-04-14 22:31:56 +0000 | [diff] [blame] | 342 | #define PPC_ERATWE(s, a, w) stringify_in_c(.long PPC_INST_ERATWE | \ |
| 343 | __PPC_RS(s) | __PPC_RA(a) | __PPC_WS(w)) |
| 344 | #define PPC_ERATRE(s, a, w) stringify_in_c(.long PPC_INST_ERATRE | \ |
| 345 | __PPC_RS(s) | __PPC_RA(a) | __PPC_WS(w)) |
| 346 | #define PPC_ERATILX(t, a, b) stringify_in_c(.long PPC_INST_ERATILX | \ |
Michael Neuling | 962cffb | 2012-06-25 13:33:25 +0000 | [diff] [blame] | 347 | __PPC_T_TLB(t) | __PPC_RA0(a) | \ |
Benjamin Herrenschmidt | 931e124 | 2011-04-14 22:31:56 +0000 | [diff] [blame] | 348 | __PPC_RB(b)) |
| 349 | #define PPC_ERATIVAX(s, a, b) stringify_in_c(.long PPC_INST_ERATIVAX | \ |
Michael Neuling | 962cffb | 2012-06-25 13:33:25 +0000 | [diff] [blame] | 350 | __PPC_RS(s) | __PPC_RA0(a) | __PPC_RB(b)) |
Benjamin Herrenschmidt | 931e124 | 2011-04-14 22:31:56 +0000 | [diff] [blame] | 351 | #define PPC_ERATSX(t, a, w) stringify_in_c(.long PPC_INST_ERATSX | \ |
Michael Neuling | 962cffb | 2012-06-25 13:33:25 +0000 | [diff] [blame] | 352 | __PPC_RS(t) | __PPC_RA0(a) | __PPC_RB(b)) |
Benjamin Herrenschmidt | 931e124 | 2011-04-14 22:31:56 +0000 | [diff] [blame] | 353 | #define PPC_ERATSX_DOT(t, a, w) stringify_in_c(.long PPC_INST_ERATSX_DOT | \ |
Michael Neuling | 962cffb | 2012-06-25 13:33:25 +0000 | [diff] [blame] | 354 | __PPC_RS(t) | __PPC_RA0(a) | __PPC_RB(b)) |
Paul Mackerras | 697d389 | 2011-12-12 12:36:37 +0000 | [diff] [blame] | 355 | #define PPC_SLBFEE_DOT(t, b) stringify_in_c(.long PPC_INST_SLBFEE | \ |
| 356 | __PPC_RT(t) | __PPC_RB(b)) |
Tony Breeds | 1afc149 | 2012-10-02 15:52:19 +0000 | [diff] [blame] | 357 | #define PPC_ICBT(c,a,b) stringify_in_c(.long PPC_INST_ICBT | \ |
| 358 | __PPC_CT(c) | __PPC_RA0(a) | __PPC_RB(b)) |
Michael Neuling | 4404a9f | 2012-06-25 13:33:13 +0000 | [diff] [blame] | 359 | /* PASemi instructions */ |
| 360 | #define LBZCIX(t,a,b) stringify_in_c(.long PPC_INST_LBZCIX | \ |
| 361 | __PPC_RT(t) | __PPC_RA(a) | __PPC_RB(b)) |
| 362 | #define STBCIX(s,a,b) stringify_in_c(.long PPC_INST_STBCIX | \ |
| 363 | __PPC_RS(s) | __PPC_RA(a) | __PPC_RB(b)) |
Benjamin Herrenschmidt | 931e124 | 2011-04-14 22:31:56 +0000 | [diff] [blame] | 364 | |
Michael Neuling | dfb432c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 365 | /* |
| 366 | * Define what the VSX XX1 form instructions will look like, then add |
| 367 | * the 128 bit load store instructions based on that. |
| 368 | */ |
| 369 | #define VSX_XX1(s, a, b) (__PPC_XS(s) | __PPC_RA(a) | __PPC_RB(b)) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 370 | #define VSX_XX3(t, a, b) (__PPC_XT(t) | __PPC_XA(a) | __PPC_XB(b)) |
Michael Neuling | dfb432c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 371 | #define STXVD2X(s, a, b) stringify_in_c(.long PPC_INST_STXVD2X | \ |
Michael Neuling | 178f2ae | 2012-06-25 13:33:19 +0000 | [diff] [blame] | 372 | VSX_XX1((s), a, b)) |
Michael Neuling | dfb432c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 373 | #define LXVD2X(s, a, b) stringify_in_c(.long PPC_INST_LXVD2X | \ |
Michael Neuling | 178f2ae | 2012-06-25 13:33:19 +0000 | [diff] [blame] | 374 | VSX_XX1((s), a, b)) |
Paul Mackerras | 0016a4c | 2010-06-15 14:48:58 +1000 | [diff] [blame] | 375 | #define XXLOR(t, a, b) stringify_in_c(.long PPC_INST_XXLOR | \ |
Michael Neuling | 178f2ae | 2012-06-25 13:33:19 +0000 | [diff] [blame] | 376 | VSX_XX3((t), a, b)) |
Anton Blanchard | 926f160 | 2013-09-23 12:04:39 +1000 | [diff] [blame] | 377 | #define XXSWAPD(t, a) stringify_in_c(.long PPC_INST_XXSWAPD | \ |
| 378 | VSX_XX3((t), a, a)) |
Michael Neuling | b92a66a | 2012-09-10 00:35:26 +0000 | [diff] [blame] | 379 | #define XVCPSGNDP(t, a, b) stringify_in_c(.long (PPC_INST_XVCPSGNDP | \ |
| 380 | VSX_XX3((t), (a), (b)))) |
Michael Neuling | dfb432c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 381 | |
Benjamin Herrenschmidt | 948cf67 | 2011-01-24 18:42:41 +1100 | [diff] [blame] | 382 | #define PPC_NAP stringify_in_c(.long PPC_INST_NAP) |
| 383 | #define PPC_SLEEP stringify_in_c(.long PPC_INST_SLEEP) |
Shreyas B. Prabhu | 77b54e9 | 2014-12-10 00:26:53 +0530 | [diff] [blame] | 384 | #define PPC_WINKLE stringify_in_c(.long PPC_INST_WINKLE) |
Benjamin Herrenschmidt | 948cf67 | 2011-01-24 18:42:41 +1100 | [diff] [blame] | 385 | |
Anshuman Khandual | 9521395 | 2013-04-22 19:42:40 +0000 | [diff] [blame] | 386 | /* BHRB instructions */ |
| 387 | #define PPC_CLRBHRB stringify_in_c(.long PPC_INST_CLRBHRB) |
| 388 | #define PPC_MFBHRBE(r, n) stringify_in_c(.long PPC_INST_BHRBE | \ |
| 389 | __PPC_RT(r) | \ |
| 390 | (((n) & 0x3ff) << 11)) |
| 391 | |
Michael Neuling | 14c39a4 | 2013-02-13 16:21:30 +0000 | [diff] [blame] | 392 | /* Transactional memory instructions */ |
| 393 | #define TRECHKPT stringify_in_c(.long PPC_INST_TRECHKPT) |
| 394 | #define TRECLAIM(r) stringify_in_c(.long PPC_INST_TRECLAIM \ |
| 395 | | __PPC_RA(r)) |
| 396 | #define TABORT(r) stringify_in_c(.long PPC_INST_TABORT \ |
| 397 | | __PPC_RA(r)) |
| 398 | |
Andy Fleming | e16c876 | 2011-12-08 01:20:27 -0600 | [diff] [blame] | 399 | /* book3e thread control instructions */ |
| 400 | #define TMRN(x) ((((x) & 0x1f) << 16) | (((x) & 0x3e0) << 6)) |
| 401 | #define MTTMR(tmr, r) stringify_in_c(.long PPC_INST_MTTMR | \ |
| 402 | TMRN(tmr) | ___PPC_RS(r)) |
| 403 | #define MFTMR(tmr, r) stringify_in_c(.long PPC_INST_MFTMR | \ |
| 404 | TMRN(tmr) | ___PPC_RT(r)) |
| 405 | |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 406 | #endif /* _ASM_POWERPC_PPC_OPCODE_H */ |