blob: 517a8cc27bece0c726e74ceca7b71652a2bf3b83 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070067/**
68 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
69 * @intel_dp: DP struct
70 *
71 * If a CPU or PCH DP output is attached to an eDP panel, this function
72 * will return true, and false otherwise.
73 */
74static bool is_edp(struct intel_dp *intel_dp)
75{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77
78 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070079}
80
Imre Deak68b4d822013-05-08 13:14:06 +030081static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070082{
Imre Deak68b4d822013-05-08 13:14:06 +030083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
84
85 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070086}
87
Chris Wilsondf0e9242010-09-09 16:20:55 +010088static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
89{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020090 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010091}
92
Chris Wilsonea5b2132010-08-04 13:50:23 +010093static void intel_dp_link_down(struct intel_dp *intel_dp);
Jani Nikulaadddaaf2014-03-14 16:51:13 +020094static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +010095static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070096
97static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010098intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700100 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700101 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700102
103 switch (max_link_bw) {
104 case DP_LINK_BW_1_62:
105 case DP_LINK_BW_2_7:
106 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300107 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Todd Previte06ea66b2014-01-20 10:19:39 -0700108 if ((IS_HASWELL(dev) || INTEL_INFO(dev)->gen >= 8) &&
109 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
110 max_link_bw = DP_LINK_BW_5_4;
111 else
112 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300113 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700114 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300115 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
116 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700117 max_link_bw = DP_LINK_BW_1_62;
118 break;
119 }
120 return max_link_bw;
121}
122
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400123/*
124 * The units on the numbers in the next two are... bizarre. Examples will
125 * make it clearer; this one parallels an example in the eDP spec.
126 *
127 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
128 *
129 * 270000 * 1 * 8 / 10 == 216000
130 *
131 * The actual data capacity of that configuration is 2.16Gbit/s, so the
132 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
133 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
134 * 119000. At 18bpp that's 2142000 kilobits per second.
135 *
136 * Thus the strange-looking division by 10 in intel_dp_link_required, to
137 * get the result in decakilobits instead of kilobits.
138 */
139
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700140static int
Keith Packardc8982612012-01-25 08:16:25 -0800141intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700142{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400143 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700144}
145
146static int
Dave Airliefe27d532010-06-30 11:46:17 +1000147intel_dp_max_data_rate(int max_link_clock, int max_lanes)
148{
149 return (max_link_clock * max_lanes * 8) / 10;
150}
151
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000152static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700153intel_dp_mode_valid(struct drm_connector *connector,
154 struct drm_display_mode *mode)
155{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100156 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300157 struct intel_connector *intel_connector = to_intel_connector(connector);
158 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100159 int target_clock = mode->clock;
160 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700161
Jani Nikuladd06f902012-10-19 14:51:50 +0300162 if (is_edp(intel_dp) && fixed_mode) {
163 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100164 return MODE_PANEL;
165
Jani Nikuladd06f902012-10-19 14:51:50 +0300166 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100167 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200168
169 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100170 }
171
Daniel Vetter36008362013-03-27 00:44:59 +0100172 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
173 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
174
175 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
176 mode_rate = intel_dp_link_required(target_clock, 18);
177
178 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200179 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180
181 if (mode->clock < 10000)
182 return MODE_CLOCK_LOW;
183
Daniel Vetter0af78a22012-05-23 11:30:55 +0200184 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
185 return MODE_H_ILLEGAL;
186
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700187 return MODE_OK;
188}
189
190static uint32_t
191pack_aux(uint8_t *src, int src_bytes)
192{
193 int i;
194 uint32_t v = 0;
195
196 if (src_bytes > 4)
197 src_bytes = 4;
198 for (i = 0; i < src_bytes; i++)
199 v |= ((uint32_t) src[i]) << ((3-i) * 8);
200 return v;
201}
202
203static void
204unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
205{
206 int i;
207 if (dst_bytes > 4)
208 dst_bytes = 4;
209 for (i = 0; i < dst_bytes; i++)
210 dst[i] = src >> ((3-i) * 8);
211}
212
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700213/* hrawclock is 1/4 the FSB frequency */
214static int
215intel_hrawclk(struct drm_device *dev)
216{
217 struct drm_i915_private *dev_priv = dev->dev_private;
218 uint32_t clkcfg;
219
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530220 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
221 if (IS_VALLEYVIEW(dev))
222 return 200;
223
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700224 clkcfg = I915_READ(CLKCFG);
225 switch (clkcfg & CLKCFG_FSB_MASK) {
226 case CLKCFG_FSB_400:
227 return 100;
228 case CLKCFG_FSB_533:
229 return 133;
230 case CLKCFG_FSB_667:
231 return 166;
232 case CLKCFG_FSB_800:
233 return 200;
234 case CLKCFG_FSB_1067:
235 return 266;
236 case CLKCFG_FSB_1333:
237 return 333;
238 /* these two are just a guess; one of them might be right */
239 case CLKCFG_FSB_1600:
240 case CLKCFG_FSB_1600_ALT:
241 return 400;
242 default:
243 return 133;
244 }
245}
246
Jani Nikulabf13e812013-09-06 07:40:05 +0300247static void
248intel_dp_init_panel_power_sequencer(struct drm_device *dev,
249 struct intel_dp *intel_dp,
250 struct edp_power_seq *out);
251static void
252intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
253 struct intel_dp *intel_dp,
254 struct edp_power_seq *out);
255
256static enum pipe
257vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
258{
259 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
260 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
261 struct drm_device *dev = intel_dig_port->base.base.dev;
262 struct drm_i915_private *dev_priv = dev->dev_private;
263 enum port port = intel_dig_port->port;
264 enum pipe pipe;
265
266 /* modeset should have pipe */
267 if (crtc)
268 return to_intel_crtc(crtc)->pipe;
269
270 /* init time, try to find a pipe with this port selected */
271 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
272 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
273 PANEL_PORT_SELECT_MASK;
274 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
275 return pipe;
276 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
277 return pipe;
278 }
279
280 /* shrug */
281 return PIPE_A;
282}
283
284static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
285{
286 struct drm_device *dev = intel_dp_to_dev(intel_dp);
287
288 if (HAS_PCH_SPLIT(dev))
289 return PCH_PP_CONTROL;
290 else
291 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
292}
293
294static u32 _pp_stat_reg(struct intel_dp *intel_dp)
295{
296 struct drm_device *dev = intel_dp_to_dev(intel_dp);
297
298 if (HAS_PCH_SPLIT(dev))
299 return PCH_PP_STATUS;
300 else
301 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
302}
303
Daniel Vetter4be73782014-01-17 14:39:48 +0100304static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700305{
Paulo Zanoni30add222012-10-26 19:05:45 -0200306 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700307 struct drm_i915_private *dev_priv = dev->dev_private;
308
Jani Nikulabf13e812013-09-06 07:40:05 +0300309 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700310}
311
Daniel Vetter4be73782014-01-17 14:39:48 +0100312static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700313{
Paulo Zanoni30add222012-10-26 19:05:45 -0200314 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700315 struct drm_i915_private *dev_priv = dev->dev_private;
316
Paulo Zanoniefbc20a2014-04-01 14:55:09 -0300317 return !dev_priv->pm.suspended &&
318 (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700319}
320
Keith Packard9b984da2011-09-19 13:54:47 -0700321static void
322intel_dp_check_edp(struct intel_dp *intel_dp)
323{
Paulo Zanoni30add222012-10-26 19:05:45 -0200324 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700325 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700326
Keith Packard9b984da2011-09-19 13:54:47 -0700327 if (!is_edp(intel_dp))
328 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700329
Daniel Vetter4be73782014-01-17 14:39:48 +0100330 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700331 WARN(1, "eDP powered off while attempting aux channel communication.\n");
332 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300333 I915_READ(_pp_stat_reg(intel_dp)),
334 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700335 }
336}
337
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100338static uint32_t
339intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
340{
341 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
342 struct drm_device *dev = intel_dig_port->base.base.dev;
343 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300344 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100345 uint32_t status;
346 bool done;
347
Daniel Vetteref04f002012-12-01 21:03:59 +0100348#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100349 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300350 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300351 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100352 else
353 done = wait_for_atomic(C, 10) == 0;
354 if (!done)
355 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
356 has_aux_irq);
357#undef C
358
359 return status;
360}
361
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000362static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
363{
364 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
365 struct drm_device *dev = intel_dig_port->base.base.dev;
366
367 /*
368 * The clock divider is based off the hrawclk, and would like to run at
369 * 2MHz. So, take the hrawclk value and divide by 2 and use that
370 */
371 return index ? 0 : intel_hrawclk(dev) / 2;
372}
373
374static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
375{
376 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
377 struct drm_device *dev = intel_dig_port->base.base.dev;
378
379 if (index)
380 return 0;
381
382 if (intel_dig_port->port == PORT_A) {
383 if (IS_GEN6(dev) || IS_GEN7(dev))
384 return 200; /* SNB & IVB eDP input clock at 400Mhz */
385 else
386 return 225; /* eDP input clock at 450Mhz */
387 } else {
388 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
389 }
390}
391
392static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300393{
394 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
395 struct drm_device *dev = intel_dig_port->base.base.dev;
396 struct drm_i915_private *dev_priv = dev->dev_private;
397
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000398 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100399 if (index)
400 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000401 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300402 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
403 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100404 switch (index) {
405 case 0: return 63;
406 case 1: return 72;
407 default: return 0;
408 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000409 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100410 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300411 }
412}
413
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000414static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
415{
416 return index ? 0 : 100;
417}
418
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000419static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
420 bool has_aux_irq,
421 int send_bytes,
422 uint32_t aux_clock_divider)
423{
424 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
425 struct drm_device *dev = intel_dig_port->base.base.dev;
426 uint32_t precharge, timeout;
427
428 if (IS_GEN6(dev))
429 precharge = 3;
430 else
431 precharge = 5;
432
433 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
434 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
435 else
436 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
437
438 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000439 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000440 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000441 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000442 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000443 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000444 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
445 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000446 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000447}
448
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700449static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100450intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700451 uint8_t *send, int send_bytes,
452 uint8_t *recv, int recv_size)
453{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200454 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
455 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700456 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300457 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700458 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100459 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100460 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700461 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000462 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100463 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200464 bool vdd;
465
466 vdd = _edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100467
468 /* dp aux is extremely sensitive to irq latency, hence request the
469 * lowest possible wakeup latency and so prevent the cpu from going into
470 * deep sleep states.
471 */
472 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700473
Keith Packard9b984da2011-09-19 13:54:47 -0700474 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800475
Paulo Zanonic67a4702013-08-19 13:18:09 -0300476 intel_aux_display_runtime_get(dev_priv);
477
Jesse Barnes11bee432011-08-01 15:02:20 -0700478 /* Try to wait for any previous AUX channel activity */
479 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100480 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700481 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
482 break;
483 msleep(1);
484 }
485
486 if (try == 3) {
487 WARN(1, "dp_aux_ch not started status 0x%08x\n",
488 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100489 ret = -EBUSY;
490 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100491 }
492
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300493 /* Only 5 data registers! */
494 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
495 ret = -E2BIG;
496 goto out;
497 }
498
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000499 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000500 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
501 has_aux_irq,
502 send_bytes,
503 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000504
Chris Wilsonbc866252013-07-21 16:00:03 +0100505 /* Must try at least 3 times according to DP spec */
506 for (try = 0; try < 5; try++) {
507 /* Load the send data into the aux channel data registers */
508 for (i = 0; i < send_bytes; i += 4)
509 I915_WRITE(ch_data + i,
510 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400511
Chris Wilsonbc866252013-07-21 16:00:03 +0100512 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000513 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100514
Chris Wilsonbc866252013-07-21 16:00:03 +0100515 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400516
Chris Wilsonbc866252013-07-21 16:00:03 +0100517 /* Clear done status and any errors */
518 I915_WRITE(ch_ctl,
519 status |
520 DP_AUX_CH_CTL_DONE |
521 DP_AUX_CH_CTL_TIME_OUT_ERROR |
522 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400523
Chris Wilsonbc866252013-07-21 16:00:03 +0100524 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
525 DP_AUX_CH_CTL_RECEIVE_ERROR))
526 continue;
527 if (status & DP_AUX_CH_CTL_DONE)
528 break;
529 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100530 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700531 break;
532 }
533
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700534 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700535 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100536 ret = -EBUSY;
537 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700538 }
539
540 /* Check for timeout or receive error.
541 * Timeouts occur when the sink is not connected
542 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700543 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700544 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100545 ret = -EIO;
546 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700547 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700548
549 /* Timeouts occur when the device isn't connected, so they're
550 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700551 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800552 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100553 ret = -ETIMEDOUT;
554 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700555 }
556
557 /* Unload any bytes sent back from the other side */
558 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
559 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700560 if (recv_bytes > recv_size)
561 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400562
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100563 for (i = 0; i < recv_bytes; i += 4)
564 unpack_aux(I915_READ(ch_data + i),
565 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700566
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100567 ret = recv_bytes;
568out:
569 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300570 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100571
Jani Nikula884f19e2014-03-14 16:51:14 +0200572 if (vdd)
573 edp_panel_vdd_off(intel_dp, false);
574
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100575 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700576}
577
Jani Nikula9d1a1032014-03-14 16:51:15 +0200578#define HEADER_SIZE 4
579static ssize_t
580intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700581{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200582 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
583 uint8_t txbuf[20], rxbuf[20];
584 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700585 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700586
Jani Nikula9d1a1032014-03-14 16:51:15 +0200587 txbuf[0] = msg->request << 4;
588 txbuf[1] = msg->address >> 8;
589 txbuf[2] = msg->address & 0xff;
590 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300591
Jani Nikula9d1a1032014-03-14 16:51:15 +0200592 switch (msg->request & ~DP_AUX_I2C_MOT) {
593 case DP_AUX_NATIVE_WRITE:
594 case DP_AUX_I2C_WRITE:
595 txsize = HEADER_SIZE + msg->size;
596 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200597
Jani Nikula9d1a1032014-03-14 16:51:15 +0200598 if (WARN_ON(txsize > 20))
599 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700600
Jani Nikula9d1a1032014-03-14 16:51:15 +0200601 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700602
Jani Nikula9d1a1032014-03-14 16:51:15 +0200603 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
604 if (ret > 0) {
605 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700606
Jani Nikula9d1a1032014-03-14 16:51:15 +0200607 /* Return payload size. */
608 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700609 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200610 break;
611
612 case DP_AUX_NATIVE_READ:
613 case DP_AUX_I2C_READ:
614 txsize = HEADER_SIZE;
615 rxsize = msg->size + 1;
616
617 if (WARN_ON(rxsize > 20))
618 return -E2BIG;
619
620 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
621 if (ret > 0) {
622 msg->reply = rxbuf[0] >> 4;
623 /*
624 * Assume happy day, and copy the data. The caller is
625 * expected to check msg->reply before touching it.
626 *
627 * Return payload size.
628 */
629 ret--;
630 memcpy(msg->buffer, rxbuf + 1, ret);
631 }
632 break;
633
634 default:
635 ret = -EINVAL;
636 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700637 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200638
Jani Nikula9d1a1032014-03-14 16:51:15 +0200639 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700640}
641
Jani Nikula9d1a1032014-03-14 16:51:15 +0200642static void
643intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700644{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200645 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200646 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
647 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200648 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000649 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700650
Jani Nikula33ad6622014-03-14 16:51:16 +0200651 switch (port) {
652 case PORT_A:
653 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200654 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000655 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200656 case PORT_B:
657 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200658 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200659 break;
660 case PORT_C:
661 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200662 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200663 break;
664 case PORT_D:
665 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200666 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000667 break;
668 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200669 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000670 }
671
Jani Nikula33ad6622014-03-14 16:51:16 +0200672 if (!HAS_DDI(dev))
673 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000674
Jani Nikula0b998362014-03-14 16:51:17 +0200675 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200676 intel_dp->aux.dev = dev->dev;
677 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000678
Jani Nikula0b998362014-03-14 16:51:17 +0200679 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
680 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700681
Jani Nikula0b998362014-03-14 16:51:17 +0200682 ret = drm_dp_aux_register_i2c_bus(&intel_dp->aux);
683 if (ret < 0) {
684 DRM_ERROR("drm_dp_aux_register_i2c_bus() for %s failed (%d)\n",
685 name, ret);
686 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000687 }
David Flynn8316f332010-12-08 16:10:21 +0000688
Jani Nikula0b998362014-03-14 16:51:17 +0200689 ret = sysfs_create_link(&connector->base.kdev->kobj,
690 &intel_dp->aux.ddc.dev.kobj,
691 intel_dp->aux.ddc.dev.kobj.name);
692 if (ret < 0) {
693 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
694 drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700695 }
696}
697
Imre Deak80f65de2014-02-11 17:12:49 +0200698static void
699intel_dp_connector_unregister(struct intel_connector *intel_connector)
700{
701 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
702
703 sysfs_remove_link(&intel_connector->base.kdev->kobj,
Jani Nikula0b998362014-03-14 16:51:17 +0200704 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200705 intel_connector_unregister(intel_connector);
706}
707
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200708static void
709intel_dp_set_clock(struct intel_encoder *encoder,
710 struct intel_crtc_config *pipe_config, int link_bw)
711{
712 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800713 const struct dp_link_dpll *divisor = NULL;
714 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200715
716 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800717 divisor = gen4_dpll;
718 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200719 } else if (IS_HASWELL(dev)) {
720 /* Haswell has special-purpose DP DDI clocks. */
721 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800722 divisor = pch_dpll;
723 count = ARRAY_SIZE(pch_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200724 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800725 divisor = vlv_dpll;
726 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200727 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800728
729 if (divisor && count) {
730 for (i = 0; i < count; i++) {
731 if (link_bw == divisor[i].link_bw) {
732 pipe_config->dpll = divisor[i].dpll;
733 pipe_config->clock_set = true;
734 break;
735 }
736 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200737 }
738}
739
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200740bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100741intel_dp_compute_config(struct intel_encoder *encoder,
742 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700743{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100744 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100745 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100746 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100747 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300748 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700749 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300750 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700751 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200752 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Todd Previte06ea66b2014-01-20 10:19:39 -0700753 /* Conveniently, the link BW constants become indices with a shift...*/
754 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +0200755 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -0700756 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200757 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700758
Imre Deakbc7d38a2013-05-16 14:40:36 +0300759 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100760 pipe_config->has_pch_encoder = true;
761
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200762 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700763
Jani Nikuladd06f902012-10-19 14:51:50 +0300764 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
765 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
766 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700767 if (!HAS_PCH_SPLIT(dev))
768 intel_gmch_panel_fitting(intel_crtc, pipe_config,
769 intel_connector->panel.fitting_mode);
770 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700771 intel_pch_panel_fitting(intel_crtc, pipe_config,
772 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100773 }
774
Daniel Vettercb1793c2012-06-04 18:39:21 +0200775 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200776 return false;
777
Daniel Vetter083f9562012-04-20 20:23:49 +0200778 DRM_DEBUG_KMS("DP link computation with max lane count %i "
779 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100780 max_lane_count, bws[max_clock],
781 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200782
Daniel Vetter36008362013-03-27 00:44:59 +0100783 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
784 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200785 bpp = pipe_config->pipe_bpp;
Jani Nikula6da7f102013-10-16 17:06:17 +0300786 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
787 dev_priv->vbt.edp_bpp < bpp) {
Imre Deak79842112013-07-18 17:44:13 +0300788 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
789 dev_priv->vbt.edp_bpp);
Jani Nikula6da7f102013-10-16 17:06:17 +0300790 bpp = dev_priv->vbt.edp_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300791 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200792
Daniel Vetter36008362013-03-27 00:44:59 +0100793 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100794 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
795 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200796
Daniel Vetter38aecea2014-03-03 11:18:10 +0100797 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
798 for (clock = 0; clock <= max_clock; clock++) {
Daniel Vetter36008362013-03-27 00:44:59 +0100799 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
800 link_avail = intel_dp_max_data_rate(link_clock,
801 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200802
Daniel Vetter36008362013-03-27 00:44:59 +0100803 if (mode_rate <= link_avail) {
804 goto found;
805 }
806 }
807 }
808 }
809
810 return false;
811
812found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200813 if (intel_dp->color_range_auto) {
814 /*
815 * See:
816 * CEA-861-E - 5.1 Default Encoding Parameters
817 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
818 */
Thierry Reding18316c82012-12-20 15:41:44 +0100819 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200820 intel_dp->color_range = DP_COLOR_RANGE_16_235;
821 else
822 intel_dp->color_range = 0;
823 }
824
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200825 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100826 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200827
Daniel Vetter36008362013-03-27 00:44:59 +0100828 intel_dp->link_bw = bws[clock];
829 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200830 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200831 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200832
Daniel Vetter36008362013-03-27 00:44:59 +0100833 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
834 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200835 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100836 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
837 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700838
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200839 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100840 adjusted_mode->crtc_clock,
841 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200842 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700843
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200844 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
845
Daniel Vetter36008362013-03-27 00:44:59 +0100846 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700847}
848
Daniel Vetter7c62a162013-06-01 17:16:20 +0200849static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100850{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200851 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
852 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
853 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100854 struct drm_i915_private *dev_priv = dev->dev_private;
855 u32 dpa_ctl;
856
Daniel Vetterff9a6752013-06-01 17:16:21 +0200857 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100858 dpa_ctl = I915_READ(DP_A);
859 dpa_ctl &= ~DP_PLL_FREQ_MASK;
860
Daniel Vetterff9a6752013-06-01 17:16:21 +0200861 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100862 /* For a long time we've carried around a ILK-DevA w/a for the
863 * 160MHz clock. If we're really unlucky, it's still required.
864 */
865 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100866 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200867 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100868 } else {
869 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200870 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100871 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100872
Daniel Vetterea9b6002012-11-29 15:59:31 +0100873 I915_WRITE(DP_A, dpa_ctl);
874
875 POSTING_READ(DP_A);
876 udelay(500);
877}
878
Daniel Vetterb934223d2013-07-21 21:37:05 +0200879static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700880{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200881 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700882 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200883 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300884 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200885 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
886 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700887
Keith Packard417e8222011-11-01 19:54:11 -0700888 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800889 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700890 *
891 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800892 * SNB CPU
893 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700894 * CPT PCH
895 *
896 * IBX PCH and CPU are the same for almost everything,
897 * except that the CPU DP PLL is configured in this
898 * register
899 *
900 * CPT PCH is quite different, having many bits moved
901 * to the TRANS_DP_CTL register instead. That
902 * configuration happens (oddly) in ironlake_pch_enable
903 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400904
Keith Packard417e8222011-11-01 19:54:11 -0700905 /* Preserve the BIOS-computed detected bit. This is
906 * supposed to be read-only.
907 */
908 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700909
Keith Packard417e8222011-11-01 19:54:11 -0700910 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700911 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200912 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700913
Wu Fengguange0dac652011-09-05 14:25:34 +0800914 if (intel_dp->has_audio) {
915 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +0200916 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100917 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200918 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +0800919 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300920
Keith Packard417e8222011-11-01 19:54:11 -0700921 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800922
Imre Deakbc7d38a2013-05-16 14:40:36 +0300923 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800924 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
925 intel_dp->DP |= DP_SYNC_HS_HIGH;
926 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
927 intel_dp->DP |= DP_SYNC_VS_HIGH;
928 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
929
Jani Nikula6aba5b62013-10-04 15:08:10 +0300930 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -0800931 intel_dp->DP |= DP_ENHANCED_FRAMING;
932
Daniel Vetter7c62a162013-06-01 17:16:20 +0200933 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +0300934 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700935 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200936 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700937
938 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
939 intel_dp->DP |= DP_SYNC_HS_HIGH;
940 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
941 intel_dp->DP |= DP_SYNC_VS_HIGH;
942 intel_dp->DP |= DP_LINK_TRAIN_OFF;
943
Jani Nikula6aba5b62013-10-04 15:08:10 +0300944 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -0700945 intel_dp->DP |= DP_ENHANCED_FRAMING;
946
Daniel Vetter7c62a162013-06-01 17:16:20 +0200947 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -0700948 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -0700949 } else {
950 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800951 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100952
Imre Deakbc7d38a2013-05-16 14:40:36 +0300953 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +0200954 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700955}
956
Paulo Zanoniffd6749d2013-12-19 14:29:42 -0200957#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
958#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -0700959
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -0200960#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
961#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -0700962
Paulo Zanoniffd6749d2013-12-19 14:29:42 -0200963#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
964#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -0700965
Daniel Vetter4be73782014-01-17 14:39:48 +0100966static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -0700967 u32 mask,
968 u32 value)
969{
Paulo Zanoni30add222012-10-26 19:05:45 -0200970 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700971 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -0700972 u32 pp_stat_reg, pp_ctrl_reg;
973
Jani Nikulabf13e812013-09-06 07:40:05 +0300974 pp_stat_reg = _pp_stat_reg(intel_dp);
975 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700976
977 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700978 mask, value,
979 I915_READ(pp_stat_reg),
980 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700981
Jesse Barnes453c5422013-03-28 09:55:41 -0700982 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -0700983 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -0700984 I915_READ(pp_stat_reg),
985 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -0700986 }
Chris Wilson54c136d2013-12-02 09:57:16 +0000987
988 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -0700989}
990
Daniel Vetter4be73782014-01-17 14:39:48 +0100991static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -0700992{
993 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +0100994 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -0700995}
996
Daniel Vetter4be73782014-01-17 14:39:48 +0100997static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -0700998{
Keith Packardbd943152011-09-18 23:09:52 -0700999 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001000 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001001}
Keith Packardbd943152011-09-18 23:09:52 -07001002
Daniel Vetter4be73782014-01-17 14:39:48 +01001003static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001004{
1005 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001006
1007 /* When we disable the VDD override bit last we have to do the manual
1008 * wait. */
1009 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1010 intel_dp->panel_power_cycle_delay);
1011
Daniel Vetter4be73782014-01-17 14:39:48 +01001012 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001013}
Keith Packardbd943152011-09-18 23:09:52 -07001014
Daniel Vetter4be73782014-01-17 14:39:48 +01001015static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001016{
1017 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1018 intel_dp->backlight_on_delay);
1019}
1020
Daniel Vetter4be73782014-01-17 14:39:48 +01001021static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001022{
1023 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1024 intel_dp->backlight_off_delay);
1025}
Keith Packard99ea7122011-11-01 19:57:50 -07001026
Keith Packard832dd3c2011-11-01 19:34:06 -07001027/* Read the current pp_control value, unlocking the register if it
1028 * is locked
1029 */
1030
Jesse Barnes453c5422013-03-28 09:55:41 -07001031static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001032{
Jesse Barnes453c5422013-03-28 09:55:41 -07001033 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1034 struct drm_i915_private *dev_priv = dev->dev_private;
1035 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001036
Jani Nikulabf13e812013-09-06 07:40:05 +03001037 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001038 control &= ~PANEL_UNLOCK_MASK;
1039 control |= PANEL_UNLOCK_REGS;
1040 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001041}
1042
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001043static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001044{
Paulo Zanoni30add222012-10-26 19:05:45 -02001045 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001046 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1047 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001048 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001049 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001050 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001051 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001052 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001053
Keith Packard97af61f572011-09-28 16:23:51 -07001054 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001055 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001056
1057 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001058
Daniel Vetter4be73782014-01-17 14:39:48 +01001059 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001060 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001061
Imre Deak4e6e1a52014-03-27 17:45:11 +02001062 power_domain = intel_display_port_power_domain(intel_encoder);
1063 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001064
Paulo Zanonib0665d52013-10-30 19:50:27 -02001065 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001066
Daniel Vetter4be73782014-01-17 14:39:48 +01001067 if (!edp_have_panel_power(intel_dp))
1068 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001069
Jesse Barnes453c5422013-03-28 09:55:41 -07001070 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001071 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001072
Jani Nikulabf13e812013-09-06 07:40:05 +03001073 pp_stat_reg = _pp_stat_reg(intel_dp);
1074 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001075
1076 I915_WRITE(pp_ctrl_reg, pp);
1077 POSTING_READ(pp_ctrl_reg);
1078 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1079 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001080 /*
1081 * If the panel wasn't on, delay before accessing aux channel
1082 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001083 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001084 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001085 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001086 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001087
1088 return need_to_disable;
1089}
1090
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001091void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001092{
1093 if (is_edp(intel_dp)) {
1094 bool vdd = _edp_panel_vdd_on(intel_dp);
1095
1096 WARN(!vdd, "eDP VDD already requested on\n");
1097 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001098}
1099
Daniel Vetter4be73782014-01-17 14:39:48 +01001100static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001101{
Paulo Zanoni30add222012-10-26 19:05:45 -02001102 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001103 struct drm_i915_private *dev_priv = dev->dev_private;
1104 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001105 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001106
Daniel Vettera0e99e62012-12-02 01:05:46 +01001107 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1108
Daniel Vetter4be73782014-01-17 14:39:48 +01001109 if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
Imre Deak4e6e1a52014-03-27 17:45:11 +02001110 struct intel_digital_port *intel_dig_port =
1111 dp_to_dig_port(intel_dp);
1112 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1113 enum intel_display_power_domain power_domain;
1114
Paulo Zanonib0665d52013-10-30 19:50:27 -02001115 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1116
Jesse Barnes453c5422013-03-28 09:55:41 -07001117 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001118 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001119
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001120 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1121 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001122
1123 I915_WRITE(pp_ctrl_reg, pp);
1124 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001125
Keith Packardbd943152011-09-18 23:09:52 -07001126 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001127 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1128 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001129
1130 if ((pp & POWER_TARGET_ON) == 0)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001131 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001132
Imre Deak4e6e1a52014-03-27 17:45:11 +02001133 power_domain = intel_display_port_power_domain(intel_encoder);
1134 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001135 }
1136}
1137
Daniel Vetter4be73782014-01-17 14:39:48 +01001138static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001139{
1140 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1141 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001142 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001143
Keith Packard627f7672011-10-31 11:30:10 -07001144 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01001145 edp_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001146 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001147}
1148
Daniel Vetter4be73782014-01-17 14:39:48 +01001149static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001150{
Keith Packard97af61f572011-09-28 16:23:51 -07001151 if (!is_edp(intel_dp))
1152 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001153
Keith Packardbd943152011-09-18 23:09:52 -07001154 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001155
Keith Packardbd943152011-09-18 23:09:52 -07001156 intel_dp->want_panel_vdd = false;
1157
1158 if (sync) {
Daniel Vetter4be73782014-01-17 14:39:48 +01001159 edp_panel_vdd_off_sync(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001160 } else {
1161 /*
1162 * Queue the timer to fire a long
1163 * time from now (relative to the power down delay)
1164 * to keep the panel power up across a sequence of operations
1165 */
1166 schedule_delayed_work(&intel_dp->panel_vdd_work,
1167 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1168 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001169}
1170
Daniel Vetter4be73782014-01-17 14:39:48 +01001171void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001172{
Paulo Zanoni30add222012-10-26 19:05:45 -02001173 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001174 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001175 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001176 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001177
Keith Packard97af61f572011-09-28 16:23:51 -07001178 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001179 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001180
1181 DRM_DEBUG_KMS("Turn eDP power on\n");
1182
Daniel Vetter4be73782014-01-17 14:39:48 +01001183 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001184 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001185 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001186 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001187
Daniel Vetter4be73782014-01-17 14:39:48 +01001188 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001189
Jani Nikulabf13e812013-09-06 07:40:05 +03001190 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001191 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001192 if (IS_GEN5(dev)) {
1193 /* ILK workaround: disable reset around power sequence */
1194 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001195 I915_WRITE(pp_ctrl_reg, pp);
1196 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001197 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001198
Keith Packard1c0ae802011-09-19 13:59:29 -07001199 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001200 if (!IS_GEN5(dev))
1201 pp |= PANEL_POWER_RESET;
1202
Jesse Barnes453c5422013-03-28 09:55:41 -07001203 I915_WRITE(pp_ctrl_reg, pp);
1204 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001205
Daniel Vetter4be73782014-01-17 14:39:48 +01001206 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001207 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001208
Keith Packard05ce1a42011-09-29 16:33:01 -07001209 if (IS_GEN5(dev)) {
1210 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001211 I915_WRITE(pp_ctrl_reg, pp);
1212 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001213 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001214}
1215
Daniel Vetter4be73782014-01-17 14:39:48 +01001216void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001217{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001218 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1219 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001220 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001221 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001222 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001223 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001224 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001225
Keith Packard97af61f572011-09-28 16:23:51 -07001226 if (!is_edp(intel_dp))
1227 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001228
Keith Packard99ea7122011-11-01 19:57:50 -07001229 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001230
Daniel Vetter4be73782014-01-17 14:39:48 +01001231 edp_wait_backlight_off(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001232
Jani Nikula24f3e092014-03-17 16:43:36 +02001233 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1234
Jesse Barnes453c5422013-03-28 09:55:41 -07001235 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001236 /* We need to switch off panel power _and_ force vdd, for otherwise some
1237 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001238 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1239 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001240
Jani Nikulabf13e812013-09-06 07:40:05 +03001241 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001242
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001243 intel_dp->want_panel_vdd = false;
1244
Jesse Barnes453c5422013-03-28 09:55:41 -07001245 I915_WRITE(pp_ctrl_reg, pp);
1246 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001247
Paulo Zanonidce56b32013-12-19 14:29:40 -02001248 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001249 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001250
1251 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001252 power_domain = intel_display_port_power_domain(intel_encoder);
1253 intel_display_power_put(dev_priv, power_domain);
Jesse Barnes9934c132010-07-22 13:18:19 -07001254}
1255
Daniel Vetter4be73782014-01-17 14:39:48 +01001256void intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001257{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001258 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1259 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001260 struct drm_i915_private *dev_priv = dev->dev_private;
1261 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001262 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001263
Keith Packardf01eca22011-09-28 16:48:10 -07001264 if (!is_edp(intel_dp))
1265 return;
1266
Zhao Yakui28c97732009-10-09 11:39:41 +08001267 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001268 /*
1269 * If we enable the backlight right away following a panel power
1270 * on, we may see slight flicker as the panel syncs with the eDP
1271 * link. So delay a bit to make sure the image is solid before
1272 * allowing it to appear.
1273 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001274 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001275 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001276 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001277
Jani Nikulabf13e812013-09-06 07:40:05 +03001278 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001279
1280 I915_WRITE(pp_ctrl_reg, pp);
1281 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001282
Jesse Barnes752aa882013-10-31 18:55:49 +02001283 intel_panel_enable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001284}
1285
Daniel Vetter4be73782014-01-17 14:39:48 +01001286void intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001287{
Paulo Zanoni30add222012-10-26 19:05:45 -02001288 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001289 struct drm_i915_private *dev_priv = dev->dev_private;
1290 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001291 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001292
Keith Packardf01eca22011-09-28 16:48:10 -07001293 if (!is_edp(intel_dp))
1294 return;
1295
Jesse Barnes752aa882013-10-31 18:55:49 +02001296 intel_panel_disable_backlight(intel_dp->attached_connector);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001297
Zhao Yakui28c97732009-10-09 11:39:41 +08001298 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001299 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001300 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001301
Jani Nikulabf13e812013-09-06 07:40:05 +03001302 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001303
1304 I915_WRITE(pp_ctrl_reg, pp);
1305 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001306 intel_dp->last_backlight_off = jiffies;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001307}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001308
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001309static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001310{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001311 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1312 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1313 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001314 struct drm_i915_private *dev_priv = dev->dev_private;
1315 u32 dpa_ctl;
1316
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001317 assert_pipe_disabled(dev_priv,
1318 to_intel_crtc(crtc)->pipe);
1319
Jesse Barnesd240f202010-08-13 15:43:26 -07001320 DRM_DEBUG_KMS("\n");
1321 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001322 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1323 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1324
1325 /* We don't adjust intel_dp->DP while tearing down the link, to
1326 * facilitate link retraining (e.g. after hotplug). Hence clear all
1327 * enable bits here to ensure that we don't enable too much. */
1328 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1329 intel_dp->DP |= DP_PLL_ENABLE;
1330 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001331 POSTING_READ(DP_A);
1332 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001333}
1334
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001335static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001336{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001337 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1338 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1339 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001340 struct drm_i915_private *dev_priv = dev->dev_private;
1341 u32 dpa_ctl;
1342
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001343 assert_pipe_disabled(dev_priv,
1344 to_intel_crtc(crtc)->pipe);
1345
Jesse Barnesd240f202010-08-13 15:43:26 -07001346 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001347 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1348 "dp pll off, should be on\n");
1349 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1350
1351 /* We can't rely on the value tracked for the DP register in
1352 * intel_dp->DP because link_down must not change that (otherwise link
1353 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001354 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001355 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001356 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001357 udelay(200);
1358}
1359
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001360/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001361void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001362{
1363 int ret, i;
1364
1365 /* Should have a valid DPCD by this point */
1366 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1367 return;
1368
1369 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001370 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1371 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001372 if (ret != 1)
1373 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1374 } else {
1375 /*
1376 * When turning on, we need to retry for 1ms to give the sink
1377 * time to wake up.
1378 */
1379 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001380 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1381 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001382 if (ret == 1)
1383 break;
1384 msleep(1);
1385 }
1386 }
1387}
1388
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001389static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1390 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001391{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001392 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001393 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001394 struct drm_device *dev = encoder->base.dev;
1395 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001396 enum intel_display_power_domain power_domain;
1397 u32 tmp;
1398
1399 power_domain = intel_display_port_power_domain(encoder);
1400 if (!intel_display_power_enabled(dev_priv, power_domain))
1401 return false;
1402
1403 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001404
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001405 if (!(tmp & DP_PORT_EN))
1406 return false;
1407
Imre Deakbc7d38a2013-05-16 14:40:36 +03001408 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001409 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001410 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001411 *pipe = PORT_TO_PIPE(tmp);
1412 } else {
1413 u32 trans_sel;
1414 u32 trans_dp;
1415 int i;
1416
1417 switch (intel_dp->output_reg) {
1418 case PCH_DP_B:
1419 trans_sel = TRANS_DP_PORT_SEL_B;
1420 break;
1421 case PCH_DP_C:
1422 trans_sel = TRANS_DP_PORT_SEL_C;
1423 break;
1424 case PCH_DP_D:
1425 trans_sel = TRANS_DP_PORT_SEL_D;
1426 break;
1427 default:
1428 return true;
1429 }
1430
1431 for_each_pipe(i) {
1432 trans_dp = I915_READ(TRANS_DP_CTL(i));
1433 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1434 *pipe = i;
1435 return true;
1436 }
1437 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001438
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001439 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1440 intel_dp->output_reg);
1441 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001442
1443 return true;
1444}
1445
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001446static void intel_dp_get_config(struct intel_encoder *encoder,
1447 struct intel_crtc_config *pipe_config)
1448{
1449 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001450 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001451 struct drm_device *dev = encoder->base.dev;
1452 struct drm_i915_private *dev_priv = dev->dev_private;
1453 enum port port = dp_to_dig_port(intel_dp)->port;
1454 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001455 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001456
Xiong Zhang63000ef2013-06-28 12:59:06 +08001457 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1458 tmp = I915_READ(intel_dp->output_reg);
1459 if (tmp & DP_SYNC_HS_HIGH)
1460 flags |= DRM_MODE_FLAG_PHSYNC;
1461 else
1462 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001463
Xiong Zhang63000ef2013-06-28 12:59:06 +08001464 if (tmp & DP_SYNC_VS_HIGH)
1465 flags |= DRM_MODE_FLAG_PVSYNC;
1466 else
1467 flags |= DRM_MODE_FLAG_NVSYNC;
1468 } else {
1469 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1470 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1471 flags |= DRM_MODE_FLAG_PHSYNC;
1472 else
1473 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001474
Xiong Zhang63000ef2013-06-28 12:59:06 +08001475 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1476 flags |= DRM_MODE_FLAG_PVSYNC;
1477 else
1478 flags |= DRM_MODE_FLAG_NVSYNC;
1479 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001480
1481 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001482
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001483 pipe_config->has_dp_encoder = true;
1484
1485 intel_dp_get_m_n(crtc, pipe_config);
1486
Ville Syrjälä18442d02013-09-13 16:00:08 +03001487 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001488 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1489 pipe_config->port_clock = 162000;
1490 else
1491 pipe_config->port_clock = 270000;
1492 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001493
1494 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1495 &pipe_config->dp_m_n);
1496
1497 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1498 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1499
Damien Lespiau241bfc32013-09-25 16:45:37 +01001500 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001501
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001502 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1503 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1504 /*
1505 * This is a big fat ugly hack.
1506 *
1507 * Some machines in UEFI boot mode provide us a VBT that has 18
1508 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1509 * unknown we fail to light up. Yet the same BIOS boots up with
1510 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1511 * max, not what it tells us to use.
1512 *
1513 * Note: This will still be broken if the eDP panel is not lit
1514 * up by the BIOS, and thus we can't get the mode at module
1515 * load.
1516 */
1517 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1518 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1519 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1520 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001521}
1522
Rodrigo Vivia031d702013-10-03 16:15:06 -03001523static bool is_edp_psr(struct drm_device *dev)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001524{
Rodrigo Vivia031d702013-10-03 16:15:06 -03001525 struct drm_i915_private *dev_priv = dev->dev_private;
1526
1527 return dev_priv->psr.sink_support;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001528}
1529
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001530static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1531{
1532 struct drm_i915_private *dev_priv = dev->dev_private;
1533
Ben Widawsky18b59922013-09-20 09:35:30 -07001534 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001535 return false;
1536
Ben Widawsky18b59922013-09-20 09:35:30 -07001537 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001538}
1539
1540static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1541 struct edp_vsc_psr *vsc_psr)
1542{
1543 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1544 struct drm_device *dev = dig_port->base.base.dev;
1545 struct drm_i915_private *dev_priv = dev->dev_private;
1546 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1547 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1548 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1549 uint32_t *data = (uint32_t *) vsc_psr;
1550 unsigned int i;
1551
1552 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1553 the video DIP being updated before program video DIP data buffer
1554 registers for DIP being updated. */
1555 I915_WRITE(ctl_reg, 0);
1556 POSTING_READ(ctl_reg);
1557
1558 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1559 if (i < sizeof(struct edp_vsc_psr))
1560 I915_WRITE(data_reg + i, *data++);
1561 else
1562 I915_WRITE(data_reg + i, 0);
1563 }
1564
1565 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1566 POSTING_READ(ctl_reg);
1567}
1568
1569static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1570{
1571 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1572 struct drm_i915_private *dev_priv = dev->dev_private;
1573 struct edp_vsc_psr psr_vsc;
1574
1575 if (intel_dp->psr_setup_done)
1576 return;
1577
1578 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1579 memset(&psr_vsc, 0, sizeof(psr_vsc));
1580 psr_vsc.sdp_header.HB0 = 0;
1581 psr_vsc.sdp_header.HB1 = 0x7;
1582 psr_vsc.sdp_header.HB2 = 0x2;
1583 psr_vsc.sdp_header.HB3 = 0x8;
1584 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1585
1586 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001587 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001588 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001589
1590 intel_dp->psr_setup_done = true;
1591}
1592
1593static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1594{
1595 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1596 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001597 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001598 int precharge = 0x3;
1599 int msg_size = 5; /* Header(4) + Message(1) */
1600
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001601 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
1602
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001603 /* Enable PSR in sink */
1604 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001605 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1606 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001607 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02001608 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1609 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001610
1611 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001612 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1613 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1614 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001615 DP_AUX_CH_CTL_TIME_OUT_400us |
1616 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1617 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1618 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1619}
1620
1621static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1622{
1623 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1624 struct drm_i915_private *dev_priv = dev->dev_private;
1625 uint32_t max_sleep_time = 0x1f;
1626 uint32_t idle_frames = 1;
1627 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001628 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001629
1630 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1631 val |= EDP_PSR_LINK_STANDBY;
1632 val |= EDP_PSR_TP2_TP3_TIME_0us;
1633 val |= EDP_PSR_TP1_TIME_0us;
1634 val |= EDP_PSR_SKIP_AUX_EXIT;
1635 } else
1636 val |= EDP_PSR_LINK_DISABLE;
1637
Ben Widawsky18b59922013-09-20 09:35:30 -07001638 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08001639 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001640 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1641 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1642 EDP_PSR_ENABLE);
1643}
1644
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001645static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1646{
1647 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1648 struct drm_device *dev = dig_port->base.base.dev;
1649 struct drm_i915_private *dev_priv = dev->dev_private;
1650 struct drm_crtc *crtc = dig_port->base.base.crtc;
1651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -07001652 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->primary->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001653 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1654
Rodrigo Vivia031d702013-10-03 16:15:06 -03001655 dev_priv->psr.source_ok = false;
1656
Ben Widawsky18b59922013-09-20 09:35:30 -07001657 if (!HAS_PSR(dev)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001658 DRM_DEBUG_KMS("PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001659 return false;
1660 }
1661
1662 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1663 (dig_port->port != PORT_A)) {
1664 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001665 return false;
1666 }
1667
Jani Nikulad330a952014-01-21 11:24:25 +02001668 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001669 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001670 return false;
1671 }
1672
Chris Wilsoncd234b02013-08-02 20:39:49 +01001673 crtc = dig_port->base.base.crtc;
1674 if (crtc == NULL) {
1675 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001676 return false;
1677 }
1678
1679 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001680 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001681 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001682 return false;
1683 }
1684
Matt Roperf4510a22014-04-01 15:22:40 -07001685 obj = to_intel_framebuffer(crtc->primary->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001686 if (obj->tiling_mode != I915_TILING_X ||
1687 obj->fence_reg == I915_FENCE_REG_NONE) {
1688 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001689 return false;
1690 }
1691
1692 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1693 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001694 return false;
1695 }
1696
1697 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1698 S3D_ENABLE) {
1699 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001700 return false;
1701 }
1702
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001703 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001704 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001705 return false;
1706 }
1707
Rodrigo Vivia031d702013-10-03 16:15:06 -03001708 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001709 return true;
1710}
1711
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001712static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001713{
1714 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1715
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001716 if (!intel_edp_psr_match_conditions(intel_dp) ||
1717 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001718 return;
1719
1720 /* Setup PSR once */
1721 intel_edp_psr_setup(intel_dp);
1722
1723 /* Enable PSR on the panel */
1724 intel_edp_psr_enable_sink(intel_dp);
1725
1726 /* Enable PSR on the host */
1727 intel_edp_psr_enable_source(intel_dp);
1728}
1729
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001730void intel_edp_psr_enable(struct intel_dp *intel_dp)
1731{
1732 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1733
1734 if (intel_edp_psr_match_conditions(intel_dp) &&
1735 !intel_edp_is_psr_enabled(dev))
1736 intel_edp_psr_do_enable(intel_dp);
1737}
1738
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001739void intel_edp_psr_disable(struct intel_dp *intel_dp)
1740{
1741 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1742 struct drm_i915_private *dev_priv = dev->dev_private;
1743
1744 if (!intel_edp_is_psr_enabled(dev))
1745 return;
1746
Ben Widawsky18b59922013-09-20 09:35:30 -07001747 I915_WRITE(EDP_PSR_CTL(dev),
1748 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001749
1750 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001751 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001752 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1753 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1754}
1755
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001756void intel_edp_psr_update(struct drm_device *dev)
1757{
1758 struct intel_encoder *encoder;
1759 struct intel_dp *intel_dp = NULL;
1760
1761 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1762 if (encoder->type == INTEL_OUTPUT_EDP) {
1763 intel_dp = enc_to_intel_dp(&encoder->base);
1764
Rodrigo Vivia031d702013-10-03 16:15:06 -03001765 if (!is_edp_psr(dev))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001766 return;
1767
1768 if (!intel_edp_psr_match_conditions(intel_dp))
1769 intel_edp_psr_disable(intel_dp);
1770 else
1771 if (!intel_edp_is_psr_enabled(dev))
1772 intel_edp_psr_do_enable(intel_dp);
1773 }
1774}
1775
Daniel Vettere8cb4552012-07-01 13:05:48 +02001776static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001777{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001778 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001779 enum port port = dp_to_dig_port(intel_dp)->port;
1780 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001781
1782 /* Make sure the panel is off before trying to change the mode. But also
1783 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02001784 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001785 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02001786 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01001787 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001788
1789 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001790 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001791 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001792}
1793
Ville Syrjälä49277c32014-03-31 18:21:26 +03001794static void g4x_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001795{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001796 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001797 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001798
Ville Syrjälä49277c32014-03-31 18:21:26 +03001799 if (port != PORT_A)
1800 return;
1801
1802 intel_dp_link_down(intel_dp);
1803 ironlake_edp_pll_off(intel_dp);
1804}
1805
1806static void vlv_post_disable_dp(struct intel_encoder *encoder)
1807{
1808 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1809
1810 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001811}
1812
Daniel Vettere8cb4552012-07-01 13:05:48 +02001813static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001814{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001815 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1816 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001817 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001818 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001819
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001820 if (WARN_ON(dp_reg & DP_PORT_EN))
1821 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001822
Jani Nikula24f3e092014-03-17 16:43:36 +02001823 intel_edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001824 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1825 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001826 intel_edp_panel_on(intel_dp);
1827 edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001828 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001829 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001830}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001831
Jani Nikulaecff4f32013-09-06 07:38:29 +03001832static void g4x_enable_dp(struct intel_encoder *encoder)
1833{
Jani Nikula828f5c62013-09-05 16:44:45 +03001834 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1835
Jani Nikulaecff4f32013-09-06 07:38:29 +03001836 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01001837 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001838}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001839
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001840static void vlv_enable_dp(struct intel_encoder *encoder)
1841{
Jani Nikula828f5c62013-09-05 16:44:45 +03001842 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1843
Daniel Vetter4be73782014-01-17 14:39:48 +01001844 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001845}
1846
Jani Nikulaecff4f32013-09-06 07:38:29 +03001847static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001848{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001849 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001850 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001851
1852 if (dport->port == PORT_A)
1853 ironlake_edp_pll_on(intel_dp);
1854}
1855
1856static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1857{
1858 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1859 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001860 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001861 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001862 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001863 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001864 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001865 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001866 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001867
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001868 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001869
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001870 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001871 val = 0;
1872 if (pipe)
1873 val |= (1<<21);
1874 else
1875 val &= ~(1<<21);
1876 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001877 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1878 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1879 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001880
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001881 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001882
Imre Deak2cac6132014-01-30 16:50:42 +02001883 if (is_edp(intel_dp)) {
1884 /* init power sequencer on this pipe and port */
1885 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1886 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1887 &power_seq);
1888 }
Jani Nikulabf13e812013-09-06 07:40:05 +03001889
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001890 intel_enable_dp(encoder);
1891
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001892 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001893}
1894
Jani Nikulaecff4f32013-09-06 07:38:29 +03001895static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001896{
1897 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1898 struct drm_device *dev = encoder->base.dev;
1899 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001900 struct intel_crtc *intel_crtc =
1901 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001902 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001903 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001904
Jesse Barnes89b667f2013-04-18 14:51:36 -07001905 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001906 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001907 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001908 DPIO_PCS_TX_LANE2_RESET |
1909 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001910 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001911 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1912 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1913 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1914 DPIO_PCS_CLK_SOFT_RESET);
1915
1916 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001917 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1918 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1919 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01001920 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001921}
1922
1923/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001924 * Native read with retry for link status and receiver capability reads for
1925 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02001926 *
1927 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
1928 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001929 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02001930static ssize_t
1931intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
1932 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001933{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001934 ssize_t ret;
1935 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001936
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001937 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001938 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
1939 if (ret == size)
1940 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001941 msleep(1);
1942 }
1943
Jani Nikula9d1a1032014-03-14 16:51:15 +02001944 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001945}
1946
1947/*
1948 * Fetch AUX CH registers 0x202 - 0x207 which contain
1949 * link status information
1950 */
1951static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001952intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001953{
Jani Nikula9d1a1032014-03-14 16:51:15 +02001954 return intel_dp_dpcd_read_wake(&intel_dp->aux,
1955 DP_LANE0_1_STATUS,
1956 link_status,
1957 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001958}
1959
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001960/*
1961 * These are source-specific values; current Intel hardware supports
1962 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1963 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001964
1965static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001966intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001967{
Paulo Zanoni30add222012-10-26 19:05:45 -02001968 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001969 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001970
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07001971 if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001972 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001973 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001974 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001975 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001976 return DP_TRAIN_VOLTAGE_SWING_1200;
1977 else
1978 return DP_TRAIN_VOLTAGE_SWING_800;
1979}
1980
1981static uint8_t
1982intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1983{
Paulo Zanoni30add222012-10-26 19:05:45 -02001984 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001985 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001986
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07001987 if (IS_BROADWELL(dev)) {
1988 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1989 case DP_TRAIN_VOLTAGE_SWING_400:
1990 case DP_TRAIN_VOLTAGE_SWING_600:
1991 return DP_TRAIN_PRE_EMPHASIS_6;
1992 case DP_TRAIN_VOLTAGE_SWING_800:
1993 return DP_TRAIN_PRE_EMPHASIS_3_5;
1994 case DP_TRAIN_VOLTAGE_SWING_1200:
1995 default:
1996 return DP_TRAIN_PRE_EMPHASIS_0;
1997 }
1998 } else if (IS_HASWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001999 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2000 case DP_TRAIN_VOLTAGE_SWING_400:
2001 return DP_TRAIN_PRE_EMPHASIS_9_5;
2002 case DP_TRAIN_VOLTAGE_SWING_600:
2003 return DP_TRAIN_PRE_EMPHASIS_6;
2004 case DP_TRAIN_VOLTAGE_SWING_800:
2005 return DP_TRAIN_PRE_EMPHASIS_3_5;
2006 case DP_TRAIN_VOLTAGE_SWING_1200:
2007 default:
2008 return DP_TRAIN_PRE_EMPHASIS_0;
2009 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002010 } else if (IS_VALLEYVIEW(dev)) {
2011 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2012 case DP_TRAIN_VOLTAGE_SWING_400:
2013 return DP_TRAIN_PRE_EMPHASIS_9_5;
2014 case DP_TRAIN_VOLTAGE_SWING_600:
2015 return DP_TRAIN_PRE_EMPHASIS_6;
2016 case DP_TRAIN_VOLTAGE_SWING_800:
2017 return DP_TRAIN_PRE_EMPHASIS_3_5;
2018 case DP_TRAIN_VOLTAGE_SWING_1200:
2019 default:
2020 return DP_TRAIN_PRE_EMPHASIS_0;
2021 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002022 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002023 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2024 case DP_TRAIN_VOLTAGE_SWING_400:
2025 return DP_TRAIN_PRE_EMPHASIS_6;
2026 case DP_TRAIN_VOLTAGE_SWING_600:
2027 case DP_TRAIN_VOLTAGE_SWING_800:
2028 return DP_TRAIN_PRE_EMPHASIS_3_5;
2029 default:
2030 return DP_TRAIN_PRE_EMPHASIS_0;
2031 }
2032 } else {
2033 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2034 case DP_TRAIN_VOLTAGE_SWING_400:
2035 return DP_TRAIN_PRE_EMPHASIS_6;
2036 case DP_TRAIN_VOLTAGE_SWING_600:
2037 return DP_TRAIN_PRE_EMPHASIS_6;
2038 case DP_TRAIN_VOLTAGE_SWING_800:
2039 return DP_TRAIN_PRE_EMPHASIS_3_5;
2040 case DP_TRAIN_VOLTAGE_SWING_1200:
2041 default:
2042 return DP_TRAIN_PRE_EMPHASIS_0;
2043 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002044 }
2045}
2046
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002047static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2048{
2049 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2050 struct drm_i915_private *dev_priv = dev->dev_private;
2051 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002052 struct intel_crtc *intel_crtc =
2053 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002054 unsigned long demph_reg_value, preemph_reg_value,
2055 uniqtranscale_reg_value;
2056 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002057 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002058 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002059
2060 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2061 case DP_TRAIN_PRE_EMPHASIS_0:
2062 preemph_reg_value = 0x0004000;
2063 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2064 case DP_TRAIN_VOLTAGE_SWING_400:
2065 demph_reg_value = 0x2B405555;
2066 uniqtranscale_reg_value = 0x552AB83A;
2067 break;
2068 case DP_TRAIN_VOLTAGE_SWING_600:
2069 demph_reg_value = 0x2B404040;
2070 uniqtranscale_reg_value = 0x5548B83A;
2071 break;
2072 case DP_TRAIN_VOLTAGE_SWING_800:
2073 demph_reg_value = 0x2B245555;
2074 uniqtranscale_reg_value = 0x5560B83A;
2075 break;
2076 case DP_TRAIN_VOLTAGE_SWING_1200:
2077 demph_reg_value = 0x2B405555;
2078 uniqtranscale_reg_value = 0x5598DA3A;
2079 break;
2080 default:
2081 return 0;
2082 }
2083 break;
2084 case DP_TRAIN_PRE_EMPHASIS_3_5:
2085 preemph_reg_value = 0x0002000;
2086 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2087 case DP_TRAIN_VOLTAGE_SWING_400:
2088 demph_reg_value = 0x2B404040;
2089 uniqtranscale_reg_value = 0x5552B83A;
2090 break;
2091 case DP_TRAIN_VOLTAGE_SWING_600:
2092 demph_reg_value = 0x2B404848;
2093 uniqtranscale_reg_value = 0x5580B83A;
2094 break;
2095 case DP_TRAIN_VOLTAGE_SWING_800:
2096 demph_reg_value = 0x2B404040;
2097 uniqtranscale_reg_value = 0x55ADDA3A;
2098 break;
2099 default:
2100 return 0;
2101 }
2102 break;
2103 case DP_TRAIN_PRE_EMPHASIS_6:
2104 preemph_reg_value = 0x0000000;
2105 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2106 case DP_TRAIN_VOLTAGE_SWING_400:
2107 demph_reg_value = 0x2B305555;
2108 uniqtranscale_reg_value = 0x5570B83A;
2109 break;
2110 case DP_TRAIN_VOLTAGE_SWING_600:
2111 demph_reg_value = 0x2B2B4040;
2112 uniqtranscale_reg_value = 0x55ADDA3A;
2113 break;
2114 default:
2115 return 0;
2116 }
2117 break;
2118 case DP_TRAIN_PRE_EMPHASIS_9_5:
2119 preemph_reg_value = 0x0006000;
2120 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2121 case DP_TRAIN_VOLTAGE_SWING_400:
2122 demph_reg_value = 0x1B405555;
2123 uniqtranscale_reg_value = 0x55ADDA3A;
2124 break;
2125 default:
2126 return 0;
2127 }
2128 break;
2129 default:
2130 return 0;
2131 }
2132
Chris Wilson0980a602013-07-26 19:57:35 +01002133 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002134 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2135 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2136 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002137 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002138 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2139 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2140 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2141 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002142 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002143
2144 return 0;
2145}
2146
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002147static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002148intel_get_adjust_train(struct intel_dp *intel_dp,
2149 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002150{
2151 uint8_t v = 0;
2152 uint8_t p = 0;
2153 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002154 uint8_t voltage_max;
2155 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002156
Jesse Barnes33a34e42010-09-08 12:42:02 -07002157 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002158 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2159 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002160
2161 if (this_v > v)
2162 v = this_v;
2163 if (this_p > p)
2164 p = this_p;
2165 }
2166
Keith Packard1a2eb462011-11-16 16:26:07 -08002167 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002168 if (v >= voltage_max)
2169 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002170
Keith Packard1a2eb462011-11-16 16:26:07 -08002171 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2172 if (p >= preemph_max)
2173 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002174
2175 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002176 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002177}
2178
2179static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002180intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002181{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002182 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002183
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002184 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002185 case DP_TRAIN_VOLTAGE_SWING_400:
2186 default:
2187 signal_levels |= DP_VOLTAGE_0_4;
2188 break;
2189 case DP_TRAIN_VOLTAGE_SWING_600:
2190 signal_levels |= DP_VOLTAGE_0_6;
2191 break;
2192 case DP_TRAIN_VOLTAGE_SWING_800:
2193 signal_levels |= DP_VOLTAGE_0_8;
2194 break;
2195 case DP_TRAIN_VOLTAGE_SWING_1200:
2196 signal_levels |= DP_VOLTAGE_1_2;
2197 break;
2198 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002199 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002200 case DP_TRAIN_PRE_EMPHASIS_0:
2201 default:
2202 signal_levels |= DP_PRE_EMPHASIS_0;
2203 break;
2204 case DP_TRAIN_PRE_EMPHASIS_3_5:
2205 signal_levels |= DP_PRE_EMPHASIS_3_5;
2206 break;
2207 case DP_TRAIN_PRE_EMPHASIS_6:
2208 signal_levels |= DP_PRE_EMPHASIS_6;
2209 break;
2210 case DP_TRAIN_PRE_EMPHASIS_9_5:
2211 signal_levels |= DP_PRE_EMPHASIS_9_5;
2212 break;
2213 }
2214 return signal_levels;
2215}
2216
Zhenyu Wange3421a12010-04-08 09:43:27 +08002217/* Gen6's DP voltage swing and pre-emphasis control */
2218static uint32_t
2219intel_gen6_edp_signal_levels(uint8_t train_set)
2220{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002221 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2222 DP_TRAIN_PRE_EMPHASIS_MASK);
2223 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002224 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002225 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2226 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2227 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2228 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002229 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002230 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2231 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002232 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002233 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2234 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002235 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002236 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2237 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002238 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002239 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2240 "0x%x\n", signal_levels);
2241 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002242 }
2243}
2244
Keith Packard1a2eb462011-11-16 16:26:07 -08002245/* Gen7's DP voltage swing and pre-emphasis control */
2246static uint32_t
2247intel_gen7_edp_signal_levels(uint8_t train_set)
2248{
2249 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2250 DP_TRAIN_PRE_EMPHASIS_MASK);
2251 switch (signal_levels) {
2252 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2253 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2254 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2255 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2256 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2257 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2258
2259 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2260 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2261 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2262 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2263
2264 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2265 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2266 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2267 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2268
2269 default:
2270 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2271 "0x%x\n", signal_levels);
2272 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2273 }
2274}
2275
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002276/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2277static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002278intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002279{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002280 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2281 DP_TRAIN_PRE_EMPHASIS_MASK);
2282 switch (signal_levels) {
2283 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2284 return DDI_BUF_EMP_400MV_0DB_HSW;
2285 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2286 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2287 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2288 return DDI_BUF_EMP_400MV_6DB_HSW;
2289 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2290 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002291
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002292 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2293 return DDI_BUF_EMP_600MV_0DB_HSW;
2294 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2295 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2296 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2297 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002298
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002299 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2300 return DDI_BUF_EMP_800MV_0DB_HSW;
2301 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2302 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2303 default:
2304 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2305 "0x%x\n", signal_levels);
2306 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002307 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002308}
2309
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002310static uint32_t
2311intel_bdw_signal_levels(uint8_t train_set)
2312{
2313 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2314 DP_TRAIN_PRE_EMPHASIS_MASK);
2315 switch (signal_levels) {
2316 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2317 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2318 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2319 return DDI_BUF_EMP_400MV_3_5DB_BDW; /* Sel1 */
2320 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2321 return DDI_BUF_EMP_400MV_6DB_BDW; /* Sel2 */
2322
2323 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2324 return DDI_BUF_EMP_600MV_0DB_BDW; /* Sel3 */
2325 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2326 return DDI_BUF_EMP_600MV_3_5DB_BDW; /* Sel4 */
2327 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2328 return DDI_BUF_EMP_600MV_6DB_BDW; /* Sel5 */
2329
2330 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2331 return DDI_BUF_EMP_800MV_0DB_BDW; /* Sel6 */
2332 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2333 return DDI_BUF_EMP_800MV_3_5DB_BDW; /* Sel7 */
2334
2335 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2336 return DDI_BUF_EMP_1200MV_0DB_BDW; /* Sel8 */
2337
2338 default:
2339 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2340 "0x%x\n", signal_levels);
2341 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2342 }
2343}
2344
Paulo Zanonif0a34242012-12-06 16:51:50 -02002345/* Properly updates "DP" with the correct signal levels. */
2346static void
2347intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2348{
2349 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002350 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002351 struct drm_device *dev = intel_dig_port->base.base.dev;
2352 uint32_t signal_levels, mask;
2353 uint8_t train_set = intel_dp->train_set[0];
2354
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002355 if (IS_BROADWELL(dev)) {
2356 signal_levels = intel_bdw_signal_levels(train_set);
2357 mask = DDI_BUF_EMP_MASK;
2358 } else if (IS_HASWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002359 signal_levels = intel_hsw_signal_levels(train_set);
2360 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002361 } else if (IS_VALLEYVIEW(dev)) {
2362 signal_levels = intel_vlv_signal_levels(intel_dp);
2363 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002364 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002365 signal_levels = intel_gen7_edp_signal_levels(train_set);
2366 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002367 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002368 signal_levels = intel_gen6_edp_signal_levels(train_set);
2369 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2370 } else {
2371 signal_levels = intel_gen4_signal_levels(train_set);
2372 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2373 }
2374
2375 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2376
2377 *DP = (*DP & ~mask) | signal_levels;
2378}
2379
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002380static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002381intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002382 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002383 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002384{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002385 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2386 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002387 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002388 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002389 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2390 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002391
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002392 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002393 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002394
2395 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2396 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2397 else
2398 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2399
2400 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2401 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2402 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002403 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2404
2405 break;
2406 case DP_TRAINING_PATTERN_1:
2407 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2408 break;
2409 case DP_TRAINING_PATTERN_2:
2410 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2411 break;
2412 case DP_TRAINING_PATTERN_3:
2413 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2414 break;
2415 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002416 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002417
Imre Deakbc7d38a2013-05-16 14:40:36 +03002418 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002419 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002420
2421 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2422 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002423 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002424 break;
2425 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002426 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002427 break;
2428 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002429 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002430 break;
2431 case DP_TRAINING_PATTERN_3:
2432 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002433 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002434 break;
2435 }
2436
2437 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002438 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002439
2440 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2441 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002442 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002443 break;
2444 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002445 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002446 break;
2447 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002448 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002449 break;
2450 case DP_TRAINING_PATTERN_3:
2451 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002452 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002453 break;
2454 }
2455 }
2456
Jani Nikula70aff662013-09-27 15:10:44 +03002457 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002458 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002459
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002460 buf[0] = dp_train_pat;
2461 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002462 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002463 /* don't write DP_TRAINING_LANEx_SET on disable */
2464 len = 1;
2465 } else {
2466 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2467 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2468 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002469 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002470
Jani Nikula9d1a1032014-03-14 16:51:15 +02002471 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
2472 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002473
2474 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002475}
2476
Jani Nikula70aff662013-09-27 15:10:44 +03002477static bool
2478intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2479 uint8_t dp_train_pat)
2480{
Jani Nikula953d22e2013-10-04 15:08:47 +03002481 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002482 intel_dp_set_signal_levels(intel_dp, DP);
2483 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2484}
2485
2486static bool
2487intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002488 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002489{
2490 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2491 struct drm_device *dev = intel_dig_port->base.base.dev;
2492 struct drm_i915_private *dev_priv = dev->dev_private;
2493 int ret;
2494
2495 intel_get_adjust_train(intel_dp, link_status);
2496 intel_dp_set_signal_levels(intel_dp, DP);
2497
2498 I915_WRITE(intel_dp->output_reg, *DP);
2499 POSTING_READ(intel_dp->output_reg);
2500
Jani Nikula9d1a1032014-03-14 16:51:15 +02002501 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
2502 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03002503
2504 return ret == intel_dp->lane_count;
2505}
2506
Imre Deak3ab9c632013-05-03 12:57:41 +03002507static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2508{
2509 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2510 struct drm_device *dev = intel_dig_port->base.base.dev;
2511 struct drm_i915_private *dev_priv = dev->dev_private;
2512 enum port port = intel_dig_port->port;
2513 uint32_t val;
2514
2515 if (!HAS_DDI(dev))
2516 return;
2517
2518 val = I915_READ(DP_TP_CTL(port));
2519 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2520 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2521 I915_WRITE(DP_TP_CTL(port), val);
2522
2523 /*
2524 * On PORT_A we can have only eDP in SST mode. There the only reason
2525 * we need to set idle transmission mode is to work around a HW issue
2526 * where we enable the pipe while not in idle link-training mode.
2527 * In this case there is requirement to wait for a minimum number of
2528 * idle patterns to be sent.
2529 */
2530 if (port == PORT_A)
2531 return;
2532
2533 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2534 1))
2535 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2536}
2537
Jesse Barnes33a34e42010-09-08 12:42:02 -07002538/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002539void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002540intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002541{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002542 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002543 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002544 int i;
2545 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002546 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002547 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03002548 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002549
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002550 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002551 intel_ddi_prepare_link_retrain(encoder);
2552
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002553 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03002554 link_config[0] = intel_dp->link_bw;
2555 link_config[1] = intel_dp->lane_count;
2556 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2557 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002558 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03002559
2560 link_config[0] = 0;
2561 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002562 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002563
2564 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002565
Jani Nikula70aff662013-09-27 15:10:44 +03002566 /* clock recovery */
2567 if (!intel_dp_reset_link_train(intel_dp, &DP,
2568 DP_TRAINING_PATTERN_1 |
2569 DP_LINK_SCRAMBLING_DISABLE)) {
2570 DRM_ERROR("failed to enable link training\n");
2571 return;
2572 }
2573
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002574 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002575 voltage_tries = 0;
2576 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002577 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002578 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002579
Daniel Vettera7c96552012-10-18 10:15:30 +02002580 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002581 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2582 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002583 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002584 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002585
Daniel Vetter01916272012-10-18 10:15:25 +02002586 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002587 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002588 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002589 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002590
2591 /* Check to see if we've tried the max voltage */
2592 for (i = 0; i < intel_dp->lane_count; i++)
2593 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2594 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002595 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002596 ++loop_tries;
2597 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002598 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07002599 break;
2600 }
Jani Nikula70aff662013-09-27 15:10:44 +03002601 intel_dp_reset_link_train(intel_dp, &DP,
2602 DP_TRAINING_PATTERN_1 |
2603 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07002604 voltage_tries = 0;
2605 continue;
2606 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002607
2608 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002609 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002610 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002611 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002612 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002613 break;
2614 }
2615 } else
2616 voltage_tries = 0;
2617 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002618
Jani Nikula70aff662013-09-27 15:10:44 +03002619 /* Update training set as requested by target */
2620 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2621 DRM_ERROR("failed to update link training\n");
2622 break;
2623 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002624 }
2625
Jesse Barnes33a34e42010-09-08 12:42:02 -07002626 intel_dp->DP = DP;
2627}
2628
Paulo Zanonic19b0662012-10-15 15:51:41 -03002629void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002630intel_dp_complete_link_train(struct intel_dp *intel_dp)
2631{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002632 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002633 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002634 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07002635 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
2636
2637 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
2638 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
2639 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002640
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002641 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03002642 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002643 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002644 DP_LINK_SCRAMBLING_DISABLE)) {
2645 DRM_ERROR("failed to start channel equalization\n");
2646 return;
2647 }
2648
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002649 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002650 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002651 channel_eq = false;
2652 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002653 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002654
Jesse Barnes37f80972011-01-05 14:45:24 -08002655 if (cr_tries > 5) {
2656 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08002657 break;
2658 }
2659
Daniel Vettera7c96552012-10-18 10:15:30 +02002660 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03002661 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2662 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002663 break;
Jani Nikula70aff662013-09-27 15:10:44 +03002664 }
Jesse Barnes869184a2010-10-07 16:01:22 -07002665
Jesse Barnes37f80972011-01-05 14:45:24 -08002666 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002667 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002668 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002669 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002670 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002671 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002672 cr_tries++;
2673 continue;
2674 }
2675
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002676 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002677 channel_eq = true;
2678 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002679 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002680
Jesse Barnes37f80972011-01-05 14:45:24 -08002681 /* Try 5 times, then try clock recovery if that fails */
2682 if (tries > 5) {
2683 intel_dp_link_down(intel_dp);
2684 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002685 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07002686 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03002687 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002688 tries = 0;
2689 cr_tries++;
2690 continue;
2691 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002692
Jani Nikula70aff662013-09-27 15:10:44 +03002693 /* Update training set as requested by target */
2694 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2695 DRM_ERROR("failed to update link training\n");
2696 break;
2697 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002698 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002699 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002700
Imre Deak3ab9c632013-05-03 12:57:41 +03002701 intel_dp_set_idle_link_train(intel_dp);
2702
2703 intel_dp->DP = DP;
2704
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002705 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002706 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002707
Imre Deak3ab9c632013-05-03 12:57:41 +03002708}
2709
2710void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2711{
Jani Nikula70aff662013-09-27 15:10:44 +03002712 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03002713 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002714}
2715
2716static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002717intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002718{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002719 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002720 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002721 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002722 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002723 struct intel_crtc *intel_crtc =
2724 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002725 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002726
Paulo Zanonic19b0662012-10-15 15:51:41 -03002727 /*
2728 * DDI code has a strict mode set sequence and we should try to respect
2729 * it, otherwise we might hang the machine in many different ways. So we
2730 * really should be disabling the port only on a complete crtc_disable
2731 * sequence. This function is just called under two conditions on DDI
2732 * code:
2733 * - Link train failed while doing crtc_enable, and on this case we
2734 * really should respect the mode set sequence and wait for a
2735 * crtc_disable.
2736 * - Someone turned the monitor off and intel_dp_check_link_status
2737 * called us. We don't need to disable the whole port on this case, so
2738 * when someone turns the monitor on again,
2739 * intel_ddi_prepare_link_retrain will take care of redoing the link
2740 * train.
2741 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002742 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002743 return;
2744
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002745 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002746 return;
2747
Zhao Yakui28c97732009-10-09 11:39:41 +08002748 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002749
Imre Deakbc7d38a2013-05-16 14:40:36 +03002750 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002751 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002752 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002753 } else {
2754 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002755 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002756 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002757 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002758
Daniel Vetterab527ef2012-11-29 15:59:33 +01002759 /* We don't really know why we're doing this */
2760 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002761
Daniel Vetter493a7082012-05-30 12:31:56 +02002762 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002763 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002764 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002765
Eric Anholt5bddd172010-11-18 09:32:59 +08002766 /* Hardware workaround: leaving our transcoder select
2767 * set to transcoder B while it's off will prevent the
2768 * corresponding HDMI output on transcoder A.
2769 *
2770 * Combine this with another hardware workaround:
2771 * transcoder select bit can only be cleared while the
2772 * port is enabled.
2773 */
2774 DP &= ~DP_PIPEB_SELECT;
2775 I915_WRITE(intel_dp->output_reg, DP);
2776
2777 /* Changes to enable or select take place the vblank
2778 * after being written.
2779 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002780 if (WARN_ON(crtc == NULL)) {
2781 /* We should never try to disable a port without a crtc
2782 * attached. For paranoia keep the code around for a
2783 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002784 POSTING_READ(intel_dp->output_reg);
2785 msleep(50);
2786 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002787 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002788 }
2789
Wu Fengguang832afda2011-12-09 20:42:21 +08002790 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002791 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2792 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002793 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002794}
2795
Keith Packard26d61aa2011-07-25 20:01:09 -07002796static bool
2797intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002798{
Rodrigo Vivia031d702013-10-03 16:15:06 -03002799 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2800 struct drm_device *dev = dig_port->base.base.dev;
2801 struct drm_i915_private *dev_priv = dev->dev_private;
2802
Damien Lespiau577c7a52012-12-13 16:09:02 +00002803 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2804
Jani Nikula9d1a1032014-03-14 16:51:15 +02002805 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
2806 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04002807 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002808
Damien Lespiau577c7a52012-12-13 16:09:02 +00002809 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2810 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2811 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2812
Adam Jacksonedb39242012-09-18 10:58:49 -04002813 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2814 return false; /* DPCD not present */
2815
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002816 /* Check if the panel supports PSR */
2817 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03002818 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002819 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
2820 intel_dp->psr_dpcd,
2821 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03002822 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
2823 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03002824 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03002825 }
Jani Nikula50003932013-09-20 16:42:17 +03002826 }
2827
Todd Previte06ea66b2014-01-20 10:19:39 -07002828 /* Training Pattern 3 support */
2829 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
2830 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
2831 intel_dp->use_tps3 = true;
2832 DRM_DEBUG_KMS("Displayport TPS3 supported");
2833 } else
2834 intel_dp->use_tps3 = false;
2835
Adam Jacksonedb39242012-09-18 10:58:49 -04002836 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2837 DP_DWN_STRM_PORT_PRESENT))
2838 return true; /* native DP sink */
2839
2840 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2841 return true; /* no per-port downstream info */
2842
Jani Nikula9d1a1032014-03-14 16:51:15 +02002843 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
2844 intel_dp->downstream_ports,
2845 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04002846 return false; /* downstream port status fetch failed */
2847
2848 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002849}
2850
Adam Jackson0d198322012-05-14 16:05:47 -04002851static void
2852intel_dp_probe_oui(struct intel_dp *intel_dp)
2853{
2854 u8 buf[3];
2855
2856 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2857 return;
2858
Jani Nikula24f3e092014-03-17 16:43:36 +02002859 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002860
Jani Nikula9d1a1032014-03-14 16:51:15 +02002861 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04002862 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2863 buf[0], buf[1], buf[2]);
2864
Jani Nikula9d1a1032014-03-14 16:51:15 +02002865 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04002866 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2867 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002868
Daniel Vetter4be73782014-01-17 14:39:48 +01002869 edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002870}
2871
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002872int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
2873{
2874 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2875 struct drm_device *dev = intel_dig_port->base.base.dev;
2876 struct intel_crtc *intel_crtc =
2877 to_intel_crtc(intel_dig_port->base.base.crtc);
2878 u8 buf[1];
2879
Jani Nikula9d1a1032014-03-14 16:51:15 +02002880 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002881 return -EAGAIN;
2882
2883 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
2884 return -ENOTTY;
2885
Jani Nikula9d1a1032014-03-14 16:51:15 +02002886 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
2887 DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002888 return -EAGAIN;
2889
2890 /* Wait 2 vblanks to be sure we will have the correct CRC value */
2891 intel_wait_for_vblank(dev, intel_crtc->pipe);
2892 intel_wait_for_vblank(dev, intel_crtc->pipe);
2893
Jani Nikula9d1a1032014-03-14 16:51:15 +02002894 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002895 return -EAGAIN;
2896
Jani Nikula9d1a1032014-03-14 16:51:15 +02002897 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002898 return 0;
2899}
2900
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002901static bool
2902intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2903{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002904 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2905 DP_DEVICE_SERVICE_IRQ_VECTOR,
2906 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002907}
2908
2909static void
2910intel_dp_handle_test_request(struct intel_dp *intel_dp)
2911{
2912 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002913 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002914}
2915
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002916/*
2917 * According to DP spec
2918 * 5.1.2:
2919 * 1. Read DPCD
2920 * 2. Configure link according to Receiver Capabilities
2921 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2922 * 4. Check link status on receipt of hot-plug interrupt
2923 */
2924
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002925void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002926intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002927{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002928 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002929 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002930 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002931
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002932 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002933 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002934
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002935 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002936 return;
2937
Keith Packard92fd8fd2011-07-25 19:50:10 -07002938 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002939 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002940 return;
2941 }
2942
Keith Packard92fd8fd2011-07-25 19:50:10 -07002943 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002944 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002945 return;
2946 }
2947
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002948 /* Try to read the source of the interrupt */
2949 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2950 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2951 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002952 drm_dp_dpcd_writeb(&intel_dp->aux,
2953 DP_DEVICE_SERVICE_IRQ_VECTOR,
2954 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002955
2956 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2957 intel_dp_handle_test_request(intel_dp);
2958 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2959 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2960 }
2961
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002962 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002963 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002964 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002965 intel_dp_start_link_train(intel_dp);
2966 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002967 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07002968 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002969}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002970
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002971/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002972static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002973intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002974{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002975 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002976 uint8_t type;
2977
2978 if (!intel_dp_get_dpcd(intel_dp))
2979 return connector_status_disconnected;
2980
2981 /* if there's no downstream port, we're done */
2982 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002983 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002984
2985 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002986 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2987 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04002988 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002989
2990 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
2991 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002992 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02002993
Adam Jackson23235172012-09-20 16:42:45 -04002994 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2995 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002996 }
2997
2998 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02002999 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003000 return connector_status_connected;
3001
3002 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003003 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3004 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3005 if (type == DP_DS_PORT_TYPE_VGA ||
3006 type == DP_DS_PORT_TYPE_NON_EDID)
3007 return connector_status_unknown;
3008 } else {
3009 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3010 DP_DWN_STRM_PORT_TYPE_MASK;
3011 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3012 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3013 return connector_status_unknown;
3014 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003015
3016 /* Anything else is out of spec, warn and ignore */
3017 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003018 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003019}
3020
3021static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003022ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003023{
Paulo Zanoni30add222012-10-26 19:05:45 -02003024 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003025 struct drm_i915_private *dev_priv = dev->dev_private;
3026 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003027 enum drm_connector_status status;
3028
Chris Wilsonfe16d942011-02-12 10:29:38 +00003029 /* Can't disconnect eDP, but you can close the lid... */
3030 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02003031 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003032 if (status == connector_status_unknown)
3033 status = connector_status_connected;
3034 return status;
3035 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003036
Damien Lespiau1b469632012-12-13 16:09:01 +00003037 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3038 return connector_status_disconnected;
3039
Keith Packard26d61aa2011-07-25 20:01:09 -07003040 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003041}
3042
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003043static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003044g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003045{
Paulo Zanoni30add222012-10-26 19:05:45 -02003046 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003047 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003048 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003049 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003050
Jesse Barnes35aad752013-03-01 13:14:31 -08003051 /* Can't disconnect eDP, but you can close the lid... */
3052 if (is_edp(intel_dp)) {
3053 enum drm_connector_status status;
3054
3055 status = intel_panel_detect(dev);
3056 if (status == connector_status_unknown)
3057 status = connector_status_connected;
3058 return status;
3059 }
3060
Todd Previte232a6ee2014-01-23 00:13:41 -07003061 if (IS_VALLEYVIEW(dev)) {
3062 switch (intel_dig_port->port) {
3063 case PORT_B:
3064 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3065 break;
3066 case PORT_C:
3067 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3068 break;
3069 case PORT_D:
3070 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3071 break;
3072 default:
3073 return connector_status_unknown;
3074 }
3075 } else {
3076 switch (intel_dig_port->port) {
3077 case PORT_B:
3078 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3079 break;
3080 case PORT_C:
3081 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3082 break;
3083 case PORT_D:
3084 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3085 break;
3086 default:
3087 return connector_status_unknown;
3088 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003089 }
3090
Chris Wilson10f76a32012-05-11 18:01:32 +01003091 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003092 return connector_status_disconnected;
3093
Keith Packard26d61aa2011-07-25 20:01:09 -07003094 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003095}
3096
Keith Packard8c241fe2011-09-28 16:38:44 -07003097static struct edid *
3098intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3099{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003100 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003101
Jani Nikula9cd300e2012-10-19 14:51:52 +03003102 /* use cached edid if we have one */
3103 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003104 /* invalid edid */
3105 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003106 return NULL;
3107
Jani Nikula55e9ede2013-10-01 10:38:54 +03003108 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003109 }
3110
Jani Nikula9cd300e2012-10-19 14:51:52 +03003111 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003112}
3113
3114static int
3115intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3116{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003117 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003118
Jani Nikula9cd300e2012-10-19 14:51:52 +03003119 /* use cached edid if we have one */
3120 if (intel_connector->edid) {
3121 /* invalid edid */
3122 if (IS_ERR(intel_connector->edid))
3123 return 0;
3124
3125 return intel_connector_update_modes(connector,
3126 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003127 }
3128
Jani Nikula9cd300e2012-10-19 14:51:52 +03003129 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003130}
3131
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003132static enum drm_connector_status
3133intel_dp_detect(struct drm_connector *connector, bool force)
3134{
3135 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003136 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3137 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003138 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003139 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003140 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02003141 enum intel_display_power_domain power_domain;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003142 struct edid *edid = NULL;
3143
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003144 intel_runtime_pm_get(dev_priv);
3145
Imre Deak671dedd2014-03-05 16:20:53 +02003146 power_domain = intel_display_port_power_domain(intel_encoder);
3147 intel_display_power_get(dev_priv, power_domain);
3148
Chris Wilson164c8592013-07-20 20:27:08 +01003149 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3150 connector->base.id, drm_get_connector_name(connector));
3151
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003152 intel_dp->has_audio = false;
3153
3154 if (HAS_PCH_SPLIT(dev))
3155 status = ironlake_dp_detect(intel_dp);
3156 else
3157 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003158
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003159 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003160 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003161
Adam Jackson0d198322012-05-14 16:05:47 -04003162 intel_dp_probe_oui(intel_dp);
3163
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003164 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3165 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003166 } else {
Jani Nikula0b998362014-03-14 16:51:17 +02003167 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003168 if (edid) {
3169 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003170 kfree(edid);
3171 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003172 }
3173
Paulo Zanonid63885d2012-10-26 19:05:49 -02003174 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3175 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003176 status = connector_status_connected;
3177
3178out:
Imre Deak671dedd2014-03-05 16:20:53 +02003179 intel_display_power_put(dev_priv, power_domain);
3180
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003181 intel_runtime_pm_put(dev_priv);
Imre Deak671dedd2014-03-05 16:20:53 +02003182
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003183 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003184}
3185
3186static int intel_dp_get_modes(struct drm_connector *connector)
3187{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003188 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003189 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3190 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03003191 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003192 struct drm_device *dev = connector->dev;
Imre Deak671dedd2014-03-05 16:20:53 +02003193 struct drm_i915_private *dev_priv = dev->dev_private;
3194 enum intel_display_power_domain power_domain;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003195 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003196
3197 /* We should parse the EDID data and find out if it has an audio sink
3198 */
3199
Imre Deak671dedd2014-03-05 16:20:53 +02003200 power_domain = intel_display_port_power_domain(intel_encoder);
3201 intel_display_power_get(dev_priv, power_domain);
3202
Jani Nikula0b998362014-03-14 16:51:17 +02003203 ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
Imre Deak671dedd2014-03-05 16:20:53 +02003204 intel_display_power_put(dev_priv, power_domain);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003205 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003206 return ret;
3207
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003208 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003209 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003210 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003211 mode = drm_mode_duplicate(dev,
3212 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003213 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003214 drm_mode_probed_add(connector, mode);
3215 return 1;
3216 }
3217 }
3218 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003219}
3220
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003221static bool
3222intel_dp_detect_audio(struct drm_connector *connector)
3223{
3224 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003225 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3226 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3227 struct drm_device *dev = connector->dev;
3228 struct drm_i915_private *dev_priv = dev->dev_private;
3229 enum intel_display_power_domain power_domain;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003230 struct edid *edid;
3231 bool has_audio = false;
3232
Imre Deak671dedd2014-03-05 16:20:53 +02003233 power_domain = intel_display_port_power_domain(intel_encoder);
3234 intel_display_power_get(dev_priv, power_domain);
3235
Jani Nikula0b998362014-03-14 16:51:17 +02003236 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003237 if (edid) {
3238 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003239 kfree(edid);
3240 }
3241
Imre Deak671dedd2014-03-05 16:20:53 +02003242 intel_display_power_put(dev_priv, power_domain);
3243
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003244 return has_audio;
3245}
3246
Chris Wilsonf6849602010-09-19 09:29:33 +01003247static int
3248intel_dp_set_property(struct drm_connector *connector,
3249 struct drm_property *property,
3250 uint64_t val)
3251{
Chris Wilsone953fd72011-02-21 22:23:52 +00003252 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003253 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003254 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3255 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003256 int ret;
3257
Rob Clark662595d2012-10-11 20:36:04 -05003258 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003259 if (ret)
3260 return ret;
3261
Chris Wilson3f43c482011-05-12 22:17:24 +01003262 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003263 int i = val;
3264 bool has_audio;
3265
3266 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003267 return 0;
3268
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003269 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003270
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003271 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003272 has_audio = intel_dp_detect_audio(connector);
3273 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003274 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003275
3276 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003277 return 0;
3278
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003279 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003280 goto done;
3281 }
3282
Chris Wilsone953fd72011-02-21 22:23:52 +00003283 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003284 bool old_auto = intel_dp->color_range_auto;
3285 uint32_t old_range = intel_dp->color_range;
3286
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003287 switch (val) {
3288 case INTEL_BROADCAST_RGB_AUTO:
3289 intel_dp->color_range_auto = true;
3290 break;
3291 case INTEL_BROADCAST_RGB_FULL:
3292 intel_dp->color_range_auto = false;
3293 intel_dp->color_range = 0;
3294 break;
3295 case INTEL_BROADCAST_RGB_LIMITED:
3296 intel_dp->color_range_auto = false;
3297 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3298 break;
3299 default:
3300 return -EINVAL;
3301 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003302
3303 if (old_auto == intel_dp->color_range_auto &&
3304 old_range == intel_dp->color_range)
3305 return 0;
3306
Chris Wilsone953fd72011-02-21 22:23:52 +00003307 goto done;
3308 }
3309
Yuly Novikov53b41832012-10-26 12:04:00 +03003310 if (is_edp(intel_dp) &&
3311 property == connector->dev->mode_config.scaling_mode_property) {
3312 if (val == DRM_MODE_SCALE_NONE) {
3313 DRM_DEBUG_KMS("no scaling not supported\n");
3314 return -EINVAL;
3315 }
3316
3317 if (intel_connector->panel.fitting_mode == val) {
3318 /* the eDP scaling property is not changed */
3319 return 0;
3320 }
3321 intel_connector->panel.fitting_mode = val;
3322
3323 goto done;
3324 }
3325
Chris Wilsonf6849602010-09-19 09:29:33 +01003326 return -EINVAL;
3327
3328done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003329 if (intel_encoder->base.crtc)
3330 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003331
3332 return 0;
3333}
3334
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003335static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003336intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003337{
Jani Nikula1d508702012-10-19 14:51:49 +03003338 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003339
Jani Nikula9cd300e2012-10-19 14:51:52 +03003340 if (!IS_ERR_OR_NULL(intel_connector->edid))
3341 kfree(intel_connector->edid);
3342
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003343 /* Can't call is_edp() since the encoder may have been destroyed
3344 * already. */
3345 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003346 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003347
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003348 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003349 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003350}
3351
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003352void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003353{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003354 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3355 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003356 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003357
Jani Nikula0b998362014-03-14 16:51:17 +02003358 drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
Daniel Vetter24d05922010-08-20 18:08:28 +02003359 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003360 if (is_edp(intel_dp)) {
3361 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003362 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01003363 edp_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003364 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003365 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003366 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003367}
3368
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003369static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003370 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003371 .detect = intel_dp_detect,
3372 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003373 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003374 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003375};
3376
3377static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3378 .get_modes = intel_dp_get_modes,
3379 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003380 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003381};
3382
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003383static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003384 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003385};
3386
Chris Wilson995b6762010-08-20 13:23:26 +01003387static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003388intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003389{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003390 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003391
Jesse Barnes885a5012011-07-07 11:11:01 -07003392 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003393}
3394
Zhenyu Wange3421a12010-04-08 09:43:27 +08003395/* Return which DP Port should be selected for Transcoder DP control */
3396int
Akshay Joshi0206e352011-08-16 15:34:10 -04003397intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003398{
3399 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003400 struct intel_encoder *intel_encoder;
3401 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003402
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003403 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3404 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003405
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003406 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3407 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003408 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003409 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003410
Zhenyu Wange3421a12010-04-08 09:43:27 +08003411 return -1;
3412}
3413
Zhao Yakui36e83a12010-06-12 14:32:21 +08003414/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003415bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003416{
3417 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003418 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003419 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003420 static const short port_mapping[] = {
3421 [PORT_B] = PORT_IDPB,
3422 [PORT_C] = PORT_IDPC,
3423 [PORT_D] = PORT_IDPD,
3424 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08003425
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003426 if (port == PORT_A)
3427 return true;
3428
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003429 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003430 return false;
3431
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003432 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3433 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003434
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003435 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02003436 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
3437 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08003438 return true;
3439 }
3440 return false;
3441}
3442
Chris Wilsonf6849602010-09-19 09:29:33 +01003443static void
3444intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3445{
Yuly Novikov53b41832012-10-26 12:04:00 +03003446 struct intel_connector *intel_connector = to_intel_connector(connector);
3447
Chris Wilson3f43c482011-05-12 22:17:24 +01003448 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003449 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003450 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003451
3452 if (is_edp(intel_dp)) {
3453 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003454 drm_object_attach_property(
3455 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003456 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003457 DRM_MODE_SCALE_ASPECT);
3458 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003459 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003460}
3461
Imre Deakdada1a92014-01-29 13:25:41 +02003462static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
3463{
3464 intel_dp->last_power_cycle = jiffies;
3465 intel_dp->last_power_on = jiffies;
3466 intel_dp->last_backlight_off = jiffies;
3467}
3468
Daniel Vetter67a54562012-10-20 20:57:45 +02003469static void
3470intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003471 struct intel_dp *intel_dp,
3472 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003473{
3474 struct drm_i915_private *dev_priv = dev->dev_private;
3475 struct edp_power_seq cur, vbt, spec, final;
3476 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003477 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003478
3479 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003480 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003481 pp_on_reg = PCH_PP_ON_DELAYS;
3482 pp_off_reg = PCH_PP_OFF_DELAYS;
3483 pp_div_reg = PCH_PP_DIVISOR;
3484 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003485 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3486
3487 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3488 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3489 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3490 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003491 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003492
3493 /* Workaround: Need to write PP_CONTROL with the unlock key as
3494 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003495 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003496 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003497
Jesse Barnes453c5422013-03-28 09:55:41 -07003498 pp_on = I915_READ(pp_on_reg);
3499 pp_off = I915_READ(pp_off_reg);
3500 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003501
3502 /* Pull timing values out of registers */
3503 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3504 PANEL_POWER_UP_DELAY_SHIFT;
3505
3506 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3507 PANEL_LIGHT_ON_DELAY_SHIFT;
3508
3509 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3510 PANEL_LIGHT_OFF_DELAY_SHIFT;
3511
3512 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3513 PANEL_POWER_DOWN_DELAY_SHIFT;
3514
3515 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3516 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3517
3518 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3519 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3520
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003521 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003522
3523 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3524 * our hw here, which are all in 100usec. */
3525 spec.t1_t3 = 210 * 10;
3526 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3527 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3528 spec.t10 = 500 * 10;
3529 /* This one is special and actually in units of 100ms, but zero
3530 * based in the hw (so we need to add 100 ms). But the sw vbt
3531 * table multiplies it with 1000 to make it in units of 100usec,
3532 * too. */
3533 spec.t11_t12 = (510 + 100) * 10;
3534
3535 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3536 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3537
3538 /* Use the max of the register settings and vbt. If both are
3539 * unset, fall back to the spec limits. */
3540#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3541 spec.field : \
3542 max(cur.field, vbt.field))
3543 assign_final(t1_t3);
3544 assign_final(t8);
3545 assign_final(t9);
3546 assign_final(t10);
3547 assign_final(t11_t12);
3548#undef assign_final
3549
3550#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3551 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3552 intel_dp->backlight_on_delay = get_delay(t8);
3553 intel_dp->backlight_off_delay = get_delay(t9);
3554 intel_dp->panel_power_down_delay = get_delay(t10);
3555 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3556#undef get_delay
3557
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003558 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3559 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3560 intel_dp->panel_power_cycle_delay);
3561
3562 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3563 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3564
3565 if (out)
3566 *out = final;
3567}
3568
3569static void
3570intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3571 struct intel_dp *intel_dp,
3572 struct edp_power_seq *seq)
3573{
3574 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003575 u32 pp_on, pp_off, pp_div, port_sel = 0;
3576 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3577 int pp_on_reg, pp_off_reg, pp_div_reg;
3578
3579 if (HAS_PCH_SPLIT(dev)) {
3580 pp_on_reg = PCH_PP_ON_DELAYS;
3581 pp_off_reg = PCH_PP_OFF_DELAYS;
3582 pp_div_reg = PCH_PP_DIVISOR;
3583 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003584 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3585
3586 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3587 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3588 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003589 }
3590
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003591 /*
3592 * And finally store the new values in the power sequencer. The
3593 * backlight delays are set to 1 because we do manual waits on them. For
3594 * T8, even BSpec recommends doing it. For T9, if we don't do this,
3595 * we'll end up waiting for the backlight off delay twice: once when we
3596 * do the manual sleep, and once when we disable the panel and wait for
3597 * the PP_STATUS bit to become zero.
3598 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003599 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02003600 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
3601 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003602 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003603 /* Compute the divisor for the pp clock, simply match the Bspec
3604 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003605 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003606 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003607 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3608
3609 /* Haswell doesn't have any port selection bits for the panel
3610 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003611 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003612 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3613 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3614 else
3615 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003616 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3617 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003618 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003619 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003620 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003621 }
3622
Jesse Barnes453c5422013-03-28 09:55:41 -07003623 pp_on |= port_sel;
3624
3625 I915_WRITE(pp_on_reg, pp_on);
3626 I915_WRITE(pp_off_reg, pp_off);
3627 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003628
Daniel Vetter67a54562012-10-20 20:57:45 +02003629 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003630 I915_READ(pp_on_reg),
3631 I915_READ(pp_off_reg),
3632 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003633}
3634
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05303635static struct drm_display_mode *
3636intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
3637 struct intel_connector *intel_connector,
3638 struct drm_display_mode *fixed_mode)
3639{
3640 struct drm_connector *connector = &intel_connector->base;
3641 struct intel_dp *intel_dp = &intel_dig_port->dp;
3642 struct drm_device *dev = intel_dig_port->base.base.dev;
3643 struct drm_i915_private *dev_priv = dev->dev_private;
3644 struct drm_display_mode *downclock_mode = NULL;
3645
3646 if (INTEL_INFO(dev)->gen <= 6) {
3647 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
3648 return NULL;
3649 }
3650
3651 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
3652 DRM_INFO("VBT doesn't support DRRS\n");
3653 return NULL;
3654 }
3655
3656 downclock_mode = intel_find_panel_downclock
3657 (dev, fixed_mode, connector);
3658
3659 if (!downclock_mode) {
3660 DRM_INFO("DRRS not supported\n");
3661 return NULL;
3662 }
3663
3664 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
3665
3666 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
3667 DRM_INFO("seamless DRRS supported for eDP panel.\n");
3668 return downclock_mode;
3669}
3670
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003671static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003672 struct intel_connector *intel_connector,
3673 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003674{
3675 struct drm_connector *connector = &intel_connector->base;
3676 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3677 struct drm_device *dev = intel_dig_port->base.base.dev;
3678 struct drm_i915_private *dev_priv = dev->dev_private;
3679 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05303680 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003681 bool has_dpcd;
3682 struct drm_display_mode *scan;
3683 struct edid *edid;
3684
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05303685 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
3686
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003687 if (!is_edp(intel_dp))
3688 return true;
3689
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003690 /* Cache DPCD and EDID for edp. */
Jani Nikula24f3e092014-03-17 16:43:36 +02003691 intel_edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003692 has_dpcd = intel_dp_get_dpcd(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01003693 edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003694
3695 if (has_dpcd) {
3696 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3697 dev_priv->no_aux_handshake =
3698 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3699 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3700 } else {
3701 /* if this fails, presume the device is a ghost */
3702 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003703 return false;
3704 }
3705
3706 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003707 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003708
Daniel Vetter4da98542014-03-21 23:22:35 +01003709 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02003710 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003711 if (edid) {
3712 if (drm_add_edid_modes(connector, edid)) {
3713 drm_mode_connector_update_edid_property(connector,
3714 edid);
3715 drm_edid_to_eld(connector, edid);
3716 } else {
3717 kfree(edid);
3718 edid = ERR_PTR(-EINVAL);
3719 }
3720 } else {
3721 edid = ERR_PTR(-ENOENT);
3722 }
3723 intel_connector->edid = edid;
3724
3725 /* prefer fixed mode from EDID if available */
3726 list_for_each_entry(scan, &connector->probed_modes, head) {
3727 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3728 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05303729 downclock_mode = intel_dp_drrs_init(
3730 intel_dig_port,
3731 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003732 break;
3733 }
3734 }
3735
3736 /* fallback to VBT if available for eDP */
3737 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3738 fixed_mode = drm_mode_duplicate(dev,
3739 dev_priv->vbt.lfp_lvds_vbt_mode);
3740 if (fixed_mode)
3741 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3742 }
Daniel Vetter4da98542014-03-21 23:22:35 +01003743 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003744
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05303745 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003746 intel_panel_setup_backlight(connector);
3747
3748 return true;
3749}
3750
Paulo Zanoni16c25532013-06-12 17:27:25 -03003751bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003752intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3753 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003754{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003755 struct drm_connector *connector = &intel_connector->base;
3756 struct intel_dp *intel_dp = &intel_dig_port->dp;
3757 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3758 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003759 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003760 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003761 struct edp_power_seq power_seq = { 0 };
Jani Nikula0b998362014-03-14 16:51:17 +02003762 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003763
Damien Lespiauec5b01d2014-01-21 13:35:39 +00003764 /* intel_dp vfuncs */
3765 if (IS_VALLEYVIEW(dev))
3766 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
3767 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
3768 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
3769 else if (HAS_PCH_SPLIT(dev))
3770 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
3771 else
3772 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
3773
Damien Lespiau153b1102014-01-21 13:37:15 +00003774 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
3775
Daniel Vetter07679352012-09-06 22:15:42 +02003776 /* Preserve the current hw state. */
3777 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003778 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003779
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003780 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05303781 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003782 else
3783 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04003784
Imre Deakf7d24902013-05-08 13:14:05 +03003785 /*
3786 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3787 * for DP the encoder type can be set by the caller to
3788 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3789 */
3790 if (type == DRM_MODE_CONNECTOR_eDP)
3791 intel_encoder->type = INTEL_OUTPUT_EDP;
3792
Imre Deake7281ea2013-05-08 13:14:08 +03003793 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3794 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3795 port_name(port));
3796
Adam Jacksonb3295302010-07-16 14:46:28 -04003797 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003798 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3799
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003800 connector->interlace_allowed = true;
3801 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003802
Daniel Vetter66a92782012-07-12 20:08:18 +02003803 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01003804 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003805
Chris Wilsondf0e9242010-09-09 16:20:55 +01003806 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003807 drm_sysfs_connector_add(connector);
3808
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003809 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003810 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3811 else
3812 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02003813 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003814
Jani Nikula0b998362014-03-14 16:51:17 +02003815 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003816 switch (port) {
3817 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003818 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003819 break;
3820 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003821 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003822 break;
3823 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003824 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003825 break;
3826 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003827 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003828 break;
3829 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003830 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003831 }
3832
Imre Deakdada1a92014-01-29 13:25:41 +02003833 if (is_edp(intel_dp)) {
3834 intel_dp_init_panel_power_timestamps(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003835 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Imre Deakdada1a92014-01-29 13:25:41 +02003836 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003837
Jani Nikula9d1a1032014-03-14 16:51:15 +02003838 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10003839
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003840 intel_dp->psr_setup_done = false;
3841
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02003842 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Jani Nikula0b998362014-03-14 16:51:17 +02003843 drm_dp_aux_unregister_i2c_bus(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003844 if (is_edp(intel_dp)) {
3845 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3846 mutex_lock(&dev->mode_config.mutex);
Daniel Vetter4be73782014-01-17 14:39:48 +01003847 edp_panel_vdd_off_sync(intel_dp);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003848 mutex_unlock(&dev->mode_config.mutex);
3849 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003850 drm_sysfs_connector_remove(connector);
3851 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003852 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003853 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003854
Chris Wilsonf6849602010-09-19 09:29:33 +01003855 intel_dp_add_properties(intel_dp, connector);
3856
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003857 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3858 * 0xd. Failure to do so will result in spurious interrupts being
3859 * generated on the port when a cable is not attached.
3860 */
3861 if (IS_G4X(dev) && !IS_GM45(dev)) {
3862 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3863 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3864 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003865
3866 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003867}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003868
3869void
3870intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3871{
3872 struct intel_digital_port *intel_dig_port;
3873 struct intel_encoder *intel_encoder;
3874 struct drm_encoder *encoder;
3875 struct intel_connector *intel_connector;
3876
Daniel Vetterb14c5672013-09-19 12:18:32 +02003877 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003878 if (!intel_dig_port)
3879 return;
3880
Daniel Vetterb14c5672013-09-19 12:18:32 +02003881 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003882 if (!intel_connector) {
3883 kfree(intel_dig_port);
3884 return;
3885 }
3886
3887 intel_encoder = &intel_dig_port->base;
3888 encoder = &intel_encoder->base;
3889
3890 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3891 DRM_MODE_ENCODER_TMDS);
3892
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003893 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02003894 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003895 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003896 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003897 intel_encoder->get_config = intel_dp_get_config;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003898 if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003899 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003900 intel_encoder->pre_enable = vlv_pre_enable_dp;
3901 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03003902 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003903 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003904 intel_encoder->pre_enable = g4x_pre_enable_dp;
3905 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03003906 intel_encoder->post_disable = g4x_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003907 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003908
Paulo Zanoni174edf12012-10-26 19:05:50 -02003909 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003910 intel_dig_port->dp.output_reg = output_reg;
3911
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003912 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003913 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
Ville Syrjäläbc079e82014-03-03 16:15:28 +02003914 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003915 intel_encoder->hot_plug = intel_dp_hot_plug;
3916
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003917 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
3918 drm_encoder_cleanup(encoder);
3919 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003920 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003921 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003922}