blob: 41038d9b434f111c3b1a7e3f21a56e88bb44e7f5 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25#ifndef __INTEL_DRV_H__
26#define __INTEL_DRV_H__
27
28#include <linux/i2c.h>
Damien Lespiau178f7362013-08-06 20:32:18 +010029#include <linux/hdmi.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Jesse Barnes80824002009-09-10 15:28:06 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_fb_helper.h>
Linus Torvalds612a9aa2012-10-03 23:29:23 -070035#include <drm/drm_dp_helper.h>
Chris Wilson913d8d12010-08-07 11:01:35 +010036
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010037/**
38 * _wait_for - magic (register) wait macro
39 *
40 * Does the right thing for modeset paths when run under kdgb or similar atomic
41 * contexts. Note that it's important that we check the condition again after
42 * having timed out, since the timeout could be due to preemption or similar and
43 * we've never had a chance to check the condition before the timeout.
44 */
Chris Wilson481b6af2010-08-23 17:43:35 +010045#define _wait_for(COND, MS, W) ({ \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010046 unsigned long timeout__ = jiffies + msecs_to_jiffies(MS) + 1; \
Chris Wilson913d8d12010-08-07 11:01:35 +010047 int ret__ = 0; \
Akshay Joshi0206e352011-08-16 15:34:10 -040048 while (!(COND)) { \
Chris Wilson913d8d12010-08-07 11:01:35 +010049 if (time_after(jiffies, timeout__)) { \
Daniel Vetter1d5bfac2013-03-28 00:03:25 +010050 if (!(COND)) \
51 ret__ = -ETIMEDOUT; \
Chris Wilson913d8d12010-08-07 11:01:35 +010052 break; \
53 } \
Ben Widawsky0cc27642012-09-01 22:59:48 -070054 if (W && drm_can_sleep()) { \
55 msleep(W); \
56 } else { \
57 cpu_relax(); \
58 } \
Chris Wilson913d8d12010-08-07 11:01:35 +010059 } \
60 ret__; \
61})
62
Chris Wilson481b6af2010-08-23 17:43:35 +010063#define wait_for(COND, MS) _wait_for(COND, MS, 1)
64#define wait_for_atomic(COND, MS) _wait_for(COND, MS, 0)
Daniel Vetter6effa332013-03-28 11:31:04 +010065#define wait_for_atomic_us(COND, US) _wait_for((COND), \
66 DIV_ROUND_UP((US), 1000), 0)
Chris Wilson481b6af2010-08-23 17:43:35 +010067
Jani Nikula49938ac2014-01-10 17:10:20 +020068#define KHz(x) (1000 * (x))
69#define MHz(x) KHz(1000 * (x))
Chris Wilson021357a2010-09-07 20:54:59 +010070
Jesse Barnes79e53942008-11-07 14:24:08 -080071/*
72 * Display related stuff
73 */
74
75/* store information about an Ixxx DVO */
76/* The i830->i865 use multiple DVOs with multiple i2cs */
77/* the i915, i945 have a single sDVO i2c bus - which is different */
78#define MAX_OUTPUTS 6
79/* maximum connectors per crtcs in the mode set */
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Sagar Kamble4726e0b2014-03-10 17:06:23 +053081/* Maximum cursor sizes */
82#define GEN2_CURSOR_WIDTH 64
83#define GEN2_CURSOR_HEIGHT 64
Damien Lespiau068be562014-03-28 14:17:49 +000084#define MAX_CURSOR_WIDTH 256
85#define MAX_CURSOR_HEIGHT 256
Sagar Kamble4726e0b2014-03-10 17:06:23 +053086
Jesse Barnes79e53942008-11-07 14:24:08 -080087#define INTEL_I2C_BUS_DVO 1
88#define INTEL_I2C_BUS_SDVO 2
89
90/* these are outputs from the chip - integrated only
91 external chips are via DVO or SDVO output */
92#define INTEL_OUTPUT_UNUSED 0
93#define INTEL_OUTPUT_ANALOG 1
94#define INTEL_OUTPUT_DVO 2
95#define INTEL_OUTPUT_SDVO 3
96#define INTEL_OUTPUT_LVDS 4
97#define INTEL_OUTPUT_TVOUT 5
Eric Anholt7d573822009-01-02 13:33:00 -080098#define INTEL_OUTPUT_HDMI 6
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099#define INTEL_OUTPUT_DISPLAYPORT 7
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800100#define INTEL_OUTPUT_EDP 8
Jani Nikula72ffa332013-08-27 15:12:17 +0300101#define INTEL_OUTPUT_DSI 9
102#define INTEL_OUTPUT_UNKNOWN 10
Jesse Barnes79e53942008-11-07 14:24:08 -0800103
104#define INTEL_DVO_CHIP_NONE 0
105#define INTEL_DVO_CHIP_LVDS 1
106#define INTEL_DVO_CHIP_TMDS 2
107#define INTEL_DVO_CHIP_TVOUT 4
108
Jani Nikula72ffa332013-08-27 15:12:17 +0300109#define INTEL_DSI_COMMAND_MODE 0
110#define INTEL_DSI_VIDEO_MODE 1
111
Jesse Barnes79e53942008-11-07 14:24:08 -0800112struct intel_framebuffer {
113 struct drm_framebuffer base;
Chris Wilson05394f32010-11-08 19:18:58 +0000114 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -0800115};
116
Chris Wilson37811fc2010-08-25 22:45:57 +0100117struct intel_fbdev {
118 struct drm_fb_helper helper;
Jesse Barnes8bcd4552014-02-07 12:10:38 -0800119 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +0100120 struct list_head fbdev_list;
121 struct drm_display_mode *our_mode;
Jesse Barnesd978ef12014-03-07 08:57:51 -0800122 int preferred_bpp;
Chris Wilson37811fc2010-08-25 22:45:57 +0100123};
Jesse Barnes79e53942008-11-07 14:24:08 -0800124
Eric Anholt21d40d32010-03-25 11:11:14 -0700125struct intel_encoder {
Chris Wilson4ef69c72010-09-09 15:14:28 +0100126 struct drm_encoder base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200127 /*
128 * The new crtc this encoder will be driven from. Only differs from
129 * base->crtc while a modeset is in progress.
130 */
131 struct intel_crtc *new_crtc;
132
Jesse Barnes79e53942008-11-07 14:24:08 -0800133 int type;
Ville Syrjäläbc079e82014-03-03 16:15:28 +0200134 unsigned int cloneable;
Daniel Vetter5ab432e2012-06-30 08:59:56 +0200135 bool connectors_active;
Eric Anholt21d40d32010-03-25 11:11:14 -0700136 void (*hot_plug)(struct intel_encoder *);
Daniel Vetter7ae89232013-03-27 00:44:52 +0100137 bool (*compute_config)(struct intel_encoder *,
138 struct intel_crtc_config *);
Daniel Vetterdafd2262012-11-26 17:22:07 +0100139 void (*pre_pll_enable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200140 void (*pre_enable)(struct intel_encoder *);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200141 void (*enable)(struct intel_encoder *);
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100142 void (*mode_set)(struct intel_encoder *intel_encoder);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +0200143 void (*disable)(struct intel_encoder *);
Daniel Vetterbf49ec82012-09-06 22:15:40 +0200144 void (*post_disable)(struct intel_encoder *);
Daniel Vetterf0947c32012-07-02 13:10:34 +0200145 /* Read out the current hw state of this connector, returning true if
146 * the encoder is active. If the encoder is enabled it also set the pipe
147 * it is connected to in the pipe parameter. */
148 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700149 /* Reconstructs the equivalent mode flags for the current hardware
Daniel Vetterfdafa9e2013-06-12 11:47:24 +0200150 * state. This must be called _after_ display->get_pipe_config has
Xiong Zhang63000ef2013-06-28 12:59:06 +0800151 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
152 * be set correctly before calling this function. */
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700153 void (*get_config)(struct intel_encoder *,
154 struct intel_crtc_config *pipe_config);
Ma Lingf8aed702009-08-24 13:50:24 +0800155 int crtc_mask;
Egbert Eich1d843f92013-02-25 12:06:49 -0500156 enum hpd_pin hpd_pin;
Jesse Barnes79e53942008-11-07 14:24:08 -0800157};
158
Jani Nikula1d508702012-10-19 14:51:49 +0300159struct intel_panel {
Jani Nikuladd06f902012-10-19 14:51:50 +0300160 struct drm_display_mode *fixed_mode;
Vandana Kannanec9ed192013-12-10 13:37:36 +0530161 struct drm_display_mode *downclock_mode;
Jani Nikula4d891522012-10-26 12:03:59 +0300162 int fitting_mode;
Jani Nikula58c68772013-11-08 16:48:54 +0200163
164 /* backlight */
165 struct {
Jani Nikulac91c9f32013-11-08 16:48:55 +0200166 bool present;
Jani Nikula58c68772013-11-08 16:48:54 +0200167 u32 level;
Jani Nikula7bd688c2013-11-08 16:48:56 +0200168 u32 max;
Jani Nikula58c68772013-11-08 16:48:54 +0200169 bool enabled;
Jani Nikula636baeb2013-11-08 16:49:02 +0200170 bool combination_mode; /* gen 2/4 only */
171 bool active_low_pwm;
Jani Nikula58c68772013-11-08 16:48:54 +0200172 struct backlight_device *device;
173 } backlight;
Jani Nikula1d508702012-10-19 14:51:49 +0300174};
175
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800176struct intel_connector {
177 struct drm_connector base;
Daniel Vetter9a935852012-07-05 22:34:27 +0200178 /*
179 * The fixed encoder this connector is connected to.
180 */
Chris Wilsondf0e9242010-09-09 16:20:55 +0100181 struct intel_encoder *encoder;
Daniel Vetter9a935852012-07-05 22:34:27 +0200182
183 /*
184 * The new encoder this connector will be driven. Only differs from
185 * encoder while a modeset is in progress.
186 */
187 struct intel_encoder *new_encoder;
188
Daniel Vetterf0947c32012-07-02 13:10:34 +0200189 /* Reads out the current hw, returning true if the connector is enabled
190 * and active (i.e. dpms ON state). */
191 bool (*get_hw_state)(struct intel_connector *);
Jani Nikula1d508702012-10-19 14:51:49 +0300192
Imre Deak4932e2c2014-02-11 17:12:48 +0200193 /*
194 * Removes all interfaces through which the connector is accessible
195 * - like sysfs, debugfs entries -, so that no new operations can be
196 * started on the connector. Also makes sure all currently pending
197 * operations finish before returing.
198 */
199 void (*unregister)(struct intel_connector *);
200
Jani Nikula1d508702012-10-19 14:51:49 +0300201 /* Panel info for eDP and LVDS */
202 struct intel_panel panel;
Jani Nikula9cd300e2012-10-19 14:51:52 +0300203
204 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
205 struct edid *edid;
Egbert Eich821450c2013-04-16 13:36:55 +0200206
207 /* since POLL and HPD connectors may use the same HPD line keep the native
208 state of connector->polled in case hotplug storm detection changes it */
209 u8 polled;
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800210};
211
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300212typedef struct dpll {
213 /* given values */
214 int n;
215 int m1, m2;
216 int p1, p2;
217 /* derived values */
218 int dot;
219 int vco;
220 int m;
221 int p;
222} intel_clock_t;
223
Jesse Barnes46f297f2014-03-07 08:57:48 -0800224struct intel_plane_config {
Jesse Barnes46f297f2014-03-07 08:57:48 -0800225 bool tiled;
226 int size;
227 u32 base;
228};
229
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100230struct intel_crtc_config {
Daniel Vetterbb760062013-06-06 14:55:52 +0200231 /**
232 * quirks - bitfield with hw state readout quirks
233 *
234 * For various reasons the hw state readout code might not be able to
235 * completely faithfully read out the current state. These cases are
236 * tracked with quirk flags so that fastboot and state checker can act
237 * accordingly.
238 */
239#define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
240 unsigned long quirks;
241
Ville Syrjälä5113bc92013-09-04 18:25:29 +0300242 /* User requested mode, only valid as a starting point to
243 * compute adjusted_mode, except in the case of (S)DVO where
244 * it's also for the output timings of the (S)DVO chip.
245 * adjusted_mode will then correspond to the S(DVO) chip's
246 * preferred input timings. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100247 struct drm_display_mode requested_mode;
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300248 /* Actual pipe timings ie. what we program into the pipe timing
Damien Lespiau241bfc32013-09-25 16:45:37 +0100249 * registers. adjusted_mode.crtc_clock is the pipe pixel clock. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100250 struct drm_display_mode adjusted_mode;
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300251
252 /* Pipe source size (ie. panel fitter input size)
253 * All planes will be positioned inside this space,
254 * and get clipped at the edges. */
255 int pipe_src_w, pipe_src_h;
256
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100257 /* Whether to set up the PCH/FDI. Note that we never allow sharing
258 * between pch encoders and cpu encoders. */
259 bool has_pch_encoder;
Daniel Vetter50f3b012013-03-27 00:44:56 +0100260
Daniel Vetter3b117c82013-04-17 20:15:07 +0200261 /* CPU Transcoder for the pipe. Currently this can only differ from the
262 * pipe on Haswell (where we have a special eDP transcoder). */
263 enum transcoder cpu_transcoder;
264
Daniel Vetter50f3b012013-03-27 00:44:56 +0100265 /*
266 * Use reduced/limited/broadcast rbg range, compressing from the full
267 * range fed into the crtcs.
268 */
269 bool limited_color_range;
270
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200271 /* DP has a bunch of special case unfortunately, so mark the pipe
272 * accordingly. */
273 bool has_dp_encoder;
Daniel Vetterd8b32242013-04-25 17:54:44 +0200274
275 /*
276 * Enable dithering, used when the selected pipe bpp doesn't match the
277 * plane bpp.
278 */
Daniel Vetter965e0c42013-03-27 00:44:57 +0100279 bool dither;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100280
281 /* Controls for the clock computation, to override various stages. */
282 bool clock_set;
283
Daniel Vetter09ede542013-04-30 14:01:45 +0200284 /* SDVO TV has a bunch of special case. To make multifunction encoders
285 * work correctly, we need to track this at runtime.*/
286 bool sdvo_tv_clock;
287
Daniel Vettere29c22c2013-02-21 00:00:16 +0100288 /*
289 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
290 * required. This is set in the 2nd loop of calling encoder's
291 * ->compute_config if the first pick doesn't work out.
292 */
293 bool bw_constrained;
294
Daniel Vetterf47709a2013-03-28 10:42:02 +0100295 /* Settings for the intel dpll used on pretty much everything but
296 * haswell. */
Ville Syrjälä80ad9202013-04-19 14:36:51 +0300297 struct dpll dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +0100298
Daniel Vettera43f6e02013-06-07 23:10:32 +0200299 /* Selected dpll when shared or DPLL_ID_PRIVATE. */
300 enum intel_dpll_id shared_dpll;
301
Daniel Vetter66e985c2013-06-05 13:34:20 +0200302 /* Actual register state of the dpll, for shared dpll cross-checking. */
303 struct intel_dpll_hw_state dpll_hw_state;
304
Daniel Vetter965e0c42013-03-27 00:44:57 +0100305 int pipe_bpp;
Daniel Vetter6cf86a52013-04-02 23:38:10 +0200306 struct intel_link_m_n dp_m_n;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200307
308 /*
309 * Frequence the dpll for the port should run at. Differs from the
Ville Syrjälä3c52f4e2013-09-06 23:28:59 +0300310 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
311 * already multiplied by pixel_multiplier.
Daniel Vetterdf92b1e2013-03-28 10:41:58 +0100312 */
Daniel Vetterff9a6752013-06-01 17:16:21 +0200313 int port_clock;
314
Daniel Vetter6cc5f342013-03-27 00:44:53 +0100315 /* Used by SDVO (and if we ever fix it, HDMI). */
316 unsigned pixel_multiplier;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700317
318 /* Panel fitter controls for gen2-gen4 + VLV */
Jesse Barnesb074cec2013-04-25 12:55:02 -0700319 struct {
320 u32 control;
321 u32 pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200322 u32 lvds_border_bits;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700323 } gmch_pfit;
324
325 /* Panel fitter placement and size for Ironlake+ */
326 struct {
327 u32 pos;
328 u32 size;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100329 bool enabled;
Jesse Barnesb074cec2013-04-25 12:55:02 -0700330 } pch_pfit;
Daniel Vetter33d29b12013-02-13 18:04:45 +0100331
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100332 /* FDI configuration, only valid if has_pch_encoder is set. */
Daniel Vetter33d29b12013-02-13 18:04:45 +0100333 int fdi_lanes;
Daniel Vetterca3a0ff2013-02-14 16:54:22 +0100334 struct intel_link_m_n fdi_m_n;
Paulo Zanoni42db64e2013-05-31 16:33:22 -0300335
336 bool ips_enabled;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +0300337
338 bool double_wide;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100339};
340
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300341struct intel_pipe_wm {
342 struct intel_wm_level wm[5];
343 uint32_t linetime;
344 bool fbc_wm_enabled;
Ville Syrjälä2a44b762014-03-07 18:32:09 +0200345 bool pipe_enabled;
346 bool sprites_enabled;
347 bool sprites_scaled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300348};
349
Jesse Barnes79e53942008-11-07 14:24:08 -0800350struct intel_crtc {
351 struct drm_crtc base;
Jesse Barnes80824002009-09-10 15:28:06 -0700352 enum pipe pipe;
353 enum plane plane;
Jesse Barnes79e53942008-11-07 14:24:08 -0800354 u8 lut_r[256], lut_g[256], lut_b[256];
Daniel Vetter08a48462012-07-02 11:43:47 +0200355 /*
356 * Whether the crtc and the connected output pipeline is active. Implies
357 * that crtc->enabled is set, i.e. the current mode configuration has
358 * some outputs connected to this crtc.
Daniel Vetter08a48462012-07-02 11:43:47 +0200359 */
360 bool active;
Imre Deak6efdf352013-10-16 17:25:52 +0300361 unsigned long enabled_power_domains;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +0800362 bool eld_vld;
Ville Syrjälä4c445e02013-10-09 17:24:58 +0300363 bool primary_enabled; /* is the primary plane (partially) visible? */
Jesse Barnes652c3932009-08-17 13:31:43 -0700364 bool lowfreq_avail;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200365 struct intel_overlay *overlay;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500366 struct intel_unpin_work *unpin_work;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100367
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000368 atomic_t unpin_work_count;
369
Daniel Vettere506a0c2012-07-05 12:17:29 +0200370 /* Display surface base address adjustement for pageflips. Note that on
371 * gen4+ this only adjusts up to a tile, offsets within a tile are
372 * handled in the hw itself (with the TILEOFF register). */
373 unsigned long dspaddr_offset;
374
Chris Wilson05394f32010-11-08 19:18:58 +0000375 struct drm_i915_gem_object *cursor_bo;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +0100376 uint32_t cursor_addr;
377 int16_t cursor_x, cursor_y;
378 int16_t cursor_width, cursor_height;
Chris Wilson6b383a72010-09-13 13:54:26 +0100379 bool cursor_visible;
Jesse Barnes4b645f12011-10-12 09:51:31 -0700380
Jesse Barnes46f297f2014-03-07 08:57:48 -0800381 struct intel_plane_config plane_config;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100382 struct intel_crtc_config config;
Ville Syrjälä50741ab2014-01-10 11:28:07 +0200383 struct intel_crtc_config *new_config;
Ville Syrjälä76688512014-01-10 11:28:06 +0200384 bool new_enabled;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100385
Paulo Zanoni6441ab52012-10-05 12:05:58 -0300386 uint32_t ddi_pll_sel;
Ville Syrjälä10d83732013-01-29 18:13:34 +0200387
388 /* reset counter value when the last flip was submitted */
389 unsigned int reset_counter;
Paulo Zanoni86642812013-04-12 17:57:57 -0300390
391 /* Access to these should be protected by dev_priv->irq_lock. */
392 bool cpu_fifo_underrun_disabled;
393 bool pch_fifo_underrun_disabled;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +0300394
395 /* per-pipe watermark state */
396 struct {
397 /* watermarks currently being used */
398 struct intel_pipe_wm active;
399 } wm;
Jesse Barnes79e53942008-11-07 14:24:08 -0800400};
401
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300402struct intel_plane_wm_parameters {
403 uint32_t horiz_pixels;
404 uint8_t bytes_per_pixel;
405 bool enabled;
406 bool scaled;
407};
408
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800409struct intel_plane {
410 struct drm_plane base;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700411 int plane;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800412 enum pipe pipe;
413 struct drm_i915_gem_object *obj;
Damien Lespiau2d354c32012-10-22 18:19:27 +0100414 bool can_scale;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800415 int max_downscale;
416 u32 lut_r[1024], lut_g[1024], lut_b[1024];
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700417 int crtc_x, crtc_y;
418 unsigned int crtc_w, crtc_h;
419 uint32_t src_x, src_y;
420 uint32_t src_w, src_h;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300421
422 /* Since we need to change the watermarks before/after
423 * enabling/disabling the planes, we need to store the parameters here
424 * as the other pieces of the struct may not reflect the values we want
425 * for the watermark calculations. Currently only Haswell uses this.
426 */
Ville Syrjäläc35426d2013-08-07 13:29:50 +0300427 struct intel_plane_wm_parameters wm;
Paulo Zanoni526682e2013-05-24 11:59:18 -0300428
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800429 void (*update_plane)(struct drm_plane *plane,
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300430 struct drm_crtc *crtc,
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800431 struct drm_framebuffer *fb,
432 struct drm_i915_gem_object *obj,
433 int crtc_x, int crtc_y,
434 unsigned int crtc_w, unsigned int crtc_h,
435 uint32_t x, uint32_t y,
436 uint32_t src_w, uint32_t src_h);
Ville Syrjäläb39d53f2013-08-06 22:24:09 +0300437 void (*disable_plane)(struct drm_plane *plane,
438 struct drm_crtc *crtc);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800439 int (*update_colorkey)(struct drm_plane *plane,
440 struct drm_intel_sprite_colorkey *key);
441 void (*get_colorkey)(struct drm_plane *plane,
442 struct drm_intel_sprite_colorkey *key);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800443};
444
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300445struct intel_watermark_params {
446 unsigned long fifo_size;
447 unsigned long max_wm;
448 unsigned long default_wm;
449 unsigned long guard_size;
450 unsigned long cacheline_size;
451};
452
453struct cxsr_latency {
454 int is_desktop;
455 int is_ddr3;
456 unsigned long fsb_freq;
457 unsigned long mem_freq;
458 unsigned long display_sr;
459 unsigned long display_hpll_disable;
460 unsigned long cursor_sr;
461 unsigned long cursor_hpll_disable;
462};
463
Jesse Barnes79e53942008-11-07 14:24:08 -0800464#define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
Zhenyu Wang5daa55e2010-03-30 14:39:28 +0800465#define to_intel_connector(x) container_of(x, struct intel_connector, base)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100466#define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800467#define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800468#define to_intel_plane(x) container_of(x, struct intel_plane, base)
Jesse Barnes79e53942008-11-07 14:24:08 -0800469
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300470struct intel_hdmi {
Paulo Zanonib242b7f2013-02-18 19:00:26 -0300471 u32 hdmi_reg;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300472 int ddc_bus;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300473 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200474 bool color_range_auto;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300475 bool has_hdmi_sink;
476 bool has_audio;
477 enum hdmi_force_audio force_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200478 bool rgb_quant_range_selectable;
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300479 void (*write_infoframe)(struct drm_encoder *encoder,
Damien Lespiau178f7362013-08-06 20:32:18 +0100480 enum hdmi_infoframe_type type,
Ville Syrjäläfff63862013-12-10 15:19:08 +0200481 const void *frame, ssize_t len);
Paulo Zanoni687f4d02012-05-28 16:42:48 -0300482 void (*set_infoframes)(struct drm_encoder *encoder,
483 struct drm_display_mode *adjusted_mode);
Eugeni Dodonovf5bbfca2012-05-09 15:37:30 -0300484};
485
Adam Jacksonb091cd92012-09-18 10:58:49 -0400486#define DP_MAX_DOWNSTREAM_PORTS 0x10
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300487
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +0530488/**
489 * HIGH_RR is the highest eDP panel refresh rate read from EDID
490 * LOW_RR is the lowest eDP panel refresh rate found from EDID
491 * parsing for same resolution.
492 */
493enum edp_drrs_refresh_rate_type {
494 DRRS_HIGH_RR,
495 DRRS_LOW_RR,
496 DRRS_MAX_RR, /* RR count */
497};
498
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300499struct intel_dp {
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300500 uint32_t output_reg;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300501 uint32_t aux_ch_ctl_reg;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300502 uint32_t DP;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300503 bool has_audio;
504 enum hdmi_force_audio force_audio;
505 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200506 bool color_range_auto;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300507 uint8_t link_bw;
508 uint8_t lane_count;
509 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
Shobhit Kumar2293bb52013-07-11 18:44:56 -0300510 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
Adam Jacksonb091cd92012-09-18 10:58:49 -0400511 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
Jani Nikula9d1a1032014-03-14 16:51:15 +0200512 struct drm_dp_aux aux;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300513 uint8_t train_set[4];
514 int panel_power_up_delay;
515 int panel_power_down_delay;
516 int panel_power_cycle_delay;
517 int backlight_on_delay;
518 int backlight_off_delay;
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300519 struct delayed_work panel_vdd_work;
520 bool want_panel_vdd;
Paulo Zanonidce56b32013-12-19 14:29:40 -0200521 unsigned long last_power_cycle;
522 unsigned long last_power_on;
523 unsigned long last_backlight_off;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -0300524 bool psr_setup_done;
Todd Previte06ea66b2014-01-20 10:19:39 -0700525 bool use_tps3;
Jani Nikuladd06f902012-10-19 14:51:50 +0300526 struct intel_connector *attached_connector;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000527
528 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
Damien Lespiau153b1102014-01-21 13:37:15 +0000529 /*
530 * This function returns the value we have to program the AUX_CTL
531 * register with to kick off an AUX transaction.
532 */
533 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
534 bool has_aux_irq,
535 int send_bytes,
536 uint32_t aux_clock_divider);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +0530537 struct {
538 enum drrs_support_type type;
539 enum edp_drrs_refresh_rate_type refresh_rate_type;
540 } drrs_state;
541
Shobhit Kumar54d63ca2012-06-29 16:03:35 -0300542};
543
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200544struct intel_digital_port {
545 struct intel_encoder base;
Paulo Zanoni174edf12012-10-26 19:05:50 -0200546 enum port port;
Stéphane Marchesinbcf53de2013-07-12 13:54:41 -0700547 u32 saved_port_bits;
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200548 struct intel_dp dp;
549 struct intel_hdmi hdmi;
550};
551
Jesse Barnes89b667f2013-04-18 14:51:36 -0700552static inline int
553vlv_dport_to_channel(struct intel_digital_port *dport)
554{
555 switch (dport->port) {
556 case PORT_B:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800557 return DPIO_CH0;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700558 case PORT_C:
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800559 return DPIO_CH1;
Jesse Barnes89b667f2013-04-18 14:51:36 -0700560 default:
561 BUG();
562 }
563}
564
Chris Wilsonf875c152010-09-09 15:44:14 +0100565static inline struct drm_crtc *
566intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
567{
568 struct drm_i915_private *dev_priv = dev->dev_private;
569 return dev_priv->pipe_to_crtc_mapping[pipe];
570}
571
Chris Wilson417ae142011-01-19 15:04:42 +0000572static inline struct drm_crtc *
573intel_get_crtc_for_plane(struct drm_device *dev, int plane)
574{
575 struct drm_i915_private *dev_priv = dev->dev_private;
576 return dev_priv->plane_to_crtc_mapping[plane];
577}
578
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100579struct intel_unpin_work {
580 struct work_struct work;
Chris Wilsonb4a98e52012-11-01 09:26:26 +0000581 struct drm_crtc *crtc;
Chris Wilson05394f32010-11-08 19:18:58 +0000582 struct drm_i915_gem_object *old_fb_obj;
583 struct drm_i915_gem_object *pending_flip_obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100584 struct drm_pending_vblank_event *event;
Chris Wilsone7d841c2012-12-03 11:36:30 +0000585 atomic_t pending;
586#define INTEL_FLIP_INACTIVE 0
587#define INTEL_FLIP_PENDING 1
588#define INTEL_FLIP_COMPLETE 2
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100589 bool enable_stall_check;
590};
591
Daniel Vetterd9e55602012-07-04 22:16:09 +0200592struct intel_set_config {
Daniel Vetter1aa4b622012-07-05 16:20:48 +0200593 struct drm_encoder **save_connector_encoders;
594 struct drm_crtc **save_encoder_crtcs;
Ville Syrjälä76688512014-01-10 11:28:06 +0200595 bool *save_crtc_enabled;
Daniel Vetter5e2b5842012-07-04 22:41:29 +0200596
597 bool fb_changed;
598 bool mode_changed;
Daniel Vetterd9e55602012-07-04 22:16:09 +0200599};
600
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300601struct intel_load_detect_pipe {
602 struct drm_framebuffer *release_fb;
603 bool load_detect_temp;
604 int dpms_mode;
605};
Daniel Vetterb9805142012-08-31 17:37:33 +0200606
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300607static inline struct intel_encoder *
608intel_attached_encoder(struct drm_connector *connector)
Chris Wilsondf0e9242010-09-09 16:20:55 +0100609{
610 return to_intel_connector(connector)->encoder;
611}
612
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200613static inline struct intel_digital_port *
614enc_to_dig_port(struct drm_encoder *encoder)
615{
616 return container_of(encoder, struct intel_digital_port, base.base);
617}
618
Imre Deak9ff8c9b2013-05-08 13:14:02 +0300619static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
620{
621 return &enc_to_dig_port(encoder)->dp;
622}
623
Paulo Zanonida63a9f2012-10-26 19:05:46 -0200624static inline struct intel_digital_port *
625dp_to_dig_port(struct intel_dp *intel_dp)
626{
627 return container_of(intel_dp, struct intel_digital_port, dp);
628}
629
630static inline struct intel_digital_port *
631hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
632{
633 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
Paulo Zanoni7739c332012-10-15 15:51:29 -0300634}
635
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000636
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300637/* i915_irq.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300638bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
639 enum pipe pipe, bool enable);
Imre Deak77961eb2014-03-05 16:20:56 +0200640bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
641 enum pipe pipe, bool enable);
Paulo Zanoni87440422013-09-24 15:48:31 -0300642bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
643 enum transcoder pch_transcoder,
644 bool enable);
645void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
646void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
647void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
648void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
Paulo Zanoni730488b2014-03-07 20:12:32 -0300649void intel_runtime_pm_disable_interrupts(struct drm_device *dev);
650void intel_runtime_pm_restore_interrupts(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800651
Chris Wilson8261b192011-04-19 23:18:09 +0100652
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300653/* intel_crt.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300654void intel_crt_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -0800655
Jesse Barnes79e53942008-11-07 14:24:08 -0800656
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300657/* intel_ddi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300658void intel_prepare_ddi(struct drm_device *dev);
659void hsw_fdi_link_train(struct drm_crtc *crtc);
660void intel_ddi_init(struct drm_device *dev, enum port port);
661enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
662bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
663int intel_ddi_get_cdclk_freq(struct drm_i915_private *dev_priv);
664void intel_ddi_pll_init(struct drm_device *dev);
665void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
666void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
667 enum transcoder cpu_transcoder);
668void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
669void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
670void intel_ddi_setup_hw_pll_state(struct drm_device *dev);
Paulo Zanoni566b7342013-11-25 15:27:08 -0200671bool intel_ddi_pll_select(struct intel_crtc *crtc);
672void intel_ddi_pll_enable(struct intel_crtc *crtc);
Paulo Zanoni87440422013-09-24 15:48:31 -0300673void intel_ddi_put_crtc_pll(struct drm_crtc *crtc);
674void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
675void intel_ddi_prepare_link_retrain(struct drm_encoder *encoder);
676bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
677void intel_ddi_fdi_disable(struct drm_crtc *crtc);
678void intel_ddi_get_config(struct intel_encoder *encoder,
679 struct intel_crtc_config *pipe_config);
Eugeni Dodonov72662e12012-05-09 15:37:31 -0300680
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300681
682/* intel_display.c */
Damien Lespiauba0fbca2014-01-08 14:18:23 +0000683const char *intel_output_name(int output);
Chris Wilson5dce5b932014-01-20 10:17:36 +0000684bool intel_has_pending_fb_unpin(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300685int intel_pch_rawclk(struct drm_device *dev);
Imre Deakd60c4472014-03-27 17:45:10 +0200686int valleyview_cur_cdclk(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -0300687void intel_mark_busy(struct drm_device *dev);
688void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
689 struct intel_ring_buffer *ring);
690void intel_mark_idle(struct drm_device *dev);
691void intel_crtc_restore_mode(struct drm_crtc *crtc);
692void intel_crtc_update_dpms(struct drm_crtc *crtc);
693void intel_encoder_destroy(struct drm_encoder *encoder);
694void intel_connector_dpms(struct drm_connector *, int mode);
695bool intel_connector_get_hw_state(struct intel_connector *connector);
696void intel_modeset_check_state(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300697bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
698 struct intel_digital_port *port);
Paulo Zanoni87440422013-09-24 15:48:31 -0300699void intel_connector_attach_encoder(struct intel_connector *connector,
700 struct intel_encoder *encoder);
701struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
702struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
703 struct drm_crtc *crtc);
Jesse Barnes752aa882013-10-31 18:55:49 +0200704enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300705int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
706 struct drm_file *file_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -0300707enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
708 enum pipe pipe);
709void intel_wait_for_vblank(struct drm_device *dev, int pipe);
710void intel_wait_for_pipe_off(struct drm_device *dev, int pipe);
711int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800712void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
713 struct intel_digital_port *dport);
Paulo Zanoni87440422013-09-24 15:48:31 -0300714bool intel_get_load_detect_pipe(struct drm_connector *connector,
715 struct drm_display_mode *mode,
716 struct intel_load_detect_pipe *old);
717void intel_release_load_detect_pipe(struct drm_connector *connector,
718 struct intel_load_detect_pipe *old);
719int intel_pin_and_fence_fb_obj(struct drm_device *dev,
720 struct drm_i915_gem_object *obj,
721 struct intel_ring_buffer *pipelined);
722void intel_unpin_fb_obj(struct drm_i915_gem_object *obj);
Daniel Vettera8bb6812014-02-10 18:00:39 +0100723struct drm_framebuffer *
724__intel_framebuffer_create(struct drm_device *dev,
Paulo Zanoni87440422013-09-24 15:48:31 -0300725 struct drm_mode_fb_cmd2 *mode_cmd,
726 struct drm_i915_gem_object *obj);
Paulo Zanoni87440422013-09-24 15:48:31 -0300727void intel_prepare_page_flip(struct drm_device *dev, int plane);
728void intel_finish_page_flip(struct drm_device *dev, int pipe);
729void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300730struct intel_shared_dpll *intel_crtc_to_shared_dpll(struct intel_crtc *crtc);
731void assert_shared_dpll(struct drm_i915_private *dev_priv,
732 struct intel_shared_dpll *pll,
733 bool state);
734#define assert_shared_dpll_enabled(d, p) assert_shared_dpll(d, p, true)
735#define assert_shared_dpll_disabled(d, p) assert_shared_dpll(d, p, false)
736void assert_pll(struct drm_i915_private *dev_priv,
737 enum pipe pipe, bool state);
738#define assert_pll_enabled(d, p) assert_pll(d, p, true)
739#define assert_pll_disabled(d, p) assert_pll(d, p, false)
740void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
741 enum pipe pipe, bool state);
742#define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
743#define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -0300744void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300745#define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
746#define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
Paulo Zanoni87440422013-09-24 15:48:31 -0300747void intel_write_eld(struct drm_encoder *encoder,
748 struct drm_display_mode *mode);
749unsigned long intel_gen4_compute_page_offset(int *x, int *y,
750 unsigned int tiling_mode,
751 unsigned int bpp,
752 unsigned int pitch);
753void intel_display_handle_reset(struct drm_device *dev);
Paulo Zanonia14cb6f2014-03-07 20:08:17 -0300754void hsw_enable_pc8(struct drm_i915_private *dev_priv);
755void hsw_disable_pc8(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -0300756void intel_dp_get_m_n(struct intel_crtc *crtc,
757 struct intel_crtc_config *pipe_config);
758int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
759void
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300760ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
761 int dotclock);
Paulo Zanoni87440422013-09-24 15:48:31 -0300762bool intel_crtc_active(struct drm_crtc *crtc);
Ville Syrjälä20bc86732013-10-01 18:02:17 +0300763void hsw_enable_ips(struct intel_crtc *crtc);
764void hsw_disable_ips(struct intel_crtc *crtc);
Imre Deakda7e29b2014-02-18 00:02:02 +0200765void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
Imre Deak319be8a2014-03-04 19:22:57 +0200766enum intel_display_power_domain
767intel_display_port_power_domain(struct intel_encoder *intel_encoder);
Jesse Barnes586f49d2013-11-04 16:06:59 -0800768int valleyview_get_vco(struct drm_i915_private *dev_priv);
Daniel Vetterf6a83282014-02-11 15:28:57 -0800769void intel_mode_from_pipe_config(struct drm_display_mode *mode,
770 struct intel_crtc_config *pipe_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800771int intel_format_to_fourcc(int format);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300772
773/* intel_dp.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300774void intel_dp_init(struct drm_device *dev, int output_reg, enum port port);
775bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
776 struct intel_connector *intel_connector);
Paulo Zanoni87440422013-09-24 15:48:31 -0300777void intel_dp_start_link_train(struct intel_dp *intel_dp);
778void intel_dp_complete_link_train(struct intel_dp *intel_dp);
779void intel_dp_stop_link_train(struct intel_dp *intel_dp);
780void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
781void intel_dp_encoder_destroy(struct drm_encoder *encoder);
782void intel_dp_check_link_status(struct intel_dp *intel_dp);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -0200783int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
Paulo Zanoni87440422013-09-24 15:48:31 -0300784bool intel_dp_compute_config(struct intel_encoder *encoder,
785 struct intel_crtc_config *pipe_config);
Ville Syrjälä5d8a7752013-11-01 18:22:39 +0200786bool intel_dp_is_edp(struct drm_device *dev, enum port port);
Daniel Vetter4be73782014-01-17 14:39:48 +0100787void intel_edp_backlight_on(struct intel_dp *intel_dp);
788void intel_edp_backlight_off(struct intel_dp *intel_dp);
Jani Nikula24f3e092014-03-17 16:43:36 +0200789void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100790void intel_edp_panel_on(struct intel_dp *intel_dp);
791void intel_edp_panel_off(struct intel_dp *intel_dp);
Paulo Zanoni87440422013-09-24 15:48:31 -0300792void intel_edp_psr_enable(struct intel_dp *intel_dp);
793void intel_edp_psr_disable(struct intel_dp *intel_dp);
794void intel_edp_psr_update(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300795
796
797/* intel_dsi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300798bool intel_dsi_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300799
800
801/* intel_dvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300802void intel_dvo_init(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300803
804
Daniel Vetter0632fef2013-10-08 17:44:49 +0200805/* legacy fbdev emulation in intel_fbdev.c */
Daniel Vetter4520f532013-10-09 09:18:51 +0200806#ifdef CONFIG_DRM_I915_FBDEV
807extern int intel_fbdev_init(struct drm_device *dev);
808extern void intel_fbdev_initial_config(struct drm_device *dev);
809extern void intel_fbdev_fini(struct drm_device *dev);
810extern void intel_fbdev_set_suspend(struct drm_device *dev, int state);
Daniel Vetter0632fef2013-10-08 17:44:49 +0200811extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
812extern void intel_fbdev_restore_mode(struct drm_device *dev);
Daniel Vetter4520f532013-10-09 09:18:51 +0200813#else
814static inline int intel_fbdev_init(struct drm_device *dev)
815{
816 return 0;
817}
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300818
Daniel Vetter4520f532013-10-09 09:18:51 +0200819static inline void intel_fbdev_initial_config(struct drm_device *dev)
820{
821}
822
823static inline void intel_fbdev_fini(struct drm_device *dev)
824{
825}
826
827static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state)
828{
829}
830
Daniel Vetter0632fef2013-10-08 17:44:49 +0200831static inline void intel_fbdev_restore_mode(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +0200832{
833}
834#endif
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300835
836/* intel_hdmi.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300837void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port);
838void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
839 struct intel_connector *intel_connector);
840struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
841bool intel_hdmi_compute_config(struct intel_encoder *encoder,
842 struct intel_crtc_config *pipe_config);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300843
844
845/* intel_lvds.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300846void intel_lvds_init(struct drm_device *dev);
847bool intel_is_dual_link_lvds(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300848
849
850/* intel_modes.c */
851int intel_connector_update_modes(struct drm_connector *connector,
Paulo Zanoni87440422013-09-24 15:48:31 -0300852 struct edid *edid);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300853int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
Paulo Zanoni87440422013-09-24 15:48:31 -0300854void intel_attach_force_audio_property(struct drm_connector *connector);
855void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300856
857
858/* intel_overlay.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300859void intel_setup_overlay(struct drm_device *dev);
860void intel_cleanup_overlay(struct drm_device *dev);
861int intel_overlay_switch_off(struct intel_overlay *overlay);
862int intel_overlay_put_image(struct drm_device *dev, void *data,
863 struct drm_file *file_priv);
864int intel_overlay_attrs(struct drm_device *dev, void *data,
865 struct drm_file *file_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300866
867
868/* intel_panel.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300869int intel_panel_init(struct intel_panel *panel,
Vandana Kannan4b6ed682014-02-11 14:26:36 +0530870 struct drm_display_mode *fixed_mode,
871 struct drm_display_mode *downclock_mode);
Paulo Zanoni87440422013-09-24 15:48:31 -0300872void intel_panel_fini(struct intel_panel *panel);
873void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
874 struct drm_display_mode *adjusted_mode);
875void intel_pch_panel_fitting(struct intel_crtc *crtc,
876 struct intel_crtc_config *pipe_config,
877 int fitting_mode);
878void intel_gmch_panel_fitting(struct intel_crtc *crtc,
879 struct intel_crtc_config *pipe_config,
880 int fitting_mode);
Jesse Barnes752aa882013-10-31 18:55:49 +0200881void intel_panel_set_backlight(struct intel_connector *connector, u32 level,
882 u32 max);
Paulo Zanoni87440422013-09-24 15:48:31 -0300883int intel_panel_setup_backlight(struct drm_connector *connector);
Jesse Barnes752aa882013-10-31 18:55:49 +0200884void intel_panel_enable_backlight(struct intel_connector *connector);
885void intel_panel_disable_backlight(struct intel_connector *connector);
Jani Nikuladb31af12013-11-08 16:48:53 +0200886void intel_panel_destroy_backlight(struct drm_connector *connector);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200887void intel_panel_init_backlight_funcs(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300888enum drm_connector_status intel_panel_detect(struct drm_device *dev);
Vandana Kannanec9ed192013-12-10 13:37:36 +0530889extern struct drm_display_mode *intel_find_panel_downclock(
890 struct drm_device *dev,
891 struct drm_display_mode *fixed_mode,
892 struct drm_connector *connector);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300893
894/* intel_pm.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300895void intel_init_clock_gating(struct drm_device *dev);
896void intel_suspend_hw(struct drm_device *dev);
897void intel_update_watermarks(struct drm_crtc *crtc);
898void intel_update_sprite_watermarks(struct drm_plane *plane,
899 struct drm_crtc *crtc,
900 uint32_t sprite_width, int pixel_size,
901 bool enabled, bool scaled);
902void intel_init_pm(struct drm_device *dev);
Daniel Vetterf742a552013-12-06 10:17:53 +0100903void intel_pm_setup(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300904bool intel_fbc_enabled(struct drm_device *dev);
905void intel_update_fbc(struct drm_device *dev);
906void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
907void intel_gpu_ips_teardown(void);
Imre Deakda7e29b2014-02-18 00:02:02 +0200908int intel_power_domains_init(struct drm_i915_private *);
909void intel_power_domains_remove(struct drm_i915_private *);
910bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300911 enum intel_display_power_domain domain);
Imre Deakda7e29b2014-02-18 00:02:02 +0200912bool intel_display_power_enabled_sw(struct drm_i915_private *dev_priv,
Imre Deakddf9c532013-11-27 22:02:02 +0200913 enum intel_display_power_domain domain);
Imre Deakda7e29b2014-02-18 00:02:02 +0200914void intel_display_power_get(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300915 enum intel_display_power_domain domain);
Imre Deakda7e29b2014-02-18 00:02:02 +0200916void intel_display_power_put(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300917 enum intel_display_power_domain domain);
Imre Deakda7e29b2014-02-18 00:02:02 +0200918void intel_power_domains_init_hw(struct drm_i915_private *dev_priv);
Imre Deakae484342014-03-31 15:10:44 +0300919void intel_init_gt_powersave(struct drm_device *dev);
920void intel_cleanup_gt_powersave(struct drm_device *dev);
Paulo Zanoni87440422013-09-24 15:48:31 -0300921void intel_enable_gt_powersave(struct drm_device *dev);
922void intel_disable_gt_powersave(struct drm_device *dev);
923void ironlake_teardown_rc6(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300924void gen6_update_ring_freq(struct drm_device *dev);
Daniel Vetter076e29f2013-10-08 19:39:29 +0200925void gen6_rps_idle(struct drm_i915_private *dev_priv);
926void gen6_rps_boost(struct drm_i915_private *dev_priv);
Paulo Zanoni87440422013-09-24 15:48:31 -0300927void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv);
928void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv);
Paulo Zanoni8a187452013-12-06 20:32:13 -0200929void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
930void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
931void intel_init_runtime_pm(struct drm_i915_private *dev_priv);
932void intel_fini_runtime_pm(struct drm_i915_private *dev_priv);
Ville Syrjälä243e6a42013-10-14 14:55:24 +0300933void ilk_wm_get_hw_state(struct drm_device *dev);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300934
935
936/* intel_sdvo.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300937bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300938
939
940/* intel_sprite.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300941int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +0300942void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
Paulo Zanoni87440422013-09-24 15:48:31 -0300943 enum plane plane);
944void intel_plane_restore(struct drm_plane *plane);
945void intel_plane_disable(struct drm_plane *plane);
946int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
947 struct drm_file *file_priv);
948int intel_sprite_get_colorkey(struct drm_device *dev, void *data,
949 struct drm_file *file_priv);
Paulo Zanoni5f1aae62013-09-24 13:52:53 -0300950
951
952/* intel_tv.c */
Paulo Zanoni87440422013-09-24 15:48:31 -0300953void intel_tv_init(struct drm_device *dev);
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300954
Jesse Barnes79e53942008-11-07 14:24:08 -0800955#endif /* __INTEL_DRV_H__ */