blob: e17cf974d16c4902239e8d724c4206ee00bb630a [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Tony Lindgren0f622e82011-03-29 15:54:50 -07002 * linux/arch/arm/mach-omap2/timer.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * OMAP2 GP timer support.
5 *
Paul Walmsleyf2480762009-04-23 21:11:10 -06006 * Copyright (C) 2009 Nokia Corporation
7 *
Kevin Hilman5a3a3882007-11-12 23:24:02 -08008 * Update to use new clocksource/clockevent layers
9 * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
10 * Copyright (C) 2007 MontaVista Software, Inc.
11 *
12 * Original driver:
Tony Lindgren1dbae812005-11-10 14:26:51 +000013 * Copyright (C) 2005 Nokia Corporation
14 * Author: Paul Mundt <paul.mundt@nokia.com>
Jan Engelhardt96de0e22007-10-19 23:21:04 +020015 * Juha Yrjölä <juha.yrjola@nokia.com>
Timo Teras77900a22006-06-26 16:16:12 -070016 * OMAP Dual-mode timer framework support by Timo Teras
Tony Lindgren1dbae812005-11-10 14:26:51 +000017 *
18 * Some parts based off of TI's 24xx code:
19 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070020 * Copyright (C) 2004-2009 Texas Instruments, Inc.
Tony Lindgren1dbae812005-11-10 14:26:51 +000021 *
22 * Roughly modelled after the OMAP1 MPU timer code.
Santosh Shilimkar44169072009-05-28 14:16:04 -070023 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024 *
25 * This file is subject to the terms and conditions of the GNU General Public
26 * License. See the file "COPYING" in the main directory of this archive
27 * for more details.
28 */
29#include <linux/init.h>
30#include <linux/time.h>
31#include <linux/interrupt.h>
32#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000033#include <linux/clk.h>
Timo Teras77900a22006-06-26 16:16:12 -070034#include <linux/delay.h>
Dirk Behmee6687292006-12-06 17:14:00 -080035#include <linux/irq.h>
Kevin Hilman5a3a3882007-11-12 23:24:02 -080036#include <linux/clocksource.h>
37#include <linux/clockchips.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053038#include <linux/slab.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000039
Tony Lindgren1dbae812005-11-10 14:26:51 +000040#include <asm/mach/time.h>
Marc Zyngiera45c9832012-01-10 19:44:19 +000041#include <asm/smp_twd.h>
Paul Walmsleycbc94382011-02-22 19:59:49 -070042#include <asm/sched_clock.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070043
Paul Walmsley38698be2011-02-23 00:14:08 -070044#include <plat/omap_hwmod.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053045#include <plat/omap_device.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070046#include <plat/dmtimer.h>
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053047#include <plat/omap-pm.h>
48
Tony Lindgrendbc04162012-08-31 10:59:07 -070049#include "soc.h"
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070050#include "common.h"
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053051#include "powerdomain.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000052
Tony Lindgrenaa561882011-03-29 15:54:48 -070053/* Parent clocks, eventually these will come from the clock framework */
54
55#define OMAP2_MPU_SOURCE "sys_ck"
56#define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
57#define OMAP4_MPU_SOURCE "sys_clkin_ck"
58#define OMAP2_32K_SOURCE "func_32k_ck"
59#define OMAP3_32K_SOURCE "omap_32k_fck"
60#define OMAP4_32K_SOURCE "sys_32k_ck"
61
62#ifdef CONFIG_OMAP_32K_TIMER
63#define OMAP2_CLKEV_SOURCE OMAP2_32K_SOURCE
64#define OMAP3_CLKEV_SOURCE OMAP3_32K_SOURCE
65#define OMAP4_CLKEV_SOURCE OMAP4_32K_SOURCE
66#define OMAP3_SECURE_TIMER 12
67#else
68#define OMAP2_CLKEV_SOURCE OMAP2_MPU_SOURCE
69#define OMAP3_CLKEV_SOURCE OMAP3_MPU_SOURCE
70#define OMAP4_CLKEV_SOURCE OMAP4_MPU_SOURCE
71#define OMAP3_SECURE_TIMER 1
72#endif
Paul Walmsleyd8328f32011-01-15 21:32:01 -070073
Tony Lindgrenaa561882011-03-29 15:54:48 -070074/* Clockevent code */
75
76static struct omap_dm_timer clkev;
Kevin Hilman5a3a3882007-11-12 23:24:02 -080077static struct clock_event_device clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000078
Linus Torvalds0cd61b62006-10-06 10:53:39 -070079static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
Tony Lindgren1dbae812005-11-10 14:26:51 +000080{
Kevin Hilman5a3a3882007-11-12 23:24:02 -080081 struct clock_event_device *evt = &clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000082
Tony Lindgrenee17f112011-09-16 15:44:20 -070083 __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
Kevin Hilman5a3a3882007-11-12 23:24:02 -080084
85 evt->event_handler(evt);
Tony Lindgren1dbae812005-11-10 14:26:51 +000086 return IRQ_HANDLED;
87}
88
89static struct irqaction omap2_gp_timer_irq = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -070090 .name = "gp_timer",
Bernhard Walleb30faba2007-05-08 00:35:39 -070091 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Tony Lindgren1dbae812005-11-10 14:26:51 +000092 .handler = omap2_gp_timer_interrupt,
93};
94
Kevin Hilman5a3a3882007-11-12 23:24:02 -080095static int omap2_gp_timer_set_next_event(unsigned long cycles,
96 struct clock_event_device *evt)
Tony Lindgren1dbae812005-11-10 14:26:51 +000097{
Tony Lindgrenee17f112011-09-16 15:44:20 -070098 __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
Tony Lindgrenaa561882011-03-29 15:54:48 -070099 0xffffffff - cycles, 1);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000100
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800101 return 0;
102}
103
104static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
105 struct clock_event_device *evt)
106{
107 u32 period;
108
Tony Lindgrenee17f112011-09-16 15:44:20 -0700109 __omap_dm_timer_stop(&clkev, 1, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800110
111 switch (mode) {
112 case CLOCK_EVT_MODE_PERIODIC:
Tony Lindgrenaa561882011-03-29 15:54:48 -0700113 period = clkev.rate / HZ;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800114 period -= 1;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700115 /* Looks like we need to first set the load value separately */
Tony Lindgrenee17f112011-09-16 15:44:20 -0700116 __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700117 0xffffffff - period, 1);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700118 __omap_dm_timer_load_start(&clkev,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700119 OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
120 0xffffffff - period, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800121 break;
122 case CLOCK_EVT_MODE_ONESHOT:
123 break;
124 case CLOCK_EVT_MODE_UNUSED:
125 case CLOCK_EVT_MODE_SHUTDOWN:
126 case CLOCK_EVT_MODE_RESUME:
127 break;
128 }
129}
130
131static struct clock_event_device clockevent_gpt = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -0700132 .name = "gp_timer",
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800133 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
134 .shift = 32,
Santosh Shilimkar11d6ec22012-03-17 15:00:16 +0530135 .rating = 300,
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800136 .set_next_event = omap2_gp_timer_set_next_event,
137 .set_mode = omap2_gp_timer_set_mode,
138};
139
Tony Lindgrenaa561882011-03-29 15:54:48 -0700140static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
141 int gptimer_id,
142 const char *fck_source)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800143{
Tony Lindgrenaa561882011-03-29 15:54:48 -0700144 char name[10]; /* 10 = sizeof("gptXX_Xck0") */
145 struct omap_hwmod *oh;
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600146 struct resource irq_rsrc, mem_rsrc;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700147 size_t size;
148 int res = 0;
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600149 int r;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800150
Tony Lindgrenaa561882011-03-29 15:54:48 -0700151 sprintf(name, "timer%d", gptimer_id);
152 omap_hwmod_setup_one(name);
153 oh = omap_hwmod_lookup(name);
154 if (!oh)
155 return -ENODEV;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600156
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600157 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL, &irq_rsrc);
158 if (r)
159 return -ENXIO;
160 timer->irq = irq_rsrc.start;
161
162 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL, &mem_rsrc);
163 if (r)
164 return -ENXIO;
165 timer->phys_base = mem_rsrc.start;
166 size = mem_rsrc.end - mem_rsrc.start;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700167
168 /* Static mapping, never released */
169 timer->io_base = ioremap(timer->phys_base, size);
170 if (!timer->io_base)
171 return -ENXIO;
172
173 /* After the dmtimer is using hwmod these clocks won't be needed */
Tarun Kanti DebBarmaae6df412012-07-05 18:10:59 +0530174 timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
Tony Lindgrenaa561882011-03-29 15:54:48 -0700175 if (IS_ERR(timer->fclk))
176 return -ENODEV;
177
Tony Lindgrenaa561882011-03-29 15:54:48 -0700178 omap_hwmod_enable(oh);
179
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500180 if (omap_dm_timer_reserve_systimer(gptimer_id))
181 return -ENODEV;
Tony Lindgren11a01862011-03-29 15:54:49 -0700182
Tony Lindgrenaa561882011-03-29 15:54:48 -0700183 if (gptimer_id != 12) {
184 struct clk *src;
185
186 src = clk_get(NULL, fck_source);
187 if (IS_ERR(src)) {
188 res = -EINVAL;
189 } else {
190 res = __omap_dm_timer_set_source(timer->fclk, src);
191 if (IS_ERR_VALUE(res))
192 pr_warning("%s: timer%i cannot set source\n",
193 __func__, gptimer_id);
194 clk_put(src);
195 }
196 }
Tony Lindgrenee17f112011-09-16 15:44:20 -0700197 __omap_dm_timer_init_regs(timer);
198 __omap_dm_timer_reset(timer, 1, 1);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700199 timer->posted = 1;
200
201 timer->rate = clk_get_rate(timer->fclk);
202
203 timer->reserved = 1;
Paul Walmsley38698be2011-02-23 00:14:08 -0700204
Tony Lindgrenaa561882011-03-29 15:54:48 -0700205 return res;
206}
Paul Walmsleyf2480762009-04-23 21:11:10 -0600207
Tony Lindgrenaa561882011-03-29 15:54:48 -0700208static void __init omap2_gp_clockevent_init(int gptimer_id,
209 const char *fck_source)
210{
211 int res;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600212
Tony Lindgrenaa561882011-03-29 15:54:48 -0700213 res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source);
214 BUG_ON(res);
Paul Walmsleyf2480762009-04-23 21:11:10 -0600215
Paul Walmsleya032d332012-08-03 09:21:10 -0600216 omap2_gp_timer_irq.dev_id = &clkev;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700217 setup_irq(clkev.irq, &omap2_gp_timer_irq);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800218
Tony Lindgrenee17f112011-09-16 15:44:20 -0700219 __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700220
221 clockevent_gpt.mult = div_sc(clkev.rate, NSEC_PER_SEC,
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800222 clockevent_gpt.shift);
223 clockevent_gpt.max_delta_ns =
224 clockevent_delta2ns(0xffffffff, &clockevent_gpt);
225 clockevent_gpt.min_delta_ns =
Aaro Koskinendf88acb2009-01-29 08:57:17 -0800226 clockevent_delta2ns(3, &clockevent_gpt);
227 /* Timer internal resynch latency. */
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800228
Santosh Shilimkar11d6ec22012-03-17 15:00:16 +0530229 clockevent_gpt.cpumask = cpu_possible_mask;
230 clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800231 clockevents_register_device(&clockevent_gpt);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700232
233 pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
234 gptimer_id, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800235}
236
Paul Walmsleyf2480762009-04-23 21:11:10 -0600237/* Clocksource code */
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700238static struct omap_dm_timer clksrc;
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700239static bool use_gptimer_clksrc;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700240
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800241/*
242 * clocksource
243 */
Magnus Damm8e196082009-04-21 12:24:00 -0700244static cycle_t clocksource_read_cycles(struct clocksource *cs)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800245{
Tony Lindgrenee17f112011-09-16 15:44:20 -0700246 return (cycle_t)__omap_dm_timer_read_counter(&clksrc, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800247}
248
249static struct clocksource clocksource_gpt = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -0700250 .name = "gp_timer",
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800251 .rating = 300,
252 .read = clocksource_read_cycles,
253 .mask = CLOCKSOURCE_MASK(32),
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800254 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
255};
256
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100257static u32 notrace dmtimer_read_sched_clock(void)
Paul Walmsleycbc94382011-02-22 19:59:49 -0700258{
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700259 if (clksrc.reserved)
Vaibhav Hiremathdbc39822012-01-23 12:18:14 +0530260 return __omap_dm_timer_read_counter(&clksrc, 1);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800261
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100262 return 0;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700263}
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800264
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700265/* Setup free-running counter for clocksource */
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700266static int __init omap2_sync32k_clocksource_init(void)
267{
268 int ret;
269 struct omap_hwmod *oh;
270 void __iomem *vbase;
271 const char *oh_name = "counter_32k";
272
273 /*
274 * First check hwmod data is available for sync32k counter
275 */
276 oh = omap_hwmod_lookup(oh_name);
277 if (!oh || oh->slaves_cnt == 0)
278 return -ENODEV;
279
280 omap_hwmod_setup_one(oh_name);
281
282 vbase = omap_hwmod_get_mpu_rt_va(oh);
283 if (!vbase) {
284 pr_warn("%s: failed to get counter_32k resource\n", __func__);
285 return -ENXIO;
286 }
287
288 ret = omap_hwmod_enable(oh);
289 if (ret) {
290 pr_warn("%s: failed to enable counter_32k module (%d)\n",
291 __func__, ret);
292 return ret;
293 }
294
295 ret = omap_init_clocksource_32k(vbase);
296 if (ret) {
297 pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
298 __func__, ret);
299 omap_hwmod_idle(oh);
300 }
301
302 return ret;
303}
304
305static void __init omap2_gptimer_clocksource_init(int gptimer_id,
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700306 const char *fck_source)
307{
308 int res;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800309
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700310 res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source);
311 BUG_ON(res);
Paul Walmsleycbc94382011-02-22 19:59:49 -0700312
Tony Lindgrenee17f112011-09-16 15:44:20 -0700313 __omap_dm_timer_load_start(&clksrc,
Hemant Pedanekare9d0b972011-08-10 13:19:35 +0000314 OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0, 1);
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100315 setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700316
317 if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
318 pr_err("Could not register clocksource %s\n",
319 clocksource_gpt.name);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700320 else
321 pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
322 gptimer_id, clksrc.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800323}
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700324
325static void __init omap2_clocksource_init(int gptimer_id,
326 const char *fck_source)
327{
328 /*
329 * First give preference to kernel parameter configuration
330 * by user (clocksource="gp_timer").
331 *
332 * In case of missing kernel parameter for clocksource,
333 * first check for availability for 32k-sync timer, in case
334 * of failure in finding 32k_counter module or registering
335 * it as clocksource, execution will fallback to gp-timer.
336 */
337 if (use_gptimer_clksrc == true)
338 omap2_gptimer_clocksource_init(gptimer_id, fck_source);
339 else if (omap2_sync32k_clocksource_init())
340 /* Fall back to gp-timer code */
341 omap2_gptimer_clocksource_init(gptimer_id, fck_source);
342}
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800343
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700344#define OMAP_SYS_TIMER_INIT(name, clkev_nr, clkev_src, \
345 clksrc_nr, clksrc_src) \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700346static void __init omap##name##_timer_init(void) \
347{ \
Tony Lindgrenaa561882011-03-29 15:54:48 -0700348 omap2_gp_clockevent_init((clkev_nr), clkev_src); \
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700349 omap2_clocksource_init((clksrc_nr), clksrc_src); \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700350}
351
352#define OMAP_SYS_TIMER(name) \
353struct sys_timer omap##name##_timer = { \
354 .init = omap##name##_timer_init, \
355};
356
357#ifdef CONFIG_ARCH_OMAP2
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700358OMAP_SYS_TIMER_INIT(2, 1, OMAP2_CLKEV_SOURCE, 2, OMAP2_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700359OMAP_SYS_TIMER(2)
360#endif
361
362#ifdef CONFIG_ARCH_OMAP3
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700363OMAP_SYS_TIMER_INIT(3, 1, OMAP3_CLKEV_SOURCE, 2, OMAP3_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700364OMAP_SYS_TIMER(3)
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700365OMAP_SYS_TIMER_INIT(3_secure, OMAP3_SECURE_TIMER, OMAP3_CLKEV_SOURCE,
366 2, OMAP3_MPU_SOURCE)
Tony Lindgrene74984e2011-03-29 15:54:48 -0700367OMAP_SYS_TIMER(3_secure)
368#endif
369
Afzal Mohammed08f30982012-05-11 00:38:49 +0530370#ifdef CONFIG_SOC_AM33XX
371OMAP_SYS_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, 2, OMAP4_MPU_SOURCE)
372OMAP_SYS_TIMER(3_am33xx)
373#endif
374
Tony Lindgrene74984e2011-03-29 15:54:48 -0700375#ifdef CONFIG_ARCH_OMAP4
Marc Zyngiera45c9832012-01-10 19:44:19 +0000376#ifdef CONFIG_LOCAL_TIMERS
377static DEFINE_TWD_LOCAL_TIMER(twd_local_timer,
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -0700378 OMAP44XX_LOCAL_TWD_BASE, 29 + OMAP_INTC_START);
Marc Zyngiera45c9832012-01-10 19:44:19 +0000379#endif
380
Tony Lindgrene74984e2011-03-29 15:54:48 -0700381static void __init omap4_timer_init(void)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800382{
Tony Lindgrenaa561882011-03-29 15:54:48 -0700383 omap2_gp_clockevent_init(1, OMAP4_CLKEV_SOURCE);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700384 omap2_clocksource_init(2, OMAP4_MPU_SOURCE);
Marc Zyngiera45c9832012-01-10 19:44:19 +0000385#ifdef CONFIG_LOCAL_TIMERS
386 /* Local timers are not supprted on OMAP4430 ES1.0 */
387 if (omap_rev() != OMAP4430_REV_ES1_0) {
388 int err;
389
390 err = twd_local_timer_register(&twd_local_timer);
391 if (err)
392 pr_err("twd_local_timer_register failed %d\n", err);
393 }
394#endif
Tony Lindgren1dbae812005-11-10 14:26:51 +0000395}
Tony Lindgrene74984e2011-03-29 15:54:48 -0700396OMAP_SYS_TIMER(4)
397#endif
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530398
R Sricharan37b32802012-05-02 13:07:12 +0530399#ifdef CONFIG_SOC_OMAP5
400OMAP_SYS_TIMER_INIT(5, 1, OMAP4_CLKEV_SOURCE, 2, OMAP4_MPU_SOURCE)
401OMAP_SYS_TIMER(5)
402#endif
403
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530404/**
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530405 * omap_timer_init - build and register timer device with an
406 * associated timer hwmod
407 * @oh: timer hwmod pointer to be used to build timer device
408 * @user: parameter that can be passed from calling hwmod API
409 *
410 * Called by omap_hwmod_for_each_by_class to register each of the timer
411 * devices present in the system. The number of timer devices is known
412 * by parsing through the hwmod database for a given class name. At the
413 * end of function call memory is allocated for timer device and it is
414 * registered to the framework ready to be proved by the driver.
415 */
416static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
417{
418 int id;
419 int ret = 0;
420 char *name = "omap_timer";
421 struct dmtimer_platform_data *pdata;
Tony Lindgrenc541c152011-10-04 09:47:06 -0700422 struct platform_device *pdev;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530423 struct omap_timer_capability_dev_attr *timer_dev_attr;
424
425 pr_debug("%s: %s\n", __func__, oh->name);
426
427 /* on secure device, do not register secure timer */
428 timer_dev_attr = oh->dev_attr;
429 if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
430 if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
431 return ret;
432
433 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
434 if (!pdata) {
435 pr_err("%s: No memory for [%s]\n", __func__, oh->name);
436 return -ENOMEM;
437 }
438
439 /*
440 * Extract the IDs from name field in hwmod database
441 * and use the same for constructing ids' for the
442 * timer devices. In a way, we are avoiding usage of
443 * static variable witin the function to do the same.
444 * CAUTION: We have to be careful and make sure the
445 * name in hwmod database does not change in which case
446 * we might either make corresponding change here or
447 * switch back static variable mechanism.
448 */
449 sscanf(oh->name, "timer%2d", &id);
450
Jon Hunterd1c16912012-06-05 12:34:52 -0500451 if (timer_dev_attr)
452 pdata->timer_capability = timer_dev_attr->timer_capability;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530453
Tony Lindgrenc541c152011-10-04 09:47:06 -0700454 pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata),
Benoit Coussonc16ae1e2011-10-04 23:20:41 +0200455 NULL, 0, 0);
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530456
Tony Lindgrenc541c152011-10-04 09:47:06 -0700457 if (IS_ERR(pdev)) {
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530458 pr_err("%s: Can't build omap_device for %s: %s.\n",
459 __func__, name, oh->name);
460 ret = -EINVAL;
461 }
462
463 kfree(pdata);
464
465 return ret;
466}
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530467
468/**
469 * omap2_dm_timer_init - top level regular device initialization
470 *
471 * Uses dedicated hwmod api to parse through hwmod database for
472 * given class name and then build and register the timer device.
473 */
474static int __init omap2_dm_timer_init(void)
475{
476 int ret;
477
478 ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
479 if (unlikely(ret)) {
480 pr_err("%s: device registration failed.\n", __func__);
481 return -EINVAL;
482 }
483
484 return 0;
485}
486arch_initcall(omap2_dm_timer_init);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700487
488/**
489 * omap2_override_clocksource - clocksource override with user configuration
490 *
491 * Allows user to override default clocksource, using kernel parameter
492 * clocksource="gp_timer" (For all OMAP2PLUS architectures)
493 *
494 * Note that, here we are using same standard kernel parameter "clocksource=",
495 * and not introducing any OMAP specific interface.
496 */
497static int __init omap2_override_clocksource(char *str)
498{
499 if (!str)
500 return 0;
501 /*
502 * For OMAP architecture, we only have two options
503 * - sync_32k (default)
504 * - gp_timer (sys_clk based)
505 */
506 if (!strcmp(str, "gp_timer"))
507 use_gptimer_clksrc = true;
508
509 return 0;
510}
511early_param("clocksource", omap2_override_clocksource);