blob: 80ac7d77e05351a89cde18835bc988fdc8c55f85 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070041/**
42 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
43 * @intel_dp: DP struct
44 *
45 * If a CPU or PCH DP output is attached to an eDP panel, this function
46 * will return true, and false otherwise.
47 */
48static bool is_edp(struct intel_dp *intel_dp)
49{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020050 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
51
52 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070053}
54
55/**
56 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
57 * @intel_dp: DP struct
58 *
59 * Returns true if the given DP struct corresponds to a PCH DP port attached
60 * to an eDP panel, false otherwise. Helpful for determining whether we
61 * may need FDI resources for a given DP output or not.
62 */
63static bool is_pch_edp(struct intel_dp *intel_dp)
64{
65 return intel_dp->is_pch_edp;
66}
67
Adam Jackson1c958222011-10-14 17:22:25 -040068/**
69 * is_cpu_edp - is the port on the CPU and attached to an eDP panel?
70 * @intel_dp: DP struct
71 *
72 * Returns true if the given DP struct corresponds to a CPU eDP port.
73 */
74static bool is_cpu_edp(struct intel_dp *intel_dp)
75{
76 return is_edp(intel_dp) && !is_pch_edp(intel_dp);
77}
78
Paulo Zanoni30add222012-10-26 19:05:45 -020079static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Chris Wilsonea5b2132010-08-04 13:50:23 +010080{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020081 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
82
83 return intel_dig_port->base.base.dev;
Chris Wilsonea5b2132010-08-04 13:50:23 +010084}
Keith Packarda4fc5ed2009-04-07 16:16:42 -070085
Chris Wilsondf0e9242010-09-09 16:20:55 +010086static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
87{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020088 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010089}
90
Jesse Barnes814948a2010-10-07 16:01:09 -070091/**
92 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
93 * @encoder: DRM encoder
94 *
95 * Return true if @encoder corresponds to a PCH attached eDP panel. Needed
96 * by intel_display.c.
97 */
98bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
99{
100 struct intel_dp *intel_dp;
101
102 if (!encoder)
103 return false;
104
105 intel_dp = enc_to_intel_dp(encoder);
106
107 return is_pch_edp(intel_dp);
108}
109
Chris Wilsonea5b2132010-08-04 13:50:23 +0100110static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700111
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800112void
Akshay Joshi0206e352011-08-16 15:34:10 -0400113intel_edp_link_config(struct intel_encoder *intel_encoder,
Chris Wilsonea5b2132010-08-04 13:50:23 +0100114 int *lane_num, int *link_bw)
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800115{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200116 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800117
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118 *lane_num = intel_dp->lane_count;
Daniel Vetter3b5c6622012-10-18 10:15:31 +0200119 *link_bw = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800120}
121
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200122int
123intel_edp_target_clock(struct intel_encoder *intel_encoder,
124 struct drm_display_mode *mode)
125{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200126 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300127 struct intel_connector *intel_connector = intel_dp->attached_connector;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200128
Jani Nikuladd06f902012-10-19 14:51:50 +0300129 if (intel_connector->panel.fixed_mode)
130 return intel_connector->panel.fixed_mode->clock;
Daniel Vetter94bf2ce2012-06-04 18:39:19 +0200131 else
132 return mode->clock;
133}
134
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100136intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700138 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700139
140 switch (max_link_bw) {
141 case DP_LINK_BW_1_62:
142 case DP_LINK_BW_2_7:
143 break;
144 default:
145 max_link_bw = DP_LINK_BW_1_62;
146 break;
147 }
148 return max_link_bw;
149}
150
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400151/*
152 * The units on the numbers in the next two are... bizarre. Examples will
153 * make it clearer; this one parallels an example in the eDP spec.
154 *
155 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
156 *
157 * 270000 * 1 * 8 / 10 == 216000
158 *
159 * The actual data capacity of that configuration is 2.16Gbit/s, so the
160 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
161 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
162 * 119000. At 18bpp that's 2142000 kilobits per second.
163 *
164 * Thus the strange-looking division by 10 in intel_dp_link_required, to
165 * get the result in decakilobits instead of kilobits.
166 */
167
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700168static int
Keith Packardc8982612012-01-25 08:16:25 -0800169intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700170{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400171 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700172}
173
174static int
Dave Airliefe27d532010-06-30 11:46:17 +1000175intel_dp_max_data_rate(int max_link_clock, int max_lanes)
176{
177 return (max_link_clock * max_lanes * 8) / 10;
178}
179
Daniel Vetterc4867932012-04-10 10:42:36 +0200180static bool
181intel_dp_adjust_dithering(struct intel_dp *intel_dp,
182 struct drm_display_mode *mode,
Daniel Vettercb1793c2012-06-04 18:39:21 +0200183 bool adjust_mode)
Daniel Vetterc4867932012-04-10 10:42:36 +0200184{
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200185 int max_link_clock =
186 drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Daniel Vetter397fe152012-10-22 22:56:43 +0200187 int max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
Daniel Vetterc4867932012-04-10 10:42:36 +0200188 int max_rate, mode_rate;
189
190 mode_rate = intel_dp_link_required(mode->clock, 24);
191 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
192
193 if (mode_rate > max_rate) {
194 mode_rate = intel_dp_link_required(mode->clock, 18);
195 if (mode_rate > max_rate)
196 return false;
197
Daniel Vettercb1793c2012-06-04 18:39:21 +0200198 if (adjust_mode)
199 mode->private_flags
Daniel Vetterc4867932012-04-10 10:42:36 +0200200 |= INTEL_MODE_DP_FORCE_6BPC;
201
202 return true;
203 }
204
205 return true;
206}
207
Dave Airliefe27d532010-06-30 11:46:17 +1000208static int
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700209intel_dp_mode_valid(struct drm_connector *connector,
210 struct drm_display_mode *mode)
211{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100212 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300213 struct intel_connector *intel_connector = to_intel_connector(connector);
214 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700215
Jani Nikuladd06f902012-10-19 14:51:50 +0300216 if (is_edp(intel_dp) && fixed_mode) {
217 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100218 return MODE_PANEL;
219
Jani Nikuladd06f902012-10-19 14:51:50 +0300220 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100221 return MODE_PANEL;
222 }
223
Daniel Vettercb1793c2012-06-04 18:39:21 +0200224 if (!intel_dp_adjust_dithering(intel_dp, mode, false))
Daniel Vetterc4867932012-04-10 10:42:36 +0200225 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700226
227 if (mode->clock < 10000)
228 return MODE_CLOCK_LOW;
229
Daniel Vetter0af78a22012-05-23 11:30:55 +0200230 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
231 return MODE_H_ILLEGAL;
232
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700233 return MODE_OK;
234}
235
236static uint32_t
237pack_aux(uint8_t *src, int src_bytes)
238{
239 int i;
240 uint32_t v = 0;
241
242 if (src_bytes > 4)
243 src_bytes = 4;
244 for (i = 0; i < src_bytes; i++)
245 v |= ((uint32_t) src[i]) << ((3-i) * 8);
246 return v;
247}
248
249static void
250unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
251{
252 int i;
253 if (dst_bytes > 4)
254 dst_bytes = 4;
255 for (i = 0; i < dst_bytes; i++)
256 dst[i] = src >> ((3-i) * 8);
257}
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259/* hrawclock is 1/4 the FSB frequency */
260static int
261intel_hrawclk(struct drm_device *dev)
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
264 uint32_t clkcfg;
265
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530266 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
267 if (IS_VALLEYVIEW(dev))
268 return 200;
269
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700270 clkcfg = I915_READ(CLKCFG);
271 switch (clkcfg & CLKCFG_FSB_MASK) {
272 case CLKCFG_FSB_400:
273 return 100;
274 case CLKCFG_FSB_533:
275 return 133;
276 case CLKCFG_FSB_667:
277 return 166;
278 case CLKCFG_FSB_800:
279 return 200;
280 case CLKCFG_FSB_1067:
281 return 266;
282 case CLKCFG_FSB_1333:
283 return 333;
284 /* these two are just a guess; one of them might be right */
285 case CLKCFG_FSB_1600:
286 case CLKCFG_FSB_1600_ALT:
287 return 400;
288 default:
289 return 133;
290 }
291}
292
Keith Packardebf33b12011-09-29 15:53:27 -0700293static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
294{
Paulo Zanoni30add222012-10-26 19:05:45 -0200295 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700296 struct drm_i915_private *dev_priv = dev->dev_private;
297
298 return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
299}
300
301static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
302{
Paulo Zanoni30add222012-10-26 19:05:45 -0200303 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700304 struct drm_i915_private *dev_priv = dev->dev_private;
305
306 return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
307}
308
Keith Packard9b984da2011-09-19 13:54:47 -0700309static void
310intel_dp_check_edp(struct intel_dp *intel_dp)
311{
Paulo Zanoni30add222012-10-26 19:05:45 -0200312 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700313 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700314
Keith Packard9b984da2011-09-19 13:54:47 -0700315 if (!is_edp(intel_dp))
316 return;
Keith Packardebf33b12011-09-29 15:53:27 -0700317 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700318 WARN(1, "eDP powered off while attempting aux channel communication.\n");
319 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Keith Packardebf33b12011-09-29 15:53:27 -0700320 I915_READ(PCH_PP_STATUS),
Keith Packard9b984da2011-09-19 13:54:47 -0700321 I915_READ(PCH_PP_CONTROL));
322 }
323}
324
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100325static uint32_t
326intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
327{
328 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
329 struct drm_device *dev = intel_dig_port->base.base.dev;
330 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300331 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100332 uint32_t status;
333 bool done;
334
Daniel Vetteref04f002012-12-01 21:03:59 +0100335#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100336 if (has_aux_irq)
Paulo Zanonib90f5172013-02-18 19:00:24 -0300337 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
338 msecs_to_jiffies(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100339 else
340 done = wait_for_atomic(C, 10) == 0;
341 if (!done)
342 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
343 has_aux_irq);
344#undef C
345
346 return status;
347}
348
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700349static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100350intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700351 uint8_t *send, int send_bytes,
352 uint8_t *recv, int recv_size)
353{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200354 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
355 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700356 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300357 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700358 uint32_t ch_data = ch_ctl + 4;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100359 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700360 uint32_t status;
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700361 uint32_t aux_clock_divider;
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200362 int try, precharge;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100363 bool has_aux_irq = INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev);
364
365 /* dp aux is extremely sensitive to irq latency, hence request the
366 * lowest possible wakeup latency and so prevent the cpu from going into
367 * deep sleep states.
368 */
369 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700370
Keith Packard9b984da2011-09-19 13:54:47 -0700371 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700372 /* The clock divider is based off the hrawclk,
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700373 * and would like to run at 2MHz. So, take the
374 * hrawclk value and divide by 2 and use that
Jesse Barnes6176b8f2010-09-08 12:42:00 -0700375 *
376 * Note that PCH attached eDP panels should use a 125MHz input
377 * clock divider.
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700378 */
Adam Jackson1c958222011-10-14 17:22:25 -0400379 if (is_cpu_edp(intel_dp)) {
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200380 if (HAS_DDI(dev))
Paulo Zanonib8fc2f62012-10-23 18:30:05 -0200381 aux_clock_divider = intel_ddi_get_cdclk_freq(dev_priv) >> 1;
382 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530383 aux_clock_divider = 100;
384 else if (IS_GEN6(dev) || IS_GEN7(dev))
Keith Packard1a2eb462011-11-16 16:26:07 -0800385 aux_clock_divider = 200; /* SNB & IVB eDP input clock at 400Mhz */
Zhenyu Wange3421a12010-04-08 09:43:27 +0800386 else
387 aux_clock_divider = 225; /* eDP input clock at 450Mhz */
388 } else if (HAS_PCH_SPLIT(dev))
Daniel Vetter6b3ec1c2012-10-20 20:57:44 +0200389 aux_clock_divider = DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800390 else
391 aux_clock_divider = intel_hrawclk(dev) / 2;
392
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200393 if (IS_GEN6(dev))
394 precharge = 3;
395 else
396 precharge = 5;
397
Jesse Barnes11bee432011-08-01 15:02:20 -0700398 /* Try to wait for any previous AUX channel activity */
399 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100400 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700401 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
402 break;
403 msleep(1);
404 }
405
406 if (try == 3) {
407 WARN(1, "dp_aux_ch not started status 0x%08x\n",
408 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100409 ret = -EBUSY;
410 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100411 }
412
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700413 /* Must try at least 3 times according to DP spec */
414 for (try = 0; try < 5; try++) {
415 /* Load the send data into the aux channel data registers */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100416 for (i = 0; i < send_bytes; i += 4)
417 I915_WRITE(ch_data + i,
418 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400419
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700420 /* Send the command and wait for it to complete */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100421 I915_WRITE(ch_ctl,
422 DP_AUX_CH_CTL_SEND_BUSY |
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100423 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100424 DP_AUX_CH_CTL_TIME_OUT_400us |
425 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
426 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
427 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
428 DP_AUX_CH_CTL_DONE |
429 DP_AUX_CH_CTL_TIME_OUT_ERROR |
430 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100431
432 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400433
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700434 /* Clear done status and any errors */
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100435 I915_WRITE(ch_ctl,
436 status |
437 DP_AUX_CH_CTL_DONE |
438 DP_AUX_CH_CTL_TIME_OUT_ERROR |
439 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400440
441 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
442 DP_AUX_CH_CTL_RECEIVE_ERROR))
443 continue;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100444 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700445 break;
446 }
447
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700448 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700449 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100450 ret = -EBUSY;
451 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700452 }
453
454 /* Check for timeout or receive error.
455 * Timeouts occur when the sink is not connected
456 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700457 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700458 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100459 ret = -EIO;
460 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700461 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700462
463 /* Timeouts occur when the device isn't connected, so they're
464 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700465 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800466 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100467 ret = -ETIMEDOUT;
468 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700469 }
470
471 /* Unload any bytes sent back from the other side */
472 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
473 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700474 if (recv_bytes > recv_size)
475 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400476
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100477 for (i = 0; i < recv_bytes; i += 4)
478 unpack_aux(I915_READ(ch_data + i),
479 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700480
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100481 ret = recv_bytes;
482out:
483 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
484
485 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700486}
487
488/* Write data to the aux channel in native mode */
489static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100490intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700491 uint16_t address, uint8_t *send, int send_bytes)
492{
493 int ret;
494 uint8_t msg[20];
495 int msg_bytes;
496 uint8_t ack;
497
Keith Packard9b984da2011-09-19 13:54:47 -0700498 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700499 if (send_bytes > 16)
500 return -1;
501 msg[0] = AUX_NATIVE_WRITE << 4;
502 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800503 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700504 msg[3] = send_bytes - 1;
505 memcpy(&msg[4], send, send_bytes);
506 msg_bytes = send_bytes + 4;
507 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100508 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700509 if (ret < 0)
510 return ret;
511 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
512 break;
513 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
514 udelay(100);
515 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700516 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700517 }
518 return send_bytes;
519}
520
521/* Write a single byte to the aux channel in native mode */
522static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100523intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700524 uint16_t address, uint8_t byte)
525{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100526 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700527}
528
529/* read bytes from a native aux channel */
530static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100531intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700532 uint16_t address, uint8_t *recv, int recv_bytes)
533{
534 uint8_t msg[4];
535 int msg_bytes;
536 uint8_t reply[20];
537 int reply_bytes;
538 uint8_t ack;
539 int ret;
540
Keith Packard9b984da2011-09-19 13:54:47 -0700541 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700542 msg[0] = AUX_NATIVE_READ << 4;
543 msg[1] = address >> 8;
544 msg[2] = address & 0xff;
545 msg[3] = recv_bytes - 1;
546
547 msg_bytes = 4;
548 reply_bytes = recv_bytes + 1;
549
550 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100551 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700552 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700553 if (ret == 0)
554 return -EPROTO;
555 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700556 return ret;
557 ack = reply[0];
558 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
559 memcpy(recv, reply + 1, ret - 1);
560 return ret - 1;
561 }
562 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
563 udelay(100);
564 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700565 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700566 }
567}
568
569static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000570intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
571 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700572{
Dave Airlieab2c0672009-12-04 10:55:24 +1000573 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100574 struct intel_dp *intel_dp = container_of(adapter,
575 struct intel_dp,
576 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000577 uint16_t address = algo_data->address;
578 uint8_t msg[5];
579 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000580 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000581 int msg_bytes;
582 int reply_bytes;
583 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700584
Keith Packard9b984da2011-09-19 13:54:47 -0700585 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000586 /* Set up the command byte */
587 if (mode & MODE_I2C_READ)
588 msg[0] = AUX_I2C_READ << 4;
589 else
590 msg[0] = AUX_I2C_WRITE << 4;
591
592 if (!(mode & MODE_I2C_STOP))
593 msg[0] |= AUX_I2C_MOT << 4;
594
595 msg[1] = address >> 8;
596 msg[2] = address;
597
598 switch (mode) {
599 case MODE_I2C_WRITE:
600 msg[3] = 0;
601 msg[4] = write_byte;
602 msg_bytes = 5;
603 reply_bytes = 1;
604 break;
605 case MODE_I2C_READ:
606 msg[3] = 0;
607 msg_bytes = 4;
608 reply_bytes = 2;
609 break;
610 default:
611 msg_bytes = 3;
612 reply_bytes = 1;
613 break;
614 }
615
David Flynn8316f332010-12-08 16:10:21 +0000616 for (retry = 0; retry < 5; retry++) {
617 ret = intel_dp_aux_ch(intel_dp,
618 msg, msg_bytes,
619 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000620 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000621 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Dave Airlieab2c0672009-12-04 10:55:24 +1000622 return ret;
623 }
David Flynn8316f332010-12-08 16:10:21 +0000624
625 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
626 case AUX_NATIVE_REPLY_ACK:
627 /* I2C-over-AUX Reply field is only valid
628 * when paired with AUX ACK.
629 */
630 break;
631 case AUX_NATIVE_REPLY_NACK:
632 DRM_DEBUG_KMS("aux_ch native nack\n");
633 return -EREMOTEIO;
634 case AUX_NATIVE_REPLY_DEFER:
635 udelay(100);
636 continue;
637 default:
638 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
639 reply[0]);
640 return -EREMOTEIO;
641 }
642
Dave Airlieab2c0672009-12-04 10:55:24 +1000643 switch (reply[0] & AUX_I2C_REPLY_MASK) {
644 case AUX_I2C_REPLY_ACK:
645 if (mode == MODE_I2C_READ) {
646 *read_byte = reply[1];
647 }
648 return reply_bytes - 1;
649 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000650 DRM_DEBUG_KMS("aux_i2c nack\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000651 return -EREMOTEIO;
652 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000653 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000654 udelay(100);
655 break;
656 default:
David Flynn8316f332010-12-08 16:10:21 +0000657 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Dave Airlieab2c0672009-12-04 10:55:24 +1000658 return -EREMOTEIO;
659 }
660 }
David Flynn8316f332010-12-08 16:10:21 +0000661
662 DRM_ERROR("too many retries, giving up\n");
663 return -EREMOTEIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700664}
665
666static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100667intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800668 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700669{
Keith Packard0b5c5412011-09-28 16:41:05 -0700670 int ret;
671
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800672 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100673 intel_dp->algo.running = false;
674 intel_dp->algo.address = 0;
675 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700676
Akshay Joshi0206e352011-08-16 15:34:10 -0400677 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100678 intel_dp->adapter.owner = THIS_MODULE;
679 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400680 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100681 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
682 intel_dp->adapter.algo_data = &intel_dp->algo;
683 intel_dp->adapter.dev.parent = &intel_connector->base.kdev;
684
Keith Packard0b5c5412011-09-28 16:41:05 -0700685 ironlake_edp_panel_vdd_on(intel_dp);
686 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packardbd943152011-09-18 23:09:52 -0700687 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard0b5c5412011-09-28 16:41:05 -0700688 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700689}
690
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200691bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100692intel_dp_compute_config(struct intel_encoder *encoder,
693 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700694{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100695 struct drm_device *dev = encoder->base.dev;
696 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
697 struct drm_display_mode *mode = &pipe_config->requested_mode;
698 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jani Nikuladd06f902012-10-19 14:51:50 +0300699 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700700 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200701 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100702 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200703 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700704 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
705
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100706 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && !is_cpu_edp(intel_dp))
707 pipe_config->has_pch_encoder = true;
708
Jani Nikuladd06f902012-10-19 14:51:50 +0300709 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
710 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
711 adjusted_mode);
Yuly Novikov53b41832012-10-26 12:04:00 +0300712 intel_pch_panel_fitting(dev,
713 intel_connector->panel.fitting_mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100714 mode, adjusted_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100715 }
716
Daniel Vettercb1793c2012-06-04 18:39:21 +0200717 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200718 return false;
719
Daniel Vetter083f9562012-04-20 20:23:49 +0200720 DRM_DEBUG_KMS("DP link computation with max lane count %i "
721 "max bw %02x pixel clock %iKHz\n",
Daniel Vetter71244652012-06-04 18:39:20 +0200722 max_lane_count, bws[max_clock], adjusted_mode->clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200723
Daniel Vettercb1793c2012-06-04 18:39:21 +0200724 if (!intel_dp_adjust_dithering(intel_dp, adjusted_mode, true))
Daniel Vetterc4867932012-04-10 10:42:36 +0200725 return false;
726
727 bpp = adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC ? 18 : 24;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200728
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200729 if (intel_dp->color_range_auto) {
730 /*
731 * See:
732 * CEA-861-E - 5.1 Default Encoding Parameters
733 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
734 */
Thierry Reding18316c82012-12-20 15:41:44 +0100735 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200736 intel_dp->color_range = DP_COLOR_RANGE_16_235;
737 else
738 intel_dp->color_range = 0;
739 }
740
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200741 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100742 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200743
Daniel Vetter71244652012-06-04 18:39:20 +0200744 mode_rate = intel_dp_link_required(adjusted_mode->clock, bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200745
Jesse Barnes2514bc52012-06-21 15:13:50 -0700746 for (clock = 0; clock <= max_clock; clock++) {
747 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200748 int link_bw_clock =
749 drm_dp_bw_code_to_link_rate(bws[clock]);
750 int link_avail = intel_dp_max_data_rate(link_bw_clock,
751 lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700752
Daniel Vetter083f9562012-04-20 20:23:49 +0200753 if (mode_rate <= link_avail) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100754 intel_dp->link_bw = bws[clock];
755 intel_dp->lane_count = lane_count;
Paulo Zanoni9fa5f652012-11-29 11:31:29 -0200756 adjusted_mode->clock = link_bw_clock;
Daniel Vetter083f9562012-04-20 20:23:49 +0200757 DRM_DEBUG_KMS("DP link bw %02x lane "
758 "count %d clock %d bpp %d\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100759 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetter083f9562012-04-20 20:23:49 +0200760 adjusted_mode->clock, bpp);
761 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
762 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700763 return true;
764 }
765 }
766 }
Dave Airliefe27d532010-06-30 11:46:17 +1000767
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700768 return false;
769}
770
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700771void
772intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
773 struct drm_display_mode *adjusted_mode)
774{
775 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200776 struct intel_encoder *intel_encoder;
777 struct intel_dp *intel_dp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700778 struct drm_i915_private *dev_priv = dev->dev_private;
779 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes858fa0352011-06-24 12:19:24 -0700780 int lane_count = 4;
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100781 struct intel_link_m_n m_n;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800782 int pipe = intel_crtc->pipe;
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200783 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700784
785 /*
Eric Anholt21d40d32010-03-25 11:11:14 -0700786 * Find the lane count in the intel_encoder private
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700787 */
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200788 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
789 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700790
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200791 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
792 intel_encoder->type == INTEL_OUTPUT_EDP)
Keith Packard9a10f402011-11-02 13:03:47 -0700793 {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100794 lane_count = intel_dp->lane_count;
Jesse Barnes51190662010-10-07 16:01:08 -0700795 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700796 }
797 }
798
799 /*
800 * Compute the GMCH and Link ratios. The '3' here is
801 * the number of bytes_per_pixel post-LUT, which we always
802 * set up for 8-bits of R/G/B, or 3 bytes total.
803 */
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100804 intel_link_compute_m_n(intel_crtc->bpp, lane_count,
805 mode->clock, adjusted_mode->clock, &m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700806
Paulo Zanoni22b8bf12013-02-18 19:00:23 -0300807 if (HAS_DDI(dev)) {
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -0200808 I915_WRITE(PIPE_DATA_M1(cpu_transcoder),
809 TU_SIZE(m_n.tu) | m_n.gmch_m);
810 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
811 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
812 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -0300813 } else if (HAS_PCH_SPLIT(dev)) {
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300814 I915_WRITE(TRANSDATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800815 I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
816 I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
817 I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530818 } else if (IS_VALLEYVIEW(dev)) {
819 I915_WRITE(PIPE_DATA_M1(pipe), TU_SIZE(m_n.tu) | m_n.gmch_m);
820 I915_WRITE(PIPE_DATA_N1(pipe), m_n.gmch_n);
821 I915_WRITE(PIPE_LINK_M1(pipe), m_n.link_m);
822 I915_WRITE(PIPE_LINK_N1(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700823 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800824 I915_WRITE(PIPE_GMCH_DATA_M(pipe),
Paulo Zanoni7346bfa2012-10-15 15:51:35 -0300825 TU_SIZE(m_n.tu) | m_n.gmch_m);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800826 I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
827 I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
828 I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700829 }
830}
831
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300832void intel_dp_init_link_config(struct intel_dp *intel_dp)
833{
834 memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
835 intel_dp->link_configuration[0] = intel_dp->link_bw;
836 intel_dp->link_configuration[1] = intel_dp->lane_count;
837 intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
838 /*
839 * Check for DPCD version > 1.1 and enhanced framing support
840 */
841 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
842 (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
843 intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
844 }
845}
846
Daniel Vetterea9b6002012-11-29 15:59:31 +0100847static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
848{
849 struct drm_device *dev = crtc->dev;
850 struct drm_i915_private *dev_priv = dev->dev_private;
851 u32 dpa_ctl;
852
853 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
854 dpa_ctl = I915_READ(DP_A);
855 dpa_ctl &= ~DP_PLL_FREQ_MASK;
856
857 if (clock < 200000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100858 /* For a long time we've carried around a ILK-DevA w/a for the
859 * 160MHz clock. If we're really unlucky, it's still required.
860 */
861 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100862 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100863 } else {
864 dpa_ctl |= DP_PLL_FREQ_270MHZ;
865 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100866
Daniel Vetterea9b6002012-11-29 15:59:31 +0100867 I915_WRITE(DP_A, dpa_ctl);
868
869 POSTING_READ(DP_A);
870 udelay(500);
871}
872
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700873static void
874intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
875 struct drm_display_mode *adjusted_mode)
876{
Zhenyu Wange3421a12010-04-08 09:43:27 +0800877 struct drm_device *dev = encoder->dev;
Keith Packard417e8222011-11-01 19:54:11 -0700878 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100879 struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200880 struct drm_crtc *crtc = encoder->crtc;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700881 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
882
Keith Packard417e8222011-11-01 19:54:11 -0700883 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800884 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700885 *
886 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800887 * SNB CPU
888 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700889 * CPT PCH
890 *
891 * IBX PCH and CPU are the same for almost everything,
892 * except that the CPU DP PLL is configured in this
893 * register
894 *
895 * CPT PCH is quite different, having many bits moved
896 * to the TRANS_DP_CTL register instead. That
897 * configuration happens (oddly) in ironlake_pch_enable
898 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400899
Keith Packard417e8222011-11-01 19:54:11 -0700900 /* Preserve the BIOS-computed detected bit. This is
901 * supposed to be read-only.
902 */
903 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700904
Keith Packard417e8222011-11-01 19:54:11 -0700905 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700906 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700907
Chris Wilsonea5b2132010-08-04 13:50:23 +0100908 switch (intel_dp->lane_count) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700909 case 1:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100910 intel_dp->DP |= DP_PORT_WIDTH_1;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700911 break;
912 case 2:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100913 intel_dp->DP |= DP_PORT_WIDTH_2;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700914 break;
915 case 4:
Chris Wilsonea5b2132010-08-04 13:50:23 +0100916 intel_dp->DP |= DP_PORT_WIDTH_4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700917 break;
918 }
Wu Fengguange0dac652011-09-05 14:25:34 +0800919 if (intel_dp->has_audio) {
920 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
921 pipe_name(intel_crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100922 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Wu Fengguange0dac652011-09-05 14:25:34 +0800923 intel_write_eld(encoder, adjusted_mode);
924 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300925
926 intel_dp_init_link_config(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700927
Keith Packard417e8222011-11-01 19:54:11 -0700928 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800929
Gajanan Bhat19c03922012-09-27 19:13:07 +0530930 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800931 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
932 intel_dp->DP |= DP_SYNC_HS_HIGH;
933 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
934 intel_dp->DP |= DP_SYNC_VS_HIGH;
935 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
936
937 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
938 intel_dp->DP |= DP_ENHANCED_FRAMING;
939
940 intel_dp->DP |= intel_crtc->pipe << 29;
941
942 /* don't miss out required setting for eDP */
Keith Packard1a2eb462011-11-16 16:26:07 -0800943 if (adjusted_mode->clock < 200000)
944 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
945 else
946 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
947 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200948 if (!HAS_PCH_SPLIT(dev))
949 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700950
951 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
952 intel_dp->DP |= DP_SYNC_HS_HIGH;
953 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
954 intel_dp->DP |= DP_SYNC_VS_HIGH;
955 intel_dp->DP |= DP_LINK_TRAIN_OFF;
956
957 if (intel_dp->link_configuration[1] & DP_LANE_COUNT_ENHANCED_FRAME_EN)
958 intel_dp->DP |= DP_ENHANCED_FRAMING;
959
960 if (intel_crtc->pipe == 1)
961 intel_dp->DP |= DP_PIPEB_SELECT;
962
963 if (is_cpu_edp(intel_dp)) {
964 /* don't miss out required setting for eDP */
Keith Packard417e8222011-11-01 19:54:11 -0700965 if (adjusted_mode->clock < 200000)
966 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
967 else
968 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
969 }
970 } else {
971 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800972 }
Daniel Vetterea9b6002012-11-29 15:59:31 +0100973
Jesse Barnes5d66d5b2013-03-01 13:14:30 -0800974 if (is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev))
Daniel Vetterea9b6002012-11-29 15:59:31 +0100975 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700976}
977
Keith Packard99ea7122011-11-01 19:57:50 -0700978#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
979#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
980
981#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
982#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
983
984#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
985#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
986
987static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
988 u32 mask,
989 u32 value)
990{
Paulo Zanoni30add222012-10-26 19:05:45 -0200991 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -0700992 struct drm_i915_private *dev_priv = dev->dev_private;
993
994 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
995 mask, value,
996 I915_READ(PCH_PP_STATUS),
997 I915_READ(PCH_PP_CONTROL));
998
999 if (_wait_for((I915_READ(PCH_PP_STATUS) & mask) == value, 5000, 10)) {
1000 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
1001 I915_READ(PCH_PP_STATUS),
1002 I915_READ(PCH_PP_CONTROL));
1003 }
1004}
1005
1006static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
1007{
1008 DRM_DEBUG_KMS("Wait for panel power on\n");
1009 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1010}
1011
Keith Packardbd943152011-09-18 23:09:52 -07001012static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1013{
Keith Packardbd943152011-09-18 23:09:52 -07001014 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001015 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001016}
Keith Packardbd943152011-09-18 23:09:52 -07001017
Keith Packard99ea7122011-11-01 19:57:50 -07001018static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1019{
1020 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1021 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1022}
Keith Packardbd943152011-09-18 23:09:52 -07001023
Keith Packard99ea7122011-11-01 19:57:50 -07001024
Keith Packard832dd3c2011-11-01 19:34:06 -07001025/* Read the current pp_control value, unlocking the register if it
1026 * is locked
1027 */
1028
1029static u32 ironlake_get_pp_control(struct drm_i915_private *dev_priv)
1030{
1031 u32 control = I915_READ(PCH_PP_CONTROL);
1032
1033 control &= ~PANEL_UNLOCK_MASK;
1034 control |= PANEL_UNLOCK_REGS;
1035 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001036}
1037
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001038void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001039{
Paulo Zanoni30add222012-10-26 19:05:45 -02001040 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001041 struct drm_i915_private *dev_priv = dev->dev_private;
1042 u32 pp;
1043
Keith Packard97af61f572011-09-28 16:23:51 -07001044 if (!is_edp(intel_dp))
1045 return;
Keith Packardf01eca22011-09-28 16:48:10 -07001046 DRM_DEBUG_KMS("Turn eDP VDD on\n");
Jesse Barnes5d613502011-01-24 17:10:54 -08001047
Keith Packardbd943152011-09-18 23:09:52 -07001048 WARN(intel_dp->want_panel_vdd,
1049 "eDP VDD already requested on\n");
1050
1051 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001052
Keith Packardbd943152011-09-18 23:09:52 -07001053 if (ironlake_edp_have_panel_vdd(intel_dp)) {
1054 DRM_DEBUG_KMS("eDP VDD already on\n");
1055 return;
1056 }
1057
Keith Packard99ea7122011-11-01 19:57:50 -07001058 if (!ironlake_edp_have_panel_power(intel_dp))
1059 ironlake_wait_panel_power_cycle(intel_dp);
1060
Keith Packard832dd3c2011-11-01 19:34:06 -07001061 pp = ironlake_get_pp_control(dev_priv);
Jesse Barnes5d613502011-01-24 17:10:54 -08001062 pp |= EDP_FORCE_VDD;
1063 I915_WRITE(PCH_PP_CONTROL, pp);
1064 POSTING_READ(PCH_PP_CONTROL);
Keith Packardf01eca22011-09-28 16:48:10 -07001065 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1066 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packardebf33b12011-09-29 15:53:27 -07001067
1068 /*
1069 * If the panel wasn't on, delay before accessing aux channel
1070 */
1071 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001072 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001073 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001074 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001075}
1076
Keith Packardbd943152011-09-18 23:09:52 -07001077static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001078{
Paulo Zanoni30add222012-10-26 19:05:45 -02001079 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001080 struct drm_i915_private *dev_priv = dev->dev_private;
1081 u32 pp;
1082
Daniel Vettera0e99e62012-12-02 01:05:46 +01001083 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1084
Keith Packardbd943152011-09-18 23:09:52 -07001085 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard832dd3c2011-11-01 19:34:06 -07001086 pp = ironlake_get_pp_control(dev_priv);
Keith Packardbd943152011-09-18 23:09:52 -07001087 pp &= ~EDP_FORCE_VDD;
1088 I915_WRITE(PCH_PP_CONTROL, pp);
1089 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes5d613502011-01-24 17:10:54 -08001090
Keith Packardbd943152011-09-18 23:09:52 -07001091 /* Make sure sequencer is idle before allowing subsequent activity */
1092 DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
1093 I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
Keith Packard99ea7122011-11-01 19:57:50 -07001094
1095 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001096 }
1097}
1098
1099static void ironlake_panel_vdd_work(struct work_struct *__work)
1100{
1101 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1102 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001103 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001104
Keith Packard627f7672011-10-31 11:30:10 -07001105 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001106 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001107 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001108}
1109
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001110void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001111{
Keith Packard97af61f572011-09-28 16:23:51 -07001112 if (!is_edp(intel_dp))
1113 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001114
Keith Packardbd943152011-09-18 23:09:52 -07001115 DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
1116 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001117
Keith Packardbd943152011-09-18 23:09:52 -07001118 intel_dp->want_panel_vdd = false;
1119
1120 if (sync) {
1121 ironlake_panel_vdd_off_sync(intel_dp);
1122 } else {
1123 /*
1124 * Queue the timer to fire a long
1125 * time from now (relative to the power down delay)
1126 * to keep the panel power up across a sequence of operations
1127 */
1128 schedule_delayed_work(&intel_dp->panel_vdd_work,
1129 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1130 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001131}
1132
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001133void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001134{
Paulo Zanoni30add222012-10-26 19:05:45 -02001135 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001136 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001137 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001138
Keith Packard97af61f572011-09-28 16:23:51 -07001139 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001140 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001141
1142 DRM_DEBUG_KMS("Turn eDP power on\n");
1143
1144 if (ironlake_edp_have_panel_power(intel_dp)) {
1145 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001146 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001147 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001148
Keith Packard99ea7122011-11-01 19:57:50 -07001149 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001150
Keith Packard832dd3c2011-11-01 19:34:06 -07001151 pp = ironlake_get_pp_control(dev_priv);
Keith Packard05ce1a42011-09-29 16:33:01 -07001152 if (IS_GEN5(dev)) {
1153 /* ILK workaround: disable reset around power sequence */
1154 pp &= ~PANEL_POWER_RESET;
1155 I915_WRITE(PCH_PP_CONTROL, pp);
1156 POSTING_READ(PCH_PP_CONTROL);
1157 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001158
Keith Packard1c0ae802011-09-19 13:59:29 -07001159 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001160 if (!IS_GEN5(dev))
1161 pp |= PANEL_POWER_RESET;
1162
Jesse Barnes9934c132010-07-22 13:18:19 -07001163 I915_WRITE(PCH_PP_CONTROL, pp);
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001164 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001165
Keith Packard99ea7122011-11-01 19:57:50 -07001166 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001167
Keith Packard05ce1a42011-09-29 16:33:01 -07001168 if (IS_GEN5(dev)) {
1169 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
1170 I915_WRITE(PCH_PP_CONTROL, pp);
1171 POSTING_READ(PCH_PP_CONTROL);
1172 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001173}
1174
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001175void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001176{
Paulo Zanoni30add222012-10-26 19:05:45 -02001177 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001178 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001179 u32 pp;
Jesse Barnes9934c132010-07-22 13:18:19 -07001180
Keith Packard97af61f572011-09-28 16:23:51 -07001181 if (!is_edp(intel_dp))
1182 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001183
Keith Packard99ea7122011-11-01 19:57:50 -07001184 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001185
Daniel Vetter6cb49832012-05-20 17:14:50 +02001186 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001187
Keith Packard832dd3c2011-11-01 19:34:06 -07001188 pp = ironlake_get_pp_control(dev_priv);
Daniel Vetter35a38552012-08-12 22:17:14 +02001189 /* We need to switch off panel power _and_ force vdd, for otherwise some
1190 * panels get very unhappy and cease to work. */
1191 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Keith Packard99ea7122011-11-01 19:57:50 -07001192 I915_WRITE(PCH_PP_CONTROL, pp);
1193 POSTING_READ(PCH_PP_CONTROL);
Jesse Barnes9934c132010-07-22 13:18:19 -07001194
Daniel Vetter35a38552012-08-12 22:17:14 +02001195 intel_dp->want_panel_vdd = false;
1196
Keith Packard99ea7122011-11-01 19:57:50 -07001197 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001198}
1199
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001200void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001201{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001202 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1203 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001204 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001205 int pipe = to_intel_crtc(intel_dig_port->base.base.crtc)->pipe;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001206 u32 pp;
1207
Keith Packardf01eca22011-09-28 16:48:10 -07001208 if (!is_edp(intel_dp))
1209 return;
1210
Zhao Yakui28c97732009-10-09 11:39:41 +08001211 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001212 /*
1213 * If we enable the backlight right away following a panel power
1214 * on, we may see slight flicker as the panel syncs with the eDP
1215 * link. So delay a bit to make sure the image is solid before
1216 * allowing it to appear.
1217 */
Keith Packardf01eca22011-09-28 16:48:10 -07001218 msleep(intel_dp->backlight_on_delay);
Keith Packard832dd3c2011-11-01 19:34:06 -07001219 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001220 pp |= EDP_BLC_ENABLE;
1221 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001222 POSTING_READ(PCH_PP_CONTROL);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001223
1224 intel_panel_enable_backlight(dev, pipe);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001225}
1226
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001227void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001228{
Paulo Zanoni30add222012-10-26 19:05:45 -02001229 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001230 struct drm_i915_private *dev_priv = dev->dev_private;
1231 u32 pp;
1232
Keith Packardf01eca22011-09-28 16:48:10 -07001233 if (!is_edp(intel_dp))
1234 return;
1235
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001236 intel_panel_disable_backlight(dev);
1237
Zhao Yakui28c97732009-10-09 11:39:41 +08001238 DRM_DEBUG_KMS("\n");
Keith Packard832dd3c2011-11-01 19:34:06 -07001239 pp = ironlake_get_pp_control(dev_priv);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001240 pp &= ~EDP_BLC_ENABLE;
1241 I915_WRITE(PCH_PP_CONTROL, pp);
Keith Packardf01eca22011-09-28 16:48:10 -07001242 POSTING_READ(PCH_PP_CONTROL);
1243 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001244}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001245
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001246static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001247{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001248 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1249 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1250 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001251 struct drm_i915_private *dev_priv = dev->dev_private;
1252 u32 dpa_ctl;
1253
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001254 assert_pipe_disabled(dev_priv,
1255 to_intel_crtc(crtc)->pipe);
1256
Jesse Barnesd240f202010-08-13 15:43:26 -07001257 DRM_DEBUG_KMS("\n");
1258 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001259 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1260 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1261
1262 /* We don't adjust intel_dp->DP while tearing down the link, to
1263 * facilitate link retraining (e.g. after hotplug). Hence clear all
1264 * enable bits here to ensure that we don't enable too much. */
1265 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1266 intel_dp->DP |= DP_PLL_ENABLE;
1267 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001268 POSTING_READ(DP_A);
1269 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001270}
1271
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001272static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001273{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001274 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1275 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1276 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001277 struct drm_i915_private *dev_priv = dev->dev_private;
1278 u32 dpa_ctl;
1279
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001280 assert_pipe_disabled(dev_priv,
1281 to_intel_crtc(crtc)->pipe);
1282
Jesse Barnesd240f202010-08-13 15:43:26 -07001283 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001284 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1285 "dp pll off, should be on\n");
1286 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1287
1288 /* We can't rely on the value tracked for the DP register in
1289 * intel_dp->DP because link_down must not change that (otherwise link
1290 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001291 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001292 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001293 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001294 udelay(200);
1295}
1296
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001297/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001298void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001299{
1300 int ret, i;
1301
1302 /* Should have a valid DPCD by this point */
1303 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1304 return;
1305
1306 if (mode != DRM_MODE_DPMS_ON) {
1307 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1308 DP_SET_POWER_D3);
1309 if (ret != 1)
1310 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1311 } else {
1312 /*
1313 * When turning on, we need to retry for 1ms to give the sink
1314 * time to wake up.
1315 */
1316 for (i = 0; i < 3; i++) {
1317 ret = intel_dp_aux_native_write_1(intel_dp,
1318 DP_SET_POWER,
1319 DP_SET_POWER_D0);
1320 if (ret == 1)
1321 break;
1322 msleep(1);
1323 }
1324 }
1325}
1326
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001327static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1328 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001329{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001330 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1331 struct drm_device *dev = encoder->base.dev;
1332 struct drm_i915_private *dev_priv = dev->dev_private;
1333 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001334
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001335 if (!(tmp & DP_PORT_EN))
1336 return false;
1337
Jesse Barnes5d66d5b2013-03-01 13:14:30 -08001338 if (is_cpu_edp(intel_dp) && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001339 *pipe = PORT_TO_PIPE_CPT(tmp);
1340 } else if (!HAS_PCH_CPT(dev) || is_cpu_edp(intel_dp)) {
1341 *pipe = PORT_TO_PIPE(tmp);
1342 } else {
1343 u32 trans_sel;
1344 u32 trans_dp;
1345 int i;
1346
1347 switch (intel_dp->output_reg) {
1348 case PCH_DP_B:
1349 trans_sel = TRANS_DP_PORT_SEL_B;
1350 break;
1351 case PCH_DP_C:
1352 trans_sel = TRANS_DP_PORT_SEL_C;
1353 break;
1354 case PCH_DP_D:
1355 trans_sel = TRANS_DP_PORT_SEL_D;
1356 break;
1357 default:
1358 return true;
1359 }
1360
1361 for_each_pipe(i) {
1362 trans_dp = I915_READ(TRANS_DP_CTL(i));
1363 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1364 *pipe = i;
1365 return true;
1366 }
1367 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001368
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001369 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1370 intel_dp->output_reg);
1371 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001372
1373 return true;
1374}
1375
Daniel Vettere8cb4552012-07-01 13:05:48 +02001376static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001377{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001378 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Daniel Vetter6cb49832012-05-20 17:14:50 +02001379
1380 /* Make sure the panel is off before trying to change the mode. But also
1381 * ensure that we have vdd while we switch off the panel. */
1382 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001383 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001384 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001385 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001386
1387 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
1388 if (!is_cpu_edp(intel_dp))
1389 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001390}
1391
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001392static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001393{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001394 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1395
Daniel Vetter37398502012-09-06 22:15:44 +02001396 if (is_cpu_edp(intel_dp)) {
1397 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001398 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001399 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001400}
1401
Daniel Vettere8cb4552012-07-01 13:05:48 +02001402static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001403{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001404 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1405 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001406 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001407 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001408
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001409 if (WARN_ON(dp_reg & DP_PORT_EN))
1410 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001411
1412 ironlake_edp_panel_vdd_on(intel_dp);
1413 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1414 intel_dp_start_link_train(intel_dp);
1415 ironlake_edp_panel_on(intel_dp);
1416 ironlake_edp_panel_vdd_off(intel_dp, true);
1417 intel_dp_complete_link_train(intel_dp);
1418 ironlake_edp_backlight_on(intel_dp);
1419}
1420
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001421static void intel_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001422{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001423 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001424
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001425 if (is_cpu_edp(intel_dp))
1426 ironlake_edp_pll_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001427}
1428
1429/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001430 * Native read with retry for link status and receiver capability reads for
1431 * cases where the sink may still be asleep.
1432 */
1433static bool
1434intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1435 uint8_t *recv, int recv_bytes)
1436{
1437 int ret, i;
1438
1439 /*
1440 * Sinks are *supposed* to come up within 1ms from an off state,
1441 * but we're also supposed to retry 3 times per the spec.
1442 */
1443 for (i = 0; i < 3; i++) {
1444 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1445 recv_bytes);
1446 if (ret == recv_bytes)
1447 return true;
1448 msleep(1);
1449 }
1450
1451 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001452}
1453
1454/*
1455 * Fetch AUX CH registers 0x202 - 0x207 which contain
1456 * link status information
1457 */
1458static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001459intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001460{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001461 return intel_dp_aux_native_read_retry(intel_dp,
1462 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001463 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001464 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001465}
1466
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001467#if 0
1468static char *voltage_names[] = {
1469 "0.4V", "0.6V", "0.8V", "1.2V"
1470};
1471static char *pre_emph_names[] = {
1472 "0dB", "3.5dB", "6dB", "9.5dB"
1473};
1474static char *link_train_names[] = {
1475 "pattern 1", "pattern 2", "idle", "off"
1476};
1477#endif
1478
1479/*
1480 * These are source-specific values; current Intel hardware supports
1481 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1482 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001483
1484static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001485intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001486{
Paulo Zanoni30add222012-10-26 19:05:45 -02001487 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001488
1489 if (IS_GEN7(dev) && is_cpu_edp(intel_dp))
1490 return DP_TRAIN_VOLTAGE_SWING_800;
1491 else if (HAS_PCH_CPT(dev) && !is_cpu_edp(intel_dp))
1492 return DP_TRAIN_VOLTAGE_SWING_1200;
1493 else
1494 return DP_TRAIN_VOLTAGE_SWING_800;
1495}
1496
1497static uint8_t
1498intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1499{
Paulo Zanoni30add222012-10-26 19:05:45 -02001500 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard1a2eb462011-11-16 16:26:07 -08001501
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001502 if (HAS_DDI(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001503 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1504 case DP_TRAIN_VOLTAGE_SWING_400:
1505 return DP_TRAIN_PRE_EMPHASIS_9_5;
1506 case DP_TRAIN_VOLTAGE_SWING_600:
1507 return DP_TRAIN_PRE_EMPHASIS_6;
1508 case DP_TRAIN_VOLTAGE_SWING_800:
1509 return DP_TRAIN_PRE_EMPHASIS_3_5;
1510 case DP_TRAIN_VOLTAGE_SWING_1200:
1511 default:
1512 return DP_TRAIN_PRE_EMPHASIS_0;
1513 }
1514 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001515 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1516 case DP_TRAIN_VOLTAGE_SWING_400:
1517 return DP_TRAIN_PRE_EMPHASIS_6;
1518 case DP_TRAIN_VOLTAGE_SWING_600:
1519 case DP_TRAIN_VOLTAGE_SWING_800:
1520 return DP_TRAIN_PRE_EMPHASIS_3_5;
1521 default:
1522 return DP_TRAIN_PRE_EMPHASIS_0;
1523 }
1524 } else {
1525 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1526 case DP_TRAIN_VOLTAGE_SWING_400:
1527 return DP_TRAIN_PRE_EMPHASIS_6;
1528 case DP_TRAIN_VOLTAGE_SWING_600:
1529 return DP_TRAIN_PRE_EMPHASIS_6;
1530 case DP_TRAIN_VOLTAGE_SWING_800:
1531 return DP_TRAIN_PRE_EMPHASIS_3_5;
1532 case DP_TRAIN_VOLTAGE_SWING_1200:
1533 default:
1534 return DP_TRAIN_PRE_EMPHASIS_0;
1535 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001536 }
1537}
1538
1539static void
Keith Packard93f62da2011-11-01 19:45:03 -07001540intel_get_adjust_train(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001541{
1542 uint8_t v = 0;
1543 uint8_t p = 0;
1544 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08001545 uint8_t voltage_max;
1546 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001547
Jesse Barnes33a34e42010-09-08 12:42:02 -07001548 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02001549 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
1550 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001551
1552 if (this_v > v)
1553 v = this_v;
1554 if (this_p > p)
1555 p = this_p;
1556 }
1557
Keith Packard1a2eb462011-11-16 16:26:07 -08001558 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07001559 if (v >= voltage_max)
1560 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001561
Keith Packard1a2eb462011-11-16 16:26:07 -08001562 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
1563 if (p >= preemph_max)
1564 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001565
1566 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07001567 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001568}
1569
1570static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001571intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001572{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001573 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001574
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001575 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001576 case DP_TRAIN_VOLTAGE_SWING_400:
1577 default:
1578 signal_levels |= DP_VOLTAGE_0_4;
1579 break;
1580 case DP_TRAIN_VOLTAGE_SWING_600:
1581 signal_levels |= DP_VOLTAGE_0_6;
1582 break;
1583 case DP_TRAIN_VOLTAGE_SWING_800:
1584 signal_levels |= DP_VOLTAGE_0_8;
1585 break;
1586 case DP_TRAIN_VOLTAGE_SWING_1200:
1587 signal_levels |= DP_VOLTAGE_1_2;
1588 break;
1589 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001590 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001591 case DP_TRAIN_PRE_EMPHASIS_0:
1592 default:
1593 signal_levels |= DP_PRE_EMPHASIS_0;
1594 break;
1595 case DP_TRAIN_PRE_EMPHASIS_3_5:
1596 signal_levels |= DP_PRE_EMPHASIS_3_5;
1597 break;
1598 case DP_TRAIN_PRE_EMPHASIS_6:
1599 signal_levels |= DP_PRE_EMPHASIS_6;
1600 break;
1601 case DP_TRAIN_PRE_EMPHASIS_9_5:
1602 signal_levels |= DP_PRE_EMPHASIS_9_5;
1603 break;
1604 }
1605 return signal_levels;
1606}
1607
Zhenyu Wange3421a12010-04-08 09:43:27 +08001608/* Gen6's DP voltage swing and pre-emphasis control */
1609static uint32_t
1610intel_gen6_edp_signal_levels(uint8_t train_set)
1611{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001612 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1613 DP_TRAIN_PRE_EMPHASIS_MASK);
1614 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08001615 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001616 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1617 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1618 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1619 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001620 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001621 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1622 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001623 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001624 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1625 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001626 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001627 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
1628 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001629 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08001630 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1631 "0x%x\n", signal_levels);
1632 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08001633 }
1634}
1635
Keith Packard1a2eb462011-11-16 16:26:07 -08001636/* Gen7's DP voltage swing and pre-emphasis control */
1637static uint32_t
1638intel_gen7_edp_signal_levels(uint8_t train_set)
1639{
1640 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1641 DP_TRAIN_PRE_EMPHASIS_MASK);
1642 switch (signal_levels) {
1643 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1644 return EDP_LINK_TRAIN_400MV_0DB_IVB;
1645 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1646 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
1647 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1648 return EDP_LINK_TRAIN_400MV_6DB_IVB;
1649
1650 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1651 return EDP_LINK_TRAIN_600MV_0DB_IVB;
1652 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1653 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
1654
1655 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1656 return EDP_LINK_TRAIN_800MV_0DB_IVB;
1657 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1658 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
1659
1660 default:
1661 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1662 "0x%x\n", signal_levels);
1663 return EDP_LINK_TRAIN_500MV_0DB_IVB;
1664 }
1665}
1666
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001667/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
1668static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02001669intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001670{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001671 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
1672 DP_TRAIN_PRE_EMPHASIS_MASK);
1673 switch (signal_levels) {
1674 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1675 return DDI_BUF_EMP_400MV_0DB_HSW;
1676 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
1677 return DDI_BUF_EMP_400MV_3_5DB_HSW;
1678 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1679 return DDI_BUF_EMP_400MV_6DB_HSW;
1680 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
1681 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001682
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001683 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
1684 return DDI_BUF_EMP_600MV_0DB_HSW;
1685 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1686 return DDI_BUF_EMP_600MV_3_5DB_HSW;
1687 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
1688 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001689
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001690 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1691 return DDI_BUF_EMP_800MV_0DB_HSW;
1692 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
1693 return DDI_BUF_EMP_800MV_3_5DB_HSW;
1694 default:
1695 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
1696 "0x%x\n", signal_levels);
1697 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001698 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001699}
1700
Paulo Zanonif0a34242012-12-06 16:51:50 -02001701/* Properly updates "DP" with the correct signal levels. */
1702static void
1703intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
1704{
1705 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1706 struct drm_device *dev = intel_dig_port->base.base.dev;
1707 uint32_t signal_levels, mask;
1708 uint8_t train_set = intel_dp->train_set[0];
1709
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001710 if (HAS_DDI(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02001711 signal_levels = intel_hsw_signal_levels(train_set);
1712 mask = DDI_BUF_EMP_MASK;
1713 } else if (IS_GEN7(dev) && is_cpu_edp(intel_dp) && !IS_VALLEYVIEW(dev)) {
1714 signal_levels = intel_gen7_edp_signal_levels(train_set);
1715 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
1716 } else if (IS_GEN6(dev) && is_cpu_edp(intel_dp)) {
1717 signal_levels = intel_gen6_edp_signal_levels(train_set);
1718 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
1719 } else {
1720 signal_levels = intel_gen4_signal_levels(train_set);
1721 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
1722 }
1723
1724 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
1725
1726 *DP = (*DP & ~mask) | signal_levels;
1727}
1728
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001729static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001730intel_dp_set_link_train(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001731 uint32_t dp_reg_value,
Chris Wilson58e10eb2010-10-03 10:56:11 +01001732 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001733{
Paulo Zanoni174edf12012-10-26 19:05:50 -02001734 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1735 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001736 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02001737 enum port port = intel_dig_port->port;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001738 int ret;
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001739 uint32_t temp;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001740
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03001741 if (HAS_DDI(dev)) {
Paulo Zanoni174edf12012-10-26 19:05:50 -02001742 temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001743
1744 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
1745 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
1746 else
1747 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
1748
1749 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1750 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1751 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001752
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001753 if (port != PORT_A) {
1754 temp |= DP_TP_CTL_LINK_TRAIN_IDLE;
1755 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001756
Paulo Zanoni10aa17c2013-01-29 16:35:18 -02001757 if (wait_for((I915_READ(DP_TP_STATUS(port)) &
1758 DP_TP_STATUS_IDLE_DONE), 1))
1759 DRM_ERROR("Timed out waiting for DP idle patterns\n");
1760
1761 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
1762 }
1763
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001764 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
1765
1766 break;
1767 case DP_TRAINING_PATTERN_1:
1768 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
1769 break;
1770 case DP_TRAINING_PATTERN_2:
1771 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
1772 break;
1773 case DP_TRAINING_PATTERN_3:
1774 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
1775 break;
1776 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02001777 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001778
1779 } else if (HAS_PCH_CPT(dev) &&
1780 (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001781 dp_reg_value &= ~DP_LINK_TRAIN_MASK_CPT;
1782
1783 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1784 case DP_TRAINING_PATTERN_DISABLE:
1785 dp_reg_value |= DP_LINK_TRAIN_OFF_CPT;
1786 break;
1787 case DP_TRAINING_PATTERN_1:
1788 dp_reg_value |= DP_LINK_TRAIN_PAT_1_CPT;
1789 break;
1790 case DP_TRAINING_PATTERN_2:
1791 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1792 break;
1793 case DP_TRAINING_PATTERN_3:
1794 DRM_ERROR("DP training pattern 3 not supported\n");
1795 dp_reg_value |= DP_LINK_TRAIN_PAT_2_CPT;
1796 break;
1797 }
1798
1799 } else {
1800 dp_reg_value &= ~DP_LINK_TRAIN_MASK;
1801
1802 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
1803 case DP_TRAINING_PATTERN_DISABLE:
1804 dp_reg_value |= DP_LINK_TRAIN_OFF;
1805 break;
1806 case DP_TRAINING_PATTERN_1:
1807 dp_reg_value |= DP_LINK_TRAIN_PAT_1;
1808 break;
1809 case DP_TRAINING_PATTERN_2:
1810 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1811 break;
1812 case DP_TRAINING_PATTERN_3:
1813 DRM_ERROR("DP training pattern 3 not supported\n");
1814 dp_reg_value |= DP_LINK_TRAIN_PAT_2;
1815 break;
1816 }
1817 }
1818
Chris Wilsonea5b2132010-08-04 13:50:23 +01001819 I915_WRITE(intel_dp->output_reg, dp_reg_value);
1820 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001821
Chris Wilsonea5b2132010-08-04 13:50:23 +01001822 intel_dp_aux_native_write_1(intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001823 DP_TRAINING_PATTERN_SET,
1824 dp_train_pat);
1825
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001826 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) !=
1827 DP_TRAINING_PATTERN_DISABLE) {
1828 ret = intel_dp_aux_native_write(intel_dp,
1829 DP_TRAINING_LANE0_SET,
1830 intel_dp->train_set,
1831 intel_dp->lane_count);
1832 if (ret != intel_dp->lane_count)
1833 return false;
1834 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001835
1836 return true;
1837}
1838
Jesse Barnes33a34e42010-09-08 12:42:02 -07001839/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001840void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001841intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001842{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001843 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03001844 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001845 int i;
1846 uint8_t voltage;
1847 bool clock_recovery = false;
Keith Packardcdb0e952011-11-01 20:00:06 -07001848 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001849 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001850
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001851 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03001852 intel_ddi_prepare_link_retrain(encoder);
1853
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001854 /* Write the link configuration data */
1855 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
1856 intel_dp->link_configuration,
1857 DP_LINK_CONFIGURATION_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001858
1859 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08001860
Jesse Barnes33a34e42010-09-08 12:42:02 -07001861 memset(intel_dp->train_set, 0, 4);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001862 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07001863 voltage_tries = 0;
1864 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001865 clock_recovery = false;
1866 for (;;) {
Jesse Barnes33a34e42010-09-08 12:42:02 -07001867 /* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
Keith Packard93f62da2011-11-01 19:45:03 -07001868 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packard417e8222011-11-01 19:54:11 -07001869
Paulo Zanonif0a34242012-12-06 16:51:50 -02001870 intel_dp_set_signal_levels(intel_dp, &DP);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001871
Daniel Vettera7c96552012-10-18 10:15:30 +02001872 /* Set training pattern 1 */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001873 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001874 DP_TRAINING_PATTERN_1 |
1875 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001876 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001877
Daniel Vettera7c96552012-10-18 10:15:30 +02001878 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001879 if (!intel_dp_get_link_status(intel_dp, link_status)) {
1880 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001881 break;
Keith Packard93f62da2011-11-01 19:45:03 -07001882 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001883
Daniel Vetter01916272012-10-18 10:15:25 +02001884 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07001885 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001886 clock_recovery = true;
1887 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001888 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001889
1890 /* Check to see if we've tried the max voltage */
1891 for (i = 0; i < intel_dp->lane_count; i++)
1892 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1893 break;
Paulo Zanoni0d710682012-06-29 16:03:34 -03001894 if (i == intel_dp->lane_count && voltage_tries == 5) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001895 ++loop_tries;
1896 if (loop_tries == 5) {
Keith Packardcdb0e952011-11-01 20:00:06 -07001897 DRM_DEBUG_KMS("too many full retries, give up\n");
1898 break;
1899 }
1900 memset(intel_dp->train_set, 0, 4);
1901 voltage_tries = 0;
1902 continue;
1903 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001904
1905 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001906 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01001907 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02001908 if (voltage_tries == 5) {
1909 DRM_DEBUG_KMS("too many voltage retries, give up\n");
1910 break;
1911 }
1912 } else
1913 voltage_tries = 0;
1914 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001915
1916 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001917 intel_get_adjust_train(intel_dp, link_status);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001918 }
1919
Jesse Barnes33a34e42010-09-08 12:42:02 -07001920 intel_dp->DP = DP;
1921}
1922
Paulo Zanonic19b0662012-10-15 15:51:41 -03001923void
Jesse Barnes33a34e42010-09-08 12:42:02 -07001924intel_dp_complete_link_train(struct intel_dp *intel_dp)
1925{
Jesse Barnes33a34e42010-09-08 12:42:02 -07001926 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08001927 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07001928 uint32_t DP = intel_dp->DP;
1929
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001930 /* channel equalization */
1931 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08001932 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001933 channel_eq = false;
1934 for (;;) {
Keith Packard93f62da2011-11-01 19:45:03 -07001935 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08001936
Jesse Barnes37f80972011-01-05 14:45:24 -08001937 if (cr_tries > 5) {
1938 DRM_ERROR("failed to train DP, aborting\n");
1939 intel_dp_link_down(intel_dp);
1940 break;
1941 }
1942
Paulo Zanonif0a34242012-12-06 16:51:50 -02001943 intel_dp_set_signal_levels(intel_dp, &DP);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001944
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001945 /* channel eq pattern */
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001946 if (!intel_dp_set_link_train(intel_dp, DP,
Adam Jackson81055852011-07-21 17:48:37 -04001947 DP_TRAINING_PATTERN_2 |
1948 DP_LINK_SCRAMBLING_DISABLE))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001949 break;
1950
Daniel Vettera7c96552012-10-18 10:15:30 +02001951 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07001952 if (!intel_dp_get_link_status(intel_dp, link_status))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001953 break;
Jesse Barnes869184a2010-10-07 16:01:22 -07001954
Jesse Barnes37f80972011-01-05 14:45:24 -08001955 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02001956 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08001957 intel_dp_start_link_train(intel_dp);
1958 cr_tries++;
1959 continue;
1960 }
1961
Daniel Vetter1ffdff12012-10-18 10:15:24 +02001962 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001963 channel_eq = true;
1964 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001965 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001966
Jesse Barnes37f80972011-01-05 14:45:24 -08001967 /* Try 5 times, then try clock recovery if that fails */
1968 if (tries > 5) {
1969 intel_dp_link_down(intel_dp);
1970 intel_dp_start_link_train(intel_dp);
1971 tries = 0;
1972 cr_tries++;
1973 continue;
1974 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001975
1976 /* Compute new intel_dp->train_set as requested by target */
Keith Packard93f62da2011-11-01 19:45:03 -07001977 intel_get_adjust_train(intel_dp, link_status);
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001978 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001979 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00001980
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001981 if (channel_eq)
1982 DRM_DEBUG_KMS("Channel EQ done. DP Training successfull\n");
1983
Paulo Zanoni47ea7542012-07-17 16:55:16 -03001984 intel_dp_set_link_train(intel_dp, DP, DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001985}
1986
1987static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01001988intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001989{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001990 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1991 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001992 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01001993 struct intel_crtc *intel_crtc =
1994 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001995 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001996
Paulo Zanonic19b0662012-10-15 15:51:41 -03001997 /*
1998 * DDI code has a strict mode set sequence and we should try to respect
1999 * it, otherwise we might hang the machine in many different ways. So we
2000 * really should be disabling the port only on a complete crtc_disable
2001 * sequence. This function is just called under two conditions on DDI
2002 * code:
2003 * - Link train failed while doing crtc_enable, and on this case we
2004 * really should respect the mode set sequence and wait for a
2005 * crtc_disable.
2006 * - Someone turned the monitor off and intel_dp_check_link_status
2007 * called us. We don't need to disable the whole port on this case, so
2008 * when someone turns the monitor on again,
2009 * intel_ddi_prepare_link_retrain will take care of redoing the link
2010 * train.
2011 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002012 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002013 return;
2014
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002015 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002016 return;
2017
Zhao Yakui28c97732009-10-09 11:39:41 +08002018 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002019
Keith Packard1a2eb462011-11-16 16:26:07 -08002020 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || !is_cpu_edp(intel_dp))) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002021 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002022 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002023 } else {
2024 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002025 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002026 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002027 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002028
Daniel Vetterab527ef2012-11-29 15:59:33 +01002029 /* We don't really know why we're doing this */
2030 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002031
Daniel Vetter493a7082012-05-30 12:31:56 +02002032 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002033 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002034 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002035
Eric Anholt5bddd172010-11-18 09:32:59 +08002036 /* Hardware workaround: leaving our transcoder select
2037 * set to transcoder B while it's off will prevent the
2038 * corresponding HDMI output on transcoder A.
2039 *
2040 * Combine this with another hardware workaround:
2041 * transcoder select bit can only be cleared while the
2042 * port is enabled.
2043 */
2044 DP &= ~DP_PIPEB_SELECT;
2045 I915_WRITE(intel_dp->output_reg, DP);
2046
2047 /* Changes to enable or select take place the vblank
2048 * after being written.
2049 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002050 if (WARN_ON(crtc == NULL)) {
2051 /* We should never try to disable a port without a crtc
2052 * attached. For paranoia keep the code around for a
2053 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002054 POSTING_READ(intel_dp->output_reg);
2055 msleep(50);
2056 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002057 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002058 }
2059
Wu Fengguang832afda2011-12-09 20:42:21 +08002060 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002061 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2062 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002063 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002064}
2065
Keith Packard26d61aa2011-07-25 20:01:09 -07002066static bool
2067intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002068{
Damien Lespiau577c7a52012-12-13 16:09:02 +00002069 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2070
Keith Packard92fd8fd2011-07-25 19:50:10 -07002071 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002072 sizeof(intel_dp->dpcd)) == 0)
2073 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002074
Damien Lespiau577c7a52012-12-13 16:09:02 +00002075 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2076 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2077 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2078
Adam Jacksonedb39242012-09-18 10:58:49 -04002079 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2080 return false; /* DPCD not present */
2081
2082 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2083 DP_DWN_STRM_PORT_PRESENT))
2084 return true; /* native DP sink */
2085
2086 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2087 return true; /* no per-port downstream info */
2088
2089 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2090 intel_dp->downstream_ports,
2091 DP_MAX_DOWNSTREAM_PORTS) == 0)
2092 return false; /* downstream port status fetch failed */
2093
2094 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002095}
2096
Adam Jackson0d198322012-05-14 16:05:47 -04002097static void
2098intel_dp_probe_oui(struct intel_dp *intel_dp)
2099{
2100 u8 buf[3];
2101
2102 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2103 return;
2104
Daniel Vetter351cfc32012-06-12 13:20:47 +02002105 ironlake_edp_panel_vdd_on(intel_dp);
2106
Adam Jackson0d198322012-05-14 16:05:47 -04002107 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2108 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2109 buf[0], buf[1], buf[2]);
2110
2111 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2112 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2113 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002114
2115 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002116}
2117
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002118static bool
2119intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2120{
2121 int ret;
2122
2123 ret = intel_dp_aux_native_read_retry(intel_dp,
2124 DP_DEVICE_SERVICE_IRQ_VECTOR,
2125 sink_irq_vector, 1);
2126 if (!ret)
2127 return false;
2128
2129 return true;
2130}
2131
2132static void
2133intel_dp_handle_test_request(struct intel_dp *intel_dp)
2134{
2135 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002136 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002137}
2138
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002139/*
2140 * According to DP spec
2141 * 5.1.2:
2142 * 1. Read DPCD
2143 * 2. Configure link according to Receiver Capabilities
2144 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2145 * 4. Check link status on receipt of hot-plug interrupt
2146 */
2147
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002148void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002149intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002150{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002151 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002152 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002153 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002154
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002155 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002156 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002157
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002158 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002159 return;
2160
Keith Packard92fd8fd2011-07-25 19:50:10 -07002161 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002162 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002163 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002164 return;
2165 }
2166
Keith Packard92fd8fd2011-07-25 19:50:10 -07002167 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002168 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002169 intel_dp_link_down(intel_dp);
2170 return;
2171 }
2172
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002173 /* Try to read the source of the interrupt */
2174 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2175 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2176 /* Clear interrupt source */
2177 intel_dp_aux_native_write_1(intel_dp,
2178 DP_DEVICE_SERVICE_IRQ_VECTOR,
2179 sink_irq_vector);
2180
2181 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2182 intel_dp_handle_test_request(intel_dp);
2183 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2184 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2185 }
2186
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002187 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002188 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002189 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002190 intel_dp_start_link_train(intel_dp);
2191 intel_dp_complete_link_train(intel_dp);
2192 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002193}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002194
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002195/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002196static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002197intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002198{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002199 uint8_t *dpcd = intel_dp->dpcd;
2200 bool hpd;
2201 uint8_t type;
2202
2203 if (!intel_dp_get_dpcd(intel_dp))
2204 return connector_status_disconnected;
2205
2206 /* if there's no downstream port, we're done */
2207 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002208 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002209
2210 /* If we're HPD-aware, SINK_COUNT changes dynamically */
2211 hpd = !!(intel_dp->downstream_ports[0] & DP_DS_PORT_HPD);
2212 if (hpd) {
Adam Jackson23235172012-09-20 16:42:45 -04002213 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002214 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002215 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002216 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002217 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2218 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002219 }
2220
2221 /* If no HPD, poke DDC gently */
2222 if (drm_probe_ddc(&intel_dp->adapter))
2223 return connector_status_connected;
2224
2225 /* Well we tried, say unknown for unreliable port types */
2226 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2227 if (type == DP_DS_PORT_TYPE_VGA || type == DP_DS_PORT_TYPE_NON_EDID)
2228 return connector_status_unknown;
2229
2230 /* Anything else is out of spec, warn and ignore */
2231 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002232 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002233}
2234
2235static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002236ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002237{
Paulo Zanoni30add222012-10-26 19:05:45 -02002238 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002239 struct drm_i915_private *dev_priv = dev->dev_private;
2240 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002241 enum drm_connector_status status;
2242
Chris Wilsonfe16d942011-02-12 10:29:38 +00002243 /* Can't disconnect eDP, but you can close the lid... */
2244 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002245 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002246 if (status == connector_status_unknown)
2247 status = connector_status_connected;
2248 return status;
2249 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002250
Damien Lespiau1b469632012-12-13 16:09:01 +00002251 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2252 return connector_status_disconnected;
2253
Keith Packard26d61aa2011-07-25 20:01:09 -07002254 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002255}
2256
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002257static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002258g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002259{
Paulo Zanoni30add222012-10-26 19:05:45 -02002260 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002261 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002262 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01002263 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002264
Jesse Barnes35aad752013-03-01 13:14:31 -08002265 /* Can't disconnect eDP, but you can close the lid... */
2266 if (is_edp(intel_dp)) {
2267 enum drm_connector_status status;
2268
2269 status = intel_panel_detect(dev);
2270 if (status == connector_status_unknown)
2271 status = connector_status_connected;
2272 return status;
2273 }
2274
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002275 switch (intel_dig_port->port) {
2276 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01002277 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002278 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002279 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01002280 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002281 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02002282 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01002283 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002284 break;
2285 default:
2286 return connector_status_unknown;
2287 }
2288
Chris Wilson10f76a32012-05-11 18:01:32 +01002289 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002290 return connector_status_disconnected;
2291
Keith Packard26d61aa2011-07-25 20:01:09 -07002292 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002293}
2294
Keith Packard8c241fe2011-09-28 16:38:44 -07002295static struct edid *
2296intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
2297{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002298 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002299
Jani Nikula9cd300e2012-10-19 14:51:52 +03002300 /* use cached edid if we have one */
2301 if (intel_connector->edid) {
2302 struct edid *edid;
2303 int size;
2304
2305 /* invalid edid */
2306 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002307 return NULL;
2308
Jani Nikula9cd300e2012-10-19 14:51:52 +03002309 size = (intel_connector->edid->extensions + 1) * EDID_LENGTH;
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002310 edid = kmalloc(size, GFP_KERNEL);
2311 if (!edid)
2312 return NULL;
2313
Jani Nikula9cd300e2012-10-19 14:51:52 +03002314 memcpy(edid, intel_connector->edid, size);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002315 return edid;
2316 }
2317
Jani Nikula9cd300e2012-10-19 14:51:52 +03002318 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002319}
2320
2321static int
2322intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
2323{
Jani Nikula9cd300e2012-10-19 14:51:52 +03002324 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07002325
Jani Nikula9cd300e2012-10-19 14:51:52 +03002326 /* use cached edid if we have one */
2327 if (intel_connector->edid) {
2328 /* invalid edid */
2329 if (IS_ERR(intel_connector->edid))
2330 return 0;
2331
2332 return intel_connector_update_modes(connector,
2333 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002334 }
2335
Jani Nikula9cd300e2012-10-19 14:51:52 +03002336 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07002337}
2338
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002339static enum drm_connector_status
2340intel_dp_detect(struct drm_connector *connector, bool force)
2341{
2342 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02002343 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2344 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002345 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002346 enum drm_connector_status status;
2347 struct edid *edid = NULL;
2348
2349 intel_dp->has_audio = false;
2350
2351 if (HAS_PCH_SPLIT(dev))
2352 status = ironlake_dp_detect(intel_dp);
2353 else
2354 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04002355
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002356 if (status != connector_status_connected)
2357 return status;
2358
Adam Jackson0d198322012-05-14 16:05:47 -04002359 intel_dp_probe_oui(intel_dp);
2360
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002361 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
2362 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01002363 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07002364 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01002365 if (edid) {
2366 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01002367 kfree(edid);
2368 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002369 }
2370
Paulo Zanonid63885d2012-10-26 19:05:49 -02002371 if (intel_encoder->type != INTEL_OUTPUT_EDP)
2372 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002373 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002374}
2375
2376static int intel_dp_get_modes(struct drm_connector *connector)
2377{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002378 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03002379 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002380 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002381 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002382
2383 /* We should parse the EDID data and find out if it has an audio sink
2384 */
2385
Keith Packard8c241fe2011-09-28 16:38:44 -07002386 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002387 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002388 return ret;
2389
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002390 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03002391 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002392 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03002393 mode = drm_mode_duplicate(dev,
2394 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002395 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002396 drm_mode_probed_add(connector, mode);
2397 return 1;
2398 }
2399 }
2400 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002401}
2402
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002403static bool
2404intel_dp_detect_audio(struct drm_connector *connector)
2405{
2406 struct intel_dp *intel_dp = intel_attached_dp(connector);
2407 struct edid *edid;
2408 bool has_audio = false;
2409
Keith Packard8c241fe2011-09-28 16:38:44 -07002410 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002411 if (edid) {
2412 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002413 kfree(edid);
2414 }
2415
2416 return has_audio;
2417}
2418
Chris Wilsonf6849602010-09-19 09:29:33 +01002419static int
2420intel_dp_set_property(struct drm_connector *connector,
2421 struct drm_property *property,
2422 uint64_t val)
2423{
Chris Wilsone953fd72011-02-21 22:23:52 +00002424 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03002425 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002426 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
2427 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01002428 int ret;
2429
Rob Clark662595d2012-10-11 20:36:04 -05002430 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01002431 if (ret)
2432 return ret;
2433
Chris Wilson3f43c482011-05-12 22:17:24 +01002434 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002435 int i = val;
2436 bool has_audio;
2437
2438 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002439 return 0;
2440
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002441 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01002442
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002443 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002444 has_audio = intel_dp_detect_audio(connector);
2445 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01002446 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002447
2448 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01002449 return 0;
2450
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002451 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01002452 goto done;
2453 }
2454
Chris Wilsone953fd72011-02-21 22:23:52 +00002455 if (property == dev_priv->broadcast_rgb_property) {
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002456 switch (val) {
2457 case INTEL_BROADCAST_RGB_AUTO:
2458 intel_dp->color_range_auto = true;
2459 break;
2460 case INTEL_BROADCAST_RGB_FULL:
2461 intel_dp->color_range_auto = false;
2462 intel_dp->color_range = 0;
2463 break;
2464 case INTEL_BROADCAST_RGB_LIMITED:
2465 intel_dp->color_range_auto = false;
2466 intel_dp->color_range = DP_COLOR_RANGE_16_235;
2467 break;
2468 default:
2469 return -EINVAL;
2470 }
Chris Wilsone953fd72011-02-21 22:23:52 +00002471 goto done;
2472 }
2473
Yuly Novikov53b41832012-10-26 12:04:00 +03002474 if (is_edp(intel_dp) &&
2475 property == connector->dev->mode_config.scaling_mode_property) {
2476 if (val == DRM_MODE_SCALE_NONE) {
2477 DRM_DEBUG_KMS("no scaling not supported\n");
2478 return -EINVAL;
2479 }
2480
2481 if (intel_connector->panel.fitting_mode == val) {
2482 /* the eDP scaling property is not changed */
2483 return 0;
2484 }
2485 intel_connector->panel.fitting_mode = val;
2486
2487 goto done;
2488 }
2489
Chris Wilsonf6849602010-09-19 09:29:33 +01002490 return -EINVAL;
2491
2492done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002493 if (intel_encoder->base.crtc)
2494 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01002495
2496 return 0;
2497}
2498
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002499static void
Akshay Joshi0206e352011-08-16 15:34:10 -04002500intel_dp_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002501{
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002502 struct drm_device *dev = connector->dev;
Jani Nikulabe3cd5e2012-10-12 10:33:05 +03002503 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikula1d508702012-10-19 14:51:49 +03002504 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002505
Jani Nikula9cd300e2012-10-19 14:51:52 +03002506 if (!IS_ERR_OR_NULL(intel_connector->edid))
2507 kfree(intel_connector->edid);
2508
Jani Nikula1d508702012-10-19 14:51:49 +03002509 if (is_edp(intel_dp)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002510 intel_panel_destroy_backlight(dev);
Jani Nikula1d508702012-10-19 14:51:49 +03002511 intel_panel_fini(&intel_connector->panel);
2512 }
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02002513
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002514 drm_sysfs_connector_remove(connector);
2515 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08002516 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002517}
2518
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002519void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02002520{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002521 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
2522 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetter24d05922010-08-20 18:08:28 +02002523
2524 i2c_del_adapter(&intel_dp->adapter);
2525 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07002526 if (is_edp(intel_dp)) {
2527 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
2528 ironlake_panel_vdd_off_sync(intel_dp);
2529 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002530 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02002531}
2532
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002533static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002534 .mode_set = intel_dp_mode_set,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002535};
2536
2537static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002538 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002539 .detect = intel_dp_detect,
2540 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01002541 .set_property = intel_dp_set_property,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002542 .destroy = intel_dp_destroy,
2543};
2544
2545static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
2546 .get_modes = intel_dp_get_modes,
2547 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002548 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002549};
2550
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002551static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02002552 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002553};
2554
Chris Wilson995b6762010-08-20 13:23:26 +01002555static void
Eric Anholt21d40d32010-03-25 11:11:14 -07002556intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07002557{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002558 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07002559
Jesse Barnes885a5012011-07-07 11:11:01 -07002560 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07002561}
2562
Zhenyu Wange3421a12010-04-08 09:43:27 +08002563/* Return which DP Port should be selected for Transcoder DP control */
2564int
Akshay Joshi0206e352011-08-16 15:34:10 -04002565intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08002566{
2567 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002568 struct intel_encoder *intel_encoder;
2569 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002570
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002571 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
2572 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002573
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002574 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2575 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002576 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002577 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01002578
Zhenyu Wange3421a12010-04-08 09:43:27 +08002579 return -1;
2580}
2581
Zhao Yakui36e83a12010-06-12 14:32:21 +08002582/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04002583bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08002584{
2585 struct drm_i915_private *dev_priv = dev->dev_private;
2586 struct child_device_config *p_child;
2587 int i;
2588
2589 if (!dev_priv->child_dev_num)
2590 return false;
2591
2592 for (i = 0; i < dev_priv->child_dev_num; i++) {
2593 p_child = dev_priv->child_dev + i;
2594
2595 if (p_child->dvo_port == PORT_IDPD &&
2596 p_child->device_type == DEVICE_TYPE_eDP)
2597 return true;
2598 }
2599 return false;
2600}
2601
Chris Wilsonf6849602010-09-19 09:29:33 +01002602static void
2603intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
2604{
Yuly Novikov53b41832012-10-26 12:04:00 +03002605 struct intel_connector *intel_connector = to_intel_connector(connector);
2606
Chris Wilson3f43c482011-05-12 22:17:24 +01002607 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00002608 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002609 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03002610
2611 if (is_edp(intel_dp)) {
2612 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05002613 drm_object_attach_property(
2614 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03002615 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03002616 DRM_MODE_SCALE_ASPECT);
2617 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03002618 }
Chris Wilsonf6849602010-09-19 09:29:33 +01002619}
2620
Daniel Vetter67a54562012-10-20 20:57:45 +02002621static void
2622intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002623 struct intel_dp *intel_dp,
2624 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02002625{
2626 struct drm_i915_private *dev_priv = dev->dev_private;
2627 struct edp_power_seq cur, vbt, spec, final;
2628 u32 pp_on, pp_off, pp_div, pp;
2629
2630 /* Workaround: Need to write PP_CONTROL with the unlock key as
2631 * the very first thing. */
2632 pp = ironlake_get_pp_control(dev_priv);
2633 I915_WRITE(PCH_PP_CONTROL, pp);
2634
2635 pp_on = I915_READ(PCH_PP_ON_DELAYS);
2636 pp_off = I915_READ(PCH_PP_OFF_DELAYS);
2637 pp_div = I915_READ(PCH_PP_DIVISOR);
2638
2639 /* Pull timing values out of registers */
2640 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
2641 PANEL_POWER_UP_DELAY_SHIFT;
2642
2643 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
2644 PANEL_LIGHT_ON_DELAY_SHIFT;
2645
2646 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
2647 PANEL_LIGHT_OFF_DELAY_SHIFT;
2648
2649 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
2650 PANEL_POWER_DOWN_DELAY_SHIFT;
2651
2652 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
2653 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
2654
2655 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2656 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
2657
2658 vbt = dev_priv->edp.pps;
2659
2660 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
2661 * our hw here, which are all in 100usec. */
2662 spec.t1_t3 = 210 * 10;
2663 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
2664 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
2665 spec.t10 = 500 * 10;
2666 /* This one is special and actually in units of 100ms, but zero
2667 * based in the hw (so we need to add 100 ms). But the sw vbt
2668 * table multiplies it with 1000 to make it in units of 100usec,
2669 * too. */
2670 spec.t11_t12 = (510 + 100) * 10;
2671
2672 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
2673 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
2674
2675 /* Use the max of the register settings and vbt. If both are
2676 * unset, fall back to the spec limits. */
2677#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
2678 spec.field : \
2679 max(cur.field, vbt.field))
2680 assign_final(t1_t3);
2681 assign_final(t8);
2682 assign_final(t9);
2683 assign_final(t10);
2684 assign_final(t11_t12);
2685#undef assign_final
2686
2687#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
2688 intel_dp->panel_power_up_delay = get_delay(t1_t3);
2689 intel_dp->backlight_on_delay = get_delay(t8);
2690 intel_dp->backlight_off_delay = get_delay(t9);
2691 intel_dp->panel_power_down_delay = get_delay(t10);
2692 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
2693#undef get_delay
2694
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002695 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
2696 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
2697 intel_dp->panel_power_cycle_delay);
2698
2699 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
2700 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2701
2702 if (out)
2703 *out = final;
2704}
2705
2706static void
2707intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
2708 struct intel_dp *intel_dp,
2709 struct edp_power_seq *seq)
2710{
2711 struct drm_i915_private *dev_priv = dev->dev_private;
2712 u32 pp_on, pp_off, pp_div;
2713
Daniel Vetter67a54562012-10-20 20:57:45 +02002714 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002715 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
2716 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
2717 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
2718 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02002719 /* Compute the divisor for the pp clock, simply match the Bspec
2720 * formula. */
2721 pp_div = ((100 * intel_pch_rawclk(dev))/2 - 1)
2722 << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002723 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02002724 << PANEL_POWER_CYCLE_DELAY_SHIFT);
2725
2726 /* Haswell doesn't have any port selection bits for the panel
2727 * power sequencer any more. */
2728 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
2729 if (is_cpu_edp(intel_dp))
2730 pp_on |= PANEL_POWER_PORT_DP_A;
2731 else
2732 pp_on |= PANEL_POWER_PORT_DP_D;
2733 }
2734
2735 I915_WRITE(PCH_PP_ON_DELAYS, pp_on);
2736 I915_WRITE(PCH_PP_OFF_DELAYS, pp_off);
2737 I915_WRITE(PCH_PP_DIVISOR, pp_div);
2738
Daniel Vetter67a54562012-10-20 20:57:45 +02002739 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
2740 I915_READ(PCH_PP_ON_DELAYS),
2741 I915_READ(PCH_PP_OFF_DELAYS),
2742 I915_READ(PCH_PP_DIVISOR));
Keith Packardc8110e52009-05-06 11:51:10 -07002743}
2744
2745void
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002746intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
2747 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002748{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002749 struct drm_connector *connector = &intel_connector->base;
2750 struct intel_dp *intel_dp = &intel_dig_port->dp;
2751 struct intel_encoder *intel_encoder = &intel_dig_port->base;
2752 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002753 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002754 struct drm_display_mode *fixed_mode = NULL;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002755 struct edp_power_seq power_seq = { 0 };
Paulo Zanoni174edf12012-10-26 19:05:50 -02002756 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002757 const char *name = NULL;
Adam Jacksonb3295302010-07-16 14:46:28 -04002758 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002759
Daniel Vetter07679352012-09-06 22:15:42 +02002760 /* Preserve the current hw state. */
2761 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03002762 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00002763
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002764 if (HAS_PCH_SPLIT(dev) && port == PORT_D)
Adam Jacksonb3295302010-07-16 14:46:28 -04002765 if (intel_dpd_is_edp(dev))
Chris Wilsonea5b2132010-08-04 13:50:23 +01002766 intel_dp->is_pch_edp = true;
Adam Jacksonb3295302010-07-16 14:46:28 -04002767
Gajanan Bhat19c03922012-09-27 19:13:07 +05302768 /*
2769 * FIXME : We need to initialize built-in panels before external panels.
2770 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
2771 */
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002772 if (IS_VALLEYVIEW(dev) && port == PORT_C) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05302773 type = DRM_MODE_CONNECTOR_eDP;
2774 intel_encoder->type = INTEL_OUTPUT_EDP;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002775 } else if (port == PORT_A || is_pch_edp(intel_dp)) {
Adam Jacksonb3295302010-07-16 14:46:28 -04002776 type = DRM_MODE_CONNECTOR_eDP;
2777 intel_encoder->type = INTEL_OUTPUT_EDP;
2778 } else {
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002779 /* The intel_encoder->type value may be INTEL_OUTPUT_UNKNOWN for
2780 * DDI or INTEL_OUTPUT_DISPLAYPORT for the older gens, so don't
2781 * rewrite it.
2782 */
Adam Jacksonb3295302010-07-16 14:46:28 -04002783 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04002784 }
2785
Adam Jacksonb3295302010-07-16 14:46:28 -04002786 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002787 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
2788
Dave Airlieeb1f8e42010-05-07 06:42:51 +00002789 connector->polled = DRM_CONNECTOR_POLL_HPD;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002790 connector->interlace_allowed = true;
2791 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08002792
Daniel Vetter66a92782012-07-12 20:08:18 +02002793 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
2794 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08002795
Chris Wilsondf0e9242010-09-09 16:20:55 +01002796 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002797 drm_sysfs_connector_add(connector);
2798
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002799 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02002800 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
2801 else
2802 intel_connector->get_hw_state = intel_connector_get_hw_state;
2803
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03002804 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
2805 if (HAS_DDI(dev)) {
2806 switch (intel_dig_port->port) {
2807 case PORT_A:
2808 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
2809 break;
2810 case PORT_B:
2811 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
2812 break;
2813 case PORT_C:
2814 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
2815 break;
2816 case PORT_D:
2817 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
2818 break;
2819 default:
2820 BUG();
2821 }
2822 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02002823
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002824 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002825 switch (port) {
2826 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05002827 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002828 name = "DPDDC-A";
2829 break;
2830 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05002831 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002832 name = "DPDDC-B";
2833 break;
2834 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05002835 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002836 name = "DPDDC-C";
2837 break;
2838 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05002839 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03002840 name = "DPDDC-D";
2841 break;
2842 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00002843 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002844 }
2845
Daniel Vetter67a54562012-10-20 20:57:45 +02002846 if (is_edp(intel_dp))
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002847 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Dave Airliec1f05262012-08-30 11:06:18 +10002848
2849 intel_dp_i2c_init(intel_dp, intel_connector, name);
2850
Daniel Vetter67a54562012-10-20 20:57:45 +02002851 /* Cache DPCD and EDID for edp. */
Dave Airliec1f05262012-08-30 11:06:18 +10002852 if (is_edp(intel_dp)) {
2853 bool ret;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002854 struct drm_display_mode *scan;
Dave Airliec1f05262012-08-30 11:06:18 +10002855 struct edid *edid;
Jesse Barnes5d613502011-01-24 17:10:54 -08002856
2857 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard59f3e272011-07-25 20:01:56 -07002858 ret = intel_dp_get_dpcd(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07002859 ironlake_edp_panel_vdd_off(intel_dp, false);
Keith Packard99ea7122011-11-01 19:57:50 -07002860
Keith Packard59f3e272011-07-25 20:01:56 -07002861 if (ret) {
Jesse Barnes7183dc22011-07-07 11:10:58 -07002862 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
2863 dev_priv->no_aux_handshake =
2864 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
Jesse Barnes89667382010-10-07 16:01:21 -07002865 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
2866 } else {
Chris Wilson3d3dc142011-02-12 10:33:12 +00002867 /* if this fails, presume the device is a ghost */
Takashi Iwai48898b02011-03-18 09:06:49 +00002868 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonifa90ece2012-10-26 19:05:44 -02002869 intel_dp_encoder_destroy(&intel_encoder->base);
2870 intel_dp_destroy(connector);
Chris Wilson3d3dc142011-02-12 10:33:12 +00002871 return;
Jesse Barnes89667382010-10-07 16:01:21 -07002872 }
Jesse Barnes89667382010-10-07 16:01:21 -07002873
Jani Nikulaf30d26e2013-01-16 10:53:40 +02002874 /* We now know it's not a ghost, init power sequence regs. */
2875 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2876 &power_seq);
2877
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002878 ironlake_edp_panel_vdd_on(intel_dp);
2879 edid = drm_get_edid(connector, &intel_dp->adapter);
2880 if (edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03002881 if (drm_add_edid_modes(connector, edid)) {
2882 drm_mode_connector_update_edid_property(connector, edid);
2883 drm_edid_to_eld(connector, edid);
2884 } else {
2885 kfree(edid);
2886 edid = ERR_PTR(-EINVAL);
2887 }
2888 } else {
2889 edid = ERR_PTR(-ENOENT);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002890 }
Jani Nikula9cd300e2012-10-19 14:51:52 +03002891 intel_connector->edid = edid;
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002892
2893 /* prefer fixed mode from EDID if available */
2894 list_for_each_entry(scan, &connector->probed_modes, head) {
2895 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
2896 fixed_mode = drm_mode_duplicate(dev, scan);
2897 break;
2898 }
2899 }
2900
2901 /* fallback to VBT if available for eDP */
2902 if (!fixed_mode && dev_priv->lfp_lvds_vbt_mode) {
2903 fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
2904 if (fixed_mode)
2905 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
2906 }
Jani Nikulaf8779fd2012-10-19 14:51:48 +03002907
Jesse Barnesd6f24d02012-06-14 15:28:33 -04002908 ironlake_edp_panel_vdd_off(intel_dp, false);
2909 }
Keith Packard552fb0b2011-09-28 16:31:53 -07002910
Jesse Barnes4d926462010-10-07 16:01:07 -07002911 if (is_edp(intel_dp)) {
Jani Nikuladd06f902012-10-19 14:51:50 +03002912 intel_panel_init(&intel_connector->panel, fixed_mode);
Jani Nikula0657b6b2012-10-19 14:51:46 +03002913 intel_panel_setup_backlight(connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002914 }
2915
Chris Wilsonf6849602010-09-19 09:29:33 +01002916 intel_dp_add_properties(intel_dp, connector);
2917
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002918 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
2919 * 0xd. Failure to do so will result in spurious interrupts being
2920 * generated on the port when a cable is not attached.
2921 */
2922 if (IS_G4X(dev) && !IS_GM45(dev)) {
2923 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
2924 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
2925 }
2926}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002927
2928void
2929intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
2930{
2931 struct intel_digital_port *intel_dig_port;
2932 struct intel_encoder *intel_encoder;
2933 struct drm_encoder *encoder;
2934 struct intel_connector *intel_connector;
2935
2936 intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
2937 if (!intel_dig_port)
2938 return;
2939
2940 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
2941 if (!intel_connector) {
2942 kfree(intel_dig_port);
2943 return;
2944 }
2945
2946 intel_encoder = &intel_dig_port->base;
2947 encoder = &intel_encoder->base;
2948
2949 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
2950 DRM_MODE_ENCODER_TMDS);
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002951 drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002952
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01002953 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002954 intel_encoder->enable = intel_enable_dp;
2955 intel_encoder->pre_enable = intel_pre_enable_dp;
2956 intel_encoder->disable = intel_disable_dp;
2957 intel_encoder->post_disable = intel_post_disable_dp;
2958 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002959
Paulo Zanoni174edf12012-10-26 19:05:50 -02002960 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002961 intel_dig_port->dp.output_reg = output_reg;
2962
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002963 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02002964 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2965 intel_encoder->cloneable = false;
2966 intel_encoder->hot_plug = intel_dp_hot_plug;
2967
2968 intel_dp_init_connector(intel_dig_port, intel_connector);
2969}