blob: 9c940263ca230f8329bd4eec997d41ffc0d514b4 [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
Rob Herring520f7bd2012-12-27 13:10:24 -06002 * include/linux/irqchip/arm-gic.h
Russell Kingf27ecac2005-08-18 21:31:00 +01003 *
4 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Rob Herring520f7bd2012-12-27 13:10:24 -060010#ifndef __LINUX_IRQCHIP_ARM_GIC_H
11#define __LINUX_IRQCHIP_ARM_GIC_H
Russell Kingf27ecac2005-08-18 21:31:00 +010012
Russell Kingf27ecac2005-08-18 21:31:00 +010013#define GIC_CPU_CTRL 0x00
14#define GIC_CPU_PRIMASK 0x04
15#define GIC_CPU_BINPOINT 0x08
16#define GIC_CPU_INTACK 0x0c
17#define GIC_CPU_EOI 0x10
18#define GIC_CPU_RUNNINGPRI 0x14
19#define GIC_CPU_HIGHPRI 0x18
Christoffer Dall0307e172013-09-23 14:55:56 -070020#define GIC_CPU_ALIAS_BINPOINT 0x1c
21#define GIC_CPU_ACTIVEPRIO 0xd0
22#define GIC_CPU_IDENT 0xfc
Marc Zyngier0b996fd2015-08-26 17:00:44 +010023#define GIC_CPU_DEACTIVATE 0x1000
Russell Kingf27ecac2005-08-18 21:31:00 +010024
Feng Kane5f81532014-07-30 14:56:58 -070025#define GICC_ENABLE 0x1
26#define GICC_INT_PRI_THRESHOLD 0xf0
Marc Zyngier0b996fd2015-08-26 17:00:44 +010027
28#define GIC_CPU_CTRL_EOImodeNS (1 << 9)
29
Haojian Zhuangb8802f72014-05-11 16:05:58 +080030#define GICC_IAR_INT_ID_MASK 0x3ff
Feng Kane5f81532014-07-30 14:56:58 -070031#define GICC_INT_SPURIOUS 1023
Feng Kan32289502014-07-30 14:56:59 -070032#define GICC_DIS_BYPASS_MASK 0x1e0
Haojian Zhuangb8802f72014-05-11 16:05:58 +080033
Russell Kingf27ecac2005-08-18 21:31:00 +010034#define GIC_DIST_CTRL 0x000
35#define GIC_DIST_CTR 0x004
Christoffer Dall7c7945a2013-01-23 13:18:03 -050036#define GIC_DIST_IGROUP 0x080
Russell Kingf27ecac2005-08-18 21:31:00 +010037#define GIC_DIST_ENABLE_SET 0x100
38#define GIC_DIST_ENABLE_CLEAR 0x180
39#define GIC_DIST_PENDING_SET 0x200
40#define GIC_DIST_PENDING_CLEAR 0x280
Christoffer Dall7c7945a2013-01-23 13:18:03 -050041#define GIC_DIST_ACTIVE_SET 0x300
42#define GIC_DIST_ACTIVE_CLEAR 0x380
Russell Kingf27ecac2005-08-18 21:31:00 +010043#define GIC_DIST_PRI 0x400
44#define GIC_DIST_TARGET 0x800
45#define GIC_DIST_CONFIG 0xc00
46#define GIC_DIST_SOFTINT 0xf00
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -040047#define GIC_DIST_SGI_PENDING_CLEAR 0xf10
48#define GIC_DIST_SGI_PENDING_SET 0xf20
Russell Kingf27ecac2005-08-18 21:31:00 +010049
Feng Kane5f81532014-07-30 14:56:58 -070050#define GICD_ENABLE 0x1
51#define GICD_DISABLE 0x0
52#define GICD_INT_ACTLOW_LVLTRIG 0x0
53#define GICD_INT_EN_CLR_X32 0xffffffff
54#define GICD_INT_EN_SET_SGI 0x0000ffff
55#define GICD_INT_EN_CLR_PPI 0xffff0000
56#define GICD_INT_DEF_PRI 0xa0
57#define GICD_INT_DEF_PRI_X4 ((GICD_INT_DEF_PRI << 24) |\
58 (GICD_INT_DEF_PRI << 16) |\
59 (GICD_INT_DEF_PRI << 8) |\
60 GICD_INT_DEF_PRI)
61
Marc Zyngierfdf77a72013-01-21 19:36:11 -050062#define GICH_HCR 0x0
63#define GICH_VTR 0x4
64#define GICH_VMCR 0x8
65#define GICH_MISR 0x10
66#define GICH_EISR0 0x20
67#define GICH_EISR1 0x24
68#define GICH_ELRSR0 0x30
69#define GICH_ELRSR1 0x34
70#define GICH_APR 0xf0
71#define GICH_LR0 0x100
72
73#define GICH_HCR_EN (1 << 0)
74#define GICH_HCR_UIE (1 << 1)
75
76#define GICH_LR_VIRTUALID (0x3ff << 0)
77#define GICH_LR_PHYSID_CPUID_SHIFT (10)
Marc Zyngierfb182cf2015-06-08 15:37:26 +010078#define GICH_LR_PHYSID_CPUID (0x3ff << GICH_LR_PHYSID_CPUID_SHIFT)
Marc Zyngierfdf77a72013-01-21 19:36:11 -050079#define GICH_LR_STATE (3 << 28)
80#define GICH_LR_PENDING_BIT (1 << 28)
81#define GICH_LR_ACTIVE_BIT (1 << 29)
82#define GICH_LR_EOI (1 << 19)
Marc Zyngierfb182cf2015-06-08 15:37:26 +010083#define GICH_LR_HW (1 << 31)
Marc Zyngierfdf77a72013-01-21 19:36:11 -050084
Christoffer Dall0307e172013-09-23 14:55:56 -070085#define GICH_VMCR_CTRL_SHIFT 0
86#define GICH_VMCR_CTRL_MASK (0x21f << GICH_VMCR_CTRL_SHIFT)
87#define GICH_VMCR_PRIMASK_SHIFT 27
88#define GICH_VMCR_PRIMASK_MASK (0x1f << GICH_VMCR_PRIMASK_SHIFT)
89#define GICH_VMCR_BINPOINT_SHIFT 21
90#define GICH_VMCR_BINPOINT_MASK (0x7 << GICH_VMCR_BINPOINT_SHIFT)
91#define GICH_VMCR_ALIAS_BINPOINT_SHIFT 18
92#define GICH_VMCR_ALIAS_BINPOINT_MASK (0x7 << GICH_VMCR_ALIAS_BINPOINT_SHIFT)
93
Marc Zyngierfdf77a72013-01-21 19:36:11 -050094#define GICH_MISR_EOI (1 << 0)
95#define GICH_MISR_U (1 << 1)
96
Marc Zyngiera96ab032013-01-24 13:39:43 +000097#ifndef __ASSEMBLY__
98
Jason Cooperdf870c72014-11-27 18:27:49 +000099#include <linux/irqdomain.h>
100
Rob Herring4294f8ba2011-09-28 21:25:31 -0500101struct device_node;
102
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100103void gic_cascade_irq(unsigned int gic_nr, unsigned int irq);
Jon Hunter4c2880b2015-07-31 09:44:12 +0100104int gic_cpu_if_down(unsigned int gic_nr);
Changhwan Youne807acb2011-07-16 10:49:47 +0900105
Linus Walleij8673c1d2015-10-24 00:15:52 +0200106/*
107 * Subdrivers that need some preparatory work can initialize their
108 * chips and call this to register their GICs.
109 */
110int gic_of_init(struct device_node *node, struct device_node *parent);
111
112/*
113 * Legacy platforms not converted to DT yet must use this to init
114 * their GIC
115 */
Marc Zyngiere81a7cd2015-10-13 12:51:39 +0100116void gic_init(unsigned int nr, int start,
117 void __iomem *dist , void __iomem *cpu);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000118
Suravee Suthikulpanit0644b3d2015-12-10 08:55:30 -0800119int gicv2m_init(struct fwnode_handle *parent_handle,
120 struct irq_domain *parent);
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +0000121
Nicolas Pitre14d2ca62012-11-28 18:48:19 -0500122void gic_send_sgi(unsigned int cpu_id, unsigned int irq);
Nicolas Pitreed967622012-07-05 21:33:26 -0400123int gic_get_cpu_id(unsigned int cpu);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400124void gic_migrate_target(unsigned int new_cpu_id);
Nicolas Pitreeeb44652012-11-28 18:17:25 -0500125unsigned long gic_get_sgir_physaddr(void);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400126
Marc Zyngiera96ab032013-01-24 13:39:43 +0000127#endif /* __ASSEMBLY */
Russell Kingf27ecac2005-08-18 21:31:00 +0100128#endif