blob: 033487c9a164702bc60b1ee1073fd197dce20256 [file] [log] [blame]
Jianqun Xu4495c892014-07-05 19:13:03 +08001/* sound/soc/rockchip/rockchip_i2s.c
2 *
3 * ALSA SoC Audio Layer - Rockchip I2S Controller driver
4 *
5 * Copyright (c) 2014 Rockchip Electronics Co. Ltd.
6 * Author: Jianqun <jay.xu@rock-chips.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
xujianqun1b215722014-07-11 19:40:05 +080013#include <linux/module.h>
Jianqun Xu4495c892014-07-05 19:13:03 +080014#include <linux/delay.h>
15#include <linux/of_gpio.h>
16#include <linux/clk.h>
17#include <linux/pm_runtime.h>
18#include <linux/regmap.h>
19#include <sound/pcm_params.h>
20#include <sound/dmaengine_pcm.h>
21
22#include "rockchip_i2s.h"
23
24#define DRV_NAME "rockchip-i2s"
25
26struct rk_i2s_dev {
27 struct device *dev;
28
29 struct clk *hclk;
30 struct clk *mclk;
31
32 struct snd_dmaengine_dai_dma_data capture_dma_data;
33 struct snd_dmaengine_dai_dma_data playback_dma_data;
34
35 struct regmap *regmap;
36
37/*
38 * Used to indicate the tx/rx status.
39 * I2S controller hopes to start the tx and rx together,
40 * also to stop them when they are both try to stop.
41*/
42 bool tx_start;
43 bool rx_start;
44};
45
46static int i2s_runtime_suspend(struct device *dev)
47{
48 struct rk_i2s_dev *i2s = dev_get_drvdata(dev);
49
50 clk_disable_unprepare(i2s->mclk);
51
52 return 0;
53}
54
55static int i2s_runtime_resume(struct device *dev)
56{
57 struct rk_i2s_dev *i2s = dev_get_drvdata(dev);
58 int ret;
59
60 ret = clk_prepare_enable(i2s->mclk);
61 if (ret) {
62 dev_err(i2s->dev, "clock enable failed %d\n", ret);
63 return ret;
64 }
65
66 return 0;
67}
68
69static inline struct rk_i2s_dev *to_info(struct snd_soc_dai *dai)
70{
71 return snd_soc_dai_get_drvdata(dai);
72}
73
74static void rockchip_snd_txctrl(struct rk_i2s_dev *i2s, int on)
75{
76 unsigned int val = 0;
77 int retry = 10;
78
79 if (on) {
80 regmap_update_bits(i2s->regmap, I2S_DMACR,
81 I2S_DMACR_TDE_ENABLE, I2S_DMACR_TDE_ENABLE);
82
83 regmap_update_bits(i2s->regmap, I2S_XFER,
84 I2S_XFER_TXS_START | I2S_XFER_RXS_START,
85 I2S_XFER_TXS_START | I2S_XFER_RXS_START);
86
87 i2s->tx_start = true;
88 } else {
89 i2s->tx_start = false;
90
91 regmap_update_bits(i2s->regmap, I2S_DMACR,
xujianqun4c5258a2014-07-12 09:02:13 +080092 I2S_DMACR_TDE_ENABLE, I2S_DMACR_TDE_DISABLE);
Jianqun Xu4495c892014-07-05 19:13:03 +080093
94 if (!i2s->rx_start) {
95 regmap_update_bits(i2s->regmap, I2S_XFER,
96 I2S_XFER_TXS_START |
97 I2S_XFER_RXS_START,
98 I2S_XFER_TXS_STOP |
99 I2S_XFER_RXS_STOP);
100
101 regmap_update_bits(i2s->regmap, I2S_CLR,
xujianqun4c5258a2014-07-12 09:02:13 +0800102 I2S_CLR_TXC | I2S_CLR_RXC,
103 I2S_CLR_TXC | I2S_CLR_RXC);
Jianqun Xu4495c892014-07-05 19:13:03 +0800104
105 regmap_read(i2s->regmap, I2S_CLR, &val);
106
107 /* Should wait for clear operation to finish */
108 while (val) {
109 regmap_read(i2s->regmap, I2S_CLR, &val);
110 retry--;
111 if (!retry)
112 dev_warn(i2s->dev, "fail to clear\n");
113 }
114 }
115 }
116}
117
118static void rockchip_snd_rxctrl(struct rk_i2s_dev *i2s, int on)
119{
120 unsigned int val = 0;
121 int retry = 10;
122
123 if (on) {
124 regmap_update_bits(i2s->regmap, I2S_DMACR,
125 I2S_DMACR_RDE_ENABLE, I2S_DMACR_RDE_ENABLE);
126
127 regmap_update_bits(i2s->regmap, I2S_XFER,
128 I2S_XFER_TXS_START | I2S_XFER_RXS_START,
129 I2S_XFER_TXS_START | I2S_XFER_RXS_START);
130
131 i2s->rx_start = true;
132 } else {
133 i2s->rx_start = false;
134
135 regmap_update_bits(i2s->regmap, I2S_DMACR,
136 I2S_DMACR_RDE_ENABLE, I2S_DMACR_RDE_DISABLE);
137
138 if (!i2s->tx_start) {
139 regmap_update_bits(i2s->regmap, I2S_XFER,
140 I2S_XFER_TXS_START |
141 I2S_XFER_RXS_START,
142 I2S_XFER_TXS_STOP |
143 I2S_XFER_RXS_STOP);
144
145 regmap_update_bits(i2s->regmap, I2S_CLR,
xujianqun4c5258a2014-07-12 09:02:13 +0800146 I2S_CLR_TXC | I2S_CLR_RXC,
147 I2S_CLR_TXC | I2S_CLR_RXC);
Jianqun Xu4495c892014-07-05 19:13:03 +0800148
149 regmap_read(i2s->regmap, I2S_CLR, &val);
150
151 /* Should wait for clear operation to finish */
152 while (val) {
153 regmap_read(i2s->regmap, I2S_CLR, &val);
154 retry--;
155 if (!retry)
156 dev_warn(i2s->dev, "fail to clear\n");
157 }
158 }
159 }
160}
161
162static int rockchip_i2s_set_fmt(struct snd_soc_dai *cpu_dai,
163 unsigned int fmt)
164{
165 struct rk_i2s_dev *i2s = to_info(cpu_dai);
166 unsigned int mask = 0, val = 0;
167
Jianqun07833d82014-09-13 08:41:03 +0800168 mask = I2S_CKR_MSS_MASK;
Jianqun Xu4495c892014-07-05 19:13:03 +0800169 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
170 case SND_SOC_DAIFMT_CBS_CFS:
Jianqun07833d82014-09-13 08:41:03 +0800171 /* Set source clock in Master mode */
172 val = I2S_CKR_MSS_MASTER;
Jianqun Xu4495c892014-07-05 19:13:03 +0800173 break;
174 case SND_SOC_DAIFMT_CBM_CFM:
Jianqun07833d82014-09-13 08:41:03 +0800175 val = I2S_CKR_MSS_SLAVE;
Jianqun Xu4495c892014-07-05 19:13:03 +0800176 break;
177 default:
178 return -EINVAL;
179 }
180
181 regmap_update_bits(i2s->regmap, I2S_CKR, mask, val);
182
183 mask = I2S_TXCR_IBM_MASK;
184 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
185 case SND_SOC_DAIFMT_RIGHT_J:
186 val = I2S_TXCR_IBM_RSJM;
187 break;
188 case SND_SOC_DAIFMT_LEFT_J:
189 val = I2S_TXCR_IBM_LSJM;
190 break;
191 case SND_SOC_DAIFMT_I2S:
192 val = I2S_TXCR_IBM_NORMAL;
193 break;
194 default:
195 return -EINVAL;
196 }
197
198 regmap_update_bits(i2s->regmap, I2S_TXCR, mask, val);
199
200 mask = I2S_RXCR_IBM_MASK;
201 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
202 case SND_SOC_DAIFMT_RIGHT_J:
203 val = I2S_RXCR_IBM_RSJM;
204 break;
205 case SND_SOC_DAIFMT_LEFT_J:
206 val = I2S_RXCR_IBM_LSJM;
207 break;
208 case SND_SOC_DAIFMT_I2S:
209 val = I2S_RXCR_IBM_NORMAL;
210 break;
211 default:
212 return -EINVAL;
213 }
214
215 regmap_update_bits(i2s->regmap, I2S_RXCR, mask, val);
216
217 return 0;
218}
219
220static int rockchip_i2s_hw_params(struct snd_pcm_substream *substream,
221 struct snd_pcm_hw_params *params,
222 struct snd_soc_dai *dai)
223{
224 struct rk_i2s_dev *i2s = to_info(dai);
225 unsigned int val = 0;
226
227 switch (params_format(params)) {
228 case SNDRV_PCM_FORMAT_S8:
229 val |= I2S_TXCR_VDW(8);
230 break;
231 case SNDRV_PCM_FORMAT_S16_LE:
232 val |= I2S_TXCR_VDW(16);
233 break;
234 case SNDRV_PCM_FORMAT_S20_3LE:
235 val |= I2S_TXCR_VDW(20);
236 break;
237 case SNDRV_PCM_FORMAT_S24_LE:
238 val |= I2S_TXCR_VDW(24);
239 break;
240 default:
241 return -EINVAL;
242 }
243
244 regmap_update_bits(i2s->regmap, I2S_TXCR, I2S_TXCR_VDW_MASK, val);
245 regmap_update_bits(i2s->regmap, I2S_RXCR, I2S_RXCR_VDW_MASK, val);
246
Jianqun Xu4495c892014-07-05 19:13:03 +0800247 return 0;
248}
249
250static int rockchip_i2s_trigger(struct snd_pcm_substream *substream,
251 int cmd, struct snd_soc_dai *dai)
252{
253 struct rk_i2s_dev *i2s = to_info(dai);
254 int ret = 0;
255
256 switch (cmd) {
257 case SNDRV_PCM_TRIGGER_START:
258 case SNDRV_PCM_TRIGGER_RESUME:
259 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
260 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
261 rockchip_snd_rxctrl(i2s, 1);
262 else
263 rockchip_snd_txctrl(i2s, 1);
264 break;
265 case SNDRV_PCM_TRIGGER_SUSPEND:
266 case SNDRV_PCM_TRIGGER_STOP:
267 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
268 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
269 rockchip_snd_rxctrl(i2s, 0);
270 else
271 rockchip_snd_txctrl(i2s, 0);
272 break;
273 default:
274 ret = -EINVAL;
275 break;
276 }
277
278 return ret;
279}
280
281static int rockchip_i2s_set_sysclk(struct snd_soc_dai *cpu_dai, int clk_id,
282 unsigned int freq, int dir)
283{
284 struct rk_i2s_dev *i2s = to_info(cpu_dai);
285 int ret;
286
287 ret = clk_set_rate(i2s->mclk, freq);
288 if (ret)
289 dev_err(i2s->dev, "Fail to set mclk %d\n", ret);
290
291 return ret;
292}
293
Jianqun3b40a802014-09-13 08:41:38 +0800294static int rockchip_i2s_dai_probe(struct snd_soc_dai *dai)
295{
296 struct rk_i2s_dev *i2s = snd_soc_dai_get_drvdata(dai);
297
298 dai->capture_dma_data = &i2s->capture_dma_data;
299 dai->playback_dma_data = &i2s->playback_dma_data;
300
301 return 0;
302}
303
Jianqun Xu4495c892014-07-05 19:13:03 +0800304static const struct snd_soc_dai_ops rockchip_i2s_dai_ops = {
305 .hw_params = rockchip_i2s_hw_params,
306 .set_sysclk = rockchip_i2s_set_sysclk,
307 .set_fmt = rockchip_i2s_set_fmt,
308 .trigger = rockchip_i2s_trigger,
309};
310
311static struct snd_soc_dai_driver rockchip_i2s_dai = {
Jianqun3b40a802014-09-13 08:41:38 +0800312 .probe = rockchip_i2s_dai_probe,
Jianqun Xu4495c892014-07-05 19:13:03 +0800313 .playback = {
Jianqun3b40a802014-09-13 08:41:38 +0800314 .stream_name = "Playback",
Jianqun Xu4495c892014-07-05 19:13:03 +0800315 .channels_min = 2,
316 .channels_max = 8,
317 .rates = SNDRV_PCM_RATE_8000_192000,
318 .formats = (SNDRV_PCM_FMTBIT_S8 |
319 SNDRV_PCM_FMTBIT_S16_LE |
320 SNDRV_PCM_FMTBIT_S20_3LE |
321 SNDRV_PCM_FMTBIT_S24_LE),
322 },
323 .capture = {
Jianqun3b40a802014-09-13 08:41:38 +0800324 .stream_name = "Capture",
Jianqun Xu4495c892014-07-05 19:13:03 +0800325 .channels_min = 2,
326 .channels_max = 2,
327 .rates = SNDRV_PCM_RATE_8000_192000,
328 .formats = (SNDRV_PCM_FMTBIT_S8 |
329 SNDRV_PCM_FMTBIT_S16_LE |
330 SNDRV_PCM_FMTBIT_S20_3LE |
331 SNDRV_PCM_FMTBIT_S24_LE),
332 },
333 .ops = &rockchip_i2s_dai_ops,
334};
335
336static const struct snd_soc_component_driver rockchip_i2s_component = {
337 .name = DRV_NAME,
338};
339
340static bool rockchip_i2s_wr_reg(struct device *dev, unsigned int reg)
341{
342 switch (reg) {
343 case I2S_TXCR:
344 case I2S_RXCR:
345 case I2S_CKR:
346 case I2S_DMACR:
347 case I2S_INTCR:
348 case I2S_XFER:
349 case I2S_CLR:
350 case I2S_TXDR:
351 return true;
352 default:
353 return false;
354 }
355}
356
357static bool rockchip_i2s_rd_reg(struct device *dev, unsigned int reg)
358{
359 switch (reg) {
360 case I2S_TXCR:
361 case I2S_RXCR:
362 case I2S_CKR:
363 case I2S_DMACR:
364 case I2S_INTCR:
365 case I2S_XFER:
366 case I2S_CLR:
367 case I2S_RXDR:
Jianqun2f1e93f2014-09-13 08:42:12 +0800368 case I2S_FIFOLR:
369 case I2S_INTSR:
Jianqun Xu4495c892014-07-05 19:13:03 +0800370 return true;
371 default:
372 return false;
373 }
374}
375
376static bool rockchip_i2s_volatile_reg(struct device *dev, unsigned int reg)
377{
378 switch (reg) {
Jianqun Xu4495c892014-07-05 19:13:03 +0800379 case I2S_INTSR:
Jianqun2f1e93f2014-09-13 08:42:12 +0800380 case I2S_CLR:
Jianqun Xu4495c892014-07-05 19:13:03 +0800381 return true;
382 default:
383 return false;
384 }
385}
386
387static bool rockchip_i2s_precious_reg(struct device *dev, unsigned int reg)
388{
389 switch (reg) {
Jianqun Xu4495c892014-07-05 19:13:03 +0800390 default:
391 return false;
392 }
393}
394
395static const struct regmap_config rockchip_i2s_regmap_config = {
396 .reg_bits = 32,
397 .reg_stride = 4,
398 .val_bits = 32,
399 .max_register = I2S_RXDR,
400 .writeable_reg = rockchip_i2s_wr_reg,
401 .readable_reg = rockchip_i2s_rd_reg,
402 .volatile_reg = rockchip_i2s_volatile_reg,
403 .precious_reg = rockchip_i2s_precious_reg,
404 .cache_type = REGCACHE_FLAT,
405};
406
407static int rockchip_i2s_probe(struct platform_device *pdev)
408{
409 struct rk_i2s_dev *i2s;
410 struct resource *res;
411 void __iomem *regs;
412 int ret;
413
414 i2s = devm_kzalloc(&pdev->dev, sizeof(*i2s), GFP_KERNEL);
415 if (!i2s) {
416 dev_err(&pdev->dev, "Can't allocate rk_i2s_dev\n");
417 return -ENOMEM;
418 }
419
420 /* try to prepare related clocks */
421 i2s->hclk = devm_clk_get(&pdev->dev, "i2s_hclk");
422 if (IS_ERR(i2s->hclk)) {
423 dev_err(&pdev->dev, "Can't retrieve i2s bus clock\n");
424 return PTR_ERR(i2s->hclk);
425 }
Jianqun01605ad2014-09-13 08:43:13 +0800426 ret = clk_prepare_enable(i2s->hclk);
427 if (ret) {
428 dev_err(i2s->dev, "hclock enable failed %d\n", ret);
429 return ret;
430 }
Jianqun Xu4495c892014-07-05 19:13:03 +0800431
432 i2s->mclk = devm_clk_get(&pdev->dev, "i2s_clk");
433 if (IS_ERR(i2s->mclk)) {
434 dev_err(&pdev->dev, "Can't retrieve i2s master clock\n");
435 return PTR_ERR(i2s->mclk);
436 }
437
438 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
439 regs = devm_ioremap_resource(&pdev->dev, res);
Wei Yongjun55b21942014-07-28 21:21:00 +0800440 if (IS_ERR(regs))
Jianqun Xu4495c892014-07-05 19:13:03 +0800441 return PTR_ERR(regs);
Jianqun Xu4495c892014-07-05 19:13:03 +0800442
443 i2s->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
444 &rockchip_i2s_regmap_config);
445 if (IS_ERR(i2s->regmap)) {
446 dev_err(&pdev->dev,
447 "Failed to initialise managed register map\n");
448 return PTR_ERR(i2s->regmap);
449 }
450
451 i2s->playback_dma_data.addr = res->start + I2S_TXDR;
452 i2s->playback_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
453 i2s->playback_dma_data.maxburst = 16;
454
455 i2s->capture_dma_data.addr = res->start + I2S_RXDR;
456 i2s->capture_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
457 i2s->capture_dma_data.maxburst = 16;
458
459 i2s->dev = &pdev->dev;
460 dev_set_drvdata(&pdev->dev, i2s);
461
462 pm_runtime_enable(&pdev->dev);
463 if (!pm_runtime_enabled(&pdev->dev)) {
464 ret = i2s_runtime_resume(&pdev->dev);
465 if (ret)
466 goto err_pm_disable;
467 }
468
469 ret = devm_snd_soc_register_component(&pdev->dev,
470 &rockchip_i2s_component,
471 &rockchip_i2s_dai, 1);
472 if (ret) {
473 dev_err(&pdev->dev, "Could not register DAI\n");
474 goto err_suspend;
475 }
476
477 ret = snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
478 if (ret) {
479 dev_err(&pdev->dev, "Could not register PCM\n");
480 goto err_pcm_register;
481 }
482
483 return 0;
484
485err_pcm_register:
486 snd_dmaengine_pcm_unregister(&pdev->dev);
487err_suspend:
488 if (!pm_runtime_status_suspended(&pdev->dev))
489 i2s_runtime_suspend(&pdev->dev);
490err_pm_disable:
491 pm_runtime_disable(&pdev->dev);
492
493 return ret;
494}
495
496static int rockchip_i2s_remove(struct platform_device *pdev)
497{
498 struct rk_i2s_dev *i2s = dev_get_drvdata(&pdev->dev);
499
500 pm_runtime_disable(&pdev->dev);
501 if (!pm_runtime_status_suspended(&pdev->dev))
502 i2s_runtime_suspend(&pdev->dev);
503
504 clk_disable_unprepare(i2s->mclk);
505 clk_disable_unprepare(i2s->hclk);
506 snd_dmaengine_pcm_unregister(&pdev->dev);
507 snd_soc_unregister_component(&pdev->dev);
508
509 return 0;
510}
511
512static const struct of_device_id rockchip_i2s_match[] = {
513 { .compatible = "rockchip,rk3066-i2s", },
514 {},
515};
516
517static const struct dev_pm_ops rockchip_i2s_pm_ops = {
518 SET_RUNTIME_PM_OPS(i2s_runtime_suspend, i2s_runtime_resume,
519 NULL)
520};
521
522static struct platform_driver rockchip_i2s_driver = {
523 .probe = rockchip_i2s_probe,
524 .remove = rockchip_i2s_remove,
525 .driver = {
526 .name = DRV_NAME,
527 .owner = THIS_MODULE,
528 .of_match_table = of_match_ptr(rockchip_i2s_match),
529 .pm = &rockchip_i2s_pm_ops,
530 },
531};
532module_platform_driver(rockchip_i2s_driver);
533
534MODULE_DESCRIPTION("ROCKCHIP IIS ASoC Interface");
535MODULE_AUTHOR("jianqun <jay.xu@rock-chips.com>");
536MODULE_LICENSE("GPL v2");
537MODULE_ALIAS("platform:" DRV_NAME);
538MODULE_DEVICE_TABLE(of, rockchip_i2s_match);