blob: 6b08b0fa6dcfd03dbe2719691d0f8e6a24548788 [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000029#include "i40e.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000030#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000031
32static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
33 u32 td_tag)
34{
35 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
36 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
37 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
38 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
39 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
40}
41
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000042#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000043#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000044/**
45 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000046 * @fdir_data: Packet data that will be filter parameters
47 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e2015-02-27 09:18:34 +000048 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000049 * @add: True for add/update, False for remove
50 **/
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000051int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000052 struct i40e_pf *pf, bool add)
53{
54 struct i40e_filter_program_desc *fdir_desc;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000055 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000056 struct i40e_tx_desc *tx_desc;
57 struct i40e_ring *tx_ring;
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000058 unsigned int fpt, dcc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000059 struct i40e_vsi *vsi;
60 struct device *dev;
61 dma_addr_t dma;
62 u32 td_cmd = 0;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000063 u16 delay = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000064 u16 i;
65
66 /* find existing FDIR VSI */
67 vsi = NULL;
Mitch Williams505682c2014-05-20 08:01:37 +000068 for (i = 0; i < pf->num_alloc_vsi; i++)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000069 if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
70 vsi = pf->vsi[i];
71 if (!vsi)
72 return -ENOENT;
73
Alexander Duyck9f65e15b2013-09-28 06:00:58 +000074 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000075 dev = tx_ring->dev;
76
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000077 /* we need two descriptors to add/del a filter and we can wait */
78 do {
79 if (I40E_DESC_UNUSED(tx_ring) > 1)
80 break;
81 msleep_interruptible(1);
82 delay++;
83 } while (delay < I40E_FD_CLEAN_DELAY);
84
85 if (!(I40E_DESC_UNUSED(tx_ring) > 1))
86 return -EAGAIN;
87
Joseph Gasparakis17a73f62014-02-12 01:45:30 +000088 dma = dma_map_single(dev, raw_packet,
89 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000090 if (dma_mapping_error(dev, dma))
91 goto dma_fail;
92
93 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +000094 i = tx_ring->next_to_use;
95 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000096 first = &tx_ring->tx_bi[i];
97 memset(first, 0, sizeof(struct i40e_tx_buffer));
Alexander Duyckfc4ac672013-09-28 06:00:22 +000098
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +000099 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000100
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000101 fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
102 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000103
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000104 fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
105 I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000106
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000107 fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
108 I40E_TXD_FLTR_QW0_PCTYPE_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000109
110 /* Use LAN VSI Id if not programmed by user */
111 if (fdir_data->dest_vsi == 0)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000112 fpt |= (pf->vsi[pf->lan_vsi]->id) <<
113 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000114 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000115 fpt |= ((u32)fdir_data->dest_vsi <<
116 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
117 I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000118
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000119 dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000120
121 if (add)
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000122 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
123 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000124 else
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000125 dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
126 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000127
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000128 dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
129 I40E_TXD_FLTR_QW1_DEST_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000130
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000131 dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
132 I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000133
134 if (fdir_data->cnt_index != 0) {
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000135 dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
136 dcc |= ((u32)fdir_data->cnt_index <<
137 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +0000138 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000139 }
140
Jesse Brandeburg99753ea2014-06-04 04:22:49 +0000141 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
142 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000143 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000144 fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
145
146 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000147 i = tx_ring->next_to_use;
148 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000149 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000150
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000151 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
152
153 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000154
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000155 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000156 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000157 dma_unmap_addr_set(tx_buf, dma, dma);
158
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000159 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000160 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000161
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000162 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
163 tx_buf->raw_buf = (void *)raw_packet;
164
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000165 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000166 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000167
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000168 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000169 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000170 */
171 wmb();
172
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000173 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000174 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000175
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000176 writel(tx_ring->next_to_use, tx_ring->tail);
177 return 0;
178
179dma_fail:
180 return -1;
181}
182
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000183#define IP_HEADER_OFFSET 14
184#define I40E_UDPIP_DUMMY_PACKET_LEN 42
185/**
186 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
187 * @vsi: pointer to the targeted VSI
188 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000189 * @add: true adds a filter, false removes it
190 *
191 * Returns 0 if the filters were successfully added or removed
192 **/
193static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
194 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000195 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000196{
197 struct i40e_pf *pf = vsi->back;
198 struct udphdr *udp;
199 struct iphdr *ip;
200 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000201 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000202 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000203 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
204 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
205 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
206
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000207 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
208 if (!raw_packet)
209 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000210 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
211
212 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
213 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
214 + sizeof(struct iphdr));
215
216 ip->daddr = fd_data->dst_ip[0];
217 udp->dest = fd_data->dst_port;
218 ip->saddr = fd_data->src_ip[0];
219 udp->source = fd_data->src_port;
220
Kevin Scottb2d36c02014-04-09 05:58:59 +0000221 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
222 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
223 if (ret) {
224 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000225 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
226 fd_data->pctype, fd_data->fd_id, ret);
Kevin Scottb2d36c02014-04-09 05:58:59 +0000227 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000228 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000229 if (add)
230 dev_info(&pf->pdev->dev,
231 "Filter OK for PCTYPE %d loc = %d\n",
232 fd_data->pctype, fd_data->fd_id);
233 else
234 dev_info(&pf->pdev->dev,
235 "Filter deleted for PCTYPE %d loc = %d\n",
236 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000237 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800238 if (err)
239 kfree(raw_packet);
240
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000241 return err ? -EOPNOTSUPP : 0;
242}
243
244#define I40E_TCPIP_DUMMY_PACKET_LEN 54
245/**
246 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
247 * @vsi: pointer to the targeted VSI
248 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000249 * @add: true adds a filter, false removes it
250 *
251 * Returns 0 if the filters were successfully added or removed
252 **/
253static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
254 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000255 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000256{
257 struct i40e_pf *pf = vsi->back;
258 struct tcphdr *tcp;
259 struct iphdr *ip;
260 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000261 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000262 int ret;
263 /* Dummy packet */
264 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
265 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
266 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
267 0x0, 0x72, 0, 0, 0, 0};
268
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000269 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
270 if (!raw_packet)
271 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000272 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
273
274 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
275 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
276 + sizeof(struct iphdr));
277
278 ip->daddr = fd_data->dst_ip[0];
279 tcp->dest = fd_data->dst_port;
280 ip->saddr = fd_data->src_ip[0];
281 tcp->source = fd_data->src_port;
282
283 if (add) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000284 pf->fd_tcp_rule++;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000285 if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400286 if (I40E_DEBUG_FD & pf->hw.debug_mask)
287 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000288 pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
289 }
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000290 } else {
291 pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
292 (pf->fd_tcp_rule - 1) : 0;
293 if (pf->fd_tcp_rule == 0) {
294 pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400295 if (I40E_DEBUG_FD & pf->hw.debug_mask)
296 dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000297 }
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000298 }
299
Kevin Scottb2d36c02014-04-09 05:58:59 +0000300 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000301 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
302
303 if (ret) {
304 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000305 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
306 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000307 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000308 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000309 if (add)
310 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
311 fd_data->pctype, fd_data->fd_id);
312 else
313 dev_info(&pf->pdev->dev,
314 "Filter deleted for PCTYPE %d loc = %d\n",
315 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000316 }
317
Kiran Patila42e7a32015-11-06 15:26:03 -0800318 if (err)
319 kfree(raw_packet);
320
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000321 return err ? -EOPNOTSUPP : 0;
322}
323
324/**
325 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
326 * a specific flow spec
327 * @vsi: pointer to the targeted VSI
328 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000329 * @add: true adds a filter, false removes it
330 *
Jesse Brandeburg4eeb1ff2015-11-18 17:35:42 -0800331 * Returns 0 if the filters were successfully added or removed
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000332 **/
333static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
334 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000335 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000336{
337 return -EOPNOTSUPP;
338}
339
340#define I40E_IP_DUMMY_PACKET_LEN 34
341/**
342 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
343 * a specific flow spec
344 * @vsi: pointer to the targeted VSI
345 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000346 * @add: true adds a filter, false removes it
347 *
348 * Returns 0 if the filters were successfully added or removed
349 **/
350static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
351 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000352 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000353{
354 struct i40e_pf *pf = vsi->back;
355 struct iphdr *ip;
356 bool err = false;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000357 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000358 int ret;
359 int i;
360 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
361 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
362 0, 0, 0, 0};
363
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000364 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
365 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000366 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
367 if (!raw_packet)
368 return -ENOMEM;
369 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
370 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
371
372 ip->saddr = fd_data->src_ip[0];
373 ip->daddr = fd_data->dst_ip[0];
374 ip->protocol = 0;
375
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000376 fd_data->pctype = i;
377 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
378
379 if (ret) {
380 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000381 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
382 fd_data->pctype, fd_data->fd_id, ret);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000383 err = true;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000384 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000385 if (add)
386 dev_info(&pf->pdev->dev,
387 "Filter OK for PCTYPE %d loc = %d\n",
388 fd_data->pctype, fd_data->fd_id);
389 else
390 dev_info(&pf->pdev->dev,
391 "Filter deleted for PCTYPE %d loc = %d\n",
392 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000393 }
394 }
395
Kiran Patila42e7a32015-11-06 15:26:03 -0800396 if (err)
397 kfree(raw_packet);
398
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000399 return err ? -EOPNOTSUPP : 0;
400}
401
402/**
403 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
404 * @vsi: pointer to the targeted VSI
405 * @cmd: command to get or set RX flow classification rules
406 * @add: true adds a filter, false removes it
407 *
408 **/
409int i40e_add_del_fdir(struct i40e_vsi *vsi,
410 struct i40e_fdir_filter *input, bool add)
411{
412 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000413 int ret;
414
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000415 switch (input->flow_type & ~FLOW_EXT) {
416 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000417 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000418 break;
419 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000420 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000421 break;
422 case SCTP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000423 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000424 break;
425 case IPV4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000426 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000427 break;
428 case IP_USER_FLOW:
429 switch (input->ip4_proto) {
430 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000431 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000432 break;
433 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000434 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000435 break;
436 case IPPROTO_SCTP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000437 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000438 break;
439 default:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000440 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000441 break;
442 }
443 break;
444 default:
Jakub Kicinskic5ffe7e2014-04-02 10:33:22 +0000445 dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000446 input->flow_type);
447 ret = -EINVAL;
448 }
449
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000450 /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000451 return ret;
452}
453
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000454/**
455 * i40e_fd_handle_status - check the Programming Status for FD
456 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000457 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000458 * @prog_id: the id originally used for programming
459 *
460 * This is used to verify if the FD programming or invalidation
461 * requested by SW to the HW is successful or not and take actions accordingly.
462 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000463static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
464 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000465{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000466 struct i40e_pf *pf = rx_ring->vsi->back;
467 struct pci_dev *pdev = pf->pdev;
468 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000469 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000470 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000471
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000472 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000473 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
474 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
475
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400476 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400477 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000478 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
479 (I40E_DEBUG_FD & pf->hw.debug_mask))
480 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400481 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000482
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000483 /* Check if the programming error is for ATR.
484 * If so, auto disable ATR and set a state for
485 * flush in progress. Next time we come here if flush is in
486 * progress do nothing, once flush is complete the state will
487 * be cleared.
488 */
489 if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
490 return;
491
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000492 pf->fd_add_err++;
493 /* store the current atr filter count */
494 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
495
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000496 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
497 (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
498 pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
499 set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
500 }
501
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000502 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000503 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000504 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000505 /* If ATR is running fcnt_prog can quickly change,
506 * if we are very close to full, it makes sense to disable
507 * FD ATR/SB and then re-enable it when there is room.
508 */
509 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000510 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000511 !(pf->auto_disable_flags &
Anjali Singhai Jainb814ba62014-06-04 20:41:48 +0000512 I40E_FLAG_FD_SB_ENABLED)) {
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400513 if (I40E_DEBUG_FD & pf->hw.debug_mask)
514 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000515 pf->auto_disable_flags |=
516 I40E_FLAG_FD_SB_ENABLED;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000517 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000518 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400519 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000520 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000521 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000522 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000523 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000524}
525
526/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000527 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000528 * @ring: the ring that owns the buffer
529 * @tx_buffer: the buffer to free
530 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000531static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
532 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000533{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000534 if (tx_buffer->skb) {
Kiran Patila42e7a32015-11-06 15:26:03 -0800535 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000536 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000537 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000538 dma_unmap_addr(tx_buffer, dma),
539 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000540 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000541 } else if (dma_unmap_len(tx_buffer, len)) {
542 dma_unmap_page(ring->dev,
543 dma_unmap_addr(tx_buffer, dma),
544 dma_unmap_len(tx_buffer, len),
545 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000546 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800547
548 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
549 kfree(tx_buffer->raw_buf);
550
Alexander Duycka5e9c572013-09-28 06:00:27 +0000551 tx_buffer->next_to_watch = NULL;
552 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000553 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000554 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000555}
556
557/**
558 * i40e_clean_tx_ring - Free any empty Tx buffers
559 * @tx_ring: ring to be cleaned
560 **/
561void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
562{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000563 unsigned long bi_size;
564 u16 i;
565
566 /* ring already cleared, nothing to do */
567 if (!tx_ring->tx_bi)
568 return;
569
570 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000571 for (i = 0; i < tx_ring->count; i++)
572 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000573
574 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
575 memset(tx_ring->tx_bi, 0, bi_size);
576
577 /* Zero out the descriptor ring */
578 memset(tx_ring->desc, 0, tx_ring->size);
579
580 tx_ring->next_to_use = 0;
581 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000582
583 if (!tx_ring->netdev)
584 return;
585
586 /* cleanup Tx queue statistics */
587 netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
588 tx_ring->queue_index));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000589}
590
591/**
592 * i40e_free_tx_resources - Free Tx resources per queue
593 * @tx_ring: Tx descriptor ring for a specific queue
594 *
595 * Free all transmit software resources
596 **/
597void i40e_free_tx_resources(struct i40e_ring *tx_ring)
598{
599 i40e_clean_tx_ring(tx_ring);
600 kfree(tx_ring->tx_bi);
601 tx_ring->tx_bi = NULL;
602
603 if (tx_ring->desc) {
604 dma_free_coherent(tx_ring->dev, tx_ring->size,
605 tx_ring->desc, tx_ring->dma);
606 tx_ring->desc = NULL;
607 }
608}
609
Jesse Brandeburga68de582015-02-24 05:26:03 +0000610/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000611 * i40e_get_tx_pending - how many tx descriptors not processed
612 * @tx_ring: the ring of descriptors
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800613 * @in_sw: is tx_pending being checked in SW or HW
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000614 *
615 * Since there is no access to the ring head register
616 * in XL710, we need to use our local copies
617 **/
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800618u32 i40e_get_tx_pending(struct i40e_ring *ring, bool in_sw)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000619{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000620 u32 head, tail;
621
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800622 if (!in_sw)
623 head = i40e_get_head(ring);
624 else
625 head = ring->next_to_clean;
Jesse Brandeburga68de582015-02-24 05:26:03 +0000626 tail = readl(ring->tail);
627
628 if (head != tail)
629 return (head < tail) ?
630 tail - head : (tail + ring->count - head);
631
632 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000633}
634
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000635#define WB_STRIDE 0x3
636
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000637/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000638 * i40e_clean_tx_irq - Reclaim resources after transmit completes
639 * @tx_ring: tx ring to clean
640 * @budget: how many cleans we're allowed
641 *
642 * Returns true if there's any budget left (e.g. the clean is finished)
643 **/
644static bool i40e_clean_tx_irq(struct i40e_ring *tx_ring, int budget)
645{
646 u16 i = tx_ring->next_to_clean;
647 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000648 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000649 struct i40e_tx_desc *tx_desc;
650 unsigned int total_packets = 0;
651 unsigned int total_bytes = 0;
652
653 tx_buf = &tx_ring->tx_bi[i];
654 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000655 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000656
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000657 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
658
Alexander Duycka5e9c572013-09-28 06:00:27 +0000659 do {
660 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000661
662 /* if next_to_watch is not set then there is no work pending */
663 if (!eop_desc)
664 break;
665
Alexander Duycka5e9c572013-09-28 06:00:27 +0000666 /* prevent any other reads prior to eop_desc */
667 read_barrier_depends();
668
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000669 /* we have caught up to head, no work left to do */
670 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000671 break;
672
Alexander Duyckc304fda2013-09-28 06:00:12 +0000673 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000674 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000675
Alexander Duycka5e9c572013-09-28 06:00:27 +0000676 /* update the statistics for this packet */
677 total_bytes += tx_buf->bytecount;
678 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000679
Alexander Duycka5e9c572013-09-28 06:00:27 +0000680 /* free the skb */
Rick Jonesa81fb042014-09-17 03:56:20 +0000681 dev_consume_skb_any(tx_buf->skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000682
Alexander Duycka5e9c572013-09-28 06:00:27 +0000683 /* unmap skb header data */
684 dma_unmap_single(tx_ring->dev,
685 dma_unmap_addr(tx_buf, dma),
686 dma_unmap_len(tx_buf, len),
687 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000688
Alexander Duycka5e9c572013-09-28 06:00:27 +0000689 /* clear tx_buffer data */
690 tx_buf->skb = NULL;
691 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000692
Alexander Duycka5e9c572013-09-28 06:00:27 +0000693 /* unmap remaining buffers */
694 while (tx_desc != eop_desc) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000695
696 tx_buf++;
697 tx_desc++;
698 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000699 if (unlikely(!i)) {
700 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000701 tx_buf = tx_ring->tx_bi;
702 tx_desc = I40E_TX_DESC(tx_ring, 0);
703 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000704
Alexander Duycka5e9c572013-09-28 06:00:27 +0000705 /* unmap any remaining paged data */
706 if (dma_unmap_len(tx_buf, len)) {
707 dma_unmap_page(tx_ring->dev,
708 dma_unmap_addr(tx_buf, dma),
709 dma_unmap_len(tx_buf, len),
710 DMA_TO_DEVICE);
711 dma_unmap_len_set(tx_buf, len, 0);
712 }
713 }
714
715 /* move us one more past the eop_desc for start of next pkt */
716 tx_buf++;
717 tx_desc++;
718 i++;
719 if (unlikely(!i)) {
720 i -= tx_ring->count;
721 tx_buf = tx_ring->tx_bi;
722 tx_desc = I40E_TX_DESC(tx_ring, 0);
723 }
724
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000725 prefetch(tx_desc);
726
Alexander Duycka5e9c572013-09-28 06:00:27 +0000727 /* update budget accounting */
728 budget--;
729 } while (likely(budget));
730
731 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000732 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000733 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000734 tx_ring->stats.bytes += total_bytes;
735 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000736 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000737 tx_ring->q_vector->tx.total_bytes += total_bytes;
738 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000739
Anjali Singhai58044742015-09-25 18:26:13 -0700740 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
741 unsigned int j = 0;
742
743 /* check to see if there are < 4 descriptors
744 * waiting to be written back, then kick the hardware to force
745 * them to be written back in case we stay in NAPI.
746 * In this mode on X722 we do not enable Interrupt.
747 */
Anjali Singhai Jaindd353102016-01-15 14:33:12 -0800748 j = i40e_get_tx_pending(tx_ring, false);
Anjali Singhai58044742015-09-25 18:26:13 -0700749
750 if (budget &&
751 ((j / (WB_STRIDE + 1)) == 0) && (j != 0) &&
752 !test_bit(__I40E_DOWN, &tx_ring->vsi->state) &&
753 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
754 tx_ring->arm_wb = true;
755 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000756
Alexander Duyck7070ce02013-09-28 06:00:37 +0000757 netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
758 tx_ring->queue_index),
759 total_packets, total_bytes);
760
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000761#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
762 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
763 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
764 /* Make sure that anybody stopping the queue after this
765 * sees the new next_to_clean.
766 */
767 smp_mb();
768 if (__netif_subqueue_stopped(tx_ring->netdev,
769 tx_ring->queue_index) &&
770 !test_bit(__I40E_DOWN, &tx_ring->vsi->state)) {
771 netif_wake_subqueue(tx_ring->netdev,
772 tx_ring->queue_index);
773 ++tx_ring->tx_stats.restart_queue;
774 }
775 }
776
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000777 return !!budget;
778}
779
780/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800781 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
782 * @vsi: the VSI we care about
783 * @q_vector: the vector on which to enable writeback
784 *
785 **/
786static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
787 struct i40e_q_vector *q_vector)
788{
789 u16 flags = q_vector->tx.ring[0].flags;
790 u32 val;
791
792 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
793 return;
794
795 if (q_vector->arm_wb_state)
796 return;
797
798 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
799 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
800 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
801
802 wr32(&vsi->back->hw,
803 I40E_PFINT_DYN_CTLN(q_vector->v_idx + vsi->base_vector - 1),
804 val);
805 } else {
806 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
807 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
808
809 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
810 }
811 q_vector->arm_wb_state = true;
812}
813
814/**
815 * i40e_force_wb - Issue SW Interrupt so HW does a wb
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000816 * @vsi: the VSI we care about
817 * @q_vector: the vector on which to force writeback
818 *
819 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400820void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000821{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800822 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400823 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
824 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
825 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
826 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
827 /* allow 00 to be written to the index */
828
829 wr32(&vsi->back->hw,
830 I40E_PFINT_DYN_CTLN(q_vector->v_idx +
831 vsi->base_vector - 1), val);
832 } else {
833 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
834 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
835 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
836 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
837 /* allow 00 to be written to the index */
838
839 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
840 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000841}
842
843/**
844 * i40e_set_new_dynamic_itr - Find new ITR level
845 * @rc: structure containing ring performance data
846 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400847 * Returns true if ITR changed, false if not
848 *
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000849 * Stores a new ITR value based on packets and byte counts during
850 * the last interrupt. The advantage of per interrupt computation
851 * is faster updates and more accurate ITR for the current traffic
852 * pattern. Constants in this function were computed based on
853 * theoretical maximum wire speed and thresholds were set based on
854 * testing data as well as attempting to minimize response time
855 * while increasing bulk throughput.
856 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400857static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000858{
859 enum i40e_latency_range new_latency_range = rc->latency_range;
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400860 struct i40e_q_vector *qv = rc->ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000861 u32 new_itr = rc->itr;
862 int bytes_per_int;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400863 int usecs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000864
865 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400866 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000867
868 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400869 * 0-10MB/s lowest (50000 ints/s)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000870 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400871 * 20-1249MB/s bulk (18000 ints/s)
872 * > 40000 Rx packets per second (8000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400873 *
874 * The math works out because the divisor is in 10^(-6) which
875 * turns the bytes/us input value into MB/s values, but
876 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400877 * are in 2 usec increments in the ITR registers, and make sure
878 * to use the smoothed values that the countdown timer gives us.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000879 */
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400880 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -0400881 bytes_per_int = rc->total_bytes / usecs;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -0400882
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400883 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000884 case I40E_LOWEST_LATENCY:
885 if (bytes_per_int > 10)
886 new_latency_range = I40E_LOW_LATENCY;
887 break;
888 case I40E_LOW_LATENCY:
889 if (bytes_per_int > 20)
890 new_latency_range = I40E_BULK_LATENCY;
891 else if (bytes_per_int <= 10)
892 new_latency_range = I40E_LOWEST_LATENCY;
893 break;
894 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400895 case I40E_ULTRA_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400896 default:
897 if (bytes_per_int <= 20)
898 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000899 break;
900 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400901
902 /* this is to adjust RX more aggressively when streaming small
903 * packets. The value of 40000 was picked as it is just beyond
904 * what the hardware can receive per second if in low latency
905 * mode.
906 */
907#define RX_ULTRA_PACKET_RATE 40000
908
909 if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
910 (&qv->rx == rc))
911 new_latency_range = I40E_ULTRA_LATENCY;
912
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -0400913 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000914
915 switch (new_latency_range) {
916 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400917 new_itr = I40E_ITR_50K;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000918 break;
919 case I40E_LOW_LATENCY:
920 new_itr = I40E_ITR_20K;
921 break;
922 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -0400923 new_itr = I40E_ITR_18K;
924 break;
925 case I40E_ULTRA_LATENCY:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000926 new_itr = I40E_ITR_8K;
927 break;
928 default:
929 break;
930 }
931
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000932 rc->total_bytes = 0;
933 rc->total_packets = 0;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -0400934
935 if (new_itr != rc->itr) {
936 rc->itr = new_itr;
937 return true;
938 }
939
940 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000941}
942
943/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000944 * i40e_clean_programming_status - clean the programming status descriptor
945 * @rx_ring: the rx ring that has this descriptor
946 * @rx_desc: the rx descriptor written back by HW
947 *
948 * Flow director should handle FD_FILTER_STATUS to check its filter programming
949 * status being successful or not and take actions accordingly. FCoE should
950 * handle its context/filter programming/invalidation status and take actions.
951 *
952 **/
953static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
954 union i40e_rx_desc *rx_desc)
955{
956 u64 qw;
957 u8 id;
958
959 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
960 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
961 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
962
963 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000964 i40e_fd_handle_status(rx_ring, rx_desc, id);
Vasu Dev38e00432014-08-01 13:27:03 -0700965#ifdef I40E_FCOE
966 else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
967 (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
968 i40e_fcoe_handle_status(rx_ring, rx_desc, id);
969#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000970}
971
972/**
973 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
974 * @tx_ring: the tx ring to set up
975 *
976 * Return 0 on success, negative on error
977 **/
978int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
979{
980 struct device *dev = tx_ring->dev;
981 int bi_size;
982
983 if (!dev)
984 return -ENOMEM;
985
Jesse Brandeburge908f812015-07-23 16:54:42 -0400986 /* warn if we are about to overwrite the pointer */
987 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000988 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
989 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
990 if (!tx_ring->tx_bi)
991 goto err;
992
993 /* round up to nearest 4K */
994 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000995 /* add u32 for head writeback, align after this takes care of
996 * guaranteeing this is at least one cache line in size
997 */
998 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000999 tx_ring->size = ALIGN(tx_ring->size, 4096);
1000 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
1001 &tx_ring->dma, GFP_KERNEL);
1002 if (!tx_ring->desc) {
1003 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1004 tx_ring->size);
1005 goto err;
1006 }
1007
1008 tx_ring->next_to_use = 0;
1009 tx_ring->next_to_clean = 0;
1010 return 0;
1011
1012err:
1013 kfree(tx_ring->tx_bi);
1014 tx_ring->tx_bi = NULL;
1015 return -ENOMEM;
1016}
1017
1018/**
1019 * i40e_clean_rx_ring - Free Rx buffers
1020 * @rx_ring: ring to be cleaned
1021 **/
1022void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1023{
1024 struct device *dev = rx_ring->dev;
1025 struct i40e_rx_buffer *rx_bi;
1026 unsigned long bi_size;
1027 u16 i;
1028
1029 /* ring already cleared, nothing to do */
1030 if (!rx_ring->rx_bi)
1031 return;
1032
Mitch Williamsa132af22015-01-24 09:58:35 +00001033 if (ring_is_ps_enabled(rx_ring)) {
1034 int bufsz = ALIGN(rx_ring->rx_hdr_len, 256) * rx_ring->count;
1035
1036 rx_bi = &rx_ring->rx_bi[0];
1037 if (rx_bi->hdr_buf) {
1038 dma_free_coherent(dev,
1039 bufsz,
1040 rx_bi->hdr_buf,
1041 rx_bi->dma);
1042 for (i = 0; i < rx_ring->count; i++) {
1043 rx_bi = &rx_ring->rx_bi[i];
1044 rx_bi->dma = 0;
Shannon Nelson37a29732015-02-27 09:15:19 +00001045 rx_bi->hdr_buf = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001046 }
1047 }
1048 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001049 /* Free all the Rx ring sk_buffs */
1050 for (i = 0; i < rx_ring->count; i++) {
1051 rx_bi = &rx_ring->rx_bi[i];
1052 if (rx_bi->dma) {
1053 dma_unmap_single(dev,
1054 rx_bi->dma,
1055 rx_ring->rx_buf_len,
1056 DMA_FROM_DEVICE);
1057 rx_bi->dma = 0;
1058 }
1059 if (rx_bi->skb) {
1060 dev_kfree_skb(rx_bi->skb);
1061 rx_bi->skb = NULL;
1062 }
1063 if (rx_bi->page) {
1064 if (rx_bi->page_dma) {
1065 dma_unmap_page(dev,
1066 rx_bi->page_dma,
Mitch Williamsf16704e2016-01-13 16:51:49 -08001067 PAGE_SIZE,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001068 DMA_FROM_DEVICE);
1069 rx_bi->page_dma = 0;
1070 }
1071 __free_page(rx_bi->page);
1072 rx_bi->page = NULL;
1073 rx_bi->page_offset = 0;
1074 }
1075 }
1076
1077 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1078 memset(rx_ring->rx_bi, 0, bi_size);
1079
1080 /* Zero out the descriptor ring */
1081 memset(rx_ring->desc, 0, rx_ring->size);
1082
1083 rx_ring->next_to_clean = 0;
1084 rx_ring->next_to_use = 0;
1085}
1086
1087/**
1088 * i40e_free_rx_resources - Free Rx resources
1089 * @rx_ring: ring to clean the resources from
1090 *
1091 * Free all receive software resources
1092 **/
1093void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1094{
1095 i40e_clean_rx_ring(rx_ring);
1096 kfree(rx_ring->rx_bi);
1097 rx_ring->rx_bi = NULL;
1098
1099 if (rx_ring->desc) {
1100 dma_free_coherent(rx_ring->dev, rx_ring->size,
1101 rx_ring->desc, rx_ring->dma);
1102 rx_ring->desc = NULL;
1103 }
1104}
1105
1106/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001107 * i40e_alloc_rx_headers - allocate rx header buffers
1108 * @rx_ring: ring to alloc buffers
1109 *
1110 * Allocate rx header buffers for the entire ring. As these are static,
1111 * this is only called when setting up a new ring.
1112 **/
1113void i40e_alloc_rx_headers(struct i40e_ring *rx_ring)
1114{
1115 struct device *dev = rx_ring->dev;
1116 struct i40e_rx_buffer *rx_bi;
1117 dma_addr_t dma;
1118 void *buffer;
1119 int buf_size;
1120 int i;
1121
1122 if (rx_ring->rx_bi[0].hdr_buf)
1123 return;
1124 /* Make sure the buffers don't cross cache line boundaries. */
1125 buf_size = ALIGN(rx_ring->rx_hdr_len, 256);
1126 buffer = dma_alloc_coherent(dev, buf_size * rx_ring->count,
1127 &dma, GFP_KERNEL);
1128 if (!buffer)
1129 return;
1130 for (i = 0; i < rx_ring->count; i++) {
1131 rx_bi = &rx_ring->rx_bi[i];
1132 rx_bi->dma = dma + (i * buf_size);
1133 rx_bi->hdr_buf = buffer + (i * buf_size);
1134 }
1135}
1136
1137/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001138 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1139 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1140 *
1141 * Returns 0 on success, negative on failure
1142 **/
1143int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1144{
1145 struct device *dev = rx_ring->dev;
1146 int bi_size;
1147
Jesse Brandeburge908f812015-07-23 16:54:42 -04001148 /* warn if we are about to overwrite the pointer */
1149 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001150 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1151 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1152 if (!rx_ring->rx_bi)
1153 goto err;
1154
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001155 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001156
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001157 /* Round up to nearest 4K */
1158 rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
1159 ? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
1160 : rx_ring->count * sizeof(union i40e_32byte_rx_desc);
1161 rx_ring->size = ALIGN(rx_ring->size, 4096);
1162 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1163 &rx_ring->dma, GFP_KERNEL);
1164
1165 if (!rx_ring->desc) {
1166 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1167 rx_ring->size);
1168 goto err;
1169 }
1170
1171 rx_ring->next_to_clean = 0;
1172 rx_ring->next_to_use = 0;
1173
1174 return 0;
1175err:
1176 kfree(rx_ring->rx_bi);
1177 rx_ring->rx_bi = NULL;
1178 return -ENOMEM;
1179}
1180
1181/**
1182 * i40e_release_rx_desc - Store the new tail and head values
1183 * @rx_ring: ring to bump
1184 * @val: new head index
1185 **/
1186static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1187{
1188 rx_ring->next_to_use = val;
1189 /* Force memory writes to complete before letting h/w
1190 * know there are new descriptors to fetch. (Only
1191 * applicable for weak-ordered memory model archs,
1192 * such as IA-64).
1193 */
1194 wmb();
1195 writel(val, rx_ring->tail);
1196}
1197
1198/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001199 * i40e_alloc_rx_buffers_ps - Replace used receive buffers; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001200 * @rx_ring: ring to place buffers on
1201 * @cleaned_count: number of buffers to replace
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001202 *
1203 * Returns true if any errors on allocation
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001204 **/
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001205bool i40e_alloc_rx_buffers_ps(struct i40e_ring *rx_ring, u16 cleaned_count)
Mitch Williamsa132af22015-01-24 09:58:35 +00001206{
1207 u16 i = rx_ring->next_to_use;
1208 union i40e_rx_desc *rx_desc;
1209 struct i40e_rx_buffer *bi;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001210 const int current_node = numa_node_id();
Mitch Williamsa132af22015-01-24 09:58:35 +00001211
1212 /* do nothing if no valid netdev defined */
1213 if (!rx_ring->netdev || !cleaned_count)
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001214 return false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001215
1216 while (cleaned_count--) {
1217 rx_desc = I40E_RX_DESC(rx_ring, i);
1218 bi = &rx_ring->rx_bi[i];
1219
1220 if (bi->skb) /* desc is in use */
1221 goto no_buffers;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001222
1223 /* If we've been moved to a different NUMA node, release the
1224 * page so we can get a new one on the current node.
1225 */
1226 if (bi->page && page_to_nid(bi->page) != current_node) {
1227 dma_unmap_page(rx_ring->dev,
1228 bi->page_dma,
1229 PAGE_SIZE,
1230 DMA_FROM_DEVICE);
1231 __free_page(bi->page);
1232 bi->page = NULL;
1233 bi->page_dma = 0;
1234 rx_ring->rx_stats.realloc_count++;
1235 } else if (bi->page) {
1236 rx_ring->rx_stats.page_reuse_count++;
1237 }
1238
Mitch Williamsa132af22015-01-24 09:58:35 +00001239 if (!bi->page) {
1240 bi->page = alloc_page(GFP_ATOMIC);
1241 if (!bi->page) {
1242 rx_ring->rx_stats.alloc_page_failed++;
1243 goto no_buffers;
1244 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001245 bi->page_dma = dma_map_page(rx_ring->dev,
1246 bi->page,
Mitch Williamsf16704e2016-01-13 16:51:49 -08001247 0,
1248 PAGE_SIZE,
Mitch Williamsa132af22015-01-24 09:58:35 +00001249 DMA_FROM_DEVICE);
Mitch Williamsf16704e2016-01-13 16:51:49 -08001250 if (dma_mapping_error(rx_ring->dev, bi->page_dma)) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001251 rx_ring->rx_stats.alloc_page_failed++;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001252 __free_page(bi->page);
1253 bi->page = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001254 bi->page_dma = 0;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001255 bi->page_offset = 0;
Mitch Williamsa132af22015-01-24 09:58:35 +00001256 goto no_buffers;
1257 }
Mitch Williamsf16704e2016-01-13 16:51:49 -08001258 bi->page_offset = 0;
Mitch Williamsa132af22015-01-24 09:58:35 +00001259 }
1260
Mitch Williamsa132af22015-01-24 09:58:35 +00001261 /* Refresh the desc even if buffer_addrs didn't change
1262 * because each write-back erases this info.
1263 */
Mitch Williamsf16704e2016-01-13 16:51:49 -08001264 rx_desc->read.pkt_addr =
1265 cpu_to_le64(bi->page_dma + bi->page_offset);
Mitch Williamsa132af22015-01-24 09:58:35 +00001266 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
1267 i++;
1268 if (i == rx_ring->count)
1269 i = 0;
1270 }
1271
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001272 if (rx_ring->next_to_use != i)
1273 i40e_release_rx_desc(rx_ring, i);
1274
1275 return false;
1276
Mitch Williamsa132af22015-01-24 09:58:35 +00001277no_buffers:
1278 if (rx_ring->next_to_use != i)
1279 i40e_release_rx_desc(rx_ring, i);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001280
1281 /* make sure to come back via polling to try again after
1282 * allocation failure
1283 */
1284 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +00001285}
1286
1287/**
1288 * i40e_alloc_rx_buffers_1buf - Replace used receive buffers; single buffer
1289 * @rx_ring: ring to place buffers on
1290 * @cleaned_count: number of buffers to replace
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001291 *
1292 * Returns true if any errors on allocation
Mitch Williamsa132af22015-01-24 09:58:35 +00001293 **/
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001294bool i40e_alloc_rx_buffers_1buf(struct i40e_ring *rx_ring, u16 cleaned_count)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001295{
1296 u16 i = rx_ring->next_to_use;
1297 union i40e_rx_desc *rx_desc;
1298 struct i40e_rx_buffer *bi;
1299 struct sk_buff *skb;
1300
1301 /* do nothing if no valid netdev defined */
1302 if (!rx_ring->netdev || !cleaned_count)
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001303 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001304
1305 while (cleaned_count--) {
1306 rx_desc = I40E_RX_DESC(rx_ring, i);
1307 bi = &rx_ring->rx_bi[i];
1308 skb = bi->skb;
1309
1310 if (!skb) {
Jesse Brandeburgdd1a5df2016-01-13 16:51:48 -08001311 skb = __netdev_alloc_skb_ip_align(rx_ring->netdev,
1312 rx_ring->rx_buf_len,
1313 GFP_ATOMIC |
1314 __GFP_NOWARN);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001315 if (!skb) {
Mitch Williams420136c2013-12-18 13:45:59 +00001316 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001317 goto no_buffers;
1318 }
1319 /* initialize queue mapping */
1320 skb_record_rx_queue(skb, rx_ring->queue_index);
1321 bi->skb = skb;
1322 }
1323
1324 if (!bi->dma) {
1325 bi->dma = dma_map_single(rx_ring->dev,
1326 skb->data,
1327 rx_ring->rx_buf_len,
1328 DMA_FROM_DEVICE);
1329 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Mitch Williams420136c2013-12-18 13:45:59 +00001330 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001331 bi->dma = 0;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001332 dev_kfree_skb(bi->skb);
1333 bi->skb = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001334 goto no_buffers;
1335 }
1336 }
1337
Mitch Williamsa132af22015-01-24 09:58:35 +00001338 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
1339 rx_desc->read.hdr_addr = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001340 i++;
1341 if (i == rx_ring->count)
1342 i = 0;
1343 }
1344
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001345 if (rx_ring->next_to_use != i)
1346 i40e_release_rx_desc(rx_ring, i);
1347
1348 return false;
1349
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001350no_buffers:
1351 if (rx_ring->next_to_use != i)
1352 i40e_release_rx_desc(rx_ring, i);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001353
1354 /* make sure to come back via polling to try again after
1355 * allocation failure
1356 */
1357 return true;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001358}
1359
1360/**
1361 * i40e_receive_skb - Send a completed packet up the stack
1362 * @rx_ring: rx ring in play
1363 * @skb: packet to send up
1364 * @vlan_tag: vlan tag for packet
1365 **/
1366static void i40e_receive_skb(struct i40e_ring *rx_ring,
1367 struct sk_buff *skb, u16 vlan_tag)
1368{
1369 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001370
1371 if (vlan_tag & VLAN_VID_MASK)
1372 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1373
Alexander Duyck8b650352015-09-24 09:04:32 -07001374 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001375}
1376
1377/**
1378 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1379 * @vsi: the VSI we care about
1380 * @skb: skb currently being received and modified
1381 * @rx_status: status value of last descriptor in packet
1382 * @rx_error: error value of last descriptor in packet
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001383 * @rx_ptype: ptype value of last descriptor in packet
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001384 **/
1385static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1386 struct sk_buff *skb,
1387 u32 rx_status,
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001388 u32 rx_error,
1389 u16 rx_ptype)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001390{
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001391 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
1392 bool ipv4 = false, ipv6 = false;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001393 bool ipv4_tunnel, ipv6_tunnel;
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001394
Anjali Singhai Jainf8faaa42015-02-24 06:58:48 +00001395 ipv4_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT4_MAC_PAY3) &&
1396 (rx_ptype <= I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4);
1397 ipv6_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT6_MAC_PAY3) &&
1398 (rx_ptype <= I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001399
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001400 skb->ip_summed = CHECKSUM_NONE;
1401
1402 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001403 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001404 return;
1405
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001406 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001407 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001408 return;
1409
1410 /* both known and outer_ip must be set for the below code to work */
1411 if (!(decoded.known && decoded.outer_ip))
1412 return;
1413
1414 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1415 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4)
1416 ipv4 = true;
1417 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1418 decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6)
1419 ipv6 = true;
1420
1421 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001422 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1423 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001424 goto checksum_fail;
1425
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001426 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001427 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001428 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001429 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001430 return;
1431
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001432 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001433 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001434 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001435
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001436 /* handle packets that were not able to be checksummed due
1437 * to arrival speed, in this case the stack can compute
1438 * the csum.
1439 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001440 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001441 return;
1442
Alexander Duycka9c9a812016-01-24 21:16:13 -08001443 /* The hardware supported by this driver does not validate outer
1444 * checksums for tunneled VXLAN or GENEVE frames. I don't agree
1445 * with it but the specification states that you "MAY validate", it
1446 * doesn't make it a hard requirement so if we have validated the
1447 * inner checksum report CHECKSUM_UNNECESSARY.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001448 */
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001449
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001450 skb->ip_summed = CHECKSUM_UNNECESSARY;
Tom Herbertfa4ba692014-08-27 21:27:32 -07001451 skb->csum_level = ipv4_tunnel || ipv6_tunnel;
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001452
1453 return;
1454
1455checksum_fail:
1456 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001457}
1458
1459/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001460 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001461 * @ptype: the ptype value from the descriptor
1462 *
1463 * Returns a hash type to be used by skb_set_hash
1464 **/
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001465static inline enum pkt_hash_types i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001466{
1467 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1468
1469 if (!decoded.known)
1470 return PKT_HASH_TYPE_NONE;
1471
1472 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1473 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1474 return PKT_HASH_TYPE_L4;
1475 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1476 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1477 return PKT_HASH_TYPE_L3;
1478 else
1479 return PKT_HASH_TYPE_L2;
1480}
1481
1482/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001483 * i40e_rx_hash - set the hash value in the skb
1484 * @ring: descriptor ring
1485 * @rx_desc: specific descriptor
1486 **/
1487static inline void i40e_rx_hash(struct i40e_ring *ring,
1488 union i40e_rx_desc *rx_desc,
1489 struct sk_buff *skb,
1490 u8 rx_ptype)
1491{
1492 u32 hash;
1493 const __le64 rss_mask =
1494 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1495 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1496
1497 if (ring->netdev->features & NETIF_F_RXHASH)
1498 return;
1499
1500 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1501 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1502 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
1503 }
1504}
1505
1506/**
Mitch Williamsa132af22015-01-24 09:58:35 +00001507 * i40e_clean_rx_irq_ps - Reclaim resources after receive; packet split
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001508 * @rx_ring: rx ring to clean
1509 * @budget: how many cleans we're allowed
1510 *
1511 * Returns true if there's any budget left (e.g. the clean is finished)
1512 **/
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001513static int i40e_clean_rx_irq_ps(struct i40e_ring *rx_ring, const int budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001514{
1515 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1516 u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
1517 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001518 struct i40e_vsi *vsi = rx_ring->vsi;
1519 u16 i = rx_ring->next_to_clean;
1520 union i40e_rx_desc *rx_desc;
1521 u32 rx_error, rx_status;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001522 bool failure = false;
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001523 u8 rx_ptype;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001524 u64 qword;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001525 u32 copysize;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001526
Eric W. Biederman390f86d2014-03-14 17:59:10 -07001527 if (budget <= 0)
1528 return 0;
1529
Mitch Williamsa132af22015-01-24 09:58:35 +00001530 do {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001531 struct i40e_rx_buffer *rx_bi;
1532 struct sk_buff *skb;
1533 u16 vlan_tag;
Mitch Williamsa132af22015-01-24 09:58:35 +00001534 /* return some buffers to hardware, one at a time is too slow */
1535 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001536 failure = failure ||
1537 i40e_alloc_rx_buffers_ps(rx_ring,
1538 cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00001539 cleaned_count = 0;
1540 }
1541
1542 i = rx_ring->next_to_clean;
1543 rx_desc = I40E_RX_DESC(rx_ring, i);
1544 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1545 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1546 I40E_RXD_QW1_STATUS_SHIFT;
1547
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001548 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001549 break;
1550
1551 /* This memory barrier is needed to keep us from reading
1552 * any other fields out of the rx_desc until we know the
1553 * DD bit is set.
1554 */
Alexander Duyck67317162015-04-08 18:49:43 -07001555 dma_rmb();
Mitch Williamsf16704e2016-01-13 16:51:49 -08001556 /* sync header buffer for reading */
1557 dma_sync_single_range_for_cpu(rx_ring->dev,
1558 rx_ring->rx_bi[0].dma,
1559 i * rx_ring->rx_hdr_len,
1560 rx_ring->rx_hdr_len,
1561 DMA_FROM_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001562 if (i40e_rx_is_programming_status(qword)) {
1563 i40e_clean_programming_status(rx_ring, rx_desc);
Mitch Williamsa132af22015-01-24 09:58:35 +00001564 I40E_RX_INCREMENT(rx_ring, i);
1565 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001566 }
1567 rx_bi = &rx_ring->rx_bi[i];
1568 skb = rx_bi->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00001569 if (likely(!skb)) {
Jesse Brandeburgdd1a5df2016-01-13 16:51:48 -08001570 skb = __netdev_alloc_skb_ip_align(rx_ring->netdev,
1571 rx_ring->rx_hdr_len,
1572 GFP_ATOMIC |
1573 __GFP_NOWARN);
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001574 if (!skb) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001575 rx_ring->rx_stats.alloc_buff_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001576 failure = true;
Jesse Brandeburg8b6ed9c2015-03-31 00:45:01 -07001577 break;
1578 }
1579
Mitch Williamsa132af22015-01-24 09:58:35 +00001580 /* initialize queue mapping */
1581 skb_record_rx_queue(skb, rx_ring->queue_index);
1582 /* we are reusing so sync this buffer for CPU use */
1583 dma_sync_single_range_for_cpu(rx_ring->dev,
Jesse Brandeburg3578fa02016-01-04 10:33:03 -08001584 rx_ring->rx_bi[0].dma,
1585 i * rx_ring->rx_hdr_len,
Mitch Williamsa132af22015-01-24 09:58:35 +00001586 rx_ring->rx_hdr_len,
1587 DMA_FROM_DEVICE);
1588 }
Mitch Williams829af3a2013-12-18 13:46:00 +00001589 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1590 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1591 rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
1592 I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
1593 rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
1594 I40E_RXD_QW1_LENGTH_SPH_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001595
Mitch Williams829af3a2013-12-18 13:46:00 +00001596 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1597 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001598 rx_hbo = rx_error & BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
1599 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001600
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001601 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1602 I40E_RXD_QW1_PTYPE_SHIFT;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001603 /* sync half-page for reading */
1604 dma_sync_single_range_for_cpu(rx_ring->dev,
1605 rx_bi->page_dma,
1606 rx_bi->page_offset,
1607 PAGE_SIZE / 2,
1608 DMA_FROM_DEVICE);
1609 prefetch(page_address(rx_bi->page) + rx_bi->page_offset);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001610 rx_bi->skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00001611 cleaned_count++;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001612 copysize = 0;
Mitch Williamsa132af22015-01-24 09:58:35 +00001613 if (rx_hbo || rx_sph) {
1614 int len;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04001615
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001616 if (rx_hbo)
1617 len = I40E_RX_HDR_SIZE;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001618 else
Mitch Williamsa132af22015-01-24 09:58:35 +00001619 len = rx_header_len;
1620 memcpy(__skb_put(skb, len), rx_bi->hdr_buf, len);
1621 } else if (skb->len == 0) {
1622 int len;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001623 unsigned char *va = page_address(rx_bi->page) +
1624 rx_bi->page_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001625
Mitch Williamsf16704e2016-01-13 16:51:49 -08001626 len = min(rx_packet_len, rx_ring->rx_hdr_len);
1627 memcpy(__skb_put(skb, len), va, len);
1628 copysize = len;
Mitch Williamsa132af22015-01-24 09:58:35 +00001629 rx_packet_len -= len;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001630 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001631 /* Get the rest of the data if this was a header split */
Mitch Williamsa132af22015-01-24 09:58:35 +00001632 if (rx_packet_len) {
Mitch Williamsf16704e2016-01-13 16:51:49 -08001633 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
1634 rx_bi->page,
1635 rx_bi->page_offset + copysize,
1636 rx_packet_len, I40E_RXBUFFER_2048);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001637
Mitch Williamsf16704e2016-01-13 16:51:49 -08001638 /* If the page count is more than 2, then both halves
1639 * of the page are used and we need to free it. Do it
1640 * here instead of in the alloc code. Otherwise one
1641 * of the half-pages might be released between now and
1642 * then, and we wouldn't know which one to use.
Mitch Williams16fd08b2016-01-15 14:33:15 -08001643 * Don't call get_page and free_page since those are
1644 * both expensive atomic operations that just change
1645 * the refcount in opposite directions. Just give the
1646 * page to the stack; he can have our refcount.
Mitch Williamsf16704e2016-01-13 16:51:49 -08001647 */
1648 if (page_count(rx_bi->page) > 2) {
1649 dma_unmap_page(rx_ring->dev,
1650 rx_bi->page_dma,
1651 PAGE_SIZE,
1652 DMA_FROM_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001653 rx_bi->page = NULL;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001654 rx_bi->page_dma = 0;
1655 rx_ring->rx_stats.realloc_count++;
Mitch Williams16fd08b2016-01-15 14:33:15 -08001656 } else {
1657 get_page(rx_bi->page);
1658 /* switch to the other half-page here; the
1659 * allocation code programs the right addr
1660 * into HW. If we haven't used this half-page,
1661 * the address won't be changed, and HW can
1662 * just use it next time through.
1663 */
1664 rx_bi->page_offset ^= PAGE_SIZE / 2;
Mitch Williamsf16704e2016-01-13 16:51:49 -08001665 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001666
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001667 }
Mitch Williamsa132af22015-01-24 09:58:35 +00001668 I40E_RX_INCREMENT(rx_ring, i);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001669
1670 if (unlikely(
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001671 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001672 struct i40e_rx_buffer *next_buffer;
1673
1674 next_buffer = &rx_ring->rx_bi[i];
Mitch Williamsa132af22015-01-24 09:58:35 +00001675 next_buffer->skb = skb;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001676 rx_ring->rx_stats.non_eop_descs++;
Mitch Williamsa132af22015-01-24 09:58:35 +00001677 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001678 }
1679
1680 /* ERR_MASK will only have valid bits if EOP set */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001681 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001682 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001683 continue;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001684 }
1685
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001686 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1687
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00001688 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1689 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1690 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1691 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1692 rx_ring->last_rx_timestamp = jiffies;
1693 }
1694
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001695 /* probably a little skewed due to removing CRC */
1696 total_rx_bytes += skb->len;
1697 total_rx_packets++;
1698
1699 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001700
1701 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1702
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001703 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001704 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1705 : 0;
Vasu Dev38e00432014-08-01 13:27:03 -07001706#ifdef I40E_FCOE
1707 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1708 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001709 continue;
Vasu Dev38e00432014-08-01 13:27:03 -07001710 }
1711#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001712 i40e_receive_skb(rx_ring, skb, vlan_tag);
1713
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001714 rx_desc->wb.qword1.status_error_len = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001715
Mitch Williamsa132af22015-01-24 09:58:35 +00001716 } while (likely(total_rx_packets < budget));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001717
Alexander Duyck980e9b12013-09-28 06:01:03 +00001718 u64_stats_update_begin(&rx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +00001719 rx_ring->stats.packets += total_rx_packets;
1720 rx_ring->stats.bytes += total_rx_bytes;
Alexander Duyck980e9b12013-09-28 06:01:03 +00001721 u64_stats_update_end(&rx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001722 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1723 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1724
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001725 return failure ? budget : total_rx_packets;
Mitch Williamsa132af22015-01-24 09:58:35 +00001726}
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001727
Mitch Williamsa132af22015-01-24 09:58:35 +00001728/**
1729 * i40e_clean_rx_irq_1buf - Reclaim resources after receive; single buffer
1730 * @rx_ring: rx ring to clean
1731 * @budget: how many cleans we're allowed
1732 *
1733 * Returns number of packets cleaned
1734 **/
1735static int i40e_clean_rx_irq_1buf(struct i40e_ring *rx_ring, int budget)
1736{
1737 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
1738 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
1739 struct i40e_vsi *vsi = rx_ring->vsi;
1740 union i40e_rx_desc *rx_desc;
1741 u32 rx_error, rx_status;
1742 u16 rx_packet_len;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001743 bool failure = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00001744 u8 rx_ptype;
1745 u64 qword;
1746 u16 i;
1747
1748 do {
1749 struct i40e_rx_buffer *rx_bi;
1750 struct sk_buff *skb;
1751 u16 vlan_tag;
1752 /* return some buffers to hardware, one at a time is too slow */
1753 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001754 failure = failure ||
1755 i40e_alloc_rx_buffers_1buf(rx_ring,
1756 cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00001757 cleaned_count = 0;
1758 }
1759
1760 i = rx_ring->next_to_clean;
1761 rx_desc = I40E_RX_DESC(rx_ring, i);
1762 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1763 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1764 I40E_RXD_QW1_STATUS_SHIFT;
1765
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001766 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
Mitch Williamsa132af22015-01-24 09:58:35 +00001767 break;
1768
1769 /* This memory barrier is needed to keep us from reading
1770 * any other fields out of the rx_desc until we know the
1771 * DD bit is set.
1772 */
Alexander Duyck67317162015-04-08 18:49:43 -07001773 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00001774
1775 if (i40e_rx_is_programming_status(qword)) {
1776 i40e_clean_programming_status(rx_ring, rx_desc);
1777 I40E_RX_INCREMENT(rx_ring, i);
1778 continue;
1779 }
1780 rx_bi = &rx_ring->rx_bi[i];
1781 skb = rx_bi->skb;
1782 prefetch(skb->data);
1783
1784 rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
1785 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
1786
1787 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1788 I40E_RXD_QW1_ERROR_SHIFT;
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001789 rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
Mitch Williamsa132af22015-01-24 09:58:35 +00001790
1791 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
1792 I40E_RXD_QW1_PTYPE_SHIFT;
1793 rx_bi->skb = NULL;
1794 cleaned_count++;
1795
1796 /* Get the header and possibly the whole packet
1797 * If this is an skb from previous receive dma will be 0
1798 */
1799 skb_put(skb, rx_packet_len);
1800 dma_unmap_single(rx_ring->dev, rx_bi->dma, rx_ring->rx_buf_len,
1801 DMA_FROM_DEVICE);
1802 rx_bi->dma = 0;
1803
1804 I40E_RX_INCREMENT(rx_ring, i);
1805
1806 if (unlikely(
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001807 !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001808 rx_ring->rx_stats.non_eop_descs++;
1809 continue;
1810 }
1811
1812 /* ERR_MASK will only have valid bits if EOP set */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001813 if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
Mitch Williamsa132af22015-01-24 09:58:35 +00001814 dev_kfree_skb_any(skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00001815 continue;
1816 }
1817
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001818 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
Mitch Williamsa132af22015-01-24 09:58:35 +00001819 if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
1820 i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
1821 I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
1822 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
1823 rx_ring->last_rx_timestamp = jiffies;
1824 }
1825
1826 /* probably a little skewed due to removing CRC */
1827 total_rx_bytes += skb->len;
1828 total_rx_packets++;
1829
1830 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
1831
1832 i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
1833
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001834 vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
Mitch Williamsa132af22015-01-24 09:58:35 +00001835 ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
1836 : 0;
1837#ifdef I40E_FCOE
1838 if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
1839 dev_kfree_skb_any(skb);
1840 continue;
1841 }
1842#endif
1843 i40e_receive_skb(rx_ring, skb, vlan_tag);
1844
Mitch Williamsa132af22015-01-24 09:58:35 +00001845 rx_desc->wb.qword1.status_error_len = 0;
1846 } while (likely(total_rx_packets < budget));
1847
1848 u64_stats_update_begin(&rx_ring->syncp);
1849 rx_ring->stats.packets += total_rx_packets;
1850 rx_ring->stats.bytes += total_rx_bytes;
1851 u64_stats_update_end(&rx_ring->syncp);
1852 rx_ring->q_vector->rx.total_packets += total_rx_packets;
1853 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
1854
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001855 return failure ? budget : total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001856}
1857
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001858static u32 i40e_buildreg_itr(const int type, const u16 itr)
1859{
1860 u32 val;
1861
1862 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08001863 /* Don't clear PBA because that can cause lost interrupts that
1864 * came in while we were cleaning/polling
1865 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001866 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
1867 (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
1868
1869 return val;
1870}
1871
1872/* a small macro to shorten up some long lines */
1873#define INTREG I40E_PFINT_DYN_CTLN
1874
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001875/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001876 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
1877 * @vsi: the VSI we care about
1878 * @q_vector: q_vector for which itr is being updated and interrupt enabled
1879 *
1880 **/
1881static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
1882 struct i40e_q_vector *q_vector)
1883{
1884 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001885 bool rx = false, tx = false;
1886 u32 rxval, txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001887 int vector;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001888
1889 vector = (q_vector->v_idx + vsi->base_vector);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001890
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001891 /* avoid dynamic calculation if in countdown mode OR if
1892 * all dynamic is disabled
1893 */
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001894 rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
1895
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001896 if (q_vector->itr_countdown > 0 ||
1897 (!ITR_IS_DYNAMIC(vsi->rx_itr_setting) &&
1898 !ITR_IS_DYNAMIC(vsi->tx_itr_setting))) {
1899 goto enable_int;
1900 }
1901
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001902 if (ITR_IS_DYNAMIC(vsi->rx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001903 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
1904 rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001905 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001906
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001907 if (ITR_IS_DYNAMIC(vsi->tx_itr_setting)) {
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001908 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
1909 txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001910 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001911
1912 if (rx || tx) {
1913 /* get the higher of the two ITR adjustments and
1914 * use the same value for both ITR registers
1915 * when in adaptive mode (Rx and/or Tx)
1916 */
1917 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
1918
1919 q_vector->tx.itr = q_vector->rx.itr = itr;
1920 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
1921 tx = true;
1922 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
1923 rx = true;
1924 }
1925
1926 /* only need to enable the interrupt once, but need
1927 * to possibly update both ITR values
1928 */
1929 if (rx) {
1930 /* set the INTENA_MSK_MASK so that this first write
1931 * won't actually enable the interrupt, instead just
1932 * updating the ITR (it's bit 31 PF and VF)
1933 */
1934 rxval |= BIT(31);
1935 /* don't check _DOWN because interrupt isn't being enabled */
1936 wr32(hw, INTREG(vector - 1), rxval);
1937 }
1938
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001939enable_int:
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001940 if (!test_bit(__I40E_DOWN, &vsi->state))
1941 wr32(hw, INTREG(vector - 1), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001942
1943 if (q_vector->itr_countdown)
1944 q_vector->itr_countdown--;
1945 else
1946 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001947}
1948
1949/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001950 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
1951 * @napi: napi struct with our devices info in it
1952 * @budget: amount of work driver is allowed to do this pass, in packets
1953 *
1954 * This function will clean all queues associated with a q_vector.
1955 *
1956 * Returns the amount of work done
1957 **/
1958int i40e_napi_poll(struct napi_struct *napi, int budget)
1959{
1960 struct i40e_q_vector *q_vector =
1961 container_of(napi, struct i40e_q_vector, napi);
1962 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001963 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001964 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001965 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001966 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001967 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001968
1969 if (test_bit(__I40E_DOWN, &vsi->state)) {
1970 napi_complete(napi);
1971 return 0;
1972 }
1973
Kiran Patil9c6c1252015-11-06 15:26:02 -08001974 /* Clear hung_detected bit */
1975 clear_bit(I40E_Q_VECTOR_HUNG_DETECT, &q_vector->hung_detected);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001976 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001977 * budget and be more aggressive about cleaning up the Tx descriptors.
1978 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001979 i40e_for_each_ring(ring, q_vector->tx) {
Mitch Williams1a36d7f2016-01-13 16:51:50 -08001980 clean_complete = clean_complete &&
1981 i40e_clean_tx_irq(ring, vsi->work_limit);
Mitch Williams44cdb792015-11-06 15:26:11 -08001982 arm_wb = arm_wb || ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04001983 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00001984 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001985
Alexander Duyckc67cace2015-09-24 09:04:26 -07001986 /* Handle case where we are called by netpoll with a budget of 0 */
1987 if (budget <= 0)
1988 goto tx_only;
1989
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001990 /* We attempt to distribute budget to each Rx queue fairly, but don't
1991 * allow the budget to go below 1 because that would exit polling early.
1992 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001993 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00001994
Mitch Williamsa132af22015-01-24 09:58:35 +00001995 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07001996 int cleaned;
1997
Mitch Williamsa132af22015-01-24 09:58:35 +00001998 if (ring_is_ps_enabled(ring))
1999 cleaned = i40e_clean_rx_irq_ps(ring, budget_per_ring);
2000 else
2001 cleaned = i40e_clean_rx_irq_1buf(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002002
2003 work_done += cleaned;
Mitch Williamsa132af22015-01-24 09:58:35 +00002004 /* if we didn't clean as many as budgeted, we must be done */
Mitch Williams1a36d7f2016-01-13 16:51:50 -08002005 clean_complete = clean_complete && (budget_per_ring > cleaned);
Mitch Williamsa132af22015-01-24 09:58:35 +00002006 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002007
2008 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002009 if (!clean_complete) {
Alexander Duyckc67cace2015-09-24 09:04:26 -07002010tx_only:
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04002011 if (arm_wb) {
2012 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08002013 i40e_enable_wb_on_itr(vsi, q_vector);
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04002014 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002015 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002016 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002017
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04002018 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
2019 q_vector->arm_wb_state = false;
2020
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002021 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002022 napi_complete_done(napi, work_done);
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002023 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
2024 i40e_update_enable_itr(vsi, q_vector);
2025 } else { /* Legacy mode */
Jesse Brandeburg40d72a52016-01-13 16:51:45 -08002026 i40e_irq_dynamic_enable_icr0(vsi->back, false);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002027 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002028 return 0;
2029}
2030
2031/**
2032 * i40e_atr - Add a Flow Director ATR filter
2033 * @tx_ring: ring to add programming descriptor to
2034 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002035 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002036 * @protocol: wire protocol
2037 **/
2038static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002039 u32 tx_flags, __be16 protocol)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002040{
2041 struct i40e_filter_program_desc *fdir_desc;
2042 struct i40e_pf *pf = tx_ring->vsi->back;
2043 union {
2044 unsigned char *network;
2045 struct iphdr *ipv4;
2046 struct ipv6hdr *ipv6;
2047 } hdr;
2048 struct tcphdr *th;
2049 unsigned int hlen;
2050 u32 flex_ptype, dtype_cmd;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002051 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002052
2053 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08002054 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002055 return;
2056
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00002057 if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
2058 return;
2059
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002060 /* if sampling is disabled do nothing */
2061 if (!tx_ring->atr_sample_rate)
2062 return;
2063
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002064 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002065 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002066
Singhai, Anjali6a899022015-12-14 12:21:18 -08002067 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL)) {
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002068 /* snag network header to get L4 type and address */
2069 hdr.network = skb_network_header(skb);
2070
2071 /* Currently only IPv4/IPv6 with TCP is supported
2072 * access ihl as u8 to avoid unaligned access on ia64
2073 */
2074 if (tx_flags & I40E_TX_FLAGS_IPV4)
2075 hlen = (hdr.network[0] & 0x0F) << 2;
2076 else if (protocol == htons(ETH_P_IPV6))
2077 hlen = sizeof(struct ipv6hdr);
2078 else
2079 return;
2080 } else {
2081 hdr.network = skb_inner_network_header(skb);
2082 hlen = skb_inner_network_header_len(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002083 }
2084
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002085 /* Currently only IPv4/IPv6 with TCP is supported
2086 * Note: tx_flags gets modified to reflect inner protocols in
2087 * tx_enable_csum function if encap is enabled.
2088 */
2089 if ((tx_flags & I40E_TX_FLAGS_IPV4) &&
2090 (hdr.ipv4->protocol != IPPROTO_TCP))
2091 return;
2092 else if ((tx_flags & I40E_TX_FLAGS_IPV6) &&
2093 (hdr.ipv6->nexthdr != IPPROTO_TCP))
2094 return;
2095
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002096 th = (struct tcphdr *)(hdr.network + hlen);
2097
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002098 /* Due to lack of space, no more new filters can be programmed */
2099 if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
2100 return;
Anjali Singhai Jain72b74862016-01-08 17:50:21 -08002101 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
2102 (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE))) {
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002103 /* HW ATR eviction will take care of removing filters on FIN
2104 * and RST packets.
2105 */
2106 if (th->fin || th->rst)
2107 return;
2108 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002109
2110 tx_ring->atr_count++;
2111
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002112 /* sample on all syn/fin/rst packets or once every atr sample rate */
2113 if (!th->fin &&
2114 !th->syn &&
2115 !th->rst &&
2116 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002117 return;
2118
2119 tx_ring->atr_count = 0;
2120
2121 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002122 i = tx_ring->next_to_use;
2123 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2124
2125 i++;
2126 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002127
2128 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2129 I40E_TXD_FLTR_QW0_QINDEX_MASK;
2130 flex_ptype |= (protocol == htons(ETH_P_IP)) ?
2131 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2132 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2133 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2134 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2135
2136 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2137
2138 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2139
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002140 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002141 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2142 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2143 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2144 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2145
2146 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2147 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2148
2149 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2150 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2151
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002152 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002153 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002154 dtype_cmd |=
2155 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2156 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2157 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2158 else
2159 dtype_cmd |=
2160 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2161 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2162 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002163
Anjali Singhai Jain72b74862016-01-08 17:50:21 -08002164 if ((pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) &&
2165 (!(pf->auto_disable_flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)))
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002166 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2167
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002168 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002169 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002170 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002171 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002172}
2173
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002174/**
2175 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2176 * @skb: send buffer
2177 * @tx_ring: ring to send buffer on
2178 * @flags: the tx flags to be set
2179 *
2180 * Checks the skb and set up correspondingly several generic transmit flags
2181 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2182 *
2183 * Returns error code indicate the frame should be dropped upon error and the
2184 * otherwise returns 0 to indicate the flags has been set properly.
2185 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002186#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002187inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002188 struct i40e_ring *tx_ring,
2189 u32 *flags)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002190#else
2191static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2192 struct i40e_ring *tx_ring,
2193 u32 *flags)
Vasu Dev38e00432014-08-01 13:27:03 -07002194#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002195{
2196 __be16 protocol = skb->protocol;
2197 u32 tx_flags = 0;
2198
Greg Rose31eaacc2015-03-31 00:45:03 -07002199 if (protocol == htons(ETH_P_8021Q) &&
2200 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2201 /* When HW VLAN acceleration is turned off by the user the
2202 * stack sets the protocol to 8021q so that the driver
2203 * can take any steps required to support the SW only
2204 * VLAN handling. In our case the driver doesn't need
2205 * to take any further steps so just set the protocol
2206 * to the encapsulated ethertype.
2207 */
2208 skb->protocol = vlan_get_protocol(skb);
2209 goto out;
2210 }
2211
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002212 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002213 if (skb_vlan_tag_present(skb)) {
2214 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002215 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2216 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002217 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002218 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002219
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002220 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2221 if (!vhdr)
2222 return -EINVAL;
2223
2224 protocol = vhdr->h_vlan_encapsulated_proto;
2225 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2226 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2227 }
2228
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002229 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2230 goto out;
2231
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002232 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002233 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2234 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002235 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2236 tx_flags |= (skb->priority & 0x7) <<
2237 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2238 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2239 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002240 int rc;
2241
2242 rc = skb_cow_head(skb, 0);
2243 if (rc < 0)
2244 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002245 vhdr = (struct vlan_ethhdr *)skb->data;
2246 vhdr->h_vlan_TCI = htons(tx_flags >>
2247 I40E_TX_FLAGS_VLAN_SHIFT);
2248 } else {
2249 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2250 }
2251 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002252
2253out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002254 *flags = tx_flags;
2255 return 0;
2256}
2257
2258/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002259 * i40e_tso - set up the tso context descriptor
2260 * @tx_ring: ptr to the ring to send
2261 * @skb: ptr to the skb we're sending
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002262 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002263 * @cd_type_cmd_tso_mss: Quad Word 1
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002264 *
2265 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2266 **/
2267static int i40e_tso(struct i40e_ring *tx_ring, struct sk_buff *skb,
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002268 u8 *hdr_len, u64 *cd_type_cmd_tso_mss)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002269{
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002270 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08002271 union {
2272 struct iphdr *v4;
2273 struct ipv6hdr *v6;
2274 unsigned char *hdr;
2275 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002276 union {
2277 struct tcphdr *tcp;
2278 unsigned char *hdr;
2279 } l4;
2280 u32 paylen, l4_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002281 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002282
Shannon Nelsone9f65632016-01-04 10:33:04 -08002283 if (skb->ip_summed != CHECKSUM_PARTIAL)
2284 return 0;
2285
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002286 if (!skb_is_gso(skb))
2287 return 0;
2288
Francois Romieudd225bc2014-03-30 03:14:48 +00002289 err = skb_cow_head(skb, 0);
2290 if (err < 0)
2291 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002292
Alexander Duyckc7770192016-01-24 21:16:35 -08002293 ip.hdr = skb_network_header(skb);
2294 l4.hdr = skb_transport_header(skb);
Anjali Singhaidf230752014-12-19 02:58:16 +00002295
Alexander Duyckc7770192016-01-24 21:16:35 -08002296 /* initialize outer IP header fields */
2297 if (ip.v4->version == 4) {
2298 ip.v4->tot_len = 0;
2299 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002300 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08002301 ip.v6->payload_len = 0;
2302 }
2303
2304 if (skb_shinfo(skb)->gso_type & (SKB_GSO_UDP_TUNNEL | SKB_GSO_GRE)) {
2305 /* reset pointers to inner headers */
2306 ip.hdr = skb_inner_network_header(skb);
2307 l4.hdr = skb_inner_transport_header(skb);
2308
2309 /* initialize inner IP header fields */
2310 if (ip.v4->version == 4) {
2311 ip.v4->tot_len = 0;
2312 ip.v4->check = 0;
2313 } else {
2314 ip.v6->payload_len = 0;
2315 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002316 }
2317
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002318 /* determine offset of inner transport header */
2319 l4_offset = l4.hdr - skb->data;
2320
2321 /* remove payload length from inner checksum */
2322 paylen = (__force u16)l4.tcp->check;
2323 paylen += ntohs(1) * (u16)~(skb->len - l4_offset);
2324 l4.tcp->check = ~csum_fold((__force __wsum)paylen);
2325
2326 /* compute length of segmentation header */
2327 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002328
2329 /* find the field values */
2330 cd_cmd = I40E_TX_CTX_DESC_TSO;
2331 cd_tso_len = skb->len - *hdr_len;
2332 cd_mss = skb_shinfo(skb)->gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002333 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2334 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2335 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002336 return 1;
2337}
2338
2339/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002340 * i40e_tsyn - set up the tsyn context descriptor
2341 * @tx_ring: ptr to the ring to send
2342 * @skb: ptr to the skb we're sending
2343 * @tx_flags: the collected send information
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002344 * @cd_type_cmd_tso_mss: Quad Word 1
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002345 *
2346 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2347 **/
2348static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2349 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2350{
2351 struct i40e_pf *pf;
2352
2353 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2354 return 0;
2355
2356 /* Tx timestamps cannot be sampled when doing TSO */
2357 if (tx_flags & I40E_TX_FLAGS_TSO)
2358 return 0;
2359
2360 /* only timestamp the outbound packet if the user has requested it and
2361 * we are not already transmitting a packet to be timestamped
2362 */
2363 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002364 if (!(pf->flags & I40E_FLAG_PTP))
2365 return 0;
2366
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002367 if (pf->ptp_tx &&
2368 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002369 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2370 pf->ptp_tx_skb = skb_get(skb);
2371 } else {
2372 return 0;
2373 }
2374
2375 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2376 I40E_TXD_CTX_QW1_CMD_SHIFT;
2377
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002378 return 1;
2379}
2380
2381/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002382 * i40e_tx_enable_csum - Enable Tx checksum offloads
2383 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002384 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002385 * @td_cmd: Tx descriptor command bits to set
2386 * @td_offset: Tx descriptor header offsets to set
Jean Sacren554f4542015-10-13 01:06:28 -06002387 * @tx_ring: Tx descriptor ring
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002388 * @cd_tunneling: ptr to context desc bits
2389 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08002390static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
2391 u32 *td_cmd, u32 *td_offset,
2392 struct i40e_ring *tx_ring,
2393 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002394{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002395 union {
2396 struct iphdr *v4;
2397 struct ipv6hdr *v6;
2398 unsigned char *hdr;
2399 } ip;
2400 union {
2401 struct tcphdr *tcp;
2402 struct udphdr *udp;
2403 unsigned char *hdr;
2404 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002405 unsigned char *exthdr;
Alexander Duyck475b4202016-01-24 21:17:01 -08002406 u32 offset, cmd = 0, tunnel = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002407 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002408 u8 l4_proto = 0;
2409
Alexander Duyck529f1f62016-01-24 21:17:10 -08002410 if (skb->ip_summed != CHECKSUM_PARTIAL)
2411 return 0;
2412
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002413 ip.hdr = skb_network_header(skb);
2414 l4.hdr = skb_transport_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002415
Alexander Duyck475b4202016-01-24 21:17:01 -08002416 /* compute outer L2 header size */
2417 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2418
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002419 if (skb->encapsulation) {
Alexander Duycka0064722016-01-24 21:16:48 -08002420 /* define outer network header type */
2421 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002422 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2423 I40E_TX_CTX_EXT_IP_IPV4 :
2424 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2425
Alexander Duycka0064722016-01-24 21:16:48 -08002426 l4_proto = ip.v4->protocol;
2427 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002428 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002429
2430 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08002431 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002432 if (l4.hdr != exthdr)
2433 ipv6_skip_exthdr(skb, exthdr - skb->data,
2434 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08002435 }
2436
Alexander Duyck475b4202016-01-24 21:17:01 -08002437 /* compute outer L3 header size */
2438 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
2439 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
2440
2441 /* switch IP header pointer from outer to inner header */
2442 ip.hdr = skb_inner_network_header(skb);
2443
Alexander Duycka0064722016-01-24 21:16:48 -08002444 /* define outer transport */
2445 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002446 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08002447 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002448 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002449 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002450 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08002451 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08002452 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002453 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002454 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002455 if (*tx_flags & I40E_TX_FLAGS_TSO)
2456 return -1;
2457
2458 skb_checksum_help(skb);
2459 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002460 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002461
Alexander Duyck475b4202016-01-24 21:17:01 -08002462 /* compute tunnel header size */
2463 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
2464 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
2465
2466 /* record tunnel offload values */
2467 *cd_tunneling |= tunnel;
2468
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002469 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002470 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08002471 l4_proto = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002472
Alexander Duycka0064722016-01-24 21:16:48 -08002473 /* reset type as we transition from outer to inner headers */
2474 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
2475 if (ip.v4->version == 4)
2476 *tx_flags |= I40E_TX_FLAGS_IPV4;
2477 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002478 *tx_flags |= I40E_TX_FLAGS_IPV6;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002479 }
2480
2481 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002482 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002483 l4_proto = ip.v4->protocol;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002484 /* the stack computes the IP header already, the only time we
2485 * need the hardware to recompute it is in the case of TSO.
2486 */
Alexander Duyck475b4202016-01-24 21:17:01 -08002487 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2488 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
2489 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002490 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002491 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002492
2493 exthdr = ip.hdr + sizeof(*ip.v6);
2494 l4_proto = ip.v6->nexthdr;
2495 if (l4.hdr != exthdr)
2496 ipv6_skip_exthdr(skb, exthdr - skb->data,
2497 &l4_proto, &frag_off);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002498 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002499
Alexander Duyck475b4202016-01-24 21:17:01 -08002500 /* compute inner L3 header size */
2501 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002502
2503 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002504 switch (l4_proto) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002505 case IPPROTO_TCP:
2506 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08002507 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2508 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002509 break;
2510 case IPPROTO_SCTP:
2511 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002512 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2513 offset |= (sizeof(struct sctphdr) >> 2) <<
2514 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002515 break;
2516 case IPPROTO_UDP:
2517 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002518 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2519 offset |= (sizeof(struct udphdr) >> 2) <<
2520 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002521 break;
2522 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002523 if (*tx_flags & I40E_TX_FLAGS_TSO)
2524 return -1;
2525 skb_checksum_help(skb);
2526 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002527 }
Alexander Duyck475b4202016-01-24 21:17:01 -08002528
2529 *td_cmd |= cmd;
2530 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08002531
2532 return 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002533}
2534
2535/**
2536 * i40e_create_tx_ctx Build the Tx context descriptor
2537 * @tx_ring: ring to create the descriptor on
2538 * @cd_type_cmd_tso_mss: Quad Word 1
2539 * @cd_tunneling: Quad Word 0 - bits 0-31
2540 * @cd_l2tag2: Quad Word 0 - bits 32-63
2541 **/
2542static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
2543 const u64 cd_type_cmd_tso_mss,
2544 const u32 cd_tunneling, const u32 cd_l2tag2)
2545{
2546 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002547 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002548
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00002549 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
2550 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002551 return;
2552
2553 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002554 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
2555
2556 i++;
2557 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002558
2559 /* cpu_to_le32 and assign to struct fields */
2560 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
2561 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00002562 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002563 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
2564}
2565
2566/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07002567 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
2568 * @tx_ring: the ring to be checked
2569 * @size: the size buffer we want to assure is available
2570 *
2571 * Returns -EBUSY if a stop is needed, else 0
2572 **/
2573static inline int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
2574{
2575 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
2576 /* Memory barrier before checking head and tail */
2577 smp_mb();
2578
2579 /* Check again in a case another CPU has just made room available. */
2580 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
2581 return -EBUSY;
2582
2583 /* A reprieve! - use start_queue because it doesn't call schedule */
2584 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
2585 ++tx_ring->tx_stats.restart_queue;
2586 return 0;
2587}
2588
2589/**
2590 * i40e_maybe_stop_tx - 1st level check for tx stop conditions
2591 * @tx_ring: the ring to be checked
2592 * @size: the size buffer we want to assure is available
2593 *
2594 * Returns 0 if stop is not needed
2595 **/
2596#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002597inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002598#else
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002599static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07002600#endif
2601{
2602 if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
2603 return 0;
2604 return __i40e_maybe_stop_tx(tx_ring, size);
2605}
2606
2607/**
Anjali Singhai71da6192015-02-21 06:42:35 +00002608 * i40e_chk_linearize - Check if there are more than 8 fragments per packet
2609 * @skb: send buffer
2610 * @tx_flags: collected send information
Anjali Singhai71da6192015-02-21 06:42:35 +00002611 *
2612 * Note: Our HW can't scatter-gather more than 8 fragments to build
2613 * a packet on the wire and so we need to figure out the cases where we
2614 * need to linearize the skb.
2615 **/
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002616static bool i40e_chk_linearize(struct sk_buff *skb, u32 tx_flags)
Anjali Singhai71da6192015-02-21 06:42:35 +00002617{
2618 struct skb_frag_struct *frag;
2619 bool linearize = false;
2620 unsigned int size = 0;
2621 u16 num_frags;
2622 u16 gso_segs;
2623
2624 num_frags = skb_shinfo(skb)->nr_frags;
2625 gso_segs = skb_shinfo(skb)->gso_segs;
2626
2627 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO)) {
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002628 u16 j = 0;
Anjali Singhai71da6192015-02-21 06:42:35 +00002629
2630 if (num_frags < (I40E_MAX_BUFFER_TXD))
2631 goto linearize_chk_done;
2632 /* try the simple math, if we have too many frags per segment */
2633 if (DIV_ROUND_UP((num_frags + gso_segs), gso_segs) >
2634 I40E_MAX_BUFFER_TXD) {
2635 linearize = true;
2636 goto linearize_chk_done;
2637 }
2638 frag = &skb_shinfo(skb)->frags[0];
Anjali Singhai71da6192015-02-21 06:42:35 +00002639 /* we might still have more fragments per segment */
2640 do {
2641 size += skb_frag_size(frag);
2642 frag++; j++;
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002643 if ((size >= skb_shinfo(skb)->gso_size) &&
2644 (j < I40E_MAX_BUFFER_TXD)) {
2645 size = (size % skb_shinfo(skb)->gso_size);
2646 j = (size) ? 1 : 0;
2647 }
Anjali Singhai71da6192015-02-21 06:42:35 +00002648 if (j == I40E_MAX_BUFFER_TXD) {
Anjali Singhai Jain30520832015-05-08 15:35:52 -07002649 linearize = true;
2650 break;
Anjali Singhai71da6192015-02-21 06:42:35 +00002651 }
2652 num_frags--;
2653 } while (num_frags);
2654 } else {
2655 if (num_frags >= I40E_MAX_BUFFER_TXD)
2656 linearize = true;
2657 }
2658
2659linearize_chk_done:
2660 return linearize;
2661}
2662
2663/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002664 * i40e_tx_map - Build the Tx descriptor
2665 * @tx_ring: ring to send buffer on
2666 * @skb: send buffer
2667 * @first: first buffer info buffer to use
2668 * @tx_flags: collected send information
2669 * @hdr_len: size of the packet header
2670 * @td_cmd: the command field in the descriptor
2671 * @td_offset: offset for checksum or crc
2672 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002673#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002674inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002675 struct i40e_tx_buffer *first, u32 tx_flags,
2676 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002677#else
2678static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
2679 struct i40e_tx_buffer *first, u32 tx_flags,
2680 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Vasu Dev38e00432014-08-01 13:27:03 -07002681#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002682{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002683 unsigned int data_len = skb->data_len;
2684 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002685 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002686 struct i40e_tx_buffer *tx_bi;
2687 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00002688 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002689 u32 td_tag = 0;
2690 dma_addr_t dma;
2691 u16 gso_segs;
Anjali Singhai58044742015-09-25 18:26:13 -07002692 u16 desc_count = 0;
2693 bool tail_bump = true;
2694 bool do_rs = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002695
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002696 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
2697 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
2698 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
2699 I40E_TX_FLAGS_VLAN_SHIFT;
2700 }
2701
Alexander Duycka5e9c572013-09-28 06:00:27 +00002702 if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
2703 gso_segs = skb_shinfo(skb)->gso_segs;
2704 else
2705 gso_segs = 1;
2706
2707 /* multiply data chunks by size of headers */
2708 first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
2709 first->gso_segs = gso_segs;
2710 first->skb = skb;
2711 first->tx_flags = tx_flags;
2712
2713 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
2714
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002715 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002716 tx_bi = first;
2717
2718 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
2719 if (dma_mapping_error(tx_ring->dev, dma))
2720 goto dma_error;
2721
2722 /* record length, and DMA address */
2723 dma_unmap_len_set(tx_bi, len, size);
2724 dma_unmap_addr_set(tx_bi, dma, dma);
2725
2726 tx_desc->buffer_addr = cpu_to_le64(dma);
2727
2728 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002729 tx_desc->cmd_type_offset_bsz =
2730 build_ctob(td_cmd, td_offset,
2731 I40E_MAX_DATA_PER_TXD, td_tag);
2732
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002733 tx_desc++;
2734 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002735 desc_count++;
2736
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002737 if (i == tx_ring->count) {
2738 tx_desc = I40E_TX_DESC(tx_ring, 0);
2739 i = 0;
2740 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00002741
2742 dma += I40E_MAX_DATA_PER_TXD;
2743 size -= I40E_MAX_DATA_PER_TXD;
2744
2745 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002746 }
2747
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002748 if (likely(!data_len))
2749 break;
2750
Alexander Duycka5e9c572013-09-28 06:00:27 +00002751 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
2752 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002753
2754 tx_desc++;
2755 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07002756 desc_count++;
2757
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002758 if (i == tx_ring->count) {
2759 tx_desc = I40E_TX_DESC(tx_ring, 0);
2760 i = 0;
2761 }
2762
Alexander Duycka5e9c572013-09-28 06:00:27 +00002763 size = skb_frag_size(frag);
2764 data_len -= size;
2765
2766 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
2767 DMA_TO_DEVICE);
2768
2769 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002770 }
2771
Alexander Duycka5e9c572013-09-28 06:00:27 +00002772 /* set next_to_watch value indicating a packet is present */
2773 first->next_to_watch = tx_desc;
2774
2775 i++;
2776 if (i == tx_ring->count)
2777 i = 0;
2778
2779 tx_ring->next_to_use = i;
2780
Anjali Singhai58044742015-09-25 18:26:13 -07002781 netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
2782 tx_ring->queue_index),
2783 first->bytecount);
Eric Dumazet4567dc12014-10-07 13:30:23 -07002784 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07002785
2786 /* Algorithm to optimize tail and RS bit setting:
2787 * if xmit_more is supported
2788 * if xmit_more is true
2789 * do not update tail and do not mark RS bit.
2790 * if xmit_more is false and last xmit_more was false
2791 * if every packet spanned less than 4 desc
2792 * then set RS bit on 4th packet and update tail
2793 * on every packet
2794 * else
2795 * update tail and set RS bit on every packet.
2796 * if xmit_more is false and last_xmit_more was true
2797 * update tail and set RS bit.
2798 *
2799 * Optimization: wmb to be issued only in case of tail update.
2800 * Also optimize the Descriptor WB path for RS bit with the same
2801 * algorithm.
2802 *
2803 * Note: If there are less than 4 packets
2804 * pending and interrupts were disabled the service task will
2805 * trigger a force WB.
2806 */
2807 if (skb->xmit_more &&
2808 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2809 tx_ring->queue_index))) {
2810 tx_ring->flags |= I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2811 tail_bump = false;
2812 } else if (!skb->xmit_more &&
2813 !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
2814 tx_ring->queue_index)) &&
2815 (!(tx_ring->flags & I40E_TXR_FLAGS_LAST_XMIT_MORE_SET)) &&
2816 (tx_ring->packet_stride < WB_STRIDE) &&
2817 (desc_count < WB_STRIDE)) {
2818 tx_ring->packet_stride++;
2819 } else {
2820 tx_ring->packet_stride = 0;
2821 tx_ring->flags &= ~I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
2822 do_rs = true;
2823 }
2824 if (do_rs)
2825 tx_ring->packet_stride = 0;
2826
2827 tx_desc->cmd_type_offset_bsz =
2828 build_ctob(td_cmd, td_offset, size, td_tag) |
2829 cpu_to_le64((u64)(do_rs ? I40E_TXD_CMD :
2830 I40E_TX_DESC_CMD_EOP) <<
2831 I40E_TXD_QW1_CMD_SHIFT);
2832
Alexander Duycka5e9c572013-09-28 06:00:27 +00002833 /* notify HW of packet */
Anjali Singhai58044742015-09-25 18:26:13 -07002834 if (!tail_bump)
Jesse Brandeburg489ce7a2015-04-27 14:57:08 -04002835 prefetchw(tx_desc + 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00002836
Anjali Singhai58044742015-09-25 18:26:13 -07002837 if (tail_bump) {
2838 /* Force memory writes to complete before letting h/w
2839 * know there are new descriptors to fetch. (Only
2840 * applicable for weak-ordered memory model archs,
2841 * such as IA-64).
2842 */
2843 wmb();
2844 writel(i, tx_ring->tail);
2845 }
2846
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002847 return;
2848
2849dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00002850 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002851
2852 /* clear dma mappings for failed tx_bi map */
2853 for (;;) {
2854 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00002855 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002856 if (tx_bi == first)
2857 break;
2858 if (i == 0)
2859 i = tx_ring->count;
2860 i--;
2861 }
2862
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002863 tx_ring->next_to_use = i;
2864}
2865
2866/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002867 * i40e_xmit_descriptor_count - calculate number of tx descriptors needed
2868 * @skb: send buffer
2869 * @tx_ring: ring to send buffer on
2870 *
2871 * Returns number of data descriptors needed for this skb. Returns 0 to indicate
2872 * there is not enough descriptors available in this ring since we need at least
2873 * one descriptor.
2874 **/
Vasu Dev38e00432014-08-01 13:27:03 -07002875#ifdef I40E_FCOE
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002876inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002877 struct i40e_ring *tx_ring)
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002878#else
2879static inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
2880 struct i40e_ring *tx_ring)
Vasu Dev38e00432014-08-01 13:27:03 -07002881#endif
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002882{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002883 unsigned int f;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002884 int count = 0;
2885
2886 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
2887 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002888 * + 4 desc gap to avoid the cache line where head is,
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002889 * + 1 desc for context descriptor,
2890 * otherwise try next time
2891 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002892 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
2893 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Jesse Brandeburg980093e2014-05-10 04:49:12 +00002894
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002895 count += TXD_USE_COUNT(skb_headlen(skb));
Jesse Brandeburgbe560522014-02-06 05:51:13 +00002896 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002897 tx_ring->tx_stats.tx_busy++;
2898 return 0;
2899 }
2900 return count;
2901}
2902
2903/**
2904 * i40e_xmit_frame_ring - Sends buffer on Tx ring
2905 * @skb: send buffer
2906 * @tx_ring: ring to send buffer on
2907 *
2908 * Returns NETDEV_TX_OK if sent, else an error code
2909 **/
2910static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
2911 struct i40e_ring *tx_ring)
2912{
2913 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
2914 u32 cd_tunneling = 0, cd_l2tag2 = 0;
2915 struct i40e_tx_buffer *first;
2916 u32 td_offset = 0;
2917 u32 tx_flags = 0;
2918 __be16 protocol;
2919 u32 td_cmd = 0;
2920 u8 hdr_len = 0;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002921 int tsyn;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002922 int tso;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002923
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04002924 /* prefetch the data, we'll need it later */
2925 prefetch(skb->data);
2926
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002927 if (0 == i40e_xmit_descriptor_count(skb, tx_ring))
2928 return NETDEV_TX_BUSY;
2929
2930 /* prepare the xmit flags */
2931 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
2932 goto out_drop;
2933
2934 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04002935 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002936
2937 /* record the location of the first descriptor for this packet */
2938 first = &tx_ring->tx_bi[tx_ring->next_to_use];
2939
2940 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002941 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002942 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002943 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002944 tx_flags |= I40E_TX_FLAGS_IPV6;
2945
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002946 tso = i40e_tso(tx_ring, skb, &hdr_len, &cd_type_cmd_tso_mss);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002947
2948 if (tso < 0)
2949 goto out_drop;
2950 else if (tso)
2951 tx_flags |= I40E_TX_FLAGS_TSO;
2952
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002953 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
2954
2955 if (tsyn)
2956 tx_flags |= I40E_TX_FLAGS_TSYN;
2957
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -04002958 if (i40e_chk_linearize(skb, tx_flags)) {
Anjali Singhai71da6192015-02-21 06:42:35 +00002959 if (skb_linearize(skb))
2960 goto out_drop;
Anjali Singhai Jain2fc3d712015-08-27 11:42:29 -04002961 tx_ring->tx_stats.tx_linearize++;
2962 }
Jakub Kicinski259afec2014-03-15 14:55:37 +00002963 skb_tx_timestamp(skb);
2964
Alexander Duyckb1941302013-09-28 06:00:32 +00002965 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002966 td_cmd |= I40E_TX_DESC_CMD_ICRC;
2967
Alexander Duyckb1941302013-09-28 06:00:32 +00002968 /* Always offload the checksum, since it's in the data descriptor */
Alexander Duyck529f1f62016-01-24 21:17:10 -08002969 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
2970 tx_ring, &cd_tunneling);
2971 if (tso < 0)
2972 goto out_drop;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002973
2974 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
2975 cd_tunneling, cd_l2tag2);
2976
2977 /* Add Flow Director ATR if it's enabled.
2978 *
2979 * NOTE: this must always be directly before the data descriptor.
2980 */
2981 i40e_atr(tx_ring, skb, tx_flags, protocol);
2982
2983 i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
2984 td_cmd, td_offset);
2985
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002986 return NETDEV_TX_OK;
2987
2988out_drop:
2989 dev_kfree_skb_any(skb);
2990 return NETDEV_TX_OK;
2991}
2992
2993/**
2994 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
2995 * @skb: send buffer
2996 * @netdev: network interface device structure
2997 *
2998 * Returns NETDEV_TX_OK if sent, else an error code
2999 **/
3000netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
3001{
3002 struct i40e_netdev_priv *np = netdev_priv(netdev);
3003 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e15b2013-09-28 06:00:58 +00003004 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003005
3006 /* hardware can't handle really short frames, hardware padding works
3007 * beyond this point
3008 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08003009 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
3010 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003011
3012 return i40e_xmit_frame_ring(skb, tx_ring);
3013}