blob: 43335de0f713efd89d5e7d029cf92dd97a8452b6 [file] [log] [blame]
Chris Wilson54cf91d2010-11-25 18:00:26 +00001/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
David Howells760285e2012-10-02 18:01:07 +010029#include <drm/drmP.h>
30#include <drm/i915_drm.h>
Chris Wilson54cf91d2010-11-25 18:00:26 +000031#include "i915_drv.h"
32#include "i915_trace.h"
33#include "intel_drv.h"
Eugeni Dodonovf45b5552011-12-09 17:16:37 -080034#include <linux/dma_remapping.h>
Chris Wilson54cf91d2010-11-25 18:00:26 +000035
Chris Wilsona415d352013-11-26 11:23:15 +000036#define __EXEC_OBJECT_HAS_PIN (1<<31)
37#define __EXEC_OBJECT_HAS_FENCE (1<<30)
Chris Wilsone6a84462014-08-11 12:00:12 +020038#define __EXEC_OBJECT_NEEDS_MAP (1<<29)
Chris Wilsond23db882014-05-23 08:48:08 +020039#define __EXEC_OBJECT_NEEDS_BIAS (1<<28)
Brad Volkin0079a7d2014-12-11 12:13:11 -080040#define __EXEC_OBJECT_PURGEABLE (1<<27)
Chris Wilsond23db882014-05-23 08:48:08 +020041
42#define BATCH_OFFSET_BIAS (256*1024)
Chris Wilsona415d352013-11-26 11:23:15 +000043
Ben Widawsky27173f12013-08-14 11:38:36 +020044struct eb_vmas {
45 struct list_head vmas;
Chris Wilson67731b82010-12-08 10:38:14 +000046 int and;
Chris Wilsoneef90cc2013-01-08 10:53:17 +000047 union {
Ben Widawsky27173f12013-08-14 11:38:36 +020048 struct i915_vma *lut[0];
Chris Wilsoneef90cc2013-01-08 10:53:17 +000049 struct hlist_head buckets[0];
50 };
Chris Wilson67731b82010-12-08 10:38:14 +000051};
52
Ben Widawsky27173f12013-08-14 11:38:36 +020053static struct eb_vmas *
Ben Widawsky17601cbc2013-11-25 09:54:38 -080054eb_create(struct drm_i915_gem_execbuffer2 *args)
Chris Wilson67731b82010-12-08 10:38:14 +000055{
Ben Widawsky27173f12013-08-14 11:38:36 +020056 struct eb_vmas *eb = NULL;
Chris Wilson67731b82010-12-08 10:38:14 +000057
Chris Wilsoneef90cc2013-01-08 10:53:17 +000058 if (args->flags & I915_EXEC_HANDLE_LUT) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020059 unsigned size = args->buffer_count;
Ben Widawsky27173f12013-08-14 11:38:36 +020060 size *= sizeof(struct i915_vma *);
61 size += sizeof(struct eb_vmas);
Chris Wilsoneef90cc2013-01-08 10:53:17 +000062 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
63 }
64
65 if (eb == NULL) {
Daniel Vetterb205ca52013-09-19 14:00:11 +020066 unsigned size = args->buffer_count;
67 unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
Lauri Kasanen27b7c632013-03-27 15:04:55 +020068 BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
Chris Wilsoneef90cc2013-01-08 10:53:17 +000069 while (count > 2*size)
70 count >>= 1;
71 eb = kzalloc(count*sizeof(struct hlist_head) +
Ben Widawsky27173f12013-08-14 11:38:36 +020072 sizeof(struct eb_vmas),
Chris Wilsoneef90cc2013-01-08 10:53:17 +000073 GFP_TEMPORARY);
74 if (eb == NULL)
75 return eb;
76
77 eb->and = count - 1;
78 } else
79 eb->and = -args->buffer_count;
80
Ben Widawsky27173f12013-08-14 11:38:36 +020081 INIT_LIST_HEAD(&eb->vmas);
Chris Wilson67731b82010-12-08 10:38:14 +000082 return eb;
83}
84
85static void
Ben Widawsky27173f12013-08-14 11:38:36 +020086eb_reset(struct eb_vmas *eb)
Chris Wilson67731b82010-12-08 10:38:14 +000087{
Chris Wilsoneef90cc2013-01-08 10:53:17 +000088 if (eb->and >= 0)
89 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
Chris Wilson67731b82010-12-08 10:38:14 +000090}
91
Chris Wilson3b96eff2013-01-08 10:53:14 +000092static int
Ben Widawsky27173f12013-08-14 11:38:36 +020093eb_lookup_vmas(struct eb_vmas *eb,
94 struct drm_i915_gem_exec_object2 *exec,
95 const struct drm_i915_gem_execbuffer2 *args,
96 struct i915_address_space *vm,
97 struct drm_file *file)
Chris Wilson3b96eff2013-01-08 10:53:14 +000098{
Ben Widawsky27173f12013-08-14 11:38:36 +020099 struct drm_i915_gem_object *obj;
100 struct list_head objects;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000101 int i, ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000102
Ben Widawsky27173f12013-08-14 11:38:36 +0200103 INIT_LIST_HEAD(&objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000104 spin_lock(&file->table_lock);
Ben Widawsky27173f12013-08-14 11:38:36 +0200105 /* Grab a reference to the object and release the lock so we can lookup
106 * or create the VMA without using GFP_ATOMIC */
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000107 for (i = 0; i < args->buffer_count; i++) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000108 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
109 if (obj == NULL) {
110 spin_unlock(&file->table_lock);
111 DRM_DEBUG("Invalid object handle %d at index %d\n",
112 exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200113 ret = -ENOENT;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000114 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000115 }
116
Ben Widawsky27173f12013-08-14 11:38:36 +0200117 if (!list_empty(&obj->obj_exec_link)) {
Chris Wilson3b96eff2013-01-08 10:53:14 +0000118 spin_unlock(&file->table_lock);
119 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
120 obj, exec[i].handle, i);
Ben Widawsky27173f12013-08-14 11:38:36 +0200121 ret = -EINVAL;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000122 goto err;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000123 }
124
125 drm_gem_object_reference(&obj->base);
Ben Widawsky27173f12013-08-14 11:38:36 +0200126 list_add_tail(&obj->obj_exec_link, &objects);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000127 }
128 spin_unlock(&file->table_lock);
129
Ben Widawsky27173f12013-08-14 11:38:36 +0200130 i = 0;
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000131 while (!list_empty(&objects)) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200132 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -0800133
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000134 obj = list_first_entry(&objects,
135 struct drm_i915_gem_object,
136 obj_exec_link);
137
Daniel Vettere656a6c2013-08-14 14:14:04 +0200138 /*
139 * NOTE: We can leak any vmas created here when something fails
140 * later on. But that's no issue since vma_unbind can deal with
141 * vmas which are not actually bound. And since only
142 * lookup_or_create exists as an interface to get at the vma
143 * from the (obj, vm) we don't run the risk of creating
144 * duplicated vmas for the same vm.
145 */
Daniel Vetterda51a1e2014-08-11 12:08:58 +0200146 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
Ben Widawsky27173f12013-08-14 11:38:36 +0200147 if (IS_ERR(vma)) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200148 DRM_DEBUG("Failed to lookup VMA\n");
149 ret = PTR_ERR(vma);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000150 goto err;
Ben Widawsky27173f12013-08-14 11:38:36 +0200151 }
152
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000153 /* Transfer ownership from the objects list to the vmas list. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200154 list_add_tail(&vma->exec_list, &eb->vmas);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000155 list_del_init(&obj->obj_exec_link);
Ben Widawsky27173f12013-08-14 11:38:36 +0200156
157 vma->exec_entry = &exec[i];
158 if (eb->and < 0) {
159 eb->lut[i] = vma;
160 } else {
161 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
162 vma->exec_handle = handle;
163 hlist_add_head(&vma->exec_node,
164 &eb->buckets[handle & eb->and]);
165 }
166 ++i;
167 }
168
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000169 return 0;
Ben Widawsky27173f12013-08-14 11:38:36 +0200170
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000171
172err:
Ben Widawsky27173f12013-08-14 11:38:36 +0200173 while (!list_empty(&objects)) {
174 obj = list_first_entry(&objects,
175 struct drm_i915_gem_object,
176 obj_exec_link);
177 list_del_init(&obj->obj_exec_link);
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000178 drm_gem_object_unreference(&obj->base);
Ben Widawsky27173f12013-08-14 11:38:36 +0200179 }
Chris Wilson9ae9ab52013-12-04 09:52:58 +0000180 /*
181 * Objects already transfered to the vmas list will be unreferenced by
182 * eb_destroy.
183 */
184
Ben Widawsky27173f12013-08-14 11:38:36 +0200185 return ret;
Chris Wilson3b96eff2013-01-08 10:53:14 +0000186}
187
Ben Widawsky27173f12013-08-14 11:38:36 +0200188static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
Chris Wilson67731b82010-12-08 10:38:14 +0000189{
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000190 if (eb->and < 0) {
191 if (handle >= -eb->and)
192 return NULL;
193 return eb->lut[handle];
194 } else {
195 struct hlist_head *head;
196 struct hlist_node *node;
Chris Wilson67731b82010-12-08 10:38:14 +0000197
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000198 head = &eb->buckets[handle & eb->and];
199 hlist_for_each(node, head) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200200 struct i915_vma *vma;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000201
Ben Widawsky27173f12013-08-14 11:38:36 +0200202 vma = hlist_entry(node, struct i915_vma, exec_node);
203 if (vma->exec_handle == handle)
204 return vma;
Chris Wilsoneef90cc2013-01-08 10:53:17 +0000205 }
206 return NULL;
Chris Wilson67731b82010-12-08 10:38:14 +0000207 }
Chris Wilson67731b82010-12-08 10:38:14 +0000208}
209
Chris Wilsona415d352013-11-26 11:23:15 +0000210static void
211i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
212{
213 struct drm_i915_gem_exec_object2 *entry;
214 struct drm_i915_gem_object *obj = vma->obj;
215
216 if (!drm_mm_node_allocated(&vma->node))
217 return;
218
219 entry = vma->exec_entry;
220
221 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
222 i915_gem_object_unpin_fence(obj);
223
224 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
Daniel Vetter3d7f0f92013-12-18 16:23:37 +0100225 vma->pin_count--;
Chris Wilsona415d352013-11-26 11:23:15 +0000226
Brad Volkin0079a7d2014-12-11 12:13:11 -0800227 if (entry->flags & __EXEC_OBJECT_PURGEABLE)
228 obj->madv = I915_MADV_DONTNEED;
229
230 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE |
231 __EXEC_OBJECT_HAS_PIN |
232 __EXEC_OBJECT_PURGEABLE);
Chris Wilsona415d352013-11-26 11:23:15 +0000233}
234
235static void eb_destroy(struct eb_vmas *eb)
236{
Ben Widawsky27173f12013-08-14 11:38:36 +0200237 while (!list_empty(&eb->vmas)) {
238 struct i915_vma *vma;
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000239
Ben Widawsky27173f12013-08-14 11:38:36 +0200240 vma = list_first_entry(&eb->vmas,
241 struct i915_vma,
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000242 exec_list);
Ben Widawsky27173f12013-08-14 11:38:36 +0200243 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +0000244 i915_gem_execbuffer_unreserve_vma(vma);
Ben Widawsky27173f12013-08-14 11:38:36 +0200245 drm_gem_object_unreference(&vma->obj->base);
Chris Wilsonbcffc3f2013-01-08 10:53:15 +0000246 }
Chris Wilson67731b82010-12-08 10:38:14 +0000247 kfree(eb);
248}
249
Chris Wilsondabdfe02012-03-26 10:10:27 +0200250static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
251{
Chris Wilson2cc86b82013-08-26 19:51:00 -0300252 return (HAS_LLC(obj->base.dev) ||
253 obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
Chris Wilsondabdfe02012-03-26 10:10:27 +0200254 obj->cache_level != I915_CACHE_NONE);
255}
256
Chris Wilson54cf91d2010-11-25 18:00:26 +0000257static int
Rafael Barbalho5032d872013-08-21 17:10:51 +0100258relocate_entry_cpu(struct drm_i915_gem_object *obj,
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700259 struct drm_i915_gem_relocation_entry *reloc,
260 uint64_t target_offset)
Rafael Barbalho5032d872013-08-21 17:10:51 +0100261{
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700262 struct drm_device *dev = obj->base.dev;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100263 uint32_t page_offset = offset_in_page(reloc->offset);
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700264 uint64_t delta = reloc->delta + target_offset;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100265 char *vaddr;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800266 int ret;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100267
Chris Wilson2cc86b82013-08-26 19:51:00 -0300268 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Rafael Barbalho5032d872013-08-21 17:10:51 +0100269 if (ret)
270 return ret;
271
272 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
273 reloc->offset >> PAGE_SHIFT));
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700274 *(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700275
276 if (INTEL_INFO(dev)->gen >= 8) {
277 page_offset = offset_in_page(page_offset + sizeof(uint32_t));
278
279 if (page_offset == 0) {
280 kunmap_atomic(vaddr);
281 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
282 (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
283 }
284
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700285 *(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700286 }
287
Rafael Barbalho5032d872013-08-21 17:10:51 +0100288 kunmap_atomic(vaddr);
289
290 return 0;
291}
292
293static int
294relocate_entry_gtt(struct drm_i915_gem_object *obj,
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700295 struct drm_i915_gem_relocation_entry *reloc,
296 uint64_t target_offset)
Rafael Barbalho5032d872013-08-21 17:10:51 +0100297{
298 struct drm_device *dev = obj->base.dev;
299 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700300 uint64_t delta = reloc->delta + target_offset;
Chris Wilson906843c2014-08-10 06:29:11 +0100301 uint64_t offset;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100302 void __iomem *reloc_page;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800303 int ret;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100304
305 ret = i915_gem_object_set_to_gtt_domain(obj, true);
306 if (ret)
307 return ret;
308
309 ret = i915_gem_object_put_fence(obj);
310 if (ret)
311 return ret;
312
313 /* Map the page containing the relocation we're going to perform. */
Chris Wilson906843c2014-08-10 06:29:11 +0100314 offset = i915_gem_obj_ggtt_offset(obj);
315 offset += reloc->offset;
Rafael Barbalho5032d872013-08-21 17:10:51 +0100316 reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson906843c2014-08-10 06:29:11 +0100317 offset & PAGE_MASK);
318 iowrite32(lower_32_bits(delta), reloc_page + offset_in_page(offset));
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700319
320 if (INTEL_INFO(dev)->gen >= 8) {
Chris Wilson906843c2014-08-10 06:29:11 +0100321 offset += sizeof(uint32_t);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700322
Chris Wilson906843c2014-08-10 06:29:11 +0100323 if (offset_in_page(offset) == 0) {
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700324 io_mapping_unmap_atomic(reloc_page);
Chris Wilson906843c2014-08-10 06:29:11 +0100325 reloc_page =
326 io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
327 offset);
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700328 }
329
Chris Wilson906843c2014-08-10 06:29:11 +0100330 iowrite32(upper_32_bits(delta),
331 reloc_page + offset_in_page(offset));
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700332 }
333
Rafael Barbalho5032d872013-08-21 17:10:51 +0100334 io_mapping_unmap_atomic(reloc_page);
335
336 return 0;
337}
338
Chris Wilsonedf44272015-01-14 11:20:56 +0000339static void
340clflush_write32(void *addr, uint32_t value)
341{
342 /* This is not a fast path, so KISS. */
343 drm_clflush_virt_range(addr, sizeof(uint32_t));
344 *(uint32_t *)addr = value;
345 drm_clflush_virt_range(addr, sizeof(uint32_t));
346}
347
348static int
349relocate_entry_clflush(struct drm_i915_gem_object *obj,
350 struct drm_i915_gem_relocation_entry *reloc,
351 uint64_t target_offset)
352{
353 struct drm_device *dev = obj->base.dev;
354 uint32_t page_offset = offset_in_page(reloc->offset);
355 uint64_t delta = (int)reloc->delta + target_offset;
356 char *vaddr;
357 int ret;
358
359 ret = i915_gem_object_set_to_gtt_domain(obj, true);
360 if (ret)
361 return ret;
362
363 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
364 reloc->offset >> PAGE_SHIFT));
365 clflush_write32(vaddr + page_offset, lower_32_bits(delta));
366
367 if (INTEL_INFO(dev)->gen >= 8) {
368 page_offset = offset_in_page(page_offset + sizeof(uint32_t));
369
370 if (page_offset == 0) {
371 kunmap_atomic(vaddr);
372 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
373 (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
374 }
375
376 clflush_write32(vaddr + page_offset, upper_32_bits(delta));
377 }
378
379 kunmap_atomic(vaddr);
380
381 return 0;
382}
383
Rafael Barbalho5032d872013-08-21 17:10:51 +0100384static int
Chris Wilson54cf91d2010-11-25 18:00:26 +0000385i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
Ben Widawsky27173f12013-08-14 11:38:36 +0200386 struct eb_vmas *eb,
Ben Widawsky3e7a0322013-12-06 14:10:57 -0800387 struct drm_i915_gem_relocation_entry *reloc)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000388{
389 struct drm_device *dev = obj->base.dev;
390 struct drm_gem_object *target_obj;
Daniel Vetter149c8402012-02-15 23:50:23 +0100391 struct drm_i915_gem_object *target_i915_obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200392 struct i915_vma *target_vma;
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700393 uint64_t target_offset;
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800394 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000395
Chris Wilson67731b82010-12-08 10:38:14 +0000396 /* we've already hold a reference to all valid objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200397 target_vma = eb_get_vma(eb, reloc->target_handle);
398 if (unlikely(target_vma == NULL))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000399 return -ENOENT;
Ben Widawsky27173f12013-08-14 11:38:36 +0200400 target_i915_obj = target_vma->obj;
401 target_obj = &target_vma->obj->base;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000402
Ben Widawsky5ce09722013-11-25 09:54:40 -0800403 target_offset = target_vma->node.start;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000404
Eric Anholte844b992012-07-31 15:35:01 -0700405 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
406 * pipe_control writes because the gpu doesn't properly redirect them
407 * through the ppgtt for non_secure batchbuffers. */
408 if (unlikely(IS_GEN6(dev) &&
409 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION &&
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000410 !(target_vma->bound & GLOBAL_BIND))) {
411 ret = i915_vma_bind(target_vma, target_i915_obj->cache_level,
412 GLOBAL_BIND);
413 if (WARN_ONCE(ret, "Unexpected failure to bind target VMA!"))
414 return ret;
415 }
Eric Anholte844b992012-07-31 15:35:01 -0700416
Chris Wilson54cf91d2010-11-25 18:00:26 +0000417 /* Validate that the target is in a valid r/w GPU domain */
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000418 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100419 DRM_DEBUG("reloc with multiple write domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000420 "obj %p target %d offset %d "
421 "read %08x write %08x",
422 obj, reloc->target_handle,
423 (int) reloc->offset,
424 reloc->read_domains,
425 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800426 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000427 }
Daniel Vetter4ca4a252011-12-14 13:57:27 +0100428 if (unlikely((reloc->write_domain | reloc->read_domains)
429 & ~I915_GEM_GPU_DOMAINS)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100430 DRM_DEBUG("reloc with read/write non-GPU domains: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000431 "obj %p target %d offset %d "
432 "read %08x write %08x",
433 obj, reloc->target_handle,
434 (int) reloc->offset,
435 reloc->read_domains,
436 reloc->write_domain);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800437 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000438 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000439
440 target_obj->pending_read_domains |= reloc->read_domains;
441 target_obj->pending_write_domain |= reloc->write_domain;
442
443 /* If the relocation already has the right value in it, no
444 * more work needs to be done.
445 */
446 if (target_offset == reloc->presumed_offset)
Chris Wilson67731b82010-12-08 10:38:14 +0000447 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000448
449 /* Check that the relocation address is valid... */
Ben Widawsky3c94cee2013-11-02 21:07:11 -0700450 if (unlikely(reloc->offset >
451 obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
Daniel Vetterff240192012-01-31 21:08:14 +0100452 DRM_DEBUG("Relocation beyond object bounds: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000453 "obj %p target %d offset %d size %d.\n",
454 obj, reloc->target_handle,
455 (int) reloc->offset,
456 (int) obj->base.size);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800457 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000458 }
Chris Wilsonb8f7ab12010-12-08 10:43:06 +0000459 if (unlikely(reloc->offset & 3)) {
Daniel Vetterff240192012-01-31 21:08:14 +0100460 DRM_DEBUG("Relocation not 4-byte aligned: "
Chris Wilson54cf91d2010-11-25 18:00:26 +0000461 "obj %p target %d offset %d.\n",
462 obj, reloc->target_handle,
463 (int) reloc->offset);
Ben Widawsky8b78f0e2013-12-26 13:39:50 -0800464 return -EINVAL;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000465 }
466
Chris Wilsondabdfe02012-03-26 10:10:27 +0200467 /* We can't wait for rendering with pagefaults disabled */
468 if (obj->active && in_atomic())
469 return -EFAULT;
470
Rafael Barbalho5032d872013-08-21 17:10:51 +0100471 if (use_cpu_reloc(obj))
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700472 ret = relocate_entry_cpu(obj, reloc, target_offset);
Chris Wilsonedf44272015-01-14 11:20:56 +0000473 else if (obj->map_and_fenceable)
Ben Widawskyd9ceb952014-04-28 17:18:28 -0700474 ret = relocate_entry_gtt(obj, reloc, target_offset);
Chris Wilsonedf44272015-01-14 11:20:56 +0000475 else if (cpu_has_clflush)
476 ret = relocate_entry_clflush(obj, reloc, target_offset);
477 else {
478 WARN_ONCE(1, "Impossible case in relocation handling\n");
479 ret = -ENODEV;
480 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000481
Daniel Vetterd4d36012013-09-02 20:56:23 +0200482 if (ret)
483 return ret;
484
Chris Wilson54cf91d2010-11-25 18:00:26 +0000485 /* and update the user's relocation entry */
486 reloc->presumed_offset = target_offset;
487
Chris Wilson67731b82010-12-08 10:38:14 +0000488 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000489}
490
491static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200492i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
493 struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000494{
Chris Wilson1d83f442012-03-24 20:12:53 +0000495#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
496 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
Chris Wilson54cf91d2010-11-25 18:00:26 +0000497 struct drm_i915_gem_relocation_entry __user *user_relocs;
Ben Widawsky27173f12013-08-14 11:38:36 +0200498 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson1d83f442012-03-24 20:12:53 +0000499 int remain, ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000500
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200501 user_relocs = to_user_ptr(entry->relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000502
Chris Wilson1d83f442012-03-24 20:12:53 +0000503 remain = entry->relocation_count;
504 while (remain) {
505 struct drm_i915_gem_relocation_entry *r = stack_reloc;
506 int count = remain;
507 if (count > ARRAY_SIZE(stack_reloc))
508 count = ARRAY_SIZE(stack_reloc);
509 remain -= count;
510
511 if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000512 return -EFAULT;
513
Chris Wilson1d83f442012-03-24 20:12:53 +0000514 do {
515 u64 offset = r->presumed_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000516
Ben Widawsky3e7a0322013-12-06 14:10:57 -0800517 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
Chris Wilson1d83f442012-03-24 20:12:53 +0000518 if (ret)
519 return ret;
520
521 if (r->presumed_offset != offset &&
522 __copy_to_user_inatomic(&user_relocs->presumed_offset,
523 &r->presumed_offset,
524 sizeof(r->presumed_offset))) {
525 return -EFAULT;
526 }
527
528 user_relocs++;
529 r++;
530 } while (--count);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000531 }
532
533 return 0;
Chris Wilson1d83f442012-03-24 20:12:53 +0000534#undef N_RELOC
Chris Wilson54cf91d2010-11-25 18:00:26 +0000535}
536
537static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200538i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
539 struct eb_vmas *eb,
540 struct drm_i915_gem_relocation_entry *relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000541{
Ben Widawsky27173f12013-08-14 11:38:36 +0200542 const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000543 int i, ret;
544
545 for (i = 0; i < entry->relocation_count; i++) {
Ben Widawsky3e7a0322013-12-06 14:10:57 -0800546 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000547 if (ret)
548 return ret;
549 }
550
551 return 0;
552}
553
554static int
Ben Widawsky17601cbc2013-11-25 09:54:38 -0800555i915_gem_execbuffer_relocate(struct eb_vmas *eb)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000556{
Ben Widawsky27173f12013-08-14 11:38:36 +0200557 struct i915_vma *vma;
Chris Wilsond4aeee72011-03-14 15:11:24 +0000558 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000559
Chris Wilsond4aeee72011-03-14 15:11:24 +0000560 /* This is the fast path and we cannot handle a pagefault whilst
561 * holding the struct mutex lest the user pass in the relocations
562 * contained within a mmaped bo. For in such a case we, the page
563 * fault handler would call i915_gem_fault() and we would try to
564 * acquire the struct mutex again. Obviously this is bad and so
565 * lockdep complains vehemently.
566 */
567 pagefault_disable();
Ben Widawsky27173f12013-08-14 11:38:36 +0200568 list_for_each_entry(vma, &eb->vmas, exec_list) {
569 ret = i915_gem_execbuffer_relocate_vma(vma, eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000570 if (ret)
Chris Wilsond4aeee72011-03-14 15:11:24 +0000571 break;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000572 }
Chris Wilsond4aeee72011-03-14 15:11:24 +0000573 pagefault_enable();
Chris Wilson54cf91d2010-11-25 18:00:26 +0000574
Chris Wilsond4aeee72011-03-14 15:11:24 +0000575 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000576}
577
Chris Wilsonedf44272015-01-14 11:20:56 +0000578static bool only_mappable_for_reloc(unsigned int flags)
579{
580 return (flags & (EXEC_OBJECT_NEEDS_FENCE | __EXEC_OBJECT_NEEDS_MAP)) ==
581 __EXEC_OBJECT_NEEDS_MAP;
582}
583
Chris Wilson1690e1e2011-12-14 13:57:08 +0100584static int
Ben Widawsky27173f12013-08-14 11:38:36 +0200585i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100586 struct intel_engine_cs *ring,
Ben Widawsky27173f12013-08-14 11:38:36 +0200587 bool *need_reloc)
Chris Wilson1690e1e2011-12-14 13:57:08 +0100588{
Ben Widawsky6f65e292013-12-06 14:10:56 -0800589 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200590 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Chris Wilsond23db882014-05-23 08:48:08 +0200591 uint64_t flags;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100592 int ret;
593
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100594 flags = 0;
Chris Wilsonedf44272015-01-14 11:20:56 +0000595 if (!drm_mm_node_allocated(&vma->node)) {
596 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
597 flags |= PIN_GLOBAL | PIN_MAPPABLE;
598 if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
599 flags |= PIN_GLOBAL;
600 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
601 flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
602 }
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100603
604 ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags);
Chris Wilsonedf44272015-01-14 11:20:56 +0000605 if ((ret == -ENOSPC || ret == -E2BIG) &&
606 only_mappable_for_reloc(entry->flags))
607 ret = i915_gem_object_pin(obj, vma->vm,
608 entry->alignment,
609 flags & ~(PIN_GLOBAL | PIN_MAPPABLE));
Chris Wilson1690e1e2011-12-14 13:57:08 +0100610 if (ret)
611 return ret;
612
Chris Wilson7788a762012-08-24 19:18:18 +0100613 entry->flags |= __EXEC_OBJECT_HAS_PIN;
614
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100615 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
616 ret = i915_gem_object_get_fence(obj);
617 if (ret)
618 return ret;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100619
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100620 if (i915_gem_object_pin_fence(obj))
621 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100622 }
623
Ben Widawsky27173f12013-08-14 11:38:36 +0200624 if (entry->offset != vma->node.start) {
625 entry->offset = vma->node.start;
Daniel Vettered5982e2013-01-17 22:23:36 +0100626 *need_reloc = true;
627 }
628
629 if (entry->flags & EXEC_OBJECT_WRITE) {
630 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
631 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
632 }
633
Chris Wilson1690e1e2011-12-14 13:57:08 +0100634 return 0;
Chris Wilson7788a762012-08-24 19:18:18 +0100635}
Chris Wilson1690e1e2011-12-14 13:57:08 +0100636
Chris Wilsond23db882014-05-23 08:48:08 +0200637static bool
Chris Wilsone6a84462014-08-11 12:00:12 +0200638need_reloc_mappable(struct i915_vma *vma)
639{
640 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
641
642 if (entry->relocation_count == 0)
643 return false;
644
645 if (!i915_is_ggtt(vma->vm))
646 return false;
647
648 /* See also use_cpu_reloc() */
649 if (HAS_LLC(vma->obj->base.dev))
650 return false;
651
652 if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
653 return false;
654
655 return true;
656}
657
658static bool
659eb_vma_misplaced(struct i915_vma *vma)
Chris Wilsond23db882014-05-23 08:48:08 +0200660{
661 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
662 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsond23db882014-05-23 08:48:08 +0200663
Chris Wilsone6a84462014-08-11 12:00:12 +0200664 WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
Chris Wilsond23db882014-05-23 08:48:08 +0200665 !i915_is_ggtt(vma->vm));
666
667 if (entry->alignment &&
668 vma->node.start & (entry->alignment - 1))
669 return true;
670
Chris Wilsond23db882014-05-23 08:48:08 +0200671 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
672 vma->node.start < BATCH_OFFSET_BIAS)
673 return true;
674
Chris Wilsonedf44272015-01-14 11:20:56 +0000675 /* avoid costly ping-pong once a batch bo ended up non-mappable */
676 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable)
677 return !only_mappable_for_reloc(entry->flags);
678
Chris Wilsond23db882014-05-23 08:48:08 +0200679 return false;
680}
681
Chris Wilson54cf91d2010-11-25 18:00:26 +0000682static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100683i915_gem_execbuffer_reserve(struct intel_engine_cs *ring,
Ben Widawsky27173f12013-08-14 11:38:36 +0200684 struct list_head *vmas,
Daniel Vettered5982e2013-01-17 22:23:36 +0100685 bool *need_relocs)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000686{
Chris Wilson432e58e2010-11-25 19:32:06 +0000687 struct drm_i915_gem_object *obj;
Ben Widawsky27173f12013-08-14 11:38:36 +0200688 struct i915_vma *vma;
Ben Widawsky68c8c172013-09-11 14:57:50 -0700689 struct i915_address_space *vm;
Ben Widawsky27173f12013-08-14 11:38:36 +0200690 struct list_head ordered_vmas;
Chris Wilson7788a762012-08-24 19:18:18 +0100691 bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
692 int retry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000693
Chris Wilson227f7822014-05-15 10:41:42 +0100694 i915_gem_retire_requests_ring(ring);
695
Ben Widawsky68c8c172013-09-11 14:57:50 -0700696 vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;
697
Ben Widawsky27173f12013-08-14 11:38:36 +0200698 INIT_LIST_HEAD(&ordered_vmas);
699 while (!list_empty(vmas)) {
Chris Wilson6fe4f142011-01-10 17:35:37 +0000700 struct drm_i915_gem_exec_object2 *entry;
701 bool need_fence, need_mappable;
702
Ben Widawsky27173f12013-08-14 11:38:36 +0200703 vma = list_first_entry(vmas, struct i915_vma, exec_list);
704 obj = vma->obj;
705 entry = vma->exec_entry;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000706
Chris Wilson82b6b6d2014-08-09 17:37:24 +0100707 if (!has_fenced_gpu_access)
708 entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000709 need_fence =
Chris Wilson6fe4f142011-01-10 17:35:37 +0000710 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
711 obj->tiling_mode != I915_TILING_NONE;
Ben Widawsky27173f12013-08-14 11:38:36 +0200712 need_mappable = need_fence || need_reloc_mappable(vma);
Chris Wilson6fe4f142011-01-10 17:35:37 +0000713
Chris Wilsone6a84462014-08-11 12:00:12 +0200714 if (need_mappable) {
715 entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
Ben Widawsky27173f12013-08-14 11:38:36 +0200716 list_move(&vma->exec_list, &ordered_vmas);
Chris Wilsone6a84462014-08-11 12:00:12 +0200717 } else
Ben Widawsky27173f12013-08-14 11:38:36 +0200718 list_move_tail(&vma->exec_list, &ordered_vmas);
Chris Wilson595dad72011-01-13 11:03:48 +0000719
Daniel Vettered5982e2013-01-17 22:23:36 +0100720 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
Chris Wilson595dad72011-01-13 11:03:48 +0000721 obj->base.pending_write_domain = 0;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000722 }
Ben Widawsky27173f12013-08-14 11:38:36 +0200723 list_splice(&ordered_vmas, vmas);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000724
725 /* Attempt to pin all of the buffers into the GTT.
726 * This is done in 3 phases:
727 *
728 * 1a. Unbind all objects that do not match the GTT constraints for
729 * the execbuffer (fenceable, mappable, alignment etc).
730 * 1b. Increment pin count for already bound objects.
731 * 2. Bind new objects.
732 * 3. Decrement pin count.
733 *
Chris Wilson7788a762012-08-24 19:18:18 +0100734 * This avoid unnecessary unbinding of later objects in order to make
Chris Wilson54cf91d2010-11-25 18:00:26 +0000735 * room for the earlier objects *unless* we need to defragment.
736 */
737 retry = 0;
738 do {
Chris Wilson7788a762012-08-24 19:18:18 +0100739 int ret = 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000740
741 /* Unbind any ill-fitting objects or pin. */
Ben Widawsky27173f12013-08-14 11:38:36 +0200742 list_for_each_entry(vma, vmas, exec_list) {
Ben Widawsky27173f12013-08-14 11:38:36 +0200743 if (!drm_mm_node_allocated(&vma->node))
Chris Wilson54cf91d2010-11-25 18:00:26 +0000744 continue;
745
Chris Wilsone6a84462014-08-11 12:00:12 +0200746 if (eb_vma_misplaced(vma))
Ben Widawsky27173f12013-08-14 11:38:36 +0200747 ret = i915_vma_unbind(vma);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000748 else
Ben Widawsky27173f12013-08-14 11:38:36 +0200749 ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
Chris Wilson432e58e2010-11-25 19:32:06 +0000750 if (ret)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000751 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000752 }
753
754 /* Bind fresh objects */
Ben Widawsky27173f12013-08-14 11:38:36 +0200755 list_for_each_entry(vma, vmas, exec_list) {
756 if (drm_mm_node_allocated(&vma->node))
Chris Wilson1690e1e2011-12-14 13:57:08 +0100757 continue;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000758
Ben Widawsky27173f12013-08-14 11:38:36 +0200759 ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
Chris Wilson7788a762012-08-24 19:18:18 +0100760 if (ret)
761 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000762 }
763
Chris Wilsona415d352013-11-26 11:23:15 +0000764err:
Chris Wilson6c085a72012-08-20 11:40:46 +0200765 if (ret != -ENOSPC || retry++)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000766 return ret;
767
Chris Wilsona415d352013-11-26 11:23:15 +0000768 /* Decrement pin count for bound objects */
769 list_for_each_entry(vma, vmas, exec_list)
770 i915_gem_execbuffer_unreserve_vma(vma);
771
Ben Widawsky68c8c172013-09-11 14:57:50 -0700772 ret = i915_gem_evict_vm(vm, true);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000773 if (ret)
774 return ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000775 } while (1);
776}
777
778static int
779i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
Daniel Vettered5982e2013-01-17 22:23:36 +0100780 struct drm_i915_gem_execbuffer2 *args,
Chris Wilson54cf91d2010-11-25 18:00:26 +0000781 struct drm_file *file,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100782 struct intel_engine_cs *ring,
Ben Widawsky27173f12013-08-14 11:38:36 +0200783 struct eb_vmas *eb,
784 struct drm_i915_gem_exec_object2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000785{
786 struct drm_i915_gem_relocation_entry *reloc;
Ben Widawsky27173f12013-08-14 11:38:36 +0200787 struct i915_address_space *vm;
788 struct i915_vma *vma;
Daniel Vettered5982e2013-01-17 22:23:36 +0100789 bool need_relocs;
Chris Wilsondd6864a2011-01-12 23:49:13 +0000790 int *reloc_offset;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000791 int i, total, ret;
Daniel Vetterb205ca52013-09-19 14:00:11 +0200792 unsigned count = args->buffer_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000793
Ben Widawsky27173f12013-08-14 11:38:36 +0200794 vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;
795
Chris Wilson67731b82010-12-08 10:38:14 +0000796 /* We may process another execbuffer during the unlock... */
Ben Widawsky27173f12013-08-14 11:38:36 +0200797 while (!list_empty(&eb->vmas)) {
798 vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
799 list_del_init(&vma->exec_list);
Chris Wilsona415d352013-11-26 11:23:15 +0000800 i915_gem_execbuffer_unreserve_vma(vma);
Ben Widawsky27173f12013-08-14 11:38:36 +0200801 drm_gem_object_unreference(&vma->obj->base);
Chris Wilson67731b82010-12-08 10:38:14 +0000802 }
803
Chris Wilson54cf91d2010-11-25 18:00:26 +0000804 mutex_unlock(&dev->struct_mutex);
805
806 total = 0;
807 for (i = 0; i < count; i++)
Chris Wilson432e58e2010-11-25 19:32:06 +0000808 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000809
Chris Wilsondd6864a2011-01-12 23:49:13 +0000810 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
Chris Wilson54cf91d2010-11-25 18:00:26 +0000811 reloc = drm_malloc_ab(total, sizeof(*reloc));
Chris Wilsondd6864a2011-01-12 23:49:13 +0000812 if (reloc == NULL || reloc_offset == NULL) {
813 drm_free_large(reloc);
814 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000815 mutex_lock(&dev->struct_mutex);
816 return -ENOMEM;
817 }
818
819 total = 0;
820 for (i = 0; i < count; i++) {
821 struct drm_i915_gem_relocation_entry __user *user_relocs;
Chris Wilson262b6d32013-01-15 16:17:54 +0000822 u64 invalid_offset = (u64)-1;
823 int j;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000824
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200825 user_relocs = to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000826
827 if (copy_from_user(reloc+total, user_relocs,
Chris Wilson432e58e2010-11-25 19:32:06 +0000828 exec[i].relocation_count * sizeof(*reloc))) {
Chris Wilson54cf91d2010-11-25 18:00:26 +0000829 ret = -EFAULT;
830 mutex_lock(&dev->struct_mutex);
831 goto err;
832 }
833
Chris Wilson262b6d32013-01-15 16:17:54 +0000834 /* As we do not update the known relocation offsets after
835 * relocating (due to the complexities in lock handling),
836 * we need to mark them as invalid now so that we force the
837 * relocation processing next time. Just in case the target
838 * object is evicted and then rebound into its old
839 * presumed_offset before the next execbuffer - if that
840 * happened we would make the mistake of assuming that the
841 * relocations were valid.
842 */
843 for (j = 0; j < exec[i].relocation_count; j++) {
Chris Wilson9aab8bf2014-05-23 10:45:52 +0100844 if (__copy_to_user(&user_relocs[j].presumed_offset,
845 &invalid_offset,
846 sizeof(invalid_offset))) {
Chris Wilson262b6d32013-01-15 16:17:54 +0000847 ret = -EFAULT;
848 mutex_lock(&dev->struct_mutex);
849 goto err;
850 }
851 }
852
Chris Wilsondd6864a2011-01-12 23:49:13 +0000853 reloc_offset[i] = total;
Chris Wilson432e58e2010-11-25 19:32:06 +0000854 total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000855 }
856
857 ret = i915_mutex_lock_interruptible(dev);
858 if (ret) {
859 mutex_lock(&dev->struct_mutex);
860 goto err;
861 }
862
Chris Wilson67731b82010-12-08 10:38:14 +0000863 /* reacquire the objects */
Chris Wilson67731b82010-12-08 10:38:14 +0000864 eb_reset(eb);
Ben Widawsky27173f12013-08-14 11:38:36 +0200865 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +0000866 if (ret)
867 goto err;
Chris Wilson67731b82010-12-08 10:38:14 +0000868
Daniel Vettered5982e2013-01-17 22:23:36 +0100869 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
Ben Widawsky27173f12013-08-14 11:38:36 +0200870 ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000871 if (ret)
872 goto err;
873
Ben Widawsky27173f12013-08-14 11:38:36 +0200874 list_for_each_entry(vma, &eb->vmas, exec_list) {
875 int offset = vma->exec_entry - exec;
876 ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
877 reloc + reloc_offset[offset]);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000878 if (ret)
879 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000880 }
881
882 /* Leave the user relocations as are, this is the painfully slow path,
883 * and we want to avoid the complication of dropping the lock whilst
884 * having buffers reserved in the aperture and so causing spurious
885 * ENOSPC for random operations.
886 */
887
888err:
889 drm_free_large(reloc);
Chris Wilsondd6864a2011-01-12 23:49:13 +0000890 drm_free_large(reloc_offset);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000891 return ret;
892}
893
Chris Wilson54cf91d2010-11-25 18:00:26 +0000894static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100895i915_gem_execbuffer_move_to_gpu(struct intel_engine_cs *ring,
Ben Widawsky27173f12013-08-14 11:38:36 +0200896 struct list_head *vmas)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000897{
Ben Widawsky27173f12013-08-14 11:38:36 +0200898 struct i915_vma *vma;
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200899 uint32_t flush_domains = 0;
Chris Wilson000433b2013-08-08 14:41:09 +0100900 bool flush_chipset = false;
Chris Wilson432e58e2010-11-25 19:32:06 +0000901 int ret;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000902
Ben Widawsky27173f12013-08-14 11:38:36 +0200903 list_for_each_entry(vma, vmas, exec_list) {
904 struct drm_i915_gem_object *obj = vma->obj;
Ben Widawsky2911a352012-04-05 14:47:36 -0700905 ret = i915_gem_object_sync(obj, ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000906 if (ret)
907 return ret;
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200908
909 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
Chris Wilson000433b2013-08-08 14:41:09 +0100910 flush_chipset |= i915_gem_clflush_object(obj, false);
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200911
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200912 flush_domains |= obj->base.write_domain;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000913 }
914
Chris Wilson000433b2013-08-08 14:41:09 +0100915 if (flush_chipset)
Ben Widawskye76e9ae2012-11-04 09:21:27 -0800916 i915_gem_chipset_flush(ring->dev);
Daniel Vetter6ac42f42012-07-21 12:25:01 +0200917
918 if (flush_domains & I915_GEM_DOMAIN_GTT)
919 wmb();
920
Chris Wilson09cf7c92012-07-13 14:14:08 +0100921 /* Unconditionally invalidate gpu caches and ensure that we do flush
922 * any residual writes from the previous batch.
923 */
Chris Wilsona7b97612012-07-20 12:41:08 +0100924 return intel_ring_invalidate_all_caches(ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000925}
926
Chris Wilson432e58e2010-11-25 19:32:06 +0000927static bool
928i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000929{
Daniel Vettered5982e2013-01-17 22:23:36 +0100930 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
931 return false;
932
Chris Wilson432e58e2010-11-25 19:32:06 +0000933 return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000934}
935
936static int
Chris Wilsonad19f102014-08-10 06:29:08 +0100937validate_exec_list(struct drm_device *dev,
938 struct drm_i915_gem_exec_object2 *exec,
Chris Wilson54cf91d2010-11-25 18:00:26 +0000939 int count)
940{
Daniel Vetterb205ca52013-09-19 14:00:11 +0200941 unsigned relocs_total = 0;
942 unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
Chris Wilsonad19f102014-08-10 06:29:08 +0100943 unsigned invalid_flags;
944 int i;
945
946 invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
947 if (USES_FULL_PPGTT(dev))
948 invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000949
950 for (i = 0; i < count; i++) {
Ville Syrjälä2bb46292013-02-22 16:12:51 +0200951 char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
Chris Wilson54cf91d2010-11-25 18:00:26 +0000952 int length; /* limited by fault_in_pages_readable() */
953
Chris Wilsonad19f102014-08-10 06:29:08 +0100954 if (exec[i].flags & invalid_flags)
Daniel Vettered5982e2013-01-17 22:23:36 +0100955 return -EINVAL;
956
Kees Cook3118a4f2013-03-11 17:31:45 -0700957 /* First check for malicious input causing overflow in
958 * the worst case where we need to allocate the entire
959 * relocation tree as a single array.
960 */
961 if (exec[i].relocation_count > relocs_max - relocs_total)
Chris Wilson54cf91d2010-11-25 18:00:26 +0000962 return -EINVAL;
Kees Cook3118a4f2013-03-11 17:31:45 -0700963 relocs_total += exec[i].relocation_count;
Chris Wilson54cf91d2010-11-25 18:00:26 +0000964
965 length = exec[i].relocation_count *
966 sizeof(struct drm_i915_gem_relocation_entry);
Kees Cook30587532013-03-11 14:37:35 -0700967 /*
968 * We must check that the entire relocation array is safe
969 * to read, but since we may need to update the presumed
970 * offsets during execution, check for full write access.
971 */
Chris Wilson54cf91d2010-11-25 18:00:26 +0000972 if (!access_ok(VERIFY_WRITE, ptr, length))
973 return -EFAULT;
974
Jani Nikulad330a952014-01-21 11:24:25 +0200975 if (likely(!i915.prefault_disable)) {
Xiong Zhang0b74b502013-07-19 13:51:24 +0800976 if (fault_in_multipages_readable(ptr, length))
977 return -EFAULT;
978 }
Chris Wilson54cf91d2010-11-25 18:00:26 +0000979 }
980
981 return 0;
982}
983
Oscar Mateo273497e2014-05-22 14:13:37 +0100984static struct intel_context *
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200985i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100986 struct intel_engine_cs *ring, const u32 ctx_id)
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200987{
Oscar Mateo273497e2014-05-22 14:13:37 +0100988 struct intel_context *ctx = NULL;
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200989 struct i915_ctx_hang_stats *hs;
990
Oscar Mateo821d66d2014-07-03 16:28:00 +0100991 if (ring->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
Daniel Vetter7c9c4b82013-12-18 16:37:49 +0100992 return ERR_PTR(-EINVAL);
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200993
Ben Widawsky41bde552013-12-06 14:11:21 -0800994 ctx = i915_gem_context_get(file->driver_priv, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000995 if (IS_ERR(ctx))
Ben Widawsky41bde552013-12-06 14:11:21 -0800996 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200997
Ben Widawsky41bde552013-12-06 14:11:21 -0800998 hs = &ctx->hang_stats;
Mika Kuoppalad299cce2013-11-26 16:14:33 +0200999 if (hs->banned) {
1000 DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
Ben Widawsky41bde552013-12-06 14:11:21 -08001001 return ERR_PTR(-EIO);
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001002 }
1003
Oscar Mateoec3e9962014-07-24 17:04:18 +01001004 if (i915.enable_execlists && !ctx->engine[ring->id].state) {
1005 int ret = intel_lr_context_deferred_create(ctx, ring);
1006 if (ret) {
1007 DRM_DEBUG("Could not create LRC %u: %d\n", ctx_id, ret);
1008 return ERR_PTR(ret);
1009 }
1010 }
1011
Ben Widawsky41bde552013-12-06 14:11:21 -08001012 return ctx;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001013}
1014
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01001015void
Ben Widawsky27173f12013-08-14 11:38:36 +02001016i915_gem_execbuffer_move_to_active(struct list_head *vmas,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001017 struct intel_engine_cs *ring)
Chris Wilson432e58e2010-11-25 19:32:06 +00001018{
John Harrison97b2a6a2014-11-24 18:49:26 +00001019 struct drm_i915_gem_request *req = intel_ring_get_request(ring);
Ben Widawsky27173f12013-08-14 11:38:36 +02001020 struct i915_vma *vma;
Chris Wilson432e58e2010-11-25 19:32:06 +00001021
Ben Widawsky27173f12013-08-14 11:38:36 +02001022 list_for_each_entry(vma, vmas, exec_list) {
Chris Wilson82b6b6d2014-08-09 17:37:24 +01001023 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
Ben Widawsky27173f12013-08-14 11:38:36 +02001024 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilson69c2fc82012-07-20 12:41:03 +01001025 u32 old_read = obj->base.read_domains;
1026 u32 old_write = obj->base.write_domain;
Chris Wilsondb53a302011-02-03 11:57:46 +00001027
Chris Wilson432e58e2010-11-25 19:32:06 +00001028 obj->base.write_domain = obj->base.pending_write_domain;
Daniel Vettered5982e2013-01-17 22:23:36 +01001029 if (obj->base.write_domain == 0)
1030 obj->base.pending_read_domains |= obj->base.read_domains;
1031 obj->base.read_domains = obj->base.pending_read_domains;
Chris Wilson432e58e2010-11-25 19:32:06 +00001032
Ben Widawskye2d05a82013-09-24 09:57:58 -07001033 i915_vma_move_to_active(vma, ring);
Chris Wilson432e58e2010-11-25 19:32:06 +00001034 if (obj->base.write_domain) {
1035 obj->dirty = 1;
John Harrison97b2a6a2014-11-24 18:49:26 +00001036 i915_gem_request_assign(&obj->last_write_req, req);
Daniel Vetterf99d7062014-06-19 16:01:59 +02001037
Paulo Zanonia4001f12015-02-13 17:23:44 -02001038 intel_fb_obj_invalidate(obj, ring, ORIGIN_CS);
Chris Wilsonc8725f32014-03-17 12:21:55 +00001039
1040 /* update for the implicit flush after a batch */
1041 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson432e58e2010-11-25 19:32:06 +00001042 }
Chris Wilson82b6b6d2014-08-09 17:37:24 +01001043 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
John Harrison97b2a6a2014-11-24 18:49:26 +00001044 i915_gem_request_assign(&obj->last_fenced_req, req);
Chris Wilson82b6b6d2014-08-09 17:37:24 +01001045 if (entry->flags & __EXEC_OBJECT_HAS_FENCE) {
1046 struct drm_i915_private *dev_priv = to_i915(ring->dev);
1047 list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list,
1048 &dev_priv->mm.fence_list);
1049 }
1050 }
Chris Wilson432e58e2010-11-25 19:32:06 +00001051
Chris Wilsondb53a302011-02-03 11:57:46 +00001052 trace_i915_gem_object_change_domain(obj, old_read, old_write);
Chris Wilson432e58e2010-11-25 19:32:06 +00001053 }
1054}
1055
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01001056void
Chris Wilson54cf91d2010-11-25 18:00:26 +00001057i915_gem_execbuffer_retire_commands(struct drm_device *dev,
Chris Wilson432e58e2010-11-25 19:32:06 +00001058 struct drm_file *file,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001059 struct intel_engine_cs *ring,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03001060 struct drm_i915_gem_object *obj)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001061{
Daniel Vettercc889e02012-06-13 20:45:19 +02001062 /* Unconditionally force add_request to emit a full flush. */
1063 ring->gpu_caches_dirty = true;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001064
Chris Wilson432e58e2010-11-25 19:32:06 +00001065 /* Add a breadcrumb for the completion of the batch buffer */
John Harrison9400ae52014-11-24 18:49:36 +00001066 (void)__i915_add_request(ring, file, obj);
Chris Wilson432e58e2010-11-25 19:32:06 +00001067}
Chris Wilson54cf91d2010-11-25 18:00:26 +00001068
1069static int
Eric Anholtae662d32012-01-03 09:23:29 -08001070i915_reset_gen7_sol_offsets(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001071 struct intel_engine_cs *ring)
Eric Anholtae662d32012-01-03 09:23:29 -08001072{
Jani Nikula50227e12014-03-31 14:27:21 +03001073 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtae662d32012-01-03 09:23:29 -08001074 int ret, i;
1075
Daniel Vetter9d662da2014-04-24 08:09:09 +02001076 if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS]) {
1077 DRM_DEBUG("sol reset is gen7/rcs only\n");
1078 return -EINVAL;
1079 }
Eric Anholtae662d32012-01-03 09:23:29 -08001080
1081 ret = intel_ring_begin(ring, 4 * 3);
1082 if (ret)
1083 return ret;
1084
1085 for (i = 0; i < 4; i++) {
1086 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1087 intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
1088 intel_ring_emit(ring, 0);
1089 }
1090
1091 intel_ring_advance(ring);
1092
1093 return 0;
1094}
1095
Chris Wilson5c6c6002014-09-06 10:28:27 +01001096static int
1097i915_emit_box(struct intel_engine_cs *ring,
1098 struct drm_clip_rect *box,
1099 int DR1, int DR4)
1100{
1101 int ret;
1102
1103 if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
1104 box->y2 <= 0 || box->x2 <= 0) {
1105 DRM_ERROR("Bad box %d,%d..%d,%d\n",
1106 box->x1, box->y1, box->x2, box->y2);
1107 return -EINVAL;
1108 }
1109
1110 if (INTEL_INFO(ring->dev)->gen >= 4) {
1111 ret = intel_ring_begin(ring, 4);
1112 if (ret)
1113 return ret;
1114
1115 intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO_I965);
1116 intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
1117 intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
1118 intel_ring_emit(ring, DR4);
1119 } else {
1120 ret = intel_ring_begin(ring, 6);
1121 if (ret)
1122 return ret;
1123
1124 intel_ring_emit(ring, GFX_OP_DRAWRECT_INFO);
1125 intel_ring_emit(ring, DR1);
1126 intel_ring_emit(ring, (box->x1 & 0xffff) | box->y1 << 16);
1127 intel_ring_emit(ring, ((box->x2 - 1) & 0xffff) | (box->y2 - 1) << 16);
1128 intel_ring_emit(ring, DR4);
1129 intel_ring_emit(ring, 0);
1130 }
1131 intel_ring_advance(ring);
1132
1133 return 0;
1134}
1135
Brad Volkin71745372014-12-11 12:13:12 -08001136static struct drm_i915_gem_object*
1137i915_gem_execbuffer_parse(struct intel_engine_cs *ring,
1138 struct drm_i915_gem_exec_object2 *shadow_exec_entry,
1139 struct eb_vmas *eb,
1140 struct drm_i915_gem_object *batch_obj,
1141 u32 batch_start_offset,
1142 u32 batch_len,
Chris Wilson17cabf52015-01-14 11:20:57 +00001143 bool is_master)
Brad Volkin71745372014-12-11 12:13:12 -08001144{
1145 struct drm_i915_private *dev_priv = to_i915(batch_obj->base.dev);
1146 struct drm_i915_gem_object *shadow_batch_obj;
Chris Wilson17cabf52015-01-14 11:20:57 +00001147 struct i915_vma *vma;
Brad Volkin71745372014-12-11 12:13:12 -08001148 int ret;
1149
1150 shadow_batch_obj = i915_gem_batch_pool_get(&dev_priv->mm.batch_pool,
Chris Wilson17cabf52015-01-14 11:20:57 +00001151 PAGE_ALIGN(batch_len));
Brad Volkin71745372014-12-11 12:13:12 -08001152 if (IS_ERR(shadow_batch_obj))
1153 return shadow_batch_obj;
1154
1155 ret = i915_parse_cmds(ring,
1156 batch_obj,
1157 shadow_batch_obj,
1158 batch_start_offset,
1159 batch_len,
1160 is_master);
Chris Wilson17cabf52015-01-14 11:20:57 +00001161 if (ret)
1162 goto err;
Brad Volkin71745372014-12-11 12:13:12 -08001163
Chris Wilson17cabf52015-01-14 11:20:57 +00001164 ret = i915_gem_obj_ggtt_pin(shadow_batch_obj, 0, 0);
1165 if (ret)
1166 goto err;
Brad Volkin71745372014-12-11 12:13:12 -08001167
Chris Wilson17cabf52015-01-14 11:20:57 +00001168 memset(shadow_exec_entry, 0, sizeof(*shadow_exec_entry));
Brad Volkin71745372014-12-11 12:13:12 -08001169
Chris Wilson17cabf52015-01-14 11:20:57 +00001170 vma = i915_gem_obj_to_ggtt(shadow_batch_obj);
1171 vma->exec_entry = shadow_exec_entry;
1172 vma->exec_entry->flags = __EXEC_OBJECT_PURGEABLE | __EXEC_OBJECT_HAS_PIN;
1173 drm_gem_object_reference(&shadow_batch_obj->base);
1174 list_add_tail(&vma->exec_list, &eb->vmas);
Brad Volkin71745372014-12-11 12:13:12 -08001175
Chris Wilson17cabf52015-01-14 11:20:57 +00001176 shadow_batch_obj->base.pending_read_domains = I915_GEM_DOMAIN_COMMAND;
Brad Volkin71745372014-12-11 12:13:12 -08001177
Chris Wilson17cabf52015-01-14 11:20:57 +00001178 return shadow_batch_obj;
1179
1180err:
1181 if (ret == -EACCES) /* unhandled chained batch */
1182 return batch_obj;
1183 else
1184 return ERR_PTR(ret);
Brad Volkin71745372014-12-11 12:13:12 -08001185}
Chris Wilson5c6c6002014-09-06 10:28:27 +01001186
Oscar Mateoa83014d2014-07-24 17:04:21 +01001187int
1188i915_gem_ringbuffer_submission(struct drm_device *dev, struct drm_file *file,
1189 struct intel_engine_cs *ring,
1190 struct intel_context *ctx,
1191 struct drm_i915_gem_execbuffer2 *args,
1192 struct list_head *vmas,
1193 struct drm_i915_gem_object *batch_obj,
John Harrison8e004ef2015-02-13 11:48:10 +00001194 u64 exec_start, u32 dispatch_flags)
Oscar Mateo78382592014-07-03 16:28:05 +01001195{
1196 struct drm_clip_rect *cliprects = NULL;
1197 struct drm_i915_private *dev_priv = dev->dev_private;
1198 u64 exec_len;
1199 int instp_mode;
1200 u32 instp_mask;
1201 int i, ret = 0;
1202
1203 if (args->num_cliprects != 0) {
1204 if (ring != &dev_priv->ring[RCS]) {
1205 DRM_DEBUG("clip rectangles are only valid with the render ring\n");
1206 return -EINVAL;
1207 }
1208
1209 if (INTEL_INFO(dev)->gen >= 5) {
1210 DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
1211 return -EINVAL;
1212 }
1213
1214 if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
1215 DRM_DEBUG("execbuf with %u cliprects\n",
1216 args->num_cliprects);
1217 return -EINVAL;
1218 }
1219
1220 cliprects = kcalloc(args->num_cliprects,
1221 sizeof(*cliprects),
1222 GFP_KERNEL);
1223 if (cliprects == NULL) {
1224 ret = -ENOMEM;
1225 goto error;
1226 }
1227
1228 if (copy_from_user(cliprects,
1229 to_user_ptr(args->cliprects_ptr),
1230 sizeof(*cliprects)*args->num_cliprects)) {
1231 ret = -EFAULT;
1232 goto error;
1233 }
1234 } else {
1235 if (args->DR4 == 0xffffffff) {
1236 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
1237 args->DR4 = 0;
1238 }
1239
1240 if (args->DR1 || args->DR4 || args->cliprects_ptr) {
1241 DRM_DEBUG("0 cliprects but dirt in cliprects fields\n");
1242 return -EINVAL;
1243 }
1244 }
1245
1246 ret = i915_gem_execbuffer_move_to_gpu(ring, vmas);
1247 if (ret)
1248 goto error;
1249
1250 ret = i915_switch_context(ring, ctx);
1251 if (ret)
1252 goto error;
1253
Ben Widawsky563222a2015-03-19 12:53:28 +00001254 if (ctx->ppgtt)
1255 WARN(ctx->ppgtt->pd_dirty_rings & (1<<ring->id),
1256 "%s didn't clear reload\n", ring->name);
1257 else if (dev_priv->mm.aliasing_ppgtt)
1258 WARN(dev_priv->mm.aliasing_ppgtt->pd_dirty_rings &
1259 (1<<ring->id), "%s didn't clear reload\n", ring->name);
1260
Oscar Mateo78382592014-07-03 16:28:05 +01001261 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
1262 instp_mask = I915_EXEC_CONSTANTS_MASK;
1263 switch (instp_mode) {
1264 case I915_EXEC_CONSTANTS_REL_GENERAL:
1265 case I915_EXEC_CONSTANTS_ABSOLUTE:
1266 case I915_EXEC_CONSTANTS_REL_SURFACE:
1267 if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
1268 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
1269 ret = -EINVAL;
1270 goto error;
1271 }
1272
1273 if (instp_mode != dev_priv->relative_constants_mode) {
1274 if (INTEL_INFO(dev)->gen < 4) {
1275 DRM_DEBUG("no rel constants on pre-gen4\n");
1276 ret = -EINVAL;
1277 goto error;
1278 }
1279
1280 if (INTEL_INFO(dev)->gen > 5 &&
1281 instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
1282 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
1283 ret = -EINVAL;
1284 goto error;
1285 }
1286
1287 /* The HW changed the meaning on this bit on gen6 */
1288 if (INTEL_INFO(dev)->gen >= 6)
1289 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
1290 }
1291 break;
1292 default:
1293 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
1294 ret = -EINVAL;
1295 goto error;
1296 }
1297
1298 if (ring == &dev_priv->ring[RCS] &&
1299 instp_mode != dev_priv->relative_constants_mode) {
1300 ret = intel_ring_begin(ring, 4);
1301 if (ret)
1302 goto error;
1303
1304 intel_ring_emit(ring, MI_NOOP);
1305 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1306 intel_ring_emit(ring, INSTPM);
1307 intel_ring_emit(ring, instp_mask << 16 | instp_mode);
1308 intel_ring_advance(ring);
1309
1310 dev_priv->relative_constants_mode = instp_mode;
1311 }
1312
1313 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
1314 ret = i915_reset_gen7_sol_offsets(dev, ring);
1315 if (ret)
1316 goto error;
1317 }
1318
1319 exec_len = args->batch_len;
1320 if (cliprects) {
1321 for (i = 0; i < args->num_cliprects; i++) {
Chris Wilson5c6c6002014-09-06 10:28:27 +01001322 ret = i915_emit_box(ring, &cliprects[i],
Oscar Mateo78382592014-07-03 16:28:05 +01001323 args->DR1, args->DR4);
1324 if (ret)
1325 goto error;
1326
1327 ret = ring->dispatch_execbuffer(ring,
1328 exec_start, exec_len,
John Harrison8e004ef2015-02-13 11:48:10 +00001329 dispatch_flags);
Oscar Mateo78382592014-07-03 16:28:05 +01001330 if (ret)
1331 goto error;
1332 }
1333 } else {
1334 ret = ring->dispatch_execbuffer(ring,
1335 exec_start, exec_len,
John Harrison8e004ef2015-02-13 11:48:10 +00001336 dispatch_flags);
Oscar Mateo78382592014-07-03 16:28:05 +01001337 if (ret)
1338 return ret;
1339 }
1340
John Harrison8e004ef2015-02-13 11:48:10 +00001341 trace_i915_gem_ring_dispatch(intel_ring_get_request(ring), dispatch_flags);
Oscar Mateo78382592014-07-03 16:28:05 +01001342
1343 i915_gem_execbuffer_move_to_active(vmas, ring);
1344 i915_gem_execbuffer_retire_commands(dev, file, ring, batch_obj);
1345
1346error:
1347 kfree(cliprects);
1348 return ret;
1349}
1350
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001351/**
1352 * Find one BSD ring to dispatch the corresponding BSD command.
1353 * The Ring ID is returned.
1354 */
1355static int gen8_dispatch_bsd_ring(struct drm_device *dev,
1356 struct drm_file *file)
1357{
1358 struct drm_i915_private *dev_priv = dev->dev_private;
1359 struct drm_i915_file_private *file_priv = file->driver_priv;
1360
1361 /* Check whether the file_priv is using one ring */
1362 if (file_priv->bsd_ring)
1363 return file_priv->bsd_ring->id;
1364 else {
1365 /* If no, use the ping-pong mechanism to select one ring */
1366 int ring_id;
1367
1368 mutex_lock(&dev->struct_mutex);
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001369 if (dev_priv->mm.bsd_ring_dispatch_index == 0) {
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001370 ring_id = VCS;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001371 dev_priv->mm.bsd_ring_dispatch_index = 1;
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001372 } else {
1373 ring_id = VCS2;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001374 dev_priv->mm.bsd_ring_dispatch_index = 0;
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001375 }
1376 file_priv->bsd_ring = &dev_priv->ring[ring_id];
1377 mutex_unlock(&dev->struct_mutex);
1378 return ring_id;
1379 }
1380}
1381
Chris Wilsond23db882014-05-23 08:48:08 +02001382static struct drm_i915_gem_object *
1383eb_get_batch(struct eb_vmas *eb)
1384{
1385 struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);
1386
1387 /*
1388 * SNA is doing fancy tricks with compressing batch buffers, which leads
1389 * to negative relocation deltas. Usually that works out ok since the
1390 * relocate address is still positive, except when the batch is placed
1391 * very low in the GTT. Ensure this doesn't happen.
1392 *
1393 * Note that actual hangs have only been observed on gen7, but for
1394 * paranoia do it everywhere.
1395 */
1396 vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
1397
1398 return vma->obj;
1399}
1400
Eric Anholtae662d32012-01-03 09:23:29 -08001401static int
Chris Wilson54cf91d2010-11-25 18:00:26 +00001402i915_gem_do_execbuffer(struct drm_device *dev, void *data,
1403 struct drm_file *file,
1404 struct drm_i915_gem_execbuffer2 *args,
Ben Widawsky41bde552013-12-06 14:11:21 -08001405 struct drm_i915_gem_exec_object2 *exec)
Chris Wilson54cf91d2010-11-25 18:00:26 +00001406{
Jani Nikula50227e12014-03-31 14:27:21 +03001407 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky27173f12013-08-14 11:38:36 +02001408 struct eb_vmas *eb;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001409 struct drm_i915_gem_object *batch_obj;
Brad Volkin78a42372014-12-11 12:13:09 -08001410 struct drm_i915_gem_exec_object2 shadow_exec_entry;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001411 struct intel_engine_cs *ring;
Oscar Mateo273497e2014-05-22 14:13:37 +01001412 struct intel_context *ctx;
Ben Widawsky41bde552013-12-06 14:11:21 -08001413 struct i915_address_space *vm;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001414 const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
Oscar Mateo78382592014-07-03 16:28:05 +01001415 u64 exec_start = args->batch_start_offset;
John Harrison8e004ef2015-02-13 11:48:10 +00001416 u32 dispatch_flags;
Oscar Mateo78382592014-07-03 16:28:05 +01001417 int ret;
Daniel Vettered5982e2013-01-17 22:23:36 +01001418 bool need_relocs;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001419
Daniel Vettered5982e2013-01-17 22:23:36 +01001420 if (!i915_gem_check_execbuffer(args))
Chris Wilson432e58e2010-11-25 19:32:06 +00001421 return -EINVAL;
Chris Wilson432e58e2010-11-25 19:32:06 +00001422
Chris Wilsonad19f102014-08-10 06:29:08 +01001423 ret = validate_exec_list(dev, exec, args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001424 if (ret)
1425 return ret;
1426
John Harrison8e004ef2015-02-13 11:48:10 +00001427 dispatch_flags = 0;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001428 if (args->flags & I915_EXEC_SECURE) {
1429 if (!file->is_master || !capable(CAP_SYS_ADMIN))
1430 return -EPERM;
1431
John Harrison8e004ef2015-02-13 11:48:10 +00001432 dispatch_flags |= I915_DISPATCH_SECURE;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001433 }
Daniel Vetterb45305f2012-12-17 16:21:27 +01001434 if (args->flags & I915_EXEC_IS_PINNED)
John Harrison8e004ef2015-02-13 11:48:10 +00001435 dispatch_flags |= I915_DISPATCH_PINNED;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001436
Zhao Yakuib1a93302014-04-17 10:37:36 +08001437 if ((args->flags & I915_EXEC_RING_MASK) > LAST_USER_RING) {
Daniel Vetterff240192012-01-31 21:08:14 +01001438 DRM_DEBUG("execbuf with unknown ring: %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001439 (int)(args->flags & I915_EXEC_RING_MASK));
1440 return -EINVAL;
1441 }
Ben Widawskyca01b122013-12-06 14:11:00 -08001442
Zhipeng Gong8d360df2015-01-13 08:48:24 +08001443 if (((args->flags & I915_EXEC_RING_MASK) != I915_EXEC_BSD) &&
1444 ((args->flags & I915_EXEC_BSD_MASK) != 0)) {
1445 DRM_DEBUG("execbuf with non bsd ring but with invalid "
1446 "bsd dispatch flags: %d\n", (int)(args->flags));
1447 return -EINVAL;
1448 }
1449
Ben Widawskyca01b122013-12-06 14:11:00 -08001450 if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_DEFAULT)
1451 ring = &dev_priv->ring[RCS];
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001452 else if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_BSD) {
1453 if (HAS_BSD2(dev)) {
1454 int ring_id;
Zhipeng Gong8d360df2015-01-13 08:48:24 +08001455
1456 switch (args->flags & I915_EXEC_BSD_MASK) {
1457 case I915_EXEC_BSD_DEFAULT:
1458 ring_id = gen8_dispatch_bsd_ring(dev, file);
1459 ring = &dev_priv->ring[ring_id];
1460 break;
1461 case I915_EXEC_BSD_RING1:
1462 ring = &dev_priv->ring[VCS];
1463 break;
1464 case I915_EXEC_BSD_RING2:
1465 ring = &dev_priv->ring[VCS2];
1466 break;
1467 default:
1468 DRM_DEBUG("execbuf with unknown bsd ring: %d\n",
1469 (int)(args->flags & I915_EXEC_BSD_MASK));
1470 return -EINVAL;
1471 }
Zhao Yakuia8ebba72014-04-17 10:37:40 +08001472 } else
1473 ring = &dev_priv->ring[VCS];
1474 } else
Ben Widawskyca01b122013-12-06 14:11:00 -08001475 ring = &dev_priv->ring[(args->flags & I915_EXEC_RING_MASK) - 1];
1476
Chris Wilsona15817c2012-05-11 14:29:31 +01001477 if (!intel_ring_initialized(ring)) {
1478 DRM_DEBUG("execbuf with invalid ring: %d\n",
1479 (int)(args->flags & I915_EXEC_RING_MASK));
1480 return -EINVAL;
1481 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001482
1483 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001484 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001485 return -EINVAL;
1486 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001487
Paulo Zanonif65c9162013-11-27 18:20:34 -02001488 intel_runtime_pm_get(dev_priv);
1489
Chris Wilson54cf91d2010-11-25 18:00:26 +00001490 ret = i915_mutex_lock_interruptible(dev);
1491 if (ret)
1492 goto pre_mutex_err;
1493
Daniel Vetter7c9c4b82013-12-18 16:37:49 +01001494 ctx = i915_gem_validate_context(dev, file, ring, ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -10001495 if (IS_ERR(ctx)) {
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001496 mutex_unlock(&dev->struct_mutex);
Ben Widawsky41bde552013-12-06 14:11:21 -08001497 ret = PTR_ERR(ctx);
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001498 goto pre_mutex_err;
Ben Widawsky935f38d2014-04-04 22:41:07 -07001499 }
Ben Widawsky41bde552013-12-06 14:11:21 -08001500
1501 i915_gem_context_reference(ctx);
1502
Daniel Vetterae6c4802014-08-06 15:04:53 +02001503 if (ctx->ppgtt)
1504 vm = &ctx->ppgtt->base;
1505 else
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001506 vm = &dev_priv->gtt.base;
Mika Kuoppalad299cce2013-11-26 16:14:33 +02001507
Ben Widawsky17601cbc2013-11-25 09:54:38 -08001508 eb = eb_create(args);
Chris Wilson67731b82010-12-08 10:38:14 +00001509 if (eb == NULL) {
Ben Widawsky935f38d2014-04-04 22:41:07 -07001510 i915_gem_context_unreference(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001511 mutex_unlock(&dev->struct_mutex);
1512 ret = -ENOMEM;
1513 goto pre_mutex_err;
1514 }
1515
Chris Wilson54cf91d2010-11-25 18:00:26 +00001516 /* Look up object handles */
Ben Widawsky27173f12013-08-14 11:38:36 +02001517 ret = eb_lookup_vmas(eb, exec, args, vm, file);
Chris Wilson3b96eff2013-01-08 10:53:14 +00001518 if (ret)
1519 goto err;
Chris Wilson54cf91d2010-11-25 18:00:26 +00001520
Chris Wilson6fe4f142011-01-10 17:35:37 +00001521 /* take note of the batch buffer before we might reorder the lists */
Chris Wilsond23db882014-05-23 08:48:08 +02001522 batch_obj = eb_get_batch(eb);
Chris Wilson6fe4f142011-01-10 17:35:37 +00001523
Chris Wilson54cf91d2010-11-25 18:00:26 +00001524 /* Move the objects en-masse into the GTT, evicting if necessary. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001525 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
Ben Widawsky27173f12013-08-14 11:38:36 +02001526 ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001527 if (ret)
1528 goto err;
1529
1530 /* The objects are in their final locations, apply the relocations. */
Daniel Vettered5982e2013-01-17 22:23:36 +01001531 if (need_relocs)
Ben Widawsky17601cbc2013-11-25 09:54:38 -08001532 ret = i915_gem_execbuffer_relocate(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001533 if (ret) {
1534 if (ret == -EFAULT) {
Daniel Vettered5982e2013-01-17 22:23:36 +01001535 ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
Ben Widawsky27173f12013-08-14 11:38:36 +02001536 eb, exec);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001537 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1538 }
1539 if (ret)
1540 goto err;
1541 }
1542
1543 /* Set the pending read domains for the batch buffer to COMMAND */
Chris Wilson54cf91d2010-11-25 18:00:26 +00001544 if (batch_obj->base.pending_write_domain) {
Daniel Vetterff240192012-01-31 21:08:14 +01001545 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
Chris Wilson54cf91d2010-11-25 18:00:26 +00001546 ret = -EINVAL;
1547 goto err;
1548 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001549
Brad Volkin351e3db2014-02-18 10:15:46 -08001550 if (i915_needs_cmd_parser(ring)) {
Brad Volkin71745372014-12-11 12:13:12 -08001551 batch_obj = i915_gem_execbuffer_parse(ring,
1552 &shadow_exec_entry,
1553 eb,
1554 batch_obj,
1555 args->batch_start_offset,
1556 args->batch_len,
Chris Wilson17cabf52015-01-14 11:20:57 +00001557 file->is_master);
Brad Volkin71745372014-12-11 12:13:12 -08001558 if (IS_ERR(batch_obj)) {
1559 ret = PTR_ERR(batch_obj);
Brad Volkin78a42372014-12-11 12:13:09 -08001560 goto err;
1561 }
Chris Wilson17cabf52015-01-14 11:20:57 +00001562
1563 /*
1564 * Set the DISPATCH_SECURE bit to remove the NON_SECURE
1565 * bit from MI_BATCH_BUFFER_START commands issued in the
1566 * dispatch_execbuffer implementations. We specifically
1567 * don't want that set when the command parser is
1568 * enabled.
1569 *
1570 * FIXME: with aliasing ppgtt, buffers that should only
1571 * be in ggtt still end up in the aliasing ppgtt. remove
1572 * this check when that is fixed.
1573 */
1574 if (USES_FULL_PPGTT(dev))
John Harrison8e004ef2015-02-13 11:48:10 +00001575 dispatch_flags |= I915_DISPATCH_SECURE;
Chris Wilson17cabf52015-01-14 11:20:57 +00001576
1577 exec_start = 0;
Brad Volkin351e3db2014-02-18 10:15:46 -08001578 }
1579
Brad Volkin78a42372014-12-11 12:13:09 -08001580 batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
1581
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001582 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1583 * batch" bit. Hence we need to pin secure batches into the global gtt.
Ben Widawsky28cf5412013-11-02 21:07:26 -07001584 * hsw should have this fixed, but bdw mucks it up again. */
John Harrison8e004ef2015-02-13 11:48:10 +00001585 if (dispatch_flags & I915_DISPATCH_SECURE) {
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001586 /*
1587 * So on first glance it looks freaky that we pin the batch here
1588 * outside of the reservation loop. But:
1589 * - The batch is already pinned into the relevant ppgtt, so we
1590 * already have the backing storage fully allocated.
1591 * - No other BO uses the global gtt (well contexts, but meh),
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01001592 * so we don't really have issues with multiple objects not
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001593 * fitting due to fragmentation.
1594 * So this is actually safe.
1595 */
1596 ret = i915_gem_obj_ggtt_pin(batch_obj, 0, 0);
1597 if (ret)
1598 goto err;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001599
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001600 exec_start += i915_gem_obj_ggtt_offset(batch_obj);
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001601 } else
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08001602 exec_start += i915_gem_obj_offset(batch_obj, vm);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001603
Oscar Mateoa83014d2014-07-24 17:04:21 +01001604 ret = dev_priv->gt.do_execbuf(dev, file, ring, ctx, args,
John Harrison8e004ef2015-02-13 11:48:10 +00001605 &eb->vmas, batch_obj, exec_start,
1606 dispatch_flags);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001607
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001608 /*
1609 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
1610 * batch vma for correctness. For less ugly and less fragility this
1611 * needs to be adjusted to also track the ggtt batch vma properly as
1612 * active.
1613 */
John Harrison8e004ef2015-02-13 11:48:10 +00001614 if (dispatch_flags & I915_DISPATCH_SECURE)
Daniel Vetterda51a1e2014-08-11 12:08:58 +02001615 i915_gem_object_ggtt_unpin(batch_obj);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001616err:
Ben Widawsky41bde552013-12-06 14:11:21 -08001617 /* the request owns the ref now */
1618 i915_gem_context_unreference(ctx);
Chris Wilson67731b82010-12-08 10:38:14 +00001619 eb_destroy(eb);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001620
1621 mutex_unlock(&dev->struct_mutex);
1622
1623pre_mutex_err:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001624 /* intel_gpu_busy should also get a ref, so it will free when the device
1625 * is really idle. */
1626 intel_runtime_pm_put(dev_priv);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001627 return ret;
1628}
1629
1630/*
1631 * Legacy execbuffer just creates an exec2 list from the original exec object
1632 * list array and passes it to the real function.
1633 */
1634int
1635i915_gem_execbuffer(struct drm_device *dev, void *data,
1636 struct drm_file *file)
1637{
1638 struct drm_i915_gem_execbuffer *args = data;
1639 struct drm_i915_gem_execbuffer2 exec2;
1640 struct drm_i915_gem_exec_object *exec_list = NULL;
1641 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1642 int ret, i;
1643
Chris Wilson54cf91d2010-11-25 18:00:26 +00001644 if (args->buffer_count < 1) {
Daniel Vetterff240192012-01-31 21:08:14 +01001645 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001646 return -EINVAL;
1647 }
1648
1649 /* Copy in the exec list from userland */
1650 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1651 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1652 if (exec_list == NULL || exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001653 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001654 args->buffer_count);
1655 drm_free_large(exec_list);
1656 drm_free_large(exec2_list);
1657 return -ENOMEM;
1658 }
1659 ret = copy_from_user(exec_list,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001660 to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001661 sizeof(*exec_list) * args->buffer_count);
1662 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001663 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001664 args->buffer_count, ret);
1665 drm_free_large(exec_list);
1666 drm_free_large(exec2_list);
1667 return -EFAULT;
1668 }
1669
1670 for (i = 0; i < args->buffer_count; i++) {
1671 exec2_list[i].handle = exec_list[i].handle;
1672 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1673 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1674 exec2_list[i].alignment = exec_list[i].alignment;
1675 exec2_list[i].offset = exec_list[i].offset;
1676 if (INTEL_INFO(dev)->gen < 4)
1677 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1678 else
1679 exec2_list[i].flags = 0;
1680 }
1681
1682 exec2.buffers_ptr = args->buffers_ptr;
1683 exec2.buffer_count = args->buffer_count;
1684 exec2.batch_start_offset = args->batch_start_offset;
1685 exec2.batch_len = args->batch_len;
1686 exec2.DR1 = args->DR1;
1687 exec2.DR4 = args->DR4;
1688 exec2.num_cliprects = args->num_cliprects;
1689 exec2.cliprects_ptr = args->cliprects_ptr;
1690 exec2.flags = I915_EXEC_RENDER;
Ben Widawsky6e0a69d2012-06-04 14:42:55 -07001691 i915_execbuffer2_set_context_id(exec2, 0);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001692
Ben Widawsky41bde552013-12-06 14:11:21 -08001693 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001694 if (!ret) {
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001695 struct drm_i915_gem_exec_object __user *user_exec_list =
1696 to_user_ptr(args->buffers_ptr);
1697
Chris Wilson54cf91d2010-11-25 18:00:26 +00001698 /* Copy the new buffer offsets back to the user's exec list. */
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001699 for (i = 0; i < args->buffer_count; i++) {
1700 ret = __copy_to_user(&user_exec_list[i].offset,
1701 &exec2_list[i].offset,
1702 sizeof(user_exec_list[i].offset));
1703 if (ret) {
1704 ret = -EFAULT;
1705 DRM_DEBUG("failed to copy %d exec entries "
1706 "back to user (%d)\n",
1707 args->buffer_count, ret);
1708 break;
1709 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001710 }
1711 }
1712
1713 drm_free_large(exec_list);
1714 drm_free_large(exec2_list);
1715 return ret;
1716}
1717
1718int
1719i915_gem_execbuffer2(struct drm_device *dev, void *data,
1720 struct drm_file *file)
1721{
1722 struct drm_i915_gem_execbuffer2 *args = data;
1723 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1724 int ret;
1725
Xi Wanged8cd3b2012-04-23 04:06:41 -04001726 if (args->buffer_count < 1 ||
1727 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
Daniel Vetterff240192012-01-31 21:08:14 +01001728 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001729 return -EINVAL;
1730 }
1731
Daniel Vetter9cb34662014-04-24 08:09:11 +02001732 if (args->rsvd2 != 0) {
1733 DRM_DEBUG("dirty rvsd2 field\n");
1734 return -EINVAL;
1735 }
1736
Chris Wilson8408c282011-02-21 12:54:48 +00001737 exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
Chris Wilson419fa722013-01-08 10:53:13 +00001738 GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
Chris Wilson8408c282011-02-21 12:54:48 +00001739 if (exec2_list == NULL)
1740 exec2_list = drm_malloc_ab(sizeof(*exec2_list),
1741 args->buffer_count);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001742 if (exec2_list == NULL) {
Daniel Vetterff240192012-01-31 21:08:14 +01001743 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001744 args->buffer_count);
1745 return -ENOMEM;
1746 }
1747 ret = copy_from_user(exec2_list,
Ville Syrjälä2bb46292013-02-22 16:12:51 +02001748 to_user_ptr(args->buffers_ptr),
Chris Wilson54cf91d2010-11-25 18:00:26 +00001749 sizeof(*exec2_list) * args->buffer_count);
1750 if (ret != 0) {
Daniel Vetterff240192012-01-31 21:08:14 +01001751 DRM_DEBUG("copy %d exec entries failed %d\n",
Chris Wilson54cf91d2010-11-25 18:00:26 +00001752 args->buffer_count, ret);
1753 drm_free_large(exec2_list);
1754 return -EFAULT;
1755 }
1756
Ben Widawsky41bde552013-12-06 14:11:21 -08001757 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001758 if (!ret) {
1759 /* Copy the new buffer offsets back to the user's exec list. */
Ville Syrjäläd593d992014-06-13 16:42:51 +03001760 struct drm_i915_gem_exec_object2 __user *user_exec_list =
Chris Wilson9aab8bf2014-05-23 10:45:52 +01001761 to_user_ptr(args->buffers_ptr);
1762 int i;
1763
1764 for (i = 0; i < args->buffer_count; i++) {
1765 ret = __copy_to_user(&user_exec_list[i].offset,
1766 &exec2_list[i].offset,
1767 sizeof(user_exec_list[i].offset));
1768 if (ret) {
1769 ret = -EFAULT;
1770 DRM_DEBUG("failed to copy %d exec entries "
1771 "back to user\n",
1772 args->buffer_count);
1773 break;
1774 }
Chris Wilson54cf91d2010-11-25 18:00:26 +00001775 }
1776 }
1777
1778 drm_free_large(exec2_list);
1779 return ret;
1780}